drm/i915: Change i915.enable_psr parameter to use per platform default.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
585fb111 56
1da177e4
LT
57/* General customization:
58 */
59
1da177e4
LT
60#define DRIVER_NAME "i915"
61#define DRIVER_DESC "Intel Graphics"
59bbf84d 62#define DRIVER_DATE "20160214"
1da177e4 63
c883ef1b 64#undef WARN_ON
5f77eeb0
DV
65/* Many gcc seem to no see through this and fall over :( */
66#if 0
67#define WARN_ON(x) ({ \
68 bool __i915_warn_cond = (x); \
69 if (__builtin_constant_p(__i915_warn_cond)) \
70 BUILD_BUG_ON(__i915_warn_cond); \
71 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
72#else
152b2262 73#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
74#endif
75
cd9bfacb 76#undef WARN_ON_ONCE
152b2262 77#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 78
5f77eeb0
DV
79#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
80 (long) (x), __func__);
c883ef1b 81
e2c719b7
RC
82/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
83 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
84 * which may not necessarily be a user visible problem. This will either
85 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
86 * enable distros and users to tailor their preferred amount of i915 abrt
87 * spam.
88 */
89#define I915_STATE_WARN(condition, format...) ({ \
90 int __ret_warn_on = !!(condition); \
32753cb8
JL
91 if (unlikely(__ret_warn_on)) \
92 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 93 DRM_ERROR(format); \
e2c719b7
RC
94 unlikely(__ret_warn_on); \
95})
96
152b2262
JL
97#define I915_STATE_WARN_ON(x) \
98 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 99
42a8ca4c
JN
100static inline const char *yesno(bool v)
101{
102 return v ? "yes" : "no";
103}
104
87ad3212
JN
105static inline const char *onoff(bool v)
106{
107 return v ? "on" : "off";
108}
109
317c35d1 110enum pipe {
752aa88a 111 INVALID_PIPE = -1,
317c35d1
JB
112 PIPE_A = 0,
113 PIPE_B,
9db4a9c7 114 PIPE_C,
a57c774a
AK
115 _PIPE_EDP,
116 I915_MAX_PIPES = _PIPE_EDP
317c35d1 117};
9db4a9c7 118#define pipe_name(p) ((p) + 'A')
317c35d1 119
a5c961d1
PZ
120enum transcoder {
121 TRANSCODER_A = 0,
122 TRANSCODER_B,
123 TRANSCODER_C,
a57c774a
AK
124 TRANSCODER_EDP,
125 I915_MAX_TRANSCODERS
a5c961d1
PZ
126};
127#define transcoder_name(t) ((t) + 'A')
128
84139d1e 129/*
31409e97
MR
130 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
131 * number of planes per CRTC. Not all platforms really have this many planes,
132 * which means some arrays of size I915_MAX_PLANES may have unused entries
133 * between the topmost sprite plane and the cursor plane.
84139d1e 134 */
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
31409e97
MR
139 PLANE_CURSOR,
140 I915_MAX_PLANES,
80824003 141};
9db4a9c7 142#define plane_name(p) ((p) + 'A')
52440211 143
d615a166 144#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 145
2b139522
ED
146enum port {
147 PORT_A = 0,
148 PORT_B,
149 PORT_C,
150 PORT_D,
151 PORT_E,
152 I915_MAX_PORTS
153};
154#define port_name(p) ((p) + 'A')
155
a09caddd 156#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
157
158enum dpio_channel {
159 DPIO_CH0,
160 DPIO_CH1
161};
162
163enum dpio_phy {
164 DPIO_PHY0,
165 DPIO_PHY1
166};
167
b97186f0
PZ
168enum intel_display_power_domain {
169 POWER_DOMAIN_PIPE_A,
170 POWER_DOMAIN_PIPE_B,
171 POWER_DOMAIN_PIPE_C,
172 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
173 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
174 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
175 POWER_DOMAIN_TRANSCODER_A,
176 POWER_DOMAIN_TRANSCODER_B,
177 POWER_DOMAIN_TRANSCODER_C,
f52e353e 178 POWER_DOMAIN_TRANSCODER_EDP,
6331a704
PJ
179 POWER_DOMAIN_PORT_DDI_A_LANES,
180 POWER_DOMAIN_PORT_DDI_B_LANES,
181 POWER_DOMAIN_PORT_DDI_C_LANES,
182 POWER_DOMAIN_PORT_DDI_D_LANES,
183 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
184 POWER_DOMAIN_PORT_DSI,
185 POWER_DOMAIN_PORT_CRT,
186 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 187 POWER_DOMAIN_VGA,
fbeeaa23 188 POWER_DOMAIN_AUDIO,
bd2bb1b9 189 POWER_DOMAIN_PLLS,
1407121a
S
190 POWER_DOMAIN_AUX_A,
191 POWER_DOMAIN_AUX_B,
192 POWER_DOMAIN_AUX_C,
193 POWER_DOMAIN_AUX_D,
f0ab43e6 194 POWER_DOMAIN_GMBUS,
dfa57627 195 POWER_DOMAIN_MODESET,
baa70707 196 POWER_DOMAIN_INIT,
bddc7645
ID
197
198 POWER_DOMAIN_NUM,
b97186f0
PZ
199};
200
201#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
202#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
203 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
204#define POWER_DOMAIN_TRANSCODER(tran) \
205 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
206 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 207
1d843f9d
EE
208enum hpd_pin {
209 HPD_NONE = 0,
1d843f9d
EE
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
cc24fcdc 214 HPD_PORT_A,
1d843f9d
EE
215 HPD_PORT_B,
216 HPD_PORT_C,
217 HPD_PORT_D,
26951caf 218 HPD_PORT_E,
1d843f9d
EE
219 HPD_NUM_PINS
220};
221
c91711f9
JN
222#define for_each_hpd_pin(__pin) \
223 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
224
5fcece80
JN
225struct i915_hotplug {
226 struct work_struct hotplug_work;
227
228 struct {
229 unsigned long last_jiffies;
230 int count;
231 enum {
232 HPD_ENABLED = 0,
233 HPD_DISABLED = 1,
234 HPD_MARK_DISABLED = 2
235 } state;
236 } stats[HPD_NUM_PINS];
237 u32 event_bits;
238 struct delayed_work reenable_work;
239
240 struct intel_digital_port *irq_port[I915_MAX_PORTS];
241 u32 long_port_mask;
242 u32 short_port_mask;
243 struct work_struct dig_port_work;
244
245 /*
246 * if we get a HPD irq from DP and a HPD irq from non-DP
247 * the non-DP HPD could block the workqueue on a mode config
248 * mutex getting, that userspace may have taken. However
249 * userspace is waiting on the DP workqueue to run which is
250 * blocked behind the non-DP one.
251 */
252 struct workqueue_struct *dp_wq;
253};
254
2a2d5482
CW
255#define I915_GEM_GPU_DOMAINS \
256 (I915_GEM_DOMAIN_RENDER | \
257 I915_GEM_DOMAIN_SAMPLER | \
258 I915_GEM_DOMAIN_COMMAND | \
259 I915_GEM_DOMAIN_INSTRUCTION | \
260 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 261
055e393f
DL
262#define for_each_pipe(__dev_priv, __p) \
263 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
264#define for_each_plane(__dev_priv, __pipe, __p) \
265 for ((__p) = 0; \
266 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
267 (__p)++)
3bdcfc0c
DL
268#define for_each_sprite(__dev_priv, __p, __s) \
269 for ((__s) = 0; \
270 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
271 (__s)++)
9db4a9c7 272
d79b814d
DL
273#define for_each_crtc(dev, crtc) \
274 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
275
27321ae8
ML
276#define for_each_intel_plane(dev, intel_plane) \
277 list_for_each_entry(intel_plane, \
278 &dev->mode_config.plane_list, \
279 base.head)
280
262cd2e1
VS
281#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
282 list_for_each_entry(intel_plane, \
283 &(dev)->mode_config.plane_list, \
284 base.head) \
95150bdf 285 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 286
d063ae48
DL
287#define for_each_intel_crtc(dev, intel_crtc) \
288 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
289
b2784e15
DL
290#define for_each_intel_encoder(dev, intel_encoder) \
291 list_for_each_entry(intel_encoder, \
292 &(dev)->mode_config.encoder_list, \
293 base.head)
294
3a3371ff
ACO
295#define for_each_intel_connector(dev, intel_connector) \
296 list_for_each_entry(intel_connector, \
297 &dev->mode_config.connector_list, \
298 base.head)
299
6c2b7c12
DV
300#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
301 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 302 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 303
53f5e3ca
JB
304#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
305 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 306 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 307
b04c5bd6
BF
308#define for_each_power_domain(domain, mask) \
309 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 310 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 311
e7b903d2 312struct drm_i915_private;
ad46cb53 313struct i915_mm_struct;
5cc9ed4b 314struct i915_mmu_object;
e7b903d2 315
a6f766f3
CW
316struct drm_i915_file_private {
317 struct drm_i915_private *dev_priv;
318 struct drm_file *file;
319
320 struct {
321 spinlock_t lock;
322 struct list_head request_list;
d0bc54f2
CW
323/* 20ms is a fairly arbitrary limit (greater than the average frame time)
324 * chosen to prevent the CPU getting more than a frame ahead of the GPU
325 * (when using lax throttling for the frontbuffer). We also use it to
326 * offer free GPU waitboosts for severely congested workloads.
327 */
328#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
329 } mm;
330 struct idr context_idr;
331
2e1b8730
CW
332 struct intel_rps_client {
333 struct list_head link;
334 unsigned boosts;
335 } rps;
a6f766f3 336
de1add36 337 unsigned int bsd_ring;
a6f766f3
CW
338};
339
46edb027
DV
340enum intel_dpll_id {
341 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
342 /* real shared dpll ids must be >= 0 */
9cd86933
DV
343 DPLL_ID_PCH_PLL_A = 0,
344 DPLL_ID_PCH_PLL_B = 1,
429d47d5 345 /* hsw/bdw */
9cd86933
DV
346 DPLL_ID_WRPLL1 = 0,
347 DPLL_ID_WRPLL2 = 1,
00490c22
ML
348 DPLL_ID_SPLL = 2,
349
429d47d5
S
350 /* skl */
351 DPLL_ID_SKL_DPLL1 = 0,
352 DPLL_ID_SKL_DPLL2 = 1,
353 DPLL_ID_SKL_DPLL3 = 2,
46edb027 354};
429d47d5 355#define I915_NUM_PLLS 3
46edb027 356
5358901f 357struct intel_dpll_hw_state {
dcfc3552 358 /* i9xx, pch plls */
66e985c0 359 uint32_t dpll;
8bcc2795 360 uint32_t dpll_md;
66e985c0
DV
361 uint32_t fp0;
362 uint32_t fp1;
dcfc3552
DL
363
364 /* hsw, bdw */
d452c5b6 365 uint32_t wrpll;
00490c22 366 uint32_t spll;
d1a2dc78
S
367
368 /* skl */
369 /*
370 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 371 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
372 * the register. This allows us to easily compare the state to share
373 * the DPLL.
374 */
375 uint32_t ctrl1;
376 /* HDMI only, 0 when used for DP */
377 uint32_t cfgcr1, cfgcr2;
dfb82408
S
378
379 /* bxt */
05712c15
ID
380 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
381 pcsdw12;
5358901f
DV
382};
383
3e369b76 384struct intel_shared_dpll_config {
1e6f2ddc 385 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
386 struct intel_dpll_hw_state hw_state;
387};
388
389struct intel_shared_dpll {
390 struct intel_shared_dpll_config config;
8bd31e67 391
ee7b9f93
JB
392 int active; /* count of number of active CRTCs (i.e. DPMS on) */
393 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
394 const char *name;
395 /* should match the index in the dev_priv->shared_dplls array */
396 enum intel_dpll_id id;
96f6128c
DV
397 /* The mode_set hook is optional and should be used together with the
398 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
399 void (*mode_set)(struct drm_i915_private *dev_priv,
400 struct intel_shared_dpll *pll);
e7b903d2
DV
401 void (*enable)(struct drm_i915_private *dev_priv,
402 struct intel_shared_dpll *pll);
403 void (*disable)(struct drm_i915_private *dev_priv,
404 struct intel_shared_dpll *pll);
5358901f
DV
405 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
406 struct intel_shared_dpll *pll,
407 struct intel_dpll_hw_state *hw_state);
ee7b9f93 408};
ee7b9f93 409
429d47d5
S
410#define SKL_DPLL0 0
411#define SKL_DPLL1 1
412#define SKL_DPLL2 2
413#define SKL_DPLL3 3
414
e69d0bc1
DV
415/* Used by dp and fdi links */
416struct intel_link_m_n {
417 uint32_t tu;
418 uint32_t gmch_m;
419 uint32_t gmch_n;
420 uint32_t link_m;
421 uint32_t link_n;
422};
423
424void intel_link_compute_m_n(int bpp, int nlanes,
425 int pixel_clock, int link_clock,
426 struct intel_link_m_n *m_n);
427
1da177e4
LT
428/* Interface history:
429 *
430 * 1.1: Original.
0d6aa60b
DA
431 * 1.2: Add Power Management
432 * 1.3: Add vblank support
de227f5f 433 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 434 * 1.5: Add vblank pipe configuration
2228ed67
MCA
435 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
436 * - Support vertical blank on secondary display pipe
1da177e4
LT
437 */
438#define DRIVER_MAJOR 1
2228ed67 439#define DRIVER_MINOR 6
1da177e4
LT
440#define DRIVER_PATCHLEVEL 0
441
23bc5982 442#define WATCH_LISTS 0
673a394b 443
0a3e67a4
JB
444struct opregion_header;
445struct opregion_acpi;
446struct opregion_swsci;
447struct opregion_asle;
448
8ee1c3db 449struct intel_opregion {
115719fc
WD
450 struct opregion_header *header;
451 struct opregion_acpi *acpi;
452 struct opregion_swsci *swsci;
ebde53c7
JN
453 u32 swsci_gbda_sub_functions;
454 u32 swsci_sbcb_sub_functions;
115719fc 455 struct opregion_asle *asle;
04ebaadb 456 void *rvda;
82730385 457 const void *vbt;
ada8f955 458 u32 vbt_size;
115719fc 459 u32 *lid_state;
91a60f20 460 struct work_struct asle_work;
8ee1c3db 461};
44834a67 462#define OPREGION_SIZE (8*1024)
8ee1c3db 463
6ef3d427
CW
464struct intel_overlay;
465struct intel_overlay_error_state;
466
de151cf6 467#define I915_FENCE_REG_NONE -1
42b5aeab
VS
468#define I915_MAX_NUM_FENCES 32
469/* 32 fences + sign bit for FENCE_REG_NONE */
470#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
471
472struct drm_i915_fence_reg {
007cc8ac 473 struct list_head lru_list;
caea7476 474 struct drm_i915_gem_object *obj;
1690e1eb 475 int pin_count;
de151cf6 476};
7c1c2871 477
9b9d172d 478struct sdvo_device_mapping {
e957d772 479 u8 initialized;
9b9d172d 480 u8 dvo_port;
481 u8 slave_addr;
482 u8 dvo_wiring;
e957d772 483 u8 i2c_pin;
b1083333 484 u8 ddc_pin;
9b9d172d 485};
486
c4a1d9e4
CW
487struct intel_display_error_state;
488
63eeaf38 489struct drm_i915_error_state {
742cbee8 490 struct kref ref;
585b0288
BW
491 struct timeval time;
492
cb383002 493 char error_msg[128];
eb5be9d0 494 int iommu;
48b031e3 495 u32 reset_count;
62d5d69b 496 u32 suspend_count;
cb383002 497
585b0288 498 /* Generic register state */
63eeaf38
JB
499 u32 eir;
500 u32 pgtbl_er;
be998e2e 501 u32 ier;
885ea5a8 502 u32 gtier[4];
b9a3906b 503 u32 ccid;
0f3b6849
CW
504 u32 derrmr;
505 u32 forcewake;
585b0288
BW
506 u32 error; /* gen6+ */
507 u32 err_int; /* gen7 */
6c826f34
MK
508 u32 fault_data0; /* gen8, gen9 */
509 u32 fault_data1; /* gen8, gen9 */
585b0288 510 u32 done_reg;
91ec5d11
BW
511 u32 gac_eco;
512 u32 gam_ecochk;
513 u32 gab_ctl;
514 u32 gfx_mode;
585b0288 515 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
516 u64 fence[I915_MAX_NUM_FENCES];
517 struct intel_overlay_error_state *overlay;
518 struct intel_display_error_state *display;
0ca36d78 519 struct drm_i915_error_object *semaphore_obj;
585b0288 520
52d39a21 521 struct drm_i915_error_ring {
372fbb8e 522 bool valid;
362b8af7
BW
523 /* Software tracked state */
524 bool waiting;
525 int hangcheck_score;
526 enum intel_ring_hangcheck_action hangcheck_action;
527 int num_requests;
528
529 /* our own tracking of ring head and tail */
530 u32 cpu_ring_head;
531 u32 cpu_ring_tail;
532
533 u32 semaphore_seqno[I915_NUM_RINGS - 1];
534
535 /* Register state */
94f8cf10 536 u32 start;
362b8af7
BW
537 u32 tail;
538 u32 head;
539 u32 ctl;
540 u32 hws;
541 u32 ipeir;
542 u32 ipehr;
543 u32 instdone;
362b8af7
BW
544 u32 bbstate;
545 u32 instpm;
546 u32 instps;
547 u32 seqno;
548 u64 bbaddr;
50877445 549 u64 acthd;
362b8af7 550 u32 fault_reg;
13ffadd1 551 u64 faddr;
362b8af7
BW
552 u32 rc_psmi; /* sleep state */
553 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
554
52d39a21
CW
555 struct drm_i915_error_object {
556 int page_count;
e1f12325 557 u64 gtt_offset;
52d39a21 558 u32 *pages[0];
ab0e7ff9 559 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 560
52d39a21
CW
561 struct drm_i915_error_request {
562 long jiffies;
563 u32 seqno;
ee4f42b1 564 u32 tail;
52d39a21 565 } *requests;
6c7a01ec
BW
566
567 struct {
568 u32 gfx_mode;
569 union {
570 u64 pdp[4];
571 u32 pp_dir_base;
572 };
573 } vm_info;
ab0e7ff9
CW
574
575 pid_t pid;
576 char comm[TASK_COMM_LEN];
52d39a21 577 } ring[I915_NUM_RINGS];
3a448734 578
9df30794 579 struct drm_i915_error_buffer {
a779e5ab 580 u32 size;
9df30794 581 u32 name;
b4716185 582 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 583 u64 gtt_offset;
9df30794
CW
584 u32 read_domains;
585 u32 write_domain;
4b9de737 586 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
587 s32 pinned:2;
588 u32 tiling:2;
589 u32 dirty:1;
590 u32 purgeable:1;
5cc9ed4b 591 u32 userptr:1;
5d1333fc 592 s32 ring:4;
f56383cb 593 u32 cache_level:3;
95f5301d 594 } **active_bo, **pinned_bo;
6c7a01ec 595
95f5301d 596 u32 *active_bo_count, *pinned_bo_count;
3a448734 597 u32 vm_count;
63eeaf38
JB
598};
599
7bd688cd 600struct intel_connector;
820d2d77 601struct intel_encoder;
5cec258b 602struct intel_crtc_state;
5724dbd1 603struct intel_initial_plane_config;
0e8ffe1b 604struct intel_crtc;
ee9300bb
DV
605struct intel_limit;
606struct dpll;
b8cecdf5 607
e70236a8 608struct drm_i915_display_funcs {
e70236a8
JB
609 int (*get_display_clock_speed)(struct drm_device *dev);
610 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
611 /**
612 * find_dpll() - Find the best values for the PLL
613 * @limit: limits for the PLL
614 * @crtc: current CRTC
615 * @target: target frequency in kHz
616 * @refclk: reference clock frequency in kHz
617 * @match_clock: if provided, @best_clock P divider must
618 * match the P divider from @match_clock
619 * used for LVDS downclocking
620 * @best_clock: best PLL values found
621 *
622 * Returns true on success, false on failure.
623 */
624 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 625 struct intel_crtc_state *crtc_state,
ee9300bb
DV
626 int target, int refclk,
627 struct dpll *match_clock,
628 struct dpll *best_clock);
86c8bbbe
MR
629 int (*compute_pipe_wm)(struct intel_crtc *crtc,
630 struct drm_atomic_state *state);
bf220452 631 void (*program_watermarks)(struct intel_crtc_state *cstate);
46ba614c 632 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
633 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
634 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
635 /* Returns the active state of the crtc, and if the crtc is active,
636 * fills out the pipe-config with the hw state. */
637 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 638 struct intel_crtc_state *);
5724dbd1
DL
639 void (*get_initial_plane_config)(struct intel_crtc *,
640 struct intel_initial_plane_config *);
190f68c5
ACO
641 int (*crtc_compute_clock)(struct intel_crtc *crtc,
642 struct intel_crtc_state *crtc_state);
76e5a89c
DV
643 void (*crtc_enable)(struct drm_crtc *crtc);
644 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
645 void (*audio_codec_enable)(struct drm_connector *connector,
646 struct intel_encoder *encoder,
5e7234c9 647 const struct drm_display_mode *adjusted_mode);
69bfe1a9 648 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 649 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 650 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
651 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
652 struct drm_framebuffer *fb,
ed8d1975 653 struct drm_i915_gem_object *obj,
6258fbe2 654 struct drm_i915_gem_request *req,
ed8d1975 655 uint32_t flags);
20afbda2 656 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
657 /* clock updates for mode set */
658 /* cursor updates */
659 /* render clock increase/decrease */
660 /* display clock increase/decrease */
661 /* pll clock increase/decrease */
e70236a8
JB
662};
663
48c1026a
MK
664enum forcewake_domain_id {
665 FW_DOMAIN_ID_RENDER = 0,
666 FW_DOMAIN_ID_BLITTER,
667 FW_DOMAIN_ID_MEDIA,
668
669 FW_DOMAIN_ID_COUNT
670};
671
672enum forcewake_domains {
673 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
674 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
675 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
676 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
677 FORCEWAKE_BLITTER |
678 FORCEWAKE_MEDIA)
679};
680
907b28c5 681struct intel_uncore_funcs {
c8d9a590 682 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 683 enum forcewake_domains domains);
c8d9a590 684 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 685 enum forcewake_domains domains);
0b274481 686
f0f59a00
VS
687 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
688 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
689 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
690 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 691
f0f59a00 692 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 693 uint8_t val, bool trace);
f0f59a00 694 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 695 uint16_t val, bool trace);
f0f59a00 696 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 697 uint32_t val, bool trace);
f0f59a00 698 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 699 uint64_t val, bool trace);
990bbdad
CW
700};
701
907b28c5
CW
702struct intel_uncore {
703 spinlock_t lock; /** lock is also taken in irq contexts. */
704
705 struct intel_uncore_funcs funcs;
706
707 unsigned fifo_count;
48c1026a 708 enum forcewake_domains fw_domains;
b2cff0db
CW
709
710 struct intel_uncore_forcewake_domain {
711 struct drm_i915_private *i915;
48c1026a 712 enum forcewake_domain_id id;
b2cff0db
CW
713 unsigned wake_count;
714 struct timer_list timer;
f0f59a00 715 i915_reg_t reg_set;
05a2fb15
MK
716 u32 val_set;
717 u32 val_clear;
f0f59a00
VS
718 i915_reg_t reg_ack;
719 i915_reg_t reg_post;
05a2fb15 720 u32 val_reset;
b2cff0db 721 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
722
723 int unclaimed_mmio_check;
b2cff0db
CW
724};
725
726/* Iterate over initialised fw domains */
727#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
728 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
729 (i__) < FW_DOMAIN_ID_COUNT; \
730 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 731 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
732
733#define for_each_fw_domain(domain__, dev_priv__, i__) \
734 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 735
b6e7d894
DL
736#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
737#define CSR_VERSION_MAJOR(version) ((version) >> 16)
738#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
739
eb805623 740struct intel_csr {
8144ac59 741 struct work_struct work;
eb805623 742 const char *fw_path;
a7f749f9 743 uint32_t *dmc_payload;
eb805623 744 uint32_t dmc_fw_size;
b6e7d894 745 uint32_t version;
eb805623 746 uint32_t mmio_count;
f0f59a00 747 i915_reg_t mmioaddr[8];
eb805623
DV
748 uint32_t mmiodata[8];
749};
750
79fc46df
DL
751#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
752 func(is_mobile) sep \
753 func(is_i85x) sep \
754 func(is_i915g) sep \
755 func(is_i945gm) sep \
756 func(is_g33) sep \
757 func(need_gfx_hws) sep \
758 func(is_g4x) sep \
759 func(is_pineview) sep \
760 func(is_broadwater) sep \
761 func(is_crestline) sep \
762 func(is_ivybridge) sep \
763 func(is_valleyview) sep \
666a4537 764 func(is_cherryview) sep \
79fc46df 765 func(is_haswell) sep \
7201c0b3 766 func(is_skylake) sep \
7526ac19 767 func(is_broxton) sep \
ef11bdb3 768 func(is_kabylake) sep \
b833d685 769 func(is_preliminary) sep \
79fc46df
DL
770 func(has_fbc) sep \
771 func(has_pipe_cxsr) sep \
772 func(has_hotplug) sep \
773 func(cursor_needs_physical) sep \
774 func(has_overlay) sep \
775 func(overlay_needs_physical) sep \
776 func(supports_tv) sep \
dd93be58 777 func(has_llc) sep \
30568c45
DL
778 func(has_ddi) sep \
779 func(has_fpga_dbg)
c96ea64e 780
a587f779
DL
781#define DEFINE_FLAG(name) u8 name:1
782#define SEP_SEMICOLON ;
c96ea64e 783
cfdf1fa2 784struct intel_device_info {
10fce67a 785 u32 display_mmio_offset;
87f1f465 786 u16 device_id;
7eb552ae 787 u8 num_pipes:3;
d615a166 788 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 789 u8 gen;
73ae478c 790 u8 ring_mask; /* Rings supported by the HW */
a587f779 791 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
792 /* Register offsets for the various display pipes and transcoders */
793 int pipe_offsets[I915_MAX_TRANSCODERS];
794 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 795 int palette_offsets[I915_MAX_PIPES];
5efb3e28 796 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
797
798 /* Slice/subslice/EU info */
799 u8 slice_total;
800 u8 subslice_total;
801 u8 subslice_per_slice;
802 u8 eu_total;
803 u8 eu_per_subslice;
b7668791
DL
804 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
805 u8 subslice_7eu[3];
3873218f
JM
806 u8 has_slice_pg:1;
807 u8 has_subslice_pg:1;
808 u8 has_eu_pg:1;
cfdf1fa2
KH
809};
810
a587f779
DL
811#undef DEFINE_FLAG
812#undef SEP_SEMICOLON
813
7faf1ab2
DV
814enum i915_cache_level {
815 I915_CACHE_NONE = 0,
350ec881
CW
816 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
817 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
818 caches, eg sampler/render caches, and the
819 large Last-Level-Cache. LLC is coherent with
820 the CPU, but L3 is only visible to the GPU. */
651d794f 821 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
822};
823
e59ec13d
MK
824struct i915_ctx_hang_stats {
825 /* This context had batch pending when hang was declared */
826 unsigned batch_pending;
827
828 /* This context had batch active when hang was declared */
829 unsigned batch_active;
be62acb4
MK
830
831 /* Time when this context was last blamed for a GPU reset */
832 unsigned long guilty_ts;
833
676fa572
CW
834 /* If the contexts causes a second GPU hang within this time,
835 * it is permanently banned from submitting any more work.
836 */
837 unsigned long ban_period_seconds;
838
be62acb4
MK
839 /* This context is banned to submit more work */
840 bool banned;
e59ec13d 841};
40521054
BW
842
843/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 844#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
845
846#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
847/**
848 * struct intel_context - as the name implies, represents a context.
849 * @ref: reference count.
850 * @user_handle: userspace tracking identity for this context.
851 * @remap_slice: l3 row remapping information.
b1b38278
DW
852 * @flags: context specific flags:
853 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
854 * @file_priv: filp associated with this context (NULL for global default
855 * context).
856 * @hang_stats: information about the role of this context in possible GPU
857 * hangs.
7df113e4 858 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
859 * @legacy_hw_ctx: render context backing object and whether it is correctly
860 * initialized (legacy ring submission mechanism only).
861 * @link: link in the global list of contexts.
862 *
863 * Contexts are memory images used by the hardware to store copies of their
864 * internal state.
865 */
273497e5 866struct intel_context {
dce3271b 867 struct kref ref;
821d66dd 868 int user_handle;
3ccfd19d 869 uint8_t remap_slice;
9ea4feec 870 struct drm_i915_private *i915;
b1b38278 871 int flags;
40521054 872 struct drm_i915_file_private *file_priv;
e59ec13d 873 struct i915_ctx_hang_stats hang_stats;
ae6c4806 874 struct i915_hw_ppgtt *ppgtt;
a33afea5 875
c9e003af 876 /* Legacy ring buffer submission */
ea0c76f8
OM
877 struct {
878 struct drm_i915_gem_object *rcs_state;
879 bool initialized;
880 } legacy_hw_ctx;
881
c9e003af
OM
882 /* Execlists */
883 struct {
884 struct drm_i915_gem_object *state;
84c2377f 885 struct intel_ringbuffer *ringbuf;
a7cbedec 886 int pin_count;
ca82580c
TU
887 struct i915_vma *lrc_vma;
888 u64 lrc_desc;
82352e90 889 uint32_t *lrc_reg_state;
c9e003af
OM
890 } engine[I915_NUM_RINGS];
891
a33afea5 892 struct list_head link;
40521054
BW
893};
894
a4001f1b
PZ
895enum fb_op_origin {
896 ORIGIN_GTT,
897 ORIGIN_CPU,
898 ORIGIN_CS,
899 ORIGIN_FLIP,
74b4ea1e 900 ORIGIN_DIRTYFB,
a4001f1b
PZ
901};
902
ab34a7e8 903struct intel_fbc {
25ad93fd
PZ
904 /* This is always the inner lock when overlapping with struct_mutex and
905 * it's the outer lock when overlapping with stolen_lock. */
906 struct mutex lock;
5e59f717 907 unsigned threshold;
dbef0f15
PZ
908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
010cf73d 910 unsigned int visible_pipes_mask;
e35fef21 911 struct intel_crtc *crtc;
5c3fe8b0 912
c4213885 913 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
914 struct drm_mm_node *compressed_llb;
915
da46f936
RV
916 bool false_color;
917
d029bcad 918 bool enabled;
0e631adc 919 bool active;
9adccc60 920
aaf78d27
PZ
921 struct intel_fbc_state_cache {
922 struct {
923 unsigned int mode_flags;
924 uint32_t hsw_bdw_pixel_rate;
925 } crtc;
926
927 struct {
928 unsigned int rotation;
929 int src_w;
930 int src_h;
931 bool visible;
932 } plane;
933
934 struct {
935 u64 ilk_ggtt_offset;
aaf78d27
PZ
936 uint32_t pixel_format;
937 unsigned int stride;
938 int fence_reg;
939 unsigned int tiling_mode;
940 } fb;
941 } state_cache;
942
b183b3f1
PZ
943 struct intel_fbc_reg_params {
944 struct {
945 enum pipe pipe;
946 enum plane plane;
947 unsigned int fence_y_offset;
948 } crtc;
949
950 struct {
951 u64 ggtt_offset;
b183b3f1
PZ
952 uint32_t pixel_format;
953 unsigned int stride;
954 int fence_reg;
955 } fb;
956
957 int cfb_size;
958 } params;
959
5c3fe8b0 960 struct intel_fbc_work {
128d7356 961 bool scheduled;
ca18d51d 962 u32 scheduled_vblank;
128d7356 963 struct work_struct work;
128d7356 964 } work;
5c3fe8b0 965
bf6189c6 966 const char *no_fbc_reason;
b5e50c3f
JB
967};
968
96178eeb
VK
969/**
970 * HIGH_RR is the highest eDP panel refresh rate read from EDID
971 * LOW_RR is the lowest eDP panel refresh rate found from EDID
972 * parsing for same resolution.
973 */
974enum drrs_refresh_rate_type {
975 DRRS_HIGH_RR,
976 DRRS_LOW_RR,
977 DRRS_MAX_RR, /* RR count */
978};
979
980enum drrs_support_type {
981 DRRS_NOT_SUPPORTED = 0,
982 STATIC_DRRS_SUPPORT = 1,
983 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
984};
985
2807cf69 986struct intel_dp;
96178eeb
VK
987struct i915_drrs {
988 struct mutex mutex;
989 struct delayed_work work;
990 struct intel_dp *dp;
991 unsigned busy_frontbuffer_bits;
992 enum drrs_refresh_rate_type refresh_rate_type;
993 enum drrs_support_type type;
994};
995
a031d709 996struct i915_psr {
f0355c4a 997 struct mutex lock;
a031d709
RV
998 bool sink_support;
999 bool source_ok;
2807cf69 1000 struct intel_dp *enabled;
7c8f8a70
RV
1001 bool active;
1002 struct delayed_work work;
9ca15301 1003 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
1004 bool psr2_support;
1005 bool aux_frame_sync;
60e5ffe3 1006 bool link_standby;
3f51e471 1007};
5c3fe8b0 1008
3bad0781 1009enum intel_pch {
f0350830 1010 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
1011 PCH_IBX, /* Ibexpeak PCH */
1012 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 1013 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 1014 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 1015 PCH_NOP,
3bad0781
ZW
1016};
1017
988d6ee8
PZ
1018enum intel_sbi_destination {
1019 SBI_ICLK,
1020 SBI_MPHY,
1021};
1022
b690e96c 1023#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1024#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1025#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1026#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1027#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1028#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1029
8be48d92 1030struct intel_fbdev;
1630fe75 1031struct intel_fbc_work;
38651674 1032
c2b9152f
DV
1033struct intel_gmbus {
1034 struct i2c_adapter adapter;
f2ce9faf 1035 u32 force_bit;
c2b9152f 1036 u32 reg0;
f0f59a00 1037 i915_reg_t gpio_reg;
c167a6fc 1038 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1039 struct drm_i915_private *dev_priv;
1040};
1041
f4c956ad 1042struct i915_suspend_saved_registers {
e948e994 1043 u32 saveDSPARB;
ba8bbcf6 1044 u32 saveLVDS;
585fb111
JB
1045 u32 savePP_ON_DELAYS;
1046 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1047 u32 savePP_ON;
1048 u32 savePP_OFF;
1049 u32 savePP_CONTROL;
585fb111 1050 u32 savePP_DIVISOR;
ba8bbcf6 1051 u32 saveFBC_CONTROL;
1f84e550 1052 u32 saveCACHE_MODE_0;
1f84e550 1053 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1054 u32 saveSWF0[16];
1055 u32 saveSWF1[16];
85fa792b 1056 u32 saveSWF3[3];
4b9de737 1057 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1058 u32 savePCH_PORT_HOTPLUG;
9f49c376 1059 u16 saveGCDGMBUS;
f4c956ad 1060};
c85aa885 1061
ddeea5b0
ID
1062struct vlv_s0ix_state {
1063 /* GAM */
1064 u32 wr_watermark;
1065 u32 gfx_prio_ctrl;
1066 u32 arb_mode;
1067 u32 gfx_pend_tlb0;
1068 u32 gfx_pend_tlb1;
1069 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1070 u32 media_max_req_count;
1071 u32 gfx_max_req_count;
1072 u32 render_hwsp;
1073 u32 ecochk;
1074 u32 bsd_hwsp;
1075 u32 blt_hwsp;
1076 u32 tlb_rd_addr;
1077
1078 /* MBC */
1079 u32 g3dctl;
1080 u32 gsckgctl;
1081 u32 mbctl;
1082
1083 /* GCP */
1084 u32 ucgctl1;
1085 u32 ucgctl3;
1086 u32 rcgctl1;
1087 u32 rcgctl2;
1088 u32 rstctl;
1089 u32 misccpctl;
1090
1091 /* GPM */
1092 u32 gfxpause;
1093 u32 rpdeuhwtc;
1094 u32 rpdeuc;
1095 u32 ecobus;
1096 u32 pwrdwnupctl;
1097 u32 rp_down_timeout;
1098 u32 rp_deucsw;
1099 u32 rcubmabdtmr;
1100 u32 rcedata;
1101 u32 spare2gh;
1102
1103 /* Display 1 CZ domain */
1104 u32 gt_imr;
1105 u32 gt_ier;
1106 u32 pm_imr;
1107 u32 pm_ier;
1108 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1109
1110 /* GT SA CZ domain */
1111 u32 tilectl;
1112 u32 gt_fifoctl;
1113 u32 gtlc_wake_ctrl;
1114 u32 gtlc_survive;
1115 u32 pmwgicz;
1116
1117 /* Display 2 CZ domain */
1118 u32 gu_ctl0;
1119 u32 gu_ctl1;
9c25210f 1120 u32 pcbr;
ddeea5b0
ID
1121 u32 clock_gate_dis2;
1122};
1123
bf225f20
CW
1124struct intel_rps_ei {
1125 u32 cz_clock;
1126 u32 render_c0;
1127 u32 media_c0;
31685c25
D
1128};
1129
c85aa885 1130struct intel_gen6_power_mgmt {
d4d70aa5
ID
1131 /*
1132 * work, interrupts_enabled and pm_iir are protected by
1133 * dev_priv->irq_lock
1134 */
c85aa885 1135 struct work_struct work;
d4d70aa5 1136 bool interrupts_enabled;
c85aa885 1137 u32 pm_iir;
59cdb63d 1138
b39fb297
BW
1139 /* Frequencies are stored in potentially platform dependent multiples.
1140 * In other words, *_freq needs to be multiplied by X to be interesting.
1141 * Soft limits are those which are used for the dynamic reclocking done
1142 * by the driver (raise frequencies under heavy loads, and lower for
1143 * lighter loads). Hard limits are those imposed by the hardware.
1144 *
1145 * A distinction is made for overclocking, which is never enabled by
1146 * default, and is considered to be above the hard limit if it's
1147 * possible at all.
1148 */
1149 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1150 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1151 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1152 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1153 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1154 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1155 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1156 u8 rp1_freq; /* "less than" RP0 power/freqency */
1157 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1158
8fb55197
CW
1159 u8 up_threshold; /* Current %busy required to uplock */
1160 u8 down_threshold; /* Current %busy required to downclock */
1161
dd75fdc8
CW
1162 int last_adj;
1163 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1164
8d3afd7d
CW
1165 spinlock_t client_lock;
1166 struct list_head clients;
1167 bool client_boost;
1168
c0951f0c 1169 bool enabled;
1a01ab3b 1170 struct delayed_work delayed_resume_work;
1854d5ca 1171 unsigned boosts;
4fc688ce 1172
2e1b8730 1173 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1174
bf225f20
CW
1175 /* manual wa residency calculations */
1176 struct intel_rps_ei up_ei, down_ei;
1177
4fc688ce
JB
1178 /*
1179 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1180 * Must be taken after struct_mutex if nested. Note that
1181 * this lock may be held for long periods of time when
1182 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1183 */
1184 struct mutex hw_lock;
c85aa885
DV
1185};
1186
1a240d4d
DV
1187/* defined intel_pm.c */
1188extern spinlock_t mchdev_lock;
1189
c85aa885
DV
1190struct intel_ilk_power_mgmt {
1191 u8 cur_delay;
1192 u8 min_delay;
1193 u8 max_delay;
1194 u8 fmax;
1195 u8 fstart;
1196
1197 u64 last_count1;
1198 unsigned long last_time1;
1199 unsigned long chipset_power;
1200 u64 last_count2;
5ed0bdf2 1201 u64 last_time2;
c85aa885
DV
1202 unsigned long gfx_power;
1203 u8 corr;
1204
1205 int c_m;
1206 int r_t;
1207};
1208
c6cb582e
ID
1209struct drm_i915_private;
1210struct i915_power_well;
1211
1212struct i915_power_well_ops {
1213 /*
1214 * Synchronize the well's hw state to match the current sw state, for
1215 * example enable/disable it based on the current refcount. Called
1216 * during driver init and resume time, possibly after first calling
1217 * the enable/disable handlers.
1218 */
1219 void (*sync_hw)(struct drm_i915_private *dev_priv,
1220 struct i915_power_well *power_well);
1221 /*
1222 * Enable the well and resources that depend on it (for example
1223 * interrupts located on the well). Called after the 0->1 refcount
1224 * transition.
1225 */
1226 void (*enable)(struct drm_i915_private *dev_priv,
1227 struct i915_power_well *power_well);
1228 /*
1229 * Disable the well and resources that depend on it. Called after
1230 * the 1->0 refcount transition.
1231 */
1232 void (*disable)(struct drm_i915_private *dev_priv,
1233 struct i915_power_well *power_well);
1234 /* Returns the hw enabled state. */
1235 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1236 struct i915_power_well *power_well);
1237};
1238
a38911a3
WX
1239/* Power well structure for haswell */
1240struct i915_power_well {
c1ca727f 1241 const char *name;
6f3ef5dd 1242 bool always_on;
a38911a3
WX
1243 /* power well enable/disable usage count */
1244 int count;
bfafe93a
ID
1245 /* cached hw enabled state */
1246 bool hw_enabled;
c1ca727f 1247 unsigned long domains;
77961eb9 1248 unsigned long data;
c6cb582e 1249 const struct i915_power_well_ops *ops;
a38911a3
WX
1250};
1251
83c00f55 1252struct i915_power_domains {
baa70707
ID
1253 /*
1254 * Power wells needed for initialization at driver init and suspend
1255 * time are on. They are kept on until after the first modeset.
1256 */
1257 bool init_power_on;
0d116a29 1258 bool initializing;
c1ca727f 1259 int power_well_count;
baa70707 1260
83c00f55 1261 struct mutex lock;
1da51581 1262 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1263 struct i915_power_well *power_wells;
83c00f55
ID
1264};
1265
35a85ac6 1266#define MAX_L3_SLICES 2
a4da4fa4 1267struct intel_l3_parity {
35a85ac6 1268 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1269 struct work_struct error_work;
35a85ac6 1270 int which_slice;
a4da4fa4
DV
1271};
1272
4b5aed62 1273struct i915_gem_mm {
4b5aed62
DV
1274 /** Memory allocator for GTT stolen memory */
1275 struct drm_mm stolen;
92e97d2f
PZ
1276 /** Protects the usage of the GTT stolen memory allocator. This is
1277 * always the inner lock when overlapping with struct_mutex. */
1278 struct mutex stolen_lock;
1279
4b5aed62
DV
1280 /** List of all objects in gtt_space. Used to restore gtt
1281 * mappings on resume */
1282 struct list_head bound_list;
1283 /**
1284 * List of objects which are not bound to the GTT (thus
1285 * are idle and not used by the GPU) but still have
1286 * (presumably uncached) pages still attached.
1287 */
1288 struct list_head unbound_list;
1289
1290 /** Usable portion of the GTT for GEM */
1291 unsigned long stolen_base; /* limited to low memory (32-bit) */
1292
4b5aed62
DV
1293 /** PPGTT used for aliasing the PPGTT with the GTT */
1294 struct i915_hw_ppgtt *aliasing_ppgtt;
1295
2cfcd32a 1296 struct notifier_block oom_notifier;
ceabbba5 1297 struct shrinker shrinker;
4b5aed62
DV
1298 bool shrinker_no_lock_stealing;
1299
4b5aed62
DV
1300 /** LRU list of objects with fence regs on them. */
1301 struct list_head fence_list;
1302
1303 /**
1304 * We leave the user IRQ off as much as possible,
1305 * but this means that requests will finish and never
1306 * be retired once the system goes idle. Set a timer to
1307 * fire periodically while the ring is running. When it
1308 * fires, go retire requests.
1309 */
1310 struct delayed_work retire_work;
1311
b29c19b6
CW
1312 /**
1313 * When we detect an idle GPU, we want to turn on
1314 * powersaving features. So once we see that there
1315 * are no more requests outstanding and no more
1316 * arrive within a small period of time, we fire
1317 * off the idle_work.
1318 */
1319 struct delayed_work idle_work;
1320
4b5aed62
DV
1321 /**
1322 * Are we in a non-interruptible section of code like
1323 * modesetting?
1324 */
1325 bool interruptible;
1326
f62a0076
CW
1327 /**
1328 * Is the GPU currently considered idle, or busy executing userspace
1329 * requests? Whilst idle, we attempt to power down the hardware and
1330 * display clocks. In order to reduce the effect on performance, there
1331 * is a slight delay before we do so.
1332 */
1333 bool busy;
1334
bdf1e7e3 1335 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1336 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1337
4b5aed62
DV
1338 /** Bit 6 swizzling required for X tiling */
1339 uint32_t bit_6_swizzle_x;
1340 /** Bit 6 swizzling required for Y tiling */
1341 uint32_t bit_6_swizzle_y;
1342
4b5aed62 1343 /* accounting, useful for userland debugging */
c20e8355 1344 spinlock_t object_stat_lock;
4b5aed62
DV
1345 size_t object_memory;
1346 u32 object_count;
1347};
1348
edc3d884 1349struct drm_i915_error_state_buf {
0a4cd7c8 1350 struct drm_i915_private *i915;
edc3d884
MK
1351 unsigned bytes;
1352 unsigned size;
1353 int err;
1354 u8 *buf;
1355 loff_t start;
1356 loff_t pos;
1357};
1358
fc16b48b
MK
1359struct i915_error_state_file_priv {
1360 struct drm_device *dev;
1361 struct drm_i915_error_state *error;
1362};
1363
99584db3
DV
1364struct i915_gpu_error {
1365 /* For hangcheck timer */
1366#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1367#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1368 /* Hang gpu twice in this window and your context gets banned */
1369#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1370
737b1506
CW
1371 struct workqueue_struct *hangcheck_wq;
1372 struct delayed_work hangcheck_work;
99584db3
DV
1373
1374 /* For reset and error_state handling. */
1375 spinlock_t lock;
1376 /* Protected by the above dev->gpu_error.lock. */
1377 struct drm_i915_error_state *first_error;
094f9a54
CW
1378
1379 unsigned long missed_irq_rings;
1380
1f83fee0 1381 /**
2ac0f450 1382 * State variable controlling the reset flow and count
1f83fee0 1383 *
2ac0f450
MK
1384 * This is a counter which gets incremented when reset is triggered,
1385 * and again when reset has been handled. So odd values (lowest bit set)
1386 * means that reset is in progress and even values that
1387 * (reset_counter >> 1):th reset was successfully completed.
1388 *
1389 * If reset is not completed succesfully, the I915_WEDGE bit is
1390 * set meaning that hardware is terminally sour and there is no
1391 * recovery. All waiters on the reset_queue will be woken when
1392 * that happens.
1393 *
1394 * This counter is used by the wait_seqno code to notice that reset
1395 * event happened and it needs to restart the entire ioctl (since most
1396 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1397 *
1398 * This is important for lock-free wait paths, where no contended lock
1399 * naturally enforces the correct ordering between the bail-out of the
1400 * waiter and the gpu reset work code.
1f83fee0
DV
1401 */
1402 atomic_t reset_counter;
1403
1f83fee0 1404#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1405#define I915_WEDGED (1 << 31)
1f83fee0
DV
1406
1407 /**
1408 * Waitqueue to signal when the reset has completed. Used by clients
1409 * that wait for dev_priv->mm.wedged to settle.
1410 */
1411 wait_queue_head_t reset_queue;
33196ded 1412
88b4aa87
MK
1413 /* Userspace knobs for gpu hang simulation;
1414 * combines both a ring mask, and extra flags
1415 */
1416 u32 stop_rings;
1417#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1418#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1419
1420 /* For missed irq/seqno simulation. */
1421 unsigned int test_irq_rings;
6689c167
MA
1422
1423 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1424 bool reload_in_reset;
99584db3
DV
1425};
1426
b8efb17b
ZR
1427enum modeset_restore {
1428 MODESET_ON_LID_OPEN,
1429 MODESET_DONE,
1430 MODESET_SUSPENDED,
1431};
1432
500ea70d
RV
1433#define DP_AUX_A 0x40
1434#define DP_AUX_B 0x10
1435#define DP_AUX_C 0x20
1436#define DP_AUX_D 0x30
1437
11c1b657
XZ
1438#define DDC_PIN_B 0x05
1439#define DDC_PIN_C 0x04
1440#define DDC_PIN_D 0x06
1441
6acab15a 1442struct ddi_vbt_port_info {
ce4dd49e
DL
1443 /*
1444 * This is an index in the HDMI/DVI DDI buffer translation table.
1445 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1446 * populate this field.
1447 */
1448#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1449 uint8_t hdmi_level_shift;
311a2094
PZ
1450
1451 uint8_t supports_dvi:1;
1452 uint8_t supports_hdmi:1;
1453 uint8_t supports_dp:1;
500ea70d
RV
1454
1455 uint8_t alternate_aux_channel;
11c1b657 1456 uint8_t alternate_ddc_pin;
75067dde
AK
1457
1458 uint8_t dp_boost_level;
1459 uint8_t hdmi_boost_level;
6acab15a
PZ
1460};
1461
bfd7ebda
RV
1462enum psr_lines_to_wait {
1463 PSR_0_LINES_TO_WAIT = 0,
1464 PSR_1_LINE_TO_WAIT,
1465 PSR_4_LINES_TO_WAIT,
1466 PSR_8_LINES_TO_WAIT
83a7280e
PB
1467};
1468
41aa3448
RV
1469struct intel_vbt_data {
1470 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1471 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1472
1473 /* Feature bits */
1474 unsigned int int_tv_support:1;
1475 unsigned int lvds_dither:1;
1476 unsigned int lvds_vbt:1;
1477 unsigned int int_crt_support:1;
1478 unsigned int lvds_use_ssc:1;
1479 unsigned int display_clock_mode:1;
1480 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1481 unsigned int has_mipi:1;
41aa3448
RV
1482 int lvds_ssc_freq;
1483 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1484
83a7280e
PB
1485 enum drrs_support_type drrs_type;
1486
41aa3448
RV
1487 /* eDP */
1488 int edp_rate;
1489 int edp_lanes;
1490 int edp_preemphasis;
1491 int edp_vswing;
1492 bool edp_initialized;
1493 bool edp_support;
1494 int edp_bpp;
1495 struct edp_power_seq edp_pps;
1496
bfd7ebda
RV
1497 struct {
1498 bool full_link;
1499 bool require_aux_wakeup;
1500 int idle_frames;
1501 enum psr_lines_to_wait lines_to_wait;
1502 int tp1_wakeup_time;
1503 int tp2_tp3_wakeup_time;
1504 } psr;
1505
f00076d2
JN
1506 struct {
1507 u16 pwm_freq_hz;
39fbc9c8 1508 bool present;
f00076d2 1509 bool active_low_pwm;
1de6068e 1510 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1511 } backlight;
1512
d17c5443
SK
1513 /* MIPI DSI */
1514 struct {
3e6bd011 1515 u16 port;
d17c5443 1516 u16 panel_id;
d3b542fc
SK
1517 struct mipi_config *config;
1518 struct mipi_pps_data *pps;
1519 u8 seq_version;
1520 u32 size;
1521 u8 *data;
8d3ed2f3 1522 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1523 } dsi;
1524
41aa3448
RV
1525 int crt_ddc_pin;
1526
1527 int child_dev_num;
768f69c9 1528 union child_device_config *child_dev;
6acab15a
PZ
1529
1530 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1531};
1532
77c122bc
VS
1533enum intel_ddb_partitioning {
1534 INTEL_DDB_PART_1_2,
1535 INTEL_DDB_PART_5_6, /* IVB+ */
1536};
1537
1fd527cc
VS
1538struct intel_wm_level {
1539 bool enable;
1540 uint32_t pri_val;
1541 uint32_t spr_val;
1542 uint32_t cur_val;
1543 uint32_t fbc_val;
1544};
1545
820c1980 1546struct ilk_wm_values {
609cedef
VS
1547 uint32_t wm_pipe[3];
1548 uint32_t wm_lp[3];
1549 uint32_t wm_lp_spr[3];
1550 uint32_t wm_linetime[3];
1551 bool enable_fbc_wm;
1552 enum intel_ddb_partitioning partitioning;
1553};
1554
262cd2e1
VS
1555struct vlv_pipe_wm {
1556 uint16_t primary;
1557 uint16_t sprite[2];
1558 uint8_t cursor;
1559};
ae80152d 1560
262cd2e1
VS
1561struct vlv_sr_wm {
1562 uint16_t plane;
1563 uint8_t cursor;
1564};
ae80152d 1565
262cd2e1
VS
1566struct vlv_wm_values {
1567 struct vlv_pipe_wm pipe[3];
1568 struct vlv_sr_wm sr;
0018fda1
VS
1569 struct {
1570 uint8_t cursor;
1571 uint8_t sprite[2];
1572 uint8_t primary;
1573 } ddl[3];
6eb1a681
VS
1574 uint8_t level;
1575 bool cxsr;
0018fda1
VS
1576};
1577
c193924e 1578struct skl_ddb_entry {
16160e3d 1579 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1580};
1581
1582static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1583{
16160e3d 1584 return entry->end - entry->start;
c193924e
DL
1585}
1586
08db6652
DL
1587static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1588 const struct skl_ddb_entry *e2)
1589{
1590 if (e1->start == e2->start && e1->end == e2->end)
1591 return true;
1592
1593 return false;
1594}
1595
c193924e 1596struct skl_ddb_allocation {
34bb56af 1597 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1598 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1599 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1600};
1601
2ac96d2a
PB
1602struct skl_wm_values {
1603 bool dirty[I915_MAX_PIPES];
c193924e 1604 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1605 uint32_t wm_linetime[I915_MAX_PIPES];
1606 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1607 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1608};
1609
1610struct skl_wm_level {
1611 bool plane_en[I915_MAX_PLANES];
1612 uint16_t plane_res_b[I915_MAX_PLANES];
1613 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1614};
1615
c67a470b 1616/*
765dab67
PZ
1617 * This struct helps tracking the state needed for runtime PM, which puts the
1618 * device in PCI D3 state. Notice that when this happens, nothing on the
1619 * graphics device works, even register access, so we don't get interrupts nor
1620 * anything else.
c67a470b 1621 *
765dab67
PZ
1622 * Every piece of our code that needs to actually touch the hardware needs to
1623 * either call intel_runtime_pm_get or call intel_display_power_get with the
1624 * appropriate power domain.
a8a8bd54 1625 *
765dab67
PZ
1626 * Our driver uses the autosuspend delay feature, which means we'll only really
1627 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1628 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1629 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1630 *
1631 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1632 * goes back to false exactly before we reenable the IRQs. We use this variable
1633 * to check if someone is trying to enable/disable IRQs while they're supposed
1634 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1635 * case it happens.
c67a470b 1636 *
765dab67 1637 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1638 */
5d584b2e 1639struct i915_runtime_pm {
1f814dac 1640 atomic_t wakeref_count;
2b19efeb 1641 atomic_t atomic_seq;
5d584b2e 1642 bool suspended;
2aeb7d3a 1643 bool irqs_enabled;
c67a470b
PZ
1644};
1645
926321d5
DV
1646enum intel_pipe_crc_source {
1647 INTEL_PIPE_CRC_SOURCE_NONE,
1648 INTEL_PIPE_CRC_SOURCE_PLANE1,
1649 INTEL_PIPE_CRC_SOURCE_PLANE2,
1650 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1651 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1652 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1653 INTEL_PIPE_CRC_SOURCE_TV,
1654 INTEL_PIPE_CRC_SOURCE_DP_B,
1655 INTEL_PIPE_CRC_SOURCE_DP_C,
1656 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1657 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1658 INTEL_PIPE_CRC_SOURCE_MAX,
1659};
1660
8bf1e9f1 1661struct intel_pipe_crc_entry {
ac2300d4 1662 uint32_t frame;
8bf1e9f1
SH
1663 uint32_t crc[5];
1664};
1665
b2c88f5b 1666#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1667struct intel_pipe_crc {
d538bbdf
DL
1668 spinlock_t lock;
1669 bool opened; /* exclusive access to the result file */
e5f75aca 1670 struct intel_pipe_crc_entry *entries;
926321d5 1671 enum intel_pipe_crc_source source;
d538bbdf 1672 int head, tail;
07144428 1673 wait_queue_head_t wq;
8bf1e9f1
SH
1674};
1675
f99d7069
DV
1676struct i915_frontbuffer_tracking {
1677 struct mutex lock;
1678
1679 /*
1680 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1681 * scheduled flips.
1682 */
1683 unsigned busy_bits;
1684 unsigned flip_bits;
1685};
1686
7225342a 1687struct i915_wa_reg {
f0f59a00 1688 i915_reg_t addr;
7225342a
MK
1689 u32 value;
1690 /* bitmask representing WA bits */
1691 u32 mask;
1692};
1693
33136b06
AS
1694/*
1695 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1696 * allowing it for RCS as we don't foresee any requirement of having
1697 * a whitelist for other engines. When it is really required for
1698 * other engines then the limit need to be increased.
1699 */
1700#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1701
1702struct i915_workarounds {
1703 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1704 u32 count;
33136b06 1705 u32 hw_whitelist_count[I915_NUM_RINGS];
7225342a
MK
1706};
1707
cf9d2890
YZ
1708struct i915_virtual_gpu {
1709 bool active;
1710};
1711
5f19e2bf
JH
1712struct i915_execbuffer_params {
1713 struct drm_device *dev;
1714 struct drm_file *file;
1715 uint32_t dispatch_flags;
1716 uint32_t args_batch_start_offset;
af98714e 1717 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1718 struct intel_engine_cs *ring;
1719 struct drm_i915_gem_object *batch_obj;
1720 struct intel_context *ctx;
6a6ae79a 1721 struct drm_i915_gem_request *request;
5f19e2bf
JH
1722};
1723
aa363136
MR
1724/* used in computing the new watermarks state */
1725struct intel_wm_config {
1726 unsigned int num_pipes_active;
1727 bool sprites_enabled;
1728 bool sprites_scaled;
1729};
1730
77fec556 1731struct drm_i915_private {
f4c956ad 1732 struct drm_device *dev;
efab6d8d 1733 struct kmem_cache *objects;
e20d2ab7 1734 struct kmem_cache *vmas;
efab6d8d 1735 struct kmem_cache *requests;
f4c956ad 1736
5c969aa7 1737 const struct intel_device_info info;
f4c956ad
DV
1738
1739 int relative_constants_mode;
1740
1741 void __iomem *regs;
1742
907b28c5 1743 struct intel_uncore uncore;
f4c956ad 1744
cf9d2890
YZ
1745 struct i915_virtual_gpu vgpu;
1746
33a732f4
AD
1747 struct intel_guc guc;
1748
eb805623
DV
1749 struct intel_csr csr;
1750
5ea6e5e3 1751 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1752
f4c956ad
DV
1753 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1754 * controller on different i2c buses. */
1755 struct mutex gmbus_mutex;
1756
1757 /**
1758 * Base address of the gmbus and gpio block.
1759 */
1760 uint32_t gpio_mmio_base;
1761
b6fdd0f2
SS
1762 /* MMIO base address for MIPI regs */
1763 uint32_t mipi_mmio_base;
1764
443a389f
VS
1765 uint32_t psr_mmio_base;
1766
28c70f16
DV
1767 wait_queue_head_t gmbus_wait_queue;
1768
f4c956ad 1769 struct pci_dev *bridge_dev;
a4872ba6 1770 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1771 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1772 uint32_t last_seqno, next_seqno;
f4c956ad 1773
ba8286fa 1774 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1775 struct resource mch_res;
1776
f4c956ad
DV
1777 /* protects the irq masks */
1778 spinlock_t irq_lock;
1779
84c33a64
SG
1780 /* protects the mmio flip data */
1781 spinlock_t mmio_flip_lock;
1782
f8b79e58
ID
1783 bool display_irqs_enabled;
1784
9ee32fea
DV
1785 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1786 struct pm_qos_request pm_qos;
1787
a580516d
VS
1788 /* Sideband mailbox protection */
1789 struct mutex sb_lock;
f4c956ad
DV
1790
1791 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1792 union {
1793 u32 irq_mask;
1794 u32 de_irq_mask[I915_MAX_PIPES];
1795 };
f4c956ad 1796 u32 gt_irq_mask;
605cd25b 1797 u32 pm_irq_mask;
a6706b45 1798 u32 pm_rps_events;
91d181dd 1799 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1800
5fcece80 1801 struct i915_hotplug hotplug;
ab34a7e8 1802 struct intel_fbc fbc;
439d7ac0 1803 struct i915_drrs drrs;
f4c956ad 1804 struct intel_opregion opregion;
41aa3448 1805 struct intel_vbt_data vbt;
f4c956ad 1806
d9ceb816
JB
1807 bool preserve_bios_swizzle;
1808
f4c956ad
DV
1809 /* overlay */
1810 struct intel_overlay *overlay;
f4c956ad 1811
58c68779 1812 /* backlight registers and fields in struct intel_panel */
07f11d49 1813 struct mutex backlight_lock;
31ad8ec6 1814
f4c956ad 1815 /* LVDS info */
f4c956ad
DV
1816 bool no_aux_handshake;
1817
e39b999a
VS
1818 /* protects panel power sequencer state */
1819 struct mutex pps_mutex;
1820
f4c956ad 1821 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1822 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1823
1824 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1825 unsigned int skl_boot_cdclk;
1a617b77 1826 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1827 unsigned int max_dotclk_freq;
6bcda4f0 1828 unsigned int hpll_freq;
bfa7df01 1829 unsigned int czclk_freq;
f4c956ad 1830
645416f5
DV
1831 /**
1832 * wq - Driver workqueue for GEM.
1833 *
1834 * NOTE: Work items scheduled here are not allowed to grab any modeset
1835 * locks, for otherwise the flushing done in the pageflip code will
1836 * result in deadlocks.
1837 */
f4c956ad
DV
1838 struct workqueue_struct *wq;
1839
1840 /* Display functions */
1841 struct drm_i915_display_funcs display;
1842
1843 /* PCH chipset type */
1844 enum intel_pch pch_type;
17a303ec 1845 unsigned short pch_id;
f4c956ad
DV
1846
1847 unsigned long quirks;
1848
b8efb17b
ZR
1849 enum modeset_restore modeset_restore;
1850 struct mutex modeset_restore_lock;
e2c8b870 1851 struct drm_atomic_state *modeset_restore_state;
673a394b 1852
a7bbbd63 1853 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1854 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1855
4b5aed62 1856 struct i915_gem_mm mm;
ad46cb53
CW
1857 DECLARE_HASHTABLE(mm_structs, 7);
1858 struct mutex mm_lock;
8781342d 1859
8781342d
DV
1860 /* Kernel Modesetting */
1861
9b9d172d 1862 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1863
76c4ac04
DL
1864 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1865 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1866 wait_queue_head_t pending_flip_queue;
1867
c4597872
DV
1868#ifdef CONFIG_DEBUG_FS
1869 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1870#endif
1871
565602d7 1872 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1873 int num_shared_dpll;
1874 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
565602d7
ML
1875
1876 unsigned int active_crtcs;
1877 unsigned int min_pixclk[I915_MAX_PIPES];
1878
e4607fcf 1879 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1880
7225342a 1881 struct i915_workarounds workarounds;
888b5995 1882
652c393a
JB
1883 /* Reclocking support */
1884 bool render_reclock_avail;
f99d7069
DV
1885
1886 struct i915_frontbuffer_tracking fb_tracking;
1887
652c393a 1888 u16 orig_clock;
f97108d1 1889
c4804411 1890 bool mchbar_need_disable;
f97108d1 1891
a4da4fa4
DV
1892 struct intel_l3_parity l3_parity;
1893
59124506
BW
1894 /* Cannot be determined by PCIID. You must always read a register. */
1895 size_t ellc_size;
1896
c6a828d3 1897 /* gen6+ rps state */
c85aa885 1898 struct intel_gen6_power_mgmt rps;
c6a828d3 1899
20e4d407
DV
1900 /* ilk-only ips/rps state. Everything in here is protected by the global
1901 * mchdev_lock in intel_pm.c */
c85aa885 1902 struct intel_ilk_power_mgmt ips;
b5e50c3f 1903
83c00f55 1904 struct i915_power_domains power_domains;
a38911a3 1905
a031d709 1906 struct i915_psr psr;
3f51e471 1907
99584db3 1908 struct i915_gpu_error gpu_error;
ae681d96 1909
c9cddffc
JB
1910 struct drm_i915_gem_object *vlv_pctx;
1911
0695726e 1912#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1913 /* list of fbdev register on this device */
1914 struct intel_fbdev *fbdev;
82e3b8c1 1915 struct work_struct fbdev_suspend_work;
4520f53a 1916#endif
e953fd7b
CW
1917
1918 struct drm_property *broadcast_rgb_property;
3f43c48d 1919 struct drm_property *force_audio_property;
e3689190 1920
58fddc28 1921 /* hda/i915 audio component */
51e1d83c 1922 struct i915_audio_component *audio_component;
58fddc28 1923 bool audio_component_registered;
4a21ef7d
LY
1924 /**
1925 * av_mutex - mutex for audio/video sync
1926 *
1927 */
1928 struct mutex av_mutex;
58fddc28 1929
254f965c 1930 uint32_t hw_context_size;
a33afea5 1931 struct list_head context_list;
f4c956ad 1932
3e68320e 1933 u32 fdi_rx_config;
68d18ad7 1934
70722468
VS
1935 u32 chv_phy_control;
1936
842f1c8b 1937 u32 suspend_count;
bc87229f 1938 bool suspended_to_idle;
f4c956ad 1939 struct i915_suspend_saved_registers regfile;
ddeea5b0 1940 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1941
53615a5e
VS
1942 struct {
1943 /*
1944 * Raw watermark latency values:
1945 * in 0.1us units for WM0,
1946 * in 0.5us units for WM1+.
1947 */
1948 /* primary */
1949 uint16_t pri_latency[5];
1950 /* sprite */
1951 uint16_t spr_latency[5];
1952 /* cursor */
1953 uint16_t cur_latency[5];
2af30a5c
PB
1954 /*
1955 * Raw watermark memory latency values
1956 * for SKL for all 8 levels
1957 * in 1us units.
1958 */
1959 uint16_t skl_latency[8];
609cedef 1960
aa363136
MR
1961 /* Committed wm config */
1962 struct intel_wm_config config;
1963
2d41c0b5
PB
1964 /*
1965 * The skl_wm_values structure is a bit too big for stack
1966 * allocation, so we keep the staging struct where we store
1967 * intermediate results here instead.
1968 */
1969 struct skl_wm_values skl_results;
1970
609cedef 1971 /* current hardware state */
2d41c0b5
PB
1972 union {
1973 struct ilk_wm_values hw;
1974 struct skl_wm_values skl_hw;
0018fda1 1975 struct vlv_wm_values vlv;
2d41c0b5 1976 };
58590c14
VS
1977
1978 uint8_t max_level;
53615a5e
VS
1979 } wm;
1980
8a187455
PZ
1981 struct i915_runtime_pm pm;
1982
a83014d3
OM
1983 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1984 struct {
5f19e2bf 1985 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1986 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1987 struct list_head *vmas);
a83014d3
OM
1988 int (*init_rings)(struct drm_device *dev);
1989 void (*cleanup_ring)(struct intel_engine_cs *ring);
1990 void (*stop_ring)(struct intel_engine_cs *ring);
1991 } gt;
1992
ed54c1a1
DG
1993 struct intel_context *kernel_context;
1994
9e458034
SJ
1995 bool edp_low_vswing;
1996
3be60de9
VS
1997 /* perform PHY state sanity checks? */
1998 bool chv_phy_assert[2];
1999
0bdf5a05
TI
2000 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2001
bdf1e7e3
DV
2002 /*
2003 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2004 * will be rejected. Instead look for a better place.
2005 */
77fec556 2006};
1da177e4 2007
2c1792a1
CW
2008static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2009{
2010 return dev->dev_private;
2011}
2012
888d0d42
ID
2013static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2014{
2015 return to_i915(dev_get_drvdata(dev));
2016}
2017
33a732f4
AD
2018static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2019{
2020 return container_of(guc, struct drm_i915_private, guc);
2021}
2022
b4519513
CW
2023/* Iterate over initialised rings */
2024#define for_each_ring(ring__, dev_priv__, i__) \
2025 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
95150bdf 2026 for_each_if ((((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__))))
b4519513 2027
b1d7e4b4
WF
2028enum hdmi_force_audio {
2029 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2030 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2031 HDMI_AUDIO_AUTO, /* trust EDID */
2032 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2033};
2034
190d6cd5 2035#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2036
37e680a1 2037struct drm_i915_gem_object_ops {
de472664
CW
2038 unsigned int flags;
2039#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2040
37e680a1
CW
2041 /* Interface between the GEM object and its backing storage.
2042 * get_pages() is called once prior to the use of the associated set
2043 * of pages before to binding them into the GTT, and put_pages() is
2044 * called after we no longer need them. As we expect there to be
2045 * associated cost with migrating pages between the backing storage
2046 * and making them available for the GPU (e.g. clflush), we may hold
2047 * onto the pages after they are no longer referenced by the GPU
2048 * in case they may be used again shortly (for example migrating the
2049 * pages to a different memory domain within the GTT). put_pages()
2050 * will therefore most likely be called when the object itself is
2051 * being released or under memory pressure (where we attempt to
2052 * reap pages for the shrinker).
2053 */
2054 int (*get_pages)(struct drm_i915_gem_object *);
2055 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2056
5cc9ed4b
CW
2057 int (*dmabuf_export)(struct drm_i915_gem_object *);
2058 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2059};
2060
a071fa00
DV
2061/*
2062 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2063 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2064 * doesn't mean that the hw necessarily already scans it out, but that any
2065 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2066 *
2067 * We have one bit per pipe and per scanout plane type.
2068 */
d1b9d039
SAK
2069#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2070#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2071#define INTEL_FRONTBUFFER_BITS \
2072 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2073#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2074 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2075#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2076 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2077#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2078 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2079#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2080 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2081#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2082 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2083
673a394b 2084struct drm_i915_gem_object {
c397b908 2085 struct drm_gem_object base;
673a394b 2086
37e680a1
CW
2087 const struct drm_i915_gem_object_ops *ops;
2088
2f633156
BW
2089 /** List of VMAs backed by this object */
2090 struct list_head vma_list;
2091
c1ad11fc
CW
2092 /** Stolen memory for this object, instead of being backed by shmem. */
2093 struct drm_mm_node *stolen;
35c20a60 2094 struct list_head global_list;
673a394b 2095
b4716185 2096 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2097 /** Used in execbuf to temporarily hold a ref */
2098 struct list_head obj_exec_link;
673a394b 2099
8d9d5744 2100 struct list_head batch_pool_link;
493018dc 2101
673a394b 2102 /**
65ce3027
CW
2103 * This is set if the object is on the active lists (has pending
2104 * rendering and so a non-zero seqno), and is not set if it i s on
2105 * inactive (ready to be unbound) list.
673a394b 2106 */
b4716185 2107 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2108
2109 /**
2110 * This is set if the object has been written to since last bound
2111 * to the GTT
2112 */
0206e353 2113 unsigned int dirty:1;
778c3544
DV
2114
2115 /**
2116 * Fence register bits (if any) for this object. Will be set
2117 * as needed when mapped into the GTT.
2118 * Protected by dev->struct_mutex.
778c3544 2119 */
4b9de737 2120 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2121
778c3544
DV
2122 /**
2123 * Advice: are the backing pages purgeable?
2124 */
0206e353 2125 unsigned int madv:2;
778c3544 2126
778c3544
DV
2127 /**
2128 * Current tiling mode for the object.
2129 */
0206e353 2130 unsigned int tiling_mode:2;
5d82e3e6
CW
2131 /**
2132 * Whether the tiling parameters for the currently associated fence
2133 * register have changed. Note that for the purposes of tracking
2134 * tiling changes we also treat the unfenced register, the register
2135 * slot that the object occupies whilst it executes a fenced
2136 * command (such as BLT on gen2/3), as a "fence".
2137 */
2138 unsigned int fence_dirty:1;
778c3544 2139
75e9e915
DV
2140 /**
2141 * Is the object at the current location in the gtt mappable and
2142 * fenceable? Used to avoid costly recalculations.
2143 */
0206e353 2144 unsigned int map_and_fenceable:1;
75e9e915 2145
fb7d516a
DV
2146 /**
2147 * Whether the current gtt mapping needs to be mappable (and isn't just
2148 * mappable by accident). Track pin and fault separate for a more
2149 * accurate mappable working set.
2150 */
0206e353 2151 unsigned int fault_mappable:1;
fb7d516a 2152
24f3a8cf
AG
2153 /*
2154 * Is the object to be mapped as read-only to the GPU
2155 * Only honoured if hardware has relevant pte bit
2156 */
2157 unsigned long gt_ro:1;
651d794f 2158 unsigned int cache_level:3;
0f71979a 2159 unsigned int cache_dirty:1;
93dfb40c 2160
a071fa00
DV
2161 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2162
8a0c39b1
TU
2163 unsigned int pin_display;
2164
9da3da66 2165 struct sg_table *pages;
a5570178 2166 int pages_pin_count;
ee286370
CW
2167 struct get_page {
2168 struct scatterlist *sg;
2169 int last;
2170 } get_page;
673a394b 2171
1286ff73 2172 /* prime dma-buf support */
9a70cc2a
DA
2173 void *dma_buf_vmapping;
2174 int vmapping_count;
2175
b4716185
CW
2176 /** Breadcrumb of last rendering to the buffer.
2177 * There can only be one writer, but we allow for multiple readers.
2178 * If there is a writer that necessarily implies that all other
2179 * read requests are complete - but we may only be lazily clearing
2180 * the read requests. A read request is naturally the most recent
2181 * request on a ring, so we may have two different write and read
2182 * requests on one ring where the write request is older than the
2183 * read request. This allows for the CPU to read from an active
2184 * buffer by only waiting for the write to complete.
2185 * */
2186 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2187 struct drm_i915_gem_request *last_write_req;
caea7476 2188 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2189 struct drm_i915_gem_request *last_fenced_req;
673a394b 2190
778c3544 2191 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2192 uint32_t stride;
673a394b 2193
80075d49
DV
2194 /** References from framebuffers, locks out tiling changes. */
2195 unsigned long framebuffer_references;
2196
280b713b 2197 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2198 unsigned long *bit_17;
280b713b 2199
5cc9ed4b 2200 union {
6a2c4232
CW
2201 /** for phy allocated objects */
2202 struct drm_dma_handle *phys_handle;
2203
5cc9ed4b
CW
2204 struct i915_gem_userptr {
2205 uintptr_t ptr;
2206 unsigned read_only :1;
2207 unsigned workers :4;
2208#define I915_GEM_USERPTR_MAX_WORKERS 15
2209
ad46cb53
CW
2210 struct i915_mm_struct *mm;
2211 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2212 struct work_struct *work;
2213 } userptr;
2214 };
2215};
62b8b215 2216#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2217
a071fa00
DV
2218void i915_gem_track_fb(struct drm_i915_gem_object *old,
2219 struct drm_i915_gem_object *new,
2220 unsigned frontbuffer_bits);
2221
673a394b
EA
2222/**
2223 * Request queue structure.
2224 *
2225 * The request queue allows us to note sequence numbers that have been emitted
2226 * and may be associated with active buffers to be retired.
2227 *
97b2a6a1
JH
2228 * By keeping this list, we can avoid having to do questionable sequence
2229 * number comparisons on buffer last_read|write_seqno. It also allows an
2230 * emission time to be associated with the request for tracking how far ahead
2231 * of the GPU the submission is.
b3a38998
NH
2232 *
2233 * The requests are reference counted, so upon creation they should have an
2234 * initial reference taken using kref_init
673a394b
EA
2235 */
2236struct drm_i915_gem_request {
abfe262a
JH
2237 struct kref ref;
2238
852835f3 2239 /** On Which ring this request was generated */
efab6d8d 2240 struct drm_i915_private *i915;
a4872ba6 2241 struct intel_engine_cs *ring;
852835f3 2242
821485dc
CW
2243 /** GEM sequence number associated with the previous request,
2244 * when the HWS breadcrumb is equal to this the GPU is processing
2245 * this request.
2246 */
2247 u32 previous_seqno;
2248
2249 /** GEM sequence number associated with this request,
2250 * when the HWS breadcrumb is equal or greater than this the GPU
2251 * has finished processing this request.
2252 */
2253 u32 seqno;
673a394b 2254
7d736f4f
MK
2255 /** Position in the ringbuffer of the start of the request */
2256 u32 head;
2257
72f95afa
NH
2258 /**
2259 * Position in the ringbuffer of the start of the postfix.
2260 * This is required to calculate the maximum available ringbuffer
2261 * space without overwriting the postfix.
2262 */
2263 u32 postfix;
2264
2265 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2266 u32 tail;
2267
b3a38998 2268 /**
a8c6ecb3 2269 * Context and ring buffer related to this request
b3a38998
NH
2270 * Contexts are refcounted, so when this request is associated with a
2271 * context, we must increment the context's refcount, to guarantee that
2272 * it persists while any request is linked to it. Requests themselves
2273 * are also refcounted, so the request will only be freed when the last
2274 * reference to it is dismissed, and the code in
2275 * i915_gem_request_free() will then decrement the refcount on the
2276 * context.
2277 */
273497e5 2278 struct intel_context *ctx;
98e1bd4a 2279 struct intel_ringbuffer *ringbuf;
0e50e96b 2280
dc4be607
JH
2281 /** Batch buffer related to this request if any (used for
2282 error state dump only) */
7d736f4f
MK
2283 struct drm_i915_gem_object *batch_obj;
2284
673a394b
EA
2285 /** Time at which this request was emitted, in jiffies. */
2286 unsigned long emitted_jiffies;
2287
b962442e 2288 /** global list entry for this request */
673a394b 2289 struct list_head list;
b962442e 2290
f787a5f5 2291 struct drm_i915_file_private *file_priv;
b962442e
EA
2292 /** file_priv list entry for this request */
2293 struct list_head client_list;
67e2937b 2294
071c92de
MK
2295 /** process identifier submitting this request */
2296 struct pid *pid;
2297
6d3d8274
NH
2298 /**
2299 * The ELSP only accepts two elements at a time, so we queue
2300 * context/tail pairs on a given queue (ring->execlist_queue) until the
2301 * hardware is available. The queue serves a double purpose: we also use
2302 * it to keep track of the up to 2 contexts currently in the hardware
2303 * (usually one in execution and the other queued up by the GPU): We
2304 * only remove elements from the head of the queue when the hardware
2305 * informs us that an element has been completed.
2306 *
2307 * All accesses to the queue are mediated by a spinlock
2308 * (ring->execlist_lock).
2309 */
2310
2311 /** Execlist link in the submission queue.*/
2312 struct list_head execlist_link;
2313
2314 /** Execlists no. of times this request has been sent to the ELSP */
2315 int elsp_submitted;
2316
673a394b
EA
2317};
2318
26827088
DG
2319struct drm_i915_gem_request * __must_check
2320i915_gem_request_alloc(struct intel_engine_cs *engine,
2321 struct intel_context *ctx);
29b1b415 2322void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2323void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2324int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2325 struct drm_file *file);
abfe262a 2326
b793a00a
JH
2327static inline uint32_t
2328i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2329{
2330 return req ? req->seqno : 0;
2331}
2332
2333static inline struct intel_engine_cs *
2334i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2335{
2336 return req ? req->ring : NULL;
2337}
2338
b2cfe0ab 2339static inline struct drm_i915_gem_request *
abfe262a
JH
2340i915_gem_request_reference(struct drm_i915_gem_request *req)
2341{
b2cfe0ab
CW
2342 if (req)
2343 kref_get(&req->ref);
2344 return req;
abfe262a
JH
2345}
2346
2347static inline void
2348i915_gem_request_unreference(struct drm_i915_gem_request *req)
2349{
f245860e 2350 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2351 kref_put(&req->ref, i915_gem_request_free);
2352}
2353
41037f9f
CW
2354static inline void
2355i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2356{
b833bb61
ML
2357 struct drm_device *dev;
2358
2359 if (!req)
2360 return;
41037f9f 2361
b833bb61
ML
2362 dev = req->ring->dev;
2363 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2364 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2365}
2366
abfe262a
JH
2367static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2368 struct drm_i915_gem_request *src)
2369{
2370 if (src)
2371 i915_gem_request_reference(src);
2372
2373 if (*pdst)
2374 i915_gem_request_unreference(*pdst);
2375
2376 *pdst = src;
2377}
2378
1b5a433a
JH
2379/*
2380 * XXX: i915_gem_request_completed should be here but currently needs the
2381 * definition of i915_seqno_passed() which is below. It will be moved in
2382 * a later patch when the call to i915_seqno_passed() is obsoleted...
2383 */
2384
351e3db2
BV
2385/*
2386 * A command that requires special handling by the command parser.
2387 */
2388struct drm_i915_cmd_descriptor {
2389 /*
2390 * Flags describing how the command parser processes the command.
2391 *
2392 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2393 * a length mask if not set
2394 * CMD_DESC_SKIP: The command is allowed but does not follow the
2395 * standard length encoding for the opcode range in
2396 * which it falls
2397 * CMD_DESC_REJECT: The command is never allowed
2398 * CMD_DESC_REGISTER: The command should be checked against the
2399 * register whitelist for the appropriate ring
2400 * CMD_DESC_MASTER: The command is allowed if the submitting process
2401 * is the DRM master
2402 */
2403 u32 flags;
2404#define CMD_DESC_FIXED (1<<0)
2405#define CMD_DESC_SKIP (1<<1)
2406#define CMD_DESC_REJECT (1<<2)
2407#define CMD_DESC_REGISTER (1<<3)
2408#define CMD_DESC_BITMASK (1<<4)
2409#define CMD_DESC_MASTER (1<<5)
2410
2411 /*
2412 * The command's unique identification bits and the bitmask to get them.
2413 * This isn't strictly the opcode field as defined in the spec and may
2414 * also include type, subtype, and/or subop fields.
2415 */
2416 struct {
2417 u32 value;
2418 u32 mask;
2419 } cmd;
2420
2421 /*
2422 * The command's length. The command is either fixed length (i.e. does
2423 * not include a length field) or has a length field mask. The flag
2424 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2425 * a length mask. All command entries in a command table must include
2426 * length information.
2427 */
2428 union {
2429 u32 fixed;
2430 u32 mask;
2431 } length;
2432
2433 /*
2434 * Describes where to find a register address in the command to check
2435 * against the ring's register whitelist. Only valid if flags has the
2436 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2437 *
2438 * A non-zero step value implies that the command may access multiple
2439 * registers in sequence (e.g. LRI), in that case step gives the
2440 * distance in dwords between individual offset fields.
351e3db2
BV
2441 */
2442 struct {
2443 u32 offset;
2444 u32 mask;
6a65c5b9 2445 u32 step;
351e3db2
BV
2446 } reg;
2447
2448#define MAX_CMD_DESC_BITMASKS 3
2449 /*
2450 * Describes command checks where a particular dword is masked and
2451 * compared against an expected value. If the command does not match
2452 * the expected value, the parser rejects it. Only valid if flags has
2453 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2454 * are valid.
d4d48035
BV
2455 *
2456 * If the check specifies a non-zero condition_mask then the parser
2457 * only performs the check when the bits specified by condition_mask
2458 * are non-zero.
351e3db2
BV
2459 */
2460 struct {
2461 u32 offset;
2462 u32 mask;
2463 u32 expected;
d4d48035
BV
2464 u32 condition_offset;
2465 u32 condition_mask;
351e3db2
BV
2466 } bits[MAX_CMD_DESC_BITMASKS];
2467};
2468
2469/*
2470 * A table of commands requiring special handling by the command parser.
2471 *
2472 * Each ring has an array of tables. Each table consists of an array of command
2473 * descriptors, which must be sorted with command opcodes in ascending order.
2474 */
2475struct drm_i915_cmd_table {
2476 const struct drm_i915_cmd_descriptor *table;
2477 int count;
2478};
2479
dbbe9127 2480/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2481#define __I915__(p) ({ \
2482 struct drm_i915_private *__p; \
2483 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2484 __p = (struct drm_i915_private *)p; \
2485 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2486 __p = to_i915((struct drm_device *)p); \
2487 else \
2488 BUILD_BUG(); \
2489 __p; \
2490})
dbbe9127 2491#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2492#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2493#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2494
e87a005d
JN
2495#define REVID_FOREVER 0xff
2496/*
2497 * Return true if revision is in range [since,until] inclusive.
2498 *
2499 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2500 */
2501#define IS_REVID(p, since, until) \
2502 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2503
87f1f465
CW
2504#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2505#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2506#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2507#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2508#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2509#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2510#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2511#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2512#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2513#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2514#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2515#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2516#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2517#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2518#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2519#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2520#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2521#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2522#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2523 INTEL_DEVID(dev) == 0x0152 || \
2524 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2525#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2526#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2527#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2528#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2529#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2530#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2531#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2532#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2533#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2534 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2535#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2536 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2537 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2538 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2539/* ULX machines are also considered ULT. */
2540#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2541 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2542#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2543 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2544#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2545 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2546#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2547 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2548/* ULX machines are also considered ULT. */
87f1f465
CW
2549#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2550 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2551#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2552 INTEL_DEVID(dev) == 0x1913 || \
2553 INTEL_DEVID(dev) == 0x1916 || \
2554 INTEL_DEVID(dev) == 0x1921 || \
2555 INTEL_DEVID(dev) == 0x1926)
2556#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2557 INTEL_DEVID(dev) == 0x1915 || \
2558 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2559#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2560 INTEL_DEVID(dev) == 0x5913 || \
2561 INTEL_DEVID(dev) == 0x5916 || \
2562 INTEL_DEVID(dev) == 0x5921 || \
2563 INTEL_DEVID(dev) == 0x5926)
2564#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2565 INTEL_DEVID(dev) == 0x5915 || \
2566 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2567#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2568 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2569#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2570 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2571
b833d685 2572#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2573
ef712bb4
JN
2574#define SKL_REVID_A0 0x0
2575#define SKL_REVID_B0 0x1
2576#define SKL_REVID_C0 0x2
2577#define SKL_REVID_D0 0x3
2578#define SKL_REVID_E0 0x4
2579#define SKL_REVID_F0 0x5
2580
e87a005d
JN
2581#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2582
ef712bb4 2583#define BXT_REVID_A0 0x0
fffda3f4 2584#define BXT_REVID_A1 0x1
ef712bb4
JN
2585#define BXT_REVID_B0 0x3
2586#define BXT_REVID_C0 0x9
6c74c87f 2587
e87a005d
JN
2588#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2589
85436696
JB
2590/*
2591 * The genX designation typically refers to the render engine, so render
2592 * capability related checks should use IS_GEN, while display and other checks
2593 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2594 * chips, etc.).
2595 */
cae5852d
ZN
2596#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2597#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2598#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2599#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2600#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2601#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2602#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2603#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2604
73ae478c
BW
2605#define RENDER_RING (1<<RCS)
2606#define BSD_RING (1<<VCS)
2607#define BLT_RING (1<<BCS)
2608#define VEBOX_RING (1<<VECS)
845f74a7 2609#define BSD2_RING (1<<VCS2)
63c42e56 2610#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2611#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2612#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2613#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2614#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2615#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2616 __I915__(dev)->ellc_size)
cae5852d
ZN
2617#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2618
254f965c 2619#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2620#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2621#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2622#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2623#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2624
05394f39 2625#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2626#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2627
b45305fc
DV
2628/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2629#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2630
2631/* WaRsDisableCoarsePowerGating:skl,bxt */
2632#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2633 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2634 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2635/*
2636 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2637 * even when in MSI mode. This results in spurious interrupt warnings if the
2638 * legacy irq no. is shared with another device. The kernel then disables that
2639 * interrupt source and so prevents the other device from working properly.
2640 */
2641#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2642#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2643
cae5852d
ZN
2644/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2645 * rows, which changed the alignment requirements and fence programming.
2646 */
2647#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2648 IS_I915GM(dev)))
cae5852d
ZN
2649#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2650#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2651
2652#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2653#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2654#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2655
dbf7786e 2656#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2657
0c9b3715
JN
2658#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2659 INTEL_INFO(dev)->gen >= 9)
2660
dd93be58 2661#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2662#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2663#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2664 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2665 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2666#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2667 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2668 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2669 IS_KABYLAKE(dev))
58abf1da
RV
2670#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2671#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2672
7b403ffb 2673#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2674
2b81b844
RV
2675#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2676#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2677
a9ed33ca
AJ
2678#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2679 INTEL_INFO(dev)->gen >= 8)
2680
97d3308a 2681#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2682 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2683 !IS_BROXTON(dev))
97d3308a 2684
17a303ec
PZ
2685#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2686#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2687#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2688#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2689#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2690#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2691#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2692#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2693#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
39bfcd52 2694#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2695
f2fbc690 2696#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2697#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2698#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2699#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2700#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2701#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2702#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2703#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2704#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2705
666a4537
WB
2706#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2707 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2708
040d2baa
BW
2709/* DPF == dynamic parity feature */
2710#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2711#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2712
c8735b0c 2713#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2714#define GEN9_FREQ_SCALER 3
c8735b0c 2715
05394f39
CW
2716#include "i915_trace.h"
2717
baa70943 2718extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2719extern int i915_max_ioctl;
2720
1751fcf9
ML
2721extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2722extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2723
c838d719 2724/* i915_dma.c */
22eae947 2725extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2726extern int i915_driver_unload(struct drm_device *);
2885f6ac 2727extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2728extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2729extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2730 struct drm_file *file);
673a394b 2731extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2732 struct drm_file *file);
c43b5634 2733#ifdef CONFIG_COMPAT
0d6aa60b
DA
2734extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2735 unsigned long arg);
c43b5634 2736#endif
8e96d9c4 2737extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2738extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2739extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2740extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2741extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2742extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2743extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2744int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2745
77913b39
JN
2746/* intel_hotplug.c */
2747void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2748void intel_hpd_init(struct drm_i915_private *dev_priv);
2749void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2750void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2751bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2752
1da177e4 2753/* i915_irq.c */
10cd45b6 2754void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2755__printf(3, 4)
2756void i915_handle_error(struct drm_device *dev, bool wedged,
2757 const char *fmt, ...);
1da177e4 2758
b963291c 2759extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2760int intel_irq_install(struct drm_i915_private *dev_priv);
2761void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2762
2763extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2764extern void intel_uncore_early_sanitize(struct drm_device *dev,
2765 bool restore_forcewake);
907b28c5 2766extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2767extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2768extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2769extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2770extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2771const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2772void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2773 enum forcewake_domains domains);
59bad947 2774void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2775 enum forcewake_domains domains);
a6111f7b
CW
2776/* Like above but the caller must manage the uncore.lock itself.
2777 * Must be used with I915_READ_FW and friends.
2778 */
2779void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2780 enum forcewake_domains domains);
2781void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2782 enum forcewake_domains domains);
59bad947 2783void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2784static inline bool intel_vgpu_active(struct drm_device *dev)
2785{
2786 return to_i915(dev)->vgpu.active;
2787}
b1f14ad0 2788
7c463586 2789void
50227e1c 2790i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2791 u32 status_mask);
7c463586
KP
2792
2793void
50227e1c 2794i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2795 u32 status_mask);
7c463586 2796
f8b79e58
ID
2797void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2798void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2799void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2800 uint32_t mask,
2801 uint32_t bits);
fbdedaea
VS
2802void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2803 uint32_t interrupt_mask,
2804 uint32_t enabled_irq_mask);
2805static inline void
2806ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2807{
2808 ilk_update_display_irq(dev_priv, bits, bits);
2809}
2810static inline void
2811ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2812{
2813 ilk_update_display_irq(dev_priv, bits, 0);
2814}
013d3752
VS
2815void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2816 enum pipe pipe,
2817 uint32_t interrupt_mask,
2818 uint32_t enabled_irq_mask);
2819static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2820 enum pipe pipe, uint32_t bits)
2821{
2822 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2823}
2824static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2825 enum pipe pipe, uint32_t bits)
2826{
2827 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2828}
47339cd9
DV
2829void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2830 uint32_t interrupt_mask,
2831 uint32_t enabled_irq_mask);
14443261
VS
2832static inline void
2833ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2834{
2835 ibx_display_interrupt_update(dev_priv, bits, bits);
2836}
2837static inline void
2838ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2839{
2840 ibx_display_interrupt_update(dev_priv, bits, 0);
2841}
2842
f8b79e58 2843
673a394b 2844/* i915_gem.c */
673a394b
EA
2845int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file_priv);
2847int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
2849int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
2851int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
de151cf6
JB
2853int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2854 struct drm_file *file_priv);
673a394b
EA
2855int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2856 struct drm_file *file_priv);
2857int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2858 struct drm_file *file_priv);
ba8b7ccb 2859void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2860 struct drm_i915_gem_request *req);
adeca76d 2861void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2862int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2863 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2864 struct list_head *vmas);
673a394b
EA
2865int i915_gem_execbuffer(struct drm_device *dev, void *data,
2866 struct drm_file *file_priv);
76446cac
JB
2867int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2868 struct drm_file *file_priv);
673a394b
EA
2869int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2870 struct drm_file *file_priv);
199adf40
BW
2871int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2872 struct drm_file *file);
2873int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2874 struct drm_file *file);
673a394b
EA
2875int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file_priv);
3ef94daa
CW
2877int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2878 struct drm_file *file_priv);
673a394b
EA
2879int i915_gem_set_tiling(struct drm_device *dev, void *data,
2880 struct drm_file *file_priv);
2881int i915_gem_get_tiling(struct drm_device *dev, void *data,
2882 struct drm_file *file_priv);
5cc9ed4b
CW
2883int i915_gem_init_userptr(struct drm_device *dev);
2884int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file);
5a125c3c
EA
2886int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file_priv);
23ba4fd0
BW
2888int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
d64aa096
ID
2890void i915_gem_load_init(struct drm_device *dev);
2891void i915_gem_load_cleanup(struct drm_device *dev);
42dcedd4
CW
2892void *i915_gem_object_alloc(struct drm_device *dev);
2893void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2894void i915_gem_object_init(struct drm_i915_gem_object *obj,
2895 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2896struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2897 size_t size);
ea70299d
DG
2898struct drm_i915_gem_object *i915_gem_object_create_from_data(
2899 struct drm_device *dev, const void *data, size_t size);
673a394b 2900void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2901void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2902
0875546c
DV
2903/* Flags used by pin/bind&friends. */
2904#define PIN_MAPPABLE (1<<0)
2905#define PIN_NONBLOCK (1<<1)
2906#define PIN_GLOBAL (1<<2)
2907#define PIN_OFFSET_BIAS (1<<3)
2908#define PIN_USER (1<<4)
2909#define PIN_UPDATE (1<<5)
101b506a
MT
2910#define PIN_ZONE_4G (1<<6)
2911#define PIN_HIGH (1<<7)
506a8e87 2912#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2913#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2914int __must_check
2915i915_gem_object_pin(struct drm_i915_gem_object *obj,
2916 struct i915_address_space *vm,
2917 uint32_t alignment,
2918 uint64_t flags);
2919int __must_check
2920i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2921 const struct i915_ggtt_view *view,
2922 uint32_t alignment,
2923 uint64_t flags);
fe14d5f4
TU
2924
2925int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2926 u32 flags);
d0710abb 2927void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2928int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2929/*
2930 * BEWARE: Do not use the function below unless you can _absolutely_
2931 * _guarantee_ VMA in question is _not in use_ anywhere.
2932 */
2933int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2934int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2935void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2936void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2937
4c914c0c
BV
2938int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2939 int *needs_clflush);
2940
37e680a1 2941int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2942
2943static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2944{
ee286370
CW
2945 return sg->length >> PAGE_SHIFT;
2946}
67d5a50c 2947
033908ae
DG
2948struct page *
2949i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2950
ee286370
CW
2951static inline struct page *
2952i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2953{
ee286370
CW
2954 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2955 return NULL;
67d5a50c 2956
ee286370
CW
2957 if (n < obj->get_page.last) {
2958 obj->get_page.sg = obj->pages->sgl;
2959 obj->get_page.last = 0;
2960 }
67d5a50c 2961
ee286370
CW
2962 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2963 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2964 if (unlikely(sg_is_chain(obj->get_page.sg)))
2965 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2966 }
67d5a50c 2967
ee286370 2968 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2969}
ee286370 2970
a5570178
CW
2971static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2972{
2973 BUG_ON(obj->pages == NULL);
2974 obj->pages_pin_count++;
2975}
2976static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2977{
2978 BUG_ON(obj->pages_pin_count == 0);
2979 obj->pages_pin_count--;
2980}
2981
54cf91dc 2982int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2983int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2984 struct intel_engine_cs *to,
2985 struct drm_i915_gem_request **to_req);
e2d05a8b 2986void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2987 struct drm_i915_gem_request *req);
ff72145b
DA
2988int i915_gem_dumb_create(struct drm_file *file_priv,
2989 struct drm_device *dev,
2990 struct drm_mode_create_dumb *args);
da6b51d0
DA
2991int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2992 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2993/**
2994 * Returns true if seq1 is later than seq2.
2995 */
2996static inline bool
2997i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2998{
2999 return (int32_t)(seq1 - seq2) >= 0;
3000}
3001
821485dc
CW
3002static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3003 bool lazy_coherency)
3004{
3005 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
3006 return i915_seqno_passed(seqno, req->previous_seqno);
3007}
3008
1b5a433a
JH
3009static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3010 bool lazy_coherency)
3011{
821485dc 3012 u32 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
1b5a433a
JH
3013 return i915_seqno_passed(seqno, req->seqno);
3014}
3015
fca26bb4
MK
3016int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3017int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3018
8d9fc7fd 3019struct drm_i915_gem_request *
a4872ba6 3020i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 3021
b29c19b6 3022bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 3023void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 3024int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 3025 bool interruptible);
84c33a64 3026
1f83fee0
DV
3027static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3028{
3029 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 3030 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
3031}
3032
3033static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3034{
2ac0f450
MK
3035 return atomic_read(&error->reset_counter) & I915_WEDGED;
3036}
3037
3038static inline u32 i915_reset_count(struct i915_gpu_error *error)
3039{
3040 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3041}
a71d8d94 3042
88b4aa87
MK
3043static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3044{
3045 return dev_priv->gpu_error.stop_rings == 0 ||
3046 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3047}
3048
3049static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3050{
3051 return dev_priv->gpu_error.stop_rings == 0 ||
3052 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3053}
3054
069efc1d 3055void i915_gem_reset(struct drm_device *dev);
000433b6 3056bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3057int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 3058int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 3059int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3060int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3061void i915_gem_init_swizzling(struct drm_device *dev);
1ffedc06 3062void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 3063int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3064int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3065void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3066 struct drm_i915_gem_object *batch_obj,
3067 bool flush_caches);
75289874 3068#define i915_add_request(req) \
fcfa423c 3069 __i915_add_request(req, NULL, true)
75289874 3070#define i915_add_request_no_flush(req) \
fcfa423c 3071 __i915_add_request(req, NULL, false)
9c654818 3072int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3073 unsigned reset_counter,
3074 bool interruptible,
3075 s64 *timeout,
2e1b8730 3076 struct intel_rps_client *rps);
a4b3a571 3077int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3078int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3079int __must_check
2e2f351d
CW
3080i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3081 bool readonly);
3082int __must_check
2021746e
CW
3083i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3084 bool write);
3085int __must_check
dabdfe02
CW
3086i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3087int __must_check
2da3b9b9
CW
3088i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3089 u32 alignment,
e6617330
TU
3090 const struct i915_ggtt_view *view);
3091void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3092 const struct i915_ggtt_view *view);
00731155 3093int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3094 int align);
b29c19b6 3095int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3096void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3097
0fa87796
ID
3098uint32_t
3099i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3100uint32_t
d865110c
ID
3101i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3102 int tiling_mode, bool fenced);
467cffba 3103
e4ffd173
CW
3104int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3105 enum i915_cache_level cache_level);
3106
1286ff73
DV
3107struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3108 struct dma_buf *dma_buf);
3109
3110struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3111 struct drm_gem_object *gem_obj, int flags);
3112
088e0df4
MT
3113u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3114 const struct i915_ggtt_view *view);
3115u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3116 struct i915_address_space *vm);
3117static inline u64
ec7adb6e 3118i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3119{
9abc4648 3120 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3121}
ec7adb6e 3122
a70a3148 3123bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3124bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3125 const struct i915_ggtt_view *view);
a70a3148 3126bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3127 struct i915_address_space *vm);
fe14d5f4 3128
a70a3148
BW
3129unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3130 struct i915_address_space *vm);
fe14d5f4 3131struct i915_vma *
ec7adb6e
JL
3132i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3133 struct i915_address_space *vm);
3134struct i915_vma *
3135i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3136 const struct i915_ggtt_view *view);
fe14d5f4 3137
accfef2e
BW
3138struct i915_vma *
3139i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3140 struct i915_address_space *vm);
3141struct i915_vma *
3142i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3143 const struct i915_ggtt_view *view);
5c2abbea 3144
ec7adb6e
JL
3145static inline struct i915_vma *
3146i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3147{
3148 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3149}
ec7adb6e 3150bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3151
a70a3148 3152/* Some GGTT VM helpers */
5dc383b0 3153#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3154 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3155static inline bool i915_is_ggtt(struct i915_address_space *vm)
3156{
3157 struct i915_address_space *ggtt =
3158 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3159 return vm == ggtt;
3160}
3161
841cd773
DV
3162static inline struct i915_hw_ppgtt *
3163i915_vm_to_ppgtt(struct i915_address_space *vm)
3164{
3165 WARN_ON(i915_is_ggtt(vm));
3166
3167 return container_of(vm, struct i915_hw_ppgtt, base);
3168}
3169
3170
a70a3148
BW
3171static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3172{
9abc4648 3173 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3174}
3175
3176static inline unsigned long
3177i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3178{
5dc383b0 3179 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3180}
c37e2204
BW
3181
3182static inline int __must_check
3183i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3184 uint32_t alignment,
1ec9e26d 3185 unsigned flags)
c37e2204 3186{
5dc383b0
DV
3187 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3188 alignment, flags | PIN_GLOBAL);
c37e2204 3189}
a70a3148 3190
b287110e
DV
3191static inline int
3192i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3193{
3194 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3195}
3196
e6617330
TU
3197void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3198 const struct i915_ggtt_view *view);
3199static inline void
3200i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3201{
3202 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3203}
b287110e 3204
41a36b73
DV
3205/* i915_gem_fence.c */
3206int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3207int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3208
3209bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3210void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3211
3212void i915_gem_restore_fences(struct drm_device *dev);
3213
7f96ecaf
DV
3214void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3215void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3216void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3217
254f965c 3218/* i915_gem_context.c */
8245be31 3219int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3220void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3221void i915_gem_context_reset(struct drm_device *dev);
e422b888 3222int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3223int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3224void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3225int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3226struct intel_context *
41bde553 3227i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3228void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3229struct drm_i915_gem_object *
3230i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3231static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3232{
691e6415 3233 kref_get(&ctx->ref);
dce3271b
MK
3234}
3235
273497e5 3236static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3237{
691e6415 3238 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3239}
3240
273497e5 3241static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3242{
821d66dd 3243 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3244}
3245
84624813
BW
3246int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3247 struct drm_file *file);
3248int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3249 struct drm_file *file);
c9dc0f35
CW
3250int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3251 struct drm_file *file_priv);
3252int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3253 struct drm_file *file_priv);
1286ff73 3254
679845ed
BW
3255/* i915_gem_evict.c */
3256int __must_check i915_gem_evict_something(struct drm_device *dev,
3257 struct i915_address_space *vm,
3258 int min_size,
3259 unsigned alignment,
3260 unsigned cache_level,
d23db88c
CW
3261 unsigned long start,
3262 unsigned long end,
1ec9e26d 3263 unsigned flags);
506a8e87 3264int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3265int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3266
0260c420 3267/* belongs in i915_gem_gtt.h */
d09105c6 3268static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3269{
3270 if (INTEL_INFO(dev)->gen < 6)
3271 intel_gtt_chipset_flush();
3272}
246cbfb5 3273
9797fbfb 3274/* i915_gem_stolen.c */
d713fd49
PZ
3275int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3276 struct drm_mm_node *node, u64 size,
3277 unsigned alignment);
a9da512b
PZ
3278int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3279 struct drm_mm_node *node, u64 size,
3280 unsigned alignment, u64 start,
3281 u64 end);
d713fd49
PZ
3282void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3283 struct drm_mm_node *node);
9797fbfb
CW
3284int i915_gem_init_stolen(struct drm_device *dev);
3285void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3286struct drm_i915_gem_object *
3287i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3288struct drm_i915_gem_object *
3289i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3290 u32 stolen_offset,
3291 u32 gtt_offset,
3292 u32 size);
9797fbfb 3293
be6a0376
DV
3294/* i915_gem_shrinker.c */
3295unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3296 unsigned long target,
be6a0376
DV
3297 unsigned flags);
3298#define I915_SHRINK_PURGEABLE 0x1
3299#define I915_SHRINK_UNBOUND 0x2
3300#define I915_SHRINK_BOUND 0x4
5763ff04 3301#define I915_SHRINK_ACTIVE 0x8
be6a0376
DV
3302unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3303void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3304void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3305
3306
673a394b 3307/* i915_gem_tiling.c */
2c1792a1 3308static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3309{
50227e1c 3310 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3311
3312 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3313 obj->tiling_mode != I915_TILING_NONE;
3314}
3315
673a394b 3316/* i915_gem_debug.c */
23bc5982
CW
3317#if WATCH_LISTS
3318int i915_verify_lists(struct drm_device *dev);
673a394b 3319#else
23bc5982 3320#define i915_verify_lists(dev) 0
673a394b 3321#endif
1da177e4 3322
2017263e 3323/* i915_debugfs.c */
27c202ad
BG
3324int i915_debugfs_init(struct drm_minor *minor);
3325void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3326#ifdef CONFIG_DEBUG_FS
249e87de 3327int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3328void intel_display_crc_init(struct drm_device *dev);
3329#else
101057fa
DV
3330static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3331{ return 0; }
f8c168fa 3332static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3333#endif
84734a04
MK
3334
3335/* i915_gpu_error.c */
edc3d884
MK
3336__printf(2, 3)
3337void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3338int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3339 const struct i915_error_state_file_priv *error);
4dc955f7 3340int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3341 struct drm_i915_private *i915,
4dc955f7
MK
3342 size_t count, loff_t pos);
3343static inline void i915_error_state_buf_release(
3344 struct drm_i915_error_state_buf *eb)
3345{
3346 kfree(eb->buf);
3347}
58174462
MK
3348void i915_capture_error_state(struct drm_device *dev, bool wedge,
3349 const char *error_msg);
84734a04
MK
3350void i915_error_state_get(struct drm_device *dev,
3351 struct i915_error_state_file_priv *error_priv);
3352void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3353void i915_destroy_error_state(struct drm_device *dev);
3354
3355void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3356const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3357
351e3db2 3358/* i915_cmd_parser.c */
d728c8ef 3359int i915_cmd_parser_get_version(void);
a4872ba6
OM
3360int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3361void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3362bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3363int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3364 struct drm_i915_gem_object *batch_obj,
78a42377 3365 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3366 u32 batch_start_offset,
b9ffd80e 3367 u32 batch_len,
351e3db2
BV
3368 bool is_master);
3369
317c35d1
JB
3370/* i915_suspend.c */
3371extern int i915_save_state(struct drm_device *dev);
3372extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3373
0136db58
BW
3374/* i915_sysfs.c */
3375void i915_setup_sysfs(struct drm_device *dev_priv);
3376void i915_teardown_sysfs(struct drm_device *dev_priv);
3377
f899fc64
CW
3378/* intel_i2c.c */
3379extern int intel_setup_gmbus(struct drm_device *dev);
3380extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3381extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3382 unsigned int pin);
3bd7d909 3383
0184df46
JN
3384extern struct i2c_adapter *
3385intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3386extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3387extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3388static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3389{
3390 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3391}
f899fc64
CW
3392extern void intel_i2c_reset(struct drm_device *dev);
3393
8b8e1a89 3394/* intel_bios.c */
98f3a1dc 3395int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3396bool intel_bios_is_valid_vbt(const void *buf, size_t size);
8b8e1a89 3397
3b617967 3398/* intel_opregion.c */
44834a67 3399#ifdef CONFIG_ACPI
27d50c82 3400extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3401extern void intel_opregion_init(struct drm_device *dev);
3402extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3403extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3404extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3405 bool enable);
ecbc5cf3
JN
3406extern int intel_opregion_notify_adapter(struct drm_device *dev,
3407 pci_power_t state);
65e082c9 3408#else
27d50c82 3409static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3410static inline void intel_opregion_init(struct drm_device *dev) { return; }
3411static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3412static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3413static inline int
3414intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3415{
3416 return 0;
3417}
ecbc5cf3
JN
3418static inline int
3419intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3420{
3421 return 0;
3422}
65e082c9 3423#endif
8ee1c3db 3424
723bfd70
JB
3425/* intel_acpi.c */
3426#ifdef CONFIG_ACPI
3427extern void intel_register_dsm_handler(void);
3428extern void intel_unregister_dsm_handler(void);
3429#else
3430static inline void intel_register_dsm_handler(void) { return; }
3431static inline void intel_unregister_dsm_handler(void) { return; }
3432#endif /* CONFIG_ACPI */
3433
79e53945 3434/* modesetting */
f817586c 3435extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3436extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3437extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3438extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3439extern void intel_connector_unregister(struct intel_connector *);
28d52043 3440extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3441extern void intel_display_resume(struct drm_device *dev);
44cec740 3442extern void i915_redisable_vga(struct drm_device *dev);
04098753 3443extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3444extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3445extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3446extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3447extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3448 bool enable);
0206e353 3449extern void intel_detect_pch(struct drm_device *dev);
0136db58 3450extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3451
2911a35b 3452extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3453int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3454 struct drm_file *file);
b6359918
MK
3455int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3456 struct drm_file *file);
575155a9 3457
6ef3d427
CW
3458/* overlay */
3459extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3460extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3461 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3462
3463extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3464extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3465 struct drm_device *dev,
3466 struct intel_display_error_state *error);
6ef3d427 3467
151a49d0
TR
3468int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3469int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3470
3471/* intel_sideband.c */
707b6e3d
D
3472u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3473void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3474u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3475u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3476void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3477u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3478void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3479u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3480void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3481u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3482void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3483u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3484void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3485u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3486 enum intel_sbi_destination destination);
3487void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3488 enum intel_sbi_destination destination);
e9fe51c6
SK
3489u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3490void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3491
616bc820
VS
3492int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3493int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3494
0b274481
BW
3495#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3496#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3497
3498#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3499#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3500#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3501#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3502
3503#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3504#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3505#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3506#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3507
698b3135
CW
3508/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3509 * will be implemented using 2 32-bit writes in an arbitrary order with
3510 * an arbitrary delay between them. This can cause the hardware to
3511 * act upon the intermediate value, possibly leading to corruption and
3512 * machine death. You have been warned.
3513 */
0b274481
BW
3514#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3515#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3516
50877445 3517#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3518 u32 upper, lower, old_upper, loop = 0; \
3519 upper = I915_READ(upper_reg); \
ee0a227b 3520 do { \
acd29f7b 3521 old_upper = upper; \
ee0a227b 3522 lower = I915_READ(lower_reg); \
acd29f7b
CW
3523 upper = I915_READ(upper_reg); \
3524 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3525 (u64)upper << 32 | lower; })
50877445 3526
cae5852d
ZN
3527#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3528#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3529
75aa3f63
VS
3530#define __raw_read(x, s) \
3531static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3532 i915_reg_t reg) \
75aa3f63 3533{ \
f0f59a00 3534 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3535}
3536
3537#define __raw_write(x, s) \
3538static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3539 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3540{ \
f0f59a00 3541 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3542}
3543__raw_read(8, b)
3544__raw_read(16, w)
3545__raw_read(32, l)
3546__raw_read(64, q)
3547
3548__raw_write(8, b)
3549__raw_write(16, w)
3550__raw_write(32, l)
3551__raw_write(64, q)
3552
3553#undef __raw_read
3554#undef __raw_write
3555
a6111f7b
CW
3556/* These are untraced mmio-accessors that are only valid to be used inside
3557 * criticial sections inside IRQ handlers where forcewake is explicitly
3558 * controlled.
3559 * Think twice, and think again, before using these.
3560 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3561 * intel_uncore_forcewake_irqunlock().
3562 */
75aa3f63
VS
3563#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3564#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3565#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3566
55bc60db
VS
3567/* "Broadcast RGB" property */
3568#define INTEL_BROADCAST_RGB_AUTO 0
3569#define INTEL_BROADCAST_RGB_FULL 1
3570#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3571
f0f59a00 3572static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3573{
666a4537 3574 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3575 return VLV_VGACNTRL;
92e23b99
SJ
3576 else if (INTEL_INFO(dev)->gen >= 5)
3577 return CPU_VGACNTRL;
766aa1c4
VS
3578 else
3579 return VGACNTRL;
3580}
3581
2bb4629a
VS
3582static inline void __user *to_user_ptr(u64 address)
3583{
3584 return (void __user *)(uintptr_t)address;
3585}
3586
df97729f
ID
3587static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3588{
3589 unsigned long j = msecs_to_jiffies(m);
3590
3591 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3592}
3593
7bd0e226
DV
3594static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3595{
3596 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3597}
3598
df97729f
ID
3599static inline unsigned long
3600timespec_to_jiffies_timeout(const struct timespec *value)
3601{
3602 unsigned long j = timespec_to_jiffies(value);
3603
3604 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3605}
3606
dce56b3c
PZ
3607/*
3608 * If you need to wait X milliseconds between events A and B, but event B
3609 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3610 * when event A happened, then just before event B you call this function and
3611 * pass the timestamp as the first argument, and X as the second argument.
3612 */
3613static inline void
3614wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3615{
ec5e0cfb 3616 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3617
3618 /*
3619 * Don't re-read the value of "jiffies" every time since it may change
3620 * behind our back and break the math.
3621 */
3622 tmp_jiffies = jiffies;
3623 target_jiffies = timestamp_jiffies +
3624 msecs_to_jiffies_timeout(to_wait_ms);
3625
3626 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3627 remaining_jiffies = target_jiffies - tmp_jiffies;
3628 while (remaining_jiffies)
3629 remaining_jiffies =
3630 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3631 }
3632}
3633
581c26e8
JH
3634static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3635 struct drm_i915_gem_request *req)
3636{
3637 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3638 i915_gem_request_assign(&ring->trace_irq_req, req);
3639}
3640
1da177e4 3641#endif
This page took 1.548502 seconds and 5 git commands to generate.