Merge branch 'fixes' of git://git.kernel.org/pub/scm/linux/kernel/git/jlbec/ocfs2
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
585fb111 37
1da177e4
LT
38/* General customization:
39 */
40
41#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
42
43#define DRIVER_NAME "i915"
44#define DRIVER_DESC "Intel Graphics"
673a394b 45#define DRIVER_DATE "20080730"
1da177e4 46
317c35d1
JB
47enum pipe {
48 PIPE_A = 0,
49 PIPE_B,
50};
51
80824003
JB
52enum plane {
53 PLANE_A = 0,
54 PLANE_B,
55};
56
52440211
KP
57#define I915_NUM_PIPE 2
58
62fdfeaf
EA
59#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
60
1da177e4
LT
61/* Interface history:
62 *
63 * 1.1: Original.
0d6aa60b
DA
64 * 1.2: Add Power Management
65 * 1.3: Add vblank support
de227f5f 66 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 67 * 1.5: Add vblank pipe configuration
2228ed67
MCA
68 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
69 * - Support vertical blank on secondary display pipe
1da177e4
LT
70 */
71#define DRIVER_MAJOR 1
2228ed67 72#define DRIVER_MINOR 6
1da177e4
LT
73#define DRIVER_PATCHLEVEL 0
74
673a394b
EA
75#define WATCH_COHERENCY 0
76#define WATCH_BUF 0
77#define WATCH_EXEC 0
78#define WATCH_LRU 0
79#define WATCH_RELOC 0
80#define WATCH_INACTIVE 0
81#define WATCH_PWRITE 0
82
71acb5eb
DA
83#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
92 struct drm_gem_object *cur_obj;
93};
94
1da177e4
LT
95struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
6c340eac 100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
101};
102
0a3e67a4
JB
103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
8ee1c3db
MG
108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
113 int enabled;
114};
115
7c1c2871
DA
116struct drm_i915_master_private {
117 drm_local_map_t *sarea;
118 struct _drm_i915_sarea *sarea_priv;
119};
de151cf6
JB
120#define I915_FENCE_REG_NONE -1
121
122struct drm_i915_fence_reg {
123 struct drm_gem_object *obj;
007cc8ac 124 struct list_head lru_list;
de151cf6 125};
7c1c2871 126
9b9d172d 127struct sdvo_device_mapping {
128 u8 dvo_port;
129 u8 slave_addr;
130 u8 dvo_wiring;
131 u8 initialized;
b1083333 132 u8 ddc_pin;
9b9d172d 133};
134
63eeaf38
JB
135struct drm_i915_error_state {
136 u32 eir;
137 u32 pgtbl_er;
138 u32 pipeastat;
139 u32 pipebstat;
140 u32 ipeir;
141 u32 ipehr;
142 u32 instdone;
143 u32 acthd;
144 u32 instpm;
145 u32 instps;
146 u32 instdone1;
147 u32 seqno;
9df30794 148 u64 bbaddr;
63eeaf38 149 struct timeval time;
9df30794
CW
150 struct drm_i915_error_object {
151 int page_count;
152 u32 gtt_offset;
153 u32 *pages[0];
154 } *ringbuffer, *batchbuffer[2];
155 struct drm_i915_error_buffer {
156 size_t size;
157 u32 name;
158 u32 seqno;
159 u32 gtt_offset;
160 u32 read_domains;
161 u32 write_domain;
162 u32 fence_reg;
163 s32 pinned:2;
164 u32 tiling:2;
165 u32 dirty:1;
166 u32 purgeable:1;
167 } *active_bo;
168 u32 active_bo_count;
63eeaf38
JB
169};
170
e70236a8
JB
171struct drm_i915_display_funcs {
172 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 173 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
174 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
175 void (*disable_fbc)(struct drm_device *dev);
176 int (*get_display_clock_speed)(struct drm_device *dev);
177 int (*get_fifo_size)(struct drm_device *dev, int plane);
178 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
179 int planeb_clock, int sr_hdisplay, int sr_htotal,
180 int pixel_size);
e70236a8
JB
181 /* clock updates for mode set */
182 /* cursor updates */
183 /* render clock increase/decrease */
184 /* display clock increase/decrease */
185 /* pll clock increase/decrease */
186 /* clock gating init */
187};
188
02e792fb
DV
189struct intel_overlay;
190
cfdf1fa2
KH
191struct intel_device_info {
192 u8 is_mobile : 1;
193 u8 is_i8xx : 1;
5ce8ba7c 194 u8 is_i85x : 1;
cfdf1fa2
KH
195 u8 is_i915g : 1;
196 u8 is_i9xx : 1;
197 u8 is_i945gm : 1;
198 u8 is_i965g : 1;
199 u8 is_i965gm : 1;
200 u8 is_g33 : 1;
201 u8 need_gfx_hws : 1;
202 u8 is_g4x : 1;
203 u8 is_pineview : 1;
534843da
CW
204 u8 is_broadwater : 1;
205 u8 is_crestline : 1;
cfdf1fa2 206 u8 is_ironlake : 1;
59f2d0fc 207 u8 is_gen6 : 1;
cfdf1fa2
KH
208 u8 has_fbc : 1;
209 u8 has_rc6 : 1;
210 u8 has_pipe_cxsr : 1;
211 u8 has_hotplug : 1;
b295d1b6 212 u8 cursor_needs_physical : 1;
cfdf1fa2
KH
213};
214
b5e50c3f
JB
215enum no_fbc_reason {
216 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
217 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
218 FBC_MODE_TOO_LARGE, /* mode too large for compression */
219 FBC_BAD_PLANE, /* fbc not supported on plane */
220 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 221 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
222};
223
3bad0781
ZW
224enum intel_pch {
225 PCH_IBX, /* Ibexpeak PCH */
226 PCH_CPT, /* Cougarpoint PCH */
227};
228
b690e96c
JB
229#define QUIRK_PIPEA_FORCE (1<<0)
230
8be48d92 231struct intel_fbdev;
38651674 232
1da177e4 233typedef struct drm_i915_private {
673a394b
EA
234 struct drm_device *dev;
235
cfdf1fa2
KH
236 const struct intel_device_info *info;
237
ac5c4e76
DA
238 int has_gem;
239
3043c60c 240 void __iomem *regs;
1da177e4 241
ec2a4c3f 242 struct pci_dev *bridge_dev;
8187a2b7 243 struct intel_ring_buffer render_ring;
d1b851fc 244 struct intel_ring_buffer bsd_ring;
1da177e4 245
9c8da5eb 246 drm_dma_handle_t *status_page_dmah;
e552eb70 247 void *seqno_page;
1da177e4 248 dma_addr_t dma_status_page;
0a3e67a4 249 uint32_t counter;
e552eb70 250 unsigned int seqno_gfx_addr;
dc7a9319 251 drm_local_map_t hws_map;
e552eb70 252 struct drm_gem_object *seqno_obj;
97f5ab66 253 struct drm_gem_object *pwrctx;
1da177e4 254
d7658989
JB
255 struct resource mch_res;
256
a6b54f3f 257 unsigned int cpp;
1da177e4
LT
258 int back_offset;
259 int front_offset;
260 int current_page;
261 int page_flipping;
1da177e4
LT
262
263 wait_queue_head_t irq_queue;
264 atomic_t irq_received;
ed4cb414
EA
265 /** Protects user_irq_refcount and irq_mask_reg */
266 spinlock_t user_irq_lock;
9d34e5db 267 u32 trace_irq_seqno;
ed4cb414
EA
268 /** Cached value of IMR to avoid reads in updating the bitfield */
269 u32 irq_mask_reg;
7c463586 270 u32 pipestat[2];
f2b115e6 271 /** splitted irq regs for graphics and display engine on Ironlake,
036a4a7d
ZW
272 irq_mask_reg is still used for display irq. */
273 u32 gt_irq_mask_reg;
274 u32 gt_irq_enable_reg;
275 u32 de_irq_enable_reg;
c650156a
ZW
276 u32 pch_irq_mask_reg;
277 u32 pch_irq_enable_reg;
1da177e4 278
5ca58282
JB
279 u32 hotplug_supported_mask;
280 struct work_struct hotplug_work;
281
1da177e4
LT
282 int tex_lru_log_granularity;
283 int allow_batchbuffer;
284 struct mem_block *agp_heap;
0d6aa60b 285 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 286 int vblank_pipe;
a3524f1b 287 int num_pipe;
a6b54f3f 288
f65d9421
BG
289 /* For hangcheck timer */
290#define DRM_I915_HANGCHECK_PERIOD 75 /* in jiffies */
291 struct timer_list hangcheck_timer;
292 int hangcheck_count;
293 uint32_t last_acthd;
cbb465e7
CW
294 uint32_t last_instdone;
295 uint32_t last_instdone1;
f65d9421 296
79e53945
JB
297 struct drm_mm vram;
298
80824003
JB
299 unsigned long cfb_size;
300 unsigned long cfb_pitch;
301 int cfb_fence;
302 int cfb_plane;
303
79e53945
JB
304 int irq_enabled;
305
8ee1c3db
MG
306 struct intel_opregion opregion;
307
02e792fb
DV
308 /* overlay */
309 struct intel_overlay *overlay;
310
79e53945
JB
311 /* LVDS info */
312 int backlight_duty_cycle; /* restore backlight to this value */
313 bool panel_wants_dither;
314 struct drm_display_mode *panel_fixed_mode;
88631706
ML
315 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
316 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
317
318 /* Feature bits from the VBIOS */
95281e35
HE
319 unsigned int int_tv_support:1;
320 unsigned int lvds_dither:1;
321 unsigned int lvds_vbt:1;
322 unsigned int int_crt_support:1;
43565a06 323 unsigned int lvds_use_ssc:1;
32f9d658 324 unsigned int edp_support:1;
43565a06 325 int lvds_ssc_freq;
500a8cc4 326 int edp_bpp;
79e53945 327
c1c7af60
JB
328 struct notifier_block lid_notifier;
329
29874f44 330 int crt_ddc_bus; /* 0 = unknown, else GPIO to use for CRT DDC */
de151cf6
JB
331 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
332 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
333 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
334
95534263 335 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 336
63eeaf38
JB
337 spinlock_t error_lock;
338 struct drm_i915_error_state *first_error;
8a905236 339 struct work_struct error_work;
9c9fe1f8 340 struct workqueue_struct *wq;
63eeaf38 341
e70236a8
JB
342 /* Display functions */
343 struct drm_i915_display_funcs display;
344
3bad0781
ZW
345 /* PCH chipset type */
346 enum intel_pch pch_type;
347
b690e96c
JB
348 unsigned long quirks;
349
ba8bbcf6 350 /* Register state */
c9354c85 351 bool modeset_on_lid;
ba8bbcf6
JB
352 u8 saveLBB;
353 u32 saveDSPACNTR;
354 u32 saveDSPBCNTR;
e948e994 355 u32 saveDSPARB;
461cba2d 356 u32 saveHWS;
ba8bbcf6
JB
357 u32 savePIPEACONF;
358 u32 savePIPEBCONF;
359 u32 savePIPEASRC;
360 u32 savePIPEBSRC;
361 u32 saveFPA0;
362 u32 saveFPA1;
363 u32 saveDPLL_A;
364 u32 saveDPLL_A_MD;
365 u32 saveHTOTAL_A;
366 u32 saveHBLANK_A;
367 u32 saveHSYNC_A;
368 u32 saveVTOTAL_A;
369 u32 saveVBLANK_A;
370 u32 saveVSYNC_A;
371 u32 saveBCLRPAT_A;
5586c8bc 372 u32 saveTRANSACONF;
42048781
ZW
373 u32 saveTRANS_HTOTAL_A;
374 u32 saveTRANS_HBLANK_A;
375 u32 saveTRANS_HSYNC_A;
376 u32 saveTRANS_VTOTAL_A;
377 u32 saveTRANS_VBLANK_A;
378 u32 saveTRANS_VSYNC_A;
0da3ea12 379 u32 savePIPEASTAT;
ba8bbcf6
JB
380 u32 saveDSPASTRIDE;
381 u32 saveDSPASIZE;
382 u32 saveDSPAPOS;
585fb111 383 u32 saveDSPAADDR;
ba8bbcf6
JB
384 u32 saveDSPASURF;
385 u32 saveDSPATILEOFF;
386 u32 savePFIT_PGM_RATIOS;
0eb96d6e 387 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
388 u32 saveBLC_PWM_CTL;
389 u32 saveBLC_PWM_CTL2;
42048781
ZW
390 u32 saveBLC_CPU_PWM_CTL;
391 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
392 u32 saveFPB0;
393 u32 saveFPB1;
394 u32 saveDPLL_B;
395 u32 saveDPLL_B_MD;
396 u32 saveHTOTAL_B;
397 u32 saveHBLANK_B;
398 u32 saveHSYNC_B;
399 u32 saveVTOTAL_B;
400 u32 saveVBLANK_B;
401 u32 saveVSYNC_B;
402 u32 saveBCLRPAT_B;
5586c8bc 403 u32 saveTRANSBCONF;
42048781
ZW
404 u32 saveTRANS_HTOTAL_B;
405 u32 saveTRANS_HBLANK_B;
406 u32 saveTRANS_HSYNC_B;
407 u32 saveTRANS_VTOTAL_B;
408 u32 saveTRANS_VBLANK_B;
409 u32 saveTRANS_VSYNC_B;
0da3ea12 410 u32 savePIPEBSTAT;
ba8bbcf6
JB
411 u32 saveDSPBSTRIDE;
412 u32 saveDSPBSIZE;
413 u32 saveDSPBPOS;
585fb111 414 u32 saveDSPBADDR;
ba8bbcf6
JB
415 u32 saveDSPBSURF;
416 u32 saveDSPBTILEOFF;
585fb111
JB
417 u32 saveVGA0;
418 u32 saveVGA1;
419 u32 saveVGA_PD;
ba8bbcf6
JB
420 u32 saveVGACNTRL;
421 u32 saveADPA;
422 u32 saveLVDS;
585fb111
JB
423 u32 savePP_ON_DELAYS;
424 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
425 u32 saveDVOA;
426 u32 saveDVOB;
427 u32 saveDVOC;
428 u32 savePP_ON;
429 u32 savePP_OFF;
430 u32 savePP_CONTROL;
585fb111 431 u32 savePP_DIVISOR;
ba8bbcf6
JB
432 u32 savePFIT_CONTROL;
433 u32 save_palette_a[256];
434 u32 save_palette_b[256];
06027f91 435 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
436 u32 saveFBC_CFB_BASE;
437 u32 saveFBC_LL_BASE;
438 u32 saveFBC_CONTROL;
439 u32 saveFBC_CONTROL2;
0da3ea12
JB
440 u32 saveIER;
441 u32 saveIIR;
442 u32 saveIMR;
42048781
ZW
443 u32 saveDEIER;
444 u32 saveDEIMR;
445 u32 saveGTIER;
446 u32 saveGTIMR;
447 u32 saveFDI_RXA_IMR;
448 u32 saveFDI_RXB_IMR;
1f84e550 449 u32 saveCACHE_MODE_0;
1f84e550 450 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
451 u32 saveSWF0[16];
452 u32 saveSWF1[16];
453 u32 saveSWF2[3];
454 u8 saveMSR;
455 u8 saveSR[8];
123f794f 456 u8 saveGR[25];
ba8bbcf6 457 u8 saveAR_INDEX;
a59e122a 458 u8 saveAR[21];
ba8bbcf6 459 u8 saveDACMASK;
a59e122a 460 u8 saveCR[37];
79f11c19 461 uint64_t saveFENCE[16];
1fd1c624
EA
462 u32 saveCURACNTR;
463 u32 saveCURAPOS;
464 u32 saveCURABASE;
465 u32 saveCURBCNTR;
466 u32 saveCURBPOS;
467 u32 saveCURBBASE;
468 u32 saveCURSIZE;
a4fc5ed6
KP
469 u32 saveDP_B;
470 u32 saveDP_C;
471 u32 saveDP_D;
472 u32 savePIPEA_GMCH_DATA_M;
473 u32 savePIPEB_GMCH_DATA_M;
474 u32 savePIPEA_GMCH_DATA_N;
475 u32 savePIPEB_GMCH_DATA_N;
476 u32 savePIPEA_DP_LINK_M;
477 u32 savePIPEB_DP_LINK_M;
478 u32 savePIPEA_DP_LINK_N;
479 u32 savePIPEB_DP_LINK_N;
42048781
ZW
480 u32 saveFDI_RXA_CTL;
481 u32 saveFDI_TXA_CTL;
482 u32 saveFDI_RXB_CTL;
483 u32 saveFDI_TXB_CTL;
484 u32 savePFA_CTL_1;
485 u32 savePFB_CTL_1;
486 u32 savePFA_WIN_SZ;
487 u32 savePFB_WIN_SZ;
488 u32 savePFA_WIN_POS;
489 u32 savePFB_WIN_POS;
5586c8bc
ZW
490 u32 savePCH_DREF_CONTROL;
491 u32 saveDISP_ARB_CTL;
492 u32 savePIPEA_DATA_M1;
493 u32 savePIPEA_DATA_N1;
494 u32 savePIPEA_LINK_M1;
495 u32 savePIPEA_LINK_N1;
496 u32 savePIPEB_DATA_M1;
497 u32 savePIPEB_DATA_N1;
498 u32 savePIPEB_LINK_M1;
499 u32 savePIPEB_LINK_N1;
b5b72e89 500 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
501
502 struct {
503 struct drm_mm gtt_space;
504
0839ccb8 505 struct io_mapping *gtt_mapping;
ab657db1 506 int gtt_mtrr;
0839ccb8 507
31169714
CW
508 /**
509 * Membership on list of all loaded devices, used to evict
510 * inactive buffers under memory pressure.
511 *
512 * Modifications should only be done whilst holding the
513 * shrink_list_lock spinlock.
514 */
515 struct list_head shrink_list;
516
5e118f41 517 spinlock_t active_list_lock;
673a394b
EA
518
519 /**
520 * List of objects which are not in the ringbuffer but which
521 * still have a write_domain which needs to be flushed before
522 * unbinding.
523 *
ce44b0ea
EA
524 * last_rendering_seqno is 0 while an object is in this list.
525 *
673a394b
EA
526 * A reference is held on the buffer while on this list.
527 */
528 struct list_head flushing_list;
529
99fcb766
DV
530 /**
531 * List of objects currently pending a GPU write flush.
532 *
533 * All elements on this list will belong to either the
534 * active_list or flushing_list, last_rendering_seqno can
535 * be used to differentiate between the two elements.
536 */
537 struct list_head gpu_write_list;
538
673a394b
EA
539 /**
540 * LRU list of objects which are not in the ringbuffer and
541 * are ready to unbind, but are still in the GTT.
542 *
ce44b0ea
EA
543 * last_rendering_seqno is 0 while an object is in this list.
544 *
673a394b
EA
545 * A reference is not held on the buffer while on this list,
546 * as merely being GTT-bound shouldn't prevent its being
547 * freed, and we'll pull it off the list in the free path.
548 */
549 struct list_head inactive_list;
550
a09ba7fa
EA
551 /** LRU list of objects with fence regs on them. */
552 struct list_head fence_list;
553
be72615b
CW
554 /**
555 * List of objects currently pending being freed.
556 *
557 * These objects are no longer in use, but due to a signal
558 * we were prevented from freeing them at the appointed time.
559 */
560 struct list_head deferred_free_list;
561
673a394b
EA
562 /**
563 * We leave the user IRQ off as much as possible,
564 * but this means that requests will finish and never
565 * be retired once the system goes idle. Set a timer to
566 * fire periodically while the ring is running. When it
567 * fires, go retire requests.
568 */
569 struct delayed_work retire_work;
570
571 uint32_t next_gem_seqno;
572
573 /**
574 * Waiting sequence number, if any
575 */
576 uint32_t waiting_gem_seqno;
577
578 /**
579 * Last seq seen at irq time
580 */
581 uint32_t irq_gem_seqno;
582
583 /**
584 * Flag if the X Server, and thus DRM, is not currently in
585 * control of the device.
586 *
587 * This is set between LeaveVT and EnterVT. It needs to be
588 * replaced with a semaphore. It also needs to be
589 * transitioned away from for kernel modesetting.
590 */
591 int suspended;
592
593 /**
594 * Flag if the hardware appears to be wedged.
595 *
596 * This is set when attempts to idle the device timeout.
597 * It prevents command submission from occuring and makes
598 * every pending request fail
599 */
ba1234d1 600 atomic_t wedged;
673a394b
EA
601
602 /** Bit 6 swizzling required for X tiling */
603 uint32_t bit_6_swizzle_x;
604 /** Bit 6 swizzling required for Y tiling */
605 uint32_t bit_6_swizzle_y;
71acb5eb
DA
606
607 /* storage for physical objects */
608 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
673a394b 609 } mm;
9b9d172d 610 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
611 /* indicate whether the LVDS_BORDER should be enabled or not */
612 unsigned int lvds_border_bits;
652c393a 613
6b95a207
KH
614 struct drm_crtc *plane_to_crtc_mapping[2];
615 struct drm_crtc *pipe_to_crtc_mapping[2];
616 wait_queue_head_t pending_flip_queue;
1afe3e9d 617 bool flip_pending_is_done;
6b95a207 618
652c393a
JB
619 /* Reclocking support */
620 bool render_reclock_avail;
621 bool lvds_downclock_avail;
bfac4d67
ZY
622 /* indicate whether the LVDS EDID is OK */
623 bool lvds_edid_good;
18f9ed12
ZY
624 /* indicates the reduced downclock for LVDS*/
625 int lvds_downclock;
652c393a
JB
626 struct work_struct idle_work;
627 struct timer_list idle_timer;
628 bool busy;
629 u16 orig_clock;
6363ee6f
ZY
630 int child_dev_num;
631 struct child_device_config *child_dev;
a2565377 632 struct drm_connector *int_lvds_connector;
f97108d1 633
c4804411 634 bool mchbar_need_disable;
f97108d1
JB
635
636 u8 cur_delay;
637 u8 min_delay;
638 u8 max_delay;
7648fa99
JB
639 u8 fmax;
640 u8 fstart;
641
642 u64 last_count1;
643 unsigned long last_time1;
644 u64 last_count2;
645 struct timespec last_time2;
646 unsigned long gfx_power;
647 int c_m;
648 int r_t;
649 u8 corr;
650 spinlock_t *mchdev_lock;
b5e50c3f
JB
651
652 enum no_fbc_reason no_fbc_reason;
38651674 653
20bf377e
JB
654 struct drm_mm_node *compressed_fb;
655 struct drm_mm_node *compressed_llb;
34dc4d44 656
8be48d92
DA
657 /* list of fbdev register on this device */
658 struct intel_fbdev *fbdev;
1da177e4
LT
659} drm_i915_private_t;
660
673a394b
EA
661/** driver private structure attached to each drm_gem_object */
662struct drm_i915_gem_object {
c397b908 663 struct drm_gem_object base;
673a394b
EA
664
665 /** Current space allocated to this object in the GTT, if any. */
666 struct drm_mm_node *gtt_space;
667
668 /** This object's place on the active/flushing/inactive lists */
669 struct list_head list;
99fcb766
DV
670 /** This object's place on GPU write list */
671 struct list_head gpu_write_list;
673a394b
EA
672
673 /**
674 * This is set if the object is on the active or flushing lists
675 * (has pending rendering), and is not set if it's on inactive (ready
676 * to be unbound).
677 */
778c3544 678 unsigned int active : 1;
673a394b
EA
679
680 /**
681 * This is set if the object has been written to since last bound
682 * to the GTT
683 */
778c3544
DV
684 unsigned int dirty : 1;
685
686 /**
687 * Fence register bits (if any) for this object. Will be set
688 * as needed when mapped into the GTT.
689 * Protected by dev->struct_mutex.
690 *
691 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
692 */
11824e8c 693 signed int fence_reg : 5;
778c3544
DV
694
695 /**
696 * Used for checking the object doesn't appear more than once
697 * in an execbuffer object list.
698 */
699 unsigned int in_execbuffer : 1;
700
701 /**
702 * Advice: are the backing pages purgeable?
703 */
704 unsigned int madv : 2;
705
706 /**
707 * Refcount for the pages array. With the current locking scheme, there
708 * are at most two concurrent users: Binding a bo to the gtt and
709 * pwrite/pread using physical addresses. So two bits for a maximum
710 * of two users are enough.
711 */
712 unsigned int pages_refcount : 2;
713#define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
714
715 /**
716 * Current tiling mode for the object.
717 */
718 unsigned int tiling_mode : 2;
719
720 /** How many users have pinned this object in GTT space. The following
721 * users can each hold at most one reference: pwrite/pread, pin_ioctl
722 * (via user_pin_count), execbuffer (objects are not allowed multiple
723 * times for the same batchbuffer), and the framebuffer code. When
724 * switching/pageflipping, the framebuffer code has at most two buffers
725 * pinned per crtc.
726 *
727 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
728 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 729 unsigned int pin_count : 4;
778c3544 730#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b
EA
731
732 /** AGP memory structure for our GTT binding. */
733 DRM_AGP_MEM *agp_mem;
734
856fa198 735 struct page **pages;
673a394b
EA
736
737 /**
738 * Current offset of the object in GTT space.
739 *
740 * This is the same as gtt_space->start
741 */
742 uint32_t gtt_offset;
e67b8ce1 743
852835f3
ZN
744 /* Which ring is refering to is this object */
745 struct intel_ring_buffer *ring;
746
de151cf6
JB
747 /**
748 * Fake offset for use by mmap(2)
749 */
750 uint64_t mmap_offset;
751
673a394b
EA
752 /** Breadcrumb of last rendering to the buffer. */
753 uint32_t last_rendering_seqno;
754
778c3544 755 /** Current tiling stride for the object, if it's tiled. */
de151cf6 756 uint32_t stride;
673a394b 757
280b713b 758 /** Record of address bit 17 of each page at last unbind. */
d312ec25 759 unsigned long *bit_17;
280b713b 760
ba1eb1d8
KP
761 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
762 uint32_t agp_type;
763
673a394b 764 /**
e47c68e9
EA
765 * If present, while GEM_DOMAIN_CPU is in the read domain this array
766 * flags which individual pages are valid.
673a394b
EA
767 */
768 uint8_t *page_cpu_valid;
79e53945
JB
769
770 /** User space pin count and filp owning the pin */
771 uint32_t user_pin_count;
772 struct drm_file *pin_filp;
71acb5eb
DA
773
774 /** for phy allocated objects */
775 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 776
6b95a207
KH
777 /**
778 * Number of crtcs where this object is currently the fb, but
779 * will be page flipped away on the next vblank. When it
780 * reaches 0, dev_priv->pending_flip_queue will be woken up.
781 */
782 atomic_t pending_flip;
673a394b
EA
783};
784
62b8b215 785#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 786
673a394b
EA
787/**
788 * Request queue structure.
789 *
790 * The request queue allows us to note sequence numbers that have been emitted
791 * and may be associated with active buffers to be retired.
792 *
793 * By keeping this list, we can avoid having to do questionable
794 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
795 * an emission time with seqnos for tracking how far ahead of the GPU we are.
796 */
797struct drm_i915_gem_request {
852835f3
ZN
798 /** On Which ring this request was generated */
799 struct intel_ring_buffer *ring;
800
673a394b
EA
801 /** GEM sequence number associated with this request. */
802 uint32_t seqno;
803
804 /** Time at which this request was emitted, in jiffies. */
805 unsigned long emitted_jiffies;
806
b962442e 807 /** global list entry for this request */
673a394b 808 struct list_head list;
b962442e
EA
809
810 /** file_priv list entry for this request */
811 struct list_head client_list;
673a394b
EA
812};
813
814struct drm_i915_file_private {
815 struct {
b962442e 816 struct list_head request_list;
673a394b
EA
817 } mm;
818};
819
79e53945
JB
820enum intel_chip_family {
821 CHIP_I8XX = 0x01,
822 CHIP_I9XX = 0x02,
823 CHIP_I915 = 0x04,
824 CHIP_I965 = 0x08,
825};
826
c153f45f 827extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 828extern int i915_max_ioctl;
79e53945 829extern unsigned int i915_fbpercrtc;
652c393a 830extern unsigned int i915_powersave;
33814341 831extern unsigned int i915_lvds_downclock;
b3a83639 832
6a9ee8af
DA
833extern int i915_suspend(struct drm_device *dev, pm_message_t state);
834extern int i915_resume(struct drm_device *dev);
1341d655
BG
835extern void i915_save_display(struct drm_device *dev);
836extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
837extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
838extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
839
1da177e4 840 /* i915_dma.c */
84b1fd10 841extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 842extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 843extern int i915_driver_unload(struct drm_device *);
673a394b 844extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 845extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
846extern void i915_driver_preclose(struct drm_device *dev,
847 struct drm_file *file_priv);
673a394b
EA
848extern void i915_driver_postclose(struct drm_device *dev,
849 struct drm_file *file_priv);
84b1fd10 850extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
851extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
852 unsigned long arg);
673a394b 853extern int i915_emit_box(struct drm_device *dev,
201361a5 854 struct drm_clip_rect *boxes,
673a394b 855 int i, int DR1, int DR4);
11ed50ec 856extern int i965_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
857extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
858extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
859extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
860extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
861
af6061af 862
1da177e4 863/* i915_irq.c */
f65d9421 864void i915_hangcheck_elapsed(unsigned long data);
9df30794 865void i915_destroy_error_state(struct drm_device *dev);
c153f45f
EA
866extern int i915_irq_emit(struct drm_device *dev, void *data,
867 struct drm_file *file_priv);
868extern int i915_irq_wait(struct drm_device *dev, void *data,
869 struct drm_file *file_priv);
9d34e5db 870void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 871extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
872
873extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 874extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 875extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 876extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
877extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
878 struct drm_file *file_priv);
879extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
880 struct drm_file *file_priv);
0a3e67a4
JB
881extern int i915_enable_vblank(struct drm_device *dev, int crtc);
882extern void i915_disable_vblank(struct drm_device *dev, int crtc);
883extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 884extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
885extern int i915_vblank_swap(struct drm_device *dev, void *data,
886 struct drm_file *file_priv);
8ee1c3db 887extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
62fdfeaf 888extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
8187a2b7
ZN
889extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
890 u32 mask);
891extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
892 u32 mask);
1da177e4 893
7c463586
KP
894void
895i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
896
897void
898i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
899
01c66889
ZY
900void intel_enable_asle (struct drm_device *dev);
901
7c463586 902
1da177e4 903/* i915_mem.c */
c153f45f
EA
904extern int i915_mem_alloc(struct drm_device *dev, void *data,
905 struct drm_file *file_priv);
906extern int i915_mem_free(struct drm_device *dev, void *data,
907 struct drm_file *file_priv);
908extern int i915_mem_init_heap(struct drm_device *dev, void *data,
909 struct drm_file *file_priv);
910extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
911 struct drm_file *file_priv);
1da177e4 912extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 913extern void i915_mem_release(struct drm_device * dev,
6c340eac 914 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
915/* i915_gem.c */
916int i915_gem_init_ioctl(struct drm_device *dev, void *data,
917 struct drm_file *file_priv);
918int i915_gem_create_ioctl(struct drm_device *dev, void *data,
919 struct drm_file *file_priv);
920int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
921 struct drm_file *file_priv);
922int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
923 struct drm_file *file_priv);
924int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
925 struct drm_file *file_priv);
de151cf6
JB
926int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file_priv);
673a394b
EA
928int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
929 struct drm_file *file_priv);
930int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
931 struct drm_file *file_priv);
932int i915_gem_execbuffer(struct drm_device *dev, void *data,
933 struct drm_file *file_priv);
76446cac
JB
934int i915_gem_execbuffer2(struct drm_device *dev, void *data,
935 struct drm_file *file_priv);
673a394b
EA
936int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
937 struct drm_file *file_priv);
938int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
939 struct drm_file *file_priv);
940int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
941 struct drm_file *file_priv);
942int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
943 struct drm_file *file_priv);
3ef94daa
CW
944int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
945 struct drm_file *file_priv);
673a394b
EA
946int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
947 struct drm_file *file_priv);
948int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
949 struct drm_file *file_priv);
950int i915_gem_set_tiling(struct drm_device *dev, void *data,
951 struct drm_file *file_priv);
952int i915_gem_get_tiling(struct drm_device *dev, void *data,
953 struct drm_file *file_priv);
5a125c3c
EA
954int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
955 struct drm_file *file_priv);
673a394b 956void i915_gem_load(struct drm_device *dev);
673a394b 957int i915_gem_init_object(struct drm_gem_object *obj);
ac52bc56
DV
958struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
959 size_t size);
673a394b
EA
960void i915_gem_free_object(struct drm_gem_object *obj);
961int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
962void i915_gem_object_unpin(struct drm_gem_object *obj);
0f973f27 963int i915_gem_object_unbind(struct drm_gem_object *obj);
d05ca301 964void i915_gem_release_mmap(struct drm_gem_object *obj);
673a394b 965void i915_gem_lastclose(struct drm_device *dev);
852835f3
ZN
966uint32_t i915_get_gem_seqno(struct drm_device *dev,
967 struct intel_ring_buffer *ring);
22be1724 968bool i915_seqno_passed(uint32_t seq1, uint32_t seq2);
8c4b8c3f 969int i915_gem_object_get_fence_reg(struct drm_gem_object *obj);
52dc7d32 970int i915_gem_object_put_fence_reg(struct drm_gem_object *obj);
b09a1fec 971void i915_gem_retire_requests(struct drm_device *dev);
673a394b
EA
972void i915_gem_retire_work_handler(struct work_struct *work);
973void i915_gem_clflush_object(struct drm_gem_object *obj);
79e53945
JB
974int i915_gem_object_set_domain(struct drm_gem_object *obj,
975 uint32_t read_domains,
976 uint32_t write_domain);
977int i915_gem_init_ringbuffer(struct drm_device *dev);
978void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
979int i915_gem_do_init(struct drm_device *dev, unsigned long start,
980 unsigned long end);
5669fcac 981int i915_gem_idle(struct drm_device *dev);
852835f3
ZN
982uint32_t i915_add_request(struct drm_device *dev,
983 struct drm_file *file_priv,
984 uint32_t flush_domains,
985 struct intel_ring_buffer *ring);
986int i915_do_wait_request(struct drm_device *dev,
987 uint32_t seqno, int interruptible,
988 struct intel_ring_buffer *ring);
de151cf6 989int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
79e53945
JB
990int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
991 int write);
b9241ea3 992int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj);
71acb5eb
DA
993int i915_gem_attach_phys_object(struct drm_device *dev,
994 struct drm_gem_object *obj, int id);
995void i915_gem_detach_phys_object(struct drm_device *dev,
996 struct drm_gem_object *obj);
997void i915_gem_free_all_phys_object(struct drm_device *dev);
4bdadb97 998int i915_gem_object_get_pages(struct drm_gem_object *obj, gfp_t gfpmask);
6911a9b8 999void i915_gem_object_put_pages(struct drm_gem_object *obj);
1fd1c624 1000void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
2dafb1e0 1001int i915_gem_object_flush_write_domain(struct drm_gem_object *obj);
673a394b 1002
31169714
CW
1003void i915_gem_shrinker_init(void);
1004void i915_gem_shrinker_exit(void);
1005
673a394b
EA
1006/* i915_gem_tiling.c */
1007void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
280b713b
EA
1008void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
1009void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
76446cac
JB
1010bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
1011 int tiling_mode);
f590d279
OA
1012bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
1013 int tiling_mode);
673a394b
EA
1014
1015/* i915_gem_debug.c */
1016void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1017 const char *where, uint32_t mark);
1018#if WATCH_INACTIVE
1019void i915_verify_inactive(struct drm_device *dev, char *file, int line);
1020#else
1021#define i915_verify_inactive(dev, file, line)
1022#endif
1023void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
1024void i915_gem_dump_object(struct drm_gem_object *obj, int len,
1025 const char *where, uint32_t mark);
1026void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 1027
2017263e 1028/* i915_debugfs.c */
27c202ad
BG
1029int i915_debugfs_init(struct drm_minor *minor);
1030void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1031
317c35d1
JB
1032/* i915_suspend.c */
1033extern int i915_save_state(struct drm_device *dev);
1034extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1035
1036/* i915_suspend.c */
1037extern int i915_save_state(struct drm_device *dev);
1038extern int i915_restore_state(struct drm_device *dev);
317c35d1 1039
65e082c9 1040#ifdef CONFIG_ACPI
8ee1c3db 1041/* i915_opregion.c */
74a365b3 1042extern int intel_opregion_init(struct drm_device *dev, int resume);
3b1c1c11 1043extern void intel_opregion_free(struct drm_device *dev, int suspend);
8ee1c3db 1044extern void opregion_asle_intr(struct drm_device *dev);
01c66889 1045extern void ironlake_opregion_gse_intr(struct drm_device *dev);
8ee1c3db 1046extern void opregion_enable_asle(struct drm_device *dev);
65e082c9 1047#else
03ae61dd 1048static inline int intel_opregion_init(struct drm_device *dev, int resume) { return 0; }
3b1c1c11 1049static inline void intel_opregion_free(struct drm_device *dev, int suspend) { return; }
65e082c9 1050static inline void opregion_asle_intr(struct drm_device *dev) { return; }
01c66889 1051static inline void ironlake_opregion_gse_intr(struct drm_device *dev) { return; }
65e082c9
LB
1052static inline void opregion_enable_asle(struct drm_device *dev) { return; }
1053#endif
8ee1c3db 1054
79e53945
JB
1055/* modesetting */
1056extern void intel_modeset_init(struct drm_device *dev);
1057extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1058extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1059extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1060extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1061extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1062extern void intel_disable_fbc(struct drm_device *dev);
1063extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1064extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1065extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
3bad0781 1066extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1067extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1068
546b0974
EA
1069/**
1070 * Lock test for when it's just for synchronization of ring access.
1071 *
1072 * In that case, we don't need to do it when GEM is initialized as nobody else
1073 * has access to the ring.
1074 */
1075#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
8187a2b7
ZN
1076 if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
1077 == NULL) \
546b0974
EA
1078 LOCK_TEST_WITH_RETURN(dev, file_priv); \
1079} while (0)
1080
3043c60c
EA
1081#define I915_READ(reg) readl(dev_priv->regs + (reg))
1082#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
1083#define I915_READ16(reg) readw(dev_priv->regs + (reg))
1084#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
1085#define I915_READ8(reg) readb(dev_priv->regs + (reg))
1086#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
de151cf6 1087#define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
049ef7e4 1088#define I915_READ64(reg) readq(dev_priv->regs + (reg))
7d57382e 1089#define POSTING_READ(reg) (void)I915_READ(reg)
7648fa99 1090#define POSTING_READ16(reg) (void)I915_READ16(reg)
1da177e4
LT
1091
1092#define I915_VERBOSE 0
1093
8187a2b7
ZN
1094#define BEGIN_LP_RING(n) do { \
1095 drm_i915_private_t *dev_priv = dev->dev_private; \
1096 if (I915_VERBOSE) \
1097 DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
be26a10b 1098 intel_ring_begin(dev, &dev_priv->render_ring, (n)); \
1da177e4
LT
1099} while (0)
1100
8187a2b7
ZN
1101
1102#define OUT_RING(x) do { \
1103 drm_i915_private_t *dev_priv = dev->dev_private; \
1104 if (I915_VERBOSE) \
1105 DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
1106 intel_ring_emit(dev, &dev_priv->render_ring, x); \
1da177e4
LT
1107} while (0)
1108
1109#define ADVANCE_LP_RING() do { \
8187a2b7 1110 drm_i915_private_t *dev_priv = dev->dev_private; \
0ef82af7 1111 if (I915_VERBOSE) \
8187a2b7
ZN
1112 DRM_DEBUG("ADVANCE_LP_RING %x\n", \
1113 dev_priv->render_ring.tail); \
1114 intel_ring_advance(dev, &dev_priv->render_ring); \
1da177e4
LT
1115} while(0)
1116
ba8bbcf6 1117/**
585fb111
JB
1118 * Reads a dword out of the status page, which is written to from the command
1119 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1120 * MI_STORE_DATA_IMM.
ba8bbcf6 1121 *
585fb111 1122 * The following dwords have a reserved meaning:
0cdad7e8
KP
1123 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1124 * 0x04: ring 0 head pointer
1125 * 0x05: ring 1 head pointer (915-class)
1126 * 0x06: ring 2 head pointer (915-class)
1127 * 0x10-0x1b: Context status DWords (GM45)
1128 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 1129 *
0cdad7e8 1130 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 1131 */
8187a2b7
ZN
1132#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
1133 (dev_priv->render_ring.status_page.page_addr))[reg])
0baf823a 1134#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
0cdad7e8 1135#define I915_GEM_HWS_INDEX 0x20
0baf823a 1136#define I915_BREADCRUMB_INDEX 0x21
ba8bbcf6 1137
cfdf1fa2
KH
1138#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1139
1140#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1141#define IS_845G(dev) ((dev)->pci_device == 0x2562)
5ce8ba7c 1142#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
cfdf1fa2 1143#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
bad720ff 1144#define IS_GEN2(dev) (INTEL_INFO(dev)->is_i8xx)
cfdf1fa2
KH
1145#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1146#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1147#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1148#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1149#define IS_I965G(dev) (INTEL_INFO(dev)->is_i965g)
1150#define IS_I965GM(dev) (INTEL_INFO(dev)->is_i965gm)
534843da
CW
1151#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1152#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
cfdf1fa2
KH
1153#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1154#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1155#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1156#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1157#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1158#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
f2b115e6
AJ
1159#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1160#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
cfdf1fa2
KH
1161#define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
1162#define IS_I9XX(dev) (INTEL_INFO(dev)->is_i9xx)
59f2d0fc 1163#define IS_GEN6(dev) (INTEL_INFO(dev)->is_gen6)
cfdf1fa2 1164#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ba8bbcf6 1165
bad720ff
EA
1166#define IS_GEN3(dev) (IS_I915G(dev) || \
1167 IS_I915GM(dev) || \
1168 IS_I945G(dev) || \
1169 IS_I945GM(dev) || \
1170 IS_G33(dev) || \
1171 IS_PINEVIEW(dev))
1172#define IS_GEN4(dev) ((dev)->pci_device == 0x2972 || \
1173 (dev)->pci_device == 0x2982 || \
1174 (dev)->pci_device == 0x2992 || \
1175 (dev)->pci_device == 0x29A2 || \
1176 (dev)->pci_device == 0x2A02 || \
1177 (dev)->pci_device == 0x2A12 || \
1178 (dev)->pci_device == 0x2E02 || \
1179 (dev)->pci_device == 0x2E12 || \
1180 (dev)->pci_device == 0x2E22 || \
1181 (dev)->pci_device == 0x2E32 || \
1182 (dev)->pci_device == 0x2A42 || \
1183 (dev)->pci_device == 0x2E42)
1184
d1b851fc 1185#define HAS_BSD(dev) (IS_IRONLAKE(dev) || IS_G4X(dev))
cfdf1fa2 1186#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
ba8bbcf6 1187
0f973f27
JB
1188/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1189 * rows, which changed the alignment requirements and fence programming.
1190 */
1191#define HAS_128_BYTE_Y_TILING(dev) (IS_I9XX(dev) && !(IS_I915G(dev) || \
1192 IS_I915GM(dev)))
f2b115e6
AJ
1193#define SUPPORTS_DIGITAL_OUTPUTS(dev) (IS_I9XX(dev) && !IS_PINEVIEW(dev))
1194#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1195#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1196#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
103a196f 1197#define SUPPORTS_TV(dev) (IS_I9XX(dev) && IS_MOBILE(dev) && \
7da9f6cb
ZW
1198 !IS_IRONLAKE(dev) && !IS_PINEVIEW(dev) && \
1199 !IS_GEN6(dev))
cfdf1fa2 1200#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
7662c8bd 1201/* dsparb controlled by hw only */
f2b115e6 1202#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
b39d50e5 1203
f2b115e6 1204#define HAS_FW_BLC(dev) (IS_I9XX(dev) || IS_G4X(dev) || IS_IRONLAKE(dev))
cfdf1fa2
KH
1205#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1206#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
1207#define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
652c393a 1208
bad720ff
EA
1209#define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
1210 IS_GEN6(dev))
e552eb70 1211#define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
bad720ff 1212
3bad0781
ZW
1213#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
1214#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1215
ba8bbcf6 1216#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 1217
1da177e4 1218#endif
This page took 0.702601 seconds and 5 git commands to generate.