drm/modes: drop __drm_framebuffer_unregister.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
e23ceb83 36#include <drm/drmP.h>
c838d719 37#include "i915_params.h"
585fb111 38#include "i915_reg.h"
79e53945 39#include "intel_bios.h"
8187a2b7 40#include "intel_ringbuffer.h"
b20385f1 41#include "intel_lrc.h"
0260c420 42#include "i915_gem_gtt.h"
564ddb2f 43#include "i915_gem_render_state.h"
0839ccb8 44#include <linux/io-mapping.h>
f899fc64 45#include <linux/i2c.h>
c167a6fc 46#include <linux/i2c-algo-bit.h>
0ade6386 47#include <drm/intel-gtt.h>
ba8286fa 48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 49#include <drm/drm_gem.h>
aaa6fd2a 50#include <linux/backlight.h>
5cc9ed4b 51#include <linux/hashtable.h>
2911a35b 52#include <linux/intel-iommu.h>
742cbee8 53#include <linux/kref.h>
9ee32fea 54#include <linux/pm_qos.h>
33a732f4 55#include "intel_guc.h"
ac7f11c6 56#include "intel_dpll_mgr.h"
585fb111 57
1da177e4
LT
58/* General customization:
59 */
60
1da177e4
LT
61#define DRIVER_NAME "i915"
62#define DRIVER_DESC "Intel Graphics"
ba3150ac 63#define DRIVER_DATE "20160411"
1da177e4 64
c883ef1b 65#undef WARN_ON
5f77eeb0
DV
66/* Many gcc seem to no see through this and fall over :( */
67#if 0
68#define WARN_ON(x) ({ \
69 bool __i915_warn_cond = (x); \
70 if (__builtin_constant_p(__i915_warn_cond)) \
71 BUILD_BUG_ON(__i915_warn_cond); \
72 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
73#else
152b2262 74#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
75#endif
76
cd9bfacb 77#undef WARN_ON_ONCE
152b2262 78#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 79
5f77eeb0
DV
80#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
81 (long) (x), __func__);
c883ef1b 82
e2c719b7
RC
83/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
84 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
85 * which may not necessarily be a user visible problem. This will either
86 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
87 * enable distros and users to tailor their preferred amount of i915 abrt
88 * spam.
89 */
90#define I915_STATE_WARN(condition, format...) ({ \
91 int __ret_warn_on = !!(condition); \
32753cb8
JL
92 if (unlikely(__ret_warn_on)) \
93 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 94 DRM_ERROR(format); \
e2c719b7
RC
95 unlikely(__ret_warn_on); \
96})
97
152b2262
JL
98#define I915_STATE_WARN_ON(x) \
99 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 100
4fec15d1
ID
101bool __i915_inject_load_failure(const char *func, int line);
102#define i915_inject_load_failure() \
103 __i915_inject_load_failure(__func__, __LINE__)
104
42a8ca4c
JN
105static inline const char *yesno(bool v)
106{
107 return v ? "yes" : "no";
108}
109
87ad3212
JN
110static inline const char *onoff(bool v)
111{
112 return v ? "on" : "off";
113}
114
317c35d1 115enum pipe {
752aa88a 116 INVALID_PIPE = -1,
317c35d1
JB
117 PIPE_A = 0,
118 PIPE_B,
9db4a9c7 119 PIPE_C,
a57c774a
AK
120 _PIPE_EDP,
121 I915_MAX_PIPES = _PIPE_EDP
317c35d1 122};
9db4a9c7 123#define pipe_name(p) ((p) + 'A')
317c35d1 124
a5c961d1
PZ
125enum transcoder {
126 TRANSCODER_A = 0,
127 TRANSCODER_B,
128 TRANSCODER_C,
a57c774a 129 TRANSCODER_EDP,
4d1de975
JN
130 TRANSCODER_DSI_A,
131 TRANSCODER_DSI_C,
a57c774a 132 I915_MAX_TRANSCODERS
a5c961d1 133};
da205630
JN
134
135static inline const char *transcoder_name(enum transcoder transcoder)
136{
137 switch (transcoder) {
138 case TRANSCODER_A:
139 return "A";
140 case TRANSCODER_B:
141 return "B";
142 case TRANSCODER_C:
143 return "C";
144 case TRANSCODER_EDP:
145 return "EDP";
4d1de975
JN
146 case TRANSCODER_DSI_A:
147 return "DSI A";
148 case TRANSCODER_DSI_C:
149 return "DSI C";
da205630
JN
150 default:
151 return "<invalid>";
152 }
153}
a5c961d1 154
4d1de975
JN
155static inline bool transcoder_is_dsi(enum transcoder transcoder)
156{
157 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
158}
159
84139d1e 160/*
31409e97
MR
161 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
162 * number of planes per CRTC. Not all platforms really have this many planes,
163 * which means some arrays of size I915_MAX_PLANES may have unused entries
164 * between the topmost sprite plane and the cursor plane.
84139d1e 165 */
80824003
JB
166enum plane {
167 PLANE_A = 0,
168 PLANE_B,
9db4a9c7 169 PLANE_C,
31409e97
MR
170 PLANE_CURSOR,
171 I915_MAX_PLANES,
80824003 172};
9db4a9c7 173#define plane_name(p) ((p) + 'A')
52440211 174
d615a166 175#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 176
2b139522
ED
177enum port {
178 PORT_A = 0,
179 PORT_B,
180 PORT_C,
181 PORT_D,
182 PORT_E,
183 I915_MAX_PORTS
184};
185#define port_name(p) ((p) + 'A')
186
a09caddd 187#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
188
189enum dpio_channel {
190 DPIO_CH0,
191 DPIO_CH1
192};
193
194enum dpio_phy {
195 DPIO_PHY0,
196 DPIO_PHY1
197};
198
b97186f0
PZ
199enum intel_display_power_domain {
200 POWER_DOMAIN_PIPE_A,
201 POWER_DOMAIN_PIPE_B,
202 POWER_DOMAIN_PIPE_C,
203 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
204 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
205 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
206 POWER_DOMAIN_TRANSCODER_A,
207 POWER_DOMAIN_TRANSCODER_B,
208 POWER_DOMAIN_TRANSCODER_C,
f52e353e 209 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
210 POWER_DOMAIN_TRANSCODER_DSI_A,
211 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
212 POWER_DOMAIN_PORT_DDI_A_LANES,
213 POWER_DOMAIN_PORT_DDI_B_LANES,
214 POWER_DOMAIN_PORT_DDI_C_LANES,
215 POWER_DOMAIN_PORT_DDI_D_LANES,
216 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
217 POWER_DOMAIN_PORT_DSI,
218 POWER_DOMAIN_PORT_CRT,
219 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 220 POWER_DOMAIN_VGA,
fbeeaa23 221 POWER_DOMAIN_AUDIO,
bd2bb1b9 222 POWER_DOMAIN_PLLS,
1407121a
S
223 POWER_DOMAIN_AUX_A,
224 POWER_DOMAIN_AUX_B,
225 POWER_DOMAIN_AUX_C,
226 POWER_DOMAIN_AUX_D,
f0ab43e6 227 POWER_DOMAIN_GMBUS,
dfa57627 228 POWER_DOMAIN_MODESET,
baa70707 229 POWER_DOMAIN_INIT,
bddc7645
ID
230
231 POWER_DOMAIN_NUM,
b97186f0
PZ
232};
233
234#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
235#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
236 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
237#define POWER_DOMAIN_TRANSCODER(tran) \
238 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
239 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 240
1d843f9d
EE
241enum hpd_pin {
242 HPD_NONE = 0,
1d843f9d
EE
243 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
244 HPD_CRT,
245 HPD_SDVO_B,
246 HPD_SDVO_C,
cc24fcdc 247 HPD_PORT_A,
1d843f9d
EE
248 HPD_PORT_B,
249 HPD_PORT_C,
250 HPD_PORT_D,
26951caf 251 HPD_PORT_E,
1d843f9d
EE
252 HPD_NUM_PINS
253};
254
c91711f9
JN
255#define for_each_hpd_pin(__pin) \
256 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
257
5fcece80
JN
258struct i915_hotplug {
259 struct work_struct hotplug_work;
260
261 struct {
262 unsigned long last_jiffies;
263 int count;
264 enum {
265 HPD_ENABLED = 0,
266 HPD_DISABLED = 1,
267 HPD_MARK_DISABLED = 2
268 } state;
269 } stats[HPD_NUM_PINS];
270 u32 event_bits;
271 struct delayed_work reenable_work;
272
273 struct intel_digital_port *irq_port[I915_MAX_PORTS];
274 u32 long_port_mask;
275 u32 short_port_mask;
276 struct work_struct dig_port_work;
277
278 /*
279 * if we get a HPD irq from DP and a HPD irq from non-DP
280 * the non-DP HPD could block the workqueue on a mode config
281 * mutex getting, that userspace may have taken. However
282 * userspace is waiting on the DP workqueue to run which is
283 * blocked behind the non-DP one.
284 */
285 struct workqueue_struct *dp_wq;
286};
287
2a2d5482
CW
288#define I915_GEM_GPU_DOMAINS \
289 (I915_GEM_DOMAIN_RENDER | \
290 I915_GEM_DOMAIN_SAMPLER | \
291 I915_GEM_DOMAIN_COMMAND | \
292 I915_GEM_DOMAIN_INSTRUCTION | \
293 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 294
055e393f
DL
295#define for_each_pipe(__dev_priv, __p) \
296 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
297#define for_each_pipe_masked(__dev_priv, __p, __mask) \
298 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
299 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
300#define for_each_plane(__dev_priv, __pipe, __p) \
301 for ((__p) = 0; \
302 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
303 (__p)++)
3bdcfc0c
DL
304#define for_each_sprite(__dev_priv, __p, __s) \
305 for ((__s) = 0; \
306 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
307 (__s)++)
9db4a9c7 308
c3aeadc8
JN
309#define for_each_port_masked(__port, __ports_mask) \
310 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
311 for_each_if ((__ports_mask) & (1 << (__port)))
312
d79b814d
DL
313#define for_each_crtc(dev, crtc) \
314 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
315
27321ae8
ML
316#define for_each_intel_plane(dev, intel_plane) \
317 list_for_each_entry(intel_plane, \
318 &dev->mode_config.plane_list, \
319 base.head)
320
262cd2e1
VS
321#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
322 list_for_each_entry(intel_plane, \
323 &(dev)->mode_config.plane_list, \
324 base.head) \
95150bdf 325 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 326
d063ae48
DL
327#define for_each_intel_crtc(dev, intel_crtc) \
328 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
329
b2784e15
DL
330#define for_each_intel_encoder(dev, intel_encoder) \
331 list_for_each_entry(intel_encoder, \
332 &(dev)->mode_config.encoder_list, \
333 base.head)
334
3a3371ff
ACO
335#define for_each_intel_connector(dev, intel_connector) \
336 list_for_each_entry(intel_connector, \
337 &dev->mode_config.connector_list, \
338 base.head)
339
6c2b7c12
DV
340#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
341 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 342 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 343
53f5e3ca
JB
344#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
345 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 346 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 347
b04c5bd6
BF
348#define for_each_power_domain(domain, mask) \
349 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 350 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 351
e7b903d2 352struct drm_i915_private;
ad46cb53 353struct i915_mm_struct;
5cc9ed4b 354struct i915_mmu_object;
e7b903d2 355
a6f766f3
CW
356struct drm_i915_file_private {
357 struct drm_i915_private *dev_priv;
358 struct drm_file *file;
359
360 struct {
361 spinlock_t lock;
362 struct list_head request_list;
d0bc54f2
CW
363/* 20ms is a fairly arbitrary limit (greater than the average frame time)
364 * chosen to prevent the CPU getting more than a frame ahead of the GPU
365 * (when using lax throttling for the frontbuffer). We also use it to
366 * offer free GPU waitboosts for severely congested workloads.
367 */
368#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
369 } mm;
370 struct idr context_idr;
371
2e1b8730
CW
372 struct intel_rps_client {
373 struct list_head link;
374 unsigned boosts;
375 } rps;
a6f766f3 376
de1add36 377 unsigned int bsd_ring;
a6f766f3
CW
378};
379
e69d0bc1
DV
380/* Used by dp and fdi links */
381struct intel_link_m_n {
382 uint32_t tu;
383 uint32_t gmch_m;
384 uint32_t gmch_n;
385 uint32_t link_m;
386 uint32_t link_n;
387};
388
389void intel_link_compute_m_n(int bpp, int nlanes,
390 int pixel_clock, int link_clock,
391 struct intel_link_m_n *m_n);
392
1da177e4
LT
393/* Interface history:
394 *
395 * 1.1: Original.
0d6aa60b
DA
396 * 1.2: Add Power Management
397 * 1.3: Add vblank support
de227f5f 398 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 399 * 1.5: Add vblank pipe configuration
2228ed67
MCA
400 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
401 * - Support vertical blank on secondary display pipe
1da177e4
LT
402 */
403#define DRIVER_MAJOR 1
2228ed67 404#define DRIVER_MINOR 6
1da177e4
LT
405#define DRIVER_PATCHLEVEL 0
406
23bc5982 407#define WATCH_LISTS 0
673a394b 408
0a3e67a4
JB
409struct opregion_header;
410struct opregion_acpi;
411struct opregion_swsci;
412struct opregion_asle;
413
8ee1c3db 414struct intel_opregion {
115719fc
WD
415 struct opregion_header *header;
416 struct opregion_acpi *acpi;
417 struct opregion_swsci *swsci;
ebde53c7
JN
418 u32 swsci_gbda_sub_functions;
419 u32 swsci_sbcb_sub_functions;
115719fc 420 struct opregion_asle *asle;
04ebaadb 421 void *rvda;
82730385 422 const void *vbt;
ada8f955 423 u32 vbt_size;
115719fc 424 u32 *lid_state;
91a60f20 425 struct work_struct asle_work;
8ee1c3db 426};
44834a67 427#define OPREGION_SIZE (8*1024)
8ee1c3db 428
6ef3d427
CW
429struct intel_overlay;
430struct intel_overlay_error_state;
431
de151cf6 432#define I915_FENCE_REG_NONE -1
42b5aeab
VS
433#define I915_MAX_NUM_FENCES 32
434/* 32 fences + sign bit for FENCE_REG_NONE */
435#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
436
437struct drm_i915_fence_reg {
007cc8ac 438 struct list_head lru_list;
caea7476 439 struct drm_i915_gem_object *obj;
1690e1eb 440 int pin_count;
de151cf6 441};
7c1c2871 442
9b9d172d 443struct sdvo_device_mapping {
e957d772 444 u8 initialized;
9b9d172d 445 u8 dvo_port;
446 u8 slave_addr;
447 u8 dvo_wiring;
e957d772 448 u8 i2c_pin;
b1083333 449 u8 ddc_pin;
9b9d172d 450};
451
c4a1d9e4
CW
452struct intel_display_error_state;
453
63eeaf38 454struct drm_i915_error_state {
742cbee8 455 struct kref ref;
585b0288
BW
456 struct timeval time;
457
cb383002 458 char error_msg[128];
eb5be9d0 459 int iommu;
48b031e3 460 u32 reset_count;
62d5d69b 461 u32 suspend_count;
cb383002 462
585b0288 463 /* Generic register state */
63eeaf38
JB
464 u32 eir;
465 u32 pgtbl_er;
be998e2e 466 u32 ier;
885ea5a8 467 u32 gtier[4];
b9a3906b 468 u32 ccid;
0f3b6849
CW
469 u32 derrmr;
470 u32 forcewake;
585b0288
BW
471 u32 error; /* gen6+ */
472 u32 err_int; /* gen7 */
6c826f34
MK
473 u32 fault_data0; /* gen8, gen9 */
474 u32 fault_data1; /* gen8, gen9 */
585b0288 475 u32 done_reg;
91ec5d11
BW
476 u32 gac_eco;
477 u32 gam_ecochk;
478 u32 gab_ctl;
479 u32 gfx_mode;
585b0288 480 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
481 u64 fence[I915_MAX_NUM_FENCES];
482 struct intel_overlay_error_state *overlay;
483 struct intel_display_error_state *display;
0ca36d78 484 struct drm_i915_error_object *semaphore_obj;
585b0288 485
52d39a21 486 struct drm_i915_error_ring {
372fbb8e 487 bool valid;
362b8af7
BW
488 /* Software tracked state */
489 bool waiting;
490 int hangcheck_score;
491 enum intel_ring_hangcheck_action hangcheck_action;
492 int num_requests;
493
494 /* our own tracking of ring head and tail */
495 u32 cpu_ring_head;
496 u32 cpu_ring_tail;
497
14fd0d6d 498 u32 last_seqno;
666796da 499 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
500
501 /* Register state */
94f8cf10 502 u32 start;
362b8af7
BW
503 u32 tail;
504 u32 head;
505 u32 ctl;
506 u32 hws;
507 u32 ipeir;
508 u32 ipehr;
509 u32 instdone;
362b8af7
BW
510 u32 bbstate;
511 u32 instpm;
512 u32 instps;
513 u32 seqno;
514 u64 bbaddr;
50877445 515 u64 acthd;
362b8af7 516 u32 fault_reg;
13ffadd1 517 u64 faddr;
362b8af7 518 u32 rc_psmi; /* sleep state */
666796da 519 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 520
52d39a21
CW
521 struct drm_i915_error_object {
522 int page_count;
e1f12325 523 u64 gtt_offset;
52d39a21 524 u32 *pages[0];
ab0e7ff9 525 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 526
f85db059 527 struct drm_i915_error_object *wa_ctx;
528
52d39a21
CW
529 struct drm_i915_error_request {
530 long jiffies;
531 u32 seqno;
ee4f42b1 532 u32 tail;
52d39a21 533 } *requests;
6c7a01ec
BW
534
535 struct {
536 u32 gfx_mode;
537 union {
538 u64 pdp[4];
539 u32 pp_dir_base;
540 };
541 } vm_info;
ab0e7ff9
CW
542
543 pid_t pid;
544 char comm[TASK_COMM_LEN];
666796da 545 } ring[I915_NUM_ENGINES];
3a448734 546
9df30794 547 struct drm_i915_error_buffer {
a779e5ab 548 u32 size;
9df30794 549 u32 name;
666796da 550 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 551 u64 gtt_offset;
9df30794
CW
552 u32 read_domains;
553 u32 write_domain;
4b9de737 554 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
555 s32 pinned:2;
556 u32 tiling:2;
557 u32 dirty:1;
558 u32 purgeable:1;
5cc9ed4b 559 u32 userptr:1;
5d1333fc 560 s32 ring:4;
f56383cb 561 u32 cache_level:3;
95f5301d 562 } **active_bo, **pinned_bo;
6c7a01ec 563
95f5301d 564 u32 *active_bo_count, *pinned_bo_count;
3a448734 565 u32 vm_count;
63eeaf38
JB
566};
567
7bd688cd 568struct intel_connector;
820d2d77 569struct intel_encoder;
5cec258b 570struct intel_crtc_state;
5724dbd1 571struct intel_initial_plane_config;
0e8ffe1b 572struct intel_crtc;
ee9300bb
DV
573struct intel_limit;
574struct dpll;
b8cecdf5 575
e70236a8 576struct drm_i915_display_funcs {
e70236a8
JB
577 int (*get_display_clock_speed)(struct drm_device *dev);
578 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 579 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
580 int (*compute_intermediate_wm)(struct drm_device *dev,
581 struct intel_crtc *intel_crtc,
582 struct intel_crtc_state *newstate);
583 void (*initial_watermarks)(struct intel_crtc_state *cstate);
584 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 585 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
586 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
587 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
588 /* Returns the active state of the crtc, and if the crtc is active,
589 * fills out the pipe-config with the hw state. */
590 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 591 struct intel_crtc_state *);
5724dbd1
DL
592 void (*get_initial_plane_config)(struct intel_crtc *,
593 struct intel_initial_plane_config *);
190f68c5
ACO
594 int (*crtc_compute_clock)(struct intel_crtc *crtc,
595 struct intel_crtc_state *crtc_state);
76e5a89c
DV
596 void (*crtc_enable)(struct drm_crtc *crtc);
597 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
598 void (*audio_codec_enable)(struct drm_connector *connector,
599 struct intel_encoder *encoder,
5e7234c9 600 const struct drm_display_mode *adjusted_mode);
69bfe1a9 601 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 602 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 603 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
604 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
605 struct drm_framebuffer *fb,
ed8d1975 606 struct drm_i915_gem_object *obj,
6258fbe2 607 struct drm_i915_gem_request *req,
ed8d1975 608 uint32_t flags);
20afbda2 609 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
610 /* clock updates for mode set */
611 /* cursor updates */
612 /* render clock increase/decrease */
613 /* display clock increase/decrease */
614 /* pll clock increase/decrease */
8563b1e8 615
b95c5321
ML
616 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
617 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
618};
619
48c1026a
MK
620enum forcewake_domain_id {
621 FW_DOMAIN_ID_RENDER = 0,
622 FW_DOMAIN_ID_BLITTER,
623 FW_DOMAIN_ID_MEDIA,
624
625 FW_DOMAIN_ID_COUNT
626};
627
628enum forcewake_domains {
629 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
630 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
631 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
632 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
633 FORCEWAKE_BLITTER |
634 FORCEWAKE_MEDIA)
635};
636
907b28c5 637struct intel_uncore_funcs {
c8d9a590 638 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 639 enum forcewake_domains domains);
c8d9a590 640 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 641 enum forcewake_domains domains);
0b274481 642
f0f59a00
VS
643 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
644 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
645 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
646 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 647
f0f59a00 648 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 649 uint8_t val, bool trace);
f0f59a00 650 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 651 uint16_t val, bool trace);
f0f59a00 652 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 653 uint32_t val, bool trace);
f0f59a00 654 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 655 uint64_t val, bool trace);
990bbdad
CW
656};
657
907b28c5
CW
658struct intel_uncore {
659 spinlock_t lock; /** lock is also taken in irq contexts. */
660
661 struct intel_uncore_funcs funcs;
662
663 unsigned fifo_count;
48c1026a 664 enum forcewake_domains fw_domains;
b2cff0db
CW
665
666 struct intel_uncore_forcewake_domain {
667 struct drm_i915_private *i915;
48c1026a 668 enum forcewake_domain_id id;
b2cff0db
CW
669 unsigned wake_count;
670 struct timer_list timer;
f0f59a00 671 i915_reg_t reg_set;
05a2fb15
MK
672 u32 val_set;
673 u32 val_clear;
f0f59a00
VS
674 i915_reg_t reg_ack;
675 i915_reg_t reg_post;
05a2fb15 676 u32 val_reset;
b2cff0db 677 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
678
679 int unclaimed_mmio_check;
b2cff0db
CW
680};
681
682/* Iterate over initialised fw domains */
683#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
684 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
685 (i__) < FW_DOMAIN_ID_COUNT; \
686 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
95150bdf 687 for_each_if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
b2cff0db
CW
688
689#define for_each_fw_domain(domain__, dev_priv__, i__) \
690 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 691
b6e7d894
DL
692#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
693#define CSR_VERSION_MAJOR(version) ((version) >> 16)
694#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
695
eb805623 696struct intel_csr {
8144ac59 697 struct work_struct work;
eb805623 698 const char *fw_path;
a7f749f9 699 uint32_t *dmc_payload;
eb805623 700 uint32_t dmc_fw_size;
b6e7d894 701 uint32_t version;
eb805623 702 uint32_t mmio_count;
f0f59a00 703 i915_reg_t mmioaddr[8];
eb805623 704 uint32_t mmiodata[8];
832dba88 705 uint32_t dc_state;
a37baf3b 706 uint32_t allowed_dc_mask;
eb805623
DV
707};
708
79fc46df
DL
709#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
710 func(is_mobile) sep \
711 func(is_i85x) sep \
712 func(is_i915g) sep \
713 func(is_i945gm) sep \
714 func(is_g33) sep \
715 func(need_gfx_hws) sep \
716 func(is_g4x) sep \
717 func(is_pineview) sep \
718 func(is_broadwater) sep \
719 func(is_crestline) sep \
720 func(is_ivybridge) sep \
721 func(is_valleyview) sep \
666a4537 722 func(is_cherryview) sep \
79fc46df 723 func(is_haswell) sep \
7201c0b3 724 func(is_skylake) sep \
7526ac19 725 func(is_broxton) sep \
ef11bdb3 726 func(is_kabylake) sep \
b833d685 727 func(is_preliminary) sep \
79fc46df
DL
728 func(has_fbc) sep \
729 func(has_pipe_cxsr) sep \
730 func(has_hotplug) sep \
731 func(cursor_needs_physical) sep \
732 func(has_overlay) sep \
733 func(overlay_needs_physical) sep \
734 func(supports_tv) sep \
dd93be58 735 func(has_llc) sep \
ca377809 736 func(has_snoop) sep \
30568c45
DL
737 func(has_ddi) sep \
738 func(has_fpga_dbg)
c96ea64e 739
a587f779
DL
740#define DEFINE_FLAG(name) u8 name:1
741#define SEP_SEMICOLON ;
c96ea64e 742
cfdf1fa2 743struct intel_device_info {
10fce67a 744 u32 display_mmio_offset;
87f1f465 745 u16 device_id;
7eb552ae 746 u8 num_pipes:3;
d615a166 747 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 748 u8 gen;
73ae478c 749 u8 ring_mask; /* Rings supported by the HW */
a587f779 750 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
751 /* Register offsets for the various display pipes and transcoders */
752 int pipe_offsets[I915_MAX_TRANSCODERS];
753 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 754 int palette_offsets[I915_MAX_PIPES];
5efb3e28 755 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
756
757 /* Slice/subslice/EU info */
758 u8 slice_total;
759 u8 subslice_total;
760 u8 subslice_per_slice;
761 u8 eu_total;
762 u8 eu_per_subslice;
b7668791
DL
763 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
764 u8 subslice_7eu[3];
3873218f
JM
765 u8 has_slice_pg:1;
766 u8 has_subslice_pg:1;
767 u8 has_eu_pg:1;
82cf435b
LL
768
769 struct color_luts {
770 u16 degamma_lut_size;
771 u16 gamma_lut_size;
772 } color;
cfdf1fa2
KH
773};
774
a587f779
DL
775#undef DEFINE_FLAG
776#undef SEP_SEMICOLON
777
7faf1ab2
DV
778enum i915_cache_level {
779 I915_CACHE_NONE = 0,
350ec881
CW
780 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
781 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
782 caches, eg sampler/render caches, and the
783 large Last-Level-Cache. LLC is coherent with
784 the CPU, but L3 is only visible to the GPU. */
651d794f 785 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
786};
787
e59ec13d
MK
788struct i915_ctx_hang_stats {
789 /* This context had batch pending when hang was declared */
790 unsigned batch_pending;
791
792 /* This context had batch active when hang was declared */
793 unsigned batch_active;
be62acb4
MK
794
795 /* Time when this context was last blamed for a GPU reset */
796 unsigned long guilty_ts;
797
676fa572
CW
798 /* If the contexts causes a second GPU hang within this time,
799 * it is permanently banned from submitting any more work.
800 */
801 unsigned long ban_period_seconds;
802
be62acb4
MK
803 /* This context is banned to submit more work */
804 bool banned;
e59ec13d 805};
40521054
BW
806
807/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 808#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
809
810#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
811/**
812 * struct intel_context - as the name implies, represents a context.
813 * @ref: reference count.
814 * @user_handle: userspace tracking identity for this context.
815 * @remap_slice: l3 row remapping information.
b1b38278
DW
816 * @flags: context specific flags:
817 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
818 * @file_priv: filp associated with this context (NULL for global default
819 * context).
820 * @hang_stats: information about the role of this context in possible GPU
821 * hangs.
7df113e4 822 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
823 * @legacy_hw_ctx: render context backing object and whether it is correctly
824 * initialized (legacy ring submission mechanism only).
825 * @link: link in the global list of contexts.
826 *
827 * Contexts are memory images used by the hardware to store copies of their
828 * internal state.
829 */
273497e5 830struct intel_context {
dce3271b 831 struct kref ref;
821d66dd 832 int user_handle;
3ccfd19d 833 uint8_t remap_slice;
9ea4feec 834 struct drm_i915_private *i915;
b1b38278 835 int flags;
40521054 836 struct drm_i915_file_private *file_priv;
e59ec13d 837 struct i915_ctx_hang_stats hang_stats;
ae6c4806 838 struct i915_hw_ppgtt *ppgtt;
a33afea5 839
c9e003af 840 /* Legacy ring buffer submission */
ea0c76f8
OM
841 struct {
842 struct drm_i915_gem_object *rcs_state;
843 bool initialized;
844 } legacy_hw_ctx;
845
c9e003af
OM
846 /* Execlists */
847 struct {
848 struct drm_i915_gem_object *state;
84c2377f 849 struct intel_ringbuffer *ringbuf;
a7cbedec 850 int pin_count;
ca82580c
TU
851 struct i915_vma *lrc_vma;
852 u64 lrc_desc;
82352e90 853 uint32_t *lrc_reg_state;
666796da 854 } engine[I915_NUM_ENGINES];
c9e003af 855
a33afea5 856 struct list_head link;
40521054
BW
857};
858
a4001f1b
PZ
859enum fb_op_origin {
860 ORIGIN_GTT,
861 ORIGIN_CPU,
862 ORIGIN_CS,
863 ORIGIN_FLIP,
74b4ea1e 864 ORIGIN_DIRTYFB,
a4001f1b
PZ
865};
866
ab34a7e8 867struct intel_fbc {
25ad93fd
PZ
868 /* This is always the inner lock when overlapping with struct_mutex and
869 * it's the outer lock when overlapping with stolen_lock. */
870 struct mutex lock;
5e59f717 871 unsigned threshold;
dbef0f15
PZ
872 unsigned int possible_framebuffer_bits;
873 unsigned int busy_bits;
010cf73d 874 unsigned int visible_pipes_mask;
e35fef21 875 struct intel_crtc *crtc;
5c3fe8b0 876
c4213885 877 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
878 struct drm_mm_node *compressed_llb;
879
da46f936
RV
880 bool false_color;
881
d029bcad 882 bool enabled;
0e631adc 883 bool active;
9adccc60 884
aaf78d27
PZ
885 struct intel_fbc_state_cache {
886 struct {
887 unsigned int mode_flags;
888 uint32_t hsw_bdw_pixel_rate;
889 } crtc;
890
891 struct {
892 unsigned int rotation;
893 int src_w;
894 int src_h;
895 bool visible;
896 } plane;
897
898 struct {
899 u64 ilk_ggtt_offset;
aaf78d27
PZ
900 uint32_t pixel_format;
901 unsigned int stride;
902 int fence_reg;
903 unsigned int tiling_mode;
904 } fb;
905 } state_cache;
906
b183b3f1
PZ
907 struct intel_fbc_reg_params {
908 struct {
909 enum pipe pipe;
910 enum plane plane;
911 unsigned int fence_y_offset;
912 } crtc;
913
914 struct {
915 u64 ggtt_offset;
b183b3f1
PZ
916 uint32_t pixel_format;
917 unsigned int stride;
918 int fence_reg;
919 } fb;
920
921 int cfb_size;
922 } params;
923
5c3fe8b0 924 struct intel_fbc_work {
128d7356 925 bool scheduled;
ca18d51d 926 u32 scheduled_vblank;
128d7356 927 struct work_struct work;
128d7356 928 } work;
5c3fe8b0 929
bf6189c6 930 const char *no_fbc_reason;
b5e50c3f
JB
931};
932
96178eeb
VK
933/**
934 * HIGH_RR is the highest eDP panel refresh rate read from EDID
935 * LOW_RR is the lowest eDP panel refresh rate found from EDID
936 * parsing for same resolution.
937 */
938enum drrs_refresh_rate_type {
939 DRRS_HIGH_RR,
940 DRRS_LOW_RR,
941 DRRS_MAX_RR, /* RR count */
942};
943
944enum drrs_support_type {
945 DRRS_NOT_SUPPORTED = 0,
946 STATIC_DRRS_SUPPORT = 1,
947 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
948};
949
2807cf69 950struct intel_dp;
96178eeb
VK
951struct i915_drrs {
952 struct mutex mutex;
953 struct delayed_work work;
954 struct intel_dp *dp;
955 unsigned busy_frontbuffer_bits;
956 enum drrs_refresh_rate_type refresh_rate_type;
957 enum drrs_support_type type;
958};
959
a031d709 960struct i915_psr {
f0355c4a 961 struct mutex lock;
a031d709
RV
962 bool sink_support;
963 bool source_ok;
2807cf69 964 struct intel_dp *enabled;
7c8f8a70
RV
965 bool active;
966 struct delayed_work work;
9ca15301 967 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
968 bool psr2_support;
969 bool aux_frame_sync;
60e5ffe3 970 bool link_standby;
3f51e471 971};
5c3fe8b0 972
3bad0781 973enum intel_pch {
f0350830 974 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
975 PCH_IBX, /* Ibexpeak PCH */
976 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 977 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 978 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 979 PCH_NOP,
3bad0781
ZW
980};
981
988d6ee8
PZ
982enum intel_sbi_destination {
983 SBI_ICLK,
984 SBI_MPHY,
985};
986
b690e96c 987#define QUIRK_PIPEA_FORCE (1<<0)
435793df 988#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 989#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 990#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 991#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 992#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 993
8be48d92 994struct intel_fbdev;
1630fe75 995struct intel_fbc_work;
38651674 996
c2b9152f
DV
997struct intel_gmbus {
998 struct i2c_adapter adapter;
f2ce9faf 999 u32 force_bit;
c2b9152f 1000 u32 reg0;
f0f59a00 1001 i915_reg_t gpio_reg;
c167a6fc 1002 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1003 struct drm_i915_private *dev_priv;
1004};
1005
f4c956ad 1006struct i915_suspend_saved_registers {
e948e994 1007 u32 saveDSPARB;
ba8bbcf6 1008 u32 saveLVDS;
585fb111
JB
1009 u32 savePP_ON_DELAYS;
1010 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1011 u32 savePP_ON;
1012 u32 savePP_OFF;
1013 u32 savePP_CONTROL;
585fb111 1014 u32 savePP_DIVISOR;
ba8bbcf6 1015 u32 saveFBC_CONTROL;
1f84e550 1016 u32 saveCACHE_MODE_0;
1f84e550 1017 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1018 u32 saveSWF0[16];
1019 u32 saveSWF1[16];
85fa792b 1020 u32 saveSWF3[3];
4b9de737 1021 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1022 u32 savePCH_PORT_HOTPLUG;
9f49c376 1023 u16 saveGCDGMBUS;
f4c956ad 1024};
c85aa885 1025
ddeea5b0
ID
1026struct vlv_s0ix_state {
1027 /* GAM */
1028 u32 wr_watermark;
1029 u32 gfx_prio_ctrl;
1030 u32 arb_mode;
1031 u32 gfx_pend_tlb0;
1032 u32 gfx_pend_tlb1;
1033 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1034 u32 media_max_req_count;
1035 u32 gfx_max_req_count;
1036 u32 render_hwsp;
1037 u32 ecochk;
1038 u32 bsd_hwsp;
1039 u32 blt_hwsp;
1040 u32 tlb_rd_addr;
1041
1042 /* MBC */
1043 u32 g3dctl;
1044 u32 gsckgctl;
1045 u32 mbctl;
1046
1047 /* GCP */
1048 u32 ucgctl1;
1049 u32 ucgctl3;
1050 u32 rcgctl1;
1051 u32 rcgctl2;
1052 u32 rstctl;
1053 u32 misccpctl;
1054
1055 /* GPM */
1056 u32 gfxpause;
1057 u32 rpdeuhwtc;
1058 u32 rpdeuc;
1059 u32 ecobus;
1060 u32 pwrdwnupctl;
1061 u32 rp_down_timeout;
1062 u32 rp_deucsw;
1063 u32 rcubmabdtmr;
1064 u32 rcedata;
1065 u32 spare2gh;
1066
1067 /* Display 1 CZ domain */
1068 u32 gt_imr;
1069 u32 gt_ier;
1070 u32 pm_imr;
1071 u32 pm_ier;
1072 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1073
1074 /* GT SA CZ domain */
1075 u32 tilectl;
1076 u32 gt_fifoctl;
1077 u32 gtlc_wake_ctrl;
1078 u32 gtlc_survive;
1079 u32 pmwgicz;
1080
1081 /* Display 2 CZ domain */
1082 u32 gu_ctl0;
1083 u32 gu_ctl1;
9c25210f 1084 u32 pcbr;
ddeea5b0
ID
1085 u32 clock_gate_dis2;
1086};
1087
bf225f20
CW
1088struct intel_rps_ei {
1089 u32 cz_clock;
1090 u32 render_c0;
1091 u32 media_c0;
31685c25
D
1092};
1093
c85aa885 1094struct intel_gen6_power_mgmt {
d4d70aa5
ID
1095 /*
1096 * work, interrupts_enabled and pm_iir are protected by
1097 * dev_priv->irq_lock
1098 */
c85aa885 1099 struct work_struct work;
d4d70aa5 1100 bool interrupts_enabled;
c85aa885 1101 u32 pm_iir;
59cdb63d 1102
b39fb297
BW
1103 /* Frequencies are stored in potentially platform dependent multiples.
1104 * In other words, *_freq needs to be multiplied by X to be interesting.
1105 * Soft limits are those which are used for the dynamic reclocking done
1106 * by the driver (raise frequencies under heavy loads, and lower for
1107 * lighter loads). Hard limits are those imposed by the hardware.
1108 *
1109 * A distinction is made for overclocking, which is never enabled by
1110 * default, and is considered to be above the hard limit if it's
1111 * possible at all.
1112 */
1113 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1114 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1115 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1116 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1117 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1118 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1119 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1120 u8 rp1_freq; /* "less than" RP0 power/freqency */
1121 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1122 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1123
8fb55197
CW
1124 u8 up_threshold; /* Current %busy required to uplock */
1125 u8 down_threshold; /* Current %busy required to downclock */
1126
dd75fdc8
CW
1127 int last_adj;
1128 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1129
8d3afd7d
CW
1130 spinlock_t client_lock;
1131 struct list_head clients;
1132 bool client_boost;
1133
c0951f0c 1134 bool enabled;
1a01ab3b 1135 struct delayed_work delayed_resume_work;
1854d5ca 1136 unsigned boosts;
4fc688ce 1137
2e1b8730 1138 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1139
bf225f20
CW
1140 /* manual wa residency calculations */
1141 struct intel_rps_ei up_ei, down_ei;
1142
4fc688ce
JB
1143 /*
1144 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1145 * Must be taken after struct_mutex if nested. Note that
1146 * this lock may be held for long periods of time when
1147 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1148 */
1149 struct mutex hw_lock;
c85aa885
DV
1150};
1151
1a240d4d
DV
1152/* defined intel_pm.c */
1153extern spinlock_t mchdev_lock;
1154
c85aa885
DV
1155struct intel_ilk_power_mgmt {
1156 u8 cur_delay;
1157 u8 min_delay;
1158 u8 max_delay;
1159 u8 fmax;
1160 u8 fstart;
1161
1162 u64 last_count1;
1163 unsigned long last_time1;
1164 unsigned long chipset_power;
1165 u64 last_count2;
5ed0bdf2 1166 u64 last_time2;
c85aa885
DV
1167 unsigned long gfx_power;
1168 u8 corr;
1169
1170 int c_m;
1171 int r_t;
1172};
1173
c6cb582e
ID
1174struct drm_i915_private;
1175struct i915_power_well;
1176
1177struct i915_power_well_ops {
1178 /*
1179 * Synchronize the well's hw state to match the current sw state, for
1180 * example enable/disable it based on the current refcount. Called
1181 * during driver init and resume time, possibly after first calling
1182 * the enable/disable handlers.
1183 */
1184 void (*sync_hw)(struct drm_i915_private *dev_priv,
1185 struct i915_power_well *power_well);
1186 /*
1187 * Enable the well and resources that depend on it (for example
1188 * interrupts located on the well). Called after the 0->1 refcount
1189 * transition.
1190 */
1191 void (*enable)(struct drm_i915_private *dev_priv,
1192 struct i915_power_well *power_well);
1193 /*
1194 * Disable the well and resources that depend on it. Called after
1195 * the 1->0 refcount transition.
1196 */
1197 void (*disable)(struct drm_i915_private *dev_priv,
1198 struct i915_power_well *power_well);
1199 /* Returns the hw enabled state. */
1200 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1201 struct i915_power_well *power_well);
1202};
1203
a38911a3
WX
1204/* Power well structure for haswell */
1205struct i915_power_well {
c1ca727f 1206 const char *name;
6f3ef5dd 1207 bool always_on;
a38911a3
WX
1208 /* power well enable/disable usage count */
1209 int count;
bfafe93a
ID
1210 /* cached hw enabled state */
1211 bool hw_enabled;
c1ca727f 1212 unsigned long domains;
77961eb9 1213 unsigned long data;
c6cb582e 1214 const struct i915_power_well_ops *ops;
a38911a3
WX
1215};
1216
83c00f55 1217struct i915_power_domains {
baa70707
ID
1218 /*
1219 * Power wells needed for initialization at driver init and suspend
1220 * time are on. They are kept on until after the first modeset.
1221 */
1222 bool init_power_on;
0d116a29 1223 bool initializing;
c1ca727f 1224 int power_well_count;
baa70707 1225
83c00f55 1226 struct mutex lock;
1da51581 1227 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1228 struct i915_power_well *power_wells;
83c00f55
ID
1229};
1230
35a85ac6 1231#define MAX_L3_SLICES 2
a4da4fa4 1232struct intel_l3_parity {
35a85ac6 1233 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1234 struct work_struct error_work;
35a85ac6 1235 int which_slice;
a4da4fa4
DV
1236};
1237
4b5aed62 1238struct i915_gem_mm {
4b5aed62
DV
1239 /** Memory allocator for GTT stolen memory */
1240 struct drm_mm stolen;
92e97d2f
PZ
1241 /** Protects the usage of the GTT stolen memory allocator. This is
1242 * always the inner lock when overlapping with struct_mutex. */
1243 struct mutex stolen_lock;
1244
4b5aed62
DV
1245 /** List of all objects in gtt_space. Used to restore gtt
1246 * mappings on resume */
1247 struct list_head bound_list;
1248 /**
1249 * List of objects which are not bound to the GTT (thus
1250 * are idle and not used by the GPU) but still have
1251 * (presumably uncached) pages still attached.
1252 */
1253 struct list_head unbound_list;
1254
1255 /** Usable portion of the GTT for GEM */
1256 unsigned long stolen_base; /* limited to low memory (32-bit) */
1257
4b5aed62
DV
1258 /** PPGTT used for aliasing the PPGTT with the GTT */
1259 struct i915_hw_ppgtt *aliasing_ppgtt;
1260
2cfcd32a 1261 struct notifier_block oom_notifier;
e87666b5 1262 struct notifier_block vmap_notifier;
ceabbba5 1263 struct shrinker shrinker;
4b5aed62
DV
1264 bool shrinker_no_lock_stealing;
1265
4b5aed62
DV
1266 /** LRU list of objects with fence regs on them. */
1267 struct list_head fence_list;
1268
1269 /**
1270 * We leave the user IRQ off as much as possible,
1271 * but this means that requests will finish and never
1272 * be retired once the system goes idle. Set a timer to
1273 * fire periodically while the ring is running. When it
1274 * fires, go retire requests.
1275 */
1276 struct delayed_work retire_work;
1277
b29c19b6
CW
1278 /**
1279 * When we detect an idle GPU, we want to turn on
1280 * powersaving features. So once we see that there
1281 * are no more requests outstanding and no more
1282 * arrive within a small period of time, we fire
1283 * off the idle_work.
1284 */
1285 struct delayed_work idle_work;
1286
4b5aed62
DV
1287 /**
1288 * Are we in a non-interruptible section of code like
1289 * modesetting?
1290 */
1291 bool interruptible;
1292
f62a0076
CW
1293 /**
1294 * Is the GPU currently considered idle, or busy executing userspace
1295 * requests? Whilst idle, we attempt to power down the hardware and
1296 * display clocks. In order to reduce the effect on performance, there
1297 * is a slight delay before we do so.
1298 */
1299 bool busy;
1300
bdf1e7e3 1301 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1302 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1303
4b5aed62
DV
1304 /** Bit 6 swizzling required for X tiling */
1305 uint32_t bit_6_swizzle_x;
1306 /** Bit 6 swizzling required for Y tiling */
1307 uint32_t bit_6_swizzle_y;
1308
4b5aed62 1309 /* accounting, useful for userland debugging */
c20e8355 1310 spinlock_t object_stat_lock;
4b5aed62
DV
1311 size_t object_memory;
1312 u32 object_count;
1313};
1314
edc3d884 1315struct drm_i915_error_state_buf {
0a4cd7c8 1316 struct drm_i915_private *i915;
edc3d884
MK
1317 unsigned bytes;
1318 unsigned size;
1319 int err;
1320 u8 *buf;
1321 loff_t start;
1322 loff_t pos;
1323};
1324
fc16b48b
MK
1325struct i915_error_state_file_priv {
1326 struct drm_device *dev;
1327 struct drm_i915_error_state *error;
1328};
1329
99584db3
DV
1330struct i915_gpu_error {
1331 /* For hangcheck timer */
1332#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1333#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1334 /* Hang gpu twice in this window and your context gets banned */
1335#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1336
737b1506
CW
1337 struct workqueue_struct *hangcheck_wq;
1338 struct delayed_work hangcheck_work;
99584db3
DV
1339
1340 /* For reset and error_state handling. */
1341 spinlock_t lock;
1342 /* Protected by the above dev->gpu_error.lock. */
1343 struct drm_i915_error_state *first_error;
094f9a54
CW
1344
1345 unsigned long missed_irq_rings;
1346
1f83fee0 1347 /**
2ac0f450 1348 * State variable controlling the reset flow and count
1f83fee0 1349 *
2ac0f450
MK
1350 * This is a counter which gets incremented when reset is triggered,
1351 * and again when reset has been handled. So odd values (lowest bit set)
1352 * means that reset is in progress and even values that
1353 * (reset_counter >> 1):th reset was successfully completed.
1354 *
1355 * If reset is not completed succesfully, the I915_WEDGE bit is
1356 * set meaning that hardware is terminally sour and there is no
1357 * recovery. All waiters on the reset_queue will be woken when
1358 * that happens.
1359 *
1360 * This counter is used by the wait_seqno code to notice that reset
1361 * event happened and it needs to restart the entire ioctl (since most
1362 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1363 *
1364 * This is important for lock-free wait paths, where no contended lock
1365 * naturally enforces the correct ordering between the bail-out of the
1366 * waiter and the gpu reset work code.
1f83fee0
DV
1367 */
1368 atomic_t reset_counter;
1369
1f83fee0 1370#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1371#define I915_WEDGED (1 << 31)
1f83fee0
DV
1372
1373 /**
1374 * Waitqueue to signal when the reset has completed. Used by clients
1375 * that wait for dev_priv->mm.wedged to settle.
1376 */
1377 wait_queue_head_t reset_queue;
33196ded 1378
88b4aa87
MK
1379 /* Userspace knobs for gpu hang simulation;
1380 * combines both a ring mask, and extra flags
1381 */
1382 u32 stop_rings;
1383#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1384#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1385
1386 /* For missed irq/seqno simulation. */
1387 unsigned int test_irq_rings;
6689c167
MA
1388
1389 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1390 bool reload_in_reset;
99584db3
DV
1391};
1392
b8efb17b
ZR
1393enum modeset_restore {
1394 MODESET_ON_LID_OPEN,
1395 MODESET_DONE,
1396 MODESET_SUSPENDED,
1397};
1398
500ea70d
RV
1399#define DP_AUX_A 0x40
1400#define DP_AUX_B 0x10
1401#define DP_AUX_C 0x20
1402#define DP_AUX_D 0x30
1403
11c1b657
XZ
1404#define DDC_PIN_B 0x05
1405#define DDC_PIN_C 0x04
1406#define DDC_PIN_D 0x06
1407
6acab15a 1408struct ddi_vbt_port_info {
ce4dd49e
DL
1409 /*
1410 * This is an index in the HDMI/DVI DDI buffer translation table.
1411 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1412 * populate this field.
1413 */
1414#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1415 uint8_t hdmi_level_shift;
311a2094
PZ
1416
1417 uint8_t supports_dvi:1;
1418 uint8_t supports_hdmi:1;
1419 uint8_t supports_dp:1;
500ea70d
RV
1420
1421 uint8_t alternate_aux_channel;
11c1b657 1422 uint8_t alternate_ddc_pin;
75067dde
AK
1423
1424 uint8_t dp_boost_level;
1425 uint8_t hdmi_boost_level;
6acab15a
PZ
1426};
1427
bfd7ebda
RV
1428enum psr_lines_to_wait {
1429 PSR_0_LINES_TO_WAIT = 0,
1430 PSR_1_LINE_TO_WAIT,
1431 PSR_4_LINES_TO_WAIT,
1432 PSR_8_LINES_TO_WAIT
83a7280e
PB
1433};
1434
41aa3448
RV
1435struct intel_vbt_data {
1436 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1437 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1438
1439 /* Feature bits */
1440 unsigned int int_tv_support:1;
1441 unsigned int lvds_dither:1;
1442 unsigned int lvds_vbt:1;
1443 unsigned int int_crt_support:1;
1444 unsigned int lvds_use_ssc:1;
1445 unsigned int display_clock_mode:1;
1446 unsigned int fdi_rx_polarity_inverted:1;
1447 int lvds_ssc_freq;
1448 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1449
83a7280e
PB
1450 enum drrs_support_type drrs_type;
1451
6aa23e65
JN
1452 struct {
1453 int rate;
1454 int lanes;
1455 int preemphasis;
1456 int vswing;
06411f08 1457 bool low_vswing;
6aa23e65
JN
1458 bool initialized;
1459 bool support;
1460 int bpp;
1461 struct edp_power_seq pps;
1462 } edp;
41aa3448 1463
bfd7ebda
RV
1464 struct {
1465 bool full_link;
1466 bool require_aux_wakeup;
1467 int idle_frames;
1468 enum psr_lines_to_wait lines_to_wait;
1469 int tp1_wakeup_time;
1470 int tp2_tp3_wakeup_time;
1471 } psr;
1472
f00076d2
JN
1473 struct {
1474 u16 pwm_freq_hz;
39fbc9c8 1475 bool present;
f00076d2 1476 bool active_low_pwm;
1de6068e 1477 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1478 } backlight;
1479
d17c5443
SK
1480 /* MIPI DSI */
1481 struct {
1482 u16 panel_id;
d3b542fc
SK
1483 struct mipi_config *config;
1484 struct mipi_pps_data *pps;
1485 u8 seq_version;
1486 u32 size;
1487 u8 *data;
8d3ed2f3 1488 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1489 } dsi;
1490
41aa3448
RV
1491 int crt_ddc_pin;
1492
1493 int child_dev_num;
768f69c9 1494 union child_device_config *child_dev;
6acab15a
PZ
1495
1496 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1497 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1498};
1499
77c122bc
VS
1500enum intel_ddb_partitioning {
1501 INTEL_DDB_PART_1_2,
1502 INTEL_DDB_PART_5_6, /* IVB+ */
1503};
1504
1fd527cc
VS
1505struct intel_wm_level {
1506 bool enable;
1507 uint32_t pri_val;
1508 uint32_t spr_val;
1509 uint32_t cur_val;
1510 uint32_t fbc_val;
1511};
1512
820c1980 1513struct ilk_wm_values {
609cedef
VS
1514 uint32_t wm_pipe[3];
1515 uint32_t wm_lp[3];
1516 uint32_t wm_lp_spr[3];
1517 uint32_t wm_linetime[3];
1518 bool enable_fbc_wm;
1519 enum intel_ddb_partitioning partitioning;
1520};
1521
262cd2e1
VS
1522struct vlv_pipe_wm {
1523 uint16_t primary;
1524 uint16_t sprite[2];
1525 uint8_t cursor;
1526};
ae80152d 1527
262cd2e1
VS
1528struct vlv_sr_wm {
1529 uint16_t plane;
1530 uint8_t cursor;
1531};
ae80152d 1532
262cd2e1
VS
1533struct vlv_wm_values {
1534 struct vlv_pipe_wm pipe[3];
1535 struct vlv_sr_wm sr;
0018fda1
VS
1536 struct {
1537 uint8_t cursor;
1538 uint8_t sprite[2];
1539 uint8_t primary;
1540 } ddl[3];
6eb1a681
VS
1541 uint8_t level;
1542 bool cxsr;
0018fda1
VS
1543};
1544
c193924e 1545struct skl_ddb_entry {
16160e3d 1546 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1547};
1548
1549static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1550{
16160e3d 1551 return entry->end - entry->start;
c193924e
DL
1552}
1553
08db6652
DL
1554static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1555 const struct skl_ddb_entry *e2)
1556{
1557 if (e1->start == e2->start && e1->end == e2->end)
1558 return true;
1559
1560 return false;
1561}
1562
c193924e 1563struct skl_ddb_allocation {
34bb56af 1564 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1565 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1566 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1567};
1568
2ac96d2a
PB
1569struct skl_wm_values {
1570 bool dirty[I915_MAX_PIPES];
c193924e 1571 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1572 uint32_t wm_linetime[I915_MAX_PIPES];
1573 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1574 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1575};
1576
1577struct skl_wm_level {
1578 bool plane_en[I915_MAX_PLANES];
1579 uint16_t plane_res_b[I915_MAX_PLANES];
1580 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1581};
1582
c67a470b 1583/*
765dab67
PZ
1584 * This struct helps tracking the state needed for runtime PM, which puts the
1585 * device in PCI D3 state. Notice that when this happens, nothing on the
1586 * graphics device works, even register access, so we don't get interrupts nor
1587 * anything else.
c67a470b 1588 *
765dab67
PZ
1589 * Every piece of our code that needs to actually touch the hardware needs to
1590 * either call intel_runtime_pm_get or call intel_display_power_get with the
1591 * appropriate power domain.
a8a8bd54 1592 *
765dab67
PZ
1593 * Our driver uses the autosuspend delay feature, which means we'll only really
1594 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1595 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1596 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1597 *
1598 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1599 * goes back to false exactly before we reenable the IRQs. We use this variable
1600 * to check if someone is trying to enable/disable IRQs while they're supposed
1601 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1602 * case it happens.
c67a470b 1603 *
765dab67 1604 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1605 */
5d584b2e 1606struct i915_runtime_pm {
1f814dac 1607 atomic_t wakeref_count;
2b19efeb 1608 atomic_t atomic_seq;
5d584b2e 1609 bool suspended;
2aeb7d3a 1610 bool irqs_enabled;
c67a470b
PZ
1611};
1612
926321d5
DV
1613enum intel_pipe_crc_source {
1614 INTEL_PIPE_CRC_SOURCE_NONE,
1615 INTEL_PIPE_CRC_SOURCE_PLANE1,
1616 INTEL_PIPE_CRC_SOURCE_PLANE2,
1617 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1618 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1619 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1620 INTEL_PIPE_CRC_SOURCE_TV,
1621 INTEL_PIPE_CRC_SOURCE_DP_B,
1622 INTEL_PIPE_CRC_SOURCE_DP_C,
1623 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1624 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1625 INTEL_PIPE_CRC_SOURCE_MAX,
1626};
1627
8bf1e9f1 1628struct intel_pipe_crc_entry {
ac2300d4 1629 uint32_t frame;
8bf1e9f1
SH
1630 uint32_t crc[5];
1631};
1632
b2c88f5b 1633#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1634struct intel_pipe_crc {
d538bbdf
DL
1635 spinlock_t lock;
1636 bool opened; /* exclusive access to the result file */
e5f75aca 1637 struct intel_pipe_crc_entry *entries;
926321d5 1638 enum intel_pipe_crc_source source;
d538bbdf 1639 int head, tail;
07144428 1640 wait_queue_head_t wq;
8bf1e9f1
SH
1641};
1642
f99d7069
DV
1643struct i915_frontbuffer_tracking {
1644 struct mutex lock;
1645
1646 /*
1647 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1648 * scheduled flips.
1649 */
1650 unsigned busy_bits;
1651 unsigned flip_bits;
1652};
1653
7225342a 1654struct i915_wa_reg {
f0f59a00 1655 i915_reg_t addr;
7225342a
MK
1656 u32 value;
1657 /* bitmask representing WA bits */
1658 u32 mask;
1659};
1660
33136b06
AS
1661/*
1662 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1663 * allowing it for RCS as we don't foresee any requirement of having
1664 * a whitelist for other engines. When it is really required for
1665 * other engines then the limit need to be increased.
1666 */
1667#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1668
1669struct i915_workarounds {
1670 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1671 u32 count;
666796da 1672 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1673};
1674
cf9d2890
YZ
1675struct i915_virtual_gpu {
1676 bool active;
1677};
1678
5f19e2bf
JH
1679struct i915_execbuffer_params {
1680 struct drm_device *dev;
1681 struct drm_file *file;
1682 uint32_t dispatch_flags;
1683 uint32_t args_batch_start_offset;
af98714e 1684 uint64_t batch_obj_vm_offset;
4a570db5 1685 struct intel_engine_cs *engine;
5f19e2bf
JH
1686 struct drm_i915_gem_object *batch_obj;
1687 struct intel_context *ctx;
6a6ae79a 1688 struct drm_i915_gem_request *request;
5f19e2bf
JH
1689};
1690
aa363136
MR
1691/* used in computing the new watermarks state */
1692struct intel_wm_config {
1693 unsigned int num_pipes_active;
1694 bool sprites_enabled;
1695 bool sprites_scaled;
1696};
1697
77fec556 1698struct drm_i915_private {
f4c956ad 1699 struct drm_device *dev;
efab6d8d 1700 struct kmem_cache *objects;
e20d2ab7 1701 struct kmem_cache *vmas;
efab6d8d 1702 struct kmem_cache *requests;
f4c956ad 1703
5c969aa7 1704 const struct intel_device_info info;
f4c956ad
DV
1705
1706 int relative_constants_mode;
1707
1708 void __iomem *regs;
1709
907b28c5 1710 struct intel_uncore uncore;
f4c956ad 1711
cf9d2890
YZ
1712 struct i915_virtual_gpu vgpu;
1713
33a732f4
AD
1714 struct intel_guc guc;
1715
eb805623
DV
1716 struct intel_csr csr;
1717
5ea6e5e3 1718 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1719
f4c956ad
DV
1720 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1721 * controller on different i2c buses. */
1722 struct mutex gmbus_mutex;
1723
1724 /**
1725 * Base address of the gmbus and gpio block.
1726 */
1727 uint32_t gpio_mmio_base;
1728
b6fdd0f2
SS
1729 /* MMIO base address for MIPI regs */
1730 uint32_t mipi_mmio_base;
1731
443a389f
VS
1732 uint32_t psr_mmio_base;
1733
28c70f16
DV
1734 wait_queue_head_t gmbus_wait_queue;
1735
f4c956ad 1736 struct pci_dev *bridge_dev;
666796da 1737 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1738 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1739 uint32_t last_seqno, next_seqno;
f4c956ad 1740
ba8286fa 1741 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1742 struct resource mch_res;
1743
f4c956ad
DV
1744 /* protects the irq masks */
1745 spinlock_t irq_lock;
1746
84c33a64
SG
1747 /* protects the mmio flip data */
1748 spinlock_t mmio_flip_lock;
1749
f8b79e58
ID
1750 bool display_irqs_enabled;
1751
9ee32fea
DV
1752 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1753 struct pm_qos_request pm_qos;
1754
a580516d
VS
1755 /* Sideband mailbox protection */
1756 struct mutex sb_lock;
f4c956ad
DV
1757
1758 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1759 union {
1760 u32 irq_mask;
1761 u32 de_irq_mask[I915_MAX_PIPES];
1762 };
f4c956ad 1763 u32 gt_irq_mask;
605cd25b 1764 u32 pm_irq_mask;
a6706b45 1765 u32 pm_rps_events;
91d181dd 1766 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1767
5fcece80 1768 struct i915_hotplug hotplug;
ab34a7e8 1769 struct intel_fbc fbc;
439d7ac0 1770 struct i915_drrs drrs;
f4c956ad 1771 struct intel_opregion opregion;
41aa3448 1772 struct intel_vbt_data vbt;
f4c956ad 1773
d9ceb816
JB
1774 bool preserve_bios_swizzle;
1775
f4c956ad
DV
1776 /* overlay */
1777 struct intel_overlay *overlay;
f4c956ad 1778
58c68779 1779 /* backlight registers and fields in struct intel_panel */
07f11d49 1780 struct mutex backlight_lock;
31ad8ec6 1781
f4c956ad 1782 /* LVDS info */
f4c956ad
DV
1783 bool no_aux_handshake;
1784
e39b999a
VS
1785 /* protects panel power sequencer state */
1786 struct mutex pps_mutex;
1787
f4c956ad 1788 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1789 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1790
1791 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1792 unsigned int skl_boot_cdclk;
1a617b77 1793 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1794 unsigned int max_dotclk_freq;
e7dc33f3 1795 unsigned int rawclk_freq;
6bcda4f0 1796 unsigned int hpll_freq;
bfa7df01 1797 unsigned int czclk_freq;
f4c956ad 1798
645416f5
DV
1799 /**
1800 * wq - Driver workqueue for GEM.
1801 *
1802 * NOTE: Work items scheduled here are not allowed to grab any modeset
1803 * locks, for otherwise the flushing done in the pageflip code will
1804 * result in deadlocks.
1805 */
f4c956ad
DV
1806 struct workqueue_struct *wq;
1807
1808 /* Display functions */
1809 struct drm_i915_display_funcs display;
1810
1811 /* PCH chipset type */
1812 enum intel_pch pch_type;
17a303ec 1813 unsigned short pch_id;
f4c956ad
DV
1814
1815 unsigned long quirks;
1816
b8efb17b
ZR
1817 enum modeset_restore modeset_restore;
1818 struct mutex modeset_restore_lock;
e2c8b870 1819 struct drm_atomic_state *modeset_restore_state;
673a394b 1820
a7bbbd63 1821 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1822 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1823
4b5aed62 1824 struct i915_gem_mm mm;
ad46cb53
CW
1825 DECLARE_HASHTABLE(mm_structs, 7);
1826 struct mutex mm_lock;
8781342d 1827
8781342d
DV
1828 /* Kernel Modesetting */
1829
76c4ac04
DL
1830 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1831 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1832 wait_queue_head_t pending_flip_queue;
1833
c4597872
DV
1834#ifdef CONFIG_DEBUG_FS
1835 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1836#endif
1837
565602d7 1838 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1839 int num_shared_dpll;
1840 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1841 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1842
fbf6d879
ML
1843 /*
1844 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1845 * Must be global rather than per dpll, because on some platforms
1846 * plls share registers.
1847 */
1848 struct mutex dpll_lock;
1849
565602d7
ML
1850 unsigned int active_crtcs;
1851 unsigned int min_pixclk[I915_MAX_PIPES];
1852
e4607fcf 1853 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1854
7225342a 1855 struct i915_workarounds workarounds;
888b5995 1856
f99d7069
DV
1857 struct i915_frontbuffer_tracking fb_tracking;
1858
652c393a 1859 u16 orig_clock;
f97108d1 1860
c4804411 1861 bool mchbar_need_disable;
f97108d1 1862
a4da4fa4
DV
1863 struct intel_l3_parity l3_parity;
1864
59124506
BW
1865 /* Cannot be determined by PCIID. You must always read a register. */
1866 size_t ellc_size;
1867
c6a828d3 1868 /* gen6+ rps state */
c85aa885 1869 struct intel_gen6_power_mgmt rps;
c6a828d3 1870
20e4d407
DV
1871 /* ilk-only ips/rps state. Everything in here is protected by the global
1872 * mchdev_lock in intel_pm.c */
c85aa885 1873 struct intel_ilk_power_mgmt ips;
b5e50c3f 1874
83c00f55 1875 struct i915_power_domains power_domains;
a38911a3 1876
a031d709 1877 struct i915_psr psr;
3f51e471 1878
99584db3 1879 struct i915_gpu_error gpu_error;
ae681d96 1880
c9cddffc
JB
1881 struct drm_i915_gem_object *vlv_pctx;
1882
0695726e 1883#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1884 /* list of fbdev register on this device */
1885 struct intel_fbdev *fbdev;
82e3b8c1 1886 struct work_struct fbdev_suspend_work;
4520f53a 1887#endif
e953fd7b
CW
1888
1889 struct drm_property *broadcast_rgb_property;
3f43c48d 1890 struct drm_property *force_audio_property;
e3689190 1891
58fddc28 1892 /* hda/i915 audio component */
51e1d83c 1893 struct i915_audio_component *audio_component;
58fddc28 1894 bool audio_component_registered;
4a21ef7d
LY
1895 /**
1896 * av_mutex - mutex for audio/video sync
1897 *
1898 */
1899 struct mutex av_mutex;
58fddc28 1900
254f965c 1901 uint32_t hw_context_size;
a33afea5 1902 struct list_head context_list;
f4c956ad 1903
3e68320e 1904 u32 fdi_rx_config;
68d18ad7 1905
c231775c 1906 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1907 u32 chv_phy_control;
c231775c
VS
1908 /*
1909 * Shadows for CHV DPLL_MD regs to keep the state
1910 * checker somewhat working in the presence hardware
1911 * crappiness (can't read out DPLL_MD for pipes B & C).
1912 */
1913 u32 chv_dpll_md[I915_MAX_PIPES];
70722468 1914
842f1c8b 1915 u32 suspend_count;
bc87229f 1916 bool suspended_to_idle;
f4c956ad 1917 struct i915_suspend_saved_registers regfile;
ddeea5b0 1918 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1919
53615a5e
VS
1920 struct {
1921 /*
1922 * Raw watermark latency values:
1923 * in 0.1us units for WM0,
1924 * in 0.5us units for WM1+.
1925 */
1926 /* primary */
1927 uint16_t pri_latency[5];
1928 /* sprite */
1929 uint16_t spr_latency[5];
1930 /* cursor */
1931 uint16_t cur_latency[5];
2af30a5c
PB
1932 /*
1933 * Raw watermark memory latency values
1934 * for SKL for all 8 levels
1935 * in 1us units.
1936 */
1937 uint16_t skl_latency[8];
609cedef 1938
aa363136
MR
1939 /* Committed wm config */
1940 struct intel_wm_config config;
1941
2d41c0b5
PB
1942 /*
1943 * The skl_wm_values structure is a bit too big for stack
1944 * allocation, so we keep the staging struct where we store
1945 * intermediate results here instead.
1946 */
1947 struct skl_wm_values skl_results;
1948
609cedef 1949 /* current hardware state */
2d41c0b5
PB
1950 union {
1951 struct ilk_wm_values hw;
1952 struct skl_wm_values skl_hw;
0018fda1 1953 struct vlv_wm_values vlv;
2d41c0b5 1954 };
58590c14
VS
1955
1956 uint8_t max_level;
ed4a6a7c
MR
1957
1958 /*
1959 * Should be held around atomic WM register writing; also
1960 * protects * intel_crtc->wm.active and
1961 * cstate->wm.need_postvbl_update.
1962 */
1963 struct mutex wm_mutex;
53615a5e
VS
1964 } wm;
1965
8a187455
PZ
1966 struct i915_runtime_pm pm;
1967
a83014d3
OM
1968 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1969 struct {
5f19e2bf 1970 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1971 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1972 struct list_head *vmas);
117897f4
TU
1973 int (*init_engines)(struct drm_device *dev);
1974 void (*cleanup_engine)(struct intel_engine_cs *engine);
1975 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
1976 } gt;
1977
ed54c1a1
DG
1978 struct intel_context *kernel_context;
1979
3be60de9
VS
1980 /* perform PHY state sanity checks? */
1981 bool chv_phy_assert[2];
1982
0bdf5a05
TI
1983 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
1984
bdf1e7e3
DV
1985 /*
1986 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1987 * will be rejected. Instead look for a better place.
1988 */
77fec556 1989};
1da177e4 1990
2c1792a1
CW
1991static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1992{
1993 return dev->dev_private;
1994}
1995
888d0d42
ID
1996static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1997{
1998 return to_i915(dev_get_drvdata(dev));
1999}
2000
33a732f4
AD
2001static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2002{
2003 return container_of(guc, struct drm_i915_private, guc);
2004}
2005
b4ac5afc
DG
2006/* Simple iterator over all initialised engines */
2007#define for_each_engine(engine__, dev_priv__) \
2008 for ((engine__) = &(dev_priv__)->engine[0]; \
2009 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2010 (engine__)++) \
2011 for_each_if (intel_engine_initialized(engine__))
b4519513 2012
c3232b18
DG
2013/* Iterator with engine_id */
2014#define for_each_engine_id(engine__, dev_priv__, id__) \
2015 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2016 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2017 (engine__)++) \
2018 for_each_if (((id__) = (engine__)->id, \
2019 intel_engine_initialized(engine__)))
2020
2021/* Iterator over subset of engines selected by mask */
ee4b6faf 2022#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2023 for ((engine__) = &(dev_priv__)->engine[0]; \
2024 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2025 (engine__)++) \
2026 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2027 intel_engine_initialized(engine__))
ee4b6faf 2028
b1d7e4b4
WF
2029enum hdmi_force_audio {
2030 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2031 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2032 HDMI_AUDIO_AUTO, /* trust EDID */
2033 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2034};
2035
190d6cd5 2036#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2037
37e680a1 2038struct drm_i915_gem_object_ops {
de472664
CW
2039 unsigned int flags;
2040#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2041
37e680a1
CW
2042 /* Interface between the GEM object and its backing storage.
2043 * get_pages() is called once prior to the use of the associated set
2044 * of pages before to binding them into the GTT, and put_pages() is
2045 * called after we no longer need them. As we expect there to be
2046 * associated cost with migrating pages between the backing storage
2047 * and making them available for the GPU (e.g. clflush), we may hold
2048 * onto the pages after they are no longer referenced by the GPU
2049 * in case they may be used again shortly (for example migrating the
2050 * pages to a different memory domain within the GTT). put_pages()
2051 * will therefore most likely be called when the object itself is
2052 * being released or under memory pressure (where we attempt to
2053 * reap pages for the shrinker).
2054 */
2055 int (*get_pages)(struct drm_i915_gem_object *);
2056 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2057
5cc9ed4b
CW
2058 int (*dmabuf_export)(struct drm_i915_gem_object *);
2059 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2060};
2061
a071fa00
DV
2062/*
2063 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2064 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2065 * doesn't mean that the hw necessarily already scans it out, but that any
2066 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2067 *
2068 * We have one bit per pipe and per scanout plane type.
2069 */
d1b9d039
SAK
2070#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2071#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2072#define INTEL_FRONTBUFFER_BITS \
2073 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2074#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2075 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2076#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2077 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2078#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2079 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2080#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2081 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2082#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2083 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2084
673a394b 2085struct drm_i915_gem_object {
c397b908 2086 struct drm_gem_object base;
673a394b 2087
37e680a1
CW
2088 const struct drm_i915_gem_object_ops *ops;
2089
2f633156
BW
2090 /** List of VMAs backed by this object */
2091 struct list_head vma_list;
2092
c1ad11fc
CW
2093 /** Stolen memory for this object, instead of being backed by shmem. */
2094 struct drm_mm_node *stolen;
35c20a60 2095 struct list_head global_list;
673a394b 2096
117897f4 2097 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2098 /** Used in execbuf to temporarily hold a ref */
2099 struct list_head obj_exec_link;
673a394b 2100
8d9d5744 2101 struct list_head batch_pool_link;
493018dc 2102
673a394b 2103 /**
65ce3027
CW
2104 * This is set if the object is on the active lists (has pending
2105 * rendering and so a non-zero seqno), and is not set if it i s on
2106 * inactive (ready to be unbound) list.
673a394b 2107 */
666796da 2108 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2109
2110 /**
2111 * This is set if the object has been written to since last bound
2112 * to the GTT
2113 */
0206e353 2114 unsigned int dirty:1;
778c3544
DV
2115
2116 /**
2117 * Fence register bits (if any) for this object. Will be set
2118 * as needed when mapped into the GTT.
2119 * Protected by dev->struct_mutex.
778c3544 2120 */
4b9de737 2121 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2122
778c3544
DV
2123 /**
2124 * Advice: are the backing pages purgeable?
2125 */
0206e353 2126 unsigned int madv:2;
778c3544 2127
778c3544
DV
2128 /**
2129 * Current tiling mode for the object.
2130 */
0206e353 2131 unsigned int tiling_mode:2;
5d82e3e6
CW
2132 /**
2133 * Whether the tiling parameters for the currently associated fence
2134 * register have changed. Note that for the purposes of tracking
2135 * tiling changes we also treat the unfenced register, the register
2136 * slot that the object occupies whilst it executes a fenced
2137 * command (such as BLT on gen2/3), as a "fence".
2138 */
2139 unsigned int fence_dirty:1;
778c3544 2140
75e9e915
DV
2141 /**
2142 * Is the object at the current location in the gtt mappable and
2143 * fenceable? Used to avoid costly recalculations.
2144 */
0206e353 2145 unsigned int map_and_fenceable:1;
75e9e915 2146
fb7d516a
DV
2147 /**
2148 * Whether the current gtt mapping needs to be mappable (and isn't just
2149 * mappable by accident). Track pin and fault separate for a more
2150 * accurate mappable working set.
2151 */
0206e353 2152 unsigned int fault_mappable:1;
fb7d516a 2153
24f3a8cf
AG
2154 /*
2155 * Is the object to be mapped as read-only to the GPU
2156 * Only honoured if hardware has relevant pte bit
2157 */
2158 unsigned long gt_ro:1;
651d794f 2159 unsigned int cache_level:3;
0f71979a 2160 unsigned int cache_dirty:1;
93dfb40c 2161
a071fa00
DV
2162 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2163
8a0c39b1
TU
2164 unsigned int pin_display;
2165
9da3da66 2166 struct sg_table *pages;
a5570178 2167 int pages_pin_count;
ee286370
CW
2168 struct get_page {
2169 struct scatterlist *sg;
2170 int last;
2171 } get_page;
0a798eb9 2172 void *mapping;
9a70cc2a 2173
b4716185
CW
2174 /** Breadcrumb of last rendering to the buffer.
2175 * There can only be one writer, but we allow for multiple readers.
2176 * If there is a writer that necessarily implies that all other
2177 * read requests are complete - but we may only be lazily clearing
2178 * the read requests. A read request is naturally the most recent
2179 * request on a ring, so we may have two different write and read
2180 * requests on one ring where the write request is older than the
2181 * read request. This allows for the CPU to read from an active
2182 * buffer by only waiting for the write to complete.
2183 * */
666796da 2184 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2185 struct drm_i915_gem_request *last_write_req;
caea7476 2186 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2187 struct drm_i915_gem_request *last_fenced_req;
673a394b 2188
778c3544 2189 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2190 uint32_t stride;
673a394b 2191
80075d49
DV
2192 /** References from framebuffers, locks out tiling changes. */
2193 unsigned long framebuffer_references;
2194
280b713b 2195 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2196 unsigned long *bit_17;
280b713b 2197
5cc9ed4b 2198 union {
6a2c4232
CW
2199 /** for phy allocated objects */
2200 struct drm_dma_handle *phys_handle;
2201
5cc9ed4b
CW
2202 struct i915_gem_userptr {
2203 uintptr_t ptr;
2204 unsigned read_only :1;
2205 unsigned workers :4;
2206#define I915_GEM_USERPTR_MAX_WORKERS 15
2207
ad46cb53
CW
2208 struct i915_mm_struct *mm;
2209 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2210 struct work_struct *work;
2211 } userptr;
2212 };
2213};
62b8b215 2214#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2215
a071fa00
DV
2216void i915_gem_track_fb(struct drm_i915_gem_object *old,
2217 struct drm_i915_gem_object *new,
2218 unsigned frontbuffer_bits);
2219
673a394b
EA
2220/**
2221 * Request queue structure.
2222 *
2223 * The request queue allows us to note sequence numbers that have been emitted
2224 * and may be associated with active buffers to be retired.
2225 *
97b2a6a1
JH
2226 * By keeping this list, we can avoid having to do questionable sequence
2227 * number comparisons on buffer last_read|write_seqno. It also allows an
2228 * emission time to be associated with the request for tracking how far ahead
2229 * of the GPU the submission is.
b3a38998
NH
2230 *
2231 * The requests are reference counted, so upon creation they should have an
2232 * initial reference taken using kref_init
673a394b
EA
2233 */
2234struct drm_i915_gem_request {
abfe262a
JH
2235 struct kref ref;
2236
852835f3 2237 /** On Which ring this request was generated */
efab6d8d 2238 struct drm_i915_private *i915;
4a570db5 2239 struct intel_engine_cs *engine;
852835f3 2240
821485dc
CW
2241 /** GEM sequence number associated with the previous request,
2242 * when the HWS breadcrumb is equal to this the GPU is processing
2243 * this request.
2244 */
2245 u32 previous_seqno;
2246
2247 /** GEM sequence number associated with this request,
2248 * when the HWS breadcrumb is equal or greater than this the GPU
2249 * has finished processing this request.
2250 */
2251 u32 seqno;
673a394b 2252
7d736f4f
MK
2253 /** Position in the ringbuffer of the start of the request */
2254 u32 head;
2255
72f95afa
NH
2256 /**
2257 * Position in the ringbuffer of the start of the postfix.
2258 * This is required to calculate the maximum available ringbuffer
2259 * space without overwriting the postfix.
2260 */
2261 u32 postfix;
2262
2263 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2264 u32 tail;
2265
b3a38998 2266 /**
a8c6ecb3 2267 * Context and ring buffer related to this request
b3a38998
NH
2268 * Contexts are refcounted, so when this request is associated with a
2269 * context, we must increment the context's refcount, to guarantee that
2270 * it persists while any request is linked to it. Requests themselves
2271 * are also refcounted, so the request will only be freed when the last
2272 * reference to it is dismissed, and the code in
2273 * i915_gem_request_free() will then decrement the refcount on the
2274 * context.
2275 */
273497e5 2276 struct intel_context *ctx;
98e1bd4a 2277 struct intel_ringbuffer *ringbuf;
0e50e96b 2278
dc4be607
JH
2279 /** Batch buffer related to this request if any (used for
2280 error state dump only) */
7d736f4f
MK
2281 struct drm_i915_gem_object *batch_obj;
2282
673a394b
EA
2283 /** Time at which this request was emitted, in jiffies. */
2284 unsigned long emitted_jiffies;
2285
b962442e 2286 /** global list entry for this request */
673a394b 2287 struct list_head list;
b962442e 2288
f787a5f5 2289 struct drm_i915_file_private *file_priv;
b962442e
EA
2290 /** file_priv list entry for this request */
2291 struct list_head client_list;
67e2937b 2292
071c92de
MK
2293 /** process identifier submitting this request */
2294 struct pid *pid;
2295
6d3d8274
NH
2296 /**
2297 * The ELSP only accepts two elements at a time, so we queue
2298 * context/tail pairs on a given queue (ring->execlist_queue) until the
2299 * hardware is available. The queue serves a double purpose: we also use
2300 * it to keep track of the up to 2 contexts currently in the hardware
2301 * (usually one in execution and the other queued up by the GPU): We
2302 * only remove elements from the head of the queue when the hardware
2303 * informs us that an element has been completed.
2304 *
2305 * All accesses to the queue are mediated by a spinlock
2306 * (ring->execlist_lock).
2307 */
2308
2309 /** Execlist link in the submission queue.*/
2310 struct list_head execlist_link;
2311
2312 /** Execlists no. of times this request has been sent to the ELSP */
2313 int elsp_submitted;
2314
673a394b
EA
2315};
2316
26827088
DG
2317struct drm_i915_gem_request * __must_check
2318i915_gem_request_alloc(struct intel_engine_cs *engine,
2319 struct intel_context *ctx);
29b1b415 2320void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2321void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2322int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2323 struct drm_file *file);
abfe262a 2324
b793a00a
JH
2325static inline uint32_t
2326i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2327{
2328 return req ? req->seqno : 0;
2329}
2330
2331static inline struct intel_engine_cs *
666796da 2332i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2333{
4a570db5 2334 return req ? req->engine : NULL;
b793a00a
JH
2335}
2336
b2cfe0ab 2337static inline struct drm_i915_gem_request *
abfe262a
JH
2338i915_gem_request_reference(struct drm_i915_gem_request *req)
2339{
b2cfe0ab
CW
2340 if (req)
2341 kref_get(&req->ref);
2342 return req;
abfe262a
JH
2343}
2344
2345static inline void
2346i915_gem_request_unreference(struct drm_i915_gem_request *req)
2347{
4a570db5 2348 WARN_ON(!mutex_is_locked(&req->engine->dev->struct_mutex));
abfe262a
JH
2349 kref_put(&req->ref, i915_gem_request_free);
2350}
2351
41037f9f
CW
2352static inline void
2353i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2354{
b833bb61
ML
2355 struct drm_device *dev;
2356
2357 if (!req)
2358 return;
41037f9f 2359
4a570db5 2360 dev = req->engine->dev;
b833bb61 2361 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2362 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2363}
2364
abfe262a
JH
2365static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2366 struct drm_i915_gem_request *src)
2367{
2368 if (src)
2369 i915_gem_request_reference(src);
2370
2371 if (*pdst)
2372 i915_gem_request_unreference(*pdst);
2373
2374 *pdst = src;
2375}
2376
1b5a433a
JH
2377/*
2378 * XXX: i915_gem_request_completed should be here but currently needs the
2379 * definition of i915_seqno_passed() which is below. It will be moved in
2380 * a later patch when the call to i915_seqno_passed() is obsoleted...
2381 */
2382
351e3db2
BV
2383/*
2384 * A command that requires special handling by the command parser.
2385 */
2386struct drm_i915_cmd_descriptor {
2387 /*
2388 * Flags describing how the command parser processes the command.
2389 *
2390 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2391 * a length mask if not set
2392 * CMD_DESC_SKIP: The command is allowed but does not follow the
2393 * standard length encoding for the opcode range in
2394 * which it falls
2395 * CMD_DESC_REJECT: The command is never allowed
2396 * CMD_DESC_REGISTER: The command should be checked against the
2397 * register whitelist for the appropriate ring
2398 * CMD_DESC_MASTER: The command is allowed if the submitting process
2399 * is the DRM master
2400 */
2401 u32 flags;
2402#define CMD_DESC_FIXED (1<<0)
2403#define CMD_DESC_SKIP (1<<1)
2404#define CMD_DESC_REJECT (1<<2)
2405#define CMD_DESC_REGISTER (1<<3)
2406#define CMD_DESC_BITMASK (1<<4)
2407#define CMD_DESC_MASTER (1<<5)
2408
2409 /*
2410 * The command's unique identification bits and the bitmask to get them.
2411 * This isn't strictly the opcode field as defined in the spec and may
2412 * also include type, subtype, and/or subop fields.
2413 */
2414 struct {
2415 u32 value;
2416 u32 mask;
2417 } cmd;
2418
2419 /*
2420 * The command's length. The command is either fixed length (i.e. does
2421 * not include a length field) or has a length field mask. The flag
2422 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2423 * a length mask. All command entries in a command table must include
2424 * length information.
2425 */
2426 union {
2427 u32 fixed;
2428 u32 mask;
2429 } length;
2430
2431 /*
2432 * Describes where to find a register address in the command to check
2433 * against the ring's register whitelist. Only valid if flags has the
2434 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2435 *
2436 * A non-zero step value implies that the command may access multiple
2437 * registers in sequence (e.g. LRI), in that case step gives the
2438 * distance in dwords between individual offset fields.
351e3db2
BV
2439 */
2440 struct {
2441 u32 offset;
2442 u32 mask;
6a65c5b9 2443 u32 step;
351e3db2
BV
2444 } reg;
2445
2446#define MAX_CMD_DESC_BITMASKS 3
2447 /*
2448 * Describes command checks where a particular dword is masked and
2449 * compared against an expected value. If the command does not match
2450 * the expected value, the parser rejects it. Only valid if flags has
2451 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2452 * are valid.
d4d48035
BV
2453 *
2454 * If the check specifies a non-zero condition_mask then the parser
2455 * only performs the check when the bits specified by condition_mask
2456 * are non-zero.
351e3db2
BV
2457 */
2458 struct {
2459 u32 offset;
2460 u32 mask;
2461 u32 expected;
d4d48035
BV
2462 u32 condition_offset;
2463 u32 condition_mask;
351e3db2
BV
2464 } bits[MAX_CMD_DESC_BITMASKS];
2465};
2466
2467/*
2468 * A table of commands requiring special handling by the command parser.
2469 *
2470 * Each ring has an array of tables. Each table consists of an array of command
2471 * descriptors, which must be sorted with command opcodes in ascending order.
2472 */
2473struct drm_i915_cmd_table {
2474 const struct drm_i915_cmd_descriptor *table;
2475 int count;
2476};
2477
dbbe9127 2478/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2479#define __I915__(p) ({ \
2480 struct drm_i915_private *__p; \
2481 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2482 __p = (struct drm_i915_private *)p; \
2483 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2484 __p = to_i915((struct drm_device *)p); \
2485 else \
2486 BUILD_BUG(); \
2487 __p; \
2488})
dbbe9127 2489#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2490#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2491#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2492
e87a005d
JN
2493#define REVID_FOREVER 0xff
2494/*
2495 * Return true if revision is in range [since,until] inclusive.
2496 *
2497 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2498 */
2499#define IS_REVID(p, since, until) \
2500 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2501
87f1f465
CW
2502#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2503#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2504#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2505#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2506#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2507#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2508#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2509#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2510#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2511#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2512#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2513#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2514#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2515#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2516#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2517#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2518#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2519#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2520#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2521 INTEL_DEVID(dev) == 0x0152 || \
2522 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2523#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2524#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2525#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2526#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2527#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2528#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2529#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2530#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2531#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2532 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2533#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2534 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2535 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2536 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2537/* ULX machines are also considered ULT. */
2538#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2539 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2540#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2541 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2542#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2543 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2544#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2545 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2546/* ULX machines are also considered ULT. */
87f1f465
CW
2547#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2548 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2549#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2550 INTEL_DEVID(dev) == 0x1913 || \
2551 INTEL_DEVID(dev) == 0x1916 || \
2552 INTEL_DEVID(dev) == 0x1921 || \
2553 INTEL_DEVID(dev) == 0x1926)
2554#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2555 INTEL_DEVID(dev) == 0x1915 || \
2556 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2557#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2558 INTEL_DEVID(dev) == 0x5913 || \
2559 INTEL_DEVID(dev) == 0x5916 || \
2560 INTEL_DEVID(dev) == 0x5921 || \
2561 INTEL_DEVID(dev) == 0x5926)
2562#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2563 INTEL_DEVID(dev) == 0x5915 || \
2564 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2565#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2566 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2567#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2568 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2569
b833d685 2570#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2571
ef712bb4
JN
2572#define SKL_REVID_A0 0x0
2573#define SKL_REVID_B0 0x1
2574#define SKL_REVID_C0 0x2
2575#define SKL_REVID_D0 0x3
2576#define SKL_REVID_E0 0x4
2577#define SKL_REVID_F0 0x5
2578
e87a005d
JN
2579#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2580
ef712bb4 2581#define BXT_REVID_A0 0x0
fffda3f4 2582#define BXT_REVID_A1 0x1
ef712bb4
JN
2583#define BXT_REVID_B0 0x3
2584#define BXT_REVID_C0 0x9
6c74c87f 2585
e87a005d
JN
2586#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2587
85436696
JB
2588/*
2589 * The genX designation typically refers to the render engine, so render
2590 * capability related checks should use IS_GEN, while display and other checks
2591 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2592 * chips, etc.).
2593 */
cae5852d
ZN
2594#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2595#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2596#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2597#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2598#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2599#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2600#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2601#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2602
73ae478c
BW
2603#define RENDER_RING (1<<RCS)
2604#define BSD_RING (1<<VCS)
2605#define BLT_RING (1<<BCS)
2606#define VEBOX_RING (1<<VECS)
845f74a7 2607#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2608#define ALL_ENGINES (~0)
2609
63c42e56 2610#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2611#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2612#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2613#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2614#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2615#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
63c42e56 2616#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2617 __I915__(dev)->ellc_size)
cae5852d
ZN
2618#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2619
254f965c 2620#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2621#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2622#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2623#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2624#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2625
05394f39 2626#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2627#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2628
b45305fc
DV
2629/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2630#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2631
2632/* WaRsDisableCoarsePowerGating:skl,bxt */
2633#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
2634 ((IS_SKL_GT3(dev) || IS_SKL_GT4(dev)) && \
2635 IS_SKL_REVID(dev, 0, SKL_REVID_F0)))
4e6b788c
DV
2636/*
2637 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2638 * even when in MSI mode. This results in spurious interrupt warnings if the
2639 * legacy irq no. is shared with another device. The kernel then disables that
2640 * interrupt source and so prevents the other device from working properly.
2641 */
2642#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2643#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2644
cae5852d
ZN
2645/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2646 * rows, which changed the alignment requirements and fence programming.
2647 */
2648#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2649 IS_I915GM(dev)))
cae5852d
ZN
2650#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2651#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2652
2653#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2654#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2655#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2656
dbf7786e 2657#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2658
0c9b3715
JN
2659#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2660 INTEL_INFO(dev)->gen >= 9)
2661
dd93be58 2662#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2663#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2664#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2665 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2666 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2667#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2668 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537
WB
2669 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
2670 IS_KABYLAKE(dev))
58abf1da
RV
2671#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2672#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2673
7b403ffb 2674#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2675
2b81b844
RV
2676#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2677#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2678
a9ed33ca
AJ
2679#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2680 INTEL_INFO(dev)->gen >= 8)
2681
97d3308a 2682#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2683 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2684 !IS_BROXTON(dev))
97d3308a 2685
17a303ec
PZ
2686#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2687#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2688#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2689#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2690#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2691#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2692#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2693#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2694#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2695#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2696#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2697
f2fbc690 2698#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2699#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2700#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2701#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2702#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2703#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2704#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2705#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2706#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2707
666a4537
WB
2708#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2709 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2710
040d2baa
BW
2711/* DPF == dynamic parity feature */
2712#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2713#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2714
c8735b0c 2715#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2716#define GEN9_FREQ_SCALER 3
c8735b0c 2717
05394f39
CW
2718#include "i915_trace.h"
2719
baa70943 2720extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2721extern int i915_max_ioctl;
2722
1751fcf9
ML
2723extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2724extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2725
c838d719 2726/* i915_dma.c */
d15d7538
ID
2727void __printf(3, 4)
2728__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2729 const char *fmt, ...);
2730
2731#define i915_report_error(dev_priv, fmt, ...) \
2732 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2733
22eae947 2734extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2735extern int i915_driver_unload(struct drm_device *);
2885f6ac 2736extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2737extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2738extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2739 struct drm_file *file);
673a394b 2740extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2741 struct drm_file *file);
c43b5634 2742#ifdef CONFIG_COMPAT
0d6aa60b
DA
2743extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2744 unsigned long arg);
c43b5634 2745#endif
ee4b6faf 2746extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
49e4d842 2747extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2748extern int i915_reset(struct drm_device *dev);
6b332fa2 2749extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2750extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2751extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2752extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2753extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2754extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2755int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2756
77913b39
JN
2757/* intel_hotplug.c */
2758void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2759void intel_hpd_init(struct drm_i915_private *dev_priv);
2760void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2761void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2762bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2763
1da177e4 2764/* i915_irq.c */
10cd45b6 2765void i915_queue_hangcheck(struct drm_device *dev);
58174462 2766__printf(3, 4)
14b730fc 2767void i915_handle_error(struct drm_device *dev, u32 engine_mask,
58174462 2768 const char *fmt, ...);
1da177e4 2769
b963291c 2770extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2771int intel_irq_install(struct drm_i915_private *dev_priv);
2772void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2773
2774extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2775extern void intel_uncore_early_sanitize(struct drm_device *dev,
2776 bool restore_forcewake);
907b28c5 2777extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2778extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2779extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2780extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2781extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2782const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2783void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2784 enum forcewake_domains domains);
59bad947 2785void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2786 enum forcewake_domains domains);
a6111f7b
CW
2787/* Like above but the caller must manage the uncore.lock itself.
2788 * Must be used with I915_READ_FW and friends.
2789 */
2790void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2791 enum forcewake_domains domains);
2792void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2793 enum forcewake_domains domains);
59bad947 2794void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2795static inline bool intel_vgpu_active(struct drm_device *dev)
2796{
2797 return to_i915(dev)->vgpu.active;
2798}
b1f14ad0 2799
7c463586 2800void
50227e1c 2801i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2802 u32 status_mask);
7c463586
KP
2803
2804void
50227e1c 2805i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2806 u32 status_mask);
7c463586 2807
f8b79e58
ID
2808void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2809void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2810void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2811 uint32_t mask,
2812 uint32_t bits);
fbdedaea
VS
2813void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2814 uint32_t interrupt_mask,
2815 uint32_t enabled_irq_mask);
2816static inline void
2817ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2818{
2819 ilk_update_display_irq(dev_priv, bits, bits);
2820}
2821static inline void
2822ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2823{
2824 ilk_update_display_irq(dev_priv, bits, 0);
2825}
013d3752
VS
2826void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2827 enum pipe pipe,
2828 uint32_t interrupt_mask,
2829 uint32_t enabled_irq_mask);
2830static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2831 enum pipe pipe, uint32_t bits)
2832{
2833 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2834}
2835static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2836 enum pipe pipe, uint32_t bits)
2837{
2838 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2839}
47339cd9
DV
2840void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2841 uint32_t interrupt_mask,
2842 uint32_t enabled_irq_mask);
14443261
VS
2843static inline void
2844ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2845{
2846 ibx_display_interrupt_update(dev_priv, bits, bits);
2847}
2848static inline void
2849ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2850{
2851 ibx_display_interrupt_update(dev_priv, bits, 0);
2852}
2853
f8b79e58 2854
673a394b 2855/* i915_gem.c */
673a394b
EA
2856int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2857 struct drm_file *file_priv);
2858int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2859 struct drm_file *file_priv);
2860int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
2862int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
de151cf6
JB
2864int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
673a394b
EA
2866int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
2868int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
ba8b7ccb 2870void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2871 struct drm_i915_gem_request *req);
adeca76d 2872void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2873int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2874 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2875 struct list_head *vmas);
673a394b
EA
2876int i915_gem_execbuffer(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
76446cac
JB
2878int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
673a394b
EA
2880int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2881 struct drm_file *file_priv);
199adf40
BW
2882int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2883 struct drm_file *file);
2884int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file);
673a394b
EA
2886int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file_priv);
3ef94daa
CW
2888int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
673a394b
EA
2890int i915_gem_set_tiling(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
2892int i915_gem_get_tiling(struct drm_device *dev, void *data,
2893 struct drm_file *file_priv);
5cc9ed4b
CW
2894int i915_gem_init_userptr(struct drm_device *dev);
2895int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2896 struct drm_file *file);
5a125c3c
EA
2897int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2898 struct drm_file *file_priv);
23ba4fd0
BW
2899int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2900 struct drm_file *file_priv);
d64aa096
ID
2901void i915_gem_load_init(struct drm_device *dev);
2902void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2903void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
42dcedd4
CW
2904void *i915_gem_object_alloc(struct drm_device *dev);
2905void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2906void i915_gem_object_init(struct drm_i915_gem_object *obj,
2907 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2908struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2909 size_t size);
ea70299d
DG
2910struct drm_i915_gem_object *i915_gem_object_create_from_data(
2911 struct drm_device *dev, const void *data, size_t size);
673a394b 2912void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2913void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2914
0875546c
DV
2915/* Flags used by pin/bind&friends. */
2916#define PIN_MAPPABLE (1<<0)
2917#define PIN_NONBLOCK (1<<1)
2918#define PIN_GLOBAL (1<<2)
2919#define PIN_OFFSET_BIAS (1<<3)
2920#define PIN_USER (1<<4)
2921#define PIN_UPDATE (1<<5)
101b506a
MT
2922#define PIN_ZONE_4G (1<<6)
2923#define PIN_HIGH (1<<7)
506a8e87 2924#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2925#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2926int __must_check
2927i915_gem_object_pin(struct drm_i915_gem_object *obj,
2928 struct i915_address_space *vm,
2929 uint32_t alignment,
2930 uint64_t flags);
2931int __must_check
2932i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2933 const struct i915_ggtt_view *view,
2934 uint32_t alignment,
2935 uint64_t flags);
fe14d5f4
TU
2936
2937int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2938 u32 flags);
d0710abb 2939void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2940int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2941/*
2942 * BEWARE: Do not use the function below unless you can _absolutely_
2943 * _guarantee_ VMA in question is _not in use_ anywhere.
2944 */
2945int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2946int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2947void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2948void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2949
4c914c0c
BV
2950int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2951 int *needs_clflush);
2952
37e680a1 2953int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2954
2955static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2956{
ee286370
CW
2957 return sg->length >> PAGE_SHIFT;
2958}
67d5a50c 2959
033908ae
DG
2960struct page *
2961i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2962
ee286370
CW
2963static inline struct page *
2964i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2965{
ee286370
CW
2966 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2967 return NULL;
67d5a50c 2968
ee286370
CW
2969 if (n < obj->get_page.last) {
2970 obj->get_page.sg = obj->pages->sgl;
2971 obj->get_page.last = 0;
2972 }
67d5a50c 2973
ee286370
CW
2974 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2975 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2976 if (unlikely(sg_is_chain(obj->get_page.sg)))
2977 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2978 }
67d5a50c 2979
ee286370 2980 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2981}
ee286370 2982
a5570178
CW
2983static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2984{
2985 BUG_ON(obj->pages == NULL);
2986 obj->pages_pin_count++;
2987}
0a798eb9 2988
a5570178
CW
2989static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2990{
2991 BUG_ON(obj->pages_pin_count == 0);
2992 obj->pages_pin_count--;
2993}
2994
0a798eb9
CW
2995/**
2996 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
2997 * @obj - the object to map into kernel address space
2998 *
2999 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3000 * pages and then returns a contiguous mapping of the backing storage into
3001 * the kernel address space.
3002 *
3003 * The caller must hold the struct_mutex.
3004 *
3005 * Returns the pointer through which to access the backing storage.
3006 */
3007void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3008
3009/**
3010 * i915_gem_object_unpin_map - releases an earlier mapping
3011 * @obj - the object to unmap
3012 *
3013 * After pinning the object and mapping its pages, once you are finished
3014 * with your access, call i915_gem_object_unpin_map() to release the pin
3015 * upon the mapping. Once the pin count reaches zero, that mapping may be
3016 * removed.
3017 *
3018 * The caller must hold the struct_mutex.
3019 */
3020static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3021{
3022 lockdep_assert_held(&obj->base.dev->struct_mutex);
3023 i915_gem_object_unpin_pages(obj);
3024}
3025
54cf91dc 3026int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3027int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3028 struct intel_engine_cs *to,
3029 struct drm_i915_gem_request **to_req);
e2d05a8b 3030void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3031 struct drm_i915_gem_request *req);
ff72145b
DA
3032int i915_gem_dumb_create(struct drm_file *file_priv,
3033 struct drm_device *dev,
3034 struct drm_mode_create_dumb *args);
da6b51d0
DA
3035int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3036 uint32_t handle, uint64_t *offset);
f787a5f5
CW
3037/**
3038 * Returns true if seq1 is later than seq2.
3039 */
3040static inline bool
3041i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3042{
3043 return (int32_t)(seq1 - seq2) >= 0;
3044}
3045
821485dc
CW
3046static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3047 bool lazy_coherency)
3048{
c04e0f3b
CW
3049 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3050 req->engine->irq_seqno_barrier(req->engine);
3051 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3052 req->previous_seqno);
821485dc
CW
3053}
3054
1b5a433a
JH
3055static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3056 bool lazy_coherency)
3057{
c04e0f3b
CW
3058 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3059 req->engine->irq_seqno_barrier(req->engine);
3060 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3061 req->seqno);
1b5a433a
JH
3062}
3063
fca26bb4
MK
3064int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3065int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3066
8d9fc7fd 3067struct drm_i915_gem_request *
0bc40be8 3068i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3069
b29c19b6 3070bool i915_gem_retire_requests(struct drm_device *dev);
0bc40be8 3071void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
33196ded 3072int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 3073 bool interruptible);
84c33a64 3074
1f83fee0
DV
3075static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3076{
3077 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 3078 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
3079}
3080
3081static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3082{
2ac0f450
MK
3083 return atomic_read(&error->reset_counter) & I915_WEDGED;
3084}
3085
3086static inline u32 i915_reset_count(struct i915_gpu_error *error)
3087{
3088 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3089}
a71d8d94 3090
88b4aa87
MK
3091static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3092{
3093 return dev_priv->gpu_error.stop_rings == 0 ||
3094 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3095}
3096
3097static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3098{
3099 return dev_priv->gpu_error.stop_rings == 0 ||
3100 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3101}
3102
069efc1d 3103void i915_gem_reset(struct drm_device *dev);
000433b6 3104bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3105int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3106int i915_gem_init_engines(struct drm_device *dev);
f691e2f4 3107int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 3108int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 3109void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3110void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3111int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3112int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3113void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3114 struct drm_i915_gem_object *batch_obj,
3115 bool flush_caches);
75289874 3116#define i915_add_request(req) \
fcfa423c 3117 __i915_add_request(req, NULL, true)
75289874 3118#define i915_add_request_no_flush(req) \
fcfa423c 3119 __i915_add_request(req, NULL, false)
9c654818 3120int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3121 unsigned reset_counter,
3122 bool interruptible,
3123 s64 *timeout,
2e1b8730 3124 struct intel_rps_client *rps);
a4b3a571 3125int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3126int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3127int __must_check
2e2f351d
CW
3128i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3129 bool readonly);
3130int __must_check
2021746e
CW
3131i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3132 bool write);
3133int __must_check
dabdfe02
CW
3134i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3135int __must_check
2da3b9b9
CW
3136i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3137 u32 alignment,
e6617330
TU
3138 const struct i915_ggtt_view *view);
3139void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3140 const struct i915_ggtt_view *view);
00731155 3141int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3142 int align);
b29c19b6 3143int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3144void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3145
0fa87796
ID
3146uint32_t
3147i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3148uint32_t
d865110c
ID
3149i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3150 int tiling_mode, bool fenced);
467cffba 3151
e4ffd173
CW
3152int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3153 enum i915_cache_level cache_level);
3154
1286ff73
DV
3155struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3156 struct dma_buf *dma_buf);
3157
3158struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3159 struct drm_gem_object *gem_obj, int flags);
3160
088e0df4
MT
3161u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3162 const struct i915_ggtt_view *view);
3163u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3164 struct i915_address_space *vm);
3165static inline u64
ec7adb6e 3166i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3167{
9abc4648 3168 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3169}
ec7adb6e 3170
a70a3148 3171bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3172bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3173 const struct i915_ggtt_view *view);
a70a3148 3174bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3175 struct i915_address_space *vm);
fe14d5f4 3176
a70a3148
BW
3177unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3178 struct i915_address_space *vm);
fe14d5f4 3179struct i915_vma *
ec7adb6e
JL
3180i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3181 struct i915_address_space *vm);
3182struct i915_vma *
3183i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3184 const struct i915_ggtt_view *view);
fe14d5f4 3185
accfef2e
BW
3186struct i915_vma *
3187i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3188 struct i915_address_space *vm);
3189struct i915_vma *
3190i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3191 const struct i915_ggtt_view *view);
5c2abbea 3192
ec7adb6e
JL
3193static inline struct i915_vma *
3194i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3195{
3196 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3197}
ec7adb6e 3198bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3199
a70a3148 3200/* Some GGTT VM helpers */
841cd773
DV
3201static inline struct i915_hw_ppgtt *
3202i915_vm_to_ppgtt(struct i915_address_space *vm)
3203{
841cd773
DV
3204 return container_of(vm, struct i915_hw_ppgtt, base);
3205}
3206
3207
a70a3148
BW
3208static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3209{
9abc4648 3210 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3211}
3212
3213static inline unsigned long
3214i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3215{
72e96d64
JL
3216 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3217 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3218
3219 return i915_gem_obj_size(obj, &ggtt->base);
a70a3148 3220}
c37e2204
BW
3221
3222static inline int __must_check
3223i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3224 uint32_t alignment,
1ec9e26d 3225 unsigned flags)
c37e2204 3226{
72e96d64
JL
3227 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3228 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3229
3230 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3231 alignment, flags | PIN_GLOBAL);
c37e2204 3232}
a70a3148 3233
b287110e
DV
3234static inline int
3235i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3236{
3237 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3238}
3239
e6617330
TU
3240void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3241 const struct i915_ggtt_view *view);
3242static inline void
3243i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3244{
3245 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3246}
b287110e 3247
41a36b73
DV
3248/* i915_gem_fence.c */
3249int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3250int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3251
3252bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3253void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3254
3255void i915_gem_restore_fences(struct drm_device *dev);
3256
7f96ecaf
DV
3257void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3258void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3259void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3260
254f965c 3261/* i915_gem_context.c */
8245be31 3262int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3263void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3264void i915_gem_context_reset(struct drm_device *dev);
e422b888 3265int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3266int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3267void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3268int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3269struct intel_context *
41bde553 3270i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3271void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3272struct drm_i915_gem_object *
3273i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3274static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3275{
691e6415 3276 kref_get(&ctx->ref);
dce3271b
MK
3277}
3278
273497e5 3279static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3280{
691e6415 3281 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3282}
3283
273497e5 3284static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3285{
821d66dd 3286 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3287}
3288
84624813
BW
3289int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3290 struct drm_file *file);
3291int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3292 struct drm_file *file);
c9dc0f35
CW
3293int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3294 struct drm_file *file_priv);
3295int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3296 struct drm_file *file_priv);
1286ff73 3297
679845ed
BW
3298/* i915_gem_evict.c */
3299int __must_check i915_gem_evict_something(struct drm_device *dev,
3300 struct i915_address_space *vm,
3301 int min_size,
3302 unsigned alignment,
3303 unsigned cache_level,
d23db88c
CW
3304 unsigned long start,
3305 unsigned long end,
1ec9e26d 3306 unsigned flags);
506a8e87 3307int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3308int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3309
0260c420 3310/* belongs in i915_gem_gtt.h */
d09105c6 3311static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3312{
3313 if (INTEL_INFO(dev)->gen < 6)
3314 intel_gtt_chipset_flush();
3315}
246cbfb5 3316
9797fbfb 3317/* i915_gem_stolen.c */
d713fd49
PZ
3318int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3319 struct drm_mm_node *node, u64 size,
3320 unsigned alignment);
a9da512b
PZ
3321int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3322 struct drm_mm_node *node, u64 size,
3323 unsigned alignment, u64 start,
3324 u64 end);
d713fd49
PZ
3325void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3326 struct drm_mm_node *node);
9797fbfb
CW
3327int i915_gem_init_stolen(struct drm_device *dev);
3328void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3329struct drm_i915_gem_object *
3330i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3331struct drm_i915_gem_object *
3332i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3333 u32 stolen_offset,
3334 u32 gtt_offset,
3335 u32 size);
9797fbfb 3336
be6a0376
DV
3337/* i915_gem_shrinker.c */
3338unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3339 unsigned long target,
be6a0376
DV
3340 unsigned flags);
3341#define I915_SHRINK_PURGEABLE 0x1
3342#define I915_SHRINK_UNBOUND 0x2
3343#define I915_SHRINK_BOUND 0x4
5763ff04 3344#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3345#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3346unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3347void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3348void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3349
3350
673a394b 3351/* i915_gem_tiling.c */
2c1792a1 3352static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3353{
50227e1c 3354 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3355
3356 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3357 obj->tiling_mode != I915_TILING_NONE;
3358}
3359
673a394b 3360/* i915_gem_debug.c */
23bc5982
CW
3361#if WATCH_LISTS
3362int i915_verify_lists(struct drm_device *dev);
673a394b 3363#else
23bc5982 3364#define i915_verify_lists(dev) 0
673a394b 3365#endif
1da177e4 3366
2017263e 3367/* i915_debugfs.c */
27c202ad
BG
3368int i915_debugfs_init(struct drm_minor *minor);
3369void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3370#ifdef CONFIG_DEBUG_FS
249e87de 3371int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3372void intel_display_crc_init(struct drm_device *dev);
3373#else
101057fa
DV
3374static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3375{ return 0; }
f8c168fa 3376static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3377#endif
84734a04
MK
3378
3379/* i915_gpu_error.c */
edc3d884
MK
3380__printf(2, 3)
3381void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3382int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3383 const struct i915_error_state_file_priv *error);
4dc955f7 3384int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3385 struct drm_i915_private *i915,
4dc955f7
MK
3386 size_t count, loff_t pos);
3387static inline void i915_error_state_buf_release(
3388 struct drm_i915_error_state_buf *eb)
3389{
3390 kfree(eb->buf);
3391}
14b730fc 3392void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
58174462 3393 const char *error_msg);
84734a04
MK
3394void i915_error_state_get(struct drm_device *dev,
3395 struct i915_error_state_file_priv *error_priv);
3396void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3397void i915_destroy_error_state(struct drm_device *dev);
3398
3399void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3400const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3401
351e3db2 3402/* i915_cmd_parser.c */
d728c8ef 3403int i915_cmd_parser_get_version(void);
0bc40be8
TU
3404int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3405void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3406bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3407int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3408 struct drm_i915_gem_object *batch_obj,
78a42377 3409 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3410 u32 batch_start_offset,
b9ffd80e 3411 u32 batch_len,
351e3db2
BV
3412 bool is_master);
3413
317c35d1
JB
3414/* i915_suspend.c */
3415extern int i915_save_state(struct drm_device *dev);
3416extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3417
0136db58
BW
3418/* i915_sysfs.c */
3419void i915_setup_sysfs(struct drm_device *dev_priv);
3420void i915_teardown_sysfs(struct drm_device *dev_priv);
3421
f899fc64
CW
3422/* intel_i2c.c */
3423extern int intel_setup_gmbus(struct drm_device *dev);
3424extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3425extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3426 unsigned int pin);
3bd7d909 3427
0184df46
JN
3428extern struct i2c_adapter *
3429intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3430extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3431extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3432static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3433{
3434 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3435}
f899fc64
CW
3436extern void intel_i2c_reset(struct drm_device *dev);
3437
8b8e1a89 3438/* intel_bios.c */
98f3a1dc 3439int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3440bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3441bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3442bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3443bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3444bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3445bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3446 enum port port);
8b8e1a89 3447
3b617967 3448/* intel_opregion.c */
44834a67 3449#ifdef CONFIG_ACPI
27d50c82 3450extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3451extern void intel_opregion_init(struct drm_device *dev);
3452extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3453extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3454extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3455 bool enable);
ecbc5cf3
JN
3456extern int intel_opregion_notify_adapter(struct drm_device *dev,
3457 pci_power_t state);
65e082c9 3458#else
27d50c82 3459static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3460static inline void intel_opregion_init(struct drm_device *dev) { return; }
3461static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3462static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3463static inline int
3464intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3465{
3466 return 0;
3467}
ecbc5cf3
JN
3468static inline int
3469intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3470{
3471 return 0;
3472}
65e082c9 3473#endif
8ee1c3db 3474
723bfd70
JB
3475/* intel_acpi.c */
3476#ifdef CONFIG_ACPI
3477extern void intel_register_dsm_handler(void);
3478extern void intel_unregister_dsm_handler(void);
3479#else
3480static inline void intel_register_dsm_handler(void) { return; }
3481static inline void intel_unregister_dsm_handler(void) { return; }
3482#endif /* CONFIG_ACPI */
3483
79e53945 3484/* modesetting */
f817586c 3485extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3486extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3487extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3488extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3489extern void intel_connector_unregister(struct intel_connector *);
28d52043 3490extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3491extern void intel_display_resume(struct drm_device *dev);
44cec740 3492extern void i915_redisable_vga(struct drm_device *dev);
04098753 3493extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3494extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3495extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3496extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3497extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3498 bool enable);
0206e353 3499extern void intel_detect_pch(struct drm_device *dev);
0136db58 3500extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3501
2911a35b 3502extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3503int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3504 struct drm_file *file);
b6359918
MK
3505int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3506 struct drm_file *file);
575155a9 3507
6ef3d427
CW
3508/* overlay */
3509extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3510extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3511 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3512
3513extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3514extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3515 struct drm_device *dev,
3516 struct intel_display_error_state *error);
6ef3d427 3517
151a49d0
TR
3518int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3519int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3520
3521/* intel_sideband.c */
707b6e3d
D
3522u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3523void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3524u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3525u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3526void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3527u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3528void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3529u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3530void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3531u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3532void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3533u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3534void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3535u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3536 enum intel_sbi_destination destination);
3537void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3538 enum intel_sbi_destination destination);
e9fe51c6
SK
3539u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3540void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3541
616bc820
VS
3542int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3543int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3544
0b274481
BW
3545#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3546#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3547
3548#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3549#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3550#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3551#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3552
3553#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3554#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3555#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3556#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3557
698b3135
CW
3558/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3559 * will be implemented using 2 32-bit writes in an arbitrary order with
3560 * an arbitrary delay between them. This can cause the hardware to
3561 * act upon the intermediate value, possibly leading to corruption and
3562 * machine death. You have been warned.
3563 */
0b274481
BW
3564#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3565#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3566
50877445 3567#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3568 u32 upper, lower, old_upper, loop = 0; \
3569 upper = I915_READ(upper_reg); \
ee0a227b 3570 do { \
acd29f7b 3571 old_upper = upper; \
ee0a227b 3572 lower = I915_READ(lower_reg); \
acd29f7b
CW
3573 upper = I915_READ(upper_reg); \
3574 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3575 (u64)upper << 32 | lower; })
50877445 3576
cae5852d
ZN
3577#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3578#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3579
75aa3f63
VS
3580#define __raw_read(x, s) \
3581static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3582 i915_reg_t reg) \
75aa3f63 3583{ \
f0f59a00 3584 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3585}
3586
3587#define __raw_write(x, s) \
3588static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3589 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3590{ \
f0f59a00 3591 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3592}
3593__raw_read(8, b)
3594__raw_read(16, w)
3595__raw_read(32, l)
3596__raw_read(64, q)
3597
3598__raw_write(8, b)
3599__raw_write(16, w)
3600__raw_write(32, l)
3601__raw_write(64, q)
3602
3603#undef __raw_read
3604#undef __raw_write
3605
a6111f7b
CW
3606/* These are untraced mmio-accessors that are only valid to be used inside
3607 * criticial sections inside IRQ handlers where forcewake is explicitly
3608 * controlled.
3609 * Think twice, and think again, before using these.
3610 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3611 * intel_uncore_forcewake_irqunlock().
3612 */
75aa3f63
VS
3613#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3614#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3615#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3616
55bc60db
VS
3617/* "Broadcast RGB" property */
3618#define INTEL_BROADCAST_RGB_AUTO 0
3619#define INTEL_BROADCAST_RGB_FULL 1
3620#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3621
f0f59a00 3622static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3623{
666a4537 3624 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3625 return VLV_VGACNTRL;
92e23b99
SJ
3626 else if (INTEL_INFO(dev)->gen >= 5)
3627 return CPU_VGACNTRL;
766aa1c4
VS
3628 else
3629 return VGACNTRL;
3630}
3631
2bb4629a
VS
3632static inline void __user *to_user_ptr(u64 address)
3633{
3634 return (void __user *)(uintptr_t)address;
3635}
3636
df97729f
ID
3637static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3638{
3639 unsigned long j = msecs_to_jiffies(m);
3640
3641 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3642}
3643
7bd0e226
DV
3644static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3645{
3646 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3647}
3648
df97729f
ID
3649static inline unsigned long
3650timespec_to_jiffies_timeout(const struct timespec *value)
3651{
3652 unsigned long j = timespec_to_jiffies(value);
3653
3654 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3655}
3656
dce56b3c
PZ
3657/*
3658 * If you need to wait X milliseconds between events A and B, but event B
3659 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3660 * when event A happened, then just before event B you call this function and
3661 * pass the timestamp as the first argument, and X as the second argument.
3662 */
3663static inline void
3664wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3665{
ec5e0cfb 3666 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3667
3668 /*
3669 * Don't re-read the value of "jiffies" every time since it may change
3670 * behind our back and break the math.
3671 */
3672 tmp_jiffies = jiffies;
3673 target_jiffies = timestamp_jiffies +
3674 msecs_to_jiffies_timeout(to_wait_ms);
3675
3676 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3677 remaining_jiffies = target_jiffies - tmp_jiffies;
3678 while (remaining_jiffies)
3679 remaining_jiffies =
3680 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3681 }
3682}
3683
0bc40be8 3684static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3685 struct drm_i915_gem_request *req)
3686{
0bc40be8
TU
3687 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3688 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3689}
3690
1da177e4 3691#endif
This page took 1.391387 seconds and 5 git commands to generate.