i915: use io-mapping interfaces instead of a variety of mapping kludges
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
0839ccb8 34#include <linux/io-mapping.h>
585fb111 35
1da177e4
LT
36/* General customization:
37 */
38
39#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
40
41#define DRIVER_NAME "i915"
42#define DRIVER_DESC "Intel Graphics"
673a394b 43#define DRIVER_DATE "20080730"
1da177e4 44
317c35d1
JB
45enum pipe {
46 PIPE_A = 0,
47 PIPE_B,
48};
49
1da177e4
LT
50/* Interface history:
51 *
52 * 1.1: Original.
0d6aa60b
DA
53 * 1.2: Add Power Management
54 * 1.3: Add vblank support
de227f5f 55 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 56 * 1.5: Add vblank pipe configuration
2228ed67
MCA
57 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
58 * - Support vertical blank on secondary display pipe
1da177e4
LT
59 */
60#define DRIVER_MAJOR 1
2228ed67 61#define DRIVER_MINOR 6
1da177e4
LT
62#define DRIVER_PATCHLEVEL 0
63
673a394b
EA
64#define WATCH_COHERENCY 0
65#define WATCH_BUF 0
66#define WATCH_EXEC 0
67#define WATCH_LRU 0
68#define WATCH_RELOC 0
69#define WATCH_INACTIVE 0
70#define WATCH_PWRITE 0
71
1da177e4
LT
72typedef struct _drm_i915_ring_buffer {
73 int tail_mask;
1da177e4
LT
74 unsigned long Size;
75 u8 *virtual_start;
76 int head;
77 int tail;
78 int space;
79 drm_local_map_t map;
673a394b 80 struct drm_gem_object *ring_obj;
1da177e4
LT
81} drm_i915_ring_buffer_t;
82
83struct mem_block {
84 struct mem_block *next;
85 struct mem_block *prev;
86 int start;
87 int size;
6c340eac 88 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
89};
90
a6b54f3f
MCA
91typedef struct _drm_i915_vbl_swap {
92 struct list_head head;
93 drm_drawable_t drw_id;
9e44af79 94 unsigned int pipe;
a6b54f3f
MCA
95 unsigned int sequence;
96} drm_i915_vbl_swap_t;
97
0a3e67a4
JB
98struct opregion_header;
99struct opregion_acpi;
100struct opregion_swsci;
101struct opregion_asle;
102
8ee1c3db
MG
103struct intel_opregion {
104 struct opregion_header *header;
105 struct opregion_acpi *acpi;
106 struct opregion_swsci *swsci;
107 struct opregion_asle *asle;
108 int enabled;
109};
110
1da177e4 111typedef struct drm_i915_private {
673a394b
EA
112 struct drm_device *dev;
113
3043c60c 114 void __iomem *regs;
1da177e4 115 drm_local_map_t *sarea;
1da177e4
LT
116
117 drm_i915_sarea_t *sarea_priv;
118 drm_i915_ring_buffer_t ring;
119
9c8da5eb 120 drm_dma_handle_t *status_page_dmah;
1da177e4 121 void *hw_status_page;
1da177e4 122 dma_addr_t dma_status_page;
0a3e67a4 123 uint32_t counter;
dc7a9319
WZ
124 unsigned int status_gfx_addr;
125 drm_local_map_t hws_map;
673a394b 126 struct drm_gem_object *hws_obj;
1da177e4 127
a6b54f3f 128 unsigned int cpp;
1da177e4
LT
129 int back_offset;
130 int front_offset;
131 int current_page;
132 int page_flipping;
1da177e4
LT
133
134 wait_queue_head_t irq_queue;
135 atomic_t irq_received;
ed4cb414
EA
136 /** Protects user_irq_refcount and irq_mask_reg */
137 spinlock_t user_irq_lock;
138 /** Refcount for i915_user_irq_get() versus i915_user_irq_put(). */
139 int user_irq_refcount;
140 /** Cached value of IMR to avoid reads in updating the bitfield */
141 u32 irq_mask_reg;
1da177e4
LT
142
143 int tex_lru_log_granularity;
144 int allow_batchbuffer;
145 struct mem_block *agp_heap;
0d6aa60b 146 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 147 int vblank_pipe;
a6b54f3f
MCA
148
149 spinlock_t swaps_lock;
150 drm_i915_vbl_swap_t vbl_swaps;
151 unsigned int swaps_pending;
ba8bbcf6 152
8ee1c3db
MG
153 struct intel_opregion opregion;
154
ba8bbcf6
JB
155 /* Register state */
156 u8 saveLBB;
157 u32 saveDSPACNTR;
158 u32 saveDSPBCNTR;
e948e994 159 u32 saveDSPARB;
ba8bbcf6
JB
160 u32 savePIPEACONF;
161 u32 savePIPEBCONF;
162 u32 savePIPEASRC;
163 u32 savePIPEBSRC;
164 u32 saveFPA0;
165 u32 saveFPA1;
166 u32 saveDPLL_A;
167 u32 saveDPLL_A_MD;
168 u32 saveHTOTAL_A;
169 u32 saveHBLANK_A;
170 u32 saveHSYNC_A;
171 u32 saveVTOTAL_A;
172 u32 saveVBLANK_A;
173 u32 saveVSYNC_A;
174 u32 saveBCLRPAT_A;
0da3ea12 175 u32 savePIPEASTAT;
ba8bbcf6
JB
176 u32 saveDSPASTRIDE;
177 u32 saveDSPASIZE;
178 u32 saveDSPAPOS;
585fb111 179 u32 saveDSPAADDR;
ba8bbcf6
JB
180 u32 saveDSPASURF;
181 u32 saveDSPATILEOFF;
182 u32 savePFIT_PGM_RATIOS;
183 u32 saveBLC_PWM_CTL;
184 u32 saveBLC_PWM_CTL2;
185 u32 saveFPB0;
186 u32 saveFPB1;
187 u32 saveDPLL_B;
188 u32 saveDPLL_B_MD;
189 u32 saveHTOTAL_B;
190 u32 saveHBLANK_B;
191 u32 saveHSYNC_B;
192 u32 saveVTOTAL_B;
193 u32 saveVBLANK_B;
194 u32 saveVSYNC_B;
195 u32 saveBCLRPAT_B;
0da3ea12 196 u32 savePIPEBSTAT;
ba8bbcf6
JB
197 u32 saveDSPBSTRIDE;
198 u32 saveDSPBSIZE;
199 u32 saveDSPBPOS;
585fb111 200 u32 saveDSPBADDR;
ba8bbcf6
JB
201 u32 saveDSPBSURF;
202 u32 saveDSPBTILEOFF;
585fb111
JB
203 u32 saveVGA0;
204 u32 saveVGA1;
205 u32 saveVGA_PD;
ba8bbcf6
JB
206 u32 saveVGACNTRL;
207 u32 saveADPA;
208 u32 saveLVDS;
585fb111
JB
209 u32 savePP_ON_DELAYS;
210 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
211 u32 saveDVOA;
212 u32 saveDVOB;
213 u32 saveDVOC;
214 u32 savePP_ON;
215 u32 savePP_OFF;
216 u32 savePP_CONTROL;
585fb111 217 u32 savePP_DIVISOR;
ba8bbcf6
JB
218 u32 savePFIT_CONTROL;
219 u32 save_palette_a[256];
220 u32 save_palette_b[256];
221 u32 saveFBC_CFB_BASE;
222 u32 saveFBC_LL_BASE;
223 u32 saveFBC_CONTROL;
224 u32 saveFBC_CONTROL2;
0da3ea12
JB
225 u32 saveIER;
226 u32 saveIIR;
227 u32 saveIMR;
1f84e550 228 u32 saveCACHE_MODE_0;
e948e994 229 u32 saveD_STATE;
585fb111 230 u32 saveCG_2D_DIS;
1f84e550 231 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
232 u32 saveSWF0[16];
233 u32 saveSWF1[16];
234 u32 saveSWF2[3];
235 u8 saveMSR;
236 u8 saveSR[8];
123f794f 237 u8 saveGR[25];
ba8bbcf6 238 u8 saveAR_INDEX;
a59e122a 239 u8 saveAR[21];
ba8bbcf6
JB
240 u8 saveDACMASK;
241 u8 saveDACDATA[256*3]; /* 256 3-byte colors */
a59e122a 242 u8 saveCR[37];
673a394b 243
9e44af79
KP
244 /** Work task for vblank-related ring access */
245 struct work_struct vblank_work;
246
673a394b
EA
247 struct {
248 struct drm_mm gtt_space;
249
0839ccb8
KP
250 struct io_mapping *gtt_mapping;
251
673a394b
EA
252 /**
253 * List of objects currently involved in rendering from the
254 * ringbuffer.
255 *
256 * A reference is held on the buffer while on this list.
257 */
258 struct list_head active_list;
259
260 /**
261 * List of objects which are not in the ringbuffer but which
262 * still have a write_domain which needs to be flushed before
263 * unbinding.
264 *
265 * A reference is held on the buffer while on this list.
266 */
267 struct list_head flushing_list;
268
269 /**
270 * LRU list of objects which are not in the ringbuffer and
271 * are ready to unbind, but are still in the GTT.
272 *
273 * A reference is not held on the buffer while on this list,
274 * as merely being GTT-bound shouldn't prevent its being
275 * freed, and we'll pull it off the list in the free path.
276 */
277 struct list_head inactive_list;
278
279 /**
280 * List of breadcrumbs associated with GPU requests currently
281 * outstanding.
282 */
283 struct list_head request_list;
284
285 /**
286 * We leave the user IRQ off as much as possible,
287 * but this means that requests will finish and never
288 * be retired once the system goes idle. Set a timer to
289 * fire periodically while the ring is running. When it
290 * fires, go retire requests.
291 */
292 struct delayed_work retire_work;
293
294 uint32_t next_gem_seqno;
295
296 /**
297 * Waiting sequence number, if any
298 */
299 uint32_t waiting_gem_seqno;
300
301 /**
302 * Last seq seen at irq time
303 */
304 uint32_t irq_gem_seqno;
305
306 /**
307 * Flag if the X Server, and thus DRM, is not currently in
308 * control of the device.
309 *
310 * This is set between LeaveVT and EnterVT. It needs to be
311 * replaced with a semaphore. It also needs to be
312 * transitioned away from for kernel modesetting.
313 */
314 int suspended;
315
316 /**
317 * Flag if the hardware appears to be wedged.
318 *
319 * This is set when attempts to idle the device timeout.
320 * It prevents command submission from occuring and makes
321 * every pending request fail
322 */
323 int wedged;
324
325 /** Bit 6 swizzling required for X tiling */
326 uint32_t bit_6_swizzle_x;
327 /** Bit 6 swizzling required for Y tiling */
328 uint32_t bit_6_swizzle_y;
329 } mm;
1da177e4
LT
330} drm_i915_private_t;
331
673a394b
EA
332/** driver private structure attached to each drm_gem_object */
333struct drm_i915_gem_object {
334 struct drm_gem_object *obj;
335
336 /** Current space allocated to this object in the GTT, if any. */
337 struct drm_mm_node *gtt_space;
338
339 /** This object's place on the active/flushing/inactive lists */
340 struct list_head list;
341
342 /**
343 * This is set if the object is on the active or flushing lists
344 * (has pending rendering), and is not set if it's on inactive (ready
345 * to be unbound).
346 */
347 int active;
348
349 /**
350 * This is set if the object has been written to since last bound
351 * to the GTT
352 */
353 int dirty;
354
355 /** AGP memory structure for our GTT binding. */
356 DRM_AGP_MEM *agp_mem;
357
358 struct page **page_list;
359
360 /**
361 * Current offset of the object in GTT space.
362 *
363 * This is the same as gtt_space->start
364 */
365 uint32_t gtt_offset;
366
367 /** Boolean whether this object has a valid gtt offset. */
368 int gtt_bound;
369
370 /** How many users have pinned this object in GTT space */
371 int pin_count;
372
373 /** Breadcrumb of last rendering to the buffer. */
374 uint32_t last_rendering_seqno;
375
376 /** Current tiling mode for the object. */
377 uint32_t tiling_mode;
378
ba1eb1d8
KP
379 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
380 uint32_t agp_type;
381
673a394b
EA
382 /**
383 * Flagging of which individual pages are valid in GEM_DOMAIN_CPU when
384 * GEM_DOMAIN_CPU is not in the object's read domain.
385 */
386 uint8_t *page_cpu_valid;
387};
388
389/**
390 * Request queue structure.
391 *
392 * The request queue allows us to note sequence numbers that have been emitted
393 * and may be associated with active buffers to be retired.
394 *
395 * By keeping this list, we can avoid having to do questionable
396 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
397 * an emission time with seqnos for tracking how far ahead of the GPU we are.
398 */
399struct drm_i915_gem_request {
400 /** GEM sequence number associated with this request. */
401 uint32_t seqno;
402
403 /** Time at which this request was emitted, in jiffies. */
404 unsigned long emitted_jiffies;
405
406 /** Cache domains that were flushed at the start of the request. */
407 uint32_t flush_domains;
408
409 struct list_head list;
410};
411
412struct drm_i915_file_private {
413 struct {
414 uint32_t last_gem_seqno;
415 uint32_t last_gem_throttle_seqno;
416 } mm;
417};
418
c153f45f 419extern struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
420extern int i915_max_ioctl;
421
1da177e4 422 /* i915_dma.c */
84b1fd10 423extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 424extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 425extern int i915_driver_unload(struct drm_device *);
673a394b 426extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 427extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
428extern void i915_driver_preclose(struct drm_device *dev,
429 struct drm_file *file_priv);
673a394b
EA
430extern void i915_driver_postclose(struct drm_device *dev,
431 struct drm_file *file_priv);
84b1fd10 432extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
433extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
434 unsigned long arg);
673a394b
EA
435extern int i915_emit_box(struct drm_device *dev,
436 struct drm_clip_rect __user *boxes,
437 int i, int DR1, int DR4);
af6061af 438
1da177e4 439/* i915_irq.c */
c153f45f
EA
440extern int i915_irq_emit(struct drm_device *dev, void *data,
441 struct drm_file *file_priv);
442extern int i915_irq_wait(struct drm_device *dev, void *data,
443 struct drm_file *file_priv);
673a394b
EA
444void i915_user_irq_get(struct drm_device *dev);
445void i915_user_irq_put(struct drm_device *dev);
1da177e4 446
9e44af79 447extern void i915_vblank_work_handler(struct work_struct *work);
1da177e4 448extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 449extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 450extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 451extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
452extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
453 struct drm_file *file_priv);
454extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
455 struct drm_file *file_priv);
0a3e67a4
JB
456extern int i915_enable_vblank(struct drm_device *dev, int crtc);
457extern void i915_disable_vblank(struct drm_device *dev, int crtc);
458extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
459extern int i915_vblank_swap(struct drm_device *dev, void *data,
460 struct drm_file *file_priv);
8ee1c3db 461extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
1da177e4
LT
462
463/* i915_mem.c */
c153f45f
EA
464extern int i915_mem_alloc(struct drm_device *dev, void *data,
465 struct drm_file *file_priv);
466extern int i915_mem_free(struct drm_device *dev, void *data,
467 struct drm_file *file_priv);
468extern int i915_mem_init_heap(struct drm_device *dev, void *data,
469 struct drm_file *file_priv);
470extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
471 struct drm_file *file_priv);
1da177e4 472extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 473extern void i915_mem_release(struct drm_device * dev,
6c340eac 474 struct drm_file *file_priv, struct mem_block *heap);
673a394b
EA
475/* i915_gem.c */
476int i915_gem_init_ioctl(struct drm_device *dev, void *data,
477 struct drm_file *file_priv);
478int i915_gem_create_ioctl(struct drm_device *dev, void *data,
479 struct drm_file *file_priv);
480int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
481 struct drm_file *file_priv);
482int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
483 struct drm_file *file_priv);
484int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
485 struct drm_file *file_priv);
486int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
487 struct drm_file *file_priv);
488int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
489 struct drm_file *file_priv);
490int i915_gem_execbuffer(struct drm_device *dev, void *data,
491 struct drm_file *file_priv);
492int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
493 struct drm_file *file_priv);
494int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
495 struct drm_file *file_priv);
496int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
497 struct drm_file *file_priv);
498int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
499 struct drm_file *file_priv);
500int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
501 struct drm_file *file_priv);
502int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
503 struct drm_file *file_priv);
504int i915_gem_set_tiling(struct drm_device *dev, void *data,
505 struct drm_file *file_priv);
506int i915_gem_get_tiling(struct drm_device *dev, void *data,
507 struct drm_file *file_priv);
508void i915_gem_load(struct drm_device *dev);
509int i915_gem_proc_init(struct drm_minor *minor);
510void i915_gem_proc_cleanup(struct drm_minor *minor);
511int i915_gem_init_object(struct drm_gem_object *obj);
512void i915_gem_free_object(struct drm_gem_object *obj);
513int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
514void i915_gem_object_unpin(struct drm_gem_object *obj);
515void i915_gem_lastclose(struct drm_device *dev);
516uint32_t i915_get_gem_seqno(struct drm_device *dev);
517void i915_gem_retire_requests(struct drm_device *dev);
518void i915_gem_retire_work_handler(struct work_struct *work);
519void i915_gem_clflush_object(struct drm_gem_object *obj);
520
521/* i915_gem_tiling.c */
522void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
523
524/* i915_gem_debug.c */
525void i915_gem_dump_object(struct drm_gem_object *obj, int len,
526 const char *where, uint32_t mark);
527#if WATCH_INACTIVE
528void i915_verify_inactive(struct drm_device *dev, char *file, int line);
529#else
530#define i915_verify_inactive(dev, file, line)
531#endif
532void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
533void i915_gem_dump_object(struct drm_gem_object *obj, int len,
534 const char *where, uint32_t mark);
535void i915_dump_lru(struct drm_device *dev, const char *where);
1da177e4 536
317c35d1
JB
537/* i915_suspend.c */
538extern int i915_save_state(struct drm_device *dev);
539extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
540
541/* i915_suspend.c */
542extern int i915_save_state(struct drm_device *dev);
543extern int i915_restore_state(struct drm_device *dev);
317c35d1 544
8ee1c3db
MG
545/* i915_opregion.c */
546extern int intel_opregion_init(struct drm_device *dev);
547extern void intel_opregion_free(struct drm_device *dev);
548extern void opregion_asle_intr(struct drm_device *dev);
549extern void opregion_enable_asle(struct drm_device *dev);
550
546b0974
EA
551/**
552 * Lock test for when it's just for synchronization of ring access.
553 *
554 * In that case, we don't need to do it when GEM is initialized as nobody else
555 * has access to the ring.
556 */
557#define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
558 if (((drm_i915_private_t *)dev->dev_private)->ring.ring_obj == NULL) \
559 LOCK_TEST_WITH_RETURN(dev, file_priv); \
560} while (0)
561
3043c60c
EA
562#define I915_READ(reg) readl(dev_priv->regs + (reg))
563#define I915_WRITE(reg, val) writel(val, dev_priv->regs + (reg))
564#define I915_READ16(reg) readw(dev_priv->regs + (reg))
565#define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
566#define I915_READ8(reg) readb(dev_priv->regs + (reg))
567#define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
1da177e4
LT
568
569#define I915_VERBOSE 0
570
571#define RING_LOCALS unsigned int outring, ringmask, outcount; \
572 volatile char *virt;
573
574#define BEGIN_LP_RING(n) do { \
575 if (I915_VERBOSE) \
3e684eae
MN
576 DRM_DEBUG("BEGIN_LP_RING(%d)\n", (n)); \
577 if (dev_priv->ring.space < (n)*4) \
bf9d8929 578 i915_wait_ring(dev, (n)*4, __func__); \
1da177e4
LT
579 outcount = 0; \
580 outring = dev_priv->ring.tail; \
581 ringmask = dev_priv->ring.tail_mask; \
582 virt = dev_priv->ring.virtual_start; \
583} while (0)
584
585#define OUT_RING(n) do { \
586 if (I915_VERBOSE) DRM_DEBUG(" OUT_RING %x\n", (int)(n)); \
c29b669c 587 *(volatile unsigned int *)(virt + outring) = (n); \
1da177e4
LT
588 outcount++; \
589 outring += 4; \
590 outring &= ringmask; \
591} while (0)
592
593#define ADVANCE_LP_RING() do { \
594 if (I915_VERBOSE) DRM_DEBUG("ADVANCE_LP_RING %x\n", outring); \
595 dev_priv->ring.tail = outring; \
596 dev_priv->ring.space -= outcount * 4; \
585fb111 597 I915_WRITE(PRB0_TAIL, outring); \
1da177e4
LT
598} while(0)
599
ba8bbcf6 600/**
585fb111
JB
601 * Reads a dword out of the status page, which is written to from the command
602 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
603 * MI_STORE_DATA_IMM.
ba8bbcf6 604 *
585fb111 605 * The following dwords have a reserved meaning:
0cdad7e8
KP
606 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
607 * 0x04: ring 0 head pointer
608 * 0x05: ring 1 head pointer (915-class)
609 * 0x06: ring 2 head pointer (915-class)
610 * 0x10-0x1b: Context status DWords (GM45)
611 * 0x1f: Last written status offset. (GM45)
ba8bbcf6 612 *
0cdad7e8 613 * The area from dword 0x20 to 0x3ff is available for driver usage.
ba8bbcf6 614 */
585fb111
JB
615#define READ_HWSP(dev_priv, reg) (((volatile u32*)(dev_priv->hw_status_page))[reg])
616#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, 5)
0cdad7e8 617#define I915_GEM_HWS_INDEX 0x20
ba8bbcf6 618
585fb111 619extern int i915_wait_ring(struct drm_device * dev, int n, const char *caller);
ba8bbcf6
JB
620
621#define IS_I830(dev) ((dev)->pci_device == 0x3577)
622#define IS_845G(dev) ((dev)->pci_device == 0x2562)
623#define IS_I85X(dev) ((dev)->pci_device == 0x3582)
624#define IS_I855(dev) ((dev)->pci_device == 0x3582)
625#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
626
4d1f7888 627#define IS_I915G(dev) ((dev)->pci_device == 0x2582 || (dev)->pci_device == 0x258a)
ba8bbcf6
JB
628#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
629#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
3bf48468
JB
630#define IS_I945GM(dev) ((dev)->pci_device == 0x27A2 ||\
631 (dev)->pci_device == 0x27AE)
ba8bbcf6
JB
632#define IS_I965G(dev) ((dev)->pci_device == 0x2972 || \
633 (dev)->pci_device == 0x2982 || \
634 (dev)->pci_device == 0x2992 || \
635 (dev)->pci_device == 0x29A2 || \
636 (dev)->pci_device == 0x2A02 || \
5f5f9d4c 637 (dev)->pci_device == 0x2A12 || \
d3adbc0c
ZW
638 (dev)->pci_device == 0x2A42 || \
639 (dev)->pci_device == 0x2E02 || \
640 (dev)->pci_device == 0x2E12 || \
641 (dev)->pci_device == 0x2E22)
ba8bbcf6
JB
642
643#define IS_I965GM(dev) ((dev)->pci_device == 0x2A02)
644
b9bfdfe6 645#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
5f5f9d4c 646
d3adbc0c
ZW
647#define IS_G4X(dev) ((dev)->pci_device == 0x2E02 || \
648 (dev)->pci_device == 0x2E12 || \
649 (dev)->pci_device == 0x2E22)
650
ba8bbcf6
JB
651#define IS_G33(dev) ((dev)->pci_device == 0x29C2 || \
652 (dev)->pci_device == 0x29B2 || \
653 (dev)->pci_device == 0x29D2)
654
655#define IS_I9XX(dev) (IS_I915G(dev) || IS_I915GM(dev) || IS_I945G(dev) || \
656 IS_I945GM(dev) || IS_I965G(dev) || IS_G33(dev))
657
658#define IS_MOBILE(dev) (IS_I830(dev) || IS_I85X(dev) || IS_I915GM(dev) || \
b9bfdfe6 659 IS_I945GM(dev) || IS_I965GM(dev) || IS_GM45(dev))
ba8bbcf6 660
b9bfdfe6 661#define I915_NEED_GFX_HWS(dev) (IS_G33(dev) || IS_GM45(dev) || IS_G4X(dev))
b39d50e5 662
ba8bbcf6 663#define PRIMARY_RINGBUFFER_SIZE (128*1024)
0d6aa60b 664
1da177e4 665#endif
This page took 0.369301 seconds and 5 git commands to generate.