drm/i915: move functions around
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
6c2b7c12
DV
82#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
83 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
84 if ((intel_encoder)->base.crtc == (__crtc))
85
ee7b9f93
JB
86struct intel_pch_pll {
87 int refcount; /* count of number of CRTCs sharing this PLL */
88 int active; /* count of number of active CRTCs (i.e. DPMS on) */
89 bool on; /* is the PLL actually active? Disabled during modeset */
90 int pll_reg;
91 int fp0_reg;
92 int fp1_reg;
93};
94#define I915_NUM_PLLS 2
95
1da177e4
LT
96/* Interface history:
97 *
98 * 1.1: Original.
0d6aa60b
DA
99 * 1.2: Add Power Management
100 * 1.3: Add vblank support
de227f5f 101 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 102 * 1.5: Add vblank pipe configuration
2228ed67
MCA
103 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
104 * - Support vertical blank on secondary display pipe
1da177e4
LT
105 */
106#define DRIVER_MAJOR 1
2228ed67 107#define DRIVER_MINOR 6
1da177e4
LT
108#define DRIVER_PATCHLEVEL 0
109
673a394b 110#define WATCH_COHERENCY 0
23bc5982 111#define WATCH_LISTS 0
42d6ab48 112#define WATCH_GTT 0
673a394b 113
71acb5eb
DA
114#define I915_GEM_PHYS_CURSOR_0 1
115#define I915_GEM_PHYS_CURSOR_1 2
116#define I915_GEM_PHYS_OVERLAY_REGS 3
117#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
118
119struct drm_i915_gem_phys_object {
120 int id;
121 struct page **page_list;
122 drm_dma_handle_t *handle;
05394f39 123 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
124};
125
1da177e4
LT
126struct mem_block {
127 struct mem_block *next;
128 struct mem_block *prev;
129 int start;
130 int size;
6c340eac 131 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
132};
133
0a3e67a4
JB
134struct opregion_header;
135struct opregion_acpi;
136struct opregion_swsci;
137struct opregion_asle;
8d715f00 138struct drm_i915_private;
0a3e67a4 139
8ee1c3db 140struct intel_opregion {
5bc4418b
BW
141 struct opregion_header __iomem *header;
142 struct opregion_acpi __iomem *acpi;
143 struct opregion_swsci __iomem *swsci;
144 struct opregion_asle __iomem *asle;
145 void __iomem *vbt;
01fe9dbd 146 u32 __iomem *lid_state;
8ee1c3db 147};
44834a67 148#define OPREGION_SIZE (8*1024)
8ee1c3db 149
6ef3d427
CW
150struct intel_overlay;
151struct intel_overlay_error_state;
152
7c1c2871
DA
153struct drm_i915_master_private {
154 drm_local_map_t *sarea;
155 struct _drm_i915_sarea *sarea_priv;
156};
de151cf6 157#define I915_FENCE_REG_NONE -1
4b9de737
DV
158#define I915_MAX_NUM_FENCES 16
159/* 16 fences + sign bit for FENCE_REG_NONE */
160#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
161
162struct drm_i915_fence_reg {
007cc8ac 163 struct list_head lru_list;
caea7476 164 struct drm_i915_gem_object *obj;
1690e1eb 165 int pin_count;
de151cf6 166};
7c1c2871 167
9b9d172d 168struct sdvo_device_mapping {
e957d772 169 u8 initialized;
9b9d172d 170 u8 dvo_port;
171 u8 slave_addr;
172 u8 dvo_wiring;
e957d772 173 u8 i2c_pin;
b1083333 174 u8 ddc_pin;
9b9d172d 175};
176
c4a1d9e4
CW
177struct intel_display_error_state;
178
63eeaf38 179struct drm_i915_error_state {
742cbee8 180 struct kref ref;
63eeaf38
JB
181 u32 eir;
182 u32 pgtbl_er;
be998e2e 183 u32 ier;
b9a3906b 184 u32 ccid;
9574b3fe 185 bool waiting[I915_NUM_RINGS];
9db4a9c7 186 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
187 u32 tail[I915_NUM_RINGS];
188 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
189 u32 ipeir[I915_NUM_RINGS];
190 u32 ipehr[I915_NUM_RINGS];
191 u32 instdone[I915_NUM_RINGS];
192 u32 acthd[I915_NUM_RINGS];
7e3b8737 193 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 194 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
195 /* our own tracking of ring head and tail */
196 u32 cpu_ring_head[I915_NUM_RINGS];
197 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 198 u32 error; /* gen6+ */
c1cd90ed
DV
199 u32 instpm[I915_NUM_RINGS];
200 u32 instps[I915_NUM_RINGS];
63eeaf38 201 u32 instdone1;
d27b1e0e 202 u32 seqno[I915_NUM_RINGS];
9df30794 203 u64 bbaddr;
33f3f518
DV
204 u32 fault_reg[I915_NUM_RINGS];
205 u32 done_reg;
c1cd90ed 206 u32 faddr[I915_NUM_RINGS];
4b9de737 207 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 208 struct timeval time;
52d39a21
CW
209 struct drm_i915_error_ring {
210 struct drm_i915_error_object {
211 int page_count;
212 u32 gtt_offset;
213 u32 *pages[0];
214 } *ringbuffer, *batchbuffer;
215 struct drm_i915_error_request {
216 long jiffies;
217 u32 seqno;
ee4f42b1 218 u32 tail;
52d39a21
CW
219 } *requests;
220 int num_requests;
221 } ring[I915_NUM_RINGS];
9df30794 222 struct drm_i915_error_buffer {
a779e5ab 223 u32 size;
9df30794 224 u32 name;
0201f1ec 225 u32 rseqno, wseqno;
9df30794
CW
226 u32 gtt_offset;
227 u32 read_domains;
228 u32 write_domain;
4b9de737 229 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
230 s32 pinned:2;
231 u32 tiling:2;
232 u32 dirty:1;
233 u32 purgeable:1;
5d1333fc 234 s32 ring:4;
93dfb40c 235 u32 cache_level:2;
c724e8a9
CW
236 } *active_bo, *pinned_bo;
237 u32 active_bo_count, pinned_bo_count;
6ef3d427 238 struct intel_overlay_error_state *overlay;
c4a1d9e4 239 struct intel_display_error_state *display;
63eeaf38
JB
240};
241
e70236a8
JB
242struct drm_i915_display_funcs {
243 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 244 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
245 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
246 void (*disable_fbc)(struct drm_device *dev);
247 int (*get_display_clock_speed)(struct drm_device *dev);
248 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 249 void (*update_wm)(struct drm_device *dev);
b840d907
JB
250 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
251 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
252 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
253 struct drm_display_mode *mode);
f564048e
EA
254 int (*crtc_mode_set)(struct drm_crtc *crtc,
255 struct drm_display_mode *mode,
256 struct drm_display_mode *adjusted_mode,
257 int x, int y,
258 struct drm_framebuffer *old_fb);
ee7b9f93 259 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
260 void (*write_eld)(struct drm_connector *connector,
261 struct drm_crtc *crtc);
674cf967 262 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 263 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 264 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
265 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
266 struct drm_framebuffer *fb,
267 struct drm_i915_gem_object *obj);
17638cd6
JB
268 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
269 int x, int y);
e70236a8
JB
270 /* clock updates for mode set */
271 /* cursor updates */
272 /* render clock increase/decrease */
273 /* display clock increase/decrease */
274 /* pll clock increase/decrease */
e70236a8
JB
275};
276
990bbdad
CW
277struct drm_i915_gt_funcs {
278 void (*force_wake_get)(struct drm_i915_private *dev_priv);
279 void (*force_wake_put)(struct drm_i915_private *dev_priv);
280};
281
c96ea64e
DV
282#define DEV_INFO_FLAGS \
283 DEV_INFO_FLAG(is_mobile) DEV_INFO_SEP \
284 DEV_INFO_FLAG(is_i85x) DEV_INFO_SEP \
285 DEV_INFO_FLAG(is_i915g) DEV_INFO_SEP \
286 DEV_INFO_FLAG(is_i945gm) DEV_INFO_SEP \
287 DEV_INFO_FLAG(is_g33) DEV_INFO_SEP \
288 DEV_INFO_FLAG(need_gfx_hws) DEV_INFO_SEP \
289 DEV_INFO_FLAG(is_g4x) DEV_INFO_SEP \
290 DEV_INFO_FLAG(is_pineview) DEV_INFO_SEP \
291 DEV_INFO_FLAG(is_broadwater) DEV_INFO_SEP \
292 DEV_INFO_FLAG(is_crestline) DEV_INFO_SEP \
293 DEV_INFO_FLAG(is_ivybridge) DEV_INFO_SEP \
294 DEV_INFO_FLAG(is_valleyview) DEV_INFO_SEP \
295 DEV_INFO_FLAG(is_haswell) DEV_INFO_SEP \
296 DEV_INFO_FLAG(has_force_wake) DEV_INFO_SEP \
297 DEV_INFO_FLAG(has_fbc) DEV_INFO_SEP \
298 DEV_INFO_FLAG(has_pipe_cxsr) DEV_INFO_SEP \
299 DEV_INFO_FLAG(has_hotplug) DEV_INFO_SEP \
300 DEV_INFO_FLAG(cursor_needs_physical) DEV_INFO_SEP \
301 DEV_INFO_FLAG(has_overlay) DEV_INFO_SEP \
302 DEV_INFO_FLAG(overlay_needs_physical) DEV_INFO_SEP \
303 DEV_INFO_FLAG(supports_tv) DEV_INFO_SEP \
304 DEV_INFO_FLAG(has_bsd_ring) DEV_INFO_SEP \
305 DEV_INFO_FLAG(has_blt_ring) DEV_INFO_SEP \
306 DEV_INFO_FLAG(has_llc)
307
cfdf1fa2 308struct intel_device_info {
c96c3a8c 309 u8 gen;
0206e353
AJ
310 u8 is_mobile:1;
311 u8 is_i85x:1;
312 u8 is_i915g:1;
313 u8 is_i945gm:1;
314 u8 is_g33:1;
315 u8 need_gfx_hws:1;
316 u8 is_g4x:1;
317 u8 is_pineview:1;
318 u8 is_broadwater:1;
319 u8 is_crestline:1;
320 u8 is_ivybridge:1;
70a3eb7a 321 u8 is_valleyview:1;
b7884eb4 322 u8 has_force_wake:1;
4cae9ae0 323 u8 is_haswell:1;
0206e353
AJ
324 u8 has_fbc:1;
325 u8 has_pipe_cxsr:1;
326 u8 has_hotplug:1;
327 u8 cursor_needs_physical:1;
328 u8 has_overlay:1;
329 u8 overlay_needs_physical:1;
330 u8 supports_tv:1;
331 u8 has_bsd_ring:1;
332 u8 has_blt_ring:1;
3d29b842 333 u8 has_llc:1;
cfdf1fa2
KH
334};
335
1d2a314c
DV
336#define I915_PPGTT_PD_ENTRIES 512
337#define I915_PPGTT_PT_ENTRIES 1024
338struct i915_hw_ppgtt {
339 unsigned num_pd_entries;
340 struct page **pt_pages;
341 uint32_t pd_offset;
342 dma_addr_t *pt_dma_addr;
343 dma_addr_t scratch_page_dma_addr;
344};
345
40521054
BW
346
347/* This must match up with the value previously used for execbuf2.rsvd1. */
348#define DEFAULT_CONTEXT_ID 0
349struct i915_hw_context {
350 int id;
e0556841 351 bool is_initialized;
40521054
BW
352 struct drm_i915_file_private *file_priv;
353 struct intel_ring_buffer *ring;
354 struct drm_i915_gem_object *obj;
355};
356
b5e50c3f 357enum no_fbc_reason {
bed4a673 358 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
359 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
360 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
361 FBC_MODE_TOO_LARGE, /* mode too large for compression */
362 FBC_BAD_PLANE, /* fbc not supported on plane */
363 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 364 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 365 FBC_MODULE_PARAM,
b5e50c3f
JB
366};
367
3bad0781 368enum intel_pch {
f0350830 369 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
370 PCH_IBX, /* Ibexpeak PCH */
371 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 372 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
373};
374
b690e96c 375#define QUIRK_PIPEA_FORCE (1<<0)
435793df 376#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 377#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 378
8be48d92 379struct intel_fbdev;
1630fe75 380struct intel_fbc_work;
38651674 381
c2b9152f
DV
382struct intel_gmbus {
383 struct i2c_adapter adapter;
f6f808c8 384 bool force_bit;
c2b9152f 385 u32 reg0;
36c785f0 386 u32 gpio_reg;
c167a6fc 387 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
388 struct drm_i915_private *dev_priv;
389};
390
1da177e4 391typedef struct drm_i915_private {
673a394b
EA
392 struct drm_device *dev;
393
cfdf1fa2
KH
394 const struct intel_device_info *info;
395
72bfa19c 396 int relative_constants_mode;
ac5c4e76 397
3043c60c 398 void __iomem *regs;
990bbdad
CW
399
400 struct drm_i915_gt_funcs gt;
9f1f46a4
DV
401 /** gt_fifo_count and the subsequent register write are synchronized
402 * with dev->struct_mutex. */
403 unsigned gt_fifo_count;
404 /** forcewake_count is protected by gt_lock */
405 unsigned forcewake_count;
406 /** gt_lock is also taken in irq contexts. */
407 struct spinlock gt_lock;
1da177e4 408
f2c9677b 409 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 410
8a8ed1f5
YS
411 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
412 * controller on different i2c buses. */
413 struct mutex gmbus_mutex;
414
110447fc
DV
415 /**
416 * Base address of the gmbus and gpio block.
417 */
418 uint32_t gpio_mmio_base;
419
ec2a4c3f 420 struct pci_dev *bridge_dev;
1ec14ad3 421 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 422 uint32_t next_seqno;
1da177e4 423
9c8da5eb 424 drm_dma_handle_t *status_page_dmah;
0a3e67a4 425 uint32_t counter;
05394f39
CW
426 struct drm_i915_gem_object *pwrctx;
427 struct drm_i915_gem_object *renderctx;
1da177e4 428
d7658989
JB
429 struct resource mch_res;
430
1da177e4 431 atomic_t irq_received;
1ec14ad3
CW
432
433 /* protects the irq masks */
434 spinlock_t irq_lock;
57f350b6
JB
435
436 /* DPIO indirect register protection */
437 spinlock_t dpio_lock;
438
ed4cb414 439 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 440 u32 pipestat[2];
1ec14ad3
CW
441 u32 irq_mask;
442 u32 gt_irq_mask;
443 u32 pch_irq_mask;
1da177e4 444
5ca58282
JB
445 u32 hotplug_supported_mask;
446 struct work_struct hotplug_work;
447
a3524f1b 448 int num_pipe;
ee7b9f93 449 int num_pch_pll;
a6b54f3f 450
f65d9421 451 /* For hangcheck timer */
576ae4b8 452#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
453 struct timer_list hangcheck_timer;
454 int hangcheck_count;
b4519513 455 uint32_t last_acthd[I915_NUM_RINGS];
cbb465e7
CW
456 uint32_t last_instdone;
457 uint32_t last_instdone1;
f65d9421 458
e5eb3d63
DV
459 unsigned int stop_rings;
460
80824003 461 unsigned long cfb_size;
016b9b61
CW
462 unsigned int cfb_fb;
463 enum plane cfb_plane;
bed4a673 464 int cfb_y;
1630fe75 465 struct intel_fbc_work *fbc_work;
80824003 466
8ee1c3db
MG
467 struct intel_opregion opregion;
468
02e792fb
DV
469 /* overlay */
470 struct intel_overlay *overlay;
b840d907 471 bool sprite_scaling_enabled;
02e792fb 472
79e53945 473 /* LVDS info */
a9573556 474 int backlight_level; /* restore backlight to this value */
47356eb6 475 bool backlight_enabled;
88631706
ML
476 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
477 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
478
479 /* Feature bits from the VBIOS */
95281e35
HE
480 unsigned int int_tv_support:1;
481 unsigned int lvds_dither:1;
482 unsigned int lvds_vbt:1;
483 unsigned int int_crt_support:1;
43565a06 484 unsigned int lvds_use_ssc:1;
abd06860 485 unsigned int display_clock_mode:1;
43565a06 486 int lvds_ssc_freq;
b0354385
TI
487 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
488 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 489 struct {
9f0e7ff4
JB
490 int rate;
491 int lanes;
492 int preemphasis;
493 int vswing;
494
495 bool initialized;
496 bool support;
497 int bpp;
498 struct edp_power_seq pps;
5ceb0f9b 499 } edp;
89667383 500 bool no_aux_handshake;
79e53945 501
c1c7af60
JB
502 struct notifier_block lid_notifier;
503
f899fc64 504 int crt_ddc_pin;
4b9de737 505 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
506 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
507 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
508
95534263 509 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 510
63eeaf38 511 spinlock_t error_lock;
742cbee8 512 /* Protected by dev->error_lock. */
63eeaf38 513 struct drm_i915_error_state *first_error;
8a905236 514 struct work_struct error_work;
30dbf0c0 515 struct completion error_completion;
9c9fe1f8 516 struct workqueue_struct *wq;
63eeaf38 517
e70236a8
JB
518 /* Display functions */
519 struct drm_i915_display_funcs display;
520
3bad0781
ZW
521 /* PCH chipset type */
522 enum intel_pch pch_type;
523
b690e96c
JB
524 unsigned long quirks;
525
ba8bbcf6 526 /* Register state */
c9354c85 527 bool modeset_on_lid;
ba8bbcf6
JB
528 u8 saveLBB;
529 u32 saveDSPACNTR;
530 u32 saveDSPBCNTR;
e948e994 531 u32 saveDSPARB;
968b503e 532 u32 saveHWS;
ba8bbcf6
JB
533 u32 savePIPEACONF;
534 u32 savePIPEBCONF;
535 u32 savePIPEASRC;
536 u32 savePIPEBSRC;
537 u32 saveFPA0;
538 u32 saveFPA1;
539 u32 saveDPLL_A;
540 u32 saveDPLL_A_MD;
541 u32 saveHTOTAL_A;
542 u32 saveHBLANK_A;
543 u32 saveHSYNC_A;
544 u32 saveVTOTAL_A;
545 u32 saveVBLANK_A;
546 u32 saveVSYNC_A;
547 u32 saveBCLRPAT_A;
5586c8bc 548 u32 saveTRANSACONF;
42048781
ZW
549 u32 saveTRANS_HTOTAL_A;
550 u32 saveTRANS_HBLANK_A;
551 u32 saveTRANS_HSYNC_A;
552 u32 saveTRANS_VTOTAL_A;
553 u32 saveTRANS_VBLANK_A;
554 u32 saveTRANS_VSYNC_A;
0da3ea12 555 u32 savePIPEASTAT;
ba8bbcf6
JB
556 u32 saveDSPASTRIDE;
557 u32 saveDSPASIZE;
558 u32 saveDSPAPOS;
585fb111 559 u32 saveDSPAADDR;
ba8bbcf6
JB
560 u32 saveDSPASURF;
561 u32 saveDSPATILEOFF;
562 u32 savePFIT_PGM_RATIOS;
0eb96d6e 563 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
564 u32 saveBLC_PWM_CTL;
565 u32 saveBLC_PWM_CTL2;
42048781
ZW
566 u32 saveBLC_CPU_PWM_CTL;
567 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
568 u32 saveFPB0;
569 u32 saveFPB1;
570 u32 saveDPLL_B;
571 u32 saveDPLL_B_MD;
572 u32 saveHTOTAL_B;
573 u32 saveHBLANK_B;
574 u32 saveHSYNC_B;
575 u32 saveVTOTAL_B;
576 u32 saveVBLANK_B;
577 u32 saveVSYNC_B;
578 u32 saveBCLRPAT_B;
5586c8bc 579 u32 saveTRANSBCONF;
42048781
ZW
580 u32 saveTRANS_HTOTAL_B;
581 u32 saveTRANS_HBLANK_B;
582 u32 saveTRANS_HSYNC_B;
583 u32 saveTRANS_VTOTAL_B;
584 u32 saveTRANS_VBLANK_B;
585 u32 saveTRANS_VSYNC_B;
0da3ea12 586 u32 savePIPEBSTAT;
ba8bbcf6
JB
587 u32 saveDSPBSTRIDE;
588 u32 saveDSPBSIZE;
589 u32 saveDSPBPOS;
585fb111 590 u32 saveDSPBADDR;
ba8bbcf6
JB
591 u32 saveDSPBSURF;
592 u32 saveDSPBTILEOFF;
585fb111
JB
593 u32 saveVGA0;
594 u32 saveVGA1;
595 u32 saveVGA_PD;
ba8bbcf6
JB
596 u32 saveVGACNTRL;
597 u32 saveADPA;
598 u32 saveLVDS;
585fb111
JB
599 u32 savePP_ON_DELAYS;
600 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
601 u32 saveDVOA;
602 u32 saveDVOB;
603 u32 saveDVOC;
604 u32 savePP_ON;
605 u32 savePP_OFF;
606 u32 savePP_CONTROL;
585fb111 607 u32 savePP_DIVISOR;
ba8bbcf6
JB
608 u32 savePFIT_CONTROL;
609 u32 save_palette_a[256];
610 u32 save_palette_b[256];
06027f91 611 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
612 u32 saveFBC_CFB_BASE;
613 u32 saveFBC_LL_BASE;
614 u32 saveFBC_CONTROL;
615 u32 saveFBC_CONTROL2;
0da3ea12
JB
616 u32 saveIER;
617 u32 saveIIR;
618 u32 saveIMR;
42048781
ZW
619 u32 saveDEIER;
620 u32 saveDEIMR;
621 u32 saveGTIER;
622 u32 saveGTIMR;
623 u32 saveFDI_RXA_IMR;
624 u32 saveFDI_RXB_IMR;
1f84e550 625 u32 saveCACHE_MODE_0;
1f84e550 626 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
627 u32 saveSWF0[16];
628 u32 saveSWF1[16];
629 u32 saveSWF2[3];
630 u8 saveMSR;
631 u8 saveSR[8];
123f794f 632 u8 saveGR[25];
ba8bbcf6 633 u8 saveAR_INDEX;
a59e122a 634 u8 saveAR[21];
ba8bbcf6 635 u8 saveDACMASK;
a59e122a 636 u8 saveCR[37];
4b9de737 637 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
638 u32 saveCURACNTR;
639 u32 saveCURAPOS;
640 u32 saveCURABASE;
641 u32 saveCURBCNTR;
642 u32 saveCURBPOS;
643 u32 saveCURBBASE;
644 u32 saveCURSIZE;
a4fc5ed6
KP
645 u32 saveDP_B;
646 u32 saveDP_C;
647 u32 saveDP_D;
648 u32 savePIPEA_GMCH_DATA_M;
649 u32 savePIPEB_GMCH_DATA_M;
650 u32 savePIPEA_GMCH_DATA_N;
651 u32 savePIPEB_GMCH_DATA_N;
652 u32 savePIPEA_DP_LINK_M;
653 u32 savePIPEB_DP_LINK_M;
654 u32 savePIPEA_DP_LINK_N;
655 u32 savePIPEB_DP_LINK_N;
42048781
ZW
656 u32 saveFDI_RXA_CTL;
657 u32 saveFDI_TXA_CTL;
658 u32 saveFDI_RXB_CTL;
659 u32 saveFDI_TXB_CTL;
660 u32 savePFA_CTL_1;
661 u32 savePFB_CTL_1;
662 u32 savePFA_WIN_SZ;
663 u32 savePFB_WIN_SZ;
664 u32 savePFA_WIN_POS;
665 u32 savePFB_WIN_POS;
5586c8bc
ZW
666 u32 savePCH_DREF_CONTROL;
667 u32 saveDISP_ARB_CTL;
668 u32 savePIPEA_DATA_M1;
669 u32 savePIPEA_DATA_N1;
670 u32 savePIPEA_LINK_M1;
671 u32 savePIPEA_LINK_N1;
672 u32 savePIPEB_DATA_M1;
673 u32 savePIPEB_DATA_N1;
674 u32 savePIPEB_LINK_M1;
675 u32 savePIPEB_LINK_N1;
b5b72e89 676 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 677 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
678
679 struct {
19966754 680 /** Bridge to intel-gtt-ko */
c64f7ba5 681 const struct intel_gtt *gtt;
19966754 682 /** Memory allocator for GTT stolen memory */
fe669bf8 683 struct drm_mm stolen;
19966754 684 /** Memory allocator for GTT */
673a394b 685 struct drm_mm gtt_space;
93a37f20
DV
686 /** List of all objects in gtt_space. Used to restore gtt
687 * mappings on resume */
688 struct list_head gtt_list;
bee4a186
CW
689
690 /** Usable portion of the GTT for GEM */
691 unsigned long gtt_start;
a6e0aa42 692 unsigned long gtt_mappable_end;
bee4a186 693 unsigned long gtt_end;
673a394b 694
0839ccb8 695 struct io_mapping *gtt_mapping;
dd2757f8 696 phys_addr_t gtt_base_addr;
ab657db1 697 int gtt_mtrr;
0839ccb8 698
1d2a314c
DV
699 /** PPGTT used for aliasing the PPGTT with the GTT */
700 struct i915_hw_ppgtt *aliasing_ppgtt;
701
b9524a1e
BW
702 u32 *l3_remap_info;
703
17250b71 704 struct shrinker inactive_shrinker;
31169714 705
69dc4987
CW
706 /**
707 * List of objects currently involved in rendering.
708 *
709 * Includes buffers having the contents of their GPU caches
710 * flushed, not necessarily primitives. last_rendering_seqno
711 * represents when the rendering involved will be completed.
712 *
713 * A reference is held on the buffer while on this list.
714 */
715 struct list_head active_list;
716
673a394b
EA
717 /**
718 * LRU list of objects which are not in the ringbuffer and
719 * are ready to unbind, but are still in the GTT.
720 *
ce44b0ea
EA
721 * last_rendering_seqno is 0 while an object is in this list.
722 *
673a394b
EA
723 * A reference is not held on the buffer while on this list,
724 * as merely being GTT-bound shouldn't prevent its being
725 * freed, and we'll pull it off the list in the free path.
726 */
727 struct list_head inactive_list;
728
a09ba7fa
EA
729 /** LRU list of objects with fence regs on them. */
730 struct list_head fence_list;
731
673a394b
EA
732 /**
733 * We leave the user IRQ off as much as possible,
734 * but this means that requests will finish and never
735 * be retired once the system goes idle. Set a timer to
736 * fire periodically while the ring is running. When it
737 * fires, go retire requests.
738 */
739 struct delayed_work retire_work;
740
ce453d81
CW
741 /**
742 * Are we in a non-interruptible section of code like
743 * modesetting?
744 */
745 bool interruptible;
746
673a394b
EA
747 /**
748 * Flag if the X Server, and thus DRM, is not currently in
749 * control of the device.
750 *
751 * This is set between LeaveVT and EnterVT. It needs to be
752 * replaced with a semaphore. It also needs to be
753 * transitioned away from for kernel modesetting.
754 */
755 int suspended;
756
757 /**
758 * Flag if the hardware appears to be wedged.
759 *
760 * This is set when attempts to idle the device timeout.
25985edc 761 * It prevents command submission from occurring and makes
673a394b
EA
762 * every pending request fail
763 */
ba1234d1 764 atomic_t wedged;
673a394b
EA
765
766 /** Bit 6 swizzling required for X tiling */
767 uint32_t bit_6_swizzle_x;
768 /** Bit 6 swizzling required for Y tiling */
769 uint32_t bit_6_swizzle_y;
71acb5eb
DA
770
771 /* storage for physical objects */
772 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 773
73aa808f 774 /* accounting, useful for userland debugging */
73aa808f 775 size_t gtt_total;
6299f992
CW
776 size_t mappable_gtt_total;
777 size_t object_memory;
73aa808f 778 u32 object_count;
673a394b 779 } mm;
8781342d
DV
780
781 /* Old dri1 support infrastructure, beware the dragons ya fools entering
782 * here! */
783 struct {
784 unsigned allow_batchbuffer : 1;
316d3884 785 u32 __iomem *gfx_hws_cpu_addr;
5d985ac8
DV
786
787 unsigned int cpp;
788 int back_offset;
789 int front_offset;
790 int current_page;
791 int page_flipping;
8781342d
DV
792 } dri1;
793
794 /* Kernel Modesetting */
795
9b9d172d 796 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
797 /* indicate whether the LVDS_BORDER should be enabled or not */
798 unsigned int lvds_border_bits;
1d8e1c75
CW
799 /* Panel fitter placement and size for Ironlake+ */
800 u32 pch_pf_pos, pch_pf_size;
652c393a 801
27f8227b
JB
802 struct drm_crtc *plane_to_crtc_mapping[3];
803 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
804 wait_queue_head_t pending_flip_queue;
805
ee7b9f93
JB
806 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
807
652c393a
JB
808 /* Reclocking support */
809 bool render_reclock_avail;
810 bool lvds_downclock_avail;
18f9ed12
ZY
811 /* indicates the reduced downclock for LVDS*/
812 int lvds_downclock;
652c393a 813 u16 orig_clock;
6363ee6f
ZY
814 int child_dev_num;
815 struct child_device_config *child_dev;
a2565377 816 struct drm_connector *int_lvds_connector;
aaa6fd2a 817 struct drm_connector *int_edp_connector;
f97108d1 818
c4804411 819 bool mchbar_need_disable;
f97108d1 820
c6a828d3
DV
821 /* gen6+ rps state */
822 struct {
823 struct work_struct work;
824 u32 pm_iir;
825 /* lock - irqsave spinlock that protectects the work_struct and
826 * pm_iir. */
827 spinlock_t lock;
828
829 /* The below variables an all the rps hw state are protected by
830 * dev->struct mutext. */
831 u8 cur_delay;
832 u8 min_delay;
833 u8 max_delay;
834 } rps;
835
4912d041 836
f97108d1
JB
837 u8 cur_delay;
838 u8 min_delay;
839 u8 max_delay;
7648fa99
JB
840 u8 fmax;
841 u8 fstart;
842
05394f39
CW
843 u64 last_count1;
844 unsigned long last_time1;
4ed0b577 845 unsigned long chipset_power;
05394f39
CW
846 u64 last_count2;
847 struct timespec last_time2;
848 unsigned long gfx_power;
849 int c_m;
850 int r_t;
851 u8 corr;
b5e50c3f
JB
852
853 enum no_fbc_reason no_fbc_reason;
38651674 854
20bf377e
JB
855 struct drm_mm_node *compressed_fb;
856 struct drm_mm_node *compressed_llb;
34dc4d44 857
ae681d96
CW
858 unsigned long last_gpu_reset;
859
8be48d92
DA
860 /* list of fbdev register on this device */
861 struct intel_fbdev *fbdev;
e953fd7b 862
aaa6fd2a
MG
863 struct backlight_device *backlight;
864
e953fd7b 865 struct drm_property *broadcast_rgb_property;
3f43c48d 866 struct drm_property *force_audio_property;
e3689190
BW
867
868 struct work_struct parity_error_work;
254f965c
BW
869 bool hw_contexts_disabled;
870 uint32_t hw_context_size;
1da177e4
LT
871} drm_i915_private_t;
872
b4519513
CW
873/* Iterate over initialised rings */
874#define for_each_ring(ring__, dev_priv__, i__) \
875 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
876 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
877
b1d7e4b4
WF
878enum hdmi_force_audio {
879 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
880 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
881 HDMI_AUDIO_AUTO, /* trust EDID */
882 HDMI_AUDIO_ON, /* force turn on HDMI audio */
883};
884
93dfb40c 885enum i915_cache_level {
e6994aee 886 I915_CACHE_NONE = 0,
93dfb40c 887 I915_CACHE_LLC,
e6994aee 888 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
93dfb40c
CW
889};
890
673a394b 891struct drm_i915_gem_object {
c397b908 892 struct drm_gem_object base;
673a394b
EA
893
894 /** Current space allocated to this object in the GTT, if any. */
895 struct drm_mm_node *gtt_space;
93a37f20 896 struct list_head gtt_list;
673a394b 897
65ce3027 898 /** This object's place on the active/inactive lists */
69dc4987
CW
899 struct list_head ring_list;
900 struct list_head mm_list;
432e58ed
CW
901 /** This object's place in the batchbuffer or on the eviction list */
902 struct list_head exec_list;
673a394b
EA
903
904 /**
65ce3027
CW
905 * This is set if the object is on the active lists (has pending
906 * rendering and so a non-zero seqno), and is not set if it i s on
907 * inactive (ready to be unbound) list.
673a394b 908 */
0206e353 909 unsigned int active:1;
673a394b
EA
910
911 /**
912 * This is set if the object has been written to since last bound
913 * to the GTT
914 */
0206e353 915 unsigned int dirty:1;
778c3544
DV
916
917 /**
918 * Fence register bits (if any) for this object. Will be set
919 * as needed when mapped into the GTT.
920 * Protected by dev->struct_mutex.
778c3544 921 */
4b9de737 922 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 923
778c3544
DV
924 /**
925 * Advice: are the backing pages purgeable?
926 */
0206e353 927 unsigned int madv:2;
778c3544 928
778c3544
DV
929 /**
930 * Current tiling mode for the object.
931 */
0206e353 932 unsigned int tiling_mode:2;
5d82e3e6
CW
933 /**
934 * Whether the tiling parameters for the currently associated fence
935 * register have changed. Note that for the purposes of tracking
936 * tiling changes we also treat the unfenced register, the register
937 * slot that the object occupies whilst it executes a fenced
938 * command (such as BLT on gen2/3), as a "fence".
939 */
940 unsigned int fence_dirty:1;
778c3544
DV
941
942 /** How many users have pinned this object in GTT space. The following
943 * users can each hold at most one reference: pwrite/pread, pin_ioctl
944 * (via user_pin_count), execbuffer (objects are not allowed multiple
945 * times for the same batchbuffer), and the framebuffer code. When
946 * switching/pageflipping, the framebuffer code has at most two buffers
947 * pinned per crtc.
948 *
949 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
950 * bits with absolutely no headroom. So use 4 bits. */
0206e353 951 unsigned int pin_count:4;
778c3544 952#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 953
75e9e915
DV
954 /**
955 * Is the object at the current location in the gtt mappable and
956 * fenceable? Used to avoid costly recalculations.
957 */
0206e353 958 unsigned int map_and_fenceable:1;
75e9e915 959
fb7d516a
DV
960 /**
961 * Whether the current gtt mapping needs to be mappable (and isn't just
962 * mappable by accident). Track pin and fault separate for a more
963 * accurate mappable working set.
964 */
0206e353
AJ
965 unsigned int fault_mappable:1;
966 unsigned int pin_mappable:1;
fb7d516a 967
caea7476
CW
968 /*
969 * Is the GPU currently using a fence to access this buffer,
970 */
971 unsigned int pending_fenced_gpu_access:1;
972 unsigned int fenced_gpu_access:1;
973
93dfb40c
CW
974 unsigned int cache_level:2;
975
7bddb01f 976 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 977 unsigned int has_global_gtt_mapping:1;
7bddb01f 978
856fa198 979 struct page **pages;
673a394b 980
185cbcb3
DV
981 /**
982 * DMAR support
983 */
984 struct scatterlist *sg_list;
985 int num_sg;
986
1286ff73
DV
987 /* prime dma-buf support */
988 struct sg_table *sg_table;
9a70cc2a
DA
989 void *dma_buf_vmapping;
990 int vmapping_count;
991
67731b87
CW
992 /**
993 * Used for performing relocations during execbuffer insertion.
994 */
995 struct hlist_node exec_node;
996 unsigned long exec_handle;
6fe4f140 997 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 998
673a394b
EA
999 /**
1000 * Current offset of the object in GTT space.
1001 *
1002 * This is the same as gtt_space->start
1003 */
1004 uint32_t gtt_offset;
e67b8ce1 1005
caea7476
CW
1006 struct intel_ring_buffer *ring;
1007
1c293ea3 1008 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1009 uint32_t last_read_seqno;
1010 uint32_t last_write_seqno;
caea7476
CW
1011 /** Breadcrumb of last fenced GPU access to the buffer. */
1012 uint32_t last_fenced_seqno;
673a394b 1013
778c3544 1014 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1015 uint32_t stride;
673a394b 1016
280b713b 1017 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1018 unsigned long *bit_17;
280b713b 1019
79e53945
JB
1020 /** User space pin count and filp owning the pin */
1021 uint32_t user_pin_count;
1022 struct drm_file *pin_filp;
71acb5eb
DA
1023
1024 /** for phy allocated objects */
1025 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 1026
6b95a207
KH
1027 /**
1028 * Number of crtcs where this object is currently the fb, but
1029 * will be page flipped away on the next vblank. When it
1030 * reaches 0, dev_priv->pending_flip_queue will be woken up.
1031 */
1032 atomic_t pending_flip;
673a394b
EA
1033};
1034
62b8b215 1035#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1036
673a394b
EA
1037/**
1038 * Request queue structure.
1039 *
1040 * The request queue allows us to note sequence numbers that have been emitted
1041 * and may be associated with active buffers to be retired.
1042 *
1043 * By keeping this list, we can avoid having to do questionable
1044 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1045 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1046 */
1047struct drm_i915_gem_request {
852835f3
ZN
1048 /** On Which ring this request was generated */
1049 struct intel_ring_buffer *ring;
1050
673a394b
EA
1051 /** GEM sequence number associated with this request. */
1052 uint32_t seqno;
1053
a71d8d94
CW
1054 /** Postion in the ringbuffer of the end of the request */
1055 u32 tail;
1056
673a394b
EA
1057 /** Time at which this request was emitted, in jiffies. */
1058 unsigned long emitted_jiffies;
1059
b962442e 1060 /** global list entry for this request */
673a394b 1061 struct list_head list;
b962442e 1062
f787a5f5 1063 struct drm_i915_file_private *file_priv;
b962442e
EA
1064 /** file_priv list entry for this request */
1065 struct list_head client_list;
673a394b
EA
1066};
1067
1068struct drm_i915_file_private {
1069 struct {
1c25595f 1070 struct spinlock lock;
b962442e 1071 struct list_head request_list;
673a394b 1072 } mm;
40521054 1073 struct idr context_idr;
673a394b
EA
1074};
1075
cae5852d
ZN
1076#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1077
1078#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1079#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1080#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1081#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1082#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1083#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1084#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1085#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1086#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1087#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1088#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1089#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1090#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1091#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1092#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1093#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1094#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1095#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1096#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1097#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1098#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1099#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1100
85436696
JB
1101/*
1102 * The genX designation typically refers to the render engine, so render
1103 * capability related checks should use IS_GEN, while display and other checks
1104 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1105 * chips, etc.).
1106 */
cae5852d
ZN
1107#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1108#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1109#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1110#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1111#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1112#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1113
1114#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1115#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1116#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1117#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1118
254f965c 1119#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1120#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1121
05394f39 1122#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1123#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1124
1125/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1126 * rows, which changed the alignment requirements and fence programming.
1127 */
1128#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1129 IS_I915GM(dev)))
1130#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1131#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1132#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1133#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1134#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1135#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1136/* dsparb controlled by hw only */
1137#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1138
1139#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1140#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1141#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1142
eceae481 1143#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1144
1145#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1146#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1147#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1148#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1149#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1150
b7884eb4
DV
1151#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1152
f27b9265 1153#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1154
05394f39
CW
1155#include "i915_trace.h"
1156
83b7f9ac
ED
1157/**
1158 * RC6 is a special power stage which allows the GPU to enter an very
1159 * low-voltage mode when idle, using down to 0V while at this stage. This
1160 * stage is entered automatically when the GPU is idle when RC6 support is
1161 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1162 *
1163 * There are different RC6 modes available in Intel GPU, which differentiate
1164 * among each other with the latency required to enter and leave RC6 and
1165 * voltage consumed by the GPU in different states.
1166 *
1167 * The combination of the following flags define which states GPU is allowed
1168 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1169 * RC6pp is deepest RC6. Their support by hardware varies according to the
1170 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1171 * which brings the most power savings; deeper states save more power, but
1172 * require higher latency to switch to and wake up.
1173 */
1174#define INTEL_RC6_ENABLE (1<<0)
1175#define INTEL_RC6p_ENABLE (1<<1)
1176#define INTEL_RC6pp_ENABLE (1<<2)
1177
c153f45f 1178extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1179extern int i915_max_ioctl;
a35d9d3c
BW
1180extern unsigned int i915_fbpercrtc __always_unused;
1181extern int i915_panel_ignore_lid __read_mostly;
1182extern unsigned int i915_powersave __read_mostly;
f45b5557 1183extern int i915_semaphores __read_mostly;
a35d9d3c 1184extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1185extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1186extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1187extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1188extern int i915_enable_rc6 __read_mostly;
4415e63b 1189extern int i915_enable_fbc __read_mostly;
a35d9d3c 1190extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1191extern int i915_enable_ppgtt __read_mostly;
b3a83639 1192
6a9ee8af
DA
1193extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1194extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1195extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1196extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1197
1da177e4 1198 /* i915_dma.c */
d05c617e 1199void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1200extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1201extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1202extern int i915_driver_unload(struct drm_device *);
673a394b 1203extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1204extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1205extern void i915_driver_preclose(struct drm_device *dev,
1206 struct drm_file *file_priv);
673a394b
EA
1207extern void i915_driver_postclose(struct drm_device *dev,
1208 struct drm_file *file_priv);
84b1fd10 1209extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1210#ifdef CONFIG_COMPAT
0d6aa60b
DA
1211extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1212 unsigned long arg);
c43b5634 1213#endif
673a394b 1214extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1215 struct drm_clip_rect *box,
1216 int DR1, int DR4);
8e96d9c4 1217extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1218extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1219extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1220extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1221extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1222extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1223
af6061af 1224
1da177e4 1225/* i915_irq.c */
f65d9421 1226void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1227void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1228
f71d4af4 1229extern void intel_irq_init(struct drm_device *dev);
990bbdad 1230extern void intel_gt_init(struct drm_device *dev);
b1f14ad0 1231
742cbee8
DV
1232void i915_error_state_free(struct kref *error_ref);
1233
7c463586
KP
1234void
1235i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1236
1237void
1238i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1239
0206e353 1240void intel_enable_asle(struct drm_device *dev);
01c66889 1241
3bd3c932
CW
1242#ifdef CONFIG_DEBUG_FS
1243extern void i915_destroy_error_state(struct drm_device *dev);
1244#else
1245#define i915_destroy_error_state(x)
1246#endif
1247
7c463586 1248
673a394b
EA
1249/* i915_gem.c */
1250int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1251 struct drm_file *file_priv);
1252int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1253 struct drm_file *file_priv);
1254int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1255 struct drm_file *file_priv);
1256int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1257 struct drm_file *file_priv);
1258int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1259 struct drm_file *file_priv);
de151cf6
JB
1260int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1261 struct drm_file *file_priv);
673a394b
EA
1262int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1263 struct drm_file *file_priv);
1264int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1265 struct drm_file *file_priv);
1266int i915_gem_execbuffer(struct drm_device *dev, void *data,
1267 struct drm_file *file_priv);
76446cac
JB
1268int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1269 struct drm_file *file_priv);
673a394b
EA
1270int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1271 struct drm_file *file_priv);
1272int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1273 struct drm_file *file_priv);
1274int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1275 struct drm_file *file_priv);
e6994aee
CW
1276int i915_gem_get_cacheing_ioctl(struct drm_device *dev, void *data,
1277 struct drm_file *file);
1278int i915_gem_set_cacheing_ioctl(struct drm_device *dev, void *data,
1279 struct drm_file *file);
673a394b
EA
1280int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1281 struct drm_file *file_priv);
3ef94daa
CW
1282int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1283 struct drm_file *file_priv);
673a394b
EA
1284int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1285 struct drm_file *file_priv);
1286int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1287 struct drm_file *file_priv);
1288int i915_gem_set_tiling(struct drm_device *dev, void *data,
1289 struct drm_file *file_priv);
1290int i915_gem_get_tiling(struct drm_device *dev, void *data,
1291 struct drm_file *file_priv);
5a125c3c
EA
1292int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1293 struct drm_file *file_priv);
23ba4fd0
BW
1294int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1295 struct drm_file *file_priv);
673a394b 1296void i915_gem_load(struct drm_device *dev);
673a394b 1297int i915_gem_init_object(struct drm_gem_object *obj);
05394f39
CW
1298struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1299 size_t size);
673a394b 1300void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1301int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1302 uint32_t alignment,
1303 bool map_and_fenceable);
05394f39 1304void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1305int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1306void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1307void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1308
1286ff73
DV
1309int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1310 gfp_t gfpmask);
54cf91dc 1311int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1312int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1313 struct intel_ring_buffer *to);
54cf91dc 1314void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1315 struct intel_ring_buffer *ring,
1316 u32 seqno);
54cf91dc 1317
ff72145b
DA
1318int i915_gem_dumb_create(struct drm_file *file_priv,
1319 struct drm_device *dev,
1320 struct drm_mode_create_dumb *args);
1321int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1322 uint32_t handle, uint64_t *offset);
1323int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1324 uint32_t handle);
f787a5f5
CW
1325/**
1326 * Returns true if seq1 is later than seq2.
1327 */
1328static inline bool
1329i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1330{
1331 return (int32_t)(seq1 - seq2) >= 0;
1332}
1333
53d227f2 1334u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1335
06d98131 1336int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1337int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1338
9a5a53b3 1339static inline bool
1690e1eb
CW
1340i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1341{
1342 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1343 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1344 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1345 return true;
1346 } else
1347 return false;
1690e1eb
CW
1348}
1349
1350static inline void
1351i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1352{
1353 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1354 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1355 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1356 }
1357}
1358
b09a1fec 1359void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1360void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1361int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1362 bool interruptible);
a71d8d94 1363
069efc1d 1364void i915_gem_reset(struct drm_device *dev);
05394f39 1365void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1366int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1367 uint32_t read_domains,
1368 uint32_t write_domain);
a8198eea 1369int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1370int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1371int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1372void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1373void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1374void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1375void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1376int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1377int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1378int i915_add_request(struct intel_ring_buffer *ring,
1379 struct drm_file *file,
1380 struct drm_i915_gem_request *request);
199b2bc2
BW
1381int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1382 uint32_t seqno);
de151cf6 1383int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1384int __must_check
1385i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1386 bool write);
1387int __must_check
dabdfe02
CW
1388i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1389int __must_check
2da3b9b9
CW
1390i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1391 u32 alignment,
2021746e 1392 struct intel_ring_buffer *pipelined);
71acb5eb 1393int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1394 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1395 int id,
1396 int align);
71acb5eb 1397void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1398 struct drm_i915_gem_object *obj);
71acb5eb 1399void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1400void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1401
467cffba 1402uint32_t
e28f8711
CW
1403i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1404 uint32_t size,
1405 int tiling_mode);
467cffba 1406
e4ffd173
CW
1407int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1408 enum i915_cache_level cache_level);
1409
1286ff73
DV
1410struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1411 struct dma_buf *dma_buf);
1412
1413struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1414 struct drm_gem_object *gem_obj, int flags);
1415
254f965c
BW
1416/* i915_gem_context.c */
1417void i915_gem_context_init(struct drm_device *dev);
1418void i915_gem_context_fini(struct drm_device *dev);
254f965c 1419void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1420int i915_switch_context(struct intel_ring_buffer *ring,
1421 struct drm_file *file, int to_id);
84624813
BW
1422int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1423 struct drm_file *file);
1424int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1425 struct drm_file *file);
1286ff73 1426
76aaf220 1427/* i915_gem_gtt.c */
1d2a314c
DV
1428int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1429void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1430void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1431 struct drm_i915_gem_object *obj,
1432 enum i915_cache_level cache_level);
1433void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1434 struct drm_i915_gem_object *obj);
1d2a314c 1435
76aaf220 1436void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1437int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1438void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1439 enum i915_cache_level cache_level);
05394f39 1440void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1441void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1442void i915_gem_init_global_gtt(struct drm_device *dev,
1443 unsigned long start,
1444 unsigned long mappable_end,
1445 unsigned long end);
76aaf220 1446
b47eb4a2 1447/* i915_gem_evict.c */
2021746e 1448int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1449 unsigned alignment,
1450 unsigned cache_level,
1451 bool mappable);
a39d7efc 1452int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
b47eb4a2 1453
9797fbfb
CW
1454/* i915_gem_stolen.c */
1455int i915_gem_init_stolen(struct drm_device *dev);
1456void i915_gem_cleanup_stolen(struct drm_device *dev);
1457
673a394b
EA
1458/* i915_gem_tiling.c */
1459void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1460void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1461void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1462
1463/* i915_gem_debug.c */
05394f39 1464void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1465 const char *where, uint32_t mark);
23bc5982
CW
1466#if WATCH_LISTS
1467int i915_verify_lists(struct drm_device *dev);
673a394b 1468#else
23bc5982 1469#define i915_verify_lists(dev) 0
673a394b 1470#endif
05394f39
CW
1471void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1472 int handle);
1473void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1474 const char *where, uint32_t mark);
1da177e4 1475
2017263e 1476/* i915_debugfs.c */
27c202ad
BG
1477int i915_debugfs_init(struct drm_minor *minor);
1478void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1479
317c35d1
JB
1480/* i915_suspend.c */
1481extern int i915_save_state(struct drm_device *dev);
1482extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1483
1484/* i915_suspend.c */
1485extern int i915_save_state(struct drm_device *dev);
1486extern int i915_restore_state(struct drm_device *dev);
317c35d1 1487
0136db58
BW
1488/* i915_sysfs.c */
1489void i915_setup_sysfs(struct drm_device *dev_priv);
1490void i915_teardown_sysfs(struct drm_device *dev_priv);
1491
f899fc64
CW
1492/* intel_i2c.c */
1493extern int intel_setup_gmbus(struct drm_device *dev);
1494extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1495extern inline bool intel_gmbus_is_port_valid(unsigned port)
1496{
2ed06c93 1497 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1498}
1499
1500extern struct i2c_adapter *intel_gmbus_get_adapter(
1501 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1502extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1503extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1504extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1505{
1506 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1507}
f899fc64
CW
1508extern void intel_i2c_reset(struct drm_device *dev);
1509
3b617967 1510/* intel_opregion.c */
44834a67
CW
1511extern int intel_opregion_setup(struct drm_device *dev);
1512#ifdef CONFIG_ACPI
1513extern void intel_opregion_init(struct drm_device *dev);
1514extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1515extern void intel_opregion_asle_intr(struct drm_device *dev);
1516extern void intel_opregion_gse_intr(struct drm_device *dev);
1517extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1518#else
44834a67
CW
1519static inline void intel_opregion_init(struct drm_device *dev) { return; }
1520static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1521static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1522static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1523static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1524#endif
8ee1c3db 1525
723bfd70
JB
1526/* intel_acpi.c */
1527#ifdef CONFIG_ACPI
1528extern void intel_register_dsm_handler(void);
1529extern void intel_unregister_dsm_handler(void);
1530#else
1531static inline void intel_register_dsm_handler(void) { return; }
1532static inline void intel_unregister_dsm_handler(void) { return; }
1533#endif /* CONFIG_ACPI */
1534
79e53945 1535/* modesetting */
f817586c 1536extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1537extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1538extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1539extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1540extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1541extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1542extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1543extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1544extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1545extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1546extern void intel_detect_pch(struct drm_device *dev);
1547extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1548extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1549
2911a35b 1550extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1551int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1552 struct drm_file *file);
575155a9 1553
6ef3d427 1554/* overlay */
3bd3c932 1555#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1556extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1557extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1558
1559extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1560extern void intel_display_print_error_state(struct seq_file *m,
1561 struct drm_device *dev,
1562 struct intel_display_error_state *error);
3bd3c932 1563#endif
6ef3d427 1564
b7287d80
BW
1565/* On SNB platform, before reading ring registers forcewake bit
1566 * must be set to prevent GT core from power down and stale values being
1567 * returned.
1568 */
fcca7926
BW
1569void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1570void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1571int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1572
5f75377d 1573#define __i915_read(x, y) \
f7000883 1574 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1575
5f75377d
KP
1576__i915_read(8, b)
1577__i915_read(16, w)
1578__i915_read(32, l)
1579__i915_read(64, q)
1580#undef __i915_read
1581
1582#define __i915_write(x, y) \
f7000883
AK
1583 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1584
5f75377d
KP
1585__i915_write(8, b)
1586__i915_write(16, w)
1587__i915_write(32, l)
1588__i915_write(64, q)
1589#undef __i915_write
1590
1591#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1592#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1593
1594#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1595#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1596#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1597#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1598
1599#define I915_READ(reg) i915_read32(dev_priv, (reg))
1600#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1601#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1602#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1603
1604#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1605#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1606
1607#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1608#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1609
ba4f01a3 1610
1da177e4 1611#endif
This page took 0.663361 seconds and 5 git commands to generate.