drm/i915: Trivial sparse fixes
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
b0b544cd 38#include <linux/pm_qos_params.h>
0ade6386 39#include <drm/intel-gtt.h>
585fb111 40
1da177e4
LT
41/* General customization:
42 */
43
44#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
45
46#define DRIVER_NAME "i915"
47#define DRIVER_DESC "Intel Graphics"
673a394b 48#define DRIVER_DATE "20080730"
1da177e4 49
317c35d1
JB
50enum pipe {
51 PIPE_A = 0,
52 PIPE_B,
53};
54
80824003
JB
55enum plane {
56 PLANE_A = 0,
57 PLANE_B,
58};
59
52440211
KP
60#define I915_NUM_PIPE 2
61
62fdfeaf
EA
62#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
63
1da177e4
LT
64/* Interface history:
65 *
66 * 1.1: Original.
0d6aa60b
DA
67 * 1.2: Add Power Management
68 * 1.3: Add vblank support
de227f5f 69 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 70 * 1.5: Add vblank pipe configuration
2228ed67
MCA
71 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
72 * - Support vertical blank on secondary display pipe
1da177e4
LT
73 */
74#define DRIVER_MAJOR 1
2228ed67 75#define DRIVER_MINOR 6
1da177e4
LT
76#define DRIVER_PATCHLEVEL 0
77
673a394b 78#define WATCH_COHERENCY 0
673a394b 79#define WATCH_EXEC 0
673a394b 80#define WATCH_RELOC 0
23bc5982 81#define WATCH_LISTS 0
673a394b
EA
82#define WATCH_PWRITE 0
83
71acb5eb
DA
84#define I915_GEM_PHYS_CURSOR_0 1
85#define I915_GEM_PHYS_CURSOR_1 2
86#define I915_GEM_PHYS_OVERLAY_REGS 3
87#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
88
89struct drm_i915_gem_phys_object {
90 int id;
91 struct page **page_list;
92 drm_dma_handle_t *handle;
05394f39 93 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
94};
95
1da177e4
LT
96struct mem_block {
97 struct mem_block *next;
98 struct mem_block *prev;
99 int start;
100 int size;
6c340eac 101 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
102};
103
0a3e67a4
JB
104struct opregion_header;
105struct opregion_acpi;
106struct opregion_swsci;
107struct opregion_asle;
108
8ee1c3db
MG
109struct intel_opregion {
110 struct opregion_header *header;
111 struct opregion_acpi *acpi;
112 struct opregion_swsci *swsci;
113 struct opregion_asle *asle;
44834a67 114 void *vbt;
01fe9dbd 115 u32 __iomem *lid_state;
8ee1c3db 116};
44834a67 117#define OPREGION_SIZE (8*1024)
8ee1c3db 118
6ef3d427
CW
119struct intel_overlay;
120struct intel_overlay_error_state;
121
7c1c2871
DA
122struct drm_i915_master_private {
123 drm_local_map_t *sarea;
124 struct _drm_i915_sarea *sarea_priv;
125};
de151cf6
JB
126#define I915_FENCE_REG_NONE -1
127
128struct drm_i915_fence_reg {
007cc8ac 129 struct list_head lru_list;
caea7476 130 struct drm_i915_gem_object *obj;
d9e86c0e 131 uint32_t setup_seqno;
de151cf6 132};
7c1c2871 133
9b9d172d 134struct sdvo_device_mapping {
e957d772 135 u8 initialized;
9b9d172d 136 u8 dvo_port;
137 u8 slave_addr;
138 u8 dvo_wiring;
e957d772
CW
139 u8 i2c_pin;
140 u8 i2c_speed;
b1083333 141 u8 ddc_pin;
9b9d172d 142};
143
c4a1d9e4
CW
144struct intel_display_error_state;
145
63eeaf38
JB
146struct drm_i915_error_state {
147 u32 eir;
148 u32 pgtbl_er;
149 u32 pipeastat;
150 u32 pipebstat;
151 u32 ipeir;
152 u32 ipehr;
153 u32 instdone;
154 u32 acthd;
1d8f38f4
CW
155 u32 error; /* gen6+ */
156 u32 bcs_acthd; /* gen6+ blt engine */
157 u32 bcs_ipehr;
158 u32 bcs_ipeir;
159 u32 bcs_instdone;
160 u32 bcs_seqno;
add354dd
CW
161 u32 vcs_acthd; /* gen6+ bsd engine */
162 u32 vcs_ipehr;
163 u32 vcs_ipeir;
164 u32 vcs_instdone;
165 u32 vcs_seqno;
63eeaf38
JB
166 u32 instpm;
167 u32 instps;
168 u32 instdone1;
169 u32 seqno;
9df30794 170 u64 bbaddr;
748ebc60 171 u64 fence[16];
63eeaf38 172 struct timeval time;
9df30794
CW
173 struct drm_i915_error_object {
174 int page_count;
175 u32 gtt_offset;
176 u32 *pages[0];
bcfb2e28 177 } *ringbuffer, *batchbuffer[I915_NUM_RINGS];
9df30794 178 struct drm_i915_error_buffer {
a779e5ab 179 u32 size;
9df30794
CW
180 u32 name;
181 u32 seqno;
182 u32 gtt_offset;
183 u32 read_domains;
184 u32 write_domain;
a779e5ab 185 s32 fence_reg:5;
9df30794
CW
186 s32 pinned:2;
187 u32 tiling:2;
188 u32 dirty:1;
189 u32 purgeable:1;
e5c65260 190 u32 ring:4;
a779e5ab 191 u32 agp_type:1;
c724e8a9
CW
192 } *active_bo, *pinned_bo;
193 u32 active_bo_count, pinned_bo_count;
6ef3d427 194 struct intel_overlay_error_state *overlay;
c4a1d9e4 195 struct intel_display_error_state *display;
63eeaf38
JB
196};
197
e70236a8
JB
198struct drm_i915_display_funcs {
199 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 200 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
201 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
202 void (*disable_fbc)(struct drm_device *dev);
203 int (*get_display_clock_speed)(struct drm_device *dev);
204 int (*get_fifo_size)(struct drm_device *dev, int plane);
205 void (*update_wm)(struct drm_device *dev, int planea_clock,
fa143215
ZY
206 int planeb_clock, int sr_hdisplay, int sr_htotal,
207 int pixel_size);
e70236a8
JB
208 /* clock updates for mode set */
209 /* cursor updates */
210 /* render clock increase/decrease */
211 /* display clock increase/decrease */
212 /* pll clock increase/decrease */
213 /* clock gating init */
214};
215
cfdf1fa2 216struct intel_device_info {
c96c3a8c 217 u8 gen;
cfdf1fa2 218 u8 is_mobile : 1;
5ce8ba7c 219 u8 is_i85x : 1;
cfdf1fa2 220 u8 is_i915g : 1;
cfdf1fa2 221 u8 is_i945gm : 1;
cfdf1fa2
KH
222 u8 is_g33 : 1;
223 u8 need_gfx_hws : 1;
224 u8 is_g4x : 1;
225 u8 is_pineview : 1;
534843da
CW
226 u8 is_broadwater : 1;
227 u8 is_crestline : 1;
cfdf1fa2 228 u8 has_fbc : 1;
cfdf1fa2
KH
229 u8 has_pipe_cxsr : 1;
230 u8 has_hotplug : 1;
b295d1b6 231 u8 cursor_needs_physical : 1;
31578148
CW
232 u8 has_overlay : 1;
233 u8 overlay_needs_physical : 1;
a6c45cf0 234 u8 supports_tv : 1;
92f49d9c 235 u8 has_bsd_ring : 1;
549f7365 236 u8 has_blt_ring : 1;
cfdf1fa2
KH
237};
238
b5e50c3f 239enum no_fbc_reason {
bed4a673 240 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
241 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
242 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
243 FBC_MODE_TOO_LARGE, /* mode too large for compression */
244 FBC_BAD_PLANE, /* fbc not supported on plane */
245 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 246 FBC_MULTIPLE_PIPES, /* more than one pipe active */
b5e50c3f
JB
247};
248
3bad0781
ZW
249enum intel_pch {
250 PCH_IBX, /* Ibexpeak PCH */
251 PCH_CPT, /* Cougarpoint PCH */
252};
253
b690e96c
JB
254#define QUIRK_PIPEA_FORCE (1<<0)
255
8be48d92 256struct intel_fbdev;
38651674 257
1da177e4 258typedef struct drm_i915_private {
673a394b
EA
259 struct drm_device *dev;
260
cfdf1fa2
KH
261 const struct intel_device_info *info;
262
ac5c4e76 263 int has_gem;
72bfa19c 264 int relative_constants_mode;
ac5c4e76 265
3043c60c 266 void __iomem *regs;
1da177e4 267
f899fc64
CW
268 struct intel_gmbus {
269 struct i2c_adapter adapter;
e957d772
CW
270 struct i2c_adapter *force_bit;
271 u32 reg0;
f899fc64
CW
272 } *gmbus;
273
ec2a4c3f 274 struct pci_dev *bridge_dev;
1ec14ad3 275 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 276 uint32_t next_seqno;
1da177e4 277
9c8da5eb 278 drm_dma_handle_t *status_page_dmah;
1da177e4 279 dma_addr_t dma_status_page;
0a3e67a4 280 uint32_t counter;
dc7a9319 281 drm_local_map_t hws_map;
05394f39
CW
282 struct drm_i915_gem_object *pwrctx;
283 struct drm_i915_gem_object *renderctx;
1da177e4 284
d7658989
JB
285 struct resource mch_res;
286
a6b54f3f 287 unsigned int cpp;
1da177e4
LT
288 int back_offset;
289 int front_offset;
290 int current_page;
291 int page_flipping;
1da177e4 292
1da177e4 293 atomic_t irq_received;
9d34e5db 294 u32 trace_irq_seqno;
1ec14ad3
CW
295
296 /* protects the irq masks */
297 spinlock_t irq_lock;
ed4cb414 298 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 299 u32 pipestat[2];
1ec14ad3
CW
300 u32 irq_mask;
301 u32 gt_irq_mask;
302 u32 pch_irq_mask;
1da177e4 303
5ca58282
JB
304 u32 hotplug_supported_mask;
305 struct work_struct hotplug_work;
306
1da177e4
LT
307 int tex_lru_log_granularity;
308 int allow_batchbuffer;
309 struct mem_block *agp_heap;
0d6aa60b 310 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
702880f2 311 int vblank_pipe;
a3524f1b 312 int num_pipe;
a6b54f3f 313
b0b544cd
CW
314 atomic_t vblank_enabled;
315 struct pm_qos_request_list vblank_pm_qos;
316 struct work_struct vblank_work;
317
f65d9421 318 /* For hangcheck timer */
576ae4b8 319#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
320 struct timer_list hangcheck_timer;
321 int hangcheck_count;
322 uint32_t last_acthd;
cbb465e7
CW
323 uint32_t last_instdone;
324 uint32_t last_instdone1;
f65d9421 325
80824003
JB
326 unsigned long cfb_size;
327 unsigned long cfb_pitch;
bed4a673 328 unsigned long cfb_offset;
80824003
JB
329 int cfb_fence;
330 int cfb_plane;
bed4a673 331 int cfb_y;
80824003 332
79e53945
JB
333 int irq_enabled;
334
8ee1c3db
MG
335 struct intel_opregion opregion;
336
02e792fb
DV
337 /* overlay */
338 struct intel_overlay *overlay;
339
79e53945 340 /* LVDS info */
a9573556 341 int backlight_level; /* restore backlight to this value */
47356eb6 342 bool backlight_enabled;
79e53945 343 struct drm_display_mode *panel_fixed_mode;
88631706
ML
344 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
345 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
346
347 /* Feature bits from the VBIOS */
95281e35
HE
348 unsigned int int_tv_support:1;
349 unsigned int lvds_dither:1;
350 unsigned int lvds_vbt:1;
351 unsigned int int_crt_support:1;
43565a06
KH
352 unsigned int lvds_use_ssc:1;
353 int lvds_ssc_freq;
5ceb0f9b 354 struct {
9f0e7ff4
JB
355 int rate;
356 int lanes;
357 int preemphasis;
358 int vswing;
359
360 bool initialized;
361 bool support;
362 int bpp;
363 struct edp_power_seq pps;
5ceb0f9b 364 } edp;
89667383 365 bool no_aux_handshake;
79e53945 366
c1c7af60
JB
367 struct notifier_block lid_notifier;
368
f899fc64 369 int crt_ddc_pin;
de151cf6
JB
370 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
371 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
372 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
373
95534263 374 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 375
63eeaf38
JB
376 spinlock_t error_lock;
377 struct drm_i915_error_state *first_error;
8a905236 378 struct work_struct error_work;
30dbf0c0 379 struct completion error_completion;
9c9fe1f8 380 struct workqueue_struct *wq;
63eeaf38 381
e70236a8
JB
382 /* Display functions */
383 struct drm_i915_display_funcs display;
384
3bad0781
ZW
385 /* PCH chipset type */
386 enum intel_pch pch_type;
387
b690e96c
JB
388 unsigned long quirks;
389
ba8bbcf6 390 /* Register state */
c9354c85 391 bool modeset_on_lid;
ba8bbcf6
JB
392 u8 saveLBB;
393 u32 saveDSPACNTR;
394 u32 saveDSPBCNTR;
e948e994 395 u32 saveDSPARB;
461cba2d 396 u32 saveHWS;
ba8bbcf6
JB
397 u32 savePIPEACONF;
398 u32 savePIPEBCONF;
399 u32 savePIPEASRC;
400 u32 savePIPEBSRC;
401 u32 saveFPA0;
402 u32 saveFPA1;
403 u32 saveDPLL_A;
404 u32 saveDPLL_A_MD;
405 u32 saveHTOTAL_A;
406 u32 saveHBLANK_A;
407 u32 saveHSYNC_A;
408 u32 saveVTOTAL_A;
409 u32 saveVBLANK_A;
410 u32 saveVSYNC_A;
411 u32 saveBCLRPAT_A;
5586c8bc 412 u32 saveTRANSACONF;
42048781
ZW
413 u32 saveTRANS_HTOTAL_A;
414 u32 saveTRANS_HBLANK_A;
415 u32 saveTRANS_HSYNC_A;
416 u32 saveTRANS_VTOTAL_A;
417 u32 saveTRANS_VBLANK_A;
418 u32 saveTRANS_VSYNC_A;
0da3ea12 419 u32 savePIPEASTAT;
ba8bbcf6
JB
420 u32 saveDSPASTRIDE;
421 u32 saveDSPASIZE;
422 u32 saveDSPAPOS;
585fb111 423 u32 saveDSPAADDR;
ba8bbcf6
JB
424 u32 saveDSPASURF;
425 u32 saveDSPATILEOFF;
426 u32 savePFIT_PGM_RATIOS;
0eb96d6e 427 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
428 u32 saveBLC_PWM_CTL;
429 u32 saveBLC_PWM_CTL2;
42048781
ZW
430 u32 saveBLC_CPU_PWM_CTL;
431 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
432 u32 saveFPB0;
433 u32 saveFPB1;
434 u32 saveDPLL_B;
435 u32 saveDPLL_B_MD;
436 u32 saveHTOTAL_B;
437 u32 saveHBLANK_B;
438 u32 saveHSYNC_B;
439 u32 saveVTOTAL_B;
440 u32 saveVBLANK_B;
441 u32 saveVSYNC_B;
442 u32 saveBCLRPAT_B;
5586c8bc 443 u32 saveTRANSBCONF;
42048781
ZW
444 u32 saveTRANS_HTOTAL_B;
445 u32 saveTRANS_HBLANK_B;
446 u32 saveTRANS_HSYNC_B;
447 u32 saveTRANS_VTOTAL_B;
448 u32 saveTRANS_VBLANK_B;
449 u32 saveTRANS_VSYNC_B;
0da3ea12 450 u32 savePIPEBSTAT;
ba8bbcf6
JB
451 u32 saveDSPBSTRIDE;
452 u32 saveDSPBSIZE;
453 u32 saveDSPBPOS;
585fb111 454 u32 saveDSPBADDR;
ba8bbcf6
JB
455 u32 saveDSPBSURF;
456 u32 saveDSPBTILEOFF;
585fb111
JB
457 u32 saveVGA0;
458 u32 saveVGA1;
459 u32 saveVGA_PD;
ba8bbcf6
JB
460 u32 saveVGACNTRL;
461 u32 saveADPA;
462 u32 saveLVDS;
585fb111
JB
463 u32 savePP_ON_DELAYS;
464 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
465 u32 saveDVOA;
466 u32 saveDVOB;
467 u32 saveDVOC;
468 u32 savePP_ON;
469 u32 savePP_OFF;
470 u32 savePP_CONTROL;
585fb111 471 u32 savePP_DIVISOR;
ba8bbcf6
JB
472 u32 savePFIT_CONTROL;
473 u32 save_palette_a[256];
474 u32 save_palette_b[256];
06027f91 475 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
476 u32 saveFBC_CFB_BASE;
477 u32 saveFBC_LL_BASE;
478 u32 saveFBC_CONTROL;
479 u32 saveFBC_CONTROL2;
0da3ea12
JB
480 u32 saveIER;
481 u32 saveIIR;
482 u32 saveIMR;
42048781
ZW
483 u32 saveDEIER;
484 u32 saveDEIMR;
485 u32 saveGTIER;
486 u32 saveGTIMR;
487 u32 saveFDI_RXA_IMR;
488 u32 saveFDI_RXB_IMR;
1f84e550 489 u32 saveCACHE_MODE_0;
1f84e550 490 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
491 u32 saveSWF0[16];
492 u32 saveSWF1[16];
493 u32 saveSWF2[3];
494 u8 saveMSR;
495 u8 saveSR[8];
123f794f 496 u8 saveGR[25];
ba8bbcf6 497 u8 saveAR_INDEX;
a59e122a 498 u8 saveAR[21];
ba8bbcf6 499 u8 saveDACMASK;
a59e122a 500 u8 saveCR[37];
79f11c19 501 uint64_t saveFENCE[16];
1fd1c624
EA
502 u32 saveCURACNTR;
503 u32 saveCURAPOS;
504 u32 saveCURABASE;
505 u32 saveCURBCNTR;
506 u32 saveCURBPOS;
507 u32 saveCURBBASE;
508 u32 saveCURSIZE;
a4fc5ed6
KP
509 u32 saveDP_B;
510 u32 saveDP_C;
511 u32 saveDP_D;
512 u32 savePIPEA_GMCH_DATA_M;
513 u32 savePIPEB_GMCH_DATA_M;
514 u32 savePIPEA_GMCH_DATA_N;
515 u32 savePIPEB_GMCH_DATA_N;
516 u32 savePIPEA_DP_LINK_M;
517 u32 savePIPEB_DP_LINK_M;
518 u32 savePIPEA_DP_LINK_N;
519 u32 savePIPEB_DP_LINK_N;
42048781
ZW
520 u32 saveFDI_RXA_CTL;
521 u32 saveFDI_TXA_CTL;
522 u32 saveFDI_RXB_CTL;
523 u32 saveFDI_TXB_CTL;
524 u32 savePFA_CTL_1;
525 u32 savePFB_CTL_1;
526 u32 savePFA_WIN_SZ;
527 u32 savePFB_WIN_SZ;
528 u32 savePFA_WIN_POS;
529 u32 savePFB_WIN_POS;
5586c8bc
ZW
530 u32 savePCH_DREF_CONTROL;
531 u32 saveDISP_ARB_CTL;
532 u32 savePIPEA_DATA_M1;
533 u32 savePIPEA_DATA_N1;
534 u32 savePIPEA_LINK_M1;
535 u32 savePIPEA_LINK_N1;
536 u32 savePIPEB_DATA_M1;
537 u32 savePIPEB_DATA_N1;
538 u32 savePIPEB_LINK_M1;
539 u32 savePIPEB_LINK_N1;
b5b72e89 540 u32 saveMCHBAR_RENDER_STANDBY;
673a394b
EA
541
542 struct {
19966754 543 /** Bridge to intel-gtt-ko */
c64f7ba5 544 const struct intel_gtt *gtt;
19966754 545 /** Memory allocator for GTT stolen memory */
fe669bf8 546 struct drm_mm stolen;
19966754 547 /** Memory allocator for GTT */
673a394b 548 struct drm_mm gtt_space;
93a37f20
DV
549 /** List of all objects in gtt_space. Used to restore gtt
550 * mappings on resume */
551 struct list_head gtt_list;
a6e0aa42
DV
552 /** End of mappable part of GTT */
553 unsigned long gtt_mappable_end;
673a394b 554
0839ccb8 555 struct io_mapping *gtt_mapping;
ab657db1 556 int gtt_mtrr;
0839ccb8 557
17250b71 558 struct shrinker inactive_shrinker;
31169714 559
69dc4987
CW
560 /**
561 * List of objects currently involved in rendering.
562 *
563 * Includes buffers having the contents of their GPU caches
564 * flushed, not necessarily primitives. last_rendering_seqno
565 * represents when the rendering involved will be completed.
566 *
567 * A reference is held on the buffer while on this list.
568 */
569 struct list_head active_list;
570
673a394b
EA
571 /**
572 * List of objects which are not in the ringbuffer but which
573 * still have a write_domain which needs to be flushed before
574 * unbinding.
575 *
ce44b0ea
EA
576 * last_rendering_seqno is 0 while an object is in this list.
577 *
673a394b
EA
578 * A reference is held on the buffer while on this list.
579 */
580 struct list_head flushing_list;
581
582 /**
583 * LRU list of objects which are not in the ringbuffer and
584 * are ready to unbind, but are still in the GTT.
585 *
ce44b0ea
EA
586 * last_rendering_seqno is 0 while an object is in this list.
587 *
673a394b
EA
588 * A reference is not held on the buffer while on this list,
589 * as merely being GTT-bound shouldn't prevent its being
590 * freed, and we'll pull it off the list in the free path.
591 */
592 struct list_head inactive_list;
593
f13d3f73
CW
594 /**
595 * LRU list of objects which are not in the ringbuffer but
596 * are still pinned in the GTT.
597 */
598 struct list_head pinned_list;
599
a09ba7fa
EA
600 /** LRU list of objects with fence regs on them. */
601 struct list_head fence_list;
602
be72615b
CW
603 /**
604 * List of objects currently pending being freed.
605 *
606 * These objects are no longer in use, but due to a signal
607 * we were prevented from freeing them at the appointed time.
608 */
609 struct list_head deferred_free_list;
610
673a394b
EA
611 /**
612 * We leave the user IRQ off as much as possible,
613 * but this means that requests will finish and never
614 * be retired once the system goes idle. Set a timer to
615 * fire periodically while the ring is running. When it
616 * fires, go retire requests.
617 */
618 struct delayed_work retire_work;
619
673a394b
EA
620 /**
621 * Flag if the X Server, and thus DRM, is not currently in
622 * control of the device.
623 *
624 * This is set between LeaveVT and EnterVT. It needs to be
625 * replaced with a semaphore. It also needs to be
626 * transitioned away from for kernel modesetting.
627 */
628 int suspended;
629
630 /**
631 * Flag if the hardware appears to be wedged.
632 *
633 * This is set when attempts to idle the device timeout.
634 * It prevents command submission from occuring and makes
635 * every pending request fail
636 */
ba1234d1 637 atomic_t wedged;
673a394b
EA
638
639 /** Bit 6 swizzling required for X tiling */
640 uint32_t bit_6_swizzle_x;
641 /** Bit 6 swizzling required for Y tiling */
642 uint32_t bit_6_swizzle_y;
71acb5eb
DA
643
644 /* storage for physical objects */
645 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 646
73aa808f 647 /* accounting, useful for userland debugging */
73aa808f 648 size_t gtt_total;
6299f992
CW
649 size_t mappable_gtt_total;
650 size_t object_memory;
73aa808f 651 u32 object_count;
673a394b 652 } mm;
9b9d172d 653 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
654 /* indicate whether the LVDS_BORDER should be enabled or not */
655 unsigned int lvds_border_bits;
1d8e1c75
CW
656 /* Panel fitter placement and size for Ironlake+ */
657 u32 pch_pf_pos, pch_pf_size;
652c393a 658
6b95a207
KH
659 struct drm_crtc *plane_to_crtc_mapping[2];
660 struct drm_crtc *pipe_to_crtc_mapping[2];
661 wait_queue_head_t pending_flip_queue;
1afe3e9d 662 bool flip_pending_is_done;
6b95a207 663
652c393a
JB
664 /* Reclocking support */
665 bool render_reclock_avail;
666 bool lvds_downclock_avail;
18f9ed12
ZY
667 /* indicates the reduced downclock for LVDS*/
668 int lvds_downclock;
652c393a
JB
669 struct work_struct idle_work;
670 struct timer_list idle_timer;
671 bool busy;
672 u16 orig_clock;
6363ee6f
ZY
673 int child_dev_num;
674 struct child_device_config *child_dev;
a2565377 675 struct drm_connector *int_lvds_connector;
f97108d1 676
c4804411 677 bool mchbar_need_disable;
f97108d1
JB
678
679 u8 cur_delay;
680 u8 min_delay;
681 u8 max_delay;
7648fa99
JB
682 u8 fmax;
683 u8 fstart;
684
05394f39
CW
685 u64 last_count1;
686 unsigned long last_time1;
687 u64 last_count2;
688 struct timespec last_time2;
689 unsigned long gfx_power;
690 int c_m;
691 int r_t;
692 u8 corr;
7648fa99 693 spinlock_t *mchdev_lock;
b5e50c3f
JB
694
695 enum no_fbc_reason no_fbc_reason;
38651674 696
20bf377e
JB
697 struct drm_mm_node *compressed_fb;
698 struct drm_mm_node *compressed_llb;
34dc4d44 699
ae681d96
CW
700 unsigned long last_gpu_reset;
701
8be48d92
DA
702 /* list of fbdev register on this device */
703 struct intel_fbdev *fbdev;
1da177e4
LT
704} drm_i915_private_t;
705
673a394b 706struct drm_i915_gem_object {
c397b908 707 struct drm_gem_object base;
673a394b
EA
708
709 /** Current space allocated to this object in the GTT, if any. */
710 struct drm_mm_node *gtt_space;
93a37f20 711 struct list_head gtt_list;
673a394b
EA
712
713 /** This object's place on the active/flushing/inactive lists */
69dc4987
CW
714 struct list_head ring_list;
715 struct list_head mm_list;
99fcb766
DV
716 /** This object's place on GPU write list */
717 struct list_head gpu_write_list;
432e58ed
CW
718 /** This object's place in the batchbuffer or on the eviction list */
719 struct list_head exec_list;
673a394b
EA
720
721 /**
722 * This is set if the object is on the active or flushing lists
723 * (has pending rendering), and is not set if it's on inactive (ready
724 * to be unbound).
725 */
778c3544 726 unsigned int active : 1;
673a394b
EA
727
728 /**
729 * This is set if the object has been written to since last bound
730 * to the GTT
731 */
778c3544
DV
732 unsigned int dirty : 1;
733
87ca9c8a
CW
734 /**
735 * This is set if the object has been written to since the last
736 * GPU flush.
737 */
738 unsigned int pending_gpu_write : 1;
739
778c3544
DV
740 /**
741 * Fence register bits (if any) for this object. Will be set
742 * as needed when mapped into the GTT.
743 * Protected by dev->struct_mutex.
744 *
745 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
746 */
11824e8c 747 signed int fence_reg : 5;
778c3544 748
778c3544
DV
749 /**
750 * Advice: are the backing pages purgeable?
751 */
752 unsigned int madv : 2;
753
778c3544
DV
754 /**
755 * Current tiling mode for the object.
756 */
757 unsigned int tiling_mode : 2;
d9e86c0e 758 unsigned int tiling_changed : 1;
778c3544
DV
759
760 /** How many users have pinned this object in GTT space. The following
761 * users can each hold at most one reference: pwrite/pread, pin_ioctl
762 * (via user_pin_count), execbuffer (objects are not allowed multiple
763 * times for the same batchbuffer), and the framebuffer code. When
764 * switching/pageflipping, the framebuffer code has at most two buffers
765 * pinned per crtc.
766 *
767 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
768 * bits with absolutely no headroom. So use 4 bits. */
11824e8c 769 unsigned int pin_count : 4;
778c3544 770#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 771
75e9e915
DV
772 /**
773 * Is the object at the current location in the gtt mappable and
774 * fenceable? Used to avoid costly recalculations.
775 */
776 unsigned int map_and_fenceable : 1;
777
fb7d516a
DV
778 /**
779 * Whether the current gtt mapping needs to be mappable (and isn't just
780 * mappable by accident). Track pin and fault separate for a more
781 * accurate mappable working set.
782 */
783 unsigned int fault_mappable : 1;
784 unsigned int pin_mappable : 1;
785
caea7476
CW
786 /*
787 * Is the GPU currently using a fence to access this buffer,
788 */
789 unsigned int pending_fenced_gpu_access:1;
790 unsigned int fenced_gpu_access:1;
791
856fa198 792 struct page **pages;
673a394b 793
185cbcb3
DV
794 /**
795 * DMAR support
796 */
797 struct scatterlist *sg_list;
798 int num_sg;
799
67731b87
CW
800 /**
801 * Used for performing relocations during execbuffer insertion.
802 */
803 struct hlist_node exec_node;
804 unsigned long exec_handle;
6fe4f140 805 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 806
673a394b
EA
807 /**
808 * Current offset of the object in GTT space.
809 *
810 * This is the same as gtt_space->start
811 */
812 uint32_t gtt_offset;
e67b8ce1 813
673a394b
EA
814 /** Breadcrumb of last rendering to the buffer. */
815 uint32_t last_rendering_seqno;
caea7476
CW
816 struct intel_ring_buffer *ring;
817
818 /** Breadcrumb of last fenced GPU access to the buffer. */
819 uint32_t last_fenced_seqno;
820 struct intel_ring_buffer *last_fenced_ring;
673a394b 821
778c3544 822 /** Current tiling stride for the object, if it's tiled. */
de151cf6 823 uint32_t stride;
673a394b 824
280b713b 825 /** Record of address bit 17 of each page at last unbind. */
d312ec25 826 unsigned long *bit_17;
280b713b 827
ba1eb1d8
KP
828 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
829 uint32_t agp_type;
830
673a394b 831 /**
e47c68e9
EA
832 * If present, while GEM_DOMAIN_CPU is in the read domain this array
833 * flags which individual pages are valid.
673a394b
EA
834 */
835 uint8_t *page_cpu_valid;
79e53945
JB
836
837 /** User space pin count and filp owning the pin */
838 uint32_t user_pin_count;
839 struct drm_file *pin_filp;
71acb5eb
DA
840
841 /** for phy allocated objects */
842 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 843
6b95a207
KH
844 /**
845 * Number of crtcs where this object is currently the fb, but
846 * will be page flipped away on the next vblank. When it
847 * reaches 0, dev_priv->pending_flip_queue will be woken up.
848 */
849 atomic_t pending_flip;
673a394b
EA
850};
851
62b8b215 852#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 853
673a394b
EA
854/**
855 * Request queue structure.
856 *
857 * The request queue allows us to note sequence numbers that have been emitted
858 * and may be associated with active buffers to be retired.
859 *
860 * By keeping this list, we can avoid having to do questionable
861 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
862 * an emission time with seqnos for tracking how far ahead of the GPU we are.
863 */
864struct drm_i915_gem_request {
852835f3
ZN
865 /** On Which ring this request was generated */
866 struct intel_ring_buffer *ring;
867
673a394b
EA
868 /** GEM sequence number associated with this request. */
869 uint32_t seqno;
870
871 /** Time at which this request was emitted, in jiffies. */
872 unsigned long emitted_jiffies;
873
b962442e 874 /** global list entry for this request */
673a394b 875 struct list_head list;
b962442e 876
f787a5f5 877 struct drm_i915_file_private *file_priv;
b962442e
EA
878 /** file_priv list entry for this request */
879 struct list_head client_list;
673a394b
EA
880};
881
882struct drm_i915_file_private {
883 struct {
1c25595f 884 struct spinlock lock;
b962442e 885 struct list_head request_list;
673a394b
EA
886 } mm;
887};
888
79e53945
JB
889enum intel_chip_family {
890 CHIP_I8XX = 0x01,
891 CHIP_I9XX = 0x02,
892 CHIP_I915 = 0x04,
893 CHIP_I965 = 0x08,
894};
895
cae5852d
ZN
896#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
897
898#define IS_I830(dev) ((dev)->pci_device == 0x3577)
899#define IS_845G(dev) ((dev)->pci_device == 0x2562)
900#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
901#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
902#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
903#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
904#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
905#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
906#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
907#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
908#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
909#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
910#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
911#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
912#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
913#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
914#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
915#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
916#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
917
918#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
919#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
920#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
921#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
922#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
923
924#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
925#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
926#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
927
05394f39 928#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
929#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
930
931/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
932 * rows, which changed the alignment requirements and fence programming.
933 */
934#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
935 IS_I915GM(dev)))
936#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
937#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
938#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
939#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
940#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
941#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
942/* dsparb controlled by hw only */
943#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
944
945#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
946#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
947#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d
ZN
948
949#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
950#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
951
952#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
953#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
954#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
955
05394f39
CW
956#include "i915_trace.h"
957
c153f45f 958extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 959extern int i915_max_ioctl;
79e53945 960extern unsigned int i915_fbpercrtc;
652c393a 961extern unsigned int i915_powersave;
33814341 962extern unsigned int i915_lvds_downclock;
a7615030 963extern unsigned int i915_panel_use_ssc;
b3a83639 964
6a9ee8af
DA
965extern int i915_suspend(struct drm_device *dev, pm_message_t state);
966extern int i915_resume(struct drm_device *dev);
1341d655
BG
967extern void i915_save_display(struct drm_device *dev);
968extern void i915_restore_display(struct drm_device *dev);
7c1c2871
DA
969extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
970extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
971
1da177e4 972 /* i915_dma.c */
84b1fd10 973extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 974extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 975extern int i915_driver_unload(struct drm_device *);
673a394b 976extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 977extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
978extern void i915_driver_preclose(struct drm_device *dev,
979 struct drm_file *file_priv);
673a394b
EA
980extern void i915_driver_postclose(struct drm_device *dev,
981 struct drm_file *file_priv);
84b1fd10 982extern int i915_driver_device_is_agp(struct drm_device * dev);
0d6aa60b
DA
983extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
984 unsigned long arg);
673a394b 985extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
986 struct drm_clip_rect *box,
987 int DR1, int DR4);
f803aa55 988extern int i915_reset(struct drm_device *dev, u8 flags);
7648fa99
JB
989extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
990extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
991extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
992extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
993
af6061af 994
1da177e4 995/* i915_irq.c */
f65d9421 996void i915_hangcheck_elapsed(unsigned long data);
527f9e90 997void i915_handle_error(struct drm_device *dev, bool wedged);
c153f45f
EA
998extern int i915_irq_emit(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
1000extern int i915_irq_wait(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
9d34e5db 1002void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
79e53945 1003extern void i915_enable_interrupt (struct drm_device *dev);
1da177e4
LT
1004
1005extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
84b1fd10 1006extern void i915_driver_irq_preinstall(struct drm_device * dev);
0a3e67a4 1007extern int i915_driver_irq_postinstall(struct drm_device *dev);
84b1fd10 1008extern void i915_driver_irq_uninstall(struct drm_device * dev);
c153f45f
EA
1009extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1010 struct drm_file *file_priv);
1011extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1012 struct drm_file *file_priv);
0a3e67a4
JB
1013extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1014extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1015extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
9880b7a5 1016extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
c153f45f
EA
1017extern int i915_vblank_swap(struct drm_device *dev, void *data,
1018 struct drm_file *file_priv);
1da177e4 1019
7c463586
KP
1020void
1021i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1022
1023void
1024i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1025
01c66889 1026void intel_enable_asle (struct drm_device *dev);
0af7e4df
MK
1027int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1028 int *max_error,
1029 struct timeval *vblank_time,
1030 unsigned flags);
1031
1032int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1033 int *vpos, int *hpos);
01c66889 1034
3bd3c932
CW
1035#ifdef CONFIG_DEBUG_FS
1036extern void i915_destroy_error_state(struct drm_device *dev);
1037#else
1038#define i915_destroy_error_state(x)
1039#endif
1040
7c463586 1041
1da177e4 1042/* i915_mem.c */
c153f45f
EA
1043extern int i915_mem_alloc(struct drm_device *dev, void *data,
1044 struct drm_file *file_priv);
1045extern int i915_mem_free(struct drm_device *dev, void *data,
1046 struct drm_file *file_priv);
1047extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1048 struct drm_file *file_priv);
1049extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1050 struct drm_file *file_priv);
1da177e4 1051extern void i915_mem_takedown(struct mem_block **heap);
84b1fd10 1052extern void i915_mem_release(struct drm_device * dev,
6c340eac 1053 struct drm_file *file_priv, struct mem_block *heap);
673a394b 1054/* i915_gem.c */
30dbf0c0 1055int i915_gem_check_is_wedged(struct drm_device *dev);
673a394b
EA
1056int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1057 struct drm_file *file_priv);
1058int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1059 struct drm_file *file_priv);
1060int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1061 struct drm_file *file_priv);
1062int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1063 struct drm_file *file_priv);
1064int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1065 struct drm_file *file_priv);
de151cf6
JB
1066int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1067 struct drm_file *file_priv);
673a394b
EA
1068int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1069 struct drm_file *file_priv);
1070int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1071 struct drm_file *file_priv);
1072int i915_gem_execbuffer(struct drm_device *dev, void *data,
1073 struct drm_file *file_priv);
76446cac
JB
1074int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1075 struct drm_file *file_priv);
673a394b
EA
1076int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1077 struct drm_file *file_priv);
1078int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *file_priv);
1080int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1081 struct drm_file *file_priv);
1082int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1083 struct drm_file *file_priv);
3ef94daa
CW
1084int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1085 struct drm_file *file_priv);
673a394b
EA
1086int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1087 struct drm_file *file_priv);
1088int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1089 struct drm_file *file_priv);
1090int i915_gem_set_tiling(struct drm_device *dev, void *data,
1091 struct drm_file *file_priv);
1092int i915_gem_get_tiling(struct drm_device *dev, void *data,
1093 struct drm_file *file_priv);
5a125c3c
EA
1094int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1095 struct drm_file *file_priv);
673a394b 1096void i915_gem_load(struct drm_device *dev);
673a394b 1097int i915_gem_init_object(struct drm_gem_object *obj);
88241785
CW
1098int __must_check i915_gem_flush_ring(struct drm_device *dev,
1099 struct intel_ring_buffer *ring,
1100 uint32_t invalidate_domains,
1101 uint32_t flush_domains);
05394f39
CW
1102struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1103 size_t size);
673a394b 1104void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1105int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1106 uint32_t alignment,
1107 bool map_and_fenceable);
05394f39 1108void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1109int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1110void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1111void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1112
54cf91dc
CW
1113int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1114int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1115 bool interruptible);
1116void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1117 struct intel_ring_buffer *ring,
1118 u32 seqno);
54cf91dc 1119
f787a5f5
CW
1120/**
1121 * Returns true if seq1 is later than seq2.
1122 */
1123static inline bool
1124i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1125{
1126 return (int32_t)(seq1 - seq2) >= 0;
1127}
1128
54cf91dc
CW
1129static inline u32
1130i915_gem_next_request_seqno(struct drm_device *dev,
1131 struct intel_ring_buffer *ring)
1132{
1133 drm_i915_private_t *dev_priv = dev->dev_private;
1134 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1135}
1136
d9e86c0e
CW
1137int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1138 struct intel_ring_buffer *pipelined,
1139 bool interruptible);
1140int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1141
b09a1fec 1142void i915_gem_retire_requests(struct drm_device *dev);
069efc1d 1143void i915_gem_reset(struct drm_device *dev);
05394f39 1144void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1145int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1146 uint32_t read_domains,
1147 uint32_t write_domain);
1148int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1149 bool interruptible);
1150int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
79e53945 1151void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
2021746e
CW
1152void i915_gem_do_init(struct drm_device *dev,
1153 unsigned long start,
1154 unsigned long mappable_end,
1155 unsigned long end);
1156int __must_check i915_gpu_idle(struct drm_device *dev);
1157int __must_check i915_gem_idle(struct drm_device *dev);
1158int __must_check i915_add_request(struct drm_device *dev,
1159 struct drm_file *file_priv,
1160 struct drm_i915_gem_request *request,
1161 struct intel_ring_buffer *ring);
1162int __must_check i915_do_wait_request(struct drm_device *dev,
1163 uint32_t seqno,
1164 bool interruptible,
1165 struct intel_ring_buffer *ring);
de151cf6 1166int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1167int __must_check
1168i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1169 bool write);
1170int __must_check
1171i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1172 struct intel_ring_buffer *pipelined);
71acb5eb 1173int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1174 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1175 int id,
1176 int align);
71acb5eb 1177void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1178 struct drm_i915_gem_object *obj);
71acb5eb 1179void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1180void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1181
76aaf220
DV
1182/* i915_gem_gtt.c */
1183void i915_gem_restore_gtt_mappings(struct drm_device *dev);
2021746e 1184int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
05394f39 1185void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
76aaf220 1186
b47eb4a2 1187/* i915_gem_evict.c */
2021746e
CW
1188int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1189 unsigned alignment, bool mappable);
1190int __must_check i915_gem_evict_everything(struct drm_device *dev,
1191 bool purgeable_only);
1192int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1193 bool purgeable_only);
b47eb4a2 1194
673a394b
EA
1195/* i915_gem_tiling.c */
1196void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1197void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1198void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1199
1200/* i915_gem_debug.c */
05394f39 1201void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1202 const char *where, uint32_t mark);
23bc5982
CW
1203#if WATCH_LISTS
1204int i915_verify_lists(struct drm_device *dev);
673a394b 1205#else
23bc5982 1206#define i915_verify_lists(dev) 0
673a394b 1207#endif
05394f39
CW
1208void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1209 int handle);
1210void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1211 const char *where, uint32_t mark);
1da177e4 1212
2017263e 1213/* i915_debugfs.c */
27c202ad
BG
1214int i915_debugfs_init(struct drm_minor *minor);
1215void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1216
317c35d1
JB
1217/* i915_suspend.c */
1218extern int i915_save_state(struct drm_device *dev);
1219extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1220
1221/* i915_suspend.c */
1222extern int i915_save_state(struct drm_device *dev);
1223extern int i915_restore_state(struct drm_device *dev);
317c35d1 1224
f899fc64
CW
1225/* intel_i2c.c */
1226extern int intel_setup_gmbus(struct drm_device *dev);
1227extern void intel_teardown_gmbus(struct drm_device *dev);
e957d772
CW
1228extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1229extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1230extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1231{
1232 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1233}
f899fc64
CW
1234extern void intel_i2c_reset(struct drm_device *dev);
1235
3b617967 1236/* intel_opregion.c */
44834a67
CW
1237extern int intel_opregion_setup(struct drm_device *dev);
1238#ifdef CONFIG_ACPI
1239extern void intel_opregion_init(struct drm_device *dev);
1240extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1241extern void intel_opregion_asle_intr(struct drm_device *dev);
1242extern void intel_opregion_gse_intr(struct drm_device *dev);
1243extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1244#else
44834a67
CW
1245static inline void intel_opregion_init(struct drm_device *dev) { return; }
1246static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1247static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1248static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1249static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1250#endif
8ee1c3db 1251
723bfd70
JB
1252/* intel_acpi.c */
1253#ifdef CONFIG_ACPI
1254extern void intel_register_dsm_handler(void);
1255extern void intel_unregister_dsm_handler(void);
1256#else
1257static inline void intel_register_dsm_handler(void) { return; }
1258static inline void intel_unregister_dsm_handler(void) { return; }
1259#endif /* CONFIG_ACPI */
1260
79e53945
JB
1261/* modesetting */
1262extern void intel_modeset_init(struct drm_device *dev);
1263extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1264extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
80824003 1265extern void i8xx_disable_fbc(struct drm_device *dev);
74dff282 1266extern void g4x_disable_fbc(struct drm_device *dev);
b52eb4dc 1267extern void ironlake_disable_fbc(struct drm_device *dev);
ee5382ae
AJ
1268extern void intel_disable_fbc(struct drm_device *dev);
1269extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1270extern bool intel_fbc_enabled(struct drm_device *dev);
7648fa99 1271extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
d5bb081b 1272extern void ironlake_enable_rc6(struct drm_device *dev);
3b8d8d91 1273extern void gen6_set_rps(struct drm_device *dev, u8 val);
3bad0781 1274extern void intel_detect_pch (struct drm_device *dev);
e3421a18 1275extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
3bad0781 1276
6ef3d427 1277/* overlay */
3bd3c932 1278#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1279extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1280extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1281
1282extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1283extern void intel_display_print_error_state(struct seq_file *m,
1284 struct drm_device *dev,
1285 struct intel_display_error_state *error);
3bd3c932 1286#endif
6ef3d427 1287
1ec14ad3
CW
1288#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1289
1290#define BEGIN_LP_RING(n) \
1291 intel_ring_begin(LP_RING(dev_priv), (n))
1292
1293#define OUT_RING(x) \
1294 intel_ring_emit(LP_RING(dev_priv), x)
1295
1296#define ADVANCE_LP_RING() \
1297 intel_ring_advance(LP_RING(dev_priv))
1298
546b0974
EA
1299/**
1300 * Lock test for when it's just for synchronization of ring access.
1301 *
1302 * In that case, we don't need to do it when GEM is initialized as nobody else
1303 * has access to the ring.
1304 */
05394f39 1305#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
1ec14ad3 1306 if (LP_RING(dev->dev_private)->obj == NULL) \
05394f39 1307 LOCK_TEST_WITH_RETURN(dev, file); \
546b0974
EA
1308} while (0)
1309
cae5852d 1310
5f75377d
KP
1311#define __i915_read(x, y) \
1312static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1313 u##x val = read##y(dev_priv->regs + reg); \
1314 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1315 return val; \
1316}
1317__i915_read(8, b)
1318__i915_read(16, w)
1319__i915_read(32, l)
1320__i915_read(64, q)
1321#undef __i915_read
1322
1323#define __i915_write(x, y) \
1324static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1325 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1326 write##y(val, dev_priv->regs + reg); \
1327}
1328__i915_write(8, b)
1329__i915_write(16, w)
1330__i915_write(32, l)
1331__i915_write(64, q)
1332#undef __i915_write
1333
1334#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1335#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1336
1337#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1338#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1339#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1340#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1341
1342#define I915_READ(reg) i915_read32(dev_priv, (reg))
1343#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1344#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1345#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1346
1347#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1348#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1349
1350#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1351#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1352
ba4f01a3 1353
cae5852d
ZN
1354/* On SNB platform, before reading ring registers forcewake bit
1355 * must be set to prevent GT core from power down and stale values being
1356 * returned.
1357 */
eb43f4af
CW
1358void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
1359void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
cae5852d
ZN
1360static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1361{
eb43f4af
CW
1362 u32 val;
1363
1364 if (dev_priv->info->gen >= 6) {
1365 __gen6_force_wake_get(dev_priv);
1366 val = I915_READ(reg);
1367 __gen6_force_wake_put(dev_priv);
1368 } else
1369 val = I915_READ(reg);
1370
1371 return val;
cae5852d
ZN
1372}
1373
ba4f01a3
YL
1374static inline void
1375i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1376{
1377 /* Trace down the write operation before the real write */
1378 trace_i915_reg_rw('W', reg, val, len);
1379 switch (len) {
1380 case 8:
1381 writeq(val, dev_priv->regs + reg);
1382 break;
1383 case 4:
1384 writel(val, dev_priv->regs + reg);
1385 break;
1386 case 2:
1387 writew(val, dev_priv->regs + reg);
1388 break;
1389 case 1:
1390 writeb(val, dev_priv->regs + reg);
1391 break;
1392 }
1393}
1394
1da177e4 1395#endif
This page took 0.560057 seconds and 5 git commands to generate.