drm/i915: Determine I915_MAX_PLANES from plane enum
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
33a732f4 53#include "intel_guc.h"
585fb111 54
1da177e4
LT
55/* General customization:
56 */
57
1da177e4
LT
58#define DRIVER_NAME "i915"
59#define DRIVER_DESC "Intel Graphics"
40a4a572 60#define DRIVER_DATE "20150928"
1da177e4 61
c883ef1b 62#undef WARN_ON
5f77eeb0
DV
63/* Many gcc seem to no see through this and fall over :( */
64#if 0
65#define WARN_ON(x) ({ \
66 bool __i915_warn_cond = (x); \
67 if (__builtin_constant_p(__i915_warn_cond)) \
68 BUILD_BUG_ON(__i915_warn_cond); \
69 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
70#else
4eee4920 71#define WARN_ON(x) WARN((x), "WARN_ON(%s)", #x )
5f77eeb0
DV
72#endif
73
cd9bfacb 74#undef WARN_ON_ONCE
4eee4920 75#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(%s)", #x )
cd9bfacb 76
5f77eeb0
DV
77#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
78 (long) (x), __func__);
c883ef1b 79
e2c719b7
RC
80/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
81 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
82 * which may not necessarily be a user visible problem. This will either
83 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
84 * enable distros and users to tailor their preferred amount of i915 abrt
85 * spam.
86 */
87#define I915_STATE_WARN(condition, format...) ({ \
88 int __ret_warn_on = !!(condition); \
89 if (unlikely(__ret_warn_on)) { \
90 if (i915.verbose_state_checks) \
2f3408c7 91 WARN(1, format); \
e2c719b7
RC
92 else \
93 DRM_ERROR(format); \
94 } \
95 unlikely(__ret_warn_on); \
96})
97
98#define I915_STATE_WARN_ON(condition) ({ \
99 int __ret_warn_on = !!(condition); \
100 if (unlikely(__ret_warn_on)) { \
101 if (i915.verbose_state_checks) \
2f3408c7 102 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
103 else \
104 DRM_ERROR("WARN_ON(" #condition ")\n"); \
105 } \
106 unlikely(__ret_warn_on); \
107})
c883ef1b 108
42a8ca4c
JN
109static inline const char *yesno(bool v)
110{
111 return v ? "yes" : "no";
112}
113
317c35d1 114enum pipe {
752aa88a 115 INVALID_PIPE = -1,
317c35d1
JB
116 PIPE_A = 0,
117 PIPE_B,
9db4a9c7 118 PIPE_C,
a57c774a
AK
119 _PIPE_EDP,
120 I915_MAX_PIPES = _PIPE_EDP
317c35d1 121};
9db4a9c7 122#define pipe_name(p) ((p) + 'A')
317c35d1 123
a5c961d1
PZ
124enum transcoder {
125 TRANSCODER_A = 0,
126 TRANSCODER_B,
127 TRANSCODER_C,
a57c774a
AK
128 TRANSCODER_EDP,
129 I915_MAX_TRANSCODERS
a5c961d1
PZ
130};
131#define transcoder_name(t) ((t) + 'A')
132
84139d1e 133/*
31409e97
MR
134 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
135 * number of planes per CRTC. Not all platforms really have this many planes,
136 * which means some arrays of size I915_MAX_PLANES may have unused entries
137 * between the topmost sprite plane and the cursor plane.
84139d1e 138 */
80824003
JB
139enum plane {
140 PLANE_A = 0,
141 PLANE_B,
9db4a9c7 142 PLANE_C,
31409e97
MR
143 PLANE_CURSOR,
144 I915_MAX_PLANES,
80824003 145};
9db4a9c7 146#define plane_name(p) ((p) + 'A')
52440211 147
d615a166 148#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 149
2b139522
ED
150enum port {
151 PORT_A = 0,
152 PORT_B,
153 PORT_C,
154 PORT_D,
155 PORT_E,
156 I915_MAX_PORTS
157};
158#define port_name(p) ((p) + 'A')
159
a09caddd 160#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
161
162enum dpio_channel {
163 DPIO_CH0,
164 DPIO_CH1
165};
166
167enum dpio_phy {
168 DPIO_PHY0,
169 DPIO_PHY1
170};
171
b97186f0
PZ
172enum intel_display_power_domain {
173 POWER_DOMAIN_PIPE_A,
174 POWER_DOMAIN_PIPE_B,
175 POWER_DOMAIN_PIPE_C,
176 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
177 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
178 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
179 POWER_DOMAIN_TRANSCODER_A,
180 POWER_DOMAIN_TRANSCODER_B,
181 POWER_DOMAIN_TRANSCODER_C,
f52e353e 182 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
183 POWER_DOMAIN_PORT_DDI_A_2_LANES,
184 POWER_DOMAIN_PORT_DDI_A_4_LANES,
185 POWER_DOMAIN_PORT_DDI_B_2_LANES,
186 POWER_DOMAIN_PORT_DDI_B_4_LANES,
187 POWER_DOMAIN_PORT_DDI_C_2_LANES,
188 POWER_DOMAIN_PORT_DDI_C_4_LANES,
189 POWER_DOMAIN_PORT_DDI_D_2_LANES,
190 POWER_DOMAIN_PORT_DDI_D_4_LANES,
d8e19f99 191 POWER_DOMAIN_PORT_DDI_E_2_LANES,
319be8ae
ID
192 POWER_DOMAIN_PORT_DSI,
193 POWER_DOMAIN_PORT_CRT,
194 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 195 POWER_DOMAIN_VGA,
fbeeaa23 196 POWER_DOMAIN_AUDIO,
bd2bb1b9 197 POWER_DOMAIN_PLLS,
1407121a
S
198 POWER_DOMAIN_AUX_A,
199 POWER_DOMAIN_AUX_B,
200 POWER_DOMAIN_AUX_C,
201 POWER_DOMAIN_AUX_D,
baa70707 202 POWER_DOMAIN_INIT,
bddc7645
ID
203
204 POWER_DOMAIN_NUM,
b97186f0
PZ
205};
206
207#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
208#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
209 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
210#define POWER_DOMAIN_TRANSCODER(tran) \
211 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
212 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 213
1d843f9d
EE
214enum hpd_pin {
215 HPD_NONE = 0,
1d843f9d
EE
216 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
217 HPD_CRT,
218 HPD_SDVO_B,
219 HPD_SDVO_C,
cc24fcdc 220 HPD_PORT_A,
1d843f9d
EE
221 HPD_PORT_B,
222 HPD_PORT_C,
223 HPD_PORT_D,
26951caf 224 HPD_PORT_E,
1d843f9d
EE
225 HPD_NUM_PINS
226};
227
c91711f9
JN
228#define for_each_hpd_pin(__pin) \
229 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
230
5fcece80
JN
231struct i915_hotplug {
232 struct work_struct hotplug_work;
233
234 struct {
235 unsigned long last_jiffies;
236 int count;
237 enum {
238 HPD_ENABLED = 0,
239 HPD_DISABLED = 1,
240 HPD_MARK_DISABLED = 2
241 } state;
242 } stats[HPD_NUM_PINS];
243 u32 event_bits;
244 struct delayed_work reenable_work;
245
246 struct intel_digital_port *irq_port[I915_MAX_PORTS];
247 u32 long_port_mask;
248 u32 short_port_mask;
249 struct work_struct dig_port_work;
250
251 /*
252 * if we get a HPD irq from DP and a HPD irq from non-DP
253 * the non-DP HPD could block the workqueue on a mode config
254 * mutex getting, that userspace may have taken. However
255 * userspace is waiting on the DP workqueue to run which is
256 * blocked behind the non-DP one.
257 */
258 struct workqueue_struct *dp_wq;
259};
260
2a2d5482
CW
261#define I915_GEM_GPU_DOMAINS \
262 (I915_GEM_DOMAIN_RENDER | \
263 I915_GEM_DOMAIN_SAMPLER | \
264 I915_GEM_DOMAIN_COMMAND | \
265 I915_GEM_DOMAIN_INSTRUCTION | \
266 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 267
055e393f
DL
268#define for_each_pipe(__dev_priv, __p) \
269 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
270#define for_each_plane(__dev_priv, __pipe, __p) \
271 for ((__p) = 0; \
272 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
273 (__p)++)
3bdcfc0c
DL
274#define for_each_sprite(__dev_priv, __p, __s) \
275 for ((__s) = 0; \
276 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
277 (__s)++)
9db4a9c7 278
d79b814d
DL
279#define for_each_crtc(dev, crtc) \
280 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
281
27321ae8
ML
282#define for_each_intel_plane(dev, intel_plane) \
283 list_for_each_entry(intel_plane, \
284 &dev->mode_config.plane_list, \
285 base.head)
286
262cd2e1
VS
287#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
288 list_for_each_entry(intel_plane, \
289 &(dev)->mode_config.plane_list, \
290 base.head) \
291 if ((intel_plane)->pipe == (intel_crtc)->pipe)
292
d063ae48
DL
293#define for_each_intel_crtc(dev, intel_crtc) \
294 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
295
b2784e15
DL
296#define for_each_intel_encoder(dev, intel_encoder) \
297 list_for_each_entry(intel_encoder, \
298 &(dev)->mode_config.encoder_list, \
299 base.head)
300
3a3371ff
ACO
301#define for_each_intel_connector(dev, intel_connector) \
302 list_for_each_entry(intel_connector, \
303 &dev->mode_config.connector_list, \
304 base.head)
305
6c2b7c12
DV
306#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
307 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
308 if ((intel_encoder)->base.crtc == (__crtc))
309
53f5e3ca
JB
310#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
311 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
312 if ((intel_connector)->base.encoder == (__encoder))
313
b04c5bd6
BF
314#define for_each_power_domain(domain, mask) \
315 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
316 if ((1 << (domain)) & (mask))
317
e7b903d2 318struct drm_i915_private;
ad46cb53 319struct i915_mm_struct;
5cc9ed4b 320struct i915_mmu_object;
e7b903d2 321
a6f766f3
CW
322struct drm_i915_file_private {
323 struct drm_i915_private *dev_priv;
324 struct drm_file *file;
325
326 struct {
327 spinlock_t lock;
328 struct list_head request_list;
d0bc54f2
CW
329/* 20ms is a fairly arbitrary limit (greater than the average frame time)
330 * chosen to prevent the CPU getting more than a frame ahead of the GPU
331 * (when using lax throttling for the frontbuffer). We also use it to
332 * offer free GPU waitboosts for severely congested workloads.
333 */
334#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
335 } mm;
336 struct idr context_idr;
337
2e1b8730
CW
338 struct intel_rps_client {
339 struct list_head link;
340 unsigned boosts;
341 } rps;
a6f766f3 342
2e1b8730 343 struct intel_engine_cs *bsd_ring;
a6f766f3
CW
344};
345
46edb027
DV
346enum intel_dpll_id {
347 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
348 /* real shared dpll ids must be >= 0 */
9cd86933
DV
349 DPLL_ID_PCH_PLL_A = 0,
350 DPLL_ID_PCH_PLL_B = 1,
429d47d5 351 /* hsw/bdw */
9cd86933
DV
352 DPLL_ID_WRPLL1 = 0,
353 DPLL_ID_WRPLL2 = 1,
429d47d5
S
354 /* skl */
355 DPLL_ID_SKL_DPLL1 = 0,
356 DPLL_ID_SKL_DPLL2 = 1,
357 DPLL_ID_SKL_DPLL3 = 2,
46edb027 358};
429d47d5 359#define I915_NUM_PLLS 3
46edb027 360
5358901f 361struct intel_dpll_hw_state {
dcfc3552 362 /* i9xx, pch plls */
66e985c0 363 uint32_t dpll;
8bcc2795 364 uint32_t dpll_md;
66e985c0
DV
365 uint32_t fp0;
366 uint32_t fp1;
dcfc3552
DL
367
368 /* hsw, bdw */
d452c5b6 369 uint32_t wrpll;
d1a2dc78
S
370
371 /* skl */
372 /*
373 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 374 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
375 * the register. This allows us to easily compare the state to share
376 * the DPLL.
377 */
378 uint32_t ctrl1;
379 /* HDMI only, 0 when used for DP */
380 uint32_t cfgcr1, cfgcr2;
dfb82408
S
381
382 /* bxt */
05712c15
ID
383 uint32_t ebb0, ebb4, pll0, pll1, pll2, pll3, pll6, pll8, pll9, pll10,
384 pcsdw12;
5358901f
DV
385};
386
3e369b76 387struct intel_shared_dpll_config {
1e6f2ddc 388 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
389 struct intel_dpll_hw_state hw_state;
390};
391
392struct intel_shared_dpll {
393 struct intel_shared_dpll_config config;
8bd31e67 394
ee7b9f93
JB
395 int active; /* count of number of active CRTCs (i.e. DPMS on) */
396 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
397 const char *name;
398 /* should match the index in the dev_priv->shared_dplls array */
399 enum intel_dpll_id id;
96f6128c
DV
400 /* The mode_set hook is optional and should be used together with the
401 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
402 void (*mode_set)(struct drm_i915_private *dev_priv,
403 struct intel_shared_dpll *pll);
e7b903d2
DV
404 void (*enable)(struct drm_i915_private *dev_priv,
405 struct intel_shared_dpll *pll);
406 void (*disable)(struct drm_i915_private *dev_priv,
407 struct intel_shared_dpll *pll);
5358901f
DV
408 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
409 struct intel_shared_dpll *pll,
410 struct intel_dpll_hw_state *hw_state);
ee7b9f93 411};
ee7b9f93 412
429d47d5
S
413#define SKL_DPLL0 0
414#define SKL_DPLL1 1
415#define SKL_DPLL2 2
416#define SKL_DPLL3 3
417
e69d0bc1
DV
418/* Used by dp and fdi links */
419struct intel_link_m_n {
420 uint32_t tu;
421 uint32_t gmch_m;
422 uint32_t gmch_n;
423 uint32_t link_m;
424 uint32_t link_n;
425};
426
427void intel_link_compute_m_n(int bpp, int nlanes,
428 int pixel_clock, int link_clock,
429 struct intel_link_m_n *m_n);
430
1da177e4
LT
431/* Interface history:
432 *
433 * 1.1: Original.
0d6aa60b
DA
434 * 1.2: Add Power Management
435 * 1.3: Add vblank support
de227f5f 436 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 437 * 1.5: Add vblank pipe configuration
2228ed67
MCA
438 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
439 * - Support vertical blank on secondary display pipe
1da177e4
LT
440 */
441#define DRIVER_MAJOR 1
2228ed67 442#define DRIVER_MINOR 6
1da177e4
LT
443#define DRIVER_PATCHLEVEL 0
444
23bc5982 445#define WATCH_LISTS 0
673a394b 446
0a3e67a4
JB
447struct opregion_header;
448struct opregion_acpi;
449struct opregion_swsci;
450struct opregion_asle;
451
8ee1c3db 452struct intel_opregion {
5bc4418b
BW
453 struct opregion_header __iomem *header;
454 struct opregion_acpi __iomem *acpi;
455 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
456 u32 swsci_gbda_sub_functions;
457 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
458 struct opregion_asle __iomem *asle;
459 void __iomem *vbt;
01fe9dbd 460 u32 __iomem *lid_state;
91a60f20 461 struct work_struct asle_work;
8ee1c3db 462};
44834a67 463#define OPREGION_SIZE (8*1024)
8ee1c3db 464
6ef3d427
CW
465struct intel_overlay;
466struct intel_overlay_error_state;
467
de151cf6 468#define I915_FENCE_REG_NONE -1
42b5aeab
VS
469#define I915_MAX_NUM_FENCES 32
470/* 32 fences + sign bit for FENCE_REG_NONE */
471#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
472
473struct drm_i915_fence_reg {
007cc8ac 474 struct list_head lru_list;
caea7476 475 struct drm_i915_gem_object *obj;
1690e1eb 476 int pin_count;
de151cf6 477};
7c1c2871 478
9b9d172d 479struct sdvo_device_mapping {
e957d772 480 u8 initialized;
9b9d172d 481 u8 dvo_port;
482 u8 slave_addr;
483 u8 dvo_wiring;
e957d772 484 u8 i2c_pin;
b1083333 485 u8 ddc_pin;
9b9d172d 486};
487
c4a1d9e4
CW
488struct intel_display_error_state;
489
63eeaf38 490struct drm_i915_error_state {
742cbee8 491 struct kref ref;
585b0288
BW
492 struct timeval time;
493
cb383002 494 char error_msg[128];
eb5be9d0 495 int iommu;
48b031e3 496 u32 reset_count;
62d5d69b 497 u32 suspend_count;
cb383002 498
585b0288 499 /* Generic register state */
63eeaf38
JB
500 u32 eir;
501 u32 pgtbl_er;
be998e2e 502 u32 ier;
885ea5a8 503 u32 gtier[4];
b9a3906b 504 u32 ccid;
0f3b6849
CW
505 u32 derrmr;
506 u32 forcewake;
585b0288
BW
507 u32 error; /* gen6+ */
508 u32 err_int; /* gen7 */
6c826f34
MK
509 u32 fault_data0; /* gen8, gen9 */
510 u32 fault_data1; /* gen8, gen9 */
585b0288 511 u32 done_reg;
91ec5d11
BW
512 u32 gac_eco;
513 u32 gam_ecochk;
514 u32 gab_ctl;
515 u32 gfx_mode;
585b0288 516 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
517 u64 fence[I915_MAX_NUM_FENCES];
518 struct intel_overlay_error_state *overlay;
519 struct intel_display_error_state *display;
0ca36d78 520 struct drm_i915_error_object *semaphore_obj;
585b0288 521
52d39a21 522 struct drm_i915_error_ring {
372fbb8e 523 bool valid;
362b8af7
BW
524 /* Software tracked state */
525 bool waiting;
526 int hangcheck_score;
527 enum intel_ring_hangcheck_action hangcheck_action;
528 int num_requests;
529
530 /* our own tracking of ring head and tail */
531 u32 cpu_ring_head;
532 u32 cpu_ring_tail;
533
534 u32 semaphore_seqno[I915_NUM_RINGS - 1];
535
536 /* Register state */
94f8cf10 537 u32 start;
362b8af7
BW
538 u32 tail;
539 u32 head;
540 u32 ctl;
541 u32 hws;
542 u32 ipeir;
543 u32 ipehr;
544 u32 instdone;
362b8af7
BW
545 u32 bbstate;
546 u32 instpm;
547 u32 instps;
548 u32 seqno;
549 u64 bbaddr;
50877445 550 u64 acthd;
362b8af7 551 u32 fault_reg;
13ffadd1 552 u64 faddr;
362b8af7
BW
553 u32 rc_psmi; /* sleep state */
554 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
555
52d39a21
CW
556 struct drm_i915_error_object {
557 int page_count;
e1f12325 558 u64 gtt_offset;
52d39a21 559 u32 *pages[0];
ab0e7ff9 560 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 561
52d39a21
CW
562 struct drm_i915_error_request {
563 long jiffies;
564 u32 seqno;
ee4f42b1 565 u32 tail;
52d39a21 566 } *requests;
6c7a01ec
BW
567
568 struct {
569 u32 gfx_mode;
570 union {
571 u64 pdp[4];
572 u32 pp_dir_base;
573 };
574 } vm_info;
ab0e7ff9
CW
575
576 pid_t pid;
577 char comm[TASK_COMM_LEN];
52d39a21 578 } ring[I915_NUM_RINGS];
3a448734 579
9df30794 580 struct drm_i915_error_buffer {
a779e5ab 581 u32 size;
9df30794 582 u32 name;
b4716185 583 u32 rseqno[I915_NUM_RINGS], wseqno;
e1f12325 584 u64 gtt_offset;
9df30794
CW
585 u32 read_domains;
586 u32 write_domain;
4b9de737 587 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
588 s32 pinned:2;
589 u32 tiling:2;
590 u32 dirty:1;
591 u32 purgeable:1;
5cc9ed4b 592 u32 userptr:1;
5d1333fc 593 s32 ring:4;
f56383cb 594 u32 cache_level:3;
95f5301d 595 } **active_bo, **pinned_bo;
6c7a01ec 596
95f5301d 597 u32 *active_bo_count, *pinned_bo_count;
3a448734 598 u32 vm_count;
63eeaf38
JB
599};
600
7bd688cd 601struct intel_connector;
820d2d77 602struct intel_encoder;
5cec258b 603struct intel_crtc_state;
5724dbd1 604struct intel_initial_plane_config;
0e8ffe1b 605struct intel_crtc;
ee9300bb
DV
606struct intel_limit;
607struct dpll;
b8cecdf5 608
e70236a8 609struct drm_i915_display_funcs {
e70236a8
JB
610 int (*get_display_clock_speed)(struct drm_device *dev);
611 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
612 /**
613 * find_dpll() - Find the best values for the PLL
614 * @limit: limits for the PLL
615 * @crtc: current CRTC
616 * @target: target frequency in kHz
617 * @refclk: reference clock frequency in kHz
618 * @match_clock: if provided, @best_clock P divider must
619 * match the P divider from @match_clock
620 * used for LVDS downclocking
621 * @best_clock: best PLL values found
622 *
623 * Returns true on success, false on failure.
624 */
625 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 626 struct intel_crtc_state *crtc_state,
ee9300bb
DV
627 int target, int refclk,
628 struct dpll *match_clock,
629 struct dpll *best_clock);
46ba614c 630 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
631 void (*update_sprite_wm)(struct drm_plane *plane,
632 struct drm_crtc *crtc,
ed57cb8a
DL
633 uint32_t sprite_width, uint32_t sprite_height,
634 int pixel_size, bool enable, bool scaled);
27c329ed
ML
635 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
636 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
637 /* Returns the active state of the crtc, and if the crtc is active,
638 * fills out the pipe-config with the hw state. */
639 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 640 struct intel_crtc_state *);
5724dbd1
DL
641 void (*get_initial_plane_config)(struct intel_crtc *,
642 struct intel_initial_plane_config *);
190f68c5
ACO
643 int (*crtc_compute_clock)(struct intel_crtc *crtc,
644 struct intel_crtc_state *crtc_state);
76e5a89c
DV
645 void (*crtc_enable)(struct drm_crtc *crtc);
646 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
647 void (*audio_codec_enable)(struct drm_connector *connector,
648 struct intel_encoder *encoder,
5e7234c9 649 const struct drm_display_mode *adjusted_mode);
69bfe1a9 650 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 651 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 652 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
653 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
654 struct drm_framebuffer *fb,
ed8d1975 655 struct drm_i915_gem_object *obj,
6258fbe2 656 struct drm_i915_gem_request *req,
ed8d1975 657 uint32_t flags);
29b9bde6
DV
658 void (*update_primary_plane)(struct drm_crtc *crtc,
659 struct drm_framebuffer *fb,
660 int x, int y);
20afbda2 661 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
662 /* clock updates for mode set */
663 /* cursor updates */
664 /* render clock increase/decrease */
665 /* display clock increase/decrease */
666 /* pll clock increase/decrease */
e70236a8
JB
667};
668
48c1026a
MK
669enum forcewake_domain_id {
670 FW_DOMAIN_ID_RENDER = 0,
671 FW_DOMAIN_ID_BLITTER,
672 FW_DOMAIN_ID_MEDIA,
673
674 FW_DOMAIN_ID_COUNT
675};
676
677enum forcewake_domains {
678 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
679 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
680 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
681 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
682 FORCEWAKE_BLITTER |
683 FORCEWAKE_MEDIA)
684};
685
907b28c5 686struct intel_uncore_funcs {
c8d9a590 687 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 688 enum forcewake_domains domains);
c8d9a590 689 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 690 enum forcewake_domains domains);
0b274481
BW
691
692 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
693 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
694 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
695 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
696
697 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
698 uint8_t val, bool trace);
699 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
700 uint16_t val, bool trace);
701 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
702 uint32_t val, bool trace);
703 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
704 uint64_t val, bool trace);
990bbdad
CW
705};
706
907b28c5
CW
707struct intel_uncore {
708 spinlock_t lock; /** lock is also taken in irq contexts. */
709
710 struct intel_uncore_funcs funcs;
711
712 unsigned fifo_count;
48c1026a 713 enum forcewake_domains fw_domains;
b2cff0db
CW
714
715 struct intel_uncore_forcewake_domain {
716 struct drm_i915_private *i915;
48c1026a 717 enum forcewake_domain_id id;
b2cff0db
CW
718 unsigned wake_count;
719 struct timer_list timer;
05a2fb15
MK
720 u32 reg_set;
721 u32 val_set;
722 u32 val_clear;
723 u32 reg_ack;
724 u32 reg_post;
725 u32 val_reset;
b2cff0db 726 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
727};
728
729/* Iterate over initialised fw domains */
730#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
731 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
732 (i__) < FW_DOMAIN_ID_COUNT; \
733 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
734 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
735
736#define for_each_fw_domain(domain__, dev_priv__, i__) \
737 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 738
dc174300
SS
739enum csr_state {
740 FW_UNINITIALIZED = 0,
741 FW_LOADED,
742 FW_FAILED
743};
744
eb805623
DV
745struct intel_csr {
746 const char *fw_path;
a7f749f9 747 uint32_t *dmc_payload;
eb805623
DV
748 uint32_t dmc_fw_size;
749 uint32_t mmio_count;
750 uint32_t mmioaddr[8];
751 uint32_t mmiodata[8];
dc174300 752 enum csr_state state;
eb805623
DV
753};
754
79fc46df
DL
755#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
756 func(is_mobile) sep \
757 func(is_i85x) sep \
758 func(is_i915g) sep \
759 func(is_i945gm) sep \
760 func(is_g33) sep \
761 func(need_gfx_hws) sep \
762 func(is_g4x) sep \
763 func(is_pineview) sep \
764 func(is_broadwater) sep \
765 func(is_crestline) sep \
766 func(is_ivybridge) sep \
767 func(is_valleyview) sep \
768 func(is_haswell) sep \
7201c0b3 769 func(is_skylake) sep \
b833d685 770 func(is_preliminary) sep \
79fc46df
DL
771 func(has_fbc) sep \
772 func(has_pipe_cxsr) sep \
773 func(has_hotplug) sep \
774 func(cursor_needs_physical) sep \
775 func(has_overlay) sep \
776 func(overlay_needs_physical) sep \
777 func(supports_tv) sep \
dd93be58 778 func(has_llc) sep \
30568c45
DL
779 func(has_ddi) sep \
780 func(has_fpga_dbg)
c96ea64e 781
a587f779
DL
782#define DEFINE_FLAG(name) u8 name:1
783#define SEP_SEMICOLON ;
c96ea64e 784
cfdf1fa2 785struct intel_device_info {
10fce67a 786 u32 display_mmio_offset;
87f1f465 787 u16 device_id;
7eb552ae 788 u8 num_pipes:3;
d615a166 789 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 790 u8 gen;
73ae478c 791 u8 ring_mask; /* Rings supported by the HW */
a587f779 792 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
793 /* Register offsets for the various display pipes and transcoders */
794 int pipe_offsets[I915_MAX_TRANSCODERS];
795 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 796 int palette_offsets[I915_MAX_PIPES];
5efb3e28 797 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
798
799 /* Slice/subslice/EU info */
800 u8 slice_total;
801 u8 subslice_total;
802 u8 subslice_per_slice;
803 u8 eu_total;
804 u8 eu_per_subslice;
b7668791
DL
805 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
806 u8 subslice_7eu[3];
3873218f
JM
807 u8 has_slice_pg:1;
808 u8 has_subslice_pg:1;
809 u8 has_eu_pg:1;
cfdf1fa2
KH
810};
811
a587f779
DL
812#undef DEFINE_FLAG
813#undef SEP_SEMICOLON
814
7faf1ab2
DV
815enum i915_cache_level {
816 I915_CACHE_NONE = 0,
350ec881
CW
817 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
818 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
819 caches, eg sampler/render caches, and the
820 large Last-Level-Cache. LLC is coherent with
821 the CPU, but L3 is only visible to the GPU. */
651d794f 822 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
823};
824
e59ec13d
MK
825struct i915_ctx_hang_stats {
826 /* This context had batch pending when hang was declared */
827 unsigned batch_pending;
828
829 /* This context had batch active when hang was declared */
830 unsigned batch_active;
be62acb4
MK
831
832 /* Time when this context was last blamed for a GPU reset */
833 unsigned long guilty_ts;
834
676fa572
CW
835 /* If the contexts causes a second GPU hang within this time,
836 * it is permanently banned from submitting any more work.
837 */
838 unsigned long ban_period_seconds;
839
be62acb4
MK
840 /* This context is banned to submit more work */
841 bool banned;
e59ec13d 842};
40521054
BW
843
844/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 845#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
846
847#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
848/**
849 * struct intel_context - as the name implies, represents a context.
850 * @ref: reference count.
851 * @user_handle: userspace tracking identity for this context.
852 * @remap_slice: l3 row remapping information.
b1b38278
DW
853 * @flags: context specific flags:
854 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
855 * @file_priv: filp associated with this context (NULL for global default
856 * context).
857 * @hang_stats: information about the role of this context in possible GPU
858 * hangs.
7df113e4 859 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
860 * @legacy_hw_ctx: render context backing object and whether it is correctly
861 * initialized (legacy ring submission mechanism only).
862 * @link: link in the global list of contexts.
863 *
864 * Contexts are memory images used by the hardware to store copies of their
865 * internal state.
866 */
273497e5 867struct intel_context {
dce3271b 868 struct kref ref;
821d66dd 869 int user_handle;
3ccfd19d 870 uint8_t remap_slice;
9ea4feec 871 struct drm_i915_private *i915;
b1b38278 872 int flags;
40521054 873 struct drm_i915_file_private *file_priv;
e59ec13d 874 struct i915_ctx_hang_stats hang_stats;
ae6c4806 875 struct i915_hw_ppgtt *ppgtt;
a33afea5 876
c9e003af 877 /* Legacy ring buffer submission */
ea0c76f8
OM
878 struct {
879 struct drm_i915_gem_object *rcs_state;
880 bool initialized;
881 } legacy_hw_ctx;
882
c9e003af
OM
883 /* Execlists */
884 struct {
885 struct drm_i915_gem_object *state;
84c2377f 886 struct intel_ringbuffer *ringbuf;
a7cbedec 887 int pin_count;
c9e003af
OM
888 } engine[I915_NUM_RINGS];
889
a33afea5 890 struct list_head link;
40521054
BW
891};
892
a4001f1b
PZ
893enum fb_op_origin {
894 ORIGIN_GTT,
895 ORIGIN_CPU,
896 ORIGIN_CS,
897 ORIGIN_FLIP,
74b4ea1e 898 ORIGIN_DIRTYFB,
a4001f1b
PZ
899};
900
5c3fe8b0 901struct i915_fbc {
25ad93fd
PZ
902 /* This is always the inner lock when overlapping with struct_mutex and
903 * it's the outer lock when overlapping with stolen_lock. */
904 struct mutex lock;
60ee5cd2 905 unsigned long uncompressed_size;
5e59f717 906 unsigned threshold;
5c3fe8b0 907 unsigned int fb_id;
dbef0f15
PZ
908 unsigned int possible_framebuffer_bits;
909 unsigned int busy_bits;
e35fef21 910 struct intel_crtc *crtc;
5c3fe8b0
BW
911 int y;
912
c4213885 913 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
914 struct drm_mm_node *compressed_llb;
915
da46f936
RV
916 bool false_color;
917
9adccc60
PZ
918 /* Tracks whether the HW is actually enabled, not whether the feature is
919 * possible. */
920 bool enabled;
921
5c3fe8b0
BW
922 struct intel_fbc_work {
923 struct delayed_work work;
220285f2 924 struct intel_crtc *crtc;
5c3fe8b0 925 struct drm_framebuffer *fb;
5c3fe8b0
BW
926 } *fbc_work;
927
29ebf90f
CW
928 enum no_fbc_reason {
929 FBC_OK, /* FBC is enabled */
930 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
931 FBC_NO_OUTPUT, /* no outputs enabled to compress */
932 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
933 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
934 FBC_MODE_TOO_LARGE, /* mode too large for compression */
935 FBC_BAD_PLANE, /* fbc not supported on plane */
936 FBC_NOT_TILED, /* buffer not tiled */
937 FBC_MULTIPLE_PIPES, /* more than one pipe active */
938 FBC_MODULE_PARAM,
939 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
87f5ff01 940 FBC_ROTATION, /* rotation is not supported */
89351085 941 FBC_IN_DBG_MASTER, /* kernel debugger is active */
adf70c65 942 FBC_BAD_STRIDE, /* stride is not supported */
7b24c9a6 943 FBC_PIXEL_RATE, /* pixel rate is too big */
b9e831dc 944 FBC_PIXEL_FORMAT /* pixel format is invalid */
5c3fe8b0 945 } no_fbc_reason;
ff2a3117 946
7733b49b 947 bool (*fbc_enabled)(struct drm_i915_private *dev_priv);
220285f2 948 void (*enable_fbc)(struct intel_crtc *crtc);
7733b49b 949 void (*disable_fbc)(struct drm_i915_private *dev_priv);
b5e50c3f
JB
950};
951
96178eeb
VK
952/**
953 * HIGH_RR is the highest eDP panel refresh rate read from EDID
954 * LOW_RR is the lowest eDP panel refresh rate found from EDID
955 * parsing for same resolution.
956 */
957enum drrs_refresh_rate_type {
958 DRRS_HIGH_RR,
959 DRRS_LOW_RR,
960 DRRS_MAX_RR, /* RR count */
961};
962
963enum drrs_support_type {
964 DRRS_NOT_SUPPORTED = 0,
965 STATIC_DRRS_SUPPORT = 1,
966 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
967};
968
2807cf69 969struct intel_dp;
96178eeb
VK
970struct i915_drrs {
971 struct mutex mutex;
972 struct delayed_work work;
973 struct intel_dp *dp;
974 unsigned busy_frontbuffer_bits;
975 enum drrs_refresh_rate_type refresh_rate_type;
976 enum drrs_support_type type;
977};
978
a031d709 979struct i915_psr {
f0355c4a 980 struct mutex lock;
a031d709
RV
981 bool sink_support;
982 bool source_ok;
2807cf69 983 struct intel_dp *enabled;
7c8f8a70
RV
984 bool active;
985 struct delayed_work work;
9ca15301 986 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
987 bool psr2_support;
988 bool aux_frame_sync;
3f51e471 989};
5c3fe8b0 990
3bad0781 991enum intel_pch {
f0350830 992 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 995 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 996 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 997 PCH_NOP,
3bad0781
ZW
998};
999
988d6ee8
PZ
1000enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003};
1004
b690e96c 1005#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1006#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1007#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1008#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1009#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1010#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1011
8be48d92 1012struct intel_fbdev;
1630fe75 1013struct intel_fbc_work;
38651674 1014
c2b9152f
DV
1015struct intel_gmbus {
1016 struct i2c_adapter adapter;
f2ce9faf 1017 u32 force_bit;
c2b9152f 1018 u32 reg0;
36c785f0 1019 u32 gpio_reg;
c167a6fc 1020 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1021 struct drm_i915_private *dev_priv;
1022};
1023
f4c956ad 1024struct i915_suspend_saved_registers {
e948e994 1025 u32 saveDSPARB;
ba8bbcf6 1026 u32 saveLVDS;
585fb111
JB
1027 u32 savePP_ON_DELAYS;
1028 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1029 u32 savePP_ON;
1030 u32 savePP_OFF;
1031 u32 savePP_CONTROL;
585fb111 1032 u32 savePP_DIVISOR;
ba8bbcf6 1033 u32 saveFBC_CONTROL;
1f84e550 1034 u32 saveCACHE_MODE_0;
1f84e550 1035 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1036 u32 saveSWF0[16];
1037 u32 saveSWF1[16];
1038 u32 saveSWF2[3];
4b9de737 1039 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1040 u32 savePCH_PORT_HOTPLUG;
9f49c376 1041 u16 saveGCDGMBUS;
f4c956ad 1042};
c85aa885 1043
ddeea5b0
ID
1044struct vlv_s0ix_state {
1045 /* GAM */
1046 u32 wr_watermark;
1047 u32 gfx_prio_ctrl;
1048 u32 arb_mode;
1049 u32 gfx_pend_tlb0;
1050 u32 gfx_pend_tlb1;
1051 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1052 u32 media_max_req_count;
1053 u32 gfx_max_req_count;
1054 u32 render_hwsp;
1055 u32 ecochk;
1056 u32 bsd_hwsp;
1057 u32 blt_hwsp;
1058 u32 tlb_rd_addr;
1059
1060 /* MBC */
1061 u32 g3dctl;
1062 u32 gsckgctl;
1063 u32 mbctl;
1064
1065 /* GCP */
1066 u32 ucgctl1;
1067 u32 ucgctl3;
1068 u32 rcgctl1;
1069 u32 rcgctl2;
1070 u32 rstctl;
1071 u32 misccpctl;
1072
1073 /* GPM */
1074 u32 gfxpause;
1075 u32 rpdeuhwtc;
1076 u32 rpdeuc;
1077 u32 ecobus;
1078 u32 pwrdwnupctl;
1079 u32 rp_down_timeout;
1080 u32 rp_deucsw;
1081 u32 rcubmabdtmr;
1082 u32 rcedata;
1083 u32 spare2gh;
1084
1085 /* Display 1 CZ domain */
1086 u32 gt_imr;
1087 u32 gt_ier;
1088 u32 pm_imr;
1089 u32 pm_ier;
1090 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1091
1092 /* GT SA CZ domain */
1093 u32 tilectl;
1094 u32 gt_fifoctl;
1095 u32 gtlc_wake_ctrl;
1096 u32 gtlc_survive;
1097 u32 pmwgicz;
1098
1099 /* Display 2 CZ domain */
1100 u32 gu_ctl0;
1101 u32 gu_ctl1;
9c25210f 1102 u32 pcbr;
ddeea5b0
ID
1103 u32 clock_gate_dis2;
1104};
1105
bf225f20
CW
1106struct intel_rps_ei {
1107 u32 cz_clock;
1108 u32 render_c0;
1109 u32 media_c0;
31685c25
D
1110};
1111
c85aa885 1112struct intel_gen6_power_mgmt {
d4d70aa5
ID
1113 /*
1114 * work, interrupts_enabled and pm_iir are protected by
1115 * dev_priv->irq_lock
1116 */
c85aa885 1117 struct work_struct work;
d4d70aa5 1118 bool interrupts_enabled;
c85aa885 1119 u32 pm_iir;
59cdb63d 1120
b39fb297
BW
1121 /* Frequencies are stored in potentially platform dependent multiples.
1122 * In other words, *_freq needs to be multiplied by X to be interesting.
1123 * Soft limits are those which are used for the dynamic reclocking done
1124 * by the driver (raise frequencies under heavy loads, and lower for
1125 * lighter loads). Hard limits are those imposed by the hardware.
1126 *
1127 * A distinction is made for overclocking, which is never enabled by
1128 * default, and is considered to be above the hard limit if it's
1129 * possible at all.
1130 */
1131 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1132 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1133 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1134 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1135 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1136 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1137 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1138 u8 rp1_freq; /* "less than" RP0 power/freqency */
1139 u8 rp0_freq; /* Non-overclocked max frequency. */
1a01ab3b 1140
8fb55197
CW
1141 u8 up_threshold; /* Current %busy required to uplock */
1142 u8 down_threshold; /* Current %busy required to downclock */
1143
dd75fdc8
CW
1144 int last_adj;
1145 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1146
8d3afd7d
CW
1147 spinlock_t client_lock;
1148 struct list_head clients;
1149 bool client_boost;
1150
c0951f0c 1151 bool enabled;
1a01ab3b 1152 struct delayed_work delayed_resume_work;
1854d5ca 1153 unsigned boosts;
4fc688ce 1154
2e1b8730 1155 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1156
bf225f20
CW
1157 /* manual wa residency calculations */
1158 struct intel_rps_ei up_ei, down_ei;
1159
4fc688ce
JB
1160 /*
1161 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1162 * Must be taken after struct_mutex if nested. Note that
1163 * this lock may be held for long periods of time when
1164 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1165 */
1166 struct mutex hw_lock;
c85aa885
DV
1167};
1168
1a240d4d
DV
1169/* defined intel_pm.c */
1170extern spinlock_t mchdev_lock;
1171
c85aa885
DV
1172struct intel_ilk_power_mgmt {
1173 u8 cur_delay;
1174 u8 min_delay;
1175 u8 max_delay;
1176 u8 fmax;
1177 u8 fstart;
1178
1179 u64 last_count1;
1180 unsigned long last_time1;
1181 unsigned long chipset_power;
1182 u64 last_count2;
5ed0bdf2 1183 u64 last_time2;
c85aa885
DV
1184 unsigned long gfx_power;
1185 u8 corr;
1186
1187 int c_m;
1188 int r_t;
1189};
1190
c6cb582e
ID
1191struct drm_i915_private;
1192struct i915_power_well;
1193
1194struct i915_power_well_ops {
1195 /*
1196 * Synchronize the well's hw state to match the current sw state, for
1197 * example enable/disable it based on the current refcount. Called
1198 * during driver init and resume time, possibly after first calling
1199 * the enable/disable handlers.
1200 */
1201 void (*sync_hw)(struct drm_i915_private *dev_priv,
1202 struct i915_power_well *power_well);
1203 /*
1204 * Enable the well and resources that depend on it (for example
1205 * interrupts located on the well). Called after the 0->1 refcount
1206 * transition.
1207 */
1208 void (*enable)(struct drm_i915_private *dev_priv,
1209 struct i915_power_well *power_well);
1210 /*
1211 * Disable the well and resources that depend on it. Called after
1212 * the 1->0 refcount transition.
1213 */
1214 void (*disable)(struct drm_i915_private *dev_priv,
1215 struct i915_power_well *power_well);
1216 /* Returns the hw enabled state. */
1217 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1218 struct i915_power_well *power_well);
1219};
1220
a38911a3
WX
1221/* Power well structure for haswell */
1222struct i915_power_well {
c1ca727f 1223 const char *name;
6f3ef5dd 1224 bool always_on;
a38911a3
WX
1225 /* power well enable/disable usage count */
1226 int count;
bfafe93a
ID
1227 /* cached hw enabled state */
1228 bool hw_enabled;
c1ca727f 1229 unsigned long domains;
77961eb9 1230 unsigned long data;
c6cb582e 1231 const struct i915_power_well_ops *ops;
a38911a3
WX
1232};
1233
83c00f55 1234struct i915_power_domains {
baa70707
ID
1235 /*
1236 * Power wells needed for initialization at driver init and suspend
1237 * time are on. They are kept on until after the first modeset.
1238 */
1239 bool init_power_on;
0d116a29 1240 bool initializing;
c1ca727f 1241 int power_well_count;
baa70707 1242
83c00f55 1243 struct mutex lock;
1da51581 1244 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1245 struct i915_power_well *power_wells;
83c00f55
ID
1246};
1247
35a85ac6 1248#define MAX_L3_SLICES 2
a4da4fa4 1249struct intel_l3_parity {
35a85ac6 1250 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1251 struct work_struct error_work;
35a85ac6 1252 int which_slice;
a4da4fa4
DV
1253};
1254
4b5aed62 1255struct i915_gem_mm {
4b5aed62
DV
1256 /** Memory allocator for GTT stolen memory */
1257 struct drm_mm stolen;
92e97d2f
PZ
1258 /** Protects the usage of the GTT stolen memory allocator. This is
1259 * always the inner lock when overlapping with struct_mutex. */
1260 struct mutex stolen_lock;
1261
4b5aed62
DV
1262 /** List of all objects in gtt_space. Used to restore gtt
1263 * mappings on resume */
1264 struct list_head bound_list;
1265 /**
1266 * List of objects which are not bound to the GTT (thus
1267 * are idle and not used by the GPU) but still have
1268 * (presumably uncached) pages still attached.
1269 */
1270 struct list_head unbound_list;
1271
1272 /** Usable portion of the GTT for GEM */
1273 unsigned long stolen_base; /* limited to low memory (32-bit) */
1274
4b5aed62
DV
1275 /** PPGTT used for aliasing the PPGTT with the GTT */
1276 struct i915_hw_ppgtt *aliasing_ppgtt;
1277
2cfcd32a 1278 struct notifier_block oom_notifier;
ceabbba5 1279 struct shrinker shrinker;
4b5aed62
DV
1280 bool shrinker_no_lock_stealing;
1281
4b5aed62
DV
1282 /** LRU list of objects with fence regs on them. */
1283 struct list_head fence_list;
1284
1285 /**
1286 * We leave the user IRQ off as much as possible,
1287 * but this means that requests will finish and never
1288 * be retired once the system goes idle. Set a timer to
1289 * fire periodically while the ring is running. When it
1290 * fires, go retire requests.
1291 */
1292 struct delayed_work retire_work;
1293
b29c19b6
CW
1294 /**
1295 * When we detect an idle GPU, we want to turn on
1296 * powersaving features. So once we see that there
1297 * are no more requests outstanding and no more
1298 * arrive within a small period of time, we fire
1299 * off the idle_work.
1300 */
1301 struct delayed_work idle_work;
1302
4b5aed62
DV
1303 /**
1304 * Are we in a non-interruptible section of code like
1305 * modesetting?
1306 */
1307 bool interruptible;
1308
f62a0076
CW
1309 /**
1310 * Is the GPU currently considered idle, or busy executing userspace
1311 * requests? Whilst idle, we attempt to power down the hardware and
1312 * display clocks. In order to reduce the effect on performance, there
1313 * is a slight delay before we do so.
1314 */
1315 bool busy;
1316
bdf1e7e3
DV
1317 /* the indicator for dispatch video commands on two BSD rings */
1318 int bsd_ring_dispatch_index;
1319
4b5aed62
DV
1320 /** Bit 6 swizzling required for X tiling */
1321 uint32_t bit_6_swizzle_x;
1322 /** Bit 6 swizzling required for Y tiling */
1323 uint32_t bit_6_swizzle_y;
1324
4b5aed62 1325 /* accounting, useful for userland debugging */
c20e8355 1326 spinlock_t object_stat_lock;
4b5aed62
DV
1327 size_t object_memory;
1328 u32 object_count;
1329};
1330
edc3d884 1331struct drm_i915_error_state_buf {
0a4cd7c8 1332 struct drm_i915_private *i915;
edc3d884
MK
1333 unsigned bytes;
1334 unsigned size;
1335 int err;
1336 u8 *buf;
1337 loff_t start;
1338 loff_t pos;
1339};
1340
fc16b48b
MK
1341struct i915_error_state_file_priv {
1342 struct drm_device *dev;
1343 struct drm_i915_error_state *error;
1344};
1345
99584db3
DV
1346struct i915_gpu_error {
1347 /* For hangcheck timer */
1348#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1349#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1350 /* Hang gpu twice in this window and your context gets banned */
1351#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1352
737b1506
CW
1353 struct workqueue_struct *hangcheck_wq;
1354 struct delayed_work hangcheck_work;
99584db3
DV
1355
1356 /* For reset and error_state handling. */
1357 spinlock_t lock;
1358 /* Protected by the above dev->gpu_error.lock. */
1359 struct drm_i915_error_state *first_error;
094f9a54
CW
1360
1361 unsigned long missed_irq_rings;
1362
1f83fee0 1363 /**
2ac0f450 1364 * State variable controlling the reset flow and count
1f83fee0 1365 *
2ac0f450
MK
1366 * This is a counter which gets incremented when reset is triggered,
1367 * and again when reset has been handled. So odd values (lowest bit set)
1368 * means that reset is in progress and even values that
1369 * (reset_counter >> 1):th reset was successfully completed.
1370 *
1371 * If reset is not completed succesfully, the I915_WEDGE bit is
1372 * set meaning that hardware is terminally sour and there is no
1373 * recovery. All waiters on the reset_queue will be woken when
1374 * that happens.
1375 *
1376 * This counter is used by the wait_seqno code to notice that reset
1377 * event happened and it needs to restart the entire ioctl (since most
1378 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1379 *
1380 * This is important for lock-free wait paths, where no contended lock
1381 * naturally enforces the correct ordering between the bail-out of the
1382 * waiter and the gpu reset work code.
1f83fee0
DV
1383 */
1384 atomic_t reset_counter;
1385
1f83fee0 1386#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1387#define I915_WEDGED (1 << 31)
1f83fee0
DV
1388
1389 /**
1390 * Waitqueue to signal when the reset has completed. Used by clients
1391 * that wait for dev_priv->mm.wedged to settle.
1392 */
1393 wait_queue_head_t reset_queue;
33196ded 1394
88b4aa87
MK
1395 /* Userspace knobs for gpu hang simulation;
1396 * combines both a ring mask, and extra flags
1397 */
1398 u32 stop_rings;
1399#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1400#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1401
1402 /* For missed irq/seqno simulation. */
1403 unsigned int test_irq_rings;
6689c167
MA
1404
1405 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1406 bool reload_in_reset;
99584db3
DV
1407};
1408
b8efb17b
ZR
1409enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413};
1414
500ea70d
RV
1415#define DP_AUX_A 0x40
1416#define DP_AUX_B 0x10
1417#define DP_AUX_C 0x20
1418#define DP_AUX_D 0x30
1419
11c1b657
XZ
1420#define DDC_PIN_B 0x05
1421#define DDC_PIN_C 0x04
1422#define DDC_PIN_D 0x06
1423
6acab15a 1424struct ddi_vbt_port_info {
ce4dd49e
DL
1425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1431 uint8_t hdmi_level_shift;
311a2094
PZ
1432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
500ea70d
RV
1436
1437 uint8_t alternate_aux_channel;
11c1b657 1438 uint8_t alternate_ddc_pin;
75067dde
AK
1439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
6acab15a
PZ
1442};
1443
bfd7ebda
RV
1444enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
83a7280e
PB
1449};
1450
41aa3448
RV
1451struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1463 unsigned int has_mipi:1;
41aa3448
RV
1464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
83a7280e
PB
1467 enum drrs_support_type drrs_type;
1468
41aa3448
RV
1469 /* eDP */
1470 int edp_rate;
1471 int edp_lanes;
1472 int edp_preemphasis;
1473 int edp_vswing;
1474 bool edp_initialized;
1475 bool edp_support;
1476 int edp_bpp;
1477 struct edp_power_seq edp_pps;
1478
bfd7ebda
RV
1479 struct {
1480 bool full_link;
1481 bool require_aux_wakeup;
1482 int idle_frames;
1483 enum psr_lines_to_wait lines_to_wait;
1484 int tp1_wakeup_time;
1485 int tp2_tp3_wakeup_time;
1486 } psr;
1487
f00076d2
JN
1488 struct {
1489 u16 pwm_freq_hz;
39fbc9c8 1490 bool present;
f00076d2 1491 bool active_low_pwm;
1de6068e 1492 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1493 } backlight;
1494
d17c5443
SK
1495 /* MIPI DSI */
1496 struct {
3e6bd011 1497 u16 port;
d17c5443 1498 u16 panel_id;
d3b542fc
SK
1499 struct mipi_config *config;
1500 struct mipi_pps_data *pps;
1501 u8 seq_version;
1502 u32 size;
1503 u8 *data;
1504 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1505 } dsi;
1506
41aa3448
RV
1507 int crt_ddc_pin;
1508
1509 int child_dev_num;
768f69c9 1510 union child_device_config *child_dev;
6acab15a
PZ
1511
1512 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1513};
1514
77c122bc
VS
1515enum intel_ddb_partitioning {
1516 INTEL_DDB_PART_1_2,
1517 INTEL_DDB_PART_5_6, /* IVB+ */
1518};
1519
1fd527cc
VS
1520struct intel_wm_level {
1521 bool enable;
1522 uint32_t pri_val;
1523 uint32_t spr_val;
1524 uint32_t cur_val;
1525 uint32_t fbc_val;
1526};
1527
820c1980 1528struct ilk_wm_values {
609cedef
VS
1529 uint32_t wm_pipe[3];
1530 uint32_t wm_lp[3];
1531 uint32_t wm_lp_spr[3];
1532 uint32_t wm_linetime[3];
1533 bool enable_fbc_wm;
1534 enum intel_ddb_partitioning partitioning;
1535};
1536
262cd2e1
VS
1537struct vlv_pipe_wm {
1538 uint16_t primary;
1539 uint16_t sprite[2];
1540 uint8_t cursor;
1541};
ae80152d 1542
262cd2e1
VS
1543struct vlv_sr_wm {
1544 uint16_t plane;
1545 uint8_t cursor;
1546};
ae80152d 1547
262cd2e1
VS
1548struct vlv_wm_values {
1549 struct vlv_pipe_wm pipe[3];
1550 struct vlv_sr_wm sr;
0018fda1
VS
1551 struct {
1552 uint8_t cursor;
1553 uint8_t sprite[2];
1554 uint8_t primary;
1555 } ddl[3];
6eb1a681
VS
1556 uint8_t level;
1557 bool cxsr;
0018fda1
VS
1558};
1559
c193924e 1560struct skl_ddb_entry {
16160e3d 1561 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1562};
1563
1564static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1565{
16160e3d 1566 return entry->end - entry->start;
c193924e
DL
1567}
1568
08db6652
DL
1569static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1570 const struct skl_ddb_entry *e2)
1571{
1572 if (e1->start == e2->start && e1->end == e2->end)
1573 return true;
1574
1575 return false;
1576}
1577
c193924e 1578struct skl_ddb_allocation {
34bb56af 1579 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6
CK
1580 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
1581 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* y-plane */
c193924e
DL
1582 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1583};
1584
2ac96d2a
PB
1585struct skl_wm_values {
1586 bool dirty[I915_MAX_PIPES];
c193924e 1587 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1588 uint32_t wm_linetime[I915_MAX_PIPES];
1589 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1590 uint32_t cursor[I915_MAX_PIPES][8];
1591 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1592 uint32_t cursor_trans[I915_MAX_PIPES];
1593};
1594
1595struct skl_wm_level {
1596 bool plane_en[I915_MAX_PLANES];
b99f58da 1597 bool cursor_en;
2ac96d2a
PB
1598 uint16_t plane_res_b[I915_MAX_PLANES];
1599 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1600 uint16_t cursor_res_b;
1601 uint8_t cursor_res_l;
1602};
1603
c67a470b 1604/*
765dab67
PZ
1605 * This struct helps tracking the state needed for runtime PM, which puts the
1606 * device in PCI D3 state. Notice that when this happens, nothing on the
1607 * graphics device works, even register access, so we don't get interrupts nor
1608 * anything else.
c67a470b 1609 *
765dab67
PZ
1610 * Every piece of our code that needs to actually touch the hardware needs to
1611 * either call intel_runtime_pm_get or call intel_display_power_get with the
1612 * appropriate power domain.
a8a8bd54 1613 *
765dab67
PZ
1614 * Our driver uses the autosuspend delay feature, which means we'll only really
1615 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1616 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1617 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1618 *
1619 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1620 * goes back to false exactly before we reenable the IRQs. We use this variable
1621 * to check if someone is trying to enable/disable IRQs while they're supposed
1622 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1623 * case it happens.
c67a470b 1624 *
765dab67 1625 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1626 */
5d584b2e
PZ
1627struct i915_runtime_pm {
1628 bool suspended;
2aeb7d3a 1629 bool irqs_enabled;
c67a470b
PZ
1630};
1631
926321d5
DV
1632enum intel_pipe_crc_source {
1633 INTEL_PIPE_CRC_SOURCE_NONE,
1634 INTEL_PIPE_CRC_SOURCE_PLANE1,
1635 INTEL_PIPE_CRC_SOURCE_PLANE2,
1636 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1637 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1638 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1639 INTEL_PIPE_CRC_SOURCE_TV,
1640 INTEL_PIPE_CRC_SOURCE_DP_B,
1641 INTEL_PIPE_CRC_SOURCE_DP_C,
1642 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1643 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1644 INTEL_PIPE_CRC_SOURCE_MAX,
1645};
1646
8bf1e9f1 1647struct intel_pipe_crc_entry {
ac2300d4 1648 uint32_t frame;
8bf1e9f1
SH
1649 uint32_t crc[5];
1650};
1651
b2c88f5b 1652#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1653struct intel_pipe_crc {
d538bbdf
DL
1654 spinlock_t lock;
1655 bool opened; /* exclusive access to the result file */
e5f75aca 1656 struct intel_pipe_crc_entry *entries;
926321d5 1657 enum intel_pipe_crc_source source;
d538bbdf 1658 int head, tail;
07144428 1659 wait_queue_head_t wq;
8bf1e9f1
SH
1660};
1661
f99d7069
DV
1662struct i915_frontbuffer_tracking {
1663 struct mutex lock;
1664
1665 /*
1666 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1667 * scheduled flips.
1668 */
1669 unsigned busy_bits;
1670 unsigned flip_bits;
1671};
1672
7225342a
MK
1673struct i915_wa_reg {
1674 u32 addr;
1675 u32 value;
1676 /* bitmask representing WA bits */
1677 u32 mask;
1678};
1679
1680#define I915_MAX_WA_REGS 16
1681
1682struct i915_workarounds {
1683 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1684 u32 count;
1685};
1686
cf9d2890
YZ
1687struct i915_virtual_gpu {
1688 bool active;
1689};
1690
5f19e2bf
JH
1691struct i915_execbuffer_params {
1692 struct drm_device *dev;
1693 struct drm_file *file;
1694 uint32_t dispatch_flags;
1695 uint32_t args_batch_start_offset;
af98714e 1696 uint64_t batch_obj_vm_offset;
5f19e2bf
JH
1697 struct intel_engine_cs *ring;
1698 struct drm_i915_gem_object *batch_obj;
1699 struct intel_context *ctx;
6a6ae79a 1700 struct drm_i915_gem_request *request;
5f19e2bf
JH
1701};
1702
77fec556 1703struct drm_i915_private {
f4c956ad 1704 struct drm_device *dev;
efab6d8d 1705 struct kmem_cache *objects;
e20d2ab7 1706 struct kmem_cache *vmas;
efab6d8d 1707 struct kmem_cache *requests;
f4c956ad 1708
5c969aa7 1709 const struct intel_device_info info;
f4c956ad
DV
1710
1711 int relative_constants_mode;
1712
1713 void __iomem *regs;
1714
907b28c5 1715 struct intel_uncore uncore;
f4c956ad 1716
cf9d2890
YZ
1717 struct i915_virtual_gpu vgpu;
1718
33a732f4
AD
1719 struct intel_guc guc;
1720
eb805623
DV
1721 struct intel_csr csr;
1722
1723 /* Display CSR-related protection */
1724 struct mutex csr_lock;
1725
5ea6e5e3 1726 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1727
f4c956ad
DV
1728 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1729 * controller on different i2c buses. */
1730 struct mutex gmbus_mutex;
1731
1732 /**
1733 * Base address of the gmbus and gpio block.
1734 */
1735 uint32_t gpio_mmio_base;
1736
b6fdd0f2
SS
1737 /* MMIO base address for MIPI regs */
1738 uint32_t mipi_mmio_base;
1739
28c70f16
DV
1740 wait_queue_head_t gmbus_wait_queue;
1741
f4c956ad 1742 struct pci_dev *bridge_dev;
a4872ba6 1743 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1744 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1745 uint32_t last_seqno, next_seqno;
f4c956ad 1746
ba8286fa 1747 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1748 struct resource mch_res;
1749
f4c956ad
DV
1750 /* protects the irq masks */
1751 spinlock_t irq_lock;
1752
84c33a64
SG
1753 /* protects the mmio flip data */
1754 spinlock_t mmio_flip_lock;
1755
f8b79e58
ID
1756 bool display_irqs_enabled;
1757
9ee32fea
DV
1758 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1759 struct pm_qos_request pm_qos;
1760
a580516d
VS
1761 /* Sideband mailbox protection */
1762 struct mutex sb_lock;
f4c956ad
DV
1763
1764 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1765 union {
1766 u32 irq_mask;
1767 u32 de_irq_mask[I915_MAX_PIPES];
1768 };
f4c956ad 1769 u32 gt_irq_mask;
605cd25b 1770 u32 pm_irq_mask;
a6706b45 1771 u32 pm_rps_events;
91d181dd 1772 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1773
5fcece80 1774 struct i915_hotplug hotplug;
5c3fe8b0 1775 struct i915_fbc fbc;
439d7ac0 1776 struct i915_drrs drrs;
f4c956ad 1777 struct intel_opregion opregion;
41aa3448 1778 struct intel_vbt_data vbt;
f4c956ad 1779
d9ceb816
JB
1780 bool preserve_bios_swizzle;
1781
f4c956ad
DV
1782 /* overlay */
1783 struct intel_overlay *overlay;
f4c956ad 1784
58c68779 1785 /* backlight registers and fields in struct intel_panel */
07f11d49 1786 struct mutex backlight_lock;
31ad8ec6 1787
f4c956ad 1788 /* LVDS info */
f4c956ad
DV
1789 bool no_aux_handshake;
1790
e39b999a
VS
1791 /* protects panel power sequencer state */
1792 struct mutex pps_mutex;
1793
f4c956ad
DV
1794 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1795 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1796 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1797
1798 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1799 unsigned int skl_boot_cdclk;
44913155 1800 unsigned int cdclk_freq, max_cdclk_freq;
adafdc6f 1801 unsigned int max_dotclk_freq;
6bcda4f0 1802 unsigned int hpll_freq;
bfa7df01 1803 unsigned int czclk_freq;
f4c956ad 1804
645416f5
DV
1805 /**
1806 * wq - Driver workqueue for GEM.
1807 *
1808 * NOTE: Work items scheduled here are not allowed to grab any modeset
1809 * locks, for otherwise the flushing done in the pageflip code will
1810 * result in deadlocks.
1811 */
f4c956ad
DV
1812 struct workqueue_struct *wq;
1813
1814 /* Display functions */
1815 struct drm_i915_display_funcs display;
1816
1817 /* PCH chipset type */
1818 enum intel_pch pch_type;
17a303ec 1819 unsigned short pch_id;
f4c956ad
DV
1820
1821 unsigned long quirks;
1822
b8efb17b
ZR
1823 enum modeset_restore modeset_restore;
1824 struct mutex modeset_restore_lock;
673a394b 1825
a7bbbd63 1826 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1827 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1828
4b5aed62 1829 struct i915_gem_mm mm;
ad46cb53
CW
1830 DECLARE_HASHTABLE(mm_structs, 7);
1831 struct mutex mm_lock;
8781342d 1832
8781342d
DV
1833 /* Kernel Modesetting */
1834
9b9d172d 1835 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1836
76c4ac04
DL
1837 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1838 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1839 wait_queue_head_t pending_flip_queue;
1840
c4597872
DV
1841#ifdef CONFIG_DEBUG_FS
1842 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1843#endif
1844
e72f9fbf
DV
1845 int num_shared_dpll;
1846 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1847 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1848
7225342a 1849 struct i915_workarounds workarounds;
888b5995 1850
652c393a
JB
1851 /* Reclocking support */
1852 bool render_reclock_avail;
f99d7069
DV
1853
1854 struct i915_frontbuffer_tracking fb_tracking;
1855
652c393a 1856 u16 orig_clock;
f97108d1 1857
c4804411 1858 bool mchbar_need_disable;
f97108d1 1859
a4da4fa4
DV
1860 struct intel_l3_parity l3_parity;
1861
59124506
BW
1862 /* Cannot be determined by PCIID. You must always read a register. */
1863 size_t ellc_size;
1864
c6a828d3 1865 /* gen6+ rps state */
c85aa885 1866 struct intel_gen6_power_mgmt rps;
c6a828d3 1867
20e4d407
DV
1868 /* ilk-only ips/rps state. Everything in here is protected by the global
1869 * mchdev_lock in intel_pm.c */
c85aa885 1870 struct intel_ilk_power_mgmt ips;
b5e50c3f 1871
83c00f55 1872 struct i915_power_domains power_domains;
a38911a3 1873
a031d709 1874 struct i915_psr psr;
3f51e471 1875
99584db3 1876 struct i915_gpu_error gpu_error;
ae681d96 1877
c9cddffc
JB
1878 struct drm_i915_gem_object *vlv_pctx;
1879
0695726e 1880#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1881 /* list of fbdev register on this device */
1882 struct intel_fbdev *fbdev;
82e3b8c1 1883 struct work_struct fbdev_suspend_work;
4520f53a 1884#endif
e953fd7b
CW
1885
1886 struct drm_property *broadcast_rgb_property;
3f43c48d 1887 struct drm_property *force_audio_property;
e3689190 1888
58fddc28 1889 /* hda/i915 audio component */
51e1d83c 1890 struct i915_audio_component *audio_component;
58fddc28
ID
1891 bool audio_component_registered;
1892
254f965c 1893 uint32_t hw_context_size;
a33afea5 1894 struct list_head context_list;
f4c956ad 1895
3e68320e 1896 u32 fdi_rx_config;
68d18ad7 1897
70722468
VS
1898 u32 chv_phy_control;
1899
842f1c8b 1900 u32 suspend_count;
f4c956ad 1901 struct i915_suspend_saved_registers regfile;
ddeea5b0 1902 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1903
53615a5e
VS
1904 struct {
1905 /*
1906 * Raw watermark latency values:
1907 * in 0.1us units for WM0,
1908 * in 0.5us units for WM1+.
1909 */
1910 /* primary */
1911 uint16_t pri_latency[5];
1912 /* sprite */
1913 uint16_t spr_latency[5];
1914 /* cursor */
1915 uint16_t cur_latency[5];
2af30a5c
PB
1916 /*
1917 * Raw watermark memory latency values
1918 * for SKL for all 8 levels
1919 * in 1us units.
1920 */
1921 uint16_t skl_latency[8];
609cedef 1922
2d41c0b5
PB
1923 /*
1924 * The skl_wm_values structure is a bit too big for stack
1925 * allocation, so we keep the staging struct where we store
1926 * intermediate results here instead.
1927 */
1928 struct skl_wm_values skl_results;
1929
609cedef 1930 /* current hardware state */
2d41c0b5
PB
1931 union {
1932 struct ilk_wm_values hw;
1933 struct skl_wm_values skl_hw;
0018fda1 1934 struct vlv_wm_values vlv;
2d41c0b5 1935 };
58590c14
VS
1936
1937 uint8_t max_level;
53615a5e
VS
1938 } wm;
1939
8a187455
PZ
1940 struct i915_runtime_pm pm;
1941
a83014d3
OM
1942 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1943 struct {
5f19e2bf 1944 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1945 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1946 struct list_head *vmas);
a83014d3
OM
1947 int (*init_rings)(struct drm_device *dev);
1948 void (*cleanup_ring)(struct intel_engine_cs *ring);
1949 void (*stop_ring)(struct intel_engine_cs *ring);
1950 } gt;
1951
9e458034
SJ
1952 bool edp_low_vswing;
1953
bdf1e7e3
DV
1954 /*
1955 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1956 * will be rejected. Instead look for a better place.
1957 */
77fec556 1958};
1da177e4 1959
2c1792a1
CW
1960static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1961{
1962 return dev->dev_private;
1963}
1964
888d0d42
ID
1965static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1966{
1967 return to_i915(dev_get_drvdata(dev));
1968}
1969
33a732f4
AD
1970static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
1971{
1972 return container_of(guc, struct drm_i915_private, guc);
1973}
1974
b4519513
CW
1975/* Iterate over initialised rings */
1976#define for_each_ring(ring__, dev_priv__, i__) \
1977 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1978 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1979
b1d7e4b4
WF
1980enum hdmi_force_audio {
1981 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1982 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1983 HDMI_AUDIO_AUTO, /* trust EDID */
1984 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1985};
1986
190d6cd5 1987#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1988
37e680a1
CW
1989struct drm_i915_gem_object_ops {
1990 /* Interface between the GEM object and its backing storage.
1991 * get_pages() is called once prior to the use of the associated set
1992 * of pages before to binding them into the GTT, and put_pages() is
1993 * called after we no longer need them. As we expect there to be
1994 * associated cost with migrating pages between the backing storage
1995 * and making them available for the GPU (e.g. clflush), we may hold
1996 * onto the pages after they are no longer referenced by the GPU
1997 * in case they may be used again shortly (for example migrating the
1998 * pages to a different memory domain within the GTT). put_pages()
1999 * will therefore most likely be called when the object itself is
2000 * being released or under memory pressure (where we attempt to
2001 * reap pages for the shrinker).
2002 */
2003 int (*get_pages)(struct drm_i915_gem_object *);
2004 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
2005 int (*dmabuf_export)(struct drm_i915_gem_object *);
2006 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2007};
2008
a071fa00
DV
2009/*
2010 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2011 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2012 * doesn't mean that the hw necessarily already scans it out, but that any
2013 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2014 *
2015 * We have one bit per pipe and per scanout plane type.
2016 */
d1b9d039
SAK
2017#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2018#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2019#define INTEL_FRONTBUFFER_BITS \
2020 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2021#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2022 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2023#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2024 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2025#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2026 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2027#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2028 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2029#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2030 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2031
673a394b 2032struct drm_i915_gem_object {
c397b908 2033 struct drm_gem_object base;
673a394b 2034
37e680a1
CW
2035 const struct drm_i915_gem_object_ops *ops;
2036
2f633156
BW
2037 /** List of VMAs backed by this object */
2038 struct list_head vma_list;
2039
c1ad11fc
CW
2040 /** Stolen memory for this object, instead of being backed by shmem. */
2041 struct drm_mm_node *stolen;
35c20a60 2042 struct list_head global_list;
673a394b 2043
b4716185 2044 struct list_head ring_list[I915_NUM_RINGS];
b25cb2f8
BW
2045 /** Used in execbuf to temporarily hold a ref */
2046 struct list_head obj_exec_link;
673a394b 2047
8d9d5744 2048 struct list_head batch_pool_link;
493018dc 2049
673a394b 2050 /**
65ce3027
CW
2051 * This is set if the object is on the active lists (has pending
2052 * rendering and so a non-zero seqno), and is not set if it i s on
2053 * inactive (ready to be unbound) list.
673a394b 2054 */
b4716185 2055 unsigned int active:I915_NUM_RINGS;
673a394b
EA
2056
2057 /**
2058 * This is set if the object has been written to since last bound
2059 * to the GTT
2060 */
0206e353 2061 unsigned int dirty:1;
778c3544
DV
2062
2063 /**
2064 * Fence register bits (if any) for this object. Will be set
2065 * as needed when mapped into the GTT.
2066 * Protected by dev->struct_mutex.
778c3544 2067 */
4b9de737 2068 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2069
778c3544
DV
2070 /**
2071 * Advice: are the backing pages purgeable?
2072 */
0206e353 2073 unsigned int madv:2;
778c3544 2074
778c3544
DV
2075 /**
2076 * Current tiling mode for the object.
2077 */
0206e353 2078 unsigned int tiling_mode:2;
5d82e3e6
CW
2079 /**
2080 * Whether the tiling parameters for the currently associated fence
2081 * register have changed. Note that for the purposes of tracking
2082 * tiling changes we also treat the unfenced register, the register
2083 * slot that the object occupies whilst it executes a fenced
2084 * command (such as BLT on gen2/3), as a "fence".
2085 */
2086 unsigned int fence_dirty:1;
778c3544 2087
75e9e915
DV
2088 /**
2089 * Is the object at the current location in the gtt mappable and
2090 * fenceable? Used to avoid costly recalculations.
2091 */
0206e353 2092 unsigned int map_and_fenceable:1;
75e9e915 2093
fb7d516a
DV
2094 /**
2095 * Whether the current gtt mapping needs to be mappable (and isn't just
2096 * mappable by accident). Track pin and fault separate for a more
2097 * accurate mappable working set.
2098 */
0206e353 2099 unsigned int fault_mappable:1;
fb7d516a 2100
24f3a8cf
AG
2101 /*
2102 * Is the object to be mapped as read-only to the GPU
2103 * Only honoured if hardware has relevant pte bit
2104 */
2105 unsigned long gt_ro:1;
651d794f 2106 unsigned int cache_level:3;
0f71979a 2107 unsigned int cache_dirty:1;
93dfb40c 2108
a071fa00
DV
2109 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2110
8a0c39b1
TU
2111 unsigned int pin_display;
2112
9da3da66 2113 struct sg_table *pages;
a5570178 2114 int pages_pin_count;
ee286370
CW
2115 struct get_page {
2116 struct scatterlist *sg;
2117 int last;
2118 } get_page;
673a394b 2119
1286ff73 2120 /* prime dma-buf support */
9a70cc2a
DA
2121 void *dma_buf_vmapping;
2122 int vmapping_count;
2123
b4716185
CW
2124 /** Breadcrumb of last rendering to the buffer.
2125 * There can only be one writer, but we allow for multiple readers.
2126 * If there is a writer that necessarily implies that all other
2127 * read requests are complete - but we may only be lazily clearing
2128 * the read requests. A read request is naturally the most recent
2129 * request on a ring, so we may have two different write and read
2130 * requests on one ring where the write request is older than the
2131 * read request. This allows for the CPU to read from an active
2132 * buffer by only waiting for the write to complete.
2133 * */
2134 struct drm_i915_gem_request *last_read_req[I915_NUM_RINGS];
97b2a6a1 2135 struct drm_i915_gem_request *last_write_req;
caea7476 2136 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2137 struct drm_i915_gem_request *last_fenced_req;
673a394b 2138
778c3544 2139 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2140 uint32_t stride;
673a394b 2141
80075d49
DV
2142 /** References from framebuffers, locks out tiling changes. */
2143 unsigned long framebuffer_references;
2144
280b713b 2145 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2146 unsigned long *bit_17;
280b713b 2147
5cc9ed4b 2148 union {
6a2c4232
CW
2149 /** for phy allocated objects */
2150 struct drm_dma_handle *phys_handle;
2151
5cc9ed4b
CW
2152 struct i915_gem_userptr {
2153 uintptr_t ptr;
2154 unsigned read_only :1;
2155 unsigned workers :4;
2156#define I915_GEM_USERPTR_MAX_WORKERS 15
2157
ad46cb53
CW
2158 struct i915_mm_struct *mm;
2159 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2160 struct work_struct *work;
2161 } userptr;
2162 };
2163};
62b8b215 2164#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2165
a071fa00
DV
2166void i915_gem_track_fb(struct drm_i915_gem_object *old,
2167 struct drm_i915_gem_object *new,
2168 unsigned frontbuffer_bits);
2169
673a394b
EA
2170/**
2171 * Request queue structure.
2172 *
2173 * The request queue allows us to note sequence numbers that have been emitted
2174 * and may be associated with active buffers to be retired.
2175 *
97b2a6a1
JH
2176 * By keeping this list, we can avoid having to do questionable sequence
2177 * number comparisons on buffer last_read|write_seqno. It also allows an
2178 * emission time to be associated with the request for tracking how far ahead
2179 * of the GPU the submission is.
b3a38998
NH
2180 *
2181 * The requests are reference counted, so upon creation they should have an
2182 * initial reference taken using kref_init
673a394b
EA
2183 */
2184struct drm_i915_gem_request {
abfe262a
JH
2185 struct kref ref;
2186
852835f3 2187 /** On Which ring this request was generated */
efab6d8d 2188 struct drm_i915_private *i915;
a4872ba6 2189 struct intel_engine_cs *ring;
852835f3 2190
673a394b
EA
2191 /** GEM sequence number associated with this request. */
2192 uint32_t seqno;
2193
7d736f4f
MK
2194 /** Position in the ringbuffer of the start of the request */
2195 u32 head;
2196
72f95afa
NH
2197 /**
2198 * Position in the ringbuffer of the start of the postfix.
2199 * This is required to calculate the maximum available ringbuffer
2200 * space without overwriting the postfix.
2201 */
2202 u32 postfix;
2203
2204 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2205 u32 tail;
2206
b3a38998 2207 /**
a8c6ecb3 2208 * Context and ring buffer related to this request
b3a38998
NH
2209 * Contexts are refcounted, so when this request is associated with a
2210 * context, we must increment the context's refcount, to guarantee that
2211 * it persists while any request is linked to it. Requests themselves
2212 * are also refcounted, so the request will only be freed when the last
2213 * reference to it is dismissed, and the code in
2214 * i915_gem_request_free() will then decrement the refcount on the
2215 * context.
2216 */
273497e5 2217 struct intel_context *ctx;
98e1bd4a 2218 struct intel_ringbuffer *ringbuf;
0e50e96b 2219
dc4be607
JH
2220 /** Batch buffer related to this request if any (used for
2221 error state dump only) */
7d736f4f
MK
2222 struct drm_i915_gem_object *batch_obj;
2223
673a394b
EA
2224 /** Time at which this request was emitted, in jiffies. */
2225 unsigned long emitted_jiffies;
2226
b962442e 2227 /** global list entry for this request */
673a394b 2228 struct list_head list;
b962442e 2229
f787a5f5 2230 struct drm_i915_file_private *file_priv;
b962442e
EA
2231 /** file_priv list entry for this request */
2232 struct list_head client_list;
67e2937b 2233
071c92de
MK
2234 /** process identifier submitting this request */
2235 struct pid *pid;
2236
6d3d8274
NH
2237 /**
2238 * The ELSP only accepts two elements at a time, so we queue
2239 * context/tail pairs on a given queue (ring->execlist_queue) until the
2240 * hardware is available. The queue serves a double purpose: we also use
2241 * it to keep track of the up to 2 contexts currently in the hardware
2242 * (usually one in execution and the other queued up by the GPU): We
2243 * only remove elements from the head of the queue when the hardware
2244 * informs us that an element has been completed.
2245 *
2246 * All accesses to the queue are mediated by a spinlock
2247 * (ring->execlist_lock).
2248 */
2249
2250 /** Execlist link in the submission queue.*/
2251 struct list_head execlist_link;
2252
2253 /** Execlists no. of times this request has been sent to the ELSP */
2254 int elsp_submitted;
2255
673a394b
EA
2256};
2257
6689cb2b 2258int i915_gem_request_alloc(struct intel_engine_cs *ring,
217e46b5
JH
2259 struct intel_context *ctx,
2260 struct drm_i915_gem_request **req_out);
29b1b415 2261void i915_gem_request_cancel(struct drm_i915_gem_request *req);
abfe262a 2262void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2263int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2264 struct drm_file *file);
abfe262a 2265
b793a00a
JH
2266static inline uint32_t
2267i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2268{
2269 return req ? req->seqno : 0;
2270}
2271
2272static inline struct intel_engine_cs *
2273i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2274{
2275 return req ? req->ring : NULL;
2276}
2277
b2cfe0ab 2278static inline struct drm_i915_gem_request *
abfe262a
JH
2279i915_gem_request_reference(struct drm_i915_gem_request *req)
2280{
b2cfe0ab
CW
2281 if (req)
2282 kref_get(&req->ref);
2283 return req;
abfe262a
JH
2284}
2285
2286static inline void
2287i915_gem_request_unreference(struct drm_i915_gem_request *req)
2288{
f245860e 2289 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2290 kref_put(&req->ref, i915_gem_request_free);
2291}
2292
41037f9f
CW
2293static inline void
2294i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2295{
b833bb61
ML
2296 struct drm_device *dev;
2297
2298 if (!req)
2299 return;
41037f9f 2300
b833bb61
ML
2301 dev = req->ring->dev;
2302 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2303 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2304}
2305
abfe262a
JH
2306static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2307 struct drm_i915_gem_request *src)
2308{
2309 if (src)
2310 i915_gem_request_reference(src);
2311
2312 if (*pdst)
2313 i915_gem_request_unreference(*pdst);
2314
2315 *pdst = src;
2316}
2317
1b5a433a
JH
2318/*
2319 * XXX: i915_gem_request_completed should be here but currently needs the
2320 * definition of i915_seqno_passed() which is below. It will be moved in
2321 * a later patch when the call to i915_seqno_passed() is obsoleted...
2322 */
2323
351e3db2
BV
2324/*
2325 * A command that requires special handling by the command parser.
2326 */
2327struct drm_i915_cmd_descriptor {
2328 /*
2329 * Flags describing how the command parser processes the command.
2330 *
2331 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2332 * a length mask if not set
2333 * CMD_DESC_SKIP: The command is allowed but does not follow the
2334 * standard length encoding for the opcode range in
2335 * which it falls
2336 * CMD_DESC_REJECT: The command is never allowed
2337 * CMD_DESC_REGISTER: The command should be checked against the
2338 * register whitelist for the appropriate ring
2339 * CMD_DESC_MASTER: The command is allowed if the submitting process
2340 * is the DRM master
2341 */
2342 u32 flags;
2343#define CMD_DESC_FIXED (1<<0)
2344#define CMD_DESC_SKIP (1<<1)
2345#define CMD_DESC_REJECT (1<<2)
2346#define CMD_DESC_REGISTER (1<<3)
2347#define CMD_DESC_BITMASK (1<<4)
2348#define CMD_DESC_MASTER (1<<5)
2349
2350 /*
2351 * The command's unique identification bits and the bitmask to get them.
2352 * This isn't strictly the opcode field as defined in the spec and may
2353 * also include type, subtype, and/or subop fields.
2354 */
2355 struct {
2356 u32 value;
2357 u32 mask;
2358 } cmd;
2359
2360 /*
2361 * The command's length. The command is either fixed length (i.e. does
2362 * not include a length field) or has a length field mask. The flag
2363 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2364 * a length mask. All command entries in a command table must include
2365 * length information.
2366 */
2367 union {
2368 u32 fixed;
2369 u32 mask;
2370 } length;
2371
2372 /*
2373 * Describes where to find a register address in the command to check
2374 * against the ring's register whitelist. Only valid if flags has the
2375 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2376 *
2377 * A non-zero step value implies that the command may access multiple
2378 * registers in sequence (e.g. LRI), in that case step gives the
2379 * distance in dwords between individual offset fields.
351e3db2
BV
2380 */
2381 struct {
2382 u32 offset;
2383 u32 mask;
6a65c5b9 2384 u32 step;
351e3db2
BV
2385 } reg;
2386
2387#define MAX_CMD_DESC_BITMASKS 3
2388 /*
2389 * Describes command checks where a particular dword is masked and
2390 * compared against an expected value. If the command does not match
2391 * the expected value, the parser rejects it. Only valid if flags has
2392 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2393 * are valid.
d4d48035
BV
2394 *
2395 * If the check specifies a non-zero condition_mask then the parser
2396 * only performs the check when the bits specified by condition_mask
2397 * are non-zero.
351e3db2
BV
2398 */
2399 struct {
2400 u32 offset;
2401 u32 mask;
2402 u32 expected;
d4d48035
BV
2403 u32 condition_offset;
2404 u32 condition_mask;
351e3db2
BV
2405 } bits[MAX_CMD_DESC_BITMASKS];
2406};
2407
2408/*
2409 * A table of commands requiring special handling by the command parser.
2410 *
2411 * Each ring has an array of tables. Each table consists of an array of command
2412 * descriptors, which must be sorted with command opcodes in ascending order.
2413 */
2414struct drm_i915_cmd_table {
2415 const struct drm_i915_cmd_descriptor *table;
2416 int count;
2417};
2418
dbbe9127 2419/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2420#define __I915__(p) ({ \
2421 struct drm_i915_private *__p; \
2422 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2423 __p = (struct drm_i915_private *)p; \
2424 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2425 __p = to_i915((struct drm_device *)p); \
2426 else \
2427 BUILD_BUG(); \
2428 __p; \
2429})
dbbe9127 2430#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2431#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2432#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2433
87f1f465
CW
2434#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2435#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2436#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2437#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2438#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2439#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2440#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2441#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2442#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2443#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2444#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2445#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2446#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2447#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2448#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2449#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2450#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2451#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2452#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2453 INTEL_DEVID(dev) == 0x0152 || \
2454 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2455#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2456#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2457#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2458#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2459#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2460#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2461#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2462#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2463 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2464#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2465 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2466 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2467 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2468/* ULX machines are also considered ULT. */
2469#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2470 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2471#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2472 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2473#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2474 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2475#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2476 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2477/* ULX machines are also considered ULT. */
87f1f465
CW
2478#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2479 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2480#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2481 INTEL_DEVID(dev) == 0x1913 || \
2482 INTEL_DEVID(dev) == 0x1916 || \
2483 INTEL_DEVID(dev) == 0x1921 || \
2484 INTEL_DEVID(dev) == 0x1926)
2485#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2486 INTEL_DEVID(dev) == 0x1915 || \
2487 INTEL_DEVID(dev) == 0x191E)
7a58bad0
SAK
2488#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2489 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2490#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2491 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2492
b833d685 2493#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2494
e90a21d4
HN
2495#define SKL_REVID_A0 (0x0)
2496#define SKL_REVID_B0 (0x1)
2497#define SKL_REVID_C0 (0x2)
2498#define SKL_REVID_D0 (0x3)
8bc0ccf6 2499#define SKL_REVID_E0 (0x4)
b88baa2a 2500#define SKL_REVID_F0 (0x5)
e90a21d4 2501
6c74c87f
NH
2502#define BXT_REVID_A0 (0x0)
2503#define BXT_REVID_B0 (0x3)
5ca4163a 2504#define BXT_REVID_C0 (0x9)
6c74c87f 2505
85436696
JB
2506/*
2507 * The genX designation typically refers to the render engine, so render
2508 * capability related checks should use IS_GEN, while display and other checks
2509 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2510 * chips, etc.).
2511 */
cae5852d
ZN
2512#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2513#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2514#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2515#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2516#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2517#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2518#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2519#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2520
73ae478c
BW
2521#define RENDER_RING (1<<RCS)
2522#define BSD_RING (1<<VCS)
2523#define BLT_RING (1<<BCS)
2524#define VEBOX_RING (1<<VECS)
845f74a7 2525#define BSD2_RING (1<<VCS2)
63c42e56 2526#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2527#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2528#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2529#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2530#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2531#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2532 __I915__(dev)->ellc_size)
cae5852d
ZN
2533#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2534
254f965c 2535#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2536#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2537#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2538#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2539#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2540
05394f39 2541#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2542#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2543
b45305fc
DV
2544/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2545#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2546/*
2547 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2548 * even when in MSI mode. This results in spurious interrupt warnings if the
2549 * legacy irq no. is shared with another device. The kernel then disables that
2550 * interrupt source and so prevents the other device from working properly.
2551 */
2552#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2553#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2554
cae5852d
ZN
2555/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2556 * rows, which changed the alignment requirements and fence programming.
2557 */
2558#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2559 IS_I915GM(dev)))
cae5852d
ZN
2560#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2561#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2562
2563#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2564#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2565#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2566
dbf7786e 2567#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2568
0c9b3715
JN
2569#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2570 INTEL_INFO(dev)->gen >= 9)
2571
dd93be58 2572#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2573#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2574#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2575 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2576 IS_SKYLAKE(dev))
6157d3c8 2577#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2578 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2579 IS_SKYLAKE(dev))
58abf1da
RV
2580#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2581#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2582
7b403ffb 2583#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2584
33a732f4
AD
2585#define HAS_GUC_UCODE(dev) (IS_GEN9(dev))
2586#define HAS_GUC_SCHED(dev) (IS_GEN9(dev))
2587
a9ed33ca
AJ
2588#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2589 INTEL_INFO(dev)->gen >= 8)
2590
97d3308a 2591#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
430b7ad5 2592 !IS_VALLEYVIEW(dev) && !IS_BROXTON(dev))
97d3308a 2593
17a303ec
PZ
2594#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2595#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2596#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2597#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2598#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2599#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2600#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2601#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2602#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
17a303ec 2603
f2fbc690 2604#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2605#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2606#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2607#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
cae5852d
ZN
2608#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2609#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2610#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2611#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2612
5fafe292
SJ
2613#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2614
040d2baa
BW
2615/* DPF == dynamic parity feature */
2616#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2617#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2618
c8735b0c 2619#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2620#define GEN9_FREQ_SCALER 3
c8735b0c 2621
05394f39
CW
2622#include "i915_trace.h"
2623
baa70943 2624extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2625extern int i915_max_ioctl;
2626
1751fcf9
ML
2627extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2628extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2629
d330a953
JN
2630/* i915_params.c */
2631struct i915_params {
2632 int modeset;
2633 int panel_ignore_lid;
d330a953 2634 int semaphores;
d330a953
JN
2635 int lvds_channel_mode;
2636 int panel_use_ssc;
2637 int vbt_sdvo_panel_type;
2638 int enable_rc6;
2639 int enable_fbc;
d330a953 2640 int enable_ppgtt;
127f1003 2641 int enable_execlists;
d330a953
JN
2642 int enable_psr;
2643 unsigned int preliminary_hw_support;
2644 int disable_power_well;
2645 int enable_ips;
e5aa6541 2646 int invert_brightness;
351e3db2 2647 int enable_cmd_parser;
e5aa6541
DL
2648 /* leave bools at the end to not create holes */
2649 bool enable_hangcheck;
d330a953 2650 bool prefault_disable;
5bedeb2d 2651 bool load_detect_test;
d330a953 2652 bool reset;
a0bae57f 2653 bool disable_display;
7a10dfa6 2654 bool disable_vtd_wa;
63dc0449
AD
2655 bool enable_guc_submission;
2656 int guc_log_level;
84c33a64 2657 int use_mmio_flip;
48572edd 2658 int mmio_debug;
e2c719b7 2659 bool verbose_state_checks;
c5b852f3 2660 bool nuclear_pageflip;
9e458034 2661 int edp_vswing;
d330a953
JN
2662};
2663extern struct i915_params i915 __read_mostly;
2664
1da177e4 2665 /* i915_dma.c */
22eae947 2666extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2667extern int i915_driver_unload(struct drm_device *);
2885f6ac 2668extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2669extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2670extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2671 struct drm_file *file);
673a394b 2672extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2673 struct drm_file *file);
c43b5634 2674#ifdef CONFIG_COMPAT
0d6aa60b
DA
2675extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2676 unsigned long arg);
c43b5634 2677#endif
8e96d9c4 2678extern int intel_gpu_reset(struct drm_device *dev);
49e4d842 2679extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2680extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2681extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2682extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2683extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2684extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2685int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
eb805623 2686void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2687
77913b39
JN
2688/* intel_hotplug.c */
2689void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2690void intel_hpd_init(struct drm_i915_private *dev_priv);
2691void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2692void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2693bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2694
1da177e4 2695/* i915_irq.c */
10cd45b6 2696void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2697__printf(3, 4)
2698void i915_handle_error(struct drm_device *dev, bool wedged,
2699 const char *fmt, ...);
1da177e4 2700
b963291c 2701extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2702int intel_irq_install(struct drm_i915_private *dev_priv);
2703void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2704
2705extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2706extern void intel_uncore_early_sanitize(struct drm_device *dev,
2707 bool restore_forcewake);
907b28c5 2708extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2709extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2710extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2711extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2712const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2713void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2714 enum forcewake_domains domains);
59bad947 2715void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2716 enum forcewake_domains domains);
a6111f7b
CW
2717/* Like above but the caller must manage the uncore.lock itself.
2718 * Must be used with I915_READ_FW and friends.
2719 */
2720void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2721 enum forcewake_domains domains);
2722void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2723 enum forcewake_domains domains);
59bad947 2724void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2725static inline bool intel_vgpu_active(struct drm_device *dev)
2726{
2727 return to_i915(dev)->vgpu.active;
2728}
b1f14ad0 2729
7c463586 2730void
50227e1c 2731i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2732 u32 status_mask);
7c463586
KP
2733
2734void
50227e1c 2735i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2736 u32 status_mask);
7c463586 2737
f8b79e58
ID
2738void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2739void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2740void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2741 uint32_t mask,
2742 uint32_t bits);
47339cd9
DV
2743void
2744ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2745void
2746ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2747void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2748 uint32_t interrupt_mask,
2749 uint32_t enabled_irq_mask);
2750#define ibx_enable_display_interrupt(dev_priv, bits) \
2751 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2752#define ibx_disable_display_interrupt(dev_priv, bits) \
2753 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2754
673a394b 2755/* i915_gem.c */
673a394b
EA
2756int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2757 struct drm_file *file_priv);
2758int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2759 struct drm_file *file_priv);
2760int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2761 struct drm_file *file_priv);
2762int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2763 struct drm_file *file_priv);
de151cf6
JB
2764int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2765 struct drm_file *file_priv);
673a394b
EA
2766int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2767 struct drm_file *file_priv);
2768int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2769 struct drm_file *file_priv);
ba8b7ccb 2770void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2771 struct drm_i915_gem_request *req);
adeca76d 2772void i915_gem_execbuffer_retire_commands(struct i915_execbuffer_params *params);
5f19e2bf 2773int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2774 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2775 struct list_head *vmas);
673a394b
EA
2776int i915_gem_execbuffer(struct drm_device *dev, void *data,
2777 struct drm_file *file_priv);
76446cac
JB
2778int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2779 struct drm_file *file_priv);
673a394b
EA
2780int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2781 struct drm_file *file_priv);
199adf40
BW
2782int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2783 struct drm_file *file);
2784int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2785 struct drm_file *file);
673a394b
EA
2786int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2787 struct drm_file *file_priv);
3ef94daa
CW
2788int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2789 struct drm_file *file_priv);
673a394b
EA
2790int i915_gem_set_tiling(struct drm_device *dev, void *data,
2791 struct drm_file *file_priv);
2792int i915_gem_get_tiling(struct drm_device *dev, void *data,
2793 struct drm_file *file_priv);
5cc9ed4b
CW
2794int i915_gem_init_userptr(struct drm_device *dev);
2795int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2796 struct drm_file *file);
5a125c3c
EA
2797int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2798 struct drm_file *file_priv);
23ba4fd0
BW
2799int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2800 struct drm_file *file_priv);
673a394b 2801void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2802void *i915_gem_object_alloc(struct drm_device *dev);
2803void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2804void i915_gem_object_init(struct drm_i915_gem_object *obj,
2805 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2806struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2807 size_t size);
ea70299d
DG
2808struct drm_i915_gem_object *i915_gem_object_create_from_data(
2809 struct drm_device *dev, const void *data, size_t size);
673a394b 2810void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2811void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2812
0875546c
DV
2813/* Flags used by pin/bind&friends. */
2814#define PIN_MAPPABLE (1<<0)
2815#define PIN_NONBLOCK (1<<1)
2816#define PIN_GLOBAL (1<<2)
2817#define PIN_OFFSET_BIAS (1<<3)
2818#define PIN_USER (1<<4)
2819#define PIN_UPDATE (1<<5)
d23db88c 2820#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2821int __must_check
2822i915_gem_object_pin(struct drm_i915_gem_object *obj,
2823 struct i915_address_space *vm,
2824 uint32_t alignment,
2825 uint64_t flags);
2826int __must_check
2827i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2828 const struct i915_ggtt_view *view,
2829 uint32_t alignment,
2830 uint64_t flags);
fe14d5f4
TU
2831
2832int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2833 u32 flags);
07fe0b12 2834int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2835int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2836void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2837void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2838
4c914c0c
BV
2839int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2840 int *needs_clflush);
2841
37e680a1 2842int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2843
2844static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2845{
ee286370
CW
2846 return sg->length >> PAGE_SHIFT;
2847}
67d5a50c 2848
ee286370
CW
2849static inline struct page *
2850i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2851{
ee286370
CW
2852 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2853 return NULL;
67d5a50c 2854
ee286370
CW
2855 if (n < obj->get_page.last) {
2856 obj->get_page.sg = obj->pages->sgl;
2857 obj->get_page.last = 0;
2858 }
67d5a50c 2859
ee286370
CW
2860 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2861 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2862 if (unlikely(sg_is_chain(obj->get_page.sg)))
2863 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2864 }
67d5a50c 2865
ee286370 2866 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2867}
ee286370 2868
a5570178
CW
2869static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2870{
2871 BUG_ON(obj->pages == NULL);
2872 obj->pages_pin_count++;
2873}
2874static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2875{
2876 BUG_ON(obj->pages_pin_count == 0);
2877 obj->pages_pin_count--;
2878}
2879
54cf91dc 2880int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2881int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
2882 struct intel_engine_cs *to,
2883 struct drm_i915_gem_request **to_req);
e2d05a8b 2884void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2885 struct drm_i915_gem_request *req);
ff72145b
DA
2886int i915_gem_dumb_create(struct drm_file *file_priv,
2887 struct drm_device *dev,
2888 struct drm_mode_create_dumb *args);
da6b51d0
DA
2889int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2890 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2891/**
2892 * Returns true if seq1 is later than seq2.
2893 */
2894static inline bool
2895i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2896{
2897 return (int32_t)(seq1 - seq2) >= 0;
2898}
2899
1b5a433a
JH
2900static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2901 bool lazy_coherency)
2902{
2903 u32 seqno;
2904
2905 BUG_ON(req == NULL);
2906
2907 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2908
2909 return i915_seqno_passed(seqno, req->seqno);
2910}
2911
fca26bb4
MK
2912int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2913int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 2914
8d9fc7fd 2915struct drm_i915_gem_request *
a4872ba6 2916i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2917
b29c19b6 2918bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2919void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2920int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2921 bool interruptible);
84c33a64 2922
1f83fee0
DV
2923static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2924{
2925 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2926 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2927}
2928
2929static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2930{
2ac0f450
MK
2931 return atomic_read(&error->reset_counter) & I915_WEDGED;
2932}
2933
2934static inline u32 i915_reset_count(struct i915_gpu_error *error)
2935{
2936 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2937}
a71d8d94 2938
88b4aa87
MK
2939static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2940{
2941 return dev_priv->gpu_error.stop_rings == 0 ||
2942 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2943}
2944
2945static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2946{
2947 return dev_priv->gpu_error.stop_rings == 0 ||
2948 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2949}
2950
069efc1d 2951void i915_gem_reset(struct drm_device *dev);
000433b6 2952bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 2953int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2954int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2955int __must_check i915_gem_init_hw(struct drm_device *dev);
6909a666 2956int i915_gem_l3_remap(struct drm_i915_gem_request *req, int slice);
f691e2f4 2957void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2958void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2959int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2960int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 2961void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
2962 struct drm_i915_gem_object *batch_obj,
2963 bool flush_caches);
75289874 2964#define i915_add_request(req) \
fcfa423c 2965 __i915_add_request(req, NULL, true)
75289874 2966#define i915_add_request_no_flush(req) \
fcfa423c 2967 __i915_add_request(req, NULL, false)
9c654818 2968int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2969 unsigned reset_counter,
2970 bool interruptible,
2971 s64 *timeout,
2e1b8730 2972 struct intel_rps_client *rps);
a4b3a571 2973int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2974int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 2975int __must_check
2e2f351d
CW
2976i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
2977 bool readonly);
2978int __must_check
2021746e
CW
2979i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2980 bool write);
2981int __must_check
dabdfe02
CW
2982i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2983int __must_check
2da3b9b9
CW
2984i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2985 u32 alignment,
e6617330 2986 struct intel_engine_cs *pipelined,
91af127f 2987 struct drm_i915_gem_request **pipelined_request,
e6617330
TU
2988 const struct i915_ggtt_view *view);
2989void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2990 const struct i915_ggtt_view *view);
00731155 2991int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2992 int align);
b29c19b6 2993int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2994void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2995
0fa87796
ID
2996uint32_t
2997i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2998uint32_t
d865110c
ID
2999i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3000 int tiling_mode, bool fenced);
467cffba 3001
e4ffd173
CW
3002int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3003 enum i915_cache_level cache_level);
3004
1286ff73
DV
3005struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3006 struct dma_buf *dma_buf);
3007
3008struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3009 struct drm_gem_object *gem_obj, int flags);
3010
088e0df4
MT
3011u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3012 const struct i915_ggtt_view *view);
3013u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3014 struct i915_address_space *vm);
3015static inline u64
ec7adb6e 3016i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3017{
9abc4648 3018 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3019}
ec7adb6e 3020
a70a3148 3021bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3022bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3023 const struct i915_ggtt_view *view);
a70a3148 3024bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3025 struct i915_address_space *vm);
fe14d5f4 3026
a70a3148
BW
3027unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
3028 struct i915_address_space *vm);
fe14d5f4 3029struct i915_vma *
ec7adb6e
JL
3030i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3031 struct i915_address_space *vm);
3032struct i915_vma *
3033i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3034 const struct i915_ggtt_view *view);
fe14d5f4 3035
accfef2e
BW
3036struct i915_vma *
3037i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3038 struct i915_address_space *vm);
3039struct i915_vma *
3040i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3041 const struct i915_ggtt_view *view);
5c2abbea 3042
ec7adb6e
JL
3043static inline struct i915_vma *
3044i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3045{
3046 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3047}
ec7adb6e 3048bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3049
a70a3148 3050/* Some GGTT VM helpers */
5dc383b0 3051#define i915_obj_to_ggtt(obj) \
a70a3148
BW
3052 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
3053static inline bool i915_is_ggtt(struct i915_address_space *vm)
3054{
3055 struct i915_address_space *ggtt =
3056 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
3057 return vm == ggtt;
3058}
3059
841cd773
DV
3060static inline struct i915_hw_ppgtt *
3061i915_vm_to_ppgtt(struct i915_address_space *vm)
3062{
3063 WARN_ON(i915_is_ggtt(vm));
3064
3065 return container_of(vm, struct i915_hw_ppgtt, base);
3066}
3067
3068
a70a3148
BW
3069static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3070{
9abc4648 3071 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3072}
3073
3074static inline unsigned long
3075i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
3076{
5dc383b0 3077 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 3078}
c37e2204
BW
3079
3080static inline int __must_check
3081i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3082 uint32_t alignment,
1ec9e26d 3083 unsigned flags)
c37e2204 3084{
5dc383b0
DV
3085 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
3086 alignment, flags | PIN_GLOBAL);
c37e2204 3087}
a70a3148 3088
b287110e
DV
3089static inline int
3090i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3091{
3092 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3093}
3094
e6617330
TU
3095void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3096 const struct i915_ggtt_view *view);
3097static inline void
3098i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3099{
3100 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3101}
b287110e 3102
41a36b73
DV
3103/* i915_gem_fence.c */
3104int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3105int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3106
3107bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3108void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3109
3110void i915_gem_restore_fences(struct drm_device *dev);
3111
7f96ecaf
DV
3112void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3113void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3114void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3115
254f965c 3116/* i915_gem_context.c */
8245be31 3117int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 3118void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3119void i915_gem_context_reset(struct drm_device *dev);
e422b888 3120int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
b3dd6b96 3121int i915_gem_context_enable(struct drm_i915_gem_request *req);
254f965c 3122void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3123int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3124struct intel_context *
41bde553 3125i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3126void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3127struct drm_i915_gem_object *
3128i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3129static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3130{
691e6415 3131 kref_get(&ctx->ref);
dce3271b
MK
3132}
3133
273497e5 3134static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3135{
691e6415 3136 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3137}
3138
273497e5 3139static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3140{
821d66dd 3141 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3142}
3143
84624813
BW
3144int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3145 struct drm_file *file);
3146int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3147 struct drm_file *file);
c9dc0f35
CW
3148int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3149 struct drm_file *file_priv);
3150int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3151 struct drm_file *file_priv);
1286ff73 3152
679845ed
BW
3153/* i915_gem_evict.c */
3154int __must_check i915_gem_evict_something(struct drm_device *dev,
3155 struct i915_address_space *vm,
3156 int min_size,
3157 unsigned alignment,
3158 unsigned cache_level,
d23db88c
CW
3159 unsigned long start,
3160 unsigned long end,
1ec9e26d 3161 unsigned flags);
679845ed
BW
3162int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3163int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3164
0260c420 3165/* belongs in i915_gem_gtt.h */
d09105c6 3166static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3167{
3168 if (INTEL_INFO(dev)->gen < 6)
3169 intel_gtt_chipset_flush();
3170}
246cbfb5 3171
9797fbfb 3172/* i915_gem_stolen.c */
d713fd49
PZ
3173int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3174 struct drm_mm_node *node, u64 size,
3175 unsigned alignment);
a9da512b
PZ
3176int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3177 struct drm_mm_node *node, u64 size,
3178 unsigned alignment, u64 start,
3179 u64 end);
d713fd49
PZ
3180void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3181 struct drm_mm_node *node);
9797fbfb
CW
3182int i915_gem_init_stolen(struct drm_device *dev);
3183void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3184struct drm_i915_gem_object *
3185i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3186struct drm_i915_gem_object *
3187i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3188 u32 stolen_offset,
3189 u32 gtt_offset,
3190 u32 size);
9797fbfb 3191
be6a0376
DV
3192/* i915_gem_shrinker.c */
3193unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3194 long target,
3195 unsigned flags);
3196#define I915_SHRINK_PURGEABLE 0x1
3197#define I915_SHRINK_UNBOUND 0x2
3198#define I915_SHRINK_BOUND 0x4
3199unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3200void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3201
3202
673a394b 3203/* i915_gem_tiling.c */
2c1792a1 3204static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3205{
50227e1c 3206 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3207
3208 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3209 obj->tiling_mode != I915_TILING_NONE;
3210}
3211
673a394b 3212/* i915_gem_debug.c */
23bc5982
CW
3213#if WATCH_LISTS
3214int i915_verify_lists(struct drm_device *dev);
673a394b 3215#else
23bc5982 3216#define i915_verify_lists(dev) 0
673a394b 3217#endif
1da177e4 3218
2017263e 3219/* i915_debugfs.c */
27c202ad
BG
3220int i915_debugfs_init(struct drm_minor *minor);
3221void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3222#ifdef CONFIG_DEBUG_FS
249e87de 3223int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3224void intel_display_crc_init(struct drm_device *dev);
3225#else
101057fa
DV
3226static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3227{ return 0; }
f8c168fa 3228static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3229#endif
84734a04
MK
3230
3231/* i915_gpu_error.c */
edc3d884
MK
3232__printf(2, 3)
3233void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3234int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3235 const struct i915_error_state_file_priv *error);
4dc955f7 3236int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3237 struct drm_i915_private *i915,
4dc955f7
MK
3238 size_t count, loff_t pos);
3239static inline void i915_error_state_buf_release(
3240 struct drm_i915_error_state_buf *eb)
3241{
3242 kfree(eb->buf);
3243}
58174462
MK
3244void i915_capture_error_state(struct drm_device *dev, bool wedge,
3245 const char *error_msg);
84734a04
MK
3246void i915_error_state_get(struct drm_device *dev,
3247 struct i915_error_state_file_priv *error_priv);
3248void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3249void i915_destroy_error_state(struct drm_device *dev);
3250
3251void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3252const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3253
351e3db2 3254/* i915_cmd_parser.c */
d728c8ef 3255int i915_cmd_parser_get_version(void);
a4872ba6
OM
3256int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3257void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3258bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3259int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3260 struct drm_i915_gem_object *batch_obj,
78a42377 3261 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3262 u32 batch_start_offset,
b9ffd80e 3263 u32 batch_len,
351e3db2
BV
3264 bool is_master);
3265
317c35d1
JB
3266/* i915_suspend.c */
3267extern int i915_save_state(struct drm_device *dev);
3268extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3269
0136db58
BW
3270/* i915_sysfs.c */
3271void i915_setup_sysfs(struct drm_device *dev_priv);
3272void i915_teardown_sysfs(struct drm_device *dev_priv);
3273
f899fc64
CW
3274/* intel_i2c.c */
3275extern int intel_setup_gmbus(struct drm_device *dev);
3276extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3277extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3278 unsigned int pin);
3bd7d909 3279
0184df46
JN
3280extern struct i2c_adapter *
3281intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3282extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3283extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3284static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3285{
3286 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3287}
f899fc64
CW
3288extern void intel_i2c_reset(struct drm_device *dev);
3289
3b617967 3290/* intel_opregion.c */
44834a67 3291#ifdef CONFIG_ACPI
27d50c82 3292extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3293extern void intel_opregion_init(struct drm_device *dev);
3294extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3295extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3296extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3297 bool enable);
ecbc5cf3
JN
3298extern int intel_opregion_notify_adapter(struct drm_device *dev,
3299 pci_power_t state);
65e082c9 3300#else
27d50c82 3301static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3302static inline void intel_opregion_init(struct drm_device *dev) { return; }
3303static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3304static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3305static inline int
3306intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3307{
3308 return 0;
3309}
ecbc5cf3
JN
3310static inline int
3311intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3312{
3313 return 0;
3314}
65e082c9 3315#endif
8ee1c3db 3316
723bfd70
JB
3317/* intel_acpi.c */
3318#ifdef CONFIG_ACPI
3319extern void intel_register_dsm_handler(void);
3320extern void intel_unregister_dsm_handler(void);
3321#else
3322static inline void intel_register_dsm_handler(void) { return; }
3323static inline void intel_unregister_dsm_handler(void) { return; }
3324#endif /* CONFIG_ACPI */
3325
79e53945 3326/* modesetting */
f817586c 3327extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3328extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3329extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3330extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3331extern void intel_connector_unregister(struct intel_connector *);
28d52043 3332extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3333extern void intel_display_resume(struct drm_device *dev);
44cec740 3334extern void i915_redisable_vga(struct drm_device *dev);
04098753 3335extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3336extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3337extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3338extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3339extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3340 bool enable);
0206e353
AJ
3341extern void intel_detect_pch(struct drm_device *dev);
3342extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3343extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3344
2911a35b 3345extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3346int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3347 struct drm_file *file);
b6359918
MK
3348int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3349 struct drm_file *file);
575155a9 3350
6ef3d427
CW
3351/* overlay */
3352extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3353extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3354 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3355
3356extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3357extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3358 struct drm_device *dev,
3359 struct intel_display_error_state *error);
6ef3d427 3360
151a49d0
TR
3361int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3362int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3363
3364/* intel_sideband.c */
707b6e3d
D
3365u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3366void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3367u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3368u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3369void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3370u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3371void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3372u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3373void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3374u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3375void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3376u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3377void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3378u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3379void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3380u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3381 enum intel_sbi_destination destination);
3382void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3383 enum intel_sbi_destination destination);
e9fe51c6
SK
3384u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3385void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3386
616bc820
VS
3387int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3388int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3389
0b274481
BW
3390#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3391#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3392
3393#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3394#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3395#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3396#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3397
3398#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3399#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3400#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3401#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3402
698b3135
CW
3403/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3404 * will be implemented using 2 32-bit writes in an arbitrary order with
3405 * an arbitrary delay between them. This can cause the hardware to
3406 * act upon the intermediate value, possibly leading to corruption and
3407 * machine death. You have been warned.
3408 */
0b274481
BW
3409#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3410#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3411
50877445 3412#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3413 u32 upper, lower, old_upper, loop = 0; \
3414 upper = I915_READ(upper_reg); \
ee0a227b 3415 do { \
acd29f7b 3416 old_upper = upper; \
ee0a227b 3417 lower = I915_READ(lower_reg); \
acd29f7b
CW
3418 upper = I915_READ(upper_reg); \
3419 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3420 (u64)upper << 32 | lower; })
50877445 3421
cae5852d
ZN
3422#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3423#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3424
a6111f7b
CW
3425/* These are untraced mmio-accessors that are only valid to be used inside
3426 * criticial sections inside IRQ handlers where forcewake is explicitly
3427 * controlled.
3428 * Think twice, and think again, before using these.
3429 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3430 * intel_uncore_forcewake_irqunlock().
3431 */
3432#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3433#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3434#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3435
55bc60db
VS
3436/* "Broadcast RGB" property */
3437#define INTEL_BROADCAST_RGB_AUTO 0
3438#define INTEL_BROADCAST_RGB_FULL 1
3439#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3440
766aa1c4
VS
3441static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3442{
92e23b99 3443 if (IS_VALLEYVIEW(dev))
766aa1c4 3444 return VLV_VGACNTRL;
92e23b99
SJ
3445 else if (INTEL_INFO(dev)->gen >= 5)
3446 return CPU_VGACNTRL;
766aa1c4
VS
3447 else
3448 return VGACNTRL;
3449}
3450
2bb4629a
VS
3451static inline void __user *to_user_ptr(u64 address)
3452{
3453 return (void __user *)(uintptr_t)address;
3454}
3455
df97729f
ID
3456static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3457{
3458 unsigned long j = msecs_to_jiffies(m);
3459
3460 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3461}
3462
7bd0e226
DV
3463static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3464{
3465 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3466}
3467
df97729f
ID
3468static inline unsigned long
3469timespec_to_jiffies_timeout(const struct timespec *value)
3470{
3471 unsigned long j = timespec_to_jiffies(value);
3472
3473 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3474}
3475
dce56b3c
PZ
3476/*
3477 * If you need to wait X milliseconds between events A and B, but event B
3478 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3479 * when event A happened, then just before event B you call this function and
3480 * pass the timestamp as the first argument, and X as the second argument.
3481 */
3482static inline void
3483wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3484{
ec5e0cfb 3485 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3486
3487 /*
3488 * Don't re-read the value of "jiffies" every time since it may change
3489 * behind our back and break the math.
3490 */
3491 tmp_jiffies = jiffies;
3492 target_jiffies = timestamp_jiffies +
3493 msecs_to_jiffies_timeout(to_wait_ms);
3494
3495 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3496 remaining_jiffies = target_jiffies - tmp_jiffies;
3497 while (remaining_jiffies)
3498 remaining_jiffies =
3499 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3500 }
3501}
3502
581c26e8
JH
3503static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3504 struct drm_i915_gem_request *req)
3505{
3506 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3507 i915_gem_request_assign(&ring->trace_irq_req, req);
3508}
3509
1da177e4 3510#endif
This page took 2.70251 seconds and 5 git commands to generate.