drm/i915/skl: Structure/enum definitions for SKL clocks
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
69f627f5 58#define DRIVER_DATE "20141107"
1da177e4 59
c883ef1b
MK
60#undef WARN_ON
61#define WARN_ON(x) WARN(x, "WARN_ON(" #x ")")
62
317c35d1 63enum pipe {
752aa88a 64 INVALID_PIPE = -1,
317c35d1
JB
65 PIPE_A = 0,
66 PIPE_B,
9db4a9c7 67 PIPE_C,
a57c774a
AK
68 _PIPE_EDP,
69 I915_MAX_PIPES = _PIPE_EDP
317c35d1 70};
9db4a9c7 71#define pipe_name(p) ((p) + 'A')
317c35d1 72
a5c961d1
PZ
73enum transcoder {
74 TRANSCODER_A = 0,
75 TRANSCODER_B,
76 TRANSCODER_C,
a57c774a
AK
77 TRANSCODER_EDP,
78 I915_MAX_TRANSCODERS
a5c961d1
PZ
79};
80#define transcoder_name(t) ((t) + 'A')
81
84139d1e
DL
82/*
83 * This is the maximum (across all platforms) number of planes (primary +
84 * sprites) that can be active at the same time on one pipe.
85 *
86 * This value doesn't count the cursor plane.
87 */
88#define I915_MAX_PLANES 3
89
80824003
JB
90enum plane {
91 PLANE_A = 0,
92 PLANE_B,
9db4a9c7 93 PLANE_C,
80824003 94};
9db4a9c7 95#define plane_name(p) ((p) + 'A')
52440211 96
d615a166 97#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 98
2b139522
ED
99enum port {
100 PORT_A = 0,
101 PORT_B,
102 PORT_C,
103 PORT_D,
104 PORT_E,
105 I915_MAX_PORTS
106};
107#define port_name(p) ((p) + 'A')
108
a09caddd 109#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
110
111enum dpio_channel {
112 DPIO_CH0,
113 DPIO_CH1
114};
115
116enum dpio_phy {
117 DPIO_PHY0,
118 DPIO_PHY1
119};
120
b97186f0
PZ
121enum intel_display_power_domain {
122 POWER_DOMAIN_PIPE_A,
123 POWER_DOMAIN_PIPE_B,
124 POWER_DOMAIN_PIPE_C,
125 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
126 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
127 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
128 POWER_DOMAIN_TRANSCODER_A,
129 POWER_DOMAIN_TRANSCODER_B,
130 POWER_DOMAIN_TRANSCODER_C,
f52e353e 131 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
132 POWER_DOMAIN_PORT_DDI_A_2_LANES,
133 POWER_DOMAIN_PORT_DDI_A_4_LANES,
134 POWER_DOMAIN_PORT_DDI_B_2_LANES,
135 POWER_DOMAIN_PORT_DDI_B_4_LANES,
136 POWER_DOMAIN_PORT_DDI_C_2_LANES,
137 POWER_DOMAIN_PORT_DDI_C_4_LANES,
138 POWER_DOMAIN_PORT_DDI_D_2_LANES,
139 POWER_DOMAIN_PORT_DDI_D_4_LANES,
140 POWER_DOMAIN_PORT_DSI,
141 POWER_DOMAIN_PORT_CRT,
142 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 143 POWER_DOMAIN_VGA,
fbeeaa23 144 POWER_DOMAIN_AUDIO,
bd2bb1b9 145 POWER_DOMAIN_PLLS,
baa70707 146 POWER_DOMAIN_INIT,
bddc7645
ID
147
148 POWER_DOMAIN_NUM,
b97186f0
PZ
149};
150
151#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
152#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
153 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
154#define POWER_DOMAIN_TRANSCODER(tran) \
155 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
156 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 157
1d843f9d
EE
158enum hpd_pin {
159 HPD_NONE = 0,
160 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
161 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
162 HPD_CRT,
163 HPD_SDVO_B,
164 HPD_SDVO_C,
165 HPD_PORT_B,
166 HPD_PORT_C,
167 HPD_PORT_D,
168 HPD_NUM_PINS
169};
170
2a2d5482
CW
171#define I915_GEM_GPU_DOMAINS \
172 (I915_GEM_DOMAIN_RENDER | \
173 I915_GEM_DOMAIN_SAMPLER | \
174 I915_GEM_DOMAIN_COMMAND | \
175 I915_GEM_DOMAIN_INSTRUCTION | \
176 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 177
055e393f
DL
178#define for_each_pipe(__dev_priv, __p) \
179 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
180#define for_each_plane(pipe, p) \
181 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 182#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 183
d79b814d
DL
184#define for_each_crtc(dev, crtc) \
185 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
186
d063ae48
DL
187#define for_each_intel_crtc(dev, intel_crtc) \
188 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
189
b2784e15
DL
190#define for_each_intel_encoder(dev, intel_encoder) \
191 list_for_each_entry(intel_encoder, \
192 &(dev)->mode_config.encoder_list, \
193 base.head)
194
6c2b7c12
DV
195#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
196 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
197 if ((intel_encoder)->base.crtc == (__crtc))
198
53f5e3ca
JB
199#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
200 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
201 if ((intel_connector)->base.encoder == (__encoder))
202
b04c5bd6
BF
203#define for_each_power_domain(domain, mask) \
204 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
205 if ((1 << (domain)) & (mask))
206
e7b903d2 207struct drm_i915_private;
ad46cb53 208struct i915_mm_struct;
5cc9ed4b 209struct i915_mmu_object;
e7b903d2 210
46edb027
DV
211enum intel_dpll_id {
212 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
213 /* real shared dpll ids must be >= 0 */
9cd86933
DV
214 DPLL_ID_PCH_PLL_A = 0,
215 DPLL_ID_PCH_PLL_B = 1,
429d47d5 216 /* hsw/bdw */
9cd86933
DV
217 DPLL_ID_WRPLL1 = 0,
218 DPLL_ID_WRPLL2 = 1,
429d47d5
S
219 /* skl */
220 DPLL_ID_SKL_DPLL1 = 0,
221 DPLL_ID_SKL_DPLL2 = 1,
222 DPLL_ID_SKL_DPLL3 = 2,
46edb027 223};
429d47d5 224#define I915_NUM_PLLS 3
46edb027 225
5358901f 226struct intel_dpll_hw_state {
dcfc3552 227 /* i9xx, pch plls */
66e985c0 228 uint32_t dpll;
8bcc2795 229 uint32_t dpll_md;
66e985c0
DV
230 uint32_t fp0;
231 uint32_t fp1;
dcfc3552
DL
232
233 /* hsw, bdw */
d452c5b6 234 uint32_t wrpll;
5358901f
DV
235};
236
3e369b76 237struct intel_shared_dpll_config {
1e6f2ddc 238 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
239 struct intel_dpll_hw_state hw_state;
240};
241
242struct intel_shared_dpll {
243 struct intel_shared_dpll_config config;
8bd31e67
ACO
244 struct intel_shared_dpll_config *new_config;
245
ee7b9f93
JB
246 int active; /* count of number of active CRTCs (i.e. DPMS on) */
247 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
248 const char *name;
249 /* should match the index in the dev_priv->shared_dplls array */
250 enum intel_dpll_id id;
96f6128c
DV
251 /* The mode_set hook is optional and should be used together with the
252 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
253 void (*mode_set)(struct drm_i915_private *dev_priv,
254 struct intel_shared_dpll *pll);
e7b903d2
DV
255 void (*enable)(struct drm_i915_private *dev_priv,
256 struct intel_shared_dpll *pll);
257 void (*disable)(struct drm_i915_private *dev_priv,
258 struct intel_shared_dpll *pll);
5358901f
DV
259 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
260 struct intel_shared_dpll *pll,
261 struct intel_dpll_hw_state *hw_state);
ee7b9f93 262};
ee7b9f93 263
429d47d5
S
264#define SKL_DPLL0 0
265#define SKL_DPLL1 1
266#define SKL_DPLL2 2
267#define SKL_DPLL3 3
268
e69d0bc1
DV
269/* Used by dp and fdi links */
270struct intel_link_m_n {
271 uint32_t tu;
272 uint32_t gmch_m;
273 uint32_t gmch_n;
274 uint32_t link_m;
275 uint32_t link_n;
276};
277
278void intel_link_compute_m_n(int bpp, int nlanes,
279 int pixel_clock, int link_clock,
280 struct intel_link_m_n *m_n);
281
1da177e4
LT
282/* Interface history:
283 *
284 * 1.1: Original.
0d6aa60b
DA
285 * 1.2: Add Power Management
286 * 1.3: Add vblank support
de227f5f 287 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 288 * 1.5: Add vblank pipe configuration
2228ed67
MCA
289 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
290 * - Support vertical blank on secondary display pipe
1da177e4
LT
291 */
292#define DRIVER_MAJOR 1
2228ed67 293#define DRIVER_MINOR 6
1da177e4
LT
294#define DRIVER_PATCHLEVEL 0
295
23bc5982 296#define WATCH_LISTS 0
673a394b 297
0a3e67a4
JB
298struct opregion_header;
299struct opregion_acpi;
300struct opregion_swsci;
301struct opregion_asle;
302
8ee1c3db 303struct intel_opregion {
5bc4418b
BW
304 struct opregion_header __iomem *header;
305 struct opregion_acpi __iomem *acpi;
306 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
307 u32 swsci_gbda_sub_functions;
308 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
309 struct opregion_asle __iomem *asle;
310 void __iomem *vbt;
01fe9dbd 311 u32 __iomem *lid_state;
91a60f20 312 struct work_struct asle_work;
8ee1c3db 313};
44834a67 314#define OPREGION_SIZE (8*1024)
8ee1c3db 315
6ef3d427
CW
316struct intel_overlay;
317struct intel_overlay_error_state;
318
ba8286fa
DV
319struct drm_local_map;
320
7c1c2871 321struct drm_i915_master_private {
ba8286fa 322 struct drm_local_map *sarea;
7c1c2871
DA
323 struct _drm_i915_sarea *sarea_priv;
324};
de151cf6 325#define I915_FENCE_REG_NONE -1
42b5aeab
VS
326#define I915_MAX_NUM_FENCES 32
327/* 32 fences + sign bit for FENCE_REG_NONE */
328#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
329
330struct drm_i915_fence_reg {
007cc8ac 331 struct list_head lru_list;
caea7476 332 struct drm_i915_gem_object *obj;
1690e1eb 333 int pin_count;
de151cf6 334};
7c1c2871 335
9b9d172d 336struct sdvo_device_mapping {
e957d772 337 u8 initialized;
9b9d172d 338 u8 dvo_port;
339 u8 slave_addr;
340 u8 dvo_wiring;
e957d772 341 u8 i2c_pin;
b1083333 342 u8 ddc_pin;
9b9d172d 343};
344
c4a1d9e4
CW
345struct intel_display_error_state;
346
63eeaf38 347struct drm_i915_error_state {
742cbee8 348 struct kref ref;
585b0288
BW
349 struct timeval time;
350
cb383002 351 char error_msg[128];
48b031e3 352 u32 reset_count;
62d5d69b 353 u32 suspend_count;
cb383002 354
585b0288 355 /* Generic register state */
63eeaf38
JB
356 u32 eir;
357 u32 pgtbl_er;
be998e2e 358 u32 ier;
885ea5a8 359 u32 gtier[4];
b9a3906b 360 u32 ccid;
0f3b6849
CW
361 u32 derrmr;
362 u32 forcewake;
585b0288
BW
363 u32 error; /* gen6+ */
364 u32 err_int; /* gen7 */
365 u32 done_reg;
91ec5d11
BW
366 u32 gac_eco;
367 u32 gam_ecochk;
368 u32 gab_ctl;
369 u32 gfx_mode;
585b0288 370 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
371 u64 fence[I915_MAX_NUM_FENCES];
372 struct intel_overlay_error_state *overlay;
373 struct intel_display_error_state *display;
0ca36d78 374 struct drm_i915_error_object *semaphore_obj;
585b0288 375
52d39a21 376 struct drm_i915_error_ring {
372fbb8e 377 bool valid;
362b8af7
BW
378 /* Software tracked state */
379 bool waiting;
380 int hangcheck_score;
381 enum intel_ring_hangcheck_action hangcheck_action;
382 int num_requests;
383
384 /* our own tracking of ring head and tail */
385 u32 cpu_ring_head;
386 u32 cpu_ring_tail;
387
388 u32 semaphore_seqno[I915_NUM_RINGS - 1];
389
390 /* Register state */
391 u32 tail;
392 u32 head;
393 u32 ctl;
394 u32 hws;
395 u32 ipeir;
396 u32 ipehr;
397 u32 instdone;
362b8af7
BW
398 u32 bbstate;
399 u32 instpm;
400 u32 instps;
401 u32 seqno;
402 u64 bbaddr;
50877445 403 u64 acthd;
362b8af7 404 u32 fault_reg;
13ffadd1 405 u64 faddr;
362b8af7
BW
406 u32 rc_psmi; /* sleep state */
407 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
408
52d39a21
CW
409 struct drm_i915_error_object {
410 int page_count;
411 u32 gtt_offset;
412 u32 *pages[0];
ab0e7ff9 413 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 414
52d39a21
CW
415 struct drm_i915_error_request {
416 long jiffies;
417 u32 seqno;
ee4f42b1 418 u32 tail;
52d39a21 419 } *requests;
6c7a01ec
BW
420
421 struct {
422 u32 gfx_mode;
423 union {
424 u64 pdp[4];
425 u32 pp_dir_base;
426 };
427 } vm_info;
ab0e7ff9
CW
428
429 pid_t pid;
430 char comm[TASK_COMM_LEN];
52d39a21 431 } ring[I915_NUM_RINGS];
3a448734 432
9df30794 433 struct drm_i915_error_buffer {
a779e5ab 434 u32 size;
9df30794 435 u32 name;
0201f1ec 436 u32 rseqno, wseqno;
9df30794
CW
437 u32 gtt_offset;
438 u32 read_domains;
439 u32 write_domain;
4b9de737 440 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
441 s32 pinned:2;
442 u32 tiling:2;
443 u32 dirty:1;
444 u32 purgeable:1;
5cc9ed4b 445 u32 userptr:1;
5d1333fc 446 s32 ring:4;
f56383cb 447 u32 cache_level:3;
95f5301d 448 } **active_bo, **pinned_bo;
6c7a01ec 449
95f5301d 450 u32 *active_bo_count, *pinned_bo_count;
3a448734 451 u32 vm_count;
63eeaf38
JB
452};
453
7bd688cd 454struct intel_connector;
820d2d77 455struct intel_encoder;
b8cecdf5 456struct intel_crtc_config;
46f297fb 457struct intel_plane_config;
0e8ffe1b 458struct intel_crtc;
ee9300bb
DV
459struct intel_limit;
460struct dpll;
b8cecdf5 461
e70236a8 462struct drm_i915_display_funcs {
ee5382ae 463 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 464 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
465 void (*disable_fbc)(struct drm_device *dev);
466 int (*get_display_clock_speed)(struct drm_device *dev);
467 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
468 /**
469 * find_dpll() - Find the best values for the PLL
470 * @limit: limits for the PLL
471 * @crtc: current CRTC
472 * @target: target frequency in kHz
473 * @refclk: reference clock frequency in kHz
474 * @match_clock: if provided, @best_clock P divider must
475 * match the P divider from @match_clock
476 * used for LVDS downclocking
477 * @best_clock: best PLL values found
478 *
479 * Returns true on success, false on failure.
480 */
481 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 482 struct intel_crtc *crtc,
ee9300bb
DV
483 int target, int refclk,
484 struct dpll *match_clock,
485 struct dpll *best_clock);
46ba614c 486 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
487 void (*update_sprite_wm)(struct drm_plane *plane,
488 struct drm_crtc *crtc,
ed57cb8a
DL
489 uint32_t sprite_width, uint32_t sprite_height,
490 int pixel_size, bool enable, bool scaled);
47fab737 491 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
492 /* Returns the active state of the crtc, and if the crtc is active,
493 * fills out the pipe-config with the hw state. */
494 bool (*get_pipe_config)(struct intel_crtc *,
495 struct intel_crtc_config *);
46f297fb
JB
496 void (*get_plane_config)(struct intel_crtc *,
497 struct intel_plane_config *);
8bd31e67 498 int (*crtc_compute_clock)(struct intel_crtc *crtc);
76e5a89c
DV
499 void (*crtc_enable)(struct drm_crtc *crtc);
500 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 501 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
502 void (*audio_codec_enable)(struct drm_connector *connector,
503 struct intel_encoder *encoder,
504 struct drm_display_mode *mode);
505 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 506 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 507 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
508 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
509 struct drm_framebuffer *fb,
ed8d1975 510 struct drm_i915_gem_object *obj,
a4872ba6 511 struct intel_engine_cs *ring,
ed8d1975 512 uint32_t flags);
29b9bde6
DV
513 void (*update_primary_plane)(struct drm_crtc *crtc,
514 struct drm_framebuffer *fb,
515 int x, int y);
20afbda2 516 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
517 /* clock updates for mode set */
518 /* cursor updates */
519 /* render clock increase/decrease */
520 /* display clock increase/decrease */
521 /* pll clock increase/decrease */
7bd688cd 522
6517d273 523 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
524 uint32_t (*get_backlight)(struct intel_connector *connector);
525 void (*set_backlight)(struct intel_connector *connector,
526 uint32_t level);
527 void (*disable_backlight)(struct intel_connector *connector);
528 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
529};
530
907b28c5 531struct intel_uncore_funcs {
c8d9a590
D
532 void (*force_wake_get)(struct drm_i915_private *dev_priv,
533 int fw_engine);
534 void (*force_wake_put)(struct drm_i915_private *dev_priv,
535 int fw_engine);
0b274481
BW
536
537 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
538 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
539 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
540 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
541
542 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
543 uint8_t val, bool trace);
544 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
545 uint16_t val, bool trace);
546 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
547 uint32_t val, bool trace);
548 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
549 uint64_t val, bool trace);
990bbdad
CW
550};
551
907b28c5
CW
552struct intel_uncore {
553 spinlock_t lock; /** lock is also taken in irq contexts. */
554
555 struct intel_uncore_funcs funcs;
556
557 unsigned fifo_count;
558 unsigned forcewake_count;
aec347ab 559
940aece4
D
560 unsigned fw_rendercount;
561 unsigned fw_mediacount;
38cff0b1 562 unsigned fw_blittercount;
940aece4 563
8232644c 564 struct timer_list force_wake_timer;
907b28c5
CW
565};
566
79fc46df
DL
567#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
568 func(is_mobile) sep \
569 func(is_i85x) sep \
570 func(is_i915g) sep \
571 func(is_i945gm) sep \
572 func(is_g33) sep \
573 func(need_gfx_hws) sep \
574 func(is_g4x) sep \
575 func(is_pineview) sep \
576 func(is_broadwater) sep \
577 func(is_crestline) sep \
578 func(is_ivybridge) sep \
579 func(is_valleyview) sep \
580 func(is_haswell) sep \
7201c0b3 581 func(is_skylake) sep \
b833d685 582 func(is_preliminary) sep \
79fc46df
DL
583 func(has_fbc) sep \
584 func(has_pipe_cxsr) sep \
585 func(has_hotplug) sep \
586 func(cursor_needs_physical) sep \
587 func(has_overlay) sep \
588 func(overlay_needs_physical) sep \
589 func(supports_tv) sep \
dd93be58 590 func(has_llc) sep \
30568c45
DL
591 func(has_ddi) sep \
592 func(has_fpga_dbg)
c96ea64e 593
a587f779
DL
594#define DEFINE_FLAG(name) u8 name:1
595#define SEP_SEMICOLON ;
c96ea64e 596
cfdf1fa2 597struct intel_device_info {
10fce67a 598 u32 display_mmio_offset;
87f1f465 599 u16 device_id;
7eb552ae 600 u8 num_pipes:3;
d615a166 601 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 602 u8 gen;
73ae478c 603 u8 ring_mask; /* Rings supported by the HW */
a587f779 604 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
605 /* Register offsets for the various display pipes and transcoders */
606 int pipe_offsets[I915_MAX_TRANSCODERS];
607 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 608 int palette_offsets[I915_MAX_PIPES];
5efb3e28 609 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
610};
611
a587f779
DL
612#undef DEFINE_FLAG
613#undef SEP_SEMICOLON
614
7faf1ab2
DV
615enum i915_cache_level {
616 I915_CACHE_NONE = 0,
350ec881
CW
617 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
618 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
619 caches, eg sampler/render caches, and the
620 large Last-Level-Cache. LLC is coherent with
621 the CPU, but L3 is only visible to the GPU. */
651d794f 622 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
623};
624
e59ec13d
MK
625struct i915_ctx_hang_stats {
626 /* This context had batch pending when hang was declared */
627 unsigned batch_pending;
628
629 /* This context had batch active when hang was declared */
630 unsigned batch_active;
be62acb4
MK
631
632 /* Time when this context was last blamed for a GPU reset */
633 unsigned long guilty_ts;
634
635 /* This context is banned to submit more work */
636 bool banned;
e59ec13d 637};
40521054
BW
638
639/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 640#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
641/**
642 * struct intel_context - as the name implies, represents a context.
643 * @ref: reference count.
644 * @user_handle: userspace tracking identity for this context.
645 * @remap_slice: l3 row remapping information.
646 * @file_priv: filp associated with this context (NULL for global default
647 * context).
648 * @hang_stats: information about the role of this context in possible GPU
649 * hangs.
650 * @vm: virtual memory space used by this context.
651 * @legacy_hw_ctx: render context backing object and whether it is correctly
652 * initialized (legacy ring submission mechanism only).
653 * @link: link in the global list of contexts.
654 *
655 * Contexts are memory images used by the hardware to store copies of their
656 * internal state.
657 */
273497e5 658struct intel_context {
dce3271b 659 struct kref ref;
821d66dd 660 int user_handle;
3ccfd19d 661 uint8_t remap_slice;
40521054 662 struct drm_i915_file_private *file_priv;
e59ec13d 663 struct i915_ctx_hang_stats hang_stats;
ae6c4806 664 struct i915_hw_ppgtt *ppgtt;
a33afea5 665
c9e003af 666 /* Legacy ring buffer submission */
ea0c76f8
OM
667 struct {
668 struct drm_i915_gem_object *rcs_state;
669 bool initialized;
670 } legacy_hw_ctx;
671
c9e003af 672 /* Execlists */
564ddb2f 673 bool rcs_initialized;
c9e003af
OM
674 struct {
675 struct drm_i915_gem_object *state;
84c2377f 676 struct intel_ringbuffer *ringbuf;
c9e003af
OM
677 } engine[I915_NUM_RINGS];
678
a33afea5 679 struct list_head link;
40521054
BW
680};
681
5c3fe8b0
BW
682struct i915_fbc {
683 unsigned long size;
5e59f717 684 unsigned threshold;
5c3fe8b0
BW
685 unsigned int fb_id;
686 enum plane plane;
687 int y;
688
c4213885 689 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
690 struct drm_mm_node *compressed_llb;
691
da46f936
RV
692 bool false_color;
693
9adccc60
PZ
694 /* Tracks whether the HW is actually enabled, not whether the feature is
695 * possible. */
696 bool enabled;
697
1d73c2a8
RV
698 /* On gen8 some rings cannont perform fbc clean operation so for now
699 * we are doing this on SW with mmio.
700 * This variable works in the opposite information direction
701 * of ring->fbc_dirty telling software on frontbuffer tracking
702 * to perform the cache clean on sw side.
703 */
704 bool need_sw_cache_clean;
705
5c3fe8b0
BW
706 struct intel_fbc_work {
707 struct delayed_work work;
708 struct drm_crtc *crtc;
709 struct drm_framebuffer *fb;
5c3fe8b0
BW
710 } *fbc_work;
711
29ebf90f
CW
712 enum no_fbc_reason {
713 FBC_OK, /* FBC is enabled */
714 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
715 FBC_NO_OUTPUT, /* no outputs enabled to compress */
716 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
717 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
718 FBC_MODE_TOO_LARGE, /* mode too large for compression */
719 FBC_BAD_PLANE, /* fbc not supported on plane */
720 FBC_NOT_TILED, /* buffer not tiled */
721 FBC_MULTIPLE_PIPES, /* more than one pipe active */
722 FBC_MODULE_PARAM,
723 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
724 } no_fbc_reason;
b5e50c3f
JB
725};
726
439d7ac0
PB
727struct i915_drrs {
728 struct intel_connector *connector;
729};
730
2807cf69 731struct intel_dp;
a031d709 732struct i915_psr {
f0355c4a 733 struct mutex lock;
a031d709
RV
734 bool sink_support;
735 bool source_ok;
2807cf69 736 struct intel_dp *enabled;
7c8f8a70
RV
737 bool active;
738 struct delayed_work work;
9ca15301 739 unsigned busy_frontbuffer_bits;
3f51e471 740};
5c3fe8b0 741
3bad0781 742enum intel_pch {
f0350830 743 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
744 PCH_IBX, /* Ibexpeak PCH */
745 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 746 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 747 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 748 PCH_NOP,
3bad0781
ZW
749};
750
988d6ee8
PZ
751enum intel_sbi_destination {
752 SBI_ICLK,
753 SBI_MPHY,
754};
755
b690e96c 756#define QUIRK_PIPEA_FORCE (1<<0)
435793df 757#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 758#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 759#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 760#define QUIRK_PIPEB_FORCE (1<<4)
b690e96c 761
8be48d92 762struct intel_fbdev;
1630fe75 763struct intel_fbc_work;
38651674 764
c2b9152f
DV
765struct intel_gmbus {
766 struct i2c_adapter adapter;
f2ce9faf 767 u32 force_bit;
c2b9152f 768 u32 reg0;
36c785f0 769 u32 gpio_reg;
c167a6fc 770 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
771 struct drm_i915_private *dev_priv;
772};
773
f4c956ad 774struct i915_suspend_saved_registers {
ba8bbcf6
JB
775 u8 saveLBB;
776 u32 saveDSPACNTR;
777 u32 saveDSPBCNTR;
e948e994 778 u32 saveDSPARB;
ba8bbcf6
JB
779 u32 savePIPEACONF;
780 u32 savePIPEBCONF;
781 u32 savePIPEASRC;
782 u32 savePIPEBSRC;
783 u32 saveFPA0;
784 u32 saveFPA1;
785 u32 saveDPLL_A;
786 u32 saveDPLL_A_MD;
787 u32 saveHTOTAL_A;
788 u32 saveHBLANK_A;
789 u32 saveHSYNC_A;
790 u32 saveVTOTAL_A;
791 u32 saveVBLANK_A;
792 u32 saveVSYNC_A;
793 u32 saveBCLRPAT_A;
5586c8bc 794 u32 saveTRANSACONF;
42048781
ZW
795 u32 saveTRANS_HTOTAL_A;
796 u32 saveTRANS_HBLANK_A;
797 u32 saveTRANS_HSYNC_A;
798 u32 saveTRANS_VTOTAL_A;
799 u32 saveTRANS_VBLANK_A;
800 u32 saveTRANS_VSYNC_A;
0da3ea12 801 u32 savePIPEASTAT;
ba8bbcf6
JB
802 u32 saveDSPASTRIDE;
803 u32 saveDSPASIZE;
804 u32 saveDSPAPOS;
585fb111 805 u32 saveDSPAADDR;
ba8bbcf6
JB
806 u32 saveDSPASURF;
807 u32 saveDSPATILEOFF;
808 u32 savePFIT_PGM_RATIOS;
0eb96d6e 809 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
810 u32 saveBLC_PWM_CTL;
811 u32 saveBLC_PWM_CTL2;
42048781
ZW
812 u32 saveBLC_CPU_PWM_CTL;
813 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
814 u32 saveFPB0;
815 u32 saveFPB1;
816 u32 saveDPLL_B;
817 u32 saveDPLL_B_MD;
818 u32 saveHTOTAL_B;
819 u32 saveHBLANK_B;
820 u32 saveHSYNC_B;
821 u32 saveVTOTAL_B;
822 u32 saveVBLANK_B;
823 u32 saveVSYNC_B;
824 u32 saveBCLRPAT_B;
5586c8bc 825 u32 saveTRANSBCONF;
42048781
ZW
826 u32 saveTRANS_HTOTAL_B;
827 u32 saveTRANS_HBLANK_B;
828 u32 saveTRANS_HSYNC_B;
829 u32 saveTRANS_VTOTAL_B;
830 u32 saveTRANS_VBLANK_B;
831 u32 saveTRANS_VSYNC_B;
0da3ea12 832 u32 savePIPEBSTAT;
ba8bbcf6
JB
833 u32 saveDSPBSTRIDE;
834 u32 saveDSPBSIZE;
835 u32 saveDSPBPOS;
585fb111 836 u32 saveDSPBADDR;
ba8bbcf6
JB
837 u32 saveDSPBSURF;
838 u32 saveDSPBTILEOFF;
585fb111
JB
839 u32 saveVGA0;
840 u32 saveVGA1;
841 u32 saveVGA_PD;
ba8bbcf6
JB
842 u32 saveVGACNTRL;
843 u32 saveADPA;
844 u32 saveLVDS;
585fb111
JB
845 u32 savePP_ON_DELAYS;
846 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
847 u32 saveDVOA;
848 u32 saveDVOB;
849 u32 saveDVOC;
850 u32 savePP_ON;
851 u32 savePP_OFF;
852 u32 savePP_CONTROL;
585fb111 853 u32 savePP_DIVISOR;
ba8bbcf6
JB
854 u32 savePFIT_CONTROL;
855 u32 save_palette_a[256];
856 u32 save_palette_b[256];
ba8bbcf6 857 u32 saveFBC_CONTROL;
0da3ea12
JB
858 u32 saveIER;
859 u32 saveIIR;
860 u32 saveIMR;
42048781
ZW
861 u32 saveDEIER;
862 u32 saveDEIMR;
863 u32 saveGTIER;
864 u32 saveGTIMR;
865 u32 saveFDI_RXA_IMR;
866 u32 saveFDI_RXB_IMR;
1f84e550 867 u32 saveCACHE_MODE_0;
1f84e550 868 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
869 u32 saveSWF0[16];
870 u32 saveSWF1[16];
871 u32 saveSWF2[3];
872 u8 saveMSR;
873 u8 saveSR[8];
123f794f 874 u8 saveGR[25];
ba8bbcf6 875 u8 saveAR_INDEX;
a59e122a 876 u8 saveAR[21];
ba8bbcf6 877 u8 saveDACMASK;
a59e122a 878 u8 saveCR[37];
4b9de737 879 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
880 u32 saveCURACNTR;
881 u32 saveCURAPOS;
882 u32 saveCURABASE;
883 u32 saveCURBCNTR;
884 u32 saveCURBPOS;
885 u32 saveCURBBASE;
886 u32 saveCURSIZE;
a4fc5ed6
KP
887 u32 saveDP_B;
888 u32 saveDP_C;
889 u32 saveDP_D;
890 u32 savePIPEA_GMCH_DATA_M;
891 u32 savePIPEB_GMCH_DATA_M;
892 u32 savePIPEA_GMCH_DATA_N;
893 u32 savePIPEB_GMCH_DATA_N;
894 u32 savePIPEA_DP_LINK_M;
895 u32 savePIPEB_DP_LINK_M;
896 u32 savePIPEA_DP_LINK_N;
897 u32 savePIPEB_DP_LINK_N;
42048781
ZW
898 u32 saveFDI_RXA_CTL;
899 u32 saveFDI_TXA_CTL;
900 u32 saveFDI_RXB_CTL;
901 u32 saveFDI_TXB_CTL;
902 u32 savePFA_CTL_1;
903 u32 savePFB_CTL_1;
904 u32 savePFA_WIN_SZ;
905 u32 savePFB_WIN_SZ;
906 u32 savePFA_WIN_POS;
907 u32 savePFB_WIN_POS;
5586c8bc
ZW
908 u32 savePCH_DREF_CONTROL;
909 u32 saveDISP_ARB_CTL;
910 u32 savePIPEA_DATA_M1;
911 u32 savePIPEA_DATA_N1;
912 u32 savePIPEA_LINK_M1;
913 u32 savePIPEA_LINK_N1;
914 u32 savePIPEB_DATA_M1;
915 u32 savePIPEB_DATA_N1;
916 u32 savePIPEB_LINK_M1;
917 u32 savePIPEB_LINK_N1;
b5b72e89 918 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 919 u32 savePCH_PORT_HOTPLUG;
f4c956ad 920};
c85aa885 921
ddeea5b0
ID
922struct vlv_s0ix_state {
923 /* GAM */
924 u32 wr_watermark;
925 u32 gfx_prio_ctrl;
926 u32 arb_mode;
927 u32 gfx_pend_tlb0;
928 u32 gfx_pend_tlb1;
929 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
930 u32 media_max_req_count;
931 u32 gfx_max_req_count;
932 u32 render_hwsp;
933 u32 ecochk;
934 u32 bsd_hwsp;
935 u32 blt_hwsp;
936 u32 tlb_rd_addr;
937
938 /* MBC */
939 u32 g3dctl;
940 u32 gsckgctl;
941 u32 mbctl;
942
943 /* GCP */
944 u32 ucgctl1;
945 u32 ucgctl3;
946 u32 rcgctl1;
947 u32 rcgctl2;
948 u32 rstctl;
949 u32 misccpctl;
950
951 /* GPM */
952 u32 gfxpause;
953 u32 rpdeuhwtc;
954 u32 rpdeuc;
955 u32 ecobus;
956 u32 pwrdwnupctl;
957 u32 rp_down_timeout;
958 u32 rp_deucsw;
959 u32 rcubmabdtmr;
960 u32 rcedata;
961 u32 spare2gh;
962
963 /* Display 1 CZ domain */
964 u32 gt_imr;
965 u32 gt_ier;
966 u32 pm_imr;
967 u32 pm_ier;
968 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
969
970 /* GT SA CZ domain */
971 u32 tilectl;
972 u32 gt_fifoctl;
973 u32 gtlc_wake_ctrl;
974 u32 gtlc_survive;
975 u32 pmwgicz;
976
977 /* Display 2 CZ domain */
978 u32 gu_ctl0;
979 u32 gu_ctl1;
980 u32 clock_gate_dis2;
981};
982
bf225f20
CW
983struct intel_rps_ei {
984 u32 cz_clock;
985 u32 render_c0;
986 u32 media_c0;
31685c25
D
987};
988
c85aa885 989struct intel_gen6_power_mgmt {
59cdb63d 990 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
991 struct work_struct work;
992 u32 pm_iir;
59cdb63d 993
b39fb297
BW
994 /* Frequencies are stored in potentially platform dependent multiples.
995 * In other words, *_freq needs to be multiplied by X to be interesting.
996 * Soft limits are those which are used for the dynamic reclocking done
997 * by the driver (raise frequencies under heavy loads, and lower for
998 * lighter loads). Hard limits are those imposed by the hardware.
999 *
1000 * A distinction is made for overclocking, which is never enabled by
1001 * default, and is considered to be above the hard limit if it's
1002 * possible at all.
1003 */
1004 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1005 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1006 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1007 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1008 u8 min_freq; /* AKA RPn. Minimum frequency */
1009 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1010 u8 rp1_freq; /* "less than" RP0 power/freqency */
1011 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1012 u32 cz_freq;
1a01ab3b 1013
31685c25 1014 u32 ei_interrupt_count;
1a01ab3b 1015
dd75fdc8
CW
1016 int last_adj;
1017 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1018
c0951f0c 1019 bool enabled;
1a01ab3b 1020 struct delayed_work delayed_resume_work;
4fc688ce 1021
bf225f20
CW
1022 /* manual wa residency calculations */
1023 struct intel_rps_ei up_ei, down_ei;
1024
4fc688ce
JB
1025 /*
1026 * Protects RPS/RC6 register access and PCU communication.
1027 * Must be taken after struct_mutex if nested.
1028 */
1029 struct mutex hw_lock;
c85aa885
DV
1030};
1031
1a240d4d
DV
1032/* defined intel_pm.c */
1033extern spinlock_t mchdev_lock;
1034
c85aa885
DV
1035struct intel_ilk_power_mgmt {
1036 u8 cur_delay;
1037 u8 min_delay;
1038 u8 max_delay;
1039 u8 fmax;
1040 u8 fstart;
1041
1042 u64 last_count1;
1043 unsigned long last_time1;
1044 unsigned long chipset_power;
1045 u64 last_count2;
5ed0bdf2 1046 u64 last_time2;
c85aa885
DV
1047 unsigned long gfx_power;
1048 u8 corr;
1049
1050 int c_m;
1051 int r_t;
3e373948
DV
1052
1053 struct drm_i915_gem_object *pwrctx;
1054 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1055};
1056
c6cb582e
ID
1057struct drm_i915_private;
1058struct i915_power_well;
1059
1060struct i915_power_well_ops {
1061 /*
1062 * Synchronize the well's hw state to match the current sw state, for
1063 * example enable/disable it based on the current refcount. Called
1064 * during driver init and resume time, possibly after first calling
1065 * the enable/disable handlers.
1066 */
1067 void (*sync_hw)(struct drm_i915_private *dev_priv,
1068 struct i915_power_well *power_well);
1069 /*
1070 * Enable the well and resources that depend on it (for example
1071 * interrupts located on the well). Called after the 0->1 refcount
1072 * transition.
1073 */
1074 void (*enable)(struct drm_i915_private *dev_priv,
1075 struct i915_power_well *power_well);
1076 /*
1077 * Disable the well and resources that depend on it. Called after
1078 * the 1->0 refcount transition.
1079 */
1080 void (*disable)(struct drm_i915_private *dev_priv,
1081 struct i915_power_well *power_well);
1082 /* Returns the hw enabled state. */
1083 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1084 struct i915_power_well *power_well);
1085};
1086
a38911a3
WX
1087/* Power well structure for haswell */
1088struct i915_power_well {
c1ca727f 1089 const char *name;
6f3ef5dd 1090 bool always_on;
a38911a3
WX
1091 /* power well enable/disable usage count */
1092 int count;
bfafe93a
ID
1093 /* cached hw enabled state */
1094 bool hw_enabled;
c1ca727f 1095 unsigned long domains;
77961eb9 1096 unsigned long data;
c6cb582e 1097 const struct i915_power_well_ops *ops;
a38911a3
WX
1098};
1099
83c00f55 1100struct i915_power_domains {
baa70707
ID
1101 /*
1102 * Power wells needed for initialization at driver init and suspend
1103 * time are on. They are kept on until after the first modeset.
1104 */
1105 bool init_power_on;
0d116a29 1106 bool initializing;
c1ca727f 1107 int power_well_count;
baa70707 1108
83c00f55 1109 struct mutex lock;
1da51581 1110 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1111 struct i915_power_well *power_wells;
83c00f55
ID
1112};
1113
231f42a4
DV
1114struct i915_dri1_state {
1115 unsigned allow_batchbuffer : 1;
1116 u32 __iomem *gfx_hws_cpu_addr;
1117
1118 unsigned int cpp;
1119 int back_offset;
1120 int front_offset;
1121 int current_page;
1122 int page_flipping;
1123
1124 uint32_t counter;
1125};
1126
db1b76ca
DV
1127struct i915_ums_state {
1128 /**
1129 * Flag if the X Server, and thus DRM, is not currently in
1130 * control of the device.
1131 *
1132 * This is set between LeaveVT and EnterVT. It needs to be
1133 * replaced with a semaphore. It also needs to be
1134 * transitioned away from for kernel modesetting.
1135 */
1136 int mm_suspended;
1137};
1138
35a85ac6 1139#define MAX_L3_SLICES 2
a4da4fa4 1140struct intel_l3_parity {
35a85ac6 1141 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1142 struct work_struct error_work;
35a85ac6 1143 int which_slice;
a4da4fa4
DV
1144};
1145
4b5aed62 1146struct i915_gem_mm {
4b5aed62
DV
1147 /** Memory allocator for GTT stolen memory */
1148 struct drm_mm stolen;
4b5aed62
DV
1149 /** List of all objects in gtt_space. Used to restore gtt
1150 * mappings on resume */
1151 struct list_head bound_list;
1152 /**
1153 * List of objects which are not bound to the GTT (thus
1154 * are idle and not used by the GPU) but still have
1155 * (presumably uncached) pages still attached.
1156 */
1157 struct list_head unbound_list;
1158
1159 /** Usable portion of the GTT for GEM */
1160 unsigned long stolen_base; /* limited to low memory (32-bit) */
1161
4b5aed62
DV
1162 /** PPGTT used for aliasing the PPGTT with the GTT */
1163 struct i915_hw_ppgtt *aliasing_ppgtt;
1164
2cfcd32a 1165 struct notifier_block oom_notifier;
ceabbba5 1166 struct shrinker shrinker;
4b5aed62
DV
1167 bool shrinker_no_lock_stealing;
1168
4b5aed62
DV
1169 /** LRU list of objects with fence regs on them. */
1170 struct list_head fence_list;
1171
1172 /**
1173 * We leave the user IRQ off as much as possible,
1174 * but this means that requests will finish and never
1175 * be retired once the system goes idle. Set a timer to
1176 * fire periodically while the ring is running. When it
1177 * fires, go retire requests.
1178 */
1179 struct delayed_work retire_work;
1180
b29c19b6
CW
1181 /**
1182 * When we detect an idle GPU, we want to turn on
1183 * powersaving features. So once we see that there
1184 * are no more requests outstanding and no more
1185 * arrive within a small period of time, we fire
1186 * off the idle_work.
1187 */
1188 struct delayed_work idle_work;
1189
4b5aed62
DV
1190 /**
1191 * Are we in a non-interruptible section of code like
1192 * modesetting?
1193 */
1194 bool interruptible;
1195
f62a0076
CW
1196 /**
1197 * Is the GPU currently considered idle, or busy executing userspace
1198 * requests? Whilst idle, we attempt to power down the hardware and
1199 * display clocks. In order to reduce the effect on performance, there
1200 * is a slight delay before we do so.
1201 */
1202 bool busy;
1203
bdf1e7e3
DV
1204 /* the indicator for dispatch video commands on two BSD rings */
1205 int bsd_ring_dispatch_index;
1206
4b5aed62
DV
1207 /** Bit 6 swizzling required for X tiling */
1208 uint32_t bit_6_swizzle_x;
1209 /** Bit 6 swizzling required for Y tiling */
1210 uint32_t bit_6_swizzle_y;
1211
4b5aed62 1212 /* accounting, useful for userland debugging */
c20e8355 1213 spinlock_t object_stat_lock;
4b5aed62
DV
1214 size_t object_memory;
1215 u32 object_count;
1216};
1217
edc3d884 1218struct drm_i915_error_state_buf {
0a4cd7c8 1219 struct drm_i915_private *i915;
edc3d884
MK
1220 unsigned bytes;
1221 unsigned size;
1222 int err;
1223 u8 *buf;
1224 loff_t start;
1225 loff_t pos;
1226};
1227
fc16b48b
MK
1228struct i915_error_state_file_priv {
1229 struct drm_device *dev;
1230 struct drm_i915_error_state *error;
1231};
1232
99584db3
DV
1233struct i915_gpu_error {
1234 /* For hangcheck timer */
1235#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1236#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1237 /* Hang gpu twice in this window and your context gets banned */
1238#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1239
99584db3 1240 struct timer_list hangcheck_timer;
99584db3
DV
1241
1242 /* For reset and error_state handling. */
1243 spinlock_t lock;
1244 /* Protected by the above dev->gpu_error.lock. */
1245 struct drm_i915_error_state *first_error;
1246 struct work_struct work;
99584db3 1247
094f9a54
CW
1248
1249 unsigned long missed_irq_rings;
1250
1f83fee0 1251 /**
2ac0f450 1252 * State variable controlling the reset flow and count
1f83fee0 1253 *
2ac0f450
MK
1254 * This is a counter which gets incremented when reset is triggered,
1255 * and again when reset has been handled. So odd values (lowest bit set)
1256 * means that reset is in progress and even values that
1257 * (reset_counter >> 1):th reset was successfully completed.
1258 *
1259 * If reset is not completed succesfully, the I915_WEDGE bit is
1260 * set meaning that hardware is terminally sour and there is no
1261 * recovery. All waiters on the reset_queue will be woken when
1262 * that happens.
1263 *
1264 * This counter is used by the wait_seqno code to notice that reset
1265 * event happened and it needs to restart the entire ioctl (since most
1266 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1267 *
1268 * This is important for lock-free wait paths, where no contended lock
1269 * naturally enforces the correct ordering between the bail-out of the
1270 * waiter and the gpu reset work code.
1f83fee0
DV
1271 */
1272 atomic_t reset_counter;
1273
1f83fee0 1274#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1275#define I915_WEDGED (1 << 31)
1f83fee0
DV
1276
1277 /**
1278 * Waitqueue to signal when the reset has completed. Used by clients
1279 * that wait for dev_priv->mm.wedged to settle.
1280 */
1281 wait_queue_head_t reset_queue;
33196ded 1282
88b4aa87
MK
1283 /* Userspace knobs for gpu hang simulation;
1284 * combines both a ring mask, and extra flags
1285 */
1286 u32 stop_rings;
1287#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1288#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1289
1290 /* For missed irq/seqno simulation. */
1291 unsigned int test_irq_rings;
6689c167
MA
1292
1293 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1294 bool reload_in_reset;
99584db3
DV
1295};
1296
b8efb17b
ZR
1297enum modeset_restore {
1298 MODESET_ON_LID_OPEN,
1299 MODESET_DONE,
1300 MODESET_SUSPENDED,
1301};
1302
6acab15a 1303struct ddi_vbt_port_info {
ce4dd49e
DL
1304 /*
1305 * This is an index in the HDMI/DVI DDI buffer translation table.
1306 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1307 * populate this field.
1308 */
1309#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1310 uint8_t hdmi_level_shift;
311a2094
PZ
1311
1312 uint8_t supports_dvi:1;
1313 uint8_t supports_hdmi:1;
1314 uint8_t supports_dp:1;
6acab15a
PZ
1315};
1316
83a7280e
PB
1317enum drrs_support_type {
1318 DRRS_NOT_SUPPORTED = 0,
1319 STATIC_DRRS_SUPPORT = 1,
1320 SEAMLESS_DRRS_SUPPORT = 2
1321};
1322
41aa3448
RV
1323struct intel_vbt_data {
1324 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1325 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1326
1327 /* Feature bits */
1328 unsigned int int_tv_support:1;
1329 unsigned int lvds_dither:1;
1330 unsigned int lvds_vbt:1;
1331 unsigned int int_crt_support:1;
1332 unsigned int lvds_use_ssc:1;
1333 unsigned int display_clock_mode:1;
1334 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1335 unsigned int has_mipi:1;
41aa3448
RV
1336 int lvds_ssc_freq;
1337 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1338
83a7280e
PB
1339 enum drrs_support_type drrs_type;
1340
41aa3448
RV
1341 /* eDP */
1342 int edp_rate;
1343 int edp_lanes;
1344 int edp_preemphasis;
1345 int edp_vswing;
1346 bool edp_initialized;
1347 bool edp_support;
1348 int edp_bpp;
1349 struct edp_power_seq edp_pps;
1350
f00076d2
JN
1351 struct {
1352 u16 pwm_freq_hz;
39fbc9c8 1353 bool present;
f00076d2 1354 bool active_low_pwm;
1de6068e 1355 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1356 } backlight;
1357
d17c5443
SK
1358 /* MIPI DSI */
1359 struct {
3e6bd011 1360 u16 port;
d17c5443 1361 u16 panel_id;
d3b542fc
SK
1362 struct mipi_config *config;
1363 struct mipi_pps_data *pps;
1364 u8 seq_version;
1365 u32 size;
1366 u8 *data;
1367 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1368 } dsi;
1369
41aa3448
RV
1370 int crt_ddc_pin;
1371
1372 int child_dev_num;
768f69c9 1373 union child_device_config *child_dev;
6acab15a
PZ
1374
1375 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1376};
1377
77c122bc
VS
1378enum intel_ddb_partitioning {
1379 INTEL_DDB_PART_1_2,
1380 INTEL_DDB_PART_5_6, /* IVB+ */
1381};
1382
1fd527cc
VS
1383struct intel_wm_level {
1384 bool enable;
1385 uint32_t pri_val;
1386 uint32_t spr_val;
1387 uint32_t cur_val;
1388 uint32_t fbc_val;
1389};
1390
820c1980 1391struct ilk_wm_values {
609cedef
VS
1392 uint32_t wm_pipe[3];
1393 uint32_t wm_lp[3];
1394 uint32_t wm_lp_spr[3];
1395 uint32_t wm_linetime[3];
1396 bool enable_fbc_wm;
1397 enum intel_ddb_partitioning partitioning;
1398};
1399
c193924e 1400struct skl_ddb_entry {
16160e3d 1401 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1402};
1403
1404static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1405{
16160e3d 1406 return entry->end - entry->start;
c193924e
DL
1407}
1408
08db6652
DL
1409static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1410 const struct skl_ddb_entry *e2)
1411{
1412 if (e1->start == e2->start && e1->end == e2->end)
1413 return true;
1414
1415 return false;
1416}
1417
c193924e 1418struct skl_ddb_allocation {
34bb56af 1419 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1420 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1421 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1422};
1423
2ac96d2a
PB
1424struct skl_wm_values {
1425 bool dirty[I915_MAX_PIPES];
c193924e 1426 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1427 uint32_t wm_linetime[I915_MAX_PIPES];
1428 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1429 uint32_t cursor[I915_MAX_PIPES][8];
1430 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1431 uint32_t cursor_trans[I915_MAX_PIPES];
1432};
1433
1434struct skl_wm_level {
1435 bool plane_en[I915_MAX_PLANES];
b99f58da 1436 bool cursor_en;
2ac96d2a
PB
1437 uint16_t plane_res_b[I915_MAX_PLANES];
1438 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1439 uint16_t cursor_res_b;
1440 uint8_t cursor_res_l;
1441};
1442
c67a470b 1443/*
765dab67
PZ
1444 * This struct helps tracking the state needed for runtime PM, which puts the
1445 * device in PCI D3 state. Notice that when this happens, nothing on the
1446 * graphics device works, even register access, so we don't get interrupts nor
1447 * anything else.
c67a470b 1448 *
765dab67
PZ
1449 * Every piece of our code that needs to actually touch the hardware needs to
1450 * either call intel_runtime_pm_get or call intel_display_power_get with the
1451 * appropriate power domain.
a8a8bd54 1452 *
765dab67
PZ
1453 * Our driver uses the autosuspend delay feature, which means we'll only really
1454 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1455 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1456 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1457 *
1458 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1459 * goes back to false exactly before we reenable the IRQs. We use this variable
1460 * to check if someone is trying to enable/disable IRQs while they're supposed
1461 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1462 * case it happens.
c67a470b 1463 *
765dab67 1464 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1465 */
5d584b2e
PZ
1466struct i915_runtime_pm {
1467 bool suspended;
2aeb7d3a 1468 bool irqs_enabled;
c67a470b
PZ
1469};
1470
926321d5
DV
1471enum intel_pipe_crc_source {
1472 INTEL_PIPE_CRC_SOURCE_NONE,
1473 INTEL_PIPE_CRC_SOURCE_PLANE1,
1474 INTEL_PIPE_CRC_SOURCE_PLANE2,
1475 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1476 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1477 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1478 INTEL_PIPE_CRC_SOURCE_TV,
1479 INTEL_PIPE_CRC_SOURCE_DP_B,
1480 INTEL_PIPE_CRC_SOURCE_DP_C,
1481 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1482 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1483 INTEL_PIPE_CRC_SOURCE_MAX,
1484};
1485
8bf1e9f1 1486struct intel_pipe_crc_entry {
ac2300d4 1487 uint32_t frame;
8bf1e9f1
SH
1488 uint32_t crc[5];
1489};
1490
b2c88f5b 1491#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1492struct intel_pipe_crc {
d538bbdf
DL
1493 spinlock_t lock;
1494 bool opened; /* exclusive access to the result file */
e5f75aca 1495 struct intel_pipe_crc_entry *entries;
926321d5 1496 enum intel_pipe_crc_source source;
d538bbdf 1497 int head, tail;
07144428 1498 wait_queue_head_t wq;
8bf1e9f1
SH
1499};
1500
f99d7069
DV
1501struct i915_frontbuffer_tracking {
1502 struct mutex lock;
1503
1504 /*
1505 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1506 * scheduled flips.
1507 */
1508 unsigned busy_bits;
1509 unsigned flip_bits;
1510};
1511
7225342a
MK
1512struct i915_wa_reg {
1513 u32 addr;
1514 u32 value;
1515 /* bitmask representing WA bits */
1516 u32 mask;
1517};
1518
1519#define I915_MAX_WA_REGS 16
1520
1521struct i915_workarounds {
1522 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1523 u32 count;
1524};
1525
77fec556 1526struct drm_i915_private {
f4c956ad 1527 struct drm_device *dev;
42dcedd4 1528 struct kmem_cache *slab;
f4c956ad 1529
5c969aa7 1530 const struct intel_device_info info;
f4c956ad
DV
1531
1532 int relative_constants_mode;
1533
1534 void __iomem *regs;
1535
907b28c5 1536 struct intel_uncore uncore;
f4c956ad
DV
1537
1538 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1539
28c70f16 1540
f4c956ad
DV
1541 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1542 * controller on different i2c buses. */
1543 struct mutex gmbus_mutex;
1544
1545 /**
1546 * Base address of the gmbus and gpio block.
1547 */
1548 uint32_t gpio_mmio_base;
1549
b6fdd0f2
SS
1550 /* MMIO base address for MIPI regs */
1551 uint32_t mipi_mmio_base;
1552
28c70f16
DV
1553 wait_queue_head_t gmbus_wait_queue;
1554
f4c956ad 1555 struct pci_dev *bridge_dev;
a4872ba6 1556 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1557 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1558 uint32_t last_seqno, next_seqno;
f4c956ad 1559
ba8286fa 1560 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1561 struct resource mch_res;
1562
f4c956ad
DV
1563 /* protects the irq masks */
1564 spinlock_t irq_lock;
1565
84c33a64
SG
1566 /* protects the mmio flip data */
1567 spinlock_t mmio_flip_lock;
1568
f8b79e58
ID
1569 bool display_irqs_enabled;
1570
9ee32fea
DV
1571 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1572 struct pm_qos_request pm_qos;
1573
f4c956ad 1574 /* DPIO indirect register protection */
09153000 1575 struct mutex dpio_lock;
f4c956ad
DV
1576
1577 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1578 union {
1579 u32 irq_mask;
1580 u32 de_irq_mask[I915_MAX_PIPES];
1581 };
f4c956ad 1582 u32 gt_irq_mask;
605cd25b 1583 u32 pm_irq_mask;
a6706b45 1584 u32 pm_rps_events;
91d181dd 1585 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1586
f4c956ad 1587 struct work_struct hotplug_work;
b543fb04
EE
1588 struct {
1589 unsigned long hpd_last_jiffies;
1590 int hpd_cnt;
1591 enum {
1592 HPD_ENABLED = 0,
1593 HPD_DISABLED = 1,
1594 HPD_MARK_DISABLED = 2
1595 } hpd_mark;
1596 } hpd_stats[HPD_NUM_PINS];
142e2398 1597 u32 hpd_event_bits;
6323751d 1598 struct delayed_work hotplug_reenable_work;
f4c956ad 1599
5c3fe8b0 1600 struct i915_fbc fbc;
439d7ac0 1601 struct i915_drrs drrs;
f4c956ad 1602 struct intel_opregion opregion;
41aa3448 1603 struct intel_vbt_data vbt;
f4c956ad 1604
d9ceb816
JB
1605 bool preserve_bios_swizzle;
1606
f4c956ad
DV
1607 /* overlay */
1608 struct intel_overlay *overlay;
f4c956ad 1609
58c68779 1610 /* backlight registers and fields in struct intel_panel */
07f11d49 1611 struct mutex backlight_lock;
31ad8ec6 1612
f4c956ad 1613 /* LVDS info */
f4c956ad
DV
1614 bool no_aux_handshake;
1615
e39b999a
VS
1616 /* protects panel power sequencer state */
1617 struct mutex pps_mutex;
1618
f4c956ad
DV
1619 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1620 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1621 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1622
1623 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1624 unsigned int vlv_cdclk_freq;
6bcda4f0 1625 unsigned int hpll_freq;
f4c956ad 1626
645416f5
DV
1627 /**
1628 * wq - Driver workqueue for GEM.
1629 *
1630 * NOTE: Work items scheduled here are not allowed to grab any modeset
1631 * locks, for otherwise the flushing done in the pageflip code will
1632 * result in deadlocks.
1633 */
f4c956ad
DV
1634 struct workqueue_struct *wq;
1635
1636 /* Display functions */
1637 struct drm_i915_display_funcs display;
1638
1639 /* PCH chipset type */
1640 enum intel_pch pch_type;
17a303ec 1641 unsigned short pch_id;
f4c956ad
DV
1642
1643 unsigned long quirks;
1644
b8efb17b
ZR
1645 enum modeset_restore modeset_restore;
1646 struct mutex modeset_restore_lock;
673a394b 1647
a7bbbd63 1648 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1649 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1650
4b5aed62 1651 struct i915_gem_mm mm;
ad46cb53
CW
1652 DECLARE_HASHTABLE(mm_structs, 7);
1653 struct mutex mm_lock;
8781342d 1654
8781342d
DV
1655 /* Kernel Modesetting */
1656
9b9d172d 1657 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1658
76c4ac04
DL
1659 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1660 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1661 wait_queue_head_t pending_flip_queue;
1662
c4597872
DV
1663#ifdef CONFIG_DEBUG_FS
1664 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1665#endif
1666
e72f9fbf
DV
1667 int num_shared_dpll;
1668 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1669 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1670
7225342a 1671 struct i915_workarounds workarounds;
888b5995 1672
652c393a
JB
1673 /* Reclocking support */
1674 bool render_reclock_avail;
1675 bool lvds_downclock_avail;
18f9ed12
ZY
1676 /* indicates the reduced downclock for LVDS*/
1677 int lvds_downclock;
f99d7069
DV
1678
1679 struct i915_frontbuffer_tracking fb_tracking;
1680
652c393a 1681 u16 orig_clock;
f97108d1 1682
c4804411 1683 bool mchbar_need_disable;
f97108d1 1684
a4da4fa4
DV
1685 struct intel_l3_parity l3_parity;
1686
59124506
BW
1687 /* Cannot be determined by PCIID. You must always read a register. */
1688 size_t ellc_size;
1689
c6a828d3 1690 /* gen6+ rps state */
c85aa885 1691 struct intel_gen6_power_mgmt rps;
c6a828d3 1692
20e4d407
DV
1693 /* ilk-only ips/rps state. Everything in here is protected by the global
1694 * mchdev_lock in intel_pm.c */
c85aa885 1695 struct intel_ilk_power_mgmt ips;
b5e50c3f 1696
83c00f55 1697 struct i915_power_domains power_domains;
a38911a3 1698
a031d709 1699 struct i915_psr psr;
3f51e471 1700
99584db3 1701 struct i915_gpu_error gpu_error;
ae681d96 1702
c9cddffc
JB
1703 struct drm_i915_gem_object *vlv_pctx;
1704
4520f53a 1705#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1706 /* list of fbdev register on this device */
1707 struct intel_fbdev *fbdev;
82e3b8c1 1708 struct work_struct fbdev_suspend_work;
4520f53a 1709#endif
e953fd7b
CW
1710
1711 struct drm_property *broadcast_rgb_property;
3f43c48d 1712 struct drm_property *force_audio_property;
e3689190 1713
254f965c 1714 uint32_t hw_context_size;
a33afea5 1715 struct list_head context_list;
f4c956ad 1716
3e68320e 1717 u32 fdi_rx_config;
68d18ad7 1718
842f1c8b 1719 u32 suspend_count;
f4c956ad 1720 struct i915_suspend_saved_registers regfile;
ddeea5b0 1721 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1722
53615a5e
VS
1723 struct {
1724 /*
1725 * Raw watermark latency values:
1726 * in 0.1us units for WM0,
1727 * in 0.5us units for WM1+.
1728 */
1729 /* primary */
1730 uint16_t pri_latency[5];
1731 /* sprite */
1732 uint16_t spr_latency[5];
1733 /* cursor */
1734 uint16_t cur_latency[5];
2af30a5c
PB
1735 /*
1736 * Raw watermark memory latency values
1737 * for SKL for all 8 levels
1738 * in 1us units.
1739 */
1740 uint16_t skl_latency[8];
609cedef 1741
2d41c0b5
PB
1742 /*
1743 * The skl_wm_values structure is a bit too big for stack
1744 * allocation, so we keep the staging struct where we store
1745 * intermediate results here instead.
1746 */
1747 struct skl_wm_values skl_results;
1748
609cedef 1749 /* current hardware state */
2d41c0b5
PB
1750 union {
1751 struct ilk_wm_values hw;
1752 struct skl_wm_values skl_hw;
1753 };
53615a5e
VS
1754 } wm;
1755
8a187455
PZ
1756 struct i915_runtime_pm pm;
1757
13cf5504
DA
1758 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1759 u32 long_hpd_port_mask;
1760 u32 short_hpd_port_mask;
1761 struct work_struct dig_port_work;
1762
0e32b39c
DA
1763 /*
1764 * if we get a HPD irq from DP and a HPD irq from non-DP
1765 * the non-DP HPD could block the workqueue on a mode config
1766 * mutex getting, that userspace may have taken. However
1767 * userspace is waiting on the DP workqueue to run which is
1768 * blocked behind the non-DP one.
1769 */
1770 struct workqueue_struct *dp_wq;
1771
69769f9a
VS
1772 uint32_t bios_vgacntr;
1773
231f42a4
DV
1774 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1775 * here! */
1776 struct i915_dri1_state dri1;
db1b76ca
DV
1777 /* Old ums support infrastructure, same warning applies. */
1778 struct i915_ums_state ums;
bdf1e7e3 1779
a83014d3
OM
1780 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1781 struct {
1782 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1783 struct intel_engine_cs *ring,
1784 struct intel_context *ctx,
1785 struct drm_i915_gem_execbuffer2 *args,
1786 struct list_head *vmas,
1787 struct drm_i915_gem_object *batch_obj,
1788 u64 exec_start, u32 flags);
1789 int (*init_rings)(struct drm_device *dev);
1790 void (*cleanup_ring)(struct intel_engine_cs *ring);
1791 void (*stop_ring)(struct intel_engine_cs *ring);
1792 } gt;
1793
bdf1e7e3
DV
1794 /*
1795 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1796 * will be rejected. Instead look for a better place.
1797 */
77fec556 1798};
1da177e4 1799
2c1792a1
CW
1800static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1801{
1802 return dev->dev_private;
1803}
1804
b4519513
CW
1805/* Iterate over initialised rings */
1806#define for_each_ring(ring__, dev_priv__, i__) \
1807 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1808 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1809
b1d7e4b4
WF
1810enum hdmi_force_audio {
1811 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1812 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1813 HDMI_AUDIO_AUTO, /* trust EDID */
1814 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1815};
1816
190d6cd5 1817#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1818
37e680a1
CW
1819struct drm_i915_gem_object_ops {
1820 /* Interface between the GEM object and its backing storage.
1821 * get_pages() is called once prior to the use of the associated set
1822 * of pages before to binding them into the GTT, and put_pages() is
1823 * called after we no longer need them. As we expect there to be
1824 * associated cost with migrating pages between the backing storage
1825 * and making them available for the GPU (e.g. clflush), we may hold
1826 * onto the pages after they are no longer referenced by the GPU
1827 * in case they may be used again shortly (for example migrating the
1828 * pages to a different memory domain within the GTT). put_pages()
1829 * will therefore most likely be called when the object itself is
1830 * being released or under memory pressure (where we attempt to
1831 * reap pages for the shrinker).
1832 */
1833 int (*get_pages)(struct drm_i915_gem_object *);
1834 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1835 int (*dmabuf_export)(struct drm_i915_gem_object *);
1836 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1837};
1838
a071fa00
DV
1839/*
1840 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1841 * considered to be the frontbuffer for the given plane interface-vise. This
1842 * doesn't mean that the hw necessarily already scans it out, but that any
1843 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1844 *
1845 * We have one bit per pipe and per scanout plane type.
1846 */
1847#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1848#define INTEL_FRONTBUFFER_BITS \
1849 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1850#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1851 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1852#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1853 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1854#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1855 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1856#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1857 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1858#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1859 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1860
673a394b 1861struct drm_i915_gem_object {
c397b908 1862 struct drm_gem_object base;
673a394b 1863
37e680a1
CW
1864 const struct drm_i915_gem_object_ops *ops;
1865
2f633156
BW
1866 /** List of VMAs backed by this object */
1867 struct list_head vma_list;
1868
c1ad11fc
CW
1869 /** Stolen memory for this object, instead of being backed by shmem. */
1870 struct drm_mm_node *stolen;
35c20a60 1871 struct list_head global_list;
673a394b 1872
69dc4987 1873 struct list_head ring_list;
b25cb2f8
BW
1874 /** Used in execbuf to temporarily hold a ref */
1875 struct list_head obj_exec_link;
673a394b
EA
1876
1877 /**
65ce3027
CW
1878 * This is set if the object is on the active lists (has pending
1879 * rendering and so a non-zero seqno), and is not set if it i s on
1880 * inactive (ready to be unbound) list.
673a394b 1881 */
0206e353 1882 unsigned int active:1;
673a394b
EA
1883
1884 /**
1885 * This is set if the object has been written to since last bound
1886 * to the GTT
1887 */
0206e353 1888 unsigned int dirty:1;
778c3544
DV
1889
1890 /**
1891 * Fence register bits (if any) for this object. Will be set
1892 * as needed when mapped into the GTT.
1893 * Protected by dev->struct_mutex.
778c3544 1894 */
4b9de737 1895 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1896
778c3544
DV
1897 /**
1898 * Advice: are the backing pages purgeable?
1899 */
0206e353 1900 unsigned int madv:2;
778c3544 1901
778c3544
DV
1902 /**
1903 * Current tiling mode for the object.
1904 */
0206e353 1905 unsigned int tiling_mode:2;
5d82e3e6
CW
1906 /**
1907 * Whether the tiling parameters for the currently associated fence
1908 * register have changed. Note that for the purposes of tracking
1909 * tiling changes we also treat the unfenced register, the register
1910 * slot that the object occupies whilst it executes a fenced
1911 * command (such as BLT on gen2/3), as a "fence".
1912 */
1913 unsigned int fence_dirty:1;
778c3544 1914
75e9e915
DV
1915 /**
1916 * Is the object at the current location in the gtt mappable and
1917 * fenceable? Used to avoid costly recalculations.
1918 */
0206e353 1919 unsigned int map_and_fenceable:1;
75e9e915 1920
fb7d516a
DV
1921 /**
1922 * Whether the current gtt mapping needs to be mappable (and isn't just
1923 * mappable by accident). Track pin and fault separate for a more
1924 * accurate mappable working set.
1925 */
0206e353
AJ
1926 unsigned int fault_mappable:1;
1927 unsigned int pin_mappable:1;
cc98b413 1928 unsigned int pin_display:1;
fb7d516a 1929
24f3a8cf
AG
1930 /*
1931 * Is the object to be mapped as read-only to the GPU
1932 * Only honoured if hardware has relevant pte bit
1933 */
1934 unsigned long gt_ro:1;
651d794f 1935 unsigned int cache_level:3;
93dfb40c 1936
9da3da66 1937 unsigned int has_dma_mapping:1;
7bddb01f 1938
a071fa00
DV
1939 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1940
9da3da66 1941 struct sg_table *pages;
a5570178 1942 int pages_pin_count;
673a394b 1943
1286ff73 1944 /* prime dma-buf support */
9a70cc2a
DA
1945 void *dma_buf_vmapping;
1946 int vmapping_count;
1947
a4872ba6 1948 struct intel_engine_cs *ring;
caea7476 1949
1c293ea3 1950 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1951 uint32_t last_read_seqno;
1952 uint32_t last_write_seqno;
caea7476
CW
1953 /** Breadcrumb of last fenced GPU access to the buffer. */
1954 uint32_t last_fenced_seqno;
673a394b 1955
778c3544 1956 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1957 uint32_t stride;
673a394b 1958
80075d49
DV
1959 /** References from framebuffers, locks out tiling changes. */
1960 unsigned long framebuffer_references;
1961
280b713b 1962 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1963 unsigned long *bit_17;
280b713b 1964
79e53945 1965 /** User space pin count and filp owning the pin */
aa5f8021 1966 unsigned long user_pin_count;
79e53945 1967 struct drm_file *pin_filp;
71acb5eb 1968
5cc9ed4b 1969 union {
6a2c4232
CW
1970 /** for phy allocated objects */
1971 struct drm_dma_handle *phys_handle;
1972
5cc9ed4b
CW
1973 struct i915_gem_userptr {
1974 uintptr_t ptr;
1975 unsigned read_only :1;
1976 unsigned workers :4;
1977#define I915_GEM_USERPTR_MAX_WORKERS 15
1978
ad46cb53
CW
1979 struct i915_mm_struct *mm;
1980 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1981 struct work_struct *work;
1982 } userptr;
1983 };
1984};
62b8b215 1985#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1986
a071fa00
DV
1987void i915_gem_track_fb(struct drm_i915_gem_object *old,
1988 struct drm_i915_gem_object *new,
1989 unsigned frontbuffer_bits);
1990
673a394b
EA
1991/**
1992 * Request queue structure.
1993 *
1994 * The request queue allows us to note sequence numbers that have been emitted
1995 * and may be associated with active buffers to be retired.
1996 *
1997 * By keeping this list, we can avoid having to do questionable
1998 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1999 * an emission time with seqnos for tracking how far ahead of the GPU we are.
2000 */
2001struct drm_i915_gem_request {
852835f3 2002 /** On Which ring this request was generated */
a4872ba6 2003 struct intel_engine_cs *ring;
852835f3 2004
673a394b
EA
2005 /** GEM sequence number associated with this request. */
2006 uint32_t seqno;
2007
7d736f4f
MK
2008 /** Position in the ringbuffer of the start of the request */
2009 u32 head;
2010
2011 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
2012 u32 tail;
2013
0e50e96b 2014 /** Context related to this request */
273497e5 2015 struct intel_context *ctx;
0e50e96b 2016
7d736f4f
MK
2017 /** Batch buffer related to this request if any */
2018 struct drm_i915_gem_object *batch_obj;
2019
673a394b
EA
2020 /** Time at which this request was emitted, in jiffies. */
2021 unsigned long emitted_jiffies;
2022
b962442e 2023 /** global list entry for this request */
673a394b 2024 struct list_head list;
b962442e 2025
f787a5f5 2026 struct drm_i915_file_private *file_priv;
b962442e
EA
2027 /** file_priv list entry for this request */
2028 struct list_head client_list;
673a394b
EA
2029};
2030
2031struct drm_i915_file_private {
b29c19b6 2032 struct drm_i915_private *dev_priv;
ab0e7ff9 2033 struct drm_file *file;
b29c19b6 2034
673a394b 2035 struct {
99057c81 2036 spinlock_t lock;
b962442e 2037 struct list_head request_list;
b29c19b6 2038 struct delayed_work idle_work;
673a394b 2039 } mm;
40521054 2040 struct idr context_idr;
e59ec13d 2041
b29c19b6 2042 atomic_t rps_wait_boost;
a4872ba6 2043 struct intel_engine_cs *bsd_ring;
673a394b
EA
2044};
2045
351e3db2
BV
2046/*
2047 * A command that requires special handling by the command parser.
2048 */
2049struct drm_i915_cmd_descriptor {
2050 /*
2051 * Flags describing how the command parser processes the command.
2052 *
2053 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2054 * a length mask if not set
2055 * CMD_DESC_SKIP: The command is allowed but does not follow the
2056 * standard length encoding for the opcode range in
2057 * which it falls
2058 * CMD_DESC_REJECT: The command is never allowed
2059 * CMD_DESC_REGISTER: The command should be checked against the
2060 * register whitelist for the appropriate ring
2061 * CMD_DESC_MASTER: The command is allowed if the submitting process
2062 * is the DRM master
2063 */
2064 u32 flags;
2065#define CMD_DESC_FIXED (1<<0)
2066#define CMD_DESC_SKIP (1<<1)
2067#define CMD_DESC_REJECT (1<<2)
2068#define CMD_DESC_REGISTER (1<<3)
2069#define CMD_DESC_BITMASK (1<<4)
2070#define CMD_DESC_MASTER (1<<5)
2071
2072 /*
2073 * The command's unique identification bits and the bitmask to get them.
2074 * This isn't strictly the opcode field as defined in the spec and may
2075 * also include type, subtype, and/or subop fields.
2076 */
2077 struct {
2078 u32 value;
2079 u32 mask;
2080 } cmd;
2081
2082 /*
2083 * The command's length. The command is either fixed length (i.e. does
2084 * not include a length field) or has a length field mask. The flag
2085 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2086 * a length mask. All command entries in a command table must include
2087 * length information.
2088 */
2089 union {
2090 u32 fixed;
2091 u32 mask;
2092 } length;
2093
2094 /*
2095 * Describes where to find a register address in the command to check
2096 * against the ring's register whitelist. Only valid if flags has the
2097 * CMD_DESC_REGISTER bit set.
2098 */
2099 struct {
2100 u32 offset;
2101 u32 mask;
2102 } reg;
2103
2104#define MAX_CMD_DESC_BITMASKS 3
2105 /*
2106 * Describes command checks where a particular dword is masked and
2107 * compared against an expected value. If the command does not match
2108 * the expected value, the parser rejects it. Only valid if flags has
2109 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2110 * are valid.
d4d48035
BV
2111 *
2112 * If the check specifies a non-zero condition_mask then the parser
2113 * only performs the check when the bits specified by condition_mask
2114 * are non-zero.
351e3db2
BV
2115 */
2116 struct {
2117 u32 offset;
2118 u32 mask;
2119 u32 expected;
d4d48035
BV
2120 u32 condition_offset;
2121 u32 condition_mask;
351e3db2
BV
2122 } bits[MAX_CMD_DESC_BITMASKS];
2123};
2124
2125/*
2126 * A table of commands requiring special handling by the command parser.
2127 *
2128 * Each ring has an array of tables. Each table consists of an array of command
2129 * descriptors, which must be sorted with command opcodes in ascending order.
2130 */
2131struct drm_i915_cmd_table {
2132 const struct drm_i915_cmd_descriptor *table;
2133 int count;
2134};
2135
dbbe9127 2136/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2137#define __I915__(p) ({ \
2138 struct drm_i915_private *__p; \
2139 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2140 __p = (struct drm_i915_private *)p; \
2141 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2142 __p = to_i915((struct drm_device *)p); \
2143 else \
2144 BUILD_BUG(); \
2145 __p; \
2146})
dbbe9127 2147#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2148#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2149
87f1f465
CW
2150#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2151#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2152#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2153#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2154#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2155#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2156#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2157#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2158#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2159#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2160#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2161#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2162#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2163#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2164#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2165#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2166#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2167#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2168#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2169 INTEL_DEVID(dev) == 0x0152 || \
2170 INTEL_DEVID(dev) == 0x015a)
2171#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2172 INTEL_DEVID(dev) == 0x0106 || \
2173 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2174#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2175#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2176#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2177#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2178#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2179#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2180#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2181 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2182#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2183 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2184 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2185 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2186#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2187 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2188#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2189 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2190#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2191 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2192/* ULX machines are also considered ULT. */
87f1f465
CW
2193#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2194 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2195#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2196
85436696
JB
2197/*
2198 * The genX designation typically refers to the render engine, so render
2199 * capability related checks should use IS_GEN, while display and other checks
2200 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2201 * chips, etc.).
2202 */
cae5852d
ZN
2203#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2204#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2205#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2206#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2207#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2208#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2209#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2210#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2211
73ae478c
BW
2212#define RENDER_RING (1<<RCS)
2213#define BSD_RING (1<<VCS)
2214#define BLT_RING (1<<BCS)
2215#define VEBOX_RING (1<<VECS)
845f74a7 2216#define BSD2_RING (1<<VCS2)
63c42e56 2217#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2218#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2219#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2220#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2221#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2222#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2223 __I915__(dev)->ellc_size)
cae5852d
ZN
2224#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2225
254f965c 2226#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2227#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2228#define USES_PPGTT(dev) (i915.enable_ppgtt)
2229#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2230
05394f39 2231#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2232#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2233
b45305fc
DV
2234/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2235#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2236/*
2237 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2238 * even when in MSI mode. This results in spurious interrupt warnings if the
2239 * legacy irq no. is shared with another device. The kernel then disables that
2240 * interrupt source and so prevents the other device from working properly.
2241 */
2242#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2243#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2244
cae5852d
ZN
2245/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2246 * rows, which changed the alignment requirements and fence programming.
2247 */
2248#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2249 IS_I915GM(dev)))
2250#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2251#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2252#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2253#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2254#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2255
2256#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2257#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2258#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2259
dbf7786e 2260#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2261
dd93be58 2262#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2263#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2264#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
6157d3c8 2265#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2266 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2267#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2268#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2269
17a303ec
PZ
2270#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2271#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2272#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2273#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2274#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2275#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2276#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2277#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2278
f2fbc690 2279#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2280#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2281#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2282#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2283#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2284#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2285#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2286
5fafe292
SJ
2287#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2288
040d2baa
BW
2289/* DPF == dynamic parity feature */
2290#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2291#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2292
c8735b0c
BW
2293#define GT_FREQUENCY_MULTIPLIER 50
2294
05394f39
CW
2295#include "i915_trace.h"
2296
baa70943 2297extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2298extern int i915_max_ioctl;
2299
fc49b3da
ID
2300extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2301extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2302extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2303extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2304
d330a953
JN
2305/* i915_params.c */
2306struct i915_params {
2307 int modeset;
2308 int panel_ignore_lid;
2309 unsigned int powersave;
2310 int semaphores;
2311 unsigned int lvds_downclock;
2312 int lvds_channel_mode;
2313 int panel_use_ssc;
2314 int vbt_sdvo_panel_type;
2315 int enable_rc6;
2316 int enable_fbc;
d330a953 2317 int enable_ppgtt;
127f1003 2318 int enable_execlists;
d330a953
JN
2319 int enable_psr;
2320 unsigned int preliminary_hw_support;
2321 int disable_power_well;
2322 int enable_ips;
e5aa6541 2323 int invert_brightness;
351e3db2 2324 int enable_cmd_parser;
e5aa6541
DL
2325 /* leave bools at the end to not create holes */
2326 bool enable_hangcheck;
2327 bool fastboot;
d330a953
JN
2328 bool prefault_disable;
2329 bool reset;
a0bae57f 2330 bool disable_display;
7a10dfa6 2331 bool disable_vtd_wa;
84c33a64 2332 int use_mmio_flip;
5978118c 2333 bool mmio_debug;
d330a953
JN
2334};
2335extern struct i915_params i915 __read_mostly;
2336
1da177e4 2337 /* i915_dma.c */
d05c617e 2338void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2339extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2340extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2341extern int i915_driver_unload(struct drm_device *);
2885f6ac 2342extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2343extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2344extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2345 struct drm_file *file);
673a394b 2346extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2347 struct drm_file *file);
84b1fd10 2348extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2349#ifdef CONFIG_COMPAT
0d6aa60b
DA
2350extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2351 unsigned long arg);
c43b5634 2352#endif
673a394b 2353extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2354 struct drm_clip_rect *box,
2355 int DR1, int DR4);
8e96d9c4 2356extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2357extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2358extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2359extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2360extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2361extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2362int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2363void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2364
1da177e4 2365/* i915_irq.c */
10cd45b6 2366void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2367__printf(3, 4)
2368void i915_handle_error(struct drm_device *dev, bool wedged,
2369 const char *fmt, ...);
1da177e4 2370
b963291c
DV
2371extern void intel_irq_init(struct drm_i915_private *dev_priv);
2372extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2373int intel_irq_install(struct drm_i915_private *dev_priv);
2374void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2375
2376extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2377extern void intel_uncore_early_sanitize(struct drm_device *dev,
2378 bool restore_forcewake);
907b28c5 2379extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2380extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2381extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2382extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2383
7c463586 2384void
50227e1c 2385i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2386 u32 status_mask);
7c463586
KP
2387
2388void
50227e1c 2389i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2390 u32 status_mask);
7c463586 2391
f8b79e58
ID
2392void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2393void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2394void
2395ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2396void
2397ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2398void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2399 uint32_t interrupt_mask,
2400 uint32_t enabled_irq_mask);
2401#define ibx_enable_display_interrupt(dev_priv, bits) \
2402 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2403#define ibx_disable_display_interrupt(dev_priv, bits) \
2404 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2405
673a394b
EA
2406/* i915_gem.c */
2407int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2408 struct drm_file *file_priv);
2409int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2410 struct drm_file *file_priv);
2411int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2412 struct drm_file *file_priv);
2413int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2414 struct drm_file *file_priv);
2415int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2416 struct drm_file *file_priv);
de151cf6
JB
2417int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2418 struct drm_file *file_priv);
673a394b
EA
2419int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2420 struct drm_file *file_priv);
2421int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2422 struct drm_file *file_priv);
ba8b7ccb
OM
2423void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2424 struct intel_engine_cs *ring);
2425void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2426 struct drm_file *file,
2427 struct intel_engine_cs *ring,
2428 struct drm_i915_gem_object *obj);
a83014d3
OM
2429int i915_gem_ringbuffer_submission(struct drm_device *dev,
2430 struct drm_file *file,
2431 struct intel_engine_cs *ring,
2432 struct intel_context *ctx,
2433 struct drm_i915_gem_execbuffer2 *args,
2434 struct list_head *vmas,
2435 struct drm_i915_gem_object *batch_obj,
2436 u64 exec_start, u32 flags);
673a394b
EA
2437int i915_gem_execbuffer(struct drm_device *dev, void *data,
2438 struct drm_file *file_priv);
76446cac
JB
2439int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2440 struct drm_file *file_priv);
673a394b
EA
2441int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2442 struct drm_file *file_priv);
2443int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2444 struct drm_file *file_priv);
2445int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2446 struct drm_file *file_priv);
199adf40
BW
2447int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2448 struct drm_file *file);
2449int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2450 struct drm_file *file);
673a394b
EA
2451int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2452 struct drm_file *file_priv);
3ef94daa
CW
2453int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2454 struct drm_file *file_priv);
673a394b
EA
2455int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2456 struct drm_file *file_priv);
2457int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2458 struct drm_file *file_priv);
2459int i915_gem_set_tiling(struct drm_device *dev, void *data,
2460 struct drm_file *file_priv);
2461int i915_gem_get_tiling(struct drm_device *dev, void *data,
2462 struct drm_file *file_priv);
5cc9ed4b
CW
2463int i915_gem_init_userptr(struct drm_device *dev);
2464int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2465 struct drm_file *file);
5a125c3c
EA
2466int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2467 struct drm_file *file_priv);
23ba4fd0
BW
2468int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2469 struct drm_file *file_priv);
673a394b 2470void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2471unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2472 long target,
2473 unsigned flags);
2474#define I915_SHRINK_PURGEABLE 0x1
2475#define I915_SHRINK_UNBOUND 0x2
2476#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2477void *i915_gem_object_alloc(struct drm_device *dev);
2478void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2479void i915_gem_object_init(struct drm_i915_gem_object *obj,
2480 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2481struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2482 size_t size);
7e0d96bc
BW
2483void i915_init_vm(struct drm_i915_private *dev_priv,
2484 struct i915_address_space *vm);
673a394b 2485void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2486void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2487
1ec9e26d
DV
2488#define PIN_MAPPABLE 0x1
2489#define PIN_NONBLOCK 0x2
bf3d149b 2490#define PIN_GLOBAL 0x4
d23db88c
CW
2491#define PIN_OFFSET_BIAS 0x8
2492#define PIN_OFFSET_MASK (~4095)
2021746e 2493int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2494 struct i915_address_space *vm,
2021746e 2495 uint32_t alignment,
d23db88c 2496 uint64_t flags);
07fe0b12 2497int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2498int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2499void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2500void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2501void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2502
4c914c0c
BV
2503int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2504 int *needs_clflush);
2505
37e680a1 2506int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2507static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2508{
67d5a50c
ID
2509 struct sg_page_iter sg_iter;
2510
2511 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2512 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2513
2514 return NULL;
9da3da66 2515}
a5570178
CW
2516static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2517{
2518 BUG_ON(obj->pages == NULL);
2519 obj->pages_pin_count++;
2520}
2521static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2522{
2523 BUG_ON(obj->pages_pin_count == 0);
2524 obj->pages_pin_count--;
2525}
2526
54cf91dc 2527int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2528int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2529 struct intel_engine_cs *to);
e2d05a8b 2530void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2531 struct intel_engine_cs *ring);
ff72145b
DA
2532int i915_gem_dumb_create(struct drm_file *file_priv,
2533 struct drm_device *dev,
2534 struct drm_mode_create_dumb *args);
2535int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2536 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2537/**
2538 * Returns true if seq1 is later than seq2.
2539 */
2540static inline bool
2541i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2542{
2543 return (int32_t)(seq1 - seq2) >= 0;
2544}
2545
fca26bb4
MK
2546int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2547int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2548int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2549int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2550
d8ffa60b
DV
2551bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2552void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2553
8d9fc7fd 2554struct drm_i915_gem_request *
a4872ba6 2555i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2556
b29c19b6 2557bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2558void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2559int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2560 bool interruptible);
84c33a64
SG
2561int __must_check i915_gem_check_olr(struct intel_engine_cs *ring, u32 seqno);
2562
1f83fee0
DV
2563static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2564{
2565 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2566 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2567}
2568
2569static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2570{
2ac0f450
MK
2571 return atomic_read(&error->reset_counter) & I915_WEDGED;
2572}
2573
2574static inline u32 i915_reset_count(struct i915_gpu_error *error)
2575{
2576 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2577}
a71d8d94 2578
88b4aa87
MK
2579static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2580{
2581 return dev_priv->gpu_error.stop_rings == 0 ||
2582 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2583}
2584
2585static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2586{
2587 return dev_priv->gpu_error.stop_rings == 0 ||
2588 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2589}
2590
069efc1d 2591void i915_gem_reset(struct drm_device *dev);
000433b6 2592bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2593int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2594int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2595int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2596int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2597int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2598void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2599void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2600int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2601int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2602int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2603 struct drm_file *file,
7d736f4f 2604 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2605 u32 *seqno);
2606#define i915_add_request(ring, seqno) \
854c94a7 2607 __i915_add_request(ring, NULL, NULL, seqno)
16e9a21f
ACO
2608int __i915_wait_seqno(struct intel_engine_cs *ring, u32 seqno,
2609 unsigned reset_counter,
2610 bool interruptible,
2611 s64 *timeout,
2612 struct drm_i915_file_private *file_priv);
a4872ba6 2613int __must_check i915_wait_seqno(struct intel_engine_cs *ring,
199b2bc2 2614 uint32_t seqno);
de151cf6 2615int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2616int __must_check
2617i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2618 bool write);
2619int __must_check
dabdfe02
CW
2620i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2621int __must_check
2da3b9b9
CW
2622i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2623 u32 alignment,
a4872ba6 2624 struct intel_engine_cs *pipelined);
cc98b413 2625void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2626int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2627 int align);
b29c19b6 2628int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2629void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2630
0fa87796
ID
2631uint32_t
2632i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2633uint32_t
d865110c
ID
2634i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2635 int tiling_mode, bool fenced);
467cffba 2636
e4ffd173
CW
2637int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2638 enum i915_cache_level cache_level);
2639
1286ff73
DV
2640struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2641 struct dma_buf *dma_buf);
2642
2643struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2644 struct drm_gem_object *gem_obj, int flags);
2645
19b2dbde
CW
2646void i915_gem_restore_fences(struct drm_device *dev);
2647
a70a3148
BW
2648unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2649 struct i915_address_space *vm);
2650bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2651bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2652 struct i915_address_space *vm);
2653unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2654 struct i915_address_space *vm);
2655struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2656 struct i915_address_space *vm);
accfef2e
BW
2657struct i915_vma *
2658i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2659 struct i915_address_space *vm);
5c2abbea
BW
2660
2661struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2662static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2663 struct i915_vma *vma;
2664 list_for_each_entry(vma, &obj->vma_list, vma_link)
2665 if (vma->pin_count > 0)
2666 return true;
2667 return false;
2668}
5c2abbea 2669
a70a3148 2670/* Some GGTT VM helpers */
5dc383b0 2671#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2672 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2673static inline bool i915_is_ggtt(struct i915_address_space *vm)
2674{
2675 struct i915_address_space *ggtt =
2676 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2677 return vm == ggtt;
2678}
2679
841cd773
DV
2680static inline struct i915_hw_ppgtt *
2681i915_vm_to_ppgtt(struct i915_address_space *vm)
2682{
2683 WARN_ON(i915_is_ggtt(vm));
2684
2685 return container_of(vm, struct i915_hw_ppgtt, base);
2686}
2687
2688
a70a3148
BW
2689static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2690{
5dc383b0 2691 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2692}
2693
2694static inline unsigned long
2695i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2696{
5dc383b0 2697 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2698}
2699
2700static inline unsigned long
2701i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2702{
5dc383b0 2703 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2704}
c37e2204
BW
2705
2706static inline int __must_check
2707i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2708 uint32_t alignment,
1ec9e26d 2709 unsigned flags)
c37e2204 2710{
5dc383b0
DV
2711 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2712 alignment, flags | PIN_GLOBAL);
c37e2204 2713}
a70a3148 2714
b287110e
DV
2715static inline int
2716i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2717{
2718 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2719}
2720
2721void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2722
254f965c 2723/* i915_gem_context.c */
8245be31 2724int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2725void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2726void i915_gem_context_reset(struct drm_device *dev);
e422b888 2727int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2728int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2729void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2730int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2731 struct intel_context *to);
2732struct intel_context *
41bde553 2733i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2734void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2735struct drm_i915_gem_object *
2736i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2737static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2738{
691e6415 2739 kref_get(&ctx->ref);
dce3271b
MK
2740}
2741
273497e5 2742static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2743{
691e6415 2744 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2745}
2746
273497e5 2747static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2748{
821d66dd 2749 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2750}
2751
84624813
BW
2752int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2753 struct drm_file *file);
2754int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2755 struct drm_file *file);
1286ff73 2756
679845ed
BW
2757/* i915_gem_evict.c */
2758int __must_check i915_gem_evict_something(struct drm_device *dev,
2759 struct i915_address_space *vm,
2760 int min_size,
2761 unsigned alignment,
2762 unsigned cache_level,
d23db88c
CW
2763 unsigned long start,
2764 unsigned long end,
1ec9e26d 2765 unsigned flags);
679845ed
BW
2766int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2767int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2768
0260c420 2769/* belongs in i915_gem_gtt.h */
d09105c6 2770static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2771{
2772 if (INTEL_INFO(dev)->gen < 6)
2773 intel_gtt_chipset_flush();
2774}
246cbfb5 2775
9797fbfb
CW
2776/* i915_gem_stolen.c */
2777int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2778int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2779void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2780void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2781struct drm_i915_gem_object *
2782i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2783struct drm_i915_gem_object *
2784i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2785 u32 stolen_offset,
2786 u32 gtt_offset,
2787 u32 size);
9797fbfb 2788
673a394b 2789/* i915_gem_tiling.c */
2c1792a1 2790static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2791{
50227e1c 2792 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2793
2794 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2795 obj->tiling_mode != I915_TILING_NONE;
2796}
2797
673a394b 2798void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2799void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2800void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2801
2802/* i915_gem_debug.c */
23bc5982
CW
2803#if WATCH_LISTS
2804int i915_verify_lists(struct drm_device *dev);
673a394b 2805#else
23bc5982 2806#define i915_verify_lists(dev) 0
673a394b 2807#endif
1da177e4 2808
2017263e 2809/* i915_debugfs.c */
27c202ad
BG
2810int i915_debugfs_init(struct drm_minor *minor);
2811void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2812#ifdef CONFIG_DEBUG_FS
07144428
DL
2813void intel_display_crc_init(struct drm_device *dev);
2814#else
f8c168fa 2815static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2816#endif
84734a04
MK
2817
2818/* i915_gpu_error.c */
edc3d884
MK
2819__printf(2, 3)
2820void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2821int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2822 const struct i915_error_state_file_priv *error);
4dc955f7 2823int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2824 struct drm_i915_private *i915,
4dc955f7
MK
2825 size_t count, loff_t pos);
2826static inline void i915_error_state_buf_release(
2827 struct drm_i915_error_state_buf *eb)
2828{
2829 kfree(eb->buf);
2830}
58174462
MK
2831void i915_capture_error_state(struct drm_device *dev, bool wedge,
2832 const char *error_msg);
84734a04
MK
2833void i915_error_state_get(struct drm_device *dev,
2834 struct i915_error_state_file_priv *error_priv);
2835void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2836void i915_destroy_error_state(struct drm_device *dev);
2837
2838void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2839const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2840
351e3db2 2841/* i915_cmd_parser.c */
d728c8ef 2842int i915_cmd_parser_get_version(void);
a4872ba6
OM
2843int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2844void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2845bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2846int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2847 struct drm_i915_gem_object *batch_obj,
2848 u32 batch_start_offset,
2849 bool is_master);
2850
317c35d1
JB
2851/* i915_suspend.c */
2852extern int i915_save_state(struct drm_device *dev);
2853extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2854
d8157a36
DV
2855/* i915_ums.c */
2856void i915_save_display_reg(struct drm_device *dev);
2857void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2858
0136db58
BW
2859/* i915_sysfs.c */
2860void i915_setup_sysfs(struct drm_device *dev_priv);
2861void i915_teardown_sysfs(struct drm_device *dev_priv);
2862
f899fc64
CW
2863/* intel_i2c.c */
2864extern int intel_setup_gmbus(struct drm_device *dev);
2865extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2866static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2867{
2ed06c93 2868 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2869}
2870
2871extern struct i2c_adapter *intel_gmbus_get_adapter(
2872 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2873extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2874extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2875static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2876{
2877 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2878}
f899fc64
CW
2879extern void intel_i2c_reset(struct drm_device *dev);
2880
3b617967 2881/* intel_opregion.c */
44834a67 2882#ifdef CONFIG_ACPI
27d50c82 2883extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2884extern void intel_opregion_init(struct drm_device *dev);
2885extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2886extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2887extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2888 bool enable);
ecbc5cf3
JN
2889extern int intel_opregion_notify_adapter(struct drm_device *dev,
2890 pci_power_t state);
65e082c9 2891#else
27d50c82 2892static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2893static inline void intel_opregion_init(struct drm_device *dev) { return; }
2894static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2895static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2896static inline int
2897intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2898{
2899 return 0;
2900}
ecbc5cf3
JN
2901static inline int
2902intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2903{
2904 return 0;
2905}
65e082c9 2906#endif
8ee1c3db 2907
723bfd70
JB
2908/* intel_acpi.c */
2909#ifdef CONFIG_ACPI
2910extern void intel_register_dsm_handler(void);
2911extern void intel_unregister_dsm_handler(void);
2912#else
2913static inline void intel_register_dsm_handler(void) { return; }
2914static inline void intel_unregister_dsm_handler(void) { return; }
2915#endif /* CONFIG_ACPI */
2916
79e53945 2917/* modesetting */
f817586c 2918extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 2919extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2920extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2921extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2922extern void intel_connector_unregister(struct intel_connector *);
28d52043 2923extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2924extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2925 bool force_restore);
44cec740 2926extern void i915_redisable_vga(struct drm_device *dev);
04098753 2927extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2928extern bool intel_fbc_enabled(struct drm_device *dev);
1d73c2a8 2929extern void bdw_fbc_sw_flush(struct drm_device *dev, u32 value);
43a9539f 2930extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2931extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2932extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2933extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 2934extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
2935extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
2936 bool enable);
0206e353
AJ
2937extern void intel_detect_pch(struct drm_device *dev);
2938extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2939extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2940
2911a35b 2941extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2942int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2943 struct drm_file *file);
b6359918
MK
2944int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2945 struct drm_file *file);
575155a9 2946
84c33a64
SG
2947void intel_notify_mmio_flip(struct intel_engine_cs *ring);
2948
6ef3d427
CW
2949/* overlay */
2950extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2951extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2952 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2953
2954extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2955extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2956 struct drm_device *dev,
2957 struct intel_display_error_state *error);
6ef3d427 2958
b7287d80
BW
2959/* On SNB platform, before reading ring registers forcewake bit
2960 * must be set to prevent GT core from power down and stale values being
2961 * returned.
2962 */
c8d9a590
D
2963void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2964void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2965void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2966
42c0526c
BW
2967int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2968int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2969
2970/* intel_sideband.c */
64936258
JN
2971u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2972void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2973u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2974u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2975void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2976u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2977void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2978u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2979void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2980u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2981void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2982u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2983void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2984u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2985void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2986u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2987 enum intel_sbi_destination destination);
2988void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2989 enum intel_sbi_destination destination);
e9fe51c6
SK
2990u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2991void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2992
2ec3815f
VS
2993int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2994int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2995
c8d9a590
D
2996#define FORCEWAKE_RENDER (1 << 0)
2997#define FORCEWAKE_MEDIA (1 << 1)
38cff0b1
ZW
2998#define FORCEWAKE_BLITTER (1 << 2)
2999#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3000 FORCEWAKE_BLITTER)
c8d9a590
D
3001
3002
0b274481
BW
3003#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3004#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3005
3006#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3007#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3008#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3009#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3010
3011#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3012#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3013#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3014#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3015
698b3135
CW
3016/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3017 * will be implemented using 2 32-bit writes in an arbitrary order with
3018 * an arbitrary delay between them. This can cause the hardware to
3019 * act upon the intermediate value, possibly leading to corruption and
3020 * machine death. You have been warned.
3021 */
0b274481
BW
3022#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3023#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3024
50877445
CW
3025#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3026 u32 upper = I915_READ(upper_reg); \
3027 u32 lower = I915_READ(lower_reg); \
3028 u32 tmp = I915_READ(upper_reg); \
3029 if (upper != tmp) { \
3030 upper = tmp; \
3031 lower = I915_READ(lower_reg); \
3032 WARN_ON(I915_READ(upper_reg) != upper); \
3033 } \
3034 (u64)upper << 32 | lower; })
3035
cae5852d
ZN
3036#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3037#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3038
55bc60db
VS
3039/* "Broadcast RGB" property */
3040#define INTEL_BROADCAST_RGB_AUTO 0
3041#define INTEL_BROADCAST_RGB_FULL 1
3042#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3043
766aa1c4
VS
3044static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3045{
92e23b99 3046 if (IS_VALLEYVIEW(dev))
766aa1c4 3047 return VLV_VGACNTRL;
92e23b99
SJ
3048 else if (INTEL_INFO(dev)->gen >= 5)
3049 return CPU_VGACNTRL;
766aa1c4
VS
3050 else
3051 return VGACNTRL;
3052}
3053
2bb4629a
VS
3054static inline void __user *to_user_ptr(u64 address)
3055{
3056 return (void __user *)(uintptr_t)address;
3057}
3058
df97729f
ID
3059static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3060{
3061 unsigned long j = msecs_to_jiffies(m);
3062
3063 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3064}
3065
3066static inline unsigned long
3067timespec_to_jiffies_timeout(const struct timespec *value)
3068{
3069 unsigned long j = timespec_to_jiffies(value);
3070
3071 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3072}
3073
dce56b3c
PZ
3074/*
3075 * If you need to wait X milliseconds between events A and B, but event B
3076 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3077 * when event A happened, then just before event B you call this function and
3078 * pass the timestamp as the first argument, and X as the second argument.
3079 */
3080static inline void
3081wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3082{
ec5e0cfb 3083 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3084
3085 /*
3086 * Don't re-read the value of "jiffies" every time since it may change
3087 * behind our back and break the math.
3088 */
3089 tmp_jiffies = jiffies;
3090 target_jiffies = timestamp_jiffies +
3091 msecs_to_jiffies_timeout(to_wait_ms);
3092
3093 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3094 remaining_jiffies = target_jiffies - tmp_jiffies;
3095 while (remaining_jiffies)
3096 remaining_jiffies =
3097 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3098 }
3099}
3100
1da177e4 3101#endif
This page took 1.164383 seconds and 5 git commands to generate.