drm/i915: Segregate memory domains in the GTT using coloring
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
585fb111 33#include "i915_reg.h"
79e53945 34#include "intel_bios.h"
8187a2b7 35#include "intel_ringbuffer.h"
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
0ade6386 39#include <drm/intel-gtt.h>
aaa6fd2a 40#include <linux/backlight.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
585fb111 43
1da177e4
LT
44/* General customization:
45 */
46
47#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
48
49#define DRIVER_NAME "i915"
50#define DRIVER_DESC "Intel Graphics"
673a394b 51#define DRIVER_DATE "20080730"
1da177e4 52
317c35d1
JB
53enum pipe {
54 PIPE_A = 0,
55 PIPE_B,
9db4a9c7
JB
56 PIPE_C,
57 I915_MAX_PIPES
317c35d1 58};
9db4a9c7 59#define pipe_name(p) ((p) + 'A')
317c35d1 60
80824003
JB
61enum plane {
62 PLANE_A = 0,
63 PLANE_B,
9db4a9c7 64 PLANE_C,
80824003 65};
9db4a9c7 66#define plane_name(p) ((p) + 'A')
52440211 67
2b139522
ED
68enum port {
69 PORT_A = 0,
70 PORT_B,
71 PORT_C,
72 PORT_D,
73 PORT_E,
74 I915_MAX_PORTS
75};
76#define port_name(p) ((p) + 'A')
77
62fdfeaf
EA
78#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
79
9db4a9c7
JB
80#define for_each_pipe(p) for ((p) = 0; (p) < dev_priv->num_pipe; (p)++)
81
6c2b7c12
DV
82#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
83 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
84 if ((intel_encoder)->base.crtc == (__crtc))
85
ee7b9f93
JB
86struct intel_pch_pll {
87 int refcount; /* count of number of CRTCs sharing this PLL */
88 int active; /* count of number of active CRTCs (i.e. DPMS on) */
89 bool on; /* is the PLL actually active? Disabled during modeset */
90 int pll_reg;
91 int fp0_reg;
92 int fp1_reg;
93};
94#define I915_NUM_PLLS 2
95
1da177e4
LT
96/* Interface history:
97 *
98 * 1.1: Original.
0d6aa60b
DA
99 * 1.2: Add Power Management
100 * 1.3: Add vblank support
de227f5f 101 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 102 * 1.5: Add vblank pipe configuration
2228ed67
MCA
103 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
104 * - Support vertical blank on secondary display pipe
1da177e4
LT
105 */
106#define DRIVER_MAJOR 1
2228ed67 107#define DRIVER_MINOR 6
1da177e4
LT
108#define DRIVER_PATCHLEVEL 0
109
673a394b 110#define WATCH_COHERENCY 0
23bc5982 111#define WATCH_LISTS 0
42d6ab48 112#define WATCH_GTT 0
673a394b 113
71acb5eb
DA
114#define I915_GEM_PHYS_CURSOR_0 1
115#define I915_GEM_PHYS_CURSOR_1 2
116#define I915_GEM_PHYS_OVERLAY_REGS 3
117#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
118
119struct drm_i915_gem_phys_object {
120 int id;
121 struct page **page_list;
122 drm_dma_handle_t *handle;
05394f39 123 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
124};
125
1da177e4
LT
126struct mem_block {
127 struct mem_block *next;
128 struct mem_block *prev;
129 int start;
130 int size;
6c340eac 131 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
1da177e4
LT
132};
133
0a3e67a4
JB
134struct opregion_header;
135struct opregion_acpi;
136struct opregion_swsci;
137struct opregion_asle;
8d715f00 138struct drm_i915_private;
0a3e67a4 139
8ee1c3db 140struct intel_opregion {
5bc4418b
BW
141 struct opregion_header __iomem *header;
142 struct opregion_acpi __iomem *acpi;
143 struct opregion_swsci __iomem *swsci;
144 struct opregion_asle __iomem *asle;
145 void __iomem *vbt;
01fe9dbd 146 u32 __iomem *lid_state;
8ee1c3db 147};
44834a67 148#define OPREGION_SIZE (8*1024)
8ee1c3db 149
6ef3d427
CW
150struct intel_overlay;
151struct intel_overlay_error_state;
152
7c1c2871
DA
153struct drm_i915_master_private {
154 drm_local_map_t *sarea;
155 struct _drm_i915_sarea *sarea_priv;
156};
de151cf6 157#define I915_FENCE_REG_NONE -1
4b9de737
DV
158#define I915_MAX_NUM_FENCES 16
159/* 16 fences + sign bit for FENCE_REG_NONE */
160#define I915_MAX_NUM_FENCE_BITS 5
de151cf6
JB
161
162struct drm_i915_fence_reg {
007cc8ac 163 struct list_head lru_list;
caea7476 164 struct drm_i915_gem_object *obj;
1690e1eb 165 int pin_count;
de151cf6 166};
7c1c2871 167
9b9d172d 168struct sdvo_device_mapping {
e957d772 169 u8 initialized;
9b9d172d 170 u8 dvo_port;
171 u8 slave_addr;
172 u8 dvo_wiring;
e957d772 173 u8 i2c_pin;
b1083333 174 u8 ddc_pin;
9b9d172d 175};
176
c4a1d9e4
CW
177struct intel_display_error_state;
178
63eeaf38 179struct drm_i915_error_state {
742cbee8 180 struct kref ref;
63eeaf38
JB
181 u32 eir;
182 u32 pgtbl_er;
be998e2e 183 u32 ier;
b9a3906b 184 u32 ccid;
9574b3fe 185 bool waiting[I915_NUM_RINGS];
9db4a9c7 186 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
187 u32 tail[I915_NUM_RINGS];
188 u32 head[I915_NUM_RINGS];
d27b1e0e
DV
189 u32 ipeir[I915_NUM_RINGS];
190 u32 ipehr[I915_NUM_RINGS];
191 u32 instdone[I915_NUM_RINGS];
192 u32 acthd[I915_NUM_RINGS];
7e3b8737 193 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 194 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
195 /* our own tracking of ring head and tail */
196 u32 cpu_ring_head[I915_NUM_RINGS];
197 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 198 u32 error; /* gen6+ */
c1cd90ed
DV
199 u32 instpm[I915_NUM_RINGS];
200 u32 instps[I915_NUM_RINGS];
63eeaf38 201 u32 instdone1;
d27b1e0e 202 u32 seqno[I915_NUM_RINGS];
9df30794 203 u64 bbaddr;
33f3f518
DV
204 u32 fault_reg[I915_NUM_RINGS];
205 u32 done_reg;
c1cd90ed 206 u32 faddr[I915_NUM_RINGS];
4b9de737 207 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 208 struct timeval time;
52d39a21
CW
209 struct drm_i915_error_ring {
210 struct drm_i915_error_object {
211 int page_count;
212 u32 gtt_offset;
213 u32 *pages[0];
214 } *ringbuffer, *batchbuffer;
215 struct drm_i915_error_request {
216 long jiffies;
217 u32 seqno;
ee4f42b1 218 u32 tail;
52d39a21
CW
219 } *requests;
220 int num_requests;
221 } ring[I915_NUM_RINGS];
9df30794 222 struct drm_i915_error_buffer {
a779e5ab 223 u32 size;
9df30794 224 u32 name;
0201f1ec 225 u32 rseqno, wseqno;
9df30794
CW
226 u32 gtt_offset;
227 u32 read_domains;
228 u32 write_domain;
4b9de737 229 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
230 s32 pinned:2;
231 u32 tiling:2;
232 u32 dirty:1;
233 u32 purgeable:1;
5d1333fc 234 s32 ring:4;
93dfb40c 235 u32 cache_level:2;
c724e8a9
CW
236 } *active_bo, *pinned_bo;
237 u32 active_bo_count, pinned_bo_count;
6ef3d427 238 struct intel_overlay_error_state *overlay;
c4a1d9e4 239 struct intel_display_error_state *display;
63eeaf38
JB
240};
241
e70236a8
JB
242struct drm_i915_display_funcs {
243 void (*dpms)(struct drm_crtc *crtc, int mode);
ee5382ae 244 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
245 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
246 void (*disable_fbc)(struct drm_device *dev);
247 int (*get_display_clock_speed)(struct drm_device *dev);
248 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 249 void (*update_wm)(struct drm_device *dev);
b840d907
JB
250 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
251 uint32_t sprite_width, int pixel_size);
9104183d 252 void (*sanitize_pm)(struct drm_device *dev);
1f8eeabf
ED
253 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
254 struct drm_display_mode *mode);
f564048e
EA
255 int (*crtc_mode_set)(struct drm_crtc *crtc,
256 struct drm_display_mode *mode,
257 struct drm_display_mode *adjusted_mode,
258 int x, int y,
259 struct drm_framebuffer *old_fb);
ee7b9f93 260 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
261 void (*write_eld)(struct drm_connector *connector,
262 struct drm_crtc *crtc);
674cf967 263 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 264 void (*init_clock_gating)(struct drm_device *dev);
645c62a5 265 void (*init_pch_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
266 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
267 struct drm_framebuffer *fb,
268 struct drm_i915_gem_object *obj);
17638cd6
JB
269 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
270 int x, int y);
e70236a8
JB
271 /* clock updates for mode set */
272 /* cursor updates */
273 /* render clock increase/decrease */
274 /* display clock increase/decrease */
275 /* pll clock increase/decrease */
e70236a8
JB
276};
277
990bbdad
CW
278struct drm_i915_gt_funcs {
279 void (*force_wake_get)(struct drm_i915_private *dev_priv);
280 void (*force_wake_put)(struct drm_i915_private *dev_priv);
281};
282
cfdf1fa2 283struct intel_device_info {
c96c3a8c 284 u8 gen;
0206e353
AJ
285 u8 is_mobile:1;
286 u8 is_i85x:1;
287 u8 is_i915g:1;
288 u8 is_i945gm:1;
289 u8 is_g33:1;
290 u8 need_gfx_hws:1;
291 u8 is_g4x:1;
292 u8 is_pineview:1;
293 u8 is_broadwater:1;
294 u8 is_crestline:1;
295 u8 is_ivybridge:1;
70a3eb7a 296 u8 is_valleyview:1;
b7884eb4 297 u8 has_force_wake:1;
4cae9ae0 298 u8 is_haswell:1;
0206e353
AJ
299 u8 has_fbc:1;
300 u8 has_pipe_cxsr:1;
301 u8 has_hotplug:1;
302 u8 cursor_needs_physical:1;
303 u8 has_overlay:1;
304 u8 overlay_needs_physical:1;
305 u8 supports_tv:1;
306 u8 has_bsd_ring:1;
307 u8 has_blt_ring:1;
3d29b842 308 u8 has_llc:1;
cfdf1fa2
KH
309};
310
1d2a314c
DV
311#define I915_PPGTT_PD_ENTRIES 512
312#define I915_PPGTT_PT_ENTRIES 1024
313struct i915_hw_ppgtt {
314 unsigned num_pd_entries;
315 struct page **pt_pages;
316 uint32_t pd_offset;
317 dma_addr_t *pt_dma_addr;
318 dma_addr_t scratch_page_dma_addr;
319};
320
40521054
BW
321
322/* This must match up with the value previously used for execbuf2.rsvd1. */
323#define DEFAULT_CONTEXT_ID 0
324struct i915_hw_context {
325 int id;
e0556841 326 bool is_initialized;
40521054
BW
327 struct drm_i915_file_private *file_priv;
328 struct intel_ring_buffer *ring;
329 struct drm_i915_gem_object *obj;
330};
331
b5e50c3f 332enum no_fbc_reason {
bed4a673 333 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
334 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
335 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
336 FBC_MODE_TOO_LARGE, /* mode too large for compression */
337 FBC_BAD_PLANE, /* fbc not supported on plane */
338 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 339 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 340 FBC_MODULE_PARAM,
b5e50c3f
JB
341};
342
3bad0781 343enum intel_pch {
f0350830 344 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
345 PCH_IBX, /* Ibexpeak PCH */
346 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 347 PCH_LPT, /* Lynxpoint PCH */
3bad0781
ZW
348};
349
b690e96c 350#define QUIRK_PIPEA_FORCE (1<<0)
435793df 351#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 352#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 353
8be48d92 354struct intel_fbdev;
1630fe75 355struct intel_fbc_work;
38651674 356
c2b9152f
DV
357struct intel_gmbus {
358 struct i2c_adapter adapter;
f6f808c8 359 bool force_bit;
c2b9152f 360 u32 reg0;
36c785f0 361 u32 gpio_reg;
c167a6fc 362 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
363 struct drm_i915_private *dev_priv;
364};
365
1da177e4 366typedef struct drm_i915_private {
673a394b
EA
367 struct drm_device *dev;
368
cfdf1fa2
KH
369 const struct intel_device_info *info;
370
72bfa19c 371 int relative_constants_mode;
ac5c4e76 372
3043c60c 373 void __iomem *regs;
990bbdad
CW
374
375 struct drm_i915_gt_funcs gt;
9f1f46a4
DV
376 /** gt_fifo_count and the subsequent register write are synchronized
377 * with dev->struct_mutex. */
378 unsigned gt_fifo_count;
379 /** forcewake_count is protected by gt_lock */
380 unsigned forcewake_count;
381 /** gt_lock is also taken in irq contexts. */
382 struct spinlock gt_lock;
1da177e4 383
f2c9677b 384 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
f899fc64 385
8a8ed1f5
YS
386 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
387 * controller on different i2c buses. */
388 struct mutex gmbus_mutex;
389
110447fc
DV
390 /**
391 * Base address of the gmbus and gpio block.
392 */
393 uint32_t gpio_mmio_base;
394
ec2a4c3f 395 struct pci_dev *bridge_dev;
1ec14ad3 396 struct intel_ring_buffer ring[I915_NUM_RINGS];
6f392d54 397 uint32_t next_seqno;
1da177e4 398
9c8da5eb 399 drm_dma_handle_t *status_page_dmah;
0a3e67a4 400 uint32_t counter;
05394f39
CW
401 struct drm_i915_gem_object *pwrctx;
402 struct drm_i915_gem_object *renderctx;
1da177e4 403
d7658989
JB
404 struct resource mch_res;
405
a6b54f3f 406 unsigned int cpp;
1da177e4
LT
407 int back_offset;
408 int front_offset;
409 int current_page;
410 int page_flipping;
1da177e4 411
1da177e4 412 atomic_t irq_received;
1ec14ad3
CW
413
414 /* protects the irq masks */
415 spinlock_t irq_lock;
57f350b6
JB
416
417 /* DPIO indirect register protection */
418 spinlock_t dpio_lock;
419
ed4cb414 420 /** Cached value of IMR to avoid reads in updating the bitfield */
7c463586 421 u32 pipestat[2];
1ec14ad3
CW
422 u32 irq_mask;
423 u32 gt_irq_mask;
424 u32 pch_irq_mask;
1da177e4 425
5ca58282
JB
426 u32 hotplug_supported_mask;
427 struct work_struct hotplug_work;
428
0d6aa60b 429 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
a3524f1b 430 int num_pipe;
ee7b9f93 431 int num_pch_pll;
a6b54f3f 432
f65d9421 433 /* For hangcheck timer */
576ae4b8 434#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
f65d9421
BG
435 struct timer_list hangcheck_timer;
436 int hangcheck_count;
b4519513 437 uint32_t last_acthd[I915_NUM_RINGS];
cbb465e7
CW
438 uint32_t last_instdone;
439 uint32_t last_instdone1;
f65d9421 440
e5eb3d63
DV
441 unsigned int stop_rings;
442
80824003 443 unsigned long cfb_size;
016b9b61
CW
444 unsigned int cfb_fb;
445 enum plane cfb_plane;
bed4a673 446 int cfb_y;
1630fe75 447 struct intel_fbc_work *fbc_work;
80824003 448
8ee1c3db
MG
449 struct intel_opregion opregion;
450
02e792fb
DV
451 /* overlay */
452 struct intel_overlay *overlay;
b840d907 453 bool sprite_scaling_enabled;
02e792fb 454
79e53945 455 /* LVDS info */
a9573556 456 int backlight_level; /* restore backlight to this value */
47356eb6 457 bool backlight_enabled;
88631706
ML
458 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
459 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
79e53945
JB
460
461 /* Feature bits from the VBIOS */
95281e35
HE
462 unsigned int int_tv_support:1;
463 unsigned int lvds_dither:1;
464 unsigned int lvds_vbt:1;
465 unsigned int int_crt_support:1;
43565a06 466 unsigned int lvds_use_ssc:1;
abd06860 467 unsigned int display_clock_mode:1;
43565a06 468 int lvds_ssc_freq;
b0354385
TI
469 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
470 unsigned int lvds_val; /* used for checking LVDS channel mode */
5ceb0f9b 471 struct {
9f0e7ff4
JB
472 int rate;
473 int lanes;
474 int preemphasis;
475 int vswing;
476
477 bool initialized;
478 bool support;
479 int bpp;
480 struct edp_power_seq pps;
5ceb0f9b 481 } edp;
89667383 482 bool no_aux_handshake;
79e53945 483
c1c7af60
JB
484 struct notifier_block lid_notifier;
485
f899fc64 486 int crt_ddc_pin;
4b9de737 487 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
de151cf6
JB
488 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
489 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
490
95534263 491 unsigned int fsb_freq, mem_freq, is_ddr3;
7662c8bd 492
63eeaf38 493 spinlock_t error_lock;
742cbee8 494 /* Protected by dev->error_lock. */
63eeaf38 495 struct drm_i915_error_state *first_error;
8a905236 496 struct work_struct error_work;
30dbf0c0 497 struct completion error_completion;
9c9fe1f8 498 struct workqueue_struct *wq;
63eeaf38 499
e70236a8
JB
500 /* Display functions */
501 struct drm_i915_display_funcs display;
502
3bad0781
ZW
503 /* PCH chipset type */
504 enum intel_pch pch_type;
505
b690e96c
JB
506 unsigned long quirks;
507
ba8bbcf6 508 /* Register state */
c9354c85 509 bool modeset_on_lid;
ba8bbcf6
JB
510 u8 saveLBB;
511 u32 saveDSPACNTR;
512 u32 saveDSPBCNTR;
e948e994 513 u32 saveDSPARB;
968b503e 514 u32 saveHWS;
ba8bbcf6
JB
515 u32 savePIPEACONF;
516 u32 savePIPEBCONF;
517 u32 savePIPEASRC;
518 u32 savePIPEBSRC;
519 u32 saveFPA0;
520 u32 saveFPA1;
521 u32 saveDPLL_A;
522 u32 saveDPLL_A_MD;
523 u32 saveHTOTAL_A;
524 u32 saveHBLANK_A;
525 u32 saveHSYNC_A;
526 u32 saveVTOTAL_A;
527 u32 saveVBLANK_A;
528 u32 saveVSYNC_A;
529 u32 saveBCLRPAT_A;
5586c8bc 530 u32 saveTRANSACONF;
42048781
ZW
531 u32 saveTRANS_HTOTAL_A;
532 u32 saveTRANS_HBLANK_A;
533 u32 saveTRANS_HSYNC_A;
534 u32 saveTRANS_VTOTAL_A;
535 u32 saveTRANS_VBLANK_A;
536 u32 saveTRANS_VSYNC_A;
0da3ea12 537 u32 savePIPEASTAT;
ba8bbcf6
JB
538 u32 saveDSPASTRIDE;
539 u32 saveDSPASIZE;
540 u32 saveDSPAPOS;
585fb111 541 u32 saveDSPAADDR;
ba8bbcf6
JB
542 u32 saveDSPASURF;
543 u32 saveDSPATILEOFF;
544 u32 savePFIT_PGM_RATIOS;
0eb96d6e 545 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
546 u32 saveBLC_PWM_CTL;
547 u32 saveBLC_PWM_CTL2;
42048781
ZW
548 u32 saveBLC_CPU_PWM_CTL;
549 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
550 u32 saveFPB0;
551 u32 saveFPB1;
552 u32 saveDPLL_B;
553 u32 saveDPLL_B_MD;
554 u32 saveHTOTAL_B;
555 u32 saveHBLANK_B;
556 u32 saveHSYNC_B;
557 u32 saveVTOTAL_B;
558 u32 saveVBLANK_B;
559 u32 saveVSYNC_B;
560 u32 saveBCLRPAT_B;
5586c8bc 561 u32 saveTRANSBCONF;
42048781
ZW
562 u32 saveTRANS_HTOTAL_B;
563 u32 saveTRANS_HBLANK_B;
564 u32 saveTRANS_HSYNC_B;
565 u32 saveTRANS_VTOTAL_B;
566 u32 saveTRANS_VBLANK_B;
567 u32 saveTRANS_VSYNC_B;
0da3ea12 568 u32 savePIPEBSTAT;
ba8bbcf6
JB
569 u32 saveDSPBSTRIDE;
570 u32 saveDSPBSIZE;
571 u32 saveDSPBPOS;
585fb111 572 u32 saveDSPBADDR;
ba8bbcf6
JB
573 u32 saveDSPBSURF;
574 u32 saveDSPBTILEOFF;
585fb111
JB
575 u32 saveVGA0;
576 u32 saveVGA1;
577 u32 saveVGA_PD;
ba8bbcf6
JB
578 u32 saveVGACNTRL;
579 u32 saveADPA;
580 u32 saveLVDS;
585fb111
JB
581 u32 savePP_ON_DELAYS;
582 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
583 u32 saveDVOA;
584 u32 saveDVOB;
585 u32 saveDVOC;
586 u32 savePP_ON;
587 u32 savePP_OFF;
588 u32 savePP_CONTROL;
585fb111 589 u32 savePP_DIVISOR;
ba8bbcf6
JB
590 u32 savePFIT_CONTROL;
591 u32 save_palette_a[256];
592 u32 save_palette_b[256];
06027f91 593 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
594 u32 saveFBC_CFB_BASE;
595 u32 saveFBC_LL_BASE;
596 u32 saveFBC_CONTROL;
597 u32 saveFBC_CONTROL2;
0da3ea12
JB
598 u32 saveIER;
599 u32 saveIIR;
600 u32 saveIMR;
42048781
ZW
601 u32 saveDEIER;
602 u32 saveDEIMR;
603 u32 saveGTIER;
604 u32 saveGTIMR;
605 u32 saveFDI_RXA_IMR;
606 u32 saveFDI_RXB_IMR;
1f84e550 607 u32 saveCACHE_MODE_0;
1f84e550 608 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
609 u32 saveSWF0[16];
610 u32 saveSWF1[16];
611 u32 saveSWF2[3];
612 u8 saveMSR;
613 u8 saveSR[8];
123f794f 614 u8 saveGR[25];
ba8bbcf6 615 u8 saveAR_INDEX;
a59e122a 616 u8 saveAR[21];
ba8bbcf6 617 u8 saveDACMASK;
a59e122a 618 u8 saveCR[37];
4b9de737 619 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
620 u32 saveCURACNTR;
621 u32 saveCURAPOS;
622 u32 saveCURABASE;
623 u32 saveCURBCNTR;
624 u32 saveCURBPOS;
625 u32 saveCURBBASE;
626 u32 saveCURSIZE;
a4fc5ed6
KP
627 u32 saveDP_B;
628 u32 saveDP_C;
629 u32 saveDP_D;
630 u32 savePIPEA_GMCH_DATA_M;
631 u32 savePIPEB_GMCH_DATA_M;
632 u32 savePIPEA_GMCH_DATA_N;
633 u32 savePIPEB_GMCH_DATA_N;
634 u32 savePIPEA_DP_LINK_M;
635 u32 savePIPEB_DP_LINK_M;
636 u32 savePIPEA_DP_LINK_N;
637 u32 savePIPEB_DP_LINK_N;
42048781
ZW
638 u32 saveFDI_RXA_CTL;
639 u32 saveFDI_TXA_CTL;
640 u32 saveFDI_RXB_CTL;
641 u32 saveFDI_TXB_CTL;
642 u32 savePFA_CTL_1;
643 u32 savePFB_CTL_1;
644 u32 savePFA_WIN_SZ;
645 u32 savePFB_WIN_SZ;
646 u32 savePFA_WIN_POS;
647 u32 savePFB_WIN_POS;
5586c8bc
ZW
648 u32 savePCH_DREF_CONTROL;
649 u32 saveDISP_ARB_CTL;
650 u32 savePIPEA_DATA_M1;
651 u32 savePIPEA_DATA_N1;
652 u32 savePIPEA_LINK_M1;
653 u32 savePIPEA_LINK_N1;
654 u32 savePIPEB_DATA_M1;
655 u32 savePIPEB_DATA_N1;
656 u32 savePIPEB_LINK_M1;
657 u32 savePIPEB_LINK_N1;
b5b72e89 658 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 659 u32 savePCH_PORT_HOTPLUG;
673a394b
EA
660
661 struct {
19966754 662 /** Bridge to intel-gtt-ko */
c64f7ba5 663 const struct intel_gtt *gtt;
19966754 664 /** Memory allocator for GTT stolen memory */
fe669bf8 665 struct drm_mm stolen;
19966754 666 /** Memory allocator for GTT */
673a394b 667 struct drm_mm gtt_space;
93a37f20
DV
668 /** List of all objects in gtt_space. Used to restore gtt
669 * mappings on resume */
670 struct list_head gtt_list;
bee4a186
CW
671
672 /** Usable portion of the GTT for GEM */
673 unsigned long gtt_start;
a6e0aa42 674 unsigned long gtt_mappable_end;
bee4a186 675 unsigned long gtt_end;
673a394b 676
0839ccb8 677 struct io_mapping *gtt_mapping;
dd2757f8 678 phys_addr_t gtt_base_addr;
ab657db1 679 int gtt_mtrr;
0839ccb8 680
1d2a314c
DV
681 /** PPGTT used for aliasing the PPGTT with the GTT */
682 struct i915_hw_ppgtt *aliasing_ppgtt;
683
b9524a1e
BW
684 u32 *l3_remap_info;
685
17250b71 686 struct shrinker inactive_shrinker;
31169714 687
69dc4987
CW
688 /**
689 * List of objects currently involved in rendering.
690 *
691 * Includes buffers having the contents of their GPU caches
692 * flushed, not necessarily primitives. last_rendering_seqno
693 * represents when the rendering involved will be completed.
694 *
695 * A reference is held on the buffer while on this list.
696 */
697 struct list_head active_list;
698
673a394b
EA
699 /**
700 * LRU list of objects which are not in the ringbuffer and
701 * are ready to unbind, but are still in the GTT.
702 *
ce44b0ea
EA
703 * last_rendering_seqno is 0 while an object is in this list.
704 *
673a394b
EA
705 * A reference is not held on the buffer while on this list,
706 * as merely being GTT-bound shouldn't prevent its being
707 * freed, and we'll pull it off the list in the free path.
708 */
709 struct list_head inactive_list;
710
a09ba7fa
EA
711 /** LRU list of objects with fence regs on them. */
712 struct list_head fence_list;
713
673a394b
EA
714 /**
715 * We leave the user IRQ off as much as possible,
716 * but this means that requests will finish and never
717 * be retired once the system goes idle. Set a timer to
718 * fire periodically while the ring is running. When it
719 * fires, go retire requests.
720 */
721 struct delayed_work retire_work;
722
ce453d81
CW
723 /**
724 * Are we in a non-interruptible section of code like
725 * modesetting?
726 */
727 bool interruptible;
728
673a394b
EA
729 /**
730 * Flag if the X Server, and thus DRM, is not currently in
731 * control of the device.
732 *
733 * This is set between LeaveVT and EnterVT. It needs to be
734 * replaced with a semaphore. It also needs to be
735 * transitioned away from for kernel modesetting.
736 */
737 int suspended;
738
739 /**
740 * Flag if the hardware appears to be wedged.
741 *
742 * This is set when attempts to idle the device timeout.
25985edc 743 * It prevents command submission from occurring and makes
673a394b
EA
744 * every pending request fail
745 */
ba1234d1 746 atomic_t wedged;
673a394b
EA
747
748 /** Bit 6 swizzling required for X tiling */
749 uint32_t bit_6_swizzle_x;
750 /** Bit 6 swizzling required for Y tiling */
751 uint32_t bit_6_swizzle_y;
71acb5eb
DA
752
753 /* storage for physical objects */
754 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
9220434a 755
73aa808f 756 /* accounting, useful for userland debugging */
73aa808f 757 size_t gtt_total;
6299f992
CW
758 size_t mappable_gtt_total;
759 size_t object_memory;
73aa808f 760 u32 object_count;
673a394b 761 } mm;
8781342d
DV
762
763 /* Old dri1 support infrastructure, beware the dragons ya fools entering
764 * here! */
765 struct {
766 unsigned allow_batchbuffer : 1;
316d3884 767 u32 __iomem *gfx_hws_cpu_addr;
8781342d
DV
768 } dri1;
769
770 /* Kernel Modesetting */
771
9b9d172d 772 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
773 /* indicate whether the LVDS_BORDER should be enabled or not */
774 unsigned int lvds_border_bits;
1d8e1c75
CW
775 /* Panel fitter placement and size for Ironlake+ */
776 u32 pch_pf_pos, pch_pf_size;
652c393a 777
27f8227b
JB
778 struct drm_crtc *plane_to_crtc_mapping[3];
779 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
780 wait_queue_head_t pending_flip_queue;
781
ee7b9f93
JB
782 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
783
652c393a
JB
784 /* Reclocking support */
785 bool render_reclock_avail;
786 bool lvds_downclock_avail;
18f9ed12
ZY
787 /* indicates the reduced downclock for LVDS*/
788 int lvds_downclock;
652c393a 789 u16 orig_clock;
6363ee6f
ZY
790 int child_dev_num;
791 struct child_device_config *child_dev;
a2565377 792 struct drm_connector *int_lvds_connector;
aaa6fd2a 793 struct drm_connector *int_edp_connector;
f97108d1 794
c4804411 795 bool mchbar_need_disable;
f97108d1 796
4912d041
BW
797 struct work_struct rps_work;
798 spinlock_t rps_lock;
799 u32 pm_iir;
800
f97108d1
JB
801 u8 cur_delay;
802 u8 min_delay;
803 u8 max_delay;
7648fa99
JB
804 u8 fmax;
805 u8 fstart;
806
05394f39
CW
807 u64 last_count1;
808 unsigned long last_time1;
4ed0b577 809 unsigned long chipset_power;
05394f39
CW
810 u64 last_count2;
811 struct timespec last_time2;
812 unsigned long gfx_power;
813 int c_m;
814 int r_t;
815 u8 corr;
7648fa99 816 spinlock_t *mchdev_lock;
b5e50c3f
JB
817
818 enum no_fbc_reason no_fbc_reason;
38651674 819
20bf377e
JB
820 struct drm_mm_node *compressed_fb;
821 struct drm_mm_node *compressed_llb;
34dc4d44 822
ae681d96
CW
823 unsigned long last_gpu_reset;
824
8be48d92
DA
825 /* list of fbdev register on this device */
826 struct intel_fbdev *fbdev;
e953fd7b 827
aaa6fd2a
MG
828 struct backlight_device *backlight;
829
e953fd7b 830 struct drm_property *broadcast_rgb_property;
3f43c48d 831 struct drm_property *force_audio_property;
e3689190
BW
832
833 struct work_struct parity_error_work;
254f965c
BW
834 bool hw_contexts_disabled;
835 uint32_t hw_context_size;
1da177e4
LT
836} drm_i915_private_t;
837
b4519513
CW
838/* Iterate over initialised rings */
839#define for_each_ring(ring__, dev_priv__, i__) \
840 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
841 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
842
b1d7e4b4
WF
843enum hdmi_force_audio {
844 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
845 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
846 HDMI_AUDIO_AUTO, /* trust EDID */
847 HDMI_AUDIO_ON, /* force turn on HDMI audio */
848};
849
93dfb40c
CW
850enum i915_cache_level {
851 I915_CACHE_NONE,
852 I915_CACHE_LLC,
853 I915_CACHE_LLC_MLC, /* gen6+ */
854};
855
673a394b 856struct drm_i915_gem_object {
c397b908 857 struct drm_gem_object base;
673a394b
EA
858
859 /** Current space allocated to this object in the GTT, if any. */
860 struct drm_mm_node *gtt_space;
93a37f20 861 struct list_head gtt_list;
673a394b 862
65ce3027 863 /** This object's place on the active/inactive lists */
69dc4987
CW
864 struct list_head ring_list;
865 struct list_head mm_list;
432e58ed
CW
866 /** This object's place in the batchbuffer or on the eviction list */
867 struct list_head exec_list;
673a394b
EA
868
869 /**
65ce3027
CW
870 * This is set if the object is on the active lists (has pending
871 * rendering and so a non-zero seqno), and is not set if it i s on
872 * inactive (ready to be unbound) list.
673a394b 873 */
0206e353 874 unsigned int active:1;
673a394b
EA
875
876 /**
877 * This is set if the object has been written to since last bound
878 * to the GTT
879 */
0206e353 880 unsigned int dirty:1;
778c3544
DV
881
882 /**
883 * Fence register bits (if any) for this object. Will be set
884 * as needed when mapped into the GTT.
885 * Protected by dev->struct_mutex.
778c3544 886 */
4b9de737 887 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 888
778c3544
DV
889 /**
890 * Advice: are the backing pages purgeable?
891 */
0206e353 892 unsigned int madv:2;
778c3544 893
778c3544
DV
894 /**
895 * Current tiling mode for the object.
896 */
0206e353 897 unsigned int tiling_mode:2;
5d82e3e6
CW
898 /**
899 * Whether the tiling parameters for the currently associated fence
900 * register have changed. Note that for the purposes of tracking
901 * tiling changes we also treat the unfenced register, the register
902 * slot that the object occupies whilst it executes a fenced
903 * command (such as BLT on gen2/3), as a "fence".
904 */
905 unsigned int fence_dirty:1;
778c3544
DV
906
907 /** How many users have pinned this object in GTT space. The following
908 * users can each hold at most one reference: pwrite/pread, pin_ioctl
909 * (via user_pin_count), execbuffer (objects are not allowed multiple
910 * times for the same batchbuffer), and the framebuffer code. When
911 * switching/pageflipping, the framebuffer code has at most two buffers
912 * pinned per crtc.
913 *
914 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
915 * bits with absolutely no headroom. So use 4 bits. */
0206e353 916 unsigned int pin_count:4;
778c3544 917#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 918
75e9e915
DV
919 /**
920 * Is the object at the current location in the gtt mappable and
921 * fenceable? Used to avoid costly recalculations.
922 */
0206e353 923 unsigned int map_and_fenceable:1;
75e9e915 924
fb7d516a
DV
925 /**
926 * Whether the current gtt mapping needs to be mappable (and isn't just
927 * mappable by accident). Track pin and fault separate for a more
928 * accurate mappable working set.
929 */
0206e353
AJ
930 unsigned int fault_mappable:1;
931 unsigned int pin_mappable:1;
fb7d516a 932
caea7476
CW
933 /*
934 * Is the GPU currently using a fence to access this buffer,
935 */
936 unsigned int pending_fenced_gpu_access:1;
937 unsigned int fenced_gpu_access:1;
938
93dfb40c
CW
939 unsigned int cache_level:2;
940
7bddb01f 941 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 942 unsigned int has_global_gtt_mapping:1;
7bddb01f 943
856fa198 944 struct page **pages;
673a394b 945
185cbcb3
DV
946 /**
947 * DMAR support
948 */
949 struct scatterlist *sg_list;
950 int num_sg;
951
1286ff73
DV
952 /* prime dma-buf support */
953 struct sg_table *sg_table;
9a70cc2a
DA
954 void *dma_buf_vmapping;
955 int vmapping_count;
956
67731b87
CW
957 /**
958 * Used for performing relocations during execbuffer insertion.
959 */
960 struct hlist_node exec_node;
961 unsigned long exec_handle;
6fe4f140 962 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 963
673a394b
EA
964 /**
965 * Current offset of the object in GTT space.
966 *
967 * This is the same as gtt_space->start
968 */
969 uint32_t gtt_offset;
e67b8ce1 970
caea7476
CW
971 struct intel_ring_buffer *ring;
972
1c293ea3 973 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
974 uint32_t last_read_seqno;
975 uint32_t last_write_seqno;
caea7476
CW
976 /** Breadcrumb of last fenced GPU access to the buffer. */
977 uint32_t last_fenced_seqno;
673a394b 978
778c3544 979 /** Current tiling stride for the object, if it's tiled. */
de151cf6 980 uint32_t stride;
673a394b 981
280b713b 982 /** Record of address bit 17 of each page at last unbind. */
d312ec25 983 unsigned long *bit_17;
280b713b 984
79e53945
JB
985 /** User space pin count and filp owning the pin */
986 uint32_t user_pin_count;
987 struct drm_file *pin_filp;
71acb5eb
DA
988
989 /** for phy allocated objects */
990 struct drm_i915_gem_phys_object *phys_obj;
b70d11da 991
6b95a207
KH
992 /**
993 * Number of crtcs where this object is currently the fb, but
994 * will be page flipped away on the next vblank. When it
995 * reaches 0, dev_priv->pending_flip_queue will be woken up.
996 */
997 atomic_t pending_flip;
673a394b
EA
998};
999
62b8b215 1000#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1001
673a394b
EA
1002/**
1003 * Request queue structure.
1004 *
1005 * The request queue allows us to note sequence numbers that have been emitted
1006 * and may be associated with active buffers to be retired.
1007 *
1008 * By keeping this list, we can avoid having to do questionable
1009 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1010 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1011 */
1012struct drm_i915_gem_request {
852835f3
ZN
1013 /** On Which ring this request was generated */
1014 struct intel_ring_buffer *ring;
1015
673a394b
EA
1016 /** GEM sequence number associated with this request. */
1017 uint32_t seqno;
1018
a71d8d94
CW
1019 /** Postion in the ringbuffer of the end of the request */
1020 u32 tail;
1021
673a394b
EA
1022 /** Time at which this request was emitted, in jiffies. */
1023 unsigned long emitted_jiffies;
1024
b962442e 1025 /** global list entry for this request */
673a394b 1026 struct list_head list;
b962442e 1027
f787a5f5 1028 struct drm_i915_file_private *file_priv;
b962442e
EA
1029 /** file_priv list entry for this request */
1030 struct list_head client_list;
673a394b
EA
1031};
1032
1033struct drm_i915_file_private {
1034 struct {
1c25595f 1035 struct spinlock lock;
b962442e 1036 struct list_head request_list;
673a394b 1037 } mm;
40521054 1038 struct idr context_idr;
673a394b
EA
1039};
1040
cae5852d
ZN
1041#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1042
1043#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1044#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1045#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1046#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1047#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1048#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1049#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1050#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1051#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1052#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1053#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1054#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1055#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1056#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1057#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1058#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1059#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1060#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1061#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
70a3eb7a 1062#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1063#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d
ZN
1064#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
1065
85436696
JB
1066/*
1067 * The genX designation typically refers to the render engine, so render
1068 * capability related checks should use IS_GEN, while display and other checks
1069 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1070 * chips, etc.).
1071 */
cae5852d
ZN
1072#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1073#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1074#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1075#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1076#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1077#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1078
1079#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1080#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1081#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1082#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1083
254f965c 1084#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1085#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1086
05394f39 1087#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1088#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1089
1090/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1091 * rows, which changed the alignment requirements and fence programming.
1092 */
1093#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1094 IS_I915GM(dev)))
1095#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1096#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1097#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1098#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1099#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1100#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1101/* dsparb controlled by hw only */
1102#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1103
1104#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1105#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1106#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1107
eceae481 1108#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d
ZN
1109
1110#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1111#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1112#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1113#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
45e6e3a1 1114#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1115
b7884eb4
DV
1116#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1117
f27b9265 1118#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1119
05394f39
CW
1120#include "i915_trace.h"
1121
83b7f9ac
ED
1122/**
1123 * RC6 is a special power stage which allows the GPU to enter an very
1124 * low-voltage mode when idle, using down to 0V while at this stage. This
1125 * stage is entered automatically when the GPU is idle when RC6 support is
1126 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1127 *
1128 * There are different RC6 modes available in Intel GPU, which differentiate
1129 * among each other with the latency required to enter and leave RC6 and
1130 * voltage consumed by the GPU in different states.
1131 *
1132 * The combination of the following flags define which states GPU is allowed
1133 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1134 * RC6pp is deepest RC6. Their support by hardware varies according to the
1135 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1136 * which brings the most power savings; deeper states save more power, but
1137 * require higher latency to switch to and wake up.
1138 */
1139#define INTEL_RC6_ENABLE (1<<0)
1140#define INTEL_RC6p_ENABLE (1<<1)
1141#define INTEL_RC6pp_ENABLE (1<<2)
1142
c153f45f 1143extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1144extern int i915_max_ioctl;
a35d9d3c
BW
1145extern unsigned int i915_fbpercrtc __always_unused;
1146extern int i915_panel_ignore_lid __read_mostly;
1147extern unsigned int i915_powersave __read_mostly;
f45b5557 1148extern int i915_semaphores __read_mostly;
a35d9d3c 1149extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1150extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1151extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1152extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1153extern int i915_enable_rc6 __read_mostly;
4415e63b 1154extern int i915_enable_fbc __read_mostly;
a35d9d3c 1155extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1156extern int i915_enable_ppgtt __read_mostly;
b3a83639 1157
6a9ee8af
DA
1158extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1159extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1160extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1161extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1162
1da177e4 1163 /* i915_dma.c */
d05c617e 1164void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1165extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1166extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1167extern int i915_driver_unload(struct drm_device *);
673a394b 1168extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1169extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1170extern void i915_driver_preclose(struct drm_device *dev,
1171 struct drm_file *file_priv);
673a394b
EA
1172extern void i915_driver_postclose(struct drm_device *dev,
1173 struct drm_file *file_priv);
84b1fd10 1174extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1175#ifdef CONFIG_COMPAT
0d6aa60b
DA
1176extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1177 unsigned long arg);
c43b5634 1178#endif
673a394b 1179extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1180 struct drm_clip_rect *box,
1181 int DR1, int DR4);
8e96d9c4 1182extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1183extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1184extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1185extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1186extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1187extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1188
af6061af 1189
1da177e4 1190/* i915_irq.c */
f65d9421 1191void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1192void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1193
f71d4af4 1194extern void intel_irq_init(struct drm_device *dev);
990bbdad 1195extern void intel_gt_init(struct drm_device *dev);
b1f14ad0 1196
742cbee8
DV
1197void i915_error_state_free(struct kref *error_ref);
1198
7c463586
KP
1199void
1200i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1201
1202void
1203i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1204
0206e353 1205void intel_enable_asle(struct drm_device *dev);
01c66889 1206
3bd3c932
CW
1207#ifdef CONFIG_DEBUG_FS
1208extern void i915_destroy_error_state(struct drm_device *dev);
1209#else
1210#define i915_destroy_error_state(x)
1211#endif
1212
7c463586 1213
673a394b
EA
1214/* i915_gem.c */
1215int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1216 struct drm_file *file_priv);
1217int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1218 struct drm_file *file_priv);
1219int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1220 struct drm_file *file_priv);
1221int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1222 struct drm_file *file_priv);
1223int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1224 struct drm_file *file_priv);
de151cf6
JB
1225int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1226 struct drm_file *file_priv);
673a394b
EA
1227int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1228 struct drm_file *file_priv);
1229int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1230 struct drm_file *file_priv);
1231int i915_gem_execbuffer(struct drm_device *dev, void *data,
1232 struct drm_file *file_priv);
76446cac
JB
1233int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1234 struct drm_file *file_priv);
673a394b
EA
1235int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1236 struct drm_file *file_priv);
1237int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1238 struct drm_file *file_priv);
1239int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1240 struct drm_file *file_priv);
1241int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1242 struct drm_file *file_priv);
3ef94daa
CW
1243int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1244 struct drm_file *file_priv);
673a394b
EA
1245int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1246 struct drm_file *file_priv);
1247int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1248 struct drm_file *file_priv);
1249int i915_gem_set_tiling(struct drm_device *dev, void *data,
1250 struct drm_file *file_priv);
1251int i915_gem_get_tiling(struct drm_device *dev, void *data,
1252 struct drm_file *file_priv);
5a125c3c
EA
1253int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1254 struct drm_file *file_priv);
23ba4fd0
BW
1255int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1256 struct drm_file *file_priv);
673a394b 1257void i915_gem_load(struct drm_device *dev);
673a394b 1258int i915_gem_init_object(struct drm_gem_object *obj);
05394f39
CW
1259struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1260 size_t size);
673a394b 1261void i915_gem_free_object(struct drm_gem_object *obj);
2021746e
CW
1262int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1263 uint32_t alignment,
1264 bool map_and_fenceable);
05394f39 1265void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1266int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
05394f39 1267void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1268void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1269
1286ff73
DV
1270int i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj,
1271 gfp_t gfpmask);
54cf91dc 1272int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1273int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1274 struct intel_ring_buffer *to);
54cf91dc 1275void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
1ec14ad3
CW
1276 struct intel_ring_buffer *ring,
1277 u32 seqno);
54cf91dc 1278
ff72145b
DA
1279int i915_gem_dumb_create(struct drm_file *file_priv,
1280 struct drm_device *dev,
1281 struct drm_mode_create_dumb *args);
1282int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1283 uint32_t handle, uint64_t *offset);
1284int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1285 uint32_t handle);
f787a5f5
CW
1286/**
1287 * Returns true if seq1 is later than seq2.
1288 */
1289static inline bool
1290i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1291{
1292 return (int32_t)(seq1 - seq2) >= 0;
1293}
1294
53d227f2 1295u32 i915_gem_next_request_seqno(struct intel_ring_buffer *ring);
54cf91dc 1296
06d98131 1297int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1298int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1299
9a5a53b3 1300static inline bool
1690e1eb
CW
1301i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1302{
1303 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1304 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1305 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1306 return true;
1307 } else
1308 return false;
1690e1eb
CW
1309}
1310
1311static inline void
1312i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1313{
1314 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1315 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1316 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1317 }
1318}
1319
b09a1fec 1320void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1321void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
d6b2c790
DV
1322int __must_check i915_gem_check_wedge(struct drm_i915_private *dev_priv,
1323 bool interruptible);
a71d8d94 1324
069efc1d 1325void i915_gem_reset(struct drm_device *dev);
05394f39 1326void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1327int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1328 uint32_t read_domains,
1329 uint32_t write_domain);
a8198eea 1330int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1331int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1332int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1333void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1334void i915_gem_init_swizzling(struct drm_device *dev);
e21af88d 1335void i915_gem_init_ppgtt(struct drm_device *dev);
79e53945 1336void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1337int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1338int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1339int i915_add_request(struct intel_ring_buffer *ring,
1340 struct drm_file *file,
1341 struct drm_i915_gem_request *request);
199b2bc2
BW
1342int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1343 uint32_t seqno);
de151cf6 1344int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1345int __must_check
1346i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1347 bool write);
1348int __must_check
dabdfe02
CW
1349i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1350int __must_check
2da3b9b9
CW
1351i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1352 u32 alignment,
2021746e 1353 struct intel_ring_buffer *pipelined);
71acb5eb 1354int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1355 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1356 int id,
1357 int align);
71acb5eb 1358void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1359 struct drm_i915_gem_object *obj);
71acb5eb 1360void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1361void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1362
467cffba 1363uint32_t
e28f8711
CW
1364i915_gem_get_unfenced_gtt_alignment(struct drm_device *dev,
1365 uint32_t size,
1366 int tiling_mode);
467cffba 1367
e4ffd173
CW
1368int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1369 enum i915_cache_level cache_level);
1370
1286ff73
DV
1371struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1372 struct dma_buf *dma_buf);
1373
1374struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1375 struct drm_gem_object *gem_obj, int flags);
1376
254f965c
BW
1377/* i915_gem_context.c */
1378void i915_gem_context_init(struct drm_device *dev);
1379void i915_gem_context_fini(struct drm_device *dev);
254f965c 1380void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1381int i915_switch_context(struct intel_ring_buffer *ring,
1382 struct drm_file *file, int to_id);
84624813
BW
1383int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1384 struct drm_file *file);
1385int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1386 struct drm_file *file);
1286ff73 1387
76aaf220 1388/* i915_gem_gtt.c */
1d2a314c
DV
1389int __must_check i915_gem_init_aliasing_ppgtt(struct drm_device *dev);
1390void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1391void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1392 struct drm_i915_gem_object *obj,
1393 enum i915_cache_level cache_level);
1394void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1395 struct drm_i915_gem_object *obj);
1d2a314c 1396
76aaf220 1397void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1398int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1399void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1400 enum i915_cache_level cache_level);
05394f39 1401void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1402void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
644ec02b
DV
1403void i915_gem_init_global_gtt(struct drm_device *dev,
1404 unsigned long start,
1405 unsigned long mappable_end,
1406 unsigned long end);
76aaf220 1407
b47eb4a2 1408/* i915_gem_evict.c */
2021746e 1409int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1410 unsigned alignment,
1411 unsigned cache_level,
1412 bool mappable);
a39d7efc 1413int i915_gem_evict_everything(struct drm_device *dev, bool purgeable_only);
b47eb4a2 1414
9797fbfb
CW
1415/* i915_gem_stolen.c */
1416int i915_gem_init_stolen(struct drm_device *dev);
1417void i915_gem_cleanup_stolen(struct drm_device *dev);
1418
673a394b
EA
1419/* i915_gem_tiling.c */
1420void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1421void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1422void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1423
1424/* i915_gem_debug.c */
05394f39 1425void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1426 const char *where, uint32_t mark);
23bc5982
CW
1427#if WATCH_LISTS
1428int i915_verify_lists(struct drm_device *dev);
673a394b 1429#else
23bc5982 1430#define i915_verify_lists(dev) 0
673a394b 1431#endif
05394f39
CW
1432void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1433 int handle);
1434void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1435 const char *where, uint32_t mark);
1da177e4 1436
2017263e 1437/* i915_debugfs.c */
27c202ad
BG
1438int i915_debugfs_init(struct drm_minor *minor);
1439void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1440
317c35d1
JB
1441/* i915_suspend.c */
1442extern int i915_save_state(struct drm_device *dev);
1443extern int i915_restore_state(struct drm_device *dev);
0a3e67a4
JB
1444
1445/* i915_suspend.c */
1446extern int i915_save_state(struct drm_device *dev);
1447extern int i915_restore_state(struct drm_device *dev);
317c35d1 1448
0136db58
BW
1449/* i915_sysfs.c */
1450void i915_setup_sysfs(struct drm_device *dev_priv);
1451void i915_teardown_sysfs(struct drm_device *dev_priv);
1452
f899fc64
CW
1453/* intel_i2c.c */
1454extern int intel_setup_gmbus(struct drm_device *dev);
1455extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1456extern inline bool intel_gmbus_is_port_valid(unsigned port)
1457{
2ed06c93 1458 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1459}
1460
1461extern struct i2c_adapter *intel_gmbus_get_adapter(
1462 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1463extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1464extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1465extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1466{
1467 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1468}
f899fc64
CW
1469extern void intel_i2c_reset(struct drm_device *dev);
1470
3b617967 1471/* intel_opregion.c */
44834a67
CW
1472extern int intel_opregion_setup(struct drm_device *dev);
1473#ifdef CONFIG_ACPI
1474extern void intel_opregion_init(struct drm_device *dev);
1475extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1476extern void intel_opregion_asle_intr(struct drm_device *dev);
1477extern void intel_opregion_gse_intr(struct drm_device *dev);
1478extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1479#else
44834a67
CW
1480static inline void intel_opregion_init(struct drm_device *dev) { return; }
1481static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1482static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1483static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1484static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1485#endif
8ee1c3db 1486
723bfd70
JB
1487/* intel_acpi.c */
1488#ifdef CONFIG_ACPI
1489extern void intel_register_dsm_handler(void);
1490extern void intel_unregister_dsm_handler(void);
1491#else
1492static inline void intel_register_dsm_handler(void) { return; }
1493static inline void intel_unregister_dsm_handler(void) { return; }
1494#endif /* CONFIG_ACPI */
1495
79e53945 1496/* modesetting */
f817586c 1497extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1498extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1499extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1500extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1501extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
ee5382ae 1502extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1503extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1504extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
9fb526db 1505extern void ironlake_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1506extern void gen6_set_rps(struct drm_device *dev, u8 val);
0206e353
AJ
1507extern void intel_detect_pch(struct drm_device *dev);
1508extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1509extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1510
2911a35b 1511extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1512int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1513 struct drm_file *file);
575155a9 1514
6ef3d427 1515/* overlay */
3bd3c932 1516#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1517extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1518extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1519
1520extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1521extern void intel_display_print_error_state(struct seq_file *m,
1522 struct drm_device *dev,
1523 struct intel_display_error_state *error);
3bd3c932 1524#endif
6ef3d427 1525
b7287d80
BW
1526/* On SNB platform, before reading ring registers forcewake bit
1527 * must be set to prevent GT core from power down and stale values being
1528 * returned.
1529 */
fcca7926
BW
1530void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1531void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1532int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1533
5f75377d 1534#define __i915_read(x, y) \
f7000883 1535 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1536
5f75377d
KP
1537__i915_read(8, b)
1538__i915_read(16, w)
1539__i915_read(32, l)
1540__i915_read(64, q)
1541#undef __i915_read
1542
1543#define __i915_write(x, y) \
f7000883
AK
1544 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1545
5f75377d
KP
1546__i915_write(8, b)
1547__i915_write(16, w)
1548__i915_write(32, l)
1549__i915_write(64, q)
1550#undef __i915_write
1551
1552#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1553#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1554
1555#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1556#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1557#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1558#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1559
1560#define I915_READ(reg) i915_read32(dev_priv, (reg))
1561#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1562#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1563#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1564
1565#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1566#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1567
1568#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1569#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1570
ba4f01a3 1571
1da177e4 1572#endif
This page took 0.765884 seconds and 5 git commands to generate.