drm/i915: Boost GPU frequency if we detect outstanding pageflips
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
1ff27a34 59#define DRIVER_DATE "20150327"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
133#define I915_MAX_PLANES 3
134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
d063ae48
DL
241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
b2784e15
DL
244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
3a3371ff
ACO
249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
254
6c2b7c12
DV
255#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
256 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
257 if ((intel_encoder)->base.crtc == (__crtc))
258
53f5e3ca
JB
259#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
260 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
261 if ((intel_connector)->base.encoder == (__encoder))
262
b04c5bd6
BF
263#define for_each_power_domain(domain, mask) \
264 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
265 if ((1 << (domain)) & (mask))
266
e7b903d2 267struct drm_i915_private;
ad46cb53 268struct i915_mm_struct;
5cc9ed4b 269struct i915_mmu_object;
e7b903d2 270
46edb027
DV
271enum intel_dpll_id {
272 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
273 /* real shared dpll ids must be >= 0 */
9cd86933
DV
274 DPLL_ID_PCH_PLL_A = 0,
275 DPLL_ID_PCH_PLL_B = 1,
429d47d5 276 /* hsw/bdw */
9cd86933
DV
277 DPLL_ID_WRPLL1 = 0,
278 DPLL_ID_WRPLL2 = 1,
429d47d5
S
279 /* skl */
280 DPLL_ID_SKL_DPLL1 = 0,
281 DPLL_ID_SKL_DPLL2 = 1,
282 DPLL_ID_SKL_DPLL3 = 2,
46edb027 283};
429d47d5 284#define I915_NUM_PLLS 3
46edb027 285
5358901f 286struct intel_dpll_hw_state {
dcfc3552 287 /* i9xx, pch plls */
66e985c0 288 uint32_t dpll;
8bcc2795 289 uint32_t dpll_md;
66e985c0
DV
290 uint32_t fp0;
291 uint32_t fp1;
dcfc3552
DL
292
293 /* hsw, bdw */
d452c5b6 294 uint32_t wrpll;
d1a2dc78
S
295
296 /* skl */
297 /*
298 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
299 * lower part of crtl1 and they get shifted into position when writing
300 * the register. This allows us to easily compare the state to share
301 * the DPLL.
302 */
303 uint32_t ctrl1;
304 /* HDMI only, 0 when used for DP */
305 uint32_t cfgcr1, cfgcr2;
5358901f
DV
306};
307
3e369b76 308struct intel_shared_dpll_config {
1e6f2ddc 309 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
310 struct intel_dpll_hw_state hw_state;
311};
312
313struct intel_shared_dpll {
314 struct intel_shared_dpll_config config;
8bd31e67
ACO
315 struct intel_shared_dpll_config *new_config;
316
ee7b9f93
JB
317 int active; /* count of number of active CRTCs (i.e. DPMS on) */
318 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
319 const char *name;
320 /* should match the index in the dev_priv->shared_dplls array */
321 enum intel_dpll_id id;
96f6128c
DV
322 /* The mode_set hook is optional and should be used together with the
323 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
324 void (*mode_set)(struct drm_i915_private *dev_priv,
325 struct intel_shared_dpll *pll);
e7b903d2
DV
326 void (*enable)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
328 void (*disable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
5358901f
DV
330 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll,
332 struct intel_dpll_hw_state *hw_state);
ee7b9f93 333};
ee7b9f93 334
429d47d5
S
335#define SKL_DPLL0 0
336#define SKL_DPLL1 1
337#define SKL_DPLL2 2
338#define SKL_DPLL3 3
339
e69d0bc1
DV
340/* Used by dp and fdi links */
341struct intel_link_m_n {
342 uint32_t tu;
343 uint32_t gmch_m;
344 uint32_t gmch_n;
345 uint32_t link_m;
346 uint32_t link_n;
347};
348
349void intel_link_compute_m_n(int bpp, int nlanes,
350 int pixel_clock, int link_clock,
351 struct intel_link_m_n *m_n);
352
1da177e4
LT
353/* Interface history:
354 *
355 * 1.1: Original.
0d6aa60b
DA
356 * 1.2: Add Power Management
357 * 1.3: Add vblank support
de227f5f 358 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 359 * 1.5: Add vblank pipe configuration
2228ed67
MCA
360 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
361 * - Support vertical blank on secondary display pipe
1da177e4
LT
362 */
363#define DRIVER_MAJOR 1
2228ed67 364#define DRIVER_MINOR 6
1da177e4
LT
365#define DRIVER_PATCHLEVEL 0
366
23bc5982 367#define WATCH_LISTS 0
673a394b 368
0a3e67a4
JB
369struct opregion_header;
370struct opregion_acpi;
371struct opregion_swsci;
372struct opregion_asle;
373
8ee1c3db 374struct intel_opregion {
5bc4418b
BW
375 struct opregion_header __iomem *header;
376 struct opregion_acpi __iomem *acpi;
377 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
378 u32 swsci_gbda_sub_functions;
379 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
380 struct opregion_asle __iomem *asle;
381 void __iomem *vbt;
01fe9dbd 382 u32 __iomem *lid_state;
91a60f20 383 struct work_struct asle_work;
8ee1c3db 384};
44834a67 385#define OPREGION_SIZE (8*1024)
8ee1c3db 386
6ef3d427
CW
387struct intel_overlay;
388struct intel_overlay_error_state;
389
de151cf6 390#define I915_FENCE_REG_NONE -1
42b5aeab
VS
391#define I915_MAX_NUM_FENCES 32
392/* 32 fences + sign bit for FENCE_REG_NONE */
393#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
394
395struct drm_i915_fence_reg {
007cc8ac 396 struct list_head lru_list;
caea7476 397 struct drm_i915_gem_object *obj;
1690e1eb 398 int pin_count;
de151cf6 399};
7c1c2871 400
9b9d172d 401struct sdvo_device_mapping {
e957d772 402 u8 initialized;
9b9d172d 403 u8 dvo_port;
404 u8 slave_addr;
405 u8 dvo_wiring;
e957d772 406 u8 i2c_pin;
b1083333 407 u8 ddc_pin;
9b9d172d 408};
409
c4a1d9e4
CW
410struct intel_display_error_state;
411
63eeaf38 412struct drm_i915_error_state {
742cbee8 413 struct kref ref;
585b0288
BW
414 struct timeval time;
415
cb383002 416 char error_msg[128];
48b031e3 417 u32 reset_count;
62d5d69b 418 u32 suspend_count;
cb383002 419
585b0288 420 /* Generic register state */
63eeaf38
JB
421 u32 eir;
422 u32 pgtbl_er;
be998e2e 423 u32 ier;
885ea5a8 424 u32 gtier[4];
b9a3906b 425 u32 ccid;
0f3b6849
CW
426 u32 derrmr;
427 u32 forcewake;
585b0288
BW
428 u32 error; /* gen6+ */
429 u32 err_int; /* gen7 */
6c826f34
MK
430 u32 fault_data0; /* gen8, gen9 */
431 u32 fault_data1; /* gen8, gen9 */
585b0288 432 u32 done_reg;
91ec5d11
BW
433 u32 gac_eco;
434 u32 gam_ecochk;
435 u32 gab_ctl;
436 u32 gfx_mode;
585b0288 437 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
438 u64 fence[I915_MAX_NUM_FENCES];
439 struct intel_overlay_error_state *overlay;
440 struct intel_display_error_state *display;
0ca36d78 441 struct drm_i915_error_object *semaphore_obj;
585b0288 442
52d39a21 443 struct drm_i915_error_ring {
372fbb8e 444 bool valid;
362b8af7
BW
445 /* Software tracked state */
446 bool waiting;
447 int hangcheck_score;
448 enum intel_ring_hangcheck_action hangcheck_action;
449 int num_requests;
450
451 /* our own tracking of ring head and tail */
452 u32 cpu_ring_head;
453 u32 cpu_ring_tail;
454
455 u32 semaphore_seqno[I915_NUM_RINGS - 1];
456
457 /* Register state */
458 u32 tail;
459 u32 head;
460 u32 ctl;
461 u32 hws;
462 u32 ipeir;
463 u32 ipehr;
464 u32 instdone;
362b8af7
BW
465 u32 bbstate;
466 u32 instpm;
467 u32 instps;
468 u32 seqno;
469 u64 bbaddr;
50877445 470 u64 acthd;
362b8af7 471 u32 fault_reg;
13ffadd1 472 u64 faddr;
362b8af7
BW
473 u32 rc_psmi; /* sleep state */
474 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
475
52d39a21
CW
476 struct drm_i915_error_object {
477 int page_count;
478 u32 gtt_offset;
479 u32 *pages[0];
ab0e7ff9 480 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 481
52d39a21
CW
482 struct drm_i915_error_request {
483 long jiffies;
484 u32 seqno;
ee4f42b1 485 u32 tail;
52d39a21 486 } *requests;
6c7a01ec
BW
487
488 struct {
489 u32 gfx_mode;
490 union {
491 u64 pdp[4];
492 u32 pp_dir_base;
493 };
494 } vm_info;
ab0e7ff9
CW
495
496 pid_t pid;
497 char comm[TASK_COMM_LEN];
52d39a21 498 } ring[I915_NUM_RINGS];
3a448734 499
9df30794 500 struct drm_i915_error_buffer {
a779e5ab 501 u32 size;
9df30794 502 u32 name;
0201f1ec 503 u32 rseqno, wseqno;
9df30794
CW
504 u32 gtt_offset;
505 u32 read_domains;
506 u32 write_domain;
4b9de737 507 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
508 s32 pinned:2;
509 u32 tiling:2;
510 u32 dirty:1;
511 u32 purgeable:1;
5cc9ed4b 512 u32 userptr:1;
5d1333fc 513 s32 ring:4;
f56383cb 514 u32 cache_level:3;
95f5301d 515 } **active_bo, **pinned_bo;
6c7a01ec 516
95f5301d 517 u32 *active_bo_count, *pinned_bo_count;
3a448734 518 u32 vm_count;
63eeaf38
JB
519};
520
7bd688cd 521struct intel_connector;
820d2d77 522struct intel_encoder;
5cec258b 523struct intel_crtc_state;
5724dbd1 524struct intel_initial_plane_config;
0e8ffe1b 525struct intel_crtc;
ee9300bb
DV
526struct intel_limit;
527struct dpll;
b8cecdf5 528
e70236a8 529struct drm_i915_display_funcs {
ee5382ae 530 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 531 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
532 void (*disable_fbc)(struct drm_device *dev);
533 int (*get_display_clock_speed)(struct drm_device *dev);
534 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
535 /**
536 * find_dpll() - Find the best values for the PLL
537 * @limit: limits for the PLL
538 * @crtc: current CRTC
539 * @target: target frequency in kHz
540 * @refclk: reference clock frequency in kHz
541 * @match_clock: if provided, @best_clock P divider must
542 * match the P divider from @match_clock
543 * used for LVDS downclocking
544 * @best_clock: best PLL values found
545 *
546 * Returns true on success, false on failure.
547 */
548 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 549 struct intel_crtc_state *crtc_state,
ee9300bb
DV
550 int target, int refclk,
551 struct dpll *match_clock,
552 struct dpll *best_clock);
46ba614c 553 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
554 void (*update_sprite_wm)(struct drm_plane *plane,
555 struct drm_crtc *crtc,
ed57cb8a
DL
556 uint32_t sprite_width, uint32_t sprite_height,
557 int pixel_size, bool enable, bool scaled);
679dacd4 558 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
559 /* Returns the active state of the crtc, and if the crtc is active,
560 * fills out the pipe-config with the hw state. */
561 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 562 struct intel_crtc_state *);
5724dbd1
DL
563 void (*get_initial_plane_config)(struct intel_crtc *,
564 struct intel_initial_plane_config *);
190f68c5
ACO
565 int (*crtc_compute_clock)(struct intel_crtc *crtc,
566 struct intel_crtc_state *crtc_state);
76e5a89c
DV
567 void (*crtc_enable)(struct drm_crtc *crtc);
568 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 569 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
570 void (*audio_codec_enable)(struct drm_connector *connector,
571 struct intel_encoder *encoder,
572 struct drm_display_mode *mode);
573 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 574 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 575 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
576 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
577 struct drm_framebuffer *fb,
ed8d1975 578 struct drm_i915_gem_object *obj,
a4872ba6 579 struct intel_engine_cs *ring,
ed8d1975 580 uint32_t flags);
29b9bde6
DV
581 void (*update_primary_plane)(struct drm_crtc *crtc,
582 struct drm_framebuffer *fb,
583 int x, int y);
20afbda2 584 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
585 /* clock updates for mode set */
586 /* cursor updates */
587 /* render clock increase/decrease */
588 /* display clock increase/decrease */
589 /* pll clock increase/decrease */
7bd688cd 590
6517d273 591 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
592 uint32_t (*get_backlight)(struct intel_connector *connector);
593 void (*set_backlight)(struct intel_connector *connector,
594 uint32_t level);
595 void (*disable_backlight)(struct intel_connector *connector);
596 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
597};
598
48c1026a
MK
599enum forcewake_domain_id {
600 FW_DOMAIN_ID_RENDER = 0,
601 FW_DOMAIN_ID_BLITTER,
602 FW_DOMAIN_ID_MEDIA,
603
604 FW_DOMAIN_ID_COUNT
605};
606
607enum forcewake_domains {
608 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
609 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
610 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
611 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
612 FORCEWAKE_BLITTER |
613 FORCEWAKE_MEDIA)
614};
615
907b28c5 616struct intel_uncore_funcs {
c8d9a590 617 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 618 enum forcewake_domains domains);
c8d9a590 619 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 620 enum forcewake_domains domains);
0b274481
BW
621
622 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
623 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
624 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
625 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
626
627 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
628 uint8_t val, bool trace);
629 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
630 uint16_t val, bool trace);
631 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
632 uint32_t val, bool trace);
633 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
634 uint64_t val, bool trace);
990bbdad
CW
635};
636
907b28c5
CW
637struct intel_uncore {
638 spinlock_t lock; /** lock is also taken in irq contexts. */
639
640 struct intel_uncore_funcs funcs;
641
642 unsigned fifo_count;
48c1026a 643 enum forcewake_domains fw_domains;
b2cff0db
CW
644
645 struct intel_uncore_forcewake_domain {
646 struct drm_i915_private *i915;
48c1026a 647 enum forcewake_domain_id id;
b2cff0db
CW
648 unsigned wake_count;
649 struct timer_list timer;
05a2fb15
MK
650 u32 reg_set;
651 u32 val_set;
652 u32 val_clear;
653 u32 reg_ack;
654 u32 reg_post;
655 u32 val_reset;
b2cff0db 656 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
657};
658
659/* Iterate over initialised fw domains */
660#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
661 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
662 (i__) < FW_DOMAIN_ID_COUNT; \
663 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
664 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
665
666#define for_each_fw_domain(domain__, dev_priv__, i__) \
667 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 668
79fc46df
DL
669#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
670 func(is_mobile) sep \
671 func(is_i85x) sep \
672 func(is_i915g) sep \
673 func(is_i945gm) sep \
674 func(is_g33) sep \
675 func(need_gfx_hws) sep \
676 func(is_g4x) sep \
677 func(is_pineview) sep \
678 func(is_broadwater) sep \
679 func(is_crestline) sep \
680 func(is_ivybridge) sep \
681 func(is_valleyview) sep \
682 func(is_haswell) sep \
7201c0b3 683 func(is_skylake) sep \
b833d685 684 func(is_preliminary) sep \
79fc46df
DL
685 func(has_fbc) sep \
686 func(has_pipe_cxsr) sep \
687 func(has_hotplug) sep \
688 func(cursor_needs_physical) sep \
689 func(has_overlay) sep \
690 func(overlay_needs_physical) sep \
691 func(supports_tv) sep \
dd93be58 692 func(has_llc) sep \
30568c45
DL
693 func(has_ddi) sep \
694 func(has_fpga_dbg)
c96ea64e 695
a587f779
DL
696#define DEFINE_FLAG(name) u8 name:1
697#define SEP_SEMICOLON ;
c96ea64e 698
cfdf1fa2 699struct intel_device_info {
10fce67a 700 u32 display_mmio_offset;
87f1f465 701 u16 device_id;
7eb552ae 702 u8 num_pipes:3;
d615a166 703 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 704 u8 gen;
73ae478c 705 u8 ring_mask; /* Rings supported by the HW */
a587f779 706 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
707 /* Register offsets for the various display pipes and transcoders */
708 int pipe_offsets[I915_MAX_TRANSCODERS];
709 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 710 int palette_offsets[I915_MAX_PIPES];
5efb3e28 711 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
712
713 /* Slice/subslice/EU info */
714 u8 slice_total;
715 u8 subslice_total;
716 u8 subslice_per_slice;
717 u8 eu_total;
718 u8 eu_per_subslice;
b7668791
DL
719 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
720 u8 subslice_7eu[3];
3873218f
JM
721 u8 has_slice_pg:1;
722 u8 has_subslice_pg:1;
723 u8 has_eu_pg:1;
cfdf1fa2
KH
724};
725
a587f779
DL
726#undef DEFINE_FLAG
727#undef SEP_SEMICOLON
728
7faf1ab2
DV
729enum i915_cache_level {
730 I915_CACHE_NONE = 0,
350ec881
CW
731 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
732 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
733 caches, eg sampler/render caches, and the
734 large Last-Level-Cache. LLC is coherent with
735 the CPU, but L3 is only visible to the GPU. */
651d794f 736 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
737};
738
e59ec13d
MK
739struct i915_ctx_hang_stats {
740 /* This context had batch pending when hang was declared */
741 unsigned batch_pending;
742
743 /* This context had batch active when hang was declared */
744 unsigned batch_active;
be62acb4
MK
745
746 /* Time when this context was last blamed for a GPU reset */
747 unsigned long guilty_ts;
748
676fa572
CW
749 /* If the contexts causes a second GPU hang within this time,
750 * it is permanently banned from submitting any more work.
751 */
752 unsigned long ban_period_seconds;
753
be62acb4
MK
754 /* This context is banned to submit more work */
755 bool banned;
e59ec13d 756};
40521054
BW
757
758/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 759#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
760/**
761 * struct intel_context - as the name implies, represents a context.
762 * @ref: reference count.
763 * @user_handle: userspace tracking identity for this context.
764 * @remap_slice: l3 row remapping information.
765 * @file_priv: filp associated with this context (NULL for global default
766 * context).
767 * @hang_stats: information about the role of this context in possible GPU
768 * hangs.
769 * @vm: virtual memory space used by this context.
770 * @legacy_hw_ctx: render context backing object and whether it is correctly
771 * initialized (legacy ring submission mechanism only).
772 * @link: link in the global list of contexts.
773 *
774 * Contexts are memory images used by the hardware to store copies of their
775 * internal state.
776 */
273497e5 777struct intel_context {
dce3271b 778 struct kref ref;
821d66dd 779 int user_handle;
3ccfd19d 780 uint8_t remap_slice;
40521054 781 struct drm_i915_file_private *file_priv;
e59ec13d 782 struct i915_ctx_hang_stats hang_stats;
ae6c4806 783 struct i915_hw_ppgtt *ppgtt;
a33afea5 784
c9e003af 785 /* Legacy ring buffer submission */
ea0c76f8
OM
786 struct {
787 struct drm_i915_gem_object *rcs_state;
788 bool initialized;
789 } legacy_hw_ctx;
790
c9e003af 791 /* Execlists */
564ddb2f 792 bool rcs_initialized;
c9e003af
OM
793 struct {
794 struct drm_i915_gem_object *state;
84c2377f 795 struct intel_ringbuffer *ringbuf;
a7cbedec 796 int pin_count;
c9e003af
OM
797 } engine[I915_NUM_RINGS];
798
a33afea5 799 struct list_head link;
40521054
BW
800};
801
a4001f1b
PZ
802enum fb_op_origin {
803 ORIGIN_GTT,
804 ORIGIN_CPU,
805 ORIGIN_CS,
806 ORIGIN_FLIP,
807};
808
5c3fe8b0 809struct i915_fbc {
60ee5cd2 810 unsigned long uncompressed_size;
5e59f717 811 unsigned threshold;
5c3fe8b0 812 unsigned int fb_id;
dbef0f15
PZ
813 unsigned int possible_framebuffer_bits;
814 unsigned int busy_bits;
e35fef21 815 struct intel_crtc *crtc;
5c3fe8b0
BW
816 int y;
817
c4213885 818 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
819 struct drm_mm_node *compressed_llb;
820
da46f936
RV
821 bool false_color;
822
9adccc60
PZ
823 /* Tracks whether the HW is actually enabled, not whether the feature is
824 * possible. */
825 bool enabled;
826
5c3fe8b0
BW
827 struct intel_fbc_work {
828 struct delayed_work work;
829 struct drm_crtc *crtc;
830 struct drm_framebuffer *fb;
5c3fe8b0
BW
831 } *fbc_work;
832
29ebf90f
CW
833 enum no_fbc_reason {
834 FBC_OK, /* FBC is enabled */
835 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
836 FBC_NO_OUTPUT, /* no outputs enabled to compress */
837 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
838 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
839 FBC_MODE_TOO_LARGE, /* mode too large for compression */
840 FBC_BAD_PLANE, /* fbc not supported on plane */
841 FBC_NOT_TILED, /* buffer not tiled */
842 FBC_MULTIPLE_PIPES, /* more than one pipe active */
843 FBC_MODULE_PARAM,
844 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
845 } no_fbc_reason;
b5e50c3f
JB
846};
847
96178eeb
VK
848/**
849 * HIGH_RR is the highest eDP panel refresh rate read from EDID
850 * LOW_RR is the lowest eDP panel refresh rate found from EDID
851 * parsing for same resolution.
852 */
853enum drrs_refresh_rate_type {
854 DRRS_HIGH_RR,
855 DRRS_LOW_RR,
856 DRRS_MAX_RR, /* RR count */
857};
858
859enum drrs_support_type {
860 DRRS_NOT_SUPPORTED = 0,
861 STATIC_DRRS_SUPPORT = 1,
862 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
863};
864
2807cf69 865struct intel_dp;
96178eeb
VK
866struct i915_drrs {
867 struct mutex mutex;
868 struct delayed_work work;
869 struct intel_dp *dp;
870 unsigned busy_frontbuffer_bits;
871 enum drrs_refresh_rate_type refresh_rate_type;
872 enum drrs_support_type type;
873};
874
a031d709 875struct i915_psr {
f0355c4a 876 struct mutex lock;
a031d709
RV
877 bool sink_support;
878 bool source_ok;
2807cf69 879 struct intel_dp *enabled;
7c8f8a70
RV
880 bool active;
881 struct delayed_work work;
9ca15301 882 unsigned busy_frontbuffer_bits;
0243f7ba 883 bool link_standby;
474d1ec4
SJ
884 bool psr2_support;
885 bool aux_frame_sync;
3f51e471 886};
5c3fe8b0 887
3bad0781 888enum intel_pch {
f0350830 889 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
890 PCH_IBX, /* Ibexpeak PCH */
891 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 892 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 893 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 894 PCH_NOP,
3bad0781
ZW
895};
896
988d6ee8
PZ
897enum intel_sbi_destination {
898 SBI_ICLK,
899 SBI_MPHY,
900};
901
b690e96c 902#define QUIRK_PIPEA_FORCE (1<<0)
435793df 903#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 904#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 905#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 906#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 907#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 908
8be48d92 909struct intel_fbdev;
1630fe75 910struct intel_fbc_work;
38651674 911
c2b9152f
DV
912struct intel_gmbus {
913 struct i2c_adapter adapter;
f2ce9faf 914 u32 force_bit;
c2b9152f 915 u32 reg0;
36c785f0 916 u32 gpio_reg;
c167a6fc 917 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
918 struct drm_i915_private *dev_priv;
919};
920
f4c956ad 921struct i915_suspend_saved_registers {
e948e994 922 u32 saveDSPARB;
ba8bbcf6 923 u32 saveLVDS;
585fb111
JB
924 u32 savePP_ON_DELAYS;
925 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
926 u32 savePP_ON;
927 u32 savePP_OFF;
928 u32 savePP_CONTROL;
585fb111 929 u32 savePP_DIVISOR;
ba8bbcf6 930 u32 saveFBC_CONTROL;
1f84e550 931 u32 saveCACHE_MODE_0;
1f84e550 932 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
933 u32 saveSWF0[16];
934 u32 saveSWF1[16];
935 u32 saveSWF2[3];
4b9de737 936 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 937 u32 savePCH_PORT_HOTPLUG;
9f49c376 938 u16 saveGCDGMBUS;
f4c956ad 939};
c85aa885 940
ddeea5b0
ID
941struct vlv_s0ix_state {
942 /* GAM */
943 u32 wr_watermark;
944 u32 gfx_prio_ctrl;
945 u32 arb_mode;
946 u32 gfx_pend_tlb0;
947 u32 gfx_pend_tlb1;
948 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
949 u32 media_max_req_count;
950 u32 gfx_max_req_count;
951 u32 render_hwsp;
952 u32 ecochk;
953 u32 bsd_hwsp;
954 u32 blt_hwsp;
955 u32 tlb_rd_addr;
956
957 /* MBC */
958 u32 g3dctl;
959 u32 gsckgctl;
960 u32 mbctl;
961
962 /* GCP */
963 u32 ucgctl1;
964 u32 ucgctl3;
965 u32 rcgctl1;
966 u32 rcgctl2;
967 u32 rstctl;
968 u32 misccpctl;
969
970 /* GPM */
971 u32 gfxpause;
972 u32 rpdeuhwtc;
973 u32 rpdeuc;
974 u32 ecobus;
975 u32 pwrdwnupctl;
976 u32 rp_down_timeout;
977 u32 rp_deucsw;
978 u32 rcubmabdtmr;
979 u32 rcedata;
980 u32 spare2gh;
981
982 /* Display 1 CZ domain */
983 u32 gt_imr;
984 u32 gt_ier;
985 u32 pm_imr;
986 u32 pm_ier;
987 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
988
989 /* GT SA CZ domain */
990 u32 tilectl;
991 u32 gt_fifoctl;
992 u32 gtlc_wake_ctrl;
993 u32 gtlc_survive;
994 u32 pmwgicz;
995
996 /* Display 2 CZ domain */
997 u32 gu_ctl0;
998 u32 gu_ctl1;
999 u32 clock_gate_dis2;
1000};
1001
bf225f20
CW
1002struct intel_rps_ei {
1003 u32 cz_clock;
1004 u32 render_c0;
1005 u32 media_c0;
31685c25
D
1006};
1007
c85aa885 1008struct intel_gen6_power_mgmt {
d4d70aa5
ID
1009 /*
1010 * work, interrupts_enabled and pm_iir are protected by
1011 * dev_priv->irq_lock
1012 */
c85aa885 1013 struct work_struct work;
d4d70aa5 1014 bool interrupts_enabled;
c85aa885 1015 u32 pm_iir;
59cdb63d 1016
b39fb297
BW
1017 /* Frequencies are stored in potentially platform dependent multiples.
1018 * In other words, *_freq needs to be multiplied by X to be interesting.
1019 * Soft limits are those which are used for the dynamic reclocking done
1020 * by the driver (raise frequencies under heavy loads, and lower for
1021 * lighter loads). Hard limits are those imposed by the hardware.
1022 *
1023 * A distinction is made for overclocking, which is never enabled by
1024 * default, and is considered to be above the hard limit if it's
1025 * possible at all.
1026 */
1027 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1028 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1029 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1030 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1031 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1032 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1033 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1034 u8 rp1_freq; /* "less than" RP0 power/freqency */
1035 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1036 u32 cz_freq;
1a01ab3b 1037
8fb55197
CW
1038 u8 up_threshold; /* Current %busy required to uplock */
1039 u8 down_threshold; /* Current %busy required to downclock */
1040
dd75fdc8
CW
1041 int last_adj;
1042 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1043
c0951f0c 1044 bool enabled;
1a01ab3b 1045 struct delayed_work delayed_resume_work;
4fc688ce 1046
bf225f20
CW
1047 /* manual wa residency calculations */
1048 struct intel_rps_ei up_ei, down_ei;
1049
4fc688ce
JB
1050 /*
1051 * Protects RPS/RC6 register access and PCU communication.
1052 * Must be taken after struct_mutex if nested.
1053 */
1054 struct mutex hw_lock;
c85aa885
DV
1055};
1056
1a240d4d
DV
1057/* defined intel_pm.c */
1058extern spinlock_t mchdev_lock;
1059
c85aa885
DV
1060struct intel_ilk_power_mgmt {
1061 u8 cur_delay;
1062 u8 min_delay;
1063 u8 max_delay;
1064 u8 fmax;
1065 u8 fstart;
1066
1067 u64 last_count1;
1068 unsigned long last_time1;
1069 unsigned long chipset_power;
1070 u64 last_count2;
5ed0bdf2 1071 u64 last_time2;
c85aa885
DV
1072 unsigned long gfx_power;
1073 u8 corr;
1074
1075 int c_m;
1076 int r_t;
1077};
1078
c6cb582e
ID
1079struct drm_i915_private;
1080struct i915_power_well;
1081
1082struct i915_power_well_ops {
1083 /*
1084 * Synchronize the well's hw state to match the current sw state, for
1085 * example enable/disable it based on the current refcount. Called
1086 * during driver init and resume time, possibly after first calling
1087 * the enable/disable handlers.
1088 */
1089 void (*sync_hw)(struct drm_i915_private *dev_priv,
1090 struct i915_power_well *power_well);
1091 /*
1092 * Enable the well and resources that depend on it (for example
1093 * interrupts located on the well). Called after the 0->1 refcount
1094 * transition.
1095 */
1096 void (*enable)(struct drm_i915_private *dev_priv,
1097 struct i915_power_well *power_well);
1098 /*
1099 * Disable the well and resources that depend on it. Called after
1100 * the 1->0 refcount transition.
1101 */
1102 void (*disable)(struct drm_i915_private *dev_priv,
1103 struct i915_power_well *power_well);
1104 /* Returns the hw enabled state. */
1105 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1106 struct i915_power_well *power_well);
1107};
1108
a38911a3
WX
1109/* Power well structure for haswell */
1110struct i915_power_well {
c1ca727f 1111 const char *name;
6f3ef5dd 1112 bool always_on;
a38911a3
WX
1113 /* power well enable/disable usage count */
1114 int count;
bfafe93a
ID
1115 /* cached hw enabled state */
1116 bool hw_enabled;
c1ca727f 1117 unsigned long domains;
77961eb9 1118 unsigned long data;
c6cb582e 1119 const struct i915_power_well_ops *ops;
a38911a3
WX
1120};
1121
83c00f55 1122struct i915_power_domains {
baa70707
ID
1123 /*
1124 * Power wells needed for initialization at driver init and suspend
1125 * time are on. They are kept on until after the first modeset.
1126 */
1127 bool init_power_on;
0d116a29 1128 bool initializing;
c1ca727f 1129 int power_well_count;
baa70707 1130
83c00f55 1131 struct mutex lock;
1da51581 1132 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1133 struct i915_power_well *power_wells;
83c00f55
ID
1134};
1135
35a85ac6 1136#define MAX_L3_SLICES 2
a4da4fa4 1137struct intel_l3_parity {
35a85ac6 1138 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1139 struct work_struct error_work;
35a85ac6 1140 int which_slice;
a4da4fa4
DV
1141};
1142
493018dc
BV
1143struct i915_gem_batch_pool {
1144 struct drm_device *dev;
1145 struct list_head cache_list;
1146};
1147
4b5aed62 1148struct i915_gem_mm {
4b5aed62
DV
1149 /** Memory allocator for GTT stolen memory */
1150 struct drm_mm stolen;
4b5aed62
DV
1151 /** List of all objects in gtt_space. Used to restore gtt
1152 * mappings on resume */
1153 struct list_head bound_list;
1154 /**
1155 * List of objects which are not bound to the GTT (thus
1156 * are idle and not used by the GPU) but still have
1157 * (presumably uncached) pages still attached.
1158 */
1159 struct list_head unbound_list;
1160
493018dc
BV
1161 /*
1162 * A pool of objects to use as shadow copies of client batch buffers
1163 * when the command parser is enabled. Prevents the client from
1164 * modifying the batch contents after software parsing.
1165 */
1166 struct i915_gem_batch_pool batch_pool;
1167
4b5aed62
DV
1168 /** Usable portion of the GTT for GEM */
1169 unsigned long stolen_base; /* limited to low memory (32-bit) */
1170
4b5aed62
DV
1171 /** PPGTT used for aliasing the PPGTT with the GTT */
1172 struct i915_hw_ppgtt *aliasing_ppgtt;
1173
2cfcd32a 1174 struct notifier_block oom_notifier;
ceabbba5 1175 struct shrinker shrinker;
4b5aed62
DV
1176 bool shrinker_no_lock_stealing;
1177
4b5aed62
DV
1178 /** LRU list of objects with fence regs on them. */
1179 struct list_head fence_list;
1180
1181 /**
1182 * We leave the user IRQ off as much as possible,
1183 * but this means that requests will finish and never
1184 * be retired once the system goes idle. Set a timer to
1185 * fire periodically while the ring is running. When it
1186 * fires, go retire requests.
1187 */
1188 struct delayed_work retire_work;
1189
b29c19b6
CW
1190 /**
1191 * When we detect an idle GPU, we want to turn on
1192 * powersaving features. So once we see that there
1193 * are no more requests outstanding and no more
1194 * arrive within a small period of time, we fire
1195 * off the idle_work.
1196 */
1197 struct delayed_work idle_work;
1198
4b5aed62
DV
1199 /**
1200 * Are we in a non-interruptible section of code like
1201 * modesetting?
1202 */
1203 bool interruptible;
1204
f62a0076
CW
1205 /**
1206 * Is the GPU currently considered idle, or busy executing userspace
1207 * requests? Whilst idle, we attempt to power down the hardware and
1208 * display clocks. In order to reduce the effect on performance, there
1209 * is a slight delay before we do so.
1210 */
1211 bool busy;
1212
bdf1e7e3
DV
1213 /* the indicator for dispatch video commands on two BSD rings */
1214 int bsd_ring_dispatch_index;
1215
4b5aed62
DV
1216 /** Bit 6 swizzling required for X tiling */
1217 uint32_t bit_6_swizzle_x;
1218 /** Bit 6 swizzling required for Y tiling */
1219 uint32_t bit_6_swizzle_y;
1220
4b5aed62 1221 /* accounting, useful for userland debugging */
c20e8355 1222 spinlock_t object_stat_lock;
4b5aed62
DV
1223 size_t object_memory;
1224 u32 object_count;
1225};
1226
edc3d884 1227struct drm_i915_error_state_buf {
0a4cd7c8 1228 struct drm_i915_private *i915;
edc3d884
MK
1229 unsigned bytes;
1230 unsigned size;
1231 int err;
1232 u8 *buf;
1233 loff_t start;
1234 loff_t pos;
1235};
1236
fc16b48b
MK
1237struct i915_error_state_file_priv {
1238 struct drm_device *dev;
1239 struct drm_i915_error_state *error;
1240};
1241
99584db3
DV
1242struct i915_gpu_error {
1243 /* For hangcheck timer */
1244#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1245#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1246 /* Hang gpu twice in this window and your context gets banned */
1247#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1248
737b1506
CW
1249 struct workqueue_struct *hangcheck_wq;
1250 struct delayed_work hangcheck_work;
99584db3
DV
1251
1252 /* For reset and error_state handling. */
1253 spinlock_t lock;
1254 /* Protected by the above dev->gpu_error.lock. */
1255 struct drm_i915_error_state *first_error;
094f9a54
CW
1256
1257 unsigned long missed_irq_rings;
1258
1f83fee0 1259 /**
2ac0f450 1260 * State variable controlling the reset flow and count
1f83fee0 1261 *
2ac0f450
MK
1262 * This is a counter which gets incremented when reset is triggered,
1263 * and again when reset has been handled. So odd values (lowest bit set)
1264 * means that reset is in progress and even values that
1265 * (reset_counter >> 1):th reset was successfully completed.
1266 *
1267 * If reset is not completed succesfully, the I915_WEDGE bit is
1268 * set meaning that hardware is terminally sour and there is no
1269 * recovery. All waiters on the reset_queue will be woken when
1270 * that happens.
1271 *
1272 * This counter is used by the wait_seqno code to notice that reset
1273 * event happened and it needs to restart the entire ioctl (since most
1274 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1275 *
1276 * This is important for lock-free wait paths, where no contended lock
1277 * naturally enforces the correct ordering between the bail-out of the
1278 * waiter and the gpu reset work code.
1f83fee0
DV
1279 */
1280 atomic_t reset_counter;
1281
1f83fee0 1282#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1283#define I915_WEDGED (1 << 31)
1f83fee0
DV
1284
1285 /**
1286 * Waitqueue to signal when the reset has completed. Used by clients
1287 * that wait for dev_priv->mm.wedged to settle.
1288 */
1289 wait_queue_head_t reset_queue;
33196ded 1290
88b4aa87
MK
1291 /* Userspace knobs for gpu hang simulation;
1292 * combines both a ring mask, and extra flags
1293 */
1294 u32 stop_rings;
1295#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1296#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1297
1298 /* For missed irq/seqno simulation. */
1299 unsigned int test_irq_rings;
6689c167
MA
1300
1301 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1302 bool reload_in_reset;
99584db3
DV
1303};
1304
b8efb17b
ZR
1305enum modeset_restore {
1306 MODESET_ON_LID_OPEN,
1307 MODESET_DONE,
1308 MODESET_SUSPENDED,
1309};
1310
6acab15a 1311struct ddi_vbt_port_info {
ce4dd49e
DL
1312 /*
1313 * This is an index in the HDMI/DVI DDI buffer translation table.
1314 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1315 * populate this field.
1316 */
1317#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1318 uint8_t hdmi_level_shift;
311a2094
PZ
1319
1320 uint8_t supports_dvi:1;
1321 uint8_t supports_hdmi:1;
1322 uint8_t supports_dp:1;
6acab15a
PZ
1323};
1324
bfd7ebda
RV
1325enum psr_lines_to_wait {
1326 PSR_0_LINES_TO_WAIT = 0,
1327 PSR_1_LINE_TO_WAIT,
1328 PSR_4_LINES_TO_WAIT,
1329 PSR_8_LINES_TO_WAIT
83a7280e
PB
1330};
1331
41aa3448
RV
1332struct intel_vbt_data {
1333 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1334 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1335
1336 /* Feature bits */
1337 unsigned int int_tv_support:1;
1338 unsigned int lvds_dither:1;
1339 unsigned int lvds_vbt:1;
1340 unsigned int int_crt_support:1;
1341 unsigned int lvds_use_ssc:1;
1342 unsigned int display_clock_mode:1;
1343 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1344 unsigned int has_mipi:1;
41aa3448
RV
1345 int lvds_ssc_freq;
1346 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1347
83a7280e
PB
1348 enum drrs_support_type drrs_type;
1349
41aa3448
RV
1350 /* eDP */
1351 int edp_rate;
1352 int edp_lanes;
1353 int edp_preemphasis;
1354 int edp_vswing;
1355 bool edp_initialized;
1356 bool edp_support;
1357 int edp_bpp;
9a57f5bb 1358 bool edp_low_vswing;
41aa3448
RV
1359 struct edp_power_seq edp_pps;
1360
bfd7ebda
RV
1361 struct {
1362 bool full_link;
1363 bool require_aux_wakeup;
1364 int idle_frames;
1365 enum psr_lines_to_wait lines_to_wait;
1366 int tp1_wakeup_time;
1367 int tp2_tp3_wakeup_time;
1368 } psr;
1369
f00076d2
JN
1370 struct {
1371 u16 pwm_freq_hz;
39fbc9c8 1372 bool present;
f00076d2 1373 bool active_low_pwm;
1de6068e 1374 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1375 } backlight;
1376
d17c5443
SK
1377 /* MIPI DSI */
1378 struct {
3e6bd011 1379 u16 port;
d17c5443 1380 u16 panel_id;
d3b542fc
SK
1381 struct mipi_config *config;
1382 struct mipi_pps_data *pps;
1383 u8 seq_version;
1384 u32 size;
1385 u8 *data;
1386 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1387 } dsi;
1388
41aa3448
RV
1389 int crt_ddc_pin;
1390
1391 int child_dev_num;
768f69c9 1392 union child_device_config *child_dev;
6acab15a
PZ
1393
1394 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1395};
1396
77c122bc
VS
1397enum intel_ddb_partitioning {
1398 INTEL_DDB_PART_1_2,
1399 INTEL_DDB_PART_5_6, /* IVB+ */
1400};
1401
1fd527cc
VS
1402struct intel_wm_level {
1403 bool enable;
1404 uint32_t pri_val;
1405 uint32_t spr_val;
1406 uint32_t cur_val;
1407 uint32_t fbc_val;
1408};
1409
820c1980 1410struct ilk_wm_values {
609cedef
VS
1411 uint32_t wm_pipe[3];
1412 uint32_t wm_lp[3];
1413 uint32_t wm_lp_spr[3];
1414 uint32_t wm_linetime[3];
1415 bool enable_fbc_wm;
1416 enum intel_ddb_partitioning partitioning;
1417};
1418
0018fda1 1419struct vlv_wm_values {
ae80152d
VS
1420 struct {
1421 uint16_t primary;
1422 uint16_t sprite[2];
1423 uint8_t cursor;
1424 } pipe[3];
1425
1426 struct {
1427 uint16_t plane;
1428 uint8_t cursor;
1429 } sr;
1430
0018fda1
VS
1431 struct {
1432 uint8_t cursor;
1433 uint8_t sprite[2];
1434 uint8_t primary;
1435 } ddl[3];
1436};
1437
c193924e 1438struct skl_ddb_entry {
16160e3d 1439 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1440};
1441
1442static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1443{
16160e3d 1444 return entry->end - entry->start;
c193924e
DL
1445}
1446
08db6652
DL
1447static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1448 const struct skl_ddb_entry *e2)
1449{
1450 if (e1->start == e2->start && e1->end == e2->end)
1451 return true;
1452
1453 return false;
1454}
1455
c193924e 1456struct skl_ddb_allocation {
34bb56af 1457 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1458 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1459 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1460};
1461
2ac96d2a
PB
1462struct skl_wm_values {
1463 bool dirty[I915_MAX_PIPES];
c193924e 1464 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1465 uint32_t wm_linetime[I915_MAX_PIPES];
1466 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1467 uint32_t cursor[I915_MAX_PIPES][8];
1468 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1469 uint32_t cursor_trans[I915_MAX_PIPES];
1470};
1471
1472struct skl_wm_level {
1473 bool plane_en[I915_MAX_PLANES];
b99f58da 1474 bool cursor_en;
2ac96d2a
PB
1475 uint16_t plane_res_b[I915_MAX_PLANES];
1476 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1477 uint16_t cursor_res_b;
1478 uint8_t cursor_res_l;
1479};
1480
c67a470b 1481/*
765dab67
PZ
1482 * This struct helps tracking the state needed for runtime PM, which puts the
1483 * device in PCI D3 state. Notice that when this happens, nothing on the
1484 * graphics device works, even register access, so we don't get interrupts nor
1485 * anything else.
c67a470b 1486 *
765dab67
PZ
1487 * Every piece of our code that needs to actually touch the hardware needs to
1488 * either call intel_runtime_pm_get or call intel_display_power_get with the
1489 * appropriate power domain.
a8a8bd54 1490 *
765dab67
PZ
1491 * Our driver uses the autosuspend delay feature, which means we'll only really
1492 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1493 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1494 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1495 *
1496 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1497 * goes back to false exactly before we reenable the IRQs. We use this variable
1498 * to check if someone is trying to enable/disable IRQs while they're supposed
1499 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1500 * case it happens.
c67a470b 1501 *
765dab67 1502 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1503 */
5d584b2e
PZ
1504struct i915_runtime_pm {
1505 bool suspended;
2aeb7d3a 1506 bool irqs_enabled;
c67a470b
PZ
1507};
1508
926321d5
DV
1509enum intel_pipe_crc_source {
1510 INTEL_PIPE_CRC_SOURCE_NONE,
1511 INTEL_PIPE_CRC_SOURCE_PLANE1,
1512 INTEL_PIPE_CRC_SOURCE_PLANE2,
1513 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1514 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1515 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1516 INTEL_PIPE_CRC_SOURCE_TV,
1517 INTEL_PIPE_CRC_SOURCE_DP_B,
1518 INTEL_PIPE_CRC_SOURCE_DP_C,
1519 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1520 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1521 INTEL_PIPE_CRC_SOURCE_MAX,
1522};
1523
8bf1e9f1 1524struct intel_pipe_crc_entry {
ac2300d4 1525 uint32_t frame;
8bf1e9f1
SH
1526 uint32_t crc[5];
1527};
1528
b2c88f5b 1529#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1530struct intel_pipe_crc {
d538bbdf
DL
1531 spinlock_t lock;
1532 bool opened; /* exclusive access to the result file */
e5f75aca 1533 struct intel_pipe_crc_entry *entries;
926321d5 1534 enum intel_pipe_crc_source source;
d538bbdf 1535 int head, tail;
07144428 1536 wait_queue_head_t wq;
8bf1e9f1
SH
1537};
1538
f99d7069
DV
1539struct i915_frontbuffer_tracking {
1540 struct mutex lock;
1541
1542 /*
1543 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1544 * scheduled flips.
1545 */
1546 unsigned busy_bits;
1547 unsigned flip_bits;
1548};
1549
7225342a
MK
1550struct i915_wa_reg {
1551 u32 addr;
1552 u32 value;
1553 /* bitmask representing WA bits */
1554 u32 mask;
1555};
1556
1557#define I915_MAX_WA_REGS 16
1558
1559struct i915_workarounds {
1560 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1561 u32 count;
1562};
1563
cf9d2890
YZ
1564struct i915_virtual_gpu {
1565 bool active;
1566};
1567
77fec556 1568struct drm_i915_private {
f4c956ad 1569 struct drm_device *dev;
42dcedd4 1570 struct kmem_cache *slab;
f4c956ad 1571
5c969aa7 1572 const struct intel_device_info info;
f4c956ad
DV
1573
1574 int relative_constants_mode;
1575
1576 void __iomem *regs;
1577
907b28c5 1578 struct intel_uncore uncore;
f4c956ad 1579
cf9d2890
YZ
1580 struct i915_virtual_gpu vgpu;
1581
5ea6e5e3 1582 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1583
f4c956ad
DV
1584 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1585 * controller on different i2c buses. */
1586 struct mutex gmbus_mutex;
1587
1588 /**
1589 * Base address of the gmbus and gpio block.
1590 */
1591 uint32_t gpio_mmio_base;
1592
b6fdd0f2
SS
1593 /* MMIO base address for MIPI regs */
1594 uint32_t mipi_mmio_base;
1595
28c70f16
DV
1596 wait_queue_head_t gmbus_wait_queue;
1597
f4c956ad 1598 struct pci_dev *bridge_dev;
a4872ba6 1599 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1600 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1601 uint32_t last_seqno, next_seqno;
f4c956ad 1602
ba8286fa 1603 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1604 struct resource mch_res;
1605
f4c956ad
DV
1606 /* protects the irq masks */
1607 spinlock_t irq_lock;
1608
84c33a64
SG
1609 /* protects the mmio flip data */
1610 spinlock_t mmio_flip_lock;
1611
f8b79e58
ID
1612 bool display_irqs_enabled;
1613
9ee32fea
DV
1614 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1615 struct pm_qos_request pm_qos;
1616
f4c956ad 1617 /* DPIO indirect register protection */
09153000 1618 struct mutex dpio_lock;
f4c956ad
DV
1619
1620 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1621 union {
1622 u32 irq_mask;
1623 u32 de_irq_mask[I915_MAX_PIPES];
1624 };
f4c956ad 1625 u32 gt_irq_mask;
605cd25b 1626 u32 pm_irq_mask;
a6706b45 1627 u32 pm_rps_events;
91d181dd 1628 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1629
f4c956ad 1630 struct work_struct hotplug_work;
b543fb04
EE
1631 struct {
1632 unsigned long hpd_last_jiffies;
1633 int hpd_cnt;
1634 enum {
1635 HPD_ENABLED = 0,
1636 HPD_DISABLED = 1,
1637 HPD_MARK_DISABLED = 2
1638 } hpd_mark;
1639 } hpd_stats[HPD_NUM_PINS];
142e2398 1640 u32 hpd_event_bits;
6323751d 1641 struct delayed_work hotplug_reenable_work;
f4c956ad 1642
5c3fe8b0 1643 struct i915_fbc fbc;
439d7ac0 1644 struct i915_drrs drrs;
f4c956ad 1645 struct intel_opregion opregion;
41aa3448 1646 struct intel_vbt_data vbt;
f4c956ad 1647
d9ceb816
JB
1648 bool preserve_bios_swizzle;
1649
f4c956ad
DV
1650 /* overlay */
1651 struct intel_overlay *overlay;
f4c956ad 1652
58c68779 1653 /* backlight registers and fields in struct intel_panel */
07f11d49 1654 struct mutex backlight_lock;
31ad8ec6 1655
f4c956ad 1656 /* LVDS info */
f4c956ad
DV
1657 bool no_aux_handshake;
1658
e39b999a
VS
1659 /* protects panel power sequencer state */
1660 struct mutex pps_mutex;
1661
f4c956ad
DV
1662 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1663 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1664 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1665
1666 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1667 unsigned int vlv_cdclk_freq;
6bcda4f0 1668 unsigned int hpll_freq;
f4c956ad 1669
645416f5
DV
1670 /**
1671 * wq - Driver workqueue for GEM.
1672 *
1673 * NOTE: Work items scheduled here are not allowed to grab any modeset
1674 * locks, for otherwise the flushing done in the pageflip code will
1675 * result in deadlocks.
1676 */
f4c956ad
DV
1677 struct workqueue_struct *wq;
1678
1679 /* Display functions */
1680 struct drm_i915_display_funcs display;
1681
1682 /* PCH chipset type */
1683 enum intel_pch pch_type;
17a303ec 1684 unsigned short pch_id;
f4c956ad
DV
1685
1686 unsigned long quirks;
1687
b8efb17b
ZR
1688 enum modeset_restore modeset_restore;
1689 struct mutex modeset_restore_lock;
673a394b 1690
a7bbbd63 1691 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1692 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1693
4b5aed62 1694 struct i915_gem_mm mm;
ad46cb53
CW
1695 DECLARE_HASHTABLE(mm_structs, 7);
1696 struct mutex mm_lock;
8781342d 1697
8781342d
DV
1698 /* Kernel Modesetting */
1699
9b9d172d 1700 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1701
76c4ac04
DL
1702 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1703 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1704 wait_queue_head_t pending_flip_queue;
1705
c4597872
DV
1706#ifdef CONFIG_DEBUG_FS
1707 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1708#endif
1709
e72f9fbf
DV
1710 int num_shared_dpll;
1711 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1712 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1713
7225342a 1714 struct i915_workarounds workarounds;
888b5995 1715
652c393a
JB
1716 /* Reclocking support */
1717 bool render_reclock_avail;
1718 bool lvds_downclock_avail;
18f9ed12
ZY
1719 /* indicates the reduced downclock for LVDS*/
1720 int lvds_downclock;
f99d7069
DV
1721
1722 struct i915_frontbuffer_tracking fb_tracking;
1723
652c393a 1724 u16 orig_clock;
f97108d1 1725
c4804411 1726 bool mchbar_need_disable;
f97108d1 1727
a4da4fa4
DV
1728 struct intel_l3_parity l3_parity;
1729
59124506
BW
1730 /* Cannot be determined by PCIID. You must always read a register. */
1731 size_t ellc_size;
1732
c6a828d3 1733 /* gen6+ rps state */
c85aa885 1734 struct intel_gen6_power_mgmt rps;
c6a828d3 1735
20e4d407
DV
1736 /* ilk-only ips/rps state. Everything in here is protected by the global
1737 * mchdev_lock in intel_pm.c */
c85aa885 1738 struct intel_ilk_power_mgmt ips;
b5e50c3f 1739
83c00f55 1740 struct i915_power_domains power_domains;
a38911a3 1741
a031d709 1742 struct i915_psr psr;
3f51e471 1743
99584db3 1744 struct i915_gpu_error gpu_error;
ae681d96 1745
c9cddffc
JB
1746 struct drm_i915_gem_object *vlv_pctx;
1747
4520f53a 1748#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1749 /* list of fbdev register on this device */
1750 struct intel_fbdev *fbdev;
82e3b8c1 1751 struct work_struct fbdev_suspend_work;
4520f53a 1752#endif
e953fd7b
CW
1753
1754 struct drm_property *broadcast_rgb_property;
3f43c48d 1755 struct drm_property *force_audio_property;
e3689190 1756
58fddc28
ID
1757 /* hda/i915 audio component */
1758 bool audio_component_registered;
1759
254f965c 1760 uint32_t hw_context_size;
a33afea5 1761 struct list_head context_list;
f4c956ad 1762
3e68320e 1763 u32 fdi_rx_config;
68d18ad7 1764
842f1c8b 1765 u32 suspend_count;
f4c956ad 1766 struct i915_suspend_saved_registers regfile;
ddeea5b0 1767 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1768
53615a5e
VS
1769 struct {
1770 /*
1771 * Raw watermark latency values:
1772 * in 0.1us units for WM0,
1773 * in 0.5us units for WM1+.
1774 */
1775 /* primary */
1776 uint16_t pri_latency[5];
1777 /* sprite */
1778 uint16_t spr_latency[5];
1779 /* cursor */
1780 uint16_t cur_latency[5];
2af30a5c
PB
1781 /*
1782 * Raw watermark memory latency values
1783 * for SKL for all 8 levels
1784 * in 1us units.
1785 */
1786 uint16_t skl_latency[8];
609cedef 1787
2d41c0b5
PB
1788 /*
1789 * The skl_wm_values structure is a bit too big for stack
1790 * allocation, so we keep the staging struct where we store
1791 * intermediate results here instead.
1792 */
1793 struct skl_wm_values skl_results;
1794
609cedef 1795 /* current hardware state */
2d41c0b5
PB
1796 union {
1797 struct ilk_wm_values hw;
1798 struct skl_wm_values skl_hw;
0018fda1 1799 struct vlv_wm_values vlv;
2d41c0b5 1800 };
53615a5e
VS
1801 } wm;
1802
8a187455
PZ
1803 struct i915_runtime_pm pm;
1804
13cf5504
DA
1805 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1806 u32 long_hpd_port_mask;
1807 u32 short_hpd_port_mask;
1808 struct work_struct dig_port_work;
1809
0e32b39c
DA
1810 /*
1811 * if we get a HPD irq from DP and a HPD irq from non-DP
1812 * the non-DP HPD could block the workqueue on a mode config
1813 * mutex getting, that userspace may have taken. However
1814 * userspace is waiting on the DP workqueue to run which is
1815 * blocked behind the non-DP one.
1816 */
1817 struct workqueue_struct *dp_wq;
1818
a83014d3
OM
1819 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1820 struct {
f3dc74c0
JH
1821 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1822 struct intel_engine_cs *ring,
1823 struct intel_context *ctx,
1824 struct drm_i915_gem_execbuffer2 *args,
1825 struct list_head *vmas,
1826 struct drm_i915_gem_object *batch_obj,
1827 u64 exec_start, u32 flags);
a83014d3
OM
1828 int (*init_rings)(struct drm_device *dev);
1829 void (*cleanup_ring)(struct intel_engine_cs *ring);
1830 void (*stop_ring)(struct intel_engine_cs *ring);
1831 } gt;
1832
67e2937b
JH
1833 uint32_t request_uniq;
1834
bdf1e7e3
DV
1835 /*
1836 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1837 * will be rejected. Instead look for a better place.
1838 */
77fec556 1839};
1da177e4 1840
2c1792a1
CW
1841static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1842{
1843 return dev->dev_private;
1844}
1845
888d0d42
ID
1846static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1847{
1848 return to_i915(dev_get_drvdata(dev));
1849}
1850
b4519513
CW
1851/* Iterate over initialised rings */
1852#define for_each_ring(ring__, dev_priv__, i__) \
1853 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1854 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1855
b1d7e4b4
WF
1856enum hdmi_force_audio {
1857 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1858 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1859 HDMI_AUDIO_AUTO, /* trust EDID */
1860 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1861};
1862
190d6cd5 1863#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1864
37e680a1
CW
1865struct drm_i915_gem_object_ops {
1866 /* Interface between the GEM object and its backing storage.
1867 * get_pages() is called once prior to the use of the associated set
1868 * of pages before to binding them into the GTT, and put_pages() is
1869 * called after we no longer need them. As we expect there to be
1870 * associated cost with migrating pages between the backing storage
1871 * and making them available for the GPU (e.g. clflush), we may hold
1872 * onto the pages after they are no longer referenced by the GPU
1873 * in case they may be used again shortly (for example migrating the
1874 * pages to a different memory domain within the GTT). put_pages()
1875 * will therefore most likely be called when the object itself is
1876 * being released or under memory pressure (where we attempt to
1877 * reap pages for the shrinker).
1878 */
1879 int (*get_pages)(struct drm_i915_gem_object *);
1880 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1881 int (*dmabuf_export)(struct drm_i915_gem_object *);
1882 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1883};
1884
a071fa00
DV
1885/*
1886 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1887 * considered to be the frontbuffer for the given plane interface-vise. This
1888 * doesn't mean that the hw necessarily already scans it out, but that any
1889 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1890 *
1891 * We have one bit per pipe and per scanout plane type.
1892 */
1893#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1894#define INTEL_FRONTBUFFER_BITS \
1895 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1896#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1897 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1898#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1899 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1900#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1901 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1902#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1903 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1904#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1905 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1906
673a394b 1907struct drm_i915_gem_object {
c397b908 1908 struct drm_gem_object base;
673a394b 1909
37e680a1
CW
1910 const struct drm_i915_gem_object_ops *ops;
1911
2f633156
BW
1912 /** List of VMAs backed by this object */
1913 struct list_head vma_list;
1914
c1ad11fc
CW
1915 /** Stolen memory for this object, instead of being backed by shmem. */
1916 struct drm_mm_node *stolen;
35c20a60 1917 struct list_head global_list;
673a394b 1918
69dc4987 1919 struct list_head ring_list;
b25cb2f8
BW
1920 /** Used in execbuf to temporarily hold a ref */
1921 struct list_head obj_exec_link;
673a394b 1922
493018dc
BV
1923 struct list_head batch_pool_list;
1924
673a394b 1925 /**
65ce3027
CW
1926 * This is set if the object is on the active lists (has pending
1927 * rendering and so a non-zero seqno), and is not set if it i s on
1928 * inactive (ready to be unbound) list.
673a394b 1929 */
0206e353 1930 unsigned int active:1;
673a394b
EA
1931
1932 /**
1933 * This is set if the object has been written to since last bound
1934 * to the GTT
1935 */
0206e353 1936 unsigned int dirty:1;
778c3544
DV
1937
1938 /**
1939 * Fence register bits (if any) for this object. Will be set
1940 * as needed when mapped into the GTT.
1941 * Protected by dev->struct_mutex.
778c3544 1942 */
4b9de737 1943 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1944
778c3544
DV
1945 /**
1946 * Advice: are the backing pages purgeable?
1947 */
0206e353 1948 unsigned int madv:2;
778c3544 1949
778c3544
DV
1950 /**
1951 * Current tiling mode for the object.
1952 */
0206e353 1953 unsigned int tiling_mode:2;
5d82e3e6
CW
1954 /**
1955 * Whether the tiling parameters for the currently associated fence
1956 * register have changed. Note that for the purposes of tracking
1957 * tiling changes we also treat the unfenced register, the register
1958 * slot that the object occupies whilst it executes a fenced
1959 * command (such as BLT on gen2/3), as a "fence".
1960 */
1961 unsigned int fence_dirty:1;
778c3544 1962
75e9e915
DV
1963 /**
1964 * Is the object at the current location in the gtt mappable and
1965 * fenceable? Used to avoid costly recalculations.
1966 */
0206e353 1967 unsigned int map_and_fenceable:1;
75e9e915 1968
fb7d516a
DV
1969 /**
1970 * Whether the current gtt mapping needs to be mappable (and isn't just
1971 * mappable by accident). Track pin and fault separate for a more
1972 * accurate mappable working set.
1973 */
0206e353
AJ
1974 unsigned int fault_mappable:1;
1975 unsigned int pin_mappable:1;
cc98b413 1976 unsigned int pin_display:1;
fb7d516a 1977
24f3a8cf
AG
1978 /*
1979 * Is the object to be mapped as read-only to the GPU
1980 * Only honoured if hardware has relevant pte bit
1981 */
1982 unsigned long gt_ro:1;
651d794f 1983 unsigned int cache_level:3;
0f71979a 1984 unsigned int cache_dirty:1;
93dfb40c 1985
9da3da66 1986 unsigned int has_dma_mapping:1;
7bddb01f 1987
a071fa00
DV
1988 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1989
9da3da66 1990 struct sg_table *pages;
a5570178 1991 int pages_pin_count;
ee286370
CW
1992 struct get_page {
1993 struct scatterlist *sg;
1994 int last;
1995 } get_page;
673a394b 1996
1286ff73 1997 /* prime dma-buf support */
9a70cc2a
DA
1998 void *dma_buf_vmapping;
1999 int vmapping_count;
2000
1c293ea3 2001 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2002 struct drm_i915_gem_request *last_read_req;
2003 struct drm_i915_gem_request *last_write_req;
caea7476 2004 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2005 struct drm_i915_gem_request *last_fenced_req;
673a394b 2006
778c3544 2007 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2008 uint32_t stride;
673a394b 2009
80075d49
DV
2010 /** References from framebuffers, locks out tiling changes. */
2011 unsigned long framebuffer_references;
2012
280b713b 2013 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2014 unsigned long *bit_17;
280b713b 2015
5cc9ed4b 2016 union {
6a2c4232
CW
2017 /** for phy allocated objects */
2018 struct drm_dma_handle *phys_handle;
2019
5cc9ed4b
CW
2020 struct i915_gem_userptr {
2021 uintptr_t ptr;
2022 unsigned read_only :1;
2023 unsigned workers :4;
2024#define I915_GEM_USERPTR_MAX_WORKERS 15
2025
ad46cb53
CW
2026 struct i915_mm_struct *mm;
2027 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2028 struct work_struct *work;
2029 } userptr;
2030 };
2031};
62b8b215 2032#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2033
a071fa00
DV
2034void i915_gem_track_fb(struct drm_i915_gem_object *old,
2035 struct drm_i915_gem_object *new,
2036 unsigned frontbuffer_bits);
2037
673a394b
EA
2038/**
2039 * Request queue structure.
2040 *
2041 * The request queue allows us to note sequence numbers that have been emitted
2042 * and may be associated with active buffers to be retired.
2043 *
97b2a6a1
JH
2044 * By keeping this list, we can avoid having to do questionable sequence
2045 * number comparisons on buffer last_read|write_seqno. It also allows an
2046 * emission time to be associated with the request for tracking how far ahead
2047 * of the GPU the submission is.
b3a38998
NH
2048 *
2049 * The requests are reference counted, so upon creation they should have an
2050 * initial reference taken using kref_init
673a394b
EA
2051 */
2052struct drm_i915_gem_request {
abfe262a
JH
2053 struct kref ref;
2054
852835f3 2055 /** On Which ring this request was generated */
a4872ba6 2056 struct intel_engine_cs *ring;
852835f3 2057
673a394b
EA
2058 /** GEM sequence number associated with this request. */
2059 uint32_t seqno;
2060
7d736f4f
MK
2061 /** Position in the ringbuffer of the start of the request */
2062 u32 head;
2063
72f95afa
NH
2064 /**
2065 * Position in the ringbuffer of the start of the postfix.
2066 * This is required to calculate the maximum available ringbuffer
2067 * space without overwriting the postfix.
2068 */
2069 u32 postfix;
2070
2071 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2072 u32 tail;
2073
b3a38998 2074 /**
a8c6ecb3 2075 * Context and ring buffer related to this request
b3a38998
NH
2076 * Contexts are refcounted, so when this request is associated with a
2077 * context, we must increment the context's refcount, to guarantee that
2078 * it persists while any request is linked to it. Requests themselves
2079 * are also refcounted, so the request will only be freed when the last
2080 * reference to it is dismissed, and the code in
2081 * i915_gem_request_free() will then decrement the refcount on the
2082 * context.
2083 */
273497e5 2084 struct intel_context *ctx;
98e1bd4a 2085 struct intel_ringbuffer *ringbuf;
0e50e96b 2086
7d736f4f
MK
2087 /** Batch buffer related to this request if any */
2088 struct drm_i915_gem_object *batch_obj;
2089
673a394b
EA
2090 /** Time at which this request was emitted, in jiffies. */
2091 unsigned long emitted_jiffies;
2092
b962442e 2093 /** global list entry for this request */
673a394b 2094 struct list_head list;
b962442e 2095
f787a5f5 2096 struct drm_i915_file_private *file_priv;
b962442e
EA
2097 /** file_priv list entry for this request */
2098 struct list_head client_list;
67e2937b 2099
071c92de
MK
2100 /** process identifier submitting this request */
2101 struct pid *pid;
2102
67e2937b 2103 uint32_t uniq;
6d3d8274
NH
2104
2105 /**
2106 * The ELSP only accepts two elements at a time, so we queue
2107 * context/tail pairs on a given queue (ring->execlist_queue) until the
2108 * hardware is available. The queue serves a double purpose: we also use
2109 * it to keep track of the up to 2 contexts currently in the hardware
2110 * (usually one in execution and the other queued up by the GPU): We
2111 * only remove elements from the head of the queue when the hardware
2112 * informs us that an element has been completed.
2113 *
2114 * All accesses to the queue are mediated by a spinlock
2115 * (ring->execlist_lock).
2116 */
2117
2118 /** Execlist link in the submission queue.*/
2119 struct list_head execlist_link;
2120
2121 /** Execlists no. of times this request has been sent to the ELSP */
2122 int elsp_submitted;
2123
673a394b
EA
2124};
2125
6689cb2b
JH
2126int i915_gem_request_alloc(struct intel_engine_cs *ring,
2127 struct intel_context *ctx);
abfe262a
JH
2128void i915_gem_request_free(struct kref *req_ref);
2129
b793a00a
JH
2130static inline uint32_t
2131i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2132{
2133 return req ? req->seqno : 0;
2134}
2135
2136static inline struct intel_engine_cs *
2137i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2138{
2139 return req ? req->ring : NULL;
2140}
2141
abfe262a
JH
2142static inline void
2143i915_gem_request_reference(struct drm_i915_gem_request *req)
2144{
2145 kref_get(&req->ref);
2146}
2147
2148static inline void
2149i915_gem_request_unreference(struct drm_i915_gem_request *req)
2150{
f245860e 2151 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2152 kref_put(&req->ref, i915_gem_request_free);
2153}
2154
41037f9f
CW
2155static inline void
2156i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2157{
b833bb61
ML
2158 struct drm_device *dev;
2159
2160 if (!req)
2161 return;
41037f9f 2162
b833bb61
ML
2163 dev = req->ring->dev;
2164 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2165 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2166}
2167
abfe262a
JH
2168static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2169 struct drm_i915_gem_request *src)
2170{
2171 if (src)
2172 i915_gem_request_reference(src);
2173
2174 if (*pdst)
2175 i915_gem_request_unreference(*pdst);
2176
2177 *pdst = src;
2178}
2179
1b5a433a
JH
2180/*
2181 * XXX: i915_gem_request_completed should be here but currently needs the
2182 * definition of i915_seqno_passed() which is below. It will be moved in
2183 * a later patch when the call to i915_seqno_passed() is obsoleted...
2184 */
2185
673a394b 2186struct drm_i915_file_private {
b29c19b6 2187 struct drm_i915_private *dev_priv;
ab0e7ff9 2188 struct drm_file *file;
b29c19b6 2189
673a394b 2190 struct {
99057c81 2191 spinlock_t lock;
b962442e 2192 struct list_head request_list;
b29c19b6 2193 struct delayed_work idle_work;
673a394b 2194 } mm;
40521054 2195 struct idr context_idr;
e59ec13d 2196
b29c19b6 2197 atomic_t rps_wait_boost;
a4872ba6 2198 struct intel_engine_cs *bsd_ring;
673a394b
EA
2199};
2200
351e3db2
BV
2201/*
2202 * A command that requires special handling by the command parser.
2203 */
2204struct drm_i915_cmd_descriptor {
2205 /*
2206 * Flags describing how the command parser processes the command.
2207 *
2208 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2209 * a length mask if not set
2210 * CMD_DESC_SKIP: The command is allowed but does not follow the
2211 * standard length encoding for the opcode range in
2212 * which it falls
2213 * CMD_DESC_REJECT: The command is never allowed
2214 * CMD_DESC_REGISTER: The command should be checked against the
2215 * register whitelist for the appropriate ring
2216 * CMD_DESC_MASTER: The command is allowed if the submitting process
2217 * is the DRM master
2218 */
2219 u32 flags;
2220#define CMD_DESC_FIXED (1<<0)
2221#define CMD_DESC_SKIP (1<<1)
2222#define CMD_DESC_REJECT (1<<2)
2223#define CMD_DESC_REGISTER (1<<3)
2224#define CMD_DESC_BITMASK (1<<4)
2225#define CMD_DESC_MASTER (1<<5)
2226
2227 /*
2228 * The command's unique identification bits and the bitmask to get them.
2229 * This isn't strictly the opcode field as defined in the spec and may
2230 * also include type, subtype, and/or subop fields.
2231 */
2232 struct {
2233 u32 value;
2234 u32 mask;
2235 } cmd;
2236
2237 /*
2238 * The command's length. The command is either fixed length (i.e. does
2239 * not include a length field) or has a length field mask. The flag
2240 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2241 * a length mask. All command entries in a command table must include
2242 * length information.
2243 */
2244 union {
2245 u32 fixed;
2246 u32 mask;
2247 } length;
2248
2249 /*
2250 * Describes where to find a register address in the command to check
2251 * against the ring's register whitelist. Only valid if flags has the
2252 * CMD_DESC_REGISTER bit set.
2253 */
2254 struct {
2255 u32 offset;
2256 u32 mask;
2257 } reg;
2258
2259#define MAX_CMD_DESC_BITMASKS 3
2260 /*
2261 * Describes command checks where a particular dword is masked and
2262 * compared against an expected value. If the command does not match
2263 * the expected value, the parser rejects it. Only valid if flags has
2264 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2265 * are valid.
d4d48035
BV
2266 *
2267 * If the check specifies a non-zero condition_mask then the parser
2268 * only performs the check when the bits specified by condition_mask
2269 * are non-zero.
351e3db2
BV
2270 */
2271 struct {
2272 u32 offset;
2273 u32 mask;
2274 u32 expected;
d4d48035
BV
2275 u32 condition_offset;
2276 u32 condition_mask;
351e3db2
BV
2277 } bits[MAX_CMD_DESC_BITMASKS];
2278};
2279
2280/*
2281 * A table of commands requiring special handling by the command parser.
2282 *
2283 * Each ring has an array of tables. Each table consists of an array of command
2284 * descriptors, which must be sorted with command opcodes in ascending order.
2285 */
2286struct drm_i915_cmd_table {
2287 const struct drm_i915_cmd_descriptor *table;
2288 int count;
2289};
2290
dbbe9127 2291/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2292#define __I915__(p) ({ \
2293 struct drm_i915_private *__p; \
2294 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2295 __p = (struct drm_i915_private *)p; \
2296 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2297 __p = to_i915((struct drm_device *)p); \
2298 else \
2299 BUILD_BUG(); \
2300 __p; \
2301})
dbbe9127 2302#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2303#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2304#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2305
87f1f465
CW
2306#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2307#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2308#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2309#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2310#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2311#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2312#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2313#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2314#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2315#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2316#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2317#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2318#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2319#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2320#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2321#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2322#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2323#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2324#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2325 INTEL_DEVID(dev) == 0x0152 || \
2326 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2327#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2328#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2329#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2330#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2331#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2332#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2333#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2334 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2335#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2336 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2337 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2338 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2339#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2340 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2341#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2342 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2343#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2344 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2345/* ULX machines are also considered ULT. */
87f1f465
CW
2346#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2347 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2348#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2349
e90a21d4
HN
2350#define SKL_REVID_A0 (0x0)
2351#define SKL_REVID_B0 (0x1)
2352#define SKL_REVID_C0 (0x2)
2353#define SKL_REVID_D0 (0x3)
8bc0ccf6 2354#define SKL_REVID_E0 (0x4)
e90a21d4 2355
85436696
JB
2356/*
2357 * The genX designation typically refers to the render engine, so render
2358 * capability related checks should use IS_GEN, while display and other checks
2359 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2360 * chips, etc.).
2361 */
cae5852d
ZN
2362#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2363#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2364#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2365#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2366#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2367#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2368#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2369#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2370
73ae478c
BW
2371#define RENDER_RING (1<<RCS)
2372#define BSD_RING (1<<VCS)
2373#define BLT_RING (1<<BCS)
2374#define VEBOX_RING (1<<VECS)
845f74a7 2375#define BSD2_RING (1<<VCS2)
63c42e56 2376#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2377#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2378#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2379#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2380#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2381#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2382 __I915__(dev)->ellc_size)
cae5852d
ZN
2383#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2384
254f965c 2385#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2386#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2387#define USES_PPGTT(dev) (i915.enable_ppgtt)
2388#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2389
05394f39 2390#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2391#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2392
b45305fc
DV
2393/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2394#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2395/*
2396 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2397 * even when in MSI mode. This results in spurious interrupt warnings if the
2398 * legacy irq no. is shared with another device. The kernel then disables that
2399 * interrupt source and so prevents the other device from working properly.
2400 */
2401#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2402#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2403
cae5852d
ZN
2404/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2405 * rows, which changed the alignment requirements and fence programming.
2406 */
2407#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2408 IS_I915GM(dev)))
2409#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2410#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2411#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2412#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2413#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2414
2415#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2416#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2417#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2418
dbf7786e 2419#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2420
dd93be58 2421#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2422#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2423#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2424 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2425 IS_SKYLAKE(dev))
6157d3c8 2426#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2427 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2428#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2429#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2430
17a303ec
PZ
2431#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2432#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2433#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2434#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2435#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2436#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2437#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2438#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2439
f2fbc690 2440#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2441#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2442#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2443#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2444#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2445#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2446#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2447
5fafe292
SJ
2448#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2449
040d2baa
BW
2450/* DPF == dynamic parity feature */
2451#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2452#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2453
c8735b0c 2454#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2455#define GEN9_FREQ_SCALER 3
c8735b0c 2456
05394f39
CW
2457#include "i915_trace.h"
2458
baa70943 2459extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2460extern int i915_max_ioctl;
2461
fc49b3da
ID
2462extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2463extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2464
d330a953
JN
2465/* i915_params.c */
2466struct i915_params {
2467 int modeset;
2468 int panel_ignore_lid;
d330a953
JN
2469 int semaphores;
2470 unsigned int lvds_downclock;
2471 int lvds_channel_mode;
2472 int panel_use_ssc;
2473 int vbt_sdvo_panel_type;
2474 int enable_rc6;
2475 int enable_fbc;
d330a953 2476 int enable_ppgtt;
127f1003 2477 int enable_execlists;
d330a953
JN
2478 int enable_psr;
2479 unsigned int preliminary_hw_support;
2480 int disable_power_well;
2481 int enable_ips;
e5aa6541 2482 int invert_brightness;
351e3db2 2483 int enable_cmd_parser;
e5aa6541
DL
2484 /* leave bools at the end to not create holes */
2485 bool enable_hangcheck;
2486 bool fastboot;
d330a953 2487 bool prefault_disable;
5bedeb2d 2488 bool load_detect_test;
d330a953 2489 bool reset;
a0bae57f 2490 bool disable_display;
7a10dfa6 2491 bool disable_vtd_wa;
84c33a64 2492 int use_mmio_flip;
48572edd 2493 int mmio_debug;
e2c719b7 2494 bool verbose_state_checks;
b2e7723b 2495 bool nuclear_pageflip;
d330a953
JN
2496};
2497extern struct i915_params i915 __read_mostly;
2498
1da177e4 2499 /* i915_dma.c */
22eae947 2500extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2501extern int i915_driver_unload(struct drm_device *);
2885f6ac 2502extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2503extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2504extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2505 struct drm_file *file);
673a394b 2506extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2507 struct drm_file *file);
84b1fd10 2508extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2509#ifdef CONFIG_COMPAT
0d6aa60b
DA
2510extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2511 unsigned long arg);
c43b5634 2512#endif
8e96d9c4 2513extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2514extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2515extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2516extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2517extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2518extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2519int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2520void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2521
1da177e4 2522/* i915_irq.c */
10cd45b6 2523void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2524__printf(3, 4)
2525void i915_handle_error(struct drm_device *dev, bool wedged,
2526 const char *fmt, ...);
1da177e4 2527
b963291c
DV
2528extern void intel_irq_init(struct drm_i915_private *dev_priv);
2529extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2530int intel_irq_install(struct drm_i915_private *dev_priv);
2531void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2532
2533extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2534extern void intel_uncore_early_sanitize(struct drm_device *dev,
2535 bool restore_forcewake);
907b28c5 2536extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2537extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2538extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2539extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2540const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2541void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2542 enum forcewake_domains domains);
59bad947 2543void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2544 enum forcewake_domains domains);
59bad947 2545void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2546static inline bool intel_vgpu_active(struct drm_device *dev)
2547{
2548 return to_i915(dev)->vgpu.active;
2549}
b1f14ad0 2550
7c463586 2551void
50227e1c 2552i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2553 u32 status_mask);
7c463586
KP
2554
2555void
50227e1c 2556i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2557 u32 status_mask);
7c463586 2558
f8b79e58
ID
2559void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2560void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2561void
2562ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2563void
2564ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2565void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2566 uint32_t interrupt_mask,
2567 uint32_t enabled_irq_mask);
2568#define ibx_enable_display_interrupt(dev_priv, bits) \
2569 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2570#define ibx_disable_display_interrupt(dev_priv, bits) \
2571 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2572
673a394b 2573/* i915_gem.c */
673a394b
EA
2574int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2575 struct drm_file *file_priv);
2576int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2577 struct drm_file *file_priv);
2578int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2579 struct drm_file *file_priv);
2580int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2581 struct drm_file *file_priv);
de151cf6
JB
2582int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2583 struct drm_file *file_priv);
673a394b
EA
2584int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2585 struct drm_file *file_priv);
2586int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2587 struct drm_file *file_priv);
ba8b7ccb
OM
2588void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2589 struct intel_engine_cs *ring);
2590void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2591 struct drm_file *file,
2592 struct intel_engine_cs *ring,
2593 struct drm_i915_gem_object *obj);
a83014d3
OM
2594int i915_gem_ringbuffer_submission(struct drm_device *dev,
2595 struct drm_file *file,
2596 struct intel_engine_cs *ring,
2597 struct intel_context *ctx,
2598 struct drm_i915_gem_execbuffer2 *args,
2599 struct list_head *vmas,
2600 struct drm_i915_gem_object *batch_obj,
2601 u64 exec_start, u32 flags);
673a394b
EA
2602int i915_gem_execbuffer(struct drm_device *dev, void *data,
2603 struct drm_file *file_priv);
76446cac
JB
2604int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2605 struct drm_file *file_priv);
673a394b
EA
2606int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2607 struct drm_file *file_priv);
199adf40
BW
2608int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2609 struct drm_file *file);
2610int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file);
673a394b
EA
2612int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2613 struct drm_file *file_priv);
3ef94daa
CW
2614int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2615 struct drm_file *file_priv);
673a394b
EA
2616int i915_gem_set_tiling(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
2618int i915_gem_get_tiling(struct drm_device *dev, void *data,
2619 struct drm_file *file_priv);
5cc9ed4b
CW
2620int i915_gem_init_userptr(struct drm_device *dev);
2621int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2622 struct drm_file *file);
5a125c3c
EA
2623int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2624 struct drm_file *file_priv);
23ba4fd0
BW
2625int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2626 struct drm_file *file_priv);
673a394b 2627void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2628void *i915_gem_object_alloc(struct drm_device *dev);
2629void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2630void i915_gem_object_init(struct drm_i915_gem_object *obj,
2631 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2632struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2633 size_t size);
7e0d96bc
BW
2634void i915_init_vm(struct drm_i915_private *dev_priv,
2635 struct i915_address_space *vm);
673a394b 2636void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2637void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2638
1ec9e26d
DV
2639#define PIN_MAPPABLE 0x1
2640#define PIN_NONBLOCK 0x2
bf3d149b 2641#define PIN_GLOBAL 0x4
d23db88c
CW
2642#define PIN_OFFSET_BIAS 0x8
2643#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2644int __must_check
2645i915_gem_object_pin(struct drm_i915_gem_object *obj,
2646 struct i915_address_space *vm,
2647 uint32_t alignment,
2648 uint64_t flags);
2649int __must_check
2650i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2651 const struct i915_ggtt_view *view,
2652 uint32_t alignment,
2653 uint64_t flags);
fe14d5f4
TU
2654
2655int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2656 u32 flags);
07fe0b12 2657int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2658int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2659void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2660void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2661
4c914c0c
BV
2662int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2663 int *needs_clflush);
2664
37e680a1 2665int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2666
2667static inline int __sg_page_count(struct scatterlist *sg)
2668{
2669 return sg->length >> PAGE_SHIFT;
2670}
2671
2672static inline struct page *
2673i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2674{
ee286370
CW
2675 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2676 return NULL;
2677
2678 if (n < obj->get_page.last) {
2679 obj->get_page.sg = obj->pages->sgl;
2680 obj->get_page.last = 0;
2681 }
67d5a50c 2682
ee286370
CW
2683 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2684 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2685 if (unlikely(sg_is_chain(obj->get_page.sg)))
2686 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2687 }
67d5a50c 2688
ee286370 2689 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2690}
ee286370 2691
a5570178
CW
2692static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2693{
2694 BUG_ON(obj->pages == NULL);
2695 obj->pages_pin_count++;
2696}
2697static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2698{
2699 BUG_ON(obj->pages_pin_count == 0);
2700 obj->pages_pin_count--;
2701}
2702
54cf91dc 2703int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2704int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2705 struct intel_engine_cs *to);
e2d05a8b 2706void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2707 struct intel_engine_cs *ring);
ff72145b
DA
2708int i915_gem_dumb_create(struct drm_file *file_priv,
2709 struct drm_device *dev,
2710 struct drm_mode_create_dumb *args);
da6b51d0
DA
2711int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2712 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2713/**
2714 * Returns true if seq1 is later than seq2.
2715 */
2716static inline bool
2717i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2718{
2719 return (int32_t)(seq1 - seq2) >= 0;
2720}
2721
1b5a433a
JH
2722static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2723 bool lazy_coherency)
2724{
2725 u32 seqno;
2726
2727 BUG_ON(req == NULL);
2728
2729 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2730
2731 return i915_seqno_passed(seqno, req->seqno);
2732}
2733
fca26bb4
MK
2734int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2735int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2736int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2737int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2738
d8ffa60b
DV
2739bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2740void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2741
8d9fc7fd 2742struct drm_i915_gem_request *
a4872ba6 2743i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2744
b29c19b6 2745bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2746void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2747int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2748 bool interruptible);
b6660d59 2749int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2750
1f83fee0
DV
2751static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2752{
2753 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2754 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2755}
2756
2757static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2758{
2ac0f450
MK
2759 return atomic_read(&error->reset_counter) & I915_WEDGED;
2760}
2761
2762static inline u32 i915_reset_count(struct i915_gpu_error *error)
2763{
2764 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2765}
a71d8d94 2766
88b4aa87
MK
2767static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2768{
2769 return dev_priv->gpu_error.stop_rings == 0 ||
2770 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2771}
2772
2773static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2774{
2775 return dev_priv->gpu_error.stop_rings == 0 ||
2776 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2777}
2778
069efc1d 2779void i915_gem_reset(struct drm_device *dev);
000433b6 2780bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2781int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2782int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2783int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2784int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2785int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2786void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2787void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2788int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2789int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2790int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2791 struct drm_file *file,
9400ae5c
JH
2792 struct drm_i915_gem_object *batch_obj);
2793#define i915_add_request(ring) \
2794 __i915_add_request(ring, NULL, NULL)
9c654818 2795int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2796 unsigned reset_counter,
2797 bool interruptible,
2798 s64 *timeout,
2799 struct drm_i915_file_private *file_priv);
a4b3a571 2800int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2801int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2802int __must_check
2803i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2804 bool write);
2805int __must_check
dabdfe02
CW
2806i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2807int __must_check
2da3b9b9
CW
2808i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2809 u32 alignment,
e6617330
TU
2810 struct intel_engine_cs *pipelined,
2811 const struct i915_ggtt_view *view);
2812void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2813 const struct i915_ggtt_view *view);
00731155 2814int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2815 int align);
b29c19b6 2816int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2817void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2818
0fa87796
ID
2819uint32_t
2820i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2821uint32_t
d865110c
ID
2822i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2823 int tiling_mode, bool fenced);
467cffba 2824
e4ffd173
CW
2825int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2826 enum i915_cache_level cache_level);
2827
1286ff73
DV
2828struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2829 struct dma_buf *dma_buf);
2830
2831struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2832 struct drm_gem_object *gem_obj, int flags);
2833
19b2dbde
CW
2834void i915_gem_restore_fences(struct drm_device *dev);
2835
ec7adb6e
JL
2836unsigned long
2837i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2838 const struct i915_ggtt_view *view);
ec7adb6e
JL
2839unsigned long
2840i915_gem_obj_offset(struct drm_i915_gem_object *o,
2841 struct i915_address_space *vm);
2842static inline unsigned long
2843i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2844{
9abc4648 2845 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2846}
ec7adb6e 2847
a70a3148 2848bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2849bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2850 const struct i915_ggtt_view *view);
a70a3148 2851bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2852 struct i915_address_space *vm);
fe14d5f4 2853
a70a3148
BW
2854unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2855 struct i915_address_space *vm);
fe14d5f4 2856struct i915_vma *
ec7adb6e
JL
2857i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2858 struct i915_address_space *vm);
2859struct i915_vma *
2860i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2861 const struct i915_ggtt_view *view);
fe14d5f4 2862
accfef2e
BW
2863struct i915_vma *
2864i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2865 struct i915_address_space *vm);
2866struct i915_vma *
2867i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2868 const struct i915_ggtt_view *view);
5c2abbea 2869
ec7adb6e
JL
2870static inline struct i915_vma *
2871i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2872{
2873 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2874}
ec7adb6e 2875bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2876
a70a3148 2877/* Some GGTT VM helpers */
5dc383b0 2878#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2879 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2880static inline bool i915_is_ggtt(struct i915_address_space *vm)
2881{
2882 struct i915_address_space *ggtt =
2883 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2884 return vm == ggtt;
2885}
2886
841cd773
DV
2887static inline struct i915_hw_ppgtt *
2888i915_vm_to_ppgtt(struct i915_address_space *vm)
2889{
2890 WARN_ON(i915_is_ggtt(vm));
2891
2892 return container_of(vm, struct i915_hw_ppgtt, base);
2893}
2894
2895
a70a3148
BW
2896static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2897{
9abc4648 2898 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2899}
2900
2901static inline unsigned long
2902i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2903{
5dc383b0 2904 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2905}
c37e2204
BW
2906
2907static inline int __must_check
2908i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2909 uint32_t alignment,
1ec9e26d 2910 unsigned flags)
c37e2204 2911{
5dc383b0
DV
2912 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2913 alignment, flags | PIN_GLOBAL);
c37e2204 2914}
a70a3148 2915
b287110e
DV
2916static inline int
2917i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2918{
2919 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2920}
2921
e6617330
TU
2922void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2923 const struct i915_ggtt_view *view);
2924static inline void
2925i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2926{
2927 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2928}
b287110e 2929
254f965c 2930/* i915_gem_context.c */
8245be31 2931int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2932void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2933void i915_gem_context_reset(struct drm_device *dev);
e422b888 2934int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2935int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2936void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2937int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2938 struct intel_context *to);
2939struct intel_context *
41bde553 2940i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2941void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2942struct drm_i915_gem_object *
2943i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2944static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2945{
691e6415 2946 kref_get(&ctx->ref);
dce3271b
MK
2947}
2948
273497e5 2949static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2950{
691e6415 2951 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2952}
2953
273497e5 2954static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2955{
821d66dd 2956 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2957}
2958
84624813
BW
2959int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2960 struct drm_file *file);
2961int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2962 struct drm_file *file);
c9dc0f35
CW
2963int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2964 struct drm_file *file_priv);
2965int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2966 struct drm_file *file_priv);
1286ff73 2967
679845ed
BW
2968/* i915_gem_evict.c */
2969int __must_check i915_gem_evict_something(struct drm_device *dev,
2970 struct i915_address_space *vm,
2971 int min_size,
2972 unsigned alignment,
2973 unsigned cache_level,
d23db88c
CW
2974 unsigned long start,
2975 unsigned long end,
1ec9e26d 2976 unsigned flags);
679845ed
BW
2977int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2978int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2979
0260c420 2980/* belongs in i915_gem_gtt.h */
d09105c6 2981static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2982{
2983 if (INTEL_INFO(dev)->gen < 6)
2984 intel_gtt_chipset_flush();
2985}
246cbfb5 2986
9797fbfb
CW
2987/* i915_gem_stolen.c */
2988int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2989int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2990void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2991void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2992struct drm_i915_gem_object *
2993i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2994struct drm_i915_gem_object *
2995i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2996 u32 stolen_offset,
2997 u32 gtt_offset,
2998 u32 size);
9797fbfb 2999
be6a0376
DV
3000/* i915_gem_shrinker.c */
3001unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3002 long target,
3003 unsigned flags);
3004#define I915_SHRINK_PURGEABLE 0x1
3005#define I915_SHRINK_UNBOUND 0x2
3006#define I915_SHRINK_BOUND 0x4
3007unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3008void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3009
3010
673a394b 3011/* i915_gem_tiling.c */
2c1792a1 3012static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3013{
50227e1c 3014 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3015
3016 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3017 obj->tiling_mode != I915_TILING_NONE;
3018}
3019
673a394b 3020void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3021void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3022void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3023
3024/* i915_gem_debug.c */
23bc5982
CW
3025#if WATCH_LISTS
3026int i915_verify_lists(struct drm_device *dev);
673a394b 3027#else
23bc5982 3028#define i915_verify_lists(dev) 0
673a394b 3029#endif
1da177e4 3030
2017263e 3031/* i915_debugfs.c */
27c202ad
BG
3032int i915_debugfs_init(struct drm_minor *minor);
3033void i915_debugfs_cleanup(struct drm_minor *minor);
aa7471d2 3034int i915_debugfs_connector_add(struct drm_connector *connector);
f8c168fa 3035#ifdef CONFIG_DEBUG_FS
07144428
DL
3036void intel_display_crc_init(struct drm_device *dev);
3037#else
f8c168fa 3038static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3039#endif
84734a04
MK
3040
3041/* i915_gpu_error.c */
edc3d884
MK
3042__printf(2, 3)
3043void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3044int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3045 const struct i915_error_state_file_priv *error);
4dc955f7 3046int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3047 struct drm_i915_private *i915,
4dc955f7
MK
3048 size_t count, loff_t pos);
3049static inline void i915_error_state_buf_release(
3050 struct drm_i915_error_state_buf *eb)
3051{
3052 kfree(eb->buf);
3053}
58174462
MK
3054void i915_capture_error_state(struct drm_device *dev, bool wedge,
3055 const char *error_msg);
84734a04
MK
3056void i915_error_state_get(struct drm_device *dev,
3057 struct i915_error_state_file_priv *error_priv);
3058void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3059void i915_destroy_error_state(struct drm_device *dev);
3060
3061void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3062const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3063
493018dc
BV
3064/* i915_gem_batch_pool.c */
3065void i915_gem_batch_pool_init(struct drm_device *dev,
3066 struct i915_gem_batch_pool *pool);
3067void i915_gem_batch_pool_fini(struct i915_gem_batch_pool *pool);
3068struct drm_i915_gem_object*
3069i915_gem_batch_pool_get(struct i915_gem_batch_pool *pool, size_t size);
3070
351e3db2 3071/* i915_cmd_parser.c */
d728c8ef 3072int i915_cmd_parser_get_version(void);
a4872ba6
OM
3073int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3074void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3075bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3076int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3077 struct drm_i915_gem_object *batch_obj,
78a42377 3078 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3079 u32 batch_start_offset,
b9ffd80e 3080 u32 batch_len,
351e3db2
BV
3081 bool is_master);
3082
317c35d1
JB
3083/* i915_suspend.c */
3084extern int i915_save_state(struct drm_device *dev);
3085extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3086
0136db58
BW
3087/* i915_sysfs.c */
3088void i915_setup_sysfs(struct drm_device *dev_priv);
3089void i915_teardown_sysfs(struct drm_device *dev_priv);
3090
f899fc64
CW
3091/* intel_i2c.c */
3092extern int intel_setup_gmbus(struct drm_device *dev);
3093extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3094extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3095 unsigned int pin);
3bd7d909 3096
0184df46
JN
3097extern struct i2c_adapter *
3098intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3099extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3100extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3101static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3102{
3103 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3104}
f899fc64
CW
3105extern void intel_i2c_reset(struct drm_device *dev);
3106
3b617967 3107/* intel_opregion.c */
44834a67 3108#ifdef CONFIG_ACPI
27d50c82 3109extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3110extern void intel_opregion_init(struct drm_device *dev);
3111extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3112extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3113extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3114 bool enable);
ecbc5cf3
JN
3115extern int intel_opregion_notify_adapter(struct drm_device *dev,
3116 pci_power_t state);
65e082c9 3117#else
27d50c82 3118static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3119static inline void intel_opregion_init(struct drm_device *dev) { return; }
3120static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3121static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3122static inline int
3123intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3124{
3125 return 0;
3126}
ecbc5cf3
JN
3127static inline int
3128intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3129{
3130 return 0;
3131}
65e082c9 3132#endif
8ee1c3db 3133
723bfd70
JB
3134/* intel_acpi.c */
3135#ifdef CONFIG_ACPI
3136extern void intel_register_dsm_handler(void);
3137extern void intel_unregister_dsm_handler(void);
3138#else
3139static inline void intel_register_dsm_handler(void) { return; }
3140static inline void intel_unregister_dsm_handler(void) { return; }
3141#endif /* CONFIG_ACPI */
3142
79e53945 3143/* modesetting */
f817586c 3144extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3145extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3146extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3147extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3148extern void intel_connector_unregister(struct intel_connector *);
28d52043 3149extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3150extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3151 bool force_restore);
44cec740 3152extern void i915_redisable_vga(struct drm_device *dev);
04098753 3153extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3154extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3155extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3156extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3157extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3158 bool enable);
0206e353
AJ
3159extern void intel_detect_pch(struct drm_device *dev);
3160extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3161extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3162
2911a35b 3163extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3164int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3165 struct drm_file *file);
b6359918
MK
3166int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3167 struct drm_file *file);
575155a9 3168
6ef3d427
CW
3169/* overlay */
3170extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3171extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3172 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3173
3174extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3175extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3176 struct drm_device *dev,
3177 struct intel_display_error_state *error);
6ef3d427 3178
151a49d0
TR
3179int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3180int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3181
3182/* intel_sideband.c */
707b6e3d
D
3183u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3184void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3185u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3186u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3187void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3188u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3189void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3190u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3191void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3192u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3193void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3194u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3195void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3196u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3197void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3198u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3199 enum intel_sbi_destination destination);
3200void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3201 enum intel_sbi_destination destination);
e9fe51c6
SK
3202u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3203void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3204
616bc820
VS
3205int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3206int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3207
0b274481
BW
3208#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3209#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3210
3211#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3212#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3213#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3214#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3215
3216#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3217#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3218#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3219#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3220
698b3135
CW
3221/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3222 * will be implemented using 2 32-bit writes in an arbitrary order with
3223 * an arbitrary delay between them. This can cause the hardware to
3224 * act upon the intermediate value, possibly leading to corruption and
3225 * machine death. You have been warned.
3226 */
0b274481
BW
3227#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3228#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3229
50877445
CW
3230#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3231 u32 upper = I915_READ(upper_reg); \
3232 u32 lower = I915_READ(lower_reg); \
3233 u32 tmp = I915_READ(upper_reg); \
3234 if (upper != tmp) { \
3235 upper = tmp; \
3236 lower = I915_READ(lower_reg); \
3237 WARN_ON(I915_READ(upper_reg) != upper); \
3238 } \
3239 (u64)upper << 32 | lower; })
3240
cae5852d
ZN
3241#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3242#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3243
55bc60db
VS
3244/* "Broadcast RGB" property */
3245#define INTEL_BROADCAST_RGB_AUTO 0
3246#define INTEL_BROADCAST_RGB_FULL 1
3247#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3248
766aa1c4
VS
3249static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3250{
92e23b99 3251 if (IS_VALLEYVIEW(dev))
766aa1c4 3252 return VLV_VGACNTRL;
92e23b99
SJ
3253 else if (INTEL_INFO(dev)->gen >= 5)
3254 return CPU_VGACNTRL;
766aa1c4
VS
3255 else
3256 return VGACNTRL;
3257}
3258
2bb4629a
VS
3259static inline void __user *to_user_ptr(u64 address)
3260{
3261 return (void __user *)(uintptr_t)address;
3262}
3263
df97729f
ID
3264static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3265{
3266 unsigned long j = msecs_to_jiffies(m);
3267
3268 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3269}
3270
7bd0e226
DV
3271static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3272{
3273 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3274}
3275
df97729f
ID
3276static inline unsigned long
3277timespec_to_jiffies_timeout(const struct timespec *value)
3278{
3279 unsigned long j = timespec_to_jiffies(value);
3280
3281 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3282}
3283
dce56b3c
PZ
3284/*
3285 * If you need to wait X milliseconds between events A and B, but event B
3286 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3287 * when event A happened, then just before event B you call this function and
3288 * pass the timestamp as the first argument, and X as the second argument.
3289 */
3290static inline void
3291wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3292{
ec5e0cfb 3293 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3294
3295 /*
3296 * Don't re-read the value of "jiffies" every time since it may change
3297 * behind our back and break the math.
3298 */
3299 tmp_jiffies = jiffies;
3300 target_jiffies = timestamp_jiffies +
3301 msecs_to_jiffies_timeout(to_wait_ms);
3302
3303 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3304 remaining_jiffies = target_jiffies - tmp_jiffies;
3305 while (remaining_jiffies)
3306 remaining_jiffies =
3307 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3308 }
3309}
3310
581c26e8
JH
3311static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3312 struct drm_i915_gem_request *req)
3313{
3314 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3315 i915_gem_request_assign(&ring->trace_irq_req, req);
3316}
3317
1da177e4 3318#endif
This page took 1.378743 seconds and 5 git commands to generate.