drm/i915/skl: Fix the CTRL typo in the DPLL_CRTL1 defines
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
585fb111 36#include "i915_reg.h"
79e53945 37#include "intel_bios.h"
8187a2b7 38#include "intel_ringbuffer.h"
b20385f1 39#include "intel_lrc.h"
0260c420 40#include "i915_gem_gtt.h"
564ddb2f 41#include "i915_gem_render_state.h"
0839ccb8 42#include <linux/io-mapping.h>
f899fc64 43#include <linux/i2c.h>
c167a6fc 44#include <linux/i2c-algo-bit.h>
0ade6386 45#include <drm/intel-gtt.h>
ba8286fa 46#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 47#include <drm/drm_gem.h>
aaa6fd2a 48#include <linux/backlight.h>
5cc9ed4b 49#include <linux/hashtable.h>
2911a35b 50#include <linux/intel-iommu.h>
742cbee8 51#include <linux/kref.h>
9ee32fea 52#include <linux/pm_qos.h>
585fb111 53
1da177e4
LT
54/* General customization:
55 */
56
1da177e4
LT
57#define DRIVER_NAME "i915"
58#define DRIVER_DESC "Intel Graphics"
de4de566 59#define DRIVER_DATE "20150423"
1da177e4 60
c883ef1b 61#undef WARN_ON
5f77eeb0
DV
62/* Many gcc seem to no see through this and fall over :( */
63#if 0
64#define WARN_ON(x) ({ \
65 bool __i915_warn_cond = (x); \
66 if (__builtin_constant_p(__i915_warn_cond)) \
67 BUILD_BUG_ON(__i915_warn_cond); \
68 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
69#else
70#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
71#endif
72
cd9bfacb
JN
73#undef WARN_ON_ONCE
74#define WARN_ON_ONCE(x) WARN_ONCE((x), "WARN_ON_ONCE(" #x ")")
75
5f77eeb0
DV
76#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
77 (long) (x), __func__);
c883ef1b 78
e2c719b7
RC
79/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
80 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
81 * which may not necessarily be a user visible problem. This will either
82 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
83 * enable distros and users to tailor their preferred amount of i915 abrt
84 * spam.
85 */
86#define I915_STATE_WARN(condition, format...) ({ \
87 int __ret_warn_on = !!(condition); \
88 if (unlikely(__ret_warn_on)) { \
89 if (i915.verbose_state_checks) \
2f3408c7 90 WARN(1, format); \
e2c719b7
RC
91 else \
92 DRM_ERROR(format); \
93 } \
94 unlikely(__ret_warn_on); \
95})
96
97#define I915_STATE_WARN_ON(condition) ({ \
98 int __ret_warn_on = !!(condition); \
99 if (unlikely(__ret_warn_on)) { \
100 if (i915.verbose_state_checks) \
2f3408c7 101 WARN(1, "WARN_ON(" #condition ")\n"); \
e2c719b7
RC
102 else \
103 DRM_ERROR("WARN_ON(" #condition ")\n"); \
104 } \
105 unlikely(__ret_warn_on); \
106})
c883ef1b 107
317c35d1 108enum pipe {
752aa88a 109 INVALID_PIPE = -1,
317c35d1
JB
110 PIPE_A = 0,
111 PIPE_B,
9db4a9c7 112 PIPE_C,
a57c774a
AK
113 _PIPE_EDP,
114 I915_MAX_PIPES = _PIPE_EDP
317c35d1 115};
9db4a9c7 116#define pipe_name(p) ((p) + 'A')
317c35d1 117
a5c961d1
PZ
118enum transcoder {
119 TRANSCODER_A = 0,
120 TRANSCODER_B,
121 TRANSCODER_C,
a57c774a
AK
122 TRANSCODER_EDP,
123 I915_MAX_TRANSCODERS
a5c961d1
PZ
124};
125#define transcoder_name(t) ((t) + 'A')
126
84139d1e
DL
127/*
128 * This is the maximum (across all platforms) number of planes (primary +
129 * sprites) that can be active at the same time on one pipe.
130 *
131 * This value doesn't count the cursor plane.
132 */
8232edb5 133#define I915_MAX_PLANES 4
84139d1e 134
80824003
JB
135enum plane {
136 PLANE_A = 0,
137 PLANE_B,
9db4a9c7 138 PLANE_C,
80824003 139};
9db4a9c7 140#define plane_name(p) ((p) + 'A')
52440211 141
d615a166 142#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 143
2b139522
ED
144enum port {
145 PORT_A = 0,
146 PORT_B,
147 PORT_C,
148 PORT_D,
149 PORT_E,
150 I915_MAX_PORTS
151};
152#define port_name(p) ((p) + 'A')
153
a09caddd 154#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
155
156enum dpio_channel {
157 DPIO_CH0,
158 DPIO_CH1
159};
160
161enum dpio_phy {
162 DPIO_PHY0,
163 DPIO_PHY1
164};
165
b97186f0
PZ
166enum intel_display_power_domain {
167 POWER_DOMAIN_PIPE_A,
168 POWER_DOMAIN_PIPE_B,
169 POWER_DOMAIN_PIPE_C,
170 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
171 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
172 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
173 POWER_DOMAIN_TRANSCODER_A,
174 POWER_DOMAIN_TRANSCODER_B,
175 POWER_DOMAIN_TRANSCODER_C,
f52e353e 176 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
177 POWER_DOMAIN_PORT_DDI_A_2_LANES,
178 POWER_DOMAIN_PORT_DDI_A_4_LANES,
179 POWER_DOMAIN_PORT_DDI_B_2_LANES,
180 POWER_DOMAIN_PORT_DDI_B_4_LANES,
181 POWER_DOMAIN_PORT_DDI_C_2_LANES,
182 POWER_DOMAIN_PORT_DDI_C_4_LANES,
183 POWER_DOMAIN_PORT_DDI_D_2_LANES,
184 POWER_DOMAIN_PORT_DDI_D_4_LANES,
185 POWER_DOMAIN_PORT_DSI,
186 POWER_DOMAIN_PORT_CRT,
187 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 188 POWER_DOMAIN_VGA,
fbeeaa23 189 POWER_DOMAIN_AUDIO,
bd2bb1b9 190 POWER_DOMAIN_PLLS,
1407121a
S
191 POWER_DOMAIN_AUX_A,
192 POWER_DOMAIN_AUX_B,
193 POWER_DOMAIN_AUX_C,
194 POWER_DOMAIN_AUX_D,
baa70707 195 POWER_DOMAIN_INIT,
bddc7645
ID
196
197 POWER_DOMAIN_NUM,
b97186f0
PZ
198};
199
200#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
201#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
202 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
203#define POWER_DOMAIN_TRANSCODER(tran) \
204 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
205 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 206
1d843f9d
EE
207enum hpd_pin {
208 HPD_NONE = 0,
209 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
210 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
211 HPD_CRT,
212 HPD_SDVO_B,
213 HPD_SDVO_C,
214 HPD_PORT_B,
215 HPD_PORT_C,
216 HPD_PORT_D,
217 HPD_NUM_PINS
218};
219
2a2d5482
CW
220#define I915_GEM_GPU_DOMAINS \
221 (I915_GEM_DOMAIN_RENDER | \
222 I915_GEM_DOMAIN_SAMPLER | \
223 I915_GEM_DOMAIN_COMMAND | \
224 I915_GEM_DOMAIN_INSTRUCTION | \
225 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 226
055e393f
DL
227#define for_each_pipe(__dev_priv, __p) \
228 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
dd740780
DL
229#define for_each_plane(__dev_priv, __pipe, __p) \
230 for ((__p) = 0; \
231 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
232 (__p)++)
3bdcfc0c
DL
233#define for_each_sprite(__dev_priv, __p, __s) \
234 for ((__s) = 0; \
235 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
236 (__s)++)
9db4a9c7 237
d79b814d
DL
238#define for_each_crtc(dev, crtc) \
239 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
240
d063ae48
DL
241#define for_each_intel_crtc(dev, intel_crtc) \
242 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
243
b2784e15
DL
244#define for_each_intel_encoder(dev, intel_encoder) \
245 list_for_each_entry(intel_encoder, \
246 &(dev)->mode_config.encoder_list, \
247 base.head)
248
3a3371ff
ACO
249#define for_each_intel_connector(dev, intel_connector) \
250 list_for_each_entry(intel_connector, \
251 &dev->mode_config.connector_list, \
252 base.head)
253
6c2b7c12
DV
254#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
255 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
256 if ((intel_encoder)->base.crtc == (__crtc))
257
53f5e3ca
JB
258#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
259 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
260 if ((intel_connector)->base.encoder == (__encoder))
261
b04c5bd6
BF
262#define for_each_power_domain(domain, mask) \
263 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
264 if ((1 << (domain)) & (mask))
265
e7b903d2 266struct drm_i915_private;
ad46cb53 267struct i915_mm_struct;
5cc9ed4b 268struct i915_mmu_object;
e7b903d2 269
46edb027
DV
270enum intel_dpll_id {
271 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
272 /* real shared dpll ids must be >= 0 */
9cd86933
DV
273 DPLL_ID_PCH_PLL_A = 0,
274 DPLL_ID_PCH_PLL_B = 1,
429d47d5 275 /* hsw/bdw */
9cd86933
DV
276 DPLL_ID_WRPLL1 = 0,
277 DPLL_ID_WRPLL2 = 1,
429d47d5
S
278 /* skl */
279 DPLL_ID_SKL_DPLL1 = 0,
280 DPLL_ID_SKL_DPLL2 = 1,
281 DPLL_ID_SKL_DPLL3 = 2,
46edb027 282};
429d47d5 283#define I915_NUM_PLLS 3
46edb027 284
5358901f 285struct intel_dpll_hw_state {
dcfc3552 286 /* i9xx, pch plls */
66e985c0 287 uint32_t dpll;
8bcc2795 288 uint32_t dpll_md;
66e985c0
DV
289 uint32_t fp0;
290 uint32_t fp1;
dcfc3552
DL
291
292 /* hsw, bdw */
d452c5b6 293 uint32_t wrpll;
d1a2dc78
S
294
295 /* skl */
296 /*
297 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
71cd8423 298 * lower part of ctrl1 and they get shifted into position when writing
d1a2dc78
S
299 * the register. This allows us to easily compare the state to share
300 * the DPLL.
301 */
302 uint32_t ctrl1;
303 /* HDMI only, 0 when used for DP */
304 uint32_t cfgcr1, cfgcr2;
dfb82408
S
305
306 /* bxt */
307 uint32_t ebb0, pll0, pll1, pll2, pll3, pll6, pll8, pcsdw12;
5358901f
DV
308};
309
3e369b76 310struct intel_shared_dpll_config {
1e6f2ddc 311 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
312 struct intel_dpll_hw_state hw_state;
313};
314
315struct intel_shared_dpll {
316 struct intel_shared_dpll_config config;
8bd31e67
ACO
317 struct intel_shared_dpll_config *new_config;
318
ee7b9f93
JB
319 int active; /* count of number of active CRTCs (i.e. DPMS on) */
320 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
321 const char *name;
322 /* should match the index in the dev_priv->shared_dplls array */
323 enum intel_dpll_id id;
96f6128c
DV
324 /* The mode_set hook is optional and should be used together with the
325 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
326 void (*mode_set)(struct drm_i915_private *dev_priv,
327 struct intel_shared_dpll *pll);
e7b903d2
DV
328 void (*enable)(struct drm_i915_private *dev_priv,
329 struct intel_shared_dpll *pll);
330 void (*disable)(struct drm_i915_private *dev_priv,
331 struct intel_shared_dpll *pll);
5358901f
DV
332 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
333 struct intel_shared_dpll *pll,
334 struct intel_dpll_hw_state *hw_state);
ee7b9f93 335};
ee7b9f93 336
429d47d5
S
337#define SKL_DPLL0 0
338#define SKL_DPLL1 1
339#define SKL_DPLL2 2
340#define SKL_DPLL3 3
341
e69d0bc1
DV
342/* Used by dp and fdi links */
343struct intel_link_m_n {
344 uint32_t tu;
345 uint32_t gmch_m;
346 uint32_t gmch_n;
347 uint32_t link_m;
348 uint32_t link_n;
349};
350
351void intel_link_compute_m_n(int bpp, int nlanes,
352 int pixel_clock, int link_clock,
353 struct intel_link_m_n *m_n);
354
1da177e4
LT
355/* Interface history:
356 *
357 * 1.1: Original.
0d6aa60b
DA
358 * 1.2: Add Power Management
359 * 1.3: Add vblank support
de227f5f 360 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 361 * 1.5: Add vblank pipe configuration
2228ed67
MCA
362 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
363 * - Support vertical blank on secondary display pipe
1da177e4
LT
364 */
365#define DRIVER_MAJOR 1
2228ed67 366#define DRIVER_MINOR 6
1da177e4
LT
367#define DRIVER_PATCHLEVEL 0
368
23bc5982 369#define WATCH_LISTS 0
673a394b 370
0a3e67a4
JB
371struct opregion_header;
372struct opregion_acpi;
373struct opregion_swsci;
374struct opregion_asle;
375
8ee1c3db 376struct intel_opregion {
5bc4418b
BW
377 struct opregion_header __iomem *header;
378 struct opregion_acpi __iomem *acpi;
379 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
380 u32 swsci_gbda_sub_functions;
381 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
382 struct opregion_asle __iomem *asle;
383 void __iomem *vbt;
01fe9dbd 384 u32 __iomem *lid_state;
91a60f20 385 struct work_struct asle_work;
8ee1c3db 386};
44834a67 387#define OPREGION_SIZE (8*1024)
8ee1c3db 388
6ef3d427
CW
389struct intel_overlay;
390struct intel_overlay_error_state;
391
de151cf6 392#define I915_FENCE_REG_NONE -1
42b5aeab
VS
393#define I915_MAX_NUM_FENCES 32
394/* 32 fences + sign bit for FENCE_REG_NONE */
395#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
396
397struct drm_i915_fence_reg {
007cc8ac 398 struct list_head lru_list;
caea7476 399 struct drm_i915_gem_object *obj;
1690e1eb 400 int pin_count;
de151cf6 401};
7c1c2871 402
9b9d172d 403struct sdvo_device_mapping {
e957d772 404 u8 initialized;
9b9d172d 405 u8 dvo_port;
406 u8 slave_addr;
407 u8 dvo_wiring;
e957d772 408 u8 i2c_pin;
b1083333 409 u8 ddc_pin;
9b9d172d 410};
411
c4a1d9e4
CW
412struct intel_display_error_state;
413
63eeaf38 414struct drm_i915_error_state {
742cbee8 415 struct kref ref;
585b0288
BW
416 struct timeval time;
417
cb383002 418 char error_msg[128];
48b031e3 419 u32 reset_count;
62d5d69b 420 u32 suspend_count;
cb383002 421
585b0288 422 /* Generic register state */
63eeaf38
JB
423 u32 eir;
424 u32 pgtbl_er;
be998e2e 425 u32 ier;
885ea5a8 426 u32 gtier[4];
b9a3906b 427 u32 ccid;
0f3b6849
CW
428 u32 derrmr;
429 u32 forcewake;
585b0288
BW
430 u32 error; /* gen6+ */
431 u32 err_int; /* gen7 */
6c826f34
MK
432 u32 fault_data0; /* gen8, gen9 */
433 u32 fault_data1; /* gen8, gen9 */
585b0288 434 u32 done_reg;
91ec5d11
BW
435 u32 gac_eco;
436 u32 gam_ecochk;
437 u32 gab_ctl;
438 u32 gfx_mode;
585b0288 439 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
440 u64 fence[I915_MAX_NUM_FENCES];
441 struct intel_overlay_error_state *overlay;
442 struct intel_display_error_state *display;
0ca36d78 443 struct drm_i915_error_object *semaphore_obj;
585b0288 444
52d39a21 445 struct drm_i915_error_ring {
372fbb8e 446 bool valid;
362b8af7
BW
447 /* Software tracked state */
448 bool waiting;
449 int hangcheck_score;
450 enum intel_ring_hangcheck_action hangcheck_action;
451 int num_requests;
452
453 /* our own tracking of ring head and tail */
454 u32 cpu_ring_head;
455 u32 cpu_ring_tail;
456
457 u32 semaphore_seqno[I915_NUM_RINGS - 1];
458
459 /* Register state */
94f8cf10 460 u32 start;
362b8af7
BW
461 u32 tail;
462 u32 head;
463 u32 ctl;
464 u32 hws;
465 u32 ipeir;
466 u32 ipehr;
467 u32 instdone;
362b8af7
BW
468 u32 bbstate;
469 u32 instpm;
470 u32 instps;
471 u32 seqno;
472 u64 bbaddr;
50877445 473 u64 acthd;
362b8af7 474 u32 fault_reg;
13ffadd1 475 u64 faddr;
362b8af7
BW
476 u32 rc_psmi; /* sleep state */
477 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
478
52d39a21
CW
479 struct drm_i915_error_object {
480 int page_count;
481 u32 gtt_offset;
482 u32 *pages[0];
ab0e7ff9 483 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 484
52d39a21
CW
485 struct drm_i915_error_request {
486 long jiffies;
487 u32 seqno;
ee4f42b1 488 u32 tail;
52d39a21 489 } *requests;
6c7a01ec
BW
490
491 struct {
492 u32 gfx_mode;
493 union {
494 u64 pdp[4];
495 u32 pp_dir_base;
496 };
497 } vm_info;
ab0e7ff9
CW
498
499 pid_t pid;
500 char comm[TASK_COMM_LEN];
52d39a21 501 } ring[I915_NUM_RINGS];
3a448734 502
9df30794 503 struct drm_i915_error_buffer {
a779e5ab 504 u32 size;
9df30794 505 u32 name;
0201f1ec 506 u32 rseqno, wseqno;
9df30794
CW
507 u32 gtt_offset;
508 u32 read_domains;
509 u32 write_domain;
4b9de737 510 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
511 s32 pinned:2;
512 u32 tiling:2;
513 u32 dirty:1;
514 u32 purgeable:1;
5cc9ed4b 515 u32 userptr:1;
5d1333fc 516 s32 ring:4;
f56383cb 517 u32 cache_level:3;
95f5301d 518 } **active_bo, **pinned_bo;
6c7a01ec 519
95f5301d 520 u32 *active_bo_count, *pinned_bo_count;
3a448734 521 u32 vm_count;
63eeaf38
JB
522};
523
7bd688cd 524struct intel_connector;
820d2d77 525struct intel_encoder;
5cec258b 526struct intel_crtc_state;
5724dbd1 527struct intel_initial_plane_config;
0e8ffe1b 528struct intel_crtc;
ee9300bb
DV
529struct intel_limit;
530struct dpll;
b8cecdf5 531
e70236a8 532struct drm_i915_display_funcs {
ee5382ae 533 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 534 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
535 void (*disable_fbc)(struct drm_device *dev);
536 int (*get_display_clock_speed)(struct drm_device *dev);
537 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
538 /**
539 * find_dpll() - Find the best values for the PLL
540 * @limit: limits for the PLL
541 * @crtc: current CRTC
542 * @target: target frequency in kHz
543 * @refclk: reference clock frequency in kHz
544 * @match_clock: if provided, @best_clock P divider must
545 * match the P divider from @match_clock
546 * used for LVDS downclocking
547 * @best_clock: best PLL values found
548 *
549 * Returns true on success, false on failure.
550 */
551 bool (*find_dpll)(const struct intel_limit *limit,
a93e255f 552 struct intel_crtc_state *crtc_state,
ee9300bb
DV
553 int target, int refclk,
554 struct dpll *match_clock,
555 struct dpll *best_clock);
46ba614c 556 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
557 void (*update_sprite_wm)(struct drm_plane *plane,
558 struct drm_crtc *crtc,
ed57cb8a
DL
559 uint32_t sprite_width, uint32_t sprite_height,
560 int pixel_size, bool enable, bool scaled);
679dacd4 561 void (*modeset_global_resources)(struct drm_atomic_state *state);
0e8ffe1b
DV
562 /* Returns the active state of the crtc, and if the crtc is active,
563 * fills out the pipe-config with the hw state. */
564 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 565 struct intel_crtc_state *);
5724dbd1
DL
566 void (*get_initial_plane_config)(struct intel_crtc *,
567 struct intel_initial_plane_config *);
190f68c5
ACO
568 int (*crtc_compute_clock)(struct intel_crtc *crtc,
569 struct intel_crtc_state *crtc_state);
76e5a89c
DV
570 void (*crtc_enable)(struct drm_crtc *crtc);
571 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 572 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
573 void (*audio_codec_enable)(struct drm_connector *connector,
574 struct intel_encoder *encoder,
575 struct drm_display_mode *mode);
576 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 577 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 578 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
579 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
580 struct drm_framebuffer *fb,
ed8d1975 581 struct drm_i915_gem_object *obj,
a4872ba6 582 struct intel_engine_cs *ring,
ed8d1975 583 uint32_t flags);
29b9bde6
DV
584 void (*update_primary_plane)(struct drm_crtc *crtc,
585 struct drm_framebuffer *fb,
586 int x, int y);
20afbda2 587 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
588 /* clock updates for mode set */
589 /* cursor updates */
590 /* render clock increase/decrease */
591 /* display clock increase/decrease */
592 /* pll clock increase/decrease */
7bd688cd 593
6517d273 594 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
595 uint32_t (*get_backlight)(struct intel_connector *connector);
596 void (*set_backlight)(struct intel_connector *connector,
597 uint32_t level);
598 void (*disable_backlight)(struct intel_connector *connector);
599 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
600};
601
48c1026a
MK
602enum forcewake_domain_id {
603 FW_DOMAIN_ID_RENDER = 0,
604 FW_DOMAIN_ID_BLITTER,
605 FW_DOMAIN_ID_MEDIA,
606
607 FW_DOMAIN_ID_COUNT
608};
609
610enum forcewake_domains {
611 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
612 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
613 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
614 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
615 FORCEWAKE_BLITTER |
616 FORCEWAKE_MEDIA)
617};
618
907b28c5 619struct intel_uncore_funcs {
c8d9a590 620 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 621 enum forcewake_domains domains);
c8d9a590 622 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 623 enum forcewake_domains domains);
0b274481
BW
624
625 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
626 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
627 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
628 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
629
630 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
631 uint8_t val, bool trace);
632 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
633 uint16_t val, bool trace);
634 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
635 uint32_t val, bool trace);
636 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
637 uint64_t val, bool trace);
990bbdad
CW
638};
639
907b28c5
CW
640struct intel_uncore {
641 spinlock_t lock; /** lock is also taken in irq contexts. */
642
643 struct intel_uncore_funcs funcs;
644
645 unsigned fifo_count;
48c1026a 646 enum forcewake_domains fw_domains;
b2cff0db
CW
647
648 struct intel_uncore_forcewake_domain {
649 struct drm_i915_private *i915;
48c1026a 650 enum forcewake_domain_id id;
b2cff0db
CW
651 unsigned wake_count;
652 struct timer_list timer;
05a2fb15
MK
653 u32 reg_set;
654 u32 val_set;
655 u32 val_clear;
656 u32 reg_ack;
657 u32 reg_post;
658 u32 val_reset;
b2cff0db 659 } fw_domain[FW_DOMAIN_ID_COUNT];
b2cff0db
CW
660};
661
662/* Iterate over initialised fw domains */
663#define for_each_fw_domain_mask(domain__, mask__, dev_priv__, i__) \
664 for ((i__) = 0, (domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
665 (i__) < FW_DOMAIN_ID_COUNT; \
666 (i__)++, (domain__) = &(dev_priv__)->uncore.fw_domain[i__]) \
667 if (((mask__) & (dev_priv__)->uncore.fw_domains) & (1 << (i__)))
668
669#define for_each_fw_domain(domain__, dev_priv__, i__) \
670 for_each_fw_domain_mask(domain__, FORCEWAKE_ALL, dev_priv__, i__)
907b28c5 671
dc174300
SS
672enum csr_state {
673 FW_UNINITIALIZED = 0,
674 FW_LOADED,
675 FW_FAILED
676};
677
eb805623
DV
678struct intel_csr {
679 const char *fw_path;
680 __be32 *dmc_payload;
681 uint32_t dmc_fw_size;
682 uint32_t mmio_count;
683 uint32_t mmioaddr[8];
684 uint32_t mmiodata[8];
dc174300 685 enum csr_state state;
eb805623
DV
686};
687
79fc46df
DL
688#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
689 func(is_mobile) sep \
690 func(is_i85x) sep \
691 func(is_i915g) sep \
692 func(is_i945gm) sep \
693 func(is_g33) sep \
694 func(need_gfx_hws) sep \
695 func(is_g4x) sep \
696 func(is_pineview) sep \
697 func(is_broadwater) sep \
698 func(is_crestline) sep \
699 func(is_ivybridge) sep \
700 func(is_valleyview) sep \
701 func(is_haswell) sep \
7201c0b3 702 func(is_skylake) sep \
b833d685 703 func(is_preliminary) sep \
79fc46df
DL
704 func(has_fbc) sep \
705 func(has_pipe_cxsr) sep \
706 func(has_hotplug) sep \
707 func(cursor_needs_physical) sep \
708 func(has_overlay) sep \
709 func(overlay_needs_physical) sep \
710 func(supports_tv) sep \
dd93be58 711 func(has_llc) sep \
30568c45
DL
712 func(has_ddi) sep \
713 func(has_fpga_dbg)
c96ea64e 714
a587f779
DL
715#define DEFINE_FLAG(name) u8 name:1
716#define SEP_SEMICOLON ;
c96ea64e 717
cfdf1fa2 718struct intel_device_info {
10fce67a 719 u32 display_mmio_offset;
87f1f465 720 u16 device_id;
7eb552ae 721 u8 num_pipes:3;
d615a166 722 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 723 u8 gen;
73ae478c 724 u8 ring_mask; /* Rings supported by the HW */
a587f779 725 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
726 /* Register offsets for the various display pipes and transcoders */
727 int pipe_offsets[I915_MAX_TRANSCODERS];
728 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 729 int palette_offsets[I915_MAX_PIPES];
5efb3e28 730 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
731
732 /* Slice/subslice/EU info */
733 u8 slice_total;
734 u8 subslice_total;
735 u8 subslice_per_slice;
736 u8 eu_total;
737 u8 eu_per_subslice;
b7668791
DL
738 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
739 u8 subslice_7eu[3];
3873218f
JM
740 u8 has_slice_pg:1;
741 u8 has_subslice_pg:1;
742 u8 has_eu_pg:1;
cfdf1fa2
KH
743};
744
a587f779
DL
745#undef DEFINE_FLAG
746#undef SEP_SEMICOLON
747
7faf1ab2
DV
748enum i915_cache_level {
749 I915_CACHE_NONE = 0,
350ec881
CW
750 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
751 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
752 caches, eg sampler/render caches, and the
753 large Last-Level-Cache. LLC is coherent with
754 the CPU, but L3 is only visible to the GPU. */
651d794f 755 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
756};
757
e59ec13d
MK
758struct i915_ctx_hang_stats {
759 /* This context had batch pending when hang was declared */
760 unsigned batch_pending;
761
762 /* This context had batch active when hang was declared */
763 unsigned batch_active;
be62acb4
MK
764
765 /* Time when this context was last blamed for a GPU reset */
766 unsigned long guilty_ts;
767
676fa572
CW
768 /* If the contexts causes a second GPU hang within this time,
769 * it is permanently banned from submitting any more work.
770 */
771 unsigned long ban_period_seconds;
772
be62acb4
MK
773 /* This context is banned to submit more work */
774 bool banned;
e59ec13d 775};
40521054
BW
776
777/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 778#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
779/**
780 * struct intel_context - as the name implies, represents a context.
781 * @ref: reference count.
782 * @user_handle: userspace tracking identity for this context.
783 * @remap_slice: l3 row remapping information.
784 * @file_priv: filp associated with this context (NULL for global default
785 * context).
786 * @hang_stats: information about the role of this context in possible GPU
787 * hangs.
7df113e4 788 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
789 * @legacy_hw_ctx: render context backing object and whether it is correctly
790 * initialized (legacy ring submission mechanism only).
791 * @link: link in the global list of contexts.
792 *
793 * Contexts are memory images used by the hardware to store copies of their
794 * internal state.
795 */
273497e5 796struct intel_context {
dce3271b 797 struct kref ref;
821d66dd 798 int user_handle;
3ccfd19d 799 uint8_t remap_slice;
40521054 800 struct drm_i915_file_private *file_priv;
e59ec13d 801 struct i915_ctx_hang_stats hang_stats;
ae6c4806 802 struct i915_hw_ppgtt *ppgtt;
a33afea5 803
c9e003af 804 /* Legacy ring buffer submission */
ea0c76f8
OM
805 struct {
806 struct drm_i915_gem_object *rcs_state;
807 bool initialized;
808 } legacy_hw_ctx;
809
c9e003af 810 /* Execlists */
564ddb2f 811 bool rcs_initialized;
c9e003af
OM
812 struct {
813 struct drm_i915_gem_object *state;
84c2377f 814 struct intel_ringbuffer *ringbuf;
a7cbedec 815 int pin_count;
c9e003af
OM
816 } engine[I915_NUM_RINGS];
817
a33afea5 818 struct list_head link;
40521054
BW
819};
820
a4001f1b
PZ
821enum fb_op_origin {
822 ORIGIN_GTT,
823 ORIGIN_CPU,
824 ORIGIN_CS,
825 ORIGIN_FLIP,
826};
827
5c3fe8b0 828struct i915_fbc {
60ee5cd2 829 unsigned long uncompressed_size;
5e59f717 830 unsigned threshold;
5c3fe8b0 831 unsigned int fb_id;
dbef0f15
PZ
832 unsigned int possible_framebuffer_bits;
833 unsigned int busy_bits;
e35fef21 834 struct intel_crtc *crtc;
5c3fe8b0
BW
835 int y;
836
c4213885 837 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
838 struct drm_mm_node *compressed_llb;
839
da46f936
RV
840 bool false_color;
841
9adccc60
PZ
842 /* Tracks whether the HW is actually enabled, not whether the feature is
843 * possible. */
844 bool enabled;
845
5c3fe8b0
BW
846 struct intel_fbc_work {
847 struct delayed_work work;
848 struct drm_crtc *crtc;
849 struct drm_framebuffer *fb;
5c3fe8b0
BW
850 } *fbc_work;
851
29ebf90f
CW
852 enum no_fbc_reason {
853 FBC_OK, /* FBC is enabled */
854 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
855 FBC_NO_OUTPUT, /* no outputs enabled to compress */
856 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
857 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
858 FBC_MODE_TOO_LARGE, /* mode too large for compression */
859 FBC_BAD_PLANE, /* fbc not supported on plane */
860 FBC_NOT_TILED, /* buffer not tiled */
861 FBC_MULTIPLE_PIPES, /* more than one pipe active */
862 FBC_MODULE_PARAM,
863 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
864 } no_fbc_reason;
b5e50c3f
JB
865};
866
96178eeb
VK
867/**
868 * HIGH_RR is the highest eDP panel refresh rate read from EDID
869 * LOW_RR is the lowest eDP panel refresh rate found from EDID
870 * parsing for same resolution.
871 */
872enum drrs_refresh_rate_type {
873 DRRS_HIGH_RR,
874 DRRS_LOW_RR,
875 DRRS_MAX_RR, /* RR count */
876};
877
878enum drrs_support_type {
879 DRRS_NOT_SUPPORTED = 0,
880 STATIC_DRRS_SUPPORT = 1,
881 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
882};
883
2807cf69 884struct intel_dp;
96178eeb
VK
885struct i915_drrs {
886 struct mutex mutex;
887 struct delayed_work work;
888 struct intel_dp *dp;
889 unsigned busy_frontbuffer_bits;
890 enum drrs_refresh_rate_type refresh_rate_type;
891 enum drrs_support_type type;
892};
893
a031d709 894struct i915_psr {
f0355c4a 895 struct mutex lock;
a031d709
RV
896 bool sink_support;
897 bool source_ok;
2807cf69 898 struct intel_dp *enabled;
7c8f8a70
RV
899 bool active;
900 struct delayed_work work;
9ca15301 901 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
902 bool psr2_support;
903 bool aux_frame_sync;
3f51e471 904};
5c3fe8b0 905
3bad0781 906enum intel_pch {
f0350830 907 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
908 PCH_IBX, /* Ibexpeak PCH */
909 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 910 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 911 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 912 PCH_NOP,
3bad0781
ZW
913};
914
988d6ee8
PZ
915enum intel_sbi_destination {
916 SBI_ICLK,
917 SBI_MPHY,
918};
919
b690e96c 920#define QUIRK_PIPEA_FORCE (1<<0)
435793df 921#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 922#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 923#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 924#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 925#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 926
8be48d92 927struct intel_fbdev;
1630fe75 928struct intel_fbc_work;
38651674 929
c2b9152f
DV
930struct intel_gmbus {
931 struct i2c_adapter adapter;
f2ce9faf 932 u32 force_bit;
c2b9152f 933 u32 reg0;
36c785f0 934 u32 gpio_reg;
c167a6fc 935 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
936 struct drm_i915_private *dev_priv;
937};
938
f4c956ad 939struct i915_suspend_saved_registers {
e948e994 940 u32 saveDSPARB;
ba8bbcf6 941 u32 saveLVDS;
585fb111
JB
942 u32 savePP_ON_DELAYS;
943 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
944 u32 savePP_ON;
945 u32 savePP_OFF;
946 u32 savePP_CONTROL;
585fb111 947 u32 savePP_DIVISOR;
ba8bbcf6 948 u32 saveFBC_CONTROL;
1f84e550 949 u32 saveCACHE_MODE_0;
1f84e550 950 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
951 u32 saveSWF0[16];
952 u32 saveSWF1[16];
953 u32 saveSWF2[3];
4b9de737 954 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 955 u32 savePCH_PORT_HOTPLUG;
9f49c376 956 u16 saveGCDGMBUS;
f4c956ad 957};
c85aa885 958
ddeea5b0
ID
959struct vlv_s0ix_state {
960 /* GAM */
961 u32 wr_watermark;
962 u32 gfx_prio_ctrl;
963 u32 arb_mode;
964 u32 gfx_pend_tlb0;
965 u32 gfx_pend_tlb1;
966 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
967 u32 media_max_req_count;
968 u32 gfx_max_req_count;
969 u32 render_hwsp;
970 u32 ecochk;
971 u32 bsd_hwsp;
972 u32 blt_hwsp;
973 u32 tlb_rd_addr;
974
975 /* MBC */
976 u32 g3dctl;
977 u32 gsckgctl;
978 u32 mbctl;
979
980 /* GCP */
981 u32 ucgctl1;
982 u32 ucgctl3;
983 u32 rcgctl1;
984 u32 rcgctl2;
985 u32 rstctl;
986 u32 misccpctl;
987
988 /* GPM */
989 u32 gfxpause;
990 u32 rpdeuhwtc;
991 u32 rpdeuc;
992 u32 ecobus;
993 u32 pwrdwnupctl;
994 u32 rp_down_timeout;
995 u32 rp_deucsw;
996 u32 rcubmabdtmr;
997 u32 rcedata;
998 u32 spare2gh;
999
1000 /* Display 1 CZ domain */
1001 u32 gt_imr;
1002 u32 gt_ier;
1003 u32 pm_imr;
1004 u32 pm_ier;
1005 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1006
1007 /* GT SA CZ domain */
1008 u32 tilectl;
1009 u32 gt_fifoctl;
1010 u32 gtlc_wake_ctrl;
1011 u32 gtlc_survive;
1012 u32 pmwgicz;
1013
1014 /* Display 2 CZ domain */
1015 u32 gu_ctl0;
1016 u32 gu_ctl1;
9c25210f 1017 u32 pcbr;
ddeea5b0
ID
1018 u32 clock_gate_dis2;
1019};
1020
bf225f20
CW
1021struct intel_rps_ei {
1022 u32 cz_clock;
1023 u32 render_c0;
1024 u32 media_c0;
31685c25
D
1025};
1026
c85aa885 1027struct intel_gen6_power_mgmt {
d4d70aa5
ID
1028 /*
1029 * work, interrupts_enabled and pm_iir are protected by
1030 * dev_priv->irq_lock
1031 */
c85aa885 1032 struct work_struct work;
d4d70aa5 1033 bool interrupts_enabled;
c85aa885 1034 u32 pm_iir;
59cdb63d 1035
b39fb297
BW
1036 /* Frequencies are stored in potentially platform dependent multiples.
1037 * In other words, *_freq needs to be multiplied by X to be interesting.
1038 * Soft limits are those which are used for the dynamic reclocking done
1039 * by the driver (raise frequencies under heavy loads, and lower for
1040 * lighter loads). Hard limits are those imposed by the hardware.
1041 *
1042 * A distinction is made for overclocking, which is never enabled by
1043 * default, and is considered to be above the hard limit if it's
1044 * possible at all.
1045 */
1046 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1047 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1048 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1049 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1050 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1051 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1052 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1053 u8 rp1_freq; /* "less than" RP0 power/freqency */
1054 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1055 u32 cz_freq;
1a01ab3b 1056
8fb55197
CW
1057 u8 up_threshold; /* Current %busy required to uplock */
1058 u8 down_threshold; /* Current %busy required to downclock */
1059
dd75fdc8
CW
1060 int last_adj;
1061 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1062
c0951f0c 1063 bool enabled;
1a01ab3b 1064 struct delayed_work delayed_resume_work;
1854d5ca
CW
1065 struct list_head clients;
1066 unsigned boosts;
4fc688ce 1067
bf225f20
CW
1068 /* manual wa residency calculations */
1069 struct intel_rps_ei up_ei, down_ei;
1070
4fc688ce
JB
1071 /*
1072 * Protects RPS/RC6 register access and PCU communication.
1073 * Must be taken after struct_mutex if nested.
1074 */
1075 struct mutex hw_lock;
c85aa885
DV
1076};
1077
1a240d4d
DV
1078/* defined intel_pm.c */
1079extern spinlock_t mchdev_lock;
1080
c85aa885
DV
1081struct intel_ilk_power_mgmt {
1082 u8 cur_delay;
1083 u8 min_delay;
1084 u8 max_delay;
1085 u8 fmax;
1086 u8 fstart;
1087
1088 u64 last_count1;
1089 unsigned long last_time1;
1090 unsigned long chipset_power;
1091 u64 last_count2;
5ed0bdf2 1092 u64 last_time2;
c85aa885
DV
1093 unsigned long gfx_power;
1094 u8 corr;
1095
1096 int c_m;
1097 int r_t;
1098};
1099
c6cb582e
ID
1100struct drm_i915_private;
1101struct i915_power_well;
1102
1103struct i915_power_well_ops {
1104 /*
1105 * Synchronize the well's hw state to match the current sw state, for
1106 * example enable/disable it based on the current refcount. Called
1107 * during driver init and resume time, possibly after first calling
1108 * the enable/disable handlers.
1109 */
1110 void (*sync_hw)(struct drm_i915_private *dev_priv,
1111 struct i915_power_well *power_well);
1112 /*
1113 * Enable the well and resources that depend on it (for example
1114 * interrupts located on the well). Called after the 0->1 refcount
1115 * transition.
1116 */
1117 void (*enable)(struct drm_i915_private *dev_priv,
1118 struct i915_power_well *power_well);
1119 /*
1120 * Disable the well and resources that depend on it. Called after
1121 * the 1->0 refcount transition.
1122 */
1123 void (*disable)(struct drm_i915_private *dev_priv,
1124 struct i915_power_well *power_well);
1125 /* Returns the hw enabled state. */
1126 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1127 struct i915_power_well *power_well);
1128};
1129
a38911a3
WX
1130/* Power well structure for haswell */
1131struct i915_power_well {
c1ca727f 1132 const char *name;
6f3ef5dd 1133 bool always_on;
a38911a3
WX
1134 /* power well enable/disable usage count */
1135 int count;
bfafe93a
ID
1136 /* cached hw enabled state */
1137 bool hw_enabled;
c1ca727f 1138 unsigned long domains;
77961eb9 1139 unsigned long data;
c6cb582e 1140 const struct i915_power_well_ops *ops;
a38911a3
WX
1141};
1142
83c00f55 1143struct i915_power_domains {
baa70707
ID
1144 /*
1145 * Power wells needed for initialization at driver init and suspend
1146 * time are on. They are kept on until after the first modeset.
1147 */
1148 bool init_power_on;
0d116a29 1149 bool initializing;
c1ca727f 1150 int power_well_count;
baa70707 1151
83c00f55 1152 struct mutex lock;
1da51581 1153 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1154 struct i915_power_well *power_wells;
83c00f55
ID
1155};
1156
35a85ac6 1157#define MAX_L3_SLICES 2
a4da4fa4 1158struct intel_l3_parity {
35a85ac6 1159 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1160 struct work_struct error_work;
35a85ac6 1161 int which_slice;
a4da4fa4
DV
1162};
1163
4b5aed62 1164struct i915_gem_mm {
4b5aed62
DV
1165 /** Memory allocator for GTT stolen memory */
1166 struct drm_mm stolen;
4b5aed62
DV
1167 /** List of all objects in gtt_space. Used to restore gtt
1168 * mappings on resume */
1169 struct list_head bound_list;
1170 /**
1171 * List of objects which are not bound to the GTT (thus
1172 * are idle and not used by the GPU) but still have
1173 * (presumably uncached) pages still attached.
1174 */
1175 struct list_head unbound_list;
1176
1177 /** Usable portion of the GTT for GEM */
1178 unsigned long stolen_base; /* limited to low memory (32-bit) */
1179
4b5aed62
DV
1180 /** PPGTT used for aliasing the PPGTT with the GTT */
1181 struct i915_hw_ppgtt *aliasing_ppgtt;
1182
2cfcd32a 1183 struct notifier_block oom_notifier;
ceabbba5 1184 struct shrinker shrinker;
4b5aed62
DV
1185 bool shrinker_no_lock_stealing;
1186
4b5aed62
DV
1187 /** LRU list of objects with fence regs on them. */
1188 struct list_head fence_list;
1189
1190 /**
1191 * We leave the user IRQ off as much as possible,
1192 * but this means that requests will finish and never
1193 * be retired once the system goes idle. Set a timer to
1194 * fire periodically while the ring is running. When it
1195 * fires, go retire requests.
1196 */
1197 struct delayed_work retire_work;
1198
b29c19b6
CW
1199 /**
1200 * When we detect an idle GPU, we want to turn on
1201 * powersaving features. So once we see that there
1202 * are no more requests outstanding and no more
1203 * arrive within a small period of time, we fire
1204 * off the idle_work.
1205 */
1206 struct delayed_work idle_work;
1207
4b5aed62
DV
1208 /**
1209 * Are we in a non-interruptible section of code like
1210 * modesetting?
1211 */
1212 bool interruptible;
1213
f62a0076
CW
1214 /**
1215 * Is the GPU currently considered idle, or busy executing userspace
1216 * requests? Whilst idle, we attempt to power down the hardware and
1217 * display clocks. In order to reduce the effect on performance, there
1218 * is a slight delay before we do so.
1219 */
1220 bool busy;
1221
bdf1e7e3
DV
1222 /* the indicator for dispatch video commands on two BSD rings */
1223 int bsd_ring_dispatch_index;
1224
4b5aed62
DV
1225 /** Bit 6 swizzling required for X tiling */
1226 uint32_t bit_6_swizzle_x;
1227 /** Bit 6 swizzling required for Y tiling */
1228 uint32_t bit_6_swizzle_y;
1229
4b5aed62 1230 /* accounting, useful for userland debugging */
c20e8355 1231 spinlock_t object_stat_lock;
4b5aed62
DV
1232 size_t object_memory;
1233 u32 object_count;
1234};
1235
edc3d884 1236struct drm_i915_error_state_buf {
0a4cd7c8 1237 struct drm_i915_private *i915;
edc3d884
MK
1238 unsigned bytes;
1239 unsigned size;
1240 int err;
1241 u8 *buf;
1242 loff_t start;
1243 loff_t pos;
1244};
1245
fc16b48b
MK
1246struct i915_error_state_file_priv {
1247 struct drm_device *dev;
1248 struct drm_i915_error_state *error;
1249};
1250
99584db3
DV
1251struct i915_gpu_error {
1252 /* For hangcheck timer */
1253#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1254#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1255 /* Hang gpu twice in this window and your context gets banned */
1256#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1257
737b1506
CW
1258 struct workqueue_struct *hangcheck_wq;
1259 struct delayed_work hangcheck_work;
99584db3
DV
1260
1261 /* For reset and error_state handling. */
1262 spinlock_t lock;
1263 /* Protected by the above dev->gpu_error.lock. */
1264 struct drm_i915_error_state *first_error;
094f9a54
CW
1265
1266 unsigned long missed_irq_rings;
1267
1f83fee0 1268 /**
2ac0f450 1269 * State variable controlling the reset flow and count
1f83fee0 1270 *
2ac0f450
MK
1271 * This is a counter which gets incremented when reset is triggered,
1272 * and again when reset has been handled. So odd values (lowest bit set)
1273 * means that reset is in progress and even values that
1274 * (reset_counter >> 1):th reset was successfully completed.
1275 *
1276 * If reset is not completed succesfully, the I915_WEDGE bit is
1277 * set meaning that hardware is terminally sour and there is no
1278 * recovery. All waiters on the reset_queue will be woken when
1279 * that happens.
1280 *
1281 * This counter is used by the wait_seqno code to notice that reset
1282 * event happened and it needs to restart the entire ioctl (since most
1283 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1284 *
1285 * This is important for lock-free wait paths, where no contended lock
1286 * naturally enforces the correct ordering between the bail-out of the
1287 * waiter and the gpu reset work code.
1f83fee0
DV
1288 */
1289 atomic_t reset_counter;
1290
1f83fee0 1291#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1292#define I915_WEDGED (1 << 31)
1f83fee0
DV
1293
1294 /**
1295 * Waitqueue to signal when the reset has completed. Used by clients
1296 * that wait for dev_priv->mm.wedged to settle.
1297 */
1298 wait_queue_head_t reset_queue;
33196ded 1299
88b4aa87
MK
1300 /* Userspace knobs for gpu hang simulation;
1301 * combines both a ring mask, and extra flags
1302 */
1303 u32 stop_rings;
1304#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1305#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1306
1307 /* For missed irq/seqno simulation. */
1308 unsigned int test_irq_rings;
6689c167
MA
1309
1310 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1311 bool reload_in_reset;
99584db3
DV
1312};
1313
b8efb17b
ZR
1314enum modeset_restore {
1315 MODESET_ON_LID_OPEN,
1316 MODESET_DONE,
1317 MODESET_SUSPENDED,
1318};
1319
6acab15a 1320struct ddi_vbt_port_info {
ce4dd49e
DL
1321 /*
1322 * This is an index in the HDMI/DVI DDI buffer translation table.
1323 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1324 * populate this field.
1325 */
1326#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1327 uint8_t hdmi_level_shift;
311a2094
PZ
1328
1329 uint8_t supports_dvi:1;
1330 uint8_t supports_hdmi:1;
1331 uint8_t supports_dp:1;
6acab15a
PZ
1332};
1333
bfd7ebda
RV
1334enum psr_lines_to_wait {
1335 PSR_0_LINES_TO_WAIT = 0,
1336 PSR_1_LINE_TO_WAIT,
1337 PSR_4_LINES_TO_WAIT,
1338 PSR_8_LINES_TO_WAIT
83a7280e
PB
1339};
1340
41aa3448
RV
1341struct intel_vbt_data {
1342 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1343 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1344
1345 /* Feature bits */
1346 unsigned int int_tv_support:1;
1347 unsigned int lvds_dither:1;
1348 unsigned int lvds_vbt:1;
1349 unsigned int int_crt_support:1;
1350 unsigned int lvds_use_ssc:1;
1351 unsigned int display_clock_mode:1;
1352 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1353 unsigned int has_mipi:1;
41aa3448
RV
1354 int lvds_ssc_freq;
1355 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1356
83a7280e
PB
1357 enum drrs_support_type drrs_type;
1358
41aa3448
RV
1359 /* eDP */
1360 int edp_rate;
1361 int edp_lanes;
1362 int edp_preemphasis;
1363 int edp_vswing;
1364 bool edp_initialized;
1365 bool edp_support;
1366 int edp_bpp;
9a57f5bb 1367 bool edp_low_vswing;
41aa3448
RV
1368 struct edp_power_seq edp_pps;
1369
bfd7ebda
RV
1370 struct {
1371 bool full_link;
1372 bool require_aux_wakeup;
1373 int idle_frames;
1374 enum psr_lines_to_wait lines_to_wait;
1375 int tp1_wakeup_time;
1376 int tp2_tp3_wakeup_time;
1377 } psr;
1378
f00076d2
JN
1379 struct {
1380 u16 pwm_freq_hz;
39fbc9c8 1381 bool present;
f00076d2 1382 bool active_low_pwm;
1de6068e 1383 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1384 } backlight;
1385
d17c5443
SK
1386 /* MIPI DSI */
1387 struct {
3e6bd011 1388 u16 port;
d17c5443 1389 u16 panel_id;
d3b542fc
SK
1390 struct mipi_config *config;
1391 struct mipi_pps_data *pps;
1392 u8 seq_version;
1393 u32 size;
1394 u8 *data;
1395 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1396 } dsi;
1397
41aa3448
RV
1398 int crt_ddc_pin;
1399
1400 int child_dev_num;
768f69c9 1401 union child_device_config *child_dev;
6acab15a
PZ
1402
1403 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1404};
1405
77c122bc
VS
1406enum intel_ddb_partitioning {
1407 INTEL_DDB_PART_1_2,
1408 INTEL_DDB_PART_5_6, /* IVB+ */
1409};
1410
1fd527cc
VS
1411struct intel_wm_level {
1412 bool enable;
1413 uint32_t pri_val;
1414 uint32_t spr_val;
1415 uint32_t cur_val;
1416 uint32_t fbc_val;
1417};
1418
820c1980 1419struct ilk_wm_values {
609cedef
VS
1420 uint32_t wm_pipe[3];
1421 uint32_t wm_lp[3];
1422 uint32_t wm_lp_spr[3];
1423 uint32_t wm_linetime[3];
1424 bool enable_fbc_wm;
1425 enum intel_ddb_partitioning partitioning;
1426};
1427
0018fda1 1428struct vlv_wm_values {
ae80152d
VS
1429 struct {
1430 uint16_t primary;
1431 uint16_t sprite[2];
1432 uint8_t cursor;
1433 } pipe[3];
1434
1435 struct {
1436 uint16_t plane;
1437 uint8_t cursor;
1438 } sr;
1439
0018fda1
VS
1440 struct {
1441 uint8_t cursor;
1442 uint8_t sprite[2];
1443 uint8_t primary;
1444 } ddl[3];
1445};
1446
c193924e 1447struct skl_ddb_entry {
16160e3d 1448 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1449};
1450
1451static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1452{
16160e3d 1453 return entry->end - entry->start;
c193924e
DL
1454}
1455
08db6652
DL
1456static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1457 const struct skl_ddb_entry *e2)
1458{
1459 if (e1->start == e2->start && e1->end == e2->end)
1460 return true;
1461
1462 return false;
1463}
1464
c193924e 1465struct skl_ddb_allocation {
34bb56af 1466 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1467 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1468 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1469};
1470
2ac96d2a
PB
1471struct skl_wm_values {
1472 bool dirty[I915_MAX_PIPES];
c193924e 1473 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1474 uint32_t wm_linetime[I915_MAX_PIPES];
1475 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1476 uint32_t cursor[I915_MAX_PIPES][8];
1477 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1478 uint32_t cursor_trans[I915_MAX_PIPES];
1479};
1480
1481struct skl_wm_level {
1482 bool plane_en[I915_MAX_PLANES];
b99f58da 1483 bool cursor_en;
2ac96d2a
PB
1484 uint16_t plane_res_b[I915_MAX_PLANES];
1485 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1486 uint16_t cursor_res_b;
1487 uint8_t cursor_res_l;
1488};
1489
c67a470b 1490/*
765dab67
PZ
1491 * This struct helps tracking the state needed for runtime PM, which puts the
1492 * device in PCI D3 state. Notice that when this happens, nothing on the
1493 * graphics device works, even register access, so we don't get interrupts nor
1494 * anything else.
c67a470b 1495 *
765dab67
PZ
1496 * Every piece of our code that needs to actually touch the hardware needs to
1497 * either call intel_runtime_pm_get or call intel_display_power_get with the
1498 * appropriate power domain.
a8a8bd54 1499 *
765dab67
PZ
1500 * Our driver uses the autosuspend delay feature, which means we'll only really
1501 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1502 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1503 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1504 *
1505 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1506 * goes back to false exactly before we reenable the IRQs. We use this variable
1507 * to check if someone is trying to enable/disable IRQs while they're supposed
1508 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1509 * case it happens.
c67a470b 1510 *
765dab67 1511 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1512 */
5d584b2e
PZ
1513struct i915_runtime_pm {
1514 bool suspended;
2aeb7d3a 1515 bool irqs_enabled;
c67a470b
PZ
1516};
1517
926321d5
DV
1518enum intel_pipe_crc_source {
1519 INTEL_PIPE_CRC_SOURCE_NONE,
1520 INTEL_PIPE_CRC_SOURCE_PLANE1,
1521 INTEL_PIPE_CRC_SOURCE_PLANE2,
1522 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1523 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1524 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1525 INTEL_PIPE_CRC_SOURCE_TV,
1526 INTEL_PIPE_CRC_SOURCE_DP_B,
1527 INTEL_PIPE_CRC_SOURCE_DP_C,
1528 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1529 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1530 INTEL_PIPE_CRC_SOURCE_MAX,
1531};
1532
8bf1e9f1 1533struct intel_pipe_crc_entry {
ac2300d4 1534 uint32_t frame;
8bf1e9f1
SH
1535 uint32_t crc[5];
1536};
1537
b2c88f5b 1538#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1539struct intel_pipe_crc {
d538bbdf
DL
1540 spinlock_t lock;
1541 bool opened; /* exclusive access to the result file */
e5f75aca 1542 struct intel_pipe_crc_entry *entries;
926321d5 1543 enum intel_pipe_crc_source source;
d538bbdf 1544 int head, tail;
07144428 1545 wait_queue_head_t wq;
8bf1e9f1
SH
1546};
1547
f99d7069
DV
1548struct i915_frontbuffer_tracking {
1549 struct mutex lock;
1550
1551 /*
1552 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1553 * scheduled flips.
1554 */
1555 unsigned busy_bits;
1556 unsigned flip_bits;
1557};
1558
7225342a
MK
1559struct i915_wa_reg {
1560 u32 addr;
1561 u32 value;
1562 /* bitmask representing WA bits */
1563 u32 mask;
1564};
1565
1566#define I915_MAX_WA_REGS 16
1567
1568struct i915_workarounds {
1569 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1570 u32 count;
1571};
1572
cf9d2890
YZ
1573struct i915_virtual_gpu {
1574 bool active;
1575};
1576
77fec556 1577struct drm_i915_private {
f4c956ad 1578 struct drm_device *dev;
efab6d8d 1579 struct kmem_cache *objects;
e20d2ab7 1580 struct kmem_cache *vmas;
efab6d8d 1581 struct kmem_cache *requests;
f4c956ad 1582
5c969aa7 1583 const struct intel_device_info info;
f4c956ad
DV
1584
1585 int relative_constants_mode;
1586
1587 void __iomem *regs;
1588
907b28c5 1589 struct intel_uncore uncore;
f4c956ad 1590
cf9d2890
YZ
1591 struct i915_virtual_gpu vgpu;
1592
eb805623
DV
1593 struct intel_csr csr;
1594
1595 /* Display CSR-related protection */
1596 struct mutex csr_lock;
1597
5ea6e5e3 1598 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1599
f4c956ad
DV
1600 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1601 * controller on different i2c buses. */
1602 struct mutex gmbus_mutex;
1603
1604 /**
1605 * Base address of the gmbus and gpio block.
1606 */
1607 uint32_t gpio_mmio_base;
1608
b6fdd0f2
SS
1609 /* MMIO base address for MIPI regs */
1610 uint32_t mipi_mmio_base;
1611
28c70f16
DV
1612 wait_queue_head_t gmbus_wait_queue;
1613
f4c956ad 1614 struct pci_dev *bridge_dev;
a4872ba6 1615 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1616 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1617 uint32_t last_seqno, next_seqno;
f4c956ad 1618
ba8286fa 1619 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1620 struct resource mch_res;
1621
f4c956ad
DV
1622 /* protects the irq masks */
1623 spinlock_t irq_lock;
1624
84c33a64
SG
1625 /* protects the mmio flip data */
1626 spinlock_t mmio_flip_lock;
1627
f8b79e58
ID
1628 bool display_irqs_enabled;
1629
9ee32fea
DV
1630 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1631 struct pm_qos_request pm_qos;
1632
f4c956ad 1633 /* DPIO indirect register protection */
09153000 1634 struct mutex dpio_lock;
f4c956ad
DV
1635
1636 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1637 union {
1638 u32 irq_mask;
1639 u32 de_irq_mask[I915_MAX_PIPES];
1640 };
f4c956ad 1641 u32 gt_irq_mask;
605cd25b 1642 u32 pm_irq_mask;
a6706b45 1643 u32 pm_rps_events;
91d181dd 1644 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1645
f4c956ad 1646 struct work_struct hotplug_work;
b543fb04
EE
1647 struct {
1648 unsigned long hpd_last_jiffies;
1649 int hpd_cnt;
1650 enum {
1651 HPD_ENABLED = 0,
1652 HPD_DISABLED = 1,
1653 HPD_MARK_DISABLED = 2
1654 } hpd_mark;
1655 } hpd_stats[HPD_NUM_PINS];
142e2398 1656 u32 hpd_event_bits;
6323751d 1657 struct delayed_work hotplug_reenable_work;
f4c956ad 1658
5c3fe8b0 1659 struct i915_fbc fbc;
439d7ac0 1660 struct i915_drrs drrs;
f4c956ad 1661 struct intel_opregion opregion;
41aa3448 1662 struct intel_vbt_data vbt;
f4c956ad 1663
d9ceb816
JB
1664 bool preserve_bios_swizzle;
1665
f4c956ad
DV
1666 /* overlay */
1667 struct intel_overlay *overlay;
f4c956ad 1668
58c68779 1669 /* backlight registers and fields in struct intel_panel */
07f11d49 1670 struct mutex backlight_lock;
31ad8ec6 1671
f4c956ad 1672 /* LVDS info */
f4c956ad
DV
1673 bool no_aux_handshake;
1674
e39b999a
VS
1675 /* protects panel power sequencer state */
1676 struct mutex pps_mutex;
1677
f4c956ad
DV
1678 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1679 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1680 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1681
1682 unsigned int fsb_freq, mem_freq, is_ddr3;
164dfd28 1683 unsigned int cdclk_freq;
6bcda4f0 1684 unsigned int hpll_freq;
f4c956ad 1685
645416f5
DV
1686 /**
1687 * wq - Driver workqueue for GEM.
1688 *
1689 * NOTE: Work items scheduled here are not allowed to grab any modeset
1690 * locks, for otherwise the flushing done in the pageflip code will
1691 * result in deadlocks.
1692 */
f4c956ad
DV
1693 struct workqueue_struct *wq;
1694
1695 /* Display functions */
1696 struct drm_i915_display_funcs display;
1697
1698 /* PCH chipset type */
1699 enum intel_pch pch_type;
17a303ec 1700 unsigned short pch_id;
f4c956ad
DV
1701
1702 unsigned long quirks;
1703
b8efb17b
ZR
1704 enum modeset_restore modeset_restore;
1705 struct mutex modeset_restore_lock;
673a394b 1706
a7bbbd63 1707 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1708 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1709
4b5aed62 1710 struct i915_gem_mm mm;
ad46cb53
CW
1711 DECLARE_HASHTABLE(mm_structs, 7);
1712 struct mutex mm_lock;
8781342d 1713
8781342d
DV
1714 /* Kernel Modesetting */
1715
9b9d172d 1716 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1717
76c4ac04
DL
1718 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1719 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1720 wait_queue_head_t pending_flip_queue;
1721
c4597872
DV
1722#ifdef CONFIG_DEBUG_FS
1723 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1724#endif
1725
e72f9fbf
DV
1726 int num_shared_dpll;
1727 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1728 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1729
7225342a 1730 struct i915_workarounds workarounds;
888b5995 1731
652c393a
JB
1732 /* Reclocking support */
1733 bool render_reclock_avail;
1734 bool lvds_downclock_avail;
18f9ed12
ZY
1735 /* indicates the reduced downclock for LVDS*/
1736 int lvds_downclock;
f99d7069
DV
1737
1738 struct i915_frontbuffer_tracking fb_tracking;
1739
652c393a 1740 u16 orig_clock;
f97108d1 1741
c4804411 1742 bool mchbar_need_disable;
f97108d1 1743
a4da4fa4
DV
1744 struct intel_l3_parity l3_parity;
1745
59124506
BW
1746 /* Cannot be determined by PCIID. You must always read a register. */
1747 size_t ellc_size;
1748
c6a828d3 1749 /* gen6+ rps state */
c85aa885 1750 struct intel_gen6_power_mgmt rps;
c6a828d3 1751
20e4d407
DV
1752 /* ilk-only ips/rps state. Everything in here is protected by the global
1753 * mchdev_lock in intel_pm.c */
c85aa885 1754 struct intel_ilk_power_mgmt ips;
b5e50c3f 1755
83c00f55 1756 struct i915_power_domains power_domains;
a38911a3 1757
a031d709 1758 struct i915_psr psr;
3f51e471 1759
99584db3 1760 struct i915_gpu_error gpu_error;
ae681d96 1761
c9cddffc
JB
1762 struct drm_i915_gem_object *vlv_pctx;
1763
4520f53a 1764#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1765 /* list of fbdev register on this device */
1766 struct intel_fbdev *fbdev;
82e3b8c1 1767 struct work_struct fbdev_suspend_work;
4520f53a 1768#endif
e953fd7b
CW
1769
1770 struct drm_property *broadcast_rgb_property;
3f43c48d 1771 struct drm_property *force_audio_property;
e3689190 1772
58fddc28
ID
1773 /* hda/i915 audio component */
1774 bool audio_component_registered;
1775
254f965c 1776 uint32_t hw_context_size;
a33afea5 1777 struct list_head context_list;
f4c956ad 1778
3e68320e 1779 u32 fdi_rx_config;
68d18ad7 1780
842f1c8b 1781 u32 suspend_count;
f4c956ad 1782 struct i915_suspend_saved_registers regfile;
ddeea5b0 1783 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1784
53615a5e
VS
1785 struct {
1786 /*
1787 * Raw watermark latency values:
1788 * in 0.1us units for WM0,
1789 * in 0.5us units for WM1+.
1790 */
1791 /* primary */
1792 uint16_t pri_latency[5];
1793 /* sprite */
1794 uint16_t spr_latency[5];
1795 /* cursor */
1796 uint16_t cur_latency[5];
2af30a5c
PB
1797 /*
1798 * Raw watermark memory latency values
1799 * for SKL for all 8 levels
1800 * in 1us units.
1801 */
1802 uint16_t skl_latency[8];
609cedef 1803
2d41c0b5
PB
1804 /*
1805 * The skl_wm_values structure is a bit too big for stack
1806 * allocation, so we keep the staging struct where we store
1807 * intermediate results here instead.
1808 */
1809 struct skl_wm_values skl_results;
1810
609cedef 1811 /* current hardware state */
2d41c0b5
PB
1812 union {
1813 struct ilk_wm_values hw;
1814 struct skl_wm_values skl_hw;
0018fda1 1815 struct vlv_wm_values vlv;
2d41c0b5 1816 };
53615a5e
VS
1817 } wm;
1818
8a187455
PZ
1819 struct i915_runtime_pm pm;
1820
13cf5504
DA
1821 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1822 u32 long_hpd_port_mask;
1823 u32 short_hpd_port_mask;
1824 struct work_struct dig_port_work;
1825
0e32b39c
DA
1826 /*
1827 * if we get a HPD irq from DP and a HPD irq from non-DP
1828 * the non-DP HPD could block the workqueue on a mode config
1829 * mutex getting, that userspace may have taken. However
1830 * userspace is waiting on the DP workqueue to run which is
1831 * blocked behind the non-DP one.
1832 */
1833 struct workqueue_struct *dp_wq;
1834
a83014d3
OM
1835 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1836 struct {
f3dc74c0
JH
1837 int (*execbuf_submit)(struct drm_device *dev, struct drm_file *file,
1838 struct intel_engine_cs *ring,
1839 struct intel_context *ctx,
1840 struct drm_i915_gem_execbuffer2 *args,
1841 struct list_head *vmas,
1842 struct drm_i915_gem_object *batch_obj,
1843 u64 exec_start, u32 flags);
a83014d3
OM
1844 int (*init_rings)(struct drm_device *dev);
1845 void (*cleanup_ring)(struct intel_engine_cs *ring);
1846 void (*stop_ring)(struct intel_engine_cs *ring);
1847 } gt;
1848
bdf1e7e3
DV
1849 /*
1850 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1851 * will be rejected. Instead look for a better place.
1852 */
77fec556 1853};
1da177e4 1854
2c1792a1
CW
1855static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1856{
1857 return dev->dev_private;
1858}
1859
888d0d42
ID
1860static inline struct drm_i915_private *dev_to_i915(struct device *dev)
1861{
1862 return to_i915(dev_get_drvdata(dev));
1863}
1864
b4519513
CW
1865/* Iterate over initialised rings */
1866#define for_each_ring(ring__, dev_priv__, i__) \
1867 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1868 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1869
b1d7e4b4
WF
1870enum hdmi_force_audio {
1871 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1872 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1873 HDMI_AUDIO_AUTO, /* trust EDID */
1874 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1875};
1876
190d6cd5 1877#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1878
37e680a1
CW
1879struct drm_i915_gem_object_ops {
1880 /* Interface between the GEM object and its backing storage.
1881 * get_pages() is called once prior to the use of the associated set
1882 * of pages before to binding them into the GTT, and put_pages() is
1883 * called after we no longer need them. As we expect there to be
1884 * associated cost with migrating pages between the backing storage
1885 * and making them available for the GPU (e.g. clflush), we may hold
1886 * onto the pages after they are no longer referenced by the GPU
1887 * in case they may be used again shortly (for example migrating the
1888 * pages to a different memory domain within the GTT). put_pages()
1889 * will therefore most likely be called when the object itself is
1890 * being released or under memory pressure (where we attempt to
1891 * reap pages for the shrinker).
1892 */
1893 int (*get_pages)(struct drm_i915_gem_object *);
1894 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1895 int (*dmabuf_export)(struct drm_i915_gem_object *);
1896 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1897};
1898
a071fa00
DV
1899/*
1900 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1901 * considered to be the frontbuffer for the given plane interface-vise. This
1902 * doesn't mean that the hw necessarily already scans it out, but that any
1903 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1904 *
1905 * We have one bit per pipe and per scanout plane type.
1906 */
1907#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1908#define INTEL_FRONTBUFFER_BITS \
1909 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1910#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1911 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1912#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1913 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1914#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1915 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1916#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1917 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1918#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1919 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1920
673a394b 1921struct drm_i915_gem_object {
c397b908 1922 struct drm_gem_object base;
673a394b 1923
37e680a1
CW
1924 const struct drm_i915_gem_object_ops *ops;
1925
2f633156
BW
1926 /** List of VMAs backed by this object */
1927 struct list_head vma_list;
1928
c1ad11fc
CW
1929 /** Stolen memory for this object, instead of being backed by shmem. */
1930 struct drm_mm_node *stolen;
35c20a60 1931 struct list_head global_list;
673a394b 1932
69dc4987 1933 struct list_head ring_list;
b25cb2f8
BW
1934 /** Used in execbuf to temporarily hold a ref */
1935 struct list_head obj_exec_link;
673a394b 1936
8d9d5744 1937 struct list_head batch_pool_link;
493018dc 1938
673a394b 1939 /**
65ce3027
CW
1940 * This is set if the object is on the active lists (has pending
1941 * rendering and so a non-zero seqno), and is not set if it i s on
1942 * inactive (ready to be unbound) list.
673a394b 1943 */
0206e353 1944 unsigned int active:1;
673a394b
EA
1945
1946 /**
1947 * This is set if the object has been written to since last bound
1948 * to the GTT
1949 */
0206e353 1950 unsigned int dirty:1;
778c3544
DV
1951
1952 /**
1953 * Fence register bits (if any) for this object. Will be set
1954 * as needed when mapped into the GTT.
1955 * Protected by dev->struct_mutex.
778c3544 1956 */
4b9de737 1957 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1958
778c3544
DV
1959 /**
1960 * Advice: are the backing pages purgeable?
1961 */
0206e353 1962 unsigned int madv:2;
778c3544 1963
778c3544
DV
1964 /**
1965 * Current tiling mode for the object.
1966 */
0206e353 1967 unsigned int tiling_mode:2;
5d82e3e6
CW
1968 /**
1969 * Whether the tiling parameters for the currently associated fence
1970 * register have changed. Note that for the purposes of tracking
1971 * tiling changes we also treat the unfenced register, the register
1972 * slot that the object occupies whilst it executes a fenced
1973 * command (such as BLT on gen2/3), as a "fence".
1974 */
1975 unsigned int fence_dirty:1;
778c3544 1976
75e9e915
DV
1977 /**
1978 * Is the object at the current location in the gtt mappable and
1979 * fenceable? Used to avoid costly recalculations.
1980 */
0206e353 1981 unsigned int map_and_fenceable:1;
75e9e915 1982
fb7d516a
DV
1983 /**
1984 * Whether the current gtt mapping needs to be mappable (and isn't just
1985 * mappable by accident). Track pin and fault separate for a more
1986 * accurate mappable working set.
1987 */
0206e353 1988 unsigned int fault_mappable:1;
fb7d516a 1989
24f3a8cf
AG
1990 /*
1991 * Is the object to be mapped as read-only to the GPU
1992 * Only honoured if hardware has relevant pte bit
1993 */
1994 unsigned long gt_ro:1;
651d794f 1995 unsigned int cache_level:3;
0f71979a 1996 unsigned int cache_dirty:1;
93dfb40c 1997
9da3da66 1998 unsigned int has_dma_mapping:1;
7bddb01f 1999
a071fa00
DV
2000 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2001
8a0c39b1
TU
2002 unsigned int pin_display;
2003
9da3da66 2004 struct sg_table *pages;
a5570178 2005 int pages_pin_count;
ee286370
CW
2006 struct get_page {
2007 struct scatterlist *sg;
2008 int last;
2009 } get_page;
673a394b 2010
1286ff73 2011 /* prime dma-buf support */
9a70cc2a
DA
2012 void *dma_buf_vmapping;
2013 int vmapping_count;
2014
1c293ea3 2015 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
2016 struct drm_i915_gem_request *last_read_req;
2017 struct drm_i915_gem_request *last_write_req;
caea7476 2018 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2019 struct drm_i915_gem_request *last_fenced_req;
673a394b 2020
778c3544 2021 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2022 uint32_t stride;
673a394b 2023
80075d49
DV
2024 /** References from framebuffers, locks out tiling changes. */
2025 unsigned long framebuffer_references;
2026
280b713b 2027 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2028 unsigned long *bit_17;
280b713b 2029
5cc9ed4b 2030 union {
6a2c4232
CW
2031 /** for phy allocated objects */
2032 struct drm_dma_handle *phys_handle;
2033
5cc9ed4b
CW
2034 struct i915_gem_userptr {
2035 uintptr_t ptr;
2036 unsigned read_only :1;
2037 unsigned workers :4;
2038#define I915_GEM_USERPTR_MAX_WORKERS 15
2039
ad46cb53
CW
2040 struct i915_mm_struct *mm;
2041 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2042 struct work_struct *work;
2043 } userptr;
2044 };
2045};
62b8b215 2046#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2047
a071fa00
DV
2048void i915_gem_track_fb(struct drm_i915_gem_object *old,
2049 struct drm_i915_gem_object *new,
2050 unsigned frontbuffer_bits);
2051
673a394b
EA
2052/**
2053 * Request queue structure.
2054 *
2055 * The request queue allows us to note sequence numbers that have been emitted
2056 * and may be associated with active buffers to be retired.
2057 *
97b2a6a1
JH
2058 * By keeping this list, we can avoid having to do questionable sequence
2059 * number comparisons on buffer last_read|write_seqno. It also allows an
2060 * emission time to be associated with the request for tracking how far ahead
2061 * of the GPU the submission is.
b3a38998
NH
2062 *
2063 * The requests are reference counted, so upon creation they should have an
2064 * initial reference taken using kref_init
673a394b
EA
2065 */
2066struct drm_i915_gem_request {
abfe262a
JH
2067 struct kref ref;
2068
852835f3 2069 /** On Which ring this request was generated */
efab6d8d 2070 struct drm_i915_private *i915;
a4872ba6 2071 struct intel_engine_cs *ring;
852835f3 2072
673a394b
EA
2073 /** GEM sequence number associated with this request. */
2074 uint32_t seqno;
2075
7d736f4f
MK
2076 /** Position in the ringbuffer of the start of the request */
2077 u32 head;
2078
72f95afa
NH
2079 /**
2080 * Position in the ringbuffer of the start of the postfix.
2081 * This is required to calculate the maximum available ringbuffer
2082 * space without overwriting the postfix.
2083 */
2084 u32 postfix;
2085
2086 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2087 u32 tail;
2088
b3a38998 2089 /**
a8c6ecb3 2090 * Context and ring buffer related to this request
b3a38998
NH
2091 * Contexts are refcounted, so when this request is associated with a
2092 * context, we must increment the context's refcount, to guarantee that
2093 * it persists while any request is linked to it. Requests themselves
2094 * are also refcounted, so the request will only be freed when the last
2095 * reference to it is dismissed, and the code in
2096 * i915_gem_request_free() will then decrement the refcount on the
2097 * context.
2098 */
273497e5 2099 struct intel_context *ctx;
98e1bd4a 2100 struct intel_ringbuffer *ringbuf;
0e50e96b 2101
7d736f4f
MK
2102 /** Batch buffer related to this request if any */
2103 struct drm_i915_gem_object *batch_obj;
2104
673a394b
EA
2105 /** Time at which this request was emitted, in jiffies. */
2106 unsigned long emitted_jiffies;
2107
b962442e 2108 /** global list entry for this request */
673a394b 2109 struct list_head list;
b962442e 2110
f787a5f5 2111 struct drm_i915_file_private *file_priv;
b962442e
EA
2112 /** file_priv list entry for this request */
2113 struct list_head client_list;
67e2937b 2114
071c92de
MK
2115 /** process identifier submitting this request */
2116 struct pid *pid;
2117
6d3d8274
NH
2118 /**
2119 * The ELSP only accepts two elements at a time, so we queue
2120 * context/tail pairs on a given queue (ring->execlist_queue) until the
2121 * hardware is available. The queue serves a double purpose: we also use
2122 * it to keep track of the up to 2 contexts currently in the hardware
2123 * (usually one in execution and the other queued up by the GPU): We
2124 * only remove elements from the head of the queue when the hardware
2125 * informs us that an element has been completed.
2126 *
2127 * All accesses to the queue are mediated by a spinlock
2128 * (ring->execlist_lock).
2129 */
2130
2131 /** Execlist link in the submission queue.*/
2132 struct list_head execlist_link;
2133
2134 /** Execlists no. of times this request has been sent to the ELSP */
2135 int elsp_submitted;
2136
673a394b
EA
2137};
2138
6689cb2b
JH
2139int i915_gem_request_alloc(struct intel_engine_cs *ring,
2140 struct intel_context *ctx);
abfe262a
JH
2141void i915_gem_request_free(struct kref *req_ref);
2142
b793a00a
JH
2143static inline uint32_t
2144i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2145{
2146 return req ? req->seqno : 0;
2147}
2148
2149static inline struct intel_engine_cs *
2150i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2151{
2152 return req ? req->ring : NULL;
2153}
2154
abfe262a
JH
2155static inline void
2156i915_gem_request_reference(struct drm_i915_gem_request *req)
2157{
2158 kref_get(&req->ref);
2159}
2160
2161static inline void
2162i915_gem_request_unreference(struct drm_i915_gem_request *req)
2163{
f245860e 2164 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2165 kref_put(&req->ref, i915_gem_request_free);
2166}
2167
41037f9f
CW
2168static inline void
2169i915_gem_request_unreference__unlocked(struct drm_i915_gem_request *req)
2170{
b833bb61
ML
2171 struct drm_device *dev;
2172
2173 if (!req)
2174 return;
41037f9f 2175
b833bb61
ML
2176 dev = req->ring->dev;
2177 if (kref_put_mutex(&req->ref, i915_gem_request_free, &dev->struct_mutex))
41037f9f 2178 mutex_unlock(&dev->struct_mutex);
41037f9f
CW
2179}
2180
abfe262a
JH
2181static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2182 struct drm_i915_gem_request *src)
2183{
2184 if (src)
2185 i915_gem_request_reference(src);
2186
2187 if (*pdst)
2188 i915_gem_request_unreference(*pdst);
2189
2190 *pdst = src;
2191}
2192
1b5a433a
JH
2193/*
2194 * XXX: i915_gem_request_completed should be here but currently needs the
2195 * definition of i915_seqno_passed() which is below. It will be moved in
2196 * a later patch when the call to i915_seqno_passed() is obsoleted...
2197 */
2198
673a394b 2199struct drm_i915_file_private {
b29c19b6 2200 struct drm_i915_private *dev_priv;
ab0e7ff9 2201 struct drm_file *file;
b29c19b6 2202
673a394b 2203 struct {
99057c81 2204 spinlock_t lock;
b962442e 2205 struct list_head request_list;
673a394b 2206 } mm;
40521054 2207 struct idr context_idr;
e59ec13d 2208
1854d5ca
CW
2209 struct list_head rps_boost;
2210 struct intel_engine_cs *bsd_ring;
2211
2212 unsigned rps_boosts;
673a394b
EA
2213};
2214
351e3db2
BV
2215/*
2216 * A command that requires special handling by the command parser.
2217 */
2218struct drm_i915_cmd_descriptor {
2219 /*
2220 * Flags describing how the command parser processes the command.
2221 *
2222 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2223 * a length mask if not set
2224 * CMD_DESC_SKIP: The command is allowed but does not follow the
2225 * standard length encoding for the opcode range in
2226 * which it falls
2227 * CMD_DESC_REJECT: The command is never allowed
2228 * CMD_DESC_REGISTER: The command should be checked against the
2229 * register whitelist for the appropriate ring
2230 * CMD_DESC_MASTER: The command is allowed if the submitting process
2231 * is the DRM master
2232 */
2233 u32 flags;
2234#define CMD_DESC_FIXED (1<<0)
2235#define CMD_DESC_SKIP (1<<1)
2236#define CMD_DESC_REJECT (1<<2)
2237#define CMD_DESC_REGISTER (1<<3)
2238#define CMD_DESC_BITMASK (1<<4)
2239#define CMD_DESC_MASTER (1<<5)
2240
2241 /*
2242 * The command's unique identification bits and the bitmask to get them.
2243 * This isn't strictly the opcode field as defined in the spec and may
2244 * also include type, subtype, and/or subop fields.
2245 */
2246 struct {
2247 u32 value;
2248 u32 mask;
2249 } cmd;
2250
2251 /*
2252 * The command's length. The command is either fixed length (i.e. does
2253 * not include a length field) or has a length field mask. The flag
2254 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2255 * a length mask. All command entries in a command table must include
2256 * length information.
2257 */
2258 union {
2259 u32 fixed;
2260 u32 mask;
2261 } length;
2262
2263 /*
2264 * Describes where to find a register address in the command to check
2265 * against the ring's register whitelist. Only valid if flags has the
2266 * CMD_DESC_REGISTER bit set.
2267 */
2268 struct {
2269 u32 offset;
2270 u32 mask;
2271 } reg;
2272
2273#define MAX_CMD_DESC_BITMASKS 3
2274 /*
2275 * Describes command checks where a particular dword is masked and
2276 * compared against an expected value. If the command does not match
2277 * the expected value, the parser rejects it. Only valid if flags has
2278 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2279 * are valid.
d4d48035
BV
2280 *
2281 * If the check specifies a non-zero condition_mask then the parser
2282 * only performs the check when the bits specified by condition_mask
2283 * are non-zero.
351e3db2
BV
2284 */
2285 struct {
2286 u32 offset;
2287 u32 mask;
2288 u32 expected;
d4d48035
BV
2289 u32 condition_offset;
2290 u32 condition_mask;
351e3db2
BV
2291 } bits[MAX_CMD_DESC_BITMASKS];
2292};
2293
2294/*
2295 * A table of commands requiring special handling by the command parser.
2296 *
2297 * Each ring has an array of tables. Each table consists of an array of command
2298 * descriptors, which must be sorted with command opcodes in ascending order.
2299 */
2300struct drm_i915_cmd_table {
2301 const struct drm_i915_cmd_descriptor *table;
2302 int count;
2303};
2304
dbbe9127 2305/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2306#define __I915__(p) ({ \
2307 struct drm_i915_private *__p; \
2308 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2309 __p = (struct drm_i915_private *)p; \
2310 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2311 __p = to_i915((struct drm_device *)p); \
2312 else \
2313 BUILD_BUG(); \
2314 __p; \
2315})
dbbe9127 2316#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2317#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2318#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2319
87f1f465
CW
2320#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2321#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2322#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2323#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2324#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2325#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2326#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2327#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2328#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2329#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2330#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2331#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2332#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2333#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2334#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2335#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2336#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2337#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2338#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2339 INTEL_DEVID(dev) == 0x0152 || \
2340 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2341#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2342#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2343#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2344#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2345#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
1feed885 2346#define IS_BROXTON(dev) (!INTEL_INFO(dev)->is_skylake && IS_GEN9(dev))
cae5852d 2347#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2348#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2349 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2350#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2351 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2352 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2353 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2354#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2355 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2356#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2357 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2358#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2359 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2360/* ULX machines are also considered ULT. */
87f1f465
CW
2361#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2362 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2363#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2364
e90a21d4
HN
2365#define SKL_REVID_A0 (0x0)
2366#define SKL_REVID_B0 (0x1)
2367#define SKL_REVID_C0 (0x2)
2368#define SKL_REVID_D0 (0x3)
8bc0ccf6 2369#define SKL_REVID_E0 (0x4)
e90a21d4 2370
6c74c87f
NH
2371#define BXT_REVID_A0 (0x0)
2372#define BXT_REVID_B0 (0x3)
2373#define BXT_REVID_C0 (0x6)
2374
85436696
JB
2375/*
2376 * The genX designation typically refers to the render engine, so render
2377 * capability related checks should use IS_GEN, while display and other checks
2378 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2379 * chips, etc.).
2380 */
cae5852d
ZN
2381#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2382#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2383#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2384#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2385#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2386#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2387#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2388#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2389
73ae478c
BW
2390#define RENDER_RING (1<<RCS)
2391#define BSD_RING (1<<VCS)
2392#define BLT_RING (1<<BCS)
2393#define VEBOX_RING (1<<VECS)
845f74a7 2394#define BSD2_RING (1<<VCS2)
63c42e56 2395#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2396#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2397#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2398#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2399#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2400#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2401 __I915__(dev)->ellc_size)
cae5852d
ZN
2402#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2403
254f965c 2404#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2405#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2406#define USES_PPGTT(dev) (i915.enable_ppgtt)
2407#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2408
05394f39 2409#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2410#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2411
b45305fc
DV
2412/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2413#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2414/*
2415 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2416 * even when in MSI mode. This results in spurious interrupt warnings if the
2417 * legacy irq no. is shared with another device. The kernel then disables that
2418 * interrupt source and so prevents the other device from working properly.
2419 */
2420#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2421#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2422
cae5852d
ZN
2423/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2424 * rows, which changed the alignment requirements and fence programming.
2425 */
2426#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2427 IS_I915GM(dev)))
2428#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2429#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2430#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2431#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2432#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2433
2434#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2435#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2436#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2437
dbf7786e 2438#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2439
dd93be58 2440#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2441#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2442#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845
SJ
2443 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
2444 IS_SKYLAKE(dev))
6157d3c8 2445#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511
SS
2446 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
2447 IS_SKYLAKE(dev))
58abf1da
RV
2448#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2449#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2450
eb805623
DV
2451#define HAS_CSR(dev) (IS_SKYLAKE(dev))
2452
17a303ec
PZ
2453#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2454#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2455#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2456#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2457#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2458#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2459#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2460#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2461
f2fbc690 2462#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2463#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2464#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2465#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2466#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2467#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2468#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2469
5fafe292
SJ
2470#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2471
040d2baa
BW
2472/* DPF == dynamic parity feature */
2473#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2474#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2475
c8735b0c 2476#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2477#define GEN9_FREQ_SCALER 3
c8735b0c 2478
05394f39
CW
2479#include "i915_trace.h"
2480
baa70943 2481extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2482extern int i915_max_ioctl;
2483
fc49b3da
ID
2484extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2485extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871 2486
d330a953
JN
2487/* i915_params.c */
2488struct i915_params {
2489 int modeset;
2490 int panel_ignore_lid;
d330a953
JN
2491 int semaphores;
2492 unsigned int lvds_downclock;
2493 int lvds_channel_mode;
2494 int panel_use_ssc;
2495 int vbt_sdvo_panel_type;
2496 int enable_rc6;
2497 int enable_fbc;
d330a953 2498 int enable_ppgtt;
127f1003 2499 int enable_execlists;
d330a953
JN
2500 int enable_psr;
2501 unsigned int preliminary_hw_support;
2502 int disable_power_well;
2503 int enable_ips;
e5aa6541 2504 int invert_brightness;
351e3db2 2505 int enable_cmd_parser;
e5aa6541
DL
2506 /* leave bools at the end to not create holes */
2507 bool enable_hangcheck;
2508 bool fastboot;
d330a953 2509 bool prefault_disable;
5bedeb2d 2510 bool load_detect_test;
d330a953 2511 bool reset;
a0bae57f 2512 bool disable_display;
7a10dfa6 2513 bool disable_vtd_wa;
84c33a64 2514 int use_mmio_flip;
48572edd 2515 int mmio_debug;
e2c719b7 2516 bool verbose_state_checks;
b2e7723b 2517 bool nuclear_pageflip;
d330a953
JN
2518};
2519extern struct i915_params i915 __read_mostly;
2520
1da177e4 2521 /* i915_dma.c */
22eae947 2522extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2523extern int i915_driver_unload(struct drm_device *);
2885f6ac 2524extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2525extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2526extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2527 struct drm_file *file);
673a394b 2528extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2529 struct drm_file *file);
84b1fd10 2530extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2531#ifdef CONFIG_COMPAT
0d6aa60b
DA
2532extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2533 unsigned long arg);
c43b5634 2534#endif
8e96d9c4 2535extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2536extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2537extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2538extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2539extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2540extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2541int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2542void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
eb805623 2543void i915_firmware_load_error_print(const char *fw_path, int err);
7648fa99 2544
1da177e4 2545/* i915_irq.c */
10cd45b6 2546void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2547__printf(3, 4)
2548void i915_handle_error(struct drm_device *dev, bool wedged,
2549 const char *fmt, ...);
1da177e4 2550
b963291c
DV
2551extern void intel_irq_init(struct drm_i915_private *dev_priv);
2552extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2553int intel_irq_install(struct drm_i915_private *dev_priv);
2554void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2555
2556extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2557extern void intel_uncore_early_sanitize(struct drm_device *dev,
2558 bool restore_forcewake);
907b28c5 2559extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2560extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2561extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2562extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2563const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2564void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2565 enum forcewake_domains domains);
59bad947 2566void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2567 enum forcewake_domains domains);
a6111f7b
CW
2568/* Like above but the caller must manage the uncore.lock itself.
2569 * Must be used with I915_READ_FW and friends.
2570 */
2571void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2572 enum forcewake_domains domains);
2573void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2574 enum forcewake_domains domains);
59bad947 2575void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2576static inline bool intel_vgpu_active(struct drm_device *dev)
2577{
2578 return to_i915(dev)->vgpu.active;
2579}
b1f14ad0 2580
7c463586 2581void
50227e1c 2582i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2583 u32 status_mask);
7c463586
KP
2584
2585void
50227e1c 2586i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2587 u32 status_mask);
7c463586 2588
f8b79e58
ID
2589void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2590void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2591void
2592ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2593void
2594ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2595void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2596 uint32_t interrupt_mask,
2597 uint32_t enabled_irq_mask);
2598#define ibx_enable_display_interrupt(dev_priv, bits) \
2599 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2600#define ibx_disable_display_interrupt(dev_priv, bits) \
2601 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2602
673a394b 2603/* i915_gem.c */
673a394b
EA
2604int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2605 struct drm_file *file_priv);
2606int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2607 struct drm_file *file_priv);
2608int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2609 struct drm_file *file_priv);
2610int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2611 struct drm_file *file_priv);
de151cf6
JB
2612int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2613 struct drm_file *file_priv);
673a394b
EA
2614int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2615 struct drm_file *file_priv);
2616int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2617 struct drm_file *file_priv);
ba8b7ccb
OM
2618void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2619 struct intel_engine_cs *ring);
2620void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2621 struct drm_file *file,
2622 struct intel_engine_cs *ring,
2623 struct drm_i915_gem_object *obj);
a83014d3
OM
2624int i915_gem_ringbuffer_submission(struct drm_device *dev,
2625 struct drm_file *file,
2626 struct intel_engine_cs *ring,
2627 struct intel_context *ctx,
2628 struct drm_i915_gem_execbuffer2 *args,
2629 struct list_head *vmas,
2630 struct drm_i915_gem_object *batch_obj,
2631 u64 exec_start, u32 flags);
673a394b
EA
2632int i915_gem_execbuffer(struct drm_device *dev, void *data,
2633 struct drm_file *file_priv);
76446cac
JB
2634int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2635 struct drm_file *file_priv);
673a394b
EA
2636int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2637 struct drm_file *file_priv);
199adf40
BW
2638int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2639 struct drm_file *file);
2640int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2641 struct drm_file *file);
673a394b
EA
2642int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2643 struct drm_file *file_priv);
3ef94daa
CW
2644int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2645 struct drm_file *file_priv);
673a394b
EA
2646int i915_gem_set_tiling(struct drm_device *dev, void *data,
2647 struct drm_file *file_priv);
2648int i915_gem_get_tiling(struct drm_device *dev, void *data,
2649 struct drm_file *file_priv);
5cc9ed4b
CW
2650int i915_gem_init_userptr(struct drm_device *dev);
2651int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2652 struct drm_file *file);
5a125c3c
EA
2653int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2654 struct drm_file *file_priv);
23ba4fd0
BW
2655int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2656 struct drm_file *file_priv);
673a394b 2657void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2658void *i915_gem_object_alloc(struct drm_device *dev);
2659void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2660void i915_gem_object_init(struct drm_i915_gem_object *obj,
2661 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2662struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2663 size_t size);
7e0d96bc
BW
2664void i915_init_vm(struct drm_i915_private *dev_priv,
2665 struct i915_address_space *vm);
673a394b 2666void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2667void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2668
0875546c
DV
2669/* Flags used by pin/bind&friends. */
2670#define PIN_MAPPABLE (1<<0)
2671#define PIN_NONBLOCK (1<<1)
2672#define PIN_GLOBAL (1<<2)
2673#define PIN_OFFSET_BIAS (1<<3)
2674#define PIN_USER (1<<4)
2675#define PIN_UPDATE (1<<5)
d23db88c 2676#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2677int __must_check
2678i915_gem_object_pin(struct drm_i915_gem_object *obj,
2679 struct i915_address_space *vm,
2680 uint32_t alignment,
2681 uint64_t flags);
2682int __must_check
2683i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2684 const struct i915_ggtt_view *view,
2685 uint32_t alignment,
2686 uint64_t flags);
fe14d5f4
TU
2687
2688int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2689 u32 flags);
07fe0b12 2690int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2691int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2692void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2693void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2694
4c914c0c
BV
2695int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2696 int *needs_clflush);
2697
37e680a1 2698int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2699
2700static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2701{
ee286370
CW
2702 return sg->length >> PAGE_SHIFT;
2703}
67d5a50c 2704
ee286370
CW
2705static inline struct page *
2706i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2707{
ee286370
CW
2708 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2709 return NULL;
67d5a50c 2710
ee286370
CW
2711 if (n < obj->get_page.last) {
2712 obj->get_page.sg = obj->pages->sgl;
2713 obj->get_page.last = 0;
2714 }
67d5a50c 2715
ee286370
CW
2716 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2717 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2718 if (unlikely(sg_is_chain(obj->get_page.sg)))
2719 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2720 }
67d5a50c 2721
ee286370 2722 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2723}
ee286370 2724
a5570178
CW
2725static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2726{
2727 BUG_ON(obj->pages == NULL);
2728 obj->pages_pin_count++;
2729}
2730static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2731{
2732 BUG_ON(obj->pages_pin_count == 0);
2733 obj->pages_pin_count--;
2734}
2735
54cf91dc 2736int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2737int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2738 struct intel_engine_cs *to);
e2d05a8b 2739void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2740 struct intel_engine_cs *ring);
ff72145b
DA
2741int i915_gem_dumb_create(struct drm_file *file_priv,
2742 struct drm_device *dev,
2743 struct drm_mode_create_dumb *args);
da6b51d0
DA
2744int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2745 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2746/**
2747 * Returns true if seq1 is later than seq2.
2748 */
2749static inline bool
2750i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2751{
2752 return (int32_t)(seq1 - seq2) >= 0;
2753}
2754
1b5a433a
JH
2755static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2756 bool lazy_coherency)
2757{
2758 u32 seqno;
2759
2760 BUG_ON(req == NULL);
2761
2762 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2763
2764 return i915_seqno_passed(seqno, req->seqno);
2765}
2766
fca26bb4
MK
2767int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2768int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2769int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2770int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2771
d8ffa60b
DV
2772bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2773void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2774
8d9fc7fd 2775struct drm_i915_gem_request *
a4872ba6 2776i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2777
b29c19b6 2778bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2779void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2780int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2781 bool interruptible);
b6660d59 2782int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2783
1f83fee0
DV
2784static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2785{
2786 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2787 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2788}
2789
2790static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2791{
2ac0f450
MK
2792 return atomic_read(&error->reset_counter) & I915_WEDGED;
2793}
2794
2795static inline u32 i915_reset_count(struct i915_gpu_error *error)
2796{
2797 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2798}
a71d8d94 2799
88b4aa87
MK
2800static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2801{
2802 return dev_priv->gpu_error.stop_rings == 0 ||
2803 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2804}
2805
2806static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2807{
2808 return dev_priv->gpu_error.stop_rings == 0 ||
2809 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2810}
2811
069efc1d 2812void i915_gem_reset(struct drm_device *dev);
000433b6 2813bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2814int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2815int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2816int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2817int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2818int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2819void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2820void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2821int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2822int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2823int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2824 struct drm_file *file,
9400ae5c
JH
2825 struct drm_i915_gem_object *batch_obj);
2826#define i915_add_request(ring) \
2827 __i915_add_request(ring, NULL, NULL)
9c654818 2828int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2829 unsigned reset_counter,
2830 bool interruptible,
2831 s64 *timeout,
2832 struct drm_i915_file_private *file_priv);
a4b3a571 2833int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2834int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2835int __must_check
2836i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2837 bool write);
2838int __must_check
dabdfe02
CW
2839i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2840int __must_check
2da3b9b9
CW
2841i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2842 u32 alignment,
e6617330
TU
2843 struct intel_engine_cs *pipelined,
2844 const struct i915_ggtt_view *view);
2845void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
2846 const struct i915_ggtt_view *view);
00731155 2847int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2848 int align);
b29c19b6 2849int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2850void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2851
0fa87796
ID
2852uint32_t
2853i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2854uint32_t
d865110c
ID
2855i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2856 int tiling_mode, bool fenced);
467cffba 2857
e4ffd173
CW
2858int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2859 enum i915_cache_level cache_level);
2860
1286ff73
DV
2861struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2862 struct dma_buf *dma_buf);
2863
2864struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2865 struct drm_gem_object *gem_obj, int flags);
2866
19b2dbde
CW
2867void i915_gem_restore_fences(struct drm_device *dev);
2868
ec7adb6e
JL
2869unsigned long
2870i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
9abc4648 2871 const struct i915_ggtt_view *view);
ec7adb6e
JL
2872unsigned long
2873i915_gem_obj_offset(struct drm_i915_gem_object *o,
2874 struct i915_address_space *vm);
2875static inline unsigned long
2876i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 2877{
9abc4648 2878 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 2879}
ec7adb6e 2880
a70a3148 2881bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 2882bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 2883 const struct i915_ggtt_view *view);
a70a3148 2884bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 2885 struct i915_address_space *vm);
fe14d5f4 2886
a70a3148
BW
2887unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2888 struct i915_address_space *vm);
fe14d5f4 2889struct i915_vma *
ec7adb6e
JL
2890i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2891 struct i915_address_space *vm);
2892struct i915_vma *
2893i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
2894 const struct i915_ggtt_view *view);
fe14d5f4 2895
accfef2e
BW
2896struct i915_vma *
2897i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
2898 struct i915_address_space *vm);
2899struct i915_vma *
2900i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
2901 const struct i915_ggtt_view *view);
5c2abbea 2902
ec7adb6e
JL
2903static inline struct i915_vma *
2904i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
2905{
2906 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 2907}
ec7adb6e 2908bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 2909
a70a3148 2910/* Some GGTT VM helpers */
5dc383b0 2911#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2912 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2913static inline bool i915_is_ggtt(struct i915_address_space *vm)
2914{
2915 struct i915_address_space *ggtt =
2916 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2917 return vm == ggtt;
2918}
2919
841cd773
DV
2920static inline struct i915_hw_ppgtt *
2921i915_vm_to_ppgtt(struct i915_address_space *vm)
2922{
2923 WARN_ON(i915_is_ggtt(vm));
2924
2925 return container_of(vm, struct i915_hw_ppgtt, base);
2926}
2927
2928
a70a3148
BW
2929static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2930{
9abc4648 2931 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
2932}
2933
2934static inline unsigned long
2935i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2936{
5dc383b0 2937 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2938}
c37e2204
BW
2939
2940static inline int __must_check
2941i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2942 uint32_t alignment,
1ec9e26d 2943 unsigned flags)
c37e2204 2944{
5dc383b0
DV
2945 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2946 alignment, flags | PIN_GLOBAL);
c37e2204 2947}
a70a3148 2948
b287110e
DV
2949static inline int
2950i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2951{
2952 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2953}
2954
e6617330
TU
2955void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
2956 const struct i915_ggtt_view *view);
2957static inline void
2958i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
2959{
2960 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
2961}
b287110e 2962
254f965c 2963/* i915_gem_context.c */
8245be31 2964int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2965void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2966void i915_gem_context_reset(struct drm_device *dev);
e422b888 2967int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2968int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2969void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2970int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2971 struct intel_context *to);
2972struct intel_context *
41bde553 2973i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2974void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2975struct drm_i915_gem_object *
2976i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2977static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2978{
691e6415 2979 kref_get(&ctx->ref);
dce3271b
MK
2980}
2981
273497e5 2982static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2983{
691e6415 2984 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2985}
2986
273497e5 2987static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2988{
821d66dd 2989 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2990}
2991
84624813
BW
2992int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2993 struct drm_file *file);
2994int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2995 struct drm_file *file);
c9dc0f35
CW
2996int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
2997 struct drm_file *file_priv);
2998int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
2999 struct drm_file *file_priv);
1286ff73 3000
679845ed
BW
3001/* i915_gem_evict.c */
3002int __must_check i915_gem_evict_something(struct drm_device *dev,
3003 struct i915_address_space *vm,
3004 int min_size,
3005 unsigned alignment,
3006 unsigned cache_level,
d23db88c
CW
3007 unsigned long start,
3008 unsigned long end,
1ec9e26d 3009 unsigned flags);
679845ed
BW
3010int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
3011int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 3012
0260c420 3013/* belongs in i915_gem_gtt.h */
d09105c6 3014static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3015{
3016 if (INTEL_INFO(dev)->gen < 6)
3017 intel_gtt_chipset_flush();
3018}
246cbfb5 3019
9797fbfb
CW
3020/* i915_gem_stolen.c */
3021int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 3022int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 3023void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 3024void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3025struct drm_i915_gem_object *
3026i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3027struct drm_i915_gem_object *
3028i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3029 u32 stolen_offset,
3030 u32 gtt_offset,
3031 u32 size);
9797fbfb 3032
be6a0376
DV
3033/* i915_gem_shrinker.c */
3034unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
3035 long target,
3036 unsigned flags);
3037#define I915_SHRINK_PURGEABLE 0x1
3038#define I915_SHRINK_UNBOUND 0x2
3039#define I915_SHRINK_BOUND 0x4
3040unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3041void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
3042
3043
673a394b 3044/* i915_gem_tiling.c */
2c1792a1 3045static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3046{
50227e1c 3047 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3048
3049 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3050 obj->tiling_mode != I915_TILING_NONE;
3051}
3052
673a394b 3053void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
3054void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3055void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
3056
3057/* i915_gem_debug.c */
23bc5982
CW
3058#if WATCH_LISTS
3059int i915_verify_lists(struct drm_device *dev);
673a394b 3060#else
23bc5982 3061#define i915_verify_lists(dev) 0
673a394b 3062#endif
1da177e4 3063
2017263e 3064/* i915_debugfs.c */
27c202ad
BG
3065int i915_debugfs_init(struct drm_minor *minor);
3066void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3067#ifdef CONFIG_DEBUG_FS
249e87de 3068int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3069void intel_display_crc_init(struct drm_device *dev);
3070#else
249e87de 3071static inline int i915_debugfs_connector_add(struct drm_connector *connector) {}
f8c168fa 3072static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3073#endif
84734a04
MK
3074
3075/* i915_gpu_error.c */
edc3d884
MK
3076__printf(2, 3)
3077void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3078int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3079 const struct i915_error_state_file_priv *error);
4dc955f7 3080int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3081 struct drm_i915_private *i915,
4dc955f7
MK
3082 size_t count, loff_t pos);
3083static inline void i915_error_state_buf_release(
3084 struct drm_i915_error_state_buf *eb)
3085{
3086 kfree(eb->buf);
3087}
58174462
MK
3088void i915_capture_error_state(struct drm_device *dev, bool wedge,
3089 const char *error_msg);
84734a04
MK
3090void i915_error_state_get(struct drm_device *dev,
3091 struct i915_error_state_file_priv *error_priv);
3092void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3093void i915_destroy_error_state(struct drm_device *dev);
3094
3095void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3096const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3097
351e3db2 3098/* i915_cmd_parser.c */
d728c8ef 3099int i915_cmd_parser_get_version(void);
a4872ba6
OM
3100int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
3101void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
3102bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
3103int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2 3104 struct drm_i915_gem_object *batch_obj,
78a42377 3105 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3106 u32 batch_start_offset,
b9ffd80e 3107 u32 batch_len,
351e3db2
BV
3108 bool is_master);
3109
317c35d1
JB
3110/* i915_suspend.c */
3111extern int i915_save_state(struct drm_device *dev);
3112extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3113
0136db58
BW
3114/* i915_sysfs.c */
3115void i915_setup_sysfs(struct drm_device *dev_priv);
3116void i915_teardown_sysfs(struct drm_device *dev_priv);
3117
f899fc64
CW
3118/* intel_i2c.c */
3119extern int intel_setup_gmbus(struct drm_device *dev);
3120extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3121extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3122 unsigned int pin);
3bd7d909 3123
0184df46
JN
3124extern struct i2c_adapter *
3125intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3126extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3127extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3128static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3129{
3130 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3131}
f899fc64
CW
3132extern void intel_i2c_reset(struct drm_device *dev);
3133
3b617967 3134/* intel_opregion.c */
44834a67 3135#ifdef CONFIG_ACPI
27d50c82 3136extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3137extern void intel_opregion_init(struct drm_device *dev);
3138extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3139extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3140extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3141 bool enable);
ecbc5cf3
JN
3142extern int intel_opregion_notify_adapter(struct drm_device *dev,
3143 pci_power_t state);
65e082c9 3144#else
27d50c82 3145static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3146static inline void intel_opregion_init(struct drm_device *dev) { return; }
3147static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3148static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3149static inline int
3150intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3151{
3152 return 0;
3153}
ecbc5cf3
JN
3154static inline int
3155intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3156{
3157 return 0;
3158}
65e082c9 3159#endif
8ee1c3db 3160
723bfd70
JB
3161/* intel_acpi.c */
3162#ifdef CONFIG_ACPI
3163extern void intel_register_dsm_handler(void);
3164extern void intel_unregister_dsm_handler(void);
3165#else
3166static inline void intel_register_dsm_handler(void) { return; }
3167static inline void intel_unregister_dsm_handler(void) { return; }
3168#endif /* CONFIG_ACPI */
3169
79e53945 3170/* modesetting */
f817586c 3171extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3172extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3173extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3174extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3175extern void intel_connector_unregister(struct intel_connector *);
28d52043 3176extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3177extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3178 bool force_restore);
44cec740 3179extern void i915_redisable_vga(struct drm_device *dev);
04098753 3180extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3181extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3182extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3183extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3184extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3185 bool enable);
0206e353
AJ
3186extern void intel_detect_pch(struct drm_device *dev);
3187extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3188extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3189
2911a35b 3190extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3191int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3192 struct drm_file *file);
b6359918
MK
3193int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3194 struct drm_file *file);
575155a9 3195
6ef3d427
CW
3196/* overlay */
3197extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3198extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3199 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3200
3201extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3202extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3203 struct drm_device *dev,
3204 struct intel_display_error_state *error);
6ef3d427 3205
151a49d0
TR
3206int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3207int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3208
3209/* intel_sideband.c */
707b6e3d
D
3210u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3211void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3212u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3213u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3214void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3215u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3216void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3217u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3218void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3219u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3220void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3221u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3222void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3223u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3224void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3225u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3226 enum intel_sbi_destination destination);
3227void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3228 enum intel_sbi_destination destination);
e9fe51c6
SK
3229u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3230void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3231
616bc820
VS
3232int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3233int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3234
0b274481
BW
3235#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3236#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3237
3238#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3239#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3240#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3241#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3242
3243#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3244#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3245#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3246#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3247
698b3135
CW
3248/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3249 * will be implemented using 2 32-bit writes in an arbitrary order with
3250 * an arbitrary delay between them. This can cause the hardware to
3251 * act upon the intermediate value, possibly leading to corruption and
3252 * machine death. You have been warned.
3253 */
0b274481
BW
3254#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3255#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3256
50877445
CW
3257#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3258 u32 upper = I915_READ(upper_reg); \
3259 u32 lower = I915_READ(lower_reg); \
3260 u32 tmp = I915_READ(upper_reg); \
3261 if (upper != tmp) { \
3262 upper = tmp; \
3263 lower = I915_READ(lower_reg); \
3264 WARN_ON(I915_READ(upper_reg) != upper); \
3265 } \
3266 (u64)upper << 32 | lower; })
3267
cae5852d
ZN
3268#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3269#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3270
a6111f7b
CW
3271/* These are untraced mmio-accessors that are only valid to be used inside
3272 * criticial sections inside IRQ handlers where forcewake is explicitly
3273 * controlled.
3274 * Think twice, and think again, before using these.
3275 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3276 * intel_uncore_forcewake_irqunlock().
3277 */
3278#define I915_READ_FW(reg__) readl(dev_priv->regs + (reg__))
3279#define I915_WRITE_FW(reg__, val__) writel(val__, dev_priv->regs + (reg__))
3280#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3281
55bc60db
VS
3282/* "Broadcast RGB" property */
3283#define INTEL_BROADCAST_RGB_AUTO 0
3284#define INTEL_BROADCAST_RGB_FULL 1
3285#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3286
766aa1c4
VS
3287static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3288{
92e23b99 3289 if (IS_VALLEYVIEW(dev))
766aa1c4 3290 return VLV_VGACNTRL;
92e23b99
SJ
3291 else if (INTEL_INFO(dev)->gen >= 5)
3292 return CPU_VGACNTRL;
766aa1c4
VS
3293 else
3294 return VGACNTRL;
3295}
3296
2bb4629a
VS
3297static inline void __user *to_user_ptr(u64 address)
3298{
3299 return (void __user *)(uintptr_t)address;
3300}
3301
df97729f
ID
3302static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3303{
3304 unsigned long j = msecs_to_jiffies(m);
3305
3306 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3307}
3308
7bd0e226
DV
3309static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3310{
3311 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3312}
3313
df97729f
ID
3314static inline unsigned long
3315timespec_to_jiffies_timeout(const struct timespec *value)
3316{
3317 unsigned long j = timespec_to_jiffies(value);
3318
3319 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3320}
3321
dce56b3c
PZ
3322/*
3323 * If you need to wait X milliseconds between events A and B, but event B
3324 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3325 * when event A happened, then just before event B you call this function and
3326 * pass the timestamp as the first argument, and X as the second argument.
3327 */
3328static inline void
3329wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3330{
ec5e0cfb 3331 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3332
3333 /*
3334 * Don't re-read the value of "jiffies" every time since it may change
3335 * behind our back and break the math.
3336 */
3337 tmp_jiffies = jiffies;
3338 target_jiffies = timestamp_jiffies +
3339 msecs_to_jiffies_timeout(to_wait_ms);
3340
3341 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3342 remaining_jiffies = target_jiffies - tmp_jiffies;
3343 while (remaining_jiffies)
3344 remaining_jiffies =
3345 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3346 }
3347}
3348
581c26e8
JH
3349static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3350 struct drm_i915_gem_request *req)
3351{
3352 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3353 i915_gem_request_assign(&ring->trace_irq_req, req);
3354}
3355
1da177e4 3356#endif
This page took 1.307223 seconds and 5 git commands to generate.