drm/i915: Move releasing of the GEM request from free to retire/cancel
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67 33#include <uapi/drm/i915_drm.h>
93b81f51 34#include <uapi/drm/drm_fourcc.h>
e9b73c67 35
0839ccb8 36#include <linux/io-mapping.h>
f899fc64 37#include <linux/i2c.h>
c167a6fc 38#include <linux/i2c-algo-bit.h>
aaa6fd2a 39#include <linux/backlight.h>
5cc9ed4b 40#include <linux/hashtable.h>
2911a35b 41#include <linux/intel-iommu.h>
742cbee8 42#include <linux/kref.h>
9ee32fea 43#include <linux/pm_qos.h>
e73bdd20
CW
44#include <linux/shmem_fs.h>
45
46#include <drm/drmP.h>
47#include <drm/intel-gtt.h>
48#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
49#include <drm/drm_gem.h>
50
51#include "i915_params.h"
52#include "i915_reg.h"
53
54#include "intel_bios.h"
ac7f11c6 55#include "intel_dpll_mgr.h"
e73bdd20
CW
56#include "intel_guc.h"
57#include "intel_lrc.h"
58#include "intel_ringbuffer.h"
59
d501b1d2 60#include "i915_gem.h"
e73bdd20
CW
61#include "i915_gem_gtt.h"
62#include "i915_gem_render_state.h"
585fb111 63
1da177e4
LT
64/* General customization:
65 */
66
1da177e4
LT
67#define DRIVER_NAME "i915"
68#define DRIVER_DESC "Intel Graphics"
5b4fd5b1 69#define DRIVER_DATE "20160425"
1da177e4 70
c883ef1b 71#undef WARN_ON
5f77eeb0
DV
72/* Many gcc seem to no see through this and fall over :( */
73#if 0
74#define WARN_ON(x) ({ \
75 bool __i915_warn_cond = (x); \
76 if (__builtin_constant_p(__i915_warn_cond)) \
77 BUILD_BUG_ON(__i915_warn_cond); \
78 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
79#else
152b2262 80#define WARN_ON(x) WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
5f77eeb0
DV
81#endif
82
cd9bfacb 83#undef WARN_ON_ONCE
152b2262 84#define WARN_ON_ONCE(x) WARN_ONCE((x), "%s", "WARN_ON_ONCE(" __stringify(x) ")")
cd9bfacb 85
5f77eeb0
DV
86#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
87 (long) (x), __func__);
c883ef1b 88
e2c719b7
RC
89/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
32753cb8
JL
98 if (unlikely(__ret_warn_on)) \
99 if (!WARN(i915.verbose_state_checks, format)) \
e2c719b7 100 DRM_ERROR(format); \
e2c719b7
RC
101 unlikely(__ret_warn_on); \
102})
103
152b2262
JL
104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
c883ef1b 106
4fec15d1
ID
107bool __i915_inject_load_failure(const char *func, int line);
108#define i915_inject_load_failure() \
109 __i915_inject_load_failure(__func__, __LINE__)
110
42a8ca4c
JN
111static inline const char *yesno(bool v)
112{
113 return v ? "yes" : "no";
114}
115
87ad3212
JN
116static inline const char *onoff(bool v)
117{
118 return v ? "on" : "off";
119}
120
317c35d1 121enum pipe {
752aa88a 122 INVALID_PIPE = -1,
317c35d1
JB
123 PIPE_A = 0,
124 PIPE_B,
9db4a9c7 125 PIPE_C,
a57c774a
AK
126 _PIPE_EDP,
127 I915_MAX_PIPES = _PIPE_EDP
317c35d1 128};
9db4a9c7 129#define pipe_name(p) ((p) + 'A')
317c35d1 130
a5c961d1
PZ
131enum transcoder {
132 TRANSCODER_A = 0,
133 TRANSCODER_B,
134 TRANSCODER_C,
a57c774a 135 TRANSCODER_EDP,
4d1de975
JN
136 TRANSCODER_DSI_A,
137 TRANSCODER_DSI_C,
a57c774a 138 I915_MAX_TRANSCODERS
a5c961d1 139};
da205630
JN
140
141static inline const char *transcoder_name(enum transcoder transcoder)
142{
143 switch (transcoder) {
144 case TRANSCODER_A:
145 return "A";
146 case TRANSCODER_B:
147 return "B";
148 case TRANSCODER_C:
149 return "C";
150 case TRANSCODER_EDP:
151 return "EDP";
4d1de975
JN
152 case TRANSCODER_DSI_A:
153 return "DSI A";
154 case TRANSCODER_DSI_C:
155 return "DSI C";
da205630
JN
156 default:
157 return "<invalid>";
158 }
159}
a5c961d1 160
4d1de975
JN
161static inline bool transcoder_is_dsi(enum transcoder transcoder)
162{
163 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
164}
165
84139d1e 166/*
31409e97
MR
167 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
168 * number of planes per CRTC. Not all platforms really have this many planes,
169 * which means some arrays of size I915_MAX_PLANES may have unused entries
170 * between the topmost sprite plane and the cursor plane.
84139d1e 171 */
80824003
JB
172enum plane {
173 PLANE_A = 0,
174 PLANE_B,
9db4a9c7 175 PLANE_C,
31409e97
MR
176 PLANE_CURSOR,
177 I915_MAX_PLANES,
80824003 178};
9db4a9c7 179#define plane_name(p) ((p) + 'A')
52440211 180
d615a166 181#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 182
2b139522
ED
183enum port {
184 PORT_A = 0,
185 PORT_B,
186 PORT_C,
187 PORT_D,
188 PORT_E,
189 I915_MAX_PORTS
190};
191#define port_name(p) ((p) + 'A')
192
a09caddd 193#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
194
195enum dpio_channel {
196 DPIO_CH0,
197 DPIO_CH1
198};
199
200enum dpio_phy {
201 DPIO_PHY0,
202 DPIO_PHY1
203};
204
b97186f0
PZ
205enum intel_display_power_domain {
206 POWER_DOMAIN_PIPE_A,
207 POWER_DOMAIN_PIPE_B,
208 POWER_DOMAIN_PIPE_C,
209 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
210 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
211 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
212 POWER_DOMAIN_TRANSCODER_A,
213 POWER_DOMAIN_TRANSCODER_B,
214 POWER_DOMAIN_TRANSCODER_C,
f52e353e 215 POWER_DOMAIN_TRANSCODER_EDP,
4d1de975
JN
216 POWER_DOMAIN_TRANSCODER_DSI_A,
217 POWER_DOMAIN_TRANSCODER_DSI_C,
6331a704
PJ
218 POWER_DOMAIN_PORT_DDI_A_LANES,
219 POWER_DOMAIN_PORT_DDI_B_LANES,
220 POWER_DOMAIN_PORT_DDI_C_LANES,
221 POWER_DOMAIN_PORT_DDI_D_LANES,
222 POWER_DOMAIN_PORT_DDI_E_LANES,
319be8ae
ID
223 POWER_DOMAIN_PORT_DSI,
224 POWER_DOMAIN_PORT_CRT,
225 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 226 POWER_DOMAIN_VGA,
fbeeaa23 227 POWER_DOMAIN_AUDIO,
bd2bb1b9 228 POWER_DOMAIN_PLLS,
1407121a
S
229 POWER_DOMAIN_AUX_A,
230 POWER_DOMAIN_AUX_B,
231 POWER_DOMAIN_AUX_C,
232 POWER_DOMAIN_AUX_D,
f0ab43e6 233 POWER_DOMAIN_GMBUS,
dfa57627 234 POWER_DOMAIN_MODESET,
baa70707 235 POWER_DOMAIN_INIT,
bddc7645
ID
236
237 POWER_DOMAIN_NUM,
b97186f0
PZ
238};
239
240#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
241#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
242 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
243#define POWER_DOMAIN_TRANSCODER(tran) \
244 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
245 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 246
1d843f9d
EE
247enum hpd_pin {
248 HPD_NONE = 0,
1d843f9d
EE
249 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
250 HPD_CRT,
251 HPD_SDVO_B,
252 HPD_SDVO_C,
cc24fcdc 253 HPD_PORT_A,
1d843f9d
EE
254 HPD_PORT_B,
255 HPD_PORT_C,
256 HPD_PORT_D,
26951caf 257 HPD_PORT_E,
1d843f9d
EE
258 HPD_NUM_PINS
259};
260
c91711f9
JN
261#define for_each_hpd_pin(__pin) \
262 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
263
5fcece80
JN
264struct i915_hotplug {
265 struct work_struct hotplug_work;
266
267 struct {
268 unsigned long last_jiffies;
269 int count;
270 enum {
271 HPD_ENABLED = 0,
272 HPD_DISABLED = 1,
273 HPD_MARK_DISABLED = 2
274 } state;
275 } stats[HPD_NUM_PINS];
276 u32 event_bits;
277 struct delayed_work reenable_work;
278
279 struct intel_digital_port *irq_port[I915_MAX_PORTS];
280 u32 long_port_mask;
281 u32 short_port_mask;
282 struct work_struct dig_port_work;
283
284 /*
285 * if we get a HPD irq from DP and a HPD irq from non-DP
286 * the non-DP HPD could block the workqueue on a mode config
287 * mutex getting, that userspace may have taken. However
288 * userspace is waiting on the DP workqueue to run which is
289 * blocked behind the non-DP one.
290 */
291 struct workqueue_struct *dp_wq;
292};
293
2a2d5482
CW
294#define I915_GEM_GPU_DOMAINS \
295 (I915_GEM_DOMAIN_RENDER | \
296 I915_GEM_DOMAIN_SAMPLER | \
297 I915_GEM_DOMAIN_COMMAND | \
298 I915_GEM_DOMAIN_INSTRUCTION | \
299 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 300
055e393f
DL
301#define for_each_pipe(__dev_priv, __p) \
302 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
6831f3e3
VS
303#define for_each_pipe_masked(__dev_priv, __p, __mask) \
304 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
305 for_each_if ((__mask) & (1 << (__p)))
dd740780
DL
306#define for_each_plane(__dev_priv, __pipe, __p) \
307 for ((__p) = 0; \
308 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
309 (__p)++)
3bdcfc0c
DL
310#define for_each_sprite(__dev_priv, __p, __s) \
311 for ((__s) = 0; \
312 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
313 (__s)++)
9db4a9c7 314
c3aeadc8
JN
315#define for_each_port_masked(__port, __ports_mask) \
316 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
317 for_each_if ((__ports_mask) & (1 << (__port)))
318
d79b814d
DL
319#define for_each_crtc(dev, crtc) \
320 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
321
27321ae8
ML
322#define for_each_intel_plane(dev, intel_plane) \
323 list_for_each_entry(intel_plane, \
324 &dev->mode_config.plane_list, \
325 base.head)
326
262cd2e1
VS
327#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
328 list_for_each_entry(intel_plane, \
329 &(dev)->mode_config.plane_list, \
330 base.head) \
95150bdf 331 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
262cd2e1 332
d063ae48
DL
333#define for_each_intel_crtc(dev, intel_crtc) \
334 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
335
b2784e15
DL
336#define for_each_intel_encoder(dev, intel_encoder) \
337 list_for_each_entry(intel_encoder, \
338 &(dev)->mode_config.encoder_list, \
339 base.head)
340
3a3371ff
ACO
341#define for_each_intel_connector(dev, intel_connector) \
342 list_for_each_entry(intel_connector, \
343 &dev->mode_config.connector_list, \
344 base.head)
345
6c2b7c12
DV
346#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
347 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
95150bdf 348 for_each_if ((intel_encoder)->base.crtc == (__crtc))
6c2b7c12 349
53f5e3ca
JB
350#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
351 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
95150bdf 352 for_each_if ((intel_connector)->base.encoder == (__encoder))
53f5e3ca 353
b04c5bd6
BF
354#define for_each_power_domain(domain, mask) \
355 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
95150bdf 356 for_each_if ((1 << (domain)) & (mask))
b04c5bd6 357
e7b903d2 358struct drm_i915_private;
ad46cb53 359struct i915_mm_struct;
5cc9ed4b 360struct i915_mmu_object;
e7b903d2 361
a6f766f3
CW
362struct drm_i915_file_private {
363 struct drm_i915_private *dev_priv;
364 struct drm_file *file;
365
366 struct {
367 spinlock_t lock;
368 struct list_head request_list;
d0bc54f2
CW
369/* 20ms is a fairly arbitrary limit (greater than the average frame time)
370 * chosen to prevent the CPU getting more than a frame ahead of the GPU
371 * (when using lax throttling for the frontbuffer). We also use it to
372 * offer free GPU waitboosts for severely congested workloads.
373 */
374#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
a6f766f3
CW
375 } mm;
376 struct idr context_idr;
377
2e1b8730
CW
378 struct intel_rps_client {
379 struct list_head link;
380 unsigned boosts;
381 } rps;
a6f766f3 382
de1add36 383 unsigned int bsd_ring;
a6f766f3
CW
384};
385
e69d0bc1
DV
386/* Used by dp and fdi links */
387struct intel_link_m_n {
388 uint32_t tu;
389 uint32_t gmch_m;
390 uint32_t gmch_n;
391 uint32_t link_m;
392 uint32_t link_n;
393};
394
395void intel_link_compute_m_n(int bpp, int nlanes,
396 int pixel_clock, int link_clock,
397 struct intel_link_m_n *m_n);
398
1da177e4
LT
399/* Interface history:
400 *
401 * 1.1: Original.
0d6aa60b
DA
402 * 1.2: Add Power Management
403 * 1.3: Add vblank support
de227f5f 404 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 405 * 1.5: Add vblank pipe configuration
2228ed67
MCA
406 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
407 * - Support vertical blank on secondary display pipe
1da177e4
LT
408 */
409#define DRIVER_MAJOR 1
2228ed67 410#define DRIVER_MINOR 6
1da177e4
LT
411#define DRIVER_PATCHLEVEL 0
412
23bc5982 413#define WATCH_LISTS 0
673a394b 414
0a3e67a4
JB
415struct opregion_header;
416struct opregion_acpi;
417struct opregion_swsci;
418struct opregion_asle;
419
8ee1c3db 420struct intel_opregion {
115719fc
WD
421 struct opregion_header *header;
422 struct opregion_acpi *acpi;
423 struct opregion_swsci *swsci;
ebde53c7
JN
424 u32 swsci_gbda_sub_functions;
425 u32 swsci_sbcb_sub_functions;
115719fc 426 struct opregion_asle *asle;
04ebaadb 427 void *rvda;
82730385 428 const void *vbt;
ada8f955 429 u32 vbt_size;
115719fc 430 u32 *lid_state;
91a60f20 431 struct work_struct asle_work;
8ee1c3db 432};
44834a67 433#define OPREGION_SIZE (8*1024)
8ee1c3db 434
6ef3d427
CW
435struct intel_overlay;
436struct intel_overlay_error_state;
437
de151cf6 438#define I915_FENCE_REG_NONE -1
42b5aeab
VS
439#define I915_MAX_NUM_FENCES 32
440/* 32 fences + sign bit for FENCE_REG_NONE */
441#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
442
443struct drm_i915_fence_reg {
007cc8ac 444 struct list_head lru_list;
caea7476 445 struct drm_i915_gem_object *obj;
1690e1eb 446 int pin_count;
de151cf6 447};
7c1c2871 448
9b9d172d 449struct sdvo_device_mapping {
e957d772 450 u8 initialized;
9b9d172d 451 u8 dvo_port;
452 u8 slave_addr;
453 u8 dvo_wiring;
e957d772 454 u8 i2c_pin;
b1083333 455 u8 ddc_pin;
9b9d172d 456};
457
c4a1d9e4
CW
458struct intel_display_error_state;
459
63eeaf38 460struct drm_i915_error_state {
742cbee8 461 struct kref ref;
585b0288
BW
462 struct timeval time;
463
cb383002 464 char error_msg[128];
eb5be9d0 465 int iommu;
48b031e3 466 u32 reset_count;
62d5d69b 467 u32 suspend_count;
cb383002 468
585b0288 469 /* Generic register state */
63eeaf38
JB
470 u32 eir;
471 u32 pgtbl_er;
be998e2e 472 u32 ier;
885ea5a8 473 u32 gtier[4];
b9a3906b 474 u32 ccid;
0f3b6849
CW
475 u32 derrmr;
476 u32 forcewake;
585b0288
BW
477 u32 error; /* gen6+ */
478 u32 err_int; /* gen7 */
6c826f34
MK
479 u32 fault_data0; /* gen8, gen9 */
480 u32 fault_data1; /* gen8, gen9 */
585b0288 481 u32 done_reg;
91ec5d11
BW
482 u32 gac_eco;
483 u32 gam_ecochk;
484 u32 gab_ctl;
485 u32 gfx_mode;
585b0288 486 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
487 u64 fence[I915_MAX_NUM_FENCES];
488 struct intel_overlay_error_state *overlay;
489 struct intel_display_error_state *display;
0ca36d78 490 struct drm_i915_error_object *semaphore_obj;
585b0288 491
52d39a21 492 struct drm_i915_error_ring {
372fbb8e 493 bool valid;
362b8af7
BW
494 /* Software tracked state */
495 bool waiting;
496 int hangcheck_score;
497 enum intel_ring_hangcheck_action hangcheck_action;
498 int num_requests;
499
500 /* our own tracking of ring head and tail */
501 u32 cpu_ring_head;
502 u32 cpu_ring_tail;
503
14fd0d6d 504 u32 last_seqno;
666796da 505 u32 semaphore_seqno[I915_NUM_ENGINES - 1];
362b8af7
BW
506
507 /* Register state */
94f8cf10 508 u32 start;
362b8af7
BW
509 u32 tail;
510 u32 head;
511 u32 ctl;
512 u32 hws;
513 u32 ipeir;
514 u32 ipehr;
515 u32 instdone;
362b8af7
BW
516 u32 bbstate;
517 u32 instpm;
518 u32 instps;
519 u32 seqno;
520 u64 bbaddr;
50877445 521 u64 acthd;
362b8af7 522 u32 fault_reg;
13ffadd1 523 u64 faddr;
362b8af7 524 u32 rc_psmi; /* sleep state */
666796da 525 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
362b8af7 526
52d39a21
CW
527 struct drm_i915_error_object {
528 int page_count;
e1f12325 529 u64 gtt_offset;
52d39a21 530 u32 *pages[0];
ab0e7ff9 531 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 532
f85db059 533 struct drm_i915_error_object *wa_ctx;
534
52d39a21
CW
535 struct drm_i915_error_request {
536 long jiffies;
537 u32 seqno;
ee4f42b1 538 u32 tail;
52d39a21 539 } *requests;
6c7a01ec
BW
540
541 struct {
542 u32 gfx_mode;
543 union {
544 u64 pdp[4];
545 u32 pp_dir_base;
546 };
547 } vm_info;
ab0e7ff9
CW
548
549 pid_t pid;
550 char comm[TASK_COMM_LEN];
666796da 551 } ring[I915_NUM_ENGINES];
3a448734 552
9df30794 553 struct drm_i915_error_buffer {
a779e5ab 554 u32 size;
9df30794 555 u32 name;
666796da 556 u32 rseqno[I915_NUM_ENGINES], wseqno;
e1f12325 557 u64 gtt_offset;
9df30794
CW
558 u32 read_domains;
559 u32 write_domain;
4b9de737 560 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
561 s32 pinned:2;
562 u32 tiling:2;
563 u32 dirty:1;
564 u32 purgeable:1;
5cc9ed4b 565 u32 userptr:1;
5d1333fc 566 s32 ring:4;
f56383cb 567 u32 cache_level:3;
95f5301d 568 } **active_bo, **pinned_bo;
6c7a01ec 569
95f5301d 570 u32 *active_bo_count, *pinned_bo_count;
3a448734 571 u32 vm_count;
63eeaf38
JB
572};
573
7bd688cd 574struct intel_connector;
820d2d77 575struct intel_encoder;
5cec258b 576struct intel_crtc_state;
5724dbd1 577struct intel_initial_plane_config;
0e8ffe1b 578struct intel_crtc;
ee9300bb
DV
579struct intel_limit;
580struct dpll;
b8cecdf5 581
e70236a8 582struct drm_i915_display_funcs {
e70236a8
JB
583 int (*get_display_clock_speed)(struct drm_device *dev);
584 int (*get_fifo_size)(struct drm_device *dev, int plane);
e3bddded 585 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
ed4a6a7c
MR
586 int (*compute_intermediate_wm)(struct drm_device *dev,
587 struct intel_crtc *intel_crtc,
588 struct intel_crtc_state *newstate);
589 void (*initial_watermarks)(struct intel_crtc_state *cstate);
590 void (*optimize_watermarks)(struct intel_crtc_state *cstate);
46ba614c 591 void (*update_wm)(struct drm_crtc *crtc);
27c329ed
ML
592 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
593 void (*modeset_commit_cdclk)(struct drm_atomic_state *state);
0e8ffe1b
DV
594 /* Returns the active state of the crtc, and if the crtc is active,
595 * fills out the pipe-config with the hw state. */
596 bool (*get_pipe_config)(struct intel_crtc *,
5cec258b 597 struct intel_crtc_state *);
5724dbd1
DL
598 void (*get_initial_plane_config)(struct intel_crtc *,
599 struct intel_initial_plane_config *);
190f68c5
ACO
600 int (*crtc_compute_clock)(struct intel_crtc *crtc,
601 struct intel_crtc_state *crtc_state);
76e5a89c
DV
602 void (*crtc_enable)(struct drm_crtc *crtc);
603 void (*crtc_disable)(struct drm_crtc *crtc);
69bfe1a9
JN
604 void (*audio_codec_enable)(struct drm_connector *connector,
605 struct intel_encoder *encoder,
5e7234c9 606 const struct drm_display_mode *adjusted_mode);
69bfe1a9 607 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 608 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 609 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
610 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
611 struct drm_framebuffer *fb,
ed8d1975 612 struct drm_i915_gem_object *obj,
6258fbe2 613 struct drm_i915_gem_request *req,
ed8d1975 614 uint32_t flags);
20afbda2 615 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
616 /* clock updates for mode set */
617 /* cursor updates */
618 /* render clock increase/decrease */
619 /* display clock increase/decrease */
620 /* pll clock increase/decrease */
8563b1e8 621
b95c5321
ML
622 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
623 void (*load_luts)(struct drm_crtc_state *crtc_state);
e70236a8
JB
624};
625
48c1026a
MK
626enum forcewake_domain_id {
627 FW_DOMAIN_ID_RENDER = 0,
628 FW_DOMAIN_ID_BLITTER,
629 FW_DOMAIN_ID_MEDIA,
630
631 FW_DOMAIN_ID_COUNT
632};
633
634enum forcewake_domains {
635 FORCEWAKE_RENDER = (1 << FW_DOMAIN_ID_RENDER),
636 FORCEWAKE_BLITTER = (1 << FW_DOMAIN_ID_BLITTER),
637 FORCEWAKE_MEDIA = (1 << FW_DOMAIN_ID_MEDIA),
638 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
639 FORCEWAKE_BLITTER |
640 FORCEWAKE_MEDIA)
641};
642
3756685a
TU
643#define FW_REG_READ (1)
644#define FW_REG_WRITE (2)
645
646enum forcewake_domains
647intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
648 i915_reg_t reg, unsigned int op);
649
907b28c5 650struct intel_uncore_funcs {
c8d9a590 651 void (*force_wake_get)(struct drm_i915_private *dev_priv,
48c1026a 652 enum forcewake_domains domains);
c8d9a590 653 void (*force_wake_put)(struct drm_i915_private *dev_priv,
48c1026a 654 enum forcewake_domains domains);
0b274481 655
f0f59a00
VS
656 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
657 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
658 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
659 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, i915_reg_t r, bool trace);
0b274481 660
f0f59a00 661 void (*mmio_writeb)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 662 uint8_t val, bool trace);
f0f59a00 663 void (*mmio_writew)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 664 uint16_t val, bool trace);
f0f59a00 665 void (*mmio_writel)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 666 uint32_t val, bool trace);
f0f59a00 667 void (*mmio_writeq)(struct drm_i915_private *dev_priv, i915_reg_t r,
0b274481 668 uint64_t val, bool trace);
990bbdad
CW
669};
670
907b28c5
CW
671struct intel_uncore {
672 spinlock_t lock; /** lock is also taken in irq contexts. */
673
674 struct intel_uncore_funcs funcs;
675
676 unsigned fifo_count;
48c1026a 677 enum forcewake_domains fw_domains;
b2cff0db
CW
678
679 struct intel_uncore_forcewake_domain {
680 struct drm_i915_private *i915;
48c1026a 681 enum forcewake_domain_id id;
33c582c1 682 enum forcewake_domains mask;
b2cff0db 683 unsigned wake_count;
a57a4a67 684 struct hrtimer timer;
f0f59a00 685 i915_reg_t reg_set;
05a2fb15
MK
686 u32 val_set;
687 u32 val_clear;
f0f59a00
VS
688 i915_reg_t reg_ack;
689 i915_reg_t reg_post;
05a2fb15 690 u32 val_reset;
b2cff0db 691 } fw_domain[FW_DOMAIN_ID_COUNT];
75714940
MK
692
693 int unclaimed_mmio_check;
b2cff0db
CW
694};
695
696/* Iterate over initialised fw domains */
33c582c1
TU
697#define for_each_fw_domain_masked(domain__, mask__, dev_priv__) \
698 for ((domain__) = &(dev_priv__)->uncore.fw_domain[0]; \
699 (domain__) < &(dev_priv__)->uncore.fw_domain[FW_DOMAIN_ID_COUNT]; \
700 (domain__)++) \
701 for_each_if ((mask__) & (domain__)->mask)
702
703#define for_each_fw_domain(domain__, dev_priv__) \
704 for_each_fw_domain_masked(domain__, FORCEWAKE_ALL, dev_priv__)
907b28c5 705
b6e7d894
DL
706#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
707#define CSR_VERSION_MAJOR(version) ((version) >> 16)
708#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
709
eb805623 710struct intel_csr {
8144ac59 711 struct work_struct work;
eb805623 712 const char *fw_path;
a7f749f9 713 uint32_t *dmc_payload;
eb805623 714 uint32_t dmc_fw_size;
b6e7d894 715 uint32_t version;
eb805623 716 uint32_t mmio_count;
f0f59a00 717 i915_reg_t mmioaddr[8];
eb805623 718 uint32_t mmiodata[8];
832dba88 719 uint32_t dc_state;
a37baf3b 720 uint32_t allowed_dc_mask;
eb805623
DV
721};
722
79fc46df
DL
723#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
724 func(is_mobile) sep \
725 func(is_i85x) sep \
726 func(is_i915g) sep \
727 func(is_i945gm) sep \
728 func(is_g33) sep \
729 func(need_gfx_hws) sep \
730 func(is_g4x) sep \
731 func(is_pineview) sep \
732 func(is_broadwater) sep \
733 func(is_crestline) sep \
734 func(is_ivybridge) sep \
735 func(is_valleyview) sep \
666a4537 736 func(is_cherryview) sep \
79fc46df 737 func(is_haswell) sep \
7201c0b3 738 func(is_skylake) sep \
7526ac19 739 func(is_broxton) sep \
ef11bdb3 740 func(is_kabylake) sep \
b833d685 741 func(is_preliminary) sep \
79fc46df
DL
742 func(has_fbc) sep \
743 func(has_pipe_cxsr) sep \
744 func(has_hotplug) sep \
745 func(cursor_needs_physical) sep \
746 func(has_overlay) sep \
747 func(overlay_needs_physical) sep \
748 func(supports_tv) sep \
dd93be58 749 func(has_llc) sep \
ca377809 750 func(has_snoop) sep \
30568c45
DL
751 func(has_ddi) sep \
752 func(has_fpga_dbg)
c96ea64e 753
a587f779
DL
754#define DEFINE_FLAG(name) u8 name:1
755#define SEP_SEMICOLON ;
c96ea64e 756
cfdf1fa2 757struct intel_device_info {
10fce67a 758 u32 display_mmio_offset;
87f1f465 759 u16 device_id;
7eb552ae 760 u8 num_pipes:3;
d615a166 761 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 762 u8 gen;
73ae478c 763 u8 ring_mask; /* Rings supported by the HW */
a587f779 764 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
765 /* Register offsets for the various display pipes and transcoders */
766 int pipe_offsets[I915_MAX_TRANSCODERS];
767 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 768 int palette_offsets[I915_MAX_PIPES];
5efb3e28 769 int cursor_offsets[I915_MAX_PIPES];
3873218f
JM
770
771 /* Slice/subslice/EU info */
772 u8 slice_total;
773 u8 subslice_total;
774 u8 subslice_per_slice;
775 u8 eu_total;
776 u8 eu_per_subslice;
b7668791
DL
777 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
778 u8 subslice_7eu[3];
3873218f
JM
779 u8 has_slice_pg:1;
780 u8 has_subslice_pg:1;
781 u8 has_eu_pg:1;
82cf435b
LL
782
783 struct color_luts {
784 u16 degamma_lut_size;
785 u16 gamma_lut_size;
786 } color;
cfdf1fa2
KH
787};
788
a587f779
DL
789#undef DEFINE_FLAG
790#undef SEP_SEMICOLON
791
7faf1ab2
DV
792enum i915_cache_level {
793 I915_CACHE_NONE = 0,
350ec881
CW
794 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
795 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
796 caches, eg sampler/render caches, and the
797 large Last-Level-Cache. LLC is coherent with
798 the CPU, but L3 is only visible to the GPU. */
651d794f 799 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
800};
801
e59ec13d
MK
802struct i915_ctx_hang_stats {
803 /* This context had batch pending when hang was declared */
804 unsigned batch_pending;
805
806 /* This context had batch active when hang was declared */
807 unsigned batch_active;
be62acb4
MK
808
809 /* Time when this context was last blamed for a GPU reset */
810 unsigned long guilty_ts;
811
676fa572
CW
812 /* If the contexts causes a second GPU hang within this time,
813 * it is permanently banned from submitting any more work.
814 */
815 unsigned long ban_period_seconds;
816
be62acb4
MK
817 /* This context is banned to submit more work */
818 bool banned;
e59ec13d 819};
40521054
BW
820
821/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 822#define DEFAULT_CONTEXT_HANDLE 0
b1b38278
DW
823
824#define CONTEXT_NO_ZEROMAP (1<<0)
31b7a88d
OM
825/**
826 * struct intel_context - as the name implies, represents a context.
827 * @ref: reference count.
828 * @user_handle: userspace tracking identity for this context.
829 * @remap_slice: l3 row remapping information.
b1b38278
DW
830 * @flags: context specific flags:
831 * CONTEXT_NO_ZEROMAP: do not allow mapping things to page 0.
31b7a88d
OM
832 * @file_priv: filp associated with this context (NULL for global default
833 * context).
834 * @hang_stats: information about the role of this context in possible GPU
835 * hangs.
7df113e4 836 * @ppgtt: virtual memory space used by this context.
31b7a88d
OM
837 * @legacy_hw_ctx: render context backing object and whether it is correctly
838 * initialized (legacy ring submission mechanism only).
839 * @link: link in the global list of contexts.
840 *
841 * Contexts are memory images used by the hardware to store copies of their
842 * internal state.
843 */
273497e5 844struct intel_context {
dce3271b 845 struct kref ref;
821d66dd 846 int user_handle;
3ccfd19d 847 uint8_t remap_slice;
9ea4feec 848 struct drm_i915_private *i915;
b1b38278 849 int flags;
40521054 850 struct drm_i915_file_private *file_priv;
e59ec13d 851 struct i915_ctx_hang_stats hang_stats;
ae6c4806 852 struct i915_hw_ppgtt *ppgtt;
a33afea5 853
5d1808ec
CW
854 /* Unique identifier for this context, used by the hw for tracking */
855 unsigned hw_id;
856
c9e003af 857 /* Legacy ring buffer submission */
ea0c76f8
OM
858 struct {
859 struct drm_i915_gem_object *rcs_state;
860 bool initialized;
861 } legacy_hw_ctx;
862
c9e003af
OM
863 /* Execlists */
864 struct {
865 struct drm_i915_gem_object *state;
84c2377f 866 struct intel_ringbuffer *ringbuf;
a7cbedec 867 int pin_count;
ca82580c
TU
868 struct i915_vma *lrc_vma;
869 u64 lrc_desc;
82352e90 870 uint32_t *lrc_reg_state;
24f1d3cc 871 bool initialised;
666796da 872 } engine[I915_NUM_ENGINES];
c9e003af 873
a33afea5 874 struct list_head link;
40521054
BW
875};
876
a4001f1b
PZ
877enum fb_op_origin {
878 ORIGIN_GTT,
879 ORIGIN_CPU,
880 ORIGIN_CS,
881 ORIGIN_FLIP,
74b4ea1e 882 ORIGIN_DIRTYFB,
a4001f1b
PZ
883};
884
ab34a7e8 885struct intel_fbc {
25ad93fd
PZ
886 /* This is always the inner lock when overlapping with struct_mutex and
887 * it's the outer lock when overlapping with stolen_lock. */
888 struct mutex lock;
5e59f717 889 unsigned threshold;
dbef0f15
PZ
890 unsigned int possible_framebuffer_bits;
891 unsigned int busy_bits;
010cf73d 892 unsigned int visible_pipes_mask;
e35fef21 893 struct intel_crtc *crtc;
5c3fe8b0 894
c4213885 895 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
896 struct drm_mm_node *compressed_llb;
897
da46f936
RV
898 bool false_color;
899
d029bcad 900 bool enabled;
0e631adc 901 bool active;
9adccc60 902
aaf78d27
PZ
903 struct intel_fbc_state_cache {
904 struct {
905 unsigned int mode_flags;
906 uint32_t hsw_bdw_pixel_rate;
907 } crtc;
908
909 struct {
910 unsigned int rotation;
911 int src_w;
912 int src_h;
913 bool visible;
914 } plane;
915
916 struct {
917 u64 ilk_ggtt_offset;
aaf78d27
PZ
918 uint32_t pixel_format;
919 unsigned int stride;
920 int fence_reg;
921 unsigned int tiling_mode;
922 } fb;
923 } state_cache;
924
b183b3f1
PZ
925 struct intel_fbc_reg_params {
926 struct {
927 enum pipe pipe;
928 enum plane plane;
929 unsigned int fence_y_offset;
930 } crtc;
931
932 struct {
933 u64 ggtt_offset;
b183b3f1
PZ
934 uint32_t pixel_format;
935 unsigned int stride;
936 int fence_reg;
937 } fb;
938
939 int cfb_size;
940 } params;
941
5c3fe8b0 942 struct intel_fbc_work {
128d7356 943 bool scheduled;
ca18d51d 944 u32 scheduled_vblank;
128d7356 945 struct work_struct work;
128d7356 946 } work;
5c3fe8b0 947
bf6189c6 948 const char *no_fbc_reason;
b5e50c3f
JB
949};
950
96178eeb
VK
951/**
952 * HIGH_RR is the highest eDP panel refresh rate read from EDID
953 * LOW_RR is the lowest eDP panel refresh rate found from EDID
954 * parsing for same resolution.
955 */
956enum drrs_refresh_rate_type {
957 DRRS_HIGH_RR,
958 DRRS_LOW_RR,
959 DRRS_MAX_RR, /* RR count */
960};
961
962enum drrs_support_type {
963 DRRS_NOT_SUPPORTED = 0,
964 STATIC_DRRS_SUPPORT = 1,
965 SEAMLESS_DRRS_SUPPORT = 2
439d7ac0
PB
966};
967
2807cf69 968struct intel_dp;
96178eeb
VK
969struct i915_drrs {
970 struct mutex mutex;
971 struct delayed_work work;
972 struct intel_dp *dp;
973 unsigned busy_frontbuffer_bits;
974 enum drrs_refresh_rate_type refresh_rate_type;
975 enum drrs_support_type type;
976};
977
a031d709 978struct i915_psr {
f0355c4a 979 struct mutex lock;
a031d709
RV
980 bool sink_support;
981 bool source_ok;
2807cf69 982 struct intel_dp *enabled;
7c8f8a70
RV
983 bool active;
984 struct delayed_work work;
9ca15301 985 unsigned busy_frontbuffer_bits;
474d1ec4
SJ
986 bool psr2_support;
987 bool aux_frame_sync;
60e5ffe3 988 bool link_standby;
3f51e471 989};
5c3fe8b0 990
3bad0781 991enum intel_pch {
f0350830 992 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
993 PCH_IBX, /* Ibexpeak PCH */
994 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 995 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 996 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 997 PCH_NOP,
3bad0781
ZW
998};
999
988d6ee8
PZ
1000enum intel_sbi_destination {
1001 SBI_ICLK,
1002 SBI_MPHY,
1003};
1004
b690e96c 1005#define QUIRK_PIPEA_FORCE (1<<0)
435793df 1006#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 1007#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 1008#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 1009#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 1010#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 1011
8be48d92 1012struct intel_fbdev;
1630fe75 1013struct intel_fbc_work;
38651674 1014
c2b9152f
DV
1015struct intel_gmbus {
1016 struct i2c_adapter adapter;
3e4d44e0 1017#define GMBUS_FORCE_BIT_RETRY (1U << 31)
f2ce9faf 1018 u32 force_bit;
c2b9152f 1019 u32 reg0;
f0f59a00 1020 i915_reg_t gpio_reg;
c167a6fc 1021 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
1022 struct drm_i915_private *dev_priv;
1023};
1024
f4c956ad 1025struct i915_suspend_saved_registers {
e948e994 1026 u32 saveDSPARB;
ba8bbcf6 1027 u32 saveLVDS;
585fb111
JB
1028 u32 savePP_ON_DELAYS;
1029 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
1030 u32 savePP_ON;
1031 u32 savePP_OFF;
1032 u32 savePP_CONTROL;
585fb111 1033 u32 savePP_DIVISOR;
ba8bbcf6 1034 u32 saveFBC_CONTROL;
1f84e550 1035 u32 saveCACHE_MODE_0;
1f84e550 1036 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
1037 u32 saveSWF0[16];
1038 u32 saveSWF1[16];
85fa792b 1039 u32 saveSWF3[3];
4b9de737 1040 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
cda2bb78 1041 u32 savePCH_PORT_HOTPLUG;
9f49c376 1042 u16 saveGCDGMBUS;
f4c956ad 1043};
c85aa885 1044
ddeea5b0
ID
1045struct vlv_s0ix_state {
1046 /* GAM */
1047 u32 wr_watermark;
1048 u32 gfx_prio_ctrl;
1049 u32 arb_mode;
1050 u32 gfx_pend_tlb0;
1051 u32 gfx_pend_tlb1;
1052 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1053 u32 media_max_req_count;
1054 u32 gfx_max_req_count;
1055 u32 render_hwsp;
1056 u32 ecochk;
1057 u32 bsd_hwsp;
1058 u32 blt_hwsp;
1059 u32 tlb_rd_addr;
1060
1061 /* MBC */
1062 u32 g3dctl;
1063 u32 gsckgctl;
1064 u32 mbctl;
1065
1066 /* GCP */
1067 u32 ucgctl1;
1068 u32 ucgctl3;
1069 u32 rcgctl1;
1070 u32 rcgctl2;
1071 u32 rstctl;
1072 u32 misccpctl;
1073
1074 /* GPM */
1075 u32 gfxpause;
1076 u32 rpdeuhwtc;
1077 u32 rpdeuc;
1078 u32 ecobus;
1079 u32 pwrdwnupctl;
1080 u32 rp_down_timeout;
1081 u32 rp_deucsw;
1082 u32 rcubmabdtmr;
1083 u32 rcedata;
1084 u32 spare2gh;
1085
1086 /* Display 1 CZ domain */
1087 u32 gt_imr;
1088 u32 gt_ier;
1089 u32 pm_imr;
1090 u32 pm_ier;
1091 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1092
1093 /* GT SA CZ domain */
1094 u32 tilectl;
1095 u32 gt_fifoctl;
1096 u32 gtlc_wake_ctrl;
1097 u32 gtlc_survive;
1098 u32 pmwgicz;
1099
1100 /* Display 2 CZ domain */
1101 u32 gu_ctl0;
1102 u32 gu_ctl1;
9c25210f 1103 u32 pcbr;
ddeea5b0
ID
1104 u32 clock_gate_dis2;
1105};
1106
bf225f20
CW
1107struct intel_rps_ei {
1108 u32 cz_clock;
1109 u32 render_c0;
1110 u32 media_c0;
31685c25
D
1111};
1112
c85aa885 1113struct intel_gen6_power_mgmt {
d4d70aa5
ID
1114 /*
1115 * work, interrupts_enabled and pm_iir are protected by
1116 * dev_priv->irq_lock
1117 */
c85aa885 1118 struct work_struct work;
d4d70aa5 1119 bool interrupts_enabled;
c85aa885 1120 u32 pm_iir;
59cdb63d 1121
b39fb297
BW
1122 /* Frequencies are stored in potentially platform dependent multiples.
1123 * In other words, *_freq needs to be multiplied by X to be interesting.
1124 * Soft limits are those which are used for the dynamic reclocking done
1125 * by the driver (raise frequencies under heavy loads, and lower for
1126 * lighter loads). Hard limits are those imposed by the hardware.
1127 *
1128 * A distinction is made for overclocking, which is never enabled by
1129 * default, and is considered to be above the hard limit if it's
1130 * possible at all.
1131 */
1132 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1133 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1134 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1135 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1136 u8 min_freq; /* AKA RPn. Minimum frequency */
aed242ff 1137 u8 idle_freq; /* Frequency to request when we are idle */
b39fb297
BW
1138 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1139 u8 rp1_freq; /* "less than" RP0 power/freqency */
1140 u8 rp0_freq; /* Non-overclocked max frequency. */
c30fec65 1141 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
1a01ab3b 1142
8fb55197
CW
1143 u8 up_threshold; /* Current %busy required to uplock */
1144 u8 down_threshold; /* Current %busy required to downclock */
1145
dd75fdc8
CW
1146 int last_adj;
1147 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1148
8d3afd7d
CW
1149 spinlock_t client_lock;
1150 struct list_head clients;
1151 bool client_boost;
1152
c0951f0c 1153 bool enabled;
1a01ab3b 1154 struct delayed_work delayed_resume_work;
1854d5ca 1155 unsigned boosts;
4fc688ce 1156
2e1b8730 1157 struct intel_rps_client semaphores, mmioflips;
a6f766f3 1158
bf225f20
CW
1159 /* manual wa residency calculations */
1160 struct intel_rps_ei up_ei, down_ei;
1161
4fc688ce
JB
1162 /*
1163 * Protects RPS/RC6 register access and PCU communication.
8d3afd7d
CW
1164 * Must be taken after struct_mutex if nested. Note that
1165 * this lock may be held for long periods of time when
1166 * talking to hw - so only take it when talking to hw!
4fc688ce
JB
1167 */
1168 struct mutex hw_lock;
c85aa885
DV
1169};
1170
1a240d4d
DV
1171/* defined intel_pm.c */
1172extern spinlock_t mchdev_lock;
1173
c85aa885
DV
1174struct intel_ilk_power_mgmt {
1175 u8 cur_delay;
1176 u8 min_delay;
1177 u8 max_delay;
1178 u8 fmax;
1179 u8 fstart;
1180
1181 u64 last_count1;
1182 unsigned long last_time1;
1183 unsigned long chipset_power;
1184 u64 last_count2;
5ed0bdf2 1185 u64 last_time2;
c85aa885
DV
1186 unsigned long gfx_power;
1187 u8 corr;
1188
1189 int c_m;
1190 int r_t;
1191};
1192
c6cb582e
ID
1193struct drm_i915_private;
1194struct i915_power_well;
1195
1196struct i915_power_well_ops {
1197 /*
1198 * Synchronize the well's hw state to match the current sw state, for
1199 * example enable/disable it based on the current refcount. Called
1200 * during driver init and resume time, possibly after first calling
1201 * the enable/disable handlers.
1202 */
1203 void (*sync_hw)(struct drm_i915_private *dev_priv,
1204 struct i915_power_well *power_well);
1205 /*
1206 * Enable the well and resources that depend on it (for example
1207 * interrupts located on the well). Called after the 0->1 refcount
1208 * transition.
1209 */
1210 void (*enable)(struct drm_i915_private *dev_priv,
1211 struct i915_power_well *power_well);
1212 /*
1213 * Disable the well and resources that depend on it. Called after
1214 * the 1->0 refcount transition.
1215 */
1216 void (*disable)(struct drm_i915_private *dev_priv,
1217 struct i915_power_well *power_well);
1218 /* Returns the hw enabled state. */
1219 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1220 struct i915_power_well *power_well);
1221};
1222
a38911a3
WX
1223/* Power well structure for haswell */
1224struct i915_power_well {
c1ca727f 1225 const char *name;
6f3ef5dd 1226 bool always_on;
a38911a3
WX
1227 /* power well enable/disable usage count */
1228 int count;
bfafe93a
ID
1229 /* cached hw enabled state */
1230 bool hw_enabled;
c1ca727f 1231 unsigned long domains;
77961eb9 1232 unsigned long data;
c6cb582e 1233 const struct i915_power_well_ops *ops;
a38911a3
WX
1234};
1235
83c00f55 1236struct i915_power_domains {
baa70707
ID
1237 /*
1238 * Power wells needed for initialization at driver init and suspend
1239 * time are on. They are kept on until after the first modeset.
1240 */
1241 bool init_power_on;
0d116a29 1242 bool initializing;
c1ca727f 1243 int power_well_count;
baa70707 1244
83c00f55 1245 struct mutex lock;
1da51581 1246 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1247 struct i915_power_well *power_wells;
83c00f55
ID
1248};
1249
35a85ac6 1250#define MAX_L3_SLICES 2
a4da4fa4 1251struct intel_l3_parity {
35a85ac6 1252 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1253 struct work_struct error_work;
35a85ac6 1254 int which_slice;
a4da4fa4
DV
1255};
1256
4b5aed62 1257struct i915_gem_mm {
4b5aed62
DV
1258 /** Memory allocator for GTT stolen memory */
1259 struct drm_mm stolen;
92e97d2f
PZ
1260 /** Protects the usage of the GTT stolen memory allocator. This is
1261 * always the inner lock when overlapping with struct_mutex. */
1262 struct mutex stolen_lock;
1263
4b5aed62
DV
1264 /** List of all objects in gtt_space. Used to restore gtt
1265 * mappings on resume */
1266 struct list_head bound_list;
1267 /**
1268 * List of objects which are not bound to the GTT (thus
1269 * are idle and not used by the GPU) but still have
1270 * (presumably uncached) pages still attached.
1271 */
1272 struct list_head unbound_list;
1273
1274 /** Usable portion of the GTT for GEM */
1275 unsigned long stolen_base; /* limited to low memory (32-bit) */
1276
4b5aed62
DV
1277 /** PPGTT used for aliasing the PPGTT with the GTT */
1278 struct i915_hw_ppgtt *aliasing_ppgtt;
1279
2cfcd32a 1280 struct notifier_block oom_notifier;
e87666b5 1281 struct notifier_block vmap_notifier;
ceabbba5 1282 struct shrinker shrinker;
4b5aed62
DV
1283 bool shrinker_no_lock_stealing;
1284
4b5aed62
DV
1285 /** LRU list of objects with fence regs on them. */
1286 struct list_head fence_list;
1287
1288 /**
1289 * We leave the user IRQ off as much as possible,
1290 * but this means that requests will finish and never
1291 * be retired once the system goes idle. Set a timer to
1292 * fire periodically while the ring is running. When it
1293 * fires, go retire requests.
1294 */
1295 struct delayed_work retire_work;
1296
b29c19b6
CW
1297 /**
1298 * When we detect an idle GPU, we want to turn on
1299 * powersaving features. So once we see that there
1300 * are no more requests outstanding and no more
1301 * arrive within a small period of time, we fire
1302 * off the idle_work.
1303 */
1304 struct delayed_work idle_work;
1305
4b5aed62
DV
1306 /**
1307 * Are we in a non-interruptible section of code like
1308 * modesetting?
1309 */
1310 bool interruptible;
1311
f62a0076
CW
1312 /**
1313 * Is the GPU currently considered idle, or busy executing userspace
1314 * requests? Whilst idle, we attempt to power down the hardware and
1315 * display clocks. In order to reduce the effect on performance, there
1316 * is a slight delay before we do so.
1317 */
1318 bool busy;
1319
bdf1e7e3 1320 /* the indicator for dispatch video commands on two BSD rings */
de1add36 1321 unsigned int bsd_ring_dispatch_index;
bdf1e7e3 1322
4b5aed62
DV
1323 /** Bit 6 swizzling required for X tiling */
1324 uint32_t bit_6_swizzle_x;
1325 /** Bit 6 swizzling required for Y tiling */
1326 uint32_t bit_6_swizzle_y;
1327
4b5aed62 1328 /* accounting, useful for userland debugging */
c20e8355 1329 spinlock_t object_stat_lock;
4b5aed62
DV
1330 size_t object_memory;
1331 u32 object_count;
1332};
1333
edc3d884 1334struct drm_i915_error_state_buf {
0a4cd7c8 1335 struct drm_i915_private *i915;
edc3d884
MK
1336 unsigned bytes;
1337 unsigned size;
1338 int err;
1339 u8 *buf;
1340 loff_t start;
1341 loff_t pos;
1342};
1343
fc16b48b
MK
1344struct i915_error_state_file_priv {
1345 struct drm_device *dev;
1346 struct drm_i915_error_state *error;
1347};
1348
99584db3
DV
1349struct i915_gpu_error {
1350 /* For hangcheck timer */
1351#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1352#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1353 /* Hang gpu twice in this window and your context gets banned */
1354#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1355
737b1506
CW
1356 struct workqueue_struct *hangcheck_wq;
1357 struct delayed_work hangcheck_work;
99584db3
DV
1358
1359 /* For reset and error_state handling. */
1360 spinlock_t lock;
1361 /* Protected by the above dev->gpu_error.lock. */
1362 struct drm_i915_error_state *first_error;
094f9a54
CW
1363
1364 unsigned long missed_irq_rings;
1365
1f83fee0 1366 /**
2ac0f450 1367 * State variable controlling the reset flow and count
1f83fee0 1368 *
2ac0f450
MK
1369 * This is a counter which gets incremented when reset is triggered,
1370 * and again when reset has been handled. So odd values (lowest bit set)
1371 * means that reset is in progress and even values that
1372 * (reset_counter >> 1):th reset was successfully completed.
1373 *
1374 * If reset is not completed succesfully, the I915_WEDGE bit is
1375 * set meaning that hardware is terminally sour and there is no
1376 * recovery. All waiters on the reset_queue will be woken when
1377 * that happens.
1378 *
1379 * This counter is used by the wait_seqno code to notice that reset
1380 * event happened and it needs to restart the entire ioctl (since most
1381 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1382 *
1383 * This is important for lock-free wait paths, where no contended lock
1384 * naturally enforces the correct ordering between the bail-out of the
1385 * waiter and the gpu reset work code.
1f83fee0
DV
1386 */
1387 atomic_t reset_counter;
1388
1f83fee0 1389#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1390#define I915_WEDGED (1 << 31)
1f83fee0
DV
1391
1392 /**
1393 * Waitqueue to signal when the reset has completed. Used by clients
1394 * that wait for dev_priv->mm.wedged to settle.
1395 */
1396 wait_queue_head_t reset_queue;
33196ded 1397
88b4aa87
MK
1398 /* Userspace knobs for gpu hang simulation;
1399 * combines both a ring mask, and extra flags
1400 */
1401 u32 stop_rings;
1402#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1403#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1404
1405 /* For missed irq/seqno simulation. */
1406 unsigned int test_irq_rings;
99584db3
DV
1407};
1408
b8efb17b
ZR
1409enum modeset_restore {
1410 MODESET_ON_LID_OPEN,
1411 MODESET_DONE,
1412 MODESET_SUSPENDED,
1413};
1414
500ea70d
RV
1415#define DP_AUX_A 0x40
1416#define DP_AUX_B 0x10
1417#define DP_AUX_C 0x20
1418#define DP_AUX_D 0x30
1419
11c1b657
XZ
1420#define DDC_PIN_B 0x05
1421#define DDC_PIN_C 0x04
1422#define DDC_PIN_D 0x06
1423
6acab15a 1424struct ddi_vbt_port_info {
ce4dd49e
DL
1425 /*
1426 * This is an index in the HDMI/DVI DDI buffer translation table.
1427 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1428 * populate this field.
1429 */
1430#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1431 uint8_t hdmi_level_shift;
311a2094
PZ
1432
1433 uint8_t supports_dvi:1;
1434 uint8_t supports_hdmi:1;
1435 uint8_t supports_dp:1;
500ea70d
RV
1436
1437 uint8_t alternate_aux_channel;
11c1b657 1438 uint8_t alternate_ddc_pin;
75067dde
AK
1439
1440 uint8_t dp_boost_level;
1441 uint8_t hdmi_boost_level;
6acab15a
PZ
1442};
1443
bfd7ebda
RV
1444enum psr_lines_to_wait {
1445 PSR_0_LINES_TO_WAIT = 0,
1446 PSR_1_LINE_TO_WAIT,
1447 PSR_4_LINES_TO_WAIT,
1448 PSR_8_LINES_TO_WAIT
83a7280e
PB
1449};
1450
41aa3448
RV
1451struct intel_vbt_data {
1452 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1453 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1454
1455 /* Feature bits */
1456 unsigned int int_tv_support:1;
1457 unsigned int lvds_dither:1;
1458 unsigned int lvds_vbt:1;
1459 unsigned int int_crt_support:1;
1460 unsigned int lvds_use_ssc:1;
1461 unsigned int display_clock_mode:1;
1462 unsigned int fdi_rx_polarity_inverted:1;
3e845c7a 1463 unsigned int panel_type:4;
41aa3448
RV
1464 int lvds_ssc_freq;
1465 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1466
83a7280e
PB
1467 enum drrs_support_type drrs_type;
1468
6aa23e65
JN
1469 struct {
1470 int rate;
1471 int lanes;
1472 int preemphasis;
1473 int vswing;
06411f08 1474 bool low_vswing;
6aa23e65
JN
1475 bool initialized;
1476 bool support;
1477 int bpp;
1478 struct edp_power_seq pps;
1479 } edp;
41aa3448 1480
bfd7ebda
RV
1481 struct {
1482 bool full_link;
1483 bool require_aux_wakeup;
1484 int idle_frames;
1485 enum psr_lines_to_wait lines_to_wait;
1486 int tp1_wakeup_time;
1487 int tp2_tp3_wakeup_time;
1488 } psr;
1489
f00076d2
JN
1490 struct {
1491 u16 pwm_freq_hz;
39fbc9c8 1492 bool present;
f00076d2 1493 bool active_low_pwm;
1de6068e 1494 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1495 } backlight;
1496
d17c5443
SK
1497 /* MIPI DSI */
1498 struct {
1499 u16 panel_id;
d3b542fc
SK
1500 struct mipi_config *config;
1501 struct mipi_pps_data *pps;
1502 u8 seq_version;
1503 u32 size;
1504 u8 *data;
8d3ed2f3 1505 const u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1506 } dsi;
1507
41aa3448
RV
1508 int crt_ddc_pin;
1509
1510 int child_dev_num;
768f69c9 1511 union child_device_config *child_dev;
6acab15a
PZ
1512
1513 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
9d6c875d 1514 struct sdvo_device_mapping sdvo_mappings[2];
41aa3448
RV
1515};
1516
77c122bc
VS
1517enum intel_ddb_partitioning {
1518 INTEL_DDB_PART_1_2,
1519 INTEL_DDB_PART_5_6, /* IVB+ */
1520};
1521
1fd527cc
VS
1522struct intel_wm_level {
1523 bool enable;
1524 uint32_t pri_val;
1525 uint32_t spr_val;
1526 uint32_t cur_val;
1527 uint32_t fbc_val;
1528};
1529
820c1980 1530struct ilk_wm_values {
609cedef
VS
1531 uint32_t wm_pipe[3];
1532 uint32_t wm_lp[3];
1533 uint32_t wm_lp_spr[3];
1534 uint32_t wm_linetime[3];
1535 bool enable_fbc_wm;
1536 enum intel_ddb_partitioning partitioning;
1537};
1538
262cd2e1
VS
1539struct vlv_pipe_wm {
1540 uint16_t primary;
1541 uint16_t sprite[2];
1542 uint8_t cursor;
1543};
ae80152d 1544
262cd2e1
VS
1545struct vlv_sr_wm {
1546 uint16_t plane;
1547 uint8_t cursor;
1548};
ae80152d 1549
262cd2e1
VS
1550struct vlv_wm_values {
1551 struct vlv_pipe_wm pipe[3];
1552 struct vlv_sr_wm sr;
0018fda1
VS
1553 struct {
1554 uint8_t cursor;
1555 uint8_t sprite[2];
1556 uint8_t primary;
1557 } ddl[3];
6eb1a681
VS
1558 uint8_t level;
1559 bool cxsr;
0018fda1
VS
1560};
1561
c193924e 1562struct skl_ddb_entry {
16160e3d 1563 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1564};
1565
1566static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1567{
16160e3d 1568 return entry->end - entry->start;
c193924e
DL
1569}
1570
08db6652
DL
1571static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1572 const struct skl_ddb_entry *e2)
1573{
1574 if (e1->start == e2->start && e1->end == e2->end)
1575 return true;
1576
1577 return false;
1578}
1579
c193924e 1580struct skl_ddb_allocation {
34bb56af 1581 struct skl_ddb_entry pipe[I915_MAX_PIPES];
2cd601c6 1582 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
4969d33e 1583 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
c193924e
DL
1584};
1585
2ac96d2a
PB
1586struct skl_wm_values {
1587 bool dirty[I915_MAX_PIPES];
c193924e 1588 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1589 uint32_t wm_linetime[I915_MAX_PIPES];
1590 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
2ac96d2a 1591 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
2ac96d2a
PB
1592};
1593
1594struct skl_wm_level {
1595 bool plane_en[I915_MAX_PLANES];
1596 uint16_t plane_res_b[I915_MAX_PLANES];
1597 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1598};
1599
c67a470b 1600/*
765dab67
PZ
1601 * This struct helps tracking the state needed for runtime PM, which puts the
1602 * device in PCI D3 state. Notice that when this happens, nothing on the
1603 * graphics device works, even register access, so we don't get interrupts nor
1604 * anything else.
c67a470b 1605 *
765dab67
PZ
1606 * Every piece of our code that needs to actually touch the hardware needs to
1607 * either call intel_runtime_pm_get or call intel_display_power_get with the
1608 * appropriate power domain.
a8a8bd54 1609 *
765dab67
PZ
1610 * Our driver uses the autosuspend delay feature, which means we'll only really
1611 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1612 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1613 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1614 *
1615 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1616 * goes back to false exactly before we reenable the IRQs. We use this variable
1617 * to check if someone is trying to enable/disable IRQs while they're supposed
1618 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1619 * case it happens.
c67a470b 1620 *
765dab67 1621 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1622 */
5d584b2e 1623struct i915_runtime_pm {
1f814dac 1624 atomic_t wakeref_count;
2b19efeb 1625 atomic_t atomic_seq;
5d584b2e 1626 bool suspended;
2aeb7d3a 1627 bool irqs_enabled;
c67a470b
PZ
1628};
1629
926321d5
DV
1630enum intel_pipe_crc_source {
1631 INTEL_PIPE_CRC_SOURCE_NONE,
1632 INTEL_PIPE_CRC_SOURCE_PLANE1,
1633 INTEL_PIPE_CRC_SOURCE_PLANE2,
1634 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1635 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1636 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1637 INTEL_PIPE_CRC_SOURCE_TV,
1638 INTEL_PIPE_CRC_SOURCE_DP_B,
1639 INTEL_PIPE_CRC_SOURCE_DP_C,
1640 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1641 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1642 INTEL_PIPE_CRC_SOURCE_MAX,
1643};
1644
8bf1e9f1 1645struct intel_pipe_crc_entry {
ac2300d4 1646 uint32_t frame;
8bf1e9f1
SH
1647 uint32_t crc[5];
1648};
1649
b2c88f5b 1650#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1651struct intel_pipe_crc {
d538bbdf
DL
1652 spinlock_t lock;
1653 bool opened; /* exclusive access to the result file */
e5f75aca 1654 struct intel_pipe_crc_entry *entries;
926321d5 1655 enum intel_pipe_crc_source source;
d538bbdf 1656 int head, tail;
07144428 1657 wait_queue_head_t wq;
8bf1e9f1
SH
1658};
1659
f99d7069
DV
1660struct i915_frontbuffer_tracking {
1661 struct mutex lock;
1662
1663 /*
1664 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1665 * scheduled flips.
1666 */
1667 unsigned busy_bits;
1668 unsigned flip_bits;
1669};
1670
7225342a 1671struct i915_wa_reg {
f0f59a00 1672 i915_reg_t addr;
7225342a
MK
1673 u32 value;
1674 /* bitmask representing WA bits */
1675 u32 mask;
1676};
1677
33136b06
AS
1678/*
1679 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1680 * allowing it for RCS as we don't foresee any requirement of having
1681 * a whitelist for other engines. When it is really required for
1682 * other engines then the limit need to be increased.
1683 */
1684#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
7225342a
MK
1685
1686struct i915_workarounds {
1687 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1688 u32 count;
666796da 1689 u32 hw_whitelist_count[I915_NUM_ENGINES];
7225342a
MK
1690};
1691
cf9d2890
YZ
1692struct i915_virtual_gpu {
1693 bool active;
1694};
1695
5f19e2bf
JH
1696struct i915_execbuffer_params {
1697 struct drm_device *dev;
1698 struct drm_file *file;
1699 uint32_t dispatch_flags;
1700 uint32_t args_batch_start_offset;
af98714e 1701 uint64_t batch_obj_vm_offset;
4a570db5 1702 struct intel_engine_cs *engine;
5f19e2bf
JH
1703 struct drm_i915_gem_object *batch_obj;
1704 struct intel_context *ctx;
6a6ae79a 1705 struct drm_i915_gem_request *request;
5f19e2bf
JH
1706};
1707
aa363136
MR
1708/* used in computing the new watermarks state */
1709struct intel_wm_config {
1710 unsigned int num_pipes_active;
1711 bool sprites_enabled;
1712 bool sprites_scaled;
1713};
1714
77fec556 1715struct drm_i915_private {
f4c956ad 1716 struct drm_device *dev;
efab6d8d 1717 struct kmem_cache *objects;
e20d2ab7 1718 struct kmem_cache *vmas;
efab6d8d 1719 struct kmem_cache *requests;
f4c956ad 1720
5c969aa7 1721 const struct intel_device_info info;
f4c956ad
DV
1722
1723 int relative_constants_mode;
1724
1725 void __iomem *regs;
1726
907b28c5 1727 struct intel_uncore uncore;
f4c956ad 1728
cf9d2890
YZ
1729 struct i915_virtual_gpu vgpu;
1730
33a732f4
AD
1731 struct intel_guc guc;
1732
eb805623
DV
1733 struct intel_csr csr;
1734
5ea6e5e3 1735 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
28c70f16 1736
f4c956ad
DV
1737 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1738 * controller on different i2c buses. */
1739 struct mutex gmbus_mutex;
1740
1741 /**
1742 * Base address of the gmbus and gpio block.
1743 */
1744 uint32_t gpio_mmio_base;
1745
b6fdd0f2
SS
1746 /* MMIO base address for MIPI regs */
1747 uint32_t mipi_mmio_base;
1748
443a389f
VS
1749 uint32_t psr_mmio_base;
1750
28c70f16
DV
1751 wait_queue_head_t gmbus_wait_queue;
1752
f4c956ad 1753 struct pci_dev *bridge_dev;
666796da 1754 struct intel_engine_cs engine[I915_NUM_ENGINES];
3e78998a 1755 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1756 uint32_t last_seqno, next_seqno;
f4c956ad 1757
ba8286fa 1758 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1759 struct resource mch_res;
1760
f4c956ad
DV
1761 /* protects the irq masks */
1762 spinlock_t irq_lock;
1763
84c33a64
SG
1764 /* protects the mmio flip data */
1765 spinlock_t mmio_flip_lock;
1766
f8b79e58
ID
1767 bool display_irqs_enabled;
1768
9ee32fea
DV
1769 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1770 struct pm_qos_request pm_qos;
1771
a580516d
VS
1772 /* Sideband mailbox protection */
1773 struct mutex sb_lock;
f4c956ad
DV
1774
1775 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1776 union {
1777 u32 irq_mask;
1778 u32 de_irq_mask[I915_MAX_PIPES];
1779 };
f4c956ad 1780 u32 gt_irq_mask;
605cd25b 1781 u32 pm_irq_mask;
a6706b45 1782 u32 pm_rps_events;
91d181dd 1783 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1784
5fcece80 1785 struct i915_hotplug hotplug;
ab34a7e8 1786 struct intel_fbc fbc;
439d7ac0 1787 struct i915_drrs drrs;
f4c956ad 1788 struct intel_opregion opregion;
41aa3448 1789 struct intel_vbt_data vbt;
f4c956ad 1790
d9ceb816
JB
1791 bool preserve_bios_swizzle;
1792
f4c956ad
DV
1793 /* overlay */
1794 struct intel_overlay *overlay;
f4c956ad 1795
58c68779 1796 /* backlight registers and fields in struct intel_panel */
07f11d49 1797 struct mutex backlight_lock;
31ad8ec6 1798
f4c956ad 1799 /* LVDS info */
f4c956ad
DV
1800 bool no_aux_handshake;
1801
e39b999a
VS
1802 /* protects panel power sequencer state */
1803 struct mutex pps_mutex;
1804
f4c956ad 1805 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
f4c956ad
DV
1806 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1807
1808 unsigned int fsb_freq, mem_freq, is_ddr3;
5d96d8af 1809 unsigned int skl_boot_cdclk;
1a617b77 1810 unsigned int cdclk_freq, max_cdclk_freq, atomic_cdclk_freq;
adafdc6f 1811 unsigned int max_dotclk_freq;
e7dc33f3 1812 unsigned int rawclk_freq;
6bcda4f0 1813 unsigned int hpll_freq;
bfa7df01 1814 unsigned int czclk_freq;
f4c956ad 1815
645416f5
DV
1816 /**
1817 * wq - Driver workqueue for GEM.
1818 *
1819 * NOTE: Work items scheduled here are not allowed to grab any modeset
1820 * locks, for otherwise the flushing done in the pageflip code will
1821 * result in deadlocks.
1822 */
f4c956ad
DV
1823 struct workqueue_struct *wq;
1824
1825 /* Display functions */
1826 struct drm_i915_display_funcs display;
1827
1828 /* PCH chipset type */
1829 enum intel_pch pch_type;
17a303ec 1830 unsigned short pch_id;
f4c956ad
DV
1831
1832 unsigned long quirks;
1833
b8efb17b
ZR
1834 enum modeset_restore modeset_restore;
1835 struct mutex modeset_restore_lock;
e2c8b870 1836 struct drm_atomic_state *modeset_restore_state;
673a394b 1837
a7bbbd63 1838 struct list_head vm_list; /* Global list of all address spaces */
62106b4f 1839 struct i915_ggtt ggtt; /* VM representing the global address space */
5d4545ae 1840
4b5aed62 1841 struct i915_gem_mm mm;
ad46cb53
CW
1842 DECLARE_HASHTABLE(mm_structs, 7);
1843 struct mutex mm_lock;
8781342d 1844
5d1808ec
CW
1845 /* The hw wants to have a stable context identifier for the lifetime
1846 * of the context (for OA, PASID, faults, etc). This is limited
1847 * in execlists to 21 bits.
1848 */
1849 struct ida context_hw_ida;
1850#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
1851
8781342d
DV
1852 /* Kernel Modesetting */
1853
76c4ac04
DL
1854 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1855 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1856 wait_queue_head_t pending_flip_queue;
1857
c4597872
DV
1858#ifdef CONFIG_DEBUG_FS
1859 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1860#endif
1861
565602d7 1862 /* dpll and cdclk state is protected by connection_mutex */
e72f9fbf
DV
1863 int num_shared_dpll;
1864 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
f9476a6c 1865 const struct intel_dpll_mgr *dpll_mgr;
565602d7 1866
fbf6d879
ML
1867 /*
1868 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1869 * Must be global rather than per dpll, because on some platforms
1870 * plls share registers.
1871 */
1872 struct mutex dpll_lock;
1873
565602d7
ML
1874 unsigned int active_crtcs;
1875 unsigned int min_pixclk[I915_MAX_PIPES];
1876
e4607fcf 1877 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1878
7225342a 1879 struct i915_workarounds workarounds;
888b5995 1880
f99d7069
DV
1881 struct i915_frontbuffer_tracking fb_tracking;
1882
652c393a 1883 u16 orig_clock;
f97108d1 1884
c4804411 1885 bool mchbar_need_disable;
f97108d1 1886
a4da4fa4
DV
1887 struct intel_l3_parity l3_parity;
1888
59124506 1889 /* Cannot be determined by PCIID. You must always read a register. */
3accaf7e 1890 u32 edram_cap;
59124506 1891
c6a828d3 1892 /* gen6+ rps state */
c85aa885 1893 struct intel_gen6_power_mgmt rps;
c6a828d3 1894
20e4d407
DV
1895 /* ilk-only ips/rps state. Everything in here is protected by the global
1896 * mchdev_lock in intel_pm.c */
c85aa885 1897 struct intel_ilk_power_mgmt ips;
b5e50c3f 1898
83c00f55 1899 struct i915_power_domains power_domains;
a38911a3 1900
a031d709 1901 struct i915_psr psr;
3f51e471 1902
99584db3 1903 struct i915_gpu_error gpu_error;
ae681d96 1904
c9cddffc
JB
1905 struct drm_i915_gem_object *vlv_pctx;
1906
0695726e 1907#ifdef CONFIG_DRM_FBDEV_EMULATION
8be48d92
DA
1908 /* list of fbdev register on this device */
1909 struct intel_fbdev *fbdev;
82e3b8c1 1910 struct work_struct fbdev_suspend_work;
4520f53a 1911#endif
e953fd7b
CW
1912
1913 struct drm_property *broadcast_rgb_property;
3f43c48d 1914 struct drm_property *force_audio_property;
e3689190 1915
58fddc28 1916 /* hda/i915 audio component */
51e1d83c 1917 struct i915_audio_component *audio_component;
58fddc28 1918 bool audio_component_registered;
4a21ef7d
LY
1919 /**
1920 * av_mutex - mutex for audio/video sync
1921 *
1922 */
1923 struct mutex av_mutex;
58fddc28 1924
254f965c 1925 uint32_t hw_context_size;
a33afea5 1926 struct list_head context_list;
f4c956ad 1927
3e68320e 1928 u32 fdi_rx_config;
68d18ad7 1929
c231775c 1930 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
70722468 1931 u32 chv_phy_control;
c231775c
VS
1932 /*
1933 * Shadows for CHV DPLL_MD regs to keep the state
1934 * checker somewhat working in the presence hardware
1935 * crappiness (can't read out DPLL_MD for pipes B & C).
1936 */
1937 u32 chv_dpll_md[I915_MAX_PIPES];
adc7f04b 1938 u32 bxt_phy_grc;
70722468 1939
842f1c8b 1940 u32 suspend_count;
bc87229f 1941 bool suspended_to_idle;
f4c956ad 1942 struct i915_suspend_saved_registers regfile;
ddeea5b0 1943 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1944
53615a5e
VS
1945 struct {
1946 /*
1947 * Raw watermark latency values:
1948 * in 0.1us units for WM0,
1949 * in 0.5us units for WM1+.
1950 */
1951 /* primary */
1952 uint16_t pri_latency[5];
1953 /* sprite */
1954 uint16_t spr_latency[5];
1955 /* cursor */
1956 uint16_t cur_latency[5];
2af30a5c
PB
1957 /*
1958 * Raw watermark memory latency values
1959 * for SKL for all 8 levels
1960 * in 1us units.
1961 */
1962 uint16_t skl_latency[8];
609cedef 1963
aa363136
MR
1964 /* Committed wm config */
1965 struct intel_wm_config config;
1966
2d41c0b5
PB
1967 /*
1968 * The skl_wm_values structure is a bit too big for stack
1969 * allocation, so we keep the staging struct where we store
1970 * intermediate results here instead.
1971 */
1972 struct skl_wm_values skl_results;
1973
609cedef 1974 /* current hardware state */
2d41c0b5
PB
1975 union {
1976 struct ilk_wm_values hw;
1977 struct skl_wm_values skl_hw;
0018fda1 1978 struct vlv_wm_values vlv;
2d41c0b5 1979 };
58590c14
VS
1980
1981 uint8_t max_level;
ed4a6a7c
MR
1982
1983 /*
1984 * Should be held around atomic WM register writing; also
1985 * protects * intel_crtc->wm.active and
1986 * cstate->wm.need_postvbl_update.
1987 */
1988 struct mutex wm_mutex;
53615a5e
VS
1989 } wm;
1990
8a187455
PZ
1991 struct i915_runtime_pm pm;
1992
a83014d3
OM
1993 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1994 struct {
5f19e2bf 1995 int (*execbuf_submit)(struct i915_execbuffer_params *params,
f3dc74c0 1996 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 1997 struct list_head *vmas);
117897f4
TU
1998 int (*init_engines)(struct drm_device *dev);
1999 void (*cleanup_engine)(struct intel_engine_cs *engine);
2000 void (*stop_engine)(struct intel_engine_cs *engine);
a83014d3
OM
2001 } gt;
2002
ed54c1a1
DG
2003 struct intel_context *kernel_context;
2004
3be60de9
VS
2005 /* perform PHY state sanity checks? */
2006 bool chv_phy_assert[2];
2007
0bdf5a05
TI
2008 struct intel_encoder *dig_port_map[I915_MAX_PORTS];
2009
bdf1e7e3
DV
2010 /*
2011 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2012 * will be rejected. Instead look for a better place.
2013 */
77fec556 2014};
1da177e4 2015
2c1792a1
CW
2016static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2017{
2018 return dev->dev_private;
2019}
2020
888d0d42
ID
2021static inline struct drm_i915_private *dev_to_i915(struct device *dev)
2022{
2023 return to_i915(dev_get_drvdata(dev));
2024}
2025
33a732f4
AD
2026static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2027{
2028 return container_of(guc, struct drm_i915_private, guc);
2029}
2030
b4ac5afc
DG
2031/* Simple iterator over all initialised engines */
2032#define for_each_engine(engine__, dev_priv__) \
2033 for ((engine__) = &(dev_priv__)->engine[0]; \
2034 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2035 (engine__)++) \
2036 for_each_if (intel_engine_initialized(engine__))
b4519513 2037
c3232b18
DG
2038/* Iterator with engine_id */
2039#define for_each_engine_id(engine__, dev_priv__, id__) \
2040 for ((engine__) = &(dev_priv__)->engine[0], (id__) = 0; \
2041 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2042 (engine__)++) \
2043 for_each_if (((id__) = (engine__)->id, \
2044 intel_engine_initialized(engine__)))
2045
2046/* Iterator over subset of engines selected by mask */
ee4b6faf 2047#define for_each_engine_masked(engine__, dev_priv__, mask__) \
b4ac5afc
DG
2048 for ((engine__) = &(dev_priv__)->engine[0]; \
2049 (engine__) < &(dev_priv__)->engine[I915_NUM_ENGINES]; \
2050 (engine__)++) \
2051 for_each_if (((mask__) & intel_engine_flag(engine__)) && \
2052 intel_engine_initialized(engine__))
ee4b6faf 2053
b1d7e4b4
WF
2054enum hdmi_force_audio {
2055 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2056 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2057 HDMI_AUDIO_AUTO, /* trust EDID */
2058 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2059};
2060
190d6cd5 2061#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 2062
37e680a1 2063struct drm_i915_gem_object_ops {
de472664
CW
2064 unsigned int flags;
2065#define I915_GEM_OBJECT_HAS_STRUCT_PAGE 0x1
2066
37e680a1
CW
2067 /* Interface between the GEM object and its backing storage.
2068 * get_pages() is called once prior to the use of the associated set
2069 * of pages before to binding them into the GTT, and put_pages() is
2070 * called after we no longer need them. As we expect there to be
2071 * associated cost with migrating pages between the backing storage
2072 * and making them available for the GPU (e.g. clflush), we may hold
2073 * onto the pages after they are no longer referenced by the GPU
2074 * in case they may be used again shortly (for example migrating the
2075 * pages to a different memory domain within the GTT). put_pages()
2076 * will therefore most likely be called when the object itself is
2077 * being released or under memory pressure (where we attempt to
2078 * reap pages for the shrinker).
2079 */
2080 int (*get_pages)(struct drm_i915_gem_object *);
2081 void (*put_pages)(struct drm_i915_gem_object *);
de472664 2082
5cc9ed4b
CW
2083 int (*dmabuf_export)(struct drm_i915_gem_object *);
2084 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
2085};
2086
a071fa00
DV
2087/*
2088 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
d1b9d039 2089 * considered to be the frontbuffer for the given plane interface-wise. This
a071fa00
DV
2090 * doesn't mean that the hw necessarily already scans it out, but that any
2091 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2092 *
2093 * We have one bit per pipe and per scanout plane type.
2094 */
d1b9d039
SAK
2095#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2096#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
a071fa00
DV
2097#define INTEL_FRONTBUFFER_BITS \
2098 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
2099#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2100 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2101#define INTEL_FRONTBUFFER_CURSOR(pipe) \
d1b9d039
SAK
2102 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2103#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2104 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
a071fa00 2105#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
d1b9d039 2106 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c 2107#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
d1b9d039 2108 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 2109
673a394b 2110struct drm_i915_gem_object {
c397b908 2111 struct drm_gem_object base;
673a394b 2112
37e680a1
CW
2113 const struct drm_i915_gem_object_ops *ops;
2114
2f633156
BW
2115 /** List of VMAs backed by this object */
2116 struct list_head vma_list;
2117
c1ad11fc
CW
2118 /** Stolen memory for this object, instead of being backed by shmem. */
2119 struct drm_mm_node *stolen;
35c20a60 2120 struct list_head global_list;
673a394b 2121
117897f4 2122 struct list_head engine_list[I915_NUM_ENGINES];
b25cb2f8
BW
2123 /** Used in execbuf to temporarily hold a ref */
2124 struct list_head obj_exec_link;
673a394b 2125
8d9d5744 2126 struct list_head batch_pool_link;
493018dc 2127
673a394b 2128 /**
65ce3027
CW
2129 * This is set if the object is on the active lists (has pending
2130 * rendering and so a non-zero seqno), and is not set if it i s on
2131 * inactive (ready to be unbound) list.
673a394b 2132 */
666796da 2133 unsigned int active:I915_NUM_ENGINES;
673a394b
EA
2134
2135 /**
2136 * This is set if the object has been written to since last bound
2137 * to the GTT
2138 */
0206e353 2139 unsigned int dirty:1;
778c3544
DV
2140
2141 /**
2142 * Fence register bits (if any) for this object. Will be set
2143 * as needed when mapped into the GTT.
2144 * Protected by dev->struct_mutex.
778c3544 2145 */
4b9de737 2146 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 2147
778c3544
DV
2148 /**
2149 * Advice: are the backing pages purgeable?
2150 */
0206e353 2151 unsigned int madv:2;
778c3544 2152
778c3544
DV
2153 /**
2154 * Current tiling mode for the object.
2155 */
0206e353 2156 unsigned int tiling_mode:2;
5d82e3e6
CW
2157 /**
2158 * Whether the tiling parameters for the currently associated fence
2159 * register have changed. Note that for the purposes of tracking
2160 * tiling changes we also treat the unfenced register, the register
2161 * slot that the object occupies whilst it executes a fenced
2162 * command (such as BLT on gen2/3), as a "fence".
2163 */
2164 unsigned int fence_dirty:1;
778c3544 2165
75e9e915
DV
2166 /**
2167 * Is the object at the current location in the gtt mappable and
2168 * fenceable? Used to avoid costly recalculations.
2169 */
0206e353 2170 unsigned int map_and_fenceable:1;
75e9e915 2171
fb7d516a
DV
2172 /**
2173 * Whether the current gtt mapping needs to be mappable (and isn't just
2174 * mappable by accident). Track pin and fault separate for a more
2175 * accurate mappable working set.
2176 */
0206e353 2177 unsigned int fault_mappable:1;
fb7d516a 2178
24f3a8cf
AG
2179 /*
2180 * Is the object to be mapped as read-only to the GPU
2181 * Only honoured if hardware has relevant pte bit
2182 */
2183 unsigned long gt_ro:1;
651d794f 2184 unsigned int cache_level:3;
0f71979a 2185 unsigned int cache_dirty:1;
93dfb40c 2186
a071fa00
DV
2187 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
2188
8a0c39b1
TU
2189 unsigned int pin_display;
2190
9da3da66 2191 struct sg_table *pages;
a5570178 2192 int pages_pin_count;
ee286370
CW
2193 struct get_page {
2194 struct scatterlist *sg;
2195 int last;
2196 } get_page;
0a798eb9 2197 void *mapping;
9a70cc2a 2198
b4716185
CW
2199 /** Breadcrumb of last rendering to the buffer.
2200 * There can only be one writer, but we allow for multiple readers.
2201 * If there is a writer that necessarily implies that all other
2202 * read requests are complete - but we may only be lazily clearing
2203 * the read requests. A read request is naturally the most recent
2204 * request on a ring, so we may have two different write and read
2205 * requests on one ring where the write request is older than the
2206 * read request. This allows for the CPU to read from an active
2207 * buffer by only waiting for the write to complete.
2208 * */
666796da 2209 struct drm_i915_gem_request *last_read_req[I915_NUM_ENGINES];
97b2a6a1 2210 struct drm_i915_gem_request *last_write_req;
caea7476 2211 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 2212 struct drm_i915_gem_request *last_fenced_req;
673a394b 2213
778c3544 2214 /** Current tiling stride for the object, if it's tiled. */
de151cf6 2215 uint32_t stride;
673a394b 2216
80075d49
DV
2217 /** References from framebuffers, locks out tiling changes. */
2218 unsigned long framebuffer_references;
2219
280b713b 2220 /** Record of address bit 17 of each page at last unbind. */
d312ec25 2221 unsigned long *bit_17;
280b713b 2222
5cc9ed4b 2223 union {
6a2c4232
CW
2224 /** for phy allocated objects */
2225 struct drm_dma_handle *phys_handle;
2226
5cc9ed4b
CW
2227 struct i915_gem_userptr {
2228 uintptr_t ptr;
2229 unsigned read_only :1;
2230 unsigned workers :4;
2231#define I915_GEM_USERPTR_MAX_WORKERS 15
2232
ad46cb53
CW
2233 struct i915_mm_struct *mm;
2234 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
2235 struct work_struct *work;
2236 } userptr;
2237 };
2238};
62b8b215 2239#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 2240
a071fa00
DV
2241void i915_gem_track_fb(struct drm_i915_gem_object *old,
2242 struct drm_i915_gem_object *new,
2243 unsigned frontbuffer_bits);
2244
673a394b
EA
2245/**
2246 * Request queue structure.
2247 *
2248 * The request queue allows us to note sequence numbers that have been emitted
2249 * and may be associated with active buffers to be retired.
2250 *
97b2a6a1
JH
2251 * By keeping this list, we can avoid having to do questionable sequence
2252 * number comparisons on buffer last_read|write_seqno. It also allows an
2253 * emission time to be associated with the request for tracking how far ahead
2254 * of the GPU the submission is.
b3a38998
NH
2255 *
2256 * The requests are reference counted, so upon creation they should have an
2257 * initial reference taken using kref_init
673a394b
EA
2258 */
2259struct drm_i915_gem_request {
abfe262a
JH
2260 struct kref ref;
2261
852835f3 2262 /** On Which ring this request was generated */
efab6d8d 2263 struct drm_i915_private *i915;
4a570db5 2264 struct intel_engine_cs *engine;
299259a3 2265 unsigned reset_counter;
852835f3 2266
821485dc
CW
2267 /** GEM sequence number associated with the previous request,
2268 * when the HWS breadcrumb is equal to this the GPU is processing
2269 * this request.
2270 */
2271 u32 previous_seqno;
2272
2273 /** GEM sequence number associated with this request,
2274 * when the HWS breadcrumb is equal or greater than this the GPU
2275 * has finished processing this request.
2276 */
2277 u32 seqno;
673a394b 2278
7d736f4f
MK
2279 /** Position in the ringbuffer of the start of the request */
2280 u32 head;
2281
72f95afa
NH
2282 /**
2283 * Position in the ringbuffer of the start of the postfix.
2284 * This is required to calculate the maximum available ringbuffer
2285 * space without overwriting the postfix.
2286 */
2287 u32 postfix;
2288
2289 /** Position in the ringbuffer of the end of the whole request */
a71d8d94
CW
2290 u32 tail;
2291
0251a963
CW
2292 /** Preallocate space in the ringbuffer for the emitting the request */
2293 u32 reserved_space;
2294
b3a38998 2295 /**
a8c6ecb3 2296 * Context and ring buffer related to this request
b3a38998
NH
2297 * Contexts are refcounted, so when this request is associated with a
2298 * context, we must increment the context's refcount, to guarantee that
2299 * it persists while any request is linked to it. Requests themselves
2300 * are also refcounted, so the request will only be freed when the last
2301 * reference to it is dismissed, and the code in
2302 * i915_gem_request_free() will then decrement the refcount on the
2303 * context.
2304 */
273497e5 2305 struct intel_context *ctx;
98e1bd4a 2306 struct intel_ringbuffer *ringbuf;
0e50e96b 2307
dc4be607
JH
2308 /** Batch buffer related to this request if any (used for
2309 error state dump only) */
7d736f4f
MK
2310 struct drm_i915_gem_object *batch_obj;
2311
673a394b
EA
2312 /** Time at which this request was emitted, in jiffies. */
2313 unsigned long emitted_jiffies;
2314
b962442e 2315 /** global list entry for this request */
673a394b 2316 struct list_head list;
b962442e 2317
f787a5f5 2318 struct drm_i915_file_private *file_priv;
b962442e
EA
2319 /** file_priv list entry for this request */
2320 struct list_head client_list;
67e2937b 2321
071c92de
MK
2322 /** process identifier submitting this request */
2323 struct pid *pid;
2324
6d3d8274
NH
2325 /**
2326 * The ELSP only accepts two elements at a time, so we queue
2327 * context/tail pairs on a given queue (ring->execlist_queue) until the
2328 * hardware is available. The queue serves a double purpose: we also use
2329 * it to keep track of the up to 2 contexts currently in the hardware
2330 * (usually one in execution and the other queued up by the GPU): We
2331 * only remove elements from the head of the queue when the hardware
2332 * informs us that an element has been completed.
2333 *
2334 * All accesses to the queue are mediated by a spinlock
2335 * (ring->execlist_lock).
2336 */
2337
2338 /** Execlist link in the submission queue.*/
2339 struct list_head execlist_link;
2340
2341 /** Execlists no. of times this request has been sent to the ELSP */
2342 int elsp_submitted;
2343
673a394b
EA
2344};
2345
26827088
DG
2346struct drm_i915_gem_request * __must_check
2347i915_gem_request_alloc(struct intel_engine_cs *engine,
2348 struct intel_context *ctx);
abfe262a 2349void i915_gem_request_free(struct kref *req_ref);
fcfa423c
JH
2350int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
2351 struct drm_file *file);
abfe262a 2352
b793a00a
JH
2353static inline uint32_t
2354i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2355{
2356 return req ? req->seqno : 0;
2357}
2358
2359static inline struct intel_engine_cs *
666796da 2360i915_gem_request_get_engine(struct drm_i915_gem_request *req)
b793a00a 2361{
4a570db5 2362 return req ? req->engine : NULL;
b793a00a
JH
2363}
2364
b2cfe0ab 2365static inline struct drm_i915_gem_request *
abfe262a
JH
2366i915_gem_request_reference(struct drm_i915_gem_request *req)
2367{
b2cfe0ab
CW
2368 if (req)
2369 kref_get(&req->ref);
2370 return req;
abfe262a
JH
2371}
2372
2373static inline void
2374i915_gem_request_unreference(struct drm_i915_gem_request *req)
2375{
2376 kref_put(&req->ref, i915_gem_request_free);
2377}
2378
2379static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2380 struct drm_i915_gem_request *src)
2381{
2382 if (src)
2383 i915_gem_request_reference(src);
2384
2385 if (*pdst)
2386 i915_gem_request_unreference(*pdst);
2387
2388 *pdst = src;
2389}
2390
1b5a433a
JH
2391/*
2392 * XXX: i915_gem_request_completed should be here but currently needs the
2393 * definition of i915_seqno_passed() which is below. It will be moved in
2394 * a later patch when the call to i915_seqno_passed() is obsoleted...
2395 */
2396
351e3db2
BV
2397/*
2398 * A command that requires special handling by the command parser.
2399 */
2400struct drm_i915_cmd_descriptor {
2401 /*
2402 * Flags describing how the command parser processes the command.
2403 *
2404 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2405 * a length mask if not set
2406 * CMD_DESC_SKIP: The command is allowed but does not follow the
2407 * standard length encoding for the opcode range in
2408 * which it falls
2409 * CMD_DESC_REJECT: The command is never allowed
2410 * CMD_DESC_REGISTER: The command should be checked against the
2411 * register whitelist for the appropriate ring
2412 * CMD_DESC_MASTER: The command is allowed if the submitting process
2413 * is the DRM master
2414 */
2415 u32 flags;
2416#define CMD_DESC_FIXED (1<<0)
2417#define CMD_DESC_SKIP (1<<1)
2418#define CMD_DESC_REJECT (1<<2)
2419#define CMD_DESC_REGISTER (1<<3)
2420#define CMD_DESC_BITMASK (1<<4)
2421#define CMD_DESC_MASTER (1<<5)
2422
2423 /*
2424 * The command's unique identification bits and the bitmask to get them.
2425 * This isn't strictly the opcode field as defined in the spec and may
2426 * also include type, subtype, and/or subop fields.
2427 */
2428 struct {
2429 u32 value;
2430 u32 mask;
2431 } cmd;
2432
2433 /*
2434 * The command's length. The command is either fixed length (i.e. does
2435 * not include a length field) or has a length field mask. The flag
2436 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2437 * a length mask. All command entries in a command table must include
2438 * length information.
2439 */
2440 union {
2441 u32 fixed;
2442 u32 mask;
2443 } length;
2444
2445 /*
2446 * Describes where to find a register address in the command to check
2447 * against the ring's register whitelist. Only valid if flags has the
2448 * CMD_DESC_REGISTER bit set.
6a65c5b9
FJ
2449 *
2450 * A non-zero step value implies that the command may access multiple
2451 * registers in sequence (e.g. LRI), in that case step gives the
2452 * distance in dwords between individual offset fields.
351e3db2
BV
2453 */
2454 struct {
2455 u32 offset;
2456 u32 mask;
6a65c5b9 2457 u32 step;
351e3db2
BV
2458 } reg;
2459
2460#define MAX_CMD_DESC_BITMASKS 3
2461 /*
2462 * Describes command checks where a particular dword is masked and
2463 * compared against an expected value. If the command does not match
2464 * the expected value, the parser rejects it. Only valid if flags has
2465 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2466 * are valid.
d4d48035
BV
2467 *
2468 * If the check specifies a non-zero condition_mask then the parser
2469 * only performs the check when the bits specified by condition_mask
2470 * are non-zero.
351e3db2
BV
2471 */
2472 struct {
2473 u32 offset;
2474 u32 mask;
2475 u32 expected;
d4d48035
BV
2476 u32 condition_offset;
2477 u32 condition_mask;
351e3db2
BV
2478 } bits[MAX_CMD_DESC_BITMASKS];
2479};
2480
2481/*
2482 * A table of commands requiring special handling by the command parser.
2483 *
2484 * Each ring has an array of tables. Each table consists of an array of command
2485 * descriptors, which must be sorted with command opcodes in ascending order.
2486 */
2487struct drm_i915_cmd_table {
2488 const struct drm_i915_cmd_descriptor *table;
2489 int count;
2490};
2491
dbbe9127 2492/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2493#define __I915__(p) ({ \
2494 struct drm_i915_private *__p; \
2495 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2496 __p = (struct drm_i915_private *)p; \
2497 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2498 __p = to_i915((struct drm_device *)p); \
2499 else \
2500 BUILD_BUG(); \
2501 __p; \
2502})
dbbe9127 2503#define INTEL_INFO(p) (&__I915__(p)->info)
3f10e82f 2504#define INTEL_GEN(p) (INTEL_INFO(p)->gen)
87f1f465 2505#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
e90a21d4 2506#define INTEL_REVID(p) (__I915__(p)->dev->pdev->revision)
cae5852d 2507
e87a005d
JN
2508#define REVID_FOREVER 0xff
2509/*
2510 * Return true if revision is in range [since,until] inclusive.
2511 *
2512 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2513 */
2514#define IS_REVID(p, since, until) \
2515 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2516
87f1f465
CW
2517#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2518#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2519#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2520#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2521#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2522#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2523#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2524#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2525#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2526#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2527#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2528#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2529#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2530#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2531#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2532#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2533#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2534#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2535#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2536 INTEL_DEVID(dev) == 0x0152 || \
2537 INTEL_DEVID(dev) == 0x015a)
70a3eb7a 2538#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
666a4537 2539#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_cherryview)
4cae9ae0 2540#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
666a4537 2541#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_cherryview && IS_GEN8(dev))
7201c0b3 2542#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
7526ac19 2543#define IS_BROXTON(dev) (INTEL_INFO(dev)->is_broxton)
ef11bdb3 2544#define IS_KABYLAKE(dev) (INTEL_INFO(dev)->is_kabylake)
cae5852d 2545#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2546#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2547 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2548#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
6b96d705 2549 ((INTEL_DEVID(dev) & 0xf) == 0x6 || \
0dc6f20b 2550 (INTEL_DEVID(dev) & 0xf) == 0xb || \
87f1f465 2551 (INTEL_DEVID(dev) & 0xf) == 0xe))
ebb72aad
VS
2552/* ULX machines are also considered ULT. */
2553#define IS_BDW_ULX(dev) (IS_BROADWELL(dev) && \
2554 (INTEL_DEVID(dev) & 0xf) == 0xe)
a0fcbd95
RV
2555#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2556 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2557#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2558 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2559#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2560 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2561/* ULX machines are also considered ULT. */
87f1f465
CW
2562#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2563 INTEL_DEVID(dev) == 0x0A1E)
f8896f5d
DW
2564#define IS_SKL_ULT(dev) (INTEL_DEVID(dev) == 0x1906 || \
2565 INTEL_DEVID(dev) == 0x1913 || \
2566 INTEL_DEVID(dev) == 0x1916 || \
2567 INTEL_DEVID(dev) == 0x1921 || \
2568 INTEL_DEVID(dev) == 0x1926)
2569#define IS_SKL_ULX(dev) (INTEL_DEVID(dev) == 0x190E || \
2570 INTEL_DEVID(dev) == 0x1915 || \
2571 INTEL_DEVID(dev) == 0x191E)
a5b7991c
RV
2572#define IS_KBL_ULT(dev) (INTEL_DEVID(dev) == 0x5906 || \
2573 INTEL_DEVID(dev) == 0x5913 || \
2574 INTEL_DEVID(dev) == 0x5916 || \
2575 INTEL_DEVID(dev) == 0x5921 || \
2576 INTEL_DEVID(dev) == 0x5926)
2577#define IS_KBL_ULX(dev) (INTEL_DEVID(dev) == 0x590E || \
2578 INTEL_DEVID(dev) == 0x5915 || \
2579 INTEL_DEVID(dev) == 0x591E)
7a58bad0
SAK
2580#define IS_SKL_GT3(dev) (IS_SKYLAKE(dev) && \
2581 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
2582#define IS_SKL_GT4(dev) (IS_SKYLAKE(dev) && \
2583 (INTEL_DEVID(dev) & 0x00F0) == 0x0030)
2584
b833d685 2585#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2586
ef712bb4
JN
2587#define SKL_REVID_A0 0x0
2588#define SKL_REVID_B0 0x1
2589#define SKL_REVID_C0 0x2
2590#define SKL_REVID_D0 0x3
2591#define SKL_REVID_E0 0x4
2592#define SKL_REVID_F0 0x5
2593
e87a005d
JN
2594#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2595
ef712bb4 2596#define BXT_REVID_A0 0x0
fffda3f4 2597#define BXT_REVID_A1 0x1
ef712bb4
JN
2598#define BXT_REVID_B0 0x3
2599#define BXT_REVID_C0 0x9
6c74c87f 2600
e87a005d
JN
2601#define IS_BXT_REVID(p, since, until) (IS_BROXTON(p) && IS_REVID(p, since, until))
2602
85436696
JB
2603/*
2604 * The genX designation typically refers to the render engine, so render
2605 * capability related checks should use IS_GEN, while display and other checks
2606 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2607 * chips, etc.).
2608 */
cae5852d
ZN
2609#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2610#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2611#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2612#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2613#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2614#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2615#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2616#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2617
73ae478c
BW
2618#define RENDER_RING (1<<RCS)
2619#define BSD_RING (1<<VCS)
2620#define BLT_RING (1<<BCS)
2621#define VEBOX_RING (1<<VECS)
845f74a7 2622#define BSD2_RING (1<<VCS2)
ee4b6faf
MK
2623#define ALL_ENGINES (~0)
2624
63c42e56 2625#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2626#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2627#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2628#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2629#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
ca377809 2630#define HAS_SNOOP(dev) (INTEL_INFO(dev)->has_snoop)
3accaf7e 2631#define HAS_EDRAM(dev) (__I915__(dev)->edram_cap & EDRAM_ENABLED)
63c42e56 2632#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
3accaf7e 2633 HAS_EDRAM(dev))
cae5852d
ZN
2634#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2635
254f965c 2636#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2637#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c 2638#define USES_PPGTT(dev) (i915.enable_ppgtt)
81ba8aef
MT
2639#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt >= 2)
2640#define USES_FULL_48BIT_PPGTT(dev) (i915.enable_ppgtt == 3)
1d2a314c 2641
05394f39 2642#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2643#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2644
b45305fc
DV
2645/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2646#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
06e668ac
MK
2647
2648/* WaRsDisableCoarsePowerGating:skl,bxt */
2649#define NEEDS_WaRsDisableCoarsePowerGating(dev) (IS_BXT_REVID(dev, 0, BXT_REVID_A1) || \
185c66e5
MK
2650 IS_SKL_GT3(dev) || \
2651 IS_SKL_GT4(dev))
2652
4e6b788c
DV
2653/*
2654 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2655 * even when in MSI mode. This results in spurious interrupt warnings if the
2656 * legacy irq no. is shared with another device. The kernel then disables that
2657 * interrupt source and so prevents the other device from working properly.
2658 */
2659#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2660#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2661
cae5852d
ZN
2662/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2663 * rows, which changed the alignment requirements and fence programming.
2664 */
2665#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2666 IS_I915GM(dev)))
cae5852d
ZN
2667#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2668#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2669
2670#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2671#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2672#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2673
dbf7786e 2674#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2675
0c9b3715
JN
2676#define HAS_DP_MST(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2677 INTEL_INFO(dev)->gen >= 9)
2678
dd93be58 2679#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2680#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48 2681#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
e3d99845 2682 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev) || \
ef11bdb3 2683 IS_SKYLAKE(dev) || IS_KABYLAKE(dev))
6157d3c8 2684#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
00776511 2685 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev) || \
666a4537 2686 IS_CHERRYVIEW(dev) || IS_SKYLAKE(dev) || \
8f6d855c 2687 IS_KABYLAKE(dev) || IS_BROXTON(dev))
58abf1da
RV
2688#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2689#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2690
7b403ffb 2691#define HAS_CSR(dev) (IS_GEN9(dev))
eb805623 2692
2b81b844
RV
2693#define HAS_GUC_UCODE(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
2694#define HAS_GUC_SCHED(dev) (IS_GEN9(dev) && !IS_KABYLAKE(dev))
33a732f4 2695
a9ed33ca
AJ
2696#define HAS_RESOURCE_STREAMER(dev) (IS_HASWELL(dev) || \
2697 INTEL_INFO(dev)->gen >= 8)
2698
97d3308a 2699#define HAS_CORE_RING_FREQ(dev) (INTEL_INFO(dev)->gen >= 6 && \
666a4537
WB
2700 !IS_VALLEYVIEW(dev) && !IS_CHERRYVIEW(dev) && \
2701 !IS_BROXTON(dev))
97d3308a 2702
17a303ec
PZ
2703#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2704#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2705#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2706#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2707#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2708#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2709#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2710#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
30c964a6 2711#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
1844a66b 2712#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
39bfcd52 2713#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
17a303ec 2714
f2fbc690 2715#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2716#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2717#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
c2699524 2718#define HAS_PCH_LPT_LP(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
56f5f700 2719#define HAS_PCH_LPT_H(dev) (__I915__(dev)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
cae5852d
ZN
2720#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2721#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2722#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2723#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2724
666a4537
WB
2725#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || \
2726 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
5fafe292 2727
040d2baa
BW
2728/* DPF == dynamic parity feature */
2729#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2730#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2731
c8735b0c 2732#define GT_FREQUENCY_MULTIPLIER 50
de43ae9d 2733#define GEN9_FREQ_SCALER 3
c8735b0c 2734
05394f39
CW
2735#include "i915_trace.h"
2736
baa70943 2737extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2738extern int i915_max_ioctl;
2739
1751fcf9
ML
2740extern int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
2741extern int i915_resume_switcheroo(struct drm_device *dev);
7c1c2871 2742
c838d719 2743/* i915_dma.c */
d15d7538
ID
2744void __printf(3, 4)
2745__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2746 const char *fmt, ...);
2747
2748#define i915_report_error(dev_priv, fmt, ...) \
2749 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2750
22eae947 2751extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2752extern int i915_driver_unload(struct drm_device *);
2885f6ac 2753extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2754extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2755extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2756 struct drm_file *file);
673a394b 2757extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2758 struct drm_file *file);
c43b5634 2759#ifdef CONFIG_COMPAT
0d6aa60b
DA
2760extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2761 unsigned long arg);
c43b5634 2762#endif
ee4b6faf 2763extern int intel_gpu_reset(struct drm_device *dev, u32 engine_mask);
49e4d842 2764extern bool intel_has_gpu_reset(struct drm_device *dev);
d4b8bb2a 2765extern int i915_reset(struct drm_device *dev);
6b332fa2 2766extern int intel_guc_reset(struct drm_i915_private *dev_priv);
fc0768ce 2767extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
7648fa99
JB
2768extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2769extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2770extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2771extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2772int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
7648fa99 2773
77913b39
JN
2774/* intel_hotplug.c */
2775void intel_hpd_irq_handler(struct drm_device *dev, u32 pin_mask, u32 long_mask);
2776void intel_hpd_init(struct drm_i915_private *dev_priv);
2777void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2778void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
cc24fcdc 2779bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
77913b39 2780
1da177e4 2781/* i915_irq.c */
10cd45b6 2782void i915_queue_hangcheck(struct drm_device *dev);
58174462 2783__printf(3, 4)
14b730fc 2784void i915_handle_error(struct drm_device *dev, u32 engine_mask,
58174462 2785 const char *fmt, ...);
1da177e4 2786
b963291c 2787extern void intel_irq_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2788int intel_irq_install(struct drm_i915_private *dev_priv);
2789void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2790
2791extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2792extern void intel_uncore_early_sanitize(struct drm_device *dev,
2793 bool restore_forcewake);
907b28c5 2794extern void intel_uncore_init(struct drm_device *dev);
fc97618b 2795extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
bc3b9346 2796extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
aec347ab 2797extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2798extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
48c1026a 2799const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
59bad947 2800void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
48c1026a 2801 enum forcewake_domains domains);
59bad947 2802void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
48c1026a 2803 enum forcewake_domains domains);
a6111f7b
CW
2804/* Like above but the caller must manage the uncore.lock itself.
2805 * Must be used with I915_READ_FW and friends.
2806 */
2807void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
2808 enum forcewake_domains domains);
2809void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
2810 enum forcewake_domains domains);
3accaf7e
MK
2811u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
2812
59bad947 2813void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
cf9d2890
YZ
2814static inline bool intel_vgpu_active(struct drm_device *dev)
2815{
2816 return to_i915(dev)->vgpu.active;
2817}
b1f14ad0 2818
7c463586 2819void
50227e1c 2820i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2821 u32 status_mask);
7c463586
KP
2822
2823void
50227e1c 2824i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2825 u32 status_mask);
7c463586 2826
f8b79e58
ID
2827void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2828void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
0706f17c
EE
2829void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2830 uint32_t mask,
2831 uint32_t bits);
fbdedaea
VS
2832void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2833 uint32_t interrupt_mask,
2834 uint32_t enabled_irq_mask);
2835static inline void
2836ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2837{
2838 ilk_update_display_irq(dev_priv, bits, bits);
2839}
2840static inline void
2841ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2842{
2843 ilk_update_display_irq(dev_priv, bits, 0);
2844}
013d3752
VS
2845void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2846 enum pipe pipe,
2847 uint32_t interrupt_mask,
2848 uint32_t enabled_irq_mask);
2849static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2850 enum pipe pipe, uint32_t bits)
2851{
2852 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2853}
2854static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2855 enum pipe pipe, uint32_t bits)
2856{
2857 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2858}
47339cd9
DV
2859void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2860 uint32_t interrupt_mask,
2861 uint32_t enabled_irq_mask);
14443261
VS
2862static inline void
2863ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2864{
2865 ibx_display_interrupt_update(dev_priv, bits, bits);
2866}
2867static inline void
2868ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2869{
2870 ibx_display_interrupt_update(dev_priv, bits, 0);
2871}
2872
f8b79e58 2873
673a394b 2874/* i915_gem.c */
673a394b
EA
2875int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2876 struct drm_file *file_priv);
2877int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2878 struct drm_file *file_priv);
2879int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2880 struct drm_file *file_priv);
2881int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2882 struct drm_file *file_priv);
de151cf6
JB
2883int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2884 struct drm_file *file_priv);
673a394b
EA
2885int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2886 struct drm_file *file_priv);
2887int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2888 struct drm_file *file_priv);
ba8b7ccb 2889void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
8a8edb59 2890 struct drm_i915_gem_request *req);
5f19e2bf 2891int i915_gem_ringbuffer_submission(struct i915_execbuffer_params *params,
a83014d3 2892 struct drm_i915_gem_execbuffer2 *args,
5f19e2bf 2893 struct list_head *vmas);
673a394b
EA
2894int i915_gem_execbuffer(struct drm_device *dev, void *data,
2895 struct drm_file *file_priv);
76446cac
JB
2896int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2897 struct drm_file *file_priv);
673a394b
EA
2898int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
199adf40
BW
2900int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2901 struct drm_file *file);
2902int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2903 struct drm_file *file);
673a394b
EA
2904int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2905 struct drm_file *file_priv);
3ef94daa
CW
2906int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2907 struct drm_file *file_priv);
673a394b
EA
2908int i915_gem_set_tiling(struct drm_device *dev, void *data,
2909 struct drm_file *file_priv);
2910int i915_gem_get_tiling(struct drm_device *dev, void *data,
2911 struct drm_file *file_priv);
5cc9ed4b
CW
2912int i915_gem_init_userptr(struct drm_device *dev);
2913int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2914 struct drm_file *file);
5a125c3c
EA
2915int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2916 struct drm_file *file_priv);
23ba4fd0
BW
2917int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2918 struct drm_file *file_priv);
d64aa096
ID
2919void i915_gem_load_init(struct drm_device *dev);
2920void i915_gem_load_cleanup(struct drm_device *dev);
40ae4e16 2921void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
42dcedd4
CW
2922void *i915_gem_object_alloc(struct drm_device *dev);
2923void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2924void i915_gem_object_init(struct drm_i915_gem_object *obj,
2925 const struct drm_i915_gem_object_ops *ops);
d37cd8a8 2926struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 2927 size_t size);
ea70299d
DG
2928struct drm_i915_gem_object *i915_gem_object_create_from_data(
2929 struct drm_device *dev, const void *data, size_t size);
673a394b 2930void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2931void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2932
0875546c
DV
2933/* Flags used by pin/bind&friends. */
2934#define PIN_MAPPABLE (1<<0)
2935#define PIN_NONBLOCK (1<<1)
2936#define PIN_GLOBAL (1<<2)
2937#define PIN_OFFSET_BIAS (1<<3)
2938#define PIN_USER (1<<4)
2939#define PIN_UPDATE (1<<5)
101b506a
MT
2940#define PIN_ZONE_4G (1<<6)
2941#define PIN_HIGH (1<<7)
506a8e87 2942#define PIN_OFFSET_FIXED (1<<8)
d23db88c 2943#define PIN_OFFSET_MASK (~4095)
ec7adb6e
JL
2944int __must_check
2945i915_gem_object_pin(struct drm_i915_gem_object *obj,
2946 struct i915_address_space *vm,
2947 uint32_t alignment,
2948 uint64_t flags);
2949int __must_check
2950i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2951 const struct i915_ggtt_view *view,
2952 uint32_t alignment,
2953 uint64_t flags);
fe14d5f4
TU
2954
2955int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2956 u32 flags);
d0710abb 2957void __i915_vma_set_map_and_fenceable(struct i915_vma *vma);
07fe0b12 2958int __must_check i915_vma_unbind(struct i915_vma *vma);
e9f24d5f
TU
2959/*
2960 * BEWARE: Do not use the function below unless you can _absolutely_
2961 * _guarantee_ VMA in question is _not in use_ anywhere.
2962 */
2963int __must_check __i915_vma_unbind_no_wait(struct i915_vma *vma);
dd624afd 2964int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2965void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2966void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2967
4c914c0c
BV
2968int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2969 int *needs_clflush);
2970
37e680a1 2971int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
ee286370
CW
2972
2973static inline int __sg_page_count(struct scatterlist *sg)
9da3da66 2974{
ee286370
CW
2975 return sg->length >> PAGE_SHIFT;
2976}
67d5a50c 2977
033908ae
DG
2978struct page *
2979i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n);
2980
ee286370
CW
2981static inline struct page *
2982i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
9da3da66 2983{
ee286370
CW
2984 if (WARN_ON(n >= obj->base.size >> PAGE_SHIFT))
2985 return NULL;
67d5a50c 2986
ee286370
CW
2987 if (n < obj->get_page.last) {
2988 obj->get_page.sg = obj->pages->sgl;
2989 obj->get_page.last = 0;
2990 }
67d5a50c 2991
ee286370
CW
2992 while (obj->get_page.last + __sg_page_count(obj->get_page.sg) <= n) {
2993 obj->get_page.last += __sg_page_count(obj->get_page.sg++);
2994 if (unlikely(sg_is_chain(obj->get_page.sg)))
2995 obj->get_page.sg = sg_chain_ptr(obj->get_page.sg);
2996 }
67d5a50c 2997
ee286370 2998 return nth_page(sg_page(obj->get_page.sg), n - obj->get_page.last);
9da3da66 2999}
ee286370 3000
a5570178
CW
3001static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3002{
3003 BUG_ON(obj->pages == NULL);
3004 obj->pages_pin_count++;
3005}
0a798eb9 3006
a5570178
CW
3007static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3008{
3009 BUG_ON(obj->pages_pin_count == 0);
3010 obj->pages_pin_count--;
3011}
3012
0a798eb9
CW
3013/**
3014 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
3015 * @obj - the object to map into kernel address space
3016 *
3017 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3018 * pages and then returns a contiguous mapping of the backing storage into
3019 * the kernel address space.
3020 *
8305216f
DG
3021 * The caller must hold the struct_mutex, and is responsible for calling
3022 * i915_gem_object_unpin_map() when the mapping is no longer required.
0a798eb9 3023 *
8305216f
DG
3024 * Returns the pointer through which to access the mapped object, or an
3025 * ERR_PTR() on error.
0a798eb9
CW
3026 */
3027void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj);
3028
3029/**
3030 * i915_gem_object_unpin_map - releases an earlier mapping
3031 * @obj - the object to unmap
3032 *
3033 * After pinning the object and mapping its pages, once you are finished
3034 * with your access, call i915_gem_object_unpin_map() to release the pin
3035 * upon the mapping. Once the pin count reaches zero, that mapping may be
3036 * removed.
3037 *
3038 * The caller must hold the struct_mutex.
3039 */
3040static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3041{
3042 lockdep_assert_held(&obj->base.dev->struct_mutex);
3043 i915_gem_object_unpin_pages(obj);
3044}
3045
54cf91dc 3046int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 3047int i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3048 struct intel_engine_cs *to,
3049 struct drm_i915_gem_request **to_req);
e2d05a8b 3050void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 3051 struct drm_i915_gem_request *req);
ff72145b
DA
3052int i915_gem_dumb_create(struct drm_file *file_priv,
3053 struct drm_device *dev,
3054 struct drm_mode_create_dumb *args);
da6b51d0
DA
3055int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3056 uint32_t handle, uint64_t *offset);
f787a5f5
CW
3057/**
3058 * Returns true if seq1 is later than seq2.
3059 */
3060static inline bool
3061i915_seqno_passed(uint32_t seq1, uint32_t seq2)
3062{
3063 return (int32_t)(seq1 - seq2) >= 0;
3064}
3065
821485dc
CW
3066static inline bool i915_gem_request_started(struct drm_i915_gem_request *req,
3067 bool lazy_coherency)
3068{
c04e0f3b
CW
3069 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3070 req->engine->irq_seqno_barrier(req->engine);
3071 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3072 req->previous_seqno);
821485dc
CW
3073}
3074
1b5a433a
JH
3075static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
3076 bool lazy_coherency)
3077{
c04e0f3b
CW
3078 if (!lazy_coherency && req->engine->irq_seqno_barrier)
3079 req->engine->irq_seqno_barrier(req->engine);
3080 return i915_seqno_passed(req->engine->get_seqno(req->engine),
3081 req->seqno);
1b5a433a
JH
3082}
3083
fca26bb4
MK
3084int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
3085int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
1690e1eb 3086
8d9fc7fd 3087struct drm_i915_gem_request *
0bc40be8 3088i915_gem_find_active_request(struct intel_engine_cs *engine);
8d9fc7fd 3089
b29c19b6 3090bool i915_gem_retire_requests(struct drm_device *dev);
0bc40be8 3091void i915_gem_retire_requests_ring(struct intel_engine_cs *engine);
84c33a64 3092
c19ae989
CW
3093static inline u32 i915_reset_counter(struct i915_gpu_error *error)
3094{
3095 return atomic_read(&error->reset_counter);
3096}
3097
3098static inline bool __i915_reset_in_progress(u32 reset)
3099{
3100 return unlikely(reset & I915_RESET_IN_PROGRESS_FLAG);
3101}
3102
3103static inline bool __i915_reset_in_progress_or_wedged(u32 reset)
3104{
3105 return unlikely(reset & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
3106}
3107
3108static inline bool __i915_terminally_wedged(u32 reset)
3109{
3110 return unlikely(reset & I915_WEDGED);
3111}
3112
1f83fee0
DV
3113static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
3114{
c19ae989
CW
3115 return __i915_reset_in_progress(i915_reset_counter(error));
3116}
3117
3118static inline bool i915_reset_in_progress_or_wedged(struct i915_gpu_error *error)
3119{
3120 return __i915_reset_in_progress_or_wedged(i915_reset_counter(error));
1f83fee0
DV
3121}
3122
3123static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3124{
c19ae989 3125 return __i915_terminally_wedged(i915_reset_counter(error));
2ac0f450
MK
3126}
3127
3128static inline u32 i915_reset_count(struct i915_gpu_error *error)
3129{
c19ae989 3130 return ((i915_reset_counter(error) & ~I915_WEDGED) + 1) / 2;
1f83fee0 3131}
a71d8d94 3132
88b4aa87
MK
3133static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
3134{
3135 return dev_priv->gpu_error.stop_rings == 0 ||
3136 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
3137}
3138
3139static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
3140{
3141 return dev_priv->gpu_error.stop_rings == 0 ||
3142 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
3143}
3144
069efc1d 3145void i915_gem_reset(struct drm_device *dev);
000433b6 3146bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
1070a42b 3147int __must_check i915_gem_init(struct drm_device *dev);
117897f4 3148int i915_gem_init_engines(struct drm_device *dev);
f691e2f4
DV
3149int __must_check i915_gem_init_hw(struct drm_device *dev);
3150void i915_gem_init_swizzling(struct drm_device *dev);
117897f4 3151void i915_gem_cleanup_engines(struct drm_device *dev);
b2da9fe5 3152int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 3153int __must_check i915_gem_suspend(struct drm_device *dev);
75289874 3154void __i915_add_request(struct drm_i915_gem_request *req,
5b4a60c2
JH
3155 struct drm_i915_gem_object *batch_obj,
3156 bool flush_caches);
75289874 3157#define i915_add_request(req) \
fcfa423c 3158 __i915_add_request(req, NULL, true)
75289874 3159#define i915_add_request_no_flush(req) \
fcfa423c 3160 __i915_add_request(req, NULL, false)
9c654818 3161int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
3162 bool interruptible,
3163 s64 *timeout,
2e1b8730 3164 struct intel_rps_client *rps);
a4b3a571 3165int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 3166int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e 3167int __must_check
2e2f351d
CW
3168i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
3169 bool readonly);
3170int __must_check
2021746e
CW
3171i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
3172 bool write);
3173int __must_check
dabdfe02
CW
3174i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
3175int __must_check
2da3b9b9
CW
3176i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3177 u32 alignment,
e6617330
TU
3178 const struct i915_ggtt_view *view);
3179void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
3180 const struct i915_ggtt_view *view);
00731155 3181int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 3182 int align);
b29c19b6 3183int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 3184void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 3185
0fa87796
ID
3186uint32_t
3187i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 3188uint32_t
d865110c
ID
3189i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
3190 int tiling_mode, bool fenced);
467cffba 3191
e4ffd173
CW
3192int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3193 enum i915_cache_level cache_level);
3194
1286ff73
DV
3195struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3196 struct dma_buf *dma_buf);
3197
3198struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3199 struct drm_gem_object *gem_obj, int flags);
3200
088e0df4
MT
3201u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
3202 const struct i915_ggtt_view *view);
3203u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
3204 struct i915_address_space *vm);
3205static inline u64
ec7adb6e 3206i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *o)
fe14d5f4 3207{
9abc4648 3208 return i915_gem_obj_ggtt_offset_view(o, &i915_ggtt_view_normal);
fe14d5f4 3209}
ec7adb6e 3210
a70a3148 3211bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
ec7adb6e 3212bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 3213 const struct i915_ggtt_view *view);
a70a3148 3214bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
ec7adb6e 3215 struct i915_address_space *vm);
fe14d5f4 3216
fe14d5f4 3217struct i915_vma *
ec7adb6e
JL
3218i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
3219 struct i915_address_space *vm);
3220struct i915_vma *
3221i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
3222 const struct i915_ggtt_view *view);
fe14d5f4 3223
accfef2e
BW
3224struct i915_vma *
3225i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
ec7adb6e
JL
3226 struct i915_address_space *vm);
3227struct i915_vma *
3228i915_gem_obj_lookup_or_create_ggtt_vma(struct drm_i915_gem_object *obj,
3229 const struct i915_ggtt_view *view);
5c2abbea 3230
ec7adb6e
JL
3231static inline struct i915_vma *
3232i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj)
3233{
3234 return i915_gem_obj_to_ggtt_view(obj, &i915_ggtt_view_normal);
d7f46fc4 3235}
ec7adb6e 3236bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj);
5c2abbea 3237
a70a3148 3238/* Some GGTT VM helpers */
841cd773
DV
3239static inline struct i915_hw_ppgtt *
3240i915_vm_to_ppgtt(struct i915_address_space *vm)
3241{
841cd773
DV
3242 return container_of(vm, struct i915_hw_ppgtt, base);
3243}
3244
3245
a70a3148
BW
3246static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
3247{
9abc4648 3248 return i915_gem_obj_ggtt_bound_view(obj, &i915_ggtt_view_normal);
a70a3148
BW
3249}
3250
8da32727
TU
3251unsigned long
3252i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj);
c37e2204
BW
3253
3254static inline int __must_check
3255i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
3256 uint32_t alignment,
1ec9e26d 3257 unsigned flags)
c37e2204 3258{
72e96d64
JL
3259 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3260 struct i915_ggtt *ggtt = &dev_priv->ggtt;
3261
3262 return i915_gem_object_pin(obj, &ggtt->base,
5dc383b0 3263 alignment, flags | PIN_GLOBAL);
c37e2204 3264}
a70a3148 3265
b287110e
DV
3266static inline int
3267i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
3268{
3269 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
3270}
3271
e6617330
TU
3272void i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
3273 const struct i915_ggtt_view *view);
3274static inline void
3275i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj)
3276{
3277 i915_gem_object_ggtt_unpin_view(obj, &i915_ggtt_view_normal);
3278}
b287110e 3279
41a36b73
DV
3280/* i915_gem_fence.c */
3281int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
3282int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
3283
3284bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
3285void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
3286
3287void i915_gem_restore_fences(struct drm_device *dev);
3288
7f96ecaf
DV
3289void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
3290void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
3291void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
3292
254f965c 3293/* i915_gem_context.c */
8245be31 3294int __must_check i915_gem_context_init(struct drm_device *dev);
b2e862d0 3295void i915_gem_context_lost(struct drm_i915_private *dev_priv);
254f965c 3296void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 3297void i915_gem_context_reset(struct drm_device *dev);
e422b888 3298int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
254f965c 3299void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
ba01cc93 3300int i915_switch_context(struct drm_i915_gem_request *req);
273497e5 3301struct intel_context *
41bde553 3302i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 3303void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
3304struct drm_i915_gem_object *
3305i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 3306static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 3307{
691e6415 3308 kref_get(&ctx->ref);
dce3271b
MK
3309}
3310
273497e5 3311static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 3312{
691e6415 3313 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
3314}
3315
273497e5 3316static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 3317{
821d66dd 3318 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
3319}
3320
84624813
BW
3321int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
3322 struct drm_file *file);
3323int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
3324 struct drm_file *file);
c9dc0f35
CW
3325int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
3326 struct drm_file *file_priv);
3327int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
3328 struct drm_file *file_priv);
1286ff73 3329
679845ed
BW
3330/* i915_gem_evict.c */
3331int __must_check i915_gem_evict_something(struct drm_device *dev,
3332 struct i915_address_space *vm,
3333 int min_size,
3334 unsigned alignment,
3335 unsigned cache_level,
d23db88c
CW
3336 unsigned long start,
3337 unsigned long end,
1ec9e26d 3338 unsigned flags);
506a8e87 3339int __must_check i915_gem_evict_for_vma(struct i915_vma *target);
679845ed 3340int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
1d2a314c 3341
0260c420 3342/* belongs in i915_gem_gtt.h */
d09105c6 3343static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
3344{
3345 if (INTEL_INFO(dev)->gen < 6)
3346 intel_gtt_chipset_flush();
3347}
246cbfb5 3348
9797fbfb 3349/* i915_gem_stolen.c */
d713fd49
PZ
3350int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3351 struct drm_mm_node *node, u64 size,
3352 unsigned alignment);
a9da512b
PZ
3353int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3354 struct drm_mm_node *node, u64 size,
3355 unsigned alignment, u64 start,
3356 u64 end);
d713fd49
PZ
3357void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3358 struct drm_mm_node *node);
9797fbfb
CW
3359int i915_gem_init_stolen(struct drm_device *dev);
3360void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
3361struct drm_i915_gem_object *
3362i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
3363struct drm_i915_gem_object *
3364i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
3365 u32 stolen_offset,
3366 u32 gtt_offset,
3367 u32 size);
9797fbfb 3368
be6a0376
DV
3369/* i915_gem_shrinker.c */
3370unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
14387540 3371 unsigned long target,
be6a0376
DV
3372 unsigned flags);
3373#define I915_SHRINK_PURGEABLE 0x1
3374#define I915_SHRINK_UNBOUND 0x2
3375#define I915_SHRINK_BOUND 0x4
5763ff04 3376#define I915_SHRINK_ACTIVE 0x8
eae2c43b 3377#define I915_SHRINK_VMAPS 0x10
be6a0376
DV
3378unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3379void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
a8a40589 3380void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
be6a0376
DV
3381
3382
673a394b 3383/* i915_gem_tiling.c */
2c1792a1 3384static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 3385{
50227e1c 3386 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
3387
3388 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
3389 obj->tiling_mode != I915_TILING_NONE;
3390}
3391
673a394b 3392/* i915_gem_debug.c */
23bc5982
CW
3393#if WATCH_LISTS
3394int i915_verify_lists(struct drm_device *dev);
673a394b 3395#else
23bc5982 3396#define i915_verify_lists(dev) 0
673a394b 3397#endif
1da177e4 3398
2017263e 3399/* i915_debugfs.c */
27c202ad
BG
3400int i915_debugfs_init(struct drm_minor *minor);
3401void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 3402#ifdef CONFIG_DEBUG_FS
249e87de 3403int i915_debugfs_connector_add(struct drm_connector *connector);
07144428
DL
3404void intel_display_crc_init(struct drm_device *dev);
3405#else
101057fa
DV
3406static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3407{ return 0; }
f8c168fa 3408static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 3409#endif
84734a04
MK
3410
3411/* i915_gpu_error.c */
edc3d884
MK
3412__printf(2, 3)
3413void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
3414int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
3415 const struct i915_error_state_file_priv *error);
4dc955f7 3416int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 3417 struct drm_i915_private *i915,
4dc955f7
MK
3418 size_t count, loff_t pos);
3419static inline void i915_error_state_buf_release(
3420 struct drm_i915_error_state_buf *eb)
3421{
3422 kfree(eb->buf);
3423}
14b730fc 3424void i915_capture_error_state(struct drm_device *dev, u32 engine_mask,
58174462 3425 const char *error_msg);
84734a04
MK
3426void i915_error_state_get(struct drm_device *dev,
3427 struct i915_error_state_file_priv *error_priv);
3428void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
3429void i915_destroy_error_state(struct drm_device *dev);
3430
3431void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 3432const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 3433
351e3db2 3434/* i915_cmd_parser.c */
d728c8ef 3435int i915_cmd_parser_get_version(void);
0bc40be8
TU
3436int i915_cmd_parser_init_ring(struct intel_engine_cs *engine);
3437void i915_cmd_parser_fini_ring(struct intel_engine_cs *engine);
3438bool i915_needs_cmd_parser(struct intel_engine_cs *engine);
3439int i915_parse_cmds(struct intel_engine_cs *engine,
351e3db2 3440 struct drm_i915_gem_object *batch_obj,
78a42377 3441 struct drm_i915_gem_object *shadow_batch_obj,
351e3db2 3442 u32 batch_start_offset,
b9ffd80e 3443 u32 batch_len,
351e3db2
BV
3444 bool is_master);
3445
317c35d1
JB
3446/* i915_suspend.c */
3447extern int i915_save_state(struct drm_device *dev);
3448extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 3449
0136db58
BW
3450/* i915_sysfs.c */
3451void i915_setup_sysfs(struct drm_device *dev_priv);
3452void i915_teardown_sysfs(struct drm_device *dev_priv);
3453
f899fc64
CW
3454/* intel_i2c.c */
3455extern int intel_setup_gmbus(struct drm_device *dev);
3456extern void intel_teardown_gmbus(struct drm_device *dev);
88ac7939
JN
3457extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3458 unsigned int pin);
3bd7d909 3459
0184df46
JN
3460extern struct i2c_adapter *
3461intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
e957d772
CW
3462extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3463extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 3464static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
3465{
3466 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3467}
f899fc64
CW
3468extern void intel_i2c_reset(struct drm_device *dev);
3469
8b8e1a89 3470/* intel_bios.c */
98f3a1dc 3471int intel_bios_init(struct drm_i915_private *dev_priv);
f0067a31 3472bool intel_bios_is_valid_vbt(const void *buf, size_t size);
3bdd14d5 3473bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
5a69d13d 3474bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
951d9efe 3475bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
7137aec1 3476bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
d252bf68
SS
3477bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3478 enum port port);
8b8e1a89 3479
3b617967 3480/* intel_opregion.c */
44834a67 3481#ifdef CONFIG_ACPI
27d50c82 3482extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
3483extern void intel_opregion_init(struct drm_device *dev);
3484extern void intel_opregion_fini(struct drm_device *dev);
3b617967 3485extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
3486extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3487 bool enable);
ecbc5cf3
JN
3488extern int intel_opregion_notify_adapter(struct drm_device *dev,
3489 pci_power_t state);
a0562819 3490extern int intel_opregion_get_panel_type(struct drm_device *dev);
65e082c9 3491#else
27d50c82 3492static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
3493static inline void intel_opregion_init(struct drm_device *dev) { return; }
3494static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 3495static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
3496static inline int
3497intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3498{
3499 return 0;
3500}
ecbc5cf3
JN
3501static inline int
3502intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
3503{
3504 return 0;
3505}
a0562819
VS
3506static inline int intel_opregion_get_panel_type(struct drm_device *dev)
3507{
3508 return -ENODEV;
3509}
65e082c9 3510#endif
8ee1c3db 3511
723bfd70
JB
3512/* intel_acpi.c */
3513#ifdef CONFIG_ACPI
3514extern void intel_register_dsm_handler(void);
3515extern void intel_unregister_dsm_handler(void);
3516#else
3517static inline void intel_register_dsm_handler(void) { return; }
3518static inline void intel_unregister_dsm_handler(void) { return; }
3519#endif /* CONFIG_ACPI */
3520
79e53945 3521/* modesetting */
f817586c 3522extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3523extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3524extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3525extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3526extern void intel_connector_unregister(struct intel_connector *);
28d52043 3527extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
043e9bda 3528extern void intel_display_resume(struct drm_device *dev);
44cec740 3529extern void i915_redisable_vga(struct drm_device *dev);
04098753 3530extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3531extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3532extern void intel_init_pch_refclk(struct drm_device *dev);
ffe02b40 3533extern void intel_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3534extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3535 bool enable);
0206e353 3536extern void intel_detect_pch(struct drm_device *dev);
0136db58 3537extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3538
2911a35b 3539extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3540int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3541 struct drm_file *file);
b6359918
MK
3542int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3543 struct drm_file *file);
575155a9 3544
6ef3d427
CW
3545/* overlay */
3546extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3547extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3548 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3549
3550extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3551extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3552 struct drm_device *dev,
3553 struct intel_display_error_state *error);
6ef3d427 3554
151a49d0
TR
3555int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3556int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3557
3558/* intel_sideband.c */
707b6e3d
D
3559u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
3560void vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
64936258 3561u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
dfb19ed2
D
3562u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3563void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
e9f882a3
JN
3564u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3565void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3566u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3567void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3568u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3569void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3570u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3571void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3572u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3573 enum intel_sbi_destination destination);
3574void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3575 enum intel_sbi_destination destination);
e9fe51c6
SK
3576u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3577void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3578
616bc820
VS
3579int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3580int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
c8d9a590 3581
0b274481
BW
3582#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3583#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3584
3585#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3586#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3587#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3588#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3589
3590#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3591#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3592#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3593#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3594
698b3135
CW
3595/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3596 * will be implemented using 2 32-bit writes in an arbitrary order with
3597 * an arbitrary delay between them. This can cause the hardware to
3598 * act upon the intermediate value, possibly leading to corruption and
3599 * machine death. You have been warned.
3600 */
0b274481
BW
3601#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3602#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3603
50877445 3604#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
acd29f7b
CW
3605 u32 upper, lower, old_upper, loop = 0; \
3606 upper = I915_READ(upper_reg); \
ee0a227b 3607 do { \
acd29f7b 3608 old_upper = upper; \
ee0a227b 3609 lower = I915_READ(lower_reg); \
acd29f7b
CW
3610 upper = I915_READ(upper_reg); \
3611 } while (upper != old_upper && loop++ < 2); \
ee0a227b 3612 (u64)upper << 32 | lower; })
50877445 3613
cae5852d
ZN
3614#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3615#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3616
75aa3f63
VS
3617#define __raw_read(x, s) \
3618static inline uint##x##_t __raw_i915_read##x(struct drm_i915_private *dev_priv, \
f0f59a00 3619 i915_reg_t reg) \
75aa3f63 3620{ \
f0f59a00 3621 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3622}
3623
3624#define __raw_write(x, s) \
3625static inline void __raw_i915_write##x(struct drm_i915_private *dev_priv, \
f0f59a00 3626 i915_reg_t reg, uint##x##_t val) \
75aa3f63 3627{ \
f0f59a00 3628 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
75aa3f63
VS
3629}
3630__raw_read(8, b)
3631__raw_read(16, w)
3632__raw_read(32, l)
3633__raw_read(64, q)
3634
3635__raw_write(8, b)
3636__raw_write(16, w)
3637__raw_write(32, l)
3638__raw_write(64, q)
3639
3640#undef __raw_read
3641#undef __raw_write
3642
a6111f7b
CW
3643/* These are untraced mmio-accessors that are only valid to be used inside
3644 * criticial sections inside IRQ handlers where forcewake is explicitly
3645 * controlled.
3646 * Think twice, and think again, before using these.
3647 * Note: Should only be used between intel_uncore_forcewake_irqlock() and
3648 * intel_uncore_forcewake_irqunlock().
3649 */
75aa3f63
VS
3650#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3651#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
a6111f7b
CW
3652#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3653
55bc60db
VS
3654/* "Broadcast RGB" property */
3655#define INTEL_BROADCAST_RGB_AUTO 0
3656#define INTEL_BROADCAST_RGB_FULL 1
3657#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3658
f0f59a00 3659static inline i915_reg_t i915_vgacntrl_reg(struct drm_device *dev)
766aa1c4 3660{
666a4537 3661 if (IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
766aa1c4 3662 return VLV_VGACNTRL;
92e23b99
SJ
3663 else if (INTEL_INFO(dev)->gen >= 5)
3664 return CPU_VGACNTRL;
766aa1c4
VS
3665 else
3666 return VGACNTRL;
3667}
3668
2bb4629a
VS
3669static inline void __user *to_user_ptr(u64 address)
3670{
3671 return (void __user *)(uintptr_t)address;
3672}
3673
df97729f
ID
3674static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3675{
3676 unsigned long j = msecs_to_jiffies(m);
3677
3678 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3679}
3680
7bd0e226
DV
3681static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3682{
3683 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3684}
3685
df97729f
ID
3686static inline unsigned long
3687timespec_to_jiffies_timeout(const struct timespec *value)
3688{
3689 unsigned long j = timespec_to_jiffies(value);
3690
3691 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3692}
3693
dce56b3c
PZ
3694/*
3695 * If you need to wait X milliseconds between events A and B, but event B
3696 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3697 * when event A happened, then just before event B you call this function and
3698 * pass the timestamp as the first argument, and X as the second argument.
3699 */
3700static inline void
3701wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3702{
ec5e0cfb 3703 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3704
3705 /*
3706 * Don't re-read the value of "jiffies" every time since it may change
3707 * behind our back and break the math.
3708 */
3709 tmp_jiffies = jiffies;
3710 target_jiffies = timestamp_jiffies +
3711 msecs_to_jiffies_timeout(to_wait_ms);
3712
3713 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3714 remaining_jiffies = target_jiffies - tmp_jiffies;
3715 while (remaining_jiffies)
3716 remaining_jiffies =
3717 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3718 }
3719}
3720
0bc40be8 3721static inline void i915_trace_irq_get(struct intel_engine_cs *engine,
581c26e8
JH
3722 struct drm_i915_gem_request *req)
3723{
0bc40be8
TU
3724 if (engine->trace_irq_req == NULL && engine->irq_get(engine))
3725 i915_gem_request_assign(&engine->trace_irq_req, req);
581c26e8
JH
3726}
3727
1da177e4 3728#endif
This page took 1.503199 seconds and 5 git commands to generate.