drm/i915/bdw: BSD init for gen8 also
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
f52e353e 101 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 102 POWER_DOMAIN_VGA,
baa70707 103 POWER_DOMAIN_INIT,
bddc7645
ID
104
105 POWER_DOMAIN_NUM,
b97186f0
PZ
106};
107
bddc7645
ID
108#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
109
b97186f0
PZ
110#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
111#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
112 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
113#define POWER_DOMAIN_TRANSCODER(tran) \
114 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
115 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 116
bddc7645
ID
117#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
118 BIT(POWER_DOMAIN_PIPE_A) | \
119 BIT(POWER_DOMAIN_TRANSCODER_EDP))
120
1d843f9d
EE
121enum hpd_pin {
122 HPD_NONE = 0,
123 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
124 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
125 HPD_CRT,
126 HPD_SDVO_B,
127 HPD_SDVO_C,
128 HPD_PORT_B,
129 HPD_PORT_C,
130 HPD_PORT_D,
131 HPD_NUM_PINS
132};
133
2a2d5482
CW
134#define I915_GEM_GPU_DOMAINS \
135 (I915_GEM_DOMAIN_RENDER | \
136 I915_GEM_DOMAIN_SAMPLER | \
137 I915_GEM_DOMAIN_COMMAND | \
138 I915_GEM_DOMAIN_INSTRUCTION | \
139 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 140
7eb552ae 141#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 142
6c2b7c12
DV
143#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
144 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
145 if ((intel_encoder)->base.crtc == (__crtc))
146
e7b903d2
DV
147struct drm_i915_private;
148
46edb027
DV
149enum intel_dpll_id {
150 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
151 /* real shared dpll ids must be >= 0 */
152 DPLL_ID_PCH_PLL_A,
153 DPLL_ID_PCH_PLL_B,
154};
155#define I915_NUM_PLLS 2
156
5358901f 157struct intel_dpll_hw_state {
66e985c0 158 uint32_t dpll;
8bcc2795 159 uint32_t dpll_md;
66e985c0
DV
160 uint32_t fp0;
161 uint32_t fp1;
5358901f
DV
162};
163
e72f9fbf 164struct intel_shared_dpll {
ee7b9f93
JB
165 int refcount; /* count of number of CRTCs sharing this PLL */
166 int active; /* count of number of active CRTCs (i.e. DPMS on) */
167 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
168 const char *name;
169 /* should match the index in the dev_priv->shared_dplls array */
170 enum intel_dpll_id id;
5358901f 171 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
172 void (*mode_set)(struct drm_i915_private *dev_priv,
173 struct intel_shared_dpll *pll);
e7b903d2
DV
174 void (*enable)(struct drm_i915_private *dev_priv,
175 struct intel_shared_dpll *pll);
176 void (*disable)(struct drm_i915_private *dev_priv,
177 struct intel_shared_dpll *pll);
5358901f
DV
178 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
179 struct intel_shared_dpll *pll,
180 struct intel_dpll_hw_state *hw_state);
ee7b9f93 181};
ee7b9f93 182
e69d0bc1
DV
183/* Used by dp and fdi links */
184struct intel_link_m_n {
185 uint32_t tu;
186 uint32_t gmch_m;
187 uint32_t gmch_n;
188 uint32_t link_m;
189 uint32_t link_n;
190};
191
192void intel_link_compute_m_n(int bpp, int nlanes,
193 int pixel_clock, int link_clock,
194 struct intel_link_m_n *m_n);
195
6441ab5f
PZ
196struct intel_ddi_plls {
197 int spll_refcount;
198 int wrpll1_refcount;
199 int wrpll2_refcount;
200};
201
1da177e4
LT
202/* Interface history:
203 *
204 * 1.1: Original.
0d6aa60b
DA
205 * 1.2: Add Power Management
206 * 1.3: Add vblank support
de227f5f 207 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 208 * 1.5: Add vblank pipe configuration
2228ed67
MCA
209 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
210 * - Support vertical blank on secondary display pipe
1da177e4
LT
211 */
212#define DRIVER_MAJOR 1
2228ed67 213#define DRIVER_MINOR 6
1da177e4
LT
214#define DRIVER_PATCHLEVEL 0
215
23bc5982 216#define WATCH_LISTS 0
42d6ab48 217#define WATCH_GTT 0
673a394b 218
71acb5eb
DA
219#define I915_GEM_PHYS_CURSOR_0 1
220#define I915_GEM_PHYS_CURSOR_1 2
221#define I915_GEM_PHYS_OVERLAY_REGS 3
222#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
223
224struct drm_i915_gem_phys_object {
225 int id;
226 struct page **page_list;
227 drm_dma_handle_t *handle;
05394f39 228 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
229};
230
0a3e67a4
JB
231struct opregion_header;
232struct opregion_acpi;
233struct opregion_swsci;
234struct opregion_asle;
235
8ee1c3db 236struct intel_opregion {
5bc4418b
BW
237 struct opregion_header __iomem *header;
238 struct opregion_acpi __iomem *acpi;
239 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
240 u32 swsci_gbda_sub_functions;
241 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
242 struct opregion_asle __iomem *asle;
243 void __iomem *vbt;
01fe9dbd 244 u32 __iomem *lid_state;
8ee1c3db 245};
44834a67 246#define OPREGION_SIZE (8*1024)
8ee1c3db 247
6ef3d427
CW
248struct intel_overlay;
249struct intel_overlay_error_state;
250
7c1c2871
DA
251struct drm_i915_master_private {
252 drm_local_map_t *sarea;
253 struct _drm_i915_sarea *sarea_priv;
254};
de151cf6 255#define I915_FENCE_REG_NONE -1
42b5aeab
VS
256#define I915_MAX_NUM_FENCES 32
257/* 32 fences + sign bit for FENCE_REG_NONE */
258#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
259
260struct drm_i915_fence_reg {
007cc8ac 261 struct list_head lru_list;
caea7476 262 struct drm_i915_gem_object *obj;
1690e1eb 263 int pin_count;
de151cf6 264};
7c1c2871 265
9b9d172d 266struct sdvo_device_mapping {
e957d772 267 u8 initialized;
9b9d172d 268 u8 dvo_port;
269 u8 slave_addr;
270 u8 dvo_wiring;
e957d772 271 u8 i2c_pin;
b1083333 272 u8 ddc_pin;
9b9d172d 273};
274
c4a1d9e4
CW
275struct intel_display_error_state;
276
63eeaf38 277struct drm_i915_error_state {
742cbee8 278 struct kref ref;
63eeaf38
JB
279 u32 eir;
280 u32 pgtbl_er;
be998e2e 281 u32 ier;
b9a3906b 282 u32 ccid;
0f3b6849
CW
283 u32 derrmr;
284 u32 forcewake;
9574b3fe 285 bool waiting[I915_NUM_RINGS];
9db4a9c7 286 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
287 u32 tail[I915_NUM_RINGS];
288 u32 head[I915_NUM_RINGS];
0f3b6849 289 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
290 u32 ipeir[I915_NUM_RINGS];
291 u32 ipehr[I915_NUM_RINGS];
292 u32 instdone[I915_NUM_RINGS];
293 u32 acthd[I915_NUM_RINGS];
7e3b8737 294 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 295 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 296 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
297 /* our own tracking of ring head and tail */
298 u32 cpu_ring_head[I915_NUM_RINGS];
299 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 300 u32 error; /* gen6+ */
71e172e8 301 u32 err_int; /* gen7 */
94e39e28 302 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
303 u32 instpm[I915_NUM_RINGS];
304 u32 instps[I915_NUM_RINGS];
050ee91f 305 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 306 u32 seqno[I915_NUM_RINGS];
9df30794 307 u64 bbaddr;
33f3f518
DV
308 u32 fault_reg[I915_NUM_RINGS];
309 u32 done_reg;
c1cd90ed 310 u32 faddr[I915_NUM_RINGS];
4b9de737 311 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 312 struct timeval time;
52d39a21
CW
313 struct drm_i915_error_ring {
314 struct drm_i915_error_object {
315 int page_count;
316 u32 gtt_offset;
317 u32 *pages[0];
8c123e54 318 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
319 struct drm_i915_error_request {
320 long jiffies;
321 u32 seqno;
ee4f42b1 322 u32 tail;
52d39a21
CW
323 } *requests;
324 int num_requests;
325 } ring[I915_NUM_RINGS];
9df30794 326 struct drm_i915_error_buffer {
a779e5ab 327 u32 size;
9df30794 328 u32 name;
0201f1ec 329 u32 rseqno, wseqno;
9df30794
CW
330 u32 gtt_offset;
331 u32 read_domains;
332 u32 write_domain;
4b9de737 333 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
334 s32 pinned:2;
335 u32 tiling:2;
336 u32 dirty:1;
337 u32 purgeable:1;
5d1333fc 338 s32 ring:4;
f56383cb 339 u32 cache_level:3;
95f5301d
BW
340 } **active_bo, **pinned_bo;
341 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 342 struct intel_overlay_error_state *overlay;
c4a1d9e4 343 struct intel_display_error_state *display;
da661464
MK
344 int hangcheck_score[I915_NUM_RINGS];
345 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
346};
347
b8cecdf5 348struct intel_crtc_config;
0e8ffe1b 349struct intel_crtc;
ee9300bb
DV
350struct intel_limit;
351struct dpll;
b8cecdf5 352
e70236a8 353struct drm_i915_display_funcs {
ee5382ae 354 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
355 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
356 void (*disable_fbc)(struct drm_device *dev);
357 int (*get_display_clock_speed)(struct drm_device *dev);
358 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
359 /**
360 * find_dpll() - Find the best values for the PLL
361 * @limit: limits for the PLL
362 * @crtc: current CRTC
363 * @target: target frequency in kHz
364 * @refclk: reference clock frequency in kHz
365 * @match_clock: if provided, @best_clock P divider must
366 * match the P divider from @match_clock
367 * used for LVDS downclocking
368 * @best_clock: best PLL values found
369 *
370 * Returns true on success, false on failure.
371 */
372 bool (*find_dpll)(const struct intel_limit *limit,
373 struct drm_crtc *crtc,
374 int target, int refclk,
375 struct dpll *match_clock,
376 struct dpll *best_clock);
46ba614c 377 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
378 void (*update_sprite_wm)(struct drm_plane *plane,
379 struct drm_crtc *crtc,
4c4ff43a 380 uint32_t sprite_width, int pixel_size,
bdd57d03 381 bool enable, bool scaled);
47fab737 382 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
383 /* Returns the active state of the crtc, and if the crtc is active,
384 * fills out the pipe-config with the hw state. */
385 bool (*get_pipe_config)(struct intel_crtc *,
386 struct intel_crtc_config *);
f564048e 387 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
388 int x, int y,
389 struct drm_framebuffer *old_fb);
76e5a89c
DV
390 void (*crtc_enable)(struct drm_crtc *crtc);
391 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 392 void (*off)(struct drm_crtc *crtc);
e0dac65e 393 void (*write_eld)(struct drm_connector *connector,
34427052
JN
394 struct drm_crtc *crtc,
395 struct drm_display_mode *mode);
674cf967 396 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 397 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
398 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
399 struct drm_framebuffer *fb,
ed8d1975
KP
400 struct drm_i915_gem_object *obj,
401 uint32_t flags);
17638cd6
JB
402 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
403 int x, int y);
20afbda2 404 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
405 /* clock updates for mode set */
406 /* cursor updates */
407 /* render clock increase/decrease */
408 /* display clock increase/decrease */
409 /* pll clock increase/decrease */
e70236a8
JB
410};
411
907b28c5 412struct intel_uncore_funcs {
990bbdad
CW
413 void (*force_wake_get)(struct drm_i915_private *dev_priv);
414 void (*force_wake_put)(struct drm_i915_private *dev_priv);
0b274481
BW
415
416 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
417 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
418 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
419 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
420
421 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
422 uint8_t val, bool trace);
423 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
424 uint16_t val, bool trace);
425 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
426 uint32_t val, bool trace);
427 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
428 uint64_t val, bool trace);
990bbdad
CW
429};
430
907b28c5
CW
431struct intel_uncore {
432 spinlock_t lock; /** lock is also taken in irq contexts. */
433
434 struct intel_uncore_funcs funcs;
435
436 unsigned fifo_count;
437 unsigned forcewake_count;
aec347ab
CW
438
439 struct delayed_work force_wake_work;
907b28c5
CW
440};
441
79fc46df
DL
442#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
443 func(is_mobile) sep \
444 func(is_i85x) sep \
445 func(is_i915g) sep \
446 func(is_i945gm) sep \
447 func(is_g33) sep \
448 func(need_gfx_hws) sep \
449 func(is_g4x) sep \
450 func(is_pineview) sep \
451 func(is_broadwater) sep \
452 func(is_crestline) sep \
453 func(is_ivybridge) sep \
454 func(is_valleyview) sep \
455 func(is_haswell) sep \
b833d685 456 func(is_preliminary) sep \
79fc46df
DL
457 func(has_fbc) sep \
458 func(has_pipe_cxsr) sep \
459 func(has_hotplug) sep \
460 func(cursor_needs_physical) sep \
461 func(has_overlay) sep \
462 func(overlay_needs_physical) sep \
463 func(supports_tv) sep \
dd93be58 464 func(has_llc) sep \
30568c45
DL
465 func(has_ddi) sep \
466 func(has_fpga_dbg)
c96ea64e 467
a587f779
DL
468#define DEFINE_FLAG(name) u8 name:1
469#define SEP_SEMICOLON ;
c96ea64e 470
cfdf1fa2 471struct intel_device_info {
10fce67a 472 u32 display_mmio_offset;
7eb552ae 473 u8 num_pipes:3;
c96c3a8c 474 u8 gen;
73ae478c 475 u8 ring_mask; /* Rings supported by the HW */
a587f779 476 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
477};
478
a587f779
DL
479#undef DEFINE_FLAG
480#undef SEP_SEMICOLON
481
7faf1ab2
DV
482enum i915_cache_level {
483 I915_CACHE_NONE = 0,
350ec881
CW
484 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
485 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
486 caches, eg sampler/render caches, and the
487 large Last-Level-Cache. LLC is coherent with
488 the CPU, but L3 is only visible to the GPU. */
651d794f 489 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
490};
491
2d04befb
KG
492typedef uint32_t gen6_gtt_pte_t;
493
853ba5d2 494struct i915_address_space {
93bd8649 495 struct drm_mm mm;
853ba5d2 496 struct drm_device *dev;
a7bbbd63 497 struct list_head global_link;
853ba5d2
BW
498 unsigned long start; /* Start offset always 0 for dri2 */
499 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
500
501 struct {
502 dma_addr_t addr;
503 struct page *page;
504 } scratch;
505
5cef07e1
BW
506 /**
507 * List of objects currently involved in rendering.
508 *
509 * Includes buffers having the contents of their GPU caches
510 * flushed, not necessarily primitives. last_rendering_seqno
511 * represents when the rendering involved will be completed.
512 *
513 * A reference is held on the buffer while on this list.
514 */
515 struct list_head active_list;
516
517 /**
518 * LRU list of objects which are not in the ringbuffer and
519 * are ready to unbind, but are still in the GTT.
520 *
521 * last_rendering_seqno is 0 while an object is in this list.
522 *
523 * A reference is not held on the buffer while on this list,
524 * as merely being GTT-bound shouldn't prevent its being
525 * freed, and we'll pull it off the list in the free path.
526 */
527 struct list_head inactive_list;
528
853ba5d2
BW
529 /* FIXME: Need a more generic return type */
530 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
531 enum i915_cache_level level,
532 bool valid); /* Create a valid PTE */
853ba5d2
BW
533 void (*clear_range)(struct i915_address_space *vm,
534 unsigned int first_entry,
828c7908
BW
535 unsigned int num_entries,
536 bool use_scratch);
853ba5d2
BW
537 void (*insert_entries)(struct i915_address_space *vm,
538 struct sg_table *st,
539 unsigned int first_entry,
540 enum i915_cache_level cache_level);
541 void (*cleanup)(struct i915_address_space *vm);
542};
543
5d4545ae
BW
544/* The Graphics Translation Table is the way in which GEN hardware translates a
545 * Graphics Virtual Address into a Physical Address. In addition to the normal
546 * collateral associated with any va->pa translations GEN hardware also has a
547 * portion of the GTT which can be mapped by the CPU and remain both coherent
548 * and correct (in cases like swizzling). That region is referred to as GMADR in
549 * the spec.
550 */
551struct i915_gtt {
853ba5d2 552 struct i915_address_space base;
baa09f5f 553 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
554
555 unsigned long mappable_end; /* End offset that we can CPU map */
556 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
557 phys_addr_t mappable_base; /* PA of our GMADR */
558
559 /** "Graphics Stolen Memory" holds the global PTEs */
560 void __iomem *gsm;
a81cc00c
BW
561
562 bool do_idle_maps;
7faf1ab2 563
911bdf0a 564 int mtrr;
7faf1ab2
DV
565
566 /* global gtt ops */
baa09f5f 567 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
568 size_t *stolen, phys_addr_t *mappable_base,
569 unsigned long *mappable_end);
5d4545ae 570};
853ba5d2 571#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 572
1d2a314c 573struct i915_hw_ppgtt {
853ba5d2 574 struct i915_address_space base;
1d2a314c 575 unsigned num_pd_entries;
37aca44a
BW
576 union {
577 struct page **pt_pages;
578 struct page *gen8_pt_pages;
579 };
580 struct page *pd_pages;
581 int num_pd_pages;
582 int num_pt_pages;
583 union {
584 uint32_t pd_offset;
585 dma_addr_t pd_dma_addr[4];
586 };
587 union {
588 dma_addr_t *pt_dma_addr;
589 dma_addr_t *gen8_pt_dma_addr[4];
590 };
b7c36d25 591 int (*enable)(struct drm_device *dev);
1d2a314c
DV
592};
593
0b02e798
BW
594/**
595 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
596 * VMA's presence cannot be guaranteed before binding, or after unbinding the
597 * object into/from the address space.
598 *
599 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
600 * will always be <= an objects lifetime. So object refcounting should cover us.
601 */
602struct i915_vma {
603 struct drm_mm_node node;
604 struct drm_i915_gem_object *obj;
605 struct i915_address_space *vm;
606
ca191b13
BW
607 /** This object's place on the active/inactive lists */
608 struct list_head mm_list;
609
2f633156 610 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
611
612 /** This vma's place in the batchbuffer or on the eviction list */
613 struct list_head exec_list;
614
27173f1f
BW
615 /**
616 * Used for performing relocations during execbuffer insertion.
617 */
618 struct hlist_node exec_node;
619 unsigned long exec_handle;
620 struct drm_i915_gem_exec_object2 *exec_entry;
621
1d2a314c
DV
622};
623
e59ec13d
MK
624struct i915_ctx_hang_stats {
625 /* This context had batch pending when hang was declared */
626 unsigned batch_pending;
627
628 /* This context had batch active when hang was declared */
629 unsigned batch_active;
be62acb4
MK
630
631 /* Time when this context was last blamed for a GPU reset */
632 unsigned long guilty_ts;
633
634 /* This context is banned to submit more work */
635 bool banned;
e59ec13d 636};
40521054
BW
637
638/* This must match up with the value previously used for execbuf2.rsvd1. */
639#define DEFAULT_CONTEXT_ID 0
640struct i915_hw_context {
dce3271b 641 struct kref ref;
40521054 642 int id;
e0556841 643 bool is_initialized;
3ccfd19d 644 uint8_t remap_slice;
40521054
BW
645 struct drm_i915_file_private *file_priv;
646 struct intel_ring_buffer *ring;
647 struct drm_i915_gem_object *obj;
e59ec13d 648 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
649
650 struct list_head link;
40521054
BW
651};
652
5c3fe8b0
BW
653struct i915_fbc {
654 unsigned long size;
655 unsigned int fb_id;
656 enum plane plane;
657 int y;
658
659 struct drm_mm_node *compressed_fb;
660 struct drm_mm_node *compressed_llb;
661
662 struct intel_fbc_work {
663 struct delayed_work work;
664 struct drm_crtc *crtc;
665 struct drm_framebuffer *fb;
666 int interval;
667 } *fbc_work;
668
29ebf90f
CW
669 enum no_fbc_reason {
670 FBC_OK, /* FBC is enabled */
671 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
672 FBC_NO_OUTPUT, /* no outputs enabled to compress */
673 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
674 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
675 FBC_MODE_TOO_LARGE, /* mode too large for compression */
676 FBC_BAD_PLANE, /* fbc not supported on plane */
677 FBC_NOT_TILED, /* buffer not tiled */
678 FBC_MULTIPLE_PIPES, /* more than one pipe active */
679 FBC_MODULE_PARAM,
680 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
681 } no_fbc_reason;
b5e50c3f
JB
682};
683
a031d709
RV
684struct i915_psr {
685 bool sink_support;
686 bool source_ok;
3f51e471 687};
5c3fe8b0 688
3bad0781 689enum intel_pch {
f0350830 690 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
691 PCH_IBX, /* Ibexpeak PCH */
692 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 693 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 694 PCH_NOP,
3bad0781
ZW
695};
696
988d6ee8
PZ
697enum intel_sbi_destination {
698 SBI_ICLK,
699 SBI_MPHY,
700};
701
b690e96c 702#define QUIRK_PIPEA_FORCE (1<<0)
435793df 703#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 704#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 705#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 706
8be48d92 707struct intel_fbdev;
1630fe75 708struct intel_fbc_work;
38651674 709
c2b9152f
DV
710struct intel_gmbus {
711 struct i2c_adapter adapter;
f2ce9faf 712 u32 force_bit;
c2b9152f 713 u32 reg0;
36c785f0 714 u32 gpio_reg;
c167a6fc 715 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
716 struct drm_i915_private *dev_priv;
717};
718
f4c956ad 719struct i915_suspend_saved_registers {
ba8bbcf6
JB
720 u8 saveLBB;
721 u32 saveDSPACNTR;
722 u32 saveDSPBCNTR;
e948e994 723 u32 saveDSPARB;
ba8bbcf6
JB
724 u32 savePIPEACONF;
725 u32 savePIPEBCONF;
726 u32 savePIPEASRC;
727 u32 savePIPEBSRC;
728 u32 saveFPA0;
729 u32 saveFPA1;
730 u32 saveDPLL_A;
731 u32 saveDPLL_A_MD;
732 u32 saveHTOTAL_A;
733 u32 saveHBLANK_A;
734 u32 saveHSYNC_A;
735 u32 saveVTOTAL_A;
736 u32 saveVBLANK_A;
737 u32 saveVSYNC_A;
738 u32 saveBCLRPAT_A;
5586c8bc 739 u32 saveTRANSACONF;
42048781
ZW
740 u32 saveTRANS_HTOTAL_A;
741 u32 saveTRANS_HBLANK_A;
742 u32 saveTRANS_HSYNC_A;
743 u32 saveTRANS_VTOTAL_A;
744 u32 saveTRANS_VBLANK_A;
745 u32 saveTRANS_VSYNC_A;
0da3ea12 746 u32 savePIPEASTAT;
ba8bbcf6
JB
747 u32 saveDSPASTRIDE;
748 u32 saveDSPASIZE;
749 u32 saveDSPAPOS;
585fb111 750 u32 saveDSPAADDR;
ba8bbcf6
JB
751 u32 saveDSPASURF;
752 u32 saveDSPATILEOFF;
753 u32 savePFIT_PGM_RATIOS;
0eb96d6e 754 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
755 u32 saveBLC_PWM_CTL;
756 u32 saveBLC_PWM_CTL2;
42048781
ZW
757 u32 saveBLC_CPU_PWM_CTL;
758 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
759 u32 saveFPB0;
760 u32 saveFPB1;
761 u32 saveDPLL_B;
762 u32 saveDPLL_B_MD;
763 u32 saveHTOTAL_B;
764 u32 saveHBLANK_B;
765 u32 saveHSYNC_B;
766 u32 saveVTOTAL_B;
767 u32 saveVBLANK_B;
768 u32 saveVSYNC_B;
769 u32 saveBCLRPAT_B;
5586c8bc 770 u32 saveTRANSBCONF;
42048781
ZW
771 u32 saveTRANS_HTOTAL_B;
772 u32 saveTRANS_HBLANK_B;
773 u32 saveTRANS_HSYNC_B;
774 u32 saveTRANS_VTOTAL_B;
775 u32 saveTRANS_VBLANK_B;
776 u32 saveTRANS_VSYNC_B;
0da3ea12 777 u32 savePIPEBSTAT;
ba8bbcf6
JB
778 u32 saveDSPBSTRIDE;
779 u32 saveDSPBSIZE;
780 u32 saveDSPBPOS;
585fb111 781 u32 saveDSPBADDR;
ba8bbcf6
JB
782 u32 saveDSPBSURF;
783 u32 saveDSPBTILEOFF;
585fb111
JB
784 u32 saveVGA0;
785 u32 saveVGA1;
786 u32 saveVGA_PD;
ba8bbcf6
JB
787 u32 saveVGACNTRL;
788 u32 saveADPA;
789 u32 saveLVDS;
585fb111
JB
790 u32 savePP_ON_DELAYS;
791 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
792 u32 saveDVOA;
793 u32 saveDVOB;
794 u32 saveDVOC;
795 u32 savePP_ON;
796 u32 savePP_OFF;
797 u32 savePP_CONTROL;
585fb111 798 u32 savePP_DIVISOR;
ba8bbcf6
JB
799 u32 savePFIT_CONTROL;
800 u32 save_palette_a[256];
801 u32 save_palette_b[256];
06027f91 802 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
803 u32 saveFBC_CFB_BASE;
804 u32 saveFBC_LL_BASE;
805 u32 saveFBC_CONTROL;
806 u32 saveFBC_CONTROL2;
0da3ea12
JB
807 u32 saveIER;
808 u32 saveIIR;
809 u32 saveIMR;
42048781
ZW
810 u32 saveDEIER;
811 u32 saveDEIMR;
812 u32 saveGTIER;
813 u32 saveGTIMR;
814 u32 saveFDI_RXA_IMR;
815 u32 saveFDI_RXB_IMR;
1f84e550 816 u32 saveCACHE_MODE_0;
1f84e550 817 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
818 u32 saveSWF0[16];
819 u32 saveSWF1[16];
820 u32 saveSWF2[3];
821 u8 saveMSR;
822 u8 saveSR[8];
123f794f 823 u8 saveGR[25];
ba8bbcf6 824 u8 saveAR_INDEX;
a59e122a 825 u8 saveAR[21];
ba8bbcf6 826 u8 saveDACMASK;
a59e122a 827 u8 saveCR[37];
4b9de737 828 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
829 u32 saveCURACNTR;
830 u32 saveCURAPOS;
831 u32 saveCURABASE;
832 u32 saveCURBCNTR;
833 u32 saveCURBPOS;
834 u32 saveCURBBASE;
835 u32 saveCURSIZE;
a4fc5ed6
KP
836 u32 saveDP_B;
837 u32 saveDP_C;
838 u32 saveDP_D;
839 u32 savePIPEA_GMCH_DATA_M;
840 u32 savePIPEB_GMCH_DATA_M;
841 u32 savePIPEA_GMCH_DATA_N;
842 u32 savePIPEB_GMCH_DATA_N;
843 u32 savePIPEA_DP_LINK_M;
844 u32 savePIPEB_DP_LINK_M;
845 u32 savePIPEA_DP_LINK_N;
846 u32 savePIPEB_DP_LINK_N;
42048781
ZW
847 u32 saveFDI_RXA_CTL;
848 u32 saveFDI_TXA_CTL;
849 u32 saveFDI_RXB_CTL;
850 u32 saveFDI_TXB_CTL;
851 u32 savePFA_CTL_1;
852 u32 savePFB_CTL_1;
853 u32 savePFA_WIN_SZ;
854 u32 savePFB_WIN_SZ;
855 u32 savePFA_WIN_POS;
856 u32 savePFB_WIN_POS;
5586c8bc
ZW
857 u32 savePCH_DREF_CONTROL;
858 u32 saveDISP_ARB_CTL;
859 u32 savePIPEA_DATA_M1;
860 u32 savePIPEA_DATA_N1;
861 u32 savePIPEA_LINK_M1;
862 u32 savePIPEA_LINK_N1;
863 u32 savePIPEB_DATA_M1;
864 u32 savePIPEB_DATA_N1;
865 u32 savePIPEB_LINK_M1;
866 u32 savePIPEB_LINK_N1;
b5b72e89 867 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 868 u32 savePCH_PORT_HOTPLUG;
f4c956ad 869};
c85aa885
DV
870
871struct intel_gen6_power_mgmt {
59cdb63d 872 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
873 struct work_struct work;
874 u32 pm_iir;
59cdb63d 875
c85aa885
DV
876 /* The below variables an all the rps hw state are protected by
877 * dev->struct mutext. */
878 u8 cur_delay;
879 u8 min_delay;
880 u8 max_delay;
52ceb908 881 u8 rpe_delay;
dd75fdc8
CW
882 u8 rp1_delay;
883 u8 rp0_delay;
31c77388 884 u8 hw_max;
1a01ab3b 885
dd75fdc8
CW
886 int last_adj;
887 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
888
c0951f0c 889 bool enabled;
1a01ab3b 890 struct delayed_work delayed_resume_work;
4fc688ce
JB
891
892 /*
893 * Protects RPS/RC6 register access and PCU communication.
894 * Must be taken after struct_mutex if nested.
895 */
896 struct mutex hw_lock;
c85aa885
DV
897};
898
1a240d4d
DV
899/* defined intel_pm.c */
900extern spinlock_t mchdev_lock;
901
c85aa885
DV
902struct intel_ilk_power_mgmt {
903 u8 cur_delay;
904 u8 min_delay;
905 u8 max_delay;
906 u8 fmax;
907 u8 fstart;
908
909 u64 last_count1;
910 unsigned long last_time1;
911 unsigned long chipset_power;
912 u64 last_count2;
913 struct timespec last_time2;
914 unsigned long gfx_power;
915 u8 corr;
916
917 int c_m;
918 int r_t;
3e373948
DV
919
920 struct drm_i915_gem_object *pwrctx;
921 struct drm_i915_gem_object *renderctx;
c85aa885
DV
922};
923
a38911a3
WX
924/* Power well structure for haswell */
925struct i915_power_well {
a38911a3
WX
926 /* power well enable/disable usage count */
927 int count;
a38911a3
WX
928};
929
83c00f55
ID
930#define I915_MAX_POWER_WELLS 1
931
932struct i915_power_domains {
baa70707
ID
933 /*
934 * Power wells needed for initialization at driver init and suspend
935 * time are on. They are kept on until after the first modeset.
936 */
937 bool init_power_on;
938
83c00f55
ID
939 struct mutex lock;
940 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
941};
942
231f42a4
DV
943struct i915_dri1_state {
944 unsigned allow_batchbuffer : 1;
945 u32 __iomem *gfx_hws_cpu_addr;
946
947 unsigned int cpp;
948 int back_offset;
949 int front_offset;
950 int current_page;
951 int page_flipping;
952
953 uint32_t counter;
954};
955
db1b76ca
DV
956struct i915_ums_state {
957 /**
958 * Flag if the X Server, and thus DRM, is not currently in
959 * control of the device.
960 *
961 * This is set between LeaveVT and EnterVT. It needs to be
962 * replaced with a semaphore. It also needs to be
963 * transitioned away from for kernel modesetting.
964 */
965 int mm_suspended;
966};
967
35a85ac6 968#define MAX_L3_SLICES 2
a4da4fa4 969struct intel_l3_parity {
35a85ac6 970 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 971 struct work_struct error_work;
35a85ac6 972 int which_slice;
a4da4fa4
DV
973};
974
4b5aed62 975struct i915_gem_mm {
4b5aed62
DV
976 /** Memory allocator for GTT stolen memory */
977 struct drm_mm stolen;
4b5aed62
DV
978 /** List of all objects in gtt_space. Used to restore gtt
979 * mappings on resume */
980 struct list_head bound_list;
981 /**
982 * List of objects which are not bound to the GTT (thus
983 * are idle and not used by the GPU) but still have
984 * (presumably uncached) pages still attached.
985 */
986 struct list_head unbound_list;
987
988 /** Usable portion of the GTT for GEM */
989 unsigned long stolen_base; /* limited to low memory (32-bit) */
990
4b5aed62
DV
991 /** PPGTT used for aliasing the PPGTT with the GTT */
992 struct i915_hw_ppgtt *aliasing_ppgtt;
993
994 struct shrinker inactive_shrinker;
995 bool shrinker_no_lock_stealing;
996
4b5aed62
DV
997 /** LRU list of objects with fence regs on them. */
998 struct list_head fence_list;
999
1000 /**
1001 * We leave the user IRQ off as much as possible,
1002 * but this means that requests will finish and never
1003 * be retired once the system goes idle. Set a timer to
1004 * fire periodically while the ring is running. When it
1005 * fires, go retire requests.
1006 */
1007 struct delayed_work retire_work;
1008
b29c19b6
CW
1009 /**
1010 * When we detect an idle GPU, we want to turn on
1011 * powersaving features. So once we see that there
1012 * are no more requests outstanding and no more
1013 * arrive within a small period of time, we fire
1014 * off the idle_work.
1015 */
1016 struct delayed_work idle_work;
1017
4b5aed62
DV
1018 /**
1019 * Are we in a non-interruptible section of code like
1020 * modesetting?
1021 */
1022 bool interruptible;
1023
4b5aed62
DV
1024 /** Bit 6 swizzling required for X tiling */
1025 uint32_t bit_6_swizzle_x;
1026 /** Bit 6 swizzling required for Y tiling */
1027 uint32_t bit_6_swizzle_y;
1028
1029 /* storage for physical objects */
1030 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1031
1032 /* accounting, useful for userland debugging */
c20e8355 1033 spinlock_t object_stat_lock;
4b5aed62
DV
1034 size_t object_memory;
1035 u32 object_count;
1036};
1037
edc3d884
MK
1038struct drm_i915_error_state_buf {
1039 unsigned bytes;
1040 unsigned size;
1041 int err;
1042 u8 *buf;
1043 loff_t start;
1044 loff_t pos;
1045};
1046
fc16b48b
MK
1047struct i915_error_state_file_priv {
1048 struct drm_device *dev;
1049 struct drm_i915_error_state *error;
1050};
1051
99584db3
DV
1052struct i915_gpu_error {
1053 /* For hangcheck timer */
1054#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1055#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1056 /* Hang gpu twice in this window and your context gets banned */
1057#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1058
99584db3 1059 struct timer_list hangcheck_timer;
99584db3
DV
1060
1061 /* For reset and error_state handling. */
1062 spinlock_t lock;
1063 /* Protected by the above dev->gpu_error.lock. */
1064 struct drm_i915_error_state *first_error;
1065 struct work_struct work;
99584db3 1066
094f9a54
CW
1067
1068 unsigned long missed_irq_rings;
1069
1f83fee0 1070 /**
f69061be 1071 * State variable and reset counter controlling the reset flow
1f83fee0 1072 *
f69061be
DV
1073 * Upper bits are for the reset counter. This counter is used by the
1074 * wait_seqno code to race-free noticed that a reset event happened and
1075 * that it needs to restart the entire ioctl (since most likely the
1076 * seqno it waited for won't ever signal anytime soon).
1077 *
1078 * This is important for lock-free wait paths, where no contended lock
1079 * naturally enforces the correct ordering between the bail-out of the
1080 * waiter and the gpu reset work code.
1f83fee0
DV
1081 *
1082 * Lowest bit controls the reset state machine: Set means a reset is in
1083 * progress. This state will (presuming we don't have any bugs) decay
1084 * into either unset (successful reset) or the special WEDGED value (hw
1085 * terminally sour). All waiters on the reset_queue will be woken when
1086 * that happens.
1087 */
1088 atomic_t reset_counter;
1089
1090 /**
1091 * Special values/flags for reset_counter
1092 *
1093 * Note that the code relies on
1094 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1095 * being true.
1096 */
1097#define I915_RESET_IN_PROGRESS_FLAG 1
1098#define I915_WEDGED 0xffffffff
1099
1100 /**
1101 * Waitqueue to signal when the reset has completed. Used by clients
1102 * that wait for dev_priv->mm.wedged to settle.
1103 */
1104 wait_queue_head_t reset_queue;
33196ded 1105
99584db3
DV
1106 /* For gpu hang simulation. */
1107 unsigned int stop_rings;
094f9a54
CW
1108
1109 /* For missed irq/seqno simulation. */
1110 unsigned int test_irq_rings;
99584db3
DV
1111};
1112
b8efb17b
ZR
1113enum modeset_restore {
1114 MODESET_ON_LID_OPEN,
1115 MODESET_DONE,
1116 MODESET_SUSPENDED,
1117};
1118
6acab15a
PZ
1119struct ddi_vbt_port_info {
1120 uint8_t hdmi_level_shift;
311a2094
PZ
1121
1122 uint8_t supports_dvi:1;
1123 uint8_t supports_hdmi:1;
1124 uint8_t supports_dp:1;
6acab15a
PZ
1125};
1126
41aa3448
RV
1127struct intel_vbt_data {
1128 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1129 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1130
1131 /* Feature bits */
1132 unsigned int int_tv_support:1;
1133 unsigned int lvds_dither:1;
1134 unsigned int lvds_vbt:1;
1135 unsigned int int_crt_support:1;
1136 unsigned int lvds_use_ssc:1;
1137 unsigned int display_clock_mode:1;
1138 unsigned int fdi_rx_polarity_inverted:1;
1139 int lvds_ssc_freq;
1140 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1141
1142 /* eDP */
1143 int edp_rate;
1144 int edp_lanes;
1145 int edp_preemphasis;
1146 int edp_vswing;
1147 bool edp_initialized;
1148 bool edp_support;
1149 int edp_bpp;
1150 struct edp_power_seq edp_pps;
1151
d17c5443
SK
1152 /* MIPI DSI */
1153 struct {
1154 u16 panel_id;
1155 } dsi;
1156
41aa3448
RV
1157 int crt_ddc_pin;
1158
1159 int child_dev_num;
768f69c9 1160 union child_device_config *child_dev;
6acab15a
PZ
1161
1162 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1163};
1164
77c122bc
VS
1165enum intel_ddb_partitioning {
1166 INTEL_DDB_PART_1_2,
1167 INTEL_DDB_PART_5_6, /* IVB+ */
1168};
1169
1fd527cc
VS
1170struct intel_wm_level {
1171 bool enable;
1172 uint32_t pri_val;
1173 uint32_t spr_val;
1174 uint32_t cur_val;
1175 uint32_t fbc_val;
1176};
1177
609cedef
VS
1178struct hsw_wm_values {
1179 uint32_t wm_pipe[3];
1180 uint32_t wm_lp[3];
1181 uint32_t wm_lp_spr[3];
1182 uint32_t wm_linetime[3];
1183 bool enable_fbc_wm;
1184 enum intel_ddb_partitioning partitioning;
1185};
1186
c67a470b
PZ
1187/*
1188 * This struct tracks the state needed for the Package C8+ feature.
1189 *
1190 * Package states C8 and deeper are really deep PC states that can only be
1191 * reached when all the devices on the system allow it, so even if the graphics
1192 * device allows PC8+, it doesn't mean the system will actually get to these
1193 * states.
1194 *
1195 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1196 * is disabled and the GPU is idle. When these conditions are met, we manually
1197 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1198 * refclk to Fclk.
1199 *
1200 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1201 * the state of some registers, so when we come back from PC8+ we need to
1202 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1203 * need to take care of the registers kept by RC6.
1204 *
1205 * The interrupt disabling is part of the requirements. We can only leave the
1206 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1207 * can lock the machine.
1208 *
1209 * Ideally every piece of our code that needs PC8+ disabled would call
1210 * hsw_disable_package_c8, which would increment disable_count and prevent the
1211 * system from reaching PC8+. But we don't have a symmetric way to do this for
1212 * everything, so we have the requirements_met and gpu_idle variables. When we
1213 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1214 * increase it in the opposite case. The requirements_met variable is true when
1215 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1216 * variable is true when the GPU is idle.
1217 *
1218 * In addition to everything, we only actually enable PC8+ if disable_count
1219 * stays at zero for at least some seconds. This is implemented with the
1220 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1221 * consecutive times when all screens are disabled and some background app
1222 * queries the state of our connectors, or we have some application constantly
1223 * waking up to use the GPU. Only after the enable_work function actually
1224 * enables PC8+ the "enable" variable will become true, which means that it can
1225 * be false even if disable_count is 0.
1226 *
1227 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1228 * goes back to false exactly before we reenable the IRQs. We use this variable
1229 * to check if someone is trying to enable/disable IRQs while they're supposed
1230 * to be disabled. This shouldn't happen and we'll print some error messages in
1231 * case it happens, but if it actually happens we'll also update the variables
1232 * inside struct regsave so when we restore the IRQs they will contain the
1233 * latest expected values.
1234 *
1235 * For more, read "Display Sequences for Package C8" on our documentation.
1236 */
1237struct i915_package_c8 {
1238 bool requirements_met;
1239 bool gpu_idle;
1240 bool irqs_disabled;
1241 /* Only true after the delayed work task actually enables it. */
1242 bool enabled;
1243 int disable_count;
1244 struct mutex lock;
1245 struct delayed_work enable_work;
1246
1247 struct {
1248 uint32_t deimr;
1249 uint32_t sdeimr;
1250 uint32_t gtimr;
1251 uint32_t gtier;
1252 uint32_t gen6_pmimr;
1253 } regsave;
1254};
1255
926321d5
DV
1256enum intel_pipe_crc_source {
1257 INTEL_PIPE_CRC_SOURCE_NONE,
1258 INTEL_PIPE_CRC_SOURCE_PLANE1,
1259 INTEL_PIPE_CRC_SOURCE_PLANE2,
1260 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1261 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1262 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1263 INTEL_PIPE_CRC_SOURCE_TV,
1264 INTEL_PIPE_CRC_SOURCE_DP_B,
1265 INTEL_PIPE_CRC_SOURCE_DP_C,
1266 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1267 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1268 INTEL_PIPE_CRC_SOURCE_MAX,
1269};
1270
8bf1e9f1 1271struct intel_pipe_crc_entry {
ac2300d4 1272 uint32_t frame;
8bf1e9f1
SH
1273 uint32_t crc[5];
1274};
1275
b2c88f5b 1276#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1277struct intel_pipe_crc {
d538bbdf
DL
1278 spinlock_t lock;
1279 bool opened; /* exclusive access to the result file */
e5f75aca 1280 struct intel_pipe_crc_entry *entries;
926321d5 1281 enum intel_pipe_crc_source source;
d538bbdf 1282 int head, tail;
07144428 1283 wait_queue_head_t wq;
8bf1e9f1
SH
1284};
1285
f4c956ad
DV
1286typedef struct drm_i915_private {
1287 struct drm_device *dev;
42dcedd4 1288 struct kmem_cache *slab;
f4c956ad
DV
1289
1290 const struct intel_device_info *info;
1291
1292 int relative_constants_mode;
1293
1294 void __iomem *regs;
1295
907b28c5 1296 struct intel_uncore uncore;
f4c956ad
DV
1297
1298 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1299
28c70f16 1300
f4c956ad
DV
1301 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1302 * controller on different i2c buses. */
1303 struct mutex gmbus_mutex;
1304
1305 /**
1306 * Base address of the gmbus and gpio block.
1307 */
1308 uint32_t gpio_mmio_base;
1309
28c70f16
DV
1310 wait_queue_head_t gmbus_wait_queue;
1311
f4c956ad
DV
1312 struct pci_dev *bridge_dev;
1313 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1314 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1315
1316 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1317 struct resource mch_res;
1318
1319 atomic_t irq_received;
1320
1321 /* protects the irq masks */
1322 spinlock_t irq_lock;
1323
9ee32fea
DV
1324 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1325 struct pm_qos_request pm_qos;
1326
f4c956ad 1327 /* DPIO indirect register protection */
09153000 1328 struct mutex dpio_lock;
f4c956ad
DV
1329
1330 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1331 union {
1332 u32 irq_mask;
1333 u32 de_irq_mask[I915_MAX_PIPES];
1334 };
f4c956ad 1335 u32 gt_irq_mask;
605cd25b 1336 u32 pm_irq_mask;
f4c956ad 1337
f4c956ad 1338 struct work_struct hotplug_work;
52d7eced 1339 bool enable_hotplug_processing;
b543fb04
EE
1340 struct {
1341 unsigned long hpd_last_jiffies;
1342 int hpd_cnt;
1343 enum {
1344 HPD_ENABLED = 0,
1345 HPD_DISABLED = 1,
1346 HPD_MARK_DISABLED = 2
1347 } hpd_mark;
1348 } hpd_stats[HPD_NUM_PINS];
142e2398 1349 u32 hpd_event_bits;
ac4c16c5 1350 struct timer_list hotplug_reenable_timer;
f4c956ad 1351
7f1f3851 1352 int num_plane;
f4c956ad 1353
5c3fe8b0 1354 struct i915_fbc fbc;
f4c956ad 1355 struct intel_opregion opregion;
41aa3448 1356 struct intel_vbt_data vbt;
f4c956ad
DV
1357
1358 /* overlay */
1359 struct intel_overlay *overlay;
2c6602df 1360 unsigned int sprite_scaling_enabled;
f4c956ad 1361
31ad8ec6
JN
1362 /* backlight */
1363 struct {
1364 int level;
1365 bool enabled;
8ba2d185 1366 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1367 struct backlight_device *device;
1368 } backlight;
1369
f4c956ad 1370 /* LVDS info */
f4c956ad
DV
1371 bool no_aux_handshake;
1372
f4c956ad
DV
1373 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1374 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1375 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1376
1377 unsigned int fsb_freq, mem_freq, is_ddr3;
1378
645416f5
DV
1379 /**
1380 * wq - Driver workqueue for GEM.
1381 *
1382 * NOTE: Work items scheduled here are not allowed to grab any modeset
1383 * locks, for otherwise the flushing done in the pageflip code will
1384 * result in deadlocks.
1385 */
f4c956ad
DV
1386 struct workqueue_struct *wq;
1387
1388 /* Display functions */
1389 struct drm_i915_display_funcs display;
1390
1391 /* PCH chipset type */
1392 enum intel_pch pch_type;
17a303ec 1393 unsigned short pch_id;
f4c956ad
DV
1394
1395 unsigned long quirks;
1396
b8efb17b
ZR
1397 enum modeset_restore modeset_restore;
1398 struct mutex modeset_restore_lock;
673a394b 1399
a7bbbd63 1400 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1401 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1402
4b5aed62 1403 struct i915_gem_mm mm;
8781342d 1404
8781342d
DV
1405 /* Kernel Modesetting */
1406
9b9d172d 1407 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1408
27f8227b
JB
1409 struct drm_crtc *plane_to_crtc_mapping[3];
1410 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1411 wait_queue_head_t pending_flip_queue;
1412
c4597872
DV
1413#ifdef CONFIG_DEBUG_FS
1414 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1415#endif
1416
e72f9fbf
DV
1417 int num_shared_dpll;
1418 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1419 struct intel_ddi_plls ddi_plls;
ee7b9f93 1420
652c393a
JB
1421 /* Reclocking support */
1422 bool render_reclock_avail;
1423 bool lvds_downclock_avail;
18f9ed12
ZY
1424 /* indicates the reduced downclock for LVDS*/
1425 int lvds_downclock;
652c393a 1426 u16 orig_clock;
f97108d1 1427
c4804411 1428 bool mchbar_need_disable;
f97108d1 1429
a4da4fa4
DV
1430 struct intel_l3_parity l3_parity;
1431
59124506
BW
1432 /* Cannot be determined by PCIID. You must always read a register. */
1433 size_t ellc_size;
1434
c6a828d3 1435 /* gen6+ rps state */
c85aa885 1436 struct intel_gen6_power_mgmt rps;
c6a828d3 1437
20e4d407
DV
1438 /* ilk-only ips/rps state. Everything in here is protected by the global
1439 * mchdev_lock in intel_pm.c */
c85aa885 1440 struct intel_ilk_power_mgmt ips;
b5e50c3f 1441
83c00f55 1442 struct i915_power_domains power_domains;
a38911a3 1443
a031d709 1444 struct i915_psr psr;
3f51e471 1445
99584db3 1446 struct i915_gpu_error gpu_error;
ae681d96 1447
c9cddffc
JB
1448 struct drm_i915_gem_object *vlv_pctx;
1449
4520f53a 1450#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1451 /* list of fbdev register on this device */
1452 struct intel_fbdev *fbdev;
4520f53a 1453#endif
e953fd7b 1454
073f34d9
JB
1455 /*
1456 * The console may be contended at resume, but we don't
1457 * want it to block on it.
1458 */
1459 struct work_struct console_resume_work;
1460
e953fd7b 1461 struct drm_property *broadcast_rgb_property;
3f43c48d 1462 struct drm_property *force_audio_property;
e3689190 1463
254f965c
BW
1464 bool hw_contexts_disabled;
1465 uint32_t hw_context_size;
a33afea5 1466 struct list_head context_list;
f4c956ad 1467
3e68320e 1468 u32 fdi_rx_config;
68d18ad7 1469
f4c956ad 1470 struct i915_suspend_saved_registers regfile;
231f42a4 1471
53615a5e
VS
1472 struct {
1473 /*
1474 * Raw watermark latency values:
1475 * in 0.1us units for WM0,
1476 * in 0.5us units for WM1+.
1477 */
1478 /* primary */
1479 uint16_t pri_latency[5];
1480 /* sprite */
1481 uint16_t spr_latency[5];
1482 /* cursor */
1483 uint16_t cur_latency[5];
609cedef
VS
1484
1485 /* current hardware state */
1486 struct hsw_wm_values hw;
53615a5e
VS
1487 } wm;
1488
c67a470b
PZ
1489 struct i915_package_c8 pc8;
1490
231f42a4
DV
1491 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1492 * here! */
1493 struct i915_dri1_state dri1;
db1b76ca
DV
1494 /* Old ums support infrastructure, same warning applies. */
1495 struct i915_ums_state ums;
1da177e4
LT
1496} drm_i915_private_t;
1497
2c1792a1
CW
1498static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1499{
1500 return dev->dev_private;
1501}
1502
b4519513
CW
1503/* Iterate over initialised rings */
1504#define for_each_ring(ring__, dev_priv__, i__) \
1505 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1506 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1507
b1d7e4b4
WF
1508enum hdmi_force_audio {
1509 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1510 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1511 HDMI_AUDIO_AUTO, /* trust EDID */
1512 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1513};
1514
190d6cd5 1515#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1516
37e680a1
CW
1517struct drm_i915_gem_object_ops {
1518 /* Interface between the GEM object and its backing storage.
1519 * get_pages() is called once prior to the use of the associated set
1520 * of pages before to binding them into the GTT, and put_pages() is
1521 * called after we no longer need them. As we expect there to be
1522 * associated cost with migrating pages between the backing storage
1523 * and making them available for the GPU (e.g. clflush), we may hold
1524 * onto the pages after they are no longer referenced by the GPU
1525 * in case they may be used again shortly (for example migrating the
1526 * pages to a different memory domain within the GTT). put_pages()
1527 * will therefore most likely be called when the object itself is
1528 * being released or under memory pressure (where we attempt to
1529 * reap pages for the shrinker).
1530 */
1531 int (*get_pages)(struct drm_i915_gem_object *);
1532 void (*put_pages)(struct drm_i915_gem_object *);
1533};
1534
673a394b 1535struct drm_i915_gem_object {
c397b908 1536 struct drm_gem_object base;
673a394b 1537
37e680a1
CW
1538 const struct drm_i915_gem_object_ops *ops;
1539
2f633156
BW
1540 /** List of VMAs backed by this object */
1541 struct list_head vma_list;
1542
c1ad11fc
CW
1543 /** Stolen memory for this object, instead of being backed by shmem. */
1544 struct drm_mm_node *stolen;
35c20a60 1545 struct list_head global_list;
673a394b 1546
69dc4987 1547 struct list_head ring_list;
b25cb2f8
BW
1548 /** Used in execbuf to temporarily hold a ref */
1549 struct list_head obj_exec_link;
673a394b
EA
1550
1551 /**
65ce3027
CW
1552 * This is set if the object is on the active lists (has pending
1553 * rendering and so a non-zero seqno), and is not set if it i s on
1554 * inactive (ready to be unbound) list.
673a394b 1555 */
0206e353 1556 unsigned int active:1;
673a394b
EA
1557
1558 /**
1559 * This is set if the object has been written to since last bound
1560 * to the GTT
1561 */
0206e353 1562 unsigned int dirty:1;
778c3544
DV
1563
1564 /**
1565 * Fence register bits (if any) for this object. Will be set
1566 * as needed when mapped into the GTT.
1567 * Protected by dev->struct_mutex.
778c3544 1568 */
4b9de737 1569 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1570
778c3544
DV
1571 /**
1572 * Advice: are the backing pages purgeable?
1573 */
0206e353 1574 unsigned int madv:2;
778c3544 1575
778c3544
DV
1576 /**
1577 * Current tiling mode for the object.
1578 */
0206e353 1579 unsigned int tiling_mode:2;
5d82e3e6
CW
1580 /**
1581 * Whether the tiling parameters for the currently associated fence
1582 * register have changed. Note that for the purposes of tracking
1583 * tiling changes we also treat the unfenced register, the register
1584 * slot that the object occupies whilst it executes a fenced
1585 * command (such as BLT on gen2/3), as a "fence".
1586 */
1587 unsigned int fence_dirty:1;
778c3544
DV
1588
1589 /** How many users have pinned this object in GTT space. The following
1590 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1591 * (via user_pin_count), execbuffer (objects are not allowed multiple
1592 * times for the same batchbuffer), and the framebuffer code. When
1593 * switching/pageflipping, the framebuffer code has at most two buffers
1594 * pinned per crtc.
1595 *
1596 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1597 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1598 unsigned int pin_count:4;
778c3544 1599#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1600
75e9e915
DV
1601 /**
1602 * Is the object at the current location in the gtt mappable and
1603 * fenceable? Used to avoid costly recalculations.
1604 */
0206e353 1605 unsigned int map_and_fenceable:1;
75e9e915 1606
fb7d516a
DV
1607 /**
1608 * Whether the current gtt mapping needs to be mappable (and isn't just
1609 * mappable by accident). Track pin and fault separate for a more
1610 * accurate mappable working set.
1611 */
0206e353
AJ
1612 unsigned int fault_mappable:1;
1613 unsigned int pin_mappable:1;
cc98b413 1614 unsigned int pin_display:1;
fb7d516a 1615
caea7476
CW
1616 /*
1617 * Is the GPU currently using a fence to access this buffer,
1618 */
1619 unsigned int pending_fenced_gpu_access:1;
1620 unsigned int fenced_gpu_access:1;
1621
651d794f 1622 unsigned int cache_level:3;
93dfb40c 1623
7bddb01f 1624 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1625 unsigned int has_global_gtt_mapping:1;
9da3da66 1626 unsigned int has_dma_mapping:1;
7bddb01f 1627
9da3da66 1628 struct sg_table *pages;
a5570178 1629 int pages_pin_count;
673a394b 1630
1286ff73 1631 /* prime dma-buf support */
9a70cc2a
DA
1632 void *dma_buf_vmapping;
1633 int vmapping_count;
1634
caea7476
CW
1635 struct intel_ring_buffer *ring;
1636
1c293ea3 1637 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1638 uint32_t last_read_seqno;
1639 uint32_t last_write_seqno;
caea7476
CW
1640 /** Breadcrumb of last fenced GPU access to the buffer. */
1641 uint32_t last_fenced_seqno;
673a394b 1642
778c3544 1643 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1644 uint32_t stride;
673a394b 1645
80075d49
DV
1646 /** References from framebuffers, locks out tiling changes. */
1647 unsigned long framebuffer_references;
1648
280b713b 1649 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1650 unsigned long *bit_17;
280b713b 1651
79e53945 1652 /** User space pin count and filp owning the pin */
aa5f8021 1653 unsigned long user_pin_count;
79e53945 1654 struct drm_file *pin_filp;
71acb5eb
DA
1655
1656 /** for phy allocated objects */
1657 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1658};
b45305fc 1659#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1660
62b8b215 1661#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1662
673a394b
EA
1663/**
1664 * Request queue structure.
1665 *
1666 * The request queue allows us to note sequence numbers that have been emitted
1667 * and may be associated with active buffers to be retired.
1668 *
1669 * By keeping this list, we can avoid having to do questionable
1670 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1671 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1672 */
1673struct drm_i915_gem_request {
852835f3
ZN
1674 /** On Which ring this request was generated */
1675 struct intel_ring_buffer *ring;
1676
673a394b
EA
1677 /** GEM sequence number associated with this request. */
1678 uint32_t seqno;
1679
7d736f4f
MK
1680 /** Position in the ringbuffer of the start of the request */
1681 u32 head;
1682
1683 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1684 u32 tail;
1685
0e50e96b
MK
1686 /** Context related to this request */
1687 struct i915_hw_context *ctx;
1688
7d736f4f
MK
1689 /** Batch buffer related to this request if any */
1690 struct drm_i915_gem_object *batch_obj;
1691
673a394b
EA
1692 /** Time at which this request was emitted, in jiffies. */
1693 unsigned long emitted_jiffies;
1694
b962442e 1695 /** global list entry for this request */
673a394b 1696 struct list_head list;
b962442e 1697
f787a5f5 1698 struct drm_i915_file_private *file_priv;
b962442e
EA
1699 /** file_priv list entry for this request */
1700 struct list_head client_list;
673a394b
EA
1701};
1702
1703struct drm_i915_file_private {
b29c19b6
CW
1704 struct drm_i915_private *dev_priv;
1705
673a394b 1706 struct {
99057c81 1707 spinlock_t lock;
b962442e 1708 struct list_head request_list;
b29c19b6 1709 struct delayed_work idle_work;
673a394b 1710 } mm;
40521054 1711 struct idr context_idr;
e59ec13d
MK
1712
1713 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1714 atomic_t rps_wait_boost;
673a394b
EA
1715};
1716
2c1792a1 1717#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1718
ffbab09b
VS
1719#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1720#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1721#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1722#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1723#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1724#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1725#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1726#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1727#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1728#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1729#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1730#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1731#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1732#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1733#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1734#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1735#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1736#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1737#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1738 (dev)->pdev->device == 0x0152 || \
1739 (dev)->pdev->device == 0x015a)
1740#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1741 (dev)->pdev->device == 0x0106 || \
1742 (dev)->pdev->device == 0x010A)
70a3eb7a 1743#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1744#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1745#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1746#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1747 ((dev)->pdev->device & 0xFF00) == 0x0C00)
d567b07f 1748#define IS_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1749 ((dev)->pdev->device & 0xFF00) == 0x0A00)
9435373e 1750#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1751 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1752#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1753
85436696
JB
1754/*
1755 * The genX designation typically refers to the render engine, so render
1756 * capability related checks should use IS_GEN, while display and other checks
1757 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1758 * chips, etc.).
1759 */
cae5852d
ZN
1760#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1761#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1762#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1763#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1764#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1765#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1766#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1767
73ae478c
BW
1768#define RENDER_RING (1<<RCS)
1769#define BSD_RING (1<<VCS)
1770#define BLT_RING (1<<BCS)
1771#define VEBOX_RING (1<<VECS)
1772#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1773#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1774#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1775#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1776#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1777#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1778
254f965c 1779#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1780#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1781
05394f39 1782#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1783#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1784
b45305fc
DV
1785/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1786#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1787
cae5852d
ZN
1788/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1789 * rows, which changed the alignment requirements and fence programming.
1790 */
1791#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1792 IS_I915GM(dev)))
1793#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1794#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1795#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1796#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1797#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1798
1799#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1800#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1801#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1802
f5adf94e
DL
1803#define HAS_IPS(dev) (IS_ULT(dev))
1804
dd93be58 1805#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1806#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1807#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1808#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1809
17a303ec
PZ
1810#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1811#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1812#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1813#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1814#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1815#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1816
2c1792a1 1817#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1818#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1819#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1820#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1821#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1822#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1823
040d2baa
BW
1824/* DPF == dynamic parity feature */
1825#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1826#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1827
c8735b0c
BW
1828#define GT_FREQUENCY_MULTIPLIER 50
1829
05394f39
CW
1830#include "i915_trace.h"
1831
baa70943 1832extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1833extern int i915_max_ioctl;
a35d9d3c
BW
1834extern unsigned int i915_fbpercrtc __always_unused;
1835extern int i915_panel_ignore_lid __read_mostly;
1836extern unsigned int i915_powersave __read_mostly;
f45b5557 1837extern int i915_semaphores __read_mostly;
a35d9d3c 1838extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1839extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1840extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1841extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1842extern int i915_enable_rc6 __read_mostly;
4415e63b 1843extern int i915_enable_fbc __read_mostly;
a35d9d3c 1844extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1845extern int i915_enable_ppgtt __read_mostly;
105b7c11 1846extern int i915_enable_psr __read_mostly;
0a3af268 1847extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1848extern int i915_disable_power_well __read_mostly;
3c4ca58c 1849extern int i915_enable_ips __read_mostly;
2385bdf0 1850extern bool i915_fastboot __read_mostly;
c67a470b 1851extern int i915_enable_pc8 __read_mostly;
90058745 1852extern int i915_pc8_timeout __read_mostly;
0b74b508 1853extern bool i915_prefault_disable __read_mostly;
b3a83639 1854
6a9ee8af
DA
1855extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1856extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1857extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1858extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1859
1da177e4 1860 /* i915_dma.c */
d05c617e 1861void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1862extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1863extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1864extern int i915_driver_unload(struct drm_device *);
673a394b 1865extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1866extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1867extern void i915_driver_preclose(struct drm_device *dev,
1868 struct drm_file *file_priv);
673a394b
EA
1869extern void i915_driver_postclose(struct drm_device *dev,
1870 struct drm_file *file_priv);
84b1fd10 1871extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1872#ifdef CONFIG_COMPAT
0d6aa60b
DA
1873extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1874 unsigned long arg);
c43b5634 1875#endif
673a394b 1876extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1877 struct drm_clip_rect *box,
1878 int DR1, int DR4);
8e96d9c4 1879extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1880extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1881extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1882extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1883extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1884extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1885
073f34d9 1886extern void intel_console_resume(struct work_struct *work);
af6061af 1887
1da177e4 1888/* i915_irq.c */
10cd45b6 1889void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1890void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1891
f71d4af4 1892extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1893extern void intel_pm_init(struct drm_device *dev);
20afbda2 1894extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1895extern void intel_pm_init(struct drm_device *dev);
1896
1897extern void intel_uncore_sanitize(struct drm_device *dev);
1898extern void intel_uncore_early_sanitize(struct drm_device *dev);
1899extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1900extern void intel_uncore_clear_errors(struct drm_device *dev);
1901extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1902extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1903
7c463586 1904void
3b6c42e8 1905i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1906
1907void
3b6c42e8 1908i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1909
673a394b
EA
1910/* i915_gem.c */
1911int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1912 struct drm_file *file_priv);
1913int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1914 struct drm_file *file_priv);
1915int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1916 struct drm_file *file_priv);
1917int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1918 struct drm_file *file_priv);
1919int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1920 struct drm_file *file_priv);
de151cf6
JB
1921int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1922 struct drm_file *file_priv);
673a394b
EA
1923int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1924 struct drm_file *file_priv);
1925int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1926 struct drm_file *file_priv);
1927int i915_gem_execbuffer(struct drm_device *dev, void *data,
1928 struct drm_file *file_priv);
76446cac
JB
1929int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1930 struct drm_file *file_priv);
673a394b
EA
1931int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1932 struct drm_file *file_priv);
1933int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1934 struct drm_file *file_priv);
1935int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1936 struct drm_file *file_priv);
199adf40
BW
1937int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1938 struct drm_file *file);
1939int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1940 struct drm_file *file);
673a394b
EA
1941int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1942 struct drm_file *file_priv);
3ef94daa
CW
1943int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1944 struct drm_file *file_priv);
673a394b
EA
1945int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1946 struct drm_file *file_priv);
1947int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1948 struct drm_file *file_priv);
1949int i915_gem_set_tiling(struct drm_device *dev, void *data,
1950 struct drm_file *file_priv);
1951int i915_gem_get_tiling(struct drm_device *dev, void *data,
1952 struct drm_file *file_priv);
5a125c3c
EA
1953int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1954 struct drm_file *file_priv);
23ba4fd0
BW
1955int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1956 struct drm_file *file_priv);
673a394b 1957void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1958void *i915_gem_object_alloc(struct drm_device *dev);
1959void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
1960void i915_gem_object_init(struct drm_i915_gem_object *obj,
1961 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1962struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1963 size_t size);
673a394b 1964void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1965void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1966
2021746e 1967int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1968 struct i915_address_space *vm,
2021746e 1969 uint32_t alignment,
86a1ee26
CW
1970 bool map_and_fenceable,
1971 bool nonblocking);
05394f39 1972void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1973int __must_check i915_vma_unbind(struct i915_vma *vma);
1974int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1975int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1976void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1977void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1978
37e680a1 1979int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1980static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1981{
67d5a50c
ID
1982 struct sg_page_iter sg_iter;
1983
1984 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1985 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1986
1987 return NULL;
9da3da66 1988}
a5570178
CW
1989static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1990{
1991 BUG_ON(obj->pages == NULL);
1992 obj->pages_pin_count++;
1993}
1994static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1995{
1996 BUG_ON(obj->pages_pin_count == 0);
1997 obj->pages_pin_count--;
1998}
1999
54cf91dc 2000int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2001int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2002 struct intel_ring_buffer *to);
e2d05a8b
BW
2003void i915_vma_move_to_active(struct i915_vma *vma,
2004 struct intel_ring_buffer *ring);
ff72145b
DA
2005int i915_gem_dumb_create(struct drm_file *file_priv,
2006 struct drm_device *dev,
2007 struct drm_mode_create_dumb *args);
2008int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2009 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2010/**
2011 * Returns true if seq1 is later than seq2.
2012 */
2013static inline bool
2014i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2015{
2016 return (int32_t)(seq1 - seq2) >= 0;
2017}
2018
fca26bb4
MK
2019int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2020int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2021int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2022int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2023
9a5a53b3 2024static inline bool
1690e1eb
CW
2025i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2026{
2027 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2028 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2029 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2030 return true;
2031 } else
2032 return false;
1690e1eb
CW
2033}
2034
2035static inline void
2036i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2037{
2038 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2039 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2040 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2041 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2042 }
2043}
2044
b29c19b6 2045bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2046void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2047int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2048 bool interruptible);
1f83fee0
DV
2049static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2050{
2051 return unlikely(atomic_read(&error->reset_counter)
2052 & I915_RESET_IN_PROGRESS_FLAG);
2053}
2054
2055static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2056{
2057 return atomic_read(&error->reset_counter) == I915_WEDGED;
2058}
a71d8d94 2059
069efc1d 2060void i915_gem_reset(struct drm_device *dev);
000433b6 2061bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2062int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2063int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2064int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2065int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2066void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2067void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2068int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2069int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2070int __i915_add_request(struct intel_ring_buffer *ring,
2071 struct drm_file *file,
7d736f4f 2072 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2073 u32 *seqno);
2074#define i915_add_request(ring, seqno) \
854c94a7 2075 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2076int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2077 uint32_t seqno);
de151cf6 2078int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2079int __must_check
2080i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2081 bool write);
2082int __must_check
dabdfe02
CW
2083i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2084int __must_check
2da3b9b9
CW
2085i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2086 u32 alignment,
2021746e 2087 struct intel_ring_buffer *pipelined);
cc98b413 2088void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2089int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2090 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2091 int id,
2092 int align);
71acb5eb 2093void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2094 struct drm_i915_gem_object *obj);
71acb5eb 2095void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2096int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2097void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2098
0fa87796
ID
2099uint32_t
2100i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2101uint32_t
d865110c
ID
2102i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2103 int tiling_mode, bool fenced);
467cffba 2104
e4ffd173
CW
2105int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2106 enum i915_cache_level cache_level);
2107
1286ff73
DV
2108struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2109 struct dma_buf *dma_buf);
2110
2111struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2112 struct drm_gem_object *gem_obj, int flags);
2113
19b2dbde
CW
2114void i915_gem_restore_fences(struct drm_device *dev);
2115
a70a3148
BW
2116unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2117 struct i915_address_space *vm);
2118bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2119bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2120 struct i915_address_space *vm);
2121unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2122 struct i915_address_space *vm);
2123struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2124 struct i915_address_space *vm);
accfef2e
BW
2125struct i915_vma *
2126i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2127 struct i915_address_space *vm);
5c2abbea
BW
2128
2129struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2130
a70a3148
BW
2131/* Some GGTT VM helpers */
2132#define obj_to_ggtt(obj) \
2133 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2134static inline bool i915_is_ggtt(struct i915_address_space *vm)
2135{
2136 struct i915_address_space *ggtt =
2137 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2138 return vm == ggtt;
2139}
2140
2141static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2142{
2143 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2144}
2145
2146static inline unsigned long
2147i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2148{
2149 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2150}
2151
2152static inline unsigned long
2153i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2154{
2155 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2156}
c37e2204
BW
2157
2158static inline int __must_check
2159i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2160 uint32_t alignment,
2161 bool map_and_fenceable,
2162 bool nonblocking)
2163{
2164 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2165 map_and_fenceable, nonblocking);
2166}
a70a3148 2167
254f965c
BW
2168/* i915_gem_context.c */
2169void i915_gem_context_init(struct drm_device *dev);
2170void i915_gem_context_fini(struct drm_device *dev);
254f965c 2171void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2172int i915_switch_context(struct intel_ring_buffer *ring,
2173 struct drm_file *file, int to_id);
dce3271b
MK
2174void i915_gem_context_free(struct kref *ctx_ref);
2175static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2176{
2177 kref_get(&ctx->ref);
2178}
2179
2180static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2181{
2182 kref_put(&ctx->ref, i915_gem_context_free);
2183}
2184
c0bb617a 2185struct i915_ctx_hang_stats * __must_check
11fa3384 2186i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2187 struct drm_file *file,
2188 u32 id);
84624813
BW
2189int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file);
2191int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file);
1286ff73 2193
76aaf220 2194/* i915_gem_gtt.c */
1d2a314c 2195void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2196void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2197 struct drm_i915_gem_object *obj,
2198 enum i915_cache_level cache_level);
2199void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2200 struct drm_i915_gem_object *obj);
1d2a314c 2201
828c7908
BW
2202void i915_check_and_clear_faults(struct drm_device *dev);
2203void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2204void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2205int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2206void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2207 enum i915_cache_level cache_level);
05394f39 2208void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2209void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2210void i915_gem_init_global_gtt(struct drm_device *dev);
2211void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2212 unsigned long mappable_end, unsigned long end);
e76e9aeb 2213int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2214static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2215{
2216 if (INTEL_INFO(dev)->gen < 6)
2217 intel_gtt_chipset_flush();
2218}
2219
76aaf220 2220
b47eb4a2 2221/* i915_gem_evict.c */
f6cd1f15
BW
2222int __must_check i915_gem_evict_something(struct drm_device *dev,
2223 struct i915_address_space *vm,
2224 int min_size,
42d6ab48
CW
2225 unsigned alignment,
2226 unsigned cache_level,
86a1ee26
CW
2227 bool mappable,
2228 bool nonblock);
68c8c17f 2229int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2230int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2231
9797fbfb
CW
2232/* i915_gem_stolen.c */
2233int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2234int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2235void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2236void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2237struct drm_i915_gem_object *
2238i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2239struct drm_i915_gem_object *
2240i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2241 u32 stolen_offset,
2242 u32 gtt_offset,
2243 u32 size);
0104fdbb 2244void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2245
673a394b 2246/* i915_gem_tiling.c */
2c1792a1 2247static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2248{
2249 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2250
2251 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2252 obj->tiling_mode != I915_TILING_NONE;
2253}
2254
673a394b 2255void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2256void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2257void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2258
2259/* i915_gem_debug.c */
23bc5982
CW
2260#if WATCH_LISTS
2261int i915_verify_lists(struct drm_device *dev);
673a394b 2262#else
23bc5982 2263#define i915_verify_lists(dev) 0
673a394b 2264#endif
1da177e4 2265
2017263e 2266/* i915_debugfs.c */
27c202ad
BG
2267int i915_debugfs_init(struct drm_minor *minor);
2268void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2269#ifdef CONFIG_DEBUG_FS
07144428
DL
2270void intel_display_crc_init(struct drm_device *dev);
2271#else
f8c168fa 2272static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2273#endif
84734a04
MK
2274
2275/* i915_gpu_error.c */
edc3d884
MK
2276__printf(2, 3)
2277void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2278int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2279 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2280int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2281 size_t count, loff_t pos);
2282static inline void i915_error_state_buf_release(
2283 struct drm_i915_error_state_buf *eb)
2284{
2285 kfree(eb->buf);
2286}
84734a04
MK
2287void i915_capture_error_state(struct drm_device *dev);
2288void i915_error_state_get(struct drm_device *dev,
2289 struct i915_error_state_file_priv *error_priv);
2290void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2291void i915_destroy_error_state(struct drm_device *dev);
2292
2293void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2294const char *i915_cache_level_str(int type);
2017263e 2295
317c35d1
JB
2296/* i915_suspend.c */
2297extern int i915_save_state(struct drm_device *dev);
2298extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2299
d8157a36
DV
2300/* i915_ums.c */
2301void i915_save_display_reg(struct drm_device *dev);
2302void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2303
0136db58
BW
2304/* i915_sysfs.c */
2305void i915_setup_sysfs(struct drm_device *dev_priv);
2306void i915_teardown_sysfs(struct drm_device *dev_priv);
2307
f899fc64
CW
2308/* intel_i2c.c */
2309extern int intel_setup_gmbus(struct drm_device *dev);
2310extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2311static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2312{
2ed06c93 2313 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2314}
2315
2316extern struct i2c_adapter *intel_gmbus_get_adapter(
2317 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2318extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2319extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2320static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2321{
2322 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2323}
f899fc64
CW
2324extern void intel_i2c_reset(struct drm_device *dev);
2325
3b617967 2326/* intel_opregion.c */
9c4b0a68 2327struct intel_encoder;
44834a67
CW
2328extern int intel_opregion_setup(struct drm_device *dev);
2329#ifdef CONFIG_ACPI
2330extern void intel_opregion_init(struct drm_device *dev);
2331extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2332extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2333extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2334 bool enable);
ecbc5cf3
JN
2335extern int intel_opregion_notify_adapter(struct drm_device *dev,
2336 pci_power_t state);
65e082c9 2337#else
44834a67
CW
2338static inline void intel_opregion_init(struct drm_device *dev) { return; }
2339static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2340static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2341static inline int
2342intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2343{
2344 return 0;
2345}
ecbc5cf3
JN
2346static inline int
2347intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2348{
2349 return 0;
2350}
65e082c9 2351#endif
8ee1c3db 2352
723bfd70
JB
2353/* intel_acpi.c */
2354#ifdef CONFIG_ACPI
2355extern void intel_register_dsm_handler(void);
2356extern void intel_unregister_dsm_handler(void);
2357#else
2358static inline void intel_register_dsm_handler(void) { return; }
2359static inline void intel_unregister_dsm_handler(void) { return; }
2360#endif /* CONFIG_ACPI */
2361
79e53945 2362/* modesetting */
f817586c 2363extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2364extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2365extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2366extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2367extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2368extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2369extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2370 bool force_restore);
44cec740 2371extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2372extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2373extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2374extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2375extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2376extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2377extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2378extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2379extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2380extern void intel_detect_pch(struct drm_device *dev);
2381extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2382extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2383
2911a35b 2384extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2385int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2386 struct drm_file *file);
575155a9 2387
6ef3d427
CW
2388/* overlay */
2389extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2390extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2391 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2392
2393extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2394extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2395 struct drm_device *dev,
2396 struct intel_display_error_state *error);
6ef3d427 2397
b7287d80
BW
2398/* On SNB platform, before reading ring registers forcewake bit
2399 * must be set to prevent GT core from power down and stale values being
2400 * returned.
2401 */
fcca7926
BW
2402void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2403void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2404
42c0526c
BW
2405int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2406int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2407
2408/* intel_sideband.c */
64936258
JN
2409u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2410void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2411u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2412u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2413void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2414u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2415void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2416u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2417void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2418u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2419void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2420u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2421void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2422u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2423 enum intel_sbi_destination destination);
2424void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2425 enum intel_sbi_destination destination);
0a073b84 2426
855ba3be
JB
2427int vlv_gpu_freq(int ddr_freq, int val);
2428int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2429
0b274481
BW
2430#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2431#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2432
2433#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2434#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2435#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2436#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2437
2438#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2439#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2440#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2441#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2442
2443#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2444#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2445
2446#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2447#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2448
55bc60db
VS
2449/* "Broadcast RGB" property */
2450#define INTEL_BROADCAST_RGB_AUTO 0
2451#define INTEL_BROADCAST_RGB_FULL 1
2452#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2453
766aa1c4
VS
2454static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2455{
2456 if (HAS_PCH_SPLIT(dev))
2457 return CPU_VGACNTRL;
2458 else if (IS_VALLEYVIEW(dev))
2459 return VLV_VGACNTRL;
2460 else
2461 return VGACNTRL;
2462}
2463
2bb4629a
VS
2464static inline void __user *to_user_ptr(u64 address)
2465{
2466 return (void __user *)(uintptr_t)address;
2467}
2468
df97729f
ID
2469static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2470{
2471 unsigned long j = msecs_to_jiffies(m);
2472
2473 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2474}
2475
2476static inline unsigned long
2477timespec_to_jiffies_timeout(const struct timespec *value)
2478{
2479 unsigned long j = timespec_to_jiffies(value);
2480
2481 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2482}
2483
1da177e4 2484#endif
This page took 0.857938 seconds and 5 git commands to generate.