Revert "drm/i915: set conservative clock gating values on VLV v2"
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7
JB
60 PIPE_C,
61 I915_MAX_PIPES
317c35d1 62};
9db4a9c7 63#define pipe_name(p) ((p) + 'A')
317c35d1 64
a5c961d1
PZ
65enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
80824003
JB
73enum plane {
74 PLANE_A = 0,
75 PLANE_B,
9db4a9c7 76 PLANE_C,
80824003 77};
9db4a9c7 78#define plane_name(p) ((p) + 'A')
52440211 79
06da8da2
VS
80#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
2b139522
ED
82enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
e4607fcf
CML
92#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
b97186f0
PZ
104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
f52e353e 114 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 115 POWER_DOMAIN_VGA,
fbeeaa23 116 POWER_DOMAIN_AUDIO,
baa70707 117 POWER_DOMAIN_INIT,
bddc7645
ID
118
119 POWER_DOMAIN_NUM,
b97186f0
PZ
120};
121
bddc7645
ID
122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
b97186f0
PZ
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 130
bddc7645
ID
131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 138
1d843f9d
EE
139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
2a2d5482
CW
152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 158
7eb552ae 159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 160
6c2b7c12
DV
161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
e7b903d2
DV
165struct drm_i915_private;
166
46edb027
DV
167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
173#define I915_NUM_PLLS 2
174
5358901f 175struct intel_dpll_hw_state {
66e985c0 176 uint32_t dpll;
8bcc2795 177 uint32_t dpll_md;
66e985c0
DV
178 uint32_t fp0;
179 uint32_t fp1;
5358901f
DV
180};
181
e72f9fbf 182struct intel_shared_dpll {
ee7b9f93
JB
183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
5358901f 189 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
e7b903d2
DV
192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
5358901f
DV
196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
ee7b9f93 199};
ee7b9f93 200
e69d0bc1
DV
201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
6441ab5f
PZ
214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
1da177e4
LT
220/* Interface history:
221 *
222 * 1.1: Original.
0d6aa60b
DA
223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
de227f5f 225 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 226 * 1.5: Add vblank pipe configuration
2228ed67
MCA
227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
1da177e4
LT
229 */
230#define DRIVER_MAJOR 1
2228ed67 231#define DRIVER_MINOR 6
1da177e4
LT
232#define DRIVER_PATCHLEVEL 0
233
23bc5982 234#define WATCH_LISTS 0
42d6ab48 235#define WATCH_GTT 0
673a394b 236
71acb5eb
DA
237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
05394f39 246 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
247};
248
0a3e67a4
JB
249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
8ee1c3db 254struct intel_opregion {
5bc4418b
BW
255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
01fe9dbd 262 u32 __iomem *lid_state;
91a60f20 263 struct work_struct asle_work;
8ee1c3db 264};
44834a67 265#define OPREGION_SIZE (8*1024)
8ee1c3db 266
6ef3d427
CW
267struct intel_overlay;
268struct intel_overlay_error_state;
269
7c1c2871
DA
270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
de151cf6 274#define I915_FENCE_REG_NONE -1
42b5aeab
VS
275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
278
279struct drm_i915_fence_reg {
007cc8ac 280 struct list_head lru_list;
caea7476 281 struct drm_i915_gem_object *obj;
1690e1eb 282 int pin_count;
de151cf6 283};
7c1c2871 284
9b9d172d 285struct sdvo_device_mapping {
e957d772 286 u8 initialized;
9b9d172d 287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
e957d772 290 u8 i2c_pin;
b1083333 291 u8 ddc_pin;
9b9d172d 292};
293
c4a1d9e4
CW
294struct intel_display_error_state;
295
63eeaf38 296struct drm_i915_error_state {
742cbee8 297 struct kref ref;
63eeaf38
JB
298 u32 eir;
299 u32 pgtbl_er;
be998e2e 300 u32 ier;
b9a3906b 301 u32 ccid;
0f3b6849
CW
302 u32 derrmr;
303 u32 forcewake;
9574b3fe 304 bool waiting[I915_NUM_RINGS];
9db4a9c7 305 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
306 u32 tail[I915_NUM_RINGS];
307 u32 head[I915_NUM_RINGS];
0f3b6849 308 u32 ctl[I915_NUM_RINGS];
f3ce3821 309 u32 hws[I915_NUM_RINGS];
d27b1e0e
DV
310 u32 ipeir[I915_NUM_RINGS];
311 u32 ipehr[I915_NUM_RINGS];
312 u32 instdone[I915_NUM_RINGS];
313 u32 acthd[I915_NUM_RINGS];
7e3b8737 314 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 315 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 316 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
317 /* our own tracking of ring head and tail */
318 u32 cpu_ring_head[I915_NUM_RINGS];
319 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 320 u32 error; /* gen6+ */
71e172e8 321 u32 err_int; /* gen7 */
94e39e28 322 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
323 u32 instpm[I915_NUM_RINGS];
324 u32 instps[I915_NUM_RINGS];
050ee91f 325 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 326 u32 seqno[I915_NUM_RINGS];
3dda20a9 327 u64 bbaddr[I915_NUM_RINGS];
33f3f518
DV
328 u32 fault_reg[I915_NUM_RINGS];
329 u32 done_reg;
c1cd90ed 330 u32 faddr[I915_NUM_RINGS];
4b9de737 331 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 332 struct timeval time;
52d39a21
CW
333 struct drm_i915_error_ring {
334 struct drm_i915_error_object {
335 int page_count;
336 u32 gtt_offset;
337 u32 *pages[0];
f3ce3821 338 } *ringbuffer, *batchbuffer, *ctx, *hws;
52d39a21
CW
339 struct drm_i915_error_request {
340 long jiffies;
341 u32 seqno;
ee4f42b1 342 u32 tail;
52d39a21
CW
343 } *requests;
344 int num_requests;
345 } ring[I915_NUM_RINGS];
9df30794 346 struct drm_i915_error_buffer {
a779e5ab 347 u32 size;
9df30794 348 u32 name;
0201f1ec 349 u32 rseqno, wseqno;
9df30794
CW
350 u32 gtt_offset;
351 u32 read_domains;
352 u32 write_domain;
4b9de737 353 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
354 s32 pinned:2;
355 u32 tiling:2;
356 u32 dirty:1;
357 u32 purgeable:1;
5d1333fc 358 s32 ring:4;
f56383cb 359 u32 cache_level:3;
95f5301d
BW
360 } **active_bo, **pinned_bo;
361 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 362 struct intel_overlay_error_state *overlay;
c4a1d9e4 363 struct intel_display_error_state *display;
da661464
MK
364 int hangcheck_score[I915_NUM_RINGS];
365 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
366};
367
7bd688cd 368struct intel_connector;
b8cecdf5 369struct intel_crtc_config;
0e8ffe1b 370struct intel_crtc;
ee9300bb
DV
371struct intel_limit;
372struct dpll;
b8cecdf5 373
e70236a8 374struct drm_i915_display_funcs {
ee5382ae 375 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 376 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
377 void (*disable_fbc)(struct drm_device *dev);
378 int (*get_display_clock_speed)(struct drm_device *dev);
379 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
380 /**
381 * find_dpll() - Find the best values for the PLL
382 * @limit: limits for the PLL
383 * @crtc: current CRTC
384 * @target: target frequency in kHz
385 * @refclk: reference clock frequency in kHz
386 * @match_clock: if provided, @best_clock P divider must
387 * match the P divider from @match_clock
388 * used for LVDS downclocking
389 * @best_clock: best PLL values found
390 *
391 * Returns true on success, false on failure.
392 */
393 bool (*find_dpll)(const struct intel_limit *limit,
394 struct drm_crtc *crtc,
395 int target, int refclk,
396 struct dpll *match_clock,
397 struct dpll *best_clock);
46ba614c 398 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
399 void (*update_sprite_wm)(struct drm_plane *plane,
400 struct drm_crtc *crtc,
4c4ff43a 401 uint32_t sprite_width, int pixel_size,
bdd57d03 402 bool enable, bool scaled);
47fab737 403 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
404 /* Returns the active state of the crtc, and if the crtc is active,
405 * fills out the pipe-config with the hw state. */
406 bool (*get_pipe_config)(struct intel_crtc *,
407 struct intel_crtc_config *);
f564048e 408 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
409 int x, int y,
410 struct drm_framebuffer *old_fb);
76e5a89c
DV
411 void (*crtc_enable)(struct drm_crtc *crtc);
412 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 413 void (*off)(struct drm_crtc *crtc);
e0dac65e 414 void (*write_eld)(struct drm_connector *connector,
34427052
JN
415 struct drm_crtc *crtc,
416 struct drm_display_mode *mode);
674cf967 417 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 418 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
419 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
420 struct drm_framebuffer *fb,
ed8d1975
KP
421 struct drm_i915_gem_object *obj,
422 uint32_t flags);
17638cd6
JB
423 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
424 int x, int y);
20afbda2 425 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
426 /* clock updates for mode set */
427 /* cursor updates */
428 /* render clock increase/decrease */
429 /* display clock increase/decrease */
430 /* pll clock increase/decrease */
7bd688cd
JN
431
432 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
433 uint32_t (*get_backlight)(struct intel_connector *connector);
434 void (*set_backlight)(struct intel_connector *connector,
435 uint32_t level);
436 void (*disable_backlight)(struct intel_connector *connector);
437 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
438};
439
907b28c5 440struct intel_uncore_funcs {
c8d9a590
D
441 void (*force_wake_get)(struct drm_i915_private *dev_priv,
442 int fw_engine);
443 void (*force_wake_put)(struct drm_i915_private *dev_priv,
444 int fw_engine);
0b274481
BW
445
446 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
447 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
448 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
449 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
450
451 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
452 uint8_t val, bool trace);
453 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
454 uint16_t val, bool trace);
455 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
456 uint32_t val, bool trace);
457 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
458 uint64_t val, bool trace);
990bbdad
CW
459};
460
907b28c5
CW
461struct intel_uncore {
462 spinlock_t lock; /** lock is also taken in irq contexts. */
463
464 struct intel_uncore_funcs funcs;
465
466 unsigned fifo_count;
467 unsigned forcewake_count;
aec347ab 468
940aece4
D
469 unsigned fw_rendercount;
470 unsigned fw_mediacount;
471
aec347ab 472 struct delayed_work force_wake_work;
907b28c5
CW
473};
474
79fc46df
DL
475#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
476 func(is_mobile) sep \
477 func(is_i85x) sep \
478 func(is_i915g) sep \
479 func(is_i945gm) sep \
480 func(is_g33) sep \
481 func(need_gfx_hws) sep \
482 func(is_g4x) sep \
483 func(is_pineview) sep \
484 func(is_broadwater) sep \
485 func(is_crestline) sep \
486 func(is_ivybridge) sep \
487 func(is_valleyview) sep \
488 func(is_haswell) sep \
b833d685 489 func(is_preliminary) sep \
79fc46df
DL
490 func(has_fbc) sep \
491 func(has_pipe_cxsr) sep \
492 func(has_hotplug) sep \
493 func(cursor_needs_physical) sep \
494 func(has_overlay) sep \
495 func(overlay_needs_physical) sep \
496 func(supports_tv) sep \
dd93be58 497 func(has_llc) sep \
30568c45
DL
498 func(has_ddi) sep \
499 func(has_fpga_dbg)
c96ea64e 500
a587f779
DL
501#define DEFINE_FLAG(name) u8 name:1
502#define SEP_SEMICOLON ;
c96ea64e 503
cfdf1fa2 504struct intel_device_info {
10fce67a 505 u32 display_mmio_offset;
7eb552ae 506 u8 num_pipes:3;
c96c3a8c 507 u8 gen;
73ae478c 508 u8 ring_mask; /* Rings supported by the HW */
a587f779 509 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
510};
511
a587f779
DL
512#undef DEFINE_FLAG
513#undef SEP_SEMICOLON
514
7faf1ab2
DV
515enum i915_cache_level {
516 I915_CACHE_NONE = 0,
350ec881
CW
517 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
518 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
519 caches, eg sampler/render caches, and the
520 large Last-Level-Cache. LLC is coherent with
521 the CPU, but L3 is only visible to the GPU. */
651d794f 522 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
523};
524
2d04befb
KG
525typedef uint32_t gen6_gtt_pte_t;
526
6f65e29a
BW
527/**
528 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
529 * VMA's presence cannot be guaranteed before binding, or after unbinding the
530 * object into/from the address space.
531 *
532 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
533 * will always be <= an objects lifetime. So object refcounting should cover us.
534 */
535struct i915_vma {
536 struct drm_mm_node node;
537 struct drm_i915_gem_object *obj;
538 struct i915_address_space *vm;
539
540 /** This object's place on the active/inactive lists */
541 struct list_head mm_list;
542
543 struct list_head vma_link; /* Link in the object's VMA list */
544
545 /** This vma's place in the batchbuffer or on the eviction list */
546 struct list_head exec_list;
547
548 /**
549 * Used for performing relocations during execbuffer insertion.
550 */
551 struct hlist_node exec_node;
552 unsigned long exec_handle;
553 struct drm_i915_gem_exec_object2 *exec_entry;
554
555 /**
556 * How many users have pinned this object in GTT space. The following
557 * users can each hold at most one reference: pwrite/pread, pin_ioctl
558 * (via user_pin_count), execbuffer (objects are not allowed multiple
559 * times for the same batchbuffer), and the framebuffer code. When
560 * switching/pageflipping, the framebuffer code has at most two buffers
561 * pinned per crtc.
562 *
563 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
564 * bits with absolutely no headroom. So use 4 bits. */
565 unsigned int pin_count:4;
566#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
567
568 /** Unmap an object from an address space. This usually consists of
569 * setting the valid PTE entries to a reserved scratch page. */
570 void (*unbind_vma)(struct i915_vma *vma);
571 /* Map an object into an address space with the given cache flags. */
572#define GLOBAL_BIND (1<<0)
573 void (*bind_vma)(struct i915_vma *vma,
574 enum i915_cache_level cache_level,
575 u32 flags);
576};
577
853ba5d2 578struct i915_address_space {
93bd8649 579 struct drm_mm mm;
853ba5d2 580 struct drm_device *dev;
a7bbbd63 581 struct list_head global_link;
853ba5d2
BW
582 unsigned long start; /* Start offset always 0 for dri2 */
583 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
584
585 struct {
586 dma_addr_t addr;
587 struct page *page;
588 } scratch;
589
5cef07e1
BW
590 /**
591 * List of objects currently involved in rendering.
592 *
593 * Includes buffers having the contents of their GPU caches
594 * flushed, not necessarily primitives. last_rendering_seqno
595 * represents when the rendering involved will be completed.
596 *
597 * A reference is held on the buffer while on this list.
598 */
599 struct list_head active_list;
600
601 /**
602 * LRU list of objects which are not in the ringbuffer and
603 * are ready to unbind, but are still in the GTT.
604 *
605 * last_rendering_seqno is 0 while an object is in this list.
606 *
607 * A reference is not held on the buffer while on this list,
608 * as merely being GTT-bound shouldn't prevent its being
609 * freed, and we'll pull it off the list in the free path.
610 */
611 struct list_head inactive_list;
612
853ba5d2
BW
613 /* FIXME: Need a more generic return type */
614 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
615 enum i915_cache_level level,
616 bool valid); /* Create a valid PTE */
853ba5d2
BW
617 void (*clear_range)(struct i915_address_space *vm,
618 unsigned int first_entry,
828c7908
BW
619 unsigned int num_entries,
620 bool use_scratch);
853ba5d2
BW
621 void (*insert_entries)(struct i915_address_space *vm,
622 struct sg_table *st,
623 unsigned int first_entry,
624 enum i915_cache_level cache_level);
625 void (*cleanup)(struct i915_address_space *vm);
626};
627
5d4545ae
BW
628/* The Graphics Translation Table is the way in which GEN hardware translates a
629 * Graphics Virtual Address into a Physical Address. In addition to the normal
630 * collateral associated with any va->pa translations GEN hardware also has a
631 * portion of the GTT which can be mapped by the CPU and remain both coherent
632 * and correct (in cases like swizzling). That region is referred to as GMADR in
633 * the spec.
634 */
635struct i915_gtt {
853ba5d2 636 struct i915_address_space base;
baa09f5f 637 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
638
639 unsigned long mappable_end; /* End offset that we can CPU map */
640 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
641 phys_addr_t mappable_base; /* PA of our GMADR */
642
643 /** "Graphics Stolen Memory" holds the global PTEs */
644 void __iomem *gsm;
a81cc00c
BW
645
646 bool do_idle_maps;
7faf1ab2 647
911bdf0a 648 int mtrr;
7faf1ab2
DV
649
650 /* global gtt ops */
baa09f5f 651 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
652 size_t *stolen, phys_addr_t *mappable_base,
653 unsigned long *mappable_end);
5d4545ae 654};
853ba5d2 655#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 656
1d2a314c 657struct i915_hw_ppgtt {
853ba5d2 658 struct i915_address_space base;
c7c48dfd 659 struct kref ref;
c8d4c0d6 660 struct drm_mm_node node;
1d2a314c 661 unsigned num_pd_entries;
37aca44a
BW
662 union {
663 struct page **pt_pages;
664 struct page *gen8_pt_pages;
665 };
666 struct page *pd_pages;
667 int num_pd_pages;
668 int num_pt_pages;
669 union {
670 uint32_t pd_offset;
671 dma_addr_t pd_dma_addr[4];
672 };
673 union {
674 dma_addr_t *pt_dma_addr;
675 dma_addr_t *gen8_pt_dma_addr[4];
676 };
27173f1f 677
a3d67d23 678 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
679 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
680 struct intel_ring_buffer *ring,
681 bool synchronous);
87d60b63 682 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
683};
684
e59ec13d
MK
685struct i915_ctx_hang_stats {
686 /* This context had batch pending when hang was declared */
687 unsigned batch_pending;
688
689 /* This context had batch active when hang was declared */
690 unsigned batch_active;
be62acb4
MK
691
692 /* Time when this context was last blamed for a GPU reset */
693 unsigned long guilty_ts;
694
695 /* This context is banned to submit more work */
696 bool banned;
e59ec13d 697};
40521054
BW
698
699/* This must match up with the value previously used for execbuf2.rsvd1. */
700#define DEFAULT_CONTEXT_ID 0
701struct i915_hw_context {
dce3271b 702 struct kref ref;
40521054 703 int id;
e0556841 704 bool is_initialized;
3ccfd19d 705 uint8_t remap_slice;
40521054 706 struct drm_i915_file_private *file_priv;
0009e46c 707 struct intel_ring_buffer *last_ring;
40521054 708 struct drm_i915_gem_object *obj;
e59ec13d 709 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 710 struct i915_address_space *vm;
a33afea5
BW
711
712 struct list_head link;
40521054
BW
713};
714
5c3fe8b0
BW
715struct i915_fbc {
716 unsigned long size;
717 unsigned int fb_id;
718 enum plane plane;
719 int y;
720
721 struct drm_mm_node *compressed_fb;
722 struct drm_mm_node *compressed_llb;
723
724 struct intel_fbc_work {
725 struct delayed_work work;
726 struct drm_crtc *crtc;
727 struct drm_framebuffer *fb;
5c3fe8b0
BW
728 } *fbc_work;
729
29ebf90f
CW
730 enum no_fbc_reason {
731 FBC_OK, /* FBC is enabled */
732 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
733 FBC_NO_OUTPUT, /* no outputs enabled to compress */
734 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
735 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
736 FBC_MODE_TOO_LARGE, /* mode too large for compression */
737 FBC_BAD_PLANE, /* fbc not supported on plane */
738 FBC_NOT_TILED, /* buffer not tiled */
739 FBC_MULTIPLE_PIPES, /* more than one pipe active */
740 FBC_MODULE_PARAM,
741 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
742 } no_fbc_reason;
b5e50c3f
JB
743};
744
a031d709
RV
745struct i915_psr {
746 bool sink_support;
747 bool source_ok;
3f51e471 748};
5c3fe8b0 749
3bad0781 750enum intel_pch {
f0350830 751 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
752 PCH_IBX, /* Ibexpeak PCH */
753 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 754 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 755 PCH_NOP,
3bad0781
ZW
756};
757
988d6ee8
PZ
758enum intel_sbi_destination {
759 SBI_ICLK,
760 SBI_MPHY,
761};
762
b690e96c 763#define QUIRK_PIPEA_FORCE (1<<0)
435793df 764#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 765#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 766
8be48d92 767struct intel_fbdev;
1630fe75 768struct intel_fbc_work;
38651674 769
c2b9152f
DV
770struct intel_gmbus {
771 struct i2c_adapter adapter;
f2ce9faf 772 u32 force_bit;
c2b9152f 773 u32 reg0;
36c785f0 774 u32 gpio_reg;
c167a6fc 775 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
776 struct drm_i915_private *dev_priv;
777};
778
f4c956ad 779struct i915_suspend_saved_registers {
ba8bbcf6
JB
780 u8 saveLBB;
781 u32 saveDSPACNTR;
782 u32 saveDSPBCNTR;
e948e994 783 u32 saveDSPARB;
ba8bbcf6
JB
784 u32 savePIPEACONF;
785 u32 savePIPEBCONF;
786 u32 savePIPEASRC;
787 u32 savePIPEBSRC;
788 u32 saveFPA0;
789 u32 saveFPA1;
790 u32 saveDPLL_A;
791 u32 saveDPLL_A_MD;
792 u32 saveHTOTAL_A;
793 u32 saveHBLANK_A;
794 u32 saveHSYNC_A;
795 u32 saveVTOTAL_A;
796 u32 saveVBLANK_A;
797 u32 saveVSYNC_A;
798 u32 saveBCLRPAT_A;
5586c8bc 799 u32 saveTRANSACONF;
42048781
ZW
800 u32 saveTRANS_HTOTAL_A;
801 u32 saveTRANS_HBLANK_A;
802 u32 saveTRANS_HSYNC_A;
803 u32 saveTRANS_VTOTAL_A;
804 u32 saveTRANS_VBLANK_A;
805 u32 saveTRANS_VSYNC_A;
0da3ea12 806 u32 savePIPEASTAT;
ba8bbcf6
JB
807 u32 saveDSPASTRIDE;
808 u32 saveDSPASIZE;
809 u32 saveDSPAPOS;
585fb111 810 u32 saveDSPAADDR;
ba8bbcf6
JB
811 u32 saveDSPASURF;
812 u32 saveDSPATILEOFF;
813 u32 savePFIT_PGM_RATIOS;
0eb96d6e 814 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
815 u32 saveBLC_PWM_CTL;
816 u32 saveBLC_PWM_CTL2;
07bf139b 817 u32 saveBLC_HIST_CTL_B;
42048781
ZW
818 u32 saveBLC_CPU_PWM_CTL;
819 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
820 u32 saveFPB0;
821 u32 saveFPB1;
822 u32 saveDPLL_B;
823 u32 saveDPLL_B_MD;
824 u32 saveHTOTAL_B;
825 u32 saveHBLANK_B;
826 u32 saveHSYNC_B;
827 u32 saveVTOTAL_B;
828 u32 saveVBLANK_B;
829 u32 saveVSYNC_B;
830 u32 saveBCLRPAT_B;
5586c8bc 831 u32 saveTRANSBCONF;
42048781
ZW
832 u32 saveTRANS_HTOTAL_B;
833 u32 saveTRANS_HBLANK_B;
834 u32 saveTRANS_HSYNC_B;
835 u32 saveTRANS_VTOTAL_B;
836 u32 saveTRANS_VBLANK_B;
837 u32 saveTRANS_VSYNC_B;
0da3ea12 838 u32 savePIPEBSTAT;
ba8bbcf6
JB
839 u32 saveDSPBSTRIDE;
840 u32 saveDSPBSIZE;
841 u32 saveDSPBPOS;
585fb111 842 u32 saveDSPBADDR;
ba8bbcf6
JB
843 u32 saveDSPBSURF;
844 u32 saveDSPBTILEOFF;
585fb111
JB
845 u32 saveVGA0;
846 u32 saveVGA1;
847 u32 saveVGA_PD;
ba8bbcf6
JB
848 u32 saveVGACNTRL;
849 u32 saveADPA;
850 u32 saveLVDS;
585fb111
JB
851 u32 savePP_ON_DELAYS;
852 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
853 u32 saveDVOA;
854 u32 saveDVOB;
855 u32 saveDVOC;
856 u32 savePP_ON;
857 u32 savePP_OFF;
858 u32 savePP_CONTROL;
585fb111 859 u32 savePP_DIVISOR;
ba8bbcf6
JB
860 u32 savePFIT_CONTROL;
861 u32 save_palette_a[256];
862 u32 save_palette_b[256];
ba8bbcf6 863 u32 saveFBC_CONTROL;
0da3ea12
JB
864 u32 saveIER;
865 u32 saveIIR;
866 u32 saveIMR;
42048781
ZW
867 u32 saveDEIER;
868 u32 saveDEIMR;
869 u32 saveGTIER;
870 u32 saveGTIMR;
871 u32 saveFDI_RXA_IMR;
872 u32 saveFDI_RXB_IMR;
1f84e550 873 u32 saveCACHE_MODE_0;
1f84e550 874 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
875 u32 saveSWF0[16];
876 u32 saveSWF1[16];
877 u32 saveSWF2[3];
878 u8 saveMSR;
879 u8 saveSR[8];
123f794f 880 u8 saveGR[25];
ba8bbcf6 881 u8 saveAR_INDEX;
a59e122a 882 u8 saveAR[21];
ba8bbcf6 883 u8 saveDACMASK;
a59e122a 884 u8 saveCR[37];
4b9de737 885 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
886 u32 saveCURACNTR;
887 u32 saveCURAPOS;
888 u32 saveCURABASE;
889 u32 saveCURBCNTR;
890 u32 saveCURBPOS;
891 u32 saveCURBBASE;
892 u32 saveCURSIZE;
a4fc5ed6
KP
893 u32 saveDP_B;
894 u32 saveDP_C;
895 u32 saveDP_D;
896 u32 savePIPEA_GMCH_DATA_M;
897 u32 savePIPEB_GMCH_DATA_M;
898 u32 savePIPEA_GMCH_DATA_N;
899 u32 savePIPEB_GMCH_DATA_N;
900 u32 savePIPEA_DP_LINK_M;
901 u32 savePIPEB_DP_LINK_M;
902 u32 savePIPEA_DP_LINK_N;
903 u32 savePIPEB_DP_LINK_N;
42048781
ZW
904 u32 saveFDI_RXA_CTL;
905 u32 saveFDI_TXA_CTL;
906 u32 saveFDI_RXB_CTL;
907 u32 saveFDI_TXB_CTL;
908 u32 savePFA_CTL_1;
909 u32 savePFB_CTL_1;
910 u32 savePFA_WIN_SZ;
911 u32 savePFB_WIN_SZ;
912 u32 savePFA_WIN_POS;
913 u32 savePFB_WIN_POS;
5586c8bc
ZW
914 u32 savePCH_DREF_CONTROL;
915 u32 saveDISP_ARB_CTL;
916 u32 savePIPEA_DATA_M1;
917 u32 savePIPEA_DATA_N1;
918 u32 savePIPEA_LINK_M1;
919 u32 savePIPEA_LINK_N1;
920 u32 savePIPEB_DATA_M1;
921 u32 savePIPEB_DATA_N1;
922 u32 savePIPEB_LINK_M1;
923 u32 savePIPEB_LINK_N1;
b5b72e89 924 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 925 u32 savePCH_PORT_HOTPLUG;
f4c956ad 926};
c85aa885
DV
927
928struct intel_gen6_power_mgmt {
59cdb63d 929 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
930 struct work_struct work;
931 u32 pm_iir;
59cdb63d 932
c85aa885
DV
933 u8 cur_delay;
934 u8 min_delay;
935 u8 max_delay;
52ceb908 936 u8 rpe_delay;
dd75fdc8
CW
937 u8 rp1_delay;
938 u8 rp0_delay;
31c77388 939 u8 hw_max;
1a01ab3b 940
dd75fdc8
CW
941 int last_adj;
942 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
943
c0951f0c 944 bool enabled;
1a01ab3b 945 struct delayed_work delayed_resume_work;
4fc688ce
JB
946
947 /*
948 * Protects RPS/RC6 register access and PCU communication.
949 * Must be taken after struct_mutex if nested.
950 */
951 struct mutex hw_lock;
c85aa885
DV
952};
953
1a240d4d
DV
954/* defined intel_pm.c */
955extern spinlock_t mchdev_lock;
956
c85aa885
DV
957struct intel_ilk_power_mgmt {
958 u8 cur_delay;
959 u8 min_delay;
960 u8 max_delay;
961 u8 fmax;
962 u8 fstart;
963
964 u64 last_count1;
965 unsigned long last_time1;
966 unsigned long chipset_power;
967 u64 last_count2;
968 struct timespec last_time2;
969 unsigned long gfx_power;
970 u8 corr;
971
972 int c_m;
973 int r_t;
3e373948
DV
974
975 struct drm_i915_gem_object *pwrctx;
976 struct drm_i915_gem_object *renderctx;
c85aa885
DV
977};
978
a38911a3
WX
979/* Power well structure for haswell */
980struct i915_power_well {
c1ca727f 981 const char *name;
6f3ef5dd 982 bool always_on;
a38911a3
WX
983 /* power well enable/disable usage count */
984 int count;
c1ca727f
ID
985 unsigned long domains;
986 void *data;
987 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
988 bool enable);
989 bool (*is_enabled)(struct drm_device *dev,
990 struct i915_power_well *power_well);
a38911a3
WX
991};
992
83c00f55 993struct i915_power_domains {
baa70707
ID
994 /*
995 * Power wells needed for initialization at driver init and suspend
996 * time are on. They are kept on until after the first modeset.
997 */
998 bool init_power_on;
c1ca727f 999 int power_well_count;
baa70707 1000
83c00f55 1001 struct mutex lock;
1da51581 1002 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1003 struct i915_power_well *power_wells;
83c00f55
ID
1004};
1005
231f42a4
DV
1006struct i915_dri1_state {
1007 unsigned allow_batchbuffer : 1;
1008 u32 __iomem *gfx_hws_cpu_addr;
1009
1010 unsigned int cpp;
1011 int back_offset;
1012 int front_offset;
1013 int current_page;
1014 int page_flipping;
1015
1016 uint32_t counter;
1017};
1018
db1b76ca
DV
1019struct i915_ums_state {
1020 /**
1021 * Flag if the X Server, and thus DRM, is not currently in
1022 * control of the device.
1023 *
1024 * This is set between LeaveVT and EnterVT. It needs to be
1025 * replaced with a semaphore. It also needs to be
1026 * transitioned away from for kernel modesetting.
1027 */
1028 int mm_suspended;
1029};
1030
35a85ac6 1031#define MAX_L3_SLICES 2
a4da4fa4 1032struct intel_l3_parity {
35a85ac6 1033 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1034 struct work_struct error_work;
35a85ac6 1035 int which_slice;
a4da4fa4
DV
1036};
1037
4b5aed62 1038struct i915_gem_mm {
4b5aed62
DV
1039 /** Memory allocator for GTT stolen memory */
1040 struct drm_mm stolen;
4b5aed62
DV
1041 /** List of all objects in gtt_space. Used to restore gtt
1042 * mappings on resume */
1043 struct list_head bound_list;
1044 /**
1045 * List of objects which are not bound to the GTT (thus
1046 * are idle and not used by the GPU) but still have
1047 * (presumably uncached) pages still attached.
1048 */
1049 struct list_head unbound_list;
1050
1051 /** Usable portion of the GTT for GEM */
1052 unsigned long stolen_base; /* limited to low memory (32-bit) */
1053
4b5aed62
DV
1054 /** PPGTT used for aliasing the PPGTT with the GTT */
1055 struct i915_hw_ppgtt *aliasing_ppgtt;
1056
1057 struct shrinker inactive_shrinker;
1058 bool shrinker_no_lock_stealing;
1059
4b5aed62
DV
1060 /** LRU list of objects with fence regs on them. */
1061 struct list_head fence_list;
1062
1063 /**
1064 * We leave the user IRQ off as much as possible,
1065 * but this means that requests will finish and never
1066 * be retired once the system goes idle. Set a timer to
1067 * fire periodically while the ring is running. When it
1068 * fires, go retire requests.
1069 */
1070 struct delayed_work retire_work;
1071
b29c19b6
CW
1072 /**
1073 * When we detect an idle GPU, we want to turn on
1074 * powersaving features. So once we see that there
1075 * are no more requests outstanding and no more
1076 * arrive within a small period of time, we fire
1077 * off the idle_work.
1078 */
1079 struct delayed_work idle_work;
1080
4b5aed62
DV
1081 /**
1082 * Are we in a non-interruptible section of code like
1083 * modesetting?
1084 */
1085 bool interruptible;
1086
4b5aed62
DV
1087 /** Bit 6 swizzling required for X tiling */
1088 uint32_t bit_6_swizzle_x;
1089 /** Bit 6 swizzling required for Y tiling */
1090 uint32_t bit_6_swizzle_y;
1091
1092 /* storage for physical objects */
1093 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1094
1095 /* accounting, useful for userland debugging */
c20e8355 1096 spinlock_t object_stat_lock;
4b5aed62
DV
1097 size_t object_memory;
1098 u32 object_count;
1099};
1100
edc3d884
MK
1101struct drm_i915_error_state_buf {
1102 unsigned bytes;
1103 unsigned size;
1104 int err;
1105 u8 *buf;
1106 loff_t start;
1107 loff_t pos;
1108};
1109
fc16b48b
MK
1110struct i915_error_state_file_priv {
1111 struct drm_device *dev;
1112 struct drm_i915_error_state *error;
1113};
1114
99584db3
DV
1115struct i915_gpu_error {
1116 /* For hangcheck timer */
1117#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1118#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1119 /* Hang gpu twice in this window and your context gets banned */
1120#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1121
99584db3 1122 struct timer_list hangcheck_timer;
99584db3
DV
1123
1124 /* For reset and error_state handling. */
1125 spinlock_t lock;
1126 /* Protected by the above dev->gpu_error.lock. */
1127 struct drm_i915_error_state *first_error;
1128 struct work_struct work;
99584db3 1129
094f9a54
CW
1130
1131 unsigned long missed_irq_rings;
1132
1f83fee0 1133 /**
2ac0f450 1134 * State variable controlling the reset flow and count
1f83fee0 1135 *
2ac0f450
MK
1136 * This is a counter which gets incremented when reset is triggered,
1137 * and again when reset has been handled. So odd values (lowest bit set)
1138 * means that reset is in progress and even values that
1139 * (reset_counter >> 1):th reset was successfully completed.
1140 *
1141 * If reset is not completed succesfully, the I915_WEDGE bit is
1142 * set meaning that hardware is terminally sour and there is no
1143 * recovery. All waiters on the reset_queue will be woken when
1144 * that happens.
1145 *
1146 * This counter is used by the wait_seqno code to notice that reset
1147 * event happened and it needs to restart the entire ioctl (since most
1148 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1149 *
1150 * This is important for lock-free wait paths, where no contended lock
1151 * naturally enforces the correct ordering between the bail-out of the
1152 * waiter and the gpu reset work code.
1f83fee0
DV
1153 */
1154 atomic_t reset_counter;
1155
1f83fee0 1156#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1157#define I915_WEDGED (1 << 31)
1f83fee0
DV
1158
1159 /**
1160 * Waitqueue to signal when the reset has completed. Used by clients
1161 * that wait for dev_priv->mm.wedged to settle.
1162 */
1163 wait_queue_head_t reset_queue;
33196ded 1164
99584db3
DV
1165 /* For gpu hang simulation. */
1166 unsigned int stop_rings;
094f9a54
CW
1167
1168 /* For missed irq/seqno simulation. */
1169 unsigned int test_irq_rings;
99584db3
DV
1170};
1171
b8efb17b
ZR
1172enum modeset_restore {
1173 MODESET_ON_LID_OPEN,
1174 MODESET_DONE,
1175 MODESET_SUSPENDED,
1176};
1177
6acab15a
PZ
1178struct ddi_vbt_port_info {
1179 uint8_t hdmi_level_shift;
311a2094
PZ
1180
1181 uint8_t supports_dvi:1;
1182 uint8_t supports_hdmi:1;
1183 uint8_t supports_dp:1;
6acab15a
PZ
1184};
1185
41aa3448
RV
1186struct intel_vbt_data {
1187 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1188 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1189
1190 /* Feature bits */
1191 unsigned int int_tv_support:1;
1192 unsigned int lvds_dither:1;
1193 unsigned int lvds_vbt:1;
1194 unsigned int int_crt_support:1;
1195 unsigned int lvds_use_ssc:1;
1196 unsigned int display_clock_mode:1;
1197 unsigned int fdi_rx_polarity_inverted:1;
1198 int lvds_ssc_freq;
1199 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1200
1201 /* eDP */
1202 int edp_rate;
1203 int edp_lanes;
1204 int edp_preemphasis;
1205 int edp_vswing;
1206 bool edp_initialized;
1207 bool edp_support;
1208 int edp_bpp;
1209 struct edp_power_seq edp_pps;
1210
f00076d2
JN
1211 struct {
1212 u16 pwm_freq_hz;
1213 bool active_low_pwm;
1214 } backlight;
1215
d17c5443
SK
1216 /* MIPI DSI */
1217 struct {
1218 u16 panel_id;
1219 } dsi;
1220
41aa3448
RV
1221 int crt_ddc_pin;
1222
1223 int child_dev_num;
768f69c9 1224 union child_device_config *child_dev;
6acab15a
PZ
1225
1226 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1227};
1228
77c122bc
VS
1229enum intel_ddb_partitioning {
1230 INTEL_DDB_PART_1_2,
1231 INTEL_DDB_PART_5_6, /* IVB+ */
1232};
1233
1fd527cc
VS
1234struct intel_wm_level {
1235 bool enable;
1236 uint32_t pri_val;
1237 uint32_t spr_val;
1238 uint32_t cur_val;
1239 uint32_t fbc_val;
1240};
1241
820c1980 1242struct ilk_wm_values {
609cedef
VS
1243 uint32_t wm_pipe[3];
1244 uint32_t wm_lp[3];
1245 uint32_t wm_lp_spr[3];
1246 uint32_t wm_linetime[3];
1247 bool enable_fbc_wm;
1248 enum intel_ddb_partitioning partitioning;
1249};
1250
c67a470b
PZ
1251/*
1252 * This struct tracks the state needed for the Package C8+ feature.
1253 *
1254 * Package states C8 and deeper are really deep PC states that can only be
1255 * reached when all the devices on the system allow it, so even if the graphics
1256 * device allows PC8+, it doesn't mean the system will actually get to these
1257 * states.
1258 *
1259 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1260 * is disabled and the GPU is idle. When these conditions are met, we manually
1261 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1262 * refclk to Fclk.
1263 *
1264 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1265 * the state of some registers, so when we come back from PC8+ we need to
1266 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1267 * need to take care of the registers kept by RC6.
1268 *
1269 * The interrupt disabling is part of the requirements. We can only leave the
1270 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1271 * can lock the machine.
1272 *
1273 * Ideally every piece of our code that needs PC8+ disabled would call
1274 * hsw_disable_package_c8, which would increment disable_count and prevent the
1275 * system from reaching PC8+. But we don't have a symmetric way to do this for
1276 * everything, so we have the requirements_met and gpu_idle variables. When we
1277 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1278 * increase it in the opposite case. The requirements_met variable is true when
1279 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1280 * variable is true when the GPU is idle.
1281 *
1282 * In addition to everything, we only actually enable PC8+ if disable_count
1283 * stays at zero for at least some seconds. This is implemented with the
1284 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1285 * consecutive times when all screens are disabled and some background app
1286 * queries the state of our connectors, or we have some application constantly
1287 * waking up to use the GPU. Only after the enable_work function actually
1288 * enables PC8+ the "enable" variable will become true, which means that it can
1289 * be false even if disable_count is 0.
1290 *
1291 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1292 * goes back to false exactly before we reenable the IRQs. We use this variable
1293 * to check if someone is trying to enable/disable IRQs while they're supposed
1294 * to be disabled. This shouldn't happen and we'll print some error messages in
1295 * case it happens, but if it actually happens we'll also update the variables
1296 * inside struct regsave so when we restore the IRQs they will contain the
1297 * latest expected values.
1298 *
1299 * For more, read "Display Sequences for Package C8" on our documentation.
1300 */
1301struct i915_package_c8 {
1302 bool requirements_met;
1303 bool gpu_idle;
1304 bool irqs_disabled;
1305 /* Only true after the delayed work task actually enables it. */
1306 bool enabled;
1307 int disable_count;
1308 struct mutex lock;
1309 struct delayed_work enable_work;
1310
1311 struct {
1312 uint32_t deimr;
1313 uint32_t sdeimr;
1314 uint32_t gtimr;
1315 uint32_t gtier;
1316 uint32_t gen6_pmimr;
1317 } regsave;
1318};
1319
8a187455
PZ
1320struct i915_runtime_pm {
1321 bool suspended;
1322};
1323
926321d5
DV
1324enum intel_pipe_crc_source {
1325 INTEL_PIPE_CRC_SOURCE_NONE,
1326 INTEL_PIPE_CRC_SOURCE_PLANE1,
1327 INTEL_PIPE_CRC_SOURCE_PLANE2,
1328 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1329 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1330 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1331 INTEL_PIPE_CRC_SOURCE_TV,
1332 INTEL_PIPE_CRC_SOURCE_DP_B,
1333 INTEL_PIPE_CRC_SOURCE_DP_C,
1334 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1335 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1336 INTEL_PIPE_CRC_SOURCE_MAX,
1337};
1338
8bf1e9f1 1339struct intel_pipe_crc_entry {
ac2300d4 1340 uint32_t frame;
8bf1e9f1
SH
1341 uint32_t crc[5];
1342};
1343
b2c88f5b 1344#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1345struct intel_pipe_crc {
d538bbdf
DL
1346 spinlock_t lock;
1347 bool opened; /* exclusive access to the result file */
e5f75aca 1348 struct intel_pipe_crc_entry *entries;
926321d5 1349 enum intel_pipe_crc_source source;
d538bbdf 1350 int head, tail;
07144428 1351 wait_queue_head_t wq;
8bf1e9f1
SH
1352};
1353
f4c956ad
DV
1354typedef struct drm_i915_private {
1355 struct drm_device *dev;
42dcedd4 1356 struct kmem_cache *slab;
f4c956ad
DV
1357
1358 const struct intel_device_info *info;
1359
1360 int relative_constants_mode;
1361
1362 void __iomem *regs;
1363
907b28c5 1364 struct intel_uncore uncore;
f4c956ad
DV
1365
1366 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1367
28c70f16 1368
f4c956ad
DV
1369 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1370 * controller on different i2c buses. */
1371 struct mutex gmbus_mutex;
1372
1373 /**
1374 * Base address of the gmbus and gpio block.
1375 */
1376 uint32_t gpio_mmio_base;
1377
28c70f16
DV
1378 wait_queue_head_t gmbus_wait_queue;
1379
f4c956ad
DV
1380 struct pci_dev *bridge_dev;
1381 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1382 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1383
1384 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1385 struct resource mch_res;
1386
f4c956ad
DV
1387 /* protects the irq masks */
1388 spinlock_t irq_lock;
1389
9ee32fea
DV
1390 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1391 struct pm_qos_request pm_qos;
1392
f4c956ad 1393 /* DPIO indirect register protection */
09153000 1394 struct mutex dpio_lock;
f4c956ad
DV
1395
1396 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1397 union {
1398 u32 irq_mask;
1399 u32 de_irq_mask[I915_MAX_PIPES];
1400 };
f4c956ad 1401 u32 gt_irq_mask;
605cd25b 1402 u32 pm_irq_mask;
f4c956ad 1403
f4c956ad 1404 struct work_struct hotplug_work;
52d7eced 1405 bool enable_hotplug_processing;
b543fb04
EE
1406 struct {
1407 unsigned long hpd_last_jiffies;
1408 int hpd_cnt;
1409 enum {
1410 HPD_ENABLED = 0,
1411 HPD_DISABLED = 1,
1412 HPD_MARK_DISABLED = 2
1413 } hpd_mark;
1414 } hpd_stats[HPD_NUM_PINS];
142e2398 1415 u32 hpd_event_bits;
ac4c16c5 1416 struct timer_list hotplug_reenable_timer;
f4c956ad 1417
7f1f3851 1418 int num_plane;
f4c956ad 1419
5c3fe8b0 1420 struct i915_fbc fbc;
f4c956ad 1421 struct intel_opregion opregion;
41aa3448 1422 struct intel_vbt_data vbt;
f4c956ad
DV
1423
1424 /* overlay */
1425 struct intel_overlay *overlay;
f4c956ad 1426
58c68779
JN
1427 /* backlight registers and fields in struct intel_panel */
1428 spinlock_t backlight_lock;
31ad8ec6 1429
f4c956ad 1430 /* LVDS info */
f4c956ad
DV
1431 bool no_aux_handshake;
1432
f4c956ad
DV
1433 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1434 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1435 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1436
1437 unsigned int fsb_freq, mem_freq, is_ddr3;
1438
645416f5
DV
1439 /**
1440 * wq - Driver workqueue for GEM.
1441 *
1442 * NOTE: Work items scheduled here are not allowed to grab any modeset
1443 * locks, for otherwise the flushing done in the pageflip code will
1444 * result in deadlocks.
1445 */
f4c956ad
DV
1446 struct workqueue_struct *wq;
1447
1448 /* Display functions */
1449 struct drm_i915_display_funcs display;
1450
1451 /* PCH chipset type */
1452 enum intel_pch pch_type;
17a303ec 1453 unsigned short pch_id;
f4c956ad
DV
1454
1455 unsigned long quirks;
1456
b8efb17b
ZR
1457 enum modeset_restore modeset_restore;
1458 struct mutex modeset_restore_lock;
673a394b 1459
a7bbbd63 1460 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1461 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1462
4b5aed62 1463 struct i915_gem_mm mm;
8781342d 1464
8781342d
DV
1465 /* Kernel Modesetting */
1466
9b9d172d 1467 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1468
27f8227b
JB
1469 struct drm_crtc *plane_to_crtc_mapping[3];
1470 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1471 wait_queue_head_t pending_flip_queue;
1472
c4597872
DV
1473#ifdef CONFIG_DEBUG_FS
1474 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1475#endif
1476
e72f9fbf
DV
1477 int num_shared_dpll;
1478 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1479 struct intel_ddi_plls ddi_plls;
e4607fcf 1480 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1481
652c393a
JB
1482 /* Reclocking support */
1483 bool render_reclock_avail;
1484 bool lvds_downclock_avail;
18f9ed12
ZY
1485 /* indicates the reduced downclock for LVDS*/
1486 int lvds_downclock;
652c393a 1487 u16 orig_clock;
f97108d1 1488
c4804411 1489 bool mchbar_need_disable;
f97108d1 1490
a4da4fa4
DV
1491 struct intel_l3_parity l3_parity;
1492
59124506
BW
1493 /* Cannot be determined by PCIID. You must always read a register. */
1494 size_t ellc_size;
1495
c6a828d3 1496 /* gen6+ rps state */
c85aa885 1497 struct intel_gen6_power_mgmt rps;
c6a828d3 1498
20e4d407
DV
1499 /* ilk-only ips/rps state. Everything in here is protected by the global
1500 * mchdev_lock in intel_pm.c */
c85aa885 1501 struct intel_ilk_power_mgmt ips;
b5e50c3f 1502
83c00f55 1503 struct i915_power_domains power_domains;
a38911a3 1504
a031d709 1505 struct i915_psr psr;
3f51e471 1506
99584db3 1507 struct i915_gpu_error gpu_error;
ae681d96 1508
c9cddffc
JB
1509 struct drm_i915_gem_object *vlv_pctx;
1510
4520f53a 1511#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1512 /* list of fbdev register on this device */
1513 struct intel_fbdev *fbdev;
4520f53a 1514#endif
e953fd7b 1515
073f34d9
JB
1516 /*
1517 * The console may be contended at resume, but we don't
1518 * want it to block on it.
1519 */
1520 struct work_struct console_resume_work;
1521
e953fd7b 1522 struct drm_property *broadcast_rgb_property;
3f43c48d 1523 struct drm_property *force_audio_property;
e3689190 1524
254f965c 1525 uint32_t hw_context_size;
a33afea5 1526 struct list_head context_list;
f4c956ad 1527
3e68320e 1528 u32 fdi_rx_config;
68d18ad7 1529
f4c956ad 1530 struct i915_suspend_saved_registers regfile;
231f42a4 1531
53615a5e
VS
1532 struct {
1533 /*
1534 * Raw watermark latency values:
1535 * in 0.1us units for WM0,
1536 * in 0.5us units for WM1+.
1537 */
1538 /* primary */
1539 uint16_t pri_latency[5];
1540 /* sprite */
1541 uint16_t spr_latency[5];
1542 /* cursor */
1543 uint16_t cur_latency[5];
609cedef
VS
1544
1545 /* current hardware state */
820c1980 1546 struct ilk_wm_values hw;
53615a5e
VS
1547 } wm;
1548
c67a470b
PZ
1549 struct i915_package_c8 pc8;
1550
8a187455
PZ
1551 struct i915_runtime_pm pm;
1552
231f42a4
DV
1553 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1554 * here! */
1555 struct i915_dri1_state dri1;
db1b76ca
DV
1556 /* Old ums support infrastructure, same warning applies. */
1557 struct i915_ums_state ums;
1da177e4
LT
1558} drm_i915_private_t;
1559
2c1792a1
CW
1560static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1561{
1562 return dev->dev_private;
1563}
1564
b4519513
CW
1565/* Iterate over initialised rings */
1566#define for_each_ring(ring__, dev_priv__, i__) \
1567 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1568 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1569
b1d7e4b4
WF
1570enum hdmi_force_audio {
1571 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1572 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1573 HDMI_AUDIO_AUTO, /* trust EDID */
1574 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1575};
1576
190d6cd5 1577#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1578
37e680a1
CW
1579struct drm_i915_gem_object_ops {
1580 /* Interface between the GEM object and its backing storage.
1581 * get_pages() is called once prior to the use of the associated set
1582 * of pages before to binding them into the GTT, and put_pages() is
1583 * called after we no longer need them. As we expect there to be
1584 * associated cost with migrating pages between the backing storage
1585 * and making them available for the GPU (e.g. clflush), we may hold
1586 * onto the pages after they are no longer referenced by the GPU
1587 * in case they may be used again shortly (for example migrating the
1588 * pages to a different memory domain within the GTT). put_pages()
1589 * will therefore most likely be called when the object itself is
1590 * being released or under memory pressure (where we attempt to
1591 * reap pages for the shrinker).
1592 */
1593 int (*get_pages)(struct drm_i915_gem_object *);
1594 void (*put_pages)(struct drm_i915_gem_object *);
1595};
1596
673a394b 1597struct drm_i915_gem_object {
c397b908 1598 struct drm_gem_object base;
673a394b 1599
37e680a1
CW
1600 const struct drm_i915_gem_object_ops *ops;
1601
2f633156
BW
1602 /** List of VMAs backed by this object */
1603 struct list_head vma_list;
1604
c1ad11fc
CW
1605 /** Stolen memory for this object, instead of being backed by shmem. */
1606 struct drm_mm_node *stolen;
35c20a60 1607 struct list_head global_list;
673a394b 1608
69dc4987 1609 struct list_head ring_list;
b25cb2f8
BW
1610 /** Used in execbuf to temporarily hold a ref */
1611 struct list_head obj_exec_link;
673a394b
EA
1612
1613 /**
65ce3027
CW
1614 * This is set if the object is on the active lists (has pending
1615 * rendering and so a non-zero seqno), and is not set if it i s on
1616 * inactive (ready to be unbound) list.
673a394b 1617 */
0206e353 1618 unsigned int active:1;
673a394b
EA
1619
1620 /**
1621 * This is set if the object has been written to since last bound
1622 * to the GTT
1623 */
0206e353 1624 unsigned int dirty:1;
778c3544
DV
1625
1626 /**
1627 * Fence register bits (if any) for this object. Will be set
1628 * as needed when mapped into the GTT.
1629 * Protected by dev->struct_mutex.
778c3544 1630 */
4b9de737 1631 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1632
778c3544
DV
1633 /**
1634 * Advice: are the backing pages purgeable?
1635 */
0206e353 1636 unsigned int madv:2;
778c3544 1637
778c3544
DV
1638 /**
1639 * Current tiling mode for the object.
1640 */
0206e353 1641 unsigned int tiling_mode:2;
5d82e3e6
CW
1642 /**
1643 * Whether the tiling parameters for the currently associated fence
1644 * register have changed. Note that for the purposes of tracking
1645 * tiling changes we also treat the unfenced register, the register
1646 * slot that the object occupies whilst it executes a fenced
1647 * command (such as BLT on gen2/3), as a "fence".
1648 */
1649 unsigned int fence_dirty:1;
778c3544 1650
75e9e915
DV
1651 /**
1652 * Is the object at the current location in the gtt mappable and
1653 * fenceable? Used to avoid costly recalculations.
1654 */
0206e353 1655 unsigned int map_and_fenceable:1;
75e9e915 1656
fb7d516a
DV
1657 /**
1658 * Whether the current gtt mapping needs to be mappable (and isn't just
1659 * mappable by accident). Track pin and fault separate for a more
1660 * accurate mappable working set.
1661 */
0206e353
AJ
1662 unsigned int fault_mappable:1;
1663 unsigned int pin_mappable:1;
cc98b413 1664 unsigned int pin_display:1;
fb7d516a 1665
caea7476
CW
1666 /*
1667 * Is the GPU currently using a fence to access this buffer,
1668 */
1669 unsigned int pending_fenced_gpu_access:1;
1670 unsigned int fenced_gpu_access:1;
1671
651d794f 1672 unsigned int cache_level:3;
93dfb40c 1673
7bddb01f 1674 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1675 unsigned int has_global_gtt_mapping:1;
9da3da66 1676 unsigned int has_dma_mapping:1;
7bddb01f 1677
9da3da66 1678 struct sg_table *pages;
a5570178 1679 int pages_pin_count;
673a394b 1680
1286ff73 1681 /* prime dma-buf support */
9a70cc2a
DA
1682 void *dma_buf_vmapping;
1683 int vmapping_count;
1684
caea7476
CW
1685 struct intel_ring_buffer *ring;
1686
1c293ea3 1687 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1688 uint32_t last_read_seqno;
1689 uint32_t last_write_seqno;
caea7476
CW
1690 /** Breadcrumb of last fenced GPU access to the buffer. */
1691 uint32_t last_fenced_seqno;
673a394b 1692
778c3544 1693 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1694 uint32_t stride;
673a394b 1695
80075d49
DV
1696 /** References from framebuffers, locks out tiling changes. */
1697 unsigned long framebuffer_references;
1698
280b713b 1699 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1700 unsigned long *bit_17;
280b713b 1701
79e53945 1702 /** User space pin count and filp owning the pin */
aa5f8021 1703 unsigned long user_pin_count;
79e53945 1704 struct drm_file *pin_filp;
71acb5eb
DA
1705
1706 /** for phy allocated objects */
1707 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1708};
b45305fc 1709#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1710
62b8b215 1711#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1712
673a394b
EA
1713/**
1714 * Request queue structure.
1715 *
1716 * The request queue allows us to note sequence numbers that have been emitted
1717 * and may be associated with active buffers to be retired.
1718 *
1719 * By keeping this list, we can avoid having to do questionable
1720 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1721 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1722 */
1723struct drm_i915_gem_request {
852835f3
ZN
1724 /** On Which ring this request was generated */
1725 struct intel_ring_buffer *ring;
1726
673a394b
EA
1727 /** GEM sequence number associated with this request. */
1728 uint32_t seqno;
1729
7d736f4f
MK
1730 /** Position in the ringbuffer of the start of the request */
1731 u32 head;
1732
1733 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1734 u32 tail;
1735
0e50e96b
MK
1736 /** Context related to this request */
1737 struct i915_hw_context *ctx;
1738
7d736f4f
MK
1739 /** Batch buffer related to this request if any */
1740 struct drm_i915_gem_object *batch_obj;
1741
673a394b
EA
1742 /** Time at which this request was emitted, in jiffies. */
1743 unsigned long emitted_jiffies;
1744
b962442e 1745 /** global list entry for this request */
673a394b 1746 struct list_head list;
b962442e 1747
f787a5f5 1748 struct drm_i915_file_private *file_priv;
b962442e
EA
1749 /** file_priv list entry for this request */
1750 struct list_head client_list;
673a394b
EA
1751};
1752
1753struct drm_i915_file_private {
b29c19b6
CW
1754 struct drm_i915_private *dev_priv;
1755
673a394b 1756 struct {
99057c81 1757 spinlock_t lock;
b962442e 1758 struct list_head request_list;
b29c19b6 1759 struct delayed_work idle_work;
673a394b 1760 } mm;
40521054 1761 struct idr context_idr;
e59ec13d 1762
0eea67eb 1763 struct i915_hw_context *private_default_ctx;
b29c19b6 1764 atomic_t rps_wait_boost;
673a394b
EA
1765};
1766
2c1792a1 1767#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1768
ffbab09b
VS
1769#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1770#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1771#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1772#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1773#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1774#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1775#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1776#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1777#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1778#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1779#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1780#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1781#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1782#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1783#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1784#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1785#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1786#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1787#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1788 (dev)->pdev->device == 0x0152 || \
1789 (dev)->pdev->device == 0x015a)
1790#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1791 (dev)->pdev->device == 0x0106 || \
1792 (dev)->pdev->device == 0x010A)
70a3eb7a 1793#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1794#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1795#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1796#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1797#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1798 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1799#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1800 (((dev)->pdev->device & 0xf) == 0x2 || \
1801 ((dev)->pdev->device & 0xf) == 0x6 || \
1802 ((dev)->pdev->device & 0xf) == 0xe))
1803#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1804 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1805#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1806#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1807 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1808#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1809
85436696
JB
1810/*
1811 * The genX designation typically refers to the render engine, so render
1812 * capability related checks should use IS_GEN, while display and other checks
1813 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1814 * chips, etc.).
1815 */
cae5852d
ZN
1816#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1817#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1818#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1819#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1820#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1821#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1822#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1823
73ae478c
BW
1824#define RENDER_RING (1<<RCS)
1825#define BSD_RING (1<<VCS)
1826#define BLT_RING (1<<BCS)
1827#define VEBOX_RING (1<<VECS)
1828#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1829#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1830#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1831#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1832#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1833#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1834
254f965c 1835#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1836#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1837#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1838 && !IS_BROADWELL(dev))
1839#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1840#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1841
05394f39 1842#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1843#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1844
b45305fc
DV
1845/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1846#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1847
cae5852d
ZN
1848/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1849 * rows, which changed the alignment requirements and fence programming.
1850 */
1851#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1852 IS_I915GM(dev)))
1853#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1854#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1855#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1856#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1857#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1858
1859#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1860#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1861#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1862
2a114cc1 1863#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1864
dd93be58 1865#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1866#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1867#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1868#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1869#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1870
17a303ec
PZ
1871#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1872#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1873#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1874#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1875#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1876#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1877
2c1792a1 1878#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1879#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1880#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1881#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1882#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1883#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1884
040d2baa
BW
1885/* DPF == dynamic parity feature */
1886#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1887#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1888
c8735b0c
BW
1889#define GT_FREQUENCY_MULTIPLIER 50
1890
05394f39
CW
1891#include "i915_trace.h"
1892
baa70943 1893extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1894extern int i915_max_ioctl;
1895
6a9ee8af
DA
1896extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1897extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1898extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1899extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1900
d330a953
JN
1901/* i915_params.c */
1902struct i915_params {
1903 int modeset;
1904 int panel_ignore_lid;
1905 unsigned int powersave;
1906 int semaphores;
1907 unsigned int lvds_downclock;
1908 int lvds_channel_mode;
1909 int panel_use_ssc;
1910 int vbt_sdvo_panel_type;
1911 int enable_rc6;
1912 int enable_fbc;
1913 bool enable_hangcheck;
1914 int enable_ppgtt;
1915 int enable_psr;
1916 unsigned int preliminary_hw_support;
1917 int disable_power_well;
1918 int enable_ips;
1919 bool fastboot;
1920 int enable_pc8;
1921 int pc8_timeout;
1922 bool prefault_disable;
1923 bool reset;
1924 int invert_brightness;
1925};
1926extern struct i915_params i915 __read_mostly;
1927
1da177e4 1928 /* i915_dma.c */
d05c617e 1929void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1930extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1931extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1932extern int i915_driver_unload(struct drm_device *);
673a394b 1933extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1934extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1935extern void i915_driver_preclose(struct drm_device *dev,
1936 struct drm_file *file_priv);
673a394b
EA
1937extern void i915_driver_postclose(struct drm_device *dev,
1938 struct drm_file *file_priv);
84b1fd10 1939extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1940#ifdef CONFIG_COMPAT
0d6aa60b
DA
1941extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1942 unsigned long arg);
c43b5634 1943#endif
673a394b 1944extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1945 struct drm_clip_rect *box,
1946 int DR1, int DR4);
8e96d9c4 1947extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1948extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1949extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1950extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1951extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1952extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1953
073f34d9 1954extern void intel_console_resume(struct work_struct *work);
af6061af 1955
1da177e4 1956/* i915_irq.c */
10cd45b6 1957void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1958void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1959
f71d4af4 1960extern void intel_irq_init(struct drm_device *dev);
20afbda2 1961extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1962
1963extern void intel_uncore_sanitize(struct drm_device *dev);
1964extern void intel_uncore_early_sanitize(struct drm_device *dev);
1965extern void intel_uncore_init(struct drm_device *dev);
907b28c5 1966extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1967extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1968
7c463586 1969void
3b6c42e8 1970i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1971
1972void
3b6c42e8 1973i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1974
673a394b
EA
1975/* i915_gem.c */
1976int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1977 struct drm_file *file_priv);
1978int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1979 struct drm_file *file_priv);
1980int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1981 struct drm_file *file_priv);
1982int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1983 struct drm_file *file_priv);
1984int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1985 struct drm_file *file_priv);
de151cf6
JB
1986int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1987 struct drm_file *file_priv);
673a394b
EA
1988int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1989 struct drm_file *file_priv);
1990int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1991 struct drm_file *file_priv);
1992int i915_gem_execbuffer(struct drm_device *dev, void *data,
1993 struct drm_file *file_priv);
76446cac
JB
1994int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1995 struct drm_file *file_priv);
673a394b
EA
1996int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1997 struct drm_file *file_priv);
1998int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1999 struct drm_file *file_priv);
2000int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
199adf40
BW
2002int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file);
2004int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2005 struct drm_file *file);
673a394b
EA
2006int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2007 struct drm_file *file_priv);
3ef94daa
CW
2008int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2009 struct drm_file *file_priv);
673a394b
EA
2010int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2011 struct drm_file *file_priv);
2012int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2013 struct drm_file *file_priv);
2014int i915_gem_set_tiling(struct drm_device *dev, void *data,
2015 struct drm_file *file_priv);
2016int i915_gem_get_tiling(struct drm_device *dev, void *data,
2017 struct drm_file *file_priv);
5a125c3c
EA
2018int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2019 struct drm_file *file_priv);
23ba4fd0
BW
2020int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2021 struct drm_file *file_priv);
673a394b 2022void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2023void *i915_gem_object_alloc(struct drm_device *dev);
2024void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2025void i915_gem_object_init(struct drm_i915_gem_object *obj,
2026 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2027struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2028 size_t size);
7e0d96bc
BW
2029void i915_init_vm(struct drm_i915_private *dev_priv,
2030 struct i915_address_space *vm);
673a394b 2031void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2032void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2033
2021746e 2034int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2035 struct i915_address_space *vm,
2021746e 2036 uint32_t alignment,
86a1ee26
CW
2037 bool map_and_fenceable,
2038 bool nonblocking);
d7f46fc4 2039void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2040int __must_check i915_vma_unbind(struct i915_vma *vma);
2041int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2042int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2043void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2044void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2045void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2046
37e680a1 2047int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2048static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2049{
67d5a50c
ID
2050 struct sg_page_iter sg_iter;
2051
2052 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2053 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2054
2055 return NULL;
9da3da66 2056}
a5570178
CW
2057static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2058{
2059 BUG_ON(obj->pages == NULL);
2060 obj->pages_pin_count++;
2061}
2062static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2063{
2064 BUG_ON(obj->pages_pin_count == 0);
2065 obj->pages_pin_count--;
2066}
2067
54cf91dc 2068int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2069int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2070 struct intel_ring_buffer *to);
e2d05a8b
BW
2071void i915_vma_move_to_active(struct i915_vma *vma,
2072 struct intel_ring_buffer *ring);
ff72145b
DA
2073int i915_gem_dumb_create(struct drm_file *file_priv,
2074 struct drm_device *dev,
2075 struct drm_mode_create_dumb *args);
2076int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2077 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2078/**
2079 * Returns true if seq1 is later than seq2.
2080 */
2081static inline bool
2082i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2083{
2084 return (int32_t)(seq1 - seq2) >= 0;
2085}
2086
fca26bb4
MK
2087int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2088int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2089int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2090int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2091
9a5a53b3 2092static inline bool
1690e1eb
CW
2093i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2094{
2095 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2096 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2097 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2098 return true;
2099 } else
2100 return false;
1690e1eb
CW
2101}
2102
2103static inline void
2104i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2105{
2106 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2107 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2108 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2109 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2110 }
2111}
2112
b29c19b6 2113bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2114void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2115int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2116 bool interruptible);
1f83fee0
DV
2117static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2118{
2119 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2120 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2121}
2122
2123static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2124{
2ac0f450
MK
2125 return atomic_read(&error->reset_counter) & I915_WEDGED;
2126}
2127
2128static inline u32 i915_reset_count(struct i915_gpu_error *error)
2129{
2130 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2131}
a71d8d94 2132
069efc1d 2133void i915_gem_reset(struct drm_device *dev);
000433b6 2134bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2135int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2136int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2137int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2138int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2139void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2140void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2141int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2142int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2143int __i915_add_request(struct intel_ring_buffer *ring,
2144 struct drm_file *file,
7d736f4f 2145 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2146 u32 *seqno);
2147#define i915_add_request(ring, seqno) \
854c94a7 2148 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2149int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2150 uint32_t seqno);
de151cf6 2151int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2152int __must_check
2153i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2154 bool write);
2155int __must_check
dabdfe02
CW
2156i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2157int __must_check
2da3b9b9
CW
2158i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2159 u32 alignment,
2021746e 2160 struct intel_ring_buffer *pipelined);
cc98b413 2161void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2162int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2163 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2164 int id,
2165 int align);
71acb5eb 2166void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2167 struct drm_i915_gem_object *obj);
71acb5eb 2168void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2169int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2170void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2171
0fa87796
ID
2172uint32_t
2173i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2174uint32_t
d865110c
ID
2175i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2176 int tiling_mode, bool fenced);
467cffba 2177
e4ffd173
CW
2178int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2179 enum i915_cache_level cache_level);
2180
1286ff73
DV
2181struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2182 struct dma_buf *dma_buf);
2183
2184struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2185 struct drm_gem_object *gem_obj, int flags);
2186
19b2dbde
CW
2187void i915_gem_restore_fences(struct drm_device *dev);
2188
a70a3148
BW
2189unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2190 struct i915_address_space *vm);
2191bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2192bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2193 struct i915_address_space *vm);
2194unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2195 struct i915_address_space *vm);
2196struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2197 struct i915_address_space *vm);
accfef2e
BW
2198struct i915_vma *
2199i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2200 struct i915_address_space *vm);
5c2abbea
BW
2201
2202struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2203static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2204 struct i915_vma *vma;
2205 list_for_each_entry(vma, &obj->vma_list, vma_link)
2206 if (vma->pin_count > 0)
2207 return true;
2208 return false;
2209}
5c2abbea 2210
a70a3148
BW
2211/* Some GGTT VM helpers */
2212#define obj_to_ggtt(obj) \
2213 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2214static inline bool i915_is_ggtt(struct i915_address_space *vm)
2215{
2216 struct i915_address_space *ggtt =
2217 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2218 return vm == ggtt;
2219}
2220
2221static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2222{
2223 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2224}
2225
2226static inline unsigned long
2227i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2228{
2229 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2230}
2231
2232static inline unsigned long
2233i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2234{
2235 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2236}
c37e2204
BW
2237
2238static inline int __must_check
2239i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2240 uint32_t alignment,
2241 bool map_and_fenceable,
2242 bool nonblocking)
2243{
2244 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2245 map_and_fenceable, nonblocking);
2246}
a70a3148 2247
254f965c 2248/* i915_gem_context.c */
0eea67eb 2249#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2250int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2251void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2252void i915_gem_context_reset(struct drm_device *dev);
e422b888 2253int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2254int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2255void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2256int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2257 struct drm_file *file, struct i915_hw_context *to);
2258struct i915_hw_context *
2259i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2260void i915_gem_context_free(struct kref *ctx_ref);
2261static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2262{
c482972a
BW
2263 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2264 kref_get(&ctx->ref);
dce3271b
MK
2265}
2266
2267static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2268{
c482972a
BW
2269 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2270 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2271}
2272
84624813
BW
2273int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2274 struct drm_file *file);
2275int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2276 struct drm_file *file);
1286ff73 2277
679845ed
BW
2278/* i915_gem_evict.c */
2279int __must_check i915_gem_evict_something(struct drm_device *dev,
2280 struct i915_address_space *vm,
2281 int min_size,
2282 unsigned alignment,
2283 unsigned cache_level,
2284 bool mappable,
2285 bool nonblock);
2286int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2287int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2288
76aaf220 2289/* i915_gem_gtt.c */
828c7908
BW
2290void i915_check_and_clear_faults(struct drm_device *dev);
2291void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2292void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2293int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2294void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2295void i915_gem_init_global_gtt(struct drm_device *dev);
2296void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2297 unsigned long mappable_end, unsigned long end);
e76e9aeb 2298int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2299static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2300{
2301 if (INTEL_INFO(dev)->gen < 6)
2302 intel_gtt_chipset_flush();
2303}
246cbfb5
BW
2304int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
2305static inline bool intel_enable_ppgtt(struct drm_device *dev, bool full)
2306{
d330a953 2307 if (i915.enable_ppgtt == 0 || !HAS_ALIASING_PPGTT(dev))
246cbfb5 2308 return false;
e76e9aeb 2309
d330a953 2310 if (i915.enable_ppgtt == 1 && full)
7e0d96bc 2311 return false;
76aaf220 2312
246cbfb5
BW
2313#ifdef CONFIG_INTEL_IOMMU
2314 /* Disable ppgtt on SNB if VT-d is on. */
2315 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped) {
2316 DRM_INFO("Disabling PPGTT because VT-d is on\n");
2317 return false;
2318 }
2319#endif
2320
7e0d96bc
BW
2321 if (full)
2322 return HAS_PPGTT(dev);
2323 else
2324 return HAS_ALIASING_PPGTT(dev);
246cbfb5
BW
2325}
2326
c7c48dfd
BW
2327static inline void ppgtt_release(struct kref *kref)
2328{
2329 struct i915_hw_ppgtt *ppgtt = container_of(kref, struct i915_hw_ppgtt, ref);
679845ed
BW
2330 struct drm_device *dev = ppgtt->base.dev;
2331 struct drm_i915_private *dev_priv = dev->dev_private;
2332 struct i915_address_space *vm = &ppgtt->base;
2333
2334 if (ppgtt == dev_priv->mm.aliasing_ppgtt ||
2335 (list_empty(&vm->active_list) && list_empty(&vm->inactive_list))) {
2336 ppgtt->base.cleanup(&ppgtt->base);
2337 return;
2338 }
2339
2340 /*
2341 * Make sure vmas are unbound before we take down the drm_mm
2342 *
2343 * FIXME: Proper refcounting should take care of this, this shouldn't be
2344 * needed at all.
2345 */
2346 if (!list_empty(&vm->active_list)) {
2347 struct i915_vma *vma;
2348
2349 list_for_each_entry(vma, &vm->active_list, mm_list)
2350 if (WARN_ON(list_empty(&vma->vma_link) ||
2351 list_is_singular(&vma->vma_link)))
2352 break;
2353
2354 i915_gem_evict_vm(&ppgtt->base, true);
2355 } else {
2356 i915_gem_retire_requests(dev);
2357 i915_gem_evict_vm(&ppgtt->base, false);
2358 }
c7c48dfd
BW
2359
2360 ppgtt->base.cleanup(&ppgtt->base);
2361}
b47eb4a2 2362
9797fbfb
CW
2363/* i915_gem_stolen.c */
2364int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2365int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2366void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2367void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2368struct drm_i915_gem_object *
2369i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2370struct drm_i915_gem_object *
2371i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2372 u32 stolen_offset,
2373 u32 gtt_offset,
2374 u32 size);
0104fdbb 2375void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2376
673a394b 2377/* i915_gem_tiling.c */
2c1792a1 2378static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2379{
2380 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2381
2382 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2383 obj->tiling_mode != I915_TILING_NONE;
2384}
2385
673a394b 2386void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2387void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2388void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2389
2390/* i915_gem_debug.c */
23bc5982
CW
2391#if WATCH_LISTS
2392int i915_verify_lists(struct drm_device *dev);
673a394b 2393#else
23bc5982 2394#define i915_verify_lists(dev) 0
673a394b 2395#endif
1da177e4 2396
2017263e 2397/* i915_debugfs.c */
27c202ad
BG
2398int i915_debugfs_init(struct drm_minor *minor);
2399void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2400#ifdef CONFIG_DEBUG_FS
07144428
DL
2401void intel_display_crc_init(struct drm_device *dev);
2402#else
f8c168fa 2403static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2404#endif
84734a04
MK
2405
2406/* i915_gpu_error.c */
edc3d884
MK
2407__printf(2, 3)
2408void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2409int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2410 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2411int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2412 size_t count, loff_t pos);
2413static inline void i915_error_state_buf_release(
2414 struct drm_i915_error_state_buf *eb)
2415{
2416 kfree(eb->buf);
2417}
84734a04
MK
2418void i915_capture_error_state(struct drm_device *dev);
2419void i915_error_state_get(struct drm_device *dev,
2420 struct i915_error_state_file_priv *error_priv);
2421void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2422void i915_destroy_error_state(struct drm_device *dev);
2423
2424void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2425const char *i915_cache_level_str(int type);
2017263e 2426
317c35d1
JB
2427/* i915_suspend.c */
2428extern int i915_save_state(struct drm_device *dev);
2429extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2430
d8157a36
DV
2431/* i915_ums.c */
2432void i915_save_display_reg(struct drm_device *dev);
2433void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2434
0136db58
BW
2435/* i915_sysfs.c */
2436void i915_setup_sysfs(struct drm_device *dev_priv);
2437void i915_teardown_sysfs(struct drm_device *dev_priv);
2438
f899fc64
CW
2439/* intel_i2c.c */
2440extern int intel_setup_gmbus(struct drm_device *dev);
2441extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2442static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2443{
2ed06c93 2444 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2445}
2446
2447extern struct i2c_adapter *intel_gmbus_get_adapter(
2448 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2449extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2450extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2451static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2452{
2453 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2454}
f899fc64
CW
2455extern void intel_i2c_reset(struct drm_device *dev);
2456
3b617967 2457/* intel_opregion.c */
9c4b0a68 2458struct intel_encoder;
44834a67
CW
2459extern int intel_opregion_setup(struct drm_device *dev);
2460#ifdef CONFIG_ACPI
2461extern void intel_opregion_init(struct drm_device *dev);
2462extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2463extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2464extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2465 bool enable);
ecbc5cf3
JN
2466extern int intel_opregion_notify_adapter(struct drm_device *dev,
2467 pci_power_t state);
65e082c9 2468#else
44834a67
CW
2469static inline void intel_opregion_init(struct drm_device *dev) { return; }
2470static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2471static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2472static inline int
2473intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2474{
2475 return 0;
2476}
ecbc5cf3
JN
2477static inline int
2478intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2479{
2480 return 0;
2481}
65e082c9 2482#endif
8ee1c3db 2483
723bfd70
JB
2484/* intel_acpi.c */
2485#ifdef CONFIG_ACPI
2486extern void intel_register_dsm_handler(void);
2487extern void intel_unregister_dsm_handler(void);
2488#else
2489static inline void intel_register_dsm_handler(void) { return; }
2490static inline void intel_unregister_dsm_handler(void) { return; }
2491#endif /* CONFIG_ACPI */
2492
79e53945 2493/* modesetting */
f817586c 2494extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2495extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2496extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2497extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2498extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2499extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2500extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2501 bool force_restore);
44cec740 2502extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2503extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2504extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2505extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2506extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2507extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2508extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2509extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2510extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2511extern void intel_detect_pch(struct drm_device *dev);
2512extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2513extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2514
2911a35b 2515extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2516int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2517 struct drm_file *file);
b6359918
MK
2518int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2519 struct drm_file *file);
575155a9 2520
6ef3d427
CW
2521/* overlay */
2522extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2523extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2524 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2525
2526extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2527extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2528 struct drm_device *dev,
2529 struct intel_display_error_state *error);
6ef3d427 2530
b7287d80
BW
2531/* On SNB platform, before reading ring registers forcewake bit
2532 * must be set to prevent GT core from power down and stale values being
2533 * returned.
2534 */
c8d9a590
D
2535void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2536void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2537
42c0526c
BW
2538int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2539int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2540
2541/* intel_sideband.c */
64936258
JN
2542u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2543void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2544u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2545u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2546void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2547u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2548void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2549u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2550void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2551u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2552void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2553u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2554void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2555u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2556void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2557u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2558 enum intel_sbi_destination destination);
2559void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2560 enum intel_sbi_destination destination);
e9fe51c6
SK
2561u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2562void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2563
2ec3815f
VS
2564int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2565int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2566
940aece4
D
2567void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2568void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2569
2570#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2571 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2572 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2573 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2574 ((reg) >= 0x2E000 && (reg) < 0x30000))
2575
2576#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2577 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2578 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2579 ((reg) >= 0x30000 && (reg) < 0x40000))
2580
c8d9a590
D
2581#define FORCEWAKE_RENDER (1 << 0)
2582#define FORCEWAKE_MEDIA (1 << 1)
2583#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2584
2585
0b274481
BW
2586#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2587#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2588
2589#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2590#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2591#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2592#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2593
2594#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2595#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2596#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2597#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2598
2599#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2600#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2601
2602#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2603#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2604
55bc60db
VS
2605/* "Broadcast RGB" property */
2606#define INTEL_BROADCAST_RGB_AUTO 0
2607#define INTEL_BROADCAST_RGB_FULL 1
2608#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2609
766aa1c4
VS
2610static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2611{
2612 if (HAS_PCH_SPLIT(dev))
2613 return CPU_VGACNTRL;
2614 else if (IS_VALLEYVIEW(dev))
2615 return VLV_VGACNTRL;
2616 else
2617 return VGACNTRL;
2618}
2619
2bb4629a
VS
2620static inline void __user *to_user_ptr(u64 address)
2621{
2622 return (void __user *)(uintptr_t)address;
2623}
2624
df97729f
ID
2625static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2626{
2627 unsigned long j = msecs_to_jiffies(m);
2628
2629 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2630}
2631
2632static inline unsigned long
2633timespec_to_jiffies_timeout(const struct timespec *value)
2634{
2635 unsigned long j = timespec_to_jiffies(value);
2636
2637 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2638}
2639
dce56b3c
PZ
2640/*
2641 * If you need to wait X milliseconds between events A and B, but event B
2642 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2643 * when event A happened, then just before event B you call this function and
2644 * pass the timestamp as the first argument, and X as the second argument.
2645 */
2646static inline void
2647wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2648{
2649 unsigned long target_jiffies, tmp_jiffies;
2650 unsigned int remaining_ms;
2651
2652 /*
2653 * Don't re-read the value of "jiffies" every time since it may change
2654 * behind our back and break the math.
2655 */
2656 tmp_jiffies = jiffies;
2657 target_jiffies = timestamp_jiffies +
2658 msecs_to_jiffies_timeout(to_wait_ms);
2659
2660 if (time_after(target_jiffies, tmp_jiffies)) {
2661 remaining_ms = jiffies_to_msecs((long)target_jiffies -
2662 (long)tmp_jiffies);
2663 while (remaining_ms)
2664 remaining_ms =
2665 schedule_timeout_uninterruptible(remaining_ms);
2666 }
2667}
2668
1da177e4 2669#endif
This page took 0.905474 seconds and 5 git commands to generate.