drm/i915: move dev_priv->suspend around
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
d615a166 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
117 POWER_DOMAIN_PORT_DDI_A_2_LANES,
118 POWER_DOMAIN_PORT_DDI_A_4_LANES,
119 POWER_DOMAIN_PORT_DDI_B_2_LANES,
120 POWER_DOMAIN_PORT_DDI_B_4_LANES,
121 POWER_DOMAIN_PORT_DDI_C_2_LANES,
122 POWER_DOMAIN_PORT_DDI_C_4_LANES,
123 POWER_DOMAIN_PORT_DDI_D_2_LANES,
124 POWER_DOMAIN_PORT_DDI_D_4_LANES,
125 POWER_DOMAIN_PORT_DSI,
126 POWER_DOMAIN_PORT_CRT,
127 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 128 POWER_DOMAIN_VGA,
fbeeaa23 129 POWER_DOMAIN_AUDIO,
baa70707 130 POWER_DOMAIN_INIT,
bddc7645
ID
131
132 POWER_DOMAIN_NUM,
b97186f0
PZ
133};
134
135#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
136#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
137 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
138#define POWER_DOMAIN_TRANSCODER(tran) \
139 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
140 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 141
1d843f9d
EE
142enum hpd_pin {
143 HPD_NONE = 0,
144 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
145 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
146 HPD_CRT,
147 HPD_SDVO_B,
148 HPD_SDVO_C,
149 HPD_PORT_B,
150 HPD_PORT_C,
151 HPD_PORT_D,
152 HPD_NUM_PINS
153};
154
2a2d5482
CW
155#define I915_GEM_GPU_DOMAINS \
156 (I915_GEM_DOMAIN_RENDER | \
157 I915_GEM_DOMAIN_SAMPLER | \
158 I915_GEM_DOMAIN_COMMAND | \
159 I915_GEM_DOMAIN_INSTRUCTION | \
160 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 161
7eb552ae 162#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 163#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 164
6c2b7c12
DV
165#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
166 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
167 if ((intel_encoder)->base.crtc == (__crtc))
168
53f5e3ca
JB
169#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
170 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
171 if ((intel_connector)->base.encoder == (__encoder))
172
e7b903d2
DV
173struct drm_i915_private;
174
46edb027
DV
175enum intel_dpll_id {
176 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
177 /* real shared dpll ids must be >= 0 */
178 DPLL_ID_PCH_PLL_A,
179 DPLL_ID_PCH_PLL_B,
180};
181#define I915_NUM_PLLS 2
182
5358901f 183struct intel_dpll_hw_state {
66e985c0 184 uint32_t dpll;
8bcc2795 185 uint32_t dpll_md;
66e985c0
DV
186 uint32_t fp0;
187 uint32_t fp1;
5358901f
DV
188};
189
e72f9fbf 190struct intel_shared_dpll {
ee7b9f93
JB
191 int refcount; /* count of number of CRTCs sharing this PLL */
192 int active; /* count of number of active CRTCs (i.e. DPMS on) */
193 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
194 const char *name;
195 /* should match the index in the dev_priv->shared_dplls array */
196 enum intel_dpll_id id;
5358901f 197 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
198 void (*mode_set)(struct drm_i915_private *dev_priv,
199 struct intel_shared_dpll *pll);
e7b903d2
DV
200 void (*enable)(struct drm_i915_private *dev_priv,
201 struct intel_shared_dpll *pll);
202 void (*disable)(struct drm_i915_private *dev_priv,
203 struct intel_shared_dpll *pll);
5358901f
DV
204 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
205 struct intel_shared_dpll *pll,
206 struct intel_dpll_hw_state *hw_state);
ee7b9f93 207};
ee7b9f93 208
e69d0bc1
DV
209/* Used by dp and fdi links */
210struct intel_link_m_n {
211 uint32_t tu;
212 uint32_t gmch_m;
213 uint32_t gmch_n;
214 uint32_t link_m;
215 uint32_t link_n;
216};
217
218void intel_link_compute_m_n(int bpp, int nlanes,
219 int pixel_clock, int link_clock,
220 struct intel_link_m_n *m_n);
221
6441ab5f
PZ
222struct intel_ddi_plls {
223 int spll_refcount;
224 int wrpll1_refcount;
225 int wrpll2_refcount;
226};
227
1da177e4
LT
228/* Interface history:
229 *
230 * 1.1: Original.
0d6aa60b
DA
231 * 1.2: Add Power Management
232 * 1.3: Add vblank support
de227f5f 233 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 234 * 1.5: Add vblank pipe configuration
2228ed67
MCA
235 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
236 * - Support vertical blank on secondary display pipe
1da177e4
LT
237 */
238#define DRIVER_MAJOR 1
2228ed67 239#define DRIVER_MINOR 6
1da177e4
LT
240#define DRIVER_PATCHLEVEL 0
241
23bc5982 242#define WATCH_LISTS 0
42d6ab48 243#define WATCH_GTT 0
673a394b 244
71acb5eb
DA
245#define I915_GEM_PHYS_CURSOR_0 1
246#define I915_GEM_PHYS_CURSOR_1 2
247#define I915_GEM_PHYS_OVERLAY_REGS 3
248#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
249
250struct drm_i915_gem_phys_object {
251 int id;
252 struct page **page_list;
253 drm_dma_handle_t *handle;
05394f39 254 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
255};
256
0a3e67a4
JB
257struct opregion_header;
258struct opregion_acpi;
259struct opregion_swsci;
260struct opregion_asle;
261
8ee1c3db 262struct intel_opregion {
5bc4418b
BW
263 struct opregion_header __iomem *header;
264 struct opregion_acpi __iomem *acpi;
265 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
266 u32 swsci_gbda_sub_functions;
267 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
268 struct opregion_asle __iomem *asle;
269 void __iomem *vbt;
01fe9dbd 270 u32 __iomem *lid_state;
91a60f20 271 struct work_struct asle_work;
8ee1c3db 272};
44834a67 273#define OPREGION_SIZE (8*1024)
8ee1c3db 274
6ef3d427
CW
275struct intel_overlay;
276struct intel_overlay_error_state;
277
7c1c2871
DA
278struct drm_i915_master_private {
279 drm_local_map_t *sarea;
280 struct _drm_i915_sarea *sarea_priv;
281};
de151cf6 282#define I915_FENCE_REG_NONE -1
42b5aeab
VS
283#define I915_MAX_NUM_FENCES 32
284/* 32 fences + sign bit for FENCE_REG_NONE */
285#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
286
287struct drm_i915_fence_reg {
007cc8ac 288 struct list_head lru_list;
caea7476 289 struct drm_i915_gem_object *obj;
1690e1eb 290 int pin_count;
de151cf6 291};
7c1c2871 292
9b9d172d 293struct sdvo_device_mapping {
e957d772 294 u8 initialized;
9b9d172d 295 u8 dvo_port;
296 u8 slave_addr;
297 u8 dvo_wiring;
e957d772 298 u8 i2c_pin;
b1083333 299 u8 ddc_pin;
9b9d172d 300};
301
c4a1d9e4
CW
302struct intel_display_error_state;
303
63eeaf38 304struct drm_i915_error_state {
742cbee8 305 struct kref ref;
585b0288
BW
306 struct timeval time;
307
cb383002 308 char error_msg[128];
48b031e3 309 u32 reset_count;
62d5d69b 310 u32 suspend_count;
cb383002 311
585b0288 312 /* Generic register state */
63eeaf38
JB
313 u32 eir;
314 u32 pgtbl_er;
be998e2e 315 u32 ier;
b9a3906b 316 u32 ccid;
0f3b6849
CW
317 u32 derrmr;
318 u32 forcewake;
585b0288
BW
319 u32 error; /* gen6+ */
320 u32 err_int; /* gen7 */
321 u32 done_reg;
91ec5d11
BW
322 u32 gac_eco;
323 u32 gam_ecochk;
324 u32 gab_ctl;
325 u32 gfx_mode;
585b0288 326 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 327 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
328 u64 fence[I915_MAX_NUM_FENCES];
329 struct intel_overlay_error_state *overlay;
330 struct intel_display_error_state *display;
331
52d39a21 332 struct drm_i915_error_ring {
372fbb8e 333 bool valid;
362b8af7
BW
334 /* Software tracked state */
335 bool waiting;
336 int hangcheck_score;
337 enum intel_ring_hangcheck_action hangcheck_action;
338 int num_requests;
339
340 /* our own tracking of ring head and tail */
341 u32 cpu_ring_head;
342 u32 cpu_ring_tail;
343
344 u32 semaphore_seqno[I915_NUM_RINGS - 1];
345
346 /* Register state */
347 u32 tail;
348 u32 head;
349 u32 ctl;
350 u32 hws;
351 u32 ipeir;
352 u32 ipehr;
353 u32 instdone;
354 u32 acthd;
355 u32 bbstate;
356 u32 instpm;
357 u32 instps;
358 u32 seqno;
359 u64 bbaddr;
360 u32 fault_reg;
361 u32 faddr;
362 u32 rc_psmi; /* sleep state */
363 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
364
52d39a21
CW
365 struct drm_i915_error_object {
366 int page_count;
367 u32 gtt_offset;
368 u32 *pages[0];
ab0e7ff9 369 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 370
52d39a21
CW
371 struct drm_i915_error_request {
372 long jiffies;
373 u32 seqno;
ee4f42b1 374 u32 tail;
52d39a21 375 } *requests;
6c7a01ec
BW
376
377 struct {
378 u32 gfx_mode;
379 union {
380 u64 pdp[4];
381 u32 pp_dir_base;
382 };
383 } vm_info;
ab0e7ff9
CW
384
385 pid_t pid;
386 char comm[TASK_COMM_LEN];
52d39a21 387 } ring[I915_NUM_RINGS];
9df30794 388 struct drm_i915_error_buffer {
a779e5ab 389 u32 size;
9df30794 390 u32 name;
0201f1ec 391 u32 rseqno, wseqno;
9df30794
CW
392 u32 gtt_offset;
393 u32 read_domains;
394 u32 write_domain;
4b9de737 395 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
396 s32 pinned:2;
397 u32 tiling:2;
398 u32 dirty:1;
399 u32 purgeable:1;
5d1333fc 400 s32 ring:4;
f56383cb 401 u32 cache_level:3;
95f5301d 402 } **active_bo, **pinned_bo;
6c7a01ec 403
95f5301d 404 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
405};
406
7bd688cd 407struct intel_connector;
b8cecdf5 408struct intel_crtc_config;
46f297fb 409struct intel_plane_config;
0e8ffe1b 410struct intel_crtc;
ee9300bb
DV
411struct intel_limit;
412struct dpll;
b8cecdf5 413
e70236a8 414struct drm_i915_display_funcs {
ee5382ae 415 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 416 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
417 void (*disable_fbc)(struct drm_device *dev);
418 int (*get_display_clock_speed)(struct drm_device *dev);
419 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
420 /**
421 * find_dpll() - Find the best values for the PLL
422 * @limit: limits for the PLL
423 * @crtc: current CRTC
424 * @target: target frequency in kHz
425 * @refclk: reference clock frequency in kHz
426 * @match_clock: if provided, @best_clock P divider must
427 * match the P divider from @match_clock
428 * used for LVDS downclocking
429 * @best_clock: best PLL values found
430 *
431 * Returns true on success, false on failure.
432 */
433 bool (*find_dpll)(const struct intel_limit *limit,
434 struct drm_crtc *crtc,
435 int target, int refclk,
436 struct dpll *match_clock,
437 struct dpll *best_clock);
46ba614c 438 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
439 void (*update_sprite_wm)(struct drm_plane *plane,
440 struct drm_crtc *crtc,
4c4ff43a 441 uint32_t sprite_width, int pixel_size,
bdd57d03 442 bool enable, bool scaled);
47fab737 443 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
444 /* Returns the active state of the crtc, and if the crtc is active,
445 * fills out the pipe-config with the hw state. */
446 bool (*get_pipe_config)(struct intel_crtc *,
447 struct intel_crtc_config *);
46f297fb
JB
448 void (*get_plane_config)(struct intel_crtc *,
449 struct intel_plane_config *);
f564048e 450 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
451 int x, int y,
452 struct drm_framebuffer *old_fb);
76e5a89c
DV
453 void (*crtc_enable)(struct drm_crtc *crtc);
454 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 455 void (*off)(struct drm_crtc *crtc);
e0dac65e 456 void (*write_eld)(struct drm_connector *connector,
34427052
JN
457 struct drm_crtc *crtc,
458 struct drm_display_mode *mode);
674cf967 459 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 460 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
461 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
462 struct drm_framebuffer *fb,
ed8d1975
KP
463 struct drm_i915_gem_object *obj,
464 uint32_t flags);
17638cd6
JB
465 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
466 int x, int y);
20afbda2 467 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
468 /* clock updates for mode set */
469 /* cursor updates */
470 /* render clock increase/decrease */
471 /* display clock increase/decrease */
472 /* pll clock increase/decrease */
7bd688cd
JN
473
474 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
475 uint32_t (*get_backlight)(struct intel_connector *connector);
476 void (*set_backlight)(struct intel_connector *connector,
477 uint32_t level);
478 void (*disable_backlight)(struct intel_connector *connector);
479 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
480};
481
907b28c5 482struct intel_uncore_funcs {
c8d9a590
D
483 void (*force_wake_get)(struct drm_i915_private *dev_priv,
484 int fw_engine);
485 void (*force_wake_put)(struct drm_i915_private *dev_priv,
486 int fw_engine);
0b274481
BW
487
488 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
489 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
490 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
491 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
492
493 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
494 uint8_t val, bool trace);
495 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
496 uint16_t val, bool trace);
497 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
498 uint32_t val, bool trace);
499 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
500 uint64_t val, bool trace);
990bbdad
CW
501};
502
907b28c5
CW
503struct intel_uncore {
504 spinlock_t lock; /** lock is also taken in irq contexts. */
505
506 struct intel_uncore_funcs funcs;
507
508 unsigned fifo_count;
509 unsigned forcewake_count;
aec347ab 510
940aece4
D
511 unsigned fw_rendercount;
512 unsigned fw_mediacount;
513
8232644c 514 struct timer_list force_wake_timer;
907b28c5
CW
515};
516
79fc46df
DL
517#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
518 func(is_mobile) sep \
519 func(is_i85x) sep \
520 func(is_i915g) sep \
521 func(is_i945gm) sep \
522 func(is_g33) sep \
523 func(need_gfx_hws) sep \
524 func(is_g4x) sep \
525 func(is_pineview) sep \
526 func(is_broadwater) sep \
527 func(is_crestline) sep \
528 func(is_ivybridge) sep \
529 func(is_valleyview) sep \
530 func(is_haswell) sep \
b833d685 531 func(is_preliminary) sep \
79fc46df
DL
532 func(has_fbc) sep \
533 func(has_pipe_cxsr) sep \
534 func(has_hotplug) sep \
535 func(cursor_needs_physical) sep \
536 func(has_overlay) sep \
537 func(overlay_needs_physical) sep \
538 func(supports_tv) sep \
dd93be58 539 func(has_llc) sep \
30568c45
DL
540 func(has_ddi) sep \
541 func(has_fpga_dbg)
c96ea64e 542
a587f779
DL
543#define DEFINE_FLAG(name) u8 name:1
544#define SEP_SEMICOLON ;
c96ea64e 545
cfdf1fa2 546struct intel_device_info {
10fce67a 547 u32 display_mmio_offset;
7eb552ae 548 u8 num_pipes:3;
d615a166 549 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 550 u8 gen;
73ae478c 551 u8 ring_mask; /* Rings supported by the HW */
a587f779 552 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
553 /* Register offsets for the various display pipes and transcoders */
554 int pipe_offsets[I915_MAX_TRANSCODERS];
555 int trans_offsets[I915_MAX_TRANSCODERS];
556 int dpll_offsets[I915_MAX_PIPES];
557 int dpll_md_offsets[I915_MAX_PIPES];
558 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
559};
560
a587f779
DL
561#undef DEFINE_FLAG
562#undef SEP_SEMICOLON
563
7faf1ab2
DV
564enum i915_cache_level {
565 I915_CACHE_NONE = 0,
350ec881
CW
566 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
567 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
568 caches, eg sampler/render caches, and the
569 large Last-Level-Cache. LLC is coherent with
570 the CPU, but L3 is only visible to the GPU. */
651d794f 571 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
572};
573
2d04befb
KG
574typedef uint32_t gen6_gtt_pte_t;
575
6f65e29a
BW
576/**
577 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
578 * VMA's presence cannot be guaranteed before binding, or after unbinding the
579 * object into/from the address space.
580 *
581 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
582 * will always be <= an objects lifetime. So object refcounting should cover us.
583 */
584struct i915_vma {
585 struct drm_mm_node node;
586 struct drm_i915_gem_object *obj;
587 struct i915_address_space *vm;
588
589 /** This object's place on the active/inactive lists */
590 struct list_head mm_list;
591
592 struct list_head vma_link; /* Link in the object's VMA list */
593
594 /** This vma's place in the batchbuffer or on the eviction list */
595 struct list_head exec_list;
596
597 /**
598 * Used for performing relocations during execbuffer insertion.
599 */
600 struct hlist_node exec_node;
601 unsigned long exec_handle;
602 struct drm_i915_gem_exec_object2 *exec_entry;
603
604 /**
605 * How many users have pinned this object in GTT space. The following
606 * users can each hold at most one reference: pwrite/pread, pin_ioctl
607 * (via user_pin_count), execbuffer (objects are not allowed multiple
608 * times for the same batchbuffer), and the framebuffer code. When
609 * switching/pageflipping, the framebuffer code has at most two buffers
610 * pinned per crtc.
611 *
612 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
613 * bits with absolutely no headroom. So use 4 bits. */
614 unsigned int pin_count:4;
615#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
616
617 /** Unmap an object from an address space. This usually consists of
618 * setting the valid PTE entries to a reserved scratch page. */
619 void (*unbind_vma)(struct i915_vma *vma);
620 /* Map an object into an address space with the given cache flags. */
621#define GLOBAL_BIND (1<<0)
622 void (*bind_vma)(struct i915_vma *vma,
623 enum i915_cache_level cache_level,
624 u32 flags);
625};
626
853ba5d2 627struct i915_address_space {
93bd8649 628 struct drm_mm mm;
853ba5d2 629 struct drm_device *dev;
a7bbbd63 630 struct list_head global_link;
853ba5d2
BW
631 unsigned long start; /* Start offset always 0 for dri2 */
632 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
633
634 struct {
635 dma_addr_t addr;
636 struct page *page;
637 } scratch;
638
5cef07e1
BW
639 /**
640 * List of objects currently involved in rendering.
641 *
642 * Includes buffers having the contents of their GPU caches
643 * flushed, not necessarily primitives. last_rendering_seqno
644 * represents when the rendering involved will be completed.
645 *
646 * A reference is held on the buffer while on this list.
647 */
648 struct list_head active_list;
649
650 /**
651 * LRU list of objects which are not in the ringbuffer and
652 * are ready to unbind, but are still in the GTT.
653 *
654 * last_rendering_seqno is 0 while an object is in this list.
655 *
656 * A reference is not held on the buffer while on this list,
657 * as merely being GTT-bound shouldn't prevent its being
658 * freed, and we'll pull it off the list in the free path.
659 */
660 struct list_head inactive_list;
661
853ba5d2
BW
662 /* FIXME: Need a more generic return type */
663 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
664 enum i915_cache_level level,
665 bool valid); /* Create a valid PTE */
853ba5d2 666 void (*clear_range)(struct i915_address_space *vm,
782f1495
BW
667 uint64_t start,
668 uint64_t length,
828c7908 669 bool use_scratch);
853ba5d2
BW
670 void (*insert_entries)(struct i915_address_space *vm,
671 struct sg_table *st,
782f1495 672 uint64_t start,
853ba5d2
BW
673 enum i915_cache_level cache_level);
674 void (*cleanup)(struct i915_address_space *vm);
675};
676
5d4545ae
BW
677/* The Graphics Translation Table is the way in which GEN hardware translates a
678 * Graphics Virtual Address into a Physical Address. In addition to the normal
679 * collateral associated with any va->pa translations GEN hardware also has a
680 * portion of the GTT which can be mapped by the CPU and remain both coherent
681 * and correct (in cases like swizzling). That region is referred to as GMADR in
682 * the spec.
683 */
684struct i915_gtt {
853ba5d2 685 struct i915_address_space base;
baa09f5f 686 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
687
688 unsigned long mappable_end; /* End offset that we can CPU map */
689 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
690 phys_addr_t mappable_base; /* PA of our GMADR */
691
692 /** "Graphics Stolen Memory" holds the global PTEs */
693 void __iomem *gsm;
a81cc00c
BW
694
695 bool do_idle_maps;
7faf1ab2 696
911bdf0a 697 int mtrr;
7faf1ab2
DV
698
699 /* global gtt ops */
baa09f5f 700 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
701 size_t *stolen, phys_addr_t *mappable_base,
702 unsigned long *mappable_end);
5d4545ae 703};
853ba5d2 704#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 705
7ad47cf2 706#define GEN8_LEGACY_PDPS 4
1d2a314c 707struct i915_hw_ppgtt {
853ba5d2 708 struct i915_address_space base;
c7c48dfd 709 struct kref ref;
c8d4c0d6 710 struct drm_mm_node node;
1d2a314c 711 unsigned num_pd_entries;
5abbcca3 712 unsigned num_pd_pages; /* gen8+ */
37aca44a
BW
713 union {
714 struct page **pt_pages;
7ad47cf2 715 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
37aca44a
BW
716 };
717 struct page *pd_pages;
37aca44a
BW
718 union {
719 uint32_t pd_offset;
7ad47cf2 720 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
37aca44a
BW
721 };
722 union {
723 dma_addr_t *pt_dma_addr;
724 dma_addr_t *gen8_pt_dma_addr[4];
725 };
27173f1f 726
a3d67d23 727 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
728 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
729 struct intel_ring_buffer *ring,
730 bool synchronous);
87d60b63 731 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
732};
733
e59ec13d
MK
734struct i915_ctx_hang_stats {
735 /* This context had batch pending when hang was declared */
736 unsigned batch_pending;
737
738 /* This context had batch active when hang was declared */
739 unsigned batch_active;
be62acb4
MK
740
741 /* Time when this context was last blamed for a GPU reset */
742 unsigned long guilty_ts;
743
744 /* This context is banned to submit more work */
745 bool banned;
e59ec13d 746};
40521054
BW
747
748/* This must match up with the value previously used for execbuf2.rsvd1. */
749#define DEFAULT_CONTEXT_ID 0
750struct i915_hw_context {
dce3271b 751 struct kref ref;
40521054 752 int id;
e0556841 753 bool is_initialized;
3ccfd19d 754 uint8_t remap_slice;
40521054 755 struct drm_i915_file_private *file_priv;
0009e46c 756 struct intel_ring_buffer *last_ring;
40521054 757 struct drm_i915_gem_object *obj;
e59ec13d 758 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 759 struct i915_address_space *vm;
a33afea5
BW
760
761 struct list_head link;
40521054
BW
762};
763
5c3fe8b0
BW
764struct i915_fbc {
765 unsigned long size;
766 unsigned int fb_id;
767 enum plane plane;
768 int y;
769
770 struct drm_mm_node *compressed_fb;
771 struct drm_mm_node *compressed_llb;
772
773 struct intel_fbc_work {
774 struct delayed_work work;
775 struct drm_crtc *crtc;
776 struct drm_framebuffer *fb;
5c3fe8b0
BW
777 } *fbc_work;
778
29ebf90f
CW
779 enum no_fbc_reason {
780 FBC_OK, /* FBC is enabled */
781 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
782 FBC_NO_OUTPUT, /* no outputs enabled to compress */
783 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
784 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
785 FBC_MODE_TOO_LARGE, /* mode too large for compression */
786 FBC_BAD_PLANE, /* fbc not supported on plane */
787 FBC_NOT_TILED, /* buffer not tiled */
788 FBC_MULTIPLE_PIPES, /* more than one pipe active */
789 FBC_MODULE_PARAM,
790 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
791 } no_fbc_reason;
b5e50c3f
JB
792};
793
a031d709
RV
794struct i915_psr {
795 bool sink_support;
796 bool source_ok;
3f51e471 797};
5c3fe8b0 798
3bad0781 799enum intel_pch {
f0350830 800 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
801 PCH_IBX, /* Ibexpeak PCH */
802 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 803 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 804 PCH_NOP,
3bad0781
ZW
805};
806
988d6ee8
PZ
807enum intel_sbi_destination {
808 SBI_ICLK,
809 SBI_MPHY,
810};
811
b690e96c 812#define QUIRK_PIPEA_FORCE (1<<0)
435793df 813#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 814#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 815
8be48d92 816struct intel_fbdev;
1630fe75 817struct intel_fbc_work;
38651674 818
c2b9152f
DV
819struct intel_gmbus {
820 struct i2c_adapter adapter;
f2ce9faf 821 u32 force_bit;
c2b9152f 822 u32 reg0;
36c785f0 823 u32 gpio_reg;
c167a6fc 824 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
825 struct drm_i915_private *dev_priv;
826};
827
f4c956ad 828struct i915_suspend_saved_registers {
ba8bbcf6
JB
829 u8 saveLBB;
830 u32 saveDSPACNTR;
831 u32 saveDSPBCNTR;
e948e994 832 u32 saveDSPARB;
ba8bbcf6
JB
833 u32 savePIPEACONF;
834 u32 savePIPEBCONF;
835 u32 savePIPEASRC;
836 u32 savePIPEBSRC;
837 u32 saveFPA0;
838 u32 saveFPA1;
839 u32 saveDPLL_A;
840 u32 saveDPLL_A_MD;
841 u32 saveHTOTAL_A;
842 u32 saveHBLANK_A;
843 u32 saveHSYNC_A;
844 u32 saveVTOTAL_A;
845 u32 saveVBLANK_A;
846 u32 saveVSYNC_A;
847 u32 saveBCLRPAT_A;
5586c8bc 848 u32 saveTRANSACONF;
42048781
ZW
849 u32 saveTRANS_HTOTAL_A;
850 u32 saveTRANS_HBLANK_A;
851 u32 saveTRANS_HSYNC_A;
852 u32 saveTRANS_VTOTAL_A;
853 u32 saveTRANS_VBLANK_A;
854 u32 saveTRANS_VSYNC_A;
0da3ea12 855 u32 savePIPEASTAT;
ba8bbcf6
JB
856 u32 saveDSPASTRIDE;
857 u32 saveDSPASIZE;
858 u32 saveDSPAPOS;
585fb111 859 u32 saveDSPAADDR;
ba8bbcf6
JB
860 u32 saveDSPASURF;
861 u32 saveDSPATILEOFF;
862 u32 savePFIT_PGM_RATIOS;
0eb96d6e 863 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
864 u32 saveBLC_PWM_CTL;
865 u32 saveBLC_PWM_CTL2;
07bf139b 866 u32 saveBLC_HIST_CTL_B;
42048781
ZW
867 u32 saveBLC_CPU_PWM_CTL;
868 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
869 u32 saveFPB0;
870 u32 saveFPB1;
871 u32 saveDPLL_B;
872 u32 saveDPLL_B_MD;
873 u32 saveHTOTAL_B;
874 u32 saveHBLANK_B;
875 u32 saveHSYNC_B;
876 u32 saveVTOTAL_B;
877 u32 saveVBLANK_B;
878 u32 saveVSYNC_B;
879 u32 saveBCLRPAT_B;
5586c8bc 880 u32 saveTRANSBCONF;
42048781
ZW
881 u32 saveTRANS_HTOTAL_B;
882 u32 saveTRANS_HBLANK_B;
883 u32 saveTRANS_HSYNC_B;
884 u32 saveTRANS_VTOTAL_B;
885 u32 saveTRANS_VBLANK_B;
886 u32 saveTRANS_VSYNC_B;
0da3ea12 887 u32 savePIPEBSTAT;
ba8bbcf6
JB
888 u32 saveDSPBSTRIDE;
889 u32 saveDSPBSIZE;
890 u32 saveDSPBPOS;
585fb111 891 u32 saveDSPBADDR;
ba8bbcf6
JB
892 u32 saveDSPBSURF;
893 u32 saveDSPBTILEOFF;
585fb111
JB
894 u32 saveVGA0;
895 u32 saveVGA1;
896 u32 saveVGA_PD;
ba8bbcf6
JB
897 u32 saveVGACNTRL;
898 u32 saveADPA;
899 u32 saveLVDS;
585fb111
JB
900 u32 savePP_ON_DELAYS;
901 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
902 u32 saveDVOA;
903 u32 saveDVOB;
904 u32 saveDVOC;
905 u32 savePP_ON;
906 u32 savePP_OFF;
907 u32 savePP_CONTROL;
585fb111 908 u32 savePP_DIVISOR;
ba8bbcf6
JB
909 u32 savePFIT_CONTROL;
910 u32 save_palette_a[256];
911 u32 save_palette_b[256];
ba8bbcf6 912 u32 saveFBC_CONTROL;
0da3ea12
JB
913 u32 saveIER;
914 u32 saveIIR;
915 u32 saveIMR;
42048781
ZW
916 u32 saveDEIER;
917 u32 saveDEIMR;
918 u32 saveGTIER;
919 u32 saveGTIMR;
920 u32 saveFDI_RXA_IMR;
921 u32 saveFDI_RXB_IMR;
1f84e550 922 u32 saveCACHE_MODE_0;
1f84e550 923 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
924 u32 saveSWF0[16];
925 u32 saveSWF1[16];
926 u32 saveSWF2[3];
927 u8 saveMSR;
928 u8 saveSR[8];
123f794f 929 u8 saveGR[25];
ba8bbcf6 930 u8 saveAR_INDEX;
a59e122a 931 u8 saveAR[21];
ba8bbcf6 932 u8 saveDACMASK;
a59e122a 933 u8 saveCR[37];
4b9de737 934 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
935 u32 saveCURACNTR;
936 u32 saveCURAPOS;
937 u32 saveCURABASE;
938 u32 saveCURBCNTR;
939 u32 saveCURBPOS;
940 u32 saveCURBBASE;
941 u32 saveCURSIZE;
a4fc5ed6
KP
942 u32 saveDP_B;
943 u32 saveDP_C;
944 u32 saveDP_D;
945 u32 savePIPEA_GMCH_DATA_M;
946 u32 savePIPEB_GMCH_DATA_M;
947 u32 savePIPEA_GMCH_DATA_N;
948 u32 savePIPEB_GMCH_DATA_N;
949 u32 savePIPEA_DP_LINK_M;
950 u32 savePIPEB_DP_LINK_M;
951 u32 savePIPEA_DP_LINK_N;
952 u32 savePIPEB_DP_LINK_N;
42048781
ZW
953 u32 saveFDI_RXA_CTL;
954 u32 saveFDI_TXA_CTL;
955 u32 saveFDI_RXB_CTL;
956 u32 saveFDI_TXB_CTL;
957 u32 savePFA_CTL_1;
958 u32 savePFB_CTL_1;
959 u32 savePFA_WIN_SZ;
960 u32 savePFB_WIN_SZ;
961 u32 savePFA_WIN_POS;
962 u32 savePFB_WIN_POS;
5586c8bc
ZW
963 u32 savePCH_DREF_CONTROL;
964 u32 saveDISP_ARB_CTL;
965 u32 savePIPEA_DATA_M1;
966 u32 savePIPEA_DATA_N1;
967 u32 savePIPEA_LINK_M1;
968 u32 savePIPEA_LINK_N1;
969 u32 savePIPEB_DATA_M1;
970 u32 savePIPEB_DATA_N1;
971 u32 savePIPEB_LINK_M1;
972 u32 savePIPEB_LINK_N1;
b5b72e89 973 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 974 u32 savePCH_PORT_HOTPLUG;
f4c956ad 975};
c85aa885
DV
976
977struct intel_gen6_power_mgmt {
59cdb63d 978 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
979 struct work_struct work;
980 u32 pm_iir;
59cdb63d 981
c85aa885
DV
982 u8 cur_delay;
983 u8 min_delay;
984 u8 max_delay;
52ceb908 985 u8 rpe_delay;
dd75fdc8
CW
986 u8 rp1_delay;
987 u8 rp0_delay;
31c77388 988 u8 hw_max;
1a01ab3b 989
27544369
D
990 bool rp_up_masked;
991 bool rp_down_masked;
992
dd75fdc8
CW
993 int last_adj;
994 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
995
c0951f0c 996 bool enabled;
1a01ab3b 997 struct delayed_work delayed_resume_work;
4fc688ce
JB
998
999 /*
1000 * Protects RPS/RC6 register access and PCU communication.
1001 * Must be taken after struct_mutex if nested.
1002 */
1003 struct mutex hw_lock;
c85aa885
DV
1004};
1005
1a240d4d
DV
1006/* defined intel_pm.c */
1007extern spinlock_t mchdev_lock;
1008
c85aa885
DV
1009struct intel_ilk_power_mgmt {
1010 u8 cur_delay;
1011 u8 min_delay;
1012 u8 max_delay;
1013 u8 fmax;
1014 u8 fstart;
1015
1016 u64 last_count1;
1017 unsigned long last_time1;
1018 unsigned long chipset_power;
1019 u64 last_count2;
1020 struct timespec last_time2;
1021 unsigned long gfx_power;
1022 u8 corr;
1023
1024 int c_m;
1025 int r_t;
3e373948
DV
1026
1027 struct drm_i915_gem_object *pwrctx;
1028 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1029};
1030
c6cb582e
ID
1031struct drm_i915_private;
1032struct i915_power_well;
1033
1034struct i915_power_well_ops {
1035 /*
1036 * Synchronize the well's hw state to match the current sw state, for
1037 * example enable/disable it based on the current refcount. Called
1038 * during driver init and resume time, possibly after first calling
1039 * the enable/disable handlers.
1040 */
1041 void (*sync_hw)(struct drm_i915_private *dev_priv,
1042 struct i915_power_well *power_well);
1043 /*
1044 * Enable the well and resources that depend on it (for example
1045 * interrupts located on the well). Called after the 0->1 refcount
1046 * transition.
1047 */
1048 void (*enable)(struct drm_i915_private *dev_priv,
1049 struct i915_power_well *power_well);
1050 /*
1051 * Disable the well and resources that depend on it. Called after
1052 * the 1->0 refcount transition.
1053 */
1054 void (*disable)(struct drm_i915_private *dev_priv,
1055 struct i915_power_well *power_well);
1056 /* Returns the hw enabled state. */
1057 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well);
1059};
1060
a38911a3
WX
1061/* Power well structure for haswell */
1062struct i915_power_well {
c1ca727f 1063 const char *name;
6f3ef5dd 1064 bool always_on;
a38911a3
WX
1065 /* power well enable/disable usage count */
1066 int count;
c1ca727f 1067 unsigned long domains;
77961eb9 1068 unsigned long data;
c6cb582e 1069 const struct i915_power_well_ops *ops;
a38911a3
WX
1070};
1071
83c00f55 1072struct i915_power_domains {
baa70707
ID
1073 /*
1074 * Power wells needed for initialization at driver init and suspend
1075 * time are on. They are kept on until after the first modeset.
1076 */
1077 bool init_power_on;
c1ca727f 1078 int power_well_count;
baa70707 1079
83c00f55 1080 struct mutex lock;
1da51581 1081 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1082 struct i915_power_well *power_wells;
83c00f55
ID
1083};
1084
231f42a4
DV
1085struct i915_dri1_state {
1086 unsigned allow_batchbuffer : 1;
1087 u32 __iomem *gfx_hws_cpu_addr;
1088
1089 unsigned int cpp;
1090 int back_offset;
1091 int front_offset;
1092 int current_page;
1093 int page_flipping;
1094
1095 uint32_t counter;
1096};
1097
db1b76ca
DV
1098struct i915_ums_state {
1099 /**
1100 * Flag if the X Server, and thus DRM, is not currently in
1101 * control of the device.
1102 *
1103 * This is set between LeaveVT and EnterVT. It needs to be
1104 * replaced with a semaphore. It also needs to be
1105 * transitioned away from for kernel modesetting.
1106 */
1107 int mm_suspended;
1108};
1109
35a85ac6 1110#define MAX_L3_SLICES 2
a4da4fa4 1111struct intel_l3_parity {
35a85ac6 1112 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1113 struct work_struct error_work;
35a85ac6 1114 int which_slice;
a4da4fa4
DV
1115};
1116
4b5aed62 1117struct i915_gem_mm {
4b5aed62
DV
1118 /** Memory allocator for GTT stolen memory */
1119 struct drm_mm stolen;
4b5aed62
DV
1120 /** List of all objects in gtt_space. Used to restore gtt
1121 * mappings on resume */
1122 struct list_head bound_list;
1123 /**
1124 * List of objects which are not bound to the GTT (thus
1125 * are idle and not used by the GPU) but still have
1126 * (presumably uncached) pages still attached.
1127 */
1128 struct list_head unbound_list;
1129
1130 /** Usable portion of the GTT for GEM */
1131 unsigned long stolen_base; /* limited to low memory (32-bit) */
1132
4b5aed62
DV
1133 /** PPGTT used for aliasing the PPGTT with the GTT */
1134 struct i915_hw_ppgtt *aliasing_ppgtt;
1135
1136 struct shrinker inactive_shrinker;
1137 bool shrinker_no_lock_stealing;
1138
4b5aed62
DV
1139 /** LRU list of objects with fence regs on them. */
1140 struct list_head fence_list;
1141
1142 /**
1143 * We leave the user IRQ off as much as possible,
1144 * but this means that requests will finish and never
1145 * be retired once the system goes idle. Set a timer to
1146 * fire periodically while the ring is running. When it
1147 * fires, go retire requests.
1148 */
1149 struct delayed_work retire_work;
1150
b29c19b6
CW
1151 /**
1152 * When we detect an idle GPU, we want to turn on
1153 * powersaving features. So once we see that there
1154 * are no more requests outstanding and no more
1155 * arrive within a small period of time, we fire
1156 * off the idle_work.
1157 */
1158 struct delayed_work idle_work;
1159
4b5aed62
DV
1160 /**
1161 * Are we in a non-interruptible section of code like
1162 * modesetting?
1163 */
1164 bool interruptible;
1165
f62a0076
CW
1166 /**
1167 * Is the GPU currently considered idle, or busy executing userspace
1168 * requests? Whilst idle, we attempt to power down the hardware and
1169 * display clocks. In order to reduce the effect on performance, there
1170 * is a slight delay before we do so.
1171 */
1172 bool busy;
1173
4b5aed62
DV
1174 /** Bit 6 swizzling required for X tiling */
1175 uint32_t bit_6_swizzle_x;
1176 /** Bit 6 swizzling required for Y tiling */
1177 uint32_t bit_6_swizzle_y;
1178
1179 /* storage for physical objects */
1180 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1181
1182 /* accounting, useful for userland debugging */
c20e8355 1183 spinlock_t object_stat_lock;
4b5aed62
DV
1184 size_t object_memory;
1185 u32 object_count;
1186};
1187
edc3d884
MK
1188struct drm_i915_error_state_buf {
1189 unsigned bytes;
1190 unsigned size;
1191 int err;
1192 u8 *buf;
1193 loff_t start;
1194 loff_t pos;
1195};
1196
fc16b48b
MK
1197struct i915_error_state_file_priv {
1198 struct drm_device *dev;
1199 struct drm_i915_error_state *error;
1200};
1201
99584db3
DV
1202struct i915_gpu_error {
1203 /* For hangcheck timer */
1204#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1205#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1206 /* Hang gpu twice in this window and your context gets banned */
1207#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1208
99584db3 1209 struct timer_list hangcheck_timer;
99584db3
DV
1210
1211 /* For reset and error_state handling. */
1212 spinlock_t lock;
1213 /* Protected by the above dev->gpu_error.lock. */
1214 struct drm_i915_error_state *first_error;
1215 struct work_struct work;
99584db3 1216
094f9a54
CW
1217
1218 unsigned long missed_irq_rings;
1219
1f83fee0 1220 /**
2ac0f450 1221 * State variable controlling the reset flow and count
1f83fee0 1222 *
2ac0f450
MK
1223 * This is a counter which gets incremented when reset is triggered,
1224 * and again when reset has been handled. So odd values (lowest bit set)
1225 * means that reset is in progress and even values that
1226 * (reset_counter >> 1):th reset was successfully completed.
1227 *
1228 * If reset is not completed succesfully, the I915_WEDGE bit is
1229 * set meaning that hardware is terminally sour and there is no
1230 * recovery. All waiters on the reset_queue will be woken when
1231 * that happens.
1232 *
1233 * This counter is used by the wait_seqno code to notice that reset
1234 * event happened and it needs to restart the entire ioctl (since most
1235 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1236 *
1237 * This is important for lock-free wait paths, where no contended lock
1238 * naturally enforces the correct ordering between the bail-out of the
1239 * waiter and the gpu reset work code.
1f83fee0
DV
1240 */
1241 atomic_t reset_counter;
1242
1f83fee0 1243#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1244#define I915_WEDGED (1 << 31)
1f83fee0
DV
1245
1246 /**
1247 * Waitqueue to signal when the reset has completed. Used by clients
1248 * that wait for dev_priv->mm.wedged to settle.
1249 */
1250 wait_queue_head_t reset_queue;
33196ded 1251
99584db3
DV
1252 /* For gpu hang simulation. */
1253 unsigned int stop_rings;
094f9a54
CW
1254
1255 /* For missed irq/seqno simulation. */
1256 unsigned int test_irq_rings;
99584db3
DV
1257};
1258
b8efb17b
ZR
1259enum modeset_restore {
1260 MODESET_ON_LID_OPEN,
1261 MODESET_DONE,
1262 MODESET_SUSPENDED,
1263};
1264
6acab15a
PZ
1265struct ddi_vbt_port_info {
1266 uint8_t hdmi_level_shift;
311a2094
PZ
1267
1268 uint8_t supports_dvi:1;
1269 uint8_t supports_hdmi:1;
1270 uint8_t supports_dp:1;
6acab15a
PZ
1271};
1272
41aa3448
RV
1273struct intel_vbt_data {
1274 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1275 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1276
1277 /* Feature bits */
1278 unsigned int int_tv_support:1;
1279 unsigned int lvds_dither:1;
1280 unsigned int lvds_vbt:1;
1281 unsigned int int_crt_support:1;
1282 unsigned int lvds_use_ssc:1;
1283 unsigned int display_clock_mode:1;
1284 unsigned int fdi_rx_polarity_inverted:1;
1285 int lvds_ssc_freq;
1286 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1287
1288 /* eDP */
1289 int edp_rate;
1290 int edp_lanes;
1291 int edp_preemphasis;
1292 int edp_vswing;
1293 bool edp_initialized;
1294 bool edp_support;
1295 int edp_bpp;
1296 struct edp_power_seq edp_pps;
1297
f00076d2
JN
1298 struct {
1299 u16 pwm_freq_hz;
1300 bool active_low_pwm;
1301 } backlight;
1302
d17c5443
SK
1303 /* MIPI DSI */
1304 struct {
1305 u16 panel_id;
1306 } dsi;
1307
41aa3448
RV
1308 int crt_ddc_pin;
1309
1310 int child_dev_num;
768f69c9 1311 union child_device_config *child_dev;
6acab15a
PZ
1312
1313 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1314};
1315
77c122bc
VS
1316enum intel_ddb_partitioning {
1317 INTEL_DDB_PART_1_2,
1318 INTEL_DDB_PART_5_6, /* IVB+ */
1319};
1320
1fd527cc
VS
1321struct intel_wm_level {
1322 bool enable;
1323 uint32_t pri_val;
1324 uint32_t spr_val;
1325 uint32_t cur_val;
1326 uint32_t fbc_val;
1327};
1328
820c1980 1329struct ilk_wm_values {
609cedef
VS
1330 uint32_t wm_pipe[3];
1331 uint32_t wm_lp[3];
1332 uint32_t wm_lp_spr[3];
1333 uint32_t wm_linetime[3];
1334 bool enable_fbc_wm;
1335 enum intel_ddb_partitioning partitioning;
1336};
1337
c67a470b
PZ
1338/*
1339 * This struct tracks the state needed for the Package C8+ feature.
1340 *
1341 * Package states C8 and deeper are really deep PC states that can only be
1342 * reached when all the devices on the system allow it, so even if the graphics
1343 * device allows PC8+, it doesn't mean the system will actually get to these
1344 * states.
1345 *
1346 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1347 * is disabled and the GPU is idle. When these conditions are met, we manually
1348 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1349 * refclk to Fclk.
1350 *
1351 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1352 * the state of some registers, so when we come back from PC8+ we need to
1353 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1354 * need to take care of the registers kept by RC6.
1355 *
1356 * The interrupt disabling is part of the requirements. We can only leave the
1357 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1358 * can lock the machine.
1359 *
1360 * Ideally every piece of our code that needs PC8+ disabled would call
1361 * hsw_disable_package_c8, which would increment disable_count and prevent the
1362 * system from reaching PC8+. But we don't have a symmetric way to do this for
86c4ec0d
PZ
1363 * everything, so we have the requirements_met variable. When we switch
1364 * requirements_met to true we decrease disable_count, and increase it in the
1365 * opposite case. The requirements_met variable is true when all the CRTCs,
1366 * encoders and the power well are disabled.
c67a470b
PZ
1367 *
1368 * In addition to everything, we only actually enable PC8+ if disable_count
1369 * stays at zero for at least some seconds. This is implemented with the
1370 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1371 * consecutive times when all screens are disabled and some background app
1372 * queries the state of our connectors, or we have some application constantly
1373 * waking up to use the GPU. Only after the enable_work function actually
1374 * enables PC8+ the "enable" variable will become true, which means that it can
1375 * be false even if disable_count is 0.
1376 *
1377 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1378 * goes back to false exactly before we reenable the IRQs. We use this variable
1379 * to check if someone is trying to enable/disable IRQs while they're supposed
1380 * to be disabled. This shouldn't happen and we'll print some error messages in
1381 * case it happens, but if it actually happens we'll also update the variables
1382 * inside struct regsave so when we restore the IRQs they will contain the
1383 * latest expected values.
1384 *
1385 * For more, read "Display Sequences for Package C8" on our documentation.
1386 */
1387struct i915_package_c8 {
1388 bool requirements_met;
c67a470b
PZ
1389 bool irqs_disabled;
1390 /* Only true after the delayed work task actually enables it. */
1391 bool enabled;
1392 int disable_count;
1393 struct mutex lock;
1394 struct delayed_work enable_work;
1395
1396 struct {
1397 uint32_t deimr;
1398 uint32_t sdeimr;
1399 uint32_t gtimr;
1400 uint32_t gtier;
1401 uint32_t gen6_pmimr;
1402 } regsave;
1403};
1404
8a187455
PZ
1405struct i915_runtime_pm {
1406 bool suspended;
1407};
1408
926321d5
DV
1409enum intel_pipe_crc_source {
1410 INTEL_PIPE_CRC_SOURCE_NONE,
1411 INTEL_PIPE_CRC_SOURCE_PLANE1,
1412 INTEL_PIPE_CRC_SOURCE_PLANE2,
1413 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1414 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1415 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1416 INTEL_PIPE_CRC_SOURCE_TV,
1417 INTEL_PIPE_CRC_SOURCE_DP_B,
1418 INTEL_PIPE_CRC_SOURCE_DP_C,
1419 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1420 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1421 INTEL_PIPE_CRC_SOURCE_MAX,
1422};
1423
8bf1e9f1 1424struct intel_pipe_crc_entry {
ac2300d4 1425 uint32_t frame;
8bf1e9f1
SH
1426 uint32_t crc[5];
1427};
1428
b2c88f5b 1429#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1430struct intel_pipe_crc {
d538bbdf
DL
1431 spinlock_t lock;
1432 bool opened; /* exclusive access to the result file */
e5f75aca 1433 struct intel_pipe_crc_entry *entries;
926321d5 1434 enum intel_pipe_crc_source source;
d538bbdf 1435 int head, tail;
07144428 1436 wait_queue_head_t wq;
8bf1e9f1
SH
1437};
1438
f4c956ad
DV
1439typedef struct drm_i915_private {
1440 struct drm_device *dev;
42dcedd4 1441 struct kmem_cache *slab;
f4c956ad 1442
5c969aa7 1443 const struct intel_device_info info;
f4c956ad
DV
1444
1445 int relative_constants_mode;
1446
1447 void __iomem *regs;
1448
907b28c5 1449 struct intel_uncore uncore;
f4c956ad
DV
1450
1451 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1452
28c70f16 1453
f4c956ad
DV
1454 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1455 * controller on different i2c buses. */
1456 struct mutex gmbus_mutex;
1457
1458 /**
1459 * Base address of the gmbus and gpio block.
1460 */
1461 uint32_t gpio_mmio_base;
1462
28c70f16
DV
1463 wait_queue_head_t gmbus_wait_queue;
1464
f4c956ad
DV
1465 struct pci_dev *bridge_dev;
1466 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1467 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1468
1469 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1470 struct resource mch_res;
1471
f4c956ad
DV
1472 /* protects the irq masks */
1473 spinlock_t irq_lock;
1474
f8b79e58
ID
1475 bool display_irqs_enabled;
1476
9ee32fea
DV
1477 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1478 struct pm_qos_request pm_qos;
1479
f4c956ad 1480 /* DPIO indirect register protection */
09153000 1481 struct mutex dpio_lock;
f4c956ad
DV
1482
1483 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1484 union {
1485 u32 irq_mask;
1486 u32 de_irq_mask[I915_MAX_PIPES];
1487 };
f4c956ad 1488 u32 gt_irq_mask;
605cd25b 1489 u32 pm_irq_mask;
91d181dd 1490 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1491
f4c956ad 1492 struct work_struct hotplug_work;
52d7eced 1493 bool enable_hotplug_processing;
b543fb04
EE
1494 struct {
1495 unsigned long hpd_last_jiffies;
1496 int hpd_cnt;
1497 enum {
1498 HPD_ENABLED = 0,
1499 HPD_DISABLED = 1,
1500 HPD_MARK_DISABLED = 2
1501 } hpd_mark;
1502 } hpd_stats[HPD_NUM_PINS];
142e2398 1503 u32 hpd_event_bits;
ac4c16c5 1504 struct timer_list hotplug_reenable_timer;
f4c956ad 1505
5c3fe8b0 1506 struct i915_fbc fbc;
f4c956ad 1507 struct intel_opregion opregion;
41aa3448 1508 struct intel_vbt_data vbt;
f4c956ad
DV
1509
1510 /* overlay */
1511 struct intel_overlay *overlay;
f4c956ad 1512
58c68779
JN
1513 /* backlight registers and fields in struct intel_panel */
1514 spinlock_t backlight_lock;
31ad8ec6 1515
f4c956ad 1516 /* LVDS info */
f4c956ad
DV
1517 bool no_aux_handshake;
1518
f4c956ad
DV
1519 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1520 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1521 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1522
1523 unsigned int fsb_freq, mem_freq, is_ddr3;
1524
645416f5
DV
1525 /**
1526 * wq - Driver workqueue for GEM.
1527 *
1528 * NOTE: Work items scheduled here are not allowed to grab any modeset
1529 * locks, for otherwise the flushing done in the pageflip code will
1530 * result in deadlocks.
1531 */
f4c956ad
DV
1532 struct workqueue_struct *wq;
1533
1534 /* Display functions */
1535 struct drm_i915_display_funcs display;
1536
1537 /* PCH chipset type */
1538 enum intel_pch pch_type;
17a303ec 1539 unsigned short pch_id;
f4c956ad
DV
1540
1541 unsigned long quirks;
1542
b8efb17b
ZR
1543 enum modeset_restore modeset_restore;
1544 struct mutex modeset_restore_lock;
673a394b 1545
a7bbbd63 1546 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1547 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1548
4b5aed62 1549 struct i915_gem_mm mm;
8781342d 1550
8781342d
DV
1551 /* Kernel Modesetting */
1552
9b9d172d 1553 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1554
76c4ac04
DL
1555 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1556 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1557 wait_queue_head_t pending_flip_queue;
1558
c4597872
DV
1559#ifdef CONFIG_DEBUG_FS
1560 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1561#endif
1562
e72f9fbf
DV
1563 int num_shared_dpll;
1564 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1565 struct intel_ddi_plls ddi_plls;
e4607fcf 1566 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1567
652c393a
JB
1568 /* Reclocking support */
1569 bool render_reclock_avail;
1570 bool lvds_downclock_avail;
18f9ed12
ZY
1571 /* indicates the reduced downclock for LVDS*/
1572 int lvds_downclock;
652c393a 1573 u16 orig_clock;
f97108d1 1574
c4804411 1575 bool mchbar_need_disable;
f97108d1 1576
a4da4fa4
DV
1577 struct intel_l3_parity l3_parity;
1578
59124506
BW
1579 /* Cannot be determined by PCIID. You must always read a register. */
1580 size_t ellc_size;
1581
c6a828d3 1582 /* gen6+ rps state */
c85aa885 1583 struct intel_gen6_power_mgmt rps;
c6a828d3 1584
20e4d407
DV
1585 /* ilk-only ips/rps state. Everything in here is protected by the global
1586 * mchdev_lock in intel_pm.c */
c85aa885 1587 struct intel_ilk_power_mgmt ips;
b5e50c3f 1588
83c00f55 1589 struct i915_power_domains power_domains;
a38911a3 1590
a031d709 1591 struct i915_psr psr;
3f51e471 1592
99584db3 1593 struct i915_gpu_error gpu_error;
ae681d96 1594
c9cddffc
JB
1595 struct drm_i915_gem_object *vlv_pctx;
1596
4520f53a 1597#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1598 /* list of fbdev register on this device */
1599 struct intel_fbdev *fbdev;
4520f53a 1600#endif
e953fd7b 1601
073f34d9
JB
1602 /*
1603 * The console may be contended at resume, but we don't
1604 * want it to block on it.
1605 */
1606 struct work_struct console_resume_work;
1607
e953fd7b 1608 struct drm_property *broadcast_rgb_property;
3f43c48d 1609 struct drm_property *force_audio_property;
e3689190 1610
254f965c 1611 uint32_t hw_context_size;
a33afea5 1612 struct list_head context_list;
f4c956ad 1613
3e68320e 1614 u32 fdi_rx_config;
68d18ad7 1615
842f1c8b 1616 u32 suspend_count;
f4c956ad 1617 struct i915_suspend_saved_registers regfile;
231f42a4 1618
53615a5e
VS
1619 struct {
1620 /*
1621 * Raw watermark latency values:
1622 * in 0.1us units for WM0,
1623 * in 0.5us units for WM1+.
1624 */
1625 /* primary */
1626 uint16_t pri_latency[5];
1627 /* sprite */
1628 uint16_t spr_latency[5];
1629 /* cursor */
1630 uint16_t cur_latency[5];
609cedef
VS
1631
1632 /* current hardware state */
820c1980 1633 struct ilk_wm_values hw;
53615a5e
VS
1634 } wm;
1635
c67a470b
PZ
1636 struct i915_package_c8 pc8;
1637
8a187455
PZ
1638 struct i915_runtime_pm pm;
1639
231f42a4
DV
1640 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1641 * here! */
1642 struct i915_dri1_state dri1;
db1b76ca
DV
1643 /* Old ums support infrastructure, same warning applies. */
1644 struct i915_ums_state ums;
1da177e4
LT
1645} drm_i915_private_t;
1646
2c1792a1
CW
1647static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1648{
1649 return dev->dev_private;
1650}
1651
b4519513
CW
1652/* Iterate over initialised rings */
1653#define for_each_ring(ring__, dev_priv__, i__) \
1654 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1655 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1656
b1d7e4b4
WF
1657enum hdmi_force_audio {
1658 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1659 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1660 HDMI_AUDIO_AUTO, /* trust EDID */
1661 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1662};
1663
190d6cd5 1664#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1665
37e680a1
CW
1666struct drm_i915_gem_object_ops {
1667 /* Interface between the GEM object and its backing storage.
1668 * get_pages() is called once prior to the use of the associated set
1669 * of pages before to binding them into the GTT, and put_pages() is
1670 * called after we no longer need them. As we expect there to be
1671 * associated cost with migrating pages between the backing storage
1672 * and making them available for the GPU (e.g. clflush), we may hold
1673 * onto the pages after they are no longer referenced by the GPU
1674 * in case they may be used again shortly (for example migrating the
1675 * pages to a different memory domain within the GTT). put_pages()
1676 * will therefore most likely be called when the object itself is
1677 * being released or under memory pressure (where we attempt to
1678 * reap pages for the shrinker).
1679 */
1680 int (*get_pages)(struct drm_i915_gem_object *);
1681 void (*put_pages)(struct drm_i915_gem_object *);
1682};
1683
673a394b 1684struct drm_i915_gem_object {
c397b908 1685 struct drm_gem_object base;
673a394b 1686
37e680a1
CW
1687 const struct drm_i915_gem_object_ops *ops;
1688
2f633156
BW
1689 /** List of VMAs backed by this object */
1690 struct list_head vma_list;
1691
c1ad11fc
CW
1692 /** Stolen memory for this object, instead of being backed by shmem. */
1693 struct drm_mm_node *stolen;
35c20a60 1694 struct list_head global_list;
673a394b 1695
69dc4987 1696 struct list_head ring_list;
b25cb2f8
BW
1697 /** Used in execbuf to temporarily hold a ref */
1698 struct list_head obj_exec_link;
673a394b
EA
1699
1700 /**
65ce3027
CW
1701 * This is set if the object is on the active lists (has pending
1702 * rendering and so a non-zero seqno), and is not set if it i s on
1703 * inactive (ready to be unbound) list.
673a394b 1704 */
0206e353 1705 unsigned int active:1;
673a394b
EA
1706
1707 /**
1708 * This is set if the object has been written to since last bound
1709 * to the GTT
1710 */
0206e353 1711 unsigned int dirty:1;
778c3544
DV
1712
1713 /**
1714 * Fence register bits (if any) for this object. Will be set
1715 * as needed when mapped into the GTT.
1716 * Protected by dev->struct_mutex.
778c3544 1717 */
4b9de737 1718 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1719
778c3544
DV
1720 /**
1721 * Advice: are the backing pages purgeable?
1722 */
0206e353 1723 unsigned int madv:2;
778c3544 1724
778c3544
DV
1725 /**
1726 * Current tiling mode for the object.
1727 */
0206e353 1728 unsigned int tiling_mode:2;
5d82e3e6
CW
1729 /**
1730 * Whether the tiling parameters for the currently associated fence
1731 * register have changed. Note that for the purposes of tracking
1732 * tiling changes we also treat the unfenced register, the register
1733 * slot that the object occupies whilst it executes a fenced
1734 * command (such as BLT on gen2/3), as a "fence".
1735 */
1736 unsigned int fence_dirty:1;
778c3544 1737
75e9e915
DV
1738 /**
1739 * Is the object at the current location in the gtt mappable and
1740 * fenceable? Used to avoid costly recalculations.
1741 */
0206e353 1742 unsigned int map_and_fenceable:1;
75e9e915 1743
fb7d516a
DV
1744 /**
1745 * Whether the current gtt mapping needs to be mappable (and isn't just
1746 * mappable by accident). Track pin and fault separate for a more
1747 * accurate mappable working set.
1748 */
0206e353
AJ
1749 unsigned int fault_mappable:1;
1750 unsigned int pin_mappable:1;
cc98b413 1751 unsigned int pin_display:1;
fb7d516a 1752
caea7476
CW
1753 /*
1754 * Is the GPU currently using a fence to access this buffer,
1755 */
1756 unsigned int pending_fenced_gpu_access:1;
1757 unsigned int fenced_gpu_access:1;
1758
651d794f 1759 unsigned int cache_level:3;
93dfb40c 1760
7bddb01f 1761 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1762 unsigned int has_global_gtt_mapping:1;
9da3da66 1763 unsigned int has_dma_mapping:1;
7bddb01f 1764
9da3da66 1765 struct sg_table *pages;
a5570178 1766 int pages_pin_count;
673a394b 1767
1286ff73 1768 /* prime dma-buf support */
9a70cc2a
DA
1769 void *dma_buf_vmapping;
1770 int vmapping_count;
1771
caea7476
CW
1772 struct intel_ring_buffer *ring;
1773
1c293ea3 1774 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1775 uint32_t last_read_seqno;
1776 uint32_t last_write_seqno;
caea7476
CW
1777 /** Breadcrumb of last fenced GPU access to the buffer. */
1778 uint32_t last_fenced_seqno;
673a394b 1779
778c3544 1780 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1781 uint32_t stride;
673a394b 1782
80075d49
DV
1783 /** References from framebuffers, locks out tiling changes. */
1784 unsigned long framebuffer_references;
1785
280b713b 1786 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1787 unsigned long *bit_17;
280b713b 1788
79e53945 1789 /** User space pin count and filp owning the pin */
aa5f8021 1790 unsigned long user_pin_count;
79e53945 1791 struct drm_file *pin_filp;
71acb5eb
DA
1792
1793 /** for phy allocated objects */
1794 struct drm_i915_gem_phys_object *phys_obj;
673a394b
EA
1795};
1796
62b8b215 1797#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1798
673a394b
EA
1799/**
1800 * Request queue structure.
1801 *
1802 * The request queue allows us to note sequence numbers that have been emitted
1803 * and may be associated with active buffers to be retired.
1804 *
1805 * By keeping this list, we can avoid having to do questionable
1806 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1807 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1808 */
1809struct drm_i915_gem_request {
852835f3
ZN
1810 /** On Which ring this request was generated */
1811 struct intel_ring_buffer *ring;
1812
673a394b
EA
1813 /** GEM sequence number associated with this request. */
1814 uint32_t seqno;
1815
7d736f4f
MK
1816 /** Position in the ringbuffer of the start of the request */
1817 u32 head;
1818
1819 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1820 u32 tail;
1821
0e50e96b
MK
1822 /** Context related to this request */
1823 struct i915_hw_context *ctx;
1824
7d736f4f
MK
1825 /** Batch buffer related to this request if any */
1826 struct drm_i915_gem_object *batch_obj;
1827
673a394b
EA
1828 /** Time at which this request was emitted, in jiffies. */
1829 unsigned long emitted_jiffies;
1830
b962442e 1831 /** global list entry for this request */
673a394b 1832 struct list_head list;
b962442e 1833
f787a5f5 1834 struct drm_i915_file_private *file_priv;
b962442e
EA
1835 /** file_priv list entry for this request */
1836 struct list_head client_list;
673a394b
EA
1837};
1838
1839struct drm_i915_file_private {
b29c19b6 1840 struct drm_i915_private *dev_priv;
ab0e7ff9 1841 struct drm_file *file;
b29c19b6 1842
673a394b 1843 struct {
99057c81 1844 spinlock_t lock;
b962442e 1845 struct list_head request_list;
b29c19b6 1846 struct delayed_work idle_work;
673a394b 1847 } mm;
40521054 1848 struct idr context_idr;
e59ec13d 1849
0eea67eb 1850 struct i915_hw_context *private_default_ctx;
b29c19b6 1851 atomic_t rps_wait_boost;
673a394b
EA
1852};
1853
351e3db2
BV
1854/*
1855 * A command that requires special handling by the command parser.
1856 */
1857struct drm_i915_cmd_descriptor {
1858 /*
1859 * Flags describing how the command parser processes the command.
1860 *
1861 * CMD_DESC_FIXED: The command has a fixed length if this is set,
1862 * a length mask if not set
1863 * CMD_DESC_SKIP: The command is allowed but does not follow the
1864 * standard length encoding for the opcode range in
1865 * which it falls
1866 * CMD_DESC_REJECT: The command is never allowed
1867 * CMD_DESC_REGISTER: The command should be checked against the
1868 * register whitelist for the appropriate ring
1869 * CMD_DESC_MASTER: The command is allowed if the submitting process
1870 * is the DRM master
1871 */
1872 u32 flags;
1873#define CMD_DESC_FIXED (1<<0)
1874#define CMD_DESC_SKIP (1<<1)
1875#define CMD_DESC_REJECT (1<<2)
1876#define CMD_DESC_REGISTER (1<<3)
1877#define CMD_DESC_BITMASK (1<<4)
1878#define CMD_DESC_MASTER (1<<5)
1879
1880 /*
1881 * The command's unique identification bits and the bitmask to get them.
1882 * This isn't strictly the opcode field as defined in the spec and may
1883 * also include type, subtype, and/or subop fields.
1884 */
1885 struct {
1886 u32 value;
1887 u32 mask;
1888 } cmd;
1889
1890 /*
1891 * The command's length. The command is either fixed length (i.e. does
1892 * not include a length field) or has a length field mask. The flag
1893 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
1894 * a length mask. All command entries in a command table must include
1895 * length information.
1896 */
1897 union {
1898 u32 fixed;
1899 u32 mask;
1900 } length;
1901
1902 /*
1903 * Describes where to find a register address in the command to check
1904 * against the ring's register whitelist. Only valid if flags has the
1905 * CMD_DESC_REGISTER bit set.
1906 */
1907 struct {
1908 u32 offset;
1909 u32 mask;
1910 } reg;
1911
1912#define MAX_CMD_DESC_BITMASKS 3
1913 /*
1914 * Describes command checks where a particular dword is masked and
1915 * compared against an expected value. If the command does not match
1916 * the expected value, the parser rejects it. Only valid if flags has
1917 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
1918 * are valid.
1919 */
1920 struct {
1921 u32 offset;
1922 u32 mask;
1923 u32 expected;
1924 } bits[MAX_CMD_DESC_BITMASKS];
1925};
1926
1927/*
1928 * A table of commands requiring special handling by the command parser.
1929 *
1930 * Each ring has an array of tables. Each table consists of an array of command
1931 * descriptors, which must be sorted with command opcodes in ascending order.
1932 */
1933struct drm_i915_cmd_table {
1934 const struct drm_i915_cmd_descriptor *table;
1935 int count;
1936};
1937
5c969aa7 1938#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1939
ffbab09b
VS
1940#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1941#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1942#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1943#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1944#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1945#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1946#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1947#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1948#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1949#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1950#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1951#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1952#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1953#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1954#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1955#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1956#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1957#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1958#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1959 (dev)->pdev->device == 0x0152 || \
1960 (dev)->pdev->device == 0x015a)
1961#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1962 (dev)->pdev->device == 0x0106 || \
1963 (dev)->pdev->device == 0x010A)
70a3eb7a 1964#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1965#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1966#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1967#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1968#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1969 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1970#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1971 (((dev)->pdev->device & 0xf) == 0x2 || \
1972 ((dev)->pdev->device & 0xf) == 0x6 || \
1973 ((dev)->pdev->device & 0xf) == 0xe))
1974#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1975 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1976#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1977#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1978 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1979#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1980
85436696
JB
1981/*
1982 * The genX designation typically refers to the render engine, so render
1983 * capability related checks should use IS_GEN, while display and other checks
1984 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1985 * chips, etc.).
1986 */
cae5852d
ZN
1987#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1988#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1989#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1990#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1991#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1992#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1993#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1994
73ae478c
BW
1995#define RENDER_RING (1<<RCS)
1996#define BSD_RING (1<<VCS)
1997#define BLT_RING (1<<BCS)
1998#define VEBOX_RING (1<<VECS)
1999#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
2000#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2001#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 2002#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 2003#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
2004#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2005
254f965c 2006#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 2007#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
2008#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
2009 && !IS_BROADWELL(dev))
2010#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 2011#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 2012
05394f39 2013#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2014#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2015
b45305fc
DV
2016/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2017#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
2018
cae5852d
ZN
2019/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2020 * rows, which changed the alignment requirements and fence programming.
2021 */
2022#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2023 IS_I915GM(dev)))
2024#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2025#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2026#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2027#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2028#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2029
2030#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2031#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2032#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2033
2a114cc1 2034#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2035
dd93be58 2036#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2037#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 2038#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 2039#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 2040#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 2041
17a303ec
PZ
2042#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2043#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2044#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2045#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2046#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2047#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
2048
2c1792a1 2049#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 2050#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2051#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2052#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2053#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2054#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2055
040d2baa
BW
2056/* DPF == dynamic parity feature */
2057#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2058#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2059
c8735b0c
BW
2060#define GT_FREQUENCY_MULTIPLIER 50
2061
05394f39
CW
2062#include "i915_trace.h"
2063
baa70943 2064extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2065extern int i915_max_ioctl;
2066
6a9ee8af
DA
2067extern int i915_suspend(struct drm_device *dev, pm_message_t state);
2068extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
2069extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2070extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2071
d330a953
JN
2072/* i915_params.c */
2073struct i915_params {
2074 int modeset;
2075 int panel_ignore_lid;
2076 unsigned int powersave;
2077 int semaphores;
2078 unsigned int lvds_downclock;
2079 int lvds_channel_mode;
2080 int panel_use_ssc;
2081 int vbt_sdvo_panel_type;
2082 int enable_rc6;
2083 int enable_fbc;
d330a953
JN
2084 int enable_ppgtt;
2085 int enable_psr;
2086 unsigned int preliminary_hw_support;
2087 int disable_power_well;
2088 int enable_ips;
d330a953
JN
2089 int enable_pc8;
2090 int pc8_timeout;
e5aa6541 2091 int invert_brightness;
351e3db2 2092 int enable_cmd_parser;
e5aa6541
DL
2093 /* leave bools at the end to not create holes */
2094 bool enable_hangcheck;
2095 bool fastboot;
d330a953
JN
2096 bool prefault_disable;
2097 bool reset;
a0bae57f 2098 bool disable_display;
d330a953
JN
2099};
2100extern struct i915_params i915 __read_mostly;
2101
1da177e4 2102 /* i915_dma.c */
d05c617e 2103void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 2104extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 2105extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2106extern int i915_driver_unload(struct drm_device *);
673a394b 2107extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 2108extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
2109extern void i915_driver_preclose(struct drm_device *dev,
2110 struct drm_file *file_priv);
673a394b
EA
2111extern void i915_driver_postclose(struct drm_device *dev,
2112 struct drm_file *file_priv);
84b1fd10 2113extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2114#ifdef CONFIG_COMPAT
0d6aa60b
DA
2115extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2116 unsigned long arg);
c43b5634 2117#endif
673a394b 2118extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2119 struct drm_clip_rect *box,
2120 int DR1, int DR4);
8e96d9c4 2121extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2122extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2123extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2124extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2125extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2126extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2127
073f34d9 2128extern void intel_console_resume(struct work_struct *work);
af6061af 2129
1da177e4 2130/* i915_irq.c */
10cd45b6 2131void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2132__printf(3, 4)
2133void i915_handle_error(struct drm_device *dev, bool wedged,
2134 const char *fmt, ...);
1da177e4 2135
76c3552f
D
2136void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2137 int new_delay);
f71d4af4 2138extern void intel_irq_init(struct drm_device *dev);
20afbda2 2139extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2140
2141extern void intel_uncore_sanitize(struct drm_device *dev);
2142extern void intel_uncore_early_sanitize(struct drm_device *dev);
2143extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2144extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2145extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2146
7c463586 2147void
755e9019
ID
2148i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2149 u32 status_mask);
7c463586
KP
2150
2151void
755e9019
ID
2152i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2153 u32 status_mask);
7c463586 2154
f8b79e58
ID
2155void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2156void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
2157
673a394b
EA
2158/* i915_gem.c */
2159int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2160 struct drm_file *file_priv);
2161int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2162 struct drm_file *file_priv);
2163int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2164 struct drm_file *file_priv);
2165int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file_priv);
2167int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2168 struct drm_file *file_priv);
de151cf6
JB
2169int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2170 struct drm_file *file_priv);
673a394b
EA
2171int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2172 struct drm_file *file_priv);
2173int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2174 struct drm_file *file_priv);
2175int i915_gem_execbuffer(struct drm_device *dev, void *data,
2176 struct drm_file *file_priv);
76446cac
JB
2177int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2178 struct drm_file *file_priv);
673a394b
EA
2179int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2180 struct drm_file *file_priv);
2181int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2182 struct drm_file *file_priv);
2183int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2184 struct drm_file *file_priv);
199adf40
BW
2185int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2186 struct drm_file *file);
2187int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2188 struct drm_file *file);
673a394b
EA
2189int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2190 struct drm_file *file_priv);
3ef94daa
CW
2191int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2192 struct drm_file *file_priv);
673a394b
EA
2193int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2194 struct drm_file *file_priv);
2195int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2196 struct drm_file *file_priv);
2197int i915_gem_set_tiling(struct drm_device *dev, void *data,
2198 struct drm_file *file_priv);
2199int i915_gem_get_tiling(struct drm_device *dev, void *data,
2200 struct drm_file *file_priv);
5a125c3c
EA
2201int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2202 struct drm_file *file_priv);
23ba4fd0
BW
2203int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2204 struct drm_file *file_priv);
673a394b 2205void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2206void *i915_gem_object_alloc(struct drm_device *dev);
2207void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2208void i915_gem_object_init(struct drm_i915_gem_object *obj,
2209 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2210struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2211 size_t size);
7e0d96bc
BW
2212void i915_init_vm(struct drm_i915_private *dev_priv,
2213 struct i915_address_space *vm);
673a394b 2214void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2215void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2216
1ec9e26d
DV
2217#define PIN_MAPPABLE 0x1
2218#define PIN_NONBLOCK 0x2
bf3d149b 2219#define PIN_GLOBAL 0x4
2021746e 2220int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2221 struct i915_address_space *vm,
2021746e 2222 uint32_t alignment,
1ec9e26d 2223 unsigned flags);
07fe0b12 2224int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2225int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2226void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2227void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2228void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2229
4c914c0c
BV
2230int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2231 int *needs_clflush);
2232
37e680a1 2233int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2234static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2235{
67d5a50c
ID
2236 struct sg_page_iter sg_iter;
2237
2238 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2239 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2240
2241 return NULL;
9da3da66 2242}
a5570178
CW
2243static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2244{
2245 BUG_ON(obj->pages == NULL);
2246 obj->pages_pin_count++;
2247}
2248static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2249{
2250 BUG_ON(obj->pages_pin_count == 0);
2251 obj->pages_pin_count--;
2252}
2253
54cf91dc 2254int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2255int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2256 struct intel_ring_buffer *to);
e2d05a8b
BW
2257void i915_vma_move_to_active(struct i915_vma *vma,
2258 struct intel_ring_buffer *ring);
ff72145b
DA
2259int i915_gem_dumb_create(struct drm_file *file_priv,
2260 struct drm_device *dev,
2261 struct drm_mode_create_dumb *args);
2262int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2263 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2264/**
2265 * Returns true if seq1 is later than seq2.
2266 */
2267static inline bool
2268i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2269{
2270 return (int32_t)(seq1 - seq2) >= 0;
2271}
2272
fca26bb4
MK
2273int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2274int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2275int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2276int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2277
9a5a53b3 2278static inline bool
1690e1eb
CW
2279i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2280{
2281 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2282 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2283 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2284 return true;
2285 } else
2286 return false;
1690e1eb
CW
2287}
2288
2289static inline void
2290i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2291{
2292 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2293 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2294 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2295 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2296 }
2297}
2298
8d9fc7fd
CW
2299struct drm_i915_gem_request *
2300i915_gem_find_active_request(struct intel_ring_buffer *ring);
2301
b29c19b6 2302bool i915_gem_retire_requests(struct drm_device *dev);
33196ded 2303int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2304 bool interruptible);
1f83fee0
DV
2305static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2306{
2307 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2308 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2309}
2310
2311static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2312{
2ac0f450
MK
2313 return atomic_read(&error->reset_counter) & I915_WEDGED;
2314}
2315
2316static inline u32 i915_reset_count(struct i915_gpu_error *error)
2317{
2318 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2319}
a71d8d94 2320
069efc1d 2321void i915_gem_reset(struct drm_device *dev);
000433b6 2322bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2323int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2324int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2325int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2326int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2327void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2328void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2329int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2330int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2331int __i915_add_request(struct intel_ring_buffer *ring,
2332 struct drm_file *file,
7d736f4f 2333 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2334 u32 *seqno);
2335#define i915_add_request(ring, seqno) \
854c94a7 2336 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2337int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2338 uint32_t seqno);
de151cf6 2339int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2340int __must_check
2341i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2342 bool write);
2343int __must_check
dabdfe02
CW
2344i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2345int __must_check
2da3b9b9
CW
2346i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2347 u32 alignment,
2021746e 2348 struct intel_ring_buffer *pipelined);
cc98b413 2349void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2350int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2351 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2352 int id,
2353 int align);
71acb5eb 2354void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2355 struct drm_i915_gem_object *obj);
71acb5eb 2356void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2357int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2358void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2359
0fa87796
ID
2360uint32_t
2361i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2362uint32_t
d865110c
ID
2363i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2364 int tiling_mode, bool fenced);
467cffba 2365
e4ffd173
CW
2366int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2367 enum i915_cache_level cache_level);
2368
1286ff73
DV
2369struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2370 struct dma_buf *dma_buf);
2371
2372struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2373 struct drm_gem_object *gem_obj, int flags);
2374
19b2dbde
CW
2375void i915_gem_restore_fences(struct drm_device *dev);
2376
a70a3148
BW
2377unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2378 struct i915_address_space *vm);
2379bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2380bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2381 struct i915_address_space *vm);
2382unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2383 struct i915_address_space *vm);
2384struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2385 struct i915_address_space *vm);
accfef2e
BW
2386struct i915_vma *
2387i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2388 struct i915_address_space *vm);
5c2abbea
BW
2389
2390struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2391static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2392 struct i915_vma *vma;
2393 list_for_each_entry(vma, &obj->vma_list, vma_link)
2394 if (vma->pin_count > 0)
2395 return true;
2396 return false;
2397}
5c2abbea 2398
a70a3148
BW
2399/* Some GGTT VM helpers */
2400#define obj_to_ggtt(obj) \
2401 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2402static inline bool i915_is_ggtt(struct i915_address_space *vm)
2403{
2404 struct i915_address_space *ggtt =
2405 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2406 return vm == ggtt;
2407}
2408
2409static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2410{
2411 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2412}
2413
2414static inline unsigned long
2415i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2416{
2417 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2418}
2419
2420static inline unsigned long
2421i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2422{
2423 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2424}
c37e2204
BW
2425
2426static inline int __must_check
2427i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2428 uint32_t alignment,
1ec9e26d 2429 unsigned flags)
c37e2204 2430{
bf3d149b 2431 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2432}
a70a3148 2433
b287110e
DV
2434static inline int
2435i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2436{
2437 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2438}
2439
2440void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2441
254f965c 2442/* i915_gem_context.c */
0eea67eb 2443#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2444int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2445void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2446void i915_gem_context_reset(struct drm_device *dev);
e422b888 2447int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2448int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2449void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2450int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2451 struct drm_file *file, struct i915_hw_context *to);
2452struct i915_hw_context *
2453i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2454void i915_gem_context_free(struct kref *ctx_ref);
2455static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2456{
c482972a
BW
2457 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2458 kref_get(&ctx->ref);
dce3271b
MK
2459}
2460
2461static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2462{
c482972a
BW
2463 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2464 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2465}
2466
3fac8978
MK
2467static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2468{
2469 return c->id == DEFAULT_CONTEXT_ID;
2470}
2471
84624813
BW
2472int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2473 struct drm_file *file);
2474int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2475 struct drm_file *file);
1286ff73 2476
679845ed
BW
2477/* i915_gem_evict.c */
2478int __must_check i915_gem_evict_something(struct drm_device *dev,
2479 struct i915_address_space *vm,
2480 int min_size,
2481 unsigned alignment,
2482 unsigned cache_level,
1ec9e26d 2483 unsigned flags);
679845ed
BW
2484int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2485int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2486
76aaf220 2487/* i915_gem_gtt.c */
828c7908
BW
2488void i915_check_and_clear_faults(struct drm_device *dev);
2489void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2490void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2491int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2492void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2493void i915_gem_init_global_gtt(struct drm_device *dev);
2494void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2495 unsigned long mappable_end, unsigned long end);
e76e9aeb 2496int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2497static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2498{
2499 if (INTEL_INFO(dev)->gen < 6)
2500 intel_gtt_chipset_flush();
2501}
246cbfb5 2502int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
93a25a9e 2503bool intel_enable_ppgtt(struct drm_device *dev, bool full);
246cbfb5 2504
9797fbfb
CW
2505/* i915_gem_stolen.c */
2506int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2507int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2508void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2509void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2510struct drm_i915_gem_object *
2511i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2512struct drm_i915_gem_object *
2513i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2514 u32 stolen_offset,
2515 u32 gtt_offset,
2516 u32 size);
0104fdbb 2517void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2518
673a394b 2519/* i915_gem_tiling.c */
2c1792a1 2520static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2521{
2522 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2523
2524 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2525 obj->tiling_mode != I915_TILING_NONE;
2526}
2527
673a394b 2528void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2529void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2530void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2531
2532/* i915_gem_debug.c */
23bc5982
CW
2533#if WATCH_LISTS
2534int i915_verify_lists(struct drm_device *dev);
673a394b 2535#else
23bc5982 2536#define i915_verify_lists(dev) 0
673a394b 2537#endif
1da177e4 2538
2017263e 2539/* i915_debugfs.c */
27c202ad
BG
2540int i915_debugfs_init(struct drm_minor *minor);
2541void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2542#ifdef CONFIG_DEBUG_FS
07144428
DL
2543void intel_display_crc_init(struct drm_device *dev);
2544#else
f8c168fa 2545static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2546#endif
84734a04
MK
2547
2548/* i915_gpu_error.c */
edc3d884
MK
2549__printf(2, 3)
2550void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2551int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2552 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2553int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2554 size_t count, loff_t pos);
2555static inline void i915_error_state_buf_release(
2556 struct drm_i915_error_state_buf *eb)
2557{
2558 kfree(eb->buf);
2559}
58174462
MK
2560void i915_capture_error_state(struct drm_device *dev, bool wedge,
2561 const char *error_msg);
84734a04
MK
2562void i915_error_state_get(struct drm_device *dev,
2563 struct i915_error_state_file_priv *error_priv);
2564void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2565void i915_destroy_error_state(struct drm_device *dev);
2566
2567void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2568const char *i915_cache_level_str(int type);
2017263e 2569
351e3db2
BV
2570/* i915_cmd_parser.c */
2571void i915_cmd_parser_init_ring(struct intel_ring_buffer *ring);
2572bool i915_needs_cmd_parser(struct intel_ring_buffer *ring);
2573int i915_parse_cmds(struct intel_ring_buffer *ring,
2574 struct drm_i915_gem_object *batch_obj,
2575 u32 batch_start_offset,
2576 bool is_master);
2577
317c35d1
JB
2578/* i915_suspend.c */
2579extern int i915_save_state(struct drm_device *dev);
2580extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2581
d8157a36
DV
2582/* i915_ums.c */
2583void i915_save_display_reg(struct drm_device *dev);
2584void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2585
0136db58
BW
2586/* i915_sysfs.c */
2587void i915_setup_sysfs(struct drm_device *dev_priv);
2588void i915_teardown_sysfs(struct drm_device *dev_priv);
2589
f899fc64
CW
2590/* intel_i2c.c */
2591extern int intel_setup_gmbus(struct drm_device *dev);
2592extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2593static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2594{
2ed06c93 2595 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2596}
2597
2598extern struct i2c_adapter *intel_gmbus_get_adapter(
2599 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2600extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2601extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2602static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2603{
2604 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2605}
f899fc64
CW
2606extern void intel_i2c_reset(struct drm_device *dev);
2607
3b617967 2608/* intel_opregion.c */
9c4b0a68 2609struct intel_encoder;
44834a67
CW
2610extern int intel_opregion_setup(struct drm_device *dev);
2611#ifdef CONFIG_ACPI
2612extern void intel_opregion_init(struct drm_device *dev);
2613extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2614extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2615extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2616 bool enable);
ecbc5cf3
JN
2617extern int intel_opregion_notify_adapter(struct drm_device *dev,
2618 pci_power_t state);
65e082c9 2619#else
44834a67
CW
2620static inline void intel_opregion_init(struct drm_device *dev) { return; }
2621static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2622static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2623static inline int
2624intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2625{
2626 return 0;
2627}
ecbc5cf3
JN
2628static inline int
2629intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2630{
2631 return 0;
2632}
65e082c9 2633#endif
8ee1c3db 2634
723bfd70
JB
2635/* intel_acpi.c */
2636#ifdef CONFIG_ACPI
2637extern void intel_register_dsm_handler(void);
2638extern void intel_unregister_dsm_handler(void);
2639#else
2640static inline void intel_register_dsm_handler(void) { return; }
2641static inline void intel_unregister_dsm_handler(void) { return; }
2642#endif /* CONFIG_ACPI */
2643
79e53945 2644/* modesetting */
f817586c 2645extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2646extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2647extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2648extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2649extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2650extern void intel_connector_unregister(struct intel_connector *);
28d52043 2651extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2652extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2653 bool force_restore);
44cec740 2654extern void i915_redisable_vga(struct drm_device *dev);
04098753 2655extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2656extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2657extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2658extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2659extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2660extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2661extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2662extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2663extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2664extern void intel_detect_pch(struct drm_device *dev);
2665extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2666extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2667
2911a35b 2668extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2669int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2670 struct drm_file *file);
b6359918
MK
2671int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2672 struct drm_file *file);
575155a9 2673
6ef3d427
CW
2674/* overlay */
2675extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2676extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2677 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2678
2679extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2680extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2681 struct drm_device *dev,
2682 struct intel_display_error_state *error);
6ef3d427 2683
b7287d80
BW
2684/* On SNB platform, before reading ring registers forcewake bit
2685 * must be set to prevent GT core from power down and stale values being
2686 * returned.
2687 */
c8d9a590
D
2688void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2689void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2690void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2691
42c0526c
BW
2692int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2693int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2694
2695/* intel_sideband.c */
64936258
JN
2696u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2697void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2698u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2699u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2700void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2701u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2702void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2703u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2704void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2705u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2706void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2707u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2708void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2709u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2710void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2711u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2712 enum intel_sbi_destination destination);
2713void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2714 enum intel_sbi_destination destination);
e9fe51c6
SK
2715u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2716void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2717
2ec3815f
VS
2718int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2719int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2720
940aece4
D
2721void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2722void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2723
2724#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2725 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2726 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2727 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2728 ((reg) >= 0x2E000 && (reg) < 0x30000))
2729
2730#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2731 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2732 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2733 ((reg) >= 0x30000 && (reg) < 0x40000))
2734
c8d9a590
D
2735#define FORCEWAKE_RENDER (1 << 0)
2736#define FORCEWAKE_MEDIA (1 << 1)
2737#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2738
2739
0b274481
BW
2740#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2741#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2742
2743#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2744#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2745#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2746#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2747
2748#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2749#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2750#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2751#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2752
2753#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2754#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2755
2756#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2757#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2758
55bc60db
VS
2759/* "Broadcast RGB" property */
2760#define INTEL_BROADCAST_RGB_AUTO 0
2761#define INTEL_BROADCAST_RGB_FULL 1
2762#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2763
766aa1c4
VS
2764static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2765{
2766 if (HAS_PCH_SPLIT(dev))
2767 return CPU_VGACNTRL;
2768 else if (IS_VALLEYVIEW(dev))
2769 return VLV_VGACNTRL;
2770 else
2771 return VGACNTRL;
2772}
2773
2bb4629a
VS
2774static inline void __user *to_user_ptr(u64 address)
2775{
2776 return (void __user *)(uintptr_t)address;
2777}
2778
df97729f
ID
2779static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2780{
2781 unsigned long j = msecs_to_jiffies(m);
2782
2783 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2784}
2785
2786static inline unsigned long
2787timespec_to_jiffies_timeout(const struct timespec *value)
2788{
2789 unsigned long j = timespec_to_jiffies(value);
2790
2791 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2792}
2793
dce56b3c
PZ
2794/*
2795 * If you need to wait X milliseconds between events A and B, but event B
2796 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2797 * when event A happened, then just before event B you call this function and
2798 * pass the timestamp as the first argument, and X as the second argument.
2799 */
2800static inline void
2801wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2802{
ec5e0cfb 2803 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2804
2805 /*
2806 * Don't re-read the value of "jiffies" every time since it may change
2807 * behind our back and break the math.
2808 */
2809 tmp_jiffies = jiffies;
2810 target_jiffies = timestamp_jiffies +
2811 msecs_to_jiffies_timeout(to_wait_ms);
2812
2813 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2814 remaining_jiffies = target_jiffies - tmp_jiffies;
2815 while (remaining_jiffies)
2816 remaining_jiffies =
2817 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2818 }
2819}
2820
1da177e4 2821#endif
This page took 1.001259 seconds and 5 git commands to generate.