drm/i915: protect backlight registers and data with a spinlock
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
1d843f9d
EE
91enum hpd_pin {
92 HPD_NONE = 0,
93 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
94 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
95 HPD_CRT,
96 HPD_SDVO_B,
97 HPD_SDVO_C,
98 HPD_PORT_B,
99 HPD_PORT_C,
100 HPD_PORT_D,
101 HPD_NUM_PINS
102};
103
2a2d5482
CW
104#define I915_GEM_GPU_DOMAINS \
105 (I915_GEM_DOMAIN_RENDER | \
106 I915_GEM_DOMAIN_SAMPLER | \
107 I915_GEM_DOMAIN_COMMAND | \
108 I915_GEM_DOMAIN_INSTRUCTION | \
109 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 110
7eb552ae 111#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 112
6c2b7c12
DV
113#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
114 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
115 if ((intel_encoder)->base.crtc == (__crtc))
116
ee7b9f93
JB
117struct intel_pch_pll {
118 int refcount; /* count of number of CRTCs sharing this PLL */
119 int active; /* count of number of active CRTCs (i.e. DPMS on) */
120 bool on; /* is the PLL actually active? Disabled during modeset */
121 int pll_reg;
122 int fp0_reg;
123 int fp1_reg;
124};
125#define I915_NUM_PLLS 2
126
e69d0bc1
DV
127/* Used by dp and fdi links */
128struct intel_link_m_n {
129 uint32_t tu;
130 uint32_t gmch_m;
131 uint32_t gmch_n;
132 uint32_t link_m;
133 uint32_t link_n;
134};
135
136void intel_link_compute_m_n(int bpp, int nlanes,
137 int pixel_clock, int link_clock,
138 struct intel_link_m_n *m_n);
139
6441ab5f
PZ
140struct intel_ddi_plls {
141 int spll_refcount;
142 int wrpll1_refcount;
143 int wrpll2_refcount;
144};
145
1da177e4
LT
146/* Interface history:
147 *
148 * 1.1: Original.
0d6aa60b
DA
149 * 1.2: Add Power Management
150 * 1.3: Add vblank support
de227f5f 151 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 152 * 1.5: Add vblank pipe configuration
2228ed67
MCA
153 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
154 * - Support vertical blank on secondary display pipe
1da177e4
LT
155 */
156#define DRIVER_MAJOR 1
2228ed67 157#define DRIVER_MINOR 6
1da177e4
LT
158#define DRIVER_PATCHLEVEL 0
159
673a394b 160#define WATCH_COHERENCY 0
23bc5982 161#define WATCH_LISTS 0
42d6ab48 162#define WATCH_GTT 0
673a394b 163
71acb5eb
DA
164#define I915_GEM_PHYS_CURSOR_0 1
165#define I915_GEM_PHYS_CURSOR_1 2
166#define I915_GEM_PHYS_OVERLAY_REGS 3
167#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
168
169struct drm_i915_gem_phys_object {
170 int id;
171 struct page **page_list;
172 drm_dma_handle_t *handle;
05394f39 173 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
174};
175
0a3e67a4
JB
176struct opregion_header;
177struct opregion_acpi;
178struct opregion_swsci;
179struct opregion_asle;
8d715f00 180struct drm_i915_private;
0a3e67a4 181
8ee1c3db 182struct intel_opregion {
5bc4418b
BW
183 struct opregion_header __iomem *header;
184 struct opregion_acpi __iomem *acpi;
185 struct opregion_swsci __iomem *swsci;
186 struct opregion_asle __iomem *asle;
187 void __iomem *vbt;
01fe9dbd 188 u32 __iomem *lid_state;
8ee1c3db 189};
44834a67 190#define OPREGION_SIZE (8*1024)
8ee1c3db 191
6ef3d427
CW
192struct intel_overlay;
193struct intel_overlay_error_state;
194
7c1c2871
DA
195struct drm_i915_master_private {
196 drm_local_map_t *sarea;
197 struct _drm_i915_sarea *sarea_priv;
198};
de151cf6 199#define I915_FENCE_REG_NONE -1
42b5aeab
VS
200#define I915_MAX_NUM_FENCES 32
201/* 32 fences + sign bit for FENCE_REG_NONE */
202#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
203
204struct drm_i915_fence_reg {
007cc8ac 205 struct list_head lru_list;
caea7476 206 struct drm_i915_gem_object *obj;
1690e1eb 207 int pin_count;
de151cf6 208};
7c1c2871 209
9b9d172d 210struct sdvo_device_mapping {
e957d772 211 u8 initialized;
9b9d172d 212 u8 dvo_port;
213 u8 slave_addr;
214 u8 dvo_wiring;
e957d772 215 u8 i2c_pin;
b1083333 216 u8 ddc_pin;
9b9d172d 217};
218
c4a1d9e4
CW
219struct intel_display_error_state;
220
63eeaf38 221struct drm_i915_error_state {
742cbee8 222 struct kref ref;
63eeaf38
JB
223 u32 eir;
224 u32 pgtbl_er;
be998e2e 225 u32 ier;
b9a3906b 226 u32 ccid;
0f3b6849
CW
227 u32 derrmr;
228 u32 forcewake;
9574b3fe 229 bool waiting[I915_NUM_RINGS];
9db4a9c7 230 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
231 u32 tail[I915_NUM_RINGS];
232 u32 head[I915_NUM_RINGS];
0f3b6849 233 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
234 u32 ipeir[I915_NUM_RINGS];
235 u32 ipehr[I915_NUM_RINGS];
236 u32 instdone[I915_NUM_RINGS];
237 u32 acthd[I915_NUM_RINGS];
7e3b8737 238 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 239 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 240 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
241 /* our own tracking of ring head and tail */
242 u32 cpu_ring_head[I915_NUM_RINGS];
243 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 244 u32 error; /* gen6+ */
71e172e8 245 u32 err_int; /* gen7 */
c1cd90ed
DV
246 u32 instpm[I915_NUM_RINGS];
247 u32 instps[I915_NUM_RINGS];
050ee91f 248 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 249 u32 seqno[I915_NUM_RINGS];
9df30794 250 u64 bbaddr;
33f3f518
DV
251 u32 fault_reg[I915_NUM_RINGS];
252 u32 done_reg;
c1cd90ed 253 u32 faddr[I915_NUM_RINGS];
4b9de737 254 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 255 struct timeval time;
52d39a21
CW
256 struct drm_i915_error_ring {
257 struct drm_i915_error_object {
258 int page_count;
259 u32 gtt_offset;
260 u32 *pages[0];
8c123e54 261 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
262 struct drm_i915_error_request {
263 long jiffies;
264 u32 seqno;
ee4f42b1 265 u32 tail;
52d39a21
CW
266 } *requests;
267 int num_requests;
268 } ring[I915_NUM_RINGS];
9df30794 269 struct drm_i915_error_buffer {
a779e5ab 270 u32 size;
9df30794 271 u32 name;
0201f1ec 272 u32 rseqno, wseqno;
9df30794
CW
273 u32 gtt_offset;
274 u32 read_domains;
275 u32 write_domain;
4b9de737 276 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
277 s32 pinned:2;
278 u32 tiling:2;
279 u32 dirty:1;
280 u32 purgeable:1;
5d1333fc 281 s32 ring:4;
93dfb40c 282 u32 cache_level:2;
c724e8a9
CW
283 } *active_bo, *pinned_bo;
284 u32 active_bo_count, pinned_bo_count;
6ef3d427 285 struct intel_overlay_error_state *overlay;
c4a1d9e4 286 struct intel_display_error_state *display;
63eeaf38
JB
287};
288
b8cecdf5 289struct intel_crtc_config;
0e8ffe1b 290struct intel_crtc;
b8cecdf5 291
e70236a8 292struct drm_i915_display_funcs {
ee5382ae 293 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
294 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
295 void (*disable_fbc)(struct drm_device *dev);
296 int (*get_display_clock_speed)(struct drm_device *dev);
297 int (*get_fifo_size)(struct drm_device *dev, int plane);
d210246a 298 void (*update_wm)(struct drm_device *dev);
b840d907
JB
299 void (*update_sprite_wm)(struct drm_device *dev, int pipe,
300 uint32_t sprite_width, int pixel_size);
1f8eeabf
ED
301 void (*update_linetime_wm)(struct drm_device *dev, int pipe,
302 struct drm_display_mode *mode);
47fab737 303 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
304 /* Returns the active state of the crtc, and if the crtc is active,
305 * fills out the pipe-config with the hw state. */
306 bool (*get_pipe_config)(struct intel_crtc *,
307 struct intel_crtc_config *);
f564048e 308 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
309 int x, int y,
310 struct drm_framebuffer *old_fb);
76e5a89c
DV
311 void (*crtc_enable)(struct drm_crtc *crtc);
312 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 313 void (*off)(struct drm_crtc *crtc);
e0dac65e
WF
314 void (*write_eld)(struct drm_connector *connector,
315 struct drm_crtc *crtc);
674cf967 316 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 317 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
318 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
319 struct drm_framebuffer *fb,
320 struct drm_i915_gem_object *obj);
17638cd6
JB
321 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
322 int x, int y);
20afbda2 323 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
324 /* clock updates for mode set */
325 /* cursor updates */
326 /* render clock increase/decrease */
327 /* display clock increase/decrease */
328 /* pll clock increase/decrease */
e70236a8
JB
329};
330
990bbdad
CW
331struct drm_i915_gt_funcs {
332 void (*force_wake_get)(struct drm_i915_private *dev_priv);
333 void (*force_wake_put)(struct drm_i915_private *dev_priv);
334};
335
79fc46df
DL
336#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
337 func(is_mobile) sep \
338 func(is_i85x) sep \
339 func(is_i915g) sep \
340 func(is_i945gm) sep \
341 func(is_g33) sep \
342 func(need_gfx_hws) sep \
343 func(is_g4x) sep \
344 func(is_pineview) sep \
345 func(is_broadwater) sep \
346 func(is_crestline) sep \
347 func(is_ivybridge) sep \
348 func(is_valleyview) sep \
349 func(is_haswell) sep \
350 func(has_force_wake) sep \
351 func(has_fbc) sep \
352 func(has_pipe_cxsr) sep \
353 func(has_hotplug) sep \
354 func(cursor_needs_physical) sep \
355 func(has_overlay) sep \
356 func(overlay_needs_physical) sep \
357 func(supports_tv) sep \
358 func(has_bsd_ring) sep \
359 func(has_blt_ring) sep \
dd93be58 360 func(has_llc) sep \
30568c45
DL
361 func(has_ddi) sep \
362 func(has_fpga_dbg)
c96ea64e 363
a587f779
DL
364#define DEFINE_FLAG(name) u8 name:1
365#define SEP_SEMICOLON ;
366
cfdf1fa2 367struct intel_device_info {
10fce67a 368 u32 display_mmio_offset;
7eb552ae 369 u8 num_pipes:3;
c96c3a8c 370 u8 gen;
a587f779 371 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
372};
373
a587f779
DL
374#undef DEFINE_FLAG
375#undef SEP_SEMICOLON
376
7faf1ab2
DV
377enum i915_cache_level {
378 I915_CACHE_NONE = 0,
379 I915_CACHE_LLC,
380 I915_CACHE_LLC_MLC, /* gen6+, in docs at least! */
381};
382
2d04befb
KG
383typedef uint32_t gen6_gtt_pte_t;
384
5d4545ae
BW
385/* The Graphics Translation Table is the way in which GEN hardware translates a
386 * Graphics Virtual Address into a Physical Address. In addition to the normal
387 * collateral associated with any va->pa translations GEN hardware also has a
388 * portion of the GTT which can be mapped by the CPU and remain both coherent
389 * and correct (in cases like swizzling). That region is referred to as GMADR in
390 * the spec.
391 */
392struct i915_gtt {
393 unsigned long start; /* Start offset of used GTT */
394 size_t total; /* Total size GTT can map */
baa09f5f 395 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
396
397 unsigned long mappable_end; /* End offset that we can CPU map */
398 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
399 phys_addr_t mappable_base; /* PA of our GMADR */
400
401 /** "Graphics Stolen Memory" holds the global PTEs */
402 void __iomem *gsm;
a81cc00c
BW
403
404 bool do_idle_maps;
9c61a32d
BW
405 dma_addr_t scratch_page_dma;
406 struct page *scratch_page;
7faf1ab2
DV
407
408 /* global gtt ops */
baa09f5f 409 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
410 size_t *stolen, phys_addr_t *mappable_base,
411 unsigned long *mappable_end);
baa09f5f 412 void (*gtt_remove)(struct drm_device *dev);
7faf1ab2
DV
413 void (*gtt_clear_range)(struct drm_device *dev,
414 unsigned int first_entry,
415 unsigned int num_entries);
416 void (*gtt_insert_entries)(struct drm_device *dev,
417 struct sg_table *st,
418 unsigned int pg_start,
419 enum i915_cache_level cache_level);
2d04befb
KG
420 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
421 dma_addr_t addr,
422 enum i915_cache_level level);
5d4545ae 423};
a54c0c27 424#define gtt_total_entries(gtt) ((gtt).total >> PAGE_SHIFT)
5d4545ae 425
1d2a314c
DV
426#define I915_PPGTT_PD_ENTRIES 512
427#define I915_PPGTT_PT_ENTRIES 1024
428struct i915_hw_ppgtt {
8f2c59f0 429 struct drm_device *dev;
1d2a314c
DV
430 unsigned num_pd_entries;
431 struct page **pt_pages;
432 uint32_t pd_offset;
433 dma_addr_t *pt_dma_addr;
434 dma_addr_t scratch_page_dma_addr;
def886c3
DV
435
436 /* pte functions, mirroring the interface of the global gtt. */
437 void (*clear_range)(struct i915_hw_ppgtt *ppgtt,
438 unsigned int first_entry,
439 unsigned int num_entries);
440 void (*insert_entries)(struct i915_hw_ppgtt *ppgtt,
441 struct sg_table *st,
442 unsigned int pg_start,
443 enum i915_cache_level cache_level);
2d04befb
KG
444 gen6_gtt_pte_t (*pte_encode)(struct drm_device *dev,
445 dma_addr_t addr,
446 enum i915_cache_level level);
b7c36d25 447 int (*enable)(struct drm_device *dev);
3440d265 448 void (*cleanup)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
449};
450
40521054
BW
451
452/* This must match up with the value previously used for execbuf2.rsvd1. */
453#define DEFAULT_CONTEXT_ID 0
454struct i915_hw_context {
455 int id;
e0556841 456 bool is_initialized;
40521054
BW
457 struct drm_i915_file_private *file_priv;
458 struct intel_ring_buffer *ring;
459 struct drm_i915_gem_object *obj;
460};
461
b5e50c3f 462enum no_fbc_reason {
bed4a673 463 FBC_NO_OUTPUT, /* no outputs enabled to compress */
b5e50c3f
JB
464 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
465 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
466 FBC_MODE_TOO_LARGE, /* mode too large for compression */
467 FBC_BAD_PLANE, /* fbc not supported on plane */
468 FBC_NOT_TILED, /* buffer not tiled */
9c928d16 469 FBC_MULTIPLE_PIPES, /* more than one pipe active */
c1a9f047 470 FBC_MODULE_PARAM,
b5e50c3f
JB
471};
472
3bad0781 473enum intel_pch {
f0350830 474 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
475 PCH_IBX, /* Ibexpeak PCH */
476 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 477 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 478 PCH_NOP,
3bad0781
ZW
479};
480
988d6ee8
PZ
481enum intel_sbi_destination {
482 SBI_ICLK,
483 SBI_MPHY,
484};
485
b690e96c 486#define QUIRK_PIPEA_FORCE (1<<0)
435793df 487#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 488#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 489
8be48d92 490struct intel_fbdev;
1630fe75 491struct intel_fbc_work;
38651674 492
c2b9152f
DV
493struct intel_gmbus {
494 struct i2c_adapter adapter;
f2ce9faf 495 u32 force_bit;
c2b9152f 496 u32 reg0;
36c785f0 497 u32 gpio_reg;
c167a6fc 498 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
499 struct drm_i915_private *dev_priv;
500};
501
f4c956ad 502struct i915_suspend_saved_registers {
ba8bbcf6
JB
503 u8 saveLBB;
504 u32 saveDSPACNTR;
505 u32 saveDSPBCNTR;
e948e994 506 u32 saveDSPARB;
ba8bbcf6
JB
507 u32 savePIPEACONF;
508 u32 savePIPEBCONF;
509 u32 savePIPEASRC;
510 u32 savePIPEBSRC;
511 u32 saveFPA0;
512 u32 saveFPA1;
513 u32 saveDPLL_A;
514 u32 saveDPLL_A_MD;
515 u32 saveHTOTAL_A;
516 u32 saveHBLANK_A;
517 u32 saveHSYNC_A;
518 u32 saveVTOTAL_A;
519 u32 saveVBLANK_A;
520 u32 saveVSYNC_A;
521 u32 saveBCLRPAT_A;
5586c8bc 522 u32 saveTRANSACONF;
42048781
ZW
523 u32 saveTRANS_HTOTAL_A;
524 u32 saveTRANS_HBLANK_A;
525 u32 saveTRANS_HSYNC_A;
526 u32 saveTRANS_VTOTAL_A;
527 u32 saveTRANS_VBLANK_A;
528 u32 saveTRANS_VSYNC_A;
0da3ea12 529 u32 savePIPEASTAT;
ba8bbcf6
JB
530 u32 saveDSPASTRIDE;
531 u32 saveDSPASIZE;
532 u32 saveDSPAPOS;
585fb111 533 u32 saveDSPAADDR;
ba8bbcf6
JB
534 u32 saveDSPASURF;
535 u32 saveDSPATILEOFF;
536 u32 savePFIT_PGM_RATIOS;
0eb96d6e 537 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
538 u32 saveBLC_PWM_CTL;
539 u32 saveBLC_PWM_CTL2;
42048781
ZW
540 u32 saveBLC_CPU_PWM_CTL;
541 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
542 u32 saveFPB0;
543 u32 saveFPB1;
544 u32 saveDPLL_B;
545 u32 saveDPLL_B_MD;
546 u32 saveHTOTAL_B;
547 u32 saveHBLANK_B;
548 u32 saveHSYNC_B;
549 u32 saveVTOTAL_B;
550 u32 saveVBLANK_B;
551 u32 saveVSYNC_B;
552 u32 saveBCLRPAT_B;
5586c8bc 553 u32 saveTRANSBCONF;
42048781
ZW
554 u32 saveTRANS_HTOTAL_B;
555 u32 saveTRANS_HBLANK_B;
556 u32 saveTRANS_HSYNC_B;
557 u32 saveTRANS_VTOTAL_B;
558 u32 saveTRANS_VBLANK_B;
559 u32 saveTRANS_VSYNC_B;
0da3ea12 560 u32 savePIPEBSTAT;
ba8bbcf6
JB
561 u32 saveDSPBSTRIDE;
562 u32 saveDSPBSIZE;
563 u32 saveDSPBPOS;
585fb111 564 u32 saveDSPBADDR;
ba8bbcf6
JB
565 u32 saveDSPBSURF;
566 u32 saveDSPBTILEOFF;
585fb111
JB
567 u32 saveVGA0;
568 u32 saveVGA1;
569 u32 saveVGA_PD;
ba8bbcf6
JB
570 u32 saveVGACNTRL;
571 u32 saveADPA;
572 u32 saveLVDS;
585fb111
JB
573 u32 savePP_ON_DELAYS;
574 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
575 u32 saveDVOA;
576 u32 saveDVOB;
577 u32 saveDVOC;
578 u32 savePP_ON;
579 u32 savePP_OFF;
580 u32 savePP_CONTROL;
585fb111 581 u32 savePP_DIVISOR;
ba8bbcf6
JB
582 u32 savePFIT_CONTROL;
583 u32 save_palette_a[256];
584 u32 save_palette_b[256];
06027f91 585 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
586 u32 saveFBC_CFB_BASE;
587 u32 saveFBC_LL_BASE;
588 u32 saveFBC_CONTROL;
589 u32 saveFBC_CONTROL2;
0da3ea12
JB
590 u32 saveIER;
591 u32 saveIIR;
592 u32 saveIMR;
42048781
ZW
593 u32 saveDEIER;
594 u32 saveDEIMR;
595 u32 saveGTIER;
596 u32 saveGTIMR;
597 u32 saveFDI_RXA_IMR;
598 u32 saveFDI_RXB_IMR;
1f84e550 599 u32 saveCACHE_MODE_0;
1f84e550 600 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
601 u32 saveSWF0[16];
602 u32 saveSWF1[16];
603 u32 saveSWF2[3];
604 u8 saveMSR;
605 u8 saveSR[8];
123f794f 606 u8 saveGR[25];
ba8bbcf6 607 u8 saveAR_INDEX;
a59e122a 608 u8 saveAR[21];
ba8bbcf6 609 u8 saveDACMASK;
a59e122a 610 u8 saveCR[37];
4b9de737 611 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
612 u32 saveCURACNTR;
613 u32 saveCURAPOS;
614 u32 saveCURABASE;
615 u32 saveCURBCNTR;
616 u32 saveCURBPOS;
617 u32 saveCURBBASE;
618 u32 saveCURSIZE;
a4fc5ed6
KP
619 u32 saveDP_B;
620 u32 saveDP_C;
621 u32 saveDP_D;
622 u32 savePIPEA_GMCH_DATA_M;
623 u32 savePIPEB_GMCH_DATA_M;
624 u32 savePIPEA_GMCH_DATA_N;
625 u32 savePIPEB_GMCH_DATA_N;
626 u32 savePIPEA_DP_LINK_M;
627 u32 savePIPEB_DP_LINK_M;
628 u32 savePIPEA_DP_LINK_N;
629 u32 savePIPEB_DP_LINK_N;
42048781
ZW
630 u32 saveFDI_RXA_CTL;
631 u32 saveFDI_TXA_CTL;
632 u32 saveFDI_RXB_CTL;
633 u32 saveFDI_TXB_CTL;
634 u32 savePFA_CTL_1;
635 u32 savePFB_CTL_1;
636 u32 savePFA_WIN_SZ;
637 u32 savePFB_WIN_SZ;
638 u32 savePFA_WIN_POS;
639 u32 savePFB_WIN_POS;
5586c8bc
ZW
640 u32 savePCH_DREF_CONTROL;
641 u32 saveDISP_ARB_CTL;
642 u32 savePIPEA_DATA_M1;
643 u32 savePIPEA_DATA_N1;
644 u32 savePIPEA_LINK_M1;
645 u32 savePIPEA_LINK_N1;
646 u32 savePIPEB_DATA_M1;
647 u32 savePIPEB_DATA_N1;
648 u32 savePIPEB_LINK_M1;
649 u32 savePIPEB_LINK_N1;
b5b72e89 650 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 651 u32 savePCH_PORT_HOTPLUG;
f4c956ad 652};
c85aa885
DV
653
654struct intel_gen6_power_mgmt {
655 struct work_struct work;
52ceb908 656 struct delayed_work vlv_work;
c85aa885
DV
657 u32 pm_iir;
658 /* lock - irqsave spinlock that protectects the work_struct and
659 * pm_iir. */
660 spinlock_t lock;
661
662 /* The below variables an all the rps hw state are protected by
663 * dev->struct mutext. */
664 u8 cur_delay;
665 u8 min_delay;
666 u8 max_delay;
52ceb908 667 u8 rpe_delay;
31c77388 668 u8 hw_max;
1a01ab3b
JB
669
670 struct delayed_work delayed_resume_work;
4fc688ce
JB
671
672 /*
673 * Protects RPS/RC6 register access and PCU communication.
674 * Must be taken after struct_mutex if nested.
675 */
676 struct mutex hw_lock;
c85aa885
DV
677};
678
1a240d4d
DV
679/* defined intel_pm.c */
680extern spinlock_t mchdev_lock;
681
c85aa885
DV
682struct intel_ilk_power_mgmt {
683 u8 cur_delay;
684 u8 min_delay;
685 u8 max_delay;
686 u8 fmax;
687 u8 fstart;
688
689 u64 last_count1;
690 unsigned long last_time1;
691 unsigned long chipset_power;
692 u64 last_count2;
693 struct timespec last_time2;
694 unsigned long gfx_power;
695 u8 corr;
696
697 int c_m;
698 int r_t;
3e373948
DV
699
700 struct drm_i915_gem_object *pwrctx;
701 struct drm_i915_gem_object *renderctx;
c85aa885
DV
702};
703
231f42a4
DV
704struct i915_dri1_state {
705 unsigned allow_batchbuffer : 1;
706 u32 __iomem *gfx_hws_cpu_addr;
707
708 unsigned int cpp;
709 int back_offset;
710 int front_offset;
711 int current_page;
712 int page_flipping;
713
714 uint32_t counter;
715};
716
a4da4fa4
DV
717struct intel_l3_parity {
718 u32 *remap_info;
719 struct work_struct error_work;
720};
721
4b5aed62 722struct i915_gem_mm {
4b5aed62
DV
723 /** Memory allocator for GTT stolen memory */
724 struct drm_mm stolen;
725 /** Memory allocator for GTT */
726 struct drm_mm gtt_space;
727 /** List of all objects in gtt_space. Used to restore gtt
728 * mappings on resume */
729 struct list_head bound_list;
730 /**
731 * List of objects which are not bound to the GTT (thus
732 * are idle and not used by the GPU) but still have
733 * (presumably uncached) pages still attached.
734 */
735 struct list_head unbound_list;
736
737 /** Usable portion of the GTT for GEM */
738 unsigned long stolen_base; /* limited to low memory (32-bit) */
739
740 int gtt_mtrr;
741
742 /** PPGTT used for aliasing the PPGTT with the GTT */
743 struct i915_hw_ppgtt *aliasing_ppgtt;
744
745 struct shrinker inactive_shrinker;
746 bool shrinker_no_lock_stealing;
747
748 /**
749 * List of objects currently involved in rendering.
750 *
751 * Includes buffers having the contents of their GPU caches
752 * flushed, not necessarily primitives. last_rendering_seqno
753 * represents when the rendering involved will be completed.
754 *
755 * A reference is held on the buffer while on this list.
756 */
757 struct list_head active_list;
758
759 /**
760 * LRU list of objects which are not in the ringbuffer and
761 * are ready to unbind, but are still in the GTT.
762 *
763 * last_rendering_seqno is 0 while an object is in this list.
764 *
765 * A reference is not held on the buffer while on this list,
766 * as merely being GTT-bound shouldn't prevent its being
767 * freed, and we'll pull it off the list in the free path.
768 */
769 struct list_head inactive_list;
770
771 /** LRU list of objects with fence regs on them. */
772 struct list_head fence_list;
773
774 /**
775 * We leave the user IRQ off as much as possible,
776 * but this means that requests will finish and never
777 * be retired once the system goes idle. Set a timer to
778 * fire periodically while the ring is running. When it
779 * fires, go retire requests.
780 */
781 struct delayed_work retire_work;
782
783 /**
784 * Are we in a non-interruptible section of code like
785 * modesetting?
786 */
787 bool interruptible;
788
789 /**
790 * Flag if the X Server, and thus DRM, is not currently in
791 * control of the device.
792 *
793 * This is set between LeaveVT and EnterVT. It needs to be
794 * replaced with a semaphore. It also needs to be
795 * transitioned away from for kernel modesetting.
796 */
797 int suspended;
798
4b5aed62
DV
799 /** Bit 6 swizzling required for X tiling */
800 uint32_t bit_6_swizzle_x;
801 /** Bit 6 swizzling required for Y tiling */
802 uint32_t bit_6_swizzle_y;
803
804 /* storage for physical objects */
805 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
806
807 /* accounting, useful for userland debugging */
808 size_t object_memory;
809 u32 object_count;
810};
811
99584db3
DV
812struct i915_gpu_error {
813 /* For hangcheck timer */
814#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
815#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
816 struct timer_list hangcheck_timer;
817 int hangcheck_count;
818 uint32_t last_acthd[I915_NUM_RINGS];
819 uint32_t prev_instdone[I915_NUM_INSTDONE_REG];
820
821 /* For reset and error_state handling. */
822 spinlock_t lock;
823 /* Protected by the above dev->gpu_error.lock. */
824 struct drm_i915_error_state *first_error;
825 struct work_struct work;
99584db3
DV
826
827 unsigned long last_reset;
828
1f83fee0 829 /**
f69061be 830 * State variable and reset counter controlling the reset flow
1f83fee0 831 *
f69061be
DV
832 * Upper bits are for the reset counter. This counter is used by the
833 * wait_seqno code to race-free noticed that a reset event happened and
834 * that it needs to restart the entire ioctl (since most likely the
835 * seqno it waited for won't ever signal anytime soon).
836 *
837 * This is important for lock-free wait paths, where no contended lock
838 * naturally enforces the correct ordering between the bail-out of the
839 * waiter and the gpu reset work code.
1f83fee0
DV
840 *
841 * Lowest bit controls the reset state machine: Set means a reset is in
842 * progress. This state will (presuming we don't have any bugs) decay
843 * into either unset (successful reset) or the special WEDGED value (hw
844 * terminally sour). All waiters on the reset_queue will be woken when
845 * that happens.
846 */
847 atomic_t reset_counter;
848
849 /**
850 * Special values/flags for reset_counter
851 *
852 * Note that the code relies on
853 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
854 * being true.
855 */
856#define I915_RESET_IN_PROGRESS_FLAG 1
857#define I915_WEDGED 0xffffffff
858
859 /**
860 * Waitqueue to signal when the reset has completed. Used by clients
861 * that wait for dev_priv->mm.wedged to settle.
862 */
863 wait_queue_head_t reset_queue;
33196ded 864
99584db3
DV
865 /* For gpu hang simulation. */
866 unsigned int stop_rings;
867};
868
b8efb17b
ZR
869enum modeset_restore {
870 MODESET_ON_LID_OPEN,
871 MODESET_DONE,
872 MODESET_SUSPENDED,
873};
874
f4c956ad
DV
875typedef struct drm_i915_private {
876 struct drm_device *dev;
42dcedd4 877 struct kmem_cache *slab;
f4c956ad
DV
878
879 const struct intel_device_info *info;
880
881 int relative_constants_mode;
882
883 void __iomem *regs;
884
885 struct drm_i915_gt_funcs gt;
886 /** gt_fifo_count and the subsequent register write are synchronized
887 * with dev->struct_mutex. */
888 unsigned gt_fifo_count;
889 /** forcewake_count is protected by gt_lock */
890 unsigned forcewake_count;
891 /** gt_lock is also taken in irq contexts. */
99057c81 892 spinlock_t gt_lock;
f4c956ad
DV
893
894 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
895
28c70f16 896
f4c956ad
DV
897 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
898 * controller on different i2c buses. */
899 struct mutex gmbus_mutex;
900
901 /**
902 * Base address of the gmbus and gpio block.
903 */
904 uint32_t gpio_mmio_base;
905
28c70f16
DV
906 wait_queue_head_t gmbus_wait_queue;
907
f4c956ad
DV
908 struct pci_dev *bridge_dev;
909 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 910 uint32_t last_seqno, next_seqno;
f4c956ad
DV
911
912 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
913 struct resource mch_res;
914
915 atomic_t irq_received;
916
917 /* protects the irq masks */
918 spinlock_t irq_lock;
919
9ee32fea
DV
920 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
921 struct pm_qos_request pm_qos;
922
f4c956ad 923 /* DPIO indirect register protection */
09153000 924 struct mutex dpio_lock;
f4c956ad
DV
925
926 /** Cached value of IMR to avoid reads in updating the bitfield */
f4c956ad
DV
927 u32 irq_mask;
928 u32 gt_irq_mask;
f4c956ad 929
f4c956ad 930 struct work_struct hotplug_work;
52d7eced 931 bool enable_hotplug_processing;
b543fb04
EE
932 struct {
933 unsigned long hpd_last_jiffies;
934 int hpd_cnt;
935 enum {
936 HPD_ENABLED = 0,
937 HPD_DISABLED = 1,
938 HPD_MARK_DISABLED = 2
939 } hpd_mark;
940 } hpd_stats[HPD_NUM_PINS];
142e2398 941 u32 hpd_event_bits;
ac4c16c5 942 struct timer_list hotplug_reenable_timer;
f4c956ad 943
f4c956ad 944 int num_pch_pll;
7f1f3851 945 int num_plane;
f4c956ad 946
f4c956ad
DV
947 unsigned long cfb_size;
948 unsigned int cfb_fb;
949 enum plane cfb_plane;
950 int cfb_y;
951 struct intel_fbc_work *fbc_work;
952
953 struct intel_opregion opregion;
954
955 /* overlay */
956 struct intel_overlay *overlay;
2c6602df 957 unsigned int sprite_scaling_enabled;
f4c956ad 958
31ad8ec6
JN
959 /* backlight */
960 struct {
961 int level;
962 bool enabled;
8ba2d185 963 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
964 struct backlight_device *device;
965 } backlight;
966
f4c956ad 967 /* LVDS info */
f4c956ad
DV
968 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
969 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
970
971 /* Feature bits from the VBIOS */
972 unsigned int int_tv_support:1;
973 unsigned int lvds_dither:1;
974 unsigned int lvds_vbt:1;
975 unsigned int int_crt_support:1;
976 unsigned int lvds_use_ssc:1;
977 unsigned int display_clock_mode:1;
3f704fa2 978 unsigned int fdi_rx_polarity_inverted:1;
f4c956ad
DV
979 int lvds_ssc_freq;
980 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
f4c956ad
DV
981 struct {
982 int rate;
983 int lanes;
984 int preemphasis;
985 int vswing;
986
987 bool initialized;
988 bool support;
989 int bpp;
990 struct edp_power_seq pps;
991 } edp;
992 bool no_aux_handshake;
993
994 int crt_ddc_pin;
995 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
996 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
997 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
998
999 unsigned int fsb_freq, mem_freq, is_ddr3;
1000
f4c956ad
DV
1001 struct workqueue_struct *wq;
1002
1003 /* Display functions */
1004 struct drm_i915_display_funcs display;
1005
1006 /* PCH chipset type */
1007 enum intel_pch pch_type;
17a303ec 1008 unsigned short pch_id;
f4c956ad
DV
1009
1010 unsigned long quirks;
1011
b8efb17b
ZR
1012 enum modeset_restore modeset_restore;
1013 struct mutex modeset_restore_lock;
673a394b 1014
5d4545ae
BW
1015 struct i915_gtt gtt;
1016
4b5aed62 1017 struct i915_gem_mm mm;
8781342d 1018
8781342d
DV
1019 /* Kernel Modesetting */
1020
9b9d172d 1021 struct sdvo_device_mapping sdvo_mappings[2];
a3e17eb8
ZY
1022 /* indicate whether the LVDS_BORDER should be enabled or not */
1023 unsigned int lvds_border_bits;
1d8e1c75
CW
1024 /* Panel fitter placement and size for Ironlake+ */
1025 u32 pch_pf_pos, pch_pf_size;
652c393a 1026
27f8227b
JB
1027 struct drm_crtc *plane_to_crtc_mapping[3];
1028 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1029 wait_queue_head_t pending_flip_queue;
1030
ee7b9f93 1031 struct intel_pch_pll pch_plls[I915_NUM_PLLS];
6441ab5f 1032 struct intel_ddi_plls ddi_plls;
ee7b9f93 1033
652c393a
JB
1034 /* Reclocking support */
1035 bool render_reclock_avail;
1036 bool lvds_downclock_avail;
18f9ed12
ZY
1037 /* indicates the reduced downclock for LVDS*/
1038 int lvds_downclock;
652c393a 1039 u16 orig_clock;
6363ee6f
ZY
1040 int child_dev_num;
1041 struct child_device_config *child_dev;
f97108d1 1042
c4804411 1043 bool mchbar_need_disable;
f97108d1 1044
a4da4fa4
DV
1045 struct intel_l3_parity l3_parity;
1046
c6a828d3 1047 /* gen6+ rps state */
c85aa885 1048 struct intel_gen6_power_mgmt rps;
c6a828d3 1049
20e4d407
DV
1050 /* ilk-only ips/rps state. Everything in here is protected by the global
1051 * mchdev_lock in intel_pm.c */
c85aa885 1052 struct intel_ilk_power_mgmt ips;
b5e50c3f
JB
1053
1054 enum no_fbc_reason no_fbc_reason;
38651674 1055
20bf377e
JB
1056 struct drm_mm_node *compressed_fb;
1057 struct drm_mm_node *compressed_llb;
34dc4d44 1058
99584db3 1059 struct i915_gpu_error gpu_error;
ae681d96 1060
8be48d92
DA
1061 /* list of fbdev register on this device */
1062 struct intel_fbdev *fbdev;
e953fd7b 1063
073f34d9
JB
1064 /*
1065 * The console may be contended at resume, but we don't
1066 * want it to block on it.
1067 */
1068 struct work_struct console_resume_work;
1069
e953fd7b 1070 struct drm_property *broadcast_rgb_property;
3f43c48d 1071 struct drm_property *force_audio_property;
e3689190 1072
254f965c
BW
1073 bool hw_contexts_disabled;
1074 uint32_t hw_context_size;
f4c956ad 1075
3e68320e 1076 u32 fdi_rx_config;
68d18ad7 1077
f4c956ad 1078 struct i915_suspend_saved_registers regfile;
231f42a4
DV
1079
1080 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1081 * here! */
1082 struct i915_dri1_state dri1;
1da177e4
LT
1083} drm_i915_private_t;
1084
b4519513
CW
1085/* Iterate over initialised rings */
1086#define for_each_ring(ring__, dev_priv__, i__) \
1087 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1088 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1089
b1d7e4b4
WF
1090enum hdmi_force_audio {
1091 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1092 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1093 HDMI_AUDIO_AUTO, /* trust EDID */
1094 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1095};
1096
ed2f3452
CW
1097#define I915_GTT_RESERVED ((struct drm_mm_node *)0x1)
1098
37e680a1
CW
1099struct drm_i915_gem_object_ops {
1100 /* Interface between the GEM object and its backing storage.
1101 * get_pages() is called once prior to the use of the associated set
1102 * of pages before to binding them into the GTT, and put_pages() is
1103 * called after we no longer need them. As we expect there to be
1104 * associated cost with migrating pages between the backing storage
1105 * and making them available for the GPU (e.g. clflush), we may hold
1106 * onto the pages after they are no longer referenced by the GPU
1107 * in case they may be used again shortly (for example migrating the
1108 * pages to a different memory domain within the GTT). put_pages()
1109 * will therefore most likely be called when the object itself is
1110 * being released or under memory pressure (where we attempt to
1111 * reap pages for the shrinker).
1112 */
1113 int (*get_pages)(struct drm_i915_gem_object *);
1114 void (*put_pages)(struct drm_i915_gem_object *);
1115};
1116
673a394b 1117struct drm_i915_gem_object {
c397b908 1118 struct drm_gem_object base;
673a394b 1119
37e680a1
CW
1120 const struct drm_i915_gem_object_ops *ops;
1121
673a394b
EA
1122 /** Current space allocated to this object in the GTT, if any. */
1123 struct drm_mm_node *gtt_space;
c1ad11fc
CW
1124 /** Stolen memory for this object, instead of being backed by shmem. */
1125 struct drm_mm_node *stolen;
93a37f20 1126 struct list_head gtt_list;
673a394b 1127
65ce3027 1128 /** This object's place on the active/inactive lists */
69dc4987
CW
1129 struct list_head ring_list;
1130 struct list_head mm_list;
432e58ed
CW
1131 /** This object's place in the batchbuffer or on the eviction list */
1132 struct list_head exec_list;
673a394b
EA
1133
1134 /**
65ce3027
CW
1135 * This is set if the object is on the active lists (has pending
1136 * rendering and so a non-zero seqno), and is not set if it i s on
1137 * inactive (ready to be unbound) list.
673a394b 1138 */
0206e353 1139 unsigned int active:1;
673a394b
EA
1140
1141 /**
1142 * This is set if the object has been written to since last bound
1143 * to the GTT
1144 */
0206e353 1145 unsigned int dirty:1;
778c3544
DV
1146
1147 /**
1148 * Fence register bits (if any) for this object. Will be set
1149 * as needed when mapped into the GTT.
1150 * Protected by dev->struct_mutex.
778c3544 1151 */
4b9de737 1152 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1153
778c3544
DV
1154 /**
1155 * Advice: are the backing pages purgeable?
1156 */
0206e353 1157 unsigned int madv:2;
778c3544 1158
778c3544
DV
1159 /**
1160 * Current tiling mode for the object.
1161 */
0206e353 1162 unsigned int tiling_mode:2;
5d82e3e6
CW
1163 /**
1164 * Whether the tiling parameters for the currently associated fence
1165 * register have changed. Note that for the purposes of tracking
1166 * tiling changes we also treat the unfenced register, the register
1167 * slot that the object occupies whilst it executes a fenced
1168 * command (such as BLT on gen2/3), as a "fence".
1169 */
1170 unsigned int fence_dirty:1;
778c3544
DV
1171
1172 /** How many users have pinned this object in GTT space. The following
1173 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1174 * (via user_pin_count), execbuffer (objects are not allowed multiple
1175 * times for the same batchbuffer), and the framebuffer code. When
1176 * switching/pageflipping, the framebuffer code has at most two buffers
1177 * pinned per crtc.
1178 *
1179 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1180 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1181 unsigned int pin_count:4;
778c3544 1182#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1183
75e9e915
DV
1184 /**
1185 * Is the object at the current location in the gtt mappable and
1186 * fenceable? Used to avoid costly recalculations.
1187 */
0206e353 1188 unsigned int map_and_fenceable:1;
75e9e915 1189
fb7d516a
DV
1190 /**
1191 * Whether the current gtt mapping needs to be mappable (and isn't just
1192 * mappable by accident). Track pin and fault separate for a more
1193 * accurate mappable working set.
1194 */
0206e353
AJ
1195 unsigned int fault_mappable:1;
1196 unsigned int pin_mappable:1;
fb7d516a 1197
caea7476
CW
1198 /*
1199 * Is the GPU currently using a fence to access this buffer,
1200 */
1201 unsigned int pending_fenced_gpu_access:1;
1202 unsigned int fenced_gpu_access:1;
1203
93dfb40c
CW
1204 unsigned int cache_level:2;
1205
7bddb01f 1206 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1207 unsigned int has_global_gtt_mapping:1;
9da3da66 1208 unsigned int has_dma_mapping:1;
7bddb01f 1209
9da3da66 1210 struct sg_table *pages;
a5570178 1211 int pages_pin_count;
673a394b 1212
1286ff73 1213 /* prime dma-buf support */
9a70cc2a
DA
1214 void *dma_buf_vmapping;
1215 int vmapping_count;
1216
67731b87
CW
1217 /**
1218 * Used for performing relocations during execbuffer insertion.
1219 */
1220 struct hlist_node exec_node;
1221 unsigned long exec_handle;
6fe4f140 1222 struct drm_i915_gem_exec_object2 *exec_entry;
67731b87 1223
673a394b
EA
1224 /**
1225 * Current offset of the object in GTT space.
1226 *
1227 * This is the same as gtt_space->start
1228 */
1229 uint32_t gtt_offset;
e67b8ce1 1230
caea7476
CW
1231 struct intel_ring_buffer *ring;
1232
1c293ea3 1233 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1234 uint32_t last_read_seqno;
1235 uint32_t last_write_seqno;
caea7476
CW
1236 /** Breadcrumb of last fenced GPU access to the buffer. */
1237 uint32_t last_fenced_seqno;
673a394b 1238
778c3544 1239 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1240 uint32_t stride;
673a394b 1241
280b713b 1242 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1243 unsigned long *bit_17;
280b713b 1244
79e53945
JB
1245 /** User space pin count and filp owning the pin */
1246 uint32_t user_pin_count;
1247 struct drm_file *pin_filp;
71acb5eb
DA
1248
1249 /** for phy allocated objects */
1250 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1251};
b45305fc 1252#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1253
62b8b215 1254#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1255
673a394b
EA
1256/**
1257 * Request queue structure.
1258 *
1259 * The request queue allows us to note sequence numbers that have been emitted
1260 * and may be associated with active buffers to be retired.
1261 *
1262 * By keeping this list, we can avoid having to do questionable
1263 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1264 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1265 */
1266struct drm_i915_gem_request {
852835f3
ZN
1267 /** On Which ring this request was generated */
1268 struct intel_ring_buffer *ring;
1269
673a394b
EA
1270 /** GEM sequence number associated with this request. */
1271 uint32_t seqno;
1272
a71d8d94
CW
1273 /** Postion in the ringbuffer of the end of the request */
1274 u32 tail;
1275
673a394b
EA
1276 /** Time at which this request was emitted, in jiffies. */
1277 unsigned long emitted_jiffies;
1278
b962442e 1279 /** global list entry for this request */
673a394b 1280 struct list_head list;
b962442e 1281
f787a5f5 1282 struct drm_i915_file_private *file_priv;
b962442e
EA
1283 /** file_priv list entry for this request */
1284 struct list_head client_list;
673a394b
EA
1285};
1286
1287struct drm_i915_file_private {
1288 struct {
99057c81 1289 spinlock_t lock;
b962442e 1290 struct list_head request_list;
673a394b 1291 } mm;
40521054 1292 struct idr context_idr;
673a394b
EA
1293};
1294
cae5852d
ZN
1295#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
1296
1297#define IS_I830(dev) ((dev)->pci_device == 0x3577)
1298#define IS_845G(dev) ((dev)->pci_device == 0x2562)
1299#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
1300#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
1301#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
1302#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
1303#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
1304#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1305#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1306#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
1307#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
1308#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
1309#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
1310#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
1311#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1312#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
1313#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
1314#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
4b65177b 1315#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
8ab43976
JB
1316#define IS_IVB_GT1(dev) ((dev)->pci_device == 0x0156 || \
1317 (dev)->pci_device == 0x0152 || \
1318 (dev)->pci_device == 0x015a)
6547fbdb
DV
1319#define IS_SNB_GT1(dev) ((dev)->pci_device == 0x0102 || \
1320 (dev)->pci_device == 0x0106 || \
1321 (dev)->pci_device == 0x010A)
70a3eb7a 1322#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1323#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1324#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
d567b07f
PZ
1325#define IS_ULT(dev) (IS_HASWELL(dev) && \
1326 ((dev)->pci_device & 0xFF00) == 0x0A00)
cae5852d 1327
85436696
JB
1328/*
1329 * The genX designation typically refers to the render engine, so render
1330 * capability related checks should use IS_GEN, while display and other checks
1331 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1332 * chips, etc.).
1333 */
cae5852d
ZN
1334#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1335#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1336#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1337#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1338#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1339#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
cae5852d
ZN
1340
1341#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
1342#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
3d29b842 1343#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
cae5852d
ZN
1344#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1345
254f965c 1346#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1347#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1348
05394f39 1349#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1350#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1351
b45305fc
DV
1352/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1353#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1354
cae5852d
ZN
1355/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1356 * rows, which changed the alignment requirements and fence programming.
1357 */
1358#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1359 IS_I915GM(dev)))
1360#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1361#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1362#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
1363#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
1364#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1365#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
1366/* dsparb controlled by hw only */
1367#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
1368
1369#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1370#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1371#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1372
eceae481 1373#define HAS_PIPE_CONTROL(dev) (INTEL_INFO(dev)->gen >= 5)
cae5852d 1374
dd93be58 1375#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1376#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1377#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
affa9354 1378
17a303ec
PZ
1379#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1380#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1381#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1382#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1383#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1384#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1385
cae5852d 1386#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
eb877ebf 1387#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1388#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1389#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1390#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1391#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1392
b7884eb4
DV
1393#define HAS_FORCE_WAKE(dev) (INTEL_INFO(dev)->has_force_wake)
1394
f27b9265 1395#define HAS_L3_GPU_CACHE(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
e1ef7cc2 1396
c8735b0c
BW
1397#define GT_FREQUENCY_MULTIPLIER 50
1398
05394f39
CW
1399#include "i915_trace.h"
1400
83b7f9ac
ED
1401/**
1402 * RC6 is a special power stage which allows the GPU to enter an very
1403 * low-voltage mode when idle, using down to 0V while at this stage. This
1404 * stage is entered automatically when the GPU is idle when RC6 support is
1405 * enabled, and as soon as new workload arises GPU wakes up automatically as well.
1406 *
1407 * There are different RC6 modes available in Intel GPU, which differentiate
1408 * among each other with the latency required to enter and leave RC6 and
1409 * voltage consumed by the GPU in different states.
1410 *
1411 * The combination of the following flags define which states GPU is allowed
1412 * to enter, while RC6 is the normal RC6 state, RC6p is the deep RC6, and
1413 * RC6pp is deepest RC6. Their support by hardware varies according to the
1414 * GPU, BIOS, chipset and platform. RC6 is usually the safest one and the one
1415 * which brings the most power savings; deeper states save more power, but
1416 * require higher latency to switch to and wake up.
1417 */
1418#define INTEL_RC6_ENABLE (1<<0)
1419#define INTEL_RC6p_ENABLE (1<<1)
1420#define INTEL_RC6pp_ENABLE (1<<2)
1421
c153f45f 1422extern struct drm_ioctl_desc i915_ioctls[];
b3a83639 1423extern int i915_max_ioctl;
a35d9d3c
BW
1424extern unsigned int i915_fbpercrtc __always_unused;
1425extern int i915_panel_ignore_lid __read_mostly;
1426extern unsigned int i915_powersave __read_mostly;
f45b5557 1427extern int i915_semaphores __read_mostly;
a35d9d3c 1428extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1429extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1430extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1431extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1432extern int i915_enable_rc6 __read_mostly;
4415e63b 1433extern int i915_enable_fbc __read_mostly;
a35d9d3c 1434extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1435extern int i915_enable_ppgtt __read_mostly;
0a3af268 1436extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1437extern int i915_disable_power_well __read_mostly;
b3a83639 1438
6a9ee8af
DA
1439extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1440extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1441extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1442extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1443
1da177e4 1444 /* i915_dma.c */
d05c617e 1445void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1446extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1447extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1448extern int i915_driver_unload(struct drm_device *);
673a394b 1449extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1450extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1451extern void i915_driver_preclose(struct drm_device *dev,
1452 struct drm_file *file_priv);
673a394b
EA
1453extern void i915_driver_postclose(struct drm_device *dev,
1454 struct drm_file *file_priv);
84b1fd10 1455extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1456#ifdef CONFIG_COMPAT
0d6aa60b
DA
1457extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1458 unsigned long arg);
c43b5634 1459#endif
673a394b 1460extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1461 struct drm_clip_rect *box,
1462 int DR1, int DR4);
8e96d9c4 1463extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1464extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1465extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1466extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1467extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1468extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1469
073f34d9 1470extern void intel_console_resume(struct work_struct *work);
af6061af 1471
1da177e4 1472/* i915_irq.c */
f65d9421 1473void i915_hangcheck_elapsed(unsigned long data);
527f9e90 1474void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1475
f71d4af4 1476extern void intel_irq_init(struct drm_device *dev);
20afbda2 1477extern void intel_hpd_init(struct drm_device *dev);
990bbdad 1478extern void intel_gt_init(struct drm_device *dev);
16995a9f 1479extern void intel_gt_reset(struct drm_device *dev);
b1f14ad0 1480
742cbee8
DV
1481void i915_error_state_free(struct kref *error_ref);
1482
7c463586
KP
1483void
1484i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1485
1486void
1487i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1488
0206e353 1489void intel_enable_asle(struct drm_device *dev);
01c66889 1490
3bd3c932
CW
1491#ifdef CONFIG_DEBUG_FS
1492extern void i915_destroy_error_state(struct drm_device *dev);
1493#else
1494#define i915_destroy_error_state(x)
1495#endif
1496
7c463586 1497
673a394b
EA
1498/* i915_gem.c */
1499int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1500 struct drm_file *file_priv);
1501int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1502 struct drm_file *file_priv);
1503int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1504 struct drm_file *file_priv);
1505int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1506 struct drm_file *file_priv);
1507int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1508 struct drm_file *file_priv);
de151cf6
JB
1509int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1510 struct drm_file *file_priv);
673a394b
EA
1511int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1512 struct drm_file *file_priv);
1513int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1514 struct drm_file *file_priv);
1515int i915_gem_execbuffer(struct drm_device *dev, void *data,
1516 struct drm_file *file_priv);
76446cac
JB
1517int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1518 struct drm_file *file_priv);
673a394b
EA
1519int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1520 struct drm_file *file_priv);
1521int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1522 struct drm_file *file_priv);
1523int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1524 struct drm_file *file_priv);
199adf40
BW
1525int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1526 struct drm_file *file);
1527int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1528 struct drm_file *file);
673a394b
EA
1529int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1530 struct drm_file *file_priv);
3ef94daa
CW
1531int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1532 struct drm_file *file_priv);
673a394b
EA
1533int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1534 struct drm_file *file_priv);
1535int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1536 struct drm_file *file_priv);
1537int i915_gem_set_tiling(struct drm_device *dev, void *data,
1538 struct drm_file *file_priv);
1539int i915_gem_get_tiling(struct drm_device *dev, void *data,
1540 struct drm_file *file_priv);
5a125c3c
EA
1541int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1542 struct drm_file *file_priv);
23ba4fd0
BW
1543int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1544 struct drm_file *file_priv);
673a394b 1545void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1546void *i915_gem_object_alloc(struct drm_device *dev);
1547void i915_gem_object_free(struct drm_i915_gem_object *obj);
673a394b 1548int i915_gem_init_object(struct drm_gem_object *obj);
37e680a1
CW
1549void i915_gem_object_init(struct drm_i915_gem_object *obj,
1550 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1551struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1552 size_t size);
673a394b 1553void i915_gem_free_object(struct drm_gem_object *obj);
42dcedd4 1554
2021746e
CW
1555int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1556 uint32_t alignment,
86a1ee26
CW
1557 bool map_and_fenceable,
1558 bool nonblocking);
05394f39 1559void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
2021746e 1560int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
dd624afd 1561int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1562void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1563void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1564
37e680a1 1565int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1566static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1567{
67d5a50c
ID
1568 struct sg_page_iter sg_iter;
1569
1570 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1571 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1572
1573 return NULL;
9da3da66 1574}
a5570178
CW
1575static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1576{
1577 BUG_ON(obj->pages == NULL);
1578 obj->pages_pin_count++;
1579}
1580static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1581{
1582 BUG_ON(obj->pages_pin_count == 0);
1583 obj->pages_pin_count--;
1584}
1585
54cf91dc 1586int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1587int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1588 struct intel_ring_buffer *to);
54cf91dc 1589void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
9d773091 1590 struct intel_ring_buffer *ring);
54cf91dc 1591
ff72145b
DA
1592int i915_gem_dumb_create(struct drm_file *file_priv,
1593 struct drm_device *dev,
1594 struct drm_mode_create_dumb *args);
1595int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1596 uint32_t handle, uint64_t *offset);
1597int i915_gem_dumb_destroy(struct drm_file *file_priv, struct drm_device *dev,
0206e353 1598 uint32_t handle);
f787a5f5
CW
1599/**
1600 * Returns true if seq1 is later than seq2.
1601 */
1602static inline bool
1603i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1604{
1605 return (int32_t)(seq1 - seq2) >= 0;
1606}
1607
fca26bb4
MK
1608int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
1609int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 1610int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 1611int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 1612
9a5a53b3 1613static inline bool
1690e1eb
CW
1614i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
1615{
1616 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1617 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1618 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
1619 return true;
1620 } else
1621 return false;
1690e1eb
CW
1622}
1623
1624static inline void
1625i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
1626{
1627 if (obj->fence_reg != I915_FENCE_REG_NONE) {
1628 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1629 dev_priv->fence_regs[obj->fence_reg].pin_count--;
1630 }
1631}
1632
b09a1fec 1633void i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 1634void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 1635int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 1636 bool interruptible);
1f83fee0
DV
1637static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
1638{
1639 return unlikely(atomic_read(&error->reset_counter)
1640 & I915_RESET_IN_PROGRESS_FLAG);
1641}
1642
1643static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
1644{
1645 return atomic_read(&error->reset_counter) == I915_WEDGED;
1646}
a71d8d94 1647
069efc1d 1648void i915_gem_reset(struct drm_device *dev);
05394f39 1649void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
2021746e
CW
1650int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1651 uint32_t read_domains,
1652 uint32_t write_domain);
a8198eea 1653int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 1654int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 1655int __must_check i915_gem_init_hw(struct drm_device *dev);
b9524a1e 1656void i915_gem_l3_remap(struct drm_device *dev);
f691e2f4 1657void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 1658void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 1659int __must_check i915_gpu_idle(struct drm_device *dev);
2021746e 1660int __must_check i915_gem_idle(struct drm_device *dev);
3bb73aba
CW
1661int i915_add_request(struct intel_ring_buffer *ring,
1662 struct drm_file *file,
acb868d3 1663 u32 *seqno);
199b2bc2
BW
1664int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
1665 uint32_t seqno);
de151cf6 1666int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
1667int __must_check
1668i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1669 bool write);
1670int __must_check
dabdfe02
CW
1671i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
1672int __must_check
2da3b9b9
CW
1673i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
1674 u32 alignment,
2021746e 1675 struct intel_ring_buffer *pipelined);
71acb5eb 1676int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 1677 struct drm_i915_gem_object *obj,
6eeefaf3
CW
1678 int id,
1679 int align);
71acb5eb 1680void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 1681 struct drm_i915_gem_object *obj);
71acb5eb 1682void i915_gem_free_all_phys_object(struct drm_device *dev);
05394f39 1683void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 1684
0fa87796
ID
1685uint32_t
1686i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 1687uint32_t
d865110c
ID
1688i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
1689 int tiling_mode, bool fenced);
467cffba 1690
e4ffd173
CW
1691int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
1692 enum i915_cache_level cache_level);
1693
1286ff73
DV
1694struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
1695 struct dma_buf *dma_buf);
1696
1697struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
1698 struct drm_gem_object *gem_obj, int flags);
1699
254f965c
BW
1700/* i915_gem_context.c */
1701void i915_gem_context_init(struct drm_device *dev);
1702void i915_gem_context_fini(struct drm_device *dev);
254f965c 1703void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
1704int i915_switch_context(struct intel_ring_buffer *ring,
1705 struct drm_file *file, int to_id);
84624813
BW
1706int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
1707 struct drm_file *file);
1708int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1709 struct drm_file *file);
1286ff73 1710
76aaf220 1711/* i915_gem_gtt.c */
1d2a314c 1712void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
1713void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
1714 struct drm_i915_gem_object *obj,
1715 enum i915_cache_level cache_level);
1716void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
1717 struct drm_i915_gem_object *obj);
1d2a314c 1718
76aaf220 1719void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
1720int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
1721void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 1722 enum i915_cache_level cache_level);
05394f39 1723void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 1724void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
1725void i915_gem_init_global_gtt(struct drm_device *dev);
1726void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
1727 unsigned long mappable_end, unsigned long end);
e76e9aeb 1728int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 1729static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
1730{
1731 if (INTEL_INFO(dev)->gen < 6)
1732 intel_gtt_chipset_flush();
1733}
1734
76aaf220 1735
b47eb4a2 1736/* i915_gem_evict.c */
2021746e 1737int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
42d6ab48
CW
1738 unsigned alignment,
1739 unsigned cache_level,
86a1ee26
CW
1740 bool mappable,
1741 bool nonblock);
6c085a72 1742int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 1743
9797fbfb
CW
1744/* i915_gem_stolen.c */
1745int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
1746int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
1747void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 1748void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
1749struct drm_i915_gem_object *
1750i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
1751struct drm_i915_gem_object *
1752i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
1753 u32 stolen_offset,
1754 u32 gtt_offset,
1755 u32 size);
0104fdbb 1756void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 1757
673a394b 1758/* i915_gem_tiling.c */
e9b73c67
CW
1759inline static bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
1760{
1761 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
1762
1763 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
1764 obj->tiling_mode != I915_TILING_NONE;
1765}
1766
673a394b 1767void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
1768void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1769void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
1770
1771/* i915_gem_debug.c */
05394f39 1772void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1773 const char *where, uint32_t mark);
23bc5982
CW
1774#if WATCH_LISTS
1775int i915_verify_lists(struct drm_device *dev);
673a394b 1776#else
23bc5982 1777#define i915_verify_lists(dev) 0
673a394b 1778#endif
05394f39
CW
1779void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1780 int handle);
1781void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
673a394b 1782 const char *where, uint32_t mark);
1da177e4 1783
2017263e 1784/* i915_debugfs.c */
27c202ad
BG
1785int i915_debugfs_init(struct drm_minor *minor);
1786void i915_debugfs_cleanup(struct drm_minor *minor);
2017263e 1787
317c35d1
JB
1788/* i915_suspend.c */
1789extern int i915_save_state(struct drm_device *dev);
1790extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 1791
d8157a36
DV
1792/* i915_ums.c */
1793void i915_save_display_reg(struct drm_device *dev);
1794void i915_restore_display_reg(struct drm_device *dev);
317c35d1 1795
0136db58
BW
1796/* i915_sysfs.c */
1797void i915_setup_sysfs(struct drm_device *dev_priv);
1798void i915_teardown_sysfs(struct drm_device *dev_priv);
1799
f899fc64
CW
1800/* intel_i2c.c */
1801extern int intel_setup_gmbus(struct drm_device *dev);
1802extern void intel_teardown_gmbus(struct drm_device *dev);
3bd7d909
DK
1803extern inline bool intel_gmbus_is_port_valid(unsigned port)
1804{
2ed06c93 1805 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
1806}
1807
1808extern struct i2c_adapter *intel_gmbus_get_adapter(
1809 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
1810extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1811extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
b8232e90
CW
1812extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1813{
1814 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1815}
f899fc64
CW
1816extern void intel_i2c_reset(struct drm_device *dev);
1817
3b617967 1818/* intel_opregion.c */
44834a67
CW
1819extern int intel_opregion_setup(struct drm_device *dev);
1820#ifdef CONFIG_ACPI
1821extern void intel_opregion_init(struct drm_device *dev);
1822extern void intel_opregion_fini(struct drm_device *dev);
3b617967
CW
1823extern void intel_opregion_asle_intr(struct drm_device *dev);
1824extern void intel_opregion_gse_intr(struct drm_device *dev);
1825extern void intel_opregion_enable_asle(struct drm_device *dev);
65e082c9 1826#else
44834a67
CW
1827static inline void intel_opregion_init(struct drm_device *dev) { return; }
1828static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967
CW
1829static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1830static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1831static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
65e082c9 1832#endif
8ee1c3db 1833
723bfd70
JB
1834/* intel_acpi.c */
1835#ifdef CONFIG_ACPI
1836extern void intel_register_dsm_handler(void);
1837extern void intel_unregister_dsm_handler(void);
1838#else
1839static inline void intel_register_dsm_handler(void) { return; }
1840static inline void intel_unregister_dsm_handler(void) { return; }
1841#endif /* CONFIG_ACPI */
1842
79e53945 1843/* modesetting */
f817586c 1844extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 1845extern void intel_modeset_init(struct drm_device *dev);
2c7111db 1846extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 1847extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 1848extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
1849extern void intel_modeset_setup_hw_state(struct drm_device *dev,
1850 bool force_restore);
44cec740 1851extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 1852extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 1853extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 1854extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 1855extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 1856extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
1857extern void valleyview_set_rps(struct drm_device *dev, u8 val);
1858extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
1859extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
1860extern void intel_detect_pch(struct drm_device *dev);
1861extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 1862extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 1863
2911a35b 1864extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
1865int i915_reg_read_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *file);
575155a9 1867
6ef3d427 1868/* overlay */
3bd3c932 1869#ifdef CONFIG_DEBUG_FS
6ef3d427
CW
1870extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1871extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
c4a1d9e4
CW
1872
1873extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1874extern void intel_display_print_error_state(struct seq_file *m,
1875 struct drm_device *dev,
1876 struct intel_display_error_state *error);
3bd3c932 1877#endif
6ef3d427 1878
b7287d80
BW
1879/* On SNB platform, before reading ring registers forcewake bit
1880 * must be set to prevent GT core from power down and stale values being
1881 * returned.
1882 */
fcca7926
BW
1883void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
1884void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
67a3744f 1885int __gen6_gt_wait_for_fifo(struct drm_i915_private *dev_priv);
b7287d80 1886
42c0526c
BW
1887int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
1888int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
a0e4e199
JB
1889int valleyview_punit_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1890int valleyview_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
0a073b84
JB
1891int valleyview_nc_read(struct drm_i915_private *dev_priv, u8 addr, u32 *val);
1892
855ba3be
JB
1893int vlv_gpu_freq(int ddr_freq, int val);
1894int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 1895
5f75377d 1896#define __i915_read(x, y) \
f7000883 1897 u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg);
fcca7926 1898
5f75377d
KP
1899__i915_read(8, b)
1900__i915_read(16, w)
1901__i915_read(32, l)
1902__i915_read(64, q)
1903#undef __i915_read
1904
1905#define __i915_write(x, y) \
f7000883
AK
1906 void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val);
1907
5f75377d
KP
1908__i915_write(8, b)
1909__i915_write(16, w)
1910__i915_write(32, l)
1911__i915_write(64, q)
1912#undef __i915_write
1913
1914#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1915#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1916
1917#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1918#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1919#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1920#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1921
1922#define I915_READ(reg) i915_read32(dev_priv, (reg))
1923#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
cae5852d
ZN
1924#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1925#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
5f75377d
KP
1926
1927#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1928#define I915_READ64(reg) i915_read64(dev_priv, (reg))
cae5852d
ZN
1929
1930#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1931#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1932
55bc60db
VS
1933/* "Broadcast RGB" property */
1934#define INTEL_BROADCAST_RGB_AUTO 0
1935#define INTEL_BROADCAST_RGB_FULL 1
1936#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 1937
766aa1c4
VS
1938static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
1939{
1940 if (HAS_PCH_SPLIT(dev))
1941 return CPU_VGACNTRL;
1942 else if (IS_VALLEYVIEW(dev))
1943 return VLV_VGACNTRL;
1944 else
1945 return VGACNTRL;
1946}
1947
2bb4629a
VS
1948static inline void __user *to_user_ptr(u64 address)
1949{
1950 return (void __user *)(uintptr_t)address;
1951}
1952
1da177e4 1953#endif
This page took 0.740261 seconds and 5 git commands to generate.