drm/i915: Disable full ppgtt by default
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7 60 PIPE_C,
a57c774a
AK
61 _PIPE_EDP,
62 I915_MAX_PIPES = _PIPE_EDP
317c35d1 63};
9db4a9c7 64#define pipe_name(p) ((p) + 'A')
317c35d1 65
a5c961d1
PZ
66enum transcoder {
67 TRANSCODER_A = 0,
68 TRANSCODER_B,
69 TRANSCODER_C,
a57c774a
AK
70 TRANSCODER_EDP,
71 I915_MAX_TRANSCODERS
a5c961d1
PZ
72};
73#define transcoder_name(t) ((t) + 'A')
74
80824003
JB
75enum plane {
76 PLANE_A = 0,
77 PLANE_B,
9db4a9c7 78 PLANE_C,
80824003 79};
9db4a9c7 80#define plane_name(p) ((p) + 'A')
52440211 81
d615a166 82#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 83
2b139522
ED
84enum port {
85 PORT_A = 0,
86 PORT_B,
87 PORT_C,
88 PORT_D,
89 PORT_E,
90 I915_MAX_PORTS
91};
92#define port_name(p) ((p) + 'A')
93
e4607fcf
CML
94#define I915_NUM_PHYS_VLV 1
95
96enum dpio_channel {
97 DPIO_CH0,
98 DPIO_CH1
99};
100
101enum dpio_phy {
102 DPIO_PHY0,
103 DPIO_PHY1
104};
105
b97186f0
PZ
106enum intel_display_power_domain {
107 POWER_DOMAIN_PIPE_A,
108 POWER_DOMAIN_PIPE_B,
109 POWER_DOMAIN_PIPE_C,
110 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
111 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
112 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
113 POWER_DOMAIN_TRANSCODER_A,
114 POWER_DOMAIN_TRANSCODER_B,
115 POWER_DOMAIN_TRANSCODER_C,
f52e353e 116 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 117 POWER_DOMAIN_VGA,
fbeeaa23 118 POWER_DOMAIN_AUDIO,
baa70707 119 POWER_DOMAIN_INIT,
bddc7645
ID
120
121 POWER_DOMAIN_NUM,
b97186f0
PZ
122};
123
bddc7645
ID
124#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
125
b97186f0
PZ
126#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
127#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
128 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
129#define POWER_DOMAIN_TRANSCODER(tran) \
130 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
131 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 132
bddc7645
ID
133#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
134 BIT(POWER_DOMAIN_PIPE_A) | \
135 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
136#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
137 BIT(POWER_DOMAIN_PIPE_A) | \
138 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
139 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 140
1d843f9d
EE
141enum hpd_pin {
142 HPD_NONE = 0,
143 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
144 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
145 HPD_CRT,
146 HPD_SDVO_B,
147 HPD_SDVO_C,
148 HPD_PORT_B,
149 HPD_PORT_C,
150 HPD_PORT_D,
151 HPD_NUM_PINS
152};
153
2a2d5482
CW
154#define I915_GEM_GPU_DOMAINS \
155 (I915_GEM_DOMAIN_RENDER | \
156 I915_GEM_DOMAIN_SAMPLER | \
157 I915_GEM_DOMAIN_COMMAND | \
158 I915_GEM_DOMAIN_INSTRUCTION | \
159 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 160
7eb552ae 161#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
d615a166 162#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 163
6c2b7c12
DV
164#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
165 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
166 if ((intel_encoder)->base.crtc == (__crtc))
167
53f5e3ca
JB
168#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
169 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
170 if ((intel_connector)->base.encoder == (__encoder))
171
e7b903d2
DV
172struct drm_i915_private;
173
46edb027
DV
174enum intel_dpll_id {
175 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
176 /* real shared dpll ids must be >= 0 */
177 DPLL_ID_PCH_PLL_A,
178 DPLL_ID_PCH_PLL_B,
179};
180#define I915_NUM_PLLS 2
181
5358901f 182struct intel_dpll_hw_state {
66e985c0 183 uint32_t dpll;
8bcc2795 184 uint32_t dpll_md;
66e985c0
DV
185 uint32_t fp0;
186 uint32_t fp1;
5358901f
DV
187};
188
e72f9fbf 189struct intel_shared_dpll {
ee7b9f93
JB
190 int refcount; /* count of number of CRTCs sharing this PLL */
191 int active; /* count of number of active CRTCs (i.e. DPMS on) */
192 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
193 const char *name;
194 /* should match the index in the dev_priv->shared_dplls array */
195 enum intel_dpll_id id;
5358901f 196 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
197 void (*mode_set)(struct drm_i915_private *dev_priv,
198 struct intel_shared_dpll *pll);
e7b903d2
DV
199 void (*enable)(struct drm_i915_private *dev_priv,
200 struct intel_shared_dpll *pll);
201 void (*disable)(struct drm_i915_private *dev_priv,
202 struct intel_shared_dpll *pll);
5358901f
DV
203 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
204 struct intel_shared_dpll *pll,
205 struct intel_dpll_hw_state *hw_state);
ee7b9f93 206};
ee7b9f93 207
e69d0bc1
DV
208/* Used by dp and fdi links */
209struct intel_link_m_n {
210 uint32_t tu;
211 uint32_t gmch_m;
212 uint32_t gmch_n;
213 uint32_t link_m;
214 uint32_t link_n;
215};
216
217void intel_link_compute_m_n(int bpp, int nlanes,
218 int pixel_clock, int link_clock,
219 struct intel_link_m_n *m_n);
220
6441ab5f
PZ
221struct intel_ddi_plls {
222 int spll_refcount;
223 int wrpll1_refcount;
224 int wrpll2_refcount;
225};
226
1da177e4
LT
227/* Interface history:
228 *
229 * 1.1: Original.
0d6aa60b
DA
230 * 1.2: Add Power Management
231 * 1.3: Add vblank support
de227f5f 232 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 233 * 1.5: Add vblank pipe configuration
2228ed67
MCA
234 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
235 * - Support vertical blank on secondary display pipe
1da177e4
LT
236 */
237#define DRIVER_MAJOR 1
2228ed67 238#define DRIVER_MINOR 6
1da177e4
LT
239#define DRIVER_PATCHLEVEL 0
240
23bc5982 241#define WATCH_LISTS 0
42d6ab48 242#define WATCH_GTT 0
673a394b 243
71acb5eb
DA
244#define I915_GEM_PHYS_CURSOR_0 1
245#define I915_GEM_PHYS_CURSOR_1 2
246#define I915_GEM_PHYS_OVERLAY_REGS 3
247#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
248
249struct drm_i915_gem_phys_object {
250 int id;
251 struct page **page_list;
252 drm_dma_handle_t *handle;
05394f39 253 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
254};
255
0a3e67a4
JB
256struct opregion_header;
257struct opregion_acpi;
258struct opregion_swsci;
259struct opregion_asle;
260
8ee1c3db 261struct intel_opregion {
5bc4418b
BW
262 struct opregion_header __iomem *header;
263 struct opregion_acpi __iomem *acpi;
264 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
265 u32 swsci_gbda_sub_functions;
266 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
267 struct opregion_asle __iomem *asle;
268 void __iomem *vbt;
01fe9dbd 269 u32 __iomem *lid_state;
91a60f20 270 struct work_struct asle_work;
8ee1c3db 271};
44834a67 272#define OPREGION_SIZE (8*1024)
8ee1c3db 273
6ef3d427
CW
274struct intel_overlay;
275struct intel_overlay_error_state;
276
7c1c2871
DA
277struct drm_i915_master_private {
278 drm_local_map_t *sarea;
279 struct _drm_i915_sarea *sarea_priv;
280};
de151cf6 281#define I915_FENCE_REG_NONE -1
42b5aeab
VS
282#define I915_MAX_NUM_FENCES 32
283/* 32 fences + sign bit for FENCE_REG_NONE */
284#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
285
286struct drm_i915_fence_reg {
007cc8ac 287 struct list_head lru_list;
caea7476 288 struct drm_i915_gem_object *obj;
1690e1eb 289 int pin_count;
de151cf6 290};
7c1c2871 291
9b9d172d 292struct sdvo_device_mapping {
e957d772 293 u8 initialized;
9b9d172d 294 u8 dvo_port;
295 u8 slave_addr;
296 u8 dvo_wiring;
e957d772 297 u8 i2c_pin;
b1083333 298 u8 ddc_pin;
9b9d172d 299};
300
c4a1d9e4
CW
301struct intel_display_error_state;
302
63eeaf38 303struct drm_i915_error_state {
742cbee8 304 struct kref ref;
585b0288
BW
305 struct timeval time;
306
cb383002 307 char error_msg[128];
48b031e3 308 u32 reset_count;
62d5d69b 309 u32 suspend_count;
cb383002 310
585b0288 311 /* Generic register state */
63eeaf38
JB
312 u32 eir;
313 u32 pgtbl_er;
be998e2e 314 u32 ier;
b9a3906b 315 u32 ccid;
0f3b6849
CW
316 u32 derrmr;
317 u32 forcewake;
585b0288
BW
318 u32 error; /* gen6+ */
319 u32 err_int; /* gen7 */
320 u32 done_reg;
91ec5d11
BW
321 u32 gac_eco;
322 u32 gam_ecochk;
323 u32 gab_ctl;
324 u32 gfx_mode;
585b0288 325 u32 extra_instdone[I915_NUM_INSTDONE_REG];
9db4a9c7 326 u32 pipestat[I915_MAX_PIPES];
585b0288
BW
327 u64 fence[I915_MAX_NUM_FENCES];
328 struct intel_overlay_error_state *overlay;
329 struct intel_display_error_state *display;
330
52d39a21 331 struct drm_i915_error_ring {
372fbb8e 332 bool valid;
362b8af7
BW
333 /* Software tracked state */
334 bool waiting;
335 int hangcheck_score;
336 enum intel_ring_hangcheck_action hangcheck_action;
337 int num_requests;
338
339 /* our own tracking of ring head and tail */
340 u32 cpu_ring_head;
341 u32 cpu_ring_tail;
342
343 u32 semaphore_seqno[I915_NUM_RINGS - 1];
344
345 /* Register state */
346 u32 tail;
347 u32 head;
348 u32 ctl;
349 u32 hws;
350 u32 ipeir;
351 u32 ipehr;
352 u32 instdone;
353 u32 acthd;
354 u32 bbstate;
355 u32 instpm;
356 u32 instps;
357 u32 seqno;
358 u64 bbaddr;
359 u32 fault_reg;
360 u32 faddr;
361 u32 rc_psmi; /* sleep state */
362 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
363
52d39a21
CW
364 struct drm_i915_error_object {
365 int page_count;
366 u32 gtt_offset;
367 u32 *pages[0];
ab0e7ff9 368 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 369
52d39a21
CW
370 struct drm_i915_error_request {
371 long jiffies;
372 u32 seqno;
ee4f42b1 373 u32 tail;
52d39a21 374 } *requests;
6c7a01ec
BW
375
376 struct {
377 u32 gfx_mode;
378 union {
379 u64 pdp[4];
380 u32 pp_dir_base;
381 };
382 } vm_info;
ab0e7ff9
CW
383
384 pid_t pid;
385 char comm[TASK_COMM_LEN];
52d39a21 386 } ring[I915_NUM_RINGS];
9df30794 387 struct drm_i915_error_buffer {
a779e5ab 388 u32 size;
9df30794 389 u32 name;
0201f1ec 390 u32 rseqno, wseqno;
9df30794
CW
391 u32 gtt_offset;
392 u32 read_domains;
393 u32 write_domain;
4b9de737 394 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
395 s32 pinned:2;
396 u32 tiling:2;
397 u32 dirty:1;
398 u32 purgeable:1;
5d1333fc 399 s32 ring:4;
f56383cb 400 u32 cache_level:3;
95f5301d 401 } **active_bo, **pinned_bo;
6c7a01ec 402
95f5301d 403 u32 *active_bo_count, *pinned_bo_count;
63eeaf38
JB
404};
405
7bd688cd 406struct intel_connector;
b8cecdf5 407struct intel_crtc_config;
0e8ffe1b 408struct intel_crtc;
ee9300bb
DV
409struct intel_limit;
410struct dpll;
b8cecdf5 411
e70236a8 412struct drm_i915_display_funcs {
ee5382ae 413 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 414 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
415 void (*disable_fbc)(struct drm_device *dev);
416 int (*get_display_clock_speed)(struct drm_device *dev);
417 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
418 /**
419 * find_dpll() - Find the best values for the PLL
420 * @limit: limits for the PLL
421 * @crtc: current CRTC
422 * @target: target frequency in kHz
423 * @refclk: reference clock frequency in kHz
424 * @match_clock: if provided, @best_clock P divider must
425 * match the P divider from @match_clock
426 * used for LVDS downclocking
427 * @best_clock: best PLL values found
428 *
429 * Returns true on success, false on failure.
430 */
431 bool (*find_dpll)(const struct intel_limit *limit,
432 struct drm_crtc *crtc,
433 int target, int refclk,
434 struct dpll *match_clock,
435 struct dpll *best_clock);
46ba614c 436 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
437 void (*update_sprite_wm)(struct drm_plane *plane,
438 struct drm_crtc *crtc,
4c4ff43a 439 uint32_t sprite_width, int pixel_size,
bdd57d03 440 bool enable, bool scaled);
47fab737 441 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
442 /* Returns the active state of the crtc, and if the crtc is active,
443 * fills out the pipe-config with the hw state. */
444 bool (*get_pipe_config)(struct intel_crtc *,
445 struct intel_crtc_config *);
f564048e 446 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
447 int x, int y,
448 struct drm_framebuffer *old_fb);
76e5a89c
DV
449 void (*crtc_enable)(struct drm_crtc *crtc);
450 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 451 void (*off)(struct drm_crtc *crtc);
e0dac65e 452 void (*write_eld)(struct drm_connector *connector,
34427052
JN
453 struct drm_crtc *crtc,
454 struct drm_display_mode *mode);
674cf967 455 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 456 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
457 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
458 struct drm_framebuffer *fb,
ed8d1975
KP
459 struct drm_i915_gem_object *obj,
460 uint32_t flags);
17638cd6
JB
461 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
462 int x, int y);
20afbda2 463 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
464 /* clock updates for mode set */
465 /* cursor updates */
466 /* render clock increase/decrease */
467 /* display clock increase/decrease */
468 /* pll clock increase/decrease */
7bd688cd
JN
469
470 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
471 uint32_t (*get_backlight)(struct intel_connector *connector);
472 void (*set_backlight)(struct intel_connector *connector,
473 uint32_t level);
474 void (*disable_backlight)(struct intel_connector *connector);
475 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
476};
477
907b28c5 478struct intel_uncore_funcs {
c8d9a590
D
479 void (*force_wake_get)(struct drm_i915_private *dev_priv,
480 int fw_engine);
481 void (*force_wake_put)(struct drm_i915_private *dev_priv,
482 int fw_engine);
0b274481
BW
483
484 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
485 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
486 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
487 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
488
489 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
490 uint8_t val, bool trace);
491 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
492 uint16_t val, bool trace);
493 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
494 uint32_t val, bool trace);
495 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
496 uint64_t val, bool trace);
990bbdad
CW
497};
498
907b28c5
CW
499struct intel_uncore {
500 spinlock_t lock; /** lock is also taken in irq contexts. */
501
502 struct intel_uncore_funcs funcs;
503
504 unsigned fifo_count;
505 unsigned forcewake_count;
aec347ab 506
940aece4
D
507 unsigned fw_rendercount;
508 unsigned fw_mediacount;
509
8232644c 510 struct timer_list force_wake_timer;
907b28c5
CW
511};
512
79fc46df
DL
513#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
514 func(is_mobile) sep \
515 func(is_i85x) sep \
516 func(is_i915g) sep \
517 func(is_i945gm) sep \
518 func(is_g33) sep \
519 func(need_gfx_hws) sep \
520 func(is_g4x) sep \
521 func(is_pineview) sep \
522 func(is_broadwater) sep \
523 func(is_crestline) sep \
524 func(is_ivybridge) sep \
525 func(is_valleyview) sep \
526 func(is_haswell) sep \
b833d685 527 func(is_preliminary) sep \
79fc46df
DL
528 func(has_fbc) sep \
529 func(has_pipe_cxsr) sep \
530 func(has_hotplug) sep \
531 func(cursor_needs_physical) sep \
532 func(has_overlay) sep \
533 func(overlay_needs_physical) sep \
534 func(supports_tv) sep \
dd93be58 535 func(has_llc) sep \
30568c45
DL
536 func(has_ddi) sep \
537 func(has_fpga_dbg)
c96ea64e 538
a587f779
DL
539#define DEFINE_FLAG(name) u8 name:1
540#define SEP_SEMICOLON ;
c96ea64e 541
cfdf1fa2 542struct intel_device_info {
10fce67a 543 u32 display_mmio_offset;
7eb552ae 544 u8 num_pipes:3;
d615a166 545 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 546 u8 gen;
73ae478c 547 u8 ring_mask; /* Rings supported by the HW */
a587f779 548 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
549 /* Register offsets for the various display pipes and transcoders */
550 int pipe_offsets[I915_MAX_TRANSCODERS];
551 int trans_offsets[I915_MAX_TRANSCODERS];
552 int dpll_offsets[I915_MAX_PIPES];
553 int dpll_md_offsets[I915_MAX_PIPES];
554 int palette_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
555};
556
a587f779
DL
557#undef DEFINE_FLAG
558#undef SEP_SEMICOLON
559
7faf1ab2
DV
560enum i915_cache_level {
561 I915_CACHE_NONE = 0,
350ec881
CW
562 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
563 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
564 caches, eg sampler/render caches, and the
565 large Last-Level-Cache. LLC is coherent with
566 the CPU, but L3 is only visible to the GPU. */
651d794f 567 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
568};
569
2d04befb
KG
570typedef uint32_t gen6_gtt_pte_t;
571
6f65e29a
BW
572/**
573 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
574 * VMA's presence cannot be guaranteed before binding, or after unbinding the
575 * object into/from the address space.
576 *
577 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
578 * will always be <= an objects lifetime. So object refcounting should cover us.
579 */
580struct i915_vma {
581 struct drm_mm_node node;
582 struct drm_i915_gem_object *obj;
583 struct i915_address_space *vm;
584
585 /** This object's place on the active/inactive lists */
586 struct list_head mm_list;
587
588 struct list_head vma_link; /* Link in the object's VMA list */
589
590 /** This vma's place in the batchbuffer or on the eviction list */
591 struct list_head exec_list;
592
593 /**
594 * Used for performing relocations during execbuffer insertion.
595 */
596 struct hlist_node exec_node;
597 unsigned long exec_handle;
598 struct drm_i915_gem_exec_object2 *exec_entry;
599
600 /**
601 * How many users have pinned this object in GTT space. The following
602 * users can each hold at most one reference: pwrite/pread, pin_ioctl
603 * (via user_pin_count), execbuffer (objects are not allowed multiple
604 * times for the same batchbuffer), and the framebuffer code. When
605 * switching/pageflipping, the framebuffer code has at most two buffers
606 * pinned per crtc.
607 *
608 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
609 * bits with absolutely no headroom. So use 4 bits. */
610 unsigned int pin_count:4;
611#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
612
613 /** Unmap an object from an address space. This usually consists of
614 * setting the valid PTE entries to a reserved scratch page. */
615 void (*unbind_vma)(struct i915_vma *vma);
616 /* Map an object into an address space with the given cache flags. */
617#define GLOBAL_BIND (1<<0)
618 void (*bind_vma)(struct i915_vma *vma,
619 enum i915_cache_level cache_level,
620 u32 flags);
621};
622
853ba5d2 623struct i915_address_space {
93bd8649 624 struct drm_mm mm;
853ba5d2 625 struct drm_device *dev;
a7bbbd63 626 struct list_head global_link;
853ba5d2
BW
627 unsigned long start; /* Start offset always 0 for dri2 */
628 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
629
630 struct {
631 dma_addr_t addr;
632 struct page *page;
633 } scratch;
634
5cef07e1
BW
635 /**
636 * List of objects currently involved in rendering.
637 *
638 * Includes buffers having the contents of their GPU caches
639 * flushed, not necessarily primitives. last_rendering_seqno
640 * represents when the rendering involved will be completed.
641 *
642 * A reference is held on the buffer while on this list.
643 */
644 struct list_head active_list;
645
646 /**
647 * LRU list of objects which are not in the ringbuffer and
648 * are ready to unbind, but are still in the GTT.
649 *
650 * last_rendering_seqno is 0 while an object is in this list.
651 *
652 * A reference is not held on the buffer while on this list,
653 * as merely being GTT-bound shouldn't prevent its being
654 * freed, and we'll pull it off the list in the free path.
655 */
656 struct list_head inactive_list;
657
853ba5d2
BW
658 /* FIXME: Need a more generic return type */
659 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
660 enum i915_cache_level level,
661 bool valid); /* Create a valid PTE */
853ba5d2 662 void (*clear_range)(struct i915_address_space *vm,
782f1495
BW
663 uint64_t start,
664 uint64_t length,
828c7908 665 bool use_scratch);
853ba5d2
BW
666 void (*insert_entries)(struct i915_address_space *vm,
667 struct sg_table *st,
782f1495 668 uint64_t start,
853ba5d2
BW
669 enum i915_cache_level cache_level);
670 void (*cleanup)(struct i915_address_space *vm);
671};
672
5d4545ae
BW
673/* The Graphics Translation Table is the way in which GEN hardware translates a
674 * Graphics Virtual Address into a Physical Address. In addition to the normal
675 * collateral associated with any va->pa translations GEN hardware also has a
676 * portion of the GTT which can be mapped by the CPU and remain both coherent
677 * and correct (in cases like swizzling). That region is referred to as GMADR in
678 * the spec.
679 */
680struct i915_gtt {
853ba5d2 681 struct i915_address_space base;
baa09f5f 682 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
683
684 unsigned long mappable_end; /* End offset that we can CPU map */
685 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
686 phys_addr_t mappable_base; /* PA of our GMADR */
687
688 /** "Graphics Stolen Memory" holds the global PTEs */
689 void __iomem *gsm;
a81cc00c
BW
690
691 bool do_idle_maps;
7faf1ab2 692
911bdf0a 693 int mtrr;
7faf1ab2
DV
694
695 /* global gtt ops */
baa09f5f 696 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
697 size_t *stolen, phys_addr_t *mappable_base,
698 unsigned long *mappable_end);
5d4545ae 699};
853ba5d2 700#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 701
7ad47cf2 702#define GEN8_LEGACY_PDPS 4
1d2a314c 703struct i915_hw_ppgtt {
853ba5d2 704 struct i915_address_space base;
c7c48dfd 705 struct kref ref;
c8d4c0d6 706 struct drm_mm_node node;
1d2a314c 707 unsigned num_pd_entries;
5abbcca3 708 unsigned num_pd_pages; /* gen8+ */
37aca44a
BW
709 union {
710 struct page **pt_pages;
7ad47cf2 711 struct page **gen8_pt_pages[GEN8_LEGACY_PDPS];
37aca44a
BW
712 };
713 struct page *pd_pages;
37aca44a
BW
714 union {
715 uint32_t pd_offset;
7ad47cf2 716 dma_addr_t pd_dma_addr[GEN8_LEGACY_PDPS];
37aca44a
BW
717 };
718 union {
719 dma_addr_t *pt_dma_addr;
720 dma_addr_t *gen8_pt_dma_addr[4];
721 };
27173f1f 722
a3d67d23 723 int (*enable)(struct i915_hw_ppgtt *ppgtt);
eeb9488e
BW
724 int (*switch_mm)(struct i915_hw_ppgtt *ppgtt,
725 struct intel_ring_buffer *ring,
726 bool synchronous);
87d60b63 727 void (*debug_dump)(struct i915_hw_ppgtt *ppgtt, struct seq_file *m);
1d2a314c
DV
728};
729
e59ec13d
MK
730struct i915_ctx_hang_stats {
731 /* This context had batch pending when hang was declared */
732 unsigned batch_pending;
733
734 /* This context had batch active when hang was declared */
735 unsigned batch_active;
be62acb4
MK
736
737 /* Time when this context was last blamed for a GPU reset */
738 unsigned long guilty_ts;
739
740 /* This context is banned to submit more work */
741 bool banned;
e59ec13d 742};
40521054
BW
743
744/* This must match up with the value previously used for execbuf2.rsvd1. */
745#define DEFAULT_CONTEXT_ID 0
746struct i915_hw_context {
dce3271b 747 struct kref ref;
40521054 748 int id;
e0556841 749 bool is_initialized;
3ccfd19d 750 uint8_t remap_slice;
40521054 751 struct drm_i915_file_private *file_priv;
0009e46c 752 struct intel_ring_buffer *last_ring;
40521054 753 struct drm_i915_gem_object *obj;
e59ec13d 754 struct i915_ctx_hang_stats hang_stats;
c7c48dfd 755 struct i915_address_space *vm;
a33afea5
BW
756
757 struct list_head link;
40521054
BW
758};
759
5c3fe8b0
BW
760struct i915_fbc {
761 unsigned long size;
762 unsigned int fb_id;
763 enum plane plane;
764 int y;
765
766 struct drm_mm_node *compressed_fb;
767 struct drm_mm_node *compressed_llb;
768
769 struct intel_fbc_work {
770 struct delayed_work work;
771 struct drm_crtc *crtc;
772 struct drm_framebuffer *fb;
5c3fe8b0
BW
773 } *fbc_work;
774
29ebf90f
CW
775 enum no_fbc_reason {
776 FBC_OK, /* FBC is enabled */
777 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
778 FBC_NO_OUTPUT, /* no outputs enabled to compress */
779 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
780 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
781 FBC_MODE_TOO_LARGE, /* mode too large for compression */
782 FBC_BAD_PLANE, /* fbc not supported on plane */
783 FBC_NOT_TILED, /* buffer not tiled */
784 FBC_MULTIPLE_PIPES, /* more than one pipe active */
785 FBC_MODULE_PARAM,
786 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
787 } no_fbc_reason;
b5e50c3f
JB
788};
789
a031d709
RV
790struct i915_psr {
791 bool sink_support;
792 bool source_ok;
3f51e471 793};
5c3fe8b0 794
3bad0781 795enum intel_pch {
f0350830 796 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
797 PCH_IBX, /* Ibexpeak PCH */
798 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 799 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 800 PCH_NOP,
3bad0781
ZW
801};
802
988d6ee8
PZ
803enum intel_sbi_destination {
804 SBI_ICLK,
805 SBI_MPHY,
806};
807
b690e96c 808#define QUIRK_PIPEA_FORCE (1<<0)
435793df 809#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 810#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 811
8be48d92 812struct intel_fbdev;
1630fe75 813struct intel_fbc_work;
38651674 814
c2b9152f
DV
815struct intel_gmbus {
816 struct i2c_adapter adapter;
f2ce9faf 817 u32 force_bit;
c2b9152f 818 u32 reg0;
36c785f0 819 u32 gpio_reg;
c167a6fc 820 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
821 struct drm_i915_private *dev_priv;
822};
823
f4c956ad 824struct i915_suspend_saved_registers {
ba8bbcf6
JB
825 u8 saveLBB;
826 u32 saveDSPACNTR;
827 u32 saveDSPBCNTR;
e948e994 828 u32 saveDSPARB;
ba8bbcf6
JB
829 u32 savePIPEACONF;
830 u32 savePIPEBCONF;
831 u32 savePIPEASRC;
832 u32 savePIPEBSRC;
833 u32 saveFPA0;
834 u32 saveFPA1;
835 u32 saveDPLL_A;
836 u32 saveDPLL_A_MD;
837 u32 saveHTOTAL_A;
838 u32 saveHBLANK_A;
839 u32 saveHSYNC_A;
840 u32 saveVTOTAL_A;
841 u32 saveVBLANK_A;
842 u32 saveVSYNC_A;
843 u32 saveBCLRPAT_A;
5586c8bc 844 u32 saveTRANSACONF;
42048781
ZW
845 u32 saveTRANS_HTOTAL_A;
846 u32 saveTRANS_HBLANK_A;
847 u32 saveTRANS_HSYNC_A;
848 u32 saveTRANS_VTOTAL_A;
849 u32 saveTRANS_VBLANK_A;
850 u32 saveTRANS_VSYNC_A;
0da3ea12 851 u32 savePIPEASTAT;
ba8bbcf6
JB
852 u32 saveDSPASTRIDE;
853 u32 saveDSPASIZE;
854 u32 saveDSPAPOS;
585fb111 855 u32 saveDSPAADDR;
ba8bbcf6
JB
856 u32 saveDSPASURF;
857 u32 saveDSPATILEOFF;
858 u32 savePFIT_PGM_RATIOS;
0eb96d6e 859 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
860 u32 saveBLC_PWM_CTL;
861 u32 saveBLC_PWM_CTL2;
07bf139b 862 u32 saveBLC_HIST_CTL_B;
42048781
ZW
863 u32 saveBLC_CPU_PWM_CTL;
864 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
865 u32 saveFPB0;
866 u32 saveFPB1;
867 u32 saveDPLL_B;
868 u32 saveDPLL_B_MD;
869 u32 saveHTOTAL_B;
870 u32 saveHBLANK_B;
871 u32 saveHSYNC_B;
872 u32 saveVTOTAL_B;
873 u32 saveVBLANK_B;
874 u32 saveVSYNC_B;
875 u32 saveBCLRPAT_B;
5586c8bc 876 u32 saveTRANSBCONF;
42048781
ZW
877 u32 saveTRANS_HTOTAL_B;
878 u32 saveTRANS_HBLANK_B;
879 u32 saveTRANS_HSYNC_B;
880 u32 saveTRANS_VTOTAL_B;
881 u32 saveTRANS_VBLANK_B;
882 u32 saveTRANS_VSYNC_B;
0da3ea12 883 u32 savePIPEBSTAT;
ba8bbcf6
JB
884 u32 saveDSPBSTRIDE;
885 u32 saveDSPBSIZE;
886 u32 saveDSPBPOS;
585fb111 887 u32 saveDSPBADDR;
ba8bbcf6
JB
888 u32 saveDSPBSURF;
889 u32 saveDSPBTILEOFF;
585fb111
JB
890 u32 saveVGA0;
891 u32 saveVGA1;
892 u32 saveVGA_PD;
ba8bbcf6
JB
893 u32 saveVGACNTRL;
894 u32 saveADPA;
895 u32 saveLVDS;
585fb111
JB
896 u32 savePP_ON_DELAYS;
897 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
898 u32 saveDVOA;
899 u32 saveDVOB;
900 u32 saveDVOC;
901 u32 savePP_ON;
902 u32 savePP_OFF;
903 u32 savePP_CONTROL;
585fb111 904 u32 savePP_DIVISOR;
ba8bbcf6
JB
905 u32 savePFIT_CONTROL;
906 u32 save_palette_a[256];
907 u32 save_palette_b[256];
ba8bbcf6 908 u32 saveFBC_CONTROL;
0da3ea12
JB
909 u32 saveIER;
910 u32 saveIIR;
911 u32 saveIMR;
42048781
ZW
912 u32 saveDEIER;
913 u32 saveDEIMR;
914 u32 saveGTIER;
915 u32 saveGTIMR;
916 u32 saveFDI_RXA_IMR;
917 u32 saveFDI_RXB_IMR;
1f84e550 918 u32 saveCACHE_MODE_0;
1f84e550 919 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
920 u32 saveSWF0[16];
921 u32 saveSWF1[16];
922 u32 saveSWF2[3];
923 u8 saveMSR;
924 u8 saveSR[8];
123f794f 925 u8 saveGR[25];
ba8bbcf6 926 u8 saveAR_INDEX;
a59e122a 927 u8 saveAR[21];
ba8bbcf6 928 u8 saveDACMASK;
a59e122a 929 u8 saveCR[37];
4b9de737 930 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
931 u32 saveCURACNTR;
932 u32 saveCURAPOS;
933 u32 saveCURABASE;
934 u32 saveCURBCNTR;
935 u32 saveCURBPOS;
936 u32 saveCURBBASE;
937 u32 saveCURSIZE;
a4fc5ed6
KP
938 u32 saveDP_B;
939 u32 saveDP_C;
940 u32 saveDP_D;
941 u32 savePIPEA_GMCH_DATA_M;
942 u32 savePIPEB_GMCH_DATA_M;
943 u32 savePIPEA_GMCH_DATA_N;
944 u32 savePIPEB_GMCH_DATA_N;
945 u32 savePIPEA_DP_LINK_M;
946 u32 savePIPEB_DP_LINK_M;
947 u32 savePIPEA_DP_LINK_N;
948 u32 savePIPEB_DP_LINK_N;
42048781
ZW
949 u32 saveFDI_RXA_CTL;
950 u32 saveFDI_TXA_CTL;
951 u32 saveFDI_RXB_CTL;
952 u32 saveFDI_TXB_CTL;
953 u32 savePFA_CTL_1;
954 u32 savePFB_CTL_1;
955 u32 savePFA_WIN_SZ;
956 u32 savePFB_WIN_SZ;
957 u32 savePFA_WIN_POS;
958 u32 savePFB_WIN_POS;
5586c8bc
ZW
959 u32 savePCH_DREF_CONTROL;
960 u32 saveDISP_ARB_CTL;
961 u32 savePIPEA_DATA_M1;
962 u32 savePIPEA_DATA_N1;
963 u32 savePIPEA_LINK_M1;
964 u32 savePIPEA_LINK_N1;
965 u32 savePIPEB_DATA_M1;
966 u32 savePIPEB_DATA_N1;
967 u32 savePIPEB_LINK_M1;
968 u32 savePIPEB_LINK_N1;
b5b72e89 969 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 970 u32 savePCH_PORT_HOTPLUG;
f4c956ad 971};
c85aa885
DV
972
973struct intel_gen6_power_mgmt {
59cdb63d 974 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
975 struct work_struct work;
976 u32 pm_iir;
59cdb63d 977
c85aa885
DV
978 u8 cur_delay;
979 u8 min_delay;
980 u8 max_delay;
52ceb908 981 u8 rpe_delay;
dd75fdc8
CW
982 u8 rp1_delay;
983 u8 rp0_delay;
31c77388 984 u8 hw_max;
1a01ab3b 985
27544369
D
986 bool rp_up_masked;
987 bool rp_down_masked;
988
dd75fdc8
CW
989 int last_adj;
990 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
991
c0951f0c 992 bool enabled;
1a01ab3b 993 struct delayed_work delayed_resume_work;
4fc688ce
JB
994
995 /*
996 * Protects RPS/RC6 register access and PCU communication.
997 * Must be taken after struct_mutex if nested.
998 */
999 struct mutex hw_lock;
c85aa885
DV
1000};
1001
1a240d4d
DV
1002/* defined intel_pm.c */
1003extern spinlock_t mchdev_lock;
1004
c85aa885
DV
1005struct intel_ilk_power_mgmt {
1006 u8 cur_delay;
1007 u8 min_delay;
1008 u8 max_delay;
1009 u8 fmax;
1010 u8 fstart;
1011
1012 u64 last_count1;
1013 unsigned long last_time1;
1014 unsigned long chipset_power;
1015 u64 last_count2;
1016 struct timespec last_time2;
1017 unsigned long gfx_power;
1018 u8 corr;
1019
1020 int c_m;
1021 int r_t;
3e373948
DV
1022
1023 struct drm_i915_gem_object *pwrctx;
1024 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1025};
1026
a38911a3
WX
1027/* Power well structure for haswell */
1028struct i915_power_well {
c1ca727f 1029 const char *name;
6f3ef5dd 1030 bool always_on;
a38911a3
WX
1031 /* power well enable/disable usage count */
1032 int count;
c1ca727f
ID
1033 unsigned long domains;
1034 void *data;
da7e29bd 1035 void (*set)(struct drm_i915_private *dev_priv, struct i915_power_well *power_well,
c1ca727f 1036 bool enable);
da7e29bd 1037 bool (*is_enabled)(struct drm_i915_private *dev_priv,
c1ca727f 1038 struct i915_power_well *power_well);
a38911a3
WX
1039};
1040
83c00f55 1041struct i915_power_domains {
baa70707
ID
1042 /*
1043 * Power wells needed for initialization at driver init and suspend
1044 * time are on. They are kept on until after the first modeset.
1045 */
1046 bool init_power_on;
c1ca727f 1047 int power_well_count;
baa70707 1048
83c00f55 1049 struct mutex lock;
1da51581 1050 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1051 struct i915_power_well *power_wells;
83c00f55
ID
1052};
1053
231f42a4
DV
1054struct i915_dri1_state {
1055 unsigned allow_batchbuffer : 1;
1056 u32 __iomem *gfx_hws_cpu_addr;
1057
1058 unsigned int cpp;
1059 int back_offset;
1060 int front_offset;
1061 int current_page;
1062 int page_flipping;
1063
1064 uint32_t counter;
1065};
1066
db1b76ca
DV
1067struct i915_ums_state {
1068 /**
1069 * Flag if the X Server, and thus DRM, is not currently in
1070 * control of the device.
1071 *
1072 * This is set between LeaveVT and EnterVT. It needs to be
1073 * replaced with a semaphore. It also needs to be
1074 * transitioned away from for kernel modesetting.
1075 */
1076 int mm_suspended;
1077};
1078
35a85ac6 1079#define MAX_L3_SLICES 2
a4da4fa4 1080struct intel_l3_parity {
35a85ac6 1081 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1082 struct work_struct error_work;
35a85ac6 1083 int which_slice;
a4da4fa4
DV
1084};
1085
4b5aed62 1086struct i915_gem_mm {
4b5aed62
DV
1087 /** Memory allocator for GTT stolen memory */
1088 struct drm_mm stolen;
4b5aed62
DV
1089 /** List of all objects in gtt_space. Used to restore gtt
1090 * mappings on resume */
1091 struct list_head bound_list;
1092 /**
1093 * List of objects which are not bound to the GTT (thus
1094 * are idle and not used by the GPU) but still have
1095 * (presumably uncached) pages still attached.
1096 */
1097 struct list_head unbound_list;
1098
1099 /** Usable portion of the GTT for GEM */
1100 unsigned long stolen_base; /* limited to low memory (32-bit) */
1101
4b5aed62
DV
1102 /** PPGTT used for aliasing the PPGTT with the GTT */
1103 struct i915_hw_ppgtt *aliasing_ppgtt;
1104
1105 struct shrinker inactive_shrinker;
1106 bool shrinker_no_lock_stealing;
1107
4b5aed62
DV
1108 /** LRU list of objects with fence regs on them. */
1109 struct list_head fence_list;
1110
1111 /**
1112 * We leave the user IRQ off as much as possible,
1113 * but this means that requests will finish and never
1114 * be retired once the system goes idle. Set a timer to
1115 * fire periodically while the ring is running. When it
1116 * fires, go retire requests.
1117 */
1118 struct delayed_work retire_work;
1119
b29c19b6
CW
1120 /**
1121 * When we detect an idle GPU, we want to turn on
1122 * powersaving features. So once we see that there
1123 * are no more requests outstanding and no more
1124 * arrive within a small period of time, we fire
1125 * off the idle_work.
1126 */
1127 struct delayed_work idle_work;
1128
4b5aed62
DV
1129 /**
1130 * Are we in a non-interruptible section of code like
1131 * modesetting?
1132 */
1133 bool interruptible;
1134
f62a0076
CW
1135 /**
1136 * Is the GPU currently considered idle, or busy executing userspace
1137 * requests? Whilst idle, we attempt to power down the hardware and
1138 * display clocks. In order to reduce the effect on performance, there
1139 * is a slight delay before we do so.
1140 */
1141 bool busy;
1142
4b5aed62
DV
1143 /** Bit 6 swizzling required for X tiling */
1144 uint32_t bit_6_swizzle_x;
1145 /** Bit 6 swizzling required for Y tiling */
1146 uint32_t bit_6_swizzle_y;
1147
1148 /* storage for physical objects */
1149 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1150
1151 /* accounting, useful for userland debugging */
c20e8355 1152 spinlock_t object_stat_lock;
4b5aed62
DV
1153 size_t object_memory;
1154 u32 object_count;
1155};
1156
edc3d884
MK
1157struct drm_i915_error_state_buf {
1158 unsigned bytes;
1159 unsigned size;
1160 int err;
1161 u8 *buf;
1162 loff_t start;
1163 loff_t pos;
1164};
1165
fc16b48b
MK
1166struct i915_error_state_file_priv {
1167 struct drm_device *dev;
1168 struct drm_i915_error_state *error;
1169};
1170
99584db3
DV
1171struct i915_gpu_error {
1172 /* For hangcheck timer */
1173#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1174#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1175 /* Hang gpu twice in this window and your context gets banned */
1176#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1177
99584db3 1178 struct timer_list hangcheck_timer;
99584db3
DV
1179
1180 /* For reset and error_state handling. */
1181 spinlock_t lock;
1182 /* Protected by the above dev->gpu_error.lock. */
1183 struct drm_i915_error_state *first_error;
1184 struct work_struct work;
99584db3 1185
094f9a54
CW
1186
1187 unsigned long missed_irq_rings;
1188
1f83fee0 1189 /**
2ac0f450 1190 * State variable controlling the reset flow and count
1f83fee0 1191 *
2ac0f450
MK
1192 * This is a counter which gets incremented when reset is triggered,
1193 * and again when reset has been handled. So odd values (lowest bit set)
1194 * means that reset is in progress and even values that
1195 * (reset_counter >> 1):th reset was successfully completed.
1196 *
1197 * If reset is not completed succesfully, the I915_WEDGE bit is
1198 * set meaning that hardware is terminally sour and there is no
1199 * recovery. All waiters on the reset_queue will be woken when
1200 * that happens.
1201 *
1202 * This counter is used by the wait_seqno code to notice that reset
1203 * event happened and it needs to restart the entire ioctl (since most
1204 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1205 *
1206 * This is important for lock-free wait paths, where no contended lock
1207 * naturally enforces the correct ordering between the bail-out of the
1208 * waiter and the gpu reset work code.
1f83fee0
DV
1209 */
1210 atomic_t reset_counter;
1211
1f83fee0 1212#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1213#define I915_WEDGED (1 << 31)
1f83fee0
DV
1214
1215 /**
1216 * Waitqueue to signal when the reset has completed. Used by clients
1217 * that wait for dev_priv->mm.wedged to settle.
1218 */
1219 wait_queue_head_t reset_queue;
33196ded 1220
99584db3
DV
1221 /* For gpu hang simulation. */
1222 unsigned int stop_rings;
094f9a54
CW
1223
1224 /* For missed irq/seqno simulation. */
1225 unsigned int test_irq_rings;
99584db3
DV
1226};
1227
b8efb17b
ZR
1228enum modeset_restore {
1229 MODESET_ON_LID_OPEN,
1230 MODESET_DONE,
1231 MODESET_SUSPENDED,
1232};
1233
6acab15a
PZ
1234struct ddi_vbt_port_info {
1235 uint8_t hdmi_level_shift;
311a2094
PZ
1236
1237 uint8_t supports_dvi:1;
1238 uint8_t supports_hdmi:1;
1239 uint8_t supports_dp:1;
6acab15a
PZ
1240};
1241
41aa3448
RV
1242struct intel_vbt_data {
1243 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1244 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1245
1246 /* Feature bits */
1247 unsigned int int_tv_support:1;
1248 unsigned int lvds_dither:1;
1249 unsigned int lvds_vbt:1;
1250 unsigned int int_crt_support:1;
1251 unsigned int lvds_use_ssc:1;
1252 unsigned int display_clock_mode:1;
1253 unsigned int fdi_rx_polarity_inverted:1;
1254 int lvds_ssc_freq;
1255 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1256
1257 /* eDP */
1258 int edp_rate;
1259 int edp_lanes;
1260 int edp_preemphasis;
1261 int edp_vswing;
1262 bool edp_initialized;
1263 bool edp_support;
1264 int edp_bpp;
1265 struct edp_power_seq edp_pps;
1266
f00076d2
JN
1267 struct {
1268 u16 pwm_freq_hz;
1269 bool active_low_pwm;
1270 } backlight;
1271
d17c5443
SK
1272 /* MIPI DSI */
1273 struct {
1274 u16 panel_id;
1275 } dsi;
1276
41aa3448
RV
1277 int crt_ddc_pin;
1278
1279 int child_dev_num;
768f69c9 1280 union child_device_config *child_dev;
6acab15a
PZ
1281
1282 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1283};
1284
77c122bc
VS
1285enum intel_ddb_partitioning {
1286 INTEL_DDB_PART_1_2,
1287 INTEL_DDB_PART_5_6, /* IVB+ */
1288};
1289
1fd527cc
VS
1290struct intel_wm_level {
1291 bool enable;
1292 uint32_t pri_val;
1293 uint32_t spr_val;
1294 uint32_t cur_val;
1295 uint32_t fbc_val;
1296};
1297
820c1980 1298struct ilk_wm_values {
609cedef
VS
1299 uint32_t wm_pipe[3];
1300 uint32_t wm_lp[3];
1301 uint32_t wm_lp_spr[3];
1302 uint32_t wm_linetime[3];
1303 bool enable_fbc_wm;
1304 enum intel_ddb_partitioning partitioning;
1305};
1306
c67a470b
PZ
1307/*
1308 * This struct tracks the state needed for the Package C8+ feature.
1309 *
1310 * Package states C8 and deeper are really deep PC states that can only be
1311 * reached when all the devices on the system allow it, so even if the graphics
1312 * device allows PC8+, it doesn't mean the system will actually get to these
1313 * states.
1314 *
1315 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1316 * is disabled and the GPU is idle. When these conditions are met, we manually
1317 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1318 * refclk to Fclk.
1319 *
1320 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1321 * the state of some registers, so when we come back from PC8+ we need to
1322 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1323 * need to take care of the registers kept by RC6.
1324 *
1325 * The interrupt disabling is part of the requirements. We can only leave the
1326 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1327 * can lock the machine.
1328 *
1329 * Ideally every piece of our code that needs PC8+ disabled would call
1330 * hsw_disable_package_c8, which would increment disable_count and prevent the
1331 * system from reaching PC8+. But we don't have a symmetric way to do this for
86c4ec0d
PZ
1332 * everything, so we have the requirements_met variable. When we switch
1333 * requirements_met to true we decrease disable_count, and increase it in the
1334 * opposite case. The requirements_met variable is true when all the CRTCs,
1335 * encoders and the power well are disabled.
c67a470b
PZ
1336 *
1337 * In addition to everything, we only actually enable PC8+ if disable_count
1338 * stays at zero for at least some seconds. This is implemented with the
1339 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1340 * consecutive times when all screens are disabled and some background app
1341 * queries the state of our connectors, or we have some application constantly
1342 * waking up to use the GPU. Only after the enable_work function actually
1343 * enables PC8+ the "enable" variable will become true, which means that it can
1344 * be false even if disable_count is 0.
1345 *
1346 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1347 * goes back to false exactly before we reenable the IRQs. We use this variable
1348 * to check if someone is trying to enable/disable IRQs while they're supposed
1349 * to be disabled. This shouldn't happen and we'll print some error messages in
1350 * case it happens, but if it actually happens we'll also update the variables
1351 * inside struct regsave so when we restore the IRQs they will contain the
1352 * latest expected values.
1353 *
1354 * For more, read "Display Sequences for Package C8" on our documentation.
1355 */
1356struct i915_package_c8 {
1357 bool requirements_met;
c67a470b
PZ
1358 bool irqs_disabled;
1359 /* Only true after the delayed work task actually enables it. */
1360 bool enabled;
1361 int disable_count;
1362 struct mutex lock;
1363 struct delayed_work enable_work;
1364
1365 struct {
1366 uint32_t deimr;
1367 uint32_t sdeimr;
1368 uint32_t gtimr;
1369 uint32_t gtier;
1370 uint32_t gen6_pmimr;
1371 } regsave;
1372};
1373
8a187455
PZ
1374struct i915_runtime_pm {
1375 bool suspended;
1376};
1377
926321d5
DV
1378enum intel_pipe_crc_source {
1379 INTEL_PIPE_CRC_SOURCE_NONE,
1380 INTEL_PIPE_CRC_SOURCE_PLANE1,
1381 INTEL_PIPE_CRC_SOURCE_PLANE2,
1382 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1383 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1384 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1385 INTEL_PIPE_CRC_SOURCE_TV,
1386 INTEL_PIPE_CRC_SOURCE_DP_B,
1387 INTEL_PIPE_CRC_SOURCE_DP_C,
1388 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1389 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1390 INTEL_PIPE_CRC_SOURCE_MAX,
1391};
1392
8bf1e9f1 1393struct intel_pipe_crc_entry {
ac2300d4 1394 uint32_t frame;
8bf1e9f1
SH
1395 uint32_t crc[5];
1396};
1397
b2c88f5b 1398#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1399struct intel_pipe_crc {
d538bbdf
DL
1400 spinlock_t lock;
1401 bool opened; /* exclusive access to the result file */
e5f75aca 1402 struct intel_pipe_crc_entry *entries;
926321d5 1403 enum intel_pipe_crc_source source;
d538bbdf 1404 int head, tail;
07144428 1405 wait_queue_head_t wq;
8bf1e9f1
SH
1406};
1407
f4c956ad
DV
1408typedef struct drm_i915_private {
1409 struct drm_device *dev;
42dcedd4 1410 struct kmem_cache *slab;
f4c956ad 1411
5c969aa7 1412 const struct intel_device_info info;
f4c956ad
DV
1413
1414 int relative_constants_mode;
1415
1416 void __iomem *regs;
1417
907b28c5 1418 struct intel_uncore uncore;
f4c956ad
DV
1419
1420 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1421
28c70f16 1422
f4c956ad
DV
1423 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1424 * controller on different i2c buses. */
1425 struct mutex gmbus_mutex;
1426
1427 /**
1428 * Base address of the gmbus and gpio block.
1429 */
1430 uint32_t gpio_mmio_base;
1431
28c70f16
DV
1432 wait_queue_head_t gmbus_wait_queue;
1433
f4c956ad
DV
1434 struct pci_dev *bridge_dev;
1435 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1436 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1437
1438 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1439 struct resource mch_res;
1440
f4c956ad
DV
1441 /* protects the irq masks */
1442 spinlock_t irq_lock;
1443
9ee32fea
DV
1444 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1445 struct pm_qos_request pm_qos;
1446
f4c956ad 1447 /* DPIO indirect register protection */
09153000 1448 struct mutex dpio_lock;
f4c956ad
DV
1449
1450 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1451 union {
1452 u32 irq_mask;
1453 u32 de_irq_mask[I915_MAX_PIPES];
1454 };
f4c956ad 1455 u32 gt_irq_mask;
605cd25b 1456 u32 pm_irq_mask;
91d181dd 1457 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1458
f4c956ad 1459 struct work_struct hotplug_work;
52d7eced 1460 bool enable_hotplug_processing;
b543fb04
EE
1461 struct {
1462 unsigned long hpd_last_jiffies;
1463 int hpd_cnt;
1464 enum {
1465 HPD_ENABLED = 0,
1466 HPD_DISABLED = 1,
1467 HPD_MARK_DISABLED = 2
1468 } hpd_mark;
1469 } hpd_stats[HPD_NUM_PINS];
142e2398 1470 u32 hpd_event_bits;
ac4c16c5 1471 struct timer_list hotplug_reenable_timer;
f4c956ad 1472
5c3fe8b0 1473 struct i915_fbc fbc;
f4c956ad 1474 struct intel_opregion opregion;
41aa3448 1475 struct intel_vbt_data vbt;
f4c956ad
DV
1476
1477 /* overlay */
1478 struct intel_overlay *overlay;
f4c956ad 1479
58c68779
JN
1480 /* backlight registers and fields in struct intel_panel */
1481 spinlock_t backlight_lock;
31ad8ec6 1482
f4c956ad 1483 /* LVDS info */
f4c956ad
DV
1484 bool no_aux_handshake;
1485
f4c956ad
DV
1486 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1487 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1488 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1489
1490 unsigned int fsb_freq, mem_freq, is_ddr3;
1491
645416f5
DV
1492 /**
1493 * wq - Driver workqueue for GEM.
1494 *
1495 * NOTE: Work items scheduled here are not allowed to grab any modeset
1496 * locks, for otherwise the flushing done in the pageflip code will
1497 * result in deadlocks.
1498 */
f4c956ad
DV
1499 struct workqueue_struct *wq;
1500
1501 /* Display functions */
1502 struct drm_i915_display_funcs display;
1503
1504 /* PCH chipset type */
1505 enum intel_pch pch_type;
17a303ec 1506 unsigned short pch_id;
f4c956ad
DV
1507
1508 unsigned long quirks;
1509
b8efb17b
ZR
1510 enum modeset_restore modeset_restore;
1511 struct mutex modeset_restore_lock;
673a394b 1512
a7bbbd63 1513 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1514 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1515
4b5aed62 1516 struct i915_gem_mm mm;
8781342d 1517
8781342d
DV
1518 /* Kernel Modesetting */
1519
9b9d172d 1520 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1521
76c4ac04
DL
1522 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1523 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1524 wait_queue_head_t pending_flip_queue;
1525
c4597872
DV
1526#ifdef CONFIG_DEBUG_FS
1527 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1528#endif
1529
e72f9fbf
DV
1530 int num_shared_dpll;
1531 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1532 struct intel_ddi_plls ddi_plls;
e4607fcf 1533 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1534
652c393a
JB
1535 /* Reclocking support */
1536 bool render_reclock_avail;
1537 bool lvds_downclock_avail;
18f9ed12
ZY
1538 /* indicates the reduced downclock for LVDS*/
1539 int lvds_downclock;
652c393a 1540 u16 orig_clock;
f97108d1 1541
c4804411 1542 bool mchbar_need_disable;
f97108d1 1543
a4da4fa4
DV
1544 struct intel_l3_parity l3_parity;
1545
59124506
BW
1546 /* Cannot be determined by PCIID. You must always read a register. */
1547 size_t ellc_size;
1548
c6a828d3 1549 /* gen6+ rps state */
c85aa885 1550 struct intel_gen6_power_mgmt rps;
c6a828d3 1551
20e4d407
DV
1552 /* ilk-only ips/rps state. Everything in here is protected by the global
1553 * mchdev_lock in intel_pm.c */
c85aa885 1554 struct intel_ilk_power_mgmt ips;
b5e50c3f 1555
83c00f55 1556 struct i915_power_domains power_domains;
a38911a3 1557
a031d709 1558 struct i915_psr psr;
3f51e471 1559
99584db3 1560 struct i915_gpu_error gpu_error;
ae681d96 1561
c9cddffc
JB
1562 struct drm_i915_gem_object *vlv_pctx;
1563
4520f53a 1564#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1565 /* list of fbdev register on this device */
1566 struct intel_fbdev *fbdev;
4520f53a 1567#endif
e953fd7b 1568
073f34d9
JB
1569 /*
1570 * The console may be contended at resume, but we don't
1571 * want it to block on it.
1572 */
1573 struct work_struct console_resume_work;
1574
e953fd7b 1575 struct drm_property *broadcast_rgb_property;
3f43c48d 1576 struct drm_property *force_audio_property;
e3689190 1577
254f965c 1578 uint32_t hw_context_size;
a33afea5 1579 struct list_head context_list;
f4c956ad 1580
3e68320e 1581 u32 fdi_rx_config;
68d18ad7 1582
f4c956ad 1583 struct i915_suspend_saved_registers regfile;
231f42a4 1584
53615a5e
VS
1585 struct {
1586 /*
1587 * Raw watermark latency values:
1588 * in 0.1us units for WM0,
1589 * in 0.5us units for WM1+.
1590 */
1591 /* primary */
1592 uint16_t pri_latency[5];
1593 /* sprite */
1594 uint16_t spr_latency[5];
1595 /* cursor */
1596 uint16_t cur_latency[5];
609cedef
VS
1597
1598 /* current hardware state */
820c1980 1599 struct ilk_wm_values hw;
53615a5e
VS
1600 } wm;
1601
c67a470b
PZ
1602 struct i915_package_c8 pc8;
1603
8a187455
PZ
1604 struct i915_runtime_pm pm;
1605
231f42a4
DV
1606 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1607 * here! */
1608 struct i915_dri1_state dri1;
db1b76ca
DV
1609 /* Old ums support infrastructure, same warning applies. */
1610 struct i915_ums_state ums;
62d5d69b
MK
1611
1612 u32 suspend_count;
1da177e4
LT
1613} drm_i915_private_t;
1614
2c1792a1
CW
1615static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1616{
1617 return dev->dev_private;
1618}
1619
b4519513
CW
1620/* Iterate over initialised rings */
1621#define for_each_ring(ring__, dev_priv__, i__) \
1622 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1623 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1624
b1d7e4b4
WF
1625enum hdmi_force_audio {
1626 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1627 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1628 HDMI_AUDIO_AUTO, /* trust EDID */
1629 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1630};
1631
190d6cd5 1632#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1633
37e680a1
CW
1634struct drm_i915_gem_object_ops {
1635 /* Interface between the GEM object and its backing storage.
1636 * get_pages() is called once prior to the use of the associated set
1637 * of pages before to binding them into the GTT, and put_pages() is
1638 * called after we no longer need them. As we expect there to be
1639 * associated cost with migrating pages between the backing storage
1640 * and making them available for the GPU (e.g. clflush), we may hold
1641 * onto the pages after they are no longer referenced by the GPU
1642 * in case they may be used again shortly (for example migrating the
1643 * pages to a different memory domain within the GTT). put_pages()
1644 * will therefore most likely be called when the object itself is
1645 * being released or under memory pressure (where we attempt to
1646 * reap pages for the shrinker).
1647 */
1648 int (*get_pages)(struct drm_i915_gem_object *);
1649 void (*put_pages)(struct drm_i915_gem_object *);
1650};
1651
673a394b 1652struct drm_i915_gem_object {
c397b908 1653 struct drm_gem_object base;
673a394b 1654
37e680a1
CW
1655 const struct drm_i915_gem_object_ops *ops;
1656
2f633156
BW
1657 /** List of VMAs backed by this object */
1658 struct list_head vma_list;
1659
c1ad11fc
CW
1660 /** Stolen memory for this object, instead of being backed by shmem. */
1661 struct drm_mm_node *stolen;
35c20a60 1662 struct list_head global_list;
673a394b 1663
69dc4987 1664 struct list_head ring_list;
b25cb2f8
BW
1665 /** Used in execbuf to temporarily hold a ref */
1666 struct list_head obj_exec_link;
673a394b
EA
1667
1668 /**
65ce3027
CW
1669 * This is set if the object is on the active lists (has pending
1670 * rendering and so a non-zero seqno), and is not set if it i s on
1671 * inactive (ready to be unbound) list.
673a394b 1672 */
0206e353 1673 unsigned int active:1;
673a394b
EA
1674
1675 /**
1676 * This is set if the object has been written to since last bound
1677 * to the GTT
1678 */
0206e353 1679 unsigned int dirty:1;
778c3544
DV
1680
1681 /**
1682 * Fence register bits (if any) for this object. Will be set
1683 * as needed when mapped into the GTT.
1684 * Protected by dev->struct_mutex.
778c3544 1685 */
4b9de737 1686 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1687
778c3544
DV
1688 /**
1689 * Advice: are the backing pages purgeable?
1690 */
0206e353 1691 unsigned int madv:2;
778c3544 1692
778c3544
DV
1693 /**
1694 * Current tiling mode for the object.
1695 */
0206e353 1696 unsigned int tiling_mode:2;
5d82e3e6
CW
1697 /**
1698 * Whether the tiling parameters for the currently associated fence
1699 * register have changed. Note that for the purposes of tracking
1700 * tiling changes we also treat the unfenced register, the register
1701 * slot that the object occupies whilst it executes a fenced
1702 * command (such as BLT on gen2/3), as a "fence".
1703 */
1704 unsigned int fence_dirty:1;
778c3544 1705
75e9e915
DV
1706 /**
1707 * Is the object at the current location in the gtt mappable and
1708 * fenceable? Used to avoid costly recalculations.
1709 */
0206e353 1710 unsigned int map_and_fenceable:1;
75e9e915 1711
fb7d516a
DV
1712 /**
1713 * Whether the current gtt mapping needs to be mappable (and isn't just
1714 * mappable by accident). Track pin and fault separate for a more
1715 * accurate mappable working set.
1716 */
0206e353
AJ
1717 unsigned int fault_mappable:1;
1718 unsigned int pin_mappable:1;
cc98b413 1719 unsigned int pin_display:1;
fb7d516a 1720
caea7476
CW
1721 /*
1722 * Is the GPU currently using a fence to access this buffer,
1723 */
1724 unsigned int pending_fenced_gpu_access:1;
1725 unsigned int fenced_gpu_access:1;
1726
651d794f 1727 unsigned int cache_level:3;
93dfb40c 1728
7bddb01f 1729 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1730 unsigned int has_global_gtt_mapping:1;
9da3da66 1731 unsigned int has_dma_mapping:1;
7bddb01f 1732
9da3da66 1733 struct sg_table *pages;
a5570178 1734 int pages_pin_count;
673a394b 1735
1286ff73 1736 /* prime dma-buf support */
9a70cc2a
DA
1737 void *dma_buf_vmapping;
1738 int vmapping_count;
1739
caea7476
CW
1740 struct intel_ring_buffer *ring;
1741
1c293ea3 1742 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1743 uint32_t last_read_seqno;
1744 uint32_t last_write_seqno;
caea7476
CW
1745 /** Breadcrumb of last fenced GPU access to the buffer. */
1746 uint32_t last_fenced_seqno;
673a394b 1747
778c3544 1748 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1749 uint32_t stride;
673a394b 1750
80075d49
DV
1751 /** References from framebuffers, locks out tiling changes. */
1752 unsigned long framebuffer_references;
1753
280b713b 1754 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1755 unsigned long *bit_17;
280b713b 1756
79e53945 1757 /** User space pin count and filp owning the pin */
aa5f8021 1758 unsigned long user_pin_count;
79e53945 1759 struct drm_file *pin_filp;
71acb5eb
DA
1760
1761 /** for phy allocated objects */
1762 struct drm_i915_gem_phys_object *phys_obj;
673a394b
EA
1763};
1764
62b8b215 1765#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1766
673a394b
EA
1767/**
1768 * Request queue structure.
1769 *
1770 * The request queue allows us to note sequence numbers that have been emitted
1771 * and may be associated with active buffers to be retired.
1772 *
1773 * By keeping this list, we can avoid having to do questionable
1774 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1775 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1776 */
1777struct drm_i915_gem_request {
852835f3
ZN
1778 /** On Which ring this request was generated */
1779 struct intel_ring_buffer *ring;
1780
673a394b
EA
1781 /** GEM sequence number associated with this request. */
1782 uint32_t seqno;
1783
7d736f4f
MK
1784 /** Position in the ringbuffer of the start of the request */
1785 u32 head;
1786
1787 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1788 u32 tail;
1789
0e50e96b
MK
1790 /** Context related to this request */
1791 struct i915_hw_context *ctx;
1792
7d736f4f
MK
1793 /** Batch buffer related to this request if any */
1794 struct drm_i915_gem_object *batch_obj;
1795
673a394b
EA
1796 /** Time at which this request was emitted, in jiffies. */
1797 unsigned long emitted_jiffies;
1798
b962442e 1799 /** global list entry for this request */
673a394b 1800 struct list_head list;
b962442e 1801
f787a5f5 1802 struct drm_i915_file_private *file_priv;
b962442e
EA
1803 /** file_priv list entry for this request */
1804 struct list_head client_list;
673a394b
EA
1805};
1806
1807struct drm_i915_file_private {
b29c19b6 1808 struct drm_i915_private *dev_priv;
ab0e7ff9 1809 struct drm_file *file;
b29c19b6 1810
673a394b 1811 struct {
99057c81 1812 spinlock_t lock;
b962442e 1813 struct list_head request_list;
b29c19b6 1814 struct delayed_work idle_work;
673a394b 1815 } mm;
40521054 1816 struct idr context_idr;
e59ec13d 1817
0eea67eb 1818 struct i915_hw_context *private_default_ctx;
b29c19b6 1819 atomic_t rps_wait_boost;
673a394b
EA
1820};
1821
5c969aa7 1822#define INTEL_INFO(dev) (&to_i915(dev)->info)
cae5852d 1823
ffbab09b
VS
1824#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1825#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1826#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1827#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1828#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1829#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1830#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1831#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1832#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1833#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1834#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1835#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1836#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1837#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1838#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1839#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1840#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1841#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1842#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1843 (dev)->pdev->device == 0x0152 || \
1844 (dev)->pdev->device == 0x015a)
1845#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1846 (dev)->pdev->device == 0x0106 || \
1847 (dev)->pdev->device == 0x010A)
70a3eb7a 1848#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1849#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1850#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1851#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1852#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1853 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1854#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1855 (((dev)->pdev->device & 0xf) == 0x2 || \
1856 ((dev)->pdev->device & 0xf) == 0x6 || \
1857 ((dev)->pdev->device & 0xf) == 0xe))
1858#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1859 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1860#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1861#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1862 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1863#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1864
85436696
JB
1865/*
1866 * The genX designation typically refers to the render engine, so render
1867 * capability related checks should use IS_GEN, while display and other checks
1868 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1869 * chips, etc.).
1870 */
cae5852d
ZN
1871#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1872#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1873#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1874#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1875#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1876#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1877#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1878
73ae478c
BW
1879#define RENDER_RING (1<<RCS)
1880#define BSD_RING (1<<VCS)
1881#define BLT_RING (1<<BCS)
1882#define VEBOX_RING (1<<VECS)
1883#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1884#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1885#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1886#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1887#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1888#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1889
254f965c 1890#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
246cbfb5 1891#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >= 6 && !IS_VALLEYVIEW(dev))
c5dc5cec
BW
1892#define HAS_PPGTT(dev) (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev) \
1893 && !IS_BROADWELL(dev))
1894#define USES_PPGTT(dev) intel_enable_ppgtt(dev, false)
7e0d96bc 1895#define USES_FULL_PPGTT(dev) intel_enable_ppgtt(dev, true)
1d2a314c 1896
05394f39 1897#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1898#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1899
b45305fc
DV
1900/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1901#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1902
cae5852d
ZN
1903/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1904 * rows, which changed the alignment requirements and fence programming.
1905 */
1906#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1907 IS_I915GM(dev)))
1908#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1909#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1910#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1911#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1912#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1913
1914#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1915#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 1916#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1917
2a114cc1 1918#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1919
dd93be58 1920#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1921#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1922#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1923#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
df4547d8 1924#define HAS_RUNTIME_PM(dev) (IS_HASWELL(dev))
affa9354 1925
17a303ec
PZ
1926#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1927#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1928#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1929#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1930#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1931#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1932
2c1792a1 1933#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1934#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1935#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1936#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1937#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1938#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1939
040d2baa
BW
1940/* DPF == dynamic parity feature */
1941#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1942#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1943
c8735b0c
BW
1944#define GT_FREQUENCY_MULTIPLIER 50
1945
05394f39
CW
1946#include "i915_trace.h"
1947
baa70943 1948extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
1949extern int i915_max_ioctl;
1950
6a9ee8af
DA
1951extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1952extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1953extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1954extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1955
d330a953
JN
1956/* i915_params.c */
1957struct i915_params {
1958 int modeset;
1959 int panel_ignore_lid;
1960 unsigned int powersave;
1961 int semaphores;
1962 unsigned int lvds_downclock;
1963 int lvds_channel_mode;
1964 int panel_use_ssc;
1965 int vbt_sdvo_panel_type;
1966 int enable_rc6;
1967 int enable_fbc;
d330a953
JN
1968 int enable_ppgtt;
1969 int enable_psr;
1970 unsigned int preliminary_hw_support;
1971 int disable_power_well;
1972 int enable_ips;
d330a953
JN
1973 int enable_pc8;
1974 int pc8_timeout;
e5aa6541
DL
1975 int invert_brightness;
1976 /* leave bools at the end to not create holes */
1977 bool enable_hangcheck;
1978 bool fastboot;
d330a953
JN
1979 bool prefault_disable;
1980 bool reset;
a0bae57f 1981 bool disable_display;
d330a953
JN
1982};
1983extern struct i915_params i915 __read_mostly;
1984
1da177e4 1985 /* i915_dma.c */
d05c617e 1986void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1987extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1988extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1989extern int i915_driver_unload(struct drm_device *);
673a394b 1990extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1991extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1992extern void i915_driver_preclose(struct drm_device *dev,
1993 struct drm_file *file_priv);
673a394b
EA
1994extern void i915_driver_postclose(struct drm_device *dev,
1995 struct drm_file *file_priv);
84b1fd10 1996extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1997#ifdef CONFIG_COMPAT
0d6aa60b
DA
1998extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1999 unsigned long arg);
c43b5634 2000#endif
673a394b 2001extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
2002 struct drm_clip_rect *box,
2003 int DR1, int DR4);
8e96d9c4 2004extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2005extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2006extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2007extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2008extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2009extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
2010
073f34d9 2011extern void intel_console_resume(struct work_struct *work);
af6061af 2012
1da177e4 2013/* i915_irq.c */
10cd45b6 2014void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2015__printf(3, 4)
2016void i915_handle_error(struct drm_device *dev, bool wedged,
2017 const char *fmt, ...);
1da177e4 2018
76c3552f
D
2019void gen6_set_pm_mask(struct drm_i915_private *dev_priv, u32 pm_iir,
2020 int new_delay);
f71d4af4 2021extern void intel_irq_init(struct drm_device *dev);
20afbda2 2022extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
2023
2024extern void intel_uncore_sanitize(struct drm_device *dev);
2025extern void intel_uncore_early_sanitize(struct drm_device *dev);
2026extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2027extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2028extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 2029
7c463586 2030void
755e9019
ID
2031i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2032 u32 status_mask);
7c463586
KP
2033
2034void
755e9019
ID
2035i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe,
2036 u32 status_mask);
7c463586 2037
673a394b
EA
2038/* i915_gem.c */
2039int i915_gem_init_ioctl(struct drm_device *dev, void *data,
2040 struct drm_file *file_priv);
2041int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2042 struct drm_file *file_priv);
2043int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2044 struct drm_file *file_priv);
2045int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2046 struct drm_file *file_priv);
2047int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2048 struct drm_file *file_priv);
de151cf6
JB
2049int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2050 struct drm_file *file_priv);
673a394b
EA
2051int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2052 struct drm_file *file_priv);
2053int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2054 struct drm_file *file_priv);
2055int i915_gem_execbuffer(struct drm_device *dev, void *data,
2056 struct drm_file *file_priv);
76446cac
JB
2057int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2058 struct drm_file *file_priv);
673a394b
EA
2059int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
2060 struct drm_file *file_priv);
2061int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
2062 struct drm_file *file_priv);
2063int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2064 struct drm_file *file_priv);
199adf40
BW
2065int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2066 struct drm_file *file);
2067int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2068 struct drm_file *file);
673a394b
EA
2069int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2070 struct drm_file *file_priv);
3ef94daa
CW
2071int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2072 struct drm_file *file_priv);
673a394b
EA
2073int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
2074 struct drm_file *file_priv);
2075int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
2076 struct drm_file *file_priv);
2077int i915_gem_set_tiling(struct drm_device *dev, void *data,
2078 struct drm_file *file_priv);
2079int i915_gem_get_tiling(struct drm_device *dev, void *data,
2080 struct drm_file *file_priv);
5a125c3c
EA
2081int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2082 struct drm_file *file_priv);
23ba4fd0
BW
2083int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2084 struct drm_file *file_priv);
673a394b 2085void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2086void *i915_gem_object_alloc(struct drm_device *dev);
2087void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2088void i915_gem_object_init(struct drm_i915_gem_object *obj,
2089 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2090struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2091 size_t size);
7e0d96bc
BW
2092void i915_init_vm(struct drm_i915_private *dev_priv,
2093 struct i915_address_space *vm);
673a394b 2094void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2095void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2096
1ec9e26d
DV
2097#define PIN_MAPPABLE 0x1
2098#define PIN_NONBLOCK 0x2
bf3d149b 2099#define PIN_GLOBAL 0x4
2021746e 2100int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2101 struct i915_address_space *vm,
2021746e 2102 uint32_t alignment,
1ec9e26d 2103 unsigned flags);
07fe0b12 2104int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2105int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2106void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2107void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2108void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2109
37e680a1 2110int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2111static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2112{
67d5a50c
ID
2113 struct sg_page_iter sg_iter;
2114
2115 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2116 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2117
2118 return NULL;
9da3da66 2119}
a5570178
CW
2120static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2121{
2122 BUG_ON(obj->pages == NULL);
2123 obj->pages_pin_count++;
2124}
2125static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2126{
2127 BUG_ON(obj->pages_pin_count == 0);
2128 obj->pages_pin_count--;
2129}
2130
54cf91dc 2131int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2132int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2133 struct intel_ring_buffer *to);
e2d05a8b
BW
2134void i915_vma_move_to_active(struct i915_vma *vma,
2135 struct intel_ring_buffer *ring);
ff72145b
DA
2136int i915_gem_dumb_create(struct drm_file *file_priv,
2137 struct drm_device *dev,
2138 struct drm_mode_create_dumb *args);
2139int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2140 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2141/**
2142 * Returns true if seq1 is later than seq2.
2143 */
2144static inline bool
2145i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2146{
2147 return (int32_t)(seq1 - seq2) >= 0;
2148}
2149
fca26bb4
MK
2150int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2151int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2152int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2153int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2154
9a5a53b3 2155static inline bool
1690e1eb
CW
2156i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2157{
2158 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2159 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2160 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2161 return true;
2162 } else
2163 return false;
1690e1eb
CW
2164}
2165
2166static inline void
2167i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2168{
2169 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2170 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2171 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2172 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2173 }
2174}
2175
8d9fc7fd
CW
2176struct drm_i915_gem_request *
2177i915_gem_find_active_request(struct intel_ring_buffer *ring);
2178
b29c19b6 2179bool i915_gem_retire_requests(struct drm_device *dev);
33196ded 2180int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2181 bool interruptible);
1f83fee0
DV
2182static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2183{
2184 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2185 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2186}
2187
2188static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2189{
2ac0f450
MK
2190 return atomic_read(&error->reset_counter) & I915_WEDGED;
2191}
2192
2193static inline u32 i915_reset_count(struct i915_gpu_error *error)
2194{
2195 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2196}
a71d8d94 2197
069efc1d 2198void i915_gem_reset(struct drm_device *dev);
000433b6 2199bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2200int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2201int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2202int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2203int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2204void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2205void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2206int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2207int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2208int __i915_add_request(struct intel_ring_buffer *ring,
2209 struct drm_file *file,
7d736f4f 2210 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2211 u32 *seqno);
2212#define i915_add_request(ring, seqno) \
854c94a7 2213 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2214int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2215 uint32_t seqno);
de151cf6 2216int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2217int __must_check
2218i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2219 bool write);
2220int __must_check
dabdfe02
CW
2221i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2222int __must_check
2da3b9b9
CW
2223i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2224 u32 alignment,
2021746e 2225 struct intel_ring_buffer *pipelined);
cc98b413 2226void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2227int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2228 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2229 int id,
2230 int align);
71acb5eb 2231void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2232 struct drm_i915_gem_object *obj);
71acb5eb 2233void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2234int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2235void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2236
0fa87796
ID
2237uint32_t
2238i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2239uint32_t
d865110c
ID
2240i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2241 int tiling_mode, bool fenced);
467cffba 2242
e4ffd173
CW
2243int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2244 enum i915_cache_level cache_level);
2245
1286ff73
DV
2246struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2247 struct dma_buf *dma_buf);
2248
2249struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2250 struct drm_gem_object *gem_obj, int flags);
2251
19b2dbde
CW
2252void i915_gem_restore_fences(struct drm_device *dev);
2253
a70a3148
BW
2254unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2255 struct i915_address_space *vm);
2256bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2257bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2258 struct i915_address_space *vm);
2259unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2260 struct i915_address_space *vm);
2261struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2262 struct i915_address_space *vm);
accfef2e
BW
2263struct i915_vma *
2264i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2265 struct i915_address_space *vm);
5c2abbea
BW
2266
2267struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2268static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2269 struct i915_vma *vma;
2270 list_for_each_entry(vma, &obj->vma_list, vma_link)
2271 if (vma->pin_count > 0)
2272 return true;
2273 return false;
2274}
5c2abbea 2275
a70a3148
BW
2276/* Some GGTT VM helpers */
2277#define obj_to_ggtt(obj) \
2278 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2279static inline bool i915_is_ggtt(struct i915_address_space *vm)
2280{
2281 struct i915_address_space *ggtt =
2282 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2283 return vm == ggtt;
2284}
2285
2286static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2287{
2288 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2289}
2290
2291static inline unsigned long
2292i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2293{
2294 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2295}
2296
2297static inline unsigned long
2298i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2299{
2300 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2301}
c37e2204
BW
2302
2303static inline int __must_check
2304i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2305 uint32_t alignment,
1ec9e26d 2306 unsigned flags)
c37e2204 2307{
bf3d149b 2308 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment, flags | PIN_GLOBAL);
c37e2204 2309}
a70a3148 2310
b287110e
DV
2311static inline int
2312i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2313{
2314 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2315}
2316
2317void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2318
254f965c 2319/* i915_gem_context.c */
0eea67eb 2320#define ctx_to_ppgtt(ctx) container_of((ctx)->vm, struct i915_hw_ppgtt, base)
8245be31 2321int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2322void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2323void i915_gem_context_reset(struct drm_device *dev);
e422b888 2324int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2325int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2326void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841 2327int i915_switch_context(struct intel_ring_buffer *ring,
41bde553
BW
2328 struct drm_file *file, struct i915_hw_context *to);
2329struct i915_hw_context *
2330i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b
MK
2331void i915_gem_context_free(struct kref *ctx_ref);
2332static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2333{
c482972a
BW
2334 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2335 kref_get(&ctx->ref);
dce3271b
MK
2336}
2337
2338static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2339{
c482972a
BW
2340 if (ctx->obj && HAS_HW_CONTEXTS(ctx->obj->base.dev))
2341 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2342}
2343
3fac8978
MK
2344static inline bool i915_gem_context_is_default(const struct i915_hw_context *c)
2345{
2346 return c->id == DEFAULT_CONTEXT_ID;
2347}
2348
84624813
BW
2349int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2350 struct drm_file *file);
2351int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2352 struct drm_file *file);
1286ff73 2353
679845ed
BW
2354/* i915_gem_evict.c */
2355int __must_check i915_gem_evict_something(struct drm_device *dev,
2356 struct i915_address_space *vm,
2357 int min_size,
2358 unsigned alignment,
2359 unsigned cache_level,
1ec9e26d 2360 unsigned flags);
679845ed
BW
2361int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2362int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2363
76aaf220 2364/* i915_gem_gtt.c */
828c7908
BW
2365void i915_check_and_clear_faults(struct drm_device *dev);
2366void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2367void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2368int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2369void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2370void i915_gem_init_global_gtt(struct drm_device *dev);
2371void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2372 unsigned long mappable_end, unsigned long end);
e76e9aeb 2373int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2374static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2375{
2376 if (INTEL_INFO(dev)->gen < 6)
2377 intel_gtt_chipset_flush();
2378}
246cbfb5 2379int i915_gem_init_ppgtt(struct drm_device *dev, struct i915_hw_ppgtt *ppgtt);
93a25a9e 2380bool intel_enable_ppgtt(struct drm_device *dev, bool full);
246cbfb5 2381
9797fbfb
CW
2382/* i915_gem_stolen.c */
2383int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2384int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2385void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2386void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2387struct drm_i915_gem_object *
2388i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2389struct drm_i915_gem_object *
2390i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2391 u32 stolen_offset,
2392 u32 gtt_offset,
2393 u32 size);
0104fdbb 2394void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2395
673a394b 2396/* i915_gem_tiling.c */
2c1792a1 2397static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2398{
2399 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2400
2401 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2402 obj->tiling_mode != I915_TILING_NONE;
2403}
2404
673a394b 2405void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2406void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2407void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2408
2409/* i915_gem_debug.c */
23bc5982
CW
2410#if WATCH_LISTS
2411int i915_verify_lists(struct drm_device *dev);
673a394b 2412#else
23bc5982 2413#define i915_verify_lists(dev) 0
673a394b 2414#endif
1da177e4 2415
2017263e 2416/* i915_debugfs.c */
27c202ad
BG
2417int i915_debugfs_init(struct drm_minor *minor);
2418void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2419#ifdef CONFIG_DEBUG_FS
07144428
DL
2420void intel_display_crc_init(struct drm_device *dev);
2421#else
f8c168fa 2422static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2423#endif
84734a04
MK
2424
2425/* i915_gpu_error.c */
edc3d884
MK
2426__printf(2, 3)
2427void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2428int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2429 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2430int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2431 size_t count, loff_t pos);
2432static inline void i915_error_state_buf_release(
2433 struct drm_i915_error_state_buf *eb)
2434{
2435 kfree(eb->buf);
2436}
58174462
MK
2437void i915_capture_error_state(struct drm_device *dev, bool wedge,
2438 const char *error_msg);
84734a04
MK
2439void i915_error_state_get(struct drm_device *dev,
2440 struct i915_error_state_file_priv *error_priv);
2441void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2442void i915_destroy_error_state(struct drm_device *dev);
2443
2444void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2445const char *i915_cache_level_str(int type);
2017263e 2446
317c35d1
JB
2447/* i915_suspend.c */
2448extern int i915_save_state(struct drm_device *dev);
2449extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2450
d8157a36
DV
2451/* i915_ums.c */
2452void i915_save_display_reg(struct drm_device *dev);
2453void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2454
0136db58
BW
2455/* i915_sysfs.c */
2456void i915_setup_sysfs(struct drm_device *dev_priv);
2457void i915_teardown_sysfs(struct drm_device *dev_priv);
2458
f899fc64
CW
2459/* intel_i2c.c */
2460extern int intel_setup_gmbus(struct drm_device *dev);
2461extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2462static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2463{
2ed06c93 2464 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2465}
2466
2467extern struct i2c_adapter *intel_gmbus_get_adapter(
2468 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2469extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2470extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2471static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2472{
2473 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2474}
f899fc64
CW
2475extern void intel_i2c_reset(struct drm_device *dev);
2476
3b617967 2477/* intel_opregion.c */
9c4b0a68 2478struct intel_encoder;
44834a67
CW
2479extern int intel_opregion_setup(struct drm_device *dev);
2480#ifdef CONFIG_ACPI
2481extern void intel_opregion_init(struct drm_device *dev);
2482extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2483extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2484extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2485 bool enable);
ecbc5cf3
JN
2486extern int intel_opregion_notify_adapter(struct drm_device *dev,
2487 pci_power_t state);
65e082c9 2488#else
44834a67
CW
2489static inline void intel_opregion_init(struct drm_device *dev) { return; }
2490static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2491static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2492static inline int
2493intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2494{
2495 return 0;
2496}
ecbc5cf3
JN
2497static inline int
2498intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2499{
2500 return 0;
2501}
65e082c9 2502#endif
8ee1c3db 2503
723bfd70
JB
2504/* intel_acpi.c */
2505#ifdef CONFIG_ACPI
2506extern void intel_register_dsm_handler(void);
2507extern void intel_unregister_dsm_handler(void);
2508#else
2509static inline void intel_register_dsm_handler(void) { return; }
2510static inline void intel_unregister_dsm_handler(void) { return; }
2511#endif /* CONFIG_ACPI */
2512
79e53945 2513/* modesetting */
f817586c 2514extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2515extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2516extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2517extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2518extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 2519extern void intel_connector_unregister(struct intel_connector *);
28d52043 2520extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2521extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2522 bool force_restore);
44cec740 2523extern void i915_redisable_vga(struct drm_device *dev);
04098753 2524extern void i915_redisable_vga_power_on(struct drm_device *dev);
ee5382ae 2525extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2526extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2527extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2528extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2529extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2530extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2531extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2532extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2533extern void intel_detect_pch(struct drm_device *dev);
2534extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2535extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2536
2911a35b 2537extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2538int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2539 struct drm_file *file);
b6359918
MK
2540int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2541 struct drm_file *file);
575155a9 2542
6ef3d427
CW
2543/* overlay */
2544extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2545extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2546 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2547
2548extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2549extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2550 struct drm_device *dev,
2551 struct intel_display_error_state *error);
6ef3d427 2552
b7287d80
BW
2553/* On SNB platform, before reading ring registers forcewake bit
2554 * must be set to prevent GT core from power down and stale values being
2555 * returned.
2556 */
c8d9a590
D
2557void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2558void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 2559void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 2560
42c0526c
BW
2561int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2562int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2563
2564/* intel_sideband.c */
64936258
JN
2565u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2566void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2567u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2568u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2569void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2570u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2571void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2572u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2573void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2574u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2575void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2576u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2577void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2578u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2579void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2580u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2581 enum intel_sbi_destination destination);
2582void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2583 enum intel_sbi_destination destination);
e9fe51c6
SK
2584u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
2585void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 2586
2ec3815f
VS
2587int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2588int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2589
940aece4
D
2590void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2591void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2592
2593#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2594 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2595 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2596 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2597 ((reg) >= 0x2E000 && (reg) < 0x30000))
2598
2599#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2600 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2601 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2602 ((reg) >= 0x30000 && (reg) < 0x40000))
2603
c8d9a590
D
2604#define FORCEWAKE_RENDER (1 << 0)
2605#define FORCEWAKE_MEDIA (1 << 1)
2606#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2607
2608
0b274481
BW
2609#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2610#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2611
2612#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2613#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2614#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2615#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2616
2617#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2618#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2619#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2620#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2621
2622#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2623#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2624
2625#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2626#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2627
55bc60db
VS
2628/* "Broadcast RGB" property */
2629#define INTEL_BROADCAST_RGB_AUTO 0
2630#define INTEL_BROADCAST_RGB_FULL 1
2631#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2632
766aa1c4
VS
2633static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2634{
2635 if (HAS_PCH_SPLIT(dev))
2636 return CPU_VGACNTRL;
2637 else if (IS_VALLEYVIEW(dev))
2638 return VLV_VGACNTRL;
2639 else
2640 return VGACNTRL;
2641}
2642
2bb4629a
VS
2643static inline void __user *to_user_ptr(u64 address)
2644{
2645 return (void __user *)(uintptr_t)address;
2646}
2647
df97729f
ID
2648static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2649{
2650 unsigned long j = msecs_to_jiffies(m);
2651
2652 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2653}
2654
2655static inline unsigned long
2656timespec_to_jiffies_timeout(const struct timespec *value)
2657{
2658 unsigned long j = timespec_to_jiffies(value);
2659
2660 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2661}
2662
dce56b3c
PZ
2663/*
2664 * If you need to wait X milliseconds between events A and B, but event B
2665 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
2666 * when event A happened, then just before event B you call this function and
2667 * pass the timestamp as the first argument, and X as the second argument.
2668 */
2669static inline void
2670wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
2671{
ec5e0cfb 2672 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
2673
2674 /*
2675 * Don't re-read the value of "jiffies" every time since it may change
2676 * behind our back and break the math.
2677 */
2678 tmp_jiffies = jiffies;
2679 target_jiffies = timestamp_jiffies +
2680 msecs_to_jiffies_timeout(to_wait_ms);
2681
2682 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
2683 remaining_jiffies = target_jiffies - tmp_jiffies;
2684 while (remaining_jiffies)
2685 remaining_jiffies =
2686 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
2687 }
2688}
2689
1da177e4 2690#endif
This page took 0.98241 seconds and 5 git commands to generate.