drm/i915/bdw: Implement interrupt changes
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1
JB
56enum pipe {
57 PIPE_A = 0,
58 PIPE_B,
9db4a9c7
JB
59 PIPE_C,
60 I915_MAX_PIPES
317c35d1 61};
9db4a9c7 62#define pipe_name(p) ((p) + 'A')
317c35d1 63
a5c961d1
PZ
64enum transcoder {
65 TRANSCODER_A = 0,
66 TRANSCODER_B,
67 TRANSCODER_C,
68 TRANSCODER_EDP = 0xF,
69};
70#define transcoder_name(t) ((t) + 'A')
71
80824003
JB
72enum plane {
73 PLANE_A = 0,
74 PLANE_B,
9db4a9c7 75 PLANE_C,
80824003 76};
9db4a9c7 77#define plane_name(p) ((p) + 'A')
52440211 78
06da8da2
VS
79#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
80
2b139522
ED
81enum port {
82 PORT_A = 0,
83 PORT_B,
84 PORT_C,
85 PORT_D,
86 PORT_E,
87 I915_MAX_PORTS
88};
89#define port_name(p) ((p) + 'A')
90
b97186f0
PZ
91enum intel_display_power_domain {
92 POWER_DOMAIN_PIPE_A,
93 POWER_DOMAIN_PIPE_B,
94 POWER_DOMAIN_PIPE_C,
95 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
96 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
97 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
98 POWER_DOMAIN_TRANSCODER_A,
99 POWER_DOMAIN_TRANSCODER_B,
100 POWER_DOMAIN_TRANSCODER_C,
f52e353e 101 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 102 POWER_DOMAIN_VGA,
baa70707 103 POWER_DOMAIN_INIT,
bddc7645
ID
104
105 POWER_DOMAIN_NUM,
b97186f0
PZ
106};
107
bddc7645
ID
108#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
109
b97186f0
PZ
110#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
111#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
112 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
113#define POWER_DOMAIN_TRANSCODER(tran) \
114 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
115 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 116
bddc7645
ID
117#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
118 BIT(POWER_DOMAIN_PIPE_A) | \
119 BIT(POWER_DOMAIN_TRANSCODER_EDP))
120
1d843f9d
EE
121enum hpd_pin {
122 HPD_NONE = 0,
123 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
124 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
125 HPD_CRT,
126 HPD_SDVO_B,
127 HPD_SDVO_C,
128 HPD_PORT_B,
129 HPD_PORT_C,
130 HPD_PORT_D,
131 HPD_NUM_PINS
132};
133
2a2d5482
CW
134#define I915_GEM_GPU_DOMAINS \
135 (I915_GEM_DOMAIN_RENDER | \
136 I915_GEM_DOMAIN_SAMPLER | \
137 I915_GEM_DOMAIN_COMMAND | \
138 I915_GEM_DOMAIN_INSTRUCTION | \
139 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 140
7eb552ae 141#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 142
6c2b7c12
DV
143#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
144 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
145 if ((intel_encoder)->base.crtc == (__crtc))
146
e7b903d2
DV
147struct drm_i915_private;
148
46edb027
DV
149enum intel_dpll_id {
150 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
151 /* real shared dpll ids must be >= 0 */
152 DPLL_ID_PCH_PLL_A,
153 DPLL_ID_PCH_PLL_B,
154};
155#define I915_NUM_PLLS 2
156
5358901f 157struct intel_dpll_hw_state {
66e985c0 158 uint32_t dpll;
8bcc2795 159 uint32_t dpll_md;
66e985c0
DV
160 uint32_t fp0;
161 uint32_t fp1;
5358901f
DV
162};
163
e72f9fbf 164struct intel_shared_dpll {
ee7b9f93
JB
165 int refcount; /* count of number of CRTCs sharing this PLL */
166 int active; /* count of number of active CRTCs (i.e. DPMS on) */
167 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
168 const char *name;
169 /* should match the index in the dev_priv->shared_dplls array */
170 enum intel_dpll_id id;
5358901f 171 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
172 void (*mode_set)(struct drm_i915_private *dev_priv,
173 struct intel_shared_dpll *pll);
e7b903d2
DV
174 void (*enable)(struct drm_i915_private *dev_priv,
175 struct intel_shared_dpll *pll);
176 void (*disable)(struct drm_i915_private *dev_priv,
177 struct intel_shared_dpll *pll);
5358901f
DV
178 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
179 struct intel_shared_dpll *pll,
180 struct intel_dpll_hw_state *hw_state);
ee7b9f93 181};
ee7b9f93 182
e69d0bc1
DV
183/* Used by dp and fdi links */
184struct intel_link_m_n {
185 uint32_t tu;
186 uint32_t gmch_m;
187 uint32_t gmch_n;
188 uint32_t link_m;
189 uint32_t link_n;
190};
191
192void intel_link_compute_m_n(int bpp, int nlanes,
193 int pixel_clock, int link_clock,
194 struct intel_link_m_n *m_n);
195
6441ab5f
PZ
196struct intel_ddi_plls {
197 int spll_refcount;
198 int wrpll1_refcount;
199 int wrpll2_refcount;
200};
201
1da177e4
LT
202/* Interface history:
203 *
204 * 1.1: Original.
0d6aa60b
DA
205 * 1.2: Add Power Management
206 * 1.3: Add vblank support
de227f5f 207 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 208 * 1.5: Add vblank pipe configuration
2228ed67
MCA
209 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
210 * - Support vertical blank on secondary display pipe
1da177e4
LT
211 */
212#define DRIVER_MAJOR 1
2228ed67 213#define DRIVER_MINOR 6
1da177e4
LT
214#define DRIVER_PATCHLEVEL 0
215
23bc5982 216#define WATCH_LISTS 0
42d6ab48 217#define WATCH_GTT 0
673a394b 218
71acb5eb
DA
219#define I915_GEM_PHYS_CURSOR_0 1
220#define I915_GEM_PHYS_CURSOR_1 2
221#define I915_GEM_PHYS_OVERLAY_REGS 3
222#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
223
224struct drm_i915_gem_phys_object {
225 int id;
226 struct page **page_list;
227 drm_dma_handle_t *handle;
05394f39 228 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
229};
230
0a3e67a4
JB
231struct opregion_header;
232struct opregion_acpi;
233struct opregion_swsci;
234struct opregion_asle;
235
8ee1c3db 236struct intel_opregion {
5bc4418b
BW
237 struct opregion_header __iomem *header;
238 struct opregion_acpi __iomem *acpi;
239 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
240 u32 swsci_gbda_sub_functions;
241 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
242 struct opregion_asle __iomem *asle;
243 void __iomem *vbt;
01fe9dbd 244 u32 __iomem *lid_state;
8ee1c3db 245};
44834a67 246#define OPREGION_SIZE (8*1024)
8ee1c3db 247
6ef3d427
CW
248struct intel_overlay;
249struct intel_overlay_error_state;
250
7c1c2871
DA
251struct drm_i915_master_private {
252 drm_local_map_t *sarea;
253 struct _drm_i915_sarea *sarea_priv;
254};
de151cf6 255#define I915_FENCE_REG_NONE -1
42b5aeab
VS
256#define I915_MAX_NUM_FENCES 32
257/* 32 fences + sign bit for FENCE_REG_NONE */
258#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
259
260struct drm_i915_fence_reg {
007cc8ac 261 struct list_head lru_list;
caea7476 262 struct drm_i915_gem_object *obj;
1690e1eb 263 int pin_count;
de151cf6 264};
7c1c2871 265
9b9d172d 266struct sdvo_device_mapping {
e957d772 267 u8 initialized;
9b9d172d 268 u8 dvo_port;
269 u8 slave_addr;
270 u8 dvo_wiring;
e957d772 271 u8 i2c_pin;
b1083333 272 u8 ddc_pin;
9b9d172d 273};
274
c4a1d9e4
CW
275struct intel_display_error_state;
276
63eeaf38 277struct drm_i915_error_state {
742cbee8 278 struct kref ref;
63eeaf38
JB
279 u32 eir;
280 u32 pgtbl_er;
be998e2e 281 u32 ier;
b9a3906b 282 u32 ccid;
0f3b6849
CW
283 u32 derrmr;
284 u32 forcewake;
9574b3fe 285 bool waiting[I915_NUM_RINGS];
9db4a9c7 286 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
287 u32 tail[I915_NUM_RINGS];
288 u32 head[I915_NUM_RINGS];
0f3b6849 289 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
290 u32 ipeir[I915_NUM_RINGS];
291 u32 ipehr[I915_NUM_RINGS];
292 u32 instdone[I915_NUM_RINGS];
293 u32 acthd[I915_NUM_RINGS];
7e3b8737 294 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 295 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 296 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
297 /* our own tracking of ring head and tail */
298 u32 cpu_ring_head[I915_NUM_RINGS];
299 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 300 u32 error; /* gen6+ */
71e172e8 301 u32 err_int; /* gen7 */
94e39e28 302 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
303 u32 instpm[I915_NUM_RINGS];
304 u32 instps[I915_NUM_RINGS];
050ee91f 305 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 306 u32 seqno[I915_NUM_RINGS];
9df30794 307 u64 bbaddr;
33f3f518
DV
308 u32 fault_reg[I915_NUM_RINGS];
309 u32 done_reg;
c1cd90ed 310 u32 faddr[I915_NUM_RINGS];
4b9de737 311 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 312 struct timeval time;
52d39a21
CW
313 struct drm_i915_error_ring {
314 struct drm_i915_error_object {
315 int page_count;
316 u32 gtt_offset;
317 u32 *pages[0];
8c123e54 318 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
319 struct drm_i915_error_request {
320 long jiffies;
321 u32 seqno;
ee4f42b1 322 u32 tail;
52d39a21
CW
323 } *requests;
324 int num_requests;
325 } ring[I915_NUM_RINGS];
9df30794 326 struct drm_i915_error_buffer {
a779e5ab 327 u32 size;
9df30794 328 u32 name;
0201f1ec 329 u32 rseqno, wseqno;
9df30794
CW
330 u32 gtt_offset;
331 u32 read_domains;
332 u32 write_domain;
4b9de737 333 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
334 s32 pinned:2;
335 u32 tiling:2;
336 u32 dirty:1;
337 u32 purgeable:1;
5d1333fc 338 s32 ring:4;
f56383cb 339 u32 cache_level:3;
95f5301d
BW
340 } **active_bo, **pinned_bo;
341 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 342 struct intel_overlay_error_state *overlay;
c4a1d9e4 343 struct intel_display_error_state *display;
da661464
MK
344 int hangcheck_score[I915_NUM_RINGS];
345 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
346};
347
b8cecdf5 348struct intel_crtc_config;
0e8ffe1b 349struct intel_crtc;
ee9300bb
DV
350struct intel_limit;
351struct dpll;
b8cecdf5 352
e70236a8 353struct drm_i915_display_funcs {
ee5382ae 354 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
355 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
356 void (*disable_fbc)(struct drm_device *dev);
357 int (*get_display_clock_speed)(struct drm_device *dev);
358 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
359 /**
360 * find_dpll() - Find the best values for the PLL
361 * @limit: limits for the PLL
362 * @crtc: current CRTC
363 * @target: target frequency in kHz
364 * @refclk: reference clock frequency in kHz
365 * @match_clock: if provided, @best_clock P divider must
366 * match the P divider from @match_clock
367 * used for LVDS downclocking
368 * @best_clock: best PLL values found
369 *
370 * Returns true on success, false on failure.
371 */
372 bool (*find_dpll)(const struct intel_limit *limit,
373 struct drm_crtc *crtc,
374 int target, int refclk,
375 struct dpll *match_clock,
376 struct dpll *best_clock);
46ba614c 377 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
378 void (*update_sprite_wm)(struct drm_plane *plane,
379 struct drm_crtc *crtc,
4c4ff43a 380 uint32_t sprite_width, int pixel_size,
bdd57d03 381 bool enable, bool scaled);
47fab737 382 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
383 /* Returns the active state of the crtc, and if the crtc is active,
384 * fills out the pipe-config with the hw state. */
385 bool (*get_pipe_config)(struct intel_crtc *,
386 struct intel_crtc_config *);
f564048e 387 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
388 int x, int y,
389 struct drm_framebuffer *old_fb);
76e5a89c
DV
390 void (*crtc_enable)(struct drm_crtc *crtc);
391 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 392 void (*off)(struct drm_crtc *crtc);
e0dac65e 393 void (*write_eld)(struct drm_connector *connector,
34427052
JN
394 struct drm_crtc *crtc,
395 struct drm_display_mode *mode);
674cf967 396 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 397 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
398 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
399 struct drm_framebuffer *fb,
ed8d1975
KP
400 struct drm_i915_gem_object *obj,
401 uint32_t flags);
17638cd6
JB
402 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
403 int x, int y);
20afbda2 404 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
405 /* clock updates for mode set */
406 /* cursor updates */
407 /* render clock increase/decrease */
408 /* display clock increase/decrease */
409 /* pll clock increase/decrease */
e70236a8
JB
410};
411
907b28c5 412struct intel_uncore_funcs {
990bbdad
CW
413 void (*force_wake_get)(struct drm_i915_private *dev_priv);
414 void (*force_wake_put)(struct drm_i915_private *dev_priv);
0b274481
BW
415
416 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
417 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
418 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
419 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
420
421 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
422 uint8_t val, bool trace);
423 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
424 uint16_t val, bool trace);
425 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
426 uint32_t val, bool trace);
427 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
428 uint64_t val, bool trace);
990bbdad
CW
429};
430
907b28c5
CW
431struct intel_uncore {
432 spinlock_t lock; /** lock is also taken in irq contexts. */
433
434 struct intel_uncore_funcs funcs;
435
436 unsigned fifo_count;
437 unsigned forcewake_count;
aec347ab
CW
438
439 struct delayed_work force_wake_work;
907b28c5
CW
440};
441
79fc46df
DL
442#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
443 func(is_mobile) sep \
444 func(is_i85x) sep \
445 func(is_i915g) sep \
446 func(is_i945gm) sep \
447 func(is_g33) sep \
448 func(need_gfx_hws) sep \
449 func(is_g4x) sep \
450 func(is_pineview) sep \
451 func(is_broadwater) sep \
452 func(is_crestline) sep \
453 func(is_ivybridge) sep \
454 func(is_valleyview) sep \
455 func(is_haswell) sep \
b833d685 456 func(is_preliminary) sep \
79fc46df
DL
457 func(has_fbc) sep \
458 func(has_pipe_cxsr) sep \
459 func(has_hotplug) sep \
460 func(cursor_needs_physical) sep \
461 func(has_overlay) sep \
462 func(overlay_needs_physical) sep \
463 func(supports_tv) sep \
dd93be58 464 func(has_llc) sep \
30568c45
DL
465 func(has_ddi) sep \
466 func(has_fpga_dbg)
c96ea64e 467
a587f779
DL
468#define DEFINE_FLAG(name) u8 name:1
469#define SEP_SEMICOLON ;
c96ea64e 470
cfdf1fa2 471struct intel_device_info {
10fce67a 472 u32 display_mmio_offset;
7eb552ae 473 u8 num_pipes:3;
c96c3a8c 474 u8 gen;
73ae478c 475 u8 ring_mask; /* Rings supported by the HW */
a587f779 476 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
477};
478
a587f779
DL
479#undef DEFINE_FLAG
480#undef SEP_SEMICOLON
481
7faf1ab2
DV
482enum i915_cache_level {
483 I915_CACHE_NONE = 0,
350ec881
CW
484 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
485 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
486 caches, eg sampler/render caches, and the
487 large Last-Level-Cache. LLC is coherent with
488 the CPU, but L3 is only visible to the GPU. */
651d794f 489 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
490};
491
2d04befb
KG
492typedef uint32_t gen6_gtt_pte_t;
493
853ba5d2 494struct i915_address_space {
93bd8649 495 struct drm_mm mm;
853ba5d2 496 struct drm_device *dev;
a7bbbd63 497 struct list_head global_link;
853ba5d2
BW
498 unsigned long start; /* Start offset always 0 for dri2 */
499 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
500
501 struct {
502 dma_addr_t addr;
503 struct page *page;
504 } scratch;
505
5cef07e1
BW
506 /**
507 * List of objects currently involved in rendering.
508 *
509 * Includes buffers having the contents of their GPU caches
510 * flushed, not necessarily primitives. last_rendering_seqno
511 * represents when the rendering involved will be completed.
512 *
513 * A reference is held on the buffer while on this list.
514 */
515 struct list_head active_list;
516
517 /**
518 * LRU list of objects which are not in the ringbuffer and
519 * are ready to unbind, but are still in the GTT.
520 *
521 * last_rendering_seqno is 0 while an object is in this list.
522 *
523 * A reference is not held on the buffer while on this list,
524 * as merely being GTT-bound shouldn't prevent its being
525 * freed, and we'll pull it off the list in the free path.
526 */
527 struct list_head inactive_list;
528
853ba5d2
BW
529 /* FIXME: Need a more generic return type */
530 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
531 enum i915_cache_level level,
532 bool valid); /* Create a valid PTE */
853ba5d2
BW
533 void (*clear_range)(struct i915_address_space *vm,
534 unsigned int first_entry,
828c7908
BW
535 unsigned int num_entries,
536 bool use_scratch);
853ba5d2
BW
537 void (*insert_entries)(struct i915_address_space *vm,
538 struct sg_table *st,
539 unsigned int first_entry,
540 enum i915_cache_level cache_level);
541 void (*cleanup)(struct i915_address_space *vm);
542};
543
5d4545ae
BW
544/* The Graphics Translation Table is the way in which GEN hardware translates a
545 * Graphics Virtual Address into a Physical Address. In addition to the normal
546 * collateral associated with any va->pa translations GEN hardware also has a
547 * portion of the GTT which can be mapped by the CPU and remain both coherent
548 * and correct (in cases like swizzling). That region is referred to as GMADR in
549 * the spec.
550 */
551struct i915_gtt {
853ba5d2 552 struct i915_address_space base;
baa09f5f 553 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
554
555 unsigned long mappable_end; /* End offset that we can CPU map */
556 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
557 phys_addr_t mappable_base; /* PA of our GMADR */
558
559 /** "Graphics Stolen Memory" holds the global PTEs */
560 void __iomem *gsm;
a81cc00c
BW
561
562 bool do_idle_maps;
7faf1ab2 563
911bdf0a 564 int mtrr;
7faf1ab2
DV
565
566 /* global gtt ops */
baa09f5f 567 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
568 size_t *stolen, phys_addr_t *mappable_base,
569 unsigned long *mappable_end);
5d4545ae 570};
853ba5d2 571#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 572
1d2a314c 573struct i915_hw_ppgtt {
853ba5d2 574 struct i915_address_space base;
1d2a314c
DV
575 unsigned num_pd_entries;
576 struct page **pt_pages;
577 uint32_t pd_offset;
578 dma_addr_t *pt_dma_addr;
def886c3 579
b7c36d25 580 int (*enable)(struct drm_device *dev);
1d2a314c
DV
581};
582
0b02e798
BW
583/**
584 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
585 * VMA's presence cannot be guaranteed before binding, or after unbinding the
586 * object into/from the address space.
587 *
588 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
2f633156
BW
589 * will always be <= an objects lifetime. So object refcounting should cover us.
590 */
591struct i915_vma {
592 struct drm_mm_node node;
593 struct drm_i915_gem_object *obj;
594 struct i915_address_space *vm;
595
ca191b13
BW
596 /** This object's place on the active/inactive lists */
597 struct list_head mm_list;
598
2f633156 599 struct list_head vma_link; /* Link in the object's VMA list */
82a55ad1
BW
600
601 /** This vma's place in the batchbuffer or on the eviction list */
602 struct list_head exec_list;
603
27173f1f
BW
604 /**
605 * Used for performing relocations during execbuffer insertion.
606 */
607 struct hlist_node exec_node;
608 unsigned long exec_handle;
609 struct drm_i915_gem_exec_object2 *exec_entry;
610
1d2a314c
DV
611};
612
e59ec13d
MK
613struct i915_ctx_hang_stats {
614 /* This context had batch pending when hang was declared */
615 unsigned batch_pending;
616
617 /* This context had batch active when hang was declared */
618 unsigned batch_active;
be62acb4
MK
619
620 /* Time when this context was last blamed for a GPU reset */
621 unsigned long guilty_ts;
622
623 /* This context is banned to submit more work */
624 bool banned;
e59ec13d 625};
40521054
BW
626
627/* This must match up with the value previously used for execbuf2.rsvd1. */
628#define DEFAULT_CONTEXT_ID 0
629struct i915_hw_context {
dce3271b 630 struct kref ref;
40521054 631 int id;
e0556841 632 bool is_initialized;
3ccfd19d 633 uint8_t remap_slice;
40521054
BW
634 struct drm_i915_file_private *file_priv;
635 struct intel_ring_buffer *ring;
636 struct drm_i915_gem_object *obj;
e59ec13d 637 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
638
639 struct list_head link;
40521054
BW
640};
641
5c3fe8b0
BW
642struct i915_fbc {
643 unsigned long size;
644 unsigned int fb_id;
645 enum plane plane;
646 int y;
647
648 struct drm_mm_node *compressed_fb;
649 struct drm_mm_node *compressed_llb;
650
651 struct intel_fbc_work {
652 struct delayed_work work;
653 struct drm_crtc *crtc;
654 struct drm_framebuffer *fb;
655 int interval;
656 } *fbc_work;
657
29ebf90f
CW
658 enum no_fbc_reason {
659 FBC_OK, /* FBC is enabled */
660 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
661 FBC_NO_OUTPUT, /* no outputs enabled to compress */
662 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
663 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
664 FBC_MODE_TOO_LARGE, /* mode too large for compression */
665 FBC_BAD_PLANE, /* fbc not supported on plane */
666 FBC_NOT_TILED, /* buffer not tiled */
667 FBC_MULTIPLE_PIPES, /* more than one pipe active */
668 FBC_MODULE_PARAM,
669 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
670 } no_fbc_reason;
b5e50c3f
JB
671};
672
a031d709
RV
673struct i915_psr {
674 bool sink_support;
675 bool source_ok;
3f51e471 676};
5c3fe8b0 677
3bad0781 678enum intel_pch {
f0350830 679 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
680 PCH_IBX, /* Ibexpeak PCH */
681 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 682 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 683 PCH_NOP,
3bad0781
ZW
684};
685
988d6ee8
PZ
686enum intel_sbi_destination {
687 SBI_ICLK,
688 SBI_MPHY,
689};
690
b690e96c 691#define QUIRK_PIPEA_FORCE (1<<0)
435793df 692#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 693#define QUIRK_INVERT_BRIGHTNESS (1<<2)
e85843be 694#define QUIRK_NO_PCH_PWM_ENABLE (1<<3)
b690e96c 695
8be48d92 696struct intel_fbdev;
1630fe75 697struct intel_fbc_work;
38651674 698
c2b9152f
DV
699struct intel_gmbus {
700 struct i2c_adapter adapter;
f2ce9faf 701 u32 force_bit;
c2b9152f 702 u32 reg0;
36c785f0 703 u32 gpio_reg;
c167a6fc 704 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
705 struct drm_i915_private *dev_priv;
706};
707
f4c956ad 708struct i915_suspend_saved_registers {
ba8bbcf6
JB
709 u8 saveLBB;
710 u32 saveDSPACNTR;
711 u32 saveDSPBCNTR;
e948e994 712 u32 saveDSPARB;
ba8bbcf6
JB
713 u32 savePIPEACONF;
714 u32 savePIPEBCONF;
715 u32 savePIPEASRC;
716 u32 savePIPEBSRC;
717 u32 saveFPA0;
718 u32 saveFPA1;
719 u32 saveDPLL_A;
720 u32 saveDPLL_A_MD;
721 u32 saveHTOTAL_A;
722 u32 saveHBLANK_A;
723 u32 saveHSYNC_A;
724 u32 saveVTOTAL_A;
725 u32 saveVBLANK_A;
726 u32 saveVSYNC_A;
727 u32 saveBCLRPAT_A;
5586c8bc 728 u32 saveTRANSACONF;
42048781
ZW
729 u32 saveTRANS_HTOTAL_A;
730 u32 saveTRANS_HBLANK_A;
731 u32 saveTRANS_HSYNC_A;
732 u32 saveTRANS_VTOTAL_A;
733 u32 saveTRANS_VBLANK_A;
734 u32 saveTRANS_VSYNC_A;
0da3ea12 735 u32 savePIPEASTAT;
ba8bbcf6
JB
736 u32 saveDSPASTRIDE;
737 u32 saveDSPASIZE;
738 u32 saveDSPAPOS;
585fb111 739 u32 saveDSPAADDR;
ba8bbcf6
JB
740 u32 saveDSPASURF;
741 u32 saveDSPATILEOFF;
742 u32 savePFIT_PGM_RATIOS;
0eb96d6e 743 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
744 u32 saveBLC_PWM_CTL;
745 u32 saveBLC_PWM_CTL2;
42048781
ZW
746 u32 saveBLC_CPU_PWM_CTL;
747 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
748 u32 saveFPB0;
749 u32 saveFPB1;
750 u32 saveDPLL_B;
751 u32 saveDPLL_B_MD;
752 u32 saveHTOTAL_B;
753 u32 saveHBLANK_B;
754 u32 saveHSYNC_B;
755 u32 saveVTOTAL_B;
756 u32 saveVBLANK_B;
757 u32 saveVSYNC_B;
758 u32 saveBCLRPAT_B;
5586c8bc 759 u32 saveTRANSBCONF;
42048781
ZW
760 u32 saveTRANS_HTOTAL_B;
761 u32 saveTRANS_HBLANK_B;
762 u32 saveTRANS_HSYNC_B;
763 u32 saveTRANS_VTOTAL_B;
764 u32 saveTRANS_VBLANK_B;
765 u32 saveTRANS_VSYNC_B;
0da3ea12 766 u32 savePIPEBSTAT;
ba8bbcf6
JB
767 u32 saveDSPBSTRIDE;
768 u32 saveDSPBSIZE;
769 u32 saveDSPBPOS;
585fb111 770 u32 saveDSPBADDR;
ba8bbcf6
JB
771 u32 saveDSPBSURF;
772 u32 saveDSPBTILEOFF;
585fb111
JB
773 u32 saveVGA0;
774 u32 saveVGA1;
775 u32 saveVGA_PD;
ba8bbcf6
JB
776 u32 saveVGACNTRL;
777 u32 saveADPA;
778 u32 saveLVDS;
585fb111
JB
779 u32 savePP_ON_DELAYS;
780 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
781 u32 saveDVOA;
782 u32 saveDVOB;
783 u32 saveDVOC;
784 u32 savePP_ON;
785 u32 savePP_OFF;
786 u32 savePP_CONTROL;
585fb111 787 u32 savePP_DIVISOR;
ba8bbcf6
JB
788 u32 savePFIT_CONTROL;
789 u32 save_palette_a[256];
790 u32 save_palette_b[256];
06027f91 791 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
792 u32 saveFBC_CFB_BASE;
793 u32 saveFBC_LL_BASE;
794 u32 saveFBC_CONTROL;
795 u32 saveFBC_CONTROL2;
0da3ea12
JB
796 u32 saveIER;
797 u32 saveIIR;
798 u32 saveIMR;
42048781
ZW
799 u32 saveDEIER;
800 u32 saveDEIMR;
801 u32 saveGTIER;
802 u32 saveGTIMR;
803 u32 saveFDI_RXA_IMR;
804 u32 saveFDI_RXB_IMR;
1f84e550 805 u32 saveCACHE_MODE_0;
1f84e550 806 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
807 u32 saveSWF0[16];
808 u32 saveSWF1[16];
809 u32 saveSWF2[3];
810 u8 saveMSR;
811 u8 saveSR[8];
123f794f 812 u8 saveGR[25];
ba8bbcf6 813 u8 saveAR_INDEX;
a59e122a 814 u8 saveAR[21];
ba8bbcf6 815 u8 saveDACMASK;
a59e122a 816 u8 saveCR[37];
4b9de737 817 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
818 u32 saveCURACNTR;
819 u32 saveCURAPOS;
820 u32 saveCURABASE;
821 u32 saveCURBCNTR;
822 u32 saveCURBPOS;
823 u32 saveCURBBASE;
824 u32 saveCURSIZE;
a4fc5ed6
KP
825 u32 saveDP_B;
826 u32 saveDP_C;
827 u32 saveDP_D;
828 u32 savePIPEA_GMCH_DATA_M;
829 u32 savePIPEB_GMCH_DATA_M;
830 u32 savePIPEA_GMCH_DATA_N;
831 u32 savePIPEB_GMCH_DATA_N;
832 u32 savePIPEA_DP_LINK_M;
833 u32 savePIPEB_DP_LINK_M;
834 u32 savePIPEA_DP_LINK_N;
835 u32 savePIPEB_DP_LINK_N;
42048781
ZW
836 u32 saveFDI_RXA_CTL;
837 u32 saveFDI_TXA_CTL;
838 u32 saveFDI_RXB_CTL;
839 u32 saveFDI_TXB_CTL;
840 u32 savePFA_CTL_1;
841 u32 savePFB_CTL_1;
842 u32 savePFA_WIN_SZ;
843 u32 savePFB_WIN_SZ;
844 u32 savePFA_WIN_POS;
845 u32 savePFB_WIN_POS;
5586c8bc
ZW
846 u32 savePCH_DREF_CONTROL;
847 u32 saveDISP_ARB_CTL;
848 u32 savePIPEA_DATA_M1;
849 u32 savePIPEA_DATA_N1;
850 u32 savePIPEA_LINK_M1;
851 u32 savePIPEA_LINK_N1;
852 u32 savePIPEB_DATA_M1;
853 u32 savePIPEB_DATA_N1;
854 u32 savePIPEB_LINK_M1;
855 u32 savePIPEB_LINK_N1;
b5b72e89 856 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 857 u32 savePCH_PORT_HOTPLUG;
f4c956ad 858};
c85aa885
DV
859
860struct intel_gen6_power_mgmt {
59cdb63d 861 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
862 struct work_struct work;
863 u32 pm_iir;
59cdb63d 864
c85aa885
DV
865 /* The below variables an all the rps hw state are protected by
866 * dev->struct mutext. */
867 u8 cur_delay;
868 u8 min_delay;
869 u8 max_delay;
52ceb908 870 u8 rpe_delay;
dd75fdc8
CW
871 u8 rp1_delay;
872 u8 rp0_delay;
31c77388 873 u8 hw_max;
1a01ab3b 874
dd75fdc8
CW
875 int last_adj;
876 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
877
c0951f0c 878 bool enabled;
1a01ab3b 879 struct delayed_work delayed_resume_work;
4fc688ce
JB
880
881 /*
882 * Protects RPS/RC6 register access and PCU communication.
883 * Must be taken after struct_mutex if nested.
884 */
885 struct mutex hw_lock;
c85aa885
DV
886};
887
1a240d4d
DV
888/* defined intel_pm.c */
889extern spinlock_t mchdev_lock;
890
c85aa885
DV
891struct intel_ilk_power_mgmt {
892 u8 cur_delay;
893 u8 min_delay;
894 u8 max_delay;
895 u8 fmax;
896 u8 fstart;
897
898 u64 last_count1;
899 unsigned long last_time1;
900 unsigned long chipset_power;
901 u64 last_count2;
902 struct timespec last_time2;
903 unsigned long gfx_power;
904 u8 corr;
905
906 int c_m;
907 int r_t;
3e373948
DV
908
909 struct drm_i915_gem_object *pwrctx;
910 struct drm_i915_gem_object *renderctx;
c85aa885
DV
911};
912
a38911a3
WX
913/* Power well structure for haswell */
914struct i915_power_well {
a38911a3
WX
915 /* power well enable/disable usage count */
916 int count;
a38911a3
WX
917};
918
83c00f55
ID
919#define I915_MAX_POWER_WELLS 1
920
921struct i915_power_domains {
baa70707
ID
922 /*
923 * Power wells needed for initialization at driver init and suspend
924 * time are on. They are kept on until after the first modeset.
925 */
926 bool init_power_on;
927
83c00f55
ID
928 struct mutex lock;
929 struct i915_power_well power_wells[I915_MAX_POWER_WELLS];
930};
931
231f42a4
DV
932struct i915_dri1_state {
933 unsigned allow_batchbuffer : 1;
934 u32 __iomem *gfx_hws_cpu_addr;
935
936 unsigned int cpp;
937 int back_offset;
938 int front_offset;
939 int current_page;
940 int page_flipping;
941
942 uint32_t counter;
943};
944
db1b76ca
DV
945struct i915_ums_state {
946 /**
947 * Flag if the X Server, and thus DRM, is not currently in
948 * control of the device.
949 *
950 * This is set between LeaveVT and EnterVT. It needs to be
951 * replaced with a semaphore. It also needs to be
952 * transitioned away from for kernel modesetting.
953 */
954 int mm_suspended;
955};
956
35a85ac6 957#define MAX_L3_SLICES 2
a4da4fa4 958struct intel_l3_parity {
35a85ac6 959 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 960 struct work_struct error_work;
35a85ac6 961 int which_slice;
a4da4fa4
DV
962};
963
4b5aed62 964struct i915_gem_mm {
4b5aed62
DV
965 /** Memory allocator for GTT stolen memory */
966 struct drm_mm stolen;
4b5aed62
DV
967 /** List of all objects in gtt_space. Used to restore gtt
968 * mappings on resume */
969 struct list_head bound_list;
970 /**
971 * List of objects which are not bound to the GTT (thus
972 * are idle and not used by the GPU) but still have
973 * (presumably uncached) pages still attached.
974 */
975 struct list_head unbound_list;
976
977 /** Usable portion of the GTT for GEM */
978 unsigned long stolen_base; /* limited to low memory (32-bit) */
979
4b5aed62
DV
980 /** PPGTT used for aliasing the PPGTT with the GTT */
981 struct i915_hw_ppgtt *aliasing_ppgtt;
982
983 struct shrinker inactive_shrinker;
984 bool shrinker_no_lock_stealing;
985
4b5aed62
DV
986 /** LRU list of objects with fence regs on them. */
987 struct list_head fence_list;
988
989 /**
990 * We leave the user IRQ off as much as possible,
991 * but this means that requests will finish and never
992 * be retired once the system goes idle. Set a timer to
993 * fire periodically while the ring is running. When it
994 * fires, go retire requests.
995 */
996 struct delayed_work retire_work;
997
b29c19b6
CW
998 /**
999 * When we detect an idle GPU, we want to turn on
1000 * powersaving features. So once we see that there
1001 * are no more requests outstanding and no more
1002 * arrive within a small period of time, we fire
1003 * off the idle_work.
1004 */
1005 struct delayed_work idle_work;
1006
4b5aed62
DV
1007 /**
1008 * Are we in a non-interruptible section of code like
1009 * modesetting?
1010 */
1011 bool interruptible;
1012
4b5aed62
DV
1013 /** Bit 6 swizzling required for X tiling */
1014 uint32_t bit_6_swizzle_x;
1015 /** Bit 6 swizzling required for Y tiling */
1016 uint32_t bit_6_swizzle_y;
1017
1018 /* storage for physical objects */
1019 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1020
1021 /* accounting, useful for userland debugging */
c20e8355 1022 spinlock_t object_stat_lock;
4b5aed62
DV
1023 size_t object_memory;
1024 u32 object_count;
1025};
1026
edc3d884
MK
1027struct drm_i915_error_state_buf {
1028 unsigned bytes;
1029 unsigned size;
1030 int err;
1031 u8 *buf;
1032 loff_t start;
1033 loff_t pos;
1034};
1035
fc16b48b
MK
1036struct i915_error_state_file_priv {
1037 struct drm_device *dev;
1038 struct drm_i915_error_state *error;
1039};
1040
99584db3
DV
1041struct i915_gpu_error {
1042 /* For hangcheck timer */
1043#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1044#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1045 /* Hang gpu twice in this window and your context gets banned */
1046#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1047
99584db3 1048 struct timer_list hangcheck_timer;
99584db3
DV
1049
1050 /* For reset and error_state handling. */
1051 spinlock_t lock;
1052 /* Protected by the above dev->gpu_error.lock. */
1053 struct drm_i915_error_state *first_error;
1054 struct work_struct work;
99584db3 1055
094f9a54
CW
1056
1057 unsigned long missed_irq_rings;
1058
1f83fee0 1059 /**
f69061be 1060 * State variable and reset counter controlling the reset flow
1f83fee0 1061 *
f69061be
DV
1062 * Upper bits are for the reset counter. This counter is used by the
1063 * wait_seqno code to race-free noticed that a reset event happened and
1064 * that it needs to restart the entire ioctl (since most likely the
1065 * seqno it waited for won't ever signal anytime soon).
1066 *
1067 * This is important for lock-free wait paths, where no contended lock
1068 * naturally enforces the correct ordering between the bail-out of the
1069 * waiter and the gpu reset work code.
1f83fee0
DV
1070 *
1071 * Lowest bit controls the reset state machine: Set means a reset is in
1072 * progress. This state will (presuming we don't have any bugs) decay
1073 * into either unset (successful reset) or the special WEDGED value (hw
1074 * terminally sour). All waiters on the reset_queue will be woken when
1075 * that happens.
1076 */
1077 atomic_t reset_counter;
1078
1079 /**
1080 * Special values/flags for reset_counter
1081 *
1082 * Note that the code relies on
1083 * I915_WEDGED & I915_RESET_IN_PROGRESS_FLAG
1084 * being true.
1085 */
1086#define I915_RESET_IN_PROGRESS_FLAG 1
1087#define I915_WEDGED 0xffffffff
1088
1089 /**
1090 * Waitqueue to signal when the reset has completed. Used by clients
1091 * that wait for dev_priv->mm.wedged to settle.
1092 */
1093 wait_queue_head_t reset_queue;
33196ded 1094
99584db3
DV
1095 /* For gpu hang simulation. */
1096 unsigned int stop_rings;
094f9a54
CW
1097
1098 /* For missed irq/seqno simulation. */
1099 unsigned int test_irq_rings;
99584db3
DV
1100};
1101
b8efb17b
ZR
1102enum modeset_restore {
1103 MODESET_ON_LID_OPEN,
1104 MODESET_DONE,
1105 MODESET_SUSPENDED,
1106};
1107
6acab15a
PZ
1108struct ddi_vbt_port_info {
1109 uint8_t hdmi_level_shift;
311a2094
PZ
1110
1111 uint8_t supports_dvi:1;
1112 uint8_t supports_hdmi:1;
1113 uint8_t supports_dp:1;
6acab15a
PZ
1114};
1115
41aa3448
RV
1116struct intel_vbt_data {
1117 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1118 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1119
1120 /* Feature bits */
1121 unsigned int int_tv_support:1;
1122 unsigned int lvds_dither:1;
1123 unsigned int lvds_vbt:1;
1124 unsigned int int_crt_support:1;
1125 unsigned int lvds_use_ssc:1;
1126 unsigned int display_clock_mode:1;
1127 unsigned int fdi_rx_polarity_inverted:1;
1128 int lvds_ssc_freq;
1129 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1130
1131 /* eDP */
1132 int edp_rate;
1133 int edp_lanes;
1134 int edp_preemphasis;
1135 int edp_vswing;
1136 bool edp_initialized;
1137 bool edp_support;
1138 int edp_bpp;
1139 struct edp_power_seq edp_pps;
1140
d17c5443
SK
1141 /* MIPI DSI */
1142 struct {
1143 u16 panel_id;
1144 } dsi;
1145
41aa3448
RV
1146 int crt_ddc_pin;
1147
1148 int child_dev_num;
768f69c9 1149 union child_device_config *child_dev;
6acab15a
PZ
1150
1151 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1152};
1153
77c122bc
VS
1154enum intel_ddb_partitioning {
1155 INTEL_DDB_PART_1_2,
1156 INTEL_DDB_PART_5_6, /* IVB+ */
1157};
1158
1fd527cc
VS
1159struct intel_wm_level {
1160 bool enable;
1161 uint32_t pri_val;
1162 uint32_t spr_val;
1163 uint32_t cur_val;
1164 uint32_t fbc_val;
1165};
1166
609cedef
VS
1167struct hsw_wm_values {
1168 uint32_t wm_pipe[3];
1169 uint32_t wm_lp[3];
1170 uint32_t wm_lp_spr[3];
1171 uint32_t wm_linetime[3];
1172 bool enable_fbc_wm;
1173 enum intel_ddb_partitioning partitioning;
1174};
1175
c67a470b
PZ
1176/*
1177 * This struct tracks the state needed for the Package C8+ feature.
1178 *
1179 * Package states C8 and deeper are really deep PC states that can only be
1180 * reached when all the devices on the system allow it, so even if the graphics
1181 * device allows PC8+, it doesn't mean the system will actually get to these
1182 * states.
1183 *
1184 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1185 * is disabled and the GPU is idle. When these conditions are met, we manually
1186 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1187 * refclk to Fclk.
1188 *
1189 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1190 * the state of some registers, so when we come back from PC8+ we need to
1191 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1192 * need to take care of the registers kept by RC6.
1193 *
1194 * The interrupt disabling is part of the requirements. We can only leave the
1195 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1196 * can lock the machine.
1197 *
1198 * Ideally every piece of our code that needs PC8+ disabled would call
1199 * hsw_disable_package_c8, which would increment disable_count and prevent the
1200 * system from reaching PC8+. But we don't have a symmetric way to do this for
1201 * everything, so we have the requirements_met and gpu_idle variables. When we
1202 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1203 * increase it in the opposite case. The requirements_met variable is true when
1204 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1205 * variable is true when the GPU is idle.
1206 *
1207 * In addition to everything, we only actually enable PC8+ if disable_count
1208 * stays at zero for at least some seconds. This is implemented with the
1209 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1210 * consecutive times when all screens are disabled and some background app
1211 * queries the state of our connectors, or we have some application constantly
1212 * waking up to use the GPU. Only after the enable_work function actually
1213 * enables PC8+ the "enable" variable will become true, which means that it can
1214 * be false even if disable_count is 0.
1215 *
1216 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1217 * goes back to false exactly before we reenable the IRQs. We use this variable
1218 * to check if someone is trying to enable/disable IRQs while they're supposed
1219 * to be disabled. This shouldn't happen and we'll print some error messages in
1220 * case it happens, but if it actually happens we'll also update the variables
1221 * inside struct regsave so when we restore the IRQs they will contain the
1222 * latest expected values.
1223 *
1224 * For more, read "Display Sequences for Package C8" on our documentation.
1225 */
1226struct i915_package_c8 {
1227 bool requirements_met;
1228 bool gpu_idle;
1229 bool irqs_disabled;
1230 /* Only true after the delayed work task actually enables it. */
1231 bool enabled;
1232 int disable_count;
1233 struct mutex lock;
1234 struct delayed_work enable_work;
1235
1236 struct {
1237 uint32_t deimr;
1238 uint32_t sdeimr;
1239 uint32_t gtimr;
1240 uint32_t gtier;
1241 uint32_t gen6_pmimr;
1242 } regsave;
1243};
1244
926321d5
DV
1245enum intel_pipe_crc_source {
1246 INTEL_PIPE_CRC_SOURCE_NONE,
1247 INTEL_PIPE_CRC_SOURCE_PLANE1,
1248 INTEL_PIPE_CRC_SOURCE_PLANE2,
1249 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1250 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1251 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1252 INTEL_PIPE_CRC_SOURCE_TV,
1253 INTEL_PIPE_CRC_SOURCE_DP_B,
1254 INTEL_PIPE_CRC_SOURCE_DP_C,
1255 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1256 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1257 INTEL_PIPE_CRC_SOURCE_MAX,
1258};
1259
8bf1e9f1 1260struct intel_pipe_crc_entry {
ac2300d4 1261 uint32_t frame;
8bf1e9f1
SH
1262 uint32_t crc[5];
1263};
1264
b2c88f5b 1265#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1266struct intel_pipe_crc {
d538bbdf
DL
1267 spinlock_t lock;
1268 bool opened; /* exclusive access to the result file */
e5f75aca 1269 struct intel_pipe_crc_entry *entries;
926321d5 1270 enum intel_pipe_crc_source source;
d538bbdf 1271 int head, tail;
07144428 1272 wait_queue_head_t wq;
8bf1e9f1
SH
1273};
1274
f4c956ad
DV
1275typedef struct drm_i915_private {
1276 struct drm_device *dev;
42dcedd4 1277 struct kmem_cache *slab;
f4c956ad
DV
1278
1279 const struct intel_device_info *info;
1280
1281 int relative_constants_mode;
1282
1283 void __iomem *regs;
1284
907b28c5 1285 struct intel_uncore uncore;
f4c956ad
DV
1286
1287 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1288
28c70f16 1289
f4c956ad
DV
1290 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1291 * controller on different i2c buses. */
1292 struct mutex gmbus_mutex;
1293
1294 /**
1295 * Base address of the gmbus and gpio block.
1296 */
1297 uint32_t gpio_mmio_base;
1298
28c70f16
DV
1299 wait_queue_head_t gmbus_wait_queue;
1300
f4c956ad
DV
1301 struct pci_dev *bridge_dev;
1302 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1303 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1304
1305 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1306 struct resource mch_res;
1307
1308 atomic_t irq_received;
1309
1310 /* protects the irq masks */
1311 spinlock_t irq_lock;
1312
9ee32fea
DV
1313 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1314 struct pm_qos_request pm_qos;
1315
f4c956ad 1316 /* DPIO indirect register protection */
09153000 1317 struct mutex dpio_lock;
f4c956ad
DV
1318
1319 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1320 union {
1321 u32 irq_mask;
1322 u32 de_irq_mask[I915_MAX_PIPES];
1323 };
f4c956ad 1324 u32 gt_irq_mask;
605cd25b 1325 u32 pm_irq_mask;
f4c956ad 1326
f4c956ad 1327 struct work_struct hotplug_work;
52d7eced 1328 bool enable_hotplug_processing;
b543fb04
EE
1329 struct {
1330 unsigned long hpd_last_jiffies;
1331 int hpd_cnt;
1332 enum {
1333 HPD_ENABLED = 0,
1334 HPD_DISABLED = 1,
1335 HPD_MARK_DISABLED = 2
1336 } hpd_mark;
1337 } hpd_stats[HPD_NUM_PINS];
142e2398 1338 u32 hpd_event_bits;
ac4c16c5 1339 struct timer_list hotplug_reenable_timer;
f4c956ad 1340
7f1f3851 1341 int num_plane;
f4c956ad 1342
5c3fe8b0 1343 struct i915_fbc fbc;
f4c956ad 1344 struct intel_opregion opregion;
41aa3448 1345 struct intel_vbt_data vbt;
f4c956ad
DV
1346
1347 /* overlay */
1348 struct intel_overlay *overlay;
2c6602df 1349 unsigned int sprite_scaling_enabled;
f4c956ad 1350
31ad8ec6
JN
1351 /* backlight */
1352 struct {
1353 int level;
1354 bool enabled;
8ba2d185 1355 spinlock_t lock; /* bl registers and the above bl fields */
31ad8ec6
JN
1356 struct backlight_device *device;
1357 } backlight;
1358
f4c956ad 1359 /* LVDS info */
f4c956ad
DV
1360 bool no_aux_handshake;
1361
f4c956ad
DV
1362 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1363 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1364 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1365
1366 unsigned int fsb_freq, mem_freq, is_ddr3;
1367
645416f5
DV
1368 /**
1369 * wq - Driver workqueue for GEM.
1370 *
1371 * NOTE: Work items scheduled here are not allowed to grab any modeset
1372 * locks, for otherwise the flushing done in the pageflip code will
1373 * result in deadlocks.
1374 */
f4c956ad
DV
1375 struct workqueue_struct *wq;
1376
1377 /* Display functions */
1378 struct drm_i915_display_funcs display;
1379
1380 /* PCH chipset type */
1381 enum intel_pch pch_type;
17a303ec 1382 unsigned short pch_id;
f4c956ad
DV
1383
1384 unsigned long quirks;
1385
b8efb17b
ZR
1386 enum modeset_restore modeset_restore;
1387 struct mutex modeset_restore_lock;
673a394b 1388
a7bbbd63 1389 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1390 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1391
4b5aed62 1392 struct i915_gem_mm mm;
8781342d 1393
8781342d
DV
1394 /* Kernel Modesetting */
1395
9b9d172d 1396 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1397
27f8227b
JB
1398 struct drm_crtc *plane_to_crtc_mapping[3];
1399 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1400 wait_queue_head_t pending_flip_queue;
1401
c4597872
DV
1402#ifdef CONFIG_DEBUG_FS
1403 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1404#endif
1405
e72f9fbf
DV
1406 int num_shared_dpll;
1407 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1408 struct intel_ddi_plls ddi_plls;
ee7b9f93 1409
652c393a
JB
1410 /* Reclocking support */
1411 bool render_reclock_avail;
1412 bool lvds_downclock_avail;
18f9ed12
ZY
1413 /* indicates the reduced downclock for LVDS*/
1414 int lvds_downclock;
652c393a 1415 u16 orig_clock;
f97108d1 1416
c4804411 1417 bool mchbar_need_disable;
f97108d1 1418
a4da4fa4
DV
1419 struct intel_l3_parity l3_parity;
1420
59124506
BW
1421 /* Cannot be determined by PCIID. You must always read a register. */
1422 size_t ellc_size;
1423
c6a828d3 1424 /* gen6+ rps state */
c85aa885 1425 struct intel_gen6_power_mgmt rps;
c6a828d3 1426
20e4d407
DV
1427 /* ilk-only ips/rps state. Everything in here is protected by the global
1428 * mchdev_lock in intel_pm.c */
c85aa885 1429 struct intel_ilk_power_mgmt ips;
b5e50c3f 1430
83c00f55 1431 struct i915_power_domains power_domains;
a38911a3 1432
a031d709 1433 struct i915_psr psr;
3f51e471 1434
99584db3 1435 struct i915_gpu_error gpu_error;
ae681d96 1436
c9cddffc
JB
1437 struct drm_i915_gem_object *vlv_pctx;
1438
4520f53a 1439#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1440 /* list of fbdev register on this device */
1441 struct intel_fbdev *fbdev;
4520f53a 1442#endif
e953fd7b 1443
073f34d9
JB
1444 /*
1445 * The console may be contended at resume, but we don't
1446 * want it to block on it.
1447 */
1448 struct work_struct console_resume_work;
1449
e953fd7b 1450 struct drm_property *broadcast_rgb_property;
3f43c48d 1451 struct drm_property *force_audio_property;
e3689190 1452
254f965c
BW
1453 bool hw_contexts_disabled;
1454 uint32_t hw_context_size;
a33afea5 1455 struct list_head context_list;
f4c956ad 1456
3e68320e 1457 u32 fdi_rx_config;
68d18ad7 1458
f4c956ad 1459 struct i915_suspend_saved_registers regfile;
231f42a4 1460
53615a5e
VS
1461 struct {
1462 /*
1463 * Raw watermark latency values:
1464 * in 0.1us units for WM0,
1465 * in 0.5us units for WM1+.
1466 */
1467 /* primary */
1468 uint16_t pri_latency[5];
1469 /* sprite */
1470 uint16_t spr_latency[5];
1471 /* cursor */
1472 uint16_t cur_latency[5];
609cedef
VS
1473
1474 /* current hardware state */
1475 struct hsw_wm_values hw;
53615a5e
VS
1476 } wm;
1477
c67a470b
PZ
1478 struct i915_package_c8 pc8;
1479
231f42a4
DV
1480 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1481 * here! */
1482 struct i915_dri1_state dri1;
db1b76ca
DV
1483 /* Old ums support infrastructure, same warning applies. */
1484 struct i915_ums_state ums;
1da177e4
LT
1485} drm_i915_private_t;
1486
2c1792a1
CW
1487static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1488{
1489 return dev->dev_private;
1490}
1491
b4519513
CW
1492/* Iterate over initialised rings */
1493#define for_each_ring(ring__, dev_priv__, i__) \
1494 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1495 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1496
b1d7e4b4
WF
1497enum hdmi_force_audio {
1498 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1499 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1500 HDMI_AUDIO_AUTO, /* trust EDID */
1501 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1502};
1503
190d6cd5 1504#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1505
37e680a1
CW
1506struct drm_i915_gem_object_ops {
1507 /* Interface between the GEM object and its backing storage.
1508 * get_pages() is called once prior to the use of the associated set
1509 * of pages before to binding them into the GTT, and put_pages() is
1510 * called after we no longer need them. As we expect there to be
1511 * associated cost with migrating pages between the backing storage
1512 * and making them available for the GPU (e.g. clflush), we may hold
1513 * onto the pages after they are no longer referenced by the GPU
1514 * in case they may be used again shortly (for example migrating the
1515 * pages to a different memory domain within the GTT). put_pages()
1516 * will therefore most likely be called when the object itself is
1517 * being released or under memory pressure (where we attempt to
1518 * reap pages for the shrinker).
1519 */
1520 int (*get_pages)(struct drm_i915_gem_object *);
1521 void (*put_pages)(struct drm_i915_gem_object *);
1522};
1523
673a394b 1524struct drm_i915_gem_object {
c397b908 1525 struct drm_gem_object base;
673a394b 1526
37e680a1
CW
1527 const struct drm_i915_gem_object_ops *ops;
1528
2f633156
BW
1529 /** List of VMAs backed by this object */
1530 struct list_head vma_list;
1531
c1ad11fc
CW
1532 /** Stolen memory for this object, instead of being backed by shmem. */
1533 struct drm_mm_node *stolen;
35c20a60 1534 struct list_head global_list;
673a394b 1535
69dc4987 1536 struct list_head ring_list;
b25cb2f8
BW
1537 /** Used in execbuf to temporarily hold a ref */
1538 struct list_head obj_exec_link;
673a394b
EA
1539
1540 /**
65ce3027
CW
1541 * This is set if the object is on the active lists (has pending
1542 * rendering and so a non-zero seqno), and is not set if it i s on
1543 * inactive (ready to be unbound) list.
673a394b 1544 */
0206e353 1545 unsigned int active:1;
673a394b
EA
1546
1547 /**
1548 * This is set if the object has been written to since last bound
1549 * to the GTT
1550 */
0206e353 1551 unsigned int dirty:1;
778c3544
DV
1552
1553 /**
1554 * Fence register bits (if any) for this object. Will be set
1555 * as needed when mapped into the GTT.
1556 * Protected by dev->struct_mutex.
778c3544 1557 */
4b9de737 1558 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1559
778c3544
DV
1560 /**
1561 * Advice: are the backing pages purgeable?
1562 */
0206e353 1563 unsigned int madv:2;
778c3544 1564
778c3544
DV
1565 /**
1566 * Current tiling mode for the object.
1567 */
0206e353 1568 unsigned int tiling_mode:2;
5d82e3e6
CW
1569 /**
1570 * Whether the tiling parameters for the currently associated fence
1571 * register have changed. Note that for the purposes of tracking
1572 * tiling changes we also treat the unfenced register, the register
1573 * slot that the object occupies whilst it executes a fenced
1574 * command (such as BLT on gen2/3), as a "fence".
1575 */
1576 unsigned int fence_dirty:1;
778c3544
DV
1577
1578 /** How many users have pinned this object in GTT space. The following
1579 * users can each hold at most one reference: pwrite/pread, pin_ioctl
1580 * (via user_pin_count), execbuffer (objects are not allowed multiple
1581 * times for the same batchbuffer), and the framebuffer code. When
1582 * switching/pageflipping, the framebuffer code has at most two buffers
1583 * pinned per crtc.
1584 *
1585 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
1586 * bits with absolutely no headroom. So use 4 bits. */
0206e353 1587 unsigned int pin_count:4;
778c3544 1588#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
673a394b 1589
75e9e915
DV
1590 /**
1591 * Is the object at the current location in the gtt mappable and
1592 * fenceable? Used to avoid costly recalculations.
1593 */
0206e353 1594 unsigned int map_and_fenceable:1;
75e9e915 1595
fb7d516a
DV
1596 /**
1597 * Whether the current gtt mapping needs to be mappable (and isn't just
1598 * mappable by accident). Track pin and fault separate for a more
1599 * accurate mappable working set.
1600 */
0206e353
AJ
1601 unsigned int fault_mappable:1;
1602 unsigned int pin_mappable:1;
cc98b413 1603 unsigned int pin_display:1;
fb7d516a 1604
caea7476
CW
1605 /*
1606 * Is the GPU currently using a fence to access this buffer,
1607 */
1608 unsigned int pending_fenced_gpu_access:1;
1609 unsigned int fenced_gpu_access:1;
1610
651d794f 1611 unsigned int cache_level:3;
93dfb40c 1612
7bddb01f 1613 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1614 unsigned int has_global_gtt_mapping:1;
9da3da66 1615 unsigned int has_dma_mapping:1;
7bddb01f 1616
9da3da66 1617 struct sg_table *pages;
a5570178 1618 int pages_pin_count;
673a394b 1619
1286ff73 1620 /* prime dma-buf support */
9a70cc2a
DA
1621 void *dma_buf_vmapping;
1622 int vmapping_count;
1623
caea7476
CW
1624 struct intel_ring_buffer *ring;
1625
1c293ea3 1626 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1627 uint32_t last_read_seqno;
1628 uint32_t last_write_seqno;
caea7476
CW
1629 /** Breadcrumb of last fenced GPU access to the buffer. */
1630 uint32_t last_fenced_seqno;
673a394b 1631
778c3544 1632 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1633 uint32_t stride;
673a394b 1634
80075d49
DV
1635 /** References from framebuffers, locks out tiling changes. */
1636 unsigned long framebuffer_references;
1637
280b713b 1638 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1639 unsigned long *bit_17;
280b713b 1640
79e53945 1641 /** User space pin count and filp owning the pin */
aa5f8021 1642 unsigned long user_pin_count;
79e53945 1643 struct drm_file *pin_filp;
71acb5eb
DA
1644
1645 /** for phy allocated objects */
1646 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1647};
b45305fc 1648#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1649
62b8b215 1650#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1651
673a394b
EA
1652/**
1653 * Request queue structure.
1654 *
1655 * The request queue allows us to note sequence numbers that have been emitted
1656 * and may be associated with active buffers to be retired.
1657 *
1658 * By keeping this list, we can avoid having to do questionable
1659 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1660 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1661 */
1662struct drm_i915_gem_request {
852835f3
ZN
1663 /** On Which ring this request was generated */
1664 struct intel_ring_buffer *ring;
1665
673a394b
EA
1666 /** GEM sequence number associated with this request. */
1667 uint32_t seqno;
1668
7d736f4f
MK
1669 /** Position in the ringbuffer of the start of the request */
1670 u32 head;
1671
1672 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1673 u32 tail;
1674
0e50e96b
MK
1675 /** Context related to this request */
1676 struct i915_hw_context *ctx;
1677
7d736f4f
MK
1678 /** Batch buffer related to this request if any */
1679 struct drm_i915_gem_object *batch_obj;
1680
673a394b
EA
1681 /** Time at which this request was emitted, in jiffies. */
1682 unsigned long emitted_jiffies;
1683
b962442e 1684 /** global list entry for this request */
673a394b 1685 struct list_head list;
b962442e 1686
f787a5f5 1687 struct drm_i915_file_private *file_priv;
b962442e
EA
1688 /** file_priv list entry for this request */
1689 struct list_head client_list;
673a394b
EA
1690};
1691
1692struct drm_i915_file_private {
b29c19b6
CW
1693 struct drm_i915_private *dev_priv;
1694
673a394b 1695 struct {
99057c81 1696 spinlock_t lock;
b962442e 1697 struct list_head request_list;
b29c19b6 1698 struct delayed_work idle_work;
673a394b 1699 } mm;
40521054 1700 struct idr context_idr;
e59ec13d
MK
1701
1702 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1703 atomic_t rps_wait_boost;
673a394b
EA
1704};
1705
2c1792a1 1706#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1707
ffbab09b
VS
1708#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1709#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1710#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1711#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1712#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1713#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1714#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1715#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1716#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1717#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1718#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1719#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1720#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1721#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1722#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1723#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1724#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1725#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1726#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1727 (dev)->pdev->device == 0x0152 || \
1728 (dev)->pdev->device == 0x015a)
1729#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1730 (dev)->pdev->device == 0x0106 || \
1731 (dev)->pdev->device == 0x010A)
70a3eb7a 1732#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1733#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
cae5852d 1734#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1735#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1736 ((dev)->pdev->device & 0xFF00) == 0x0C00)
d567b07f 1737#define IS_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1738 ((dev)->pdev->device & 0xFF00) == 0x0A00)
9435373e 1739#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1740 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1741#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1742
85436696
JB
1743/*
1744 * The genX designation typically refers to the render engine, so render
1745 * capability related checks should use IS_GEN, while display and other checks
1746 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1747 * chips, etc.).
1748 */
cae5852d
ZN
1749#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1750#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1751#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1752#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1753#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1754#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1755#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1756
73ae478c
BW
1757#define RENDER_RING (1<<RCS)
1758#define BSD_RING (1<<VCS)
1759#define BLT_RING (1<<BCS)
1760#define VEBOX_RING (1<<VECS)
1761#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1762#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1763#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1764#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1765#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1766#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1767
254f965c 1768#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1769#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1770
05394f39 1771#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1772#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1773
b45305fc
DV
1774/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1775#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1776
cae5852d
ZN
1777/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1778 * rows, which changed the alignment requirements and fence programming.
1779 */
1780#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1781 IS_I915GM(dev)))
1782#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1783#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1784#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1785#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1786#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1787
1788#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1789#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1790#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1791
f5adf94e
DL
1792#define HAS_IPS(dev) (IS_ULT(dev))
1793
dd93be58 1794#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
86d52df6 1795#define HAS_POWER_WELL(dev) (IS_HASWELL(dev))
30568c45 1796#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
18b5992c 1797#define HAS_PSR(dev) (IS_HASWELL(dev))
affa9354 1798
17a303ec
PZ
1799#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1800#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1801#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1802#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1803#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1804#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1805
2c1792a1 1806#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1807#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1808#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1809#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1810#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1811#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1812
040d2baa
BW
1813/* DPF == dynamic parity feature */
1814#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1815#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1816
c8735b0c
BW
1817#define GT_FREQUENCY_MULTIPLIER 50
1818
05394f39
CW
1819#include "i915_trace.h"
1820
baa70943 1821extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1822extern int i915_max_ioctl;
a35d9d3c
BW
1823extern unsigned int i915_fbpercrtc __always_unused;
1824extern int i915_panel_ignore_lid __read_mostly;
1825extern unsigned int i915_powersave __read_mostly;
f45b5557 1826extern int i915_semaphores __read_mostly;
a35d9d3c 1827extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1828extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1829extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1830extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1831extern int i915_enable_rc6 __read_mostly;
4415e63b 1832extern int i915_enable_fbc __read_mostly;
a35d9d3c 1833extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1834extern int i915_enable_ppgtt __read_mostly;
105b7c11 1835extern int i915_enable_psr __read_mostly;
0a3af268 1836extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1837extern int i915_disable_power_well __read_mostly;
3c4ca58c 1838extern int i915_enable_ips __read_mostly;
2385bdf0 1839extern bool i915_fastboot __read_mostly;
c67a470b 1840extern int i915_enable_pc8 __read_mostly;
90058745 1841extern int i915_pc8_timeout __read_mostly;
0b74b508 1842extern bool i915_prefault_disable __read_mostly;
b3a83639 1843
6a9ee8af
DA
1844extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1845extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1846extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1847extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1848
1da177e4 1849 /* i915_dma.c */
d05c617e 1850void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1851extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1852extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1853extern int i915_driver_unload(struct drm_device *);
673a394b 1854extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1855extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1856extern void i915_driver_preclose(struct drm_device *dev,
1857 struct drm_file *file_priv);
673a394b
EA
1858extern void i915_driver_postclose(struct drm_device *dev,
1859 struct drm_file *file_priv);
84b1fd10 1860extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1861#ifdef CONFIG_COMPAT
0d6aa60b
DA
1862extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1863 unsigned long arg);
c43b5634 1864#endif
673a394b 1865extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1866 struct drm_clip_rect *box,
1867 int DR1, int DR4);
8e96d9c4 1868extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1869extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1870extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1871extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1872extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1873extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1874
073f34d9 1875extern void intel_console_resume(struct work_struct *work);
af6061af 1876
1da177e4 1877/* i915_irq.c */
10cd45b6 1878void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1879void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1880
f71d4af4 1881extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1882extern void intel_pm_init(struct drm_device *dev);
20afbda2 1883extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1884extern void intel_pm_init(struct drm_device *dev);
1885
1886extern void intel_uncore_sanitize(struct drm_device *dev);
1887extern void intel_uncore_early_sanitize(struct drm_device *dev);
1888extern void intel_uncore_init(struct drm_device *dev);
907b28c5
CW
1889extern void intel_uncore_clear_errors(struct drm_device *dev);
1890extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1891extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1892
7c463586 1893void
3b6c42e8 1894i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1895
1896void
3b6c42e8 1897i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1898
673a394b
EA
1899/* i915_gem.c */
1900int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1901 struct drm_file *file_priv);
1902int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1903 struct drm_file *file_priv);
1904int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1905 struct drm_file *file_priv);
1906int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1907 struct drm_file *file_priv);
1908int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1909 struct drm_file *file_priv);
de151cf6
JB
1910int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1911 struct drm_file *file_priv);
673a394b
EA
1912int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1913 struct drm_file *file_priv);
1914int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1915 struct drm_file *file_priv);
1916int i915_gem_execbuffer(struct drm_device *dev, void *data,
1917 struct drm_file *file_priv);
76446cac
JB
1918int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1919 struct drm_file *file_priv);
673a394b
EA
1920int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1921 struct drm_file *file_priv);
1922int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1923 struct drm_file *file_priv);
1924int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1925 struct drm_file *file_priv);
199adf40
BW
1926int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1927 struct drm_file *file);
1928int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1929 struct drm_file *file);
673a394b
EA
1930int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1931 struct drm_file *file_priv);
3ef94daa
CW
1932int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1933 struct drm_file *file_priv);
673a394b
EA
1934int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1935 struct drm_file *file_priv);
1936int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1937 struct drm_file *file_priv);
1938int i915_gem_set_tiling(struct drm_device *dev, void *data,
1939 struct drm_file *file_priv);
1940int i915_gem_get_tiling(struct drm_device *dev, void *data,
1941 struct drm_file *file_priv);
5a125c3c
EA
1942int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1943 struct drm_file *file_priv);
23ba4fd0
BW
1944int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
1945 struct drm_file *file_priv);
673a394b 1946void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
1947void *i915_gem_object_alloc(struct drm_device *dev);
1948void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
1949void i915_gem_object_init(struct drm_i915_gem_object *obj,
1950 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
1951struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1952 size_t size);
673a394b 1953void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 1954void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 1955
2021746e 1956int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 1957 struct i915_address_space *vm,
2021746e 1958 uint32_t alignment,
86a1ee26
CW
1959 bool map_and_fenceable,
1960 bool nonblocking);
05394f39 1961void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
1962int __must_check i915_vma_unbind(struct i915_vma *vma);
1963int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 1964int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 1965void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 1966void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 1967
37e680a1 1968int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
1969static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
1970{
67d5a50c
ID
1971 struct sg_page_iter sg_iter;
1972
1973 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 1974 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
1975
1976 return NULL;
9da3da66 1977}
a5570178
CW
1978static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
1979{
1980 BUG_ON(obj->pages == NULL);
1981 obj->pages_pin_count++;
1982}
1983static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
1984{
1985 BUG_ON(obj->pages_pin_count == 0);
1986 obj->pages_pin_count--;
1987}
1988
54cf91dc 1989int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
1990int i915_gem_object_sync(struct drm_i915_gem_object *obj,
1991 struct intel_ring_buffer *to);
e2d05a8b
BW
1992void i915_vma_move_to_active(struct i915_vma *vma,
1993 struct intel_ring_buffer *ring);
ff72145b
DA
1994int i915_gem_dumb_create(struct drm_file *file_priv,
1995 struct drm_device *dev,
1996 struct drm_mode_create_dumb *args);
1997int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
1998 uint32_t handle, uint64_t *offset);
f787a5f5
CW
1999/**
2000 * Returns true if seq1 is later than seq2.
2001 */
2002static inline bool
2003i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2004{
2005 return (int32_t)(seq1 - seq2) >= 0;
2006}
2007
fca26bb4
MK
2008int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2009int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2010int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2011int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2012
9a5a53b3 2013static inline bool
1690e1eb
CW
2014i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2015{
2016 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2017 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2018 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2019 return true;
2020 } else
2021 return false;
1690e1eb
CW
2022}
2023
2024static inline void
2025i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2026{
2027 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2028 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2029 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2030 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2031 }
2032}
2033
b29c19b6 2034bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2035void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2036int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2037 bool interruptible);
1f83fee0
DV
2038static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2039{
2040 return unlikely(atomic_read(&error->reset_counter)
2041 & I915_RESET_IN_PROGRESS_FLAG);
2042}
2043
2044static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2045{
2046 return atomic_read(&error->reset_counter) == I915_WEDGED;
2047}
a71d8d94 2048
069efc1d 2049void i915_gem_reset(struct drm_device *dev);
000433b6 2050bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2051int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2052int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2053int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2054int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2055void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2056void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2057int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2058int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2059int __i915_add_request(struct intel_ring_buffer *ring,
2060 struct drm_file *file,
7d736f4f 2061 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2062 u32 *seqno);
2063#define i915_add_request(ring, seqno) \
854c94a7 2064 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2065int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2066 uint32_t seqno);
de151cf6 2067int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2068int __must_check
2069i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2070 bool write);
2071int __must_check
dabdfe02
CW
2072i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2073int __must_check
2da3b9b9
CW
2074i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2075 u32 alignment,
2021746e 2076 struct intel_ring_buffer *pipelined);
cc98b413 2077void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2078int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2079 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2080 int id,
2081 int align);
71acb5eb 2082void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2083 struct drm_i915_gem_object *obj);
71acb5eb 2084void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2085int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2086void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2087
0fa87796
ID
2088uint32_t
2089i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2090uint32_t
d865110c
ID
2091i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2092 int tiling_mode, bool fenced);
467cffba 2093
e4ffd173
CW
2094int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2095 enum i915_cache_level cache_level);
2096
1286ff73
DV
2097struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2098 struct dma_buf *dma_buf);
2099
2100struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2101 struct drm_gem_object *gem_obj, int flags);
2102
19b2dbde
CW
2103void i915_gem_restore_fences(struct drm_device *dev);
2104
a70a3148
BW
2105unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2106 struct i915_address_space *vm);
2107bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2108bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2109 struct i915_address_space *vm);
2110unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2111 struct i915_address_space *vm);
2112struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2113 struct i915_address_space *vm);
accfef2e
BW
2114struct i915_vma *
2115i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2116 struct i915_address_space *vm);
5c2abbea
BW
2117
2118struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
2119
a70a3148
BW
2120/* Some GGTT VM helpers */
2121#define obj_to_ggtt(obj) \
2122 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2123static inline bool i915_is_ggtt(struct i915_address_space *vm)
2124{
2125 struct i915_address_space *ggtt =
2126 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2127 return vm == ggtt;
2128}
2129
2130static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2131{
2132 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2133}
2134
2135static inline unsigned long
2136i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2137{
2138 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2139}
2140
2141static inline unsigned long
2142i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2143{
2144 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2145}
c37e2204
BW
2146
2147static inline int __must_check
2148i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2149 uint32_t alignment,
2150 bool map_and_fenceable,
2151 bool nonblocking)
2152{
2153 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2154 map_and_fenceable, nonblocking);
2155}
a70a3148 2156
254f965c
BW
2157/* i915_gem_context.c */
2158void i915_gem_context_init(struct drm_device *dev);
2159void i915_gem_context_fini(struct drm_device *dev);
254f965c 2160void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2161int i915_switch_context(struct intel_ring_buffer *ring,
2162 struct drm_file *file, int to_id);
dce3271b
MK
2163void i915_gem_context_free(struct kref *ctx_ref);
2164static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2165{
2166 kref_get(&ctx->ref);
2167}
2168
2169static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2170{
2171 kref_put(&ctx->ref, i915_gem_context_free);
2172}
2173
c0bb617a 2174struct i915_ctx_hang_stats * __must_check
11fa3384 2175i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2176 struct drm_file *file,
2177 u32 id);
84624813
BW
2178int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2179 struct drm_file *file);
2180int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2181 struct drm_file *file);
1286ff73 2182
76aaf220 2183/* i915_gem_gtt.c */
1d2a314c 2184void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
7bddb01f
DV
2185void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
2186 struct drm_i915_gem_object *obj,
2187 enum i915_cache_level cache_level);
2188void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
2189 struct drm_i915_gem_object *obj);
1d2a314c 2190
828c7908
BW
2191void i915_check_and_clear_faults(struct drm_device *dev);
2192void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2193void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907
DV
2194int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
2195void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
e4ffd173 2196 enum i915_cache_level cache_level);
05394f39 2197void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
74163907 2198void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2199void i915_gem_init_global_gtt(struct drm_device *dev);
2200void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2201 unsigned long mappable_end, unsigned long end);
e76e9aeb 2202int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2203static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2204{
2205 if (INTEL_INFO(dev)->gen < 6)
2206 intel_gtt_chipset_flush();
2207}
2208
76aaf220 2209
b47eb4a2 2210/* i915_gem_evict.c */
f6cd1f15
BW
2211int __must_check i915_gem_evict_something(struct drm_device *dev,
2212 struct i915_address_space *vm,
2213 int min_size,
42d6ab48
CW
2214 unsigned alignment,
2215 unsigned cache_level,
86a1ee26
CW
2216 bool mappable,
2217 bool nonblock);
68c8c17f 2218int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2219int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2220
9797fbfb
CW
2221/* i915_gem_stolen.c */
2222int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2223int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2224void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2225void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2226struct drm_i915_gem_object *
2227i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2228struct drm_i915_gem_object *
2229i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2230 u32 stolen_offset,
2231 u32 gtt_offset,
2232 u32 size);
0104fdbb 2233void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2234
673a394b 2235/* i915_gem_tiling.c */
2c1792a1 2236static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2237{
2238 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2239
2240 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2241 obj->tiling_mode != I915_TILING_NONE;
2242}
2243
673a394b 2244void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2245void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2246void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2247
2248/* i915_gem_debug.c */
23bc5982
CW
2249#if WATCH_LISTS
2250int i915_verify_lists(struct drm_device *dev);
673a394b 2251#else
23bc5982 2252#define i915_verify_lists(dev) 0
673a394b 2253#endif
1da177e4 2254
2017263e 2255/* i915_debugfs.c */
27c202ad
BG
2256int i915_debugfs_init(struct drm_minor *minor);
2257void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2258#ifdef CONFIG_DEBUG_FS
07144428
DL
2259void intel_display_crc_init(struct drm_device *dev);
2260#else
f8c168fa 2261static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2262#endif
84734a04
MK
2263
2264/* i915_gpu_error.c */
edc3d884
MK
2265__printf(2, 3)
2266void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2267int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2268 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2269int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2270 size_t count, loff_t pos);
2271static inline void i915_error_state_buf_release(
2272 struct drm_i915_error_state_buf *eb)
2273{
2274 kfree(eb->buf);
2275}
84734a04
MK
2276void i915_capture_error_state(struct drm_device *dev);
2277void i915_error_state_get(struct drm_device *dev,
2278 struct i915_error_state_file_priv *error_priv);
2279void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2280void i915_destroy_error_state(struct drm_device *dev);
2281
2282void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2283const char *i915_cache_level_str(int type);
2017263e 2284
317c35d1
JB
2285/* i915_suspend.c */
2286extern int i915_save_state(struct drm_device *dev);
2287extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2288
d8157a36
DV
2289/* i915_ums.c */
2290void i915_save_display_reg(struct drm_device *dev);
2291void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2292
0136db58
BW
2293/* i915_sysfs.c */
2294void i915_setup_sysfs(struct drm_device *dev_priv);
2295void i915_teardown_sysfs(struct drm_device *dev_priv);
2296
f899fc64
CW
2297/* intel_i2c.c */
2298extern int intel_setup_gmbus(struct drm_device *dev);
2299extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2300static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2301{
2ed06c93 2302 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2303}
2304
2305extern struct i2c_adapter *intel_gmbus_get_adapter(
2306 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2307extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2308extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2309static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2310{
2311 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2312}
f899fc64
CW
2313extern void intel_i2c_reset(struct drm_device *dev);
2314
3b617967 2315/* intel_opregion.c */
9c4b0a68 2316struct intel_encoder;
44834a67
CW
2317extern int intel_opregion_setup(struct drm_device *dev);
2318#ifdef CONFIG_ACPI
2319extern void intel_opregion_init(struct drm_device *dev);
2320extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2321extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2322extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2323 bool enable);
ecbc5cf3
JN
2324extern int intel_opregion_notify_adapter(struct drm_device *dev,
2325 pci_power_t state);
65e082c9 2326#else
44834a67
CW
2327static inline void intel_opregion_init(struct drm_device *dev) { return; }
2328static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2329static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2330static inline int
2331intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2332{
2333 return 0;
2334}
ecbc5cf3
JN
2335static inline int
2336intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2337{
2338 return 0;
2339}
65e082c9 2340#endif
8ee1c3db 2341
723bfd70
JB
2342/* intel_acpi.c */
2343#ifdef CONFIG_ACPI
2344extern void intel_register_dsm_handler(void);
2345extern void intel_unregister_dsm_handler(void);
2346#else
2347static inline void intel_register_dsm_handler(void) { return; }
2348static inline void intel_unregister_dsm_handler(void) { return; }
2349#endif /* CONFIG_ACPI */
2350
79e53945 2351/* modesetting */
f817586c 2352extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2353extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2354extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2355extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2356extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2357extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2358extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2359 bool force_restore);
44cec740 2360extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2361extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2362extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2363extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2364extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2365extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2366extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2367extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2368extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2369extern void intel_detect_pch(struct drm_device *dev);
2370extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2371extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2372
2911a35b 2373extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2374int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2375 struct drm_file *file);
575155a9 2376
6ef3d427
CW
2377/* overlay */
2378extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2379extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2380 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2381
2382extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2383extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2384 struct drm_device *dev,
2385 struct intel_display_error_state *error);
6ef3d427 2386
b7287d80
BW
2387/* On SNB platform, before reading ring registers forcewake bit
2388 * must be set to prevent GT core from power down and stale values being
2389 * returned.
2390 */
fcca7926
BW
2391void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv);
2392void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv);
b7287d80 2393
42c0526c
BW
2394int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2395int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2396
2397/* intel_sideband.c */
64936258
JN
2398u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2399void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2400u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2401u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2402void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2403u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2404void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2405u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2406void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2407u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2408void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2409u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2410void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2411u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2412 enum intel_sbi_destination destination);
2413void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2414 enum intel_sbi_destination destination);
0a073b84 2415
855ba3be
JB
2416int vlv_gpu_freq(int ddr_freq, int val);
2417int vlv_freq_opcode(int ddr_freq, int val);
42c0526c 2418
0b274481
BW
2419#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2420#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2421
2422#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2423#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2424#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2425#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2426
2427#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2428#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2429#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2430#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2431
2432#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2433#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2434
2435#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2436#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2437
55bc60db
VS
2438/* "Broadcast RGB" property */
2439#define INTEL_BROADCAST_RGB_AUTO 0
2440#define INTEL_BROADCAST_RGB_FULL 1
2441#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2442
766aa1c4
VS
2443static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2444{
2445 if (HAS_PCH_SPLIT(dev))
2446 return CPU_VGACNTRL;
2447 else if (IS_VALLEYVIEW(dev))
2448 return VLV_VGACNTRL;
2449 else
2450 return VGACNTRL;
2451}
2452
2bb4629a
VS
2453static inline void __user *to_user_ptr(u64 address)
2454{
2455 return (void __user *)(uintptr_t)address;
2456}
2457
df97729f
ID
2458static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2459{
2460 unsigned long j = msecs_to_jiffies(m);
2461
2462 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2463}
2464
2465static inline unsigned long
2466timespec_to_jiffies_timeout(const struct timespec *value)
2467{
2468 unsigned long j = timespec_to_jiffies(value);
2469
2470 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2471}
2472
1da177e4 2473#endif
This page took 0.831083 seconds and 5 git commands to generate.