drm/i915: Use platform specific ppgtt enable
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
0839ccb8 38#include <linux/io-mapping.h>
f899fc64 39#include <linux/i2c.h>
c167a6fc 40#include <linux/i2c-algo-bit.h>
0ade6386 41#include <drm/intel-gtt.h>
aaa6fd2a 42#include <linux/backlight.h>
2911a35b 43#include <linux/intel-iommu.h>
742cbee8 44#include <linux/kref.h>
9ee32fea 45#include <linux/pm_qos.h>
585fb111 46
1da177e4
LT
47/* General customization:
48 */
49
50#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
51
52#define DRIVER_NAME "i915"
53#define DRIVER_DESC "Intel Graphics"
673a394b 54#define DRIVER_DATE "20080730"
1da177e4 55
317c35d1 56enum pipe {
752aa88a 57 INVALID_PIPE = -1,
317c35d1
JB
58 PIPE_A = 0,
59 PIPE_B,
9db4a9c7
JB
60 PIPE_C,
61 I915_MAX_PIPES
317c35d1 62};
9db4a9c7 63#define pipe_name(p) ((p) + 'A')
317c35d1 64
a5c961d1
PZ
65enum transcoder {
66 TRANSCODER_A = 0,
67 TRANSCODER_B,
68 TRANSCODER_C,
69 TRANSCODER_EDP = 0xF,
70};
71#define transcoder_name(t) ((t) + 'A')
72
80824003
JB
73enum plane {
74 PLANE_A = 0,
75 PLANE_B,
9db4a9c7 76 PLANE_C,
80824003 77};
9db4a9c7 78#define plane_name(p) ((p) + 'A')
52440211 79
06da8da2
VS
80#define sprite_name(p, s) ((p) * dev_priv->num_plane + (s) + 'A')
81
2b139522
ED
82enum port {
83 PORT_A = 0,
84 PORT_B,
85 PORT_C,
86 PORT_D,
87 PORT_E,
88 I915_MAX_PORTS
89};
90#define port_name(p) ((p) + 'A')
91
e4607fcf
CML
92#define I915_NUM_PHYS_VLV 1
93
94enum dpio_channel {
95 DPIO_CH0,
96 DPIO_CH1
97};
98
99enum dpio_phy {
100 DPIO_PHY0,
101 DPIO_PHY1
102};
103
b97186f0
PZ
104enum intel_display_power_domain {
105 POWER_DOMAIN_PIPE_A,
106 POWER_DOMAIN_PIPE_B,
107 POWER_DOMAIN_PIPE_C,
108 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
109 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
110 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
111 POWER_DOMAIN_TRANSCODER_A,
112 POWER_DOMAIN_TRANSCODER_B,
113 POWER_DOMAIN_TRANSCODER_C,
f52e353e 114 POWER_DOMAIN_TRANSCODER_EDP,
cdf8dd7f 115 POWER_DOMAIN_VGA,
fbeeaa23 116 POWER_DOMAIN_AUDIO,
baa70707 117 POWER_DOMAIN_INIT,
bddc7645
ID
118
119 POWER_DOMAIN_NUM,
b97186f0
PZ
120};
121
bddc7645
ID
122#define POWER_DOMAIN_MASK (BIT(POWER_DOMAIN_NUM) - 1)
123
b97186f0
PZ
124#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
125#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
126 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
127#define POWER_DOMAIN_TRANSCODER(tran) \
128 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
129 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 130
bddc7645
ID
131#define HSW_ALWAYS_ON_POWER_DOMAINS ( \
132 BIT(POWER_DOMAIN_PIPE_A) | \
133 BIT(POWER_DOMAIN_TRANSCODER_EDP))
6745a2ce
PZ
134#define BDW_ALWAYS_ON_POWER_DOMAINS ( \
135 BIT(POWER_DOMAIN_PIPE_A) | \
136 BIT(POWER_DOMAIN_TRANSCODER_EDP) | \
137 BIT(POWER_DOMAIN_PIPE_A_PANEL_FITTER))
bddc7645 138
1d843f9d
EE
139enum hpd_pin {
140 HPD_NONE = 0,
141 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
142 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
143 HPD_CRT,
144 HPD_SDVO_B,
145 HPD_SDVO_C,
146 HPD_PORT_B,
147 HPD_PORT_C,
148 HPD_PORT_D,
149 HPD_NUM_PINS
150};
151
2a2d5482
CW
152#define I915_GEM_GPU_DOMAINS \
153 (I915_GEM_DOMAIN_RENDER | \
154 I915_GEM_DOMAIN_SAMPLER | \
155 I915_GEM_DOMAIN_COMMAND | \
156 I915_GEM_DOMAIN_INSTRUCTION | \
157 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 158
7eb552ae 159#define for_each_pipe(p) for ((p) = 0; (p) < INTEL_INFO(dev)->num_pipes; (p)++)
9db4a9c7 160
6c2b7c12
DV
161#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
162 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
163 if ((intel_encoder)->base.crtc == (__crtc))
164
e7b903d2
DV
165struct drm_i915_private;
166
46edb027
DV
167enum intel_dpll_id {
168 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
169 /* real shared dpll ids must be >= 0 */
170 DPLL_ID_PCH_PLL_A,
171 DPLL_ID_PCH_PLL_B,
172};
173#define I915_NUM_PLLS 2
174
5358901f 175struct intel_dpll_hw_state {
66e985c0 176 uint32_t dpll;
8bcc2795 177 uint32_t dpll_md;
66e985c0
DV
178 uint32_t fp0;
179 uint32_t fp1;
5358901f
DV
180};
181
e72f9fbf 182struct intel_shared_dpll {
ee7b9f93
JB
183 int refcount; /* count of number of CRTCs sharing this PLL */
184 int active; /* count of number of active CRTCs (i.e. DPMS on) */
185 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
186 const char *name;
187 /* should match the index in the dev_priv->shared_dplls array */
188 enum intel_dpll_id id;
5358901f 189 struct intel_dpll_hw_state hw_state;
15bdd4cf
DV
190 void (*mode_set)(struct drm_i915_private *dev_priv,
191 struct intel_shared_dpll *pll);
e7b903d2
DV
192 void (*enable)(struct drm_i915_private *dev_priv,
193 struct intel_shared_dpll *pll);
194 void (*disable)(struct drm_i915_private *dev_priv,
195 struct intel_shared_dpll *pll);
5358901f
DV
196 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
197 struct intel_shared_dpll *pll,
198 struct intel_dpll_hw_state *hw_state);
ee7b9f93 199};
ee7b9f93 200
e69d0bc1
DV
201/* Used by dp and fdi links */
202struct intel_link_m_n {
203 uint32_t tu;
204 uint32_t gmch_m;
205 uint32_t gmch_n;
206 uint32_t link_m;
207 uint32_t link_n;
208};
209
210void intel_link_compute_m_n(int bpp, int nlanes,
211 int pixel_clock, int link_clock,
212 struct intel_link_m_n *m_n);
213
6441ab5f
PZ
214struct intel_ddi_plls {
215 int spll_refcount;
216 int wrpll1_refcount;
217 int wrpll2_refcount;
218};
219
1da177e4
LT
220/* Interface history:
221 *
222 * 1.1: Original.
0d6aa60b
DA
223 * 1.2: Add Power Management
224 * 1.3: Add vblank support
de227f5f 225 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 226 * 1.5: Add vblank pipe configuration
2228ed67
MCA
227 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
228 * - Support vertical blank on secondary display pipe
1da177e4
LT
229 */
230#define DRIVER_MAJOR 1
2228ed67 231#define DRIVER_MINOR 6
1da177e4
LT
232#define DRIVER_PATCHLEVEL 0
233
23bc5982 234#define WATCH_LISTS 0
42d6ab48 235#define WATCH_GTT 0
673a394b 236
71acb5eb
DA
237#define I915_GEM_PHYS_CURSOR_0 1
238#define I915_GEM_PHYS_CURSOR_1 2
239#define I915_GEM_PHYS_OVERLAY_REGS 3
240#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
241
242struct drm_i915_gem_phys_object {
243 int id;
244 struct page **page_list;
245 drm_dma_handle_t *handle;
05394f39 246 struct drm_i915_gem_object *cur_obj;
71acb5eb
DA
247};
248
0a3e67a4
JB
249struct opregion_header;
250struct opregion_acpi;
251struct opregion_swsci;
252struct opregion_asle;
253
8ee1c3db 254struct intel_opregion {
5bc4418b
BW
255 struct opregion_header __iomem *header;
256 struct opregion_acpi __iomem *acpi;
257 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
258 u32 swsci_gbda_sub_functions;
259 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
260 struct opregion_asle __iomem *asle;
261 void __iomem *vbt;
01fe9dbd 262 u32 __iomem *lid_state;
91a60f20 263 struct work_struct asle_work;
8ee1c3db 264};
44834a67 265#define OPREGION_SIZE (8*1024)
8ee1c3db 266
6ef3d427
CW
267struct intel_overlay;
268struct intel_overlay_error_state;
269
7c1c2871
DA
270struct drm_i915_master_private {
271 drm_local_map_t *sarea;
272 struct _drm_i915_sarea *sarea_priv;
273};
de151cf6 274#define I915_FENCE_REG_NONE -1
42b5aeab
VS
275#define I915_MAX_NUM_FENCES 32
276/* 32 fences + sign bit for FENCE_REG_NONE */
277#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
278
279struct drm_i915_fence_reg {
007cc8ac 280 struct list_head lru_list;
caea7476 281 struct drm_i915_gem_object *obj;
1690e1eb 282 int pin_count;
de151cf6 283};
7c1c2871 284
9b9d172d 285struct sdvo_device_mapping {
e957d772 286 u8 initialized;
9b9d172d 287 u8 dvo_port;
288 u8 slave_addr;
289 u8 dvo_wiring;
e957d772 290 u8 i2c_pin;
b1083333 291 u8 ddc_pin;
9b9d172d 292};
293
c4a1d9e4
CW
294struct intel_display_error_state;
295
63eeaf38 296struct drm_i915_error_state {
742cbee8 297 struct kref ref;
63eeaf38
JB
298 u32 eir;
299 u32 pgtbl_er;
be998e2e 300 u32 ier;
b9a3906b 301 u32 ccid;
0f3b6849
CW
302 u32 derrmr;
303 u32 forcewake;
9574b3fe 304 bool waiting[I915_NUM_RINGS];
9db4a9c7 305 u32 pipestat[I915_MAX_PIPES];
c1cd90ed
DV
306 u32 tail[I915_NUM_RINGS];
307 u32 head[I915_NUM_RINGS];
0f3b6849 308 u32 ctl[I915_NUM_RINGS];
d27b1e0e
DV
309 u32 ipeir[I915_NUM_RINGS];
310 u32 ipehr[I915_NUM_RINGS];
311 u32 instdone[I915_NUM_RINGS];
312 u32 acthd[I915_NUM_RINGS];
7e3b8737 313 u32 semaphore_mboxes[I915_NUM_RINGS][I915_NUM_RINGS - 1];
df2b23d9 314 u32 semaphore_seqno[I915_NUM_RINGS][I915_NUM_RINGS - 1];
12f55818 315 u32 rc_psmi[I915_NUM_RINGS]; /* sleep state */
7e3b8737
DV
316 /* our own tracking of ring head and tail */
317 u32 cpu_ring_head[I915_NUM_RINGS];
318 u32 cpu_ring_tail[I915_NUM_RINGS];
1d8f38f4 319 u32 error; /* gen6+ */
71e172e8 320 u32 err_int; /* gen7 */
94e39e28 321 u32 bbstate[I915_NUM_RINGS];
c1cd90ed
DV
322 u32 instpm[I915_NUM_RINGS];
323 u32 instps[I915_NUM_RINGS];
050ee91f 324 u32 extra_instdone[I915_NUM_INSTDONE_REG];
d27b1e0e 325 u32 seqno[I915_NUM_RINGS];
9df30794 326 u64 bbaddr;
33f3f518
DV
327 u32 fault_reg[I915_NUM_RINGS];
328 u32 done_reg;
c1cd90ed 329 u32 faddr[I915_NUM_RINGS];
4b9de737 330 u64 fence[I915_MAX_NUM_FENCES];
63eeaf38 331 struct timeval time;
52d39a21
CW
332 struct drm_i915_error_ring {
333 struct drm_i915_error_object {
334 int page_count;
335 u32 gtt_offset;
336 u32 *pages[0];
8c123e54 337 } *ringbuffer, *batchbuffer, *ctx;
52d39a21
CW
338 struct drm_i915_error_request {
339 long jiffies;
340 u32 seqno;
ee4f42b1 341 u32 tail;
52d39a21
CW
342 } *requests;
343 int num_requests;
344 } ring[I915_NUM_RINGS];
9df30794 345 struct drm_i915_error_buffer {
a779e5ab 346 u32 size;
9df30794 347 u32 name;
0201f1ec 348 u32 rseqno, wseqno;
9df30794
CW
349 u32 gtt_offset;
350 u32 read_domains;
351 u32 write_domain;
4b9de737 352 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
353 s32 pinned:2;
354 u32 tiling:2;
355 u32 dirty:1;
356 u32 purgeable:1;
5d1333fc 357 s32 ring:4;
f56383cb 358 u32 cache_level:3;
95f5301d
BW
359 } **active_bo, **pinned_bo;
360 u32 *active_bo_count, *pinned_bo_count;
6ef3d427 361 struct intel_overlay_error_state *overlay;
c4a1d9e4 362 struct intel_display_error_state *display;
da661464
MK
363 int hangcheck_score[I915_NUM_RINGS];
364 enum intel_ring_hangcheck_action hangcheck_action[I915_NUM_RINGS];
63eeaf38
JB
365};
366
7bd688cd 367struct intel_connector;
b8cecdf5 368struct intel_crtc_config;
0e8ffe1b 369struct intel_crtc;
ee9300bb
DV
370struct intel_limit;
371struct dpll;
b8cecdf5 372
e70236a8 373struct drm_i915_display_funcs {
ee5382ae 374 bool (*fbc_enabled)(struct drm_device *dev);
e70236a8
JB
375 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
376 void (*disable_fbc)(struct drm_device *dev);
377 int (*get_display_clock_speed)(struct drm_device *dev);
378 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
379 /**
380 * find_dpll() - Find the best values for the PLL
381 * @limit: limits for the PLL
382 * @crtc: current CRTC
383 * @target: target frequency in kHz
384 * @refclk: reference clock frequency in kHz
385 * @match_clock: if provided, @best_clock P divider must
386 * match the P divider from @match_clock
387 * used for LVDS downclocking
388 * @best_clock: best PLL values found
389 *
390 * Returns true on success, false on failure.
391 */
392 bool (*find_dpll)(const struct intel_limit *limit,
393 struct drm_crtc *crtc,
394 int target, int refclk,
395 struct dpll *match_clock,
396 struct dpll *best_clock);
46ba614c 397 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
398 void (*update_sprite_wm)(struct drm_plane *plane,
399 struct drm_crtc *crtc,
4c4ff43a 400 uint32_t sprite_width, int pixel_size,
bdd57d03 401 bool enable, bool scaled);
47fab737 402 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
403 /* Returns the active state of the crtc, and if the crtc is active,
404 * fills out the pipe-config with the hw state. */
405 bool (*get_pipe_config)(struct intel_crtc *,
406 struct intel_crtc_config *);
f564048e 407 int (*crtc_mode_set)(struct drm_crtc *crtc,
f564048e
EA
408 int x, int y,
409 struct drm_framebuffer *old_fb);
76e5a89c
DV
410 void (*crtc_enable)(struct drm_crtc *crtc);
411 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 412 void (*off)(struct drm_crtc *crtc);
e0dac65e 413 void (*write_eld)(struct drm_connector *connector,
34427052
JN
414 struct drm_crtc *crtc,
415 struct drm_display_mode *mode);
674cf967 416 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 417 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
418 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
419 struct drm_framebuffer *fb,
ed8d1975
KP
420 struct drm_i915_gem_object *obj,
421 uint32_t flags);
17638cd6
JB
422 int (*update_plane)(struct drm_crtc *crtc, struct drm_framebuffer *fb,
423 int x, int y);
20afbda2 424 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
425 /* clock updates for mode set */
426 /* cursor updates */
427 /* render clock increase/decrease */
428 /* display clock increase/decrease */
429 /* pll clock increase/decrease */
7bd688cd
JN
430
431 int (*setup_backlight)(struct intel_connector *connector);
7bd688cd
JN
432 uint32_t (*get_backlight)(struct intel_connector *connector);
433 void (*set_backlight)(struct intel_connector *connector,
434 uint32_t level);
435 void (*disable_backlight)(struct intel_connector *connector);
436 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
437};
438
907b28c5 439struct intel_uncore_funcs {
c8d9a590
D
440 void (*force_wake_get)(struct drm_i915_private *dev_priv,
441 int fw_engine);
442 void (*force_wake_put)(struct drm_i915_private *dev_priv,
443 int fw_engine);
0b274481
BW
444
445 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
446 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
447 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
448 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
449
450 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
451 uint8_t val, bool trace);
452 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
453 uint16_t val, bool trace);
454 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
455 uint32_t val, bool trace);
456 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
457 uint64_t val, bool trace);
990bbdad
CW
458};
459
907b28c5
CW
460struct intel_uncore {
461 spinlock_t lock; /** lock is also taken in irq contexts. */
462
463 struct intel_uncore_funcs funcs;
464
465 unsigned fifo_count;
466 unsigned forcewake_count;
aec347ab 467
940aece4
D
468 unsigned fw_rendercount;
469 unsigned fw_mediacount;
470
aec347ab 471 struct delayed_work force_wake_work;
907b28c5
CW
472};
473
79fc46df
DL
474#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
475 func(is_mobile) sep \
476 func(is_i85x) sep \
477 func(is_i915g) sep \
478 func(is_i945gm) sep \
479 func(is_g33) sep \
480 func(need_gfx_hws) sep \
481 func(is_g4x) sep \
482 func(is_pineview) sep \
483 func(is_broadwater) sep \
484 func(is_crestline) sep \
485 func(is_ivybridge) sep \
486 func(is_valleyview) sep \
487 func(is_haswell) sep \
b833d685 488 func(is_preliminary) sep \
79fc46df
DL
489 func(has_fbc) sep \
490 func(has_pipe_cxsr) sep \
491 func(has_hotplug) sep \
492 func(cursor_needs_physical) sep \
493 func(has_overlay) sep \
494 func(overlay_needs_physical) sep \
495 func(supports_tv) sep \
dd93be58 496 func(has_llc) sep \
30568c45
DL
497 func(has_ddi) sep \
498 func(has_fpga_dbg)
c96ea64e 499
a587f779
DL
500#define DEFINE_FLAG(name) u8 name:1
501#define SEP_SEMICOLON ;
c96ea64e 502
cfdf1fa2 503struct intel_device_info {
10fce67a 504 u32 display_mmio_offset;
7eb552ae 505 u8 num_pipes:3;
c96c3a8c 506 u8 gen;
73ae478c 507 u8 ring_mask; /* Rings supported by the HW */
a587f779 508 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
cfdf1fa2
KH
509};
510
a587f779
DL
511#undef DEFINE_FLAG
512#undef SEP_SEMICOLON
513
7faf1ab2
DV
514enum i915_cache_level {
515 I915_CACHE_NONE = 0,
350ec881
CW
516 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
517 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
518 caches, eg sampler/render caches, and the
519 large Last-Level-Cache. LLC is coherent with
520 the CPU, but L3 is only visible to the GPU. */
651d794f 521 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
522};
523
2d04befb
KG
524typedef uint32_t gen6_gtt_pte_t;
525
6f65e29a
BW
526/**
527 * A VMA represents a GEM BO that is bound into an address space. Therefore, a
528 * VMA's presence cannot be guaranteed before binding, or after unbinding the
529 * object into/from the address space.
530 *
531 * To make things as simple as possible (ie. no refcounting), a VMA's lifetime
532 * will always be <= an objects lifetime. So object refcounting should cover us.
533 */
534struct i915_vma {
535 struct drm_mm_node node;
536 struct drm_i915_gem_object *obj;
537 struct i915_address_space *vm;
538
539 /** This object's place on the active/inactive lists */
540 struct list_head mm_list;
541
542 struct list_head vma_link; /* Link in the object's VMA list */
543
544 /** This vma's place in the batchbuffer or on the eviction list */
545 struct list_head exec_list;
546
547 /**
548 * Used for performing relocations during execbuffer insertion.
549 */
550 struct hlist_node exec_node;
551 unsigned long exec_handle;
552 struct drm_i915_gem_exec_object2 *exec_entry;
553
554 /**
555 * How many users have pinned this object in GTT space. The following
556 * users can each hold at most one reference: pwrite/pread, pin_ioctl
557 * (via user_pin_count), execbuffer (objects are not allowed multiple
558 * times for the same batchbuffer), and the framebuffer code. When
559 * switching/pageflipping, the framebuffer code has at most two buffers
560 * pinned per crtc.
561 *
562 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
563 * bits with absolutely no headroom. So use 4 bits. */
564 unsigned int pin_count:4;
565#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
566
567 /** Unmap an object from an address space. This usually consists of
568 * setting the valid PTE entries to a reserved scratch page. */
569 void (*unbind_vma)(struct i915_vma *vma);
570 /* Map an object into an address space with the given cache flags. */
571#define GLOBAL_BIND (1<<0)
572 void (*bind_vma)(struct i915_vma *vma,
573 enum i915_cache_level cache_level,
574 u32 flags);
575};
576
853ba5d2 577struct i915_address_space {
93bd8649 578 struct drm_mm mm;
853ba5d2 579 struct drm_device *dev;
a7bbbd63 580 struct list_head global_link;
853ba5d2
BW
581 unsigned long start; /* Start offset always 0 for dri2 */
582 size_t total; /* size addr space maps (ex. 2GB for ggtt) */
583
584 struct {
585 dma_addr_t addr;
586 struct page *page;
587 } scratch;
588
5cef07e1
BW
589 /**
590 * List of objects currently involved in rendering.
591 *
592 * Includes buffers having the contents of their GPU caches
593 * flushed, not necessarily primitives. last_rendering_seqno
594 * represents when the rendering involved will be completed.
595 *
596 * A reference is held on the buffer while on this list.
597 */
598 struct list_head active_list;
599
600 /**
601 * LRU list of objects which are not in the ringbuffer and
602 * are ready to unbind, but are still in the GTT.
603 *
604 * last_rendering_seqno is 0 while an object is in this list.
605 *
606 * A reference is not held on the buffer while on this list,
607 * as merely being GTT-bound shouldn't prevent its being
608 * freed, and we'll pull it off the list in the free path.
609 */
610 struct list_head inactive_list;
611
853ba5d2
BW
612 /* FIXME: Need a more generic return type */
613 gen6_gtt_pte_t (*pte_encode)(dma_addr_t addr,
b35b380e
BW
614 enum i915_cache_level level,
615 bool valid); /* Create a valid PTE */
853ba5d2
BW
616 void (*clear_range)(struct i915_address_space *vm,
617 unsigned int first_entry,
828c7908
BW
618 unsigned int num_entries,
619 bool use_scratch);
853ba5d2
BW
620 void (*insert_entries)(struct i915_address_space *vm,
621 struct sg_table *st,
622 unsigned int first_entry,
623 enum i915_cache_level cache_level);
624 void (*cleanup)(struct i915_address_space *vm);
625};
626
5d4545ae
BW
627/* The Graphics Translation Table is the way in which GEN hardware translates a
628 * Graphics Virtual Address into a Physical Address. In addition to the normal
629 * collateral associated with any va->pa translations GEN hardware also has a
630 * portion of the GTT which can be mapped by the CPU and remain both coherent
631 * and correct (in cases like swizzling). That region is referred to as GMADR in
632 * the spec.
633 */
634struct i915_gtt {
853ba5d2 635 struct i915_address_space base;
baa09f5f 636 size_t stolen_size; /* Total size of stolen memory */
5d4545ae
BW
637
638 unsigned long mappable_end; /* End offset that we can CPU map */
639 struct io_mapping *mappable; /* Mapping to our CPU mappable region */
640 phys_addr_t mappable_base; /* PA of our GMADR */
641
642 /** "Graphics Stolen Memory" holds the global PTEs */
643 void __iomem *gsm;
a81cc00c
BW
644
645 bool do_idle_maps;
7faf1ab2 646
911bdf0a 647 int mtrr;
7faf1ab2
DV
648
649 /* global gtt ops */
baa09f5f 650 int (*gtt_probe)(struct drm_device *dev, size_t *gtt_total,
41907ddc
BW
651 size_t *stolen, phys_addr_t *mappable_base,
652 unsigned long *mappable_end);
5d4545ae 653};
853ba5d2 654#define gtt_total_entries(gtt) ((gtt).base.total >> PAGE_SHIFT)
5d4545ae 655
1d2a314c 656struct i915_hw_ppgtt {
853ba5d2 657 struct i915_address_space base;
c8d4c0d6 658 struct drm_mm_node node;
1d2a314c 659 unsigned num_pd_entries;
37aca44a
BW
660 union {
661 struct page **pt_pages;
662 struct page *gen8_pt_pages;
663 };
664 struct page *pd_pages;
665 int num_pd_pages;
666 int num_pt_pages;
667 union {
668 uint32_t pd_offset;
669 dma_addr_t pd_dma_addr[4];
670 };
671 union {
672 dma_addr_t *pt_dma_addr;
673 dma_addr_t *gen8_pt_dma_addr[4];
674 };
a3d67d23
BW
675
676 int (*enable)(struct i915_hw_ppgtt *ppgtt);
1d2a314c
DV
677};
678
e59ec13d
MK
679struct i915_ctx_hang_stats {
680 /* This context had batch pending when hang was declared */
681 unsigned batch_pending;
682
683 /* This context had batch active when hang was declared */
684 unsigned batch_active;
be62acb4
MK
685
686 /* Time when this context was last blamed for a GPU reset */
687 unsigned long guilty_ts;
688
689 /* This context is banned to submit more work */
690 bool banned;
e59ec13d 691};
40521054
BW
692
693/* This must match up with the value previously used for execbuf2.rsvd1. */
694#define DEFAULT_CONTEXT_ID 0
695struct i915_hw_context {
dce3271b 696 struct kref ref;
40521054 697 int id;
e0556841 698 bool is_initialized;
3ccfd19d 699 uint8_t remap_slice;
40521054 700 struct drm_i915_file_private *file_priv;
0009e46c 701 struct intel_ring_buffer *last_ring;
40521054 702 struct drm_i915_gem_object *obj;
e59ec13d 703 struct i915_ctx_hang_stats hang_stats;
a33afea5
BW
704
705 struct list_head link;
40521054
BW
706};
707
5c3fe8b0
BW
708struct i915_fbc {
709 unsigned long size;
710 unsigned int fb_id;
711 enum plane plane;
712 int y;
713
714 struct drm_mm_node *compressed_fb;
715 struct drm_mm_node *compressed_llb;
716
717 struct intel_fbc_work {
718 struct delayed_work work;
719 struct drm_crtc *crtc;
720 struct drm_framebuffer *fb;
721 int interval;
722 } *fbc_work;
723
29ebf90f
CW
724 enum no_fbc_reason {
725 FBC_OK, /* FBC is enabled */
726 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
727 FBC_NO_OUTPUT, /* no outputs enabled to compress */
728 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
729 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
730 FBC_MODE_TOO_LARGE, /* mode too large for compression */
731 FBC_BAD_PLANE, /* fbc not supported on plane */
732 FBC_NOT_TILED, /* buffer not tiled */
733 FBC_MULTIPLE_PIPES, /* more than one pipe active */
734 FBC_MODULE_PARAM,
735 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
736 } no_fbc_reason;
b5e50c3f
JB
737};
738
a031d709
RV
739struct i915_psr {
740 bool sink_support;
741 bool source_ok;
3f51e471 742};
5c3fe8b0 743
3bad0781 744enum intel_pch {
f0350830 745 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
746 PCH_IBX, /* Ibexpeak PCH */
747 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 748 PCH_LPT, /* Lynxpoint PCH */
40c7ead9 749 PCH_NOP,
3bad0781
ZW
750};
751
988d6ee8
PZ
752enum intel_sbi_destination {
753 SBI_ICLK,
754 SBI_MPHY,
755};
756
b690e96c 757#define QUIRK_PIPEA_FORCE (1<<0)
435793df 758#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 759#define QUIRK_INVERT_BRIGHTNESS (1<<2)
b690e96c 760
8be48d92 761struct intel_fbdev;
1630fe75 762struct intel_fbc_work;
38651674 763
c2b9152f
DV
764struct intel_gmbus {
765 struct i2c_adapter adapter;
f2ce9faf 766 u32 force_bit;
c2b9152f 767 u32 reg0;
36c785f0 768 u32 gpio_reg;
c167a6fc 769 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
770 struct drm_i915_private *dev_priv;
771};
772
f4c956ad 773struct i915_suspend_saved_registers {
ba8bbcf6
JB
774 u8 saveLBB;
775 u32 saveDSPACNTR;
776 u32 saveDSPBCNTR;
e948e994 777 u32 saveDSPARB;
ba8bbcf6
JB
778 u32 savePIPEACONF;
779 u32 savePIPEBCONF;
780 u32 savePIPEASRC;
781 u32 savePIPEBSRC;
782 u32 saveFPA0;
783 u32 saveFPA1;
784 u32 saveDPLL_A;
785 u32 saveDPLL_A_MD;
786 u32 saveHTOTAL_A;
787 u32 saveHBLANK_A;
788 u32 saveHSYNC_A;
789 u32 saveVTOTAL_A;
790 u32 saveVBLANK_A;
791 u32 saveVSYNC_A;
792 u32 saveBCLRPAT_A;
5586c8bc 793 u32 saveTRANSACONF;
42048781
ZW
794 u32 saveTRANS_HTOTAL_A;
795 u32 saveTRANS_HBLANK_A;
796 u32 saveTRANS_HSYNC_A;
797 u32 saveTRANS_VTOTAL_A;
798 u32 saveTRANS_VBLANK_A;
799 u32 saveTRANS_VSYNC_A;
0da3ea12 800 u32 savePIPEASTAT;
ba8bbcf6
JB
801 u32 saveDSPASTRIDE;
802 u32 saveDSPASIZE;
803 u32 saveDSPAPOS;
585fb111 804 u32 saveDSPAADDR;
ba8bbcf6
JB
805 u32 saveDSPASURF;
806 u32 saveDSPATILEOFF;
807 u32 savePFIT_PGM_RATIOS;
0eb96d6e 808 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
809 u32 saveBLC_PWM_CTL;
810 u32 saveBLC_PWM_CTL2;
07bf139b 811 u32 saveBLC_HIST_CTL_B;
42048781
ZW
812 u32 saveBLC_CPU_PWM_CTL;
813 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
814 u32 saveFPB0;
815 u32 saveFPB1;
816 u32 saveDPLL_B;
817 u32 saveDPLL_B_MD;
818 u32 saveHTOTAL_B;
819 u32 saveHBLANK_B;
820 u32 saveHSYNC_B;
821 u32 saveVTOTAL_B;
822 u32 saveVBLANK_B;
823 u32 saveVSYNC_B;
824 u32 saveBCLRPAT_B;
5586c8bc 825 u32 saveTRANSBCONF;
42048781
ZW
826 u32 saveTRANS_HTOTAL_B;
827 u32 saveTRANS_HBLANK_B;
828 u32 saveTRANS_HSYNC_B;
829 u32 saveTRANS_VTOTAL_B;
830 u32 saveTRANS_VBLANK_B;
831 u32 saveTRANS_VSYNC_B;
0da3ea12 832 u32 savePIPEBSTAT;
ba8bbcf6
JB
833 u32 saveDSPBSTRIDE;
834 u32 saveDSPBSIZE;
835 u32 saveDSPBPOS;
585fb111 836 u32 saveDSPBADDR;
ba8bbcf6
JB
837 u32 saveDSPBSURF;
838 u32 saveDSPBTILEOFF;
585fb111
JB
839 u32 saveVGA0;
840 u32 saveVGA1;
841 u32 saveVGA_PD;
ba8bbcf6
JB
842 u32 saveVGACNTRL;
843 u32 saveADPA;
844 u32 saveLVDS;
585fb111
JB
845 u32 savePP_ON_DELAYS;
846 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
847 u32 saveDVOA;
848 u32 saveDVOB;
849 u32 saveDVOC;
850 u32 savePP_ON;
851 u32 savePP_OFF;
852 u32 savePP_CONTROL;
585fb111 853 u32 savePP_DIVISOR;
ba8bbcf6
JB
854 u32 savePFIT_CONTROL;
855 u32 save_palette_a[256];
856 u32 save_palette_b[256];
06027f91 857 u32 saveDPFC_CB_BASE;
ba8bbcf6
JB
858 u32 saveFBC_CFB_BASE;
859 u32 saveFBC_LL_BASE;
860 u32 saveFBC_CONTROL;
861 u32 saveFBC_CONTROL2;
0da3ea12
JB
862 u32 saveIER;
863 u32 saveIIR;
864 u32 saveIMR;
42048781
ZW
865 u32 saveDEIER;
866 u32 saveDEIMR;
867 u32 saveGTIER;
868 u32 saveGTIMR;
869 u32 saveFDI_RXA_IMR;
870 u32 saveFDI_RXB_IMR;
1f84e550 871 u32 saveCACHE_MODE_0;
1f84e550 872 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
873 u32 saveSWF0[16];
874 u32 saveSWF1[16];
875 u32 saveSWF2[3];
876 u8 saveMSR;
877 u8 saveSR[8];
123f794f 878 u8 saveGR[25];
ba8bbcf6 879 u8 saveAR_INDEX;
a59e122a 880 u8 saveAR[21];
ba8bbcf6 881 u8 saveDACMASK;
a59e122a 882 u8 saveCR[37];
4b9de737 883 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
884 u32 saveCURACNTR;
885 u32 saveCURAPOS;
886 u32 saveCURABASE;
887 u32 saveCURBCNTR;
888 u32 saveCURBPOS;
889 u32 saveCURBBASE;
890 u32 saveCURSIZE;
a4fc5ed6
KP
891 u32 saveDP_B;
892 u32 saveDP_C;
893 u32 saveDP_D;
894 u32 savePIPEA_GMCH_DATA_M;
895 u32 savePIPEB_GMCH_DATA_M;
896 u32 savePIPEA_GMCH_DATA_N;
897 u32 savePIPEB_GMCH_DATA_N;
898 u32 savePIPEA_DP_LINK_M;
899 u32 savePIPEB_DP_LINK_M;
900 u32 savePIPEA_DP_LINK_N;
901 u32 savePIPEB_DP_LINK_N;
42048781
ZW
902 u32 saveFDI_RXA_CTL;
903 u32 saveFDI_TXA_CTL;
904 u32 saveFDI_RXB_CTL;
905 u32 saveFDI_TXB_CTL;
906 u32 savePFA_CTL_1;
907 u32 savePFB_CTL_1;
908 u32 savePFA_WIN_SZ;
909 u32 savePFB_WIN_SZ;
910 u32 savePFA_WIN_POS;
911 u32 savePFB_WIN_POS;
5586c8bc
ZW
912 u32 savePCH_DREF_CONTROL;
913 u32 saveDISP_ARB_CTL;
914 u32 savePIPEA_DATA_M1;
915 u32 savePIPEA_DATA_N1;
916 u32 savePIPEA_LINK_M1;
917 u32 savePIPEA_LINK_N1;
918 u32 savePIPEB_DATA_M1;
919 u32 savePIPEB_DATA_N1;
920 u32 savePIPEB_LINK_M1;
921 u32 savePIPEB_LINK_N1;
b5b72e89 922 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 923 u32 savePCH_PORT_HOTPLUG;
f4c956ad 924};
c85aa885
DV
925
926struct intel_gen6_power_mgmt {
59cdb63d 927 /* work and pm_iir are protected by dev_priv->irq_lock */
c85aa885
DV
928 struct work_struct work;
929 u32 pm_iir;
59cdb63d 930
c85aa885
DV
931 /* The below variables an all the rps hw state are protected by
932 * dev->struct mutext. */
933 u8 cur_delay;
934 u8 min_delay;
935 u8 max_delay;
52ceb908 936 u8 rpe_delay;
dd75fdc8
CW
937 u8 rp1_delay;
938 u8 rp0_delay;
31c77388 939 u8 hw_max;
1a01ab3b 940
dd75fdc8
CW
941 int last_adj;
942 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
943
c0951f0c 944 bool enabled;
1a01ab3b 945 struct delayed_work delayed_resume_work;
4fc688ce
JB
946
947 /*
948 * Protects RPS/RC6 register access and PCU communication.
949 * Must be taken after struct_mutex if nested.
950 */
951 struct mutex hw_lock;
c85aa885
DV
952};
953
1a240d4d
DV
954/* defined intel_pm.c */
955extern spinlock_t mchdev_lock;
956
c85aa885
DV
957struct intel_ilk_power_mgmt {
958 u8 cur_delay;
959 u8 min_delay;
960 u8 max_delay;
961 u8 fmax;
962 u8 fstart;
963
964 u64 last_count1;
965 unsigned long last_time1;
966 unsigned long chipset_power;
967 u64 last_count2;
968 struct timespec last_time2;
969 unsigned long gfx_power;
970 u8 corr;
971
972 int c_m;
973 int r_t;
3e373948
DV
974
975 struct drm_i915_gem_object *pwrctx;
976 struct drm_i915_gem_object *renderctx;
c85aa885
DV
977};
978
a38911a3
WX
979/* Power well structure for haswell */
980struct i915_power_well {
c1ca727f 981 const char *name;
6f3ef5dd 982 bool always_on;
a38911a3
WX
983 /* power well enable/disable usage count */
984 int count;
c1ca727f
ID
985 unsigned long domains;
986 void *data;
987 void (*set)(struct drm_device *dev, struct i915_power_well *power_well,
988 bool enable);
989 bool (*is_enabled)(struct drm_device *dev,
990 struct i915_power_well *power_well);
a38911a3
WX
991};
992
83c00f55 993struct i915_power_domains {
baa70707
ID
994 /*
995 * Power wells needed for initialization at driver init and suspend
996 * time are on. They are kept on until after the first modeset.
997 */
998 bool init_power_on;
c1ca727f 999 int power_well_count;
baa70707 1000
83c00f55 1001 struct mutex lock;
1da51581 1002 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1003 struct i915_power_well *power_wells;
83c00f55
ID
1004};
1005
231f42a4
DV
1006struct i915_dri1_state {
1007 unsigned allow_batchbuffer : 1;
1008 u32 __iomem *gfx_hws_cpu_addr;
1009
1010 unsigned int cpp;
1011 int back_offset;
1012 int front_offset;
1013 int current_page;
1014 int page_flipping;
1015
1016 uint32_t counter;
1017};
1018
db1b76ca
DV
1019struct i915_ums_state {
1020 /**
1021 * Flag if the X Server, and thus DRM, is not currently in
1022 * control of the device.
1023 *
1024 * This is set between LeaveVT and EnterVT. It needs to be
1025 * replaced with a semaphore. It also needs to be
1026 * transitioned away from for kernel modesetting.
1027 */
1028 int mm_suspended;
1029};
1030
35a85ac6 1031#define MAX_L3_SLICES 2
a4da4fa4 1032struct intel_l3_parity {
35a85ac6 1033 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1034 struct work_struct error_work;
35a85ac6 1035 int which_slice;
a4da4fa4
DV
1036};
1037
4b5aed62 1038struct i915_gem_mm {
4b5aed62
DV
1039 /** Memory allocator for GTT stolen memory */
1040 struct drm_mm stolen;
4b5aed62
DV
1041 /** List of all objects in gtt_space. Used to restore gtt
1042 * mappings on resume */
1043 struct list_head bound_list;
1044 /**
1045 * List of objects which are not bound to the GTT (thus
1046 * are idle and not used by the GPU) but still have
1047 * (presumably uncached) pages still attached.
1048 */
1049 struct list_head unbound_list;
1050
1051 /** Usable portion of the GTT for GEM */
1052 unsigned long stolen_base; /* limited to low memory (32-bit) */
1053
4b5aed62
DV
1054 /** PPGTT used for aliasing the PPGTT with the GTT */
1055 struct i915_hw_ppgtt *aliasing_ppgtt;
1056
1057 struct shrinker inactive_shrinker;
1058 bool shrinker_no_lock_stealing;
1059
4b5aed62
DV
1060 /** LRU list of objects with fence regs on them. */
1061 struct list_head fence_list;
1062
1063 /**
1064 * We leave the user IRQ off as much as possible,
1065 * but this means that requests will finish and never
1066 * be retired once the system goes idle. Set a timer to
1067 * fire periodically while the ring is running. When it
1068 * fires, go retire requests.
1069 */
1070 struct delayed_work retire_work;
1071
b29c19b6
CW
1072 /**
1073 * When we detect an idle GPU, we want to turn on
1074 * powersaving features. So once we see that there
1075 * are no more requests outstanding and no more
1076 * arrive within a small period of time, we fire
1077 * off the idle_work.
1078 */
1079 struct delayed_work idle_work;
1080
4b5aed62
DV
1081 /**
1082 * Are we in a non-interruptible section of code like
1083 * modesetting?
1084 */
1085 bool interruptible;
1086
4b5aed62
DV
1087 /** Bit 6 swizzling required for X tiling */
1088 uint32_t bit_6_swizzle_x;
1089 /** Bit 6 swizzling required for Y tiling */
1090 uint32_t bit_6_swizzle_y;
1091
1092 /* storage for physical objects */
1093 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
1094
1095 /* accounting, useful for userland debugging */
c20e8355 1096 spinlock_t object_stat_lock;
4b5aed62
DV
1097 size_t object_memory;
1098 u32 object_count;
1099};
1100
edc3d884
MK
1101struct drm_i915_error_state_buf {
1102 unsigned bytes;
1103 unsigned size;
1104 int err;
1105 u8 *buf;
1106 loff_t start;
1107 loff_t pos;
1108};
1109
fc16b48b
MK
1110struct i915_error_state_file_priv {
1111 struct drm_device *dev;
1112 struct drm_i915_error_state *error;
1113};
1114
99584db3
DV
1115struct i915_gpu_error {
1116 /* For hangcheck timer */
1117#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1118#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1119 /* Hang gpu twice in this window and your context gets banned */
1120#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1121
99584db3 1122 struct timer_list hangcheck_timer;
99584db3
DV
1123
1124 /* For reset and error_state handling. */
1125 spinlock_t lock;
1126 /* Protected by the above dev->gpu_error.lock. */
1127 struct drm_i915_error_state *first_error;
1128 struct work_struct work;
99584db3 1129
094f9a54
CW
1130
1131 unsigned long missed_irq_rings;
1132
1f83fee0 1133 /**
2ac0f450 1134 * State variable controlling the reset flow and count
1f83fee0 1135 *
2ac0f450
MK
1136 * This is a counter which gets incremented when reset is triggered,
1137 * and again when reset has been handled. So odd values (lowest bit set)
1138 * means that reset is in progress and even values that
1139 * (reset_counter >> 1):th reset was successfully completed.
1140 *
1141 * If reset is not completed succesfully, the I915_WEDGE bit is
1142 * set meaning that hardware is terminally sour and there is no
1143 * recovery. All waiters on the reset_queue will be woken when
1144 * that happens.
1145 *
1146 * This counter is used by the wait_seqno code to notice that reset
1147 * event happened and it needs to restart the entire ioctl (since most
1148 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1149 *
1150 * This is important for lock-free wait paths, where no contended lock
1151 * naturally enforces the correct ordering between the bail-out of the
1152 * waiter and the gpu reset work code.
1f83fee0
DV
1153 */
1154 atomic_t reset_counter;
1155
1f83fee0 1156#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1157#define I915_WEDGED (1 << 31)
1f83fee0
DV
1158
1159 /**
1160 * Waitqueue to signal when the reset has completed. Used by clients
1161 * that wait for dev_priv->mm.wedged to settle.
1162 */
1163 wait_queue_head_t reset_queue;
33196ded 1164
99584db3
DV
1165 /* For gpu hang simulation. */
1166 unsigned int stop_rings;
094f9a54
CW
1167
1168 /* For missed irq/seqno simulation. */
1169 unsigned int test_irq_rings;
99584db3
DV
1170};
1171
b8efb17b
ZR
1172enum modeset_restore {
1173 MODESET_ON_LID_OPEN,
1174 MODESET_DONE,
1175 MODESET_SUSPENDED,
1176};
1177
6acab15a
PZ
1178struct ddi_vbt_port_info {
1179 uint8_t hdmi_level_shift;
311a2094
PZ
1180
1181 uint8_t supports_dvi:1;
1182 uint8_t supports_hdmi:1;
1183 uint8_t supports_dp:1;
6acab15a
PZ
1184};
1185
41aa3448
RV
1186struct intel_vbt_data {
1187 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1188 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1189
1190 /* Feature bits */
1191 unsigned int int_tv_support:1;
1192 unsigned int lvds_dither:1;
1193 unsigned int lvds_vbt:1;
1194 unsigned int int_crt_support:1;
1195 unsigned int lvds_use_ssc:1;
1196 unsigned int display_clock_mode:1;
1197 unsigned int fdi_rx_polarity_inverted:1;
1198 int lvds_ssc_freq;
1199 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1200
1201 /* eDP */
1202 int edp_rate;
1203 int edp_lanes;
1204 int edp_preemphasis;
1205 int edp_vswing;
1206 bool edp_initialized;
1207 bool edp_support;
1208 int edp_bpp;
1209 struct edp_power_seq edp_pps;
1210
d17c5443
SK
1211 /* MIPI DSI */
1212 struct {
1213 u16 panel_id;
1214 } dsi;
1215
41aa3448
RV
1216 int crt_ddc_pin;
1217
1218 int child_dev_num;
768f69c9 1219 union child_device_config *child_dev;
6acab15a
PZ
1220
1221 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1222};
1223
77c122bc
VS
1224enum intel_ddb_partitioning {
1225 INTEL_DDB_PART_1_2,
1226 INTEL_DDB_PART_5_6, /* IVB+ */
1227};
1228
1fd527cc
VS
1229struct intel_wm_level {
1230 bool enable;
1231 uint32_t pri_val;
1232 uint32_t spr_val;
1233 uint32_t cur_val;
1234 uint32_t fbc_val;
1235};
1236
609cedef
VS
1237struct hsw_wm_values {
1238 uint32_t wm_pipe[3];
1239 uint32_t wm_lp[3];
1240 uint32_t wm_lp_spr[3];
1241 uint32_t wm_linetime[3];
1242 bool enable_fbc_wm;
1243 enum intel_ddb_partitioning partitioning;
1244};
1245
c67a470b
PZ
1246/*
1247 * This struct tracks the state needed for the Package C8+ feature.
1248 *
1249 * Package states C8 and deeper are really deep PC states that can only be
1250 * reached when all the devices on the system allow it, so even if the graphics
1251 * device allows PC8+, it doesn't mean the system will actually get to these
1252 * states.
1253 *
1254 * Our driver only allows PC8+ when all the outputs are disabled, the power well
1255 * is disabled and the GPU is idle. When these conditions are met, we manually
1256 * do the other conditions: disable the interrupts, clocks and switch LCPLL
1257 * refclk to Fclk.
1258 *
1259 * When we really reach PC8 or deeper states (not just when we allow it) we lose
1260 * the state of some registers, so when we come back from PC8+ we need to
1261 * restore this state. We don't get into PC8+ if we're not in RC6, so we don't
1262 * need to take care of the registers kept by RC6.
1263 *
1264 * The interrupt disabling is part of the requirements. We can only leave the
1265 * PCH HPD interrupts enabled. If we're in PC8+ and we get another interrupt we
1266 * can lock the machine.
1267 *
1268 * Ideally every piece of our code that needs PC8+ disabled would call
1269 * hsw_disable_package_c8, which would increment disable_count and prevent the
1270 * system from reaching PC8+. But we don't have a symmetric way to do this for
1271 * everything, so we have the requirements_met and gpu_idle variables. When we
1272 * switch requirements_met or gpu_idle to true we decrease disable_count, and
1273 * increase it in the opposite case. The requirements_met variable is true when
1274 * all the CRTCs, encoders and the power well are disabled. The gpu_idle
1275 * variable is true when the GPU is idle.
1276 *
1277 * In addition to everything, we only actually enable PC8+ if disable_count
1278 * stays at zero for at least some seconds. This is implemented with the
1279 * enable_work variable. We do this so we don't enable/disable PC8 dozens of
1280 * consecutive times when all screens are disabled and some background app
1281 * queries the state of our connectors, or we have some application constantly
1282 * waking up to use the GPU. Only after the enable_work function actually
1283 * enables PC8+ the "enable" variable will become true, which means that it can
1284 * be false even if disable_count is 0.
1285 *
1286 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1287 * goes back to false exactly before we reenable the IRQs. We use this variable
1288 * to check if someone is trying to enable/disable IRQs while they're supposed
1289 * to be disabled. This shouldn't happen and we'll print some error messages in
1290 * case it happens, but if it actually happens we'll also update the variables
1291 * inside struct regsave so when we restore the IRQs they will contain the
1292 * latest expected values.
1293 *
1294 * For more, read "Display Sequences for Package C8" on our documentation.
1295 */
1296struct i915_package_c8 {
1297 bool requirements_met;
1298 bool gpu_idle;
1299 bool irqs_disabled;
1300 /* Only true after the delayed work task actually enables it. */
1301 bool enabled;
1302 int disable_count;
1303 struct mutex lock;
1304 struct delayed_work enable_work;
1305
1306 struct {
1307 uint32_t deimr;
1308 uint32_t sdeimr;
1309 uint32_t gtimr;
1310 uint32_t gtier;
1311 uint32_t gen6_pmimr;
1312 } regsave;
1313};
1314
926321d5
DV
1315enum intel_pipe_crc_source {
1316 INTEL_PIPE_CRC_SOURCE_NONE,
1317 INTEL_PIPE_CRC_SOURCE_PLANE1,
1318 INTEL_PIPE_CRC_SOURCE_PLANE2,
1319 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1320 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1321 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1322 INTEL_PIPE_CRC_SOURCE_TV,
1323 INTEL_PIPE_CRC_SOURCE_DP_B,
1324 INTEL_PIPE_CRC_SOURCE_DP_C,
1325 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1326 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1327 INTEL_PIPE_CRC_SOURCE_MAX,
1328};
1329
8bf1e9f1 1330struct intel_pipe_crc_entry {
ac2300d4 1331 uint32_t frame;
8bf1e9f1
SH
1332 uint32_t crc[5];
1333};
1334
b2c88f5b 1335#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1336struct intel_pipe_crc {
d538bbdf
DL
1337 spinlock_t lock;
1338 bool opened; /* exclusive access to the result file */
e5f75aca 1339 struct intel_pipe_crc_entry *entries;
926321d5 1340 enum intel_pipe_crc_source source;
d538bbdf 1341 int head, tail;
07144428 1342 wait_queue_head_t wq;
8bf1e9f1
SH
1343};
1344
f4c956ad
DV
1345typedef struct drm_i915_private {
1346 struct drm_device *dev;
42dcedd4 1347 struct kmem_cache *slab;
f4c956ad
DV
1348
1349 const struct intel_device_info *info;
1350
1351 int relative_constants_mode;
1352
1353 void __iomem *regs;
1354
907b28c5 1355 struct intel_uncore uncore;
f4c956ad
DV
1356
1357 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1358
28c70f16 1359
f4c956ad
DV
1360 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1361 * controller on different i2c buses. */
1362 struct mutex gmbus_mutex;
1363
1364 /**
1365 * Base address of the gmbus and gpio block.
1366 */
1367 uint32_t gpio_mmio_base;
1368
28c70f16
DV
1369 wait_queue_head_t gmbus_wait_queue;
1370
f4c956ad
DV
1371 struct pci_dev *bridge_dev;
1372 struct intel_ring_buffer ring[I915_NUM_RINGS];
f72b3435 1373 uint32_t last_seqno, next_seqno;
f4c956ad
DV
1374
1375 drm_dma_handle_t *status_page_dmah;
f4c956ad
DV
1376 struct resource mch_res;
1377
1378 atomic_t irq_received;
1379
1380 /* protects the irq masks */
1381 spinlock_t irq_lock;
1382
9ee32fea
DV
1383 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1384 struct pm_qos_request pm_qos;
1385
f4c956ad 1386 /* DPIO indirect register protection */
09153000 1387 struct mutex dpio_lock;
f4c956ad
DV
1388
1389 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1390 union {
1391 u32 irq_mask;
1392 u32 de_irq_mask[I915_MAX_PIPES];
1393 };
f4c956ad 1394 u32 gt_irq_mask;
605cd25b 1395 u32 pm_irq_mask;
f4c956ad 1396
f4c956ad 1397 struct work_struct hotplug_work;
52d7eced 1398 bool enable_hotplug_processing;
b543fb04
EE
1399 struct {
1400 unsigned long hpd_last_jiffies;
1401 int hpd_cnt;
1402 enum {
1403 HPD_ENABLED = 0,
1404 HPD_DISABLED = 1,
1405 HPD_MARK_DISABLED = 2
1406 } hpd_mark;
1407 } hpd_stats[HPD_NUM_PINS];
142e2398 1408 u32 hpd_event_bits;
ac4c16c5 1409 struct timer_list hotplug_reenable_timer;
f4c956ad 1410
7f1f3851 1411 int num_plane;
f4c956ad 1412
5c3fe8b0 1413 struct i915_fbc fbc;
f4c956ad 1414 struct intel_opregion opregion;
41aa3448 1415 struct intel_vbt_data vbt;
f4c956ad
DV
1416
1417 /* overlay */
1418 struct intel_overlay *overlay;
2c6602df 1419 unsigned int sprite_scaling_enabled;
f4c956ad 1420
58c68779
JN
1421 /* backlight registers and fields in struct intel_panel */
1422 spinlock_t backlight_lock;
31ad8ec6 1423
f4c956ad 1424 /* LVDS info */
f4c956ad
DV
1425 bool no_aux_handshake;
1426
f4c956ad
DV
1427 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1428 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1429 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1430
1431 unsigned int fsb_freq, mem_freq, is_ddr3;
1432
645416f5
DV
1433 /**
1434 * wq - Driver workqueue for GEM.
1435 *
1436 * NOTE: Work items scheduled here are not allowed to grab any modeset
1437 * locks, for otherwise the flushing done in the pageflip code will
1438 * result in deadlocks.
1439 */
f4c956ad
DV
1440 struct workqueue_struct *wq;
1441
1442 /* Display functions */
1443 struct drm_i915_display_funcs display;
1444
1445 /* PCH chipset type */
1446 enum intel_pch pch_type;
17a303ec 1447 unsigned short pch_id;
f4c956ad
DV
1448
1449 unsigned long quirks;
1450
b8efb17b
ZR
1451 enum modeset_restore modeset_restore;
1452 struct mutex modeset_restore_lock;
673a394b 1453
a7bbbd63 1454 struct list_head vm_list; /* Global list of all address spaces */
853ba5d2 1455 struct i915_gtt gtt; /* VMA representing the global address space */
5d4545ae 1456
4b5aed62 1457 struct i915_gem_mm mm;
8781342d 1458
8781342d
DV
1459 /* Kernel Modesetting */
1460
9b9d172d 1461 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1462
27f8227b
JB
1463 struct drm_crtc *plane_to_crtc_mapping[3];
1464 struct drm_crtc *pipe_to_crtc_mapping[3];
6b95a207
KH
1465 wait_queue_head_t pending_flip_queue;
1466
c4597872
DV
1467#ifdef CONFIG_DEBUG_FS
1468 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1469#endif
1470
e72f9fbf
DV
1471 int num_shared_dpll;
1472 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
6441ab5f 1473 struct intel_ddi_plls ddi_plls;
e4607fcf 1474 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1475
652c393a
JB
1476 /* Reclocking support */
1477 bool render_reclock_avail;
1478 bool lvds_downclock_avail;
18f9ed12
ZY
1479 /* indicates the reduced downclock for LVDS*/
1480 int lvds_downclock;
652c393a 1481 u16 orig_clock;
f97108d1 1482
c4804411 1483 bool mchbar_need_disable;
f97108d1 1484
a4da4fa4
DV
1485 struct intel_l3_parity l3_parity;
1486
59124506
BW
1487 /* Cannot be determined by PCIID. You must always read a register. */
1488 size_t ellc_size;
1489
c6a828d3 1490 /* gen6+ rps state */
c85aa885 1491 struct intel_gen6_power_mgmt rps;
c6a828d3 1492
20e4d407
DV
1493 /* ilk-only ips/rps state. Everything in here is protected by the global
1494 * mchdev_lock in intel_pm.c */
c85aa885 1495 struct intel_ilk_power_mgmt ips;
b5e50c3f 1496
83c00f55 1497 struct i915_power_domains power_domains;
a38911a3 1498
a031d709 1499 struct i915_psr psr;
3f51e471 1500
99584db3 1501 struct i915_gpu_error gpu_error;
ae681d96 1502
c9cddffc
JB
1503 struct drm_i915_gem_object *vlv_pctx;
1504
4520f53a 1505#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1506 /* list of fbdev register on this device */
1507 struct intel_fbdev *fbdev;
4520f53a 1508#endif
e953fd7b 1509
073f34d9
JB
1510 /*
1511 * The console may be contended at resume, but we don't
1512 * want it to block on it.
1513 */
1514 struct work_struct console_resume_work;
1515
e953fd7b 1516 struct drm_property *broadcast_rgb_property;
3f43c48d 1517 struct drm_property *force_audio_property;
e3689190 1518
254f965c 1519 uint32_t hw_context_size;
a33afea5 1520 struct list_head context_list;
f4c956ad 1521
3e68320e 1522 u32 fdi_rx_config;
68d18ad7 1523
f4c956ad 1524 struct i915_suspend_saved_registers regfile;
231f42a4 1525
53615a5e
VS
1526 struct {
1527 /*
1528 * Raw watermark latency values:
1529 * in 0.1us units for WM0,
1530 * in 0.5us units for WM1+.
1531 */
1532 /* primary */
1533 uint16_t pri_latency[5];
1534 /* sprite */
1535 uint16_t spr_latency[5];
1536 /* cursor */
1537 uint16_t cur_latency[5];
609cedef
VS
1538
1539 /* current hardware state */
1540 struct hsw_wm_values hw;
53615a5e
VS
1541 } wm;
1542
c67a470b
PZ
1543 struct i915_package_c8 pc8;
1544
231f42a4
DV
1545 /* Old dri1 support infrastructure, beware the dragons ya fools entering
1546 * here! */
1547 struct i915_dri1_state dri1;
db1b76ca
DV
1548 /* Old ums support infrastructure, same warning applies. */
1549 struct i915_ums_state ums;
1da177e4
LT
1550} drm_i915_private_t;
1551
2c1792a1
CW
1552static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1553{
1554 return dev->dev_private;
1555}
1556
b4519513
CW
1557/* Iterate over initialised rings */
1558#define for_each_ring(ring__, dev_priv__, i__) \
1559 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1560 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1561
b1d7e4b4
WF
1562enum hdmi_force_audio {
1563 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1564 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1565 HDMI_AUDIO_AUTO, /* trust EDID */
1566 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1567};
1568
190d6cd5 1569#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1570
37e680a1
CW
1571struct drm_i915_gem_object_ops {
1572 /* Interface between the GEM object and its backing storage.
1573 * get_pages() is called once prior to the use of the associated set
1574 * of pages before to binding them into the GTT, and put_pages() is
1575 * called after we no longer need them. As we expect there to be
1576 * associated cost with migrating pages between the backing storage
1577 * and making them available for the GPU (e.g. clflush), we may hold
1578 * onto the pages after they are no longer referenced by the GPU
1579 * in case they may be used again shortly (for example migrating the
1580 * pages to a different memory domain within the GTT). put_pages()
1581 * will therefore most likely be called when the object itself is
1582 * being released or under memory pressure (where we attempt to
1583 * reap pages for the shrinker).
1584 */
1585 int (*get_pages)(struct drm_i915_gem_object *);
1586 void (*put_pages)(struct drm_i915_gem_object *);
1587};
1588
673a394b 1589struct drm_i915_gem_object {
c397b908 1590 struct drm_gem_object base;
673a394b 1591
37e680a1
CW
1592 const struct drm_i915_gem_object_ops *ops;
1593
2f633156
BW
1594 /** List of VMAs backed by this object */
1595 struct list_head vma_list;
1596
c1ad11fc
CW
1597 /** Stolen memory for this object, instead of being backed by shmem. */
1598 struct drm_mm_node *stolen;
35c20a60 1599 struct list_head global_list;
673a394b 1600
69dc4987 1601 struct list_head ring_list;
b25cb2f8
BW
1602 /** Used in execbuf to temporarily hold a ref */
1603 struct list_head obj_exec_link;
673a394b
EA
1604
1605 /**
65ce3027
CW
1606 * This is set if the object is on the active lists (has pending
1607 * rendering and so a non-zero seqno), and is not set if it i s on
1608 * inactive (ready to be unbound) list.
673a394b 1609 */
0206e353 1610 unsigned int active:1;
673a394b
EA
1611
1612 /**
1613 * This is set if the object has been written to since last bound
1614 * to the GTT
1615 */
0206e353 1616 unsigned int dirty:1;
778c3544
DV
1617
1618 /**
1619 * Fence register bits (if any) for this object. Will be set
1620 * as needed when mapped into the GTT.
1621 * Protected by dev->struct_mutex.
778c3544 1622 */
4b9de737 1623 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1624
778c3544
DV
1625 /**
1626 * Advice: are the backing pages purgeable?
1627 */
0206e353 1628 unsigned int madv:2;
778c3544 1629
778c3544
DV
1630 /**
1631 * Current tiling mode for the object.
1632 */
0206e353 1633 unsigned int tiling_mode:2;
5d82e3e6
CW
1634 /**
1635 * Whether the tiling parameters for the currently associated fence
1636 * register have changed. Note that for the purposes of tracking
1637 * tiling changes we also treat the unfenced register, the register
1638 * slot that the object occupies whilst it executes a fenced
1639 * command (such as BLT on gen2/3), as a "fence".
1640 */
1641 unsigned int fence_dirty:1;
778c3544 1642
75e9e915
DV
1643 /**
1644 * Is the object at the current location in the gtt mappable and
1645 * fenceable? Used to avoid costly recalculations.
1646 */
0206e353 1647 unsigned int map_and_fenceable:1;
75e9e915 1648
fb7d516a
DV
1649 /**
1650 * Whether the current gtt mapping needs to be mappable (and isn't just
1651 * mappable by accident). Track pin and fault separate for a more
1652 * accurate mappable working set.
1653 */
0206e353
AJ
1654 unsigned int fault_mappable:1;
1655 unsigned int pin_mappable:1;
cc98b413 1656 unsigned int pin_display:1;
fb7d516a 1657
caea7476
CW
1658 /*
1659 * Is the GPU currently using a fence to access this buffer,
1660 */
1661 unsigned int pending_fenced_gpu_access:1;
1662 unsigned int fenced_gpu_access:1;
1663
651d794f 1664 unsigned int cache_level:3;
93dfb40c 1665
7bddb01f 1666 unsigned int has_aliasing_ppgtt_mapping:1;
74898d7e 1667 unsigned int has_global_gtt_mapping:1;
9da3da66 1668 unsigned int has_dma_mapping:1;
7bddb01f 1669
9da3da66 1670 struct sg_table *pages;
a5570178 1671 int pages_pin_count;
673a394b 1672
1286ff73 1673 /* prime dma-buf support */
9a70cc2a
DA
1674 void *dma_buf_vmapping;
1675 int vmapping_count;
1676
caea7476
CW
1677 struct intel_ring_buffer *ring;
1678
1c293ea3 1679 /** Breadcrumb of last rendering to the buffer. */
0201f1ec
CW
1680 uint32_t last_read_seqno;
1681 uint32_t last_write_seqno;
caea7476
CW
1682 /** Breadcrumb of last fenced GPU access to the buffer. */
1683 uint32_t last_fenced_seqno;
673a394b 1684
778c3544 1685 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1686 uint32_t stride;
673a394b 1687
80075d49
DV
1688 /** References from framebuffers, locks out tiling changes. */
1689 unsigned long framebuffer_references;
1690
280b713b 1691 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1692 unsigned long *bit_17;
280b713b 1693
79e53945 1694 /** User space pin count and filp owning the pin */
aa5f8021 1695 unsigned long user_pin_count;
79e53945 1696 struct drm_file *pin_filp;
71acb5eb
DA
1697
1698 /** for phy allocated objects */
1699 struct drm_i915_gem_phys_object *phys_obj;
673a394b 1700};
b45305fc 1701#define to_gem_object(obj) (&((struct drm_i915_gem_object *)(obj))->base)
673a394b 1702
62b8b215 1703#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1704
673a394b
EA
1705/**
1706 * Request queue structure.
1707 *
1708 * The request queue allows us to note sequence numbers that have been emitted
1709 * and may be associated with active buffers to be retired.
1710 *
1711 * By keeping this list, we can avoid having to do questionable
1712 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
1713 * an emission time with seqnos for tracking how far ahead of the GPU we are.
1714 */
1715struct drm_i915_gem_request {
852835f3
ZN
1716 /** On Which ring this request was generated */
1717 struct intel_ring_buffer *ring;
1718
673a394b
EA
1719 /** GEM sequence number associated with this request. */
1720 uint32_t seqno;
1721
7d736f4f
MK
1722 /** Position in the ringbuffer of the start of the request */
1723 u32 head;
1724
1725 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
1726 u32 tail;
1727
0e50e96b
MK
1728 /** Context related to this request */
1729 struct i915_hw_context *ctx;
1730
7d736f4f
MK
1731 /** Batch buffer related to this request if any */
1732 struct drm_i915_gem_object *batch_obj;
1733
673a394b
EA
1734 /** Time at which this request was emitted, in jiffies. */
1735 unsigned long emitted_jiffies;
1736
b962442e 1737 /** global list entry for this request */
673a394b 1738 struct list_head list;
b962442e 1739
f787a5f5 1740 struct drm_i915_file_private *file_priv;
b962442e
EA
1741 /** file_priv list entry for this request */
1742 struct list_head client_list;
673a394b
EA
1743};
1744
1745struct drm_i915_file_private {
b29c19b6
CW
1746 struct drm_i915_private *dev_priv;
1747
673a394b 1748 struct {
99057c81 1749 spinlock_t lock;
b962442e 1750 struct list_head request_list;
b29c19b6 1751 struct delayed_work idle_work;
673a394b 1752 } mm;
40521054 1753 struct idr context_idr;
e59ec13d
MK
1754
1755 struct i915_ctx_hang_stats hang_stats;
b29c19b6 1756 atomic_t rps_wait_boost;
673a394b
EA
1757};
1758
2c1792a1 1759#define INTEL_INFO(dev) (to_i915(dev)->info)
cae5852d 1760
ffbab09b
VS
1761#define IS_I830(dev) ((dev)->pdev->device == 0x3577)
1762#define IS_845G(dev) ((dev)->pdev->device == 0x2562)
cae5852d 1763#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
ffbab09b 1764#define IS_I865G(dev) ((dev)->pdev->device == 0x2572)
cae5852d 1765#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
ffbab09b
VS
1766#define IS_I915GM(dev) ((dev)->pdev->device == 0x2592)
1767#define IS_I945G(dev) ((dev)->pdev->device == 0x2772)
cae5852d
ZN
1768#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
1769#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
1770#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
ffbab09b 1771#define IS_GM45(dev) ((dev)->pdev->device == 0x2A42)
cae5852d 1772#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
ffbab09b
VS
1773#define IS_PINEVIEW_G(dev) ((dev)->pdev->device == 0xa001)
1774#define IS_PINEVIEW_M(dev) ((dev)->pdev->device == 0xa011)
cae5852d
ZN
1775#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
1776#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
ffbab09b 1777#define IS_IRONLAKE_M(dev) ((dev)->pdev->device == 0x0046)
4b65177b 1778#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
ffbab09b
VS
1779#define IS_IVB_GT1(dev) ((dev)->pdev->device == 0x0156 || \
1780 (dev)->pdev->device == 0x0152 || \
1781 (dev)->pdev->device == 0x015a)
1782#define IS_SNB_GT1(dev) ((dev)->pdev->device == 0x0102 || \
1783 (dev)->pdev->device == 0x0106 || \
1784 (dev)->pdev->device == 0x010A)
70a3eb7a 1785#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
4cae9ae0 1786#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
4e8058a2 1787#define IS_BROADWELL(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1788#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 1789#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
ffbab09b 1790 ((dev)->pdev->device & 0xFF00) == 0x0C00)
5dd8c4c3
BW
1791#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
1792 (((dev)->pdev->device & 0xf) == 0x2 || \
1793 ((dev)->pdev->device & 0xf) == 0x6 || \
1794 ((dev)->pdev->device & 0xf) == 0xe))
1795#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
ffbab09b 1796 ((dev)->pdev->device & 0xFF00) == 0x0A00)
5dd8c4c3 1797#define IS_ULT(dev) (IS_HSW_ULT(dev) || IS_BDW_ULT(dev))
9435373e 1798#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
ffbab09b 1799 ((dev)->pdev->device & 0x00F0) == 0x0020)
b833d685 1800#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 1801
85436696
JB
1802/*
1803 * The genX designation typically refers to the render engine, so render
1804 * capability related checks should use IS_GEN, while display and other checks
1805 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
1806 * chips, etc.).
1807 */
cae5852d
ZN
1808#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
1809#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
1810#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
1811#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
1812#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 1813#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 1814#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
cae5852d 1815
73ae478c
BW
1816#define RENDER_RING (1<<RCS)
1817#define BSD_RING (1<<VCS)
1818#define BLT_RING (1<<BCS)
1819#define VEBOX_RING (1<<VECS)
1820#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
1821#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
1822#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
3d29b842 1823#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
651d794f 1824#define HAS_WT(dev) (IS_HASWELL(dev) && to_i915(dev)->ellc_size)
cae5852d
ZN
1825#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
1826
254f965c 1827#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
93553609 1828#define HAS_ALIASING_PPGTT(dev) (INTEL_INFO(dev)->gen >=6 && !IS_VALLEYVIEW(dev))
1d2a314c 1829
05394f39 1830#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
1831#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
1832
b45305fc
DV
1833/* Early gen2 have a totally busted CS tlb and require pinned batches. */
1834#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
1835
cae5852d
ZN
1836/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
1837 * rows, which changed the alignment requirements and fence programming.
1838 */
1839#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
1840 IS_I915GM(dev)))
1841#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
1842#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
1843#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
1844#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
1845#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
1846
1847#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
1848#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
1849#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 1850
2a114cc1 1851#define HAS_IPS(dev) (IS_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 1852
dd93be58 1853#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 1854#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
ed8546ac 1855#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev))
7c6c2652 1856#define HAS_PC8(dev) (IS_HASWELL(dev)) /* XXX HSW:ULX */
affa9354 1857
17a303ec
PZ
1858#define INTEL_PCH_DEVICE_ID_MASK 0xff00
1859#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
1860#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
1861#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
1862#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
1863#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
1864
2c1792a1 1865#define INTEL_PCH_TYPE(dev) (to_i915(dev)->pch_type)
eb877ebf 1866#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
1867#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
1868#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 1869#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 1870#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 1871
040d2baa
BW
1872/* DPF == dynamic parity feature */
1873#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
1874#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 1875
c8735b0c
BW
1876#define GT_FREQUENCY_MULTIPLIER 50
1877
05394f39
CW
1878#include "i915_trace.h"
1879
baa70943 1880extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639 1881extern int i915_max_ioctl;
a35d9d3c
BW
1882extern unsigned int i915_fbpercrtc __always_unused;
1883extern int i915_panel_ignore_lid __read_mostly;
1884extern unsigned int i915_powersave __read_mostly;
f45b5557 1885extern int i915_semaphores __read_mostly;
a35d9d3c 1886extern unsigned int i915_lvds_downclock __read_mostly;
121d527a 1887extern int i915_lvds_channel_mode __read_mostly;
4415e63b 1888extern int i915_panel_use_ssc __read_mostly;
a35d9d3c 1889extern int i915_vbt_sdvo_panel_type __read_mostly;
c0f372b3 1890extern int i915_enable_rc6 __read_mostly;
4415e63b 1891extern int i915_enable_fbc __read_mostly;
a35d9d3c 1892extern bool i915_enable_hangcheck __read_mostly;
650dc07e 1893extern int i915_enable_ppgtt __read_mostly;
105b7c11 1894extern int i915_enable_psr __read_mostly;
0a3af268 1895extern unsigned int i915_preliminary_hw_support __read_mostly;
2124b72e 1896extern int i915_disable_power_well __read_mostly;
3c4ca58c 1897extern int i915_enable_ips __read_mostly;
2385bdf0 1898extern bool i915_fastboot __read_mostly;
c67a470b 1899extern int i915_enable_pc8 __read_mostly;
90058745 1900extern int i915_pc8_timeout __read_mostly;
0b74b508 1901extern bool i915_prefault_disable __read_mostly;
b3a83639 1902
6a9ee8af
DA
1903extern int i915_suspend(struct drm_device *dev, pm_message_t state);
1904extern int i915_resume(struct drm_device *dev);
7c1c2871
DA
1905extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
1906extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
1907
1da177e4 1908 /* i915_dma.c */
d05c617e 1909void i915_update_dri1_breadcrumb(struct drm_device *dev);
84b1fd10 1910extern void i915_kernel_lost_context(struct drm_device * dev);
22eae947 1911extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 1912extern int i915_driver_unload(struct drm_device *);
673a394b 1913extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
84b1fd10 1914extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac
EA
1915extern void i915_driver_preclose(struct drm_device *dev,
1916 struct drm_file *file_priv);
673a394b
EA
1917extern void i915_driver_postclose(struct drm_device *dev,
1918 struct drm_file *file_priv);
84b1fd10 1919extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 1920#ifdef CONFIG_COMPAT
0d6aa60b
DA
1921extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
1922 unsigned long arg);
c43b5634 1923#endif
673a394b 1924extern int i915_emit_box(struct drm_device *dev,
c4e7a414
CW
1925 struct drm_clip_rect *box,
1926 int DR1, int DR4);
8e96d9c4 1927extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 1928extern int i915_reset(struct drm_device *dev);
7648fa99
JB
1929extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
1930extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
1931extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
1932extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
1933
073f34d9 1934extern void intel_console_resume(struct work_struct *work);
af6061af 1935
1da177e4 1936/* i915_irq.c */
10cd45b6 1937void i915_queue_hangcheck(struct drm_device *dev);
527f9e90 1938void i915_handle_error(struct drm_device *dev, bool wedged);
1da177e4 1939
f71d4af4 1940extern void intel_irq_init(struct drm_device *dev);
e1b4d303 1941extern void intel_pm_init(struct drm_device *dev);
20afbda2 1942extern void intel_hpd_init(struct drm_device *dev);
907b28c5
CW
1943extern void intel_pm_init(struct drm_device *dev);
1944
1945extern void intel_uncore_sanitize(struct drm_device *dev);
1946extern void intel_uncore_early_sanitize(struct drm_device *dev);
1947extern void intel_uncore_init(struct drm_device *dev);
907b28c5 1948extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 1949extern void intel_uncore_fini(struct drm_device *dev);
b1f14ad0 1950
7c463586 1951void
3b6c42e8 1952i915_enable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586
KP
1953
1954void
3b6c42e8 1955i915_disable_pipestat(drm_i915_private_t *dev_priv, enum pipe pipe, u32 mask);
7c463586 1956
673a394b
EA
1957/* i915_gem.c */
1958int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1959 struct drm_file *file_priv);
1960int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1961 struct drm_file *file_priv);
1962int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1963 struct drm_file *file_priv);
1964int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1965 struct drm_file *file_priv);
1966int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1967 struct drm_file *file_priv);
de151cf6
JB
1968int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1969 struct drm_file *file_priv);
673a394b
EA
1970int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1971 struct drm_file *file_priv);
1972int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1973 struct drm_file *file_priv);
1974int i915_gem_execbuffer(struct drm_device *dev, void *data,
1975 struct drm_file *file_priv);
76446cac
JB
1976int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1977 struct drm_file *file_priv);
673a394b
EA
1978int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1979 struct drm_file *file_priv);
1980int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1981 struct drm_file *file_priv);
1982int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1983 struct drm_file *file_priv);
199adf40
BW
1984int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
1985 struct drm_file *file);
1986int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
1987 struct drm_file *file);
673a394b
EA
1988int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1989 struct drm_file *file_priv);
3ef94daa
CW
1990int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1991 struct drm_file *file_priv);
673a394b
EA
1992int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1993 struct drm_file *file_priv);
1994int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1995 struct drm_file *file_priv);
1996int i915_gem_set_tiling(struct drm_device *dev, void *data,
1997 struct drm_file *file_priv);
1998int i915_gem_get_tiling(struct drm_device *dev, void *data,
1999 struct drm_file *file_priv);
5a125c3c
EA
2000int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2001 struct drm_file *file_priv);
23ba4fd0
BW
2002int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2003 struct drm_file *file_priv);
673a394b 2004void i915_gem_load(struct drm_device *dev);
42dcedd4
CW
2005void *i915_gem_object_alloc(struct drm_device *dev);
2006void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2007void i915_gem_object_init(struct drm_i915_gem_object *obj,
2008 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2009struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2010 size_t size);
673a394b 2011void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2012void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2013
2021746e 2014int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2015 struct i915_address_space *vm,
2021746e 2016 uint32_t alignment,
86a1ee26
CW
2017 bool map_and_fenceable,
2018 bool nonblocking);
d7f46fc4 2019void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
07fe0b12
BW
2020int __must_check i915_vma_unbind(struct i915_vma *vma);
2021int __must_check i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj);
dd624afd 2022int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
05394f39 2023void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
673a394b 2024void i915_gem_lastclose(struct drm_device *dev);
f787a5f5 2025
37e680a1 2026int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2027static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2028{
67d5a50c
ID
2029 struct sg_page_iter sg_iter;
2030
2031 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2032 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2033
2034 return NULL;
9da3da66 2035}
a5570178
CW
2036static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2037{
2038 BUG_ON(obj->pages == NULL);
2039 obj->pages_pin_count++;
2040}
2041static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2042{
2043 BUG_ON(obj->pages_pin_count == 0);
2044 obj->pages_pin_count--;
2045}
2046
54cf91dc 2047int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b
BW
2048int i915_gem_object_sync(struct drm_i915_gem_object *obj,
2049 struct intel_ring_buffer *to);
e2d05a8b
BW
2050void i915_vma_move_to_active(struct i915_vma *vma,
2051 struct intel_ring_buffer *ring);
ff72145b
DA
2052int i915_gem_dumb_create(struct drm_file *file_priv,
2053 struct drm_device *dev,
2054 struct drm_mode_create_dumb *args);
2055int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
2056 uint32_t handle, uint64_t *offset);
f787a5f5
CW
2057/**
2058 * Returns true if seq1 is later than seq2.
2059 */
2060static inline bool
2061i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2062{
2063 return (int32_t)(seq1 - seq2) >= 0;
2064}
2065
fca26bb4
MK
2066int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2067int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2068int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2069int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2070
9a5a53b3 2071static inline bool
1690e1eb
CW
2072i915_gem_object_pin_fence(struct drm_i915_gem_object *obj)
2073{
2074 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2075 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2076 dev_priv->fence_regs[obj->fence_reg].pin_count++;
9a5a53b3
CW
2077 return true;
2078 } else
2079 return false;
1690e1eb
CW
2080}
2081
2082static inline void
2083i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj)
2084{
2085 if (obj->fence_reg != I915_FENCE_REG_NONE) {
2086 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
b8c3af76 2087 WARN_ON(dev_priv->fence_regs[obj->fence_reg].pin_count <= 0);
1690e1eb
CW
2088 dev_priv->fence_regs[obj->fence_reg].pin_count--;
2089 }
2090}
2091
b29c19b6 2092bool i915_gem_retire_requests(struct drm_device *dev);
a71d8d94 2093void i915_gem_retire_requests_ring(struct intel_ring_buffer *ring);
33196ded 2094int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2095 bool interruptible);
1f83fee0
DV
2096static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2097{
2098 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2099 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2100}
2101
2102static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2103{
2ac0f450
MK
2104 return atomic_read(&error->reset_counter) & I915_WEDGED;
2105}
2106
2107static inline u32 i915_reset_count(struct i915_gpu_error *error)
2108{
2109 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2110}
a71d8d94 2111
069efc1d 2112void i915_gem_reset(struct drm_device *dev);
000433b6 2113bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2114int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2115int __must_check i915_gem_init(struct drm_device *dev);
f691e2f4 2116int __must_check i915_gem_init_hw(struct drm_device *dev);
c3787e2e 2117int i915_gem_l3_remap(struct intel_ring_buffer *ring, int slice);
f691e2f4 2118void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2119void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2120int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2121int __must_check i915_gem_suspend(struct drm_device *dev);
0025c077
MK
2122int __i915_add_request(struct intel_ring_buffer *ring,
2123 struct drm_file *file,
7d736f4f 2124 struct drm_i915_gem_object *batch_obj,
0025c077
MK
2125 u32 *seqno);
2126#define i915_add_request(ring, seqno) \
854c94a7 2127 __i915_add_request(ring, NULL, NULL, seqno)
199b2bc2
BW
2128int __must_check i915_wait_seqno(struct intel_ring_buffer *ring,
2129 uint32_t seqno);
de151cf6 2130int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2131int __must_check
2132i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2133 bool write);
2134int __must_check
dabdfe02
CW
2135i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2136int __must_check
2da3b9b9
CW
2137i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2138 u32 alignment,
2021746e 2139 struct intel_ring_buffer *pipelined);
cc98b413 2140void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
71acb5eb 2141int i915_gem_attach_phys_object(struct drm_device *dev,
05394f39 2142 struct drm_i915_gem_object *obj,
6eeefaf3
CW
2143 int id,
2144 int align);
71acb5eb 2145void i915_gem_detach_phys_object(struct drm_device *dev,
05394f39 2146 struct drm_i915_gem_object *obj);
71acb5eb 2147void i915_gem_free_all_phys_object(struct drm_device *dev);
b29c19b6 2148int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2149void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2150
0fa87796
ID
2151uint32_t
2152i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2153uint32_t
d865110c
ID
2154i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2155 int tiling_mode, bool fenced);
467cffba 2156
e4ffd173
CW
2157int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2158 enum i915_cache_level cache_level);
2159
1286ff73
DV
2160struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2161 struct dma_buf *dma_buf);
2162
2163struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2164 struct drm_gem_object *gem_obj, int flags);
2165
19b2dbde
CW
2166void i915_gem_restore_fences(struct drm_device *dev);
2167
a70a3148
BW
2168unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
2169 struct i915_address_space *vm);
2170bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
2171bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
2172 struct i915_address_space *vm);
2173unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2174 struct i915_address_space *vm);
2175struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
2176 struct i915_address_space *vm);
accfef2e
BW
2177struct i915_vma *
2178i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
2179 struct i915_address_space *vm);
5c2abbea
BW
2180
2181struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2182static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2183 struct i915_vma *vma;
2184 list_for_each_entry(vma, &obj->vma_list, vma_link)
2185 if (vma->pin_count > 0)
2186 return true;
2187 return false;
2188}
5c2abbea 2189
a70a3148
BW
2190/* Some GGTT VM helpers */
2191#define obj_to_ggtt(obj) \
2192 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2193static inline bool i915_is_ggtt(struct i915_address_space *vm)
2194{
2195 struct i915_address_space *ggtt =
2196 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2197 return vm == ggtt;
2198}
2199
2200static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2201{
2202 return i915_gem_obj_bound(obj, obj_to_ggtt(obj));
2203}
2204
2205static inline unsigned long
2206i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2207{
2208 return i915_gem_obj_offset(obj, obj_to_ggtt(obj));
2209}
2210
2211static inline unsigned long
2212i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2213{
2214 return i915_gem_obj_size(obj, obj_to_ggtt(obj));
2215}
c37e2204
BW
2216
2217static inline int __must_check
2218i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2219 uint32_t alignment,
2220 bool map_and_fenceable,
2221 bool nonblocking)
2222{
2223 return i915_gem_object_pin(obj, obj_to_ggtt(obj), alignment,
2224 map_and_fenceable, nonblocking);
2225}
a70a3148 2226
254f965c 2227/* i915_gem_context.c */
8245be31 2228int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2229void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2230void i915_gem_context_reset(struct drm_device *dev);
e422b888 2231int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2232int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2233void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
e0556841
BW
2234int i915_switch_context(struct intel_ring_buffer *ring,
2235 struct drm_file *file, int to_id);
dce3271b
MK
2236void i915_gem_context_free(struct kref *ctx_ref);
2237static inline void i915_gem_context_reference(struct i915_hw_context *ctx)
2238{
2239 kref_get(&ctx->ref);
2240}
2241
2242static inline void i915_gem_context_unreference(struct i915_hw_context *ctx)
2243{
2244 kref_put(&ctx->ref, i915_gem_context_free);
2245}
2246
c0bb617a 2247struct i915_ctx_hang_stats * __must_check
11fa3384 2248i915_gem_context_get_hang_stats(struct drm_device *dev,
c0bb617a
MK
2249 struct drm_file *file,
2250 u32 id);
84624813
BW
2251int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2252 struct drm_file *file);
2253int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2254 struct drm_file *file);
1286ff73 2255
76aaf220 2256/* i915_gem_gtt.c */
1d2a314c 2257void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev);
828c7908
BW
2258void i915_check_and_clear_faults(struct drm_device *dev);
2259void i915_gem_suspend_gtt_mappings(struct drm_device *dev);
76aaf220 2260void i915_gem_restore_gtt_mappings(struct drm_device *dev);
74163907 2261int __must_check i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj);
74163907 2262void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj);
d7e5008f
BW
2263void i915_gem_init_global_gtt(struct drm_device *dev);
2264void i915_gem_setup_global_gtt(struct drm_device *dev, unsigned long start,
2265 unsigned long mappable_end, unsigned long end);
e76e9aeb 2266int i915_gem_gtt_init(struct drm_device *dev);
d09105c6 2267static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2268{
2269 if (INTEL_INFO(dev)->gen < 6)
2270 intel_gtt_chipset_flush();
2271}
2272
76aaf220 2273
b47eb4a2 2274/* i915_gem_evict.c */
f6cd1f15
BW
2275int __must_check i915_gem_evict_something(struct drm_device *dev,
2276 struct i915_address_space *vm,
2277 int min_size,
42d6ab48
CW
2278 unsigned alignment,
2279 unsigned cache_level,
86a1ee26
CW
2280 bool mappable,
2281 bool nonblock);
68c8c17f 2282int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
6c085a72 2283int i915_gem_evict_everything(struct drm_device *dev);
b47eb4a2 2284
9797fbfb
CW
2285/* i915_gem_stolen.c */
2286int i915_gem_init_stolen(struct drm_device *dev);
11be49eb
CW
2287int i915_gem_stolen_setup_compression(struct drm_device *dev, int size);
2288void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2289void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2290struct drm_i915_gem_object *
2291i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2292struct drm_i915_gem_object *
2293i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2294 u32 stolen_offset,
2295 u32 gtt_offset,
2296 u32 size);
0104fdbb 2297void i915_gem_object_release_stolen(struct drm_i915_gem_object *obj);
9797fbfb 2298
673a394b 2299/* i915_gem_tiling.c */
2c1792a1 2300static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67
CW
2301{
2302 drm_i915_private_t *dev_priv = obj->base.dev->dev_private;
2303
2304 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2305 obj->tiling_mode != I915_TILING_NONE;
2306}
2307
673a394b 2308void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2309void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2310void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2311
2312/* i915_gem_debug.c */
23bc5982
CW
2313#if WATCH_LISTS
2314int i915_verify_lists(struct drm_device *dev);
673a394b 2315#else
23bc5982 2316#define i915_verify_lists(dev) 0
673a394b 2317#endif
1da177e4 2318
2017263e 2319/* i915_debugfs.c */
27c202ad
BG
2320int i915_debugfs_init(struct drm_minor *minor);
2321void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2322#ifdef CONFIG_DEBUG_FS
07144428
DL
2323void intel_display_crc_init(struct drm_device *dev);
2324#else
f8c168fa 2325static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2326#endif
84734a04
MK
2327
2328/* i915_gpu_error.c */
edc3d884
MK
2329__printf(2, 3)
2330void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2331int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2332 const struct i915_error_state_file_priv *error);
4dc955f7
MK
2333int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
2334 size_t count, loff_t pos);
2335static inline void i915_error_state_buf_release(
2336 struct drm_i915_error_state_buf *eb)
2337{
2338 kfree(eb->buf);
2339}
84734a04
MK
2340void i915_capture_error_state(struct drm_device *dev);
2341void i915_error_state_get(struct drm_device *dev,
2342 struct i915_error_state_file_priv *error_priv);
2343void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2344void i915_destroy_error_state(struct drm_device *dev);
2345
2346void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
2347const char *i915_cache_level_str(int type);
2017263e 2348
317c35d1
JB
2349/* i915_suspend.c */
2350extern int i915_save_state(struct drm_device *dev);
2351extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2352
d8157a36
DV
2353/* i915_ums.c */
2354void i915_save_display_reg(struct drm_device *dev);
2355void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2356
0136db58
BW
2357/* i915_sysfs.c */
2358void i915_setup_sysfs(struct drm_device *dev_priv);
2359void i915_teardown_sysfs(struct drm_device *dev_priv);
2360
f899fc64
CW
2361/* intel_i2c.c */
2362extern int intel_setup_gmbus(struct drm_device *dev);
2363extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2364static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2365{
2ed06c93 2366 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2367}
2368
2369extern struct i2c_adapter *intel_gmbus_get_adapter(
2370 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2371extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2372extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2373static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2374{
2375 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2376}
f899fc64
CW
2377extern void intel_i2c_reset(struct drm_device *dev);
2378
3b617967 2379/* intel_opregion.c */
9c4b0a68 2380struct intel_encoder;
44834a67
CW
2381extern int intel_opregion_setup(struct drm_device *dev);
2382#ifdef CONFIG_ACPI
2383extern void intel_opregion_init(struct drm_device *dev);
2384extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2385extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2386extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2387 bool enable);
ecbc5cf3
JN
2388extern int intel_opregion_notify_adapter(struct drm_device *dev,
2389 pci_power_t state);
65e082c9 2390#else
44834a67
CW
2391static inline void intel_opregion_init(struct drm_device *dev) { return; }
2392static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2393static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2394static inline int
2395intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2396{
2397 return 0;
2398}
ecbc5cf3
JN
2399static inline int
2400intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2401{
2402 return 0;
2403}
65e082c9 2404#endif
8ee1c3db 2405
723bfd70
JB
2406/* intel_acpi.c */
2407#ifdef CONFIG_ACPI
2408extern void intel_register_dsm_handler(void);
2409extern void intel_unregister_dsm_handler(void);
2410#else
2411static inline void intel_register_dsm_handler(void) { return; }
2412static inline void intel_unregister_dsm_handler(void) { return; }
2413#endif /* CONFIG_ACPI */
2414
79e53945 2415/* modesetting */
f817586c 2416extern void intel_modeset_init_hw(struct drm_device *dev);
7d708ee4 2417extern void intel_modeset_suspend_hw(struct drm_device *dev);
79e53945 2418extern void intel_modeset_init(struct drm_device *dev);
2c7111db 2419extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 2420extern void intel_modeset_cleanup(struct drm_device *dev);
28d52043 2421extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
2422extern void intel_modeset_setup_hw_state(struct drm_device *dev,
2423 bool force_restore);
44cec740 2424extern void i915_redisable_vga(struct drm_device *dev);
ee5382ae 2425extern bool intel_fbc_enabled(struct drm_device *dev);
43a9539f 2426extern void intel_disable_fbc(struct drm_device *dev);
7648fa99 2427extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 2428extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 2429extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84
JB
2430extern void valleyview_set_rps(struct drm_device *dev, u8 val);
2431extern int valleyview_rps_max_freq(struct drm_i915_private *dev_priv);
2432extern int valleyview_rps_min_freq(struct drm_i915_private *dev_priv);
0206e353
AJ
2433extern void intel_detect_pch(struct drm_device *dev);
2434extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 2435extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 2436
2911a35b 2437extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
2438int i915_reg_read_ioctl(struct drm_device *dev, void *data,
2439 struct drm_file *file);
b6359918
MK
2440int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
2441 struct drm_file *file);
575155a9 2442
6ef3d427
CW
2443/* overlay */
2444extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
2445extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
2446 struct intel_overlay_error_state *error);
c4a1d9e4
CW
2447
2448extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 2449extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
2450 struct drm_device *dev,
2451 struct intel_display_error_state *error);
6ef3d427 2452
b7287d80
BW
2453/* On SNB platform, before reading ring registers forcewake bit
2454 * must be set to prevent GT core from power down and stale values being
2455 * returned.
2456 */
c8d9a590
D
2457void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2458void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
b7287d80 2459
42c0526c
BW
2460int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u8 mbox, u32 *val);
2461int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u8 mbox, u32 val);
59de0813
JN
2462
2463/* intel_sideband.c */
64936258
JN
2464u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
2465void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
2466u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
2467u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
2468void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2469u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
2470void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
2471u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
2472void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
2473u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
2474void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
2475u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
2476void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
2477u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
2478void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
2479u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
2480 enum intel_sbi_destination destination);
2481void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
2482 enum intel_sbi_destination destination);
0a073b84 2483
2ec3815f
VS
2484int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
2485int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 2486
940aece4
D
2487void vlv_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
2488void vlv_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
2489
2490#define FORCEWAKE_VLV_RENDER_RANGE_OFFSET(reg) \
2491 (((reg) >= 0x2000 && (reg) < 0x4000) ||\
2492 ((reg) >= 0x5000 && (reg) < 0x8000) ||\
2493 ((reg) >= 0xB000 && (reg) < 0x12000) ||\
2494 ((reg) >= 0x2E000 && (reg) < 0x30000))
2495
2496#define FORCEWAKE_VLV_MEDIA_RANGE_OFFSET(reg)\
2497 (((reg) >= 0x12000 && (reg) < 0x14000) ||\
2498 ((reg) >= 0x22000 && (reg) < 0x24000) ||\
2499 ((reg) >= 0x30000 && (reg) < 0x40000))
2500
c8d9a590
D
2501#define FORCEWAKE_RENDER (1 << 0)
2502#define FORCEWAKE_MEDIA (1 << 1)
2503#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA)
2504
2505
0b274481
BW
2506#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
2507#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
2508
2509#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
2510#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
2511#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
2512#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
2513
2514#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
2515#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
2516#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
2517#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
2518
2519#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
2520#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d
ZN
2521
2522#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
2523#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
2524
55bc60db
VS
2525/* "Broadcast RGB" property */
2526#define INTEL_BROADCAST_RGB_AUTO 0
2527#define INTEL_BROADCAST_RGB_FULL 1
2528#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 2529
766aa1c4
VS
2530static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
2531{
2532 if (HAS_PCH_SPLIT(dev))
2533 return CPU_VGACNTRL;
2534 else if (IS_VALLEYVIEW(dev))
2535 return VLV_VGACNTRL;
2536 else
2537 return VGACNTRL;
2538}
2539
2bb4629a
VS
2540static inline void __user *to_user_ptr(u64 address)
2541{
2542 return (void __user *)(uintptr_t)address;
2543}
2544
df97729f
ID
2545static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
2546{
2547 unsigned long j = msecs_to_jiffies(m);
2548
2549 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2550}
2551
2552static inline unsigned long
2553timespec_to_jiffies_timeout(const struct timespec *value)
2554{
2555 unsigned long j = timespec_to_jiffies(value);
2556
2557 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
2558}
2559
1da177e4 2560#endif
This page took 0.858185 seconds and 5 git commands to generate.