drm/i915: Infrastructure for supporting different GGTT views per object
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_drv.h
CommitLineData
1da177e4
LT
1/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
0d6aa60b 3/*
bc54fd1a 4 *
1da177e4
LT
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
bc54fd1a
DA
7 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
0d6aa60b 28 */
1da177e4
LT
29
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
e9b73c67
CW
33#include <uapi/drm/i915_drm.h>
34
585fb111 35#include "i915_reg.h"
79e53945 36#include "intel_bios.h"
8187a2b7 37#include "intel_ringbuffer.h"
b20385f1 38#include "intel_lrc.h"
0260c420 39#include "i915_gem_gtt.h"
564ddb2f 40#include "i915_gem_render_state.h"
0839ccb8 41#include <linux/io-mapping.h>
f899fc64 42#include <linux/i2c.h>
c167a6fc 43#include <linux/i2c-algo-bit.h>
0ade6386 44#include <drm/intel-gtt.h>
ba8286fa 45#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
d9fc9413 46#include <drm/drm_gem.h>
aaa6fd2a 47#include <linux/backlight.h>
5cc9ed4b 48#include <linux/hashtable.h>
2911a35b 49#include <linux/intel-iommu.h>
742cbee8 50#include <linux/kref.h>
9ee32fea 51#include <linux/pm_qos.h>
585fb111 52
1da177e4
LT
53/* General customization:
54 */
55
1da177e4
LT
56#define DRIVER_NAME "i915"
57#define DRIVER_DESC "Intel Graphics"
93dc1b65 58#define DRIVER_DATE "20141205"
1da177e4 59
c883ef1b 60#undef WARN_ON
5f77eeb0
DV
61/* Many gcc seem to no see through this and fall over :( */
62#if 0
63#define WARN_ON(x) ({ \
64 bool __i915_warn_cond = (x); \
65 if (__builtin_constant_p(__i915_warn_cond)) \
66 BUILD_BUG_ON(__i915_warn_cond); \
67 WARN(__i915_warn_cond, "WARN_ON(" #x ")"); })
68#else
69#define WARN_ON(x) WARN((x), "WARN_ON(" #x ")")
70#endif
71
72#define MISSING_CASE(x) WARN(1, "Missing switch case (%lu) in %s\n", \
73 (long) (x), __func__);
c883ef1b 74
317c35d1 75enum pipe {
752aa88a 76 INVALID_PIPE = -1,
317c35d1
JB
77 PIPE_A = 0,
78 PIPE_B,
9db4a9c7 79 PIPE_C,
a57c774a
AK
80 _PIPE_EDP,
81 I915_MAX_PIPES = _PIPE_EDP
317c35d1 82};
9db4a9c7 83#define pipe_name(p) ((p) + 'A')
317c35d1 84
a5c961d1
PZ
85enum transcoder {
86 TRANSCODER_A = 0,
87 TRANSCODER_B,
88 TRANSCODER_C,
a57c774a
AK
89 TRANSCODER_EDP,
90 I915_MAX_TRANSCODERS
a5c961d1
PZ
91};
92#define transcoder_name(t) ((t) + 'A')
93
84139d1e
DL
94/*
95 * This is the maximum (across all platforms) number of planes (primary +
96 * sprites) that can be active at the same time on one pipe.
97 *
98 * This value doesn't count the cursor plane.
99 */
100#define I915_MAX_PLANES 3
101
80824003
JB
102enum plane {
103 PLANE_A = 0,
104 PLANE_B,
9db4a9c7 105 PLANE_C,
80824003 106};
9db4a9c7 107#define plane_name(p) ((p) + 'A')
52440211 108
d615a166 109#define sprite_name(p, s) ((p) * INTEL_INFO(dev)->num_sprites[(p)] + (s) + 'A')
06da8da2 110
2b139522
ED
111enum port {
112 PORT_A = 0,
113 PORT_B,
114 PORT_C,
115 PORT_D,
116 PORT_E,
117 I915_MAX_PORTS
118};
119#define port_name(p) ((p) + 'A')
120
a09caddd 121#define I915_NUM_PHYS_VLV 2
e4607fcf
CML
122
123enum dpio_channel {
124 DPIO_CH0,
125 DPIO_CH1
126};
127
128enum dpio_phy {
129 DPIO_PHY0,
130 DPIO_PHY1
131};
132
b97186f0
PZ
133enum intel_display_power_domain {
134 POWER_DOMAIN_PIPE_A,
135 POWER_DOMAIN_PIPE_B,
136 POWER_DOMAIN_PIPE_C,
137 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
138 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
139 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
140 POWER_DOMAIN_TRANSCODER_A,
141 POWER_DOMAIN_TRANSCODER_B,
142 POWER_DOMAIN_TRANSCODER_C,
f52e353e 143 POWER_DOMAIN_TRANSCODER_EDP,
319be8ae
ID
144 POWER_DOMAIN_PORT_DDI_A_2_LANES,
145 POWER_DOMAIN_PORT_DDI_A_4_LANES,
146 POWER_DOMAIN_PORT_DDI_B_2_LANES,
147 POWER_DOMAIN_PORT_DDI_B_4_LANES,
148 POWER_DOMAIN_PORT_DDI_C_2_LANES,
149 POWER_DOMAIN_PORT_DDI_C_4_LANES,
150 POWER_DOMAIN_PORT_DDI_D_2_LANES,
151 POWER_DOMAIN_PORT_DDI_D_4_LANES,
152 POWER_DOMAIN_PORT_DSI,
153 POWER_DOMAIN_PORT_CRT,
154 POWER_DOMAIN_PORT_OTHER,
cdf8dd7f 155 POWER_DOMAIN_VGA,
fbeeaa23 156 POWER_DOMAIN_AUDIO,
bd2bb1b9 157 POWER_DOMAIN_PLLS,
baa70707 158 POWER_DOMAIN_INIT,
bddc7645
ID
159
160 POWER_DOMAIN_NUM,
b97186f0
PZ
161};
162
163#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
164#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
165 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
f52e353e
ID
166#define POWER_DOMAIN_TRANSCODER(tran) \
167 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
168 (tran) + POWER_DOMAIN_TRANSCODER_A)
b97186f0 169
1d843f9d
EE
170enum hpd_pin {
171 HPD_NONE = 0,
172 HPD_PORT_A = HPD_NONE, /* PORT_A is internal */
173 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
174 HPD_CRT,
175 HPD_SDVO_B,
176 HPD_SDVO_C,
177 HPD_PORT_B,
178 HPD_PORT_C,
179 HPD_PORT_D,
180 HPD_NUM_PINS
181};
182
2a2d5482
CW
183#define I915_GEM_GPU_DOMAINS \
184 (I915_GEM_DOMAIN_RENDER | \
185 I915_GEM_DOMAIN_SAMPLER | \
186 I915_GEM_DOMAIN_COMMAND | \
187 I915_GEM_DOMAIN_INSTRUCTION | \
188 I915_GEM_DOMAIN_VERTEX)
62fdfeaf 189
055e393f
DL
190#define for_each_pipe(__dev_priv, __p) \
191 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
2d025a5b
DL
192#define for_each_plane(pipe, p) \
193 for ((p) = 0; (p) < INTEL_INFO(dev)->num_sprites[(pipe)] + 1; (p)++)
d615a166 194#define for_each_sprite(p, s) for ((s) = 0; (s) < INTEL_INFO(dev)->num_sprites[(p)]; (s)++)
9db4a9c7 195
d79b814d
DL
196#define for_each_crtc(dev, crtc) \
197 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
198
d063ae48
DL
199#define for_each_intel_crtc(dev, intel_crtc) \
200 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list, base.head)
201
b2784e15
DL
202#define for_each_intel_encoder(dev, intel_encoder) \
203 list_for_each_entry(intel_encoder, \
204 &(dev)->mode_config.encoder_list, \
205 base.head)
206
6c2b7c12
DV
207#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
208 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
209 if ((intel_encoder)->base.crtc == (__crtc))
210
53f5e3ca
JB
211#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
212 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
213 if ((intel_connector)->base.encoder == (__encoder))
214
b04c5bd6
BF
215#define for_each_power_domain(domain, mask) \
216 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
217 if ((1 << (domain)) & (mask))
218
e7b903d2 219struct drm_i915_private;
ad46cb53 220struct i915_mm_struct;
5cc9ed4b 221struct i915_mmu_object;
e7b903d2 222
46edb027
DV
223enum intel_dpll_id {
224 DPLL_ID_PRIVATE = -1, /* non-shared dpll in use */
225 /* real shared dpll ids must be >= 0 */
9cd86933
DV
226 DPLL_ID_PCH_PLL_A = 0,
227 DPLL_ID_PCH_PLL_B = 1,
429d47d5 228 /* hsw/bdw */
9cd86933
DV
229 DPLL_ID_WRPLL1 = 0,
230 DPLL_ID_WRPLL2 = 1,
429d47d5
S
231 /* skl */
232 DPLL_ID_SKL_DPLL1 = 0,
233 DPLL_ID_SKL_DPLL2 = 1,
234 DPLL_ID_SKL_DPLL3 = 2,
46edb027 235};
429d47d5 236#define I915_NUM_PLLS 3
46edb027 237
5358901f 238struct intel_dpll_hw_state {
dcfc3552 239 /* i9xx, pch plls */
66e985c0 240 uint32_t dpll;
8bcc2795 241 uint32_t dpll_md;
66e985c0
DV
242 uint32_t fp0;
243 uint32_t fp1;
dcfc3552
DL
244
245 /* hsw, bdw */
d452c5b6 246 uint32_t wrpll;
d1a2dc78
S
247
248 /* skl */
249 /*
250 * DPLL_CTRL1 has 6 bits for each each this DPLL. We store those in
251 * lower part of crtl1 and they get shifted into position when writing
252 * the register. This allows us to easily compare the state to share
253 * the DPLL.
254 */
255 uint32_t ctrl1;
256 /* HDMI only, 0 when used for DP */
257 uint32_t cfgcr1, cfgcr2;
5358901f
DV
258};
259
3e369b76 260struct intel_shared_dpll_config {
1e6f2ddc 261 unsigned crtc_mask; /* mask of CRTCs sharing this PLL */
3e369b76
ACO
262 struct intel_dpll_hw_state hw_state;
263};
264
265struct intel_shared_dpll {
266 struct intel_shared_dpll_config config;
8bd31e67
ACO
267 struct intel_shared_dpll_config *new_config;
268
ee7b9f93
JB
269 int active; /* count of number of active CRTCs (i.e. DPMS on) */
270 bool on; /* is the PLL actually active? Disabled during modeset */
46edb027
DV
271 const char *name;
272 /* should match the index in the dev_priv->shared_dplls array */
273 enum intel_dpll_id id;
96f6128c
DV
274 /* The mode_set hook is optional and should be used together with the
275 * intel_prepare_shared_dpll function. */
15bdd4cf
DV
276 void (*mode_set)(struct drm_i915_private *dev_priv,
277 struct intel_shared_dpll *pll);
e7b903d2
DV
278 void (*enable)(struct drm_i915_private *dev_priv,
279 struct intel_shared_dpll *pll);
280 void (*disable)(struct drm_i915_private *dev_priv,
281 struct intel_shared_dpll *pll);
5358901f
DV
282 bool (*get_hw_state)(struct drm_i915_private *dev_priv,
283 struct intel_shared_dpll *pll,
284 struct intel_dpll_hw_state *hw_state);
ee7b9f93 285};
ee7b9f93 286
429d47d5
S
287#define SKL_DPLL0 0
288#define SKL_DPLL1 1
289#define SKL_DPLL2 2
290#define SKL_DPLL3 3
291
e69d0bc1
DV
292/* Used by dp and fdi links */
293struct intel_link_m_n {
294 uint32_t tu;
295 uint32_t gmch_m;
296 uint32_t gmch_n;
297 uint32_t link_m;
298 uint32_t link_n;
299};
300
301void intel_link_compute_m_n(int bpp, int nlanes,
302 int pixel_clock, int link_clock,
303 struct intel_link_m_n *m_n);
304
1da177e4
LT
305/* Interface history:
306 *
307 * 1.1: Original.
0d6aa60b
DA
308 * 1.2: Add Power Management
309 * 1.3: Add vblank support
de227f5f 310 * 1.4: Fix cmdbuffer path, add heap destroy
702880f2 311 * 1.5: Add vblank pipe configuration
2228ed67
MCA
312 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
313 * - Support vertical blank on secondary display pipe
1da177e4
LT
314 */
315#define DRIVER_MAJOR 1
2228ed67 316#define DRIVER_MINOR 6
1da177e4
LT
317#define DRIVER_PATCHLEVEL 0
318
23bc5982 319#define WATCH_LISTS 0
673a394b 320
0a3e67a4
JB
321struct opregion_header;
322struct opregion_acpi;
323struct opregion_swsci;
324struct opregion_asle;
325
8ee1c3db 326struct intel_opregion {
5bc4418b
BW
327 struct opregion_header __iomem *header;
328 struct opregion_acpi __iomem *acpi;
329 struct opregion_swsci __iomem *swsci;
ebde53c7
JN
330 u32 swsci_gbda_sub_functions;
331 u32 swsci_sbcb_sub_functions;
5bc4418b
BW
332 struct opregion_asle __iomem *asle;
333 void __iomem *vbt;
01fe9dbd 334 u32 __iomem *lid_state;
91a60f20 335 struct work_struct asle_work;
8ee1c3db 336};
44834a67 337#define OPREGION_SIZE (8*1024)
8ee1c3db 338
6ef3d427
CW
339struct intel_overlay;
340struct intel_overlay_error_state;
341
de151cf6 342#define I915_FENCE_REG_NONE -1
42b5aeab
VS
343#define I915_MAX_NUM_FENCES 32
344/* 32 fences + sign bit for FENCE_REG_NONE */
345#define I915_MAX_NUM_FENCE_BITS 6
de151cf6
JB
346
347struct drm_i915_fence_reg {
007cc8ac 348 struct list_head lru_list;
caea7476 349 struct drm_i915_gem_object *obj;
1690e1eb 350 int pin_count;
de151cf6 351};
7c1c2871 352
9b9d172d 353struct sdvo_device_mapping {
e957d772 354 u8 initialized;
9b9d172d 355 u8 dvo_port;
356 u8 slave_addr;
357 u8 dvo_wiring;
e957d772 358 u8 i2c_pin;
b1083333 359 u8 ddc_pin;
9b9d172d 360};
361
c4a1d9e4
CW
362struct intel_display_error_state;
363
63eeaf38 364struct drm_i915_error_state {
742cbee8 365 struct kref ref;
585b0288
BW
366 struct timeval time;
367
cb383002 368 char error_msg[128];
48b031e3 369 u32 reset_count;
62d5d69b 370 u32 suspend_count;
cb383002 371
585b0288 372 /* Generic register state */
63eeaf38
JB
373 u32 eir;
374 u32 pgtbl_er;
be998e2e 375 u32 ier;
885ea5a8 376 u32 gtier[4];
b9a3906b 377 u32 ccid;
0f3b6849
CW
378 u32 derrmr;
379 u32 forcewake;
585b0288
BW
380 u32 error; /* gen6+ */
381 u32 err_int; /* gen7 */
382 u32 done_reg;
91ec5d11
BW
383 u32 gac_eco;
384 u32 gam_ecochk;
385 u32 gab_ctl;
386 u32 gfx_mode;
585b0288 387 u32 extra_instdone[I915_NUM_INSTDONE_REG];
585b0288
BW
388 u64 fence[I915_MAX_NUM_FENCES];
389 struct intel_overlay_error_state *overlay;
390 struct intel_display_error_state *display;
0ca36d78 391 struct drm_i915_error_object *semaphore_obj;
585b0288 392
52d39a21 393 struct drm_i915_error_ring {
372fbb8e 394 bool valid;
362b8af7
BW
395 /* Software tracked state */
396 bool waiting;
397 int hangcheck_score;
398 enum intel_ring_hangcheck_action hangcheck_action;
399 int num_requests;
400
401 /* our own tracking of ring head and tail */
402 u32 cpu_ring_head;
403 u32 cpu_ring_tail;
404
405 u32 semaphore_seqno[I915_NUM_RINGS - 1];
406
407 /* Register state */
408 u32 tail;
409 u32 head;
410 u32 ctl;
411 u32 hws;
412 u32 ipeir;
413 u32 ipehr;
414 u32 instdone;
362b8af7
BW
415 u32 bbstate;
416 u32 instpm;
417 u32 instps;
418 u32 seqno;
419 u64 bbaddr;
50877445 420 u64 acthd;
362b8af7 421 u32 fault_reg;
13ffadd1 422 u64 faddr;
362b8af7
BW
423 u32 rc_psmi; /* sleep state */
424 u32 semaphore_mboxes[I915_NUM_RINGS - 1];
425
52d39a21
CW
426 struct drm_i915_error_object {
427 int page_count;
428 u32 gtt_offset;
429 u32 *pages[0];
ab0e7ff9 430 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
362b8af7 431
52d39a21
CW
432 struct drm_i915_error_request {
433 long jiffies;
434 u32 seqno;
ee4f42b1 435 u32 tail;
52d39a21 436 } *requests;
6c7a01ec
BW
437
438 struct {
439 u32 gfx_mode;
440 union {
441 u64 pdp[4];
442 u32 pp_dir_base;
443 };
444 } vm_info;
ab0e7ff9
CW
445
446 pid_t pid;
447 char comm[TASK_COMM_LEN];
52d39a21 448 } ring[I915_NUM_RINGS];
3a448734 449
9df30794 450 struct drm_i915_error_buffer {
a779e5ab 451 u32 size;
9df30794 452 u32 name;
0201f1ec 453 u32 rseqno, wseqno;
9df30794
CW
454 u32 gtt_offset;
455 u32 read_domains;
456 u32 write_domain;
4b9de737 457 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
9df30794
CW
458 s32 pinned:2;
459 u32 tiling:2;
460 u32 dirty:1;
461 u32 purgeable:1;
5cc9ed4b 462 u32 userptr:1;
5d1333fc 463 s32 ring:4;
f56383cb 464 u32 cache_level:3;
95f5301d 465 } **active_bo, **pinned_bo;
6c7a01ec 466
95f5301d 467 u32 *active_bo_count, *pinned_bo_count;
3a448734 468 u32 vm_count;
63eeaf38
JB
469};
470
7bd688cd 471struct intel_connector;
820d2d77 472struct intel_encoder;
b8cecdf5 473struct intel_crtc_config;
46f297fb 474struct intel_plane_config;
0e8ffe1b 475struct intel_crtc;
ee9300bb
DV
476struct intel_limit;
477struct dpll;
b8cecdf5 478
e70236a8 479struct drm_i915_display_funcs {
ee5382ae 480 bool (*fbc_enabled)(struct drm_device *dev);
993495ae 481 void (*enable_fbc)(struct drm_crtc *crtc);
e70236a8
JB
482 void (*disable_fbc)(struct drm_device *dev);
483 int (*get_display_clock_speed)(struct drm_device *dev);
484 int (*get_fifo_size)(struct drm_device *dev, int plane);
ee9300bb
DV
485 /**
486 * find_dpll() - Find the best values for the PLL
487 * @limit: limits for the PLL
488 * @crtc: current CRTC
489 * @target: target frequency in kHz
490 * @refclk: reference clock frequency in kHz
491 * @match_clock: if provided, @best_clock P divider must
492 * match the P divider from @match_clock
493 * used for LVDS downclocking
494 * @best_clock: best PLL values found
495 *
496 * Returns true on success, false on failure.
497 */
498 bool (*find_dpll)(const struct intel_limit *limit,
a919ff14 499 struct intel_crtc *crtc,
ee9300bb
DV
500 int target, int refclk,
501 struct dpll *match_clock,
502 struct dpll *best_clock);
46ba614c 503 void (*update_wm)(struct drm_crtc *crtc);
adf3d35e
VS
504 void (*update_sprite_wm)(struct drm_plane *plane,
505 struct drm_crtc *crtc,
ed57cb8a
DL
506 uint32_t sprite_width, uint32_t sprite_height,
507 int pixel_size, bool enable, bool scaled);
47fab737 508 void (*modeset_global_resources)(struct drm_device *dev);
0e8ffe1b
DV
509 /* Returns the active state of the crtc, and if the crtc is active,
510 * fills out the pipe-config with the hw state. */
511 bool (*get_pipe_config)(struct intel_crtc *,
512 struct intel_crtc_config *);
46f297fb
JB
513 void (*get_plane_config)(struct intel_crtc *,
514 struct intel_plane_config *);
8bd31e67 515 int (*crtc_compute_clock)(struct intel_crtc *crtc);
76e5a89c
DV
516 void (*crtc_enable)(struct drm_crtc *crtc);
517 void (*crtc_disable)(struct drm_crtc *crtc);
ee7b9f93 518 void (*off)(struct drm_crtc *crtc);
69bfe1a9
JN
519 void (*audio_codec_enable)(struct drm_connector *connector,
520 struct intel_encoder *encoder,
521 struct drm_display_mode *mode);
522 void (*audio_codec_disable)(struct intel_encoder *encoder);
674cf967 523 void (*fdi_link_train)(struct drm_crtc *crtc);
6067aaea 524 void (*init_clock_gating)(struct drm_device *dev);
8c9f3aaf
JB
525 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
526 struct drm_framebuffer *fb,
ed8d1975 527 struct drm_i915_gem_object *obj,
a4872ba6 528 struct intel_engine_cs *ring,
ed8d1975 529 uint32_t flags);
29b9bde6
DV
530 void (*update_primary_plane)(struct drm_crtc *crtc,
531 struct drm_framebuffer *fb,
532 int x, int y);
20afbda2 533 void (*hpd_irq_setup)(struct drm_device *dev);
e70236a8
JB
534 /* clock updates for mode set */
535 /* cursor updates */
536 /* render clock increase/decrease */
537 /* display clock increase/decrease */
538 /* pll clock increase/decrease */
7bd688cd 539
6517d273 540 int (*setup_backlight)(struct intel_connector *connector, enum pipe pipe);
7bd688cd
JN
541 uint32_t (*get_backlight)(struct intel_connector *connector);
542 void (*set_backlight)(struct intel_connector *connector,
543 uint32_t level);
544 void (*disable_backlight)(struct intel_connector *connector);
545 void (*enable_backlight)(struct intel_connector *connector);
e70236a8
JB
546};
547
907b28c5 548struct intel_uncore_funcs {
c8d9a590
D
549 void (*force_wake_get)(struct drm_i915_private *dev_priv,
550 int fw_engine);
551 void (*force_wake_put)(struct drm_i915_private *dev_priv,
552 int fw_engine);
0b274481
BW
553
554 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
555 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
556 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
557 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv, off_t offset, bool trace);
558
559 void (*mmio_writeb)(struct drm_i915_private *dev_priv, off_t offset,
560 uint8_t val, bool trace);
561 void (*mmio_writew)(struct drm_i915_private *dev_priv, off_t offset,
562 uint16_t val, bool trace);
563 void (*mmio_writel)(struct drm_i915_private *dev_priv, off_t offset,
564 uint32_t val, bool trace);
565 void (*mmio_writeq)(struct drm_i915_private *dev_priv, off_t offset,
566 uint64_t val, bool trace);
990bbdad
CW
567};
568
907b28c5
CW
569struct intel_uncore {
570 spinlock_t lock; /** lock is also taken in irq contexts. */
571
572 struct intel_uncore_funcs funcs;
573
574 unsigned fifo_count;
575 unsigned forcewake_count;
aec347ab 576
940aece4
D
577 unsigned fw_rendercount;
578 unsigned fw_mediacount;
38cff0b1 579 unsigned fw_blittercount;
940aece4 580
8232644c 581 struct timer_list force_wake_timer;
907b28c5
CW
582};
583
79fc46df
DL
584#define DEV_INFO_FOR_EACH_FLAG(func, sep) \
585 func(is_mobile) sep \
586 func(is_i85x) sep \
587 func(is_i915g) sep \
588 func(is_i945gm) sep \
589 func(is_g33) sep \
590 func(need_gfx_hws) sep \
591 func(is_g4x) sep \
592 func(is_pineview) sep \
593 func(is_broadwater) sep \
594 func(is_crestline) sep \
595 func(is_ivybridge) sep \
596 func(is_valleyview) sep \
597 func(is_haswell) sep \
7201c0b3 598 func(is_skylake) sep \
b833d685 599 func(is_preliminary) sep \
79fc46df
DL
600 func(has_fbc) sep \
601 func(has_pipe_cxsr) sep \
602 func(has_hotplug) sep \
603 func(cursor_needs_physical) sep \
604 func(has_overlay) sep \
605 func(overlay_needs_physical) sep \
606 func(supports_tv) sep \
dd93be58 607 func(has_llc) sep \
30568c45
DL
608 func(has_ddi) sep \
609 func(has_fpga_dbg)
c96ea64e 610
a587f779
DL
611#define DEFINE_FLAG(name) u8 name:1
612#define SEP_SEMICOLON ;
c96ea64e 613
cfdf1fa2 614struct intel_device_info {
10fce67a 615 u32 display_mmio_offset;
87f1f465 616 u16 device_id;
7eb552ae 617 u8 num_pipes:3;
d615a166 618 u8 num_sprites[I915_MAX_PIPES];
c96c3a8c 619 u8 gen;
73ae478c 620 u8 ring_mask; /* Rings supported by the HW */
a587f779 621 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG, SEP_SEMICOLON);
a57c774a
AK
622 /* Register offsets for the various display pipes and transcoders */
623 int pipe_offsets[I915_MAX_TRANSCODERS];
624 int trans_offsets[I915_MAX_TRANSCODERS];
a57c774a 625 int palette_offsets[I915_MAX_PIPES];
5efb3e28 626 int cursor_offsets[I915_MAX_PIPES];
cfdf1fa2
KH
627};
628
a587f779
DL
629#undef DEFINE_FLAG
630#undef SEP_SEMICOLON
631
7faf1ab2
DV
632enum i915_cache_level {
633 I915_CACHE_NONE = 0,
350ec881
CW
634 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
635 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
636 caches, eg sampler/render caches, and the
637 large Last-Level-Cache. LLC is coherent with
638 the CPU, but L3 is only visible to the GPU. */
651d794f 639 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
7faf1ab2
DV
640};
641
e59ec13d
MK
642struct i915_ctx_hang_stats {
643 /* This context had batch pending when hang was declared */
644 unsigned batch_pending;
645
646 /* This context had batch active when hang was declared */
647 unsigned batch_active;
be62acb4
MK
648
649 /* Time when this context was last blamed for a GPU reset */
650 unsigned long guilty_ts;
651
652 /* This context is banned to submit more work */
653 bool banned;
e59ec13d 654};
40521054
BW
655
656/* This must match up with the value previously used for execbuf2.rsvd1. */
821d66dd 657#define DEFAULT_CONTEXT_HANDLE 0
31b7a88d
OM
658/**
659 * struct intel_context - as the name implies, represents a context.
660 * @ref: reference count.
661 * @user_handle: userspace tracking identity for this context.
662 * @remap_slice: l3 row remapping information.
663 * @file_priv: filp associated with this context (NULL for global default
664 * context).
665 * @hang_stats: information about the role of this context in possible GPU
666 * hangs.
667 * @vm: virtual memory space used by this context.
668 * @legacy_hw_ctx: render context backing object and whether it is correctly
669 * initialized (legacy ring submission mechanism only).
670 * @link: link in the global list of contexts.
671 *
672 * Contexts are memory images used by the hardware to store copies of their
673 * internal state.
674 */
273497e5 675struct intel_context {
dce3271b 676 struct kref ref;
821d66dd 677 int user_handle;
3ccfd19d 678 uint8_t remap_slice;
40521054 679 struct drm_i915_file_private *file_priv;
e59ec13d 680 struct i915_ctx_hang_stats hang_stats;
ae6c4806 681 struct i915_hw_ppgtt *ppgtt;
a33afea5 682
c9e003af 683 /* Legacy ring buffer submission */
ea0c76f8
OM
684 struct {
685 struct drm_i915_gem_object *rcs_state;
686 bool initialized;
687 } legacy_hw_ctx;
688
c9e003af 689 /* Execlists */
564ddb2f 690 bool rcs_initialized;
c9e003af
OM
691 struct {
692 struct drm_i915_gem_object *state;
84c2377f 693 struct intel_ringbuffer *ringbuf;
dcb4c12a 694 int unpin_count;
c9e003af
OM
695 } engine[I915_NUM_RINGS];
696
a33afea5 697 struct list_head link;
40521054
BW
698};
699
5c3fe8b0
BW
700struct i915_fbc {
701 unsigned long size;
5e59f717 702 unsigned threshold;
5c3fe8b0
BW
703 unsigned int fb_id;
704 enum plane plane;
705 int y;
706
c4213885 707 struct drm_mm_node compressed_fb;
5c3fe8b0
BW
708 struct drm_mm_node *compressed_llb;
709
da46f936
RV
710 bool false_color;
711
9adccc60
PZ
712 /* Tracks whether the HW is actually enabled, not whether the feature is
713 * possible. */
714 bool enabled;
715
1d73c2a8
RV
716 /* On gen8 some rings cannont perform fbc clean operation so for now
717 * we are doing this on SW with mmio.
718 * This variable works in the opposite information direction
719 * of ring->fbc_dirty telling software on frontbuffer tracking
720 * to perform the cache clean on sw side.
721 */
722 bool need_sw_cache_clean;
723
5c3fe8b0
BW
724 struct intel_fbc_work {
725 struct delayed_work work;
726 struct drm_crtc *crtc;
727 struct drm_framebuffer *fb;
5c3fe8b0
BW
728 } *fbc_work;
729
29ebf90f
CW
730 enum no_fbc_reason {
731 FBC_OK, /* FBC is enabled */
732 FBC_UNSUPPORTED, /* FBC is not supported by this chipset */
5c3fe8b0
BW
733 FBC_NO_OUTPUT, /* no outputs enabled to compress */
734 FBC_STOLEN_TOO_SMALL, /* not enough space for buffers */
735 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
736 FBC_MODE_TOO_LARGE, /* mode too large for compression */
737 FBC_BAD_PLANE, /* fbc not supported on plane */
738 FBC_NOT_TILED, /* buffer not tiled */
739 FBC_MULTIPLE_PIPES, /* more than one pipe active */
740 FBC_MODULE_PARAM,
741 FBC_CHIP_DEFAULT, /* disabled by default on this chip */
742 } no_fbc_reason;
b5e50c3f
JB
743};
744
439d7ac0
PB
745struct i915_drrs {
746 struct intel_connector *connector;
747};
748
2807cf69 749struct intel_dp;
a031d709 750struct i915_psr {
f0355c4a 751 struct mutex lock;
a031d709
RV
752 bool sink_support;
753 bool source_ok;
2807cf69 754 struct intel_dp *enabled;
7c8f8a70
RV
755 bool active;
756 struct delayed_work work;
9ca15301 757 unsigned busy_frontbuffer_bits;
3f51e471 758};
5c3fe8b0 759
3bad0781 760enum intel_pch {
f0350830 761 PCH_NONE = 0, /* No PCH present */
3bad0781
ZW
762 PCH_IBX, /* Ibexpeak PCH */
763 PCH_CPT, /* Cougarpoint PCH */
eb877ebf 764 PCH_LPT, /* Lynxpoint PCH */
e7e7ea20 765 PCH_SPT, /* Sunrisepoint PCH */
40c7ead9 766 PCH_NOP,
3bad0781
ZW
767};
768
988d6ee8
PZ
769enum intel_sbi_destination {
770 SBI_ICLK,
771 SBI_MPHY,
772};
773
b690e96c 774#define QUIRK_PIPEA_FORCE (1<<0)
435793df 775#define QUIRK_LVDS_SSC_DISABLE (1<<1)
4dca20ef 776#define QUIRK_INVERT_BRIGHTNESS (1<<2)
9c72cc6f 777#define QUIRK_BACKLIGHT_PRESENT (1<<3)
b6b5d049 778#define QUIRK_PIPEB_FORCE (1<<4)
656bfa3a 779#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
b690e96c 780
8be48d92 781struct intel_fbdev;
1630fe75 782struct intel_fbc_work;
38651674 783
c2b9152f
DV
784struct intel_gmbus {
785 struct i2c_adapter adapter;
f2ce9faf 786 u32 force_bit;
c2b9152f 787 u32 reg0;
36c785f0 788 u32 gpio_reg;
c167a6fc 789 struct i2c_algo_bit_data bit_algo;
c2b9152f
DV
790 struct drm_i915_private *dev_priv;
791};
792
f4c956ad 793struct i915_suspend_saved_registers {
ba8bbcf6
JB
794 u8 saveLBB;
795 u32 saveDSPACNTR;
796 u32 saveDSPBCNTR;
e948e994 797 u32 saveDSPARB;
ba8bbcf6
JB
798 u32 savePIPEACONF;
799 u32 savePIPEBCONF;
800 u32 savePIPEASRC;
801 u32 savePIPEBSRC;
802 u32 saveFPA0;
803 u32 saveFPA1;
804 u32 saveDPLL_A;
805 u32 saveDPLL_A_MD;
806 u32 saveHTOTAL_A;
807 u32 saveHBLANK_A;
808 u32 saveHSYNC_A;
809 u32 saveVTOTAL_A;
810 u32 saveVBLANK_A;
811 u32 saveVSYNC_A;
812 u32 saveBCLRPAT_A;
5586c8bc 813 u32 saveTRANSACONF;
42048781
ZW
814 u32 saveTRANS_HTOTAL_A;
815 u32 saveTRANS_HBLANK_A;
816 u32 saveTRANS_HSYNC_A;
817 u32 saveTRANS_VTOTAL_A;
818 u32 saveTRANS_VBLANK_A;
819 u32 saveTRANS_VSYNC_A;
0da3ea12 820 u32 savePIPEASTAT;
ba8bbcf6
JB
821 u32 saveDSPASTRIDE;
822 u32 saveDSPASIZE;
823 u32 saveDSPAPOS;
585fb111 824 u32 saveDSPAADDR;
ba8bbcf6
JB
825 u32 saveDSPASURF;
826 u32 saveDSPATILEOFF;
827 u32 savePFIT_PGM_RATIOS;
0eb96d6e 828 u32 saveBLC_HIST_CTL;
ba8bbcf6
JB
829 u32 saveBLC_PWM_CTL;
830 u32 saveBLC_PWM_CTL2;
42048781
ZW
831 u32 saveBLC_CPU_PWM_CTL;
832 u32 saveBLC_CPU_PWM_CTL2;
ba8bbcf6
JB
833 u32 saveFPB0;
834 u32 saveFPB1;
835 u32 saveDPLL_B;
836 u32 saveDPLL_B_MD;
837 u32 saveHTOTAL_B;
838 u32 saveHBLANK_B;
839 u32 saveHSYNC_B;
840 u32 saveVTOTAL_B;
841 u32 saveVBLANK_B;
842 u32 saveVSYNC_B;
843 u32 saveBCLRPAT_B;
5586c8bc 844 u32 saveTRANSBCONF;
42048781
ZW
845 u32 saveTRANS_HTOTAL_B;
846 u32 saveTRANS_HBLANK_B;
847 u32 saveTRANS_HSYNC_B;
848 u32 saveTRANS_VTOTAL_B;
849 u32 saveTRANS_VBLANK_B;
850 u32 saveTRANS_VSYNC_B;
0da3ea12 851 u32 savePIPEBSTAT;
ba8bbcf6
JB
852 u32 saveDSPBSTRIDE;
853 u32 saveDSPBSIZE;
854 u32 saveDSPBPOS;
585fb111 855 u32 saveDSPBADDR;
ba8bbcf6
JB
856 u32 saveDSPBSURF;
857 u32 saveDSPBTILEOFF;
585fb111
JB
858 u32 saveVGA0;
859 u32 saveVGA1;
860 u32 saveVGA_PD;
ba8bbcf6
JB
861 u32 saveVGACNTRL;
862 u32 saveADPA;
863 u32 saveLVDS;
585fb111
JB
864 u32 savePP_ON_DELAYS;
865 u32 savePP_OFF_DELAYS;
ba8bbcf6
JB
866 u32 saveDVOA;
867 u32 saveDVOB;
868 u32 saveDVOC;
869 u32 savePP_ON;
870 u32 savePP_OFF;
871 u32 savePP_CONTROL;
585fb111 872 u32 savePP_DIVISOR;
ba8bbcf6
JB
873 u32 savePFIT_CONTROL;
874 u32 save_palette_a[256];
875 u32 save_palette_b[256];
ba8bbcf6 876 u32 saveFBC_CONTROL;
0da3ea12
JB
877 u32 saveIER;
878 u32 saveIIR;
879 u32 saveIMR;
42048781
ZW
880 u32 saveDEIER;
881 u32 saveDEIMR;
882 u32 saveGTIER;
883 u32 saveGTIMR;
884 u32 saveFDI_RXA_IMR;
885 u32 saveFDI_RXB_IMR;
1f84e550 886 u32 saveCACHE_MODE_0;
1f84e550 887 u32 saveMI_ARB_STATE;
ba8bbcf6
JB
888 u32 saveSWF0[16];
889 u32 saveSWF1[16];
890 u32 saveSWF2[3];
891 u8 saveMSR;
892 u8 saveSR[8];
123f794f 893 u8 saveGR[25];
ba8bbcf6 894 u8 saveAR_INDEX;
a59e122a 895 u8 saveAR[21];
ba8bbcf6 896 u8 saveDACMASK;
a59e122a 897 u8 saveCR[37];
4b9de737 898 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
1fd1c624
EA
899 u32 saveCURACNTR;
900 u32 saveCURAPOS;
901 u32 saveCURABASE;
902 u32 saveCURBCNTR;
903 u32 saveCURBPOS;
904 u32 saveCURBBASE;
905 u32 saveCURSIZE;
a4fc5ed6
KP
906 u32 saveDP_B;
907 u32 saveDP_C;
908 u32 saveDP_D;
909 u32 savePIPEA_GMCH_DATA_M;
910 u32 savePIPEB_GMCH_DATA_M;
911 u32 savePIPEA_GMCH_DATA_N;
912 u32 savePIPEB_GMCH_DATA_N;
913 u32 savePIPEA_DP_LINK_M;
914 u32 savePIPEB_DP_LINK_M;
915 u32 savePIPEA_DP_LINK_N;
916 u32 savePIPEB_DP_LINK_N;
42048781
ZW
917 u32 saveFDI_RXA_CTL;
918 u32 saveFDI_TXA_CTL;
919 u32 saveFDI_RXB_CTL;
920 u32 saveFDI_TXB_CTL;
921 u32 savePFA_CTL_1;
922 u32 savePFB_CTL_1;
923 u32 savePFA_WIN_SZ;
924 u32 savePFB_WIN_SZ;
925 u32 savePFA_WIN_POS;
926 u32 savePFB_WIN_POS;
5586c8bc
ZW
927 u32 savePCH_DREF_CONTROL;
928 u32 saveDISP_ARB_CTL;
929 u32 savePIPEA_DATA_M1;
930 u32 savePIPEA_DATA_N1;
931 u32 savePIPEA_LINK_M1;
932 u32 savePIPEA_LINK_N1;
933 u32 savePIPEB_DATA_M1;
934 u32 savePIPEB_DATA_N1;
935 u32 savePIPEB_LINK_M1;
936 u32 savePIPEB_LINK_N1;
b5b72e89 937 u32 saveMCHBAR_RENDER_STANDBY;
cda2bb78 938 u32 savePCH_PORT_HOTPLUG;
f4c956ad 939};
c85aa885 940
ddeea5b0
ID
941struct vlv_s0ix_state {
942 /* GAM */
943 u32 wr_watermark;
944 u32 gfx_prio_ctrl;
945 u32 arb_mode;
946 u32 gfx_pend_tlb0;
947 u32 gfx_pend_tlb1;
948 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
949 u32 media_max_req_count;
950 u32 gfx_max_req_count;
951 u32 render_hwsp;
952 u32 ecochk;
953 u32 bsd_hwsp;
954 u32 blt_hwsp;
955 u32 tlb_rd_addr;
956
957 /* MBC */
958 u32 g3dctl;
959 u32 gsckgctl;
960 u32 mbctl;
961
962 /* GCP */
963 u32 ucgctl1;
964 u32 ucgctl3;
965 u32 rcgctl1;
966 u32 rcgctl2;
967 u32 rstctl;
968 u32 misccpctl;
969
970 /* GPM */
971 u32 gfxpause;
972 u32 rpdeuhwtc;
973 u32 rpdeuc;
974 u32 ecobus;
975 u32 pwrdwnupctl;
976 u32 rp_down_timeout;
977 u32 rp_deucsw;
978 u32 rcubmabdtmr;
979 u32 rcedata;
980 u32 spare2gh;
981
982 /* Display 1 CZ domain */
983 u32 gt_imr;
984 u32 gt_ier;
985 u32 pm_imr;
986 u32 pm_ier;
987 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
988
989 /* GT SA CZ domain */
990 u32 tilectl;
991 u32 gt_fifoctl;
992 u32 gtlc_wake_ctrl;
993 u32 gtlc_survive;
994 u32 pmwgicz;
995
996 /* Display 2 CZ domain */
997 u32 gu_ctl0;
998 u32 gu_ctl1;
999 u32 clock_gate_dis2;
1000};
1001
bf225f20
CW
1002struct intel_rps_ei {
1003 u32 cz_clock;
1004 u32 render_c0;
1005 u32 media_c0;
31685c25
D
1006};
1007
c85aa885 1008struct intel_gen6_power_mgmt {
d4d70aa5
ID
1009 /*
1010 * work, interrupts_enabled and pm_iir are protected by
1011 * dev_priv->irq_lock
1012 */
c85aa885 1013 struct work_struct work;
d4d70aa5 1014 bool interrupts_enabled;
c85aa885 1015 u32 pm_iir;
59cdb63d 1016
b39fb297
BW
1017 /* Frequencies are stored in potentially platform dependent multiples.
1018 * In other words, *_freq needs to be multiplied by X to be interesting.
1019 * Soft limits are those which are used for the dynamic reclocking done
1020 * by the driver (raise frequencies under heavy loads, and lower for
1021 * lighter loads). Hard limits are those imposed by the hardware.
1022 *
1023 * A distinction is made for overclocking, which is never enabled by
1024 * default, and is considered to be above the hard limit if it's
1025 * possible at all.
1026 */
1027 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1028 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1029 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1030 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1031 u8 min_freq; /* AKA RPn. Minimum frequency */
1032 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1033 u8 rp1_freq; /* "less than" RP0 power/freqency */
1034 u8 rp0_freq; /* Non-overclocked max frequency. */
67c3bf6f 1035 u32 cz_freq;
1a01ab3b 1036
31685c25 1037 u32 ei_interrupt_count;
1a01ab3b 1038
dd75fdc8
CW
1039 int last_adj;
1040 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1041
c0951f0c 1042 bool enabled;
1a01ab3b 1043 struct delayed_work delayed_resume_work;
4fc688ce 1044
bf225f20
CW
1045 /* manual wa residency calculations */
1046 struct intel_rps_ei up_ei, down_ei;
1047
4fc688ce
JB
1048 /*
1049 * Protects RPS/RC6 register access and PCU communication.
1050 * Must be taken after struct_mutex if nested.
1051 */
1052 struct mutex hw_lock;
c85aa885
DV
1053};
1054
1a240d4d
DV
1055/* defined intel_pm.c */
1056extern spinlock_t mchdev_lock;
1057
c85aa885
DV
1058struct intel_ilk_power_mgmt {
1059 u8 cur_delay;
1060 u8 min_delay;
1061 u8 max_delay;
1062 u8 fmax;
1063 u8 fstart;
1064
1065 u64 last_count1;
1066 unsigned long last_time1;
1067 unsigned long chipset_power;
1068 u64 last_count2;
5ed0bdf2 1069 u64 last_time2;
c85aa885
DV
1070 unsigned long gfx_power;
1071 u8 corr;
1072
1073 int c_m;
1074 int r_t;
3e373948
DV
1075
1076 struct drm_i915_gem_object *pwrctx;
1077 struct drm_i915_gem_object *renderctx;
c85aa885
DV
1078};
1079
c6cb582e
ID
1080struct drm_i915_private;
1081struct i915_power_well;
1082
1083struct i915_power_well_ops {
1084 /*
1085 * Synchronize the well's hw state to match the current sw state, for
1086 * example enable/disable it based on the current refcount. Called
1087 * during driver init and resume time, possibly after first calling
1088 * the enable/disable handlers.
1089 */
1090 void (*sync_hw)(struct drm_i915_private *dev_priv,
1091 struct i915_power_well *power_well);
1092 /*
1093 * Enable the well and resources that depend on it (for example
1094 * interrupts located on the well). Called after the 0->1 refcount
1095 * transition.
1096 */
1097 void (*enable)(struct drm_i915_private *dev_priv,
1098 struct i915_power_well *power_well);
1099 /*
1100 * Disable the well and resources that depend on it. Called after
1101 * the 1->0 refcount transition.
1102 */
1103 void (*disable)(struct drm_i915_private *dev_priv,
1104 struct i915_power_well *power_well);
1105 /* Returns the hw enabled state. */
1106 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1107 struct i915_power_well *power_well);
1108};
1109
a38911a3
WX
1110/* Power well structure for haswell */
1111struct i915_power_well {
c1ca727f 1112 const char *name;
6f3ef5dd 1113 bool always_on;
a38911a3
WX
1114 /* power well enable/disable usage count */
1115 int count;
bfafe93a
ID
1116 /* cached hw enabled state */
1117 bool hw_enabled;
c1ca727f 1118 unsigned long domains;
77961eb9 1119 unsigned long data;
c6cb582e 1120 const struct i915_power_well_ops *ops;
a38911a3
WX
1121};
1122
83c00f55 1123struct i915_power_domains {
baa70707
ID
1124 /*
1125 * Power wells needed for initialization at driver init and suspend
1126 * time are on. They are kept on until after the first modeset.
1127 */
1128 bool init_power_on;
0d116a29 1129 bool initializing;
c1ca727f 1130 int power_well_count;
baa70707 1131
83c00f55 1132 struct mutex lock;
1da51581 1133 int domain_use_count[POWER_DOMAIN_NUM];
c1ca727f 1134 struct i915_power_well *power_wells;
83c00f55
ID
1135};
1136
35a85ac6 1137#define MAX_L3_SLICES 2
a4da4fa4 1138struct intel_l3_parity {
35a85ac6 1139 u32 *remap_info[MAX_L3_SLICES];
a4da4fa4 1140 struct work_struct error_work;
35a85ac6 1141 int which_slice;
a4da4fa4
DV
1142};
1143
4b5aed62 1144struct i915_gem_mm {
4b5aed62
DV
1145 /** Memory allocator for GTT stolen memory */
1146 struct drm_mm stolen;
4b5aed62
DV
1147 /** List of all objects in gtt_space. Used to restore gtt
1148 * mappings on resume */
1149 struct list_head bound_list;
1150 /**
1151 * List of objects which are not bound to the GTT (thus
1152 * are idle and not used by the GPU) but still have
1153 * (presumably uncached) pages still attached.
1154 */
1155 struct list_head unbound_list;
1156
1157 /** Usable portion of the GTT for GEM */
1158 unsigned long stolen_base; /* limited to low memory (32-bit) */
1159
4b5aed62
DV
1160 /** PPGTT used for aliasing the PPGTT with the GTT */
1161 struct i915_hw_ppgtt *aliasing_ppgtt;
1162
2cfcd32a 1163 struct notifier_block oom_notifier;
ceabbba5 1164 struct shrinker shrinker;
4b5aed62
DV
1165 bool shrinker_no_lock_stealing;
1166
4b5aed62
DV
1167 /** LRU list of objects with fence regs on them. */
1168 struct list_head fence_list;
1169
1170 /**
1171 * We leave the user IRQ off as much as possible,
1172 * but this means that requests will finish and never
1173 * be retired once the system goes idle. Set a timer to
1174 * fire periodically while the ring is running. When it
1175 * fires, go retire requests.
1176 */
1177 struct delayed_work retire_work;
1178
b29c19b6
CW
1179 /**
1180 * When we detect an idle GPU, we want to turn on
1181 * powersaving features. So once we see that there
1182 * are no more requests outstanding and no more
1183 * arrive within a small period of time, we fire
1184 * off the idle_work.
1185 */
1186 struct delayed_work idle_work;
1187
4b5aed62
DV
1188 /**
1189 * Are we in a non-interruptible section of code like
1190 * modesetting?
1191 */
1192 bool interruptible;
1193
f62a0076
CW
1194 /**
1195 * Is the GPU currently considered idle, or busy executing userspace
1196 * requests? Whilst idle, we attempt to power down the hardware and
1197 * display clocks. In order to reduce the effect on performance, there
1198 * is a slight delay before we do so.
1199 */
1200 bool busy;
1201
bdf1e7e3
DV
1202 /* the indicator for dispatch video commands on two BSD rings */
1203 int bsd_ring_dispatch_index;
1204
4b5aed62
DV
1205 /** Bit 6 swizzling required for X tiling */
1206 uint32_t bit_6_swizzle_x;
1207 /** Bit 6 swizzling required for Y tiling */
1208 uint32_t bit_6_swizzle_y;
1209
4b5aed62 1210 /* accounting, useful for userland debugging */
c20e8355 1211 spinlock_t object_stat_lock;
4b5aed62
DV
1212 size_t object_memory;
1213 u32 object_count;
1214};
1215
edc3d884 1216struct drm_i915_error_state_buf {
0a4cd7c8 1217 struct drm_i915_private *i915;
edc3d884
MK
1218 unsigned bytes;
1219 unsigned size;
1220 int err;
1221 u8 *buf;
1222 loff_t start;
1223 loff_t pos;
1224};
1225
fc16b48b
MK
1226struct i915_error_state_file_priv {
1227 struct drm_device *dev;
1228 struct drm_i915_error_state *error;
1229};
1230
99584db3
DV
1231struct i915_gpu_error {
1232 /* For hangcheck timer */
1233#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1234#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
be62acb4
MK
1235 /* Hang gpu twice in this window and your context gets banned */
1236#define DRM_I915_CTX_BAN_PERIOD DIV_ROUND_UP(8*DRM_I915_HANGCHECK_PERIOD, 1000)
1237
99584db3 1238 struct timer_list hangcheck_timer;
99584db3
DV
1239
1240 /* For reset and error_state handling. */
1241 spinlock_t lock;
1242 /* Protected by the above dev->gpu_error.lock. */
1243 struct drm_i915_error_state *first_error;
1244 struct work_struct work;
99584db3 1245
094f9a54
CW
1246
1247 unsigned long missed_irq_rings;
1248
1f83fee0 1249 /**
2ac0f450 1250 * State variable controlling the reset flow and count
1f83fee0 1251 *
2ac0f450
MK
1252 * This is a counter which gets incremented when reset is triggered,
1253 * and again when reset has been handled. So odd values (lowest bit set)
1254 * means that reset is in progress and even values that
1255 * (reset_counter >> 1):th reset was successfully completed.
1256 *
1257 * If reset is not completed succesfully, the I915_WEDGE bit is
1258 * set meaning that hardware is terminally sour and there is no
1259 * recovery. All waiters on the reset_queue will be woken when
1260 * that happens.
1261 *
1262 * This counter is used by the wait_seqno code to notice that reset
1263 * event happened and it needs to restart the entire ioctl (since most
1264 * likely the seqno it waited for won't ever signal anytime soon).
f69061be
DV
1265 *
1266 * This is important for lock-free wait paths, where no contended lock
1267 * naturally enforces the correct ordering between the bail-out of the
1268 * waiter and the gpu reset work code.
1f83fee0
DV
1269 */
1270 atomic_t reset_counter;
1271
1f83fee0 1272#define I915_RESET_IN_PROGRESS_FLAG 1
2ac0f450 1273#define I915_WEDGED (1 << 31)
1f83fee0
DV
1274
1275 /**
1276 * Waitqueue to signal when the reset has completed. Used by clients
1277 * that wait for dev_priv->mm.wedged to settle.
1278 */
1279 wait_queue_head_t reset_queue;
33196ded 1280
88b4aa87
MK
1281 /* Userspace knobs for gpu hang simulation;
1282 * combines both a ring mask, and extra flags
1283 */
1284 u32 stop_rings;
1285#define I915_STOP_RING_ALLOW_BAN (1 << 31)
1286#define I915_STOP_RING_ALLOW_WARN (1 << 30)
094f9a54
CW
1287
1288 /* For missed irq/seqno simulation. */
1289 unsigned int test_irq_rings;
6689c167
MA
1290
1291 /* Used to prevent gem_check_wedged returning -EAGAIN during gpu reset */
1292 bool reload_in_reset;
99584db3
DV
1293};
1294
b8efb17b
ZR
1295enum modeset_restore {
1296 MODESET_ON_LID_OPEN,
1297 MODESET_DONE,
1298 MODESET_SUSPENDED,
1299};
1300
6acab15a 1301struct ddi_vbt_port_info {
ce4dd49e
DL
1302 /*
1303 * This is an index in the HDMI/DVI DDI buffer translation table.
1304 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1305 * populate this field.
1306 */
1307#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
6acab15a 1308 uint8_t hdmi_level_shift;
311a2094
PZ
1309
1310 uint8_t supports_dvi:1;
1311 uint8_t supports_hdmi:1;
1312 uint8_t supports_dp:1;
6acab15a
PZ
1313};
1314
83a7280e
PB
1315enum drrs_support_type {
1316 DRRS_NOT_SUPPORTED = 0,
1317 STATIC_DRRS_SUPPORT = 1,
1318 SEAMLESS_DRRS_SUPPORT = 2
1319};
1320
bfd7ebda
RV
1321enum psr_lines_to_wait {
1322 PSR_0_LINES_TO_WAIT = 0,
1323 PSR_1_LINE_TO_WAIT,
1324 PSR_4_LINES_TO_WAIT,
1325 PSR_8_LINES_TO_WAIT
1326};
1327
41aa3448
RV
1328struct intel_vbt_data {
1329 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1330 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1331
1332 /* Feature bits */
1333 unsigned int int_tv_support:1;
1334 unsigned int lvds_dither:1;
1335 unsigned int lvds_vbt:1;
1336 unsigned int int_crt_support:1;
1337 unsigned int lvds_use_ssc:1;
1338 unsigned int display_clock_mode:1;
1339 unsigned int fdi_rx_polarity_inverted:1;
3e6bd011 1340 unsigned int has_mipi:1;
41aa3448
RV
1341 int lvds_ssc_freq;
1342 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1343
83a7280e
PB
1344 enum drrs_support_type drrs_type;
1345
41aa3448
RV
1346 /* eDP */
1347 int edp_rate;
1348 int edp_lanes;
1349 int edp_preemphasis;
1350 int edp_vswing;
1351 bool edp_initialized;
1352 bool edp_support;
1353 int edp_bpp;
1354 struct edp_power_seq edp_pps;
1355
bfd7ebda
RV
1356 struct {
1357 bool full_link;
1358 bool require_aux_wakeup;
1359 int idle_frames;
1360 enum psr_lines_to_wait lines_to_wait;
1361 int tp1_wakeup_time;
1362 int tp2_tp3_wakeup_time;
1363 } psr;
1364
f00076d2
JN
1365 struct {
1366 u16 pwm_freq_hz;
39fbc9c8 1367 bool present;
f00076d2 1368 bool active_low_pwm;
1de6068e 1369 u8 min_brightness; /* min_brightness/255 of max */
f00076d2
JN
1370 } backlight;
1371
d17c5443
SK
1372 /* MIPI DSI */
1373 struct {
3e6bd011 1374 u16 port;
d17c5443 1375 u16 panel_id;
d3b542fc
SK
1376 struct mipi_config *config;
1377 struct mipi_pps_data *pps;
1378 u8 seq_version;
1379 u32 size;
1380 u8 *data;
1381 u8 *sequence[MIPI_SEQ_MAX];
d17c5443
SK
1382 } dsi;
1383
41aa3448
RV
1384 int crt_ddc_pin;
1385
1386 int child_dev_num;
768f69c9 1387 union child_device_config *child_dev;
6acab15a
PZ
1388
1389 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
41aa3448
RV
1390};
1391
77c122bc
VS
1392enum intel_ddb_partitioning {
1393 INTEL_DDB_PART_1_2,
1394 INTEL_DDB_PART_5_6, /* IVB+ */
1395};
1396
1fd527cc
VS
1397struct intel_wm_level {
1398 bool enable;
1399 uint32_t pri_val;
1400 uint32_t spr_val;
1401 uint32_t cur_val;
1402 uint32_t fbc_val;
1403};
1404
820c1980 1405struct ilk_wm_values {
609cedef
VS
1406 uint32_t wm_pipe[3];
1407 uint32_t wm_lp[3];
1408 uint32_t wm_lp_spr[3];
1409 uint32_t wm_linetime[3];
1410 bool enable_fbc_wm;
1411 enum intel_ddb_partitioning partitioning;
1412};
1413
c193924e 1414struct skl_ddb_entry {
16160e3d 1415 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
c193924e
DL
1416};
1417
1418static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1419{
16160e3d 1420 return entry->end - entry->start;
c193924e
DL
1421}
1422
08db6652
DL
1423static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1424 const struct skl_ddb_entry *e2)
1425{
1426 if (e1->start == e2->start && e1->end == e2->end)
1427 return true;
1428
1429 return false;
1430}
1431
c193924e 1432struct skl_ddb_allocation {
34bb56af 1433 struct skl_ddb_entry pipe[I915_MAX_PIPES];
c193924e
DL
1434 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1435 struct skl_ddb_entry cursor[I915_MAX_PIPES];
1436};
1437
2ac96d2a
PB
1438struct skl_wm_values {
1439 bool dirty[I915_MAX_PIPES];
c193924e 1440 struct skl_ddb_allocation ddb;
2ac96d2a
PB
1441 uint32_t wm_linetime[I915_MAX_PIPES];
1442 uint32_t plane[I915_MAX_PIPES][I915_MAX_PLANES][8];
1443 uint32_t cursor[I915_MAX_PIPES][8];
1444 uint32_t plane_trans[I915_MAX_PIPES][I915_MAX_PLANES];
1445 uint32_t cursor_trans[I915_MAX_PIPES];
1446};
1447
1448struct skl_wm_level {
1449 bool plane_en[I915_MAX_PLANES];
b99f58da 1450 bool cursor_en;
2ac96d2a
PB
1451 uint16_t plane_res_b[I915_MAX_PLANES];
1452 uint8_t plane_res_l[I915_MAX_PLANES];
2ac96d2a
PB
1453 uint16_t cursor_res_b;
1454 uint8_t cursor_res_l;
1455};
1456
c67a470b 1457/*
765dab67
PZ
1458 * This struct helps tracking the state needed for runtime PM, which puts the
1459 * device in PCI D3 state. Notice that when this happens, nothing on the
1460 * graphics device works, even register access, so we don't get interrupts nor
1461 * anything else.
c67a470b 1462 *
765dab67
PZ
1463 * Every piece of our code that needs to actually touch the hardware needs to
1464 * either call intel_runtime_pm_get or call intel_display_power_get with the
1465 * appropriate power domain.
a8a8bd54 1466 *
765dab67
PZ
1467 * Our driver uses the autosuspend delay feature, which means we'll only really
1468 * suspend if we stay with zero refcount for a certain amount of time. The
f458ebbc 1469 * default value is currently very conservative (see intel_runtime_pm_enable), but
765dab67 1470 * it can be changed with the standard runtime PM files from sysfs.
c67a470b
PZ
1471 *
1472 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1473 * goes back to false exactly before we reenable the IRQs. We use this variable
1474 * to check if someone is trying to enable/disable IRQs while they're supposed
1475 * to be disabled. This shouldn't happen and we'll print some error messages in
730488b2 1476 * case it happens.
c67a470b 1477 *
765dab67 1478 * For more, read the Documentation/power/runtime_pm.txt.
c67a470b 1479 */
5d584b2e
PZ
1480struct i915_runtime_pm {
1481 bool suspended;
2aeb7d3a 1482 bool irqs_enabled;
c67a470b
PZ
1483};
1484
926321d5
DV
1485enum intel_pipe_crc_source {
1486 INTEL_PIPE_CRC_SOURCE_NONE,
1487 INTEL_PIPE_CRC_SOURCE_PLANE1,
1488 INTEL_PIPE_CRC_SOURCE_PLANE2,
1489 INTEL_PIPE_CRC_SOURCE_PF,
5b3a856b 1490 INTEL_PIPE_CRC_SOURCE_PIPE,
3d099a05
DV
1491 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1492 INTEL_PIPE_CRC_SOURCE_TV,
1493 INTEL_PIPE_CRC_SOURCE_DP_B,
1494 INTEL_PIPE_CRC_SOURCE_DP_C,
1495 INTEL_PIPE_CRC_SOURCE_DP_D,
46a19188 1496 INTEL_PIPE_CRC_SOURCE_AUTO,
926321d5
DV
1497 INTEL_PIPE_CRC_SOURCE_MAX,
1498};
1499
8bf1e9f1 1500struct intel_pipe_crc_entry {
ac2300d4 1501 uint32_t frame;
8bf1e9f1
SH
1502 uint32_t crc[5];
1503};
1504
b2c88f5b 1505#define INTEL_PIPE_CRC_ENTRIES_NR 128
8bf1e9f1 1506struct intel_pipe_crc {
d538bbdf
DL
1507 spinlock_t lock;
1508 bool opened; /* exclusive access to the result file */
e5f75aca 1509 struct intel_pipe_crc_entry *entries;
926321d5 1510 enum intel_pipe_crc_source source;
d538bbdf 1511 int head, tail;
07144428 1512 wait_queue_head_t wq;
8bf1e9f1
SH
1513};
1514
f99d7069
DV
1515struct i915_frontbuffer_tracking {
1516 struct mutex lock;
1517
1518 /*
1519 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1520 * scheduled flips.
1521 */
1522 unsigned busy_bits;
1523 unsigned flip_bits;
1524};
1525
7225342a
MK
1526struct i915_wa_reg {
1527 u32 addr;
1528 u32 value;
1529 /* bitmask representing WA bits */
1530 u32 mask;
1531};
1532
1533#define I915_MAX_WA_REGS 16
1534
1535struct i915_workarounds {
1536 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1537 u32 count;
1538};
1539
77fec556 1540struct drm_i915_private {
f4c956ad 1541 struct drm_device *dev;
42dcedd4 1542 struct kmem_cache *slab;
f4c956ad 1543
5c969aa7 1544 const struct intel_device_info info;
f4c956ad
DV
1545
1546 int relative_constants_mode;
1547
1548 void __iomem *regs;
1549
907b28c5 1550 struct intel_uncore uncore;
f4c956ad
DV
1551
1552 struct intel_gmbus gmbus[GMBUS_NUM_PORTS];
1553
28c70f16 1554
f4c956ad
DV
1555 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1556 * controller on different i2c buses. */
1557 struct mutex gmbus_mutex;
1558
1559 /**
1560 * Base address of the gmbus and gpio block.
1561 */
1562 uint32_t gpio_mmio_base;
1563
b6fdd0f2
SS
1564 /* MMIO base address for MIPI regs */
1565 uint32_t mipi_mmio_base;
1566
28c70f16
DV
1567 wait_queue_head_t gmbus_wait_queue;
1568
f4c956ad 1569 struct pci_dev *bridge_dev;
a4872ba6 1570 struct intel_engine_cs ring[I915_NUM_RINGS];
3e78998a 1571 struct drm_i915_gem_object *semaphore_obj;
f72b3435 1572 uint32_t last_seqno, next_seqno;
f4c956ad 1573
ba8286fa 1574 struct drm_dma_handle *status_page_dmah;
f4c956ad
DV
1575 struct resource mch_res;
1576
f4c956ad
DV
1577 /* protects the irq masks */
1578 spinlock_t irq_lock;
1579
84c33a64
SG
1580 /* protects the mmio flip data */
1581 spinlock_t mmio_flip_lock;
1582
f8b79e58
ID
1583 bool display_irqs_enabled;
1584
9ee32fea
DV
1585 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1586 struct pm_qos_request pm_qos;
1587
f4c956ad 1588 /* DPIO indirect register protection */
09153000 1589 struct mutex dpio_lock;
f4c956ad
DV
1590
1591 /** Cached value of IMR to avoid reads in updating the bitfield */
abd58f01
BW
1592 union {
1593 u32 irq_mask;
1594 u32 de_irq_mask[I915_MAX_PIPES];
1595 };
f4c956ad 1596 u32 gt_irq_mask;
605cd25b 1597 u32 pm_irq_mask;
a6706b45 1598 u32 pm_rps_events;
91d181dd 1599 u32 pipestat_irq_mask[I915_MAX_PIPES];
f4c956ad 1600
f4c956ad 1601 struct work_struct hotplug_work;
b543fb04
EE
1602 struct {
1603 unsigned long hpd_last_jiffies;
1604 int hpd_cnt;
1605 enum {
1606 HPD_ENABLED = 0,
1607 HPD_DISABLED = 1,
1608 HPD_MARK_DISABLED = 2
1609 } hpd_mark;
1610 } hpd_stats[HPD_NUM_PINS];
142e2398 1611 u32 hpd_event_bits;
6323751d 1612 struct delayed_work hotplug_reenable_work;
f4c956ad 1613
5c3fe8b0 1614 struct i915_fbc fbc;
439d7ac0 1615 struct i915_drrs drrs;
f4c956ad 1616 struct intel_opregion opregion;
41aa3448 1617 struct intel_vbt_data vbt;
f4c956ad 1618
d9ceb816
JB
1619 bool preserve_bios_swizzle;
1620
f4c956ad
DV
1621 /* overlay */
1622 struct intel_overlay *overlay;
f4c956ad 1623
58c68779 1624 /* backlight registers and fields in struct intel_panel */
07f11d49 1625 struct mutex backlight_lock;
31ad8ec6 1626
f4c956ad 1627 /* LVDS info */
f4c956ad
DV
1628 bool no_aux_handshake;
1629
e39b999a
VS
1630 /* protects panel power sequencer state */
1631 struct mutex pps_mutex;
1632
f4c956ad
DV
1633 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
1634 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
1635 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1636
1637 unsigned int fsb_freq, mem_freq, is_ddr3;
d60c4473 1638 unsigned int vlv_cdclk_freq;
6bcda4f0 1639 unsigned int hpll_freq;
f4c956ad 1640
645416f5
DV
1641 /**
1642 * wq - Driver workqueue for GEM.
1643 *
1644 * NOTE: Work items scheduled here are not allowed to grab any modeset
1645 * locks, for otherwise the flushing done in the pageflip code will
1646 * result in deadlocks.
1647 */
f4c956ad
DV
1648 struct workqueue_struct *wq;
1649
1650 /* Display functions */
1651 struct drm_i915_display_funcs display;
1652
1653 /* PCH chipset type */
1654 enum intel_pch pch_type;
17a303ec 1655 unsigned short pch_id;
f4c956ad
DV
1656
1657 unsigned long quirks;
1658
b8efb17b
ZR
1659 enum modeset_restore modeset_restore;
1660 struct mutex modeset_restore_lock;
673a394b 1661
a7bbbd63 1662 struct list_head vm_list; /* Global list of all address spaces */
0260c420 1663 struct i915_gtt gtt; /* VM representing the global address space */
5d4545ae 1664
4b5aed62 1665 struct i915_gem_mm mm;
ad46cb53
CW
1666 DECLARE_HASHTABLE(mm_structs, 7);
1667 struct mutex mm_lock;
8781342d 1668
8781342d
DV
1669 /* Kernel Modesetting */
1670
9b9d172d 1671 struct sdvo_device_mapping sdvo_mappings[2];
652c393a 1672
76c4ac04
DL
1673 struct drm_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1674 struct drm_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
6b95a207
KH
1675 wait_queue_head_t pending_flip_queue;
1676
c4597872
DV
1677#ifdef CONFIG_DEBUG_FS
1678 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1679#endif
1680
e72f9fbf
DV
1681 int num_shared_dpll;
1682 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
e4607fcf 1683 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
ee7b9f93 1684
7225342a 1685 struct i915_workarounds workarounds;
888b5995 1686
652c393a
JB
1687 /* Reclocking support */
1688 bool render_reclock_avail;
1689 bool lvds_downclock_avail;
18f9ed12
ZY
1690 /* indicates the reduced downclock for LVDS*/
1691 int lvds_downclock;
f99d7069
DV
1692
1693 struct i915_frontbuffer_tracking fb_tracking;
1694
652c393a 1695 u16 orig_clock;
f97108d1 1696
c4804411 1697 bool mchbar_need_disable;
f97108d1 1698
a4da4fa4
DV
1699 struct intel_l3_parity l3_parity;
1700
59124506
BW
1701 /* Cannot be determined by PCIID. You must always read a register. */
1702 size_t ellc_size;
1703
c6a828d3 1704 /* gen6+ rps state */
c85aa885 1705 struct intel_gen6_power_mgmt rps;
c6a828d3 1706
20e4d407
DV
1707 /* ilk-only ips/rps state. Everything in here is protected by the global
1708 * mchdev_lock in intel_pm.c */
c85aa885 1709 struct intel_ilk_power_mgmt ips;
b5e50c3f 1710
83c00f55 1711 struct i915_power_domains power_domains;
a38911a3 1712
a031d709 1713 struct i915_psr psr;
3f51e471 1714
99584db3 1715 struct i915_gpu_error gpu_error;
ae681d96 1716
c9cddffc
JB
1717 struct drm_i915_gem_object *vlv_pctx;
1718
4520f53a 1719#ifdef CONFIG_DRM_I915_FBDEV
8be48d92
DA
1720 /* list of fbdev register on this device */
1721 struct intel_fbdev *fbdev;
82e3b8c1 1722 struct work_struct fbdev_suspend_work;
4520f53a 1723#endif
e953fd7b
CW
1724
1725 struct drm_property *broadcast_rgb_property;
3f43c48d 1726 struct drm_property *force_audio_property;
e3689190 1727
254f965c 1728 uint32_t hw_context_size;
a33afea5 1729 struct list_head context_list;
f4c956ad 1730
3e68320e 1731 u32 fdi_rx_config;
68d18ad7 1732
842f1c8b 1733 u32 suspend_count;
f4c956ad 1734 struct i915_suspend_saved_registers regfile;
ddeea5b0 1735 struct vlv_s0ix_state vlv_s0ix_state;
231f42a4 1736
53615a5e
VS
1737 struct {
1738 /*
1739 * Raw watermark latency values:
1740 * in 0.1us units for WM0,
1741 * in 0.5us units for WM1+.
1742 */
1743 /* primary */
1744 uint16_t pri_latency[5];
1745 /* sprite */
1746 uint16_t spr_latency[5];
1747 /* cursor */
1748 uint16_t cur_latency[5];
2af30a5c
PB
1749 /*
1750 * Raw watermark memory latency values
1751 * for SKL for all 8 levels
1752 * in 1us units.
1753 */
1754 uint16_t skl_latency[8];
609cedef 1755
2d41c0b5
PB
1756 /*
1757 * The skl_wm_values structure is a bit too big for stack
1758 * allocation, so we keep the staging struct where we store
1759 * intermediate results here instead.
1760 */
1761 struct skl_wm_values skl_results;
1762
609cedef 1763 /* current hardware state */
2d41c0b5
PB
1764 union {
1765 struct ilk_wm_values hw;
1766 struct skl_wm_values skl_hw;
1767 };
53615a5e
VS
1768 } wm;
1769
8a187455
PZ
1770 struct i915_runtime_pm pm;
1771
13cf5504
DA
1772 struct intel_digital_port *hpd_irq_port[I915_MAX_PORTS];
1773 u32 long_hpd_port_mask;
1774 u32 short_hpd_port_mask;
1775 struct work_struct dig_port_work;
1776
0e32b39c
DA
1777 /*
1778 * if we get a HPD irq from DP and a HPD irq from non-DP
1779 * the non-DP HPD could block the workqueue on a mode config
1780 * mutex getting, that userspace may have taken. However
1781 * userspace is waiting on the DP workqueue to run which is
1782 * blocked behind the non-DP one.
1783 */
1784 struct workqueue_struct *dp_wq;
1785
69769f9a
VS
1786 uint32_t bios_vgacntr;
1787
a83014d3
OM
1788 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
1789 struct {
1790 int (*do_execbuf)(struct drm_device *dev, struct drm_file *file,
1791 struct intel_engine_cs *ring,
1792 struct intel_context *ctx,
1793 struct drm_i915_gem_execbuffer2 *args,
1794 struct list_head *vmas,
1795 struct drm_i915_gem_object *batch_obj,
1796 u64 exec_start, u32 flags);
1797 int (*init_rings)(struct drm_device *dev);
1798 void (*cleanup_ring)(struct intel_engine_cs *ring);
1799 void (*stop_ring)(struct intel_engine_cs *ring);
1800 } gt;
1801
67e2937b
JH
1802 uint32_t request_uniq;
1803
bdf1e7e3
DV
1804 /*
1805 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
1806 * will be rejected. Instead look for a better place.
1807 */
77fec556 1808};
1da177e4 1809
2c1792a1
CW
1810static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
1811{
1812 return dev->dev_private;
1813}
1814
b4519513
CW
1815/* Iterate over initialised rings */
1816#define for_each_ring(ring__, dev_priv__, i__) \
1817 for ((i__) = 0; (i__) < I915_NUM_RINGS; (i__)++) \
1818 if (((ring__) = &(dev_priv__)->ring[(i__)]), intel_ring_initialized((ring__)))
1819
b1d7e4b4
WF
1820enum hdmi_force_audio {
1821 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
1822 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
1823 HDMI_AUDIO_AUTO, /* trust EDID */
1824 HDMI_AUDIO_ON, /* force turn on HDMI audio */
1825};
1826
190d6cd5 1827#define I915_GTT_OFFSET_NONE ((u32)-1)
ed2f3452 1828
37e680a1
CW
1829struct drm_i915_gem_object_ops {
1830 /* Interface between the GEM object and its backing storage.
1831 * get_pages() is called once prior to the use of the associated set
1832 * of pages before to binding them into the GTT, and put_pages() is
1833 * called after we no longer need them. As we expect there to be
1834 * associated cost with migrating pages between the backing storage
1835 * and making them available for the GPU (e.g. clflush), we may hold
1836 * onto the pages after they are no longer referenced by the GPU
1837 * in case they may be used again shortly (for example migrating the
1838 * pages to a different memory domain within the GTT). put_pages()
1839 * will therefore most likely be called when the object itself is
1840 * being released or under memory pressure (where we attempt to
1841 * reap pages for the shrinker).
1842 */
1843 int (*get_pages)(struct drm_i915_gem_object *);
1844 void (*put_pages)(struct drm_i915_gem_object *);
5cc9ed4b
CW
1845 int (*dmabuf_export)(struct drm_i915_gem_object *);
1846 void (*release)(struct drm_i915_gem_object *);
37e680a1
CW
1847};
1848
a071fa00
DV
1849/*
1850 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
1851 * considered to be the frontbuffer for the given plane interface-vise. This
1852 * doesn't mean that the hw necessarily already scans it out, but that any
1853 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
1854 *
1855 * We have one bit per pipe and per scanout plane type.
1856 */
1857#define INTEL_FRONTBUFFER_BITS_PER_PIPE 4
1858#define INTEL_FRONTBUFFER_BITS \
1859 (INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES)
1860#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
1861 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
1862#define INTEL_FRONTBUFFER_CURSOR(pipe) \
1863 (1 << (1 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1864#define INTEL_FRONTBUFFER_SPRITE(pipe) \
1865 (1 << (2 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
1866#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
1867 (1 << (3 +(INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
cc36513c
DV
1868#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
1869 (0xf << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
a071fa00 1870
673a394b 1871struct drm_i915_gem_object {
c397b908 1872 struct drm_gem_object base;
673a394b 1873
37e680a1
CW
1874 const struct drm_i915_gem_object_ops *ops;
1875
2f633156
BW
1876 /** List of VMAs backed by this object */
1877 struct list_head vma_list;
1878
c1ad11fc
CW
1879 /** Stolen memory for this object, instead of being backed by shmem. */
1880 struct drm_mm_node *stolen;
35c20a60 1881 struct list_head global_list;
673a394b 1882
69dc4987 1883 struct list_head ring_list;
b25cb2f8
BW
1884 /** Used in execbuf to temporarily hold a ref */
1885 struct list_head obj_exec_link;
673a394b
EA
1886
1887 /**
65ce3027
CW
1888 * This is set if the object is on the active lists (has pending
1889 * rendering and so a non-zero seqno), and is not set if it i s on
1890 * inactive (ready to be unbound) list.
673a394b 1891 */
0206e353 1892 unsigned int active:1;
673a394b
EA
1893
1894 /**
1895 * This is set if the object has been written to since last bound
1896 * to the GTT
1897 */
0206e353 1898 unsigned int dirty:1;
778c3544
DV
1899
1900 /**
1901 * Fence register bits (if any) for this object. Will be set
1902 * as needed when mapped into the GTT.
1903 * Protected by dev->struct_mutex.
778c3544 1904 */
4b9de737 1905 signed int fence_reg:I915_MAX_NUM_FENCE_BITS;
778c3544 1906
778c3544
DV
1907 /**
1908 * Advice: are the backing pages purgeable?
1909 */
0206e353 1910 unsigned int madv:2;
778c3544 1911
778c3544
DV
1912 /**
1913 * Current tiling mode for the object.
1914 */
0206e353 1915 unsigned int tiling_mode:2;
5d82e3e6
CW
1916 /**
1917 * Whether the tiling parameters for the currently associated fence
1918 * register have changed. Note that for the purposes of tracking
1919 * tiling changes we also treat the unfenced register, the register
1920 * slot that the object occupies whilst it executes a fenced
1921 * command (such as BLT on gen2/3), as a "fence".
1922 */
1923 unsigned int fence_dirty:1;
778c3544 1924
75e9e915
DV
1925 /**
1926 * Is the object at the current location in the gtt mappable and
1927 * fenceable? Used to avoid costly recalculations.
1928 */
0206e353 1929 unsigned int map_and_fenceable:1;
75e9e915 1930
fb7d516a
DV
1931 /**
1932 * Whether the current gtt mapping needs to be mappable (and isn't just
1933 * mappable by accident). Track pin and fault separate for a more
1934 * accurate mappable working set.
1935 */
0206e353
AJ
1936 unsigned int fault_mappable:1;
1937 unsigned int pin_mappable:1;
cc98b413 1938 unsigned int pin_display:1;
fb7d516a 1939
24f3a8cf
AG
1940 /*
1941 * Is the object to be mapped as read-only to the GPU
1942 * Only honoured if hardware has relevant pte bit
1943 */
1944 unsigned long gt_ro:1;
651d794f 1945 unsigned int cache_level:3;
93dfb40c 1946
9da3da66 1947 unsigned int has_dma_mapping:1;
7bddb01f 1948
a071fa00
DV
1949 unsigned int frontbuffer_bits:INTEL_FRONTBUFFER_BITS;
1950
9da3da66 1951 struct sg_table *pages;
a5570178 1952 int pages_pin_count;
673a394b 1953
1286ff73 1954 /* prime dma-buf support */
9a70cc2a
DA
1955 void *dma_buf_vmapping;
1956 int vmapping_count;
1957
1c293ea3 1958 /** Breadcrumb of last rendering to the buffer. */
97b2a6a1
JH
1959 struct drm_i915_gem_request *last_read_req;
1960 struct drm_i915_gem_request *last_write_req;
caea7476 1961 /** Breadcrumb of last fenced GPU access to the buffer. */
97b2a6a1 1962 struct drm_i915_gem_request *last_fenced_req;
673a394b 1963
778c3544 1964 /** Current tiling stride for the object, if it's tiled. */
de151cf6 1965 uint32_t stride;
673a394b 1966
80075d49
DV
1967 /** References from framebuffers, locks out tiling changes. */
1968 unsigned long framebuffer_references;
1969
280b713b 1970 /** Record of address bit 17 of each page at last unbind. */
d312ec25 1971 unsigned long *bit_17;
280b713b 1972
5cc9ed4b 1973 union {
6a2c4232
CW
1974 /** for phy allocated objects */
1975 struct drm_dma_handle *phys_handle;
1976
5cc9ed4b
CW
1977 struct i915_gem_userptr {
1978 uintptr_t ptr;
1979 unsigned read_only :1;
1980 unsigned workers :4;
1981#define I915_GEM_USERPTR_MAX_WORKERS 15
1982
ad46cb53
CW
1983 struct i915_mm_struct *mm;
1984 struct i915_mmu_object *mmu_object;
5cc9ed4b
CW
1985 struct work_struct *work;
1986 } userptr;
1987 };
1988};
62b8b215 1989#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
23010e43 1990
a071fa00
DV
1991void i915_gem_track_fb(struct drm_i915_gem_object *old,
1992 struct drm_i915_gem_object *new,
1993 unsigned frontbuffer_bits);
1994
673a394b
EA
1995/**
1996 * Request queue structure.
1997 *
1998 * The request queue allows us to note sequence numbers that have been emitted
1999 * and may be associated with active buffers to be retired.
2000 *
97b2a6a1
JH
2001 * By keeping this list, we can avoid having to do questionable sequence
2002 * number comparisons on buffer last_read|write_seqno. It also allows an
2003 * emission time to be associated with the request for tracking how far ahead
2004 * of the GPU the submission is.
673a394b
EA
2005 */
2006struct drm_i915_gem_request {
abfe262a
JH
2007 struct kref ref;
2008
852835f3 2009 /** On Which ring this request was generated */
a4872ba6 2010 struct intel_engine_cs *ring;
852835f3 2011
673a394b
EA
2012 /** GEM sequence number associated with this request. */
2013 uint32_t seqno;
2014
7d736f4f
MK
2015 /** Position in the ringbuffer of the start of the request */
2016 u32 head;
2017
2018 /** Position in the ringbuffer of the end of the request */
a71d8d94
CW
2019 u32 tail;
2020
0e50e96b 2021 /** Context related to this request */
273497e5 2022 struct intel_context *ctx;
0e50e96b 2023
7d736f4f
MK
2024 /** Batch buffer related to this request if any */
2025 struct drm_i915_gem_object *batch_obj;
2026
673a394b
EA
2027 /** Time at which this request was emitted, in jiffies. */
2028 unsigned long emitted_jiffies;
2029
b962442e 2030 /** global list entry for this request */
673a394b 2031 struct list_head list;
b962442e 2032
f787a5f5 2033 struct drm_i915_file_private *file_priv;
b962442e
EA
2034 /** file_priv list entry for this request */
2035 struct list_head client_list;
67e2937b
JH
2036
2037 uint32_t uniq;
673a394b
EA
2038};
2039
abfe262a
JH
2040void i915_gem_request_free(struct kref *req_ref);
2041
b793a00a
JH
2042static inline uint32_t
2043i915_gem_request_get_seqno(struct drm_i915_gem_request *req)
2044{
2045 return req ? req->seqno : 0;
2046}
2047
2048static inline struct intel_engine_cs *
2049i915_gem_request_get_ring(struct drm_i915_gem_request *req)
2050{
2051 return req ? req->ring : NULL;
2052}
2053
abfe262a
JH
2054static inline void
2055i915_gem_request_reference(struct drm_i915_gem_request *req)
2056{
2057 kref_get(&req->ref);
2058}
2059
2060static inline void
2061i915_gem_request_unreference(struct drm_i915_gem_request *req)
2062{
f245860e 2063 WARN_ON(!mutex_is_locked(&req->ring->dev->struct_mutex));
abfe262a
JH
2064 kref_put(&req->ref, i915_gem_request_free);
2065}
2066
2067static inline void i915_gem_request_assign(struct drm_i915_gem_request **pdst,
2068 struct drm_i915_gem_request *src)
2069{
2070 if (src)
2071 i915_gem_request_reference(src);
2072
2073 if (*pdst)
2074 i915_gem_request_unreference(*pdst);
2075
2076 *pdst = src;
2077}
2078
1b5a433a
JH
2079/*
2080 * XXX: i915_gem_request_completed should be here but currently needs the
2081 * definition of i915_seqno_passed() which is below. It will be moved in
2082 * a later patch when the call to i915_seqno_passed() is obsoleted...
2083 */
2084
673a394b 2085struct drm_i915_file_private {
b29c19b6 2086 struct drm_i915_private *dev_priv;
ab0e7ff9 2087 struct drm_file *file;
b29c19b6 2088
673a394b 2089 struct {
99057c81 2090 spinlock_t lock;
b962442e 2091 struct list_head request_list;
b29c19b6 2092 struct delayed_work idle_work;
673a394b 2093 } mm;
40521054 2094 struct idr context_idr;
e59ec13d 2095
b29c19b6 2096 atomic_t rps_wait_boost;
a4872ba6 2097 struct intel_engine_cs *bsd_ring;
673a394b
EA
2098};
2099
351e3db2
BV
2100/*
2101 * A command that requires special handling by the command parser.
2102 */
2103struct drm_i915_cmd_descriptor {
2104 /*
2105 * Flags describing how the command parser processes the command.
2106 *
2107 * CMD_DESC_FIXED: The command has a fixed length if this is set,
2108 * a length mask if not set
2109 * CMD_DESC_SKIP: The command is allowed but does not follow the
2110 * standard length encoding for the opcode range in
2111 * which it falls
2112 * CMD_DESC_REJECT: The command is never allowed
2113 * CMD_DESC_REGISTER: The command should be checked against the
2114 * register whitelist for the appropriate ring
2115 * CMD_DESC_MASTER: The command is allowed if the submitting process
2116 * is the DRM master
2117 */
2118 u32 flags;
2119#define CMD_DESC_FIXED (1<<0)
2120#define CMD_DESC_SKIP (1<<1)
2121#define CMD_DESC_REJECT (1<<2)
2122#define CMD_DESC_REGISTER (1<<3)
2123#define CMD_DESC_BITMASK (1<<4)
2124#define CMD_DESC_MASTER (1<<5)
2125
2126 /*
2127 * The command's unique identification bits and the bitmask to get them.
2128 * This isn't strictly the opcode field as defined in the spec and may
2129 * also include type, subtype, and/or subop fields.
2130 */
2131 struct {
2132 u32 value;
2133 u32 mask;
2134 } cmd;
2135
2136 /*
2137 * The command's length. The command is either fixed length (i.e. does
2138 * not include a length field) or has a length field mask. The flag
2139 * CMD_DESC_FIXED indicates a fixed length. Otherwise, the command has
2140 * a length mask. All command entries in a command table must include
2141 * length information.
2142 */
2143 union {
2144 u32 fixed;
2145 u32 mask;
2146 } length;
2147
2148 /*
2149 * Describes where to find a register address in the command to check
2150 * against the ring's register whitelist. Only valid if flags has the
2151 * CMD_DESC_REGISTER bit set.
2152 */
2153 struct {
2154 u32 offset;
2155 u32 mask;
2156 } reg;
2157
2158#define MAX_CMD_DESC_BITMASKS 3
2159 /*
2160 * Describes command checks where a particular dword is masked and
2161 * compared against an expected value. If the command does not match
2162 * the expected value, the parser rejects it. Only valid if flags has
2163 * the CMD_DESC_BITMASK bit set. Only entries where mask is non-zero
2164 * are valid.
d4d48035
BV
2165 *
2166 * If the check specifies a non-zero condition_mask then the parser
2167 * only performs the check when the bits specified by condition_mask
2168 * are non-zero.
351e3db2
BV
2169 */
2170 struct {
2171 u32 offset;
2172 u32 mask;
2173 u32 expected;
d4d48035
BV
2174 u32 condition_offset;
2175 u32 condition_mask;
351e3db2
BV
2176 } bits[MAX_CMD_DESC_BITMASKS];
2177};
2178
2179/*
2180 * A table of commands requiring special handling by the command parser.
2181 *
2182 * Each ring has an array of tables. Each table consists of an array of command
2183 * descriptors, which must be sorted with command opcodes in ascending order.
2184 */
2185struct drm_i915_cmd_table {
2186 const struct drm_i915_cmd_descriptor *table;
2187 int count;
2188};
2189
dbbe9127 2190/* Note that the (struct drm_i915_private *) cast is just to shut up gcc. */
7312e2dd
CW
2191#define __I915__(p) ({ \
2192 struct drm_i915_private *__p; \
2193 if (__builtin_types_compatible_p(typeof(*p), struct drm_i915_private)) \
2194 __p = (struct drm_i915_private *)p; \
2195 else if (__builtin_types_compatible_p(typeof(*p), struct drm_device)) \
2196 __p = to_i915((struct drm_device *)p); \
2197 else \
2198 BUILD_BUG(); \
2199 __p; \
2200})
dbbe9127 2201#define INTEL_INFO(p) (&__I915__(p)->info)
87f1f465 2202#define INTEL_DEVID(p) (INTEL_INFO(p)->device_id)
cae5852d 2203
87f1f465
CW
2204#define IS_I830(dev) (INTEL_DEVID(dev) == 0x3577)
2205#define IS_845G(dev) (INTEL_DEVID(dev) == 0x2562)
cae5852d 2206#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
87f1f465 2207#define IS_I865G(dev) (INTEL_DEVID(dev) == 0x2572)
cae5852d 2208#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
87f1f465
CW
2209#define IS_I915GM(dev) (INTEL_DEVID(dev) == 0x2592)
2210#define IS_I945G(dev) (INTEL_DEVID(dev) == 0x2772)
cae5852d
ZN
2211#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
2212#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
2213#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
87f1f465 2214#define IS_GM45(dev) (INTEL_DEVID(dev) == 0x2A42)
cae5852d 2215#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
87f1f465
CW
2216#define IS_PINEVIEW_G(dev) (INTEL_DEVID(dev) == 0xa001)
2217#define IS_PINEVIEW_M(dev) (INTEL_DEVID(dev) == 0xa011)
cae5852d
ZN
2218#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
2219#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
87f1f465 2220#define IS_IRONLAKE_M(dev) (INTEL_DEVID(dev) == 0x0046)
4b65177b 2221#define IS_IVYBRIDGE(dev) (INTEL_INFO(dev)->is_ivybridge)
87f1f465
CW
2222#define IS_IVB_GT1(dev) (INTEL_DEVID(dev) == 0x0156 || \
2223 INTEL_DEVID(dev) == 0x0152 || \
2224 INTEL_DEVID(dev) == 0x015a)
2225#define IS_SNB_GT1(dev) (INTEL_DEVID(dev) == 0x0102 || \
2226 INTEL_DEVID(dev) == 0x0106 || \
2227 INTEL_DEVID(dev) == 0x010A)
70a3eb7a 2228#define IS_VALLEYVIEW(dev) (INTEL_INFO(dev)->is_valleyview)
6df4027b 2229#define IS_CHERRYVIEW(dev) (INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
4cae9ae0 2230#define IS_HASWELL(dev) (INTEL_INFO(dev)->is_haswell)
8179f1f0 2231#define IS_BROADWELL(dev) (!INTEL_INFO(dev)->is_valleyview && IS_GEN8(dev))
7201c0b3 2232#define IS_SKYLAKE(dev) (INTEL_INFO(dev)->is_skylake)
cae5852d 2233#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
ed1c9e2c 2234#define IS_HSW_EARLY_SDV(dev) (IS_HASWELL(dev) && \
87f1f465 2235 (INTEL_DEVID(dev) & 0xFF00) == 0x0C00)
5dd8c4c3 2236#define IS_BDW_ULT(dev) (IS_BROADWELL(dev) && \
87f1f465
CW
2237 ((INTEL_DEVID(dev) & 0xf) == 0x2 || \
2238 (INTEL_DEVID(dev) & 0xf) == 0x6 || \
2239 (INTEL_DEVID(dev) & 0xf) == 0xe))
a0fcbd95
RV
2240#define IS_BDW_GT3(dev) (IS_BROADWELL(dev) && \
2241 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
5dd8c4c3 2242#define IS_HSW_ULT(dev) (IS_HASWELL(dev) && \
87f1f465 2243 (INTEL_DEVID(dev) & 0xFF00) == 0x0A00)
9435373e 2244#define IS_HSW_GT3(dev) (IS_HASWELL(dev) && \
87f1f465 2245 (INTEL_DEVID(dev) & 0x00F0) == 0x0020)
9bbfd20a 2246/* ULX machines are also considered ULT. */
87f1f465
CW
2247#define IS_HSW_ULX(dev) (INTEL_DEVID(dev) == 0x0A0E || \
2248 INTEL_DEVID(dev) == 0x0A1E)
b833d685 2249#define IS_PRELIMINARY_HW(intel_info) ((intel_info)->is_preliminary)
cae5852d 2250
85436696
JB
2251/*
2252 * The genX designation typically refers to the render engine, so render
2253 * capability related checks should use IS_GEN, while display and other checks
2254 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2255 * chips, etc.).
2256 */
cae5852d
ZN
2257#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
2258#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
2259#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
2260#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
2261#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
85436696 2262#define IS_GEN7(dev) (INTEL_INFO(dev)->gen == 7)
d2980845 2263#define IS_GEN8(dev) (INTEL_INFO(dev)->gen == 8)
b71252dc 2264#define IS_GEN9(dev) (INTEL_INFO(dev)->gen == 9)
cae5852d 2265
73ae478c
BW
2266#define RENDER_RING (1<<RCS)
2267#define BSD_RING (1<<VCS)
2268#define BLT_RING (1<<BCS)
2269#define VEBOX_RING (1<<VECS)
845f74a7 2270#define BSD2_RING (1<<VCS2)
63c42e56 2271#define HAS_BSD(dev) (INTEL_INFO(dev)->ring_mask & BSD_RING)
845f74a7 2272#define HAS_BSD2(dev) (INTEL_INFO(dev)->ring_mask & BSD2_RING)
63c42e56
BW
2273#define HAS_BLT(dev) (INTEL_INFO(dev)->ring_mask & BLT_RING)
2274#define HAS_VEBOX(dev) (INTEL_INFO(dev)->ring_mask & VEBOX_RING)
2275#define HAS_LLC(dev) (INTEL_INFO(dev)->has_llc)
2276#define HAS_WT(dev) ((IS_HASWELL(dev) || IS_BROADWELL(dev)) && \
f2fbc690 2277 __I915__(dev)->ellc_size)
cae5852d
ZN
2278#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
2279
254f965c 2280#define HAS_HW_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 6)
d7f621e5 2281#define HAS_LOGICAL_RING_CONTEXTS(dev) (INTEL_INFO(dev)->gen >= 8)
692ef70c
JB
2282#define USES_PPGTT(dev) (i915.enable_ppgtt)
2283#define USES_FULL_PPGTT(dev) (i915.enable_ppgtt == 2)
1d2a314c 2284
05394f39 2285#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
cae5852d
ZN
2286#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
2287
b45305fc
DV
2288/* Early gen2 have a totally busted CS tlb and require pinned batches. */
2289#define HAS_BROKEN_CS_TLB(dev) (IS_I830(dev) || IS_845G(dev))
4e6b788c
DV
2290/*
2291 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2292 * even when in MSI mode. This results in spurious interrupt warnings if the
2293 * legacy irq no. is shared with another device. The kernel then disables that
2294 * interrupt source and so prevents the other device from working properly.
2295 */
2296#define HAS_AUX_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
2297#define HAS_GMBUS_IRQ(dev) (INTEL_INFO(dev)->gen >= 5)
b45305fc 2298
cae5852d
ZN
2299/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2300 * rows, which changed the alignment requirements and fence programming.
2301 */
2302#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
2303 IS_I915GM(dev)))
2304#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
2305#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
2306#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
cae5852d
ZN
2307#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
2308#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
cae5852d
ZN
2309
2310#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
2311#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
3a77c4c4 2312#define HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
cae5852d 2313
dbf7786e 2314#define HAS_IPS(dev) (IS_HSW_ULT(dev) || IS_BROADWELL(dev))
f5adf94e 2315
dd93be58 2316#define HAS_DDI(dev) (INTEL_INFO(dev)->has_ddi)
30568c45 2317#define HAS_FPGA_DBG_UNCLAIMED(dev) (INTEL_INFO(dev)->has_fpga_dbg)
b32c6f48
RV
2318#define HAS_PSR(dev) (IS_HASWELL(dev) || IS_BROADWELL(dev) || \
2319 IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev))
6157d3c8 2320#define HAS_RUNTIME_PM(dev) (IS_GEN6(dev) || IS_HASWELL(dev) || \
fd7f8cce 2321 IS_BROADWELL(dev) || IS_VALLEYVIEW(dev))
58abf1da
RV
2322#define HAS_RC6(dev) (INTEL_INFO(dev)->gen >= 6)
2323#define HAS_RC6p(dev) (INTEL_INFO(dev)->gen == 6 || IS_IVYBRIDGE(dev))
affa9354 2324
17a303ec
PZ
2325#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2326#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2327#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2328#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2329#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2330#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
e7e7ea20
S
2331#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2332#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
17a303ec 2333
f2fbc690 2334#define INTEL_PCH_TYPE(dev) (__I915__(dev)->pch_type)
e7e7ea20 2335#define HAS_PCH_SPT(dev) (INTEL_PCH_TYPE(dev) == PCH_SPT)
eb877ebf 2336#define HAS_PCH_LPT(dev) (INTEL_PCH_TYPE(dev) == PCH_LPT)
cae5852d
ZN
2337#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
2338#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
40c7ead9 2339#define HAS_PCH_NOP(dev) (INTEL_PCH_TYPE(dev) == PCH_NOP)
45e6e3a1 2340#define HAS_PCH_SPLIT(dev) (INTEL_PCH_TYPE(dev) != PCH_NONE)
cae5852d 2341
5fafe292
SJ
2342#define HAS_GMCH_DISPLAY(dev) (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev))
2343
040d2baa
BW
2344/* DPF == dynamic parity feature */
2345#define HAS_L3_DPF(dev) (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
2346#define NUM_L3_SLICES(dev) (IS_HSW_GT3(dev) ? 2 : HAS_L3_DPF(dev))
e1ef7cc2 2347
c8735b0c
BW
2348#define GT_FREQUENCY_MULTIPLIER 50
2349
05394f39
CW
2350#include "i915_trace.h"
2351
baa70943 2352extern const struct drm_ioctl_desc i915_ioctls[];
b3a83639
DA
2353extern int i915_max_ioctl;
2354
fc49b3da
ID
2355extern int i915_suspend_legacy(struct drm_device *dev, pm_message_t state);
2356extern int i915_resume_legacy(struct drm_device *dev);
7c1c2871
DA
2357extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
2358extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
2359
d330a953
JN
2360/* i915_params.c */
2361struct i915_params {
2362 int modeset;
2363 int panel_ignore_lid;
2364 unsigned int powersave;
2365 int semaphores;
2366 unsigned int lvds_downclock;
2367 int lvds_channel_mode;
2368 int panel_use_ssc;
2369 int vbt_sdvo_panel_type;
2370 int enable_rc6;
2371 int enable_fbc;
d330a953 2372 int enable_ppgtt;
127f1003 2373 int enable_execlists;
d330a953
JN
2374 int enable_psr;
2375 unsigned int preliminary_hw_support;
2376 int disable_power_well;
2377 int enable_ips;
e5aa6541 2378 int invert_brightness;
351e3db2 2379 int enable_cmd_parser;
e5aa6541
DL
2380 /* leave bools at the end to not create holes */
2381 bool enable_hangcheck;
2382 bool fastboot;
d330a953
JN
2383 bool prefault_disable;
2384 bool reset;
a0bae57f 2385 bool disable_display;
7a10dfa6 2386 bool disable_vtd_wa;
84c33a64 2387 int use_mmio_flip;
5978118c 2388 bool mmio_debug;
d330a953
JN
2389};
2390extern struct i915_params i915 __read_mostly;
2391
1da177e4 2392 /* i915_dma.c */
22eae947 2393extern int i915_driver_load(struct drm_device *, unsigned long flags);
ba8bbcf6 2394extern int i915_driver_unload(struct drm_device *);
2885f6ac 2395extern int i915_driver_open(struct drm_device *dev, struct drm_file *file);
84b1fd10 2396extern void i915_driver_lastclose(struct drm_device * dev);
6c340eac 2397extern void i915_driver_preclose(struct drm_device *dev,
2885f6ac 2398 struct drm_file *file);
673a394b 2399extern void i915_driver_postclose(struct drm_device *dev,
2885f6ac 2400 struct drm_file *file);
84b1fd10 2401extern int i915_driver_device_is_agp(struct drm_device * dev);
c43b5634 2402#ifdef CONFIG_COMPAT
0d6aa60b
DA
2403extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2404 unsigned long arg);
c43b5634 2405#endif
8e96d9c4 2406extern int intel_gpu_reset(struct drm_device *dev);
d4b8bb2a 2407extern int i915_reset(struct drm_device *dev);
7648fa99
JB
2408extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2409extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2410extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2411extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
650ad970 2412int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
1d0d343a 2413void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
7648fa99 2414
1da177e4 2415/* i915_irq.c */
10cd45b6 2416void i915_queue_hangcheck(struct drm_device *dev);
58174462
MK
2417__printf(3, 4)
2418void i915_handle_error(struct drm_device *dev, bool wedged,
2419 const char *fmt, ...);
1da177e4 2420
b963291c
DV
2421extern void intel_irq_init(struct drm_i915_private *dev_priv);
2422extern void intel_hpd_init(struct drm_i915_private *dev_priv);
2aeb7d3a
DV
2423int intel_irq_install(struct drm_i915_private *dev_priv);
2424void intel_irq_uninstall(struct drm_i915_private *dev_priv);
907b28c5
CW
2425
2426extern void intel_uncore_sanitize(struct drm_device *dev);
10018603
ID
2427extern void intel_uncore_early_sanitize(struct drm_device *dev,
2428 bool restore_forcewake);
907b28c5 2429extern void intel_uncore_init(struct drm_device *dev);
907b28c5 2430extern void intel_uncore_check_errors(struct drm_device *dev);
aec347ab 2431extern void intel_uncore_fini(struct drm_device *dev);
156c7ca0 2432extern void intel_uncore_forcewake_reset(struct drm_device *dev, bool restore);
b1f14ad0 2433
7c463586 2434void
50227e1c 2435i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2436 u32 status_mask);
7c463586
KP
2437
2438void
50227e1c 2439i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
755e9019 2440 u32 status_mask);
7c463586 2441
f8b79e58
ID
2442void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2443void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
47339cd9
DV
2444void
2445ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2446void
2447ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask);
2448void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2449 uint32_t interrupt_mask,
2450 uint32_t enabled_irq_mask);
2451#define ibx_enable_display_interrupt(dev_priv, bits) \
2452 ibx_display_interrupt_update((dev_priv), (bits), (bits))
2453#define ibx_disable_display_interrupt(dev_priv, bits) \
2454 ibx_display_interrupt_update((dev_priv), (bits), 0)
f8b79e58 2455
673a394b 2456/* i915_gem.c */
673a394b
EA
2457int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2458 struct drm_file *file_priv);
2459int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2460 struct drm_file *file_priv);
2461int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2462 struct drm_file *file_priv);
2463int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2464 struct drm_file *file_priv);
de151cf6
JB
2465int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2466 struct drm_file *file_priv);
673a394b
EA
2467int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2468 struct drm_file *file_priv);
2469int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2470 struct drm_file *file_priv);
ba8b7ccb
OM
2471void i915_gem_execbuffer_move_to_active(struct list_head *vmas,
2472 struct intel_engine_cs *ring);
2473void i915_gem_execbuffer_retire_commands(struct drm_device *dev,
2474 struct drm_file *file,
2475 struct intel_engine_cs *ring,
2476 struct drm_i915_gem_object *obj);
a83014d3
OM
2477int i915_gem_ringbuffer_submission(struct drm_device *dev,
2478 struct drm_file *file,
2479 struct intel_engine_cs *ring,
2480 struct intel_context *ctx,
2481 struct drm_i915_gem_execbuffer2 *args,
2482 struct list_head *vmas,
2483 struct drm_i915_gem_object *batch_obj,
2484 u64 exec_start, u32 flags);
673a394b
EA
2485int i915_gem_execbuffer(struct drm_device *dev, void *data,
2486 struct drm_file *file_priv);
76446cac
JB
2487int i915_gem_execbuffer2(struct drm_device *dev, void *data,
2488 struct drm_file *file_priv);
673a394b
EA
2489int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2490 struct drm_file *file_priv);
199adf40
BW
2491int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2492 struct drm_file *file);
2493int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2494 struct drm_file *file);
673a394b
EA
2495int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2496 struct drm_file *file_priv);
3ef94daa
CW
2497int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2498 struct drm_file *file_priv);
673a394b
EA
2499int i915_gem_set_tiling(struct drm_device *dev, void *data,
2500 struct drm_file *file_priv);
2501int i915_gem_get_tiling(struct drm_device *dev, void *data,
2502 struct drm_file *file_priv);
5cc9ed4b
CW
2503int i915_gem_init_userptr(struct drm_device *dev);
2504int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2505 struct drm_file *file);
5a125c3c
EA
2506int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2507 struct drm_file *file_priv);
23ba4fd0
BW
2508int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2509 struct drm_file *file_priv);
673a394b 2510void i915_gem_load(struct drm_device *dev);
21ab4e74
CW
2511unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
2512 long target,
2513 unsigned flags);
2514#define I915_SHRINK_PURGEABLE 0x1
2515#define I915_SHRINK_UNBOUND 0x2
2516#define I915_SHRINK_BOUND 0x4
42dcedd4
CW
2517void *i915_gem_object_alloc(struct drm_device *dev);
2518void i915_gem_object_free(struct drm_i915_gem_object *obj);
37e680a1
CW
2519void i915_gem_object_init(struct drm_i915_gem_object *obj,
2520 const struct drm_i915_gem_object_ops *ops);
05394f39
CW
2521struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
2522 size_t size);
7e0d96bc
BW
2523void i915_init_vm(struct drm_i915_private *dev_priv,
2524 struct i915_address_space *vm);
673a394b 2525void i915_gem_free_object(struct drm_gem_object *obj);
2f633156 2526void i915_gem_vma_destroy(struct i915_vma *vma);
42dcedd4 2527
1ec9e26d
DV
2528#define PIN_MAPPABLE 0x1
2529#define PIN_NONBLOCK 0x2
bf3d149b 2530#define PIN_GLOBAL 0x4
d23db88c
CW
2531#define PIN_OFFSET_BIAS 0x8
2532#define PIN_OFFSET_MASK (~4095)
fe14d5f4
TU
2533int __must_check i915_gem_object_pin_view(struct drm_i915_gem_object *obj,
2534 struct i915_address_space *vm,
2535 uint32_t alignment,
2536 uint64_t flags,
2537 const struct i915_ggtt_view *view);
2538static inline
2021746e 2539int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
c37e2204 2540 struct i915_address_space *vm,
2021746e 2541 uint32_t alignment,
fe14d5f4
TU
2542 uint64_t flags)
2543{
2544 return i915_gem_object_pin_view(obj, vm, alignment, flags,
2545 &i915_ggtt_view_normal);
2546}
2547
2548int i915_vma_bind(struct i915_vma *vma, enum i915_cache_level cache_level,
2549 u32 flags);
07fe0b12 2550int __must_check i915_vma_unbind(struct i915_vma *vma);
dd624afd 2551int i915_gem_object_put_pages(struct drm_i915_gem_object *obj);
48018a57 2552void i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv);
05394f39 2553void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
f787a5f5 2554
4c914c0c
BV
2555int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
2556 int *needs_clflush);
2557
37e680a1 2558int __must_check i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
9da3da66
CW
2559static inline struct page *i915_gem_object_get_page(struct drm_i915_gem_object *obj, int n)
2560{
67d5a50c
ID
2561 struct sg_page_iter sg_iter;
2562
2563 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents, n)
2db76d7c 2564 return sg_page_iter_page(&sg_iter);
67d5a50c
ID
2565
2566 return NULL;
9da3da66 2567}
a5570178
CW
2568static inline void i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2569{
2570 BUG_ON(obj->pages == NULL);
2571 obj->pages_pin_count++;
2572}
2573static inline void i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2574{
2575 BUG_ON(obj->pages_pin_count == 0);
2576 obj->pages_pin_count--;
2577}
2578
54cf91dc 2579int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
2911a35b 2580int i915_gem_object_sync(struct drm_i915_gem_object *obj,
a4872ba6 2581 struct intel_engine_cs *to);
e2d05a8b 2582void i915_vma_move_to_active(struct i915_vma *vma,
a4872ba6 2583 struct intel_engine_cs *ring);
ff72145b
DA
2584int i915_gem_dumb_create(struct drm_file *file_priv,
2585 struct drm_device *dev,
2586 struct drm_mode_create_dumb *args);
355a7018
TH
2587int i915_gem_dumb_map_offset(struct drm_file *file_priv,
2588 struct drm_device *dev, uint32_t handle,
2589 uint64_t *offset);
f787a5f5
CW
2590/**
2591 * Returns true if seq1 is later than seq2.
2592 */
2593static inline bool
2594i915_seqno_passed(uint32_t seq1, uint32_t seq2)
2595{
2596 return (int32_t)(seq1 - seq2) >= 0;
2597}
2598
1b5a433a
JH
2599static inline bool i915_gem_request_completed(struct drm_i915_gem_request *req,
2600 bool lazy_coherency)
2601{
2602 u32 seqno;
2603
2604 BUG_ON(req == NULL);
2605
2606 seqno = req->ring->get_seqno(req->ring, lazy_coherency);
2607
2608 return i915_seqno_passed(seqno, req->seqno);
2609}
2610
fca26bb4
MK
2611int __must_check i915_gem_get_seqno(struct drm_device *dev, u32 *seqno);
2612int __must_check i915_gem_set_seqno(struct drm_device *dev, u32 seqno);
06d98131 2613int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj);
d9e86c0e 2614int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
2021746e 2615
d8ffa60b
DV
2616bool i915_gem_object_pin_fence(struct drm_i915_gem_object *obj);
2617void i915_gem_object_unpin_fence(struct drm_i915_gem_object *obj);
1690e1eb 2618
8d9fc7fd 2619struct drm_i915_gem_request *
a4872ba6 2620i915_gem_find_active_request(struct intel_engine_cs *ring);
8d9fc7fd 2621
b29c19b6 2622bool i915_gem_retire_requests(struct drm_device *dev);
a4872ba6 2623void i915_gem_retire_requests_ring(struct intel_engine_cs *ring);
33196ded 2624int __must_check i915_gem_check_wedge(struct i915_gpu_error *error,
d6b2c790 2625 bool interruptible);
b6660d59 2626int __must_check i915_gem_check_olr(struct drm_i915_gem_request *req);
84c33a64 2627
1f83fee0
DV
2628static inline bool i915_reset_in_progress(struct i915_gpu_error *error)
2629{
2630 return unlikely(atomic_read(&error->reset_counter)
2ac0f450 2631 & (I915_RESET_IN_PROGRESS_FLAG | I915_WEDGED));
1f83fee0
DV
2632}
2633
2634static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
2635{
2ac0f450
MK
2636 return atomic_read(&error->reset_counter) & I915_WEDGED;
2637}
2638
2639static inline u32 i915_reset_count(struct i915_gpu_error *error)
2640{
2641 return ((atomic_read(&error->reset_counter) & ~I915_WEDGED) + 1) / 2;
1f83fee0 2642}
a71d8d94 2643
88b4aa87
MK
2644static inline bool i915_stop_ring_allow_ban(struct drm_i915_private *dev_priv)
2645{
2646 return dev_priv->gpu_error.stop_rings == 0 ||
2647 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_BAN;
2648}
2649
2650static inline bool i915_stop_ring_allow_warn(struct drm_i915_private *dev_priv)
2651{
2652 return dev_priv->gpu_error.stop_rings == 0 ||
2653 dev_priv->gpu_error.stop_rings & I915_STOP_RING_ALLOW_WARN;
2654}
2655
069efc1d 2656void i915_gem_reset(struct drm_device *dev);
000433b6 2657bool i915_gem_clflush_object(struct drm_i915_gem_object *obj, bool force);
a8198eea 2658int __must_check i915_gem_object_finish_gpu(struct drm_i915_gem_object *obj);
1070a42b 2659int __must_check i915_gem_init(struct drm_device *dev);
a83014d3 2660int i915_gem_init_rings(struct drm_device *dev);
f691e2f4 2661int __must_check i915_gem_init_hw(struct drm_device *dev);
a4872ba6 2662int i915_gem_l3_remap(struct intel_engine_cs *ring, int slice);
f691e2f4 2663void i915_gem_init_swizzling(struct drm_device *dev);
79e53945 2664void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
b2da9fe5 2665int __must_check i915_gpu_idle(struct drm_device *dev);
45c5f202 2666int __must_check i915_gem_suspend(struct drm_device *dev);
a4872ba6 2667int __i915_add_request(struct intel_engine_cs *ring,
0025c077 2668 struct drm_file *file,
9400ae5c
JH
2669 struct drm_i915_gem_object *batch_obj);
2670#define i915_add_request(ring) \
2671 __i915_add_request(ring, NULL, NULL)
9c654818 2672int __i915_wait_request(struct drm_i915_gem_request *req,
16e9a21f
ACO
2673 unsigned reset_counter,
2674 bool interruptible,
2675 s64 *timeout,
2676 struct drm_i915_file_private *file_priv);
a4b3a571 2677int __must_check i915_wait_request(struct drm_i915_gem_request *req);
de151cf6 2678int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
2021746e
CW
2679int __must_check
2680i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
2681 bool write);
2682int __must_check
dabdfe02
CW
2683i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
2684int __must_check
2da3b9b9
CW
2685i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
2686 u32 alignment,
a4872ba6 2687 struct intel_engine_cs *pipelined);
cc98b413 2688void i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj);
00731155 2689int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
6eeefaf3 2690 int align);
b29c19b6 2691int i915_gem_open(struct drm_device *dev, struct drm_file *file);
05394f39 2692void i915_gem_release(struct drm_device *dev, struct drm_file *file);
673a394b 2693
0fa87796
ID
2694uint32_t
2695i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode);
467cffba 2696uint32_t
d865110c
ID
2697i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2698 int tiling_mode, bool fenced);
467cffba 2699
e4ffd173
CW
2700int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
2701 enum i915_cache_level cache_level);
2702
1286ff73
DV
2703struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
2704 struct dma_buf *dma_buf);
2705
2706struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
2707 struct drm_gem_object *gem_obj, int flags);
2708
19b2dbde
CW
2709void i915_gem_restore_fences(struct drm_device *dev);
2710
fe14d5f4
TU
2711unsigned long i915_gem_obj_offset_view(struct drm_i915_gem_object *o,
2712 struct i915_address_space *vm,
2713 enum i915_ggtt_view_type view);
2714static inline
a70a3148 2715unsigned long i915_gem_obj_offset(struct drm_i915_gem_object *o,
fe14d5f4
TU
2716 struct i915_address_space *vm)
2717{
2718 return i915_gem_obj_offset_view(o, vm, I915_GGTT_VIEW_NORMAL);
2719}
a70a3148 2720bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o);
fe14d5f4
TU
2721bool i915_gem_obj_bound_view(struct drm_i915_gem_object *o,
2722 struct i915_address_space *vm,
2723 enum i915_ggtt_view_type view);
2724static inline
a70a3148 2725bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
fe14d5f4
TU
2726 struct i915_address_space *vm)
2727{
2728 return i915_gem_obj_bound_view(o, vm, I915_GGTT_VIEW_NORMAL);
2729}
2730
a70a3148
BW
2731unsigned long i915_gem_obj_size(struct drm_i915_gem_object *o,
2732 struct i915_address_space *vm);
fe14d5f4
TU
2733struct i915_vma *i915_gem_obj_to_vma_view(struct drm_i915_gem_object *obj,
2734 struct i915_address_space *vm,
2735 const struct i915_ggtt_view *view);
2736static inline
a70a3148 2737struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2738 struct i915_address_space *vm)
2739{
2740 return i915_gem_obj_to_vma_view(obj, vm, &i915_ggtt_view_normal);
2741}
2742
2743struct i915_vma *
2744i915_gem_obj_lookup_or_create_vma_view(struct drm_i915_gem_object *obj,
2745 struct i915_address_space *vm,
2746 const struct i915_ggtt_view *view);
2747
2748static inline
accfef2e
BW
2749struct i915_vma *
2750i915_gem_obj_lookup_or_create_vma(struct drm_i915_gem_object *obj,
fe14d5f4
TU
2751 struct i915_address_space *vm)
2752{
2753 return i915_gem_obj_lookup_or_create_vma_view(obj, vm,
2754 &i915_ggtt_view_normal);
2755}
5c2abbea
BW
2756
2757struct i915_vma *i915_gem_obj_to_ggtt(struct drm_i915_gem_object *obj);
d7f46fc4
BW
2758static inline bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj) {
2759 struct i915_vma *vma;
2760 list_for_each_entry(vma, &obj->vma_list, vma_link)
2761 if (vma->pin_count > 0)
2762 return true;
2763 return false;
2764}
5c2abbea 2765
a70a3148 2766/* Some GGTT VM helpers */
5dc383b0 2767#define i915_obj_to_ggtt(obj) \
a70a3148
BW
2768 (&((struct drm_i915_private *)(obj)->base.dev->dev_private)->gtt.base)
2769static inline bool i915_is_ggtt(struct i915_address_space *vm)
2770{
2771 struct i915_address_space *ggtt =
2772 &((struct drm_i915_private *)(vm)->dev->dev_private)->gtt.base;
2773 return vm == ggtt;
2774}
2775
841cd773
DV
2776static inline struct i915_hw_ppgtt *
2777i915_vm_to_ppgtt(struct i915_address_space *vm)
2778{
2779 WARN_ON(i915_is_ggtt(vm));
2780
2781 return container_of(vm, struct i915_hw_ppgtt, base);
2782}
2783
2784
a70a3148
BW
2785static inline bool i915_gem_obj_ggtt_bound(struct drm_i915_gem_object *obj)
2786{
5dc383b0 2787 return i915_gem_obj_bound(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2788}
2789
2790static inline unsigned long
2791i915_gem_obj_ggtt_offset(struct drm_i915_gem_object *obj)
2792{
5dc383b0 2793 return i915_gem_obj_offset(obj, i915_obj_to_ggtt(obj));
a70a3148
BW
2794}
2795
2796static inline unsigned long
2797i915_gem_obj_ggtt_size(struct drm_i915_gem_object *obj)
2798{
5dc383b0 2799 return i915_gem_obj_size(obj, i915_obj_to_ggtt(obj));
a70a3148 2800}
c37e2204
BW
2801
2802static inline int __must_check
2803i915_gem_obj_ggtt_pin(struct drm_i915_gem_object *obj,
2804 uint32_t alignment,
1ec9e26d 2805 unsigned flags)
c37e2204 2806{
5dc383b0
DV
2807 return i915_gem_object_pin(obj, i915_obj_to_ggtt(obj),
2808 alignment, flags | PIN_GLOBAL);
c37e2204 2809}
a70a3148 2810
b287110e
DV
2811static inline int
2812i915_gem_object_ggtt_unbind(struct drm_i915_gem_object *obj)
2813{
2814 return i915_vma_unbind(i915_gem_obj_to_ggtt(obj));
2815}
2816
2817void i915_gem_object_ggtt_unpin(struct drm_i915_gem_object *obj);
2818
254f965c 2819/* i915_gem_context.c */
8245be31 2820int __must_check i915_gem_context_init(struct drm_device *dev);
254f965c 2821void i915_gem_context_fini(struct drm_device *dev);
acce9ffa 2822void i915_gem_context_reset(struct drm_device *dev);
e422b888 2823int i915_gem_context_open(struct drm_device *dev, struct drm_file *file);
2fa48d8d 2824int i915_gem_context_enable(struct drm_i915_private *dev_priv);
254f965c 2825void i915_gem_context_close(struct drm_device *dev, struct drm_file *file);
a4872ba6 2826int i915_switch_context(struct intel_engine_cs *ring,
273497e5
OM
2827 struct intel_context *to);
2828struct intel_context *
41bde553 2829i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id);
dce3271b 2830void i915_gem_context_free(struct kref *ctx_ref);
8c857917
OM
2831struct drm_i915_gem_object *
2832i915_gem_alloc_context_obj(struct drm_device *dev, size_t size);
273497e5 2833static inline void i915_gem_context_reference(struct intel_context *ctx)
dce3271b 2834{
691e6415 2835 kref_get(&ctx->ref);
dce3271b
MK
2836}
2837
273497e5 2838static inline void i915_gem_context_unreference(struct intel_context *ctx)
dce3271b 2839{
691e6415 2840 kref_put(&ctx->ref, i915_gem_context_free);
dce3271b
MK
2841}
2842
273497e5 2843static inline bool i915_gem_context_is_default(const struct intel_context *c)
3fac8978 2844{
821d66dd 2845 return c->user_handle == DEFAULT_CONTEXT_HANDLE;
3fac8978
MK
2846}
2847
84624813
BW
2848int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
2849 struct drm_file *file);
2850int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
2851 struct drm_file *file);
1286ff73 2852
679845ed
BW
2853/* i915_gem_evict.c */
2854int __must_check i915_gem_evict_something(struct drm_device *dev,
2855 struct i915_address_space *vm,
2856 int min_size,
2857 unsigned alignment,
2858 unsigned cache_level,
d23db88c
CW
2859 unsigned long start,
2860 unsigned long end,
1ec9e26d 2861 unsigned flags);
679845ed
BW
2862int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
2863int i915_gem_evict_everything(struct drm_device *dev);
1d2a314c 2864
0260c420 2865/* belongs in i915_gem_gtt.h */
d09105c6 2866static inline void i915_gem_chipset_flush(struct drm_device *dev)
e76e9aeb
BW
2867{
2868 if (INTEL_INFO(dev)->gen < 6)
2869 intel_gtt_chipset_flush();
2870}
246cbfb5 2871
9797fbfb
CW
2872/* i915_gem_stolen.c */
2873int i915_gem_init_stolen(struct drm_device *dev);
5e59f717 2874int i915_gem_stolen_setup_compression(struct drm_device *dev, int size, int fb_cpp);
11be49eb 2875void i915_gem_stolen_cleanup_compression(struct drm_device *dev);
9797fbfb 2876void i915_gem_cleanup_stolen(struct drm_device *dev);
0104fdbb
CW
2877struct drm_i915_gem_object *
2878i915_gem_object_create_stolen(struct drm_device *dev, u32 size);
866d12b4
CW
2879struct drm_i915_gem_object *
2880i915_gem_object_create_stolen_for_preallocated(struct drm_device *dev,
2881 u32 stolen_offset,
2882 u32 gtt_offset,
2883 u32 size);
9797fbfb 2884
673a394b 2885/* i915_gem_tiling.c */
2c1792a1 2886static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
e9b73c67 2887{
50227e1c 2888 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
e9b73c67
CW
2889
2890 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
2891 obj->tiling_mode != I915_TILING_NONE;
2892}
2893
673a394b 2894void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
05394f39
CW
2895void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
2896void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
673a394b
EA
2897
2898/* i915_gem_debug.c */
23bc5982
CW
2899#if WATCH_LISTS
2900int i915_verify_lists(struct drm_device *dev);
673a394b 2901#else
23bc5982 2902#define i915_verify_lists(dev) 0
673a394b 2903#endif
1da177e4 2904
2017263e 2905/* i915_debugfs.c */
27c202ad
BG
2906int i915_debugfs_init(struct drm_minor *minor);
2907void i915_debugfs_cleanup(struct drm_minor *minor);
f8c168fa 2908#ifdef CONFIG_DEBUG_FS
07144428
DL
2909void intel_display_crc_init(struct drm_device *dev);
2910#else
f8c168fa 2911static inline void intel_display_crc_init(struct drm_device *dev) {}
07144428 2912#endif
84734a04
MK
2913
2914/* i915_gpu_error.c */
edc3d884
MK
2915__printf(2, 3)
2916void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
fc16b48b
MK
2917int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
2918 const struct i915_error_state_file_priv *error);
4dc955f7 2919int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
0a4cd7c8 2920 struct drm_i915_private *i915,
4dc955f7
MK
2921 size_t count, loff_t pos);
2922static inline void i915_error_state_buf_release(
2923 struct drm_i915_error_state_buf *eb)
2924{
2925 kfree(eb->buf);
2926}
58174462
MK
2927void i915_capture_error_state(struct drm_device *dev, bool wedge,
2928 const char *error_msg);
84734a04
MK
2929void i915_error_state_get(struct drm_device *dev,
2930 struct i915_error_state_file_priv *error_priv);
2931void i915_error_state_put(struct i915_error_state_file_priv *error_priv);
2932void i915_destroy_error_state(struct drm_device *dev);
2933
2934void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone);
0a4cd7c8 2935const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
2017263e 2936
351e3db2 2937/* i915_cmd_parser.c */
d728c8ef 2938int i915_cmd_parser_get_version(void);
a4872ba6
OM
2939int i915_cmd_parser_init_ring(struct intel_engine_cs *ring);
2940void i915_cmd_parser_fini_ring(struct intel_engine_cs *ring);
2941bool i915_needs_cmd_parser(struct intel_engine_cs *ring);
2942int i915_parse_cmds(struct intel_engine_cs *ring,
351e3db2
BV
2943 struct drm_i915_gem_object *batch_obj,
2944 u32 batch_start_offset,
2945 bool is_master);
2946
317c35d1
JB
2947/* i915_suspend.c */
2948extern int i915_save_state(struct drm_device *dev);
2949extern int i915_restore_state(struct drm_device *dev);
0a3e67a4 2950
d8157a36
DV
2951/* i915_ums.c */
2952void i915_save_display_reg(struct drm_device *dev);
2953void i915_restore_display_reg(struct drm_device *dev);
317c35d1 2954
0136db58
BW
2955/* i915_sysfs.c */
2956void i915_setup_sysfs(struct drm_device *dev_priv);
2957void i915_teardown_sysfs(struct drm_device *dev_priv);
2958
f899fc64
CW
2959/* intel_i2c.c */
2960extern int intel_setup_gmbus(struct drm_device *dev);
2961extern void intel_teardown_gmbus(struct drm_device *dev);
8f375e10 2962static inline bool intel_gmbus_is_port_valid(unsigned port)
3bd7d909 2963{
2ed06c93 2964 return (port >= GMBUS_PORT_SSC && port <= GMBUS_PORT_DPD);
3bd7d909
DK
2965}
2966
2967extern struct i2c_adapter *intel_gmbus_get_adapter(
2968 struct drm_i915_private *dev_priv, unsigned port);
e957d772
CW
2969extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
2970extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
8f375e10 2971static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
b8232e90
CW
2972{
2973 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
2974}
f899fc64
CW
2975extern void intel_i2c_reset(struct drm_device *dev);
2976
3b617967 2977/* intel_opregion.c */
44834a67 2978#ifdef CONFIG_ACPI
27d50c82 2979extern int intel_opregion_setup(struct drm_device *dev);
44834a67
CW
2980extern void intel_opregion_init(struct drm_device *dev);
2981extern void intel_opregion_fini(struct drm_device *dev);
3b617967 2982extern void intel_opregion_asle_intr(struct drm_device *dev);
9c4b0a68
JN
2983extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
2984 bool enable);
ecbc5cf3
JN
2985extern int intel_opregion_notify_adapter(struct drm_device *dev,
2986 pci_power_t state);
65e082c9 2987#else
27d50c82 2988static inline int intel_opregion_setup(struct drm_device *dev) { return 0; }
44834a67
CW
2989static inline void intel_opregion_init(struct drm_device *dev) { return; }
2990static inline void intel_opregion_fini(struct drm_device *dev) { return; }
3b617967 2991static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
9c4b0a68
JN
2992static inline int
2993intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
2994{
2995 return 0;
2996}
ecbc5cf3
JN
2997static inline int
2998intel_opregion_notify_adapter(struct drm_device *dev, pci_power_t state)
2999{
3000 return 0;
3001}
65e082c9 3002#endif
8ee1c3db 3003
723bfd70
JB
3004/* intel_acpi.c */
3005#ifdef CONFIG_ACPI
3006extern void intel_register_dsm_handler(void);
3007extern void intel_unregister_dsm_handler(void);
3008#else
3009static inline void intel_register_dsm_handler(void) { return; }
3010static inline void intel_unregister_dsm_handler(void) { return; }
3011#endif /* CONFIG_ACPI */
3012
79e53945 3013/* modesetting */
f817586c 3014extern void intel_modeset_init_hw(struct drm_device *dev);
79e53945 3015extern void intel_modeset_init(struct drm_device *dev);
2c7111db 3016extern void intel_modeset_gem_init(struct drm_device *dev);
79e53945 3017extern void intel_modeset_cleanup(struct drm_device *dev);
4932e2c3 3018extern void intel_connector_unregister(struct intel_connector *);
28d52043 3019extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
45e2b5f6
DV
3020extern void intel_modeset_setup_hw_state(struct drm_device *dev,
3021 bool force_restore);
44cec740 3022extern void i915_redisable_vga(struct drm_device *dev);
04098753 3023extern void i915_redisable_vga_power_on(struct drm_device *dev);
7648fa99 3024extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
dde86e2d 3025extern void intel_init_pch_refclk(struct drm_device *dev);
3b8d8d91 3026extern void gen6_set_rps(struct drm_device *dev, u8 val);
0a073b84 3027extern void valleyview_set_rps(struct drm_device *dev, u8 val);
5209b1f4
ID
3028extern void intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
3029 bool enable);
0206e353
AJ
3030extern void intel_detect_pch(struct drm_device *dev);
3031extern int intel_trans_dp_port_sel(struct drm_crtc *crtc);
0136db58 3032extern int intel_enable_rc6(const struct drm_device *dev);
3bad0781 3033
2911a35b 3034extern bool i915_semaphore_is_enabled(struct drm_device *dev);
c0c7babc
BW
3035int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3036 struct drm_file *file);
b6359918
MK
3037int i915_get_reset_stats_ioctl(struct drm_device *dev, void *data,
3038 struct drm_file *file);
575155a9 3039
84c33a64
SG
3040void intel_notify_mmio_flip(struct intel_engine_cs *ring);
3041
6ef3d427
CW
3042/* overlay */
3043extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
edc3d884
MK
3044extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3045 struct intel_overlay_error_state *error);
c4a1d9e4
CW
3046
3047extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
edc3d884 3048extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
c4a1d9e4
CW
3049 struct drm_device *dev,
3050 struct intel_display_error_state *error);
6ef3d427 3051
b7287d80
BW
3052/* On SNB platform, before reading ring registers forcewake bit
3053 * must be set to prevent GT core from power down and stale values being
3054 * returned.
3055 */
c8d9a590
D
3056void gen6_gt_force_wake_get(struct drm_i915_private *dev_priv, int fw_engine);
3057void gen6_gt_force_wake_put(struct drm_i915_private *dev_priv, int fw_engine);
e998c40f 3058void assert_force_wake_inactive(struct drm_i915_private *dev_priv);
b7287d80 3059
151a49d0
TR
3060int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3061int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
59de0813
JN
3062
3063/* intel_sideband.c */
64936258
JN
3064u32 vlv_punit_read(struct drm_i915_private *dev_priv, u8 addr);
3065void vlv_punit_write(struct drm_i915_private *dev_priv, u8 addr, u32 val);
3066u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
e9f882a3
JN
3067u32 vlv_gpio_nc_read(struct drm_i915_private *dev_priv, u32 reg);
3068void vlv_gpio_nc_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3069u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3070void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3071u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3072void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
f3419158
JB
3073u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3074void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
e9f882a3
JN
3075u32 vlv_gps_core_read(struct drm_i915_private *dev_priv, u32 reg);
3076void vlv_gps_core_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
5e69f97f
CML
3077u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3078void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
59de0813
JN
3079u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3080 enum intel_sbi_destination destination);
3081void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3082 enum intel_sbi_destination destination);
e9fe51c6
SK
3083u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3084void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
0a073b84 3085
2ec3815f
VS
3086int vlv_gpu_freq(struct drm_i915_private *dev_priv, int val);
3087int vlv_freq_opcode(struct drm_i915_private *dev_priv, int val);
42c0526c 3088
c8d9a590
D
3089#define FORCEWAKE_RENDER (1 << 0)
3090#define FORCEWAKE_MEDIA (1 << 1)
38cff0b1
ZW
3091#define FORCEWAKE_BLITTER (1 << 2)
3092#define FORCEWAKE_ALL (FORCEWAKE_RENDER | FORCEWAKE_MEDIA | \
3093 FORCEWAKE_BLITTER)
c8d9a590
D
3094
3095
0b274481
BW
3096#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3097#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
3098
3099#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3100#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3101#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3102#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
3103
3104#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3105#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3106#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3107#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
3108
698b3135
CW
3109/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3110 * will be implemented using 2 32-bit writes in an arbitrary order with
3111 * an arbitrary delay between them. This can cause the hardware to
3112 * act upon the intermediate value, possibly leading to corruption and
3113 * machine death. You have been warned.
3114 */
0b274481
BW
3115#define I915_WRITE64(reg, val) dev_priv->uncore.funcs.mmio_writeq(dev_priv, (reg), (val), true)
3116#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
cae5852d 3117
50877445
CW
3118#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
3119 u32 upper = I915_READ(upper_reg); \
3120 u32 lower = I915_READ(lower_reg); \
3121 u32 tmp = I915_READ(upper_reg); \
3122 if (upper != tmp) { \
3123 upper = tmp; \
3124 lower = I915_READ(lower_reg); \
3125 WARN_ON(I915_READ(upper_reg) != upper); \
3126 } \
3127 (u64)upper << 32 | lower; })
3128
cae5852d
ZN
3129#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3130#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3131
55bc60db
VS
3132/* "Broadcast RGB" property */
3133#define INTEL_BROADCAST_RGB_AUTO 0
3134#define INTEL_BROADCAST_RGB_FULL 1
3135#define INTEL_BROADCAST_RGB_LIMITED 2
ba4f01a3 3136
766aa1c4
VS
3137static inline uint32_t i915_vgacntrl_reg(struct drm_device *dev)
3138{
92e23b99 3139 if (IS_VALLEYVIEW(dev))
766aa1c4 3140 return VLV_VGACNTRL;
92e23b99
SJ
3141 else if (INTEL_INFO(dev)->gen >= 5)
3142 return CPU_VGACNTRL;
766aa1c4
VS
3143 else
3144 return VGACNTRL;
3145}
3146
2bb4629a
VS
3147static inline void __user *to_user_ptr(u64 address)
3148{
3149 return (void __user *)(uintptr_t)address;
3150}
3151
df97729f
ID
3152static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3153{
3154 unsigned long j = msecs_to_jiffies(m);
3155
3156 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3157}
3158
3159static inline unsigned long
3160timespec_to_jiffies_timeout(const struct timespec *value)
3161{
3162 unsigned long j = timespec_to_jiffies(value);
3163
3164 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3165}
3166
dce56b3c
PZ
3167/*
3168 * If you need to wait X milliseconds between events A and B, but event B
3169 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3170 * when event A happened, then just before event B you call this function and
3171 * pass the timestamp as the first argument, and X as the second argument.
3172 */
3173static inline void
3174wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3175{
ec5e0cfb 3176 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
dce56b3c
PZ
3177
3178 /*
3179 * Don't re-read the value of "jiffies" every time since it may change
3180 * behind our back and break the math.
3181 */
3182 tmp_jiffies = jiffies;
3183 target_jiffies = timestamp_jiffies +
3184 msecs_to_jiffies_timeout(to_wait_ms);
3185
3186 if (time_after(target_jiffies, tmp_jiffies)) {
ec5e0cfb
ID
3187 remaining_jiffies = target_jiffies - tmp_jiffies;
3188 while (remaining_jiffies)
3189 remaining_jiffies =
3190 schedule_timeout_uninterruptible(remaining_jiffies);
dce56b3c
PZ
3191 }
3192}
3193
581c26e8
JH
3194static inline void i915_trace_irq_get(struct intel_engine_cs *ring,
3195 struct drm_i915_gem_request *req)
3196{
3197 if (ring->trace_irq_req == NULL && ring->irq_get(ring))
3198 i915_gem_request_assign(&ring->trace_irq_req, req);
3199}
3200
1da177e4 3201#endif
This page took 1.062256 seconds and 5 git commands to generate.