Merge tag 'for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git/dledford/rdma
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem.c
CommitLineData
673a394b 1/*
be6a0376 2 * Copyright © 2008-2015 Intel Corporation
673a394b
EA
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
760285e7 28#include <drm/drmP.h>
0de23977 29#include <drm/drm_vma_manager.h>
760285e7 30#include <drm/i915_drm.h>
673a394b 31#include "i915_drv.h"
eb82289a 32#include "i915_vgpu.h"
1c5d22f7 33#include "i915_trace.h"
652c393a 34#include "intel_drv.h"
0ccdacf6 35#include "intel_mocs.h"
5949eac4 36#include <linux/shmem_fs.h>
5a0e3ad6 37#include <linux/slab.h>
673a394b 38#include <linux/swap.h>
79e53945 39#include <linux/pci.h>
1286ff73 40#include <linux/dma-buf.h>
673a394b 41
05394f39 42static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
e62b59e4 43static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
c8725f3d 44static void
b4716185
CW
45i915_gem_object_retire__write(struct drm_i915_gem_object *obj);
46static void
47i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring);
61050808 48
c76ce038
CW
49static bool cpu_cache_is_coherent(struct drm_device *dev,
50 enum i915_cache_level level)
51{
52 return HAS_LLC(dev) || level != I915_CACHE_NONE;
53}
54
2c22569b
CW
55static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
56{
b50a5371
AS
57 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
58 return false;
59
2c22569b
CW
60 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
61 return true;
62
63 return obj->pin_display;
64}
65
4f1959ee
AS
66static int
67insert_mappable_node(struct drm_i915_private *i915,
68 struct drm_mm_node *node, u32 size)
69{
70 memset(node, 0, sizeof(*node));
71 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
72 size, 0, 0, 0,
73 i915->ggtt.mappable_end,
74 DRM_MM_SEARCH_DEFAULT,
75 DRM_MM_CREATE_DEFAULT);
76}
77
78static void
79remove_mappable_node(struct drm_mm_node *node)
80{
81 drm_mm_remove_node(node);
82}
83
73aa808f
CW
84/* some bookkeeping */
85static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
86 size_t size)
87{
c20e8355 88 spin_lock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
89 dev_priv->mm.object_count++;
90 dev_priv->mm.object_memory += size;
c20e8355 91 spin_unlock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
92}
93
94static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
95 size_t size)
96{
c20e8355 97 spin_lock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
98 dev_priv->mm.object_count--;
99 dev_priv->mm.object_memory -= size;
c20e8355 100 spin_unlock(&dev_priv->mm.object_stat_lock);
73aa808f
CW
101}
102
21dd3734 103static int
33196ded 104i915_gem_wait_for_error(struct i915_gpu_error *error)
30dbf0c0 105{
30dbf0c0
CW
106 int ret;
107
d98c52cf 108 if (!i915_reset_in_progress(error))
30dbf0c0
CW
109 return 0;
110
0a6759c6
DV
111 /*
112 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
113 * userspace. If it takes that long something really bad is going on and
114 * we should simply try to bail out and fail as gracefully as possible.
115 */
1f83fee0 116 ret = wait_event_interruptible_timeout(error->reset_queue,
d98c52cf 117 !i915_reset_in_progress(error),
1f83fee0 118 10*HZ);
0a6759c6
DV
119 if (ret == 0) {
120 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
121 return -EIO;
122 } else if (ret < 0) {
30dbf0c0 123 return ret;
d98c52cf
CW
124 } else {
125 return 0;
0a6759c6 126 }
30dbf0c0
CW
127}
128
54cf91dc 129int i915_mutex_lock_interruptible(struct drm_device *dev)
76c1dec1 130{
fac5e23e 131 struct drm_i915_private *dev_priv = to_i915(dev);
76c1dec1
CW
132 int ret;
133
33196ded 134 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
76c1dec1
CW
135 if (ret)
136 return ret;
137
138 ret = mutex_lock_interruptible(&dev->struct_mutex);
139 if (ret)
140 return ret;
141
23bc5982 142 WARN_ON(i915_verify_lists(dev));
76c1dec1
CW
143 return 0;
144}
30dbf0c0 145
5a125c3c
EA
146int
147i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
05394f39 148 struct drm_file *file)
5a125c3c 149{
72e96d64 150 struct drm_i915_private *dev_priv = to_i915(dev);
62106b4f 151 struct i915_ggtt *ggtt = &dev_priv->ggtt;
5a125c3c 152 struct drm_i915_gem_get_aperture *args = data;
ca1543be 153 struct i915_vma *vma;
6299f992 154 size_t pinned;
5a125c3c 155
6299f992 156 pinned = 0;
73aa808f 157 mutex_lock(&dev->struct_mutex);
1c7f4bca 158 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
ca1543be
TU
159 if (vma->pin_count)
160 pinned += vma->node.size;
1c7f4bca 161 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
ca1543be
TU
162 if (vma->pin_count)
163 pinned += vma->node.size;
73aa808f 164 mutex_unlock(&dev->struct_mutex);
5a125c3c 165
72e96d64 166 args->aper_size = ggtt->base.total;
0206e353 167 args->aper_available_size = args->aper_size - pinned;
6299f992 168
5a125c3c
EA
169 return 0;
170}
171
6a2c4232
CW
172static int
173i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
00731155 174{
93c76a3d 175 struct address_space *mapping = obj->base.filp->f_mapping;
6a2c4232
CW
176 char *vaddr = obj->phys_handle->vaddr;
177 struct sg_table *st;
178 struct scatterlist *sg;
179 int i;
00731155 180
6a2c4232
CW
181 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
182 return -EINVAL;
183
184 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
185 struct page *page;
186 char *src;
187
188 page = shmem_read_mapping_page(mapping, i);
189 if (IS_ERR(page))
190 return PTR_ERR(page);
191
192 src = kmap_atomic(page);
193 memcpy(vaddr, src, PAGE_SIZE);
194 drm_clflush_virt_range(vaddr, PAGE_SIZE);
195 kunmap_atomic(src);
196
09cbfeaf 197 put_page(page);
6a2c4232
CW
198 vaddr += PAGE_SIZE;
199 }
200
c033666a 201 i915_gem_chipset_flush(to_i915(obj->base.dev));
6a2c4232
CW
202
203 st = kmalloc(sizeof(*st), GFP_KERNEL);
204 if (st == NULL)
205 return -ENOMEM;
206
207 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
208 kfree(st);
209 return -ENOMEM;
210 }
211
212 sg = st->sgl;
213 sg->offset = 0;
214 sg->length = obj->base.size;
00731155 215
6a2c4232
CW
216 sg_dma_address(sg) = obj->phys_handle->busaddr;
217 sg_dma_len(sg) = obj->base.size;
218
219 obj->pages = st;
6a2c4232
CW
220 return 0;
221}
222
223static void
224i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
225{
226 int ret;
227
228 BUG_ON(obj->madv == __I915_MADV_PURGED);
00731155 229
6a2c4232 230 ret = i915_gem_object_set_to_cpu_domain(obj, true);
f4457ae7 231 if (WARN_ON(ret)) {
6a2c4232
CW
232 /* In the event of a disaster, abandon all caches and
233 * hope for the best.
234 */
6a2c4232
CW
235 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
236 }
237
238 if (obj->madv == I915_MADV_DONTNEED)
239 obj->dirty = 0;
240
241 if (obj->dirty) {
93c76a3d 242 struct address_space *mapping = obj->base.filp->f_mapping;
6a2c4232 243 char *vaddr = obj->phys_handle->vaddr;
00731155
CW
244 int i;
245
246 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
6a2c4232
CW
247 struct page *page;
248 char *dst;
249
250 page = shmem_read_mapping_page(mapping, i);
251 if (IS_ERR(page))
252 continue;
253
254 dst = kmap_atomic(page);
255 drm_clflush_virt_range(vaddr, PAGE_SIZE);
256 memcpy(dst, vaddr, PAGE_SIZE);
257 kunmap_atomic(dst);
258
259 set_page_dirty(page);
260 if (obj->madv == I915_MADV_WILLNEED)
00731155 261 mark_page_accessed(page);
09cbfeaf 262 put_page(page);
00731155
CW
263 vaddr += PAGE_SIZE;
264 }
6a2c4232 265 obj->dirty = 0;
00731155
CW
266 }
267
6a2c4232
CW
268 sg_free_table(obj->pages);
269 kfree(obj->pages);
6a2c4232
CW
270}
271
272static void
273i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
274{
275 drm_pci_free(obj->base.dev, obj->phys_handle);
276}
277
278static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
279 .get_pages = i915_gem_object_get_pages_phys,
280 .put_pages = i915_gem_object_put_pages_phys,
281 .release = i915_gem_object_release_phys,
282};
283
284static int
285drop_pages(struct drm_i915_gem_object *obj)
286{
287 struct i915_vma *vma, *next;
288 int ret;
289
290 drm_gem_object_reference(&obj->base);
1c7f4bca 291 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link)
6a2c4232
CW
292 if (i915_vma_unbind(vma))
293 break;
294
295 ret = i915_gem_object_put_pages(obj);
296 drm_gem_object_unreference(&obj->base);
297
298 return ret;
00731155
CW
299}
300
301int
302i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
303 int align)
304{
305 drm_dma_handle_t *phys;
6a2c4232 306 int ret;
00731155
CW
307
308 if (obj->phys_handle) {
309 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
310 return -EBUSY;
311
312 return 0;
313 }
314
315 if (obj->madv != I915_MADV_WILLNEED)
316 return -EFAULT;
317
318 if (obj->base.filp == NULL)
319 return -EINVAL;
320
6a2c4232
CW
321 ret = drop_pages(obj);
322 if (ret)
323 return ret;
324
00731155
CW
325 /* create a new object */
326 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
327 if (!phys)
328 return -ENOMEM;
329
00731155 330 obj->phys_handle = phys;
6a2c4232
CW
331 obj->ops = &i915_gem_phys_ops;
332
333 return i915_gem_object_get_pages(obj);
00731155
CW
334}
335
336static int
337i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
338 struct drm_i915_gem_pwrite *args,
339 struct drm_file *file_priv)
340{
341 struct drm_device *dev = obj->base.dev;
342 void *vaddr = obj->phys_handle->vaddr + args->offset;
3ed605bc 343 char __user *user_data = u64_to_user_ptr(args->data_ptr);
063e4e6b 344 int ret = 0;
6a2c4232
CW
345
346 /* We manually control the domain here and pretend that it
347 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
348 */
349 ret = i915_gem_object_wait_rendering(obj, false);
350 if (ret)
351 return ret;
00731155 352
77a0d1ca 353 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
00731155
CW
354 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
355 unsigned long unwritten;
356
357 /* The physical object once assigned is fixed for the lifetime
358 * of the obj, so we can safely drop the lock and continue
359 * to access vaddr.
360 */
361 mutex_unlock(&dev->struct_mutex);
362 unwritten = copy_from_user(vaddr, user_data, args->size);
363 mutex_lock(&dev->struct_mutex);
063e4e6b
PZ
364 if (unwritten) {
365 ret = -EFAULT;
366 goto out;
367 }
00731155
CW
368 }
369
6a2c4232 370 drm_clflush_virt_range(vaddr, args->size);
c033666a 371 i915_gem_chipset_flush(to_i915(dev));
063e4e6b
PZ
372
373out:
de152b62 374 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
063e4e6b 375 return ret;
00731155
CW
376}
377
42dcedd4
CW
378void *i915_gem_object_alloc(struct drm_device *dev)
379{
fac5e23e 380 struct drm_i915_private *dev_priv = to_i915(dev);
efab6d8d 381 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
42dcedd4
CW
382}
383
384void i915_gem_object_free(struct drm_i915_gem_object *obj)
385{
fac5e23e 386 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
efab6d8d 387 kmem_cache_free(dev_priv->objects, obj);
42dcedd4
CW
388}
389
ff72145b
DA
390static int
391i915_gem_create(struct drm_file *file,
392 struct drm_device *dev,
393 uint64_t size,
394 uint32_t *handle_p)
673a394b 395{
05394f39 396 struct drm_i915_gem_object *obj;
a1a2d1d3
PP
397 int ret;
398 u32 handle;
673a394b 399
ff72145b 400 size = roundup(size, PAGE_SIZE);
8ffc0246
CW
401 if (size == 0)
402 return -EINVAL;
673a394b
EA
403
404 /* Allocate the new object */
d37cd8a8 405 obj = i915_gem_object_create(dev, size);
fe3db79b
CW
406 if (IS_ERR(obj))
407 return PTR_ERR(obj);
673a394b 408
05394f39 409 ret = drm_gem_handle_create(file, &obj->base, &handle);
202f2fef 410 /* drop reference from allocate - handle holds it now */
d861e338
DV
411 drm_gem_object_unreference_unlocked(&obj->base);
412 if (ret)
413 return ret;
202f2fef 414
ff72145b 415 *handle_p = handle;
673a394b
EA
416 return 0;
417}
418
ff72145b
DA
419int
420i915_gem_dumb_create(struct drm_file *file,
421 struct drm_device *dev,
422 struct drm_mode_create_dumb *args)
423{
424 /* have to work out size/pitch and return them */
de45eaf7 425 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
ff72145b
DA
426 args->size = args->pitch * args->height;
427 return i915_gem_create(file, dev,
da6b51d0 428 args->size, &args->handle);
ff72145b
DA
429}
430
ff72145b
DA
431/**
432 * Creates a new mm object and returns a handle to it.
14bb2c11
TU
433 * @dev: drm device pointer
434 * @data: ioctl data blob
435 * @file: drm file pointer
ff72145b
DA
436 */
437int
438i915_gem_create_ioctl(struct drm_device *dev, void *data,
439 struct drm_file *file)
440{
441 struct drm_i915_gem_create *args = data;
63ed2cb2 442
ff72145b 443 return i915_gem_create(file, dev,
da6b51d0 444 args->size, &args->handle);
ff72145b
DA
445}
446
8461d226
DV
447static inline int
448__copy_to_user_swizzled(char __user *cpu_vaddr,
449 const char *gpu_vaddr, int gpu_offset,
450 int length)
451{
452 int ret, cpu_offset = 0;
453
454 while (length > 0) {
455 int cacheline_end = ALIGN(gpu_offset + 1, 64);
456 int this_length = min(cacheline_end - gpu_offset, length);
457 int swizzled_gpu_offset = gpu_offset ^ 64;
458
459 ret = __copy_to_user(cpu_vaddr + cpu_offset,
460 gpu_vaddr + swizzled_gpu_offset,
461 this_length);
462 if (ret)
463 return ret + length;
464
465 cpu_offset += this_length;
466 gpu_offset += this_length;
467 length -= this_length;
468 }
469
470 return 0;
471}
472
8c59967c 473static inline int
4f0c7cfb
BW
474__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
475 const char __user *cpu_vaddr,
8c59967c
DV
476 int length)
477{
478 int ret, cpu_offset = 0;
479
480 while (length > 0) {
481 int cacheline_end = ALIGN(gpu_offset + 1, 64);
482 int this_length = min(cacheline_end - gpu_offset, length);
483 int swizzled_gpu_offset = gpu_offset ^ 64;
484
485 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
486 cpu_vaddr + cpu_offset,
487 this_length);
488 if (ret)
489 return ret + length;
490
491 cpu_offset += this_length;
492 gpu_offset += this_length;
493 length -= this_length;
494 }
495
496 return 0;
497}
498
4c914c0c
BV
499/*
500 * Pins the specified object's pages and synchronizes the object with
501 * GPU accesses. Sets needs_clflush to non-zero if the caller should
502 * flush the object from the CPU cache.
503 */
504int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
505 int *needs_clflush)
506{
507 int ret;
508
509 *needs_clflush = 0;
510
b9bcd14a 511 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
4c914c0c
BV
512 return -EINVAL;
513
514 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU)) {
515 /* If we're not in the cpu read domain, set ourself into the gtt
516 * read domain and manually flush cachelines (if required). This
517 * optimizes for the case when the gpu will dirty the data
518 * anyway again before the next pread happens. */
519 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
520 obj->cache_level);
521 ret = i915_gem_object_wait_rendering(obj, true);
522 if (ret)
523 return ret;
524 }
525
526 ret = i915_gem_object_get_pages(obj);
527 if (ret)
528 return ret;
529
530 i915_gem_object_pin_pages(obj);
531
532 return ret;
533}
534
d174bd64
DV
535/* Per-page copy function for the shmem pread fastpath.
536 * Flushes invalid cachelines before reading the target if
537 * needs_clflush is set. */
eb01459f 538static int
d174bd64
DV
539shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
540 char __user *user_data,
541 bool page_do_bit17_swizzling, bool needs_clflush)
542{
543 char *vaddr;
544 int ret;
545
e7e58eb5 546 if (unlikely(page_do_bit17_swizzling))
d174bd64
DV
547 return -EINVAL;
548
549 vaddr = kmap_atomic(page);
550 if (needs_clflush)
551 drm_clflush_virt_range(vaddr + shmem_page_offset,
552 page_length);
553 ret = __copy_to_user_inatomic(user_data,
554 vaddr + shmem_page_offset,
555 page_length);
556 kunmap_atomic(vaddr);
557
f60d7f0c 558 return ret ? -EFAULT : 0;
d174bd64
DV
559}
560
23c18c71
DV
561static void
562shmem_clflush_swizzled_range(char *addr, unsigned long length,
563 bool swizzled)
564{
e7e58eb5 565 if (unlikely(swizzled)) {
23c18c71
DV
566 unsigned long start = (unsigned long) addr;
567 unsigned long end = (unsigned long) addr + length;
568
569 /* For swizzling simply ensure that we always flush both
570 * channels. Lame, but simple and it works. Swizzled
571 * pwrite/pread is far from a hotpath - current userspace
572 * doesn't use it at all. */
573 start = round_down(start, 128);
574 end = round_up(end, 128);
575
576 drm_clflush_virt_range((void *)start, end - start);
577 } else {
578 drm_clflush_virt_range(addr, length);
579 }
580
581}
582
d174bd64
DV
583/* Only difference to the fast-path function is that this can handle bit17
584 * and uses non-atomic copy and kmap functions. */
585static int
586shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
587 char __user *user_data,
588 bool page_do_bit17_swizzling, bool needs_clflush)
589{
590 char *vaddr;
591 int ret;
592
593 vaddr = kmap(page);
594 if (needs_clflush)
23c18c71
DV
595 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
596 page_length,
597 page_do_bit17_swizzling);
d174bd64
DV
598
599 if (page_do_bit17_swizzling)
600 ret = __copy_to_user_swizzled(user_data,
601 vaddr, shmem_page_offset,
602 page_length);
603 else
604 ret = __copy_to_user(user_data,
605 vaddr + shmem_page_offset,
606 page_length);
607 kunmap(page);
608
f60d7f0c 609 return ret ? - EFAULT : 0;
d174bd64
DV
610}
611
b50a5371
AS
612static inline unsigned long
613slow_user_access(struct io_mapping *mapping,
614 uint64_t page_base, int page_offset,
615 char __user *user_data,
616 unsigned long length, bool pwrite)
617{
618 void __iomem *ioaddr;
619 void *vaddr;
620 uint64_t unwritten;
621
622 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
623 /* We can use the cpu mem copy function because this is X86. */
624 vaddr = (void __force *)ioaddr + page_offset;
625 if (pwrite)
626 unwritten = __copy_from_user(vaddr, user_data, length);
627 else
628 unwritten = __copy_to_user(user_data, vaddr, length);
629
630 io_mapping_unmap(ioaddr);
631 return unwritten;
632}
633
634static int
635i915_gem_gtt_pread(struct drm_device *dev,
636 struct drm_i915_gem_object *obj, uint64_t size,
637 uint64_t data_offset, uint64_t data_ptr)
638{
fac5e23e 639 struct drm_i915_private *dev_priv = to_i915(dev);
b50a5371
AS
640 struct i915_ggtt *ggtt = &dev_priv->ggtt;
641 struct drm_mm_node node;
642 char __user *user_data;
643 uint64_t remain;
644 uint64_t offset;
645 int ret;
646
647 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE);
648 if (ret) {
649 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
650 if (ret)
651 goto out;
652
653 ret = i915_gem_object_get_pages(obj);
654 if (ret) {
655 remove_mappable_node(&node);
656 goto out;
657 }
658
659 i915_gem_object_pin_pages(obj);
660 } else {
661 node.start = i915_gem_obj_ggtt_offset(obj);
662 node.allocated = false;
663 ret = i915_gem_object_put_fence(obj);
664 if (ret)
665 goto out_unpin;
666 }
667
668 ret = i915_gem_object_set_to_gtt_domain(obj, false);
669 if (ret)
670 goto out_unpin;
671
672 user_data = u64_to_user_ptr(data_ptr);
673 remain = size;
674 offset = data_offset;
675
676 mutex_unlock(&dev->struct_mutex);
677 if (likely(!i915.prefault_disable)) {
678 ret = fault_in_multipages_writeable(user_data, remain);
679 if (ret) {
680 mutex_lock(&dev->struct_mutex);
681 goto out_unpin;
682 }
683 }
684
685 while (remain > 0) {
686 /* Operation in this page
687 *
688 * page_base = page offset within aperture
689 * page_offset = offset within page
690 * page_length = bytes to copy for this page
691 */
692 u32 page_base = node.start;
693 unsigned page_offset = offset_in_page(offset);
694 unsigned page_length = PAGE_SIZE - page_offset;
695 page_length = remain < page_length ? remain : page_length;
696 if (node.allocated) {
697 wmb();
698 ggtt->base.insert_page(&ggtt->base,
699 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
700 node.start,
701 I915_CACHE_NONE, 0);
702 wmb();
703 } else {
704 page_base += offset & PAGE_MASK;
705 }
706 /* This is a slow read/write as it tries to read from
707 * and write to user memory which may result into page
708 * faults, and so we cannot perform this under struct_mutex.
709 */
710 if (slow_user_access(ggtt->mappable, page_base,
711 page_offset, user_data,
712 page_length, false)) {
713 ret = -EFAULT;
714 break;
715 }
716
717 remain -= page_length;
718 user_data += page_length;
719 offset += page_length;
720 }
721
722 mutex_lock(&dev->struct_mutex);
723 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
724 /* The user has modified the object whilst we tried
725 * reading from it, and we now have no idea what domain
726 * the pages should be in. As we have just been touching
727 * them directly, flush everything back to the GTT
728 * domain.
729 */
730 ret = i915_gem_object_set_to_gtt_domain(obj, false);
731 }
732
733out_unpin:
734 if (node.allocated) {
735 wmb();
736 ggtt->base.clear_range(&ggtt->base,
737 node.start, node.size,
738 true);
739 i915_gem_object_unpin_pages(obj);
740 remove_mappable_node(&node);
741 } else {
742 i915_gem_object_ggtt_unpin(obj);
743 }
744out:
745 return ret;
746}
747
eb01459f 748static int
dbf7bff0
DV
749i915_gem_shmem_pread(struct drm_device *dev,
750 struct drm_i915_gem_object *obj,
751 struct drm_i915_gem_pread *args,
752 struct drm_file *file)
eb01459f 753{
8461d226 754 char __user *user_data;
eb01459f 755 ssize_t remain;
8461d226 756 loff_t offset;
eb2c0c81 757 int shmem_page_offset, page_length, ret = 0;
8461d226 758 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
96d79b52 759 int prefaulted = 0;
8489731c 760 int needs_clflush = 0;
67d5a50c 761 struct sg_page_iter sg_iter;
eb01459f 762
6eae0059 763 if (!i915_gem_object_has_struct_page(obj))
b50a5371
AS
764 return -ENODEV;
765
3ed605bc 766 user_data = u64_to_user_ptr(args->data_ptr);
eb01459f
EA
767 remain = args->size;
768
8461d226 769 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
eb01459f 770
4c914c0c 771 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
f60d7f0c
CW
772 if (ret)
773 return ret;
774
8461d226 775 offset = args->offset;
eb01459f 776
67d5a50c
ID
777 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
778 offset >> PAGE_SHIFT) {
2db76d7c 779 struct page *page = sg_page_iter_page(&sg_iter);
9da3da66
CW
780
781 if (remain <= 0)
782 break;
783
eb01459f
EA
784 /* Operation in this page
785 *
eb01459f 786 * shmem_page_offset = offset within page in shmem file
eb01459f
EA
787 * page_length = bytes to copy for this page
788 */
c8cbbb8b 789 shmem_page_offset = offset_in_page(offset);
eb01459f
EA
790 page_length = remain;
791 if ((shmem_page_offset + page_length) > PAGE_SIZE)
792 page_length = PAGE_SIZE - shmem_page_offset;
eb01459f 793
8461d226
DV
794 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
795 (page_to_phys(page) & (1 << 17)) != 0;
796
d174bd64
DV
797 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
798 user_data, page_do_bit17_swizzling,
799 needs_clflush);
800 if (ret == 0)
801 goto next_page;
dbf7bff0 802
dbf7bff0
DV
803 mutex_unlock(&dev->struct_mutex);
804
d330a953 805 if (likely(!i915.prefault_disable) && !prefaulted) {
f56f821f 806 ret = fault_in_multipages_writeable(user_data, remain);
96d79b52
DV
807 /* Userspace is tricking us, but we've already clobbered
808 * its pages with the prefault and promised to write the
809 * data up to the first fault. Hence ignore any errors
810 * and just continue. */
811 (void)ret;
812 prefaulted = 1;
813 }
eb01459f 814
d174bd64
DV
815 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
816 user_data, page_do_bit17_swizzling,
817 needs_clflush);
eb01459f 818
dbf7bff0 819 mutex_lock(&dev->struct_mutex);
f60d7f0c 820
f60d7f0c 821 if (ret)
8461d226 822 goto out;
8461d226 823
17793c9a 824next_page:
eb01459f 825 remain -= page_length;
8461d226 826 user_data += page_length;
eb01459f
EA
827 offset += page_length;
828 }
829
4f27b75d 830out:
f60d7f0c
CW
831 i915_gem_object_unpin_pages(obj);
832
eb01459f
EA
833 return ret;
834}
835
673a394b
EA
836/**
837 * Reads data from the object referenced by handle.
14bb2c11
TU
838 * @dev: drm device pointer
839 * @data: ioctl data blob
840 * @file: drm file pointer
673a394b
EA
841 *
842 * On error, the contents of *data are undefined.
843 */
844int
845i915_gem_pread_ioctl(struct drm_device *dev, void *data,
05394f39 846 struct drm_file *file)
673a394b
EA
847{
848 struct drm_i915_gem_pread *args = data;
05394f39 849 struct drm_i915_gem_object *obj;
35b62a89 850 int ret = 0;
673a394b 851
51311d0a
CW
852 if (args->size == 0)
853 return 0;
854
855 if (!access_ok(VERIFY_WRITE,
3ed605bc 856 u64_to_user_ptr(args->data_ptr),
51311d0a
CW
857 args->size))
858 return -EFAULT;
859
4f27b75d 860 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 861 if (ret)
4f27b75d 862 return ret;
673a394b 863
a8ad0bd8 864 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
c8725226 865 if (&obj->base == NULL) {
1d7cfea1
CW
866 ret = -ENOENT;
867 goto unlock;
4f27b75d 868 }
673a394b 869
7dcd2499 870 /* Bounds check source. */
05394f39
CW
871 if (args->offset > obj->base.size ||
872 args->size > obj->base.size - args->offset) {
ce9d419d 873 ret = -EINVAL;
35b62a89 874 goto out;
ce9d419d
CW
875 }
876
db53a302
CW
877 trace_i915_gem_object_pread(obj, args->offset, args->size);
878
dbf7bff0 879 ret = i915_gem_shmem_pread(dev, obj, args, file);
673a394b 880
b50a5371
AS
881 /* pread for non shmem backed objects */
882 if (ret == -EFAULT || ret == -ENODEV)
883 ret = i915_gem_gtt_pread(dev, obj, args->size,
884 args->offset, args->data_ptr);
885
35b62a89 886out:
05394f39 887 drm_gem_object_unreference(&obj->base);
1d7cfea1 888unlock:
4f27b75d 889 mutex_unlock(&dev->struct_mutex);
eb01459f 890 return ret;
673a394b
EA
891}
892
0839ccb8
KP
893/* This is the fast write path which cannot handle
894 * page faults in the source data
9b7530cc 895 */
0839ccb8
KP
896
897static inline int
898fast_user_write(struct io_mapping *mapping,
899 loff_t page_base, int page_offset,
900 char __user *user_data,
901 int length)
9b7530cc 902{
4f0c7cfb
BW
903 void __iomem *vaddr_atomic;
904 void *vaddr;
0839ccb8 905 unsigned long unwritten;
9b7530cc 906
3e4d3af5 907 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
4f0c7cfb
BW
908 /* We can use the cpu mem copy function because this is X86. */
909 vaddr = (void __force*)vaddr_atomic + page_offset;
910 unwritten = __copy_from_user_inatomic_nocache(vaddr,
0839ccb8 911 user_data, length);
3e4d3af5 912 io_mapping_unmap_atomic(vaddr_atomic);
fbd5a26d 913 return unwritten;
0839ccb8
KP
914}
915
3de09aa3
EA
916/**
917 * This is the fast pwrite path, where we copy the data directly from the
918 * user into the GTT, uncached.
14bb2c11
TU
919 * @dev: drm device pointer
920 * @obj: i915 gem object
921 * @args: pwrite arguments structure
922 * @file: drm file pointer
3de09aa3 923 */
673a394b 924static int
4f1959ee 925i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
05394f39 926 struct drm_i915_gem_object *obj,
3de09aa3 927 struct drm_i915_gem_pwrite *args,
05394f39 928 struct drm_file *file)
673a394b 929{
4f1959ee 930 struct i915_ggtt *ggtt = &i915->ggtt;
b50a5371 931 struct drm_device *dev = obj->base.dev;
4f1959ee
AS
932 struct drm_mm_node node;
933 uint64_t remain, offset;
673a394b 934 char __user *user_data;
4f1959ee 935 int ret;
b50a5371
AS
936 bool hit_slow_path = false;
937
938 if (obj->tiling_mode != I915_TILING_NONE)
939 return -EFAULT;
935aaa69 940
1ec9e26d 941 ret = i915_gem_obj_ggtt_pin(obj, 0, PIN_MAPPABLE | PIN_NONBLOCK);
4f1959ee
AS
942 if (ret) {
943 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
944 if (ret)
945 goto out;
946
947 ret = i915_gem_object_get_pages(obj);
948 if (ret) {
949 remove_mappable_node(&node);
950 goto out;
951 }
952
953 i915_gem_object_pin_pages(obj);
954 } else {
955 node.start = i915_gem_obj_ggtt_offset(obj);
956 node.allocated = false;
b50a5371
AS
957 ret = i915_gem_object_put_fence(obj);
958 if (ret)
959 goto out_unpin;
4f1959ee 960 }
935aaa69
DV
961
962 ret = i915_gem_object_set_to_gtt_domain(obj, true);
963 if (ret)
964 goto out_unpin;
965
77a0d1ca 966 intel_fb_obj_invalidate(obj, ORIGIN_GTT);
4f1959ee 967 obj->dirty = true;
673a394b 968
3ed605bc 969 user_data = u64_to_user_ptr(args->data_ptr);
4f1959ee 970 offset = args->offset;
673a394b 971 remain = args->size;
4f1959ee 972 while (remain) {
673a394b
EA
973 /* Operation in this page
974 *
0839ccb8
KP
975 * page_base = page offset within aperture
976 * page_offset = offset within page
977 * page_length = bytes to copy for this page
673a394b 978 */
4f1959ee
AS
979 u32 page_base = node.start;
980 unsigned page_offset = offset_in_page(offset);
981 unsigned page_length = PAGE_SIZE - page_offset;
982 page_length = remain < page_length ? remain : page_length;
983 if (node.allocated) {
984 wmb(); /* flush the write before we modify the GGTT */
985 ggtt->base.insert_page(&ggtt->base,
986 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
987 node.start, I915_CACHE_NONE, 0);
988 wmb(); /* flush modifications to the GGTT (insert_page) */
989 } else {
990 page_base += offset & PAGE_MASK;
991 }
0839ccb8 992 /* If we get a fault while copying data, then (presumably) our
3de09aa3
EA
993 * source page isn't available. Return the error and we'll
994 * retry in the slow path.
b50a5371
AS
995 * If the object is non-shmem backed, we retry again with the
996 * path that handles page fault.
0839ccb8 997 */
72e96d64 998 if (fast_user_write(ggtt->mappable, page_base,
935aaa69 999 page_offset, user_data, page_length)) {
b50a5371
AS
1000 hit_slow_path = true;
1001 mutex_unlock(&dev->struct_mutex);
1002 if (slow_user_access(ggtt->mappable,
1003 page_base,
1004 page_offset, user_data,
1005 page_length, true)) {
1006 ret = -EFAULT;
1007 mutex_lock(&dev->struct_mutex);
1008 goto out_flush;
1009 }
1010
1011 mutex_lock(&dev->struct_mutex);
935aaa69 1012 }
673a394b 1013
0839ccb8
KP
1014 remain -= page_length;
1015 user_data += page_length;
1016 offset += page_length;
673a394b 1017 }
673a394b 1018
063e4e6b 1019out_flush:
b50a5371
AS
1020 if (hit_slow_path) {
1021 if (ret == 0 &&
1022 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1023 /* The user has modified the object whilst we tried
1024 * reading from it, and we now have no idea what domain
1025 * the pages should be in. As we have just been touching
1026 * them directly, flush everything back to the GTT
1027 * domain.
1028 */
1029 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1030 }
1031 }
1032
de152b62 1033 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
935aaa69 1034out_unpin:
4f1959ee
AS
1035 if (node.allocated) {
1036 wmb();
1037 ggtt->base.clear_range(&ggtt->base,
1038 node.start, node.size,
1039 true);
1040 i915_gem_object_unpin_pages(obj);
1041 remove_mappable_node(&node);
1042 } else {
1043 i915_gem_object_ggtt_unpin(obj);
1044 }
935aaa69 1045out:
3de09aa3 1046 return ret;
673a394b
EA
1047}
1048
d174bd64
DV
1049/* Per-page copy function for the shmem pwrite fastpath.
1050 * Flushes invalid cachelines before writing to the target if
1051 * needs_clflush_before is set and flushes out any written cachelines after
1052 * writing if needs_clflush is set. */
3043c60c 1053static int
d174bd64
DV
1054shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1055 char __user *user_data,
1056 bool page_do_bit17_swizzling,
1057 bool needs_clflush_before,
1058 bool needs_clflush_after)
673a394b 1059{
d174bd64 1060 char *vaddr;
673a394b 1061 int ret;
3de09aa3 1062
e7e58eb5 1063 if (unlikely(page_do_bit17_swizzling))
d174bd64 1064 return -EINVAL;
3de09aa3 1065
d174bd64
DV
1066 vaddr = kmap_atomic(page);
1067 if (needs_clflush_before)
1068 drm_clflush_virt_range(vaddr + shmem_page_offset,
1069 page_length);
c2831a94
CW
1070 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1071 user_data, page_length);
d174bd64
DV
1072 if (needs_clflush_after)
1073 drm_clflush_virt_range(vaddr + shmem_page_offset,
1074 page_length);
1075 kunmap_atomic(vaddr);
3de09aa3 1076
755d2218 1077 return ret ? -EFAULT : 0;
3de09aa3
EA
1078}
1079
d174bd64
DV
1080/* Only difference to the fast-path function is that this can handle bit17
1081 * and uses non-atomic copy and kmap functions. */
3043c60c 1082static int
d174bd64
DV
1083shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1084 char __user *user_data,
1085 bool page_do_bit17_swizzling,
1086 bool needs_clflush_before,
1087 bool needs_clflush_after)
673a394b 1088{
d174bd64
DV
1089 char *vaddr;
1090 int ret;
e5281ccd 1091
d174bd64 1092 vaddr = kmap(page);
e7e58eb5 1093 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
23c18c71
DV
1094 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1095 page_length,
1096 page_do_bit17_swizzling);
d174bd64
DV
1097 if (page_do_bit17_swizzling)
1098 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
e5281ccd
CW
1099 user_data,
1100 page_length);
d174bd64
DV
1101 else
1102 ret = __copy_from_user(vaddr + shmem_page_offset,
1103 user_data,
1104 page_length);
1105 if (needs_clflush_after)
23c18c71
DV
1106 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1107 page_length,
1108 page_do_bit17_swizzling);
d174bd64 1109 kunmap(page);
40123c1f 1110
755d2218 1111 return ret ? -EFAULT : 0;
40123c1f
EA
1112}
1113
40123c1f 1114static int
e244a443
DV
1115i915_gem_shmem_pwrite(struct drm_device *dev,
1116 struct drm_i915_gem_object *obj,
1117 struct drm_i915_gem_pwrite *args,
1118 struct drm_file *file)
40123c1f 1119{
40123c1f 1120 ssize_t remain;
8c59967c
DV
1121 loff_t offset;
1122 char __user *user_data;
eb2c0c81 1123 int shmem_page_offset, page_length, ret = 0;
8c59967c 1124 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
e244a443 1125 int hit_slowpath = 0;
58642885
DV
1126 int needs_clflush_after = 0;
1127 int needs_clflush_before = 0;
67d5a50c 1128 struct sg_page_iter sg_iter;
40123c1f 1129
3ed605bc 1130 user_data = u64_to_user_ptr(args->data_ptr);
40123c1f
EA
1131 remain = args->size;
1132
8c59967c 1133 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
40123c1f 1134
58642885
DV
1135 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
1136 /* If we're not in the cpu write domain, set ourself into the gtt
1137 * write domain and manually flush cachelines (if required). This
1138 * optimizes for the case when the gpu will use the data
1139 * right away and we therefore have to clflush anyway. */
2c22569b 1140 needs_clflush_after = cpu_write_needs_clflush(obj);
23f54483
BW
1141 ret = i915_gem_object_wait_rendering(obj, false);
1142 if (ret)
1143 return ret;
58642885 1144 }
c76ce038
CW
1145 /* Same trick applies to invalidate partially written cachelines read
1146 * before writing. */
1147 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0)
1148 needs_clflush_before =
1149 !cpu_cache_is_coherent(dev, obj->cache_level);
58642885 1150
755d2218
CW
1151 ret = i915_gem_object_get_pages(obj);
1152 if (ret)
1153 return ret;
1154
77a0d1ca 1155 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
063e4e6b 1156
755d2218
CW
1157 i915_gem_object_pin_pages(obj);
1158
673a394b 1159 offset = args->offset;
05394f39 1160 obj->dirty = 1;
673a394b 1161
67d5a50c
ID
1162 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1163 offset >> PAGE_SHIFT) {
2db76d7c 1164 struct page *page = sg_page_iter_page(&sg_iter);
58642885 1165 int partial_cacheline_write;
e5281ccd 1166
9da3da66
CW
1167 if (remain <= 0)
1168 break;
1169
40123c1f
EA
1170 /* Operation in this page
1171 *
40123c1f 1172 * shmem_page_offset = offset within page in shmem file
40123c1f
EA
1173 * page_length = bytes to copy for this page
1174 */
c8cbbb8b 1175 shmem_page_offset = offset_in_page(offset);
40123c1f
EA
1176
1177 page_length = remain;
1178 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1179 page_length = PAGE_SIZE - shmem_page_offset;
40123c1f 1180
58642885
DV
1181 /* If we don't overwrite a cacheline completely we need to be
1182 * careful to have up-to-date data by first clflushing. Don't
1183 * overcomplicate things and flush the entire patch. */
1184 partial_cacheline_write = needs_clflush_before &&
1185 ((shmem_page_offset | page_length)
1186 & (boot_cpu_data.x86_clflush_size - 1));
1187
8c59967c
DV
1188 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1189 (page_to_phys(page) & (1 << 17)) != 0;
1190
d174bd64
DV
1191 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1192 user_data, page_do_bit17_swizzling,
1193 partial_cacheline_write,
1194 needs_clflush_after);
1195 if (ret == 0)
1196 goto next_page;
e244a443
DV
1197
1198 hit_slowpath = 1;
e244a443 1199 mutex_unlock(&dev->struct_mutex);
d174bd64
DV
1200 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1201 user_data, page_do_bit17_swizzling,
1202 partial_cacheline_write,
1203 needs_clflush_after);
40123c1f 1204
e244a443 1205 mutex_lock(&dev->struct_mutex);
755d2218 1206
755d2218 1207 if (ret)
8c59967c 1208 goto out;
8c59967c 1209
17793c9a 1210next_page:
40123c1f 1211 remain -= page_length;
8c59967c 1212 user_data += page_length;
40123c1f 1213 offset += page_length;
673a394b
EA
1214 }
1215
fbd5a26d 1216out:
755d2218
CW
1217 i915_gem_object_unpin_pages(obj);
1218
e244a443 1219 if (hit_slowpath) {
8dcf015e
DV
1220 /*
1221 * Fixup: Flush cpu caches in case we didn't flush the dirty
1222 * cachelines in-line while writing and the object moved
1223 * out of the cpu write domain while we've dropped the lock.
1224 */
1225 if (!needs_clflush_after &&
1226 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
000433b6 1227 if (i915_gem_clflush_object(obj, obj->pin_display))
ed75a55b 1228 needs_clflush_after = true;
e244a443 1229 }
8c59967c 1230 }
673a394b 1231
58642885 1232 if (needs_clflush_after)
c033666a 1233 i915_gem_chipset_flush(to_i915(dev));
ed75a55b
VS
1234 else
1235 obj->cache_dirty = true;
58642885 1236
de152b62 1237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
40123c1f 1238 return ret;
673a394b
EA
1239}
1240
1241/**
1242 * Writes data to the object referenced by handle.
14bb2c11
TU
1243 * @dev: drm device
1244 * @data: ioctl data blob
1245 * @file: drm file
673a394b
EA
1246 *
1247 * On error, the contents of the buffer that were to be modified are undefined.
1248 */
1249int
1250i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
fbd5a26d 1251 struct drm_file *file)
673a394b 1252{
fac5e23e 1253 struct drm_i915_private *dev_priv = to_i915(dev);
673a394b 1254 struct drm_i915_gem_pwrite *args = data;
05394f39 1255 struct drm_i915_gem_object *obj;
51311d0a
CW
1256 int ret;
1257
1258 if (args->size == 0)
1259 return 0;
1260
1261 if (!access_ok(VERIFY_READ,
3ed605bc 1262 u64_to_user_ptr(args->data_ptr),
51311d0a
CW
1263 args->size))
1264 return -EFAULT;
1265
d330a953 1266 if (likely(!i915.prefault_disable)) {
3ed605bc 1267 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
0b74b508
XZ
1268 args->size);
1269 if (ret)
1270 return -EFAULT;
1271 }
673a394b 1272
5d77d9c5
ID
1273 intel_runtime_pm_get(dev_priv);
1274
fbd5a26d 1275 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1276 if (ret)
5d77d9c5 1277 goto put_rpm;
1d7cfea1 1278
a8ad0bd8 1279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
c8725226 1280 if (&obj->base == NULL) {
1d7cfea1
CW
1281 ret = -ENOENT;
1282 goto unlock;
fbd5a26d 1283 }
673a394b 1284
7dcd2499 1285 /* Bounds check destination. */
05394f39
CW
1286 if (args->offset > obj->base.size ||
1287 args->size > obj->base.size - args->offset) {
ce9d419d 1288 ret = -EINVAL;
35b62a89 1289 goto out;
ce9d419d
CW
1290 }
1291
db53a302
CW
1292 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1293
935aaa69 1294 ret = -EFAULT;
673a394b
EA
1295 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1296 * it would end up going through the fenced access, and we'll get
1297 * different detiling behavior between reading and writing.
1298 * pread/pwrite currently are reading and writing from the CPU
1299 * perspective, requiring manual detiling by the client.
1300 */
6eae0059 1301 if (!i915_gem_object_has_struct_page(obj) ||
2c22569b 1302 cpu_write_needs_clflush(obj)) {
4f1959ee 1303 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
935aaa69
DV
1304 /* Note that the gtt paths might fail with non-page-backed user
1305 * pointers (e.g. gtt mappings when moving data between
1306 * textures). Fallback to the shmem path in that case. */
fbd5a26d 1307 }
673a394b 1308
b50a5371 1309 if (ret == -EFAULT) {
6a2c4232
CW
1310 if (obj->phys_handle)
1311 ret = i915_gem_phys_pwrite(obj, args, file);
6eae0059 1312 else if (i915_gem_object_has_struct_page(obj))
6a2c4232 1313 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
b50a5371
AS
1314 else
1315 ret = -ENODEV;
6a2c4232 1316 }
5c0480f2 1317
35b62a89 1318out:
05394f39 1319 drm_gem_object_unreference(&obj->base);
1d7cfea1 1320unlock:
fbd5a26d 1321 mutex_unlock(&dev->struct_mutex);
5d77d9c5
ID
1322put_rpm:
1323 intel_runtime_pm_put(dev_priv);
1324
673a394b
EA
1325 return ret;
1326}
1327
f4457ae7
CW
1328static int
1329i915_gem_check_wedge(unsigned reset_counter, bool interruptible)
b361237b 1330{
f4457ae7
CW
1331 if (__i915_terminally_wedged(reset_counter))
1332 return -EIO;
d98c52cf 1333
f4457ae7 1334 if (__i915_reset_in_progress(reset_counter)) {
b361237b
CW
1335 /* Non-interruptible callers can't handle -EAGAIN, hence return
1336 * -EIO unconditionally for these. */
1337 if (!interruptible)
1338 return -EIO;
1339
d98c52cf 1340 return -EAGAIN;
b361237b
CW
1341 }
1342
1343 return 0;
1344}
1345
ca5b721e
CW
1346static unsigned long local_clock_us(unsigned *cpu)
1347{
1348 unsigned long t;
1349
1350 /* Cheaply and approximately convert from nanoseconds to microseconds.
1351 * The result and subsequent calculations are also defined in the same
1352 * approximate microseconds units. The principal source of timing
1353 * error here is from the simple truncation.
1354 *
1355 * Note that local_clock() is only defined wrt to the current CPU;
1356 * the comparisons are no longer valid if we switch CPUs. Instead of
1357 * blocking preemption for the entire busywait, we can detect the CPU
1358 * switch and use that as indicator of system load and a reason to
1359 * stop busywaiting, see busywait_stop().
1360 */
1361 *cpu = get_cpu();
1362 t = local_clock() >> 10;
1363 put_cpu();
1364
1365 return t;
1366}
1367
1368static bool busywait_stop(unsigned long timeout, unsigned cpu)
1369{
1370 unsigned this_cpu;
1371
1372 if (time_after(local_clock_us(&this_cpu), timeout))
1373 return true;
1374
1375 return this_cpu != cpu;
1376}
1377
f69a02c9
CW
1378bool __i915_spin_request(const struct drm_i915_gem_request *req,
1379 int state, unsigned long timeout_us)
b29c19b6 1380{
ca5b721e
CW
1381 unsigned cpu;
1382
1383 /* When waiting for high frequency requests, e.g. during synchronous
1384 * rendering split between the CPU and GPU, the finite amount of time
1385 * required to set up the irq and wait upon it limits the response
1386 * rate. By busywaiting on the request completion for a short while we
1387 * can service the high frequency waits as quick as possible. However,
1388 * if it is a slow request, we want to sleep as quickly as possible.
1389 * The tradeoff between waiting and sleeping is roughly the time it
1390 * takes to sleep on a request, on the order of a microsecond.
1391 */
2def4ad9 1392
f69a02c9 1393 timeout_us += local_clock_us(&cpu);
688e6c72 1394 do {
f69a02c9 1395 if (i915_gem_request_completed(req))
688e6c72 1396 return true;
2def4ad9 1397
91b0c352
CW
1398 if (signal_pending_state(state, current))
1399 break;
1400
f69a02c9 1401 if (busywait_stop(timeout_us, cpu))
2def4ad9 1402 break;
b29c19b6 1403
2def4ad9 1404 cpu_relax_lowlatency();
688e6c72 1405 } while (!need_resched());
821485dc 1406
688e6c72 1407 return false;
b29c19b6
CW
1408}
1409
b361237b 1410/**
9c654818
JH
1411 * __i915_wait_request - wait until execution of request has finished
1412 * @req: duh!
b361237b
CW
1413 * @interruptible: do an interruptible wait (normally yes)
1414 * @timeout: in - how long to wait (NULL forever); out - how much time remaining
14bb2c11 1415 * @rps: RPS client
b361237b 1416 *
f69061be
DV
1417 * Note: It is of utmost importance that the passed in seqno and reset_counter
1418 * values have been read by the caller in an smp safe manner. Where read-side
1419 * locks are involved, it is sufficient to read the reset_counter before
1420 * unlocking the lock that protects the seqno. For lockless tricks, the
1421 * reset_counter _must_ be read before, and an appropriate smp_rmb must be
1422 * inserted.
1423 *
9c654818 1424 * Returns 0 if the request was found within the alloted time. Else returns the
b361237b
CW
1425 * errno with remaining time filled in timeout argument.
1426 */
9c654818 1427int __i915_wait_request(struct drm_i915_gem_request *req,
b29c19b6 1428 bool interruptible,
5ed0bdf2 1429 s64 *timeout,
2e1b8730 1430 struct intel_rps_client *rps)
b361237b 1431{
91b0c352 1432 int state = interruptible ? TASK_INTERRUPTIBLE : TASK_UNINTERRUPTIBLE;
1f15b76f 1433 DEFINE_WAIT(reset);
688e6c72
CW
1434 struct intel_wait wait;
1435 unsigned long timeout_remain;
e0313db0 1436 s64 before = 0; /* Only to silence a compiler warning. */
688e6c72 1437 int ret = 0;
b361237b 1438
688e6c72 1439 might_sleep();
c67a470b 1440
b4716185
CW
1441 if (list_empty(&req->list))
1442 return 0;
1443
f69a02c9 1444 if (i915_gem_request_completed(req))
b361237b
CW
1445 return 0;
1446
688e6c72 1447 timeout_remain = MAX_SCHEDULE_TIMEOUT;
bb6d1984
CW
1448 if (timeout) {
1449 if (WARN_ON(*timeout < 0))
1450 return -EINVAL;
1451
1452 if (*timeout == 0)
1453 return -ETIME;
1454
688e6c72 1455 timeout_remain = nsecs_to_jiffies_timeout(*timeout);
e0313db0
TU
1456
1457 /*
1458 * Record current time in case interrupted by signal, or wedged.
1459 */
1460 before = ktime_get_raw_ns();
bb6d1984 1461 }
b361237b 1462
74328ee5 1463 trace_i915_gem_request_wait_begin(req);
2def4ad9 1464
df4ba509
CW
1465 /* This client is about to stall waiting for the GPU. In many cases
1466 * this is undesirable and limits the throughput of the system, as
1467 * many clients cannot continue processing user input/output whilst
1468 * blocked. RPS autotuning may take tens of milliseconds to respond
1469 * to the GPU load and thus incurs additional latency for the client.
1470 * We can circumvent that by promoting the GPU frequency to maximum
1471 * before we wait. This makes the GPU throttle up much more quickly
1472 * (good for benchmarks and user experience, e.g. window animations),
1473 * but at a cost of spending more power processing the workload
1474 * (bad for battery). Not all clients even want their results
1475 * immediately and for them we should just let the GPU select its own
1476 * frequency to maximise efficiency. To prevent a single client from
1477 * forcing the clocks too high for the whole system, we only allow
1478 * each client to waitboost once in a busy period.
1479 */
688e6c72
CW
1480 if (INTEL_INFO(req->i915)->gen >= 6)
1481 gen6_rps_boost(req->i915, rps, req->emitted_jiffies);
2def4ad9 1482
688e6c72 1483 /* Optimistic spin for the next ~jiffie before touching IRQs */
f69a02c9 1484 if (i915_spin_request(req, state, 5))
688e6c72 1485 goto complete;
b361237b 1486
688e6c72
CW
1487 set_current_state(state);
1488 add_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
b361237b 1489
688e6c72
CW
1490 intel_wait_init(&wait, req->seqno);
1491 if (intel_engine_add_wait(req->engine, &wait))
1492 /* In order to check that we haven't missed the interrupt
1493 * as we enabled it, we need to kick ourselves to do a
1494 * coherent check on the seqno before we sleep.
f4457ae7 1495 */
688e6c72 1496 goto wakeup;
b361237b 1497
688e6c72 1498 for (;;) {
91b0c352 1499 if (signal_pending_state(state, current)) {
094f9a54
CW
1500 ret = -ERESTARTSYS;
1501 break;
1502 }
1503
688e6c72
CW
1504 timeout_remain = io_schedule_timeout(timeout_remain);
1505 if (timeout_remain == 0) {
094f9a54
CW
1506 ret = -ETIME;
1507 break;
1508 }
1509
688e6c72
CW
1510 if (intel_wait_complete(&wait))
1511 break;
47e9766d 1512
688e6c72 1513 set_current_state(state);
094f9a54 1514
688e6c72
CW
1515wakeup:
1516 /* Carefully check if the request is complete, giving time
1517 * for the seqno to be visible following the interrupt.
1518 * We also have to check in case we are kicked by the GPU
1519 * reset in order to drop the struct_mutex.
1520 */
1521 if (__i915_request_irq_complete(req))
1522 break;
094f9a54 1523
f69a02c9
CW
1524 /* Only spin if we know the GPU is processing this request */
1525 if (i915_spin_request(req, state, 2))
1526 break;
094f9a54 1527 }
688e6c72 1528 remove_wait_queue(&req->i915->gpu_error.wait_queue, &reset);
094f9a54 1529
688e6c72
CW
1530 intel_engine_remove_wait(req->engine, &wait);
1531 __set_current_state(TASK_RUNNING);
1532complete:
2def4ad9
CW
1533 trace_i915_gem_request_wait_end(req);
1534
b361237b 1535 if (timeout) {
e0313db0 1536 s64 tres = *timeout - (ktime_get_raw_ns() - before);
5ed0bdf2
TG
1537
1538 *timeout = tres < 0 ? 0 : tres;
9cca3068
DV
1539
1540 /*
1541 * Apparently ktime isn't accurate enough and occasionally has a
1542 * bit of mismatch in the jiffies<->nsecs<->ktime loop. So patch
1543 * things up to make the test happy. We allow up to 1 jiffy.
1544 *
1545 * This is a regrssion from the timespec->ktime conversion.
1546 */
1547 if (ret == -ETIME && *timeout < jiffies_to_usecs(1)*1000)
1548 *timeout = 0;
b361237b
CW
1549 }
1550
0e6883b0
CW
1551 if (rps && req->seqno == req->engine->last_submitted_seqno) {
1552 /* The GPU is now idle and this client has stalled.
1553 * Since no other client has submitted a request in the
1554 * meantime, assume that this client is the only one
1555 * supplying work to the GPU but is unable to keep that
1556 * work supplied because it is waiting. Since the GPU is
1557 * then never kept fully busy, RPS autoclocking will
1558 * keep the clocks relatively low, causing further delays.
1559 * Compensate by giving the synchronous client credit for
1560 * a waitboost next time.
1561 */
1562 spin_lock(&req->i915->rps.client_lock);
1563 list_del_init(&rps->link);
1564 spin_unlock(&req->i915->rps.client_lock);
1565 }
1566
094f9a54 1567 return ret;
b361237b
CW
1568}
1569
fcfa423c
JH
1570int i915_gem_request_add_to_client(struct drm_i915_gem_request *req,
1571 struct drm_file *file)
1572{
fcfa423c
JH
1573 struct drm_i915_file_private *file_priv;
1574
1575 WARN_ON(!req || !file || req->file_priv);
1576
1577 if (!req || !file)
1578 return -EINVAL;
1579
1580 if (req->file_priv)
1581 return -EINVAL;
1582
fcfa423c
JH
1583 file_priv = file->driver_priv;
1584
1585 spin_lock(&file_priv->mm.lock);
1586 req->file_priv = file_priv;
1587 list_add_tail(&req->client_list, &file_priv->mm.request_list);
1588 spin_unlock(&file_priv->mm.lock);
1589
1590 req->pid = get_pid(task_pid(current));
1591
1592 return 0;
1593}
1594
b4716185
CW
1595static inline void
1596i915_gem_request_remove_from_client(struct drm_i915_gem_request *request)
1597{
1598 struct drm_i915_file_private *file_priv = request->file_priv;
1599
1600 if (!file_priv)
1601 return;
1602
1603 spin_lock(&file_priv->mm.lock);
1604 list_del(&request->client_list);
1605 request->file_priv = NULL;
1606 spin_unlock(&file_priv->mm.lock);
fcfa423c
JH
1607
1608 put_pid(request->pid);
1609 request->pid = NULL;
b4716185
CW
1610}
1611
1612static void i915_gem_request_retire(struct drm_i915_gem_request *request)
1613{
1614 trace_i915_gem_request_retire(request);
1615
1616 /* We know the GPU must have read the request to have
1617 * sent us the seqno + interrupt, so use the position
1618 * of tail of the request to update the last known position
1619 * of the GPU head.
1620 *
1621 * Note this requires that we are always called in request
1622 * completion order.
1623 */
1624 request->ringbuf->last_retired_head = request->postfix;
1625
1626 list_del_init(&request->list);
1627 i915_gem_request_remove_from_client(request);
1628
a16a4052 1629 if (request->previous_context) {
73db04cf 1630 if (i915.enable_execlists)
a16a4052
CW
1631 intel_lr_context_unpin(request->previous_context,
1632 request->engine);
73db04cf
CW
1633 }
1634
a16a4052 1635 i915_gem_context_unreference(request->ctx);
b4716185
CW
1636 i915_gem_request_unreference(request);
1637}
1638
1639static void
1640__i915_gem_request_retire__upto(struct drm_i915_gem_request *req)
1641{
4a570db5 1642 struct intel_engine_cs *engine = req->engine;
b4716185
CW
1643 struct drm_i915_gem_request *tmp;
1644
91c8a326 1645 lockdep_assert_held(&engine->i915->drm.struct_mutex);
b4716185
CW
1646
1647 if (list_empty(&req->list))
1648 return;
1649
1650 do {
1651 tmp = list_first_entry(&engine->request_list,
1652 typeof(*tmp), list);
1653
1654 i915_gem_request_retire(tmp);
1655 } while (tmp != req);
1656
1657 WARN_ON(i915_verify_lists(engine->dev));
1658}
1659
b361237b 1660/**
a4b3a571 1661 * Waits for a request to be signaled, and cleans up the
b361237b 1662 * request and object lists appropriately for that event.
14bb2c11 1663 * @req: request to wait on
b361237b
CW
1664 */
1665int
a4b3a571 1666i915_wait_request(struct drm_i915_gem_request *req)
b361237b 1667{
791bee12 1668 struct drm_i915_private *dev_priv = req->i915;
a4b3a571 1669 bool interruptible;
b361237b
CW
1670 int ret;
1671
a4b3a571
DV
1672 interruptible = dev_priv->mm.interruptible;
1673
91c8a326 1674 BUG_ON(!mutex_is_locked(&dev_priv->drm.struct_mutex));
b361237b 1675
299259a3 1676 ret = __i915_wait_request(req, interruptible, NULL, NULL);
b4716185
CW
1677 if (ret)
1678 return ret;
d26e3af8 1679
157d2c7f 1680 /* If the GPU hung, we want to keep the requests to find the guilty. */
0c5eed65 1681 if (!i915_reset_in_progress(&dev_priv->gpu_error))
157d2c7f
CW
1682 __i915_gem_request_retire__upto(req);
1683
d26e3af8
CW
1684 return 0;
1685}
1686
b361237b
CW
1687/**
1688 * Ensures that all rendering to the object has completed and the object is
1689 * safe to unbind from the GTT or access from the CPU.
14bb2c11
TU
1690 * @obj: i915 gem object
1691 * @readonly: waiting for read access or write
b361237b 1692 */
2e2f351d 1693int
b361237b
CW
1694i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1695 bool readonly)
1696{
b4716185 1697 int ret, i;
b361237b 1698
b4716185 1699 if (!obj->active)
b361237b
CW
1700 return 0;
1701
b4716185
CW
1702 if (readonly) {
1703 if (obj->last_write_req != NULL) {
1704 ret = i915_wait_request(obj->last_write_req);
1705 if (ret)
1706 return ret;
b361237b 1707
4a570db5 1708 i = obj->last_write_req->engine->id;
b4716185
CW
1709 if (obj->last_read_req[i] == obj->last_write_req)
1710 i915_gem_object_retire__read(obj, i);
1711 else
1712 i915_gem_object_retire__write(obj);
1713 }
1714 } else {
666796da 1715 for (i = 0; i < I915_NUM_ENGINES; i++) {
b4716185
CW
1716 if (obj->last_read_req[i] == NULL)
1717 continue;
1718
1719 ret = i915_wait_request(obj->last_read_req[i]);
1720 if (ret)
1721 return ret;
1722
1723 i915_gem_object_retire__read(obj, i);
1724 }
d501b1d2 1725 GEM_BUG_ON(obj->active);
b4716185
CW
1726 }
1727
1728 return 0;
1729}
1730
1731static void
1732i915_gem_object_retire_request(struct drm_i915_gem_object *obj,
1733 struct drm_i915_gem_request *req)
1734{
4a570db5 1735 int ring = req->engine->id;
b4716185
CW
1736
1737 if (obj->last_read_req[ring] == req)
1738 i915_gem_object_retire__read(obj, ring);
1739 else if (obj->last_write_req == req)
1740 i915_gem_object_retire__write(obj);
1741
0c5eed65 1742 if (!i915_reset_in_progress(&req->i915->gpu_error))
157d2c7f 1743 __i915_gem_request_retire__upto(req);
b361237b
CW
1744}
1745
3236f57a
CW
1746/* A nonblocking variant of the above wait. This is a highly dangerous routine
1747 * as the object state may change during this call.
1748 */
1749static __must_check int
1750i915_gem_object_wait_rendering__nonblocking(struct drm_i915_gem_object *obj,
2e1b8730 1751 struct intel_rps_client *rps,
3236f57a
CW
1752 bool readonly)
1753{
1754 struct drm_device *dev = obj->base.dev;
fac5e23e 1755 struct drm_i915_private *dev_priv = to_i915(dev);
666796da 1756 struct drm_i915_gem_request *requests[I915_NUM_ENGINES];
b4716185 1757 int ret, i, n = 0;
3236f57a
CW
1758
1759 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1760 BUG_ON(!dev_priv->mm.interruptible);
1761
b4716185 1762 if (!obj->active)
3236f57a
CW
1763 return 0;
1764
b4716185
CW
1765 if (readonly) {
1766 struct drm_i915_gem_request *req;
1767
1768 req = obj->last_write_req;
1769 if (req == NULL)
1770 return 0;
1771
b4716185
CW
1772 requests[n++] = i915_gem_request_reference(req);
1773 } else {
666796da 1774 for (i = 0; i < I915_NUM_ENGINES; i++) {
b4716185
CW
1775 struct drm_i915_gem_request *req;
1776
1777 req = obj->last_read_req[i];
1778 if (req == NULL)
1779 continue;
1780
b4716185
CW
1781 requests[n++] = i915_gem_request_reference(req);
1782 }
1783 }
1784
3236f57a 1785 mutex_unlock(&dev->struct_mutex);
299259a3 1786 ret = 0;
b4716185 1787 for (i = 0; ret == 0 && i < n; i++)
299259a3 1788 ret = __i915_wait_request(requests[i], true, NULL, rps);
3236f57a
CW
1789 mutex_lock(&dev->struct_mutex);
1790
b4716185
CW
1791 for (i = 0; i < n; i++) {
1792 if (ret == 0)
1793 i915_gem_object_retire_request(obj, requests[i]);
1794 i915_gem_request_unreference(requests[i]);
1795 }
1796
1797 return ret;
3236f57a
CW
1798}
1799
2e1b8730
CW
1800static struct intel_rps_client *to_rps_client(struct drm_file *file)
1801{
1802 struct drm_i915_file_private *fpriv = file->driver_priv;
1803 return &fpriv->rps;
1804}
1805
aeecc969
CW
1806static enum fb_op_origin
1807write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1808{
1809 return domain == I915_GEM_DOMAIN_GTT && !obj->has_wc_mmap ?
1810 ORIGIN_GTT : ORIGIN_CPU;
1811}
1812
673a394b 1813/**
2ef7eeaa
EA
1814 * Called when user space prepares to use an object with the CPU, either
1815 * through the mmap ioctl's mapping or a GTT mapping.
14bb2c11
TU
1816 * @dev: drm device
1817 * @data: ioctl data blob
1818 * @file: drm file
673a394b
EA
1819 */
1820int
1821i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
05394f39 1822 struct drm_file *file)
673a394b
EA
1823{
1824 struct drm_i915_gem_set_domain *args = data;
05394f39 1825 struct drm_i915_gem_object *obj;
2ef7eeaa
EA
1826 uint32_t read_domains = args->read_domains;
1827 uint32_t write_domain = args->write_domain;
673a394b
EA
1828 int ret;
1829
2ef7eeaa 1830 /* Only handle setting domains to types used by the CPU. */
21d509e3 1831 if (write_domain & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1832 return -EINVAL;
1833
21d509e3 1834 if (read_domains & I915_GEM_GPU_DOMAINS)
2ef7eeaa
EA
1835 return -EINVAL;
1836
1837 /* Having something in the write domain implies it's in the read
1838 * domain, and only that read domain. Enforce that in the request.
1839 */
1840 if (write_domain != 0 && read_domains != write_domain)
1841 return -EINVAL;
1842
76c1dec1 1843 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1844 if (ret)
76c1dec1 1845 return ret;
1d7cfea1 1846
a8ad0bd8 1847 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
c8725226 1848 if (&obj->base == NULL) {
1d7cfea1
CW
1849 ret = -ENOENT;
1850 goto unlock;
76c1dec1 1851 }
673a394b 1852
3236f57a
CW
1853 /* Try to flush the object off the GPU without holding the lock.
1854 * We will repeat the flush holding the lock in the normal manner
1855 * to catch cases where we are gazumped.
1856 */
6e4930f6 1857 ret = i915_gem_object_wait_rendering__nonblocking(obj,
2e1b8730 1858 to_rps_client(file),
6e4930f6 1859 !write_domain);
3236f57a
CW
1860 if (ret)
1861 goto unref;
1862
43566ded 1863 if (read_domains & I915_GEM_DOMAIN_GTT)
2ef7eeaa 1864 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
43566ded 1865 else
e47c68e9 1866 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
2ef7eeaa 1867
031b698a 1868 if (write_domain != 0)
aeecc969 1869 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
031b698a 1870
3236f57a 1871unref:
05394f39 1872 drm_gem_object_unreference(&obj->base);
1d7cfea1 1873unlock:
673a394b
EA
1874 mutex_unlock(&dev->struct_mutex);
1875 return ret;
1876}
1877
1878/**
1879 * Called when user space has done writes to this buffer
14bb2c11
TU
1880 * @dev: drm device
1881 * @data: ioctl data blob
1882 * @file: drm file
673a394b
EA
1883 */
1884int
1885i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
05394f39 1886 struct drm_file *file)
673a394b
EA
1887{
1888 struct drm_i915_gem_sw_finish *args = data;
05394f39 1889 struct drm_i915_gem_object *obj;
673a394b
EA
1890 int ret = 0;
1891
76c1dec1 1892 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 1893 if (ret)
76c1dec1 1894 return ret;
1d7cfea1 1895
a8ad0bd8 1896 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
c8725226 1897 if (&obj->base == NULL) {
1d7cfea1
CW
1898 ret = -ENOENT;
1899 goto unlock;
673a394b
EA
1900 }
1901
673a394b 1902 /* Pinned buffers may be scanout, so flush the cache */
2c22569b 1903 if (obj->pin_display)
e62b59e4 1904 i915_gem_object_flush_cpu_write_domain(obj);
e47c68e9 1905
05394f39 1906 drm_gem_object_unreference(&obj->base);
1d7cfea1 1907unlock:
673a394b
EA
1908 mutex_unlock(&dev->struct_mutex);
1909 return ret;
1910}
1911
1912/**
14bb2c11
TU
1913 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1914 * it is mapped to.
1915 * @dev: drm device
1916 * @data: ioctl data blob
1917 * @file: drm file
673a394b
EA
1918 *
1919 * While the mapping holds a reference on the contents of the object, it doesn't
1920 * imply a ref on the object itself.
34367381
DV
1921 *
1922 * IMPORTANT:
1923 *
1924 * DRM driver writers who look a this function as an example for how to do GEM
1925 * mmap support, please don't implement mmap support like here. The modern way
1926 * to implement DRM mmap support is with an mmap offset ioctl (like
1927 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1928 * That way debug tooling like valgrind will understand what's going on, hiding
1929 * the mmap call in a driver private ioctl will break that. The i915 driver only
1930 * does cpu mmaps this way because we didn't know better.
673a394b
EA
1931 */
1932int
1933i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
05394f39 1934 struct drm_file *file)
673a394b
EA
1935{
1936 struct drm_i915_gem_mmap *args = data;
1937 struct drm_gem_object *obj;
673a394b
EA
1938 unsigned long addr;
1939
1816f923
AG
1940 if (args->flags & ~(I915_MMAP_WC))
1941 return -EINVAL;
1942
568a58e5 1943 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
1816f923
AG
1944 return -ENODEV;
1945
a8ad0bd8 1946 obj = drm_gem_object_lookup(file, args->handle);
673a394b 1947 if (obj == NULL)
bf79cb91 1948 return -ENOENT;
673a394b 1949
1286ff73
DV
1950 /* prime objects have no backing filp to GEM mmap
1951 * pages from.
1952 */
1953 if (!obj->filp) {
1954 drm_gem_object_unreference_unlocked(obj);
1955 return -EINVAL;
1956 }
1957
6be5ceb0 1958 addr = vm_mmap(obj->filp, 0, args->size,
673a394b
EA
1959 PROT_READ | PROT_WRITE, MAP_SHARED,
1960 args->offset);
1816f923
AG
1961 if (args->flags & I915_MMAP_WC) {
1962 struct mm_struct *mm = current->mm;
1963 struct vm_area_struct *vma;
1964
80a89a5e
MH
1965 if (down_write_killable(&mm->mmap_sem)) {
1966 drm_gem_object_unreference_unlocked(obj);
1967 return -EINTR;
1968 }
1816f923
AG
1969 vma = find_vma(mm, addr);
1970 if (vma)
1971 vma->vm_page_prot =
1972 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1973 else
1974 addr = -ENOMEM;
1975 up_write(&mm->mmap_sem);
aeecc969
CW
1976
1977 /* This may race, but that's ok, it only gets set */
1978 WRITE_ONCE(to_intel_bo(obj)->has_wc_mmap, true);
1816f923 1979 }
bc9025bd 1980 drm_gem_object_unreference_unlocked(obj);
673a394b
EA
1981 if (IS_ERR((void *)addr))
1982 return addr;
1983
1984 args->addr_ptr = (uint64_t) addr;
1985
1986 return 0;
1987}
1988
de151cf6
JB
1989/**
1990 * i915_gem_fault - fault a page into the GTT
d9072a3e
GT
1991 * @vma: VMA in question
1992 * @vmf: fault info
de151cf6
JB
1993 *
1994 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1995 * from userspace. The fault handler takes care of binding the object to
1996 * the GTT (if needed), allocating and programming a fence register (again,
1997 * only if needed based on whether the old reg is still valid or the object
1998 * is tiled) and inserting a new PTE into the faulting process.
1999 *
2000 * Note that the faulting process may involve evicting existing objects
2001 * from the GTT and/or fence registers to make room. So performance may
2002 * suffer if the GTT working set is large or there are few fence registers
2003 * left.
2004 */
2005int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
2006{
05394f39
CW
2007 struct drm_i915_gem_object *obj = to_intel_bo(vma->vm_private_data);
2008 struct drm_device *dev = obj->base.dev;
72e96d64
JL
2009 struct drm_i915_private *dev_priv = to_i915(dev);
2010 struct i915_ggtt *ggtt = &dev_priv->ggtt;
c5ad54cf 2011 struct i915_ggtt_view view = i915_ggtt_view_normal;
de151cf6
JB
2012 pgoff_t page_offset;
2013 unsigned long pfn;
2014 int ret = 0;
0f973f27 2015 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
de151cf6 2016
f65c9168
PZ
2017 intel_runtime_pm_get(dev_priv);
2018
de151cf6
JB
2019 /* We don't use vmf->pgoff since that has the fake offset */
2020 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
2021 PAGE_SHIFT;
2022
d9bc7e9f
CW
2023 ret = i915_mutex_lock_interruptible(dev);
2024 if (ret)
2025 goto out;
a00b10c3 2026
db53a302
CW
2027 trace_i915_gem_object_fault(obj, page_offset, true, write);
2028
6e4930f6
CW
2029 /* Try to flush the object off the GPU first without holding the lock.
2030 * Upon reacquiring the lock, we will perform our sanity checks and then
2031 * repeat the flush holding the lock in the normal manner to catch cases
2032 * where we are gazumped.
2033 */
2034 ret = i915_gem_object_wait_rendering__nonblocking(obj, NULL, !write);
2035 if (ret)
2036 goto unlock;
2037
eb119bd6
CW
2038 /* Access to snoopable pages through the GTT is incoherent. */
2039 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
ddeff6ee 2040 ret = -EFAULT;
eb119bd6
CW
2041 goto unlock;
2042 }
2043
c5ad54cf 2044 /* Use a partial view if the object is bigger than the aperture. */
72e96d64 2045 if (obj->base.size >= ggtt->mappable_end &&
e7ded2d7 2046 obj->tiling_mode == I915_TILING_NONE) {
c5ad54cf 2047 static const unsigned int chunk_size = 256; // 1 MiB
e7ded2d7 2048
c5ad54cf
JL
2049 memset(&view, 0, sizeof(view));
2050 view.type = I915_GGTT_VIEW_PARTIAL;
2051 view.params.partial.offset = rounddown(page_offset, chunk_size);
2052 view.params.partial.size =
2053 min_t(unsigned int,
2054 chunk_size,
2055 (vma->vm_end - vma->vm_start)/PAGE_SIZE -
2056 view.params.partial.offset);
2057 }
2058
2059 /* Now pin it into the GTT if needed */
2060 ret = i915_gem_object_ggtt_pin(obj, &view, 0, PIN_MAPPABLE);
c9839303
CW
2061 if (ret)
2062 goto unlock;
4a684a41 2063
c9839303
CW
2064 ret = i915_gem_object_set_to_gtt_domain(obj, write);
2065 if (ret)
2066 goto unpin;
74898d7e 2067
06d98131 2068 ret = i915_gem_object_get_fence(obj);
d9e86c0e 2069 if (ret)
c9839303 2070 goto unpin;
7d1c4804 2071
b90b91d8 2072 /* Finally, remap it using the new GTT offset */
72e96d64 2073 pfn = ggtt->mappable_base +
c5ad54cf 2074 i915_gem_obj_ggtt_offset_view(obj, &view);
f343c5f6 2075 pfn >>= PAGE_SHIFT;
de151cf6 2076
c5ad54cf
JL
2077 if (unlikely(view.type == I915_GGTT_VIEW_PARTIAL)) {
2078 /* Overriding existing pages in partial view does not cause
2079 * us any trouble as TLBs are still valid because the fault
2080 * is due to userspace losing part of the mapping or never
2081 * having accessed it before (at this partials' range).
2082 */
2083 unsigned long base = vma->vm_start +
2084 (view.params.partial.offset << PAGE_SHIFT);
2085 unsigned int i;
b90b91d8 2086
c5ad54cf
JL
2087 for (i = 0; i < view.params.partial.size; i++) {
2088 ret = vm_insert_pfn(vma, base + i * PAGE_SIZE, pfn + i);
b90b91d8
CW
2089 if (ret)
2090 break;
2091 }
2092
2093 obj->fault_mappable = true;
c5ad54cf
JL
2094 } else {
2095 if (!obj->fault_mappable) {
2096 unsigned long size = min_t(unsigned long,
2097 vma->vm_end - vma->vm_start,
2098 obj->base.size);
2099 int i;
2100
2101 for (i = 0; i < size >> PAGE_SHIFT; i++) {
2102 ret = vm_insert_pfn(vma,
2103 (unsigned long)vma->vm_start + i * PAGE_SIZE,
2104 pfn + i);
2105 if (ret)
2106 break;
2107 }
2108
2109 obj->fault_mappable = true;
2110 } else
2111 ret = vm_insert_pfn(vma,
2112 (unsigned long)vmf->virtual_address,
2113 pfn + page_offset);
2114 }
c9839303 2115unpin:
c5ad54cf 2116 i915_gem_object_ggtt_unpin_view(obj, &view);
c715089f 2117unlock:
de151cf6 2118 mutex_unlock(&dev->struct_mutex);
d9bc7e9f 2119out:
de151cf6 2120 switch (ret) {
d9bc7e9f 2121 case -EIO:
2232f031
DV
2122 /*
2123 * We eat errors when the gpu is terminally wedged to avoid
2124 * userspace unduly crashing (gl has no provisions for mmaps to
2125 * fail). But any other -EIO isn't ours (e.g. swap in failure)
2126 * and so needs to be reported.
2127 */
2128 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
f65c9168
PZ
2129 ret = VM_FAULT_SIGBUS;
2130 break;
2131 }
045e769a 2132 case -EAGAIN:
571c608d
DV
2133 /*
2134 * EAGAIN means the gpu is hung and we'll wait for the error
2135 * handler to reset everything when re-faulting in
2136 * i915_mutex_lock_interruptible.
d9bc7e9f 2137 */
c715089f
CW
2138 case 0:
2139 case -ERESTARTSYS:
bed636ab 2140 case -EINTR:
e79e0fe3
DR
2141 case -EBUSY:
2142 /*
2143 * EBUSY is ok: this just means that another thread
2144 * already did the job.
2145 */
f65c9168
PZ
2146 ret = VM_FAULT_NOPAGE;
2147 break;
de151cf6 2148 case -ENOMEM:
f65c9168
PZ
2149 ret = VM_FAULT_OOM;
2150 break;
a7c2e1aa 2151 case -ENOSPC:
45d67817 2152 case -EFAULT:
f65c9168
PZ
2153 ret = VM_FAULT_SIGBUS;
2154 break;
de151cf6 2155 default:
a7c2e1aa 2156 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
f65c9168
PZ
2157 ret = VM_FAULT_SIGBUS;
2158 break;
de151cf6 2159 }
f65c9168
PZ
2160
2161 intel_runtime_pm_put(dev_priv);
2162 return ret;
de151cf6
JB
2163}
2164
901782b2
CW
2165/**
2166 * i915_gem_release_mmap - remove physical page mappings
2167 * @obj: obj in question
2168 *
af901ca1 2169 * Preserve the reservation of the mmapping with the DRM core code, but
901782b2
CW
2170 * relinquish ownership of the pages back to the system.
2171 *
2172 * It is vital that we remove the page mapping if we have mapped a tiled
2173 * object through the GTT and then lose the fence register due to
2174 * resource pressure. Similarly if the object has been moved out of the
2175 * aperture, than pages mapped into userspace must be revoked. Removing the
2176 * mapping will then trigger a page fault on the next user access, allowing
2177 * fixup by i915_gem_fault().
2178 */
d05ca301 2179void
05394f39 2180i915_gem_release_mmap(struct drm_i915_gem_object *obj)
901782b2 2181{
349f2ccf
CW
2182 /* Serialisation between user GTT access and our code depends upon
2183 * revoking the CPU's PTE whilst the mutex is held. The next user
2184 * pagefault then has to wait until we release the mutex.
2185 */
2186 lockdep_assert_held(&obj->base.dev->struct_mutex);
2187
6299f992
CW
2188 if (!obj->fault_mappable)
2189 return;
901782b2 2190
6796cb16
DH
2191 drm_vma_node_unmap(&obj->base.vma_node,
2192 obj->base.dev->anon_inode->i_mapping);
349f2ccf
CW
2193
2194 /* Ensure that the CPU's PTE are revoked and there are not outstanding
2195 * memory transactions from userspace before we return. The TLB
2196 * flushing implied above by changing the PTE above *should* be
2197 * sufficient, an extra barrier here just provides us with a bit
2198 * of paranoid documentation about our requirement to serialise
2199 * memory writes before touching registers / GSM.
2200 */
2201 wmb();
2202
6299f992 2203 obj->fault_mappable = false;
901782b2
CW
2204}
2205
eedd10f4
CW
2206void
2207i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
2208{
2209 struct drm_i915_gem_object *obj;
2210
2211 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
2212 i915_gem_release_mmap(obj);
2213}
2214
0fa87796 2215uint32_t
e28f8711 2216i915_gem_get_gtt_size(struct drm_device *dev, uint32_t size, int tiling_mode)
92b88aeb 2217{
e28f8711 2218 uint32_t gtt_size;
92b88aeb
CW
2219
2220 if (INTEL_INFO(dev)->gen >= 4 ||
e28f8711
CW
2221 tiling_mode == I915_TILING_NONE)
2222 return size;
92b88aeb
CW
2223
2224 /* Previous chips need a power-of-two fence region when tiling */
7e22dbbb 2225 if (IS_GEN3(dev))
e28f8711 2226 gtt_size = 1024*1024;
92b88aeb 2227 else
e28f8711 2228 gtt_size = 512*1024;
92b88aeb 2229
e28f8711
CW
2230 while (gtt_size < size)
2231 gtt_size <<= 1;
92b88aeb 2232
e28f8711 2233 return gtt_size;
92b88aeb
CW
2234}
2235
de151cf6
JB
2236/**
2237 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
14bb2c11
TU
2238 * @dev: drm device
2239 * @size: object size
2240 * @tiling_mode: tiling mode
2241 * @fenced: is fenced alignemned required or not
de151cf6
JB
2242 *
2243 * Return the required GTT alignment for an object, taking into account
5e783301 2244 * potential fence register mapping.
de151cf6 2245 */
d865110c
ID
2246uint32_t
2247i915_gem_get_gtt_alignment(struct drm_device *dev, uint32_t size,
2248 int tiling_mode, bool fenced)
de151cf6 2249{
de151cf6
JB
2250 /*
2251 * Minimum alignment is 4k (GTT page size), but might be greater
2252 * if a fence register is needed for the object.
2253 */
d865110c 2254 if (INTEL_INFO(dev)->gen >= 4 || (!fenced && IS_G33(dev)) ||
e28f8711 2255 tiling_mode == I915_TILING_NONE)
de151cf6
JB
2256 return 4096;
2257
a00b10c3
CW
2258 /*
2259 * Previous chips need to be aligned to the size of the smallest
2260 * fence register that can contain the object.
2261 */
e28f8711 2262 return i915_gem_get_gtt_size(dev, size, tiling_mode);
a00b10c3
CW
2263}
2264
d8cb5086
CW
2265static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2266{
fac5e23e 2267 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
d8cb5086
CW
2268 int ret;
2269
da494d7c
DV
2270 dev_priv->mm.shrinker_no_lock_stealing = true;
2271
d8cb5086
CW
2272 ret = drm_gem_create_mmap_offset(&obj->base);
2273 if (ret != -ENOSPC)
da494d7c 2274 goto out;
d8cb5086
CW
2275
2276 /* Badly fragmented mmap space? The only way we can recover
2277 * space is by destroying unwanted objects. We can't randomly release
2278 * mmap_offsets as userspace expects them to be persistent for the
2279 * lifetime of the objects. The closest we can is to release the
2280 * offsets on purgeable objects by truncating it and marking it purged,
2281 * which prevents userspace from ever using that object again.
2282 */
21ab4e74
CW
2283 i915_gem_shrink(dev_priv,
2284 obj->base.size >> PAGE_SHIFT,
2285 I915_SHRINK_BOUND |
2286 I915_SHRINK_UNBOUND |
2287 I915_SHRINK_PURGEABLE);
d8cb5086
CW
2288 ret = drm_gem_create_mmap_offset(&obj->base);
2289 if (ret != -ENOSPC)
da494d7c 2290 goto out;
d8cb5086
CW
2291
2292 i915_gem_shrink_all(dev_priv);
da494d7c
DV
2293 ret = drm_gem_create_mmap_offset(&obj->base);
2294out:
2295 dev_priv->mm.shrinker_no_lock_stealing = false;
2296
2297 return ret;
d8cb5086
CW
2298}
2299
2300static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2301{
d8cb5086
CW
2302 drm_gem_free_mmap_offset(&obj->base);
2303}
2304
da6b51d0 2305int
ff72145b
DA
2306i915_gem_mmap_gtt(struct drm_file *file,
2307 struct drm_device *dev,
da6b51d0 2308 uint32_t handle,
ff72145b 2309 uint64_t *offset)
de151cf6 2310{
05394f39 2311 struct drm_i915_gem_object *obj;
de151cf6
JB
2312 int ret;
2313
76c1dec1 2314 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 2315 if (ret)
76c1dec1 2316 return ret;
de151cf6 2317
a8ad0bd8 2318 obj = to_intel_bo(drm_gem_object_lookup(file, handle));
c8725226 2319 if (&obj->base == NULL) {
1d7cfea1
CW
2320 ret = -ENOENT;
2321 goto unlock;
2322 }
de151cf6 2323
05394f39 2324 if (obj->madv != I915_MADV_WILLNEED) {
bd9b6a4e 2325 DRM_DEBUG("Attempting to mmap a purgeable buffer\n");
8c99e57d 2326 ret = -EFAULT;
1d7cfea1 2327 goto out;
ab18282d
CW
2328 }
2329
d8cb5086
CW
2330 ret = i915_gem_object_create_mmap_offset(obj);
2331 if (ret)
2332 goto out;
de151cf6 2333
0de23977 2334 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
de151cf6 2335
1d7cfea1 2336out:
05394f39 2337 drm_gem_object_unreference(&obj->base);
1d7cfea1 2338unlock:
de151cf6 2339 mutex_unlock(&dev->struct_mutex);
1d7cfea1 2340 return ret;
de151cf6
JB
2341}
2342
ff72145b
DA
2343/**
2344 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2345 * @dev: DRM device
2346 * @data: GTT mapping ioctl data
2347 * @file: GEM object info
2348 *
2349 * Simply returns the fake offset to userspace so it can mmap it.
2350 * The mmap call will end up in drm_gem_mmap(), which will set things
2351 * up so we can get faults in the handler above.
2352 *
2353 * The fault handler will take care of binding the object into the GTT
2354 * (since it may have been evicted to make room for something), allocating
2355 * a fence register, and mapping the appropriate aperture address into
2356 * userspace.
2357 */
2358int
2359i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2360 struct drm_file *file)
2361{
2362 struct drm_i915_gem_mmap_gtt *args = data;
2363
da6b51d0 2364 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
ff72145b
DA
2365}
2366
225067ee
DV
2367/* Immediately discard the backing storage */
2368static void
2369i915_gem_object_truncate(struct drm_i915_gem_object *obj)
e5281ccd 2370{
4d6294bf 2371 i915_gem_object_free_mmap_offset(obj);
1286ff73 2372
4d6294bf
CW
2373 if (obj->base.filp == NULL)
2374 return;
e5281ccd 2375
225067ee
DV
2376 /* Our goal here is to return as much of the memory as
2377 * is possible back to the system as we are called from OOM.
2378 * To do this we must instruct the shmfs to drop all of its
2379 * backing pages, *now*.
2380 */
5537252b 2381 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
225067ee
DV
2382 obj->madv = __I915_MADV_PURGED;
2383}
e5281ccd 2384
5537252b
CW
2385/* Try to discard unwanted pages */
2386static void
2387i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
225067ee 2388{
5537252b
CW
2389 struct address_space *mapping;
2390
2391 switch (obj->madv) {
2392 case I915_MADV_DONTNEED:
2393 i915_gem_object_truncate(obj);
2394 case __I915_MADV_PURGED:
2395 return;
2396 }
2397
2398 if (obj->base.filp == NULL)
2399 return;
2400
93c76a3d 2401 mapping = obj->base.filp->f_mapping,
5537252b 2402 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
e5281ccd
CW
2403}
2404
5cdf5881 2405static void
05394f39 2406i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
673a394b 2407{
85d1225e
DG
2408 struct sgt_iter sgt_iter;
2409 struct page *page;
90797e6d 2410 int ret;
1286ff73 2411
05394f39 2412 BUG_ON(obj->madv == __I915_MADV_PURGED);
673a394b 2413
6c085a72 2414 ret = i915_gem_object_set_to_cpu_domain(obj, true);
f4457ae7 2415 if (WARN_ON(ret)) {
6c085a72
CW
2416 /* In the event of a disaster, abandon all caches and
2417 * hope for the best.
2418 */
2c22569b 2419 i915_gem_clflush_object(obj, true);
6c085a72
CW
2420 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2421 }
2422
e2273302
ID
2423 i915_gem_gtt_finish_object(obj);
2424
6dacfd2f 2425 if (i915_gem_object_needs_bit17_swizzle(obj))
280b713b
EA
2426 i915_gem_object_save_bit_17_swizzle(obj);
2427
05394f39
CW
2428 if (obj->madv == I915_MADV_DONTNEED)
2429 obj->dirty = 0;
3ef94daa 2430
85d1225e 2431 for_each_sgt_page(page, sgt_iter, obj->pages) {
05394f39 2432 if (obj->dirty)
9da3da66 2433 set_page_dirty(page);
3ef94daa 2434
05394f39 2435 if (obj->madv == I915_MADV_WILLNEED)
9da3da66 2436 mark_page_accessed(page);
3ef94daa 2437
09cbfeaf 2438 put_page(page);
3ef94daa 2439 }
05394f39 2440 obj->dirty = 0;
673a394b 2441
9da3da66
CW
2442 sg_free_table(obj->pages);
2443 kfree(obj->pages);
37e680a1 2444}
6c085a72 2445
dd624afd 2446int
37e680a1
CW
2447i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2448{
2449 const struct drm_i915_gem_object_ops *ops = obj->ops;
2450
2f745ad3 2451 if (obj->pages == NULL)
37e680a1
CW
2452 return 0;
2453
a5570178
CW
2454 if (obj->pages_pin_count)
2455 return -EBUSY;
2456
9843877d 2457 BUG_ON(i915_gem_obj_bound_any(obj));
3e123027 2458
a2165e31
CW
2459 /* ->put_pages might need to allocate memory for the bit17 swizzle
2460 * array, hence protect them from being reaped by removing them from gtt
2461 * lists early. */
35c20a60 2462 list_del(&obj->global_list);
a2165e31 2463
0a798eb9 2464 if (obj->mapping) {
fb8621d3
CW
2465 if (is_vmalloc_addr(obj->mapping))
2466 vunmap(obj->mapping);
2467 else
2468 kunmap(kmap_to_page(obj->mapping));
0a798eb9
CW
2469 obj->mapping = NULL;
2470 }
2471
37e680a1 2472 ops->put_pages(obj);
05394f39 2473 obj->pages = NULL;
37e680a1 2474
5537252b 2475 i915_gem_object_invalidate(obj);
6c085a72
CW
2476
2477 return 0;
2478}
2479
37e680a1 2480static int
6c085a72 2481i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
e5281ccd 2482{
fac5e23e 2483 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
e5281ccd
CW
2484 int page_count, i;
2485 struct address_space *mapping;
9da3da66
CW
2486 struct sg_table *st;
2487 struct scatterlist *sg;
85d1225e 2488 struct sgt_iter sgt_iter;
e5281ccd 2489 struct page *page;
90797e6d 2490 unsigned long last_pfn = 0; /* suppress gcc warning */
e2273302 2491 int ret;
6c085a72 2492 gfp_t gfp;
e5281ccd 2493
6c085a72
CW
2494 /* Assert that the object is not currently in any GPU domain. As it
2495 * wasn't in the GTT, there shouldn't be any way it could have been in
2496 * a GPU cache
2497 */
2498 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2499 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2500
9da3da66
CW
2501 st = kmalloc(sizeof(*st), GFP_KERNEL);
2502 if (st == NULL)
2503 return -ENOMEM;
2504
05394f39 2505 page_count = obj->base.size / PAGE_SIZE;
9da3da66 2506 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
9da3da66 2507 kfree(st);
e5281ccd 2508 return -ENOMEM;
9da3da66 2509 }
e5281ccd 2510
9da3da66
CW
2511 /* Get the list of pages out of our struct file. They'll be pinned
2512 * at this point until we release them.
2513 *
2514 * Fail silently without starting the shrinker
2515 */
93c76a3d 2516 mapping = obj->base.filp->f_mapping;
c62d2555 2517 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
d0164adc 2518 gfp |= __GFP_NORETRY | __GFP_NOWARN;
90797e6d
ID
2519 sg = st->sgl;
2520 st->nents = 0;
2521 for (i = 0; i < page_count; i++) {
6c085a72
CW
2522 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2523 if (IS_ERR(page)) {
21ab4e74
CW
2524 i915_gem_shrink(dev_priv,
2525 page_count,
2526 I915_SHRINK_BOUND |
2527 I915_SHRINK_UNBOUND |
2528 I915_SHRINK_PURGEABLE);
6c085a72
CW
2529 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2530 }
2531 if (IS_ERR(page)) {
2532 /* We've tried hard to allocate the memory by reaping
2533 * our own buffer, now let the real VM do its job and
2534 * go down in flames if truly OOM.
2535 */
6c085a72 2536 i915_gem_shrink_all(dev_priv);
f461d1be 2537 page = shmem_read_mapping_page(mapping, i);
e2273302
ID
2538 if (IS_ERR(page)) {
2539 ret = PTR_ERR(page);
6c085a72 2540 goto err_pages;
e2273302 2541 }
6c085a72 2542 }
426729dc
KRW
2543#ifdef CONFIG_SWIOTLB
2544 if (swiotlb_nr_tbl()) {
2545 st->nents++;
2546 sg_set_page(sg, page, PAGE_SIZE, 0);
2547 sg = sg_next(sg);
2548 continue;
2549 }
2550#endif
90797e6d
ID
2551 if (!i || page_to_pfn(page) != last_pfn + 1) {
2552 if (i)
2553 sg = sg_next(sg);
2554 st->nents++;
2555 sg_set_page(sg, page, PAGE_SIZE, 0);
2556 } else {
2557 sg->length += PAGE_SIZE;
2558 }
2559 last_pfn = page_to_pfn(page);
3bbbe706
DV
2560
2561 /* Check that the i965g/gm workaround works. */
2562 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
e5281ccd 2563 }
426729dc
KRW
2564#ifdef CONFIG_SWIOTLB
2565 if (!swiotlb_nr_tbl())
2566#endif
2567 sg_mark_end(sg);
74ce6b6c
CW
2568 obj->pages = st;
2569
e2273302
ID
2570 ret = i915_gem_gtt_prepare_object(obj);
2571 if (ret)
2572 goto err_pages;
2573
6dacfd2f 2574 if (i915_gem_object_needs_bit17_swizzle(obj))
e5281ccd
CW
2575 i915_gem_object_do_bit_17_swizzle(obj);
2576
656bfa3a
DV
2577 if (obj->tiling_mode != I915_TILING_NONE &&
2578 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2579 i915_gem_object_pin_pages(obj);
2580
e5281ccd
CW
2581 return 0;
2582
2583err_pages:
90797e6d 2584 sg_mark_end(sg);
85d1225e
DG
2585 for_each_sgt_page(page, sgt_iter, st)
2586 put_page(page);
9da3da66
CW
2587 sg_free_table(st);
2588 kfree(st);
0820baf3
CW
2589
2590 /* shmemfs first checks if there is enough memory to allocate the page
2591 * and reports ENOSPC should there be insufficient, along with the usual
2592 * ENOMEM for a genuine allocation failure.
2593 *
2594 * We use ENOSPC in our driver to mean that we have run out of aperture
2595 * space and so want to translate the error from shmemfs back to our
2596 * usual understanding of ENOMEM.
2597 */
e2273302
ID
2598 if (ret == -ENOSPC)
2599 ret = -ENOMEM;
2600
2601 return ret;
673a394b
EA
2602}
2603
37e680a1
CW
2604/* Ensure that the associated pages are gathered from the backing storage
2605 * and pinned into our object. i915_gem_object_get_pages() may be called
2606 * multiple times before they are released by a single call to
2607 * i915_gem_object_put_pages() - once the pages are no longer referenced
2608 * either as a result of memory pressure (reaping pages under the shrinker)
2609 * or as the object is itself released.
2610 */
2611int
2612i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2613{
fac5e23e 2614 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
37e680a1
CW
2615 const struct drm_i915_gem_object_ops *ops = obj->ops;
2616 int ret;
2617
2f745ad3 2618 if (obj->pages)
37e680a1
CW
2619 return 0;
2620
43e28f09 2621 if (obj->madv != I915_MADV_WILLNEED) {
bd9b6a4e 2622 DRM_DEBUG("Attempting to obtain a purgeable object\n");
8c99e57d 2623 return -EFAULT;
43e28f09
CW
2624 }
2625
a5570178
CW
2626 BUG_ON(obj->pages_pin_count);
2627
37e680a1
CW
2628 ret = ops->get_pages(obj);
2629 if (ret)
2630 return ret;
2631
35c20a60 2632 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
ee286370
CW
2633
2634 obj->get_page.sg = obj->pages->sgl;
2635 obj->get_page.last = 0;
2636
37e680a1 2637 return 0;
673a394b
EA
2638}
2639
dd6034c6
DG
2640/* The 'mapping' part of i915_gem_object_pin_map() below */
2641static void *i915_gem_object_map(const struct drm_i915_gem_object *obj)
2642{
2643 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2644 struct sg_table *sgt = obj->pages;
85d1225e
DG
2645 struct sgt_iter sgt_iter;
2646 struct page *page;
b338fa47
DG
2647 struct page *stack_pages[32];
2648 struct page **pages = stack_pages;
dd6034c6
DG
2649 unsigned long i = 0;
2650 void *addr;
2651
2652 /* A single page can always be kmapped */
2653 if (n_pages == 1)
2654 return kmap(sg_page(sgt->sgl));
2655
b338fa47
DG
2656 if (n_pages > ARRAY_SIZE(stack_pages)) {
2657 /* Too big for stack -- allocate temporary array instead */
2658 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2659 if (!pages)
2660 return NULL;
2661 }
dd6034c6 2662
85d1225e
DG
2663 for_each_sgt_page(page, sgt_iter, sgt)
2664 pages[i++] = page;
dd6034c6
DG
2665
2666 /* Check that we have the expected number of pages */
2667 GEM_BUG_ON(i != n_pages);
2668
2669 addr = vmap(pages, n_pages, 0, PAGE_KERNEL);
2670
b338fa47
DG
2671 if (pages != stack_pages)
2672 drm_free_large(pages);
dd6034c6
DG
2673
2674 return addr;
2675}
2676
2677/* get, pin, and map the pages of the object into kernel space */
0a798eb9
CW
2678void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj)
2679{
2680 int ret;
2681
2682 lockdep_assert_held(&obj->base.dev->struct_mutex);
2683
2684 ret = i915_gem_object_get_pages(obj);
2685 if (ret)
2686 return ERR_PTR(ret);
2687
2688 i915_gem_object_pin_pages(obj);
2689
dd6034c6
DG
2690 if (!obj->mapping) {
2691 obj->mapping = i915_gem_object_map(obj);
2692 if (!obj->mapping) {
0a798eb9
CW
2693 i915_gem_object_unpin_pages(obj);
2694 return ERR_PTR(-ENOMEM);
2695 }
2696 }
2697
2698 return obj->mapping;
2699}
2700
b4716185 2701void i915_vma_move_to_active(struct i915_vma *vma,
b2af0376 2702 struct drm_i915_gem_request *req)
673a394b 2703{
b4716185 2704 struct drm_i915_gem_object *obj = vma->obj;
e2f80391 2705 struct intel_engine_cs *engine;
b2af0376 2706
666796da 2707 engine = i915_gem_request_get_engine(req);
673a394b
EA
2708
2709 /* Add a reference if we're newly entering the active list. */
b4716185 2710 if (obj->active == 0)
05394f39 2711 drm_gem_object_reference(&obj->base);
666796da 2712 obj->active |= intel_engine_flag(engine);
e35a41de 2713
117897f4 2714 list_move_tail(&obj->engine_list[engine->id], &engine->active_list);
e2f80391 2715 i915_gem_request_assign(&obj->last_read_req[engine->id], req);
caea7476 2716
1c7f4bca 2717 list_move_tail(&vma->vm_link, &vma->vm->active_list);
caea7476
CW
2718}
2719
b4716185
CW
2720static void
2721i915_gem_object_retire__write(struct drm_i915_gem_object *obj)
e2d05a8b 2722{
d501b1d2
CW
2723 GEM_BUG_ON(obj->last_write_req == NULL);
2724 GEM_BUG_ON(!(obj->active & intel_engine_flag(obj->last_write_req->engine)));
b4716185
CW
2725
2726 i915_gem_request_assign(&obj->last_write_req, NULL);
de152b62 2727 intel_fb_obj_flush(obj, true, ORIGIN_CS);
e2d05a8b
BW
2728}
2729
caea7476 2730static void
b4716185 2731i915_gem_object_retire__read(struct drm_i915_gem_object *obj, int ring)
ce44b0ea 2732{
feb822cf 2733 struct i915_vma *vma;
ce44b0ea 2734
d501b1d2
CW
2735 GEM_BUG_ON(obj->last_read_req[ring] == NULL);
2736 GEM_BUG_ON(!(obj->active & (1 << ring)));
b4716185 2737
117897f4 2738 list_del_init(&obj->engine_list[ring]);
b4716185
CW
2739 i915_gem_request_assign(&obj->last_read_req[ring], NULL);
2740
4a570db5 2741 if (obj->last_write_req && obj->last_write_req->engine->id == ring)
b4716185
CW
2742 i915_gem_object_retire__write(obj);
2743
2744 obj->active &= ~(1 << ring);
2745 if (obj->active)
2746 return;
caea7476 2747
6c246959
CW
2748 /* Bump our place on the bound list to keep it roughly in LRU order
2749 * so that we don't steal from recently used but inactive objects
2750 * (unless we are forced to ofc!)
2751 */
2752 list_move_tail(&obj->global_list,
2753 &to_i915(obj->base.dev)->mm.bound_list);
2754
1c7f4bca
CW
2755 list_for_each_entry(vma, &obj->vma_list, obj_link) {
2756 if (!list_empty(&vma->vm_link))
2757 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
feb822cf 2758 }
caea7476 2759
97b2a6a1 2760 i915_gem_request_assign(&obj->last_fenced_req, NULL);
caea7476 2761 drm_gem_object_unreference(&obj->base);
c8725f3d
CW
2762}
2763
9d773091 2764static int
c033666a 2765i915_gem_init_seqno(struct drm_i915_private *dev_priv, u32 seqno)
53d227f2 2766{
e2f80391 2767 struct intel_engine_cs *engine;
29dcb570 2768 int ret;
53d227f2 2769
107f27a5 2770 /* Carefully retire all requests without writing to the rings */
b4ac5afc 2771 for_each_engine(engine, dev_priv) {
666796da 2772 ret = intel_engine_idle(engine);
107f27a5
CW
2773 if (ret)
2774 return ret;
9d773091 2775 }
c033666a 2776 i915_gem_retire_requests(dev_priv);
107f27a5 2777
688e6c72
CW
2778 /* If the seqno wraps around, we need to clear the breadcrumb rbtree */
2779 if (!i915_seqno_passed(seqno, dev_priv->next_seqno)) {
c81d4613
CW
2780 while (intel_kick_waiters(dev_priv) ||
2781 intel_kick_signalers(dev_priv))
688e6c72
CW
2782 yield();
2783 }
107f27a5
CW
2784
2785 /* Finally reset hw state */
29dcb570 2786 for_each_engine(engine, dev_priv)
e2f80391 2787 intel_ring_init_seqno(engine, seqno);
53d227f2 2788
9d773091 2789 return 0;
53d227f2
DV
2790}
2791
fca26bb4
MK
2792int i915_gem_set_seqno(struct drm_device *dev, u32 seqno)
2793{
fac5e23e 2794 struct drm_i915_private *dev_priv = to_i915(dev);
fca26bb4
MK
2795 int ret;
2796
2797 if (seqno == 0)
2798 return -EINVAL;
2799
2800 /* HWS page needs to be set less than what we
2801 * will inject to ring
2802 */
c033666a 2803 ret = i915_gem_init_seqno(dev_priv, seqno - 1);
fca26bb4
MK
2804 if (ret)
2805 return ret;
2806
2807 /* Carefully set the last_seqno value so that wrap
2808 * detection still works
2809 */
2810 dev_priv->next_seqno = seqno;
2811 dev_priv->last_seqno = seqno - 1;
2812 if (dev_priv->last_seqno == 0)
2813 dev_priv->last_seqno--;
2814
2815 return 0;
2816}
2817
9d773091 2818int
c033666a 2819i915_gem_get_seqno(struct drm_i915_private *dev_priv, u32 *seqno)
53d227f2 2820{
9d773091
CW
2821 /* reserve 0 for non-seqno */
2822 if (dev_priv->next_seqno == 0) {
c033666a 2823 int ret = i915_gem_init_seqno(dev_priv, 0);
9d773091
CW
2824 if (ret)
2825 return ret;
53d227f2 2826
9d773091
CW
2827 dev_priv->next_seqno = 1;
2828 }
53d227f2 2829
f72b3435 2830 *seqno = dev_priv->last_seqno = dev_priv->next_seqno++;
9d773091 2831 return 0;
53d227f2
DV
2832}
2833
67d97da3
CW
2834static void i915_gem_mark_busy(const struct intel_engine_cs *engine)
2835{
2836 struct drm_i915_private *dev_priv = engine->i915;
2837
2838 dev_priv->gt.active_engines |= intel_engine_flag(engine);
2839 if (dev_priv->gt.awake)
2840 return;
2841
2842 intel_runtime_pm_get_noresume(dev_priv);
2843 dev_priv->gt.awake = true;
2844
2845 i915_update_gfx_val(dev_priv);
2846 if (INTEL_GEN(dev_priv) >= 6)
2847 gen6_rps_busy(dev_priv);
2848
2849 queue_delayed_work(dev_priv->wq,
2850 &dev_priv->gt.retire_work,
2851 round_jiffies_up_relative(HZ));
2852}
2853
bf7dc5b7
JH
2854/*
2855 * NB: This function is not allowed to fail. Doing so would mean the the
2856 * request is not being tracked for completion but the work itself is
2857 * going to happen on the hardware. This would be a Bad Thing(tm).
2858 */
75289874 2859void __i915_add_request(struct drm_i915_gem_request *request,
5b4a60c2
JH
2860 struct drm_i915_gem_object *obj,
2861 bool flush_caches)
673a394b 2862{
e2f80391 2863 struct intel_engine_cs *engine;
48e29f55 2864 struct intel_ringbuffer *ringbuf;
6d3d8274 2865 u32 request_start;
0251a963 2866 u32 reserved_tail;
3cce469c
CW
2867 int ret;
2868
48e29f55 2869 if (WARN_ON(request == NULL))
bf7dc5b7 2870 return;
48e29f55 2871
4a570db5 2872 engine = request->engine;
75289874
JH
2873 ringbuf = request->ringbuf;
2874
29b1b415
JH
2875 /*
2876 * To ensure that this call will not fail, space for its emissions
2877 * should already have been reserved in the ring buffer. Let the ring
2878 * know that it is time to use that space up.
2879 */
48e29f55 2880 request_start = intel_ring_get_tail(ringbuf);
0251a963
CW
2881 reserved_tail = request->reserved_space;
2882 request->reserved_space = 0;
2883
cc889e0f
DV
2884 /*
2885 * Emit any outstanding flushes - execbuf can fail to emit the flush
2886 * after having emitted the batchbuffer command. Hence we need to fix
2887 * things up similar to emitting the lazy request. The difference here
2888 * is that the flush _must_ happen before the next request, no matter
2889 * what.
2890 */
5b4a60c2
JH
2891 if (flush_caches) {
2892 if (i915.enable_execlists)
4866d729 2893 ret = logical_ring_flush_all_caches(request);
5b4a60c2 2894 else
4866d729 2895 ret = intel_ring_flush_all_caches(request);
5b4a60c2
JH
2896 /* Not allowed to fail! */
2897 WARN(ret, "*_ring_flush_all_caches failed: %d!\n", ret);
2898 }
cc889e0f 2899
7c90b7de
CW
2900 trace_i915_gem_request_add(request);
2901
2902 request->head = request_start;
2903
2904 /* Whilst this request exists, batch_obj will be on the
2905 * active_list, and so will hold the active reference. Only when this
2906 * request is retired will the the batch_obj be moved onto the
2907 * inactive_list and lose its active reference. Hence we do not need
2908 * to explicitly hold another reference here.
2909 */
2910 request->batch_obj = obj;
2911
2912 /* Seal the request and mark it as pending execution. Note that
2913 * we may inspect this state, without holding any locks, during
2914 * hangcheck. Hence we apply the barrier to ensure that we do not
2915 * see a more recent value in the hws than we are tracking.
2916 */
2917 request->emitted_jiffies = jiffies;
2918 request->previous_seqno = engine->last_submitted_seqno;
2919 smp_store_mb(engine->last_submitted_seqno, request->seqno);
2920 list_add_tail(&request->list, &engine->request_list);
2921
a71d8d94
CW
2922 /* Record the position of the start of the request so that
2923 * should we detect the updated seqno part-way through the
2924 * GPU processing the request, we never over-estimate the
2925 * position of the head.
2926 */
6d3d8274 2927 request->postfix = intel_ring_get_tail(ringbuf);
a71d8d94 2928
bf7dc5b7 2929 if (i915.enable_execlists)
e2f80391 2930 ret = engine->emit_request(request);
bf7dc5b7 2931 else {
e2f80391 2932 ret = engine->add_request(request);
53292cdb
MT
2933
2934 request->tail = intel_ring_get_tail(ringbuf);
48e29f55 2935 }
bf7dc5b7
JH
2936 /* Not allowed to fail! */
2937 WARN(ret, "emit|add_request failed: %d!\n", ret);
29b1b415 2938 /* Sanity check that the reserved size was large enough. */
0251a963
CW
2939 ret = intel_ring_get_tail(ringbuf) - request_start;
2940 if (ret < 0)
2941 ret += ringbuf->size;
2942 WARN_ONCE(ret > reserved_tail,
2943 "Not enough space reserved (%d bytes) "
2944 "for adding the request (%d bytes)\n",
2945 reserved_tail, ret);
67d97da3
CW
2946
2947 i915_gem_mark_busy(engine);
673a394b
EA
2948}
2949
7b4d3a16 2950static bool i915_context_is_banned(const struct i915_gem_context *ctx)
be62acb4 2951{
44e2c070 2952 unsigned long elapsed;
be62acb4 2953
44e2c070 2954 if (ctx->hang_stats.banned)
be62acb4
MK
2955 return true;
2956
7b4d3a16 2957 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
676fa572
CW
2958 if (ctx->hang_stats.ban_period_seconds &&
2959 elapsed <= ctx->hang_stats.ban_period_seconds) {
7b4d3a16
CW
2960 DRM_DEBUG("context hanging too fast, banning!\n");
2961 return true;
be62acb4
MK
2962 }
2963
2964 return false;
2965}
2966
7b4d3a16 2967static void i915_set_reset_status(struct i915_gem_context *ctx,
b6b0fac0 2968 const bool guilty)
aa60c664 2969{
7b4d3a16 2970 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
44e2c070
MK
2971
2972 if (guilty) {
7b4d3a16 2973 hs->banned = i915_context_is_banned(ctx);
44e2c070
MK
2974 hs->batch_active++;
2975 hs->guilty_ts = get_seconds();
2976 } else {
2977 hs->batch_pending++;
aa60c664
MK
2978 }
2979}
2980
abfe262a
JH
2981void i915_gem_request_free(struct kref *req_ref)
2982{
2983 struct drm_i915_gem_request *req = container_of(req_ref,
2984 typeof(*req), ref);
efab6d8d 2985 kmem_cache_free(req->i915->requests, req);
0e50e96b
MK
2986}
2987
26827088 2988static inline int
0bc40be8 2989__i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 2990 struct i915_gem_context *ctx,
26827088 2991 struct drm_i915_gem_request **req_out)
6689cb2b 2992{
c033666a 2993 struct drm_i915_private *dev_priv = engine->i915;
299259a3 2994 unsigned reset_counter = i915_reset_counter(&dev_priv->gpu_error);
eed29a5b 2995 struct drm_i915_gem_request *req;
6689cb2b 2996 int ret;
6689cb2b 2997
217e46b5
JH
2998 if (!req_out)
2999 return -EINVAL;
3000
bccca494 3001 *req_out = NULL;
6689cb2b 3002
f4457ae7
CW
3003 /* ABI: Before userspace accesses the GPU (e.g. execbuffer), report
3004 * EIO if the GPU is already wedged, or EAGAIN to drop the struct_mutex
3005 * and restart.
3006 */
3007 ret = i915_gem_check_wedge(reset_counter, dev_priv->mm.interruptible);
299259a3
CW
3008 if (ret)
3009 return ret;
3010
eed29a5b
DV
3011 req = kmem_cache_zalloc(dev_priv->requests, GFP_KERNEL);
3012 if (req == NULL)
6689cb2b
JH
3013 return -ENOMEM;
3014
c033666a 3015 ret = i915_gem_get_seqno(engine->i915, &req->seqno);
9a0c1e27
CW
3016 if (ret)
3017 goto err;
6689cb2b 3018
40e895ce
JH
3019 kref_init(&req->ref);
3020 req->i915 = dev_priv;
4a570db5 3021 req->engine = engine;
40e895ce
JH
3022 req->ctx = ctx;
3023 i915_gem_context_reference(req->ctx);
6689cb2b 3024
29b1b415
JH
3025 /*
3026 * Reserve space in the ring buffer for all the commands required to
3027 * eventually emit this request. This is to guarantee that the
3028 * i915_add_request() call can't fail. Note that the reserve may need
3029 * to be redone if the request is not actually submitted straight
3030 * away, e.g. because a GPU scheduler has deferred it.
29b1b415 3031 */
0251a963 3032 req->reserved_space = MIN_SPACE_FOR_ADD_REQUEST;
bfa01200 3033
ccd98fe4 3034 if (i915.enable_execlists)
bfa01200 3035 ret = intel_logical_ring_alloc_request_extras(req);
ccd98fe4 3036 else
bfa01200
CW
3037 ret = intel_ring_alloc_request_extras(req);
3038 if (ret)
3039 goto err_ctx;
29b1b415 3040
bccca494 3041 *req_out = req;
6689cb2b 3042 return 0;
9a0c1e27 3043
bfa01200
CW
3044err_ctx:
3045 i915_gem_context_unreference(ctx);
9a0c1e27
CW
3046err:
3047 kmem_cache_free(dev_priv->requests, req);
3048 return ret;
0e50e96b
MK
3049}
3050
26827088
DG
3051/**
3052 * i915_gem_request_alloc - allocate a request structure
3053 *
3054 * @engine: engine that we wish to issue the request on.
3055 * @ctx: context that the request will be associated with.
3056 * This can be NULL if the request is not directly related to
3057 * any specific user context, in which case this function will
3058 * choose an appropriate context to use.
3059 *
3060 * Returns a pointer to the allocated request if successful,
3061 * or an error code if not.
3062 */
3063struct drm_i915_gem_request *
3064i915_gem_request_alloc(struct intel_engine_cs *engine,
e2efd130 3065 struct i915_gem_context *ctx)
26827088
DG
3066{
3067 struct drm_i915_gem_request *req;
3068 int err;
3069
3070 if (ctx == NULL)
c033666a 3071 ctx = engine->i915->kernel_context;
26827088
DG
3072 err = __i915_gem_request_alloc(engine, ctx, &req);
3073 return err ? ERR_PTR(err) : req;
3074}
3075
8d9fc7fd 3076struct drm_i915_gem_request *
0bc40be8 3077i915_gem_find_active_request(struct intel_engine_cs *engine)
9375e446 3078{
4db080f9
CW
3079 struct drm_i915_gem_request *request;
3080
f69a02c9
CW
3081 /* We are called by the error capture and reset at a random
3082 * point in time. In particular, note that neither is crucially
3083 * ordered with an interrupt. After a hang, the GPU is dead and we
3084 * assume that no more writes can happen (we waited long enough for
3085 * all writes that were in transaction to be flushed) - adding an
3086 * extra delay for a recent interrupt is pointless. Hence, we do
3087 * not need an engine->irq_seqno_barrier() before the seqno reads.
3088 */
0bc40be8 3089 list_for_each_entry(request, &engine->request_list, list) {
f69a02c9 3090 if (i915_gem_request_completed(request))
4db080f9 3091 continue;
aa60c664 3092
b6b0fac0 3093 return request;
4db080f9 3094 }
b6b0fac0
MK
3095
3096 return NULL;
3097}
3098
7b4d3a16 3099static void i915_gem_reset_engine_status(struct intel_engine_cs *engine)
b6b0fac0
MK
3100{
3101 struct drm_i915_gem_request *request;
3102 bool ring_hung;
3103
0bc40be8 3104 request = i915_gem_find_active_request(engine);
b6b0fac0
MK
3105 if (request == NULL)
3106 return;
3107
0bc40be8 3108 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
b6b0fac0 3109
7b4d3a16 3110 i915_set_reset_status(request->ctx, ring_hung);
0bc40be8 3111 list_for_each_entry_continue(request, &engine->request_list, list)
7b4d3a16 3112 i915_set_reset_status(request->ctx, false);
4db080f9 3113}
aa60c664 3114
7b4d3a16 3115static void i915_gem_reset_engine_cleanup(struct intel_engine_cs *engine)
4db080f9 3116{
608c1a52
CW
3117 struct intel_ringbuffer *buffer;
3118
0bc40be8 3119 while (!list_empty(&engine->active_list)) {
05394f39 3120 struct drm_i915_gem_object *obj;
9375e446 3121
0bc40be8 3122 obj = list_first_entry(&engine->active_list,
05394f39 3123 struct drm_i915_gem_object,
117897f4 3124 engine_list[engine->id]);
9375e446 3125
0bc40be8 3126 i915_gem_object_retire__read(obj, engine->id);
673a394b 3127 }
1d62beea 3128
dcb4c12a
OM
3129 /*
3130 * Clear the execlists queue up before freeing the requests, as those
3131 * are the ones that keep the context and ringbuffer backing objects
3132 * pinned in place.
3133 */
dcb4c12a 3134
7de1691a 3135 if (i915.enable_execlists) {
27af5eea
TU
3136 /* Ensure irq handler finishes or is cancelled. */
3137 tasklet_kill(&engine->irq_tasklet);
1197b4f2 3138
e39d42fa 3139 intel_execlists_cancel_requests(engine);
dcb4c12a
OM
3140 }
3141
1d62beea
BW
3142 /*
3143 * We must free the requests after all the corresponding objects have
3144 * been moved off active lists. Which is the same order as the normal
3145 * retire_requests function does. This is important if object hold
3146 * implicit references on things like e.g. ppgtt address spaces through
3147 * the request.
3148 */
0bc40be8 3149 while (!list_empty(&engine->request_list)) {
1d62beea
BW
3150 struct drm_i915_gem_request *request;
3151
0bc40be8 3152 request = list_first_entry(&engine->request_list,
1d62beea
BW
3153 struct drm_i915_gem_request,
3154 list);
3155
b4716185 3156 i915_gem_request_retire(request);
1d62beea 3157 }
608c1a52
CW
3158
3159 /* Having flushed all requests from all queues, we know that all
3160 * ringbuffers must now be empty. However, since we do not reclaim
3161 * all space when retiring the request (to prevent HEADs colliding
3162 * with rapid ringbuffer wraparound) the amount of available space
3163 * upon reset is less than when we start. Do one more pass over
3164 * all the ringbuffers to reset last_retired_head.
3165 */
0bc40be8 3166 list_for_each_entry(buffer, &engine->buffers, link) {
608c1a52
CW
3167 buffer->last_retired_head = buffer->tail;
3168 intel_ring_update_space(buffer);
3169 }
2ed53a94
CW
3170
3171 intel_ring_init_seqno(engine, engine->last_submitted_seqno);
673a394b
EA
3172}
3173
069efc1d 3174void i915_gem_reset(struct drm_device *dev)
673a394b 3175{
fac5e23e 3176 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 3177 struct intel_engine_cs *engine;
673a394b 3178
4db080f9
CW
3179 /*
3180 * Before we free the objects from the requests, we need to inspect
3181 * them for finding the guilty party. As the requests only borrow
3182 * their reference to the objects, the inspection must be done first.
3183 */
b4ac5afc 3184 for_each_engine(engine, dev_priv)
7b4d3a16 3185 i915_gem_reset_engine_status(engine);
4db080f9 3186
b4ac5afc 3187 for_each_engine(engine, dev_priv)
7b4d3a16 3188 i915_gem_reset_engine_cleanup(engine);
dfaae392 3189
acce9ffa
BW
3190 i915_gem_context_reset(dev);
3191
19b2dbde 3192 i915_gem_restore_fences(dev);
b4716185
CW
3193
3194 WARN_ON(i915_verify_lists(dev));
673a394b
EA
3195}
3196
3197/**
3198 * This function clears the request list as sequence numbers are passed.
14bb2c11 3199 * @engine: engine to retire requests on
673a394b 3200 */
1cf0ba14 3201void
0bc40be8 3202i915_gem_retire_requests_ring(struct intel_engine_cs *engine)
673a394b 3203{
0bc40be8 3204 WARN_ON(i915_verify_lists(engine->dev));
673a394b 3205
832a3aad
CW
3206 /* Retire requests first as we use it above for the early return.
3207 * If we retire requests last, we may use a later seqno and so clear
3208 * the requests lists without clearing the active list, leading to
3209 * confusion.
e9103038 3210 */
0bc40be8 3211 while (!list_empty(&engine->request_list)) {
673a394b 3212 struct drm_i915_gem_request *request;
673a394b 3213
0bc40be8 3214 request = list_first_entry(&engine->request_list,
673a394b
EA
3215 struct drm_i915_gem_request,
3216 list);
673a394b 3217
f69a02c9 3218 if (!i915_gem_request_completed(request))
b84d5f0c
CW
3219 break;
3220
b4716185 3221 i915_gem_request_retire(request);
b84d5f0c 3222 }
673a394b 3223
832a3aad
CW
3224 /* Move any buffers on the active list that are no longer referenced
3225 * by the ringbuffer to the flushing/inactive lists as appropriate,
3226 * before we free the context associated with the requests.
3227 */
0bc40be8 3228 while (!list_empty(&engine->active_list)) {
832a3aad
CW
3229 struct drm_i915_gem_object *obj;
3230
0bc40be8
TU
3231 obj = list_first_entry(&engine->active_list,
3232 struct drm_i915_gem_object,
117897f4 3233 engine_list[engine->id]);
832a3aad 3234
0bc40be8 3235 if (!list_empty(&obj->last_read_req[engine->id]->list))
832a3aad
CW
3236 break;
3237
0bc40be8 3238 i915_gem_object_retire__read(obj, engine->id);
832a3aad
CW
3239 }
3240
0bc40be8 3241 WARN_ON(i915_verify_lists(engine->dev));
673a394b
EA
3242}
3243
67d97da3 3244void i915_gem_retire_requests(struct drm_i915_private *dev_priv)
b09a1fec 3245{
e2f80391 3246 struct intel_engine_cs *engine;
67d97da3 3247
91c8a326 3248 lockdep_assert_held(&dev_priv->drm.struct_mutex);
67d97da3
CW
3249
3250 if (dev_priv->gt.active_engines == 0)
3251 return;
3252
3253 GEM_BUG_ON(!dev_priv->gt.awake);
b09a1fec 3254
b4ac5afc 3255 for_each_engine(engine, dev_priv) {
e2f80391 3256 i915_gem_retire_requests_ring(engine);
67d97da3
CW
3257 if (list_empty(&engine->request_list))
3258 dev_priv->gt.active_engines &= ~intel_engine_flag(engine);
b29c19b6
CW
3259 }
3260
67d97da3 3261 if (dev_priv->gt.active_engines == 0)
1b51bce2
CW
3262 queue_delayed_work(dev_priv->wq,
3263 &dev_priv->gt.idle_work,
b29c19b6 3264 msecs_to_jiffies(100));
b09a1fec
CW
3265}
3266
75ef9da2 3267static void
673a394b
EA
3268i915_gem_retire_work_handler(struct work_struct *work)
3269{
b29c19b6 3270 struct drm_i915_private *dev_priv =
67d97da3 3271 container_of(work, typeof(*dev_priv), gt.retire_work.work);
91c8a326 3272 struct drm_device *dev = &dev_priv->drm;
673a394b 3273
891b48cf 3274 /* Come back later if the device is busy... */
b29c19b6 3275 if (mutex_trylock(&dev->struct_mutex)) {
67d97da3 3276 i915_gem_retire_requests(dev_priv);
b29c19b6 3277 mutex_unlock(&dev->struct_mutex);
673a394b 3278 }
67d97da3
CW
3279
3280 /* Keep the retire handler running until we are finally idle.
3281 * We do not need to do this test under locking as in the worst-case
3282 * we queue the retire worker once too often.
3283 */
b1379d49 3284 if (READ_ONCE(dev_priv->gt.awake))
67d97da3
CW
3285 queue_delayed_work(dev_priv->wq,
3286 &dev_priv->gt.retire_work,
bcb45086 3287 round_jiffies_up_relative(HZ));
b29c19b6 3288}
0a58705b 3289
b29c19b6
CW
3290static void
3291i915_gem_idle_work_handler(struct work_struct *work)
3292{
3293 struct drm_i915_private *dev_priv =
67d97da3 3294 container_of(work, typeof(*dev_priv), gt.idle_work.work);
91c8a326 3295 struct drm_device *dev = &dev_priv->drm;
b4ac5afc 3296 struct intel_engine_cs *engine;
67d97da3
CW
3297 unsigned int stuck_engines;
3298 bool rearm_hangcheck;
3299
3300 if (!READ_ONCE(dev_priv->gt.awake))
3301 return;
3302
3303 if (READ_ONCE(dev_priv->gt.active_engines))
3304 return;
3305
3306 rearm_hangcheck =
3307 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
3308
3309 if (!mutex_trylock(&dev->struct_mutex)) {
3310 /* Currently busy, come back later */
3311 mod_delayed_work(dev_priv->wq,
3312 &dev_priv->gt.idle_work,
3313 msecs_to_jiffies(50));
3314 goto out_rearm;
3315 }
3316
3317 if (dev_priv->gt.active_engines)
3318 goto out_unlock;
b29c19b6 3319
b4ac5afc 3320 for_each_engine(engine, dev_priv)
67d97da3 3321 i915_gem_batch_pool_fini(&engine->batch_pool);
35c94185 3322
67d97da3
CW
3323 GEM_BUG_ON(!dev_priv->gt.awake);
3324 dev_priv->gt.awake = false;
3325 rearm_hangcheck = false;
30ecad77 3326
67d97da3
CW
3327 stuck_engines = intel_kick_waiters(dev_priv);
3328 if (unlikely(stuck_engines)) {
3329 DRM_DEBUG_DRIVER("kicked stuck waiters...missed irq\n");
3330 dev_priv->gpu_error.missed_irq_rings |= stuck_engines;
3331 }
35c94185 3332
67d97da3
CW
3333 if (INTEL_GEN(dev_priv) >= 6)
3334 gen6_rps_idle(dev_priv);
3335 intel_runtime_pm_put(dev_priv);
3336out_unlock:
3337 mutex_unlock(&dev->struct_mutex);
b29c19b6 3338
67d97da3
CW
3339out_rearm:
3340 if (rearm_hangcheck) {
3341 GEM_BUG_ON(!dev_priv->gt.awake);
3342 i915_queue_hangcheck(dev_priv);
35c94185 3343 }
673a394b
EA
3344}
3345
30dfebf3
DV
3346/**
3347 * Ensures that an object will eventually get non-busy by flushing any required
3348 * write domains, emitting any outstanding lazy request and retiring and
3349 * completed requests.
14bb2c11 3350 * @obj: object to flush
30dfebf3
DV
3351 */
3352static int
3353i915_gem_object_flush_active(struct drm_i915_gem_object *obj)
3354{
a5ac0f90 3355 int i;
b4716185
CW
3356
3357 if (!obj->active)
3358 return 0;
30dfebf3 3359
666796da 3360 for (i = 0; i < I915_NUM_ENGINES; i++) {
b4716185 3361 struct drm_i915_gem_request *req;
41c52415 3362
b4716185
CW
3363 req = obj->last_read_req[i];
3364 if (req == NULL)
3365 continue;
3366
f69a02c9 3367 if (i915_gem_request_completed(req))
b4716185 3368 i915_gem_object_retire__read(obj, i);
30dfebf3
DV
3369 }
3370
3371 return 0;
3372}
3373
23ba4fd0
BW
3374/**
3375 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
14bb2c11
TU
3376 * @dev: drm device pointer
3377 * @data: ioctl data blob
3378 * @file: drm file pointer
23ba4fd0
BW
3379 *
3380 * Returns 0 if successful, else an error is returned with the remaining time in
3381 * the timeout parameter.
3382 * -ETIME: object is still busy after timeout
3383 * -ERESTARTSYS: signal interrupted the wait
3384 * -ENONENT: object doesn't exist
3385 * Also possible, but rare:
3386 * -EAGAIN: GPU wedged
3387 * -ENOMEM: damn
3388 * -ENODEV: Internal IRQ fail
3389 * -E?: The add request failed
3390 *
3391 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
3392 * non-zero timeout parameter the wait ioctl will wait for the given number of
3393 * nanoseconds on an object becoming unbusy. Since the wait itself does so
3394 * without holding struct_mutex the object may become re-busied before this
3395 * function completes. A similar but shorter * race condition exists in the busy
3396 * ioctl
3397 */
3398int
3399i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
3400{
3401 struct drm_i915_gem_wait *args = data;
3402 struct drm_i915_gem_object *obj;
666796da 3403 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
b4716185
CW
3404 int i, n = 0;
3405 int ret;
23ba4fd0 3406
11b5d511
DV
3407 if (args->flags != 0)
3408 return -EINVAL;
3409
23ba4fd0
BW
3410 ret = i915_mutex_lock_interruptible(dev);
3411 if (ret)
3412 return ret;
3413
a8ad0bd8 3414 obj = to_intel_bo(drm_gem_object_lookup(file, args->bo_handle));
23ba4fd0
BW
3415 if (&obj->base == NULL) {
3416 mutex_unlock(&dev->struct_mutex);
3417 return -ENOENT;
3418 }
3419
30dfebf3
DV
3420 /* Need to make sure the object gets inactive eventually. */
3421 ret = i915_gem_object_flush_active(obj);
23ba4fd0
BW
3422 if (ret)
3423 goto out;
3424
b4716185 3425 if (!obj->active)
97b2a6a1 3426 goto out;
23ba4fd0 3427
23ba4fd0 3428 /* Do this after OLR check to make sure we make forward progress polling
762e4583 3429 * on this IOCTL with a timeout == 0 (like busy ioctl)
23ba4fd0 3430 */
762e4583 3431 if (args->timeout_ns == 0) {
23ba4fd0
BW
3432 ret = -ETIME;
3433 goto out;
3434 }
3435
3436 drm_gem_object_unreference(&obj->base);
b4716185 3437
666796da 3438 for (i = 0; i < I915_NUM_ENGINES; i++) {
b4716185
CW
3439 if (obj->last_read_req[i] == NULL)
3440 continue;
3441
3442 req[n++] = i915_gem_request_reference(obj->last_read_req[i]);
3443 }
3444
23ba4fd0
BW
3445 mutex_unlock(&dev->struct_mutex);
3446
b4716185
CW
3447 for (i = 0; i < n; i++) {
3448 if (ret == 0)
299259a3 3449 ret = __i915_wait_request(req[i], true,
b4716185 3450 args->timeout_ns > 0 ? &args->timeout_ns : NULL,
b6aa0873 3451 to_rps_client(file));
73db04cf 3452 i915_gem_request_unreference(req[i]);
b4716185 3453 }
ff865885 3454 return ret;
23ba4fd0
BW
3455
3456out:
3457 drm_gem_object_unreference(&obj->base);
3458 mutex_unlock(&dev->struct_mutex);
3459 return ret;
3460}
3461
b4716185
CW
3462static int
3463__i915_gem_object_sync(struct drm_i915_gem_object *obj,
3464 struct intel_engine_cs *to,
91af127f
JH
3465 struct drm_i915_gem_request *from_req,
3466 struct drm_i915_gem_request **to_req)
b4716185
CW
3467{
3468 struct intel_engine_cs *from;
3469 int ret;
3470
666796da 3471 from = i915_gem_request_get_engine(from_req);
b4716185
CW
3472 if (to == from)
3473 return 0;
3474
f69a02c9 3475 if (i915_gem_request_completed(from_req))
b4716185
CW
3476 return 0;
3477
c033666a 3478 if (!i915_semaphore_is_enabled(to_i915(obj->base.dev))) {
a6f766f3 3479 struct drm_i915_private *i915 = to_i915(obj->base.dev);
91af127f 3480 ret = __i915_wait_request(from_req,
a6f766f3
CW
3481 i915->mm.interruptible,
3482 NULL,
3483 &i915->rps.semaphores);
b4716185
CW
3484 if (ret)
3485 return ret;
3486
91af127f 3487 i915_gem_object_retire_request(obj, from_req);
b4716185
CW
3488 } else {
3489 int idx = intel_ring_sync_index(from, to);
91af127f
JH
3490 u32 seqno = i915_gem_request_get_seqno(from_req);
3491
3492 WARN_ON(!to_req);
b4716185
CW
3493
3494 if (seqno <= from->semaphore.sync_seqno[idx])
3495 return 0;
3496
91af127f 3497 if (*to_req == NULL) {
26827088
DG
3498 struct drm_i915_gem_request *req;
3499
3500 req = i915_gem_request_alloc(to, NULL);
3501 if (IS_ERR(req))
3502 return PTR_ERR(req);
3503
3504 *to_req = req;
91af127f
JH
3505 }
3506
599d924c
JH
3507 trace_i915_gem_ring_sync_to(*to_req, from, from_req);
3508 ret = to->semaphore.sync_to(*to_req, from, seqno);
b4716185
CW
3509 if (ret)
3510 return ret;
3511
3512 /* We use last_read_req because sync_to()
3513 * might have just caused seqno wrap under
3514 * the radar.
3515 */
3516 from->semaphore.sync_seqno[idx] =
3517 i915_gem_request_get_seqno(obj->last_read_req[from->id]);
3518 }
3519
3520 return 0;
3521}
3522
5816d648
BW
3523/**
3524 * i915_gem_object_sync - sync an object to a ring.
3525 *
3526 * @obj: object which may be in use on another ring.
3527 * @to: ring we wish to use the object on. May be NULL.
91af127f
JH
3528 * @to_req: request we wish to use the object for. See below.
3529 * This will be allocated and returned if a request is
3530 * required but not passed in.
5816d648
BW
3531 *
3532 * This code is meant to abstract object synchronization with the GPU.
3533 * Calling with NULL implies synchronizing the object with the CPU
b4716185 3534 * rather than a particular GPU ring. Conceptually we serialise writes
91af127f 3535 * between engines inside the GPU. We only allow one engine to write
b4716185
CW
3536 * into a buffer at any time, but multiple readers. To ensure each has
3537 * a coherent view of memory, we must:
3538 *
3539 * - If there is an outstanding write request to the object, the new
3540 * request must wait for it to complete (either CPU or in hw, requests
3541 * on the same ring will be naturally ordered).
3542 *
3543 * - If we are a write request (pending_write_domain is set), the new
3544 * request must wait for outstanding read requests to complete.
5816d648 3545 *
91af127f
JH
3546 * For CPU synchronisation (NULL to) no request is required. For syncing with
3547 * rings to_req must be non-NULL. However, a request does not have to be
3548 * pre-allocated. If *to_req is NULL and sync commands will be emitted then a
3549 * request will be allocated automatically and returned through *to_req. Note
3550 * that it is not guaranteed that commands will be emitted (because the system
3551 * might already be idle). Hence there is no need to create a request that
3552 * might never have any work submitted. Note further that if a request is
3553 * returned in *to_req, it is the responsibility of the caller to submit
3554 * that request (after potentially adding more work to it).
3555 *
5816d648
BW
3556 * Returns 0 if successful, else propagates up the lower layer error.
3557 */
2911a35b
BW
3558int
3559i915_gem_object_sync(struct drm_i915_gem_object *obj,
91af127f
JH
3560 struct intel_engine_cs *to,
3561 struct drm_i915_gem_request **to_req)
2911a35b 3562{
b4716185 3563 const bool readonly = obj->base.pending_write_domain == 0;
666796da 3564 struct drm_i915_gem_request *req[I915_NUM_ENGINES];
b4716185 3565 int ret, i, n;
41c52415 3566
b4716185 3567 if (!obj->active)
2911a35b
BW
3568 return 0;
3569
b4716185
CW
3570 if (to == NULL)
3571 return i915_gem_object_wait_rendering(obj, readonly);
2911a35b 3572
b4716185
CW
3573 n = 0;
3574 if (readonly) {
3575 if (obj->last_write_req)
3576 req[n++] = obj->last_write_req;
3577 } else {
666796da 3578 for (i = 0; i < I915_NUM_ENGINES; i++)
b4716185
CW
3579 if (obj->last_read_req[i])
3580 req[n++] = obj->last_read_req[i];
3581 }
3582 for (i = 0; i < n; i++) {
91af127f 3583 ret = __i915_gem_object_sync(obj, to, req[i], to_req);
b4716185
CW
3584 if (ret)
3585 return ret;
3586 }
2911a35b 3587
b4716185 3588 return 0;
2911a35b
BW
3589}
3590
b5ffc9bc
CW
3591static void i915_gem_object_finish_gtt(struct drm_i915_gem_object *obj)
3592{
3593 u32 old_write_domain, old_read_domains;
3594
b5ffc9bc
CW
3595 /* Force a pagefault for domain tracking on next user access */
3596 i915_gem_release_mmap(obj);
3597
b97c3d9c
KP
3598 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3599 return;
3600
b5ffc9bc
CW
3601 old_read_domains = obj->base.read_domains;
3602 old_write_domain = obj->base.write_domain;
3603
3604 obj->base.read_domains &= ~I915_GEM_DOMAIN_GTT;
3605 obj->base.write_domain &= ~I915_GEM_DOMAIN_GTT;
3606
3607 trace_i915_gem_object_change_domain(obj,
3608 old_read_domains,
3609 old_write_domain);
3610}
3611
8ef8561f
CW
3612static void __i915_vma_iounmap(struct i915_vma *vma)
3613{
3614 GEM_BUG_ON(vma->pin_count);
3615
3616 if (vma->iomap == NULL)
3617 return;
3618
3619 io_mapping_unmap(vma->iomap);
3620 vma->iomap = NULL;
3621}
3622
e9f24d5f 3623static int __i915_vma_unbind(struct i915_vma *vma, bool wait)
673a394b 3624{
07fe0b12 3625 struct drm_i915_gem_object *obj = vma->obj;
fac5e23e 3626 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
43e28f09 3627 int ret;
673a394b 3628
1c7f4bca 3629 if (list_empty(&vma->obj_link))
673a394b
EA
3630 return 0;
3631
0ff501cb
DV
3632 if (!drm_mm_node_allocated(&vma->node)) {
3633 i915_gem_vma_destroy(vma);
0ff501cb
DV
3634 return 0;
3635 }
433544bd 3636
d7f46fc4 3637 if (vma->pin_count)
31d8d651 3638 return -EBUSY;
673a394b 3639
c4670ad0
CW
3640 BUG_ON(obj->pages == NULL);
3641
e9f24d5f
TU
3642 if (wait) {
3643 ret = i915_gem_object_wait_rendering(obj, false);
3644 if (ret)
3645 return ret;
3646 }
a8198eea 3647
596c5923 3648 if (vma->is_ggtt && vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
8b1bc9b4 3649 i915_gem_object_finish_gtt(obj);
5323fd04 3650
8b1bc9b4
DV
3651 /* release the fence reg _after_ flushing */
3652 ret = i915_gem_object_put_fence(obj);
3653 if (ret)
3654 return ret;
8ef8561f
CW
3655
3656 __i915_vma_iounmap(vma);
8b1bc9b4 3657 }
96b47b65 3658
07fe0b12 3659 trace_i915_vma_unbind(vma);
db53a302 3660
777dc5bb 3661 vma->vm->unbind_vma(vma);
5e562f1d 3662 vma->bound = 0;
6f65e29a 3663
1c7f4bca 3664 list_del_init(&vma->vm_link);
596c5923 3665 if (vma->is_ggtt) {
fe14d5f4
TU
3666 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL) {
3667 obj->map_and_fenceable = false;
3668 } else if (vma->ggtt_view.pages) {
3669 sg_free_table(vma->ggtt_view.pages);
3670 kfree(vma->ggtt_view.pages);
fe14d5f4 3671 }
016a65a3 3672 vma->ggtt_view.pages = NULL;
fe14d5f4 3673 }
673a394b 3674
2f633156
BW
3675 drm_mm_remove_node(&vma->node);
3676 i915_gem_vma_destroy(vma);
3677
3678 /* Since the unbound list is global, only move to that list if
b93dab6e 3679 * no more VMAs exist. */
e2273302 3680 if (list_empty(&obj->vma_list))
2f633156 3681 list_move_tail(&obj->global_list, &dev_priv->mm.unbound_list);
673a394b 3682
70903c3b
CW
3683 /* And finally now the object is completely decoupled from this vma,
3684 * we can drop its hold on the backing storage and allow it to be
3685 * reaped by the shrinker.
3686 */
3687 i915_gem_object_unpin_pages(obj);
3688
88241785 3689 return 0;
54cf91dc
CW
3690}
3691
e9f24d5f
TU
3692int i915_vma_unbind(struct i915_vma *vma)
3693{
3694 return __i915_vma_unbind(vma, true);
3695}
3696
3697int __i915_vma_unbind_no_wait(struct i915_vma *vma)
3698{
3699 return __i915_vma_unbind(vma, false);
3700}
3701
6e5a5beb 3702int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv)
4df2faf4 3703{
e2f80391 3704 struct intel_engine_cs *engine;
b4ac5afc 3705 int ret;
4df2faf4 3706
91c8a326 3707 lockdep_assert_held(&dev_priv->drm.struct_mutex);
73cfa865 3708
b4ac5afc 3709 for_each_engine(engine, dev_priv) {
62e63007
CW
3710 if (engine->last_context == NULL)
3711 continue;
b6c7488d 3712
666796da 3713 ret = intel_engine_idle(engine);
1ec14ad3
CW
3714 if (ret)
3715 return ret;
3716 }
4df2faf4 3717
b4716185 3718 WARN_ON(i915_verify_lists(dev));
8a1a49f9 3719 return 0;
4df2faf4
DV
3720}
3721
4144f9b5 3722static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
42d6ab48
CW
3723 unsigned long cache_level)
3724{
4144f9b5 3725 struct drm_mm_node *gtt_space = &vma->node;
42d6ab48
CW
3726 struct drm_mm_node *other;
3727
4144f9b5
CW
3728 /*
3729 * On some machines we have to be careful when putting differing types
3730 * of snoopable memory together to avoid the prefetcher crossing memory
3731 * domains and dying. During vm initialisation, we decide whether or not
3732 * these constraints apply and set the drm_mm.color_adjust
3733 * appropriately.
42d6ab48 3734 */
4144f9b5 3735 if (vma->vm->mm.color_adjust == NULL)
42d6ab48
CW
3736 return true;
3737
c6cfb325 3738 if (!drm_mm_node_allocated(gtt_space))
42d6ab48
CW
3739 return true;
3740
3741 if (list_empty(&gtt_space->node_list))
3742 return true;
3743
3744 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3745 if (other->allocated && !other->hole_follows && other->color != cache_level)
3746 return false;
3747
3748 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3749 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3750 return false;
3751
3752 return true;
3753}
3754
673a394b 3755/**
91e6711e
JL
3756 * Finds free space in the GTT aperture and binds the object or a view of it
3757 * there.
14bb2c11
TU
3758 * @obj: object to bind
3759 * @vm: address space to bind into
3760 * @ggtt_view: global gtt view if applicable
3761 * @alignment: requested alignment
3762 * @flags: mask of PIN_* flags to use
673a394b 3763 */
262de145 3764static struct i915_vma *
07fe0b12
BW
3765i915_gem_object_bind_to_vm(struct drm_i915_gem_object *obj,
3766 struct i915_address_space *vm,
ec7adb6e 3767 const struct i915_ggtt_view *ggtt_view,
07fe0b12 3768 unsigned alignment,
ec7adb6e 3769 uint64_t flags)
673a394b 3770{
05394f39 3771 struct drm_device *dev = obj->base.dev;
72e96d64
JL
3772 struct drm_i915_private *dev_priv = to_i915(dev);
3773 struct i915_ggtt *ggtt = &dev_priv->ggtt;
65bd342f 3774 u32 fence_alignment, unfenced_alignment;
101b506a
MT
3775 u32 search_flag, alloc_flag;
3776 u64 start, end;
65bd342f 3777 u64 size, fence_size;
2f633156 3778 struct i915_vma *vma;
07f73f69 3779 int ret;
673a394b 3780
91e6711e
JL
3781 if (i915_is_ggtt(vm)) {
3782 u32 view_size;
3783
3784 if (WARN_ON(!ggtt_view))
3785 return ERR_PTR(-EINVAL);
ec7adb6e 3786
91e6711e
JL
3787 view_size = i915_ggtt_view_size(obj, ggtt_view);
3788
3789 fence_size = i915_gem_get_gtt_size(dev,
3790 view_size,
3791 obj->tiling_mode);
3792 fence_alignment = i915_gem_get_gtt_alignment(dev,
3793 view_size,
3794 obj->tiling_mode,
3795 true);
3796 unfenced_alignment = i915_gem_get_gtt_alignment(dev,
3797 view_size,
3798 obj->tiling_mode,
3799 false);
3800 size = flags & PIN_MAPPABLE ? fence_size : view_size;
3801 } else {
3802 fence_size = i915_gem_get_gtt_size(dev,
3803 obj->base.size,
3804 obj->tiling_mode);
3805 fence_alignment = i915_gem_get_gtt_alignment(dev,
3806 obj->base.size,
3807 obj->tiling_mode,
3808 true);
3809 unfenced_alignment =
3810 i915_gem_get_gtt_alignment(dev,
3811 obj->base.size,
3812 obj->tiling_mode,
3813 false);
3814 size = flags & PIN_MAPPABLE ? fence_size : obj->base.size;
3815 }
a00b10c3 3816
101b506a
MT
3817 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
3818 end = vm->total;
3819 if (flags & PIN_MAPPABLE)
72e96d64 3820 end = min_t(u64, end, ggtt->mappable_end);
101b506a 3821 if (flags & PIN_ZONE_4G)
48ea1e32 3822 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
101b506a 3823
673a394b 3824 if (alignment == 0)
1ec9e26d 3825 alignment = flags & PIN_MAPPABLE ? fence_alignment :
5e783301 3826 unfenced_alignment;
1ec9e26d 3827 if (flags & PIN_MAPPABLE && alignment & (fence_alignment - 1)) {
91e6711e
JL
3828 DRM_DEBUG("Invalid object (view type=%u) alignment requested %u\n",
3829 ggtt_view ? ggtt_view->type : 0,
3830 alignment);
262de145 3831 return ERR_PTR(-EINVAL);
673a394b
EA
3832 }
3833
91e6711e
JL
3834 /* If binding the object/GGTT view requires more space than the entire
3835 * aperture has, reject it early before evicting everything in a vain
3836 * attempt to find space.
654fc607 3837 */
91e6711e 3838 if (size > end) {
65bd342f 3839 DRM_DEBUG("Attempting to bind an object (view type=%u) larger than the aperture: size=%llu > %s aperture=%llu\n",
91e6711e
JL
3840 ggtt_view ? ggtt_view->type : 0,
3841 size,
1ec9e26d 3842 flags & PIN_MAPPABLE ? "mappable" : "total",
d23db88c 3843 end);
262de145 3844 return ERR_PTR(-E2BIG);
654fc607
CW
3845 }
3846
37e680a1 3847 ret = i915_gem_object_get_pages(obj);
6c085a72 3848 if (ret)
262de145 3849 return ERR_PTR(ret);
6c085a72 3850
fbdda6fb
CW
3851 i915_gem_object_pin_pages(obj);
3852
ec7adb6e
JL
3853 vma = ggtt_view ? i915_gem_obj_lookup_or_create_ggtt_vma(obj, ggtt_view) :
3854 i915_gem_obj_lookup_or_create_vma(obj, vm);
3855
262de145 3856 if (IS_ERR(vma))
bc6bc15b 3857 goto err_unpin;
2f633156 3858
506a8e87
CW
3859 if (flags & PIN_OFFSET_FIXED) {
3860 uint64_t offset = flags & PIN_OFFSET_MASK;
3861
3862 if (offset & (alignment - 1) || offset + size > end) {
3863 ret = -EINVAL;
3864 goto err_free_vma;
3865 }
3866 vma->node.start = offset;
3867 vma->node.size = size;
3868 vma->node.color = obj->cache_level;
3869 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3870 if (ret) {
3871 ret = i915_gem_evict_for_vma(vma);
3872 if (ret == 0)
3873 ret = drm_mm_reserve_node(&vm->mm, &vma->node);
3874 }
3875 if (ret)
3876 goto err_free_vma;
101b506a 3877 } else {
506a8e87
CW
3878 if (flags & PIN_HIGH) {
3879 search_flag = DRM_MM_SEARCH_BELOW;
3880 alloc_flag = DRM_MM_CREATE_TOP;
3881 } else {
3882 search_flag = DRM_MM_SEARCH_DEFAULT;
3883 alloc_flag = DRM_MM_CREATE_DEFAULT;
3884 }
101b506a 3885
0a9ae0d7 3886search_free:
506a8e87
CW
3887 ret = drm_mm_insert_node_in_range_generic(&vm->mm, &vma->node,
3888 size, alignment,
3889 obj->cache_level,
3890 start, end,
3891 search_flag,
3892 alloc_flag);
3893 if (ret) {
3894 ret = i915_gem_evict_something(dev, vm, size, alignment,
3895 obj->cache_level,
3896 start, end,
3897 flags);
3898 if (ret == 0)
3899 goto search_free;
9731129c 3900
506a8e87
CW
3901 goto err_free_vma;
3902 }
673a394b 3903 }
4144f9b5 3904 if (WARN_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level))) {
2f633156 3905 ret = -EINVAL;
bc6bc15b 3906 goto err_remove_node;
673a394b
EA
3907 }
3908
fe14d5f4 3909 trace_i915_vma_bind(vma, flags);
0875546c 3910 ret = i915_vma_bind(vma, obj->cache_level, flags);
fe14d5f4 3911 if (ret)
e2273302 3912 goto err_remove_node;
fe14d5f4 3913
35c20a60 3914 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
1c7f4bca 3915 list_add_tail(&vma->vm_link, &vm->inactive_list);
bf1a1092 3916
262de145 3917 return vma;
2f633156 3918
bc6bc15b 3919err_remove_node:
6286ef9b 3920 drm_mm_remove_node(&vma->node);
bc6bc15b 3921err_free_vma:
2f633156 3922 i915_gem_vma_destroy(vma);
262de145 3923 vma = ERR_PTR(ret);
bc6bc15b 3924err_unpin:
2f633156 3925 i915_gem_object_unpin_pages(obj);
262de145 3926 return vma;
673a394b
EA
3927}
3928
000433b6 3929bool
2c22569b
CW
3930i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3931 bool force)
673a394b 3932{
673a394b
EA
3933 /* If we don't have a page list set up, then we're not pinned
3934 * to GPU, and we can ignore the cache flush because it'll happen
3935 * again at bind time.
3936 */
05394f39 3937 if (obj->pages == NULL)
000433b6 3938 return false;
673a394b 3939
769ce464
ID
3940 /*
3941 * Stolen memory is always coherent with the GPU as it is explicitly
3942 * marked as wc by the system, or the system is cache-coherent.
3943 */
6a2c4232 3944 if (obj->stolen || obj->phys_handle)
000433b6 3945 return false;
769ce464 3946
9c23f7fc
CW
3947 /* If the GPU is snooping the contents of the CPU cache,
3948 * we do not need to manually clear the CPU cache lines. However,
3949 * the caches are only snooped when the render cache is
3950 * flushed/invalidated. As we always have to emit invalidations
3951 * and flushes when moving into and out of the RENDER domain, correct
3952 * snooping behaviour occurs naturally as the result of our domain
3953 * tracking.
3954 */
0f71979a
CW
3955 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3956 obj->cache_dirty = true;
000433b6 3957 return false;
0f71979a 3958 }
9c23f7fc 3959
1c5d22f7 3960 trace_i915_gem_object_clflush(obj);
9da3da66 3961 drm_clflush_sg(obj->pages);
0f71979a 3962 obj->cache_dirty = false;
000433b6
CW
3963
3964 return true;
e47c68e9
EA
3965}
3966
3967/** Flushes the GTT write domain for the object if it's dirty. */
3968static void
05394f39 3969i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3970{
1c5d22f7
CW
3971 uint32_t old_write_domain;
3972
05394f39 3973 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
e47c68e9
EA
3974 return;
3975
63256ec5 3976 /* No actual flushing is required for the GTT write domain. Writes
e47c68e9
EA
3977 * to it immediately go to main memory as far as we know, so there's
3978 * no chipset flush. It also doesn't land in render cache.
63256ec5
CW
3979 *
3980 * However, we do have to enforce the order so that all writes through
3981 * the GTT land before any writes to the device, such as updates to
3982 * the GATT itself.
e47c68e9 3983 */
63256ec5
CW
3984 wmb();
3985
05394f39
CW
3986 old_write_domain = obj->base.write_domain;
3987 obj->base.write_domain = 0;
1c5d22f7 3988
de152b62 3989 intel_fb_obj_flush(obj, false, ORIGIN_GTT);
f99d7069 3990
1c5d22f7 3991 trace_i915_gem_object_change_domain(obj,
05394f39 3992 obj->base.read_domains,
1c5d22f7 3993 old_write_domain);
e47c68e9
EA
3994}
3995
3996/** Flushes the CPU write domain for the object if it's dirty. */
3997static void
e62b59e4 3998i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
e47c68e9 3999{
1c5d22f7 4000 uint32_t old_write_domain;
e47c68e9 4001
05394f39 4002 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
e47c68e9
EA
4003 return;
4004
e62b59e4 4005 if (i915_gem_clflush_object(obj, obj->pin_display))
c033666a 4006 i915_gem_chipset_flush(to_i915(obj->base.dev));
000433b6 4007
05394f39
CW
4008 old_write_domain = obj->base.write_domain;
4009 obj->base.write_domain = 0;
1c5d22f7 4010
de152b62 4011 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
f99d7069 4012
1c5d22f7 4013 trace_i915_gem_object_change_domain(obj,
05394f39 4014 obj->base.read_domains,
1c5d22f7 4015 old_write_domain);
e47c68e9
EA
4016}
4017
2ef7eeaa
EA
4018/**
4019 * Moves a single object to the GTT read, and possibly write domain.
14bb2c11
TU
4020 * @obj: object to act on
4021 * @write: ask for write access or read only
2ef7eeaa
EA
4022 *
4023 * This function returns when the move is complete, including waiting on
4024 * flushes to occur.
4025 */
79e53945 4026int
2021746e 4027i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
2ef7eeaa 4028{
72e96d64
JL
4029 struct drm_device *dev = obj->base.dev;
4030 struct drm_i915_private *dev_priv = to_i915(dev);
4031 struct i915_ggtt *ggtt = &dev_priv->ggtt;
1c5d22f7 4032 uint32_t old_write_domain, old_read_domains;
43566ded 4033 struct i915_vma *vma;
e47c68e9 4034 int ret;
2ef7eeaa 4035
8d7e3de1
CW
4036 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
4037 return 0;
4038
0201f1ec 4039 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
4040 if (ret)
4041 return ret;
4042
43566ded
CW
4043 /* Flush and acquire obj->pages so that we are coherent through
4044 * direct access in memory with previous cached writes through
4045 * shmemfs and that our cache domain tracking remains valid.
4046 * For example, if the obj->filp was moved to swap without us
4047 * being notified and releasing the pages, we would mistakenly
4048 * continue to assume that the obj remained out of the CPU cached
4049 * domain.
4050 */
4051 ret = i915_gem_object_get_pages(obj);
4052 if (ret)
4053 return ret;
4054
e62b59e4 4055 i915_gem_object_flush_cpu_write_domain(obj);
1c5d22f7 4056
d0a57789
CW
4057 /* Serialise direct access to this object with the barriers for
4058 * coherent writes from the GPU, by effectively invalidating the
4059 * GTT domain upon first access.
4060 */
4061 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
4062 mb();
4063
05394f39
CW
4064 old_write_domain = obj->base.write_domain;
4065 old_read_domains = obj->base.read_domains;
1c5d22f7 4066
e47c68e9
EA
4067 /* It should now be out of any other write domains, and we can update
4068 * the domain values for our changes.
4069 */
05394f39
CW
4070 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
4071 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
e47c68e9 4072 if (write) {
05394f39
CW
4073 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
4074 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
4075 obj->dirty = 1;
2ef7eeaa
EA
4076 }
4077
1c5d22f7
CW
4078 trace_i915_gem_object_change_domain(obj,
4079 old_read_domains,
4080 old_write_domain);
4081
8325a09d 4082 /* And bump the LRU for this access */
43566ded
CW
4083 vma = i915_gem_obj_to_ggtt(obj);
4084 if (vma && drm_mm_node_allocated(&vma->node) && !obj->active)
1c7f4bca 4085 list_move_tail(&vma->vm_link,
72e96d64 4086 &ggtt->base.inactive_list);
8325a09d 4087
e47c68e9
EA
4088 return 0;
4089}
4090
ef55f92a
CW
4091/**
4092 * Changes the cache-level of an object across all VMA.
14bb2c11
TU
4093 * @obj: object to act on
4094 * @cache_level: new cache level to set for the object
ef55f92a
CW
4095 *
4096 * After this function returns, the object will be in the new cache-level
4097 * across all GTT and the contents of the backing storage will be coherent,
4098 * with respect to the new cache-level. In order to keep the backing storage
4099 * coherent for all users, we only allow a single cache level to be set
4100 * globally on the object and prevent it from being changed whilst the
4101 * hardware is reading from the object. That is if the object is currently
4102 * on the scanout it will be set to uncached (or equivalent display
4103 * cache coherency) and all non-MOCS GPU access will also be uncached so
4104 * that all direct access to the scanout remains coherent.
4105 */
e4ffd173
CW
4106int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
4107 enum i915_cache_level cache_level)
4108{
7bddb01f 4109 struct drm_device *dev = obj->base.dev;
df6f783a 4110 struct i915_vma *vma, *next;
ef55f92a 4111 bool bound = false;
ed75a55b 4112 int ret = 0;
e4ffd173
CW
4113
4114 if (obj->cache_level == cache_level)
ed75a55b 4115 goto out;
e4ffd173 4116
ef55f92a
CW
4117 /* Inspect the list of currently bound VMA and unbind any that would
4118 * be invalid given the new cache-level. This is principally to
4119 * catch the issue of the CS prefetch crossing page boundaries and
4120 * reading an invalid PTE on older architectures.
4121 */
1c7f4bca 4122 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
ef55f92a
CW
4123 if (!drm_mm_node_allocated(&vma->node))
4124 continue;
4125
4126 if (vma->pin_count) {
4127 DRM_DEBUG("can not change the cache level of pinned objects\n");
4128 return -EBUSY;
4129 }
4130
4144f9b5 4131 if (!i915_gem_valid_gtt_space(vma, cache_level)) {
07fe0b12 4132 ret = i915_vma_unbind(vma);
3089c6f2
BW
4133 if (ret)
4134 return ret;
ef55f92a
CW
4135 } else
4136 bound = true;
42d6ab48
CW
4137 }
4138
ef55f92a
CW
4139 /* We can reuse the existing drm_mm nodes but need to change the
4140 * cache-level on the PTE. We could simply unbind them all and
4141 * rebind with the correct cache-level on next use. However since
4142 * we already have a valid slot, dma mapping, pages etc, we may as
4143 * rewrite the PTE in the belief that doing so tramples upon less
4144 * state and so involves less work.
4145 */
4146 if (bound) {
4147 /* Before we change the PTE, the GPU must not be accessing it.
4148 * If we wait upon the object, we know that all the bound
4149 * VMA are no longer active.
4150 */
2e2f351d 4151 ret = i915_gem_object_wait_rendering(obj, false);
e4ffd173
CW
4152 if (ret)
4153 return ret;
4154
ef55f92a
CW
4155 if (!HAS_LLC(dev) && cache_level != I915_CACHE_NONE) {
4156 /* Access to snoopable pages through the GTT is
4157 * incoherent and on some machines causes a hard
4158 * lockup. Relinquish the CPU mmaping to force
4159 * userspace to refault in the pages and we can
4160 * then double check if the GTT mapping is still
4161 * valid for that pointer access.
4162 */
4163 i915_gem_release_mmap(obj);
4164
4165 /* As we no longer need a fence for GTT access,
4166 * we can relinquish it now (and so prevent having
4167 * to steal a fence from someone else on the next
4168 * fence request). Note GPU activity would have
4169 * dropped the fence as all snoopable access is
4170 * supposed to be linear.
4171 */
e4ffd173
CW
4172 ret = i915_gem_object_put_fence(obj);
4173 if (ret)
4174 return ret;
ef55f92a
CW
4175 } else {
4176 /* We either have incoherent backing store and
4177 * so no GTT access or the architecture is fully
4178 * coherent. In such cases, existing GTT mmaps
4179 * ignore the cache bit in the PTE and we can
4180 * rewrite it without confusing the GPU or having
4181 * to force userspace to fault back in its mmaps.
4182 */
e4ffd173
CW
4183 }
4184
1c7f4bca 4185 list_for_each_entry(vma, &obj->vma_list, obj_link) {
ef55f92a
CW
4186 if (!drm_mm_node_allocated(&vma->node))
4187 continue;
4188
4189 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
4190 if (ret)
4191 return ret;
4192 }
e4ffd173
CW
4193 }
4194
1c7f4bca 4195 list_for_each_entry(vma, &obj->vma_list, obj_link)
2c22569b
CW
4196 vma->node.color = cache_level;
4197 obj->cache_level = cache_level;
4198
ed75a55b 4199out:
ef55f92a
CW
4200 /* Flush the dirty CPU caches to the backing storage so that the
4201 * object is now coherent at its new cache level (with respect
4202 * to the access domain).
4203 */
b50a5371 4204 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
0f71979a 4205 if (i915_gem_clflush_object(obj, true))
c033666a 4206 i915_gem_chipset_flush(to_i915(obj->base.dev));
e4ffd173
CW
4207 }
4208
e4ffd173
CW
4209 return 0;
4210}
4211
199adf40
BW
4212int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
4213 struct drm_file *file)
e6994aee 4214{
199adf40 4215 struct drm_i915_gem_caching *args = data;
e6994aee 4216 struct drm_i915_gem_object *obj;
e6994aee 4217
a8ad0bd8 4218 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
432be69d
CW
4219 if (&obj->base == NULL)
4220 return -ENOENT;
e6994aee 4221
651d794f
CW
4222 switch (obj->cache_level) {
4223 case I915_CACHE_LLC:
4224 case I915_CACHE_L3_LLC:
4225 args->caching = I915_CACHING_CACHED;
4226 break;
4227
4257d3ba
CW
4228 case I915_CACHE_WT:
4229 args->caching = I915_CACHING_DISPLAY;
4230 break;
4231
651d794f
CW
4232 default:
4233 args->caching = I915_CACHING_NONE;
4234 break;
4235 }
e6994aee 4236
432be69d
CW
4237 drm_gem_object_unreference_unlocked(&obj->base);
4238 return 0;
e6994aee
CW
4239}
4240
199adf40
BW
4241int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
4242 struct drm_file *file)
e6994aee 4243{
fac5e23e 4244 struct drm_i915_private *dev_priv = to_i915(dev);
199adf40 4245 struct drm_i915_gem_caching *args = data;
e6994aee
CW
4246 struct drm_i915_gem_object *obj;
4247 enum i915_cache_level level;
4248 int ret;
4249
199adf40
BW
4250 switch (args->caching) {
4251 case I915_CACHING_NONE:
e6994aee
CW
4252 level = I915_CACHE_NONE;
4253 break;
199adf40 4254 case I915_CACHING_CACHED:
e5756c10
ID
4255 /*
4256 * Due to a HW issue on BXT A stepping, GPU stores via a
4257 * snooped mapping may leave stale data in a corresponding CPU
4258 * cacheline, whereas normally such cachelines would get
4259 * invalidated.
4260 */
ca377809 4261 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
e5756c10
ID
4262 return -ENODEV;
4263
e6994aee
CW
4264 level = I915_CACHE_LLC;
4265 break;
4257d3ba
CW
4266 case I915_CACHING_DISPLAY:
4267 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
4268 break;
e6994aee
CW
4269 default:
4270 return -EINVAL;
4271 }
4272
fd0fe6ac
ID
4273 intel_runtime_pm_get(dev_priv);
4274
3bc2913e
BW
4275 ret = i915_mutex_lock_interruptible(dev);
4276 if (ret)
fd0fe6ac 4277 goto rpm_put;
3bc2913e 4278
a8ad0bd8 4279 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
e6994aee
CW
4280 if (&obj->base == NULL) {
4281 ret = -ENOENT;
4282 goto unlock;
4283 }
4284
4285 ret = i915_gem_object_set_cache_level(obj, level);
4286
4287 drm_gem_object_unreference(&obj->base);
4288unlock:
4289 mutex_unlock(&dev->struct_mutex);
fd0fe6ac
ID
4290rpm_put:
4291 intel_runtime_pm_put(dev_priv);
4292
e6994aee
CW
4293 return ret;
4294}
4295
b9241ea3 4296/*
2da3b9b9
CW
4297 * Prepare buffer for display plane (scanout, cursors, etc).
4298 * Can be called from an uninterruptible phase (modesetting) and allows
4299 * any flushes to be pipelined (for pageflips).
b9241ea3
ZW
4300 */
4301int
2da3b9b9
CW
4302i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
4303 u32 alignment,
e6617330 4304 const struct i915_ggtt_view *view)
b9241ea3 4305{
2da3b9b9 4306 u32 old_read_domains, old_write_domain;
b9241ea3
ZW
4307 int ret;
4308
cc98b413
CW
4309 /* Mark the pin_display early so that we account for the
4310 * display coherency whilst setting up the cache domains.
4311 */
8a0c39b1 4312 obj->pin_display++;
cc98b413 4313
a7ef0640
EA
4314 /* The display engine is not coherent with the LLC cache on gen6. As
4315 * a result, we make sure that the pinning that is about to occur is
4316 * done with uncached PTEs. This is lowest common denominator for all
4317 * chipsets.
4318 *
4319 * However for gen6+, we could do better by using the GFDT bit instead
4320 * of uncaching, which would allow us to flush all the LLC-cached data
4321 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
4322 */
651d794f
CW
4323 ret = i915_gem_object_set_cache_level(obj,
4324 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
a7ef0640 4325 if (ret)
cc98b413 4326 goto err_unpin_display;
a7ef0640 4327
2da3b9b9
CW
4328 /* As the user may map the buffer once pinned in the display plane
4329 * (e.g. libkms for the bootup splash), we have to ensure that we
4330 * always use map_and_fenceable for all scanout buffers.
4331 */
50470bb0
TU
4332 ret = i915_gem_object_ggtt_pin(obj, view, alignment,
4333 view->type == I915_GGTT_VIEW_NORMAL ?
4334 PIN_MAPPABLE : 0);
2da3b9b9 4335 if (ret)
cc98b413 4336 goto err_unpin_display;
2da3b9b9 4337
e62b59e4 4338 i915_gem_object_flush_cpu_write_domain(obj);
b118c1e3 4339
2da3b9b9 4340 old_write_domain = obj->base.write_domain;
05394f39 4341 old_read_domains = obj->base.read_domains;
2da3b9b9
CW
4342
4343 /* It should now be out of any other write domains, and we can update
4344 * the domain values for our changes.
4345 */
e5f1d962 4346 obj->base.write_domain = 0;
05394f39 4347 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
b9241ea3
ZW
4348
4349 trace_i915_gem_object_change_domain(obj,
4350 old_read_domains,
2da3b9b9 4351 old_write_domain);
b9241ea3
ZW
4352
4353 return 0;
cc98b413
CW
4354
4355err_unpin_display:
8a0c39b1 4356 obj->pin_display--;
cc98b413
CW
4357 return ret;
4358}
4359
4360void
e6617330
TU
4361i915_gem_object_unpin_from_display_plane(struct drm_i915_gem_object *obj,
4362 const struct i915_ggtt_view *view)
cc98b413 4363{
8a0c39b1
TU
4364 if (WARN_ON(obj->pin_display == 0))
4365 return;
4366
e6617330
TU
4367 i915_gem_object_ggtt_unpin_view(obj, view);
4368
8a0c39b1 4369 obj->pin_display--;
b9241ea3
ZW
4370}
4371
e47c68e9
EA
4372/**
4373 * Moves a single object to the CPU read, and possibly write domain.
14bb2c11
TU
4374 * @obj: object to act on
4375 * @write: requesting write or read-only access
e47c68e9
EA
4376 *
4377 * This function returns when the move is complete, including waiting on
4378 * flushes to occur.
4379 */
dabdfe02 4380int
919926ae 4381i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
e47c68e9 4382{
1c5d22f7 4383 uint32_t old_write_domain, old_read_domains;
e47c68e9
EA
4384 int ret;
4385
8d7e3de1
CW
4386 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
4387 return 0;
4388
0201f1ec 4389 ret = i915_gem_object_wait_rendering(obj, !write);
88241785
CW
4390 if (ret)
4391 return ret;
4392
e47c68e9 4393 i915_gem_object_flush_gtt_write_domain(obj);
2ef7eeaa 4394
05394f39
CW
4395 old_write_domain = obj->base.write_domain;
4396 old_read_domains = obj->base.read_domains;
1c5d22f7 4397
e47c68e9 4398 /* Flush the CPU cache if it's still invalid. */
05394f39 4399 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2c22569b 4400 i915_gem_clflush_object(obj, false);
2ef7eeaa 4401
05394f39 4402 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
2ef7eeaa
EA
4403 }
4404
4405 /* It should now be out of any other write domains, and we can update
4406 * the domain values for our changes.
4407 */
05394f39 4408 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
e47c68e9
EA
4409
4410 /* If we're writing through the CPU, then the GPU read domains will
4411 * need to be invalidated at next use.
4412 */
4413 if (write) {
05394f39
CW
4414 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4415 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
e47c68e9 4416 }
2ef7eeaa 4417
1c5d22f7
CW
4418 trace_i915_gem_object_change_domain(obj,
4419 old_read_domains,
4420 old_write_domain);
4421
2ef7eeaa
EA
4422 return 0;
4423}
4424
673a394b
EA
4425/* Throttle our rendering by waiting until the ring has completed our requests
4426 * emitted over 20 msec ago.
4427 *
b962442e
EA
4428 * Note that if we were to use the current jiffies each time around the loop,
4429 * we wouldn't escape the function with any frames outstanding if the time to
4430 * render a frame was over 20ms.
4431 *
673a394b
EA
4432 * This should get us reasonable parallelism between CPU and GPU but also
4433 * relatively low latency when blocking on a particular request to finish.
4434 */
40a5f0de 4435static int
f787a5f5 4436i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
40a5f0de 4437{
fac5e23e 4438 struct drm_i915_private *dev_priv = to_i915(dev);
f787a5f5 4439 struct drm_i915_file_private *file_priv = file->driver_priv;
d0bc54f2 4440 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
54fb2411 4441 struct drm_i915_gem_request *request, *target = NULL;
f787a5f5 4442 int ret;
93533c29 4443
308887aa
DV
4444 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
4445 if (ret)
4446 return ret;
4447
f4457ae7
CW
4448 /* ABI: return -EIO if already wedged */
4449 if (i915_terminally_wedged(&dev_priv->gpu_error))
4450 return -EIO;
e110e8d6 4451
1c25595f 4452 spin_lock(&file_priv->mm.lock);
f787a5f5 4453 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
b962442e
EA
4454 if (time_after_eq(request->emitted_jiffies, recent_enough))
4455 break;
40a5f0de 4456
fcfa423c
JH
4457 /*
4458 * Note that the request might not have been submitted yet.
4459 * In which case emitted_jiffies will be zero.
4460 */
4461 if (!request->emitted_jiffies)
4462 continue;
4463
54fb2411 4464 target = request;
b962442e 4465 }
ff865885
JH
4466 if (target)
4467 i915_gem_request_reference(target);
1c25595f 4468 spin_unlock(&file_priv->mm.lock);
40a5f0de 4469
54fb2411 4470 if (target == NULL)
f787a5f5 4471 return 0;
2bc43b5c 4472
299259a3 4473 ret = __i915_wait_request(target, true, NULL, NULL);
73db04cf 4474 i915_gem_request_unreference(target);
ff865885 4475
40a5f0de
EA
4476 return ret;
4477}
4478
d23db88c
CW
4479static bool
4480i915_vma_misplaced(struct i915_vma *vma, uint32_t alignment, uint64_t flags)
4481{
4482 struct drm_i915_gem_object *obj = vma->obj;
4483
4484 if (alignment &&
4485 vma->node.start & (alignment - 1))
4486 return true;
4487
4488 if (flags & PIN_MAPPABLE && !obj->map_and_fenceable)
4489 return true;
4490
4491 if (flags & PIN_OFFSET_BIAS &&
4492 vma->node.start < (flags & PIN_OFFSET_MASK))
4493 return true;
4494
506a8e87
CW
4495 if (flags & PIN_OFFSET_FIXED &&
4496 vma->node.start != (flags & PIN_OFFSET_MASK))
4497 return true;
4498
d23db88c
CW
4499 return false;
4500}
4501
d0710abb
CW
4502void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
4503{
4504 struct drm_i915_gem_object *obj = vma->obj;
4505 bool mappable, fenceable;
4506 u32 fence_size, fence_alignment;
4507
4508 fence_size = i915_gem_get_gtt_size(obj->base.dev,
4509 obj->base.size,
4510 obj->tiling_mode);
4511 fence_alignment = i915_gem_get_gtt_alignment(obj->base.dev,
4512 obj->base.size,
4513 obj->tiling_mode,
4514 true);
4515
4516 fenceable = (vma->node.size == fence_size &&
4517 (vma->node.start & (fence_alignment - 1)) == 0);
4518
4519 mappable = (vma->node.start + fence_size <=
62106b4f 4520 to_i915(obj->base.dev)->ggtt.mappable_end);
d0710abb
CW
4521
4522 obj->map_and_fenceable = mappable && fenceable;
4523}
4524
ec7adb6e
JL
4525static int
4526i915_gem_object_do_pin(struct drm_i915_gem_object *obj,
4527 struct i915_address_space *vm,
4528 const struct i915_ggtt_view *ggtt_view,
4529 uint32_t alignment,
4530 uint64_t flags)
673a394b 4531{
fac5e23e 4532 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
07fe0b12 4533 struct i915_vma *vma;
ef79e17c 4534 unsigned bound;
673a394b
EA
4535 int ret;
4536
6e7186af
BW
4537 if (WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base))
4538 return -ENODEV;
4539
bf3d149b 4540 if (WARN_ON(flags & (PIN_GLOBAL | PIN_MAPPABLE) && !i915_is_ggtt(vm)))
1ec9e26d 4541 return -EINVAL;
07fe0b12 4542
c826c449
CW
4543 if (WARN_ON((flags & (PIN_MAPPABLE | PIN_GLOBAL)) == PIN_MAPPABLE))
4544 return -EINVAL;
4545
ec7adb6e
JL
4546 if (WARN_ON(i915_is_ggtt(vm) != !!ggtt_view))
4547 return -EINVAL;
4548
4549 vma = ggtt_view ? i915_gem_obj_to_ggtt_view(obj, ggtt_view) :
4550 i915_gem_obj_to_vma(obj, vm);
4551
07fe0b12 4552 if (vma) {
d7f46fc4
BW
4553 if (WARN_ON(vma->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT))
4554 return -EBUSY;
4555
d23db88c 4556 if (i915_vma_misplaced(vma, alignment, flags)) {
d7f46fc4 4557 WARN(vma->pin_count,
ec7adb6e 4558 "bo is already pinned in %s with incorrect alignment:"
088e0df4 4559 " offset=%08x %08x, req.alignment=%x, req.map_and_fenceable=%d,"
75e9e915 4560 " obj->map_and_fenceable=%d\n",
ec7adb6e 4561 ggtt_view ? "ggtt" : "ppgtt",
088e0df4
MT
4562 upper_32_bits(vma->node.start),
4563 lower_32_bits(vma->node.start),
fe14d5f4 4564 alignment,
d23db88c 4565 !!(flags & PIN_MAPPABLE),
05394f39 4566 obj->map_and_fenceable);
07fe0b12 4567 ret = i915_vma_unbind(vma);
ac0c6b5a
CW
4568 if (ret)
4569 return ret;
8ea99c92
DV
4570
4571 vma = NULL;
ac0c6b5a
CW
4572 }
4573 }
4574
ef79e17c 4575 bound = vma ? vma->bound : 0;
8ea99c92 4576 if (vma == NULL || !drm_mm_node_allocated(&vma->node)) {
ec7adb6e
JL
4577 vma = i915_gem_object_bind_to_vm(obj, vm, ggtt_view, alignment,
4578 flags);
262de145
DV
4579 if (IS_ERR(vma))
4580 return PTR_ERR(vma);
0875546c
DV
4581 } else {
4582 ret = i915_vma_bind(vma, obj->cache_level, flags);
fe14d5f4
TU
4583 if (ret)
4584 return ret;
4585 }
74898d7e 4586
91e6711e
JL
4587 if (ggtt_view && ggtt_view->type == I915_GGTT_VIEW_NORMAL &&
4588 (bound ^ vma->bound) & GLOBAL_BIND) {
d0710abb 4589 __i915_vma_set_map_and_fenceable(vma);
91e6711e
JL
4590 WARN_ON(flags & PIN_MAPPABLE && !obj->map_and_fenceable);
4591 }
ef79e17c 4592
8ea99c92 4593 vma->pin_count++;
673a394b
EA
4594 return 0;
4595}
4596
ec7adb6e
JL
4597int
4598i915_gem_object_pin(struct drm_i915_gem_object *obj,
4599 struct i915_address_space *vm,
4600 uint32_t alignment,
4601 uint64_t flags)
4602{
4603 return i915_gem_object_do_pin(obj, vm,
4604 i915_is_ggtt(vm) ? &i915_ggtt_view_normal : NULL,
4605 alignment, flags);
4606}
4607
4608int
4609i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
4610 const struct i915_ggtt_view *view,
4611 uint32_t alignment,
4612 uint64_t flags)
4613{
72e96d64
JL
4614 struct drm_device *dev = obj->base.dev;
4615 struct drm_i915_private *dev_priv = to_i915(dev);
4616 struct i915_ggtt *ggtt = &dev_priv->ggtt;
4617
ade7daa1 4618 BUG_ON(!view);
ec7adb6e 4619
72e96d64 4620 return i915_gem_object_do_pin(obj, &ggtt->base, view,
6fafab76 4621 alignment, flags | PIN_GLOBAL);
ec7adb6e
JL
4622}
4623
673a394b 4624void
e6617330
TU
4625i915_gem_object_ggtt_unpin_view(struct drm_i915_gem_object *obj,
4626 const struct i915_ggtt_view *view)
673a394b 4627{
e6617330 4628 struct i915_vma *vma = i915_gem_obj_to_ggtt_view(obj, view);
673a394b 4629
e6617330 4630 WARN_ON(vma->pin_count == 0);
9abc4648 4631 WARN_ON(!i915_gem_obj_ggtt_bound_view(obj, view));
d7f46fc4 4632
30154650 4633 --vma->pin_count;
673a394b
EA
4634}
4635
673a394b
EA
4636int
4637i915_gem_busy_ioctl(struct drm_device *dev, void *data,
05394f39 4638 struct drm_file *file)
673a394b
EA
4639{
4640 struct drm_i915_gem_busy *args = data;
05394f39 4641 struct drm_i915_gem_object *obj;
30dbf0c0
CW
4642 int ret;
4643
76c1dec1 4644 ret = i915_mutex_lock_interruptible(dev);
1d7cfea1 4645 if (ret)
76c1dec1 4646 return ret;
673a394b 4647
a8ad0bd8 4648 obj = to_intel_bo(drm_gem_object_lookup(file, args->handle));
c8725226 4649 if (&obj->base == NULL) {
1d7cfea1
CW
4650 ret = -ENOENT;
4651 goto unlock;
673a394b 4652 }
d1b851fc 4653
0be555b6
CW
4654 /* Count all active objects as busy, even if they are currently not used
4655 * by the gpu. Users of this interface expect objects to eventually
4656 * become non-busy without any further actions, therefore emit any
4657 * necessary flushes here.
c4de0a5d 4658 */
30dfebf3 4659 ret = i915_gem_object_flush_active(obj);
b4716185
CW
4660 if (ret)
4661 goto unref;
0be555b6 4662
426960be
CW
4663 args->busy = 0;
4664 if (obj->active) {
4665 int i;
4666
666796da 4667 for (i = 0; i < I915_NUM_ENGINES; i++) {
426960be
CW
4668 struct drm_i915_gem_request *req;
4669
4670 req = obj->last_read_req[i];
4671 if (req)
4a570db5 4672 args->busy |= 1 << (16 + req->engine->exec_id);
426960be
CW
4673 }
4674 if (obj->last_write_req)
4a570db5 4675 args->busy |= obj->last_write_req->engine->exec_id;
426960be 4676 }
673a394b 4677
b4716185 4678unref:
05394f39 4679 drm_gem_object_unreference(&obj->base);
1d7cfea1 4680unlock:
673a394b 4681 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4682 return ret;
673a394b
EA
4683}
4684
4685int
4686i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4687 struct drm_file *file_priv)
4688{
0206e353 4689 return i915_gem_ring_throttle(dev, file_priv);
673a394b
EA
4690}
4691
3ef94daa
CW
4692int
4693i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4694 struct drm_file *file_priv)
4695{
fac5e23e 4696 struct drm_i915_private *dev_priv = to_i915(dev);
3ef94daa 4697 struct drm_i915_gem_madvise *args = data;
05394f39 4698 struct drm_i915_gem_object *obj;
76c1dec1 4699 int ret;
3ef94daa
CW
4700
4701 switch (args->madv) {
4702 case I915_MADV_DONTNEED:
4703 case I915_MADV_WILLNEED:
4704 break;
4705 default:
4706 return -EINVAL;
4707 }
4708
1d7cfea1
CW
4709 ret = i915_mutex_lock_interruptible(dev);
4710 if (ret)
4711 return ret;
4712
a8ad0bd8 4713 obj = to_intel_bo(drm_gem_object_lookup(file_priv, args->handle));
c8725226 4714 if (&obj->base == NULL) {
1d7cfea1
CW
4715 ret = -ENOENT;
4716 goto unlock;
3ef94daa 4717 }
3ef94daa 4718
d7f46fc4 4719 if (i915_gem_obj_is_pinned(obj)) {
1d7cfea1
CW
4720 ret = -EINVAL;
4721 goto out;
3ef94daa
CW
4722 }
4723
656bfa3a
DV
4724 if (obj->pages &&
4725 obj->tiling_mode != I915_TILING_NONE &&
4726 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4727 if (obj->madv == I915_MADV_WILLNEED)
4728 i915_gem_object_unpin_pages(obj);
4729 if (args->madv == I915_MADV_WILLNEED)
4730 i915_gem_object_pin_pages(obj);
4731 }
4732
05394f39
CW
4733 if (obj->madv != __I915_MADV_PURGED)
4734 obj->madv = args->madv;
3ef94daa 4735
6c085a72 4736 /* if the object is no longer attached, discard its backing storage */
be6a0376 4737 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
2d7ef395
CW
4738 i915_gem_object_truncate(obj);
4739
05394f39 4740 args->retained = obj->madv != __I915_MADV_PURGED;
bb6baf76 4741
1d7cfea1 4742out:
05394f39 4743 drm_gem_object_unreference(&obj->base);
1d7cfea1 4744unlock:
3ef94daa 4745 mutex_unlock(&dev->struct_mutex);
1d7cfea1 4746 return ret;
3ef94daa
CW
4747}
4748
37e680a1
CW
4749void i915_gem_object_init(struct drm_i915_gem_object *obj,
4750 const struct drm_i915_gem_object_ops *ops)
0327d6ba 4751{
b4716185
CW
4752 int i;
4753
35c20a60 4754 INIT_LIST_HEAD(&obj->global_list);
666796da 4755 for (i = 0; i < I915_NUM_ENGINES; i++)
117897f4 4756 INIT_LIST_HEAD(&obj->engine_list[i]);
b25cb2f8 4757 INIT_LIST_HEAD(&obj->obj_exec_link);
2f633156 4758 INIT_LIST_HEAD(&obj->vma_list);
8d9d5744 4759 INIT_LIST_HEAD(&obj->batch_pool_link);
0327d6ba 4760
37e680a1
CW
4761 obj->ops = ops;
4762
0327d6ba
CW
4763 obj->fence_reg = I915_FENCE_REG_NONE;
4764 obj->madv = I915_MADV_WILLNEED;
0327d6ba 4765
f19ec8cb 4766 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
0327d6ba
CW
4767}
4768
37e680a1 4769static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
de472664 4770 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
37e680a1
CW
4771 .get_pages = i915_gem_object_get_pages_gtt,
4772 .put_pages = i915_gem_object_put_pages_gtt,
4773};
4774
d37cd8a8 4775struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
05394f39 4776 size_t size)
ac52bc56 4777{
c397b908 4778 struct drm_i915_gem_object *obj;
5949eac4 4779 struct address_space *mapping;
1a240d4d 4780 gfp_t mask;
fe3db79b 4781 int ret;
ac52bc56 4782
42dcedd4 4783 obj = i915_gem_object_alloc(dev);
c397b908 4784 if (obj == NULL)
fe3db79b 4785 return ERR_PTR(-ENOMEM);
673a394b 4786
fe3db79b
CW
4787 ret = drm_gem_object_init(dev, &obj->base, size);
4788 if (ret)
4789 goto fail;
673a394b 4790
bed1ea95
CW
4791 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4792 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4793 /* 965gm cannot relocate objects above 4GiB. */
4794 mask &= ~__GFP_HIGHMEM;
4795 mask |= __GFP_DMA32;
4796 }
4797
93c76a3d 4798 mapping = obj->base.filp->f_mapping;
bed1ea95 4799 mapping_set_gfp_mask(mapping, mask);
5949eac4 4800
37e680a1 4801 i915_gem_object_init(obj, &i915_gem_object_ops);
73aa808f 4802
c397b908
DV
4803 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4804 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
673a394b 4805
3d29b842
ED
4806 if (HAS_LLC(dev)) {
4807 /* On some devices, we can have the GPU use the LLC (the CPU
a1871112
EA
4808 * cache) for about a 10% performance improvement
4809 * compared to uncached. Graphics requests other than
4810 * display scanout are coherent with the CPU in
4811 * accessing this cache. This means in this mode we
4812 * don't need to clflush on the CPU side, and on the
4813 * GPU side we only need to flush internal caches to
4814 * get data visible to the CPU.
4815 *
4816 * However, we maintain the display planes as UC, and so
4817 * need to rebind when first used as such.
4818 */
4819 obj->cache_level = I915_CACHE_LLC;
4820 } else
4821 obj->cache_level = I915_CACHE_NONE;
4822
d861e338
DV
4823 trace_i915_gem_object_create(obj);
4824
05394f39 4825 return obj;
fe3db79b
CW
4826
4827fail:
4828 i915_gem_object_free(obj);
4829
4830 return ERR_PTR(ret);
c397b908
DV
4831}
4832
340fbd8c
CW
4833static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4834{
4835 /* If we are the last user of the backing storage (be it shmemfs
4836 * pages or stolen etc), we know that the pages are going to be
4837 * immediately released. In this case, we can then skip copying
4838 * back the contents from the GPU.
4839 */
4840
4841 if (obj->madv != I915_MADV_WILLNEED)
4842 return false;
4843
4844 if (obj->base.filp == NULL)
4845 return true;
4846
4847 /* At first glance, this looks racy, but then again so would be
4848 * userspace racing mmap against close. However, the first external
4849 * reference to the filp can only be obtained through the
4850 * i915_gem_mmap_ioctl() which safeguards us against the user
4851 * acquiring such a reference whilst we are in the middle of
4852 * freeing the object.
4853 */
4854 return atomic_long_read(&obj->base.filp->f_count) == 1;
4855}
4856
1488fc08 4857void i915_gem_free_object(struct drm_gem_object *gem_obj)
673a394b 4858{
1488fc08 4859 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
05394f39 4860 struct drm_device *dev = obj->base.dev;
fac5e23e 4861 struct drm_i915_private *dev_priv = to_i915(dev);
07fe0b12 4862 struct i915_vma *vma, *next;
673a394b 4863
f65c9168
PZ
4864 intel_runtime_pm_get(dev_priv);
4865
26e12f89
CW
4866 trace_i915_gem_object_destroy(obj);
4867
1c7f4bca 4868 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
d7f46fc4
BW
4869 int ret;
4870
4871 vma->pin_count = 0;
4872 ret = i915_vma_unbind(vma);
07fe0b12
BW
4873 if (WARN_ON(ret == -ERESTARTSYS)) {
4874 bool was_interruptible;
1488fc08 4875
07fe0b12
BW
4876 was_interruptible = dev_priv->mm.interruptible;
4877 dev_priv->mm.interruptible = false;
1488fc08 4878
07fe0b12 4879 WARN_ON(i915_vma_unbind(vma));
1488fc08 4880
07fe0b12
BW
4881 dev_priv->mm.interruptible = was_interruptible;
4882 }
1488fc08
CW
4883 }
4884
1d64ae71
BW
4885 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4886 * before progressing. */
4887 if (obj->stolen)
4888 i915_gem_object_unpin_pages(obj);
4889
a071fa00
DV
4890 WARN_ON(obj->frontbuffer_bits);
4891
656bfa3a
DV
4892 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4893 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
4894 obj->tiling_mode != I915_TILING_NONE)
4895 i915_gem_object_unpin_pages(obj);
4896
401c29f6
BW
4897 if (WARN_ON(obj->pages_pin_count))
4898 obj->pages_pin_count = 0;
340fbd8c 4899 if (discard_backing_storage(obj))
5537252b 4900 obj->madv = I915_MADV_DONTNEED;
37e680a1 4901 i915_gem_object_put_pages(obj);
d8cb5086 4902 i915_gem_object_free_mmap_offset(obj);
de151cf6 4903
9da3da66
CW
4904 BUG_ON(obj->pages);
4905
2f745ad3
CW
4906 if (obj->base.import_attach)
4907 drm_prime_gem_destroy(&obj->base, NULL);
de151cf6 4908
5cc9ed4b
CW
4909 if (obj->ops->release)
4910 obj->ops->release(obj);
4911
05394f39
CW
4912 drm_gem_object_release(&obj->base);
4913 i915_gem_info_remove_obj(dev_priv, obj->base.size);
c397b908 4914
05394f39 4915 kfree(obj->bit_17);
42dcedd4 4916 i915_gem_object_free(obj);
f65c9168
PZ
4917
4918 intel_runtime_pm_put(dev_priv);
673a394b
EA
4919}
4920
ec7adb6e
JL
4921struct i915_vma *i915_gem_obj_to_vma(struct drm_i915_gem_object *obj,
4922 struct i915_address_space *vm)
e656a6cb
DV
4923{
4924 struct i915_vma *vma;
1c7f4bca 4925 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1b683729
TU
4926 if (vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL &&
4927 vma->vm == vm)
e656a6cb 4928 return vma;
ec7adb6e
JL
4929 }
4930 return NULL;
4931}
4932
4933struct i915_vma *i915_gem_obj_to_ggtt_view(struct drm_i915_gem_object *obj,
4934 const struct i915_ggtt_view *view)
4935{
ec7adb6e 4936 struct i915_vma *vma;
e656a6cb 4937
598b9ec8 4938 GEM_BUG_ON(!view);
ec7adb6e 4939
1c7f4bca 4940 list_for_each_entry(vma, &obj->vma_list, obj_link)
598b9ec8 4941 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
ec7adb6e 4942 return vma;
e656a6cb
DV
4943 return NULL;
4944}
4945
2f633156
BW
4946void i915_gem_vma_destroy(struct i915_vma *vma)
4947{
4948 WARN_ON(vma->node.allocated);
aaa05667
CW
4949
4950 /* Keep the vma as a placeholder in the execbuffer reservation lists */
4951 if (!list_empty(&vma->exec_list))
4952 return;
4953
596c5923
CW
4954 if (!vma->is_ggtt)
4955 i915_ppgtt_put(i915_vm_to_ppgtt(vma->vm));
b9d06dd9 4956
1c7f4bca 4957 list_del(&vma->obj_link);
b93dab6e 4958
e20d2ab7 4959 kmem_cache_free(to_i915(vma->obj->base.dev)->vmas, vma);
2f633156
BW
4960}
4961
e3efda49 4962static void
117897f4 4963i915_gem_stop_engines(struct drm_device *dev)
e3efda49 4964{
fac5e23e 4965 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 4966 struct intel_engine_cs *engine;
e3efda49 4967
b4ac5afc 4968 for_each_engine(engine, dev_priv)
117897f4 4969 dev_priv->gt.stop_engine(engine);
e3efda49
CW
4970}
4971
29105ccc 4972int
45c5f202 4973i915_gem_suspend(struct drm_device *dev)
29105ccc 4974{
fac5e23e 4975 struct drm_i915_private *dev_priv = to_i915(dev);
45c5f202 4976 int ret = 0;
28dfe52a 4977
45c5f202 4978 mutex_lock(&dev->struct_mutex);
6e5a5beb 4979 ret = i915_gem_wait_for_idle(dev_priv);
f7403347 4980 if (ret)
45c5f202 4981 goto err;
f7403347 4982
c033666a 4983 i915_gem_retire_requests(dev_priv);
673a394b 4984
117897f4 4985 i915_gem_stop_engines(dev);
b2e862d0 4986 i915_gem_context_lost(dev_priv);
45c5f202
CW
4987 mutex_unlock(&dev->struct_mutex);
4988
737b1506 4989 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
67d97da3
CW
4990 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4991 flush_delayed_work(&dev_priv->gt.idle_work);
29105ccc 4992
bdcf120b
CW
4993 /* Assert that we sucessfully flushed all the work and
4994 * reset the GPU back to its idle, low power state.
4995 */
67d97da3 4996 WARN_ON(dev_priv->gt.awake);
bdcf120b 4997
673a394b 4998 return 0;
45c5f202
CW
4999
5000err:
5001 mutex_unlock(&dev->struct_mutex);
5002 return ret;
673a394b
EA
5003}
5004
f691e2f4
DV
5005void i915_gem_init_swizzling(struct drm_device *dev)
5006{
fac5e23e 5007 struct drm_i915_private *dev_priv = to_i915(dev);
f691e2f4 5008
11782b02 5009 if (INTEL_INFO(dev)->gen < 5 ||
f691e2f4
DV
5010 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
5011 return;
5012
5013 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
5014 DISP_TILE_SURFACE_SWIZZLING);
5015
11782b02
DV
5016 if (IS_GEN5(dev))
5017 return;
5018
f691e2f4
DV
5019 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
5020 if (IS_GEN6(dev))
6b26c86d 5021 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
8782e26c 5022 else if (IS_GEN7(dev))
6b26c86d 5023 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
31a5336e
BW
5024 else if (IS_GEN8(dev))
5025 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
8782e26c
BW
5026 else
5027 BUG();
f691e2f4 5028}
e21af88d 5029
81e7f200
VS
5030static void init_unused_ring(struct drm_device *dev, u32 base)
5031{
fac5e23e 5032 struct drm_i915_private *dev_priv = to_i915(dev);
81e7f200
VS
5033
5034 I915_WRITE(RING_CTL(base), 0);
5035 I915_WRITE(RING_HEAD(base), 0);
5036 I915_WRITE(RING_TAIL(base), 0);
5037 I915_WRITE(RING_START(base), 0);
5038}
5039
5040static void init_unused_rings(struct drm_device *dev)
5041{
5042 if (IS_I830(dev)) {
5043 init_unused_ring(dev, PRB1_BASE);
5044 init_unused_ring(dev, SRB0_BASE);
5045 init_unused_ring(dev, SRB1_BASE);
5046 init_unused_ring(dev, SRB2_BASE);
5047 init_unused_ring(dev, SRB3_BASE);
5048 } else if (IS_GEN2(dev)) {
5049 init_unused_ring(dev, SRB0_BASE);
5050 init_unused_ring(dev, SRB1_BASE);
5051 } else if (IS_GEN3(dev)) {
5052 init_unused_ring(dev, PRB1_BASE);
5053 init_unused_ring(dev, PRB2_BASE);
5054 }
5055}
5056
117897f4 5057int i915_gem_init_engines(struct drm_device *dev)
8187a2b7 5058{
fac5e23e 5059 struct drm_i915_private *dev_priv = to_i915(dev);
8187a2b7 5060 int ret;
68f95ba9 5061
5c1143bb 5062 ret = intel_init_render_ring_buffer(dev);
68f95ba9 5063 if (ret)
b6913e4b 5064 return ret;
68f95ba9
CW
5065
5066 if (HAS_BSD(dev)) {
5c1143bb 5067 ret = intel_init_bsd_ring_buffer(dev);
68f95ba9
CW
5068 if (ret)
5069 goto cleanup_render_ring;
d1b851fc 5070 }
68f95ba9 5071
d39398f5 5072 if (HAS_BLT(dev)) {
549f7365
CW
5073 ret = intel_init_blt_ring_buffer(dev);
5074 if (ret)
5075 goto cleanup_bsd_ring;
5076 }
5077
9a8a2213
BW
5078 if (HAS_VEBOX(dev)) {
5079 ret = intel_init_vebox_ring_buffer(dev);
5080 if (ret)
5081 goto cleanup_blt_ring;
5082 }
5083
845f74a7
ZY
5084 if (HAS_BSD2(dev)) {
5085 ret = intel_init_bsd2_ring_buffer(dev);
5086 if (ret)
5087 goto cleanup_vebox_ring;
5088 }
9a8a2213 5089
4fc7c971
BW
5090 return 0;
5091
9a8a2213 5092cleanup_vebox_ring:
117897f4 5093 intel_cleanup_engine(&dev_priv->engine[VECS]);
4fc7c971 5094cleanup_blt_ring:
117897f4 5095 intel_cleanup_engine(&dev_priv->engine[BCS]);
4fc7c971 5096cleanup_bsd_ring:
117897f4 5097 intel_cleanup_engine(&dev_priv->engine[VCS]);
4fc7c971 5098cleanup_render_ring:
117897f4 5099 intel_cleanup_engine(&dev_priv->engine[RCS]);
4fc7c971
BW
5100
5101 return ret;
5102}
5103
5104int
5105i915_gem_init_hw(struct drm_device *dev)
5106{
fac5e23e 5107 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 5108 struct intel_engine_cs *engine;
d200cda6 5109 int ret;
4fc7c971 5110
5e4f5189
CW
5111 /* Double layer security blanket, see i915_gem_init() */
5112 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5113
3accaf7e 5114 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
05e21cc4 5115 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
4fc7c971 5116
0bf21347
VS
5117 if (IS_HASWELL(dev))
5118 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
5119 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
9435373e 5120
88a2b2a3 5121 if (HAS_PCH_NOP(dev)) {
6ba844b0
DV
5122 if (IS_IVYBRIDGE(dev)) {
5123 u32 temp = I915_READ(GEN7_MSG_CTL);
5124 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
5125 I915_WRITE(GEN7_MSG_CTL, temp);
5126 } else if (INTEL_INFO(dev)->gen >= 7) {
5127 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
5128 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
5129 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
5130 }
88a2b2a3
BW
5131 }
5132
4fc7c971
BW
5133 i915_gem_init_swizzling(dev);
5134
d5abdfda
DV
5135 /*
5136 * At least 830 can leave some of the unused rings
5137 * "active" (ie. head != tail) after resume which
5138 * will prevent c3 entry. Makes sure all unused rings
5139 * are totally idle.
5140 */
5141 init_unused_rings(dev);
5142
ed54c1a1 5143 BUG_ON(!dev_priv->kernel_context);
90638cc1 5144
4ad2fd88
JH
5145 ret = i915_ppgtt_init_hw(dev);
5146 if (ret) {
5147 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
5148 goto out;
5149 }
5150
5151 /* Need to do basic initialisation of all rings first: */
b4ac5afc 5152 for_each_engine(engine, dev_priv) {
e2f80391 5153 ret = engine->init_hw(engine);
35a57ffb 5154 if (ret)
5e4f5189 5155 goto out;
35a57ffb 5156 }
99433931 5157
0ccdacf6
PA
5158 intel_mocs_init_l3cc_table(dev);
5159
33a732f4 5160 /* We can't enable contexts until all firmware is loaded */
e556f7c1 5161 ret = intel_guc_setup(dev);
e84fe803
NH
5162 if (ret)
5163 goto out;
5164
5e4f5189
CW
5165out:
5166 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2fa48d8d 5167 return ret;
8187a2b7
ZN
5168}
5169
1070a42b
CW
5170int i915_gem_init(struct drm_device *dev)
5171{
fac5e23e 5172 struct drm_i915_private *dev_priv = to_i915(dev);
1070a42b
CW
5173 int ret;
5174
1070a42b 5175 mutex_lock(&dev->struct_mutex);
d62b4892 5176
a83014d3 5177 if (!i915.enable_execlists) {
f3dc74c0 5178 dev_priv->gt.execbuf_submit = i915_gem_ringbuffer_submission;
117897f4
TU
5179 dev_priv->gt.init_engines = i915_gem_init_engines;
5180 dev_priv->gt.cleanup_engine = intel_cleanup_engine;
5181 dev_priv->gt.stop_engine = intel_stop_engine;
454afebd 5182 } else {
f3dc74c0 5183 dev_priv->gt.execbuf_submit = intel_execlists_submission;
117897f4
TU
5184 dev_priv->gt.init_engines = intel_logical_rings_init;
5185 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
5186 dev_priv->gt.stop_engine = intel_logical_ring_stop;
a83014d3
OM
5187 }
5188
5e4f5189
CW
5189 /* This is just a security blanket to placate dragons.
5190 * On some systems, we very sporadically observe that the first TLBs
5191 * used by the CS may be stale, despite us poking the TLB reset. If
5192 * we hold the forcewake during initialisation these problems
5193 * just magically go away.
5194 */
5195 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
5196
72778cb2 5197 i915_gem_init_userptr(dev_priv);
d85489d3 5198 i915_gem_init_ggtt(dev);
d62b4892 5199
2fa48d8d 5200 ret = i915_gem_context_init(dev);
7bcc3777
JN
5201 if (ret)
5202 goto out_unlock;
2fa48d8d 5203
117897f4 5204 ret = dev_priv->gt.init_engines(dev);
35a57ffb 5205 if (ret)
7bcc3777 5206 goto out_unlock;
2fa48d8d 5207
1070a42b 5208 ret = i915_gem_init_hw(dev);
60990320
CW
5209 if (ret == -EIO) {
5210 /* Allow ring initialisation to fail by marking the GPU as
5211 * wedged. But we only want to do this where the GPU is angry,
5212 * for all other failure, such as an allocation failure, bail.
5213 */
5214 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
805de8f4 5215 atomic_or(I915_WEDGED, &dev_priv->gpu_error.reset_counter);
60990320 5216 ret = 0;
1070a42b 5217 }
7bcc3777
JN
5218
5219out_unlock:
5e4f5189 5220 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
60990320 5221 mutex_unlock(&dev->struct_mutex);
1070a42b 5222
60990320 5223 return ret;
1070a42b
CW
5224}
5225
8187a2b7 5226void
117897f4 5227i915_gem_cleanup_engines(struct drm_device *dev)
8187a2b7 5228{
fac5e23e 5229 struct drm_i915_private *dev_priv = to_i915(dev);
e2f80391 5230 struct intel_engine_cs *engine;
8187a2b7 5231
b4ac5afc 5232 for_each_engine(engine, dev_priv)
117897f4 5233 dev_priv->gt.cleanup_engine(engine);
8187a2b7
ZN
5234}
5235
64193406 5236static void
666796da 5237init_engine_lists(struct intel_engine_cs *engine)
64193406 5238{
0bc40be8
TU
5239 INIT_LIST_HEAD(&engine->active_list);
5240 INIT_LIST_HEAD(&engine->request_list);
64193406
CW
5241}
5242
40ae4e16
ID
5243void
5244i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
5245{
91c8a326 5246 struct drm_device *dev = &dev_priv->drm;
40ae4e16
ID
5247
5248 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
5249 !IS_CHERRYVIEW(dev_priv))
5250 dev_priv->num_fence_regs = 32;
5251 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
5252 IS_I945GM(dev_priv) || IS_G33(dev_priv))
5253 dev_priv->num_fence_regs = 16;
5254 else
5255 dev_priv->num_fence_regs = 8;
5256
c033666a 5257 if (intel_vgpu_active(dev_priv))
40ae4e16
ID
5258 dev_priv->num_fence_regs =
5259 I915_READ(vgtif_reg(avail_rs.fence_num));
5260
5261 /* Initialize fence registers to zero */
5262 i915_gem_restore_fences(dev);
5263
5264 i915_gem_detect_bit_6_swizzle(dev);
64193406
CW
5265}
5266
673a394b 5267void
d64aa096 5268i915_gem_load_init(struct drm_device *dev)
673a394b 5269{
fac5e23e 5270 struct drm_i915_private *dev_priv = to_i915(dev);
42dcedd4
CW
5271 int i;
5272
efab6d8d 5273 dev_priv->objects =
42dcedd4
CW
5274 kmem_cache_create("i915_gem_object",
5275 sizeof(struct drm_i915_gem_object), 0,
5276 SLAB_HWCACHE_ALIGN,
5277 NULL);
e20d2ab7
CW
5278 dev_priv->vmas =
5279 kmem_cache_create("i915_gem_vma",
5280 sizeof(struct i915_vma), 0,
5281 SLAB_HWCACHE_ALIGN,
5282 NULL);
efab6d8d
CW
5283 dev_priv->requests =
5284 kmem_cache_create("i915_gem_request",
5285 sizeof(struct drm_i915_gem_request), 0,
5286 SLAB_HWCACHE_ALIGN,
5287 NULL);
673a394b 5288
fc8c067e 5289 INIT_LIST_HEAD(&dev_priv->vm_list);
a33afea5 5290 INIT_LIST_HEAD(&dev_priv->context_list);
6c085a72
CW
5291 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
5292 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
a09ba7fa 5293 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
666796da
TU
5294 for (i = 0; i < I915_NUM_ENGINES; i++)
5295 init_engine_lists(&dev_priv->engine[i]);
4b9de737 5296 for (i = 0; i < I915_MAX_NUM_FENCES; i++)
007cc8ac 5297 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
67d97da3 5298 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
673a394b 5299 i915_gem_retire_work_handler);
67d97da3 5300 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
b29c19b6 5301 i915_gem_idle_work_handler);
1f15b76f 5302 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
1f83fee0 5303 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
31169714 5304
72bfa19c
CW
5305 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
5306
19b2dbde 5307 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
10ed13e4 5308
6b95a207 5309 init_waitqueue_head(&dev_priv->pending_flip_queue);
17250b71 5310
ce453d81
CW
5311 dev_priv->mm.interruptible = true;
5312
f99d7069 5313 mutex_init(&dev_priv->fb_tracking.lock);
673a394b 5314}
71acb5eb 5315
d64aa096
ID
5316void i915_gem_load_cleanup(struct drm_device *dev)
5317{
5318 struct drm_i915_private *dev_priv = to_i915(dev);
5319
5320 kmem_cache_destroy(dev_priv->requests);
5321 kmem_cache_destroy(dev_priv->vmas);
5322 kmem_cache_destroy(dev_priv->objects);
5323}
5324
461fb99c
CW
5325int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
5326{
5327 struct drm_i915_gem_object *obj;
5328
5329 /* Called just before we write the hibernation image.
5330 *
5331 * We need to update the domain tracking to reflect that the CPU
5332 * will be accessing all the pages to create and restore from the
5333 * hibernation, and so upon restoration those pages will be in the
5334 * CPU domain.
5335 *
5336 * To make sure the hibernation image contains the latest state,
5337 * we update that state just before writing out the image.
5338 */
5339
5340 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
5341 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5342 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5343 }
5344
5345 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
5346 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
5347 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
5348 }
5349
5350 return 0;
5351}
5352
f787a5f5 5353void i915_gem_release(struct drm_device *dev, struct drm_file *file)
b962442e 5354{
f787a5f5 5355 struct drm_i915_file_private *file_priv = file->driver_priv;
b962442e
EA
5356
5357 /* Clean up our request list when the client is going away, so that
5358 * later retire_requests won't dereference our soon-to-be-gone
5359 * file_priv.
5360 */
1c25595f 5361 spin_lock(&file_priv->mm.lock);
f787a5f5
CW
5362 while (!list_empty(&file_priv->mm.request_list)) {
5363 struct drm_i915_gem_request *request;
5364
5365 request = list_first_entry(&file_priv->mm.request_list,
5366 struct drm_i915_gem_request,
5367 client_list);
5368 list_del(&request->client_list);
5369 request->file_priv = NULL;
5370 }
1c25595f 5371 spin_unlock(&file_priv->mm.lock);
b29c19b6 5372
2e1b8730 5373 if (!list_empty(&file_priv->rps.link)) {
8d3afd7d 5374 spin_lock(&to_i915(dev)->rps.client_lock);
2e1b8730 5375 list_del(&file_priv->rps.link);
8d3afd7d 5376 spin_unlock(&to_i915(dev)->rps.client_lock);
1854d5ca 5377 }
b29c19b6
CW
5378}
5379
5380int i915_gem_open(struct drm_device *dev, struct drm_file *file)
5381{
5382 struct drm_i915_file_private *file_priv;
e422b888 5383 int ret;
b29c19b6
CW
5384
5385 DRM_DEBUG_DRIVER("\n");
5386
5387 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
5388 if (!file_priv)
5389 return -ENOMEM;
5390
5391 file->driver_priv = file_priv;
f19ec8cb 5392 file_priv->dev_priv = to_i915(dev);
ab0e7ff9 5393 file_priv->file = file;
2e1b8730 5394 INIT_LIST_HEAD(&file_priv->rps.link);
b29c19b6
CW
5395
5396 spin_lock_init(&file_priv->mm.lock);
5397 INIT_LIST_HEAD(&file_priv->mm.request_list);
b29c19b6 5398
de1add36
TU
5399 file_priv->bsd_ring = -1;
5400
e422b888
BW
5401 ret = i915_gem_context_open(dev, file);
5402 if (ret)
5403 kfree(file_priv);
b29c19b6 5404
e422b888 5405 return ret;
b29c19b6
CW
5406}
5407
b680c37a
DV
5408/**
5409 * i915_gem_track_fb - update frontbuffer tracking
d9072a3e
GT
5410 * @old: current GEM buffer for the frontbuffer slots
5411 * @new: new GEM buffer for the frontbuffer slots
5412 * @frontbuffer_bits: bitmask of frontbuffer slots
b680c37a
DV
5413 *
5414 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
5415 * from @old and setting them in @new. Both @old and @new can be NULL.
5416 */
a071fa00
DV
5417void i915_gem_track_fb(struct drm_i915_gem_object *old,
5418 struct drm_i915_gem_object *new,
5419 unsigned frontbuffer_bits)
5420{
5421 if (old) {
5422 WARN_ON(!mutex_is_locked(&old->base.dev->struct_mutex));
5423 WARN_ON(!(old->frontbuffer_bits & frontbuffer_bits));
5424 old->frontbuffer_bits &= ~frontbuffer_bits;
5425 }
5426
5427 if (new) {
5428 WARN_ON(!mutex_is_locked(&new->base.dev->struct_mutex));
5429 WARN_ON(new->frontbuffer_bits & frontbuffer_bits);
5430 new->frontbuffer_bits |= frontbuffer_bits;
5431 }
5432}
5433
a70a3148 5434/* All the new VM stuff */
088e0df4
MT
5435u64 i915_gem_obj_offset(struct drm_i915_gem_object *o,
5436 struct i915_address_space *vm)
a70a3148 5437{
fac5e23e 5438 struct drm_i915_private *dev_priv = to_i915(o->base.dev);
a70a3148
BW
5439 struct i915_vma *vma;
5440
896ab1a5 5441 WARN_ON(vm == &dev_priv->mm.aliasing_ppgtt->base);
a70a3148 5442
1c7f4bca 5443 list_for_each_entry(vma, &o->vma_list, obj_link) {
596c5923 5444 if (vma->is_ggtt &&
ec7adb6e
JL
5445 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5446 continue;
5447 if (vma->vm == vm)
a70a3148 5448 return vma->node.start;
a70a3148 5449 }
ec7adb6e 5450
f25748ea
DV
5451 WARN(1, "%s vma for this object not found.\n",
5452 i915_is_ggtt(vm) ? "global" : "ppgtt");
a70a3148
BW
5453 return -1;
5454}
5455
088e0df4
MT
5456u64 i915_gem_obj_ggtt_offset_view(struct drm_i915_gem_object *o,
5457 const struct i915_ggtt_view *view)
a70a3148
BW
5458{
5459 struct i915_vma *vma;
5460
1c7f4bca 5461 list_for_each_entry(vma, &o->vma_list, obj_link)
8aac2220 5462 if (vma->is_ggtt && i915_ggtt_view_equal(&vma->ggtt_view, view))
ec7adb6e
JL
5463 return vma->node.start;
5464
5678ad73 5465 WARN(1, "global vma for this object not found. (view=%u)\n", view->type);
ec7adb6e
JL
5466 return -1;
5467}
5468
5469bool i915_gem_obj_bound(struct drm_i915_gem_object *o,
5470 struct i915_address_space *vm)
5471{
5472 struct i915_vma *vma;
5473
1c7f4bca 5474 list_for_each_entry(vma, &o->vma_list, obj_link) {
596c5923 5475 if (vma->is_ggtt &&
ec7adb6e
JL
5476 vma->ggtt_view.type != I915_GGTT_VIEW_NORMAL)
5477 continue;
5478 if (vma->vm == vm && drm_mm_node_allocated(&vma->node))
5479 return true;
5480 }
5481
5482 return false;
5483}
5484
5485bool i915_gem_obj_ggtt_bound_view(struct drm_i915_gem_object *o,
9abc4648 5486 const struct i915_ggtt_view *view)
ec7adb6e 5487{
ec7adb6e
JL
5488 struct i915_vma *vma;
5489
1c7f4bca 5490 list_for_each_entry(vma, &o->vma_list, obj_link)
ff5ec22d 5491 if (vma->is_ggtt &&
9abc4648 5492 i915_ggtt_view_equal(&vma->ggtt_view, view) &&
fe14d5f4 5493 drm_mm_node_allocated(&vma->node))
a70a3148
BW
5494 return true;
5495
5496 return false;
5497}
5498
5499bool i915_gem_obj_bound_any(struct drm_i915_gem_object *o)
5500{
5a1d5eb0 5501 struct i915_vma *vma;
a70a3148 5502
1c7f4bca 5503 list_for_each_entry(vma, &o->vma_list, obj_link)
5a1d5eb0 5504 if (drm_mm_node_allocated(&vma->node))
a70a3148
BW
5505 return true;
5506
5507 return false;
5508}
5509
8da32727 5510unsigned long i915_gem_obj_ggtt_size(struct drm_i915_gem_object *o)
a70a3148 5511{
a70a3148
BW
5512 struct i915_vma *vma;
5513
8da32727 5514 GEM_BUG_ON(list_empty(&o->vma_list));
a70a3148 5515
1c7f4bca 5516 list_for_each_entry(vma, &o->vma_list, obj_link) {
596c5923 5517 if (vma->is_ggtt &&
8da32727 5518 vma->ggtt_view.type == I915_GGTT_VIEW_NORMAL)
a70a3148 5519 return vma->node.size;
ec7adb6e 5520 }
8da32727 5521
a70a3148
BW
5522 return 0;
5523}
5524
ec7adb6e 5525bool i915_gem_obj_is_pinned(struct drm_i915_gem_object *obj)
5c2abbea
BW
5526{
5527 struct i915_vma *vma;
1c7f4bca 5528 list_for_each_entry(vma, &obj->vma_list, obj_link)
ec7adb6e
JL
5529 if (vma->pin_count > 0)
5530 return true;
a6631ae1 5531
ec7adb6e 5532 return false;
5c2abbea 5533}
ea70299d 5534
033908ae
DG
5535/* Like i915_gem_object_get_page(), but mark the returned page dirty */
5536struct page *
5537i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
5538{
5539 struct page *page;
5540
5541 /* Only default objects have per-page dirty tracking */
b9bcd14a 5542 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
033908ae
DG
5543 return NULL;
5544
5545 page = i915_gem_object_get_page(obj, n);
5546 set_page_dirty(page);
5547 return page;
5548}
5549
ea70299d
DG
5550/* Allocate a new GEM object and fill it with the supplied data */
5551struct drm_i915_gem_object *
5552i915_gem_object_create_from_data(struct drm_device *dev,
5553 const void *data, size_t size)
5554{
5555 struct drm_i915_gem_object *obj;
5556 struct sg_table *sg;
5557 size_t bytes;
5558 int ret;
5559
d37cd8a8 5560 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
fe3db79b 5561 if (IS_ERR(obj))
ea70299d
DG
5562 return obj;
5563
5564 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5565 if (ret)
5566 goto fail;
5567
5568 ret = i915_gem_object_get_pages(obj);
5569 if (ret)
5570 goto fail;
5571
5572 i915_gem_object_pin_pages(obj);
5573 sg = obj->pages;
5574 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
9e7d18c0 5575 obj->dirty = 1; /* Backing store is now out of date */
ea70299d
DG
5576 i915_gem_object_unpin_pages(obj);
5577
5578 if (WARN_ON(bytes != size)) {
5579 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
5580 ret = -EFAULT;
5581 goto fail;
5582 }
5583
5584 return obj;
5585
5586fail:
5587 drm_gem_object_unreference(&obj->base);
5588 return ERR_PTR(ret);
5589}
This page took 1.604451 seconds and 5 git commands to generate.