drm/i915: Store number of active engines in device info
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
508842a0 76 * GPU. The GPU has loaded its state already and has stored away the gtt
254f965c
BW
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c 90#include "i915_drv.h"
198c974d 91#include "i915_trace.h"
254f965c 92
b2e862d0
CW
93#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
40521054
BW
95/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
b731d33d
BW
99#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
40521054 101
c033666a 102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
b731d33d 103{
c033666a 104 if (IS_GEN6(dev_priv))
b731d33d
BW
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
c033666a 110static int get_context_size(struct drm_i915_private *dev_priv)
254f965c 111{
254f965c
BW
112 int ret;
113 u32 reg;
114
c033666a 115 switch (INTEL_GEN(dev_priv)) {
254f965c
BW
116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
4f91dd6f 121 reg = I915_READ(GEN7_CXT_SIZE);
c033666a 122 if (IS_HASWELL(dev_priv))
a0de80a0 123 ret = HSW_CXT_TOTAL_SIZE;
2e4291e0
BW
124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c 126 break;
8897644a
BW
127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
254f965c
BW
130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
dce3271b 137void i915_gem_context_free(struct kref *ctx_ref)
40521054 138{
e2efd130 139 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
bca44d80 140 int i;
40521054 141
91c8a326 142 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
198c974d 143 trace_i915_context_free(ctx);
50e046b6 144 GEM_BUG_ON(!ctx->closed);
198c974d 145
ae6c4806
DV
146 i915_ppgtt_put(ctx->ppgtt);
147
bca44d80
CW
148 for (i = 0; i < I915_NUM_ENGINES; i++) {
149 struct intel_context *ce = &ctx->engine[i];
150
151 if (!ce->state)
152 continue;
153
154 WARN_ON(ce->pin_count);
dca33ecc 155 if (ce->ring)
7e37f889 156 intel_ring_free(ce->ring);
bca44d80 157
f8c417cd 158 i915_gem_object_put(ce->state);
bca44d80
CW
159 }
160
c7c48dfd 161 list_del(&ctx->link);
5d1808ec
CW
162
163 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
40521054
BW
164 kfree(ctx);
165}
166
8c857917 167struct drm_i915_gem_object *
aa0c13da
OM
168i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
169{
170 struct drm_i915_gem_object *obj;
171 int ret;
172
499f2697
CW
173 lockdep_assert_held(&dev->struct_mutex);
174
d37cd8a8 175 obj = i915_gem_object_create(dev, size);
fe3db79b
CW
176 if (IS_ERR(obj))
177 return obj;
aa0c13da
OM
178
179 /*
180 * Try to make the context utilize L3 as well as LLC.
181 *
182 * On VLV we don't have L3 controls in the PTEs so we
183 * shouldn't touch the cache level, especially as that
184 * would make the object snooped which might have a
185 * negative performance impact.
4d3e904c
WB
186 *
187 * Snooping is required on non-llc platforms in execlist
188 * mode, but since all GGTT accesses use PAT entry 0 we
189 * get snooping anyway regardless of cache_level.
190 *
191 * This is only applicable for Ivy Bridge devices since
192 * later platforms don't have L3 control bits in the PTE.
aa0c13da 193 */
4d3e904c 194 if (IS_IVYBRIDGE(dev)) {
aa0c13da
OM
195 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
196 /* Failure shouldn't ever happen this early */
197 if (WARN_ON(ret)) {
f8c417cd 198 i915_gem_object_put(obj);
aa0c13da
OM
199 return ERR_PTR(ret);
200 }
201 }
202
203 return obj;
204}
205
50e046b6
CW
206static void i915_ppgtt_close(struct i915_address_space *vm)
207{
208 struct list_head *phases[] = {
209 &vm->active_list,
210 &vm->inactive_list,
211 &vm->unbound_list,
212 NULL,
213 }, **phase;
214
215 GEM_BUG_ON(vm->closed);
216 vm->closed = true;
217
218 for (phase = phases; *phase; phase++) {
219 struct i915_vma *vma, *vn;
220
221 list_for_each_entry_safe(vma, vn, *phase, vm_link)
3272db53 222 if (!i915_vma_is_closed(vma))
50e046b6
CW
223 i915_vma_close(vma);
224 }
225}
226
227static void context_close(struct i915_gem_context *ctx)
228{
229 GEM_BUG_ON(ctx->closed);
230 ctx->closed = true;
231 if (ctx->ppgtt)
232 i915_ppgtt_close(&ctx->ppgtt->base);
233 ctx->file_priv = ERR_PTR(-EBADF);
234 i915_gem_context_put(ctx);
235}
236
5d1808ec
CW
237static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
238{
239 int ret;
240
241 ret = ida_simple_get(&dev_priv->context_hw_ida,
242 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
243 if (ret < 0) {
244 /* Contexts are only released when no longer active.
245 * Flush any pending retires to hopefully release some
246 * stale contexts and try again.
247 */
c033666a 248 i915_gem_retire_requests(dev_priv);
5d1808ec
CW
249 ret = ida_simple_get(&dev_priv->context_hw_ida,
250 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
251 if (ret < 0)
252 return ret;
253 }
254
255 *out = ret;
256 return 0;
257}
258
e2efd130 259static struct i915_gem_context *
0eea67eb 260__create_hw_context(struct drm_device *dev,
ee960be7 261 struct drm_i915_file_private *file_priv)
40521054 262{
fac5e23e 263 struct drm_i915_private *dev_priv = to_i915(dev);
e2efd130 264 struct i915_gem_context *ctx;
c8c470af 265 int ret;
40521054 266
f94982b0 267 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
268 if (ctx == NULL)
269 return ERR_PTR(-ENOMEM);
40521054 270
5d1808ec
CW
271 ret = assign_hw_id(dev_priv, &ctx->hw_id);
272 if (ret) {
273 kfree(ctx);
274 return ERR_PTR(ret);
275 }
276
dce3271b 277 kref_init(&ctx->ref);
691e6415 278 list_add_tail(&ctx->link, &dev_priv->context_list);
9ea4feec 279 ctx->i915 = dev_priv;
40521054 280
0cb26a8e
CW
281 ctx->ggtt_alignment = get_context_alignment(dev_priv);
282
691e6415 283 if (dev_priv->hw_context_size) {
aa0c13da
OM
284 struct drm_i915_gem_object *obj =
285 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
286 if (IS_ERR(obj)) {
287 ret = PTR_ERR(obj);
4615d4c9 288 goto err_out;
691e6415 289 }
bca44d80 290 ctx->engine[RCS].state = obj;
691e6415 291 }
40521054
BW
292
293 /* Default context will never have a file_priv */
691e6415
CW
294 if (file_priv != NULL) {
295 ret = idr_alloc(&file_priv->context_idr, ctx,
821d66dd 296 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
691e6415
CW
297 if (ret < 0)
298 goto err_out;
299 } else
821d66dd 300 ret = DEFAULT_CONTEXT_HANDLE;
dce3271b
MK
301
302 ctx->file_priv = file_priv;
821d66dd 303 ctx->user_handle = ret;
3ccfd19d
BW
304 /* NB: Mark all slices as needing a remap so that when the context first
305 * loads it will restore whatever remap state already exists. If there
306 * is no remap info, it will be a NOP. */
b2e862d0 307 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
40521054 308
676fa572 309 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
bcd794c2 310 ctx->ring_size = 4 * PAGE_SIZE;
c01fc532
ZW
311 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
312 GEN8_CTX_ADDRESSING_MODE_SHIFT;
3c7ba635 313 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
676fa572 314
146937e5 315 return ctx;
40521054
BW
316
317err_out:
50e046b6 318 context_close(ctx);
146937e5 319 return ERR_PTR(ret);
40521054
BW
320}
321
254f965c
BW
322/**
323 * The default context needs to exist per ring that uses contexts. It stores the
324 * context state of the GPU for applications that don't utilize HW contexts, as
325 * well as an idle case.
326 */
e2efd130 327static struct i915_gem_context *
0eea67eb 328i915_gem_create_context(struct drm_device *dev,
d624d86e 329 struct drm_i915_file_private *file_priv)
254f965c 330{
e2efd130 331 struct i915_gem_context *ctx;
40521054 332
499f2697 333 lockdep_assert_held(&dev->struct_mutex);
40521054 334
0eea67eb 335 ctx = __create_hw_context(dev, file_priv);
146937e5 336 if (IS_ERR(ctx))
a45d0f6a 337 return ctx;
40521054 338
d624d86e 339 if (USES_FULL_PPGTT(dev)) {
2bfa996e
CW
340 struct i915_hw_ppgtt *ppgtt =
341 i915_ppgtt_create(to_i915(dev), file_priv);
bdf4fd7e 342
c6aab916 343 if (IS_ERR(ppgtt)) {
0eea67eb
BW
344 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
345 PTR_ERR(ppgtt));
c6aab916 346 idr_remove(&file_priv->context_idr, ctx->user_handle);
50e046b6 347 context_close(ctx);
c6aab916 348 return ERR_CAST(ppgtt);
ae6c4806
DV
349 }
350
351 ctx->ppgtt = ppgtt;
352 }
bdf4fd7e 353
198c974d
DCS
354 trace_i915_context_create(ctx);
355
a45d0f6a 356 return ctx;
254f965c
BW
357}
358
c8c35799
ZW
359/**
360 * i915_gem_context_create_gvt - create a GVT GEM context
361 * @dev: drm device *
362 *
363 * This function is used to create a GVT specific GEM context.
364 *
365 * Returns:
366 * pointer to i915_gem_context on success, error pointer if failed
367 *
368 */
369struct i915_gem_context *
370i915_gem_context_create_gvt(struct drm_device *dev)
371{
372 struct i915_gem_context *ctx;
373 int ret;
374
375 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
376 return ERR_PTR(-ENODEV);
377
378 ret = i915_mutex_lock_interruptible(dev);
379 if (ret)
380 return ERR_PTR(ret);
381
382 ctx = i915_gem_create_context(dev, NULL);
383 if (IS_ERR(ctx))
384 goto out;
385
386 ctx->execlists_force_single_submission = true;
387 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
388out:
389 mutex_unlock(&dev->struct_mutex);
390 return ctx;
391}
392
e2efd130 393static void i915_gem_context_unpin(struct i915_gem_context *ctx,
a0b4a6a8
TU
394 struct intel_engine_cs *engine)
395{
f4e2dece
TU
396 if (i915.enable_execlists) {
397 intel_lr_context_unpin(ctx, engine);
398 } else {
bca44d80
CW
399 struct intel_context *ce = &ctx->engine[engine->id];
400
401 if (ce->state)
402 i915_gem_object_ggtt_unpin(ce->state);
403
9a6feaf0 404 i915_gem_context_put(ctx);
f4e2dece 405 }
a0b4a6a8
TU
406}
407
acce9ffa
BW
408void i915_gem_context_reset(struct drm_device *dev)
409{
fac5e23e 410 struct drm_i915_private *dev_priv = to_i915(dev);
acce9ffa 411
499f2697
CW
412 lockdep_assert_held(&dev->struct_mutex);
413
3e5b6f05 414 if (i915.enable_execlists) {
e2efd130 415 struct i915_gem_context *ctx;
3e5b6f05 416
a0b4a6a8 417 list_for_each_entry(ctx, &dev_priv->context_list, link)
7d774cac 418 intel_lr_context_reset(dev_priv, ctx);
3e5b6f05 419 }
ecdb5fd8 420
b2e862d0 421 i915_gem_context_lost(dev_priv);
acce9ffa
BW
422}
423
8245be31 424int i915_gem_context_init(struct drm_device *dev)
254f965c 425{
fac5e23e 426 struct drm_i915_private *dev_priv = to_i915(dev);
e2efd130 427 struct i915_gem_context *ctx;
254f965c 428
2fa48d8d
BW
429 /* Init should only be called once per module load. Eventually the
430 * restriction on the context_disabled check can be loosened. */
ed54c1a1 431 if (WARN_ON(dev_priv->kernel_context))
8245be31 432 return 0;
254f965c 433
c033666a
CW
434 if (intel_vgpu_active(dev_priv) &&
435 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
a0bd6c31
ZL
436 if (!i915.enable_execlists) {
437 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
438 return -EINVAL;
439 }
440 }
441
5d1808ec
CW
442 /* Using the simple ida interface, the max is limited by sizeof(int) */
443 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
444 ida_init(&dev_priv->context_hw_ida);
445
ede7d42b
OM
446 if (i915.enable_execlists) {
447 /* NB: intentionally left blank. We will allocate our own
448 * backing objects as we need them, thank you very much */
449 dev_priv->hw_context_size = 0;
c033666a
CW
450 } else if (HAS_HW_CONTEXTS(dev_priv)) {
451 dev_priv->hw_context_size =
452 round_up(get_context_size(dev_priv), 4096);
691e6415
CW
453 if (dev_priv->hw_context_size > (1<<20)) {
454 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
455 dev_priv->hw_context_size);
456 dev_priv->hw_context_size = 0;
457 }
254f965c
BW
458 }
459
d624d86e 460 ctx = i915_gem_create_context(dev, NULL);
691e6415
CW
461 if (IS_ERR(ctx)) {
462 DRM_ERROR("Failed to create default global context (error %ld)\n",
463 PTR_ERR(ctx));
464 return PTR_ERR(ctx);
254f965c
BW
465 }
466
ed54c1a1 467 dev_priv->kernel_context = ctx;
67e3d297 468
ede7d42b
OM
469 DRM_DEBUG_DRIVER("%s context support initialized\n",
470 i915.enable_execlists ? "LR" :
471 dev_priv->hw_context_size ? "HW" : "fake");
8245be31 472 return 0;
254f965c
BW
473}
474
b2e862d0
CW
475void i915_gem_context_lost(struct drm_i915_private *dev_priv)
476{
477 struct intel_engine_cs *engine;
478
91c8a326 479 lockdep_assert_held(&dev_priv->drm.struct_mutex);
499f2697 480
b2e862d0 481 for_each_engine(engine, dev_priv) {
bca44d80
CW
482 if (engine->last_context) {
483 i915_gem_context_unpin(engine->last_context, engine);
484 engine->last_context = NULL;
485 }
b2e862d0
CW
486 }
487
c7c3c07d
CW
488 /* Force the GPU state to be restored on enabling */
489 if (!i915.enable_execlists) {
a168b2d8
CW
490 struct i915_gem_context *ctx;
491
492 list_for_each_entry(ctx, &dev_priv->context_list, link) {
493 if (!i915_gem_context_is_default(ctx))
494 continue;
495
496 for_each_engine(engine, dev_priv)
497 ctx->engine[engine->id].initialised = false;
498
499 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
500 }
501
c7c3c07d
CW
502 for_each_engine(engine, dev_priv) {
503 struct intel_context *kce =
504 &dev_priv->kernel_context->engine[engine->id];
505
506 kce->initialised = true;
507 }
508 }
b2e862d0
CW
509}
510
254f965c
BW
511void i915_gem_context_fini(struct drm_device *dev)
512{
fac5e23e 513 struct drm_i915_private *dev_priv = to_i915(dev);
e2efd130 514 struct i915_gem_context *dctx = dev_priv->kernel_context;
b2e862d0 515
499f2697
CW
516 lockdep_assert_held(&dev->struct_mutex);
517
50e046b6 518 context_close(dctx);
ed54c1a1 519 dev_priv->kernel_context = NULL;
5d1808ec
CW
520
521 ida_destroy(&dev_priv->context_hw_ida);
254f965c
BW
522}
523
40521054
BW
524static int context_idr_cleanup(int id, void *p, void *data)
525{
e2efd130 526 struct i915_gem_context *ctx = p;
40521054 527
50e046b6 528 context_close(ctx);
40521054 529 return 0;
254f965c
BW
530}
531
e422b888
BW
532int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
533{
534 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 535 struct i915_gem_context *ctx;
e422b888
BW
536
537 idr_init(&file_priv->context_idr);
538
0eea67eb 539 mutex_lock(&dev->struct_mutex);
d624d86e 540 ctx = i915_gem_create_context(dev, file_priv);
0eea67eb
BW
541 mutex_unlock(&dev->struct_mutex);
542
f83d6518 543 if (IS_ERR(ctx)) {
0eea67eb 544 idr_destroy(&file_priv->context_idr);
f83d6518 545 return PTR_ERR(ctx);
0eea67eb
BW
546 }
547
e422b888
BW
548 return 0;
549}
550
254f965c
BW
551void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
552{
40521054 553 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 554
499f2697
CW
555 lockdep_assert_held(&dev->struct_mutex);
556
73c273eb 557 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054 558 idr_destroy(&file_priv->context_idr);
40521054
BW
559}
560
e0556841 561static inline int
1d719cda 562mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
e0556841 563{
c033666a 564 struct drm_i915_private *dev_priv = req->i915;
7e37f889 565 struct intel_ring *ring = req->ring;
4a570db5 566 struct intel_engine_cs *engine = req->engine;
e80f14b6 567 u32 flags = hw_flags | MI_MM_SPACE_GTT;
2c550183
CW
568 const int num_rings =
569 /* Use an extended w/a on ivb+ if signalling from other rings */
39df9190 570 i915.semaphores ?
c1bb1145 571 INTEL_INFO(dev_priv)->num_rings - 1 :
2c550183 572 0;
b4ac5afc 573 int len, ret;
e0556841 574
12b0286f
BW
575 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
576 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
577 * explicitly, so we rely on the value at ring init, stored in
578 * itlb_before_ctx_switch.
579 */
c033666a 580 if (IS_GEN6(dev_priv)) {
7c9cf4e3 581 ret = engine->emit_flush(req, EMIT_INVALIDATE);
12b0286f
BW
582 if (ret)
583 return ret;
584 }
585
e80f14b6 586 /* These flags are for resource streamer on HSW+ */
c033666a 587 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
4c436d55 588 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
c033666a 589 else if (INTEL_GEN(dev_priv) < 8)
e80f14b6
BW
590 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
591
2c550183
CW
592
593 len = 4;
c033666a 594 if (INTEL_GEN(dev_priv) >= 7)
e9135c4f 595 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
2c550183 596
5fb9de1a 597 ret = intel_ring_begin(req, len);
e0556841
BW
598 if (ret)
599 return ret;
600
b3f797ac 601 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
c033666a 602 if (INTEL_GEN(dev_priv) >= 7) {
b5321f30 603 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
2c550183
CW
604 if (num_rings) {
605 struct intel_engine_cs *signaller;
606
b5321f30 607 intel_ring_emit(ring,
e2f80391 608 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 609 for_each_engine(signaller, dev_priv) {
e2f80391 610 if (signaller == engine)
2c550183
CW
611 continue;
612
b5321f30 613 intel_ring_emit_reg(ring,
e2f80391 614 RING_PSMI_CTL(signaller->mmio_base));
b5321f30 615 intel_ring_emit(ring,
e2f80391 616 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183
CW
617 }
618 }
619 }
e37ec39b 620
b5321f30
CW
621 intel_ring_emit(ring, MI_NOOP);
622 intel_ring_emit(ring, MI_SET_CONTEXT);
623 intel_ring_emit(ring,
bca44d80 624 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
e80f14b6 625 flags);
2b7e8082
VS
626 /*
627 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
628 * WaMiSetContext_Hang:snb,ivb,vlv
629 */
b5321f30 630 intel_ring_emit(ring, MI_NOOP);
e0556841 631
c033666a 632 if (INTEL_GEN(dev_priv) >= 7) {
2c550183
CW
633 if (num_rings) {
634 struct intel_engine_cs *signaller;
e9135c4f 635 i915_reg_t last_reg = {}; /* keep gcc quiet */
2c550183 636
b5321f30 637 intel_ring_emit(ring,
e2f80391 638 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 639 for_each_engine(signaller, dev_priv) {
e2f80391 640 if (signaller == engine)
2c550183
CW
641 continue;
642
e9135c4f 643 last_reg = RING_PSMI_CTL(signaller->mmio_base);
b5321f30
CW
644 intel_ring_emit_reg(ring, last_reg);
645 intel_ring_emit(ring,
e2f80391 646 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183 647 }
e9135c4f
CW
648
649 /* Insert a delay before the next switch! */
b5321f30 650 intel_ring_emit(ring,
e9135c4f
CW
651 MI_STORE_REGISTER_MEM |
652 MI_SRM_LRM_GLOBAL_GTT);
b5321f30
CW
653 intel_ring_emit_reg(ring, last_reg);
654 intel_ring_emit(ring, engine->scratch.gtt_offset);
655 intel_ring_emit(ring, MI_NOOP);
2c550183 656 }
b5321f30 657 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
2c550183 658 }
e37ec39b 659
b5321f30 660 intel_ring_advance(ring);
e0556841
BW
661
662 return ret;
663}
664
d200cda6 665static int remap_l3(struct drm_i915_gem_request *req, int slice)
b0ebde39 666{
ff55b5e8 667 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
7e37f889 668 struct intel_ring *ring = req->ring;
b0ebde39
CW
669 int i, ret;
670
ff55b5e8 671 if (!remap_info)
b0ebde39
CW
672 return 0;
673
ff55b5e8 674 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
b0ebde39
CW
675 if (ret)
676 return ret;
677
678 /*
679 * Note: We do not worry about the concurrent register cacheline hang
680 * here because no other code should access these registers other than
681 * at initialization time.
682 */
b5321f30 683 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
ff55b5e8 684 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
b5321f30
CW
685 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
686 intel_ring_emit(ring, remap_info[i]);
b0ebde39 687 }
b5321f30
CW
688 intel_ring_emit(ring, MI_NOOP);
689 intel_ring_advance(ring);
b0ebde39 690
ff55b5e8 691 return 0;
b0ebde39
CW
692}
693
f9326be5
CW
694static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
695 struct intel_engine_cs *engine,
e2efd130 696 struct i915_gem_context *to)
317b4e90 697{
563222a7
BW
698 if (to->remap_slice)
699 return false;
700
bca44d80 701 if (!to->engine[RCS].initialised)
fcb5106d
CW
702 return false;
703
f9326be5 704 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
fcb5106d 705 return false;
317b4e90 706
fcb5106d 707 return to == engine->last_context;
317b4e90
BW
708}
709
710static bool
f9326be5
CW
711needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
712 struct intel_engine_cs *engine,
e2efd130 713 struct i915_gem_context *to)
317b4e90 714{
f9326be5 715 if (!ppgtt)
317b4e90
BW
716 return false;
717
f9326be5
CW
718 /* Always load the ppgtt on first use */
719 if (!engine->last_context)
720 return true;
721
722 /* Same context without new entries, skip */
e1a8daa2 723 if (engine->last_context == to &&
f9326be5 724 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
e1a8daa2
CW
725 return false;
726
727 if (engine->id != RCS)
317b4e90
BW
728 return true;
729
c033666a 730 if (INTEL_GEN(engine->i915) < 8)
317b4e90
BW
731 return true;
732
733 return false;
734}
735
736static bool
f9326be5 737needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
e2efd130 738 struct i915_gem_context *to,
f9326be5 739 u32 hw_flags)
317b4e90 740{
f9326be5 741 if (!ppgtt)
317b4e90
BW
742 return false;
743
fcb5106d 744 if (!IS_GEN8(to->i915))
317b4e90
BW
745 return false;
746
6702cf16 747 if (hw_flags & MI_RESTORE_INHIBIT)
317b4e90
BW
748 return true;
749
750 return false;
751}
752
e1a8daa2 753static int do_rcs_switch(struct drm_i915_gem_request *req)
e0556841 754{
e2efd130 755 struct i915_gem_context *to = req->ctx;
4a570db5 756 struct intel_engine_cs *engine = req->engine;
f9326be5 757 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e2efd130 758 struct i915_gem_context *from;
fcb5106d 759 u32 hw_flags;
3ccfd19d 760 int ret, i;
e0556841 761
f9326be5 762 if (skip_rcs_switch(ppgtt, engine, to))
9a3b5304
CW
763 return 0;
764
7e0d96bc 765 /* Trying to pin first makes error handling easier. */
de895082
CW
766 ret = i915_gem_object_ggtt_pin(to->engine[RCS].state, NULL, 0,
767 to->ggtt_alignment, 0);
e1a8daa2
CW
768 if (ret)
769 return ret;
67e3d297 770
acc240d4
DV
771 /*
772 * Pin can switch back to the default context if we end up calling into
773 * evict_everything - as a last ditch gtt defrag effort that also
774 * switches to the default context. Hence we need to reload from here.
fcb5106d
CW
775 *
776 * XXX: Doing so is painfully broken!
acc240d4 777 */
e2f80391 778 from = engine->last_context;
acc240d4
DV
779
780 /*
781 * Clear this page out of any CPU caches for coherent swap-in/out. Note
d3373a24
CW
782 * that thanks to write = false in this call and us not setting any gpu
783 * write domains when putting a context object onto the active list
784 * (when switching away from it), this won't block.
acc240d4
DV
785 *
786 * XXX: We need a real interface to do this instead of trickery.
787 */
bca44d80 788 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
7e0d96bc
BW
789 if (ret)
790 goto unpin_out;
d3373a24 791
f9326be5 792 if (needs_pd_load_pre(ppgtt, engine, to)) {
fcb5106d
CW
793 /* Older GENs and non render rings still want the load first,
794 * "PP_DCLV followed by PP_DIR_BASE register through Load
795 * Register Immediate commands in Ring Buffer before submitting
796 * a context."*/
797 trace_switch_mm(engine, to);
f9326be5 798 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
799 if (ret)
800 goto unpin_out;
801 }
802
bca44d80 803 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
6702cf16
BW
804 /* NB: If we inhibit the restore, the context is not allowed to
805 * die because future work may end up depending on valid address
806 * space. This means we must enforce that a page table load
807 * occur when this occurs. */
fcb5106d 808 hw_flags = MI_RESTORE_INHIBIT;
f9326be5 809 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
fcb5106d
CW
810 hw_flags = MI_FORCE_RESTORE;
811 else
812 hw_flags = 0;
e0556841 813
fcb5106d
CW
814 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
815 ret = mi_set_context(req, hw_flags);
3ccfd19d 816 if (ret)
fcb5106d 817 goto unpin_out;
3ccfd19d
BW
818 }
819
e0556841
BW
820 /* The backing object for the context is done after switching to the
821 * *next* context. Therefore we cannot retire the previous context until
822 * the next context has already started running. In fact, the below code
823 * is a bit suboptimal because the retiring can occur simply after the
824 * MI_SET_CONTEXT instead of when the next seqno has completed.
825 */
112522f6 826 if (from != NULL) {
5cf3d280
CW
827 struct drm_i915_gem_object *obj = from->engine[RCS].state;
828
e0556841
BW
829 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
830 * whole damn pipeline, we don't need to explicitly mark the
831 * object dirty. The only exception is that the context must be
832 * correct in case the object gets swapped out. Ideally we'd be
833 * able to defer doing this until we know the object would be
834 * swapped, but there is no way to do that yet.
835 */
5cf3d280
CW
836 obj->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
837 i915_vma_move_to_active(i915_gem_obj_to_ggtt(obj), req, 0);
112522f6 838
c0321e2c 839 /* obj is kept alive until the next request by its active ref */
5cf3d280 840 i915_gem_object_ggtt_unpin(obj);
9a6feaf0 841 i915_gem_context_put(from);
e0556841 842 }
9a6feaf0 843 engine->last_context = i915_gem_context_get(to);
e0556841 844
fcb5106d
CW
845 /* GEN8 does *not* require an explicit reload if the PDPs have been
846 * setup, and we do not wish to move them.
847 */
f9326be5 848 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
fcb5106d 849 trace_switch_mm(engine, to);
f9326be5 850 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
851 /* The hardware context switch is emitted, but we haven't
852 * actually changed the state - so it's probably safe to bail
853 * here. Still, let the user know something dangerous has
854 * happened.
855 */
856 if (ret)
857 return ret;
858 }
859
f9326be5
CW
860 if (ppgtt)
861 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
fcb5106d
CW
862
863 for (i = 0; i < MAX_L3_SLICES; i++) {
864 if (!(to->remap_slice & (1<<i)))
865 continue;
866
d200cda6 867 ret = remap_l3(req, i);
fcb5106d
CW
868 if (ret)
869 return ret;
870
871 to->remap_slice &= ~(1<<i);
872 }
873
bca44d80 874 if (!to->engine[RCS].initialised) {
e2f80391
TU
875 if (engine->init_context) {
876 ret = engine->init_context(req);
86d7f238 877 if (ret)
fcb5106d 878 return ret;
86d7f238 879 }
bca44d80 880 to->engine[RCS].initialised = true;
46470fc9
MK
881 }
882
e0556841 883 return 0;
7e0d96bc
BW
884
885unpin_out:
bca44d80 886 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
7e0d96bc 887 return ret;
e0556841
BW
888}
889
890/**
891 * i915_switch_context() - perform a GPU context switch.
ba01cc93 892 * @req: request for which we'll execute the context switch
e0556841
BW
893 *
894 * The context life cycle is simple. The context refcount is incremented and
895 * decremented by 1 and create and destroy. If the context is in use by the GPU,
ecdb5fd8 896 * it will have a refcount > 1. This allows us to destroy the context abstract
e0556841 897 * object while letting the normal object tracking destroy the backing BO.
ecdb5fd8
TD
898 *
899 * This function should not be used in execlists mode. Instead the context is
900 * switched by writing to the ELSP and requests keep a reference to their
901 * context.
e0556841 902 */
ba01cc93 903int i915_switch_context(struct drm_i915_gem_request *req)
e0556841 904{
4a570db5 905 struct intel_engine_cs *engine = req->engine;
e0556841 906
91c8a326 907 lockdep_assert_held(&req->i915->drm.struct_mutex);
5b043f4e
CW
908 if (i915.enable_execlists)
909 return 0;
0eea67eb 910
bca44d80 911 if (!req->ctx->engine[engine->id].state) {
e2efd130 912 struct i915_gem_context *to = req->ctx;
f9326be5
CW
913 struct i915_hw_ppgtt *ppgtt =
914 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e1a8daa2 915
f9326be5 916 if (needs_pd_load_pre(ppgtt, engine, to)) {
e1a8daa2
CW
917 int ret;
918
919 trace_switch_mm(engine, to);
f9326be5 920 ret = ppgtt->switch_mm(ppgtt, req);
e1a8daa2
CW
921 if (ret)
922 return ret;
923
f9326be5 924 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
e1a8daa2
CW
925 }
926
927 if (to != engine->last_context) {
e2f80391 928 if (engine->last_context)
9a6feaf0
CW
929 i915_gem_context_put(engine->last_context);
930 engine->last_context = i915_gem_context_get(to);
691e6415 931 }
e1a8daa2 932
c482972a 933 return 0;
a95f6a00 934 }
c482972a 935
e1a8daa2 936 return do_rcs_switch(req);
e0556841 937}
84624813 938
945657b4
CW
939int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
940{
941 struct intel_engine_cs *engine;
942
943 for_each_engine(engine, dev_priv) {
944 struct drm_i915_gem_request *req;
945 int ret;
946
947 if (engine->last_context == NULL)
948 continue;
949
950 if (engine->last_context == dev_priv->kernel_context)
951 continue;
952
953 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
954 if (IS_ERR(req))
955 return PTR_ERR(req);
956
5b043f4e 957 ret = i915_switch_context(req);
945657b4
CW
958 i915_add_request_no_flush(req);
959 if (ret)
960 return ret;
961 }
962
963 return 0;
964}
965
ec3e9963 966static bool contexts_enabled(struct drm_device *dev)
691e6415 967{
ec3e9963 968 return i915.enable_execlists || to_i915(dev)->hw_context_size;
691e6415
CW
969}
970
84624813
BW
971int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
972 struct drm_file *file)
973{
84624813
BW
974 struct drm_i915_gem_context_create *args = data;
975 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 976 struct i915_gem_context *ctx;
84624813
BW
977 int ret;
978
ec3e9963 979 if (!contexts_enabled(dev))
5fa8be65
DV
980 return -ENODEV;
981
b31e5136
CW
982 if (args->pad != 0)
983 return -EINVAL;
984
84624813
BW
985 ret = i915_mutex_lock_interruptible(dev);
986 if (ret)
987 return ret;
988
d624d86e 989 ctx = i915_gem_create_context(dev, file_priv);
84624813 990 mutex_unlock(&dev->struct_mutex);
be636387
DC
991 if (IS_ERR(ctx))
992 return PTR_ERR(ctx);
84624813 993
821d66dd 994 args->ctx_id = ctx->user_handle;
84624813
BW
995 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
996
be636387 997 return 0;
84624813
BW
998}
999
1000int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *file)
1002{
1003 struct drm_i915_gem_context_destroy *args = data;
1004 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 1005 struct i915_gem_context *ctx;
84624813
BW
1006 int ret;
1007
b31e5136
CW
1008 if (args->pad != 0)
1009 return -EINVAL;
1010
821d66dd 1011 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
c2cf2416 1012 return -ENOENT;
0eea67eb 1013
84624813
BW
1014 ret = i915_mutex_lock_interruptible(dev);
1015 if (ret)
1016 return ret;
1017
ca585b5d 1018 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
72ad5c45 1019 if (IS_ERR(ctx)) {
84624813 1020 mutex_unlock(&dev->struct_mutex);
72ad5c45 1021 return PTR_ERR(ctx);
84624813
BW
1022 }
1023
d28b99ab 1024 idr_remove(&file_priv->context_idr, ctx->user_handle);
50e046b6 1025 context_close(ctx);
84624813
BW
1026 mutex_unlock(&dev->struct_mutex);
1027
1028 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1029 return 0;
1030}
c9dc0f35
CW
1031
1032int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1033 struct drm_file *file)
1034{
1035 struct drm_i915_file_private *file_priv = file->driver_priv;
1036 struct drm_i915_gem_context_param *args = data;
e2efd130 1037 struct i915_gem_context *ctx;
c9dc0f35
CW
1038 int ret;
1039
1040 ret = i915_mutex_lock_interruptible(dev);
1041 if (ret)
1042 return ret;
1043
ca585b5d 1044 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1045 if (IS_ERR(ctx)) {
1046 mutex_unlock(&dev->struct_mutex);
1047 return PTR_ERR(ctx);
1048 }
1049
1050 args->size = 0;
1051 switch (args->param) {
1052 case I915_CONTEXT_PARAM_BAN_PERIOD:
1053 args->value = ctx->hang_stats.ban_period_seconds;
1054 break;
b1b38278
DW
1055 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1056 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1057 break;
fa8848f2
CW
1058 case I915_CONTEXT_PARAM_GTT_SIZE:
1059 if (ctx->ppgtt)
1060 args->value = ctx->ppgtt->base.total;
1061 else if (to_i915(dev)->mm.aliasing_ppgtt)
1062 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1063 else
62106b4f 1064 args->value = to_i915(dev)->ggtt.base.total;
fa8848f2 1065 break;
bc3d6744
CW
1066 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1067 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1068 break;
c9dc0f35
CW
1069 default:
1070 ret = -EINVAL;
1071 break;
1072 }
1073 mutex_unlock(&dev->struct_mutex);
1074
1075 return ret;
1076}
1077
1078int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1079 struct drm_file *file)
1080{
1081 struct drm_i915_file_private *file_priv = file->driver_priv;
1082 struct drm_i915_gem_context_param *args = data;
e2efd130 1083 struct i915_gem_context *ctx;
c9dc0f35
CW
1084 int ret;
1085
1086 ret = i915_mutex_lock_interruptible(dev);
1087 if (ret)
1088 return ret;
1089
ca585b5d 1090 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1091 if (IS_ERR(ctx)) {
1092 mutex_unlock(&dev->struct_mutex);
1093 return PTR_ERR(ctx);
1094 }
1095
1096 switch (args->param) {
1097 case I915_CONTEXT_PARAM_BAN_PERIOD:
1098 if (args->size)
1099 ret = -EINVAL;
1100 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1101 !capable(CAP_SYS_ADMIN))
1102 ret = -EPERM;
1103 else
1104 ctx->hang_stats.ban_period_seconds = args->value;
1105 break;
b1b38278
DW
1106 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1107 if (args->size) {
1108 ret = -EINVAL;
1109 } else {
1110 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1111 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
bc3d6744
CW
1112 }
1113 break;
1114 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1115 if (args->size) {
1116 ret = -EINVAL;
1117 } else {
1118 if (args->value)
1119 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1120 else
1121 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
b1b38278
DW
1122 }
1123 break;
c9dc0f35
CW
1124 default:
1125 ret = -EINVAL;
1126 break;
1127 }
1128 mutex_unlock(&dev->struct_mutex);
1129
1130 return ret;
1131}
d538704b
CW
1132
1133int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1134 void *data, struct drm_file *file)
1135{
fac5e23e 1136 struct drm_i915_private *dev_priv = to_i915(dev);
d538704b
CW
1137 struct drm_i915_reset_stats *args = data;
1138 struct i915_ctx_hang_stats *hs;
e2efd130 1139 struct i915_gem_context *ctx;
d538704b
CW
1140 int ret;
1141
1142 if (args->flags || args->pad)
1143 return -EINVAL;
1144
1145 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1146 return -EPERM;
1147
bdb04614 1148 ret = i915_mutex_lock_interruptible(dev);
d538704b
CW
1149 if (ret)
1150 return ret;
1151
ca585b5d 1152 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
d538704b
CW
1153 if (IS_ERR(ctx)) {
1154 mutex_unlock(&dev->struct_mutex);
1155 return PTR_ERR(ctx);
1156 }
1157 hs = &ctx->hang_stats;
1158
1159 if (capable(CAP_SYS_ADMIN))
1160 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1161 else
1162 args->reset_count = 0;
1163
1164 args->batch_active = hs->batch_active;
1165 args->batch_pending = hs->batch_pending;
1166
1167 mutex_unlock(&dev->struct_mutex);
1168
1169 return 0;
1170}
This page took 0.573585 seconds and 5 git commands to generate.