Commit | Line | Data |
---|---|---|
254f965c BW |
1 | /* |
2 | * Copyright © 2011-2012 Intel Corporation | |
3 | * | |
4 | * Permission is hereby granted, free of charge, to any person obtaining a | |
5 | * copy of this software and associated documentation files (the "Software"), | |
6 | * to deal in the Software without restriction, including without limitation | |
7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, | |
8 | * and/or sell copies of the Software, and to permit persons to whom the | |
9 | * Software is furnished to do so, subject to the following conditions: | |
10 | * | |
11 | * The above copyright notice and this permission notice (including the next | |
12 | * paragraph) shall be included in all copies or substantial portions of the | |
13 | * Software. | |
14 | * | |
15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | |
16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | |
17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | |
18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | |
19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING | |
20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS | |
21 | * IN THE SOFTWARE. | |
22 | * | |
23 | * Authors: | |
24 | * Ben Widawsky <ben@bwidawsk.net> | |
25 | * | |
26 | */ | |
27 | ||
28 | /* | |
29 | * This file implements HW context support. On gen5+ a HW context consists of an | |
30 | * opaque GPU object which is referenced at times of context saves and restores. | |
31 | * With RC6 enabled, the context is also referenced as the GPU enters and exists | |
32 | * from RC6 (GPU has it's own internal power context, except on gen5). Though | |
33 | * something like a context does exist for the media ring, the code only | |
34 | * supports contexts for the render ring. | |
35 | * | |
36 | * In software, there is a distinction between contexts created by the user, | |
37 | * and the default HW context. The default HW context is used by GPU clients | |
38 | * that do not request setup of their own hardware context. The default | |
39 | * context's state is never restored to help prevent programming errors. This | |
40 | * would happen if a client ran and piggy-backed off another clients GPU state. | |
41 | * The default context only exists to give the GPU some offset to load as the | |
42 | * current to invoke a save of the context we actually care about. In fact, the | |
43 | * code could likely be constructed, albeit in a more complicated fashion, to | |
44 | * never use the default context, though that limits the driver's ability to | |
45 | * swap out, and/or destroy other contexts. | |
46 | * | |
47 | * All other contexts are created as a request by the GPU client. These contexts | |
48 | * store GPU state, and thus allow GPU clients to not re-emit state (and | |
49 | * potentially query certain state) at any time. The kernel driver makes | |
50 | * certain that the appropriate commands are inserted. | |
51 | * | |
52 | * The context life cycle is semi-complicated in that context BOs may live | |
53 | * longer than the context itself because of the way the hardware, and object | |
54 | * tracking works. Below is a very crude representation of the state machine | |
55 | * describing the context life. | |
56 | * refcount pincount active | |
57 | * S0: initial state 0 0 0 | |
58 | * S1: context created 1 0 0 | |
59 | * S2: context is currently running 2 1 X | |
60 | * S3: GPU referenced, but not current 2 0 1 | |
61 | * S4: context is current, but destroyed 1 1 0 | |
62 | * S5: like S3, but destroyed 1 0 1 | |
63 | * | |
64 | * The most common (but not all) transitions: | |
65 | * S0->S1: client creates a context | |
66 | * S1->S2: client submits execbuf with context | |
67 | * S2->S3: other clients submits execbuf with context | |
68 | * S3->S1: context object was retired | |
69 | * S3->S2: clients submits another execbuf | |
70 | * S2->S4: context destroy called with current context | |
71 | * S3->S5->S0: destroy path | |
72 | * S4->S5->S0: destroy path on current context | |
73 | * | |
74 | * There are two confusing terms used above: | |
75 | * The "current context" means the context which is currently running on the | |
508842a0 | 76 | * GPU. The GPU has loaded its state already and has stored away the gtt |
254f965c BW |
77 | * offset of the BO. The GPU is not actively referencing the data at this |
78 | * offset, but it will on the next context switch. The only way to avoid this | |
79 | * is to do a GPU reset. | |
80 | * | |
81 | * An "active context' is one which was previously the "current context" and is | |
82 | * on the active list waiting for the next context switch to occur. Until this | |
83 | * happens, the object must remain at the same gtt offset. It is therefore | |
84 | * possible to destroy a context, but it is still active. | |
85 | * | |
86 | */ | |
87 | ||
760285e7 DH |
88 | #include <drm/drmP.h> |
89 | #include <drm/i915_drm.h> | |
254f965c | 90 | #include "i915_drv.h" |
198c974d | 91 | #include "i915_trace.h" |
254f965c | 92 | |
40521054 BW |
93 | /* This is a HW constraint. The value below is the largest known requirement |
94 | * I've seen in a spec to date, and that was a workaround for a non-shipping | |
95 | * part. It should be safe to decrease this, but it's more future proof as is. | |
96 | */ | |
b731d33d BW |
97 | #define GEN6_CONTEXT_ALIGN (64<<10) |
98 | #define GEN7_CONTEXT_ALIGN 4096 | |
40521054 | 99 | |
b731d33d BW |
100 | static size_t get_context_alignment(struct drm_device *dev) |
101 | { | |
102 | if (IS_GEN6(dev)) | |
103 | return GEN6_CONTEXT_ALIGN; | |
104 | ||
105 | return GEN7_CONTEXT_ALIGN; | |
106 | } | |
107 | ||
254f965c BW |
108 | static int get_context_size(struct drm_device *dev) |
109 | { | |
110 | struct drm_i915_private *dev_priv = dev->dev_private; | |
111 | int ret; | |
112 | u32 reg; | |
113 | ||
114 | switch (INTEL_INFO(dev)->gen) { | |
115 | case 6: | |
116 | reg = I915_READ(CXT_SIZE); | |
117 | ret = GEN6_CXT_TOTAL_SIZE(reg) * 64; | |
118 | break; | |
119 | case 7: | |
4f91dd6f | 120 | reg = I915_READ(GEN7_CXT_SIZE); |
2e4291e0 | 121 | if (IS_HASWELL(dev)) |
a0de80a0 | 122 | ret = HSW_CXT_TOTAL_SIZE; |
2e4291e0 BW |
123 | else |
124 | ret = GEN7_CXT_TOTAL_SIZE(reg) * 64; | |
254f965c | 125 | break; |
8897644a BW |
126 | case 8: |
127 | ret = GEN8_CXT_TOTAL_SIZE; | |
128 | break; | |
254f965c BW |
129 | default: |
130 | BUG(); | |
131 | } | |
132 | ||
133 | return ret; | |
134 | } | |
135 | ||
dce3271b | 136 | void i915_gem_context_free(struct kref *ctx_ref) |
40521054 | 137 | { |
273497e5 | 138 | struct intel_context *ctx = container_of(ctx_ref, |
ae6c4806 | 139 | typeof(*ctx), ref); |
40521054 | 140 | |
198c974d DCS |
141 | trace_i915_context_free(ctx); |
142 | ||
ae6c4806 | 143 | if (i915.enable_execlists) |
ede7d42b | 144 | intel_lr_context_free(ctx); |
c7c48dfd | 145 | |
ae6c4806 DV |
146 | i915_ppgtt_put(ctx->ppgtt); |
147 | ||
2f295791 BW |
148 | if (ctx->legacy_hw_ctx.rcs_state) |
149 | drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base); | |
c7c48dfd | 150 | list_del(&ctx->link); |
40521054 BW |
151 | kfree(ctx); |
152 | } | |
153 | ||
8c857917 | 154 | struct drm_i915_gem_object * |
aa0c13da OM |
155 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size) |
156 | { | |
157 | struct drm_i915_gem_object *obj; | |
158 | int ret; | |
159 | ||
160 | obj = i915_gem_alloc_object(dev, size); | |
161 | if (obj == NULL) | |
162 | return ERR_PTR(-ENOMEM); | |
163 | ||
164 | /* | |
165 | * Try to make the context utilize L3 as well as LLC. | |
166 | * | |
167 | * On VLV we don't have L3 controls in the PTEs so we | |
168 | * shouldn't touch the cache level, especially as that | |
169 | * would make the object snooped which might have a | |
170 | * negative performance impact. | |
171 | */ | |
172 | if (INTEL_INFO(dev)->gen >= 7 && !IS_VALLEYVIEW(dev)) { | |
173 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC); | |
174 | /* Failure shouldn't ever happen this early */ | |
175 | if (WARN_ON(ret)) { | |
176 | drm_gem_object_unreference(&obj->base); | |
177 | return ERR_PTR(ret); | |
178 | } | |
179 | } | |
180 | ||
181 | return obj; | |
182 | } | |
183 | ||
273497e5 | 184 | static struct intel_context * |
0eea67eb | 185 | __create_hw_context(struct drm_device *dev, |
ee960be7 | 186 | struct drm_i915_file_private *file_priv) |
40521054 BW |
187 | { |
188 | struct drm_i915_private *dev_priv = dev->dev_private; | |
273497e5 | 189 | struct intel_context *ctx; |
c8c470af | 190 | int ret; |
40521054 | 191 | |
f94982b0 | 192 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
146937e5 BW |
193 | if (ctx == NULL) |
194 | return ERR_PTR(-ENOMEM); | |
40521054 | 195 | |
dce3271b | 196 | kref_init(&ctx->ref); |
691e6415 | 197 | list_add_tail(&ctx->link, &dev_priv->context_list); |
40521054 | 198 | |
691e6415 | 199 | if (dev_priv->hw_context_size) { |
aa0c13da OM |
200 | struct drm_i915_gem_object *obj = |
201 | i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size); | |
202 | if (IS_ERR(obj)) { | |
203 | ret = PTR_ERR(obj); | |
4615d4c9 | 204 | goto err_out; |
691e6415 | 205 | } |
ea0c76f8 | 206 | ctx->legacy_hw_ctx.rcs_state = obj; |
691e6415 | 207 | } |
40521054 BW |
208 | |
209 | /* Default context will never have a file_priv */ | |
691e6415 CW |
210 | if (file_priv != NULL) { |
211 | ret = idr_alloc(&file_priv->context_idr, ctx, | |
821d66dd | 212 | DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL); |
691e6415 CW |
213 | if (ret < 0) |
214 | goto err_out; | |
215 | } else | |
821d66dd | 216 | ret = DEFAULT_CONTEXT_HANDLE; |
dce3271b MK |
217 | |
218 | ctx->file_priv = file_priv; | |
821d66dd | 219 | ctx->user_handle = ret; |
3ccfd19d BW |
220 | /* NB: Mark all slices as needing a remap so that when the context first |
221 | * loads it will restore whatever remap state already exists. If there | |
222 | * is no remap info, it will be a NOP. */ | |
223 | ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1; | |
40521054 | 224 | |
676fa572 CW |
225 | ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD; |
226 | ||
146937e5 | 227 | return ctx; |
40521054 BW |
228 | |
229 | err_out: | |
dce3271b | 230 | i915_gem_context_unreference(ctx); |
146937e5 | 231 | return ERR_PTR(ret); |
40521054 BW |
232 | } |
233 | ||
254f965c BW |
234 | /** |
235 | * The default context needs to exist per ring that uses contexts. It stores the | |
236 | * context state of the GPU for applications that don't utilize HW contexts, as | |
237 | * well as an idle case. | |
238 | */ | |
273497e5 | 239 | static struct intel_context * |
0eea67eb | 240 | i915_gem_create_context(struct drm_device *dev, |
d624d86e | 241 | struct drm_i915_file_private *file_priv) |
254f965c | 242 | { |
42c3b603 | 243 | const bool is_global_default_ctx = file_priv == NULL; |
273497e5 | 244 | struct intel_context *ctx; |
bdf4fd7e | 245 | int ret = 0; |
40521054 | 246 | |
b731d33d | 247 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
40521054 | 248 | |
0eea67eb | 249 | ctx = __create_hw_context(dev, file_priv); |
146937e5 | 250 | if (IS_ERR(ctx)) |
a45d0f6a | 251 | return ctx; |
40521054 | 252 | |
ea0c76f8 | 253 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) { |
42c3b603 CW |
254 | /* We may need to do things with the shrinker which |
255 | * require us to immediately switch back to the default | |
256 | * context. This can cause a problem as pinning the | |
257 | * default context also requires GTT space which may not | |
258 | * be available. To avoid this we always pin the default | |
259 | * context. | |
260 | */ | |
ea0c76f8 | 261 | ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state, |
1ec9e26d | 262 | get_context_alignment(dev), 0); |
42c3b603 CW |
263 | if (ret) { |
264 | DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret); | |
265 | goto err_destroy; | |
266 | } | |
267 | } | |
268 | ||
d624d86e | 269 | if (USES_FULL_PPGTT(dev)) { |
4d884705 | 270 | struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv); |
bdf4fd7e BW |
271 | |
272 | if (IS_ERR_OR_NULL(ppgtt)) { | |
0eea67eb BW |
273 | DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n", |
274 | PTR_ERR(ppgtt)); | |
bdf4fd7e | 275 | ret = PTR_ERR(ppgtt); |
42c3b603 | 276 | goto err_unpin; |
ae6c4806 DV |
277 | } |
278 | ||
279 | ctx->ppgtt = ppgtt; | |
280 | } | |
bdf4fd7e | 281 | |
198c974d DCS |
282 | trace_i915_context_create(ctx); |
283 | ||
a45d0f6a | 284 | return ctx; |
9a3b5304 | 285 | |
42c3b603 | 286 | err_unpin: |
ea0c76f8 OM |
287 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) |
288 | i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state); | |
9a3b5304 | 289 | err_destroy: |
dce3271b | 290 | i915_gem_context_unreference(ctx); |
a45d0f6a | 291 | return ERR_PTR(ret); |
254f965c BW |
292 | } |
293 | ||
acce9ffa BW |
294 | void i915_gem_context_reset(struct drm_device *dev) |
295 | { | |
296 | struct drm_i915_private *dev_priv = dev->dev_private; | |
acce9ffa BW |
297 | int i; |
298 | ||
3e5b6f05 TD |
299 | if (i915.enable_execlists) { |
300 | struct intel_context *ctx; | |
301 | ||
302 | list_for_each_entry(ctx, &dev_priv->context_list, link) { | |
303 | intel_lr_context_reset(dev, ctx); | |
304 | } | |
305 | ||
ecdb5fd8 | 306 | return; |
3e5b6f05 | 307 | } |
ecdb5fd8 | 308 | |
acce9ffa | 309 | for (i = 0; i < I915_NUM_RINGS; i++) { |
a4872ba6 | 310 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
ea0c76f8 | 311 | struct intel_context *lctx = ring->last_context; |
acce9ffa | 312 | |
6689c167 MA |
313 | if (lctx) { |
314 | if (lctx->legacy_hw_ctx.rcs_state && i == RCS) | |
315 | i915_gem_object_ggtt_unpin(lctx->legacy_hw_ctx.rcs_state); | |
acce9ffa | 316 | |
6689c167 MA |
317 | i915_gem_context_unreference(lctx); |
318 | ring->last_context = NULL; | |
acce9ffa | 319 | } |
acce9ffa BW |
320 | } |
321 | } | |
322 | ||
8245be31 | 323 | int i915_gem_context_init(struct drm_device *dev) |
254f965c BW |
324 | { |
325 | struct drm_i915_private *dev_priv = dev->dev_private; | |
273497e5 | 326 | struct intel_context *ctx; |
a45d0f6a | 327 | int i; |
254f965c | 328 | |
2fa48d8d BW |
329 | /* Init should only be called once per module load. Eventually the |
330 | * restriction on the context_disabled check can be loosened. */ | |
331 | if (WARN_ON(dev_priv->ring[RCS].default_context)) | |
8245be31 | 332 | return 0; |
254f965c | 333 | |
ede7d42b OM |
334 | if (i915.enable_execlists) { |
335 | /* NB: intentionally left blank. We will allocate our own | |
336 | * backing objects as we need them, thank you very much */ | |
337 | dev_priv->hw_context_size = 0; | |
338 | } else if (HAS_HW_CONTEXTS(dev)) { | |
691e6415 CW |
339 | dev_priv->hw_context_size = round_up(get_context_size(dev), 4096); |
340 | if (dev_priv->hw_context_size > (1<<20)) { | |
341 | DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n", | |
342 | dev_priv->hw_context_size); | |
343 | dev_priv->hw_context_size = 0; | |
344 | } | |
254f965c BW |
345 | } |
346 | ||
d624d86e | 347 | ctx = i915_gem_create_context(dev, NULL); |
691e6415 CW |
348 | if (IS_ERR(ctx)) { |
349 | DRM_ERROR("Failed to create default global context (error %ld)\n", | |
350 | PTR_ERR(ctx)); | |
351 | return PTR_ERR(ctx); | |
254f965c BW |
352 | } |
353 | ||
ede7d42b OM |
354 | for (i = 0; i < I915_NUM_RINGS; i++) { |
355 | struct intel_engine_cs *ring = &dev_priv->ring[i]; | |
356 | ||
357 | /* NB: RCS will hold a ref for all rings */ | |
358 | ring->default_context = ctx; | |
ede7d42b | 359 | } |
67e3d297 | 360 | |
ede7d42b OM |
361 | DRM_DEBUG_DRIVER("%s context support initialized\n", |
362 | i915.enable_execlists ? "LR" : | |
363 | dev_priv->hw_context_size ? "HW" : "fake"); | |
8245be31 | 364 | return 0; |
254f965c BW |
365 | } |
366 | ||
367 | void i915_gem_context_fini(struct drm_device *dev) | |
368 | { | |
369 | struct drm_i915_private *dev_priv = dev->dev_private; | |
273497e5 | 370 | struct intel_context *dctx = dev_priv->ring[RCS].default_context; |
67e3d297 | 371 | int i; |
254f965c | 372 | |
ea0c76f8 | 373 | if (dctx->legacy_hw_ctx.rcs_state) { |
691e6415 CW |
374 | /* The only known way to stop the gpu from accessing the hw context is |
375 | * to reset it. Do this as the very last operation to avoid confusing | |
376 | * other code, leading to spurious errors. */ | |
377 | intel_gpu_reset(dev); | |
378 | ||
379 | /* When default context is created and switched to, base object refcount | |
380 | * will be 2 (+1 from object creation and +1 from do_switch()). | |
381 | * i915_gem_context_fini() will be called after gpu_idle() has switched | |
382 | * to default context. So we need to unreference the base object once | |
383 | * to offset the do_switch part, so that i915_gem_context_unreference() | |
384 | * can then free the base object correctly. */ | |
385 | WARN_ON(!dev_priv->ring[RCS].last_context); | |
386 | if (dev_priv->ring[RCS].last_context == dctx) { | |
387 | /* Fake switch to NULL context */ | |
ea0c76f8 OM |
388 | WARN_ON(dctx->legacy_hw_ctx.rcs_state->active); |
389 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); | |
691e6415 CW |
390 | i915_gem_context_unreference(dctx); |
391 | dev_priv->ring[RCS].last_context = NULL; | |
392 | } | |
d3b448d9 | 393 | |
ea0c76f8 | 394 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); |
67e3d297 BW |
395 | } |
396 | ||
397 | for (i = 0; i < I915_NUM_RINGS; i++) { | |
a4872ba6 | 398 | struct intel_engine_cs *ring = &dev_priv->ring[i]; |
67e3d297 BW |
399 | |
400 | if (ring->last_context) | |
401 | i915_gem_context_unreference(ring->last_context); | |
402 | ||
403 | ring->default_context = NULL; | |
0009e46c | 404 | ring->last_context = NULL; |
71b76d00 BW |
405 | } |
406 | ||
dce3271b | 407 | i915_gem_context_unreference(dctx); |
254f965c BW |
408 | } |
409 | ||
2fa48d8d BW |
410 | int i915_gem_context_enable(struct drm_i915_private *dev_priv) |
411 | { | |
a4872ba6 | 412 | struct intel_engine_cs *ring; |
2fa48d8d BW |
413 | int ret, i; |
414 | ||
2fa48d8d | 415 | BUG_ON(!dev_priv->ring[RCS].default_context); |
bdf4fd7e | 416 | |
e7778be1 TD |
417 | if (i915.enable_execlists) { |
418 | for_each_ring(ring, dev_priv, i) { | |
419 | if (ring->init_context) { | |
420 | ret = ring->init_context(ring, | |
421 | ring->default_context); | |
422 | if (ret) { | |
423 | DRM_ERROR("ring init context: %d\n", | |
424 | ret); | |
425 | return ret; | |
426 | } | |
427 | } | |
428 | } | |
ecdb5fd8 | 429 | |
e7778be1 TD |
430 | } else |
431 | for_each_ring(ring, dev_priv, i) { | |
432 | ret = i915_switch_context(ring, ring->default_context); | |
433 | if (ret) | |
434 | return ret; | |
435 | } | |
2fa48d8d BW |
436 | |
437 | return 0; | |
438 | } | |
439 | ||
40521054 BW |
440 | static int context_idr_cleanup(int id, void *p, void *data) |
441 | { | |
273497e5 | 442 | struct intel_context *ctx = p; |
40521054 | 443 | |
dce3271b | 444 | i915_gem_context_unreference(ctx); |
40521054 | 445 | return 0; |
254f965c BW |
446 | } |
447 | ||
e422b888 BW |
448 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file) |
449 | { | |
450 | struct drm_i915_file_private *file_priv = file->driver_priv; | |
f83d6518 | 451 | struct intel_context *ctx; |
e422b888 BW |
452 | |
453 | idr_init(&file_priv->context_idr); | |
454 | ||
0eea67eb | 455 | mutex_lock(&dev->struct_mutex); |
d624d86e | 456 | ctx = i915_gem_create_context(dev, file_priv); |
0eea67eb BW |
457 | mutex_unlock(&dev->struct_mutex); |
458 | ||
f83d6518 | 459 | if (IS_ERR(ctx)) { |
0eea67eb | 460 | idr_destroy(&file_priv->context_idr); |
f83d6518 | 461 | return PTR_ERR(ctx); |
0eea67eb BW |
462 | } |
463 | ||
e422b888 BW |
464 | return 0; |
465 | } | |
466 | ||
254f965c BW |
467 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file) |
468 | { | |
40521054 | 469 | struct drm_i915_file_private *file_priv = file->driver_priv; |
254f965c | 470 | |
73c273eb | 471 | idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL); |
40521054 | 472 | idr_destroy(&file_priv->context_idr); |
40521054 BW |
473 | } |
474 | ||
273497e5 | 475 | struct intel_context * |
40521054 BW |
476 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id) |
477 | { | |
273497e5 | 478 | struct intel_context *ctx; |
72ad5c45 | 479 | |
273497e5 | 480 | ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id); |
72ad5c45 BW |
481 | if (!ctx) |
482 | return ERR_PTR(-ENOENT); | |
483 | ||
484 | return ctx; | |
254f965c | 485 | } |
e0556841 BW |
486 | |
487 | static inline int | |
a4872ba6 | 488 | mi_set_context(struct intel_engine_cs *ring, |
273497e5 | 489 | struct intel_context *new_context, |
e0556841 BW |
490 | u32 hw_flags) |
491 | { | |
e80f14b6 | 492 | u32 flags = hw_flags | MI_MM_SPACE_GTT; |
2c550183 CW |
493 | const int num_rings = |
494 | /* Use an extended w/a on ivb+ if signalling from other rings */ | |
495 | i915_semaphore_is_enabled(ring->dev) ? | |
496 | hweight32(INTEL_INFO(ring->dev)->ring_mask) - 1 : | |
497 | 0; | |
498 | int len, i, ret; | |
e0556841 | 499 | |
12b0286f BW |
500 | /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB |
501 | * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value | |
502 | * explicitly, so we rely on the value at ring init, stored in | |
503 | * itlb_before_ctx_switch. | |
504 | */ | |
057f6a8a | 505 | if (IS_GEN6(ring->dev)) { |
ac82ea2e | 506 | ret = ring->flush(ring, I915_GEM_GPU_DOMAINS, 0); |
12b0286f BW |
507 | if (ret) |
508 | return ret; | |
509 | } | |
510 | ||
e80f14b6 BW |
511 | /* These flags are for resource streamer on HSW+ */ |
512 | if (!IS_HASWELL(ring->dev) && INTEL_INFO(ring->dev)->gen < 8) | |
513 | flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN); | |
514 | ||
2c550183 CW |
515 | |
516 | len = 4; | |
517 | if (INTEL_INFO(ring->dev)->gen >= 7) | |
518 | len += 2 + (num_rings ? 4*num_rings + 2 : 0); | |
519 | ||
520 | ret = intel_ring_begin(ring, len); | |
e0556841 BW |
521 | if (ret) |
522 | return ret; | |
523 | ||
b3f797ac | 524 | /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */ |
2c550183 | 525 | if (INTEL_INFO(ring->dev)->gen >= 7) { |
e37ec39b | 526 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE); |
2c550183 CW |
527 | if (num_rings) { |
528 | struct intel_engine_cs *signaller; | |
529 | ||
530 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings)); | |
531 | for_each_ring(signaller, to_i915(ring->dev), i) { | |
532 | if (signaller == ring) | |
533 | continue; | |
534 | ||
535 | intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base)); | |
536 | intel_ring_emit(ring, _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); | |
537 | } | |
538 | } | |
539 | } | |
e37ec39b | 540 | |
e0556841 BW |
541 | intel_ring_emit(ring, MI_NOOP); |
542 | intel_ring_emit(ring, MI_SET_CONTEXT); | |
ea0c76f8 | 543 | intel_ring_emit(ring, i915_gem_obj_ggtt_offset(new_context->legacy_hw_ctx.rcs_state) | |
e80f14b6 | 544 | flags); |
2b7e8082 VS |
545 | /* |
546 | * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP | |
547 | * WaMiSetContext_Hang:snb,ivb,vlv | |
548 | */ | |
e0556841 BW |
549 | intel_ring_emit(ring, MI_NOOP); |
550 | ||
2c550183 CW |
551 | if (INTEL_INFO(ring->dev)->gen >= 7) { |
552 | if (num_rings) { | |
553 | struct intel_engine_cs *signaller; | |
554 | ||
555 | intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(num_rings)); | |
556 | for_each_ring(signaller, to_i915(ring->dev), i) { | |
557 | if (signaller == ring) | |
558 | continue; | |
559 | ||
560 | intel_ring_emit(ring, RING_PSMI_CTL(signaller->mmio_base)); | |
561 | intel_ring_emit(ring, _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); | |
562 | } | |
563 | } | |
e37ec39b | 564 | intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE); |
2c550183 | 565 | } |
e37ec39b | 566 | |
e0556841 BW |
567 | intel_ring_advance(ring); |
568 | ||
569 | return ret; | |
570 | } | |
571 | ||
317b4e90 BW |
572 | static inline bool should_skip_switch(struct intel_engine_cs *ring, |
573 | struct intel_context *from, | |
574 | struct intel_context *to) | |
575 | { | |
563222a7 BW |
576 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
577 | ||
578 | if (to->remap_slice) | |
579 | return false; | |
580 | ||
581 | if (to->ppgtt) { | |
582 | if (from == to && !test_bit(ring->id, | |
583 | &to->ppgtt->pd_dirty_rings)) | |
584 | return true; | |
585 | } else if (dev_priv->mm.aliasing_ppgtt) { | |
586 | if (from == to && !test_bit(ring->id, | |
587 | &dev_priv->mm.aliasing_ppgtt->pd_dirty_rings)) | |
588 | return true; | |
589 | } | |
317b4e90 BW |
590 | |
591 | return false; | |
592 | } | |
593 | ||
594 | static bool | |
595 | needs_pd_load_pre(struct intel_engine_cs *ring, struct intel_context *to) | |
596 | { | |
597 | struct drm_i915_private *dev_priv = ring->dev->dev_private; | |
598 | ||
599 | if (!to->ppgtt) | |
600 | return false; | |
601 | ||
602 | if (INTEL_INFO(ring->dev)->gen < 8) | |
603 | return true; | |
604 | ||
605 | if (ring != &dev_priv->ring[RCS]) | |
606 | return true; | |
607 | ||
608 | return false; | |
609 | } | |
610 | ||
611 | static bool | |
6702cf16 BW |
612 | needs_pd_load_post(struct intel_engine_cs *ring, struct intel_context *to, |
613 | u32 hw_flags) | |
317b4e90 BW |
614 | { |
615 | struct drm_i915_private *dev_priv = ring->dev->dev_private; | |
616 | ||
617 | if (!to->ppgtt) | |
618 | return false; | |
619 | ||
620 | if (!IS_GEN8(ring->dev)) | |
621 | return false; | |
622 | ||
623 | if (ring != &dev_priv->ring[RCS]) | |
624 | return false; | |
625 | ||
6702cf16 | 626 | if (hw_flags & MI_RESTORE_INHIBIT) |
317b4e90 BW |
627 | return true; |
628 | ||
629 | return false; | |
630 | } | |
631 | ||
a4872ba6 | 632 | static int do_switch(struct intel_engine_cs *ring, |
273497e5 | 633 | struct intel_context *to) |
e0556841 | 634 | { |
6f65e29a | 635 | struct drm_i915_private *dev_priv = ring->dev->dev_private; |
273497e5 | 636 | struct intel_context *from = ring->last_context; |
e0556841 | 637 | u32 hw_flags = 0; |
967ab6b1 | 638 | bool uninitialized = false; |
aff43766 | 639 | struct i915_vma *vma; |
3ccfd19d | 640 | int ret, i; |
e0556841 | 641 | |
67e3d297 | 642 | if (from != NULL && ring == &dev_priv->ring[RCS]) { |
ea0c76f8 OM |
643 | BUG_ON(from->legacy_hw_ctx.rcs_state == NULL); |
644 | BUG_ON(!i915_gem_obj_is_pinned(from->legacy_hw_ctx.rcs_state)); | |
67e3d297 | 645 | } |
e0556841 | 646 | |
317b4e90 | 647 | if (should_skip_switch(ring, from, to)) |
9a3b5304 CW |
648 | return 0; |
649 | ||
7e0d96bc BW |
650 | /* Trying to pin first makes error handling easier. */ |
651 | if (ring == &dev_priv->ring[RCS]) { | |
ea0c76f8 | 652 | ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state, |
1ec9e26d | 653 | get_context_alignment(ring->dev), 0); |
7e0d96bc BW |
654 | if (ret) |
655 | return ret; | |
67e3d297 BW |
656 | } |
657 | ||
acc240d4 DV |
658 | /* |
659 | * Pin can switch back to the default context if we end up calling into | |
660 | * evict_everything - as a last ditch gtt defrag effort that also | |
661 | * switches to the default context. Hence we need to reload from here. | |
662 | */ | |
663 | from = ring->last_context; | |
664 | ||
317b4e90 BW |
665 | if (needs_pd_load_pre(ring, to)) { |
666 | /* Older GENs and non render rings still want the load first, | |
667 | * "PP_DCLV followed by PP_DIR_BASE register through Load | |
668 | * Register Immediate commands in Ring Buffer before submitting | |
669 | * a context."*/ | |
198c974d | 670 | trace_switch_mm(ring, to); |
6689c167 | 671 | ret = to->ppgtt->switch_mm(to->ppgtt, ring); |
7e0d96bc BW |
672 | if (ret) |
673 | goto unpin_out; | |
563222a7 BW |
674 | |
675 | /* Doing a PD load always reloads the page dirs */ | |
676 | clear_bit(ring->id, &to->ppgtt->pd_dirty_rings); | |
7e0d96bc BW |
677 | } |
678 | ||
679 | if (ring != &dev_priv->ring[RCS]) { | |
680 | if (from) | |
681 | i915_gem_context_unreference(from); | |
682 | goto done; | |
683 | } | |
684 | ||
acc240d4 DV |
685 | /* |
686 | * Clear this page out of any CPU caches for coherent swap-in/out. Note | |
d3373a24 CW |
687 | * that thanks to write = false in this call and us not setting any gpu |
688 | * write domains when putting a context object onto the active list | |
689 | * (when switching away from it), this won't block. | |
acc240d4 DV |
690 | * |
691 | * XXX: We need a real interface to do this instead of trickery. | |
692 | */ | |
ea0c76f8 | 693 | ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false); |
7e0d96bc BW |
694 | if (ret) |
695 | goto unpin_out; | |
d3373a24 | 696 | |
aff43766 | 697 | vma = i915_gem_obj_to_ggtt(to->legacy_hw_ctx.rcs_state); |
fe14d5f4 TU |
698 | if (!(vma->bound & GLOBAL_BIND)) { |
699 | ret = i915_vma_bind(vma, | |
700 | to->legacy_hw_ctx.rcs_state->cache_level, | |
701 | GLOBAL_BIND); | |
702 | /* This shouldn't ever fail. */ | |
703 | if (WARN_ONCE(ret, "GGTT context bind failed!")) | |
704 | goto unpin_out; | |
705 | } | |
3af7b857 | 706 | |
6702cf16 | 707 | if (!to->legacy_hw_ctx.initialized) { |
e0556841 | 708 | hw_flags |= MI_RESTORE_INHIBIT; |
6702cf16 BW |
709 | /* NB: If we inhibit the restore, the context is not allowed to |
710 | * die because future work may end up depending on valid address | |
711 | * space. This means we must enforce that a page table load | |
712 | * occur when this occurs. */ | |
713 | } else if (to->ppgtt && | |
714 | test_and_clear_bit(ring->id, &to->ppgtt->pd_dirty_rings)) | |
563222a7 | 715 | hw_flags |= MI_FORCE_RESTORE; |
e0556841 | 716 | |
6702cf16 BW |
717 | /* We should never emit switch_mm more than once */ |
718 | WARN_ON(needs_pd_load_pre(ring, to) && | |
719 | needs_pd_load_post(ring, to, hw_flags)); | |
720 | ||
e0556841 | 721 | ret = mi_set_context(ring, to, hw_flags); |
7e0d96bc BW |
722 | if (ret) |
723 | goto unpin_out; | |
e0556841 | 724 | |
6702cf16 BW |
725 | /* GEN8 does *not* require an explicit reload if the PDPs have been |
726 | * setup, and we do not wish to move them. | |
727 | */ | |
728 | if (needs_pd_load_post(ring, to, hw_flags)) { | |
317b4e90 BW |
729 | trace_switch_mm(ring, to); |
730 | ret = to->ppgtt->switch_mm(to->ppgtt, ring); | |
731 | /* The hardware context switch is emitted, but we haven't | |
732 | * actually changed the state - so it's probably safe to bail | |
733 | * here. Still, let the user know something dangerous has | |
734 | * happened. | |
735 | */ | |
736 | if (ret) { | |
737 | DRM_ERROR("Failed to change address space on context switch\n"); | |
738 | goto unpin_out; | |
739 | } | |
740 | } | |
741 | ||
3ccfd19d BW |
742 | for (i = 0; i < MAX_L3_SLICES; i++) { |
743 | if (!(to->remap_slice & (1<<i))) | |
744 | continue; | |
745 | ||
746 | ret = i915_gem_l3_remap(ring, i); | |
747 | /* If it failed, try again next round */ | |
748 | if (ret) | |
749 | DRM_DEBUG_DRIVER("L3 remapping failed\n"); | |
750 | else | |
751 | to->remap_slice &= ~(1<<i); | |
752 | } | |
753 | ||
e0556841 BW |
754 | /* The backing object for the context is done after switching to the |
755 | * *next* context. Therefore we cannot retire the previous context until | |
756 | * the next context has already started running. In fact, the below code | |
757 | * is a bit suboptimal because the retiring can occur simply after the | |
758 | * MI_SET_CONTEXT instead of when the next seqno has completed. | |
759 | */ | |
112522f6 | 760 | if (from != NULL) { |
ea0c76f8 OM |
761 | from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION; |
762 | i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), ring); | |
e0556841 BW |
763 | /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the |
764 | * whole damn pipeline, we don't need to explicitly mark the | |
765 | * object dirty. The only exception is that the context must be | |
766 | * correct in case the object gets swapped out. Ideally we'd be | |
767 | * able to defer doing this until we know the object would be | |
768 | * swapped, but there is no way to do that yet. | |
769 | */ | |
ea0c76f8 | 770 | from->legacy_hw_ctx.rcs_state->dirty = 1; |
41c52415 JH |
771 | BUG_ON(i915_gem_request_get_ring( |
772 | from->legacy_hw_ctx.rcs_state->last_read_req) != ring); | |
112522f6 | 773 | |
c0321e2c | 774 | /* obj is kept alive until the next request by its active ref */ |
ea0c76f8 | 775 | i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state); |
112522f6 | 776 | i915_gem_context_unreference(from); |
e0556841 BW |
777 | } |
778 | ||
6702cf16 | 779 | uninitialized = !to->legacy_hw_ctx.initialized; |
ea0c76f8 | 780 | to->legacy_hw_ctx.initialized = true; |
967ab6b1 | 781 | |
67e3d297 | 782 | done: |
112522f6 CW |
783 | i915_gem_context_reference(to); |
784 | ring->last_context = to; | |
e0556841 | 785 | |
967ab6b1 | 786 | if (uninitialized) { |
86d7f238 | 787 | if (ring->init_context) { |
771b9a53 | 788 | ret = ring->init_context(ring, to); |
86d7f238 AS |
789 | if (ret) |
790 | DRM_ERROR("ring init context: %d\n", ret); | |
791 | } | |
46470fc9 MK |
792 | } |
793 | ||
e0556841 | 794 | return 0; |
7e0d96bc BW |
795 | |
796 | unpin_out: | |
797 | if (ring->id == RCS) | |
ea0c76f8 | 798 | i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state); |
7e0d96bc | 799 | return ret; |
e0556841 BW |
800 | } |
801 | ||
802 | /** | |
803 | * i915_switch_context() - perform a GPU context switch. | |
804 | * @ring: ring for which we'll execute the context switch | |
96a6f0f1 | 805 | * @to: the context to switch to |
e0556841 BW |
806 | * |
807 | * The context life cycle is simple. The context refcount is incremented and | |
808 | * decremented by 1 and create and destroy. If the context is in use by the GPU, | |
ecdb5fd8 | 809 | * it will have a refcount > 1. This allows us to destroy the context abstract |
e0556841 | 810 | * object while letting the normal object tracking destroy the backing BO. |
ecdb5fd8 TD |
811 | * |
812 | * This function should not be used in execlists mode. Instead the context is | |
813 | * switched by writing to the ELSP and requests keep a reference to their | |
814 | * context. | |
e0556841 | 815 | */ |
a4872ba6 | 816 | int i915_switch_context(struct intel_engine_cs *ring, |
273497e5 | 817 | struct intel_context *to) |
e0556841 BW |
818 | { |
819 | struct drm_i915_private *dev_priv = ring->dev->dev_private; | |
e0556841 | 820 | |
ecdb5fd8 | 821 | WARN_ON(i915.enable_execlists); |
0eea67eb BW |
822 | WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex)); |
823 | ||
ea0c76f8 | 824 | if (to->legacy_hw_ctx.rcs_state == NULL) { /* We have the fake context */ |
691e6415 CW |
825 | if (to != ring->last_context) { |
826 | i915_gem_context_reference(to); | |
827 | if (ring->last_context) | |
828 | i915_gem_context_unreference(ring->last_context); | |
829 | ring->last_context = to; | |
830 | } | |
c482972a | 831 | return 0; |
a95f6a00 | 832 | } |
c482972a | 833 | |
67e3d297 | 834 | return do_switch(ring, to); |
e0556841 | 835 | } |
84624813 | 836 | |
ec3e9963 | 837 | static bool contexts_enabled(struct drm_device *dev) |
691e6415 | 838 | { |
ec3e9963 | 839 | return i915.enable_execlists || to_i915(dev)->hw_context_size; |
691e6415 CW |
840 | } |
841 | ||
84624813 BW |
842 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
843 | struct drm_file *file) | |
844 | { | |
84624813 BW |
845 | struct drm_i915_gem_context_create *args = data; |
846 | struct drm_i915_file_private *file_priv = file->driver_priv; | |
273497e5 | 847 | struct intel_context *ctx; |
84624813 BW |
848 | int ret; |
849 | ||
ec3e9963 | 850 | if (!contexts_enabled(dev)) |
5fa8be65 DV |
851 | return -ENODEV; |
852 | ||
84624813 BW |
853 | ret = i915_mutex_lock_interruptible(dev); |
854 | if (ret) | |
855 | return ret; | |
856 | ||
d624d86e | 857 | ctx = i915_gem_create_context(dev, file_priv); |
84624813 | 858 | mutex_unlock(&dev->struct_mutex); |
be636387 DC |
859 | if (IS_ERR(ctx)) |
860 | return PTR_ERR(ctx); | |
84624813 | 861 | |
821d66dd | 862 | args->ctx_id = ctx->user_handle; |
84624813 BW |
863 | DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id); |
864 | ||
be636387 | 865 | return 0; |
84624813 BW |
866 | } |
867 | ||
868 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, | |
869 | struct drm_file *file) | |
870 | { | |
871 | struct drm_i915_gem_context_destroy *args = data; | |
872 | struct drm_i915_file_private *file_priv = file->driver_priv; | |
273497e5 | 873 | struct intel_context *ctx; |
84624813 BW |
874 | int ret; |
875 | ||
821d66dd | 876 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE) |
c2cf2416 | 877 | return -ENOENT; |
0eea67eb | 878 | |
84624813 BW |
879 | ret = i915_mutex_lock_interruptible(dev); |
880 | if (ret) | |
881 | return ret; | |
882 | ||
883 | ctx = i915_gem_context_get(file_priv, args->ctx_id); | |
72ad5c45 | 884 | if (IS_ERR(ctx)) { |
84624813 | 885 | mutex_unlock(&dev->struct_mutex); |
72ad5c45 | 886 | return PTR_ERR(ctx); |
84624813 BW |
887 | } |
888 | ||
821d66dd | 889 | idr_remove(&ctx->file_priv->context_idr, ctx->user_handle); |
dce3271b | 890 | i915_gem_context_unreference(ctx); |
84624813 BW |
891 | mutex_unlock(&dev->struct_mutex); |
892 | ||
893 | DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id); | |
894 | return 0; | |
895 | } | |
c9dc0f35 CW |
896 | |
897 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, | |
898 | struct drm_file *file) | |
899 | { | |
900 | struct drm_i915_file_private *file_priv = file->driver_priv; | |
901 | struct drm_i915_gem_context_param *args = data; | |
902 | struct intel_context *ctx; | |
903 | int ret; | |
904 | ||
905 | ret = i915_mutex_lock_interruptible(dev); | |
906 | if (ret) | |
907 | return ret; | |
908 | ||
909 | ctx = i915_gem_context_get(file_priv, args->ctx_id); | |
910 | if (IS_ERR(ctx)) { | |
911 | mutex_unlock(&dev->struct_mutex); | |
912 | return PTR_ERR(ctx); | |
913 | } | |
914 | ||
915 | args->size = 0; | |
916 | switch (args->param) { | |
917 | case I915_CONTEXT_PARAM_BAN_PERIOD: | |
918 | args->value = ctx->hang_stats.ban_period_seconds; | |
919 | break; | |
920 | default: | |
921 | ret = -EINVAL; | |
922 | break; | |
923 | } | |
924 | mutex_unlock(&dev->struct_mutex); | |
925 | ||
926 | return ret; | |
927 | } | |
928 | ||
929 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, | |
930 | struct drm_file *file) | |
931 | { | |
932 | struct drm_i915_file_private *file_priv = file->driver_priv; | |
933 | struct drm_i915_gem_context_param *args = data; | |
934 | struct intel_context *ctx; | |
935 | int ret; | |
936 | ||
937 | ret = i915_mutex_lock_interruptible(dev); | |
938 | if (ret) | |
939 | return ret; | |
940 | ||
941 | ctx = i915_gem_context_get(file_priv, args->ctx_id); | |
942 | if (IS_ERR(ctx)) { | |
943 | mutex_unlock(&dev->struct_mutex); | |
944 | return PTR_ERR(ctx); | |
945 | } | |
946 | ||
947 | switch (args->param) { | |
948 | case I915_CONTEXT_PARAM_BAN_PERIOD: | |
949 | if (args->size) | |
950 | ret = -EINVAL; | |
951 | else if (args->value < ctx->hang_stats.ban_period_seconds && | |
952 | !capable(CAP_SYS_ADMIN)) | |
953 | ret = -EPERM; | |
954 | else | |
955 | ctx->hang_stats.ban_period_seconds = args->value; | |
956 | break; | |
957 | default: | |
958 | ret = -EINVAL; | |
959 | break; | |
960 | } | |
961 | mutex_unlock(&dev->struct_mutex); | |
962 | ||
963 | return ret; | |
964 | } |