drm/i915: Introduce execlist context status change notification
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
508842a0 76 * GPU. The GPU has loaded its state already and has stored away the gtt
254f965c
BW
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c 90#include "i915_drv.h"
198c974d 91#include "i915_trace.h"
254f965c 92
b2e862d0
CW
93#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
40521054
BW
95/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
b731d33d
BW
99#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
40521054 101
c033666a 102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
b731d33d 103{
c033666a 104 if (IS_GEN6(dev_priv))
b731d33d
BW
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
c033666a 110static int get_context_size(struct drm_i915_private *dev_priv)
254f965c 111{
254f965c
BW
112 int ret;
113 u32 reg;
114
c033666a 115 switch (INTEL_GEN(dev_priv)) {
254f965c
BW
116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
4f91dd6f 121 reg = I915_READ(GEN7_CXT_SIZE);
c033666a 122 if (IS_HASWELL(dev_priv))
a0de80a0 123 ret = HSW_CXT_TOTAL_SIZE;
2e4291e0
BW
124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c 126 break;
8897644a
BW
127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
254f965c
BW
130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
e2efd130 137static void i915_gem_context_clean(struct i915_gem_context *ctx)
e9f24d5f
TU
138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
61fb5881 142 if (!ppgtt)
e9f24d5f
TU
143 return;
144
e9f24d5f 145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
1c7f4bca 146 vm_link) {
e9f24d5f
TU
147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
dce3271b 152void i915_gem_context_free(struct kref *ctx_ref)
40521054 153{
e2efd130 154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
bca44d80 155 int i;
40521054 156
499f2697 157 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
198c974d
DCS
158 trace_i915_context_free(ctx);
159
e9f24d5f
TU
160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
ae6c4806
DV
167 i915_ppgtt_put(ctx->ppgtt);
168
bca44d80
CW
169 for (i = 0; i < I915_NUM_ENGINES; i++) {
170 struct intel_context *ce = &ctx->engine[i];
171
172 if (!ce->state)
173 continue;
174
175 WARN_ON(ce->pin_count);
176 if (ce->ringbuf)
177 intel_ringbuffer_free(ce->ringbuf);
178
179 drm_gem_object_unreference(&ce->state->base);
180 }
181
c7c48dfd 182 list_del(&ctx->link);
5d1808ec
CW
183
184 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
40521054
BW
185 kfree(ctx);
186}
187
8c857917 188struct drm_i915_gem_object *
aa0c13da
OM
189i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
190{
191 struct drm_i915_gem_object *obj;
192 int ret;
193
499f2697
CW
194 lockdep_assert_held(&dev->struct_mutex);
195
d37cd8a8 196 obj = i915_gem_object_create(dev, size);
fe3db79b
CW
197 if (IS_ERR(obj))
198 return obj;
aa0c13da
OM
199
200 /*
201 * Try to make the context utilize L3 as well as LLC.
202 *
203 * On VLV we don't have L3 controls in the PTEs so we
204 * shouldn't touch the cache level, especially as that
205 * would make the object snooped which might have a
206 * negative performance impact.
4d3e904c
WB
207 *
208 * Snooping is required on non-llc platforms in execlist
209 * mode, but since all GGTT accesses use PAT entry 0 we
210 * get snooping anyway regardless of cache_level.
211 *
212 * This is only applicable for Ivy Bridge devices since
213 * later platforms don't have L3 control bits in the PTE.
aa0c13da 214 */
4d3e904c 215 if (IS_IVYBRIDGE(dev)) {
aa0c13da
OM
216 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
217 /* Failure shouldn't ever happen this early */
218 if (WARN_ON(ret)) {
219 drm_gem_object_unreference(&obj->base);
220 return ERR_PTR(ret);
221 }
222 }
223
224 return obj;
225}
226
5d1808ec
CW
227static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
228{
229 int ret;
230
231 ret = ida_simple_get(&dev_priv->context_hw_ida,
232 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
233 if (ret < 0) {
234 /* Contexts are only released when no longer active.
235 * Flush any pending retires to hopefully release some
236 * stale contexts and try again.
237 */
c033666a 238 i915_gem_retire_requests(dev_priv);
5d1808ec
CW
239 ret = ida_simple_get(&dev_priv->context_hw_ida,
240 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
241 if (ret < 0)
242 return ret;
243 }
244
245 *out = ret;
246 return 0;
247}
248
e2efd130 249static struct i915_gem_context *
0eea67eb 250__create_hw_context(struct drm_device *dev,
ee960be7 251 struct drm_i915_file_private *file_priv)
40521054
BW
252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
e2efd130 254 struct i915_gem_context *ctx;
c8c470af 255 int ret;
40521054 256
f94982b0 257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
40521054 260
5d1808ec
CW
261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
dce3271b 267 kref_init(&ctx->ref);
691e6415 268 list_add_tail(&ctx->link, &dev_priv->context_list);
9ea4feec 269 ctx->i915 = dev_priv;
40521054 270
691e6415 271 if (dev_priv->hw_context_size) {
aa0c13da
OM
272 struct drm_i915_gem_object *obj =
273 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
274 if (IS_ERR(obj)) {
275 ret = PTR_ERR(obj);
4615d4c9 276 goto err_out;
691e6415 277 }
bca44d80 278 ctx->engine[RCS].state = obj;
691e6415 279 }
40521054
BW
280
281 /* Default context will never have a file_priv */
691e6415
CW
282 if (file_priv != NULL) {
283 ret = idr_alloc(&file_priv->context_idr, ctx,
821d66dd 284 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
691e6415
CW
285 if (ret < 0)
286 goto err_out;
287 } else
821d66dd 288 ret = DEFAULT_CONTEXT_HANDLE;
dce3271b
MK
289
290 ctx->file_priv = file_priv;
821d66dd 291 ctx->user_handle = ret;
3ccfd19d
BW
292 /* NB: Mark all slices as needing a remap so that when the context first
293 * loads it will restore whatever remap state already exists. If there
294 * is no remap info, it will be a NOP. */
b2e862d0 295 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
40521054 296
676fa572 297 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
bcd794c2 298 ctx->ring_size = 4 * PAGE_SIZE;
c01fc532
ZW
299 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
300 GEN8_CTX_ADDRESSING_MODE_SHIFT;
3c7ba635 301 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
676fa572 302
146937e5 303 return ctx;
40521054
BW
304
305err_out:
dce3271b 306 i915_gem_context_unreference(ctx);
146937e5 307 return ERR_PTR(ret);
40521054
BW
308}
309
254f965c
BW
310/**
311 * The default context needs to exist per ring that uses contexts. It stores the
312 * context state of the GPU for applications that don't utilize HW contexts, as
313 * well as an idle case.
314 */
e2efd130 315static struct i915_gem_context *
0eea67eb 316i915_gem_create_context(struct drm_device *dev,
d624d86e 317 struct drm_i915_file_private *file_priv)
254f965c 318{
e2efd130 319 struct i915_gem_context *ctx;
40521054 320
499f2697 321 lockdep_assert_held(&dev->struct_mutex);
40521054 322
0eea67eb 323 ctx = __create_hw_context(dev, file_priv);
146937e5 324 if (IS_ERR(ctx))
a45d0f6a 325 return ctx;
40521054 326
d624d86e 327 if (USES_FULL_PPGTT(dev)) {
4d884705 328 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
bdf4fd7e 329
c6aab916 330 if (IS_ERR(ppgtt)) {
0eea67eb
BW
331 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
332 PTR_ERR(ppgtt));
c6aab916
CW
333 idr_remove(&file_priv->context_idr, ctx->user_handle);
334 i915_gem_context_unreference(ctx);
335 return ERR_CAST(ppgtt);
ae6c4806
DV
336 }
337
338 ctx->ppgtt = ppgtt;
339 }
bdf4fd7e 340
198c974d
DCS
341 trace_i915_context_create(ctx);
342
a45d0f6a 343 return ctx;
254f965c
BW
344}
345
e2efd130 346static void i915_gem_context_unpin(struct i915_gem_context *ctx,
a0b4a6a8
TU
347 struct intel_engine_cs *engine)
348{
f4e2dece
TU
349 if (i915.enable_execlists) {
350 intel_lr_context_unpin(ctx, engine);
351 } else {
bca44d80
CW
352 struct intel_context *ce = &ctx->engine[engine->id];
353
354 if (ce->state)
355 i915_gem_object_ggtt_unpin(ce->state);
356
f4e2dece
TU
357 i915_gem_context_unreference(ctx);
358 }
a0b4a6a8
TU
359}
360
acce9ffa
BW
361void i915_gem_context_reset(struct drm_device *dev)
362{
363 struct drm_i915_private *dev_priv = dev->dev_private;
acce9ffa 364
499f2697
CW
365 lockdep_assert_held(&dev->struct_mutex);
366
3e5b6f05 367 if (i915.enable_execlists) {
e2efd130 368 struct i915_gem_context *ctx;
3e5b6f05 369
a0b4a6a8 370 list_for_each_entry(ctx, &dev_priv->context_list, link)
7d774cac 371 intel_lr_context_reset(dev_priv, ctx);
3e5b6f05 372 }
ecdb5fd8 373
b2e862d0 374 i915_gem_context_lost(dev_priv);
acce9ffa
BW
375}
376
8245be31 377int i915_gem_context_init(struct drm_device *dev)
254f965c
BW
378{
379 struct drm_i915_private *dev_priv = dev->dev_private;
e2efd130 380 struct i915_gem_context *ctx;
254f965c 381
2fa48d8d
BW
382 /* Init should only be called once per module load. Eventually the
383 * restriction on the context_disabled check can be loosened. */
ed54c1a1 384 if (WARN_ON(dev_priv->kernel_context))
8245be31 385 return 0;
254f965c 386
c033666a
CW
387 if (intel_vgpu_active(dev_priv) &&
388 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
a0bd6c31
ZL
389 if (!i915.enable_execlists) {
390 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
391 return -EINVAL;
392 }
393 }
394
5d1808ec
CW
395 /* Using the simple ida interface, the max is limited by sizeof(int) */
396 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
397 ida_init(&dev_priv->context_hw_ida);
398
ede7d42b
OM
399 if (i915.enable_execlists) {
400 /* NB: intentionally left blank. We will allocate our own
401 * backing objects as we need them, thank you very much */
402 dev_priv->hw_context_size = 0;
c033666a
CW
403 } else if (HAS_HW_CONTEXTS(dev_priv)) {
404 dev_priv->hw_context_size =
405 round_up(get_context_size(dev_priv), 4096);
691e6415
CW
406 if (dev_priv->hw_context_size > (1<<20)) {
407 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
408 dev_priv->hw_context_size);
409 dev_priv->hw_context_size = 0;
410 }
254f965c
BW
411 }
412
d624d86e 413 ctx = i915_gem_create_context(dev, NULL);
691e6415
CW
414 if (IS_ERR(ctx)) {
415 DRM_ERROR("Failed to create default global context (error %ld)\n",
416 PTR_ERR(ctx));
417 return PTR_ERR(ctx);
254f965c
BW
418 }
419
bca44d80 420 if (!i915.enable_execlists && ctx->engine[RCS].state) {
c6aab916
CW
421 int ret;
422
423 /* We may need to do things with the shrinker which
424 * require us to immediately switch back to the default
425 * context. This can cause a problem as pinning the
426 * default context also requires GTT space which may not
427 * be available. To avoid this we always pin the default
428 * context.
429 */
bca44d80 430 ret = i915_gem_obj_ggtt_pin(ctx->engine[RCS].state,
c6aab916
CW
431 get_context_alignment(dev_priv), 0);
432 if (ret) {
433 DRM_ERROR("Failed to pinned default global context (error %d)\n",
434 ret);
435 i915_gem_context_unreference(ctx);
436 return ret;
437 }
438 }
439
ed54c1a1 440 dev_priv->kernel_context = ctx;
67e3d297 441
ede7d42b
OM
442 DRM_DEBUG_DRIVER("%s context support initialized\n",
443 i915.enable_execlists ? "LR" :
444 dev_priv->hw_context_size ? "HW" : "fake");
8245be31 445 return 0;
254f965c
BW
446}
447
b2e862d0
CW
448void i915_gem_context_lost(struct drm_i915_private *dev_priv)
449{
450 struct intel_engine_cs *engine;
451
499f2697
CW
452 lockdep_assert_held(&dev_priv->dev->struct_mutex);
453
b2e862d0 454 for_each_engine(engine, dev_priv) {
bca44d80
CW
455 if (engine->last_context) {
456 i915_gem_context_unpin(engine->last_context, engine);
457 engine->last_context = NULL;
458 }
b2e862d0 459
bca44d80
CW
460 /* Force the GPU state to be reinitialised on enabling */
461 dev_priv->kernel_context->engine[engine->id].initialised =
462 engine->init_context == NULL;
b2e862d0
CW
463 }
464
465 /* Force the GPU state to be reinitialised on enabling */
b2e862d0
CW
466 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
467}
468
254f965c
BW
469void i915_gem_context_fini(struct drm_device *dev)
470{
471 struct drm_i915_private *dev_priv = dev->dev_private;
e2efd130 472 struct i915_gem_context *dctx = dev_priv->kernel_context;
b2e862d0 473
499f2697
CW
474 lockdep_assert_held(&dev->struct_mutex);
475
bca44d80
CW
476 if (!i915.enable_execlists && dctx->engine[RCS].state)
477 i915_gem_object_ggtt_unpin(dctx->engine[RCS].state);
67e3d297 478
dce3271b 479 i915_gem_context_unreference(dctx);
ed54c1a1 480 dev_priv->kernel_context = NULL;
5d1808ec
CW
481
482 ida_destroy(&dev_priv->context_hw_ida);
254f965c
BW
483}
484
40521054
BW
485static int context_idr_cleanup(int id, void *p, void *data)
486{
e2efd130 487 struct i915_gem_context *ctx = p;
40521054 488
d28b99ab 489 ctx->file_priv = ERR_PTR(-EBADF);
dce3271b 490 i915_gem_context_unreference(ctx);
40521054 491 return 0;
254f965c
BW
492}
493
e422b888
BW
494int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
495{
496 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 497 struct i915_gem_context *ctx;
e422b888
BW
498
499 idr_init(&file_priv->context_idr);
500
0eea67eb 501 mutex_lock(&dev->struct_mutex);
d624d86e 502 ctx = i915_gem_create_context(dev, file_priv);
0eea67eb
BW
503 mutex_unlock(&dev->struct_mutex);
504
f83d6518 505 if (IS_ERR(ctx)) {
0eea67eb 506 idr_destroy(&file_priv->context_idr);
f83d6518 507 return PTR_ERR(ctx);
0eea67eb
BW
508 }
509
e422b888
BW
510 return 0;
511}
512
254f965c
BW
513void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
514{
40521054 515 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 516
499f2697
CW
517 lockdep_assert_held(&dev->struct_mutex);
518
73c273eb 519 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054 520 idr_destroy(&file_priv->context_idr);
40521054
BW
521}
522
e0556841 523static inline int
1d719cda 524mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
e0556841 525{
c033666a 526 struct drm_i915_private *dev_priv = req->i915;
4a570db5 527 struct intel_engine_cs *engine = req->engine;
e80f14b6 528 u32 flags = hw_flags | MI_MM_SPACE_GTT;
2c550183
CW
529 const int num_rings =
530 /* Use an extended w/a on ivb+ if signalling from other rings */
c033666a
CW
531 i915_semaphore_is_enabled(dev_priv) ?
532 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
2c550183 533 0;
b4ac5afc 534 int len, ret;
e0556841 535
12b0286f
BW
536 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
537 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
538 * explicitly, so we rely on the value at ring init, stored in
539 * itlb_before_ctx_switch.
540 */
c033666a 541 if (IS_GEN6(dev_priv)) {
e2f80391 542 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
12b0286f
BW
543 if (ret)
544 return ret;
545 }
546
e80f14b6 547 /* These flags are for resource streamer on HSW+ */
c033666a 548 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
4c436d55 549 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
c033666a 550 else if (INTEL_GEN(dev_priv) < 8)
e80f14b6
BW
551 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
552
2c550183
CW
553
554 len = 4;
c033666a 555 if (INTEL_GEN(dev_priv) >= 7)
e9135c4f 556 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
2c550183 557
5fb9de1a 558 ret = intel_ring_begin(req, len);
e0556841
BW
559 if (ret)
560 return ret;
561
b3f797ac 562 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
c033666a 563 if (INTEL_GEN(dev_priv) >= 7) {
e2f80391 564 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
2c550183
CW
565 if (num_rings) {
566 struct intel_engine_cs *signaller;
567
e2f80391
TU
568 intel_ring_emit(engine,
569 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 570 for_each_engine(signaller, dev_priv) {
e2f80391 571 if (signaller == engine)
2c550183
CW
572 continue;
573
e2f80391
TU
574 intel_ring_emit_reg(engine,
575 RING_PSMI_CTL(signaller->mmio_base));
576 intel_ring_emit(engine,
577 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183
CW
578 }
579 }
580 }
e37ec39b 581
e2f80391
TU
582 intel_ring_emit(engine, MI_NOOP);
583 intel_ring_emit(engine, MI_SET_CONTEXT);
584 intel_ring_emit(engine,
bca44d80 585 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
e80f14b6 586 flags);
2b7e8082
VS
587 /*
588 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
589 * WaMiSetContext_Hang:snb,ivb,vlv
590 */
e2f80391 591 intel_ring_emit(engine, MI_NOOP);
e0556841 592
c033666a 593 if (INTEL_GEN(dev_priv) >= 7) {
2c550183
CW
594 if (num_rings) {
595 struct intel_engine_cs *signaller;
e9135c4f 596 i915_reg_t last_reg = {}; /* keep gcc quiet */
2c550183 597
e2f80391
TU
598 intel_ring_emit(engine,
599 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 600 for_each_engine(signaller, dev_priv) {
e2f80391 601 if (signaller == engine)
2c550183
CW
602 continue;
603
e9135c4f
CW
604 last_reg = RING_PSMI_CTL(signaller->mmio_base);
605 intel_ring_emit_reg(engine, last_reg);
e2f80391
TU
606 intel_ring_emit(engine,
607 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183 608 }
e9135c4f
CW
609
610 /* Insert a delay before the next switch! */
611 intel_ring_emit(engine,
612 MI_STORE_REGISTER_MEM |
613 MI_SRM_LRM_GLOBAL_GTT);
614 intel_ring_emit_reg(engine, last_reg);
615 intel_ring_emit(engine, engine->scratch.gtt_offset);
616 intel_ring_emit(engine, MI_NOOP);
2c550183 617 }
e2f80391 618 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
2c550183 619 }
e37ec39b 620
e2f80391 621 intel_ring_advance(engine);
e0556841
BW
622
623 return ret;
624}
625
d200cda6 626static int remap_l3(struct drm_i915_gem_request *req, int slice)
b0ebde39 627{
ff55b5e8 628 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
b0ebde39 629 struct intel_engine_cs *engine = req->engine;
b0ebde39
CW
630 int i, ret;
631
ff55b5e8 632 if (!remap_info)
b0ebde39
CW
633 return 0;
634
ff55b5e8 635 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
b0ebde39
CW
636 if (ret)
637 return ret;
638
639 /*
640 * Note: We do not worry about the concurrent register cacheline hang
641 * here because no other code should access these registers other than
642 * at initialization time.
643 */
ff55b5e8
CW
644 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
645 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
b0ebde39
CW
646 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
647 intel_ring_emit(engine, remap_info[i]);
648 }
ff55b5e8 649 intel_ring_emit(engine, MI_NOOP);
b0ebde39
CW
650 intel_ring_advance(engine);
651
ff55b5e8 652 return 0;
b0ebde39
CW
653}
654
f9326be5
CW
655static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
656 struct intel_engine_cs *engine,
e2efd130 657 struct i915_gem_context *to)
317b4e90 658{
563222a7
BW
659 if (to->remap_slice)
660 return false;
661
bca44d80 662 if (!to->engine[RCS].initialised)
fcb5106d
CW
663 return false;
664
f9326be5 665 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
fcb5106d 666 return false;
317b4e90 667
fcb5106d 668 return to == engine->last_context;
317b4e90
BW
669}
670
671static bool
f9326be5
CW
672needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
673 struct intel_engine_cs *engine,
e2efd130 674 struct i915_gem_context *to)
317b4e90 675{
f9326be5 676 if (!ppgtt)
317b4e90
BW
677 return false;
678
f9326be5
CW
679 /* Always load the ppgtt on first use */
680 if (!engine->last_context)
681 return true;
682
683 /* Same context without new entries, skip */
e1a8daa2 684 if (engine->last_context == to &&
f9326be5 685 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
e1a8daa2
CW
686 return false;
687
688 if (engine->id != RCS)
317b4e90
BW
689 return true;
690
c033666a 691 if (INTEL_GEN(engine->i915) < 8)
317b4e90
BW
692 return true;
693
694 return false;
695}
696
697static bool
f9326be5 698needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
e2efd130 699 struct i915_gem_context *to,
f9326be5 700 u32 hw_flags)
317b4e90 701{
f9326be5 702 if (!ppgtt)
317b4e90
BW
703 return false;
704
fcb5106d 705 if (!IS_GEN8(to->i915))
317b4e90
BW
706 return false;
707
6702cf16 708 if (hw_flags & MI_RESTORE_INHIBIT)
317b4e90
BW
709 return true;
710
711 return false;
712}
713
e1a8daa2 714static int do_rcs_switch(struct drm_i915_gem_request *req)
e0556841 715{
e2efd130 716 struct i915_gem_context *to = req->ctx;
4a570db5 717 struct intel_engine_cs *engine = req->engine;
f9326be5 718 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e2efd130 719 struct i915_gem_context *from;
fcb5106d 720 u32 hw_flags;
3ccfd19d 721 int ret, i;
e0556841 722
f9326be5 723 if (skip_rcs_switch(ppgtt, engine, to))
9a3b5304
CW
724 return 0;
725
7e0d96bc 726 /* Trying to pin first makes error handling easier. */
bca44d80 727 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
c033666a 728 get_context_alignment(engine->i915),
e1a8daa2
CW
729 0);
730 if (ret)
731 return ret;
67e3d297 732
acc240d4
DV
733 /*
734 * Pin can switch back to the default context if we end up calling into
735 * evict_everything - as a last ditch gtt defrag effort that also
736 * switches to the default context. Hence we need to reload from here.
fcb5106d
CW
737 *
738 * XXX: Doing so is painfully broken!
acc240d4 739 */
e2f80391 740 from = engine->last_context;
acc240d4
DV
741
742 /*
743 * Clear this page out of any CPU caches for coherent swap-in/out. Note
d3373a24
CW
744 * that thanks to write = false in this call and us not setting any gpu
745 * write domains when putting a context object onto the active list
746 * (when switching away from it), this won't block.
acc240d4
DV
747 *
748 * XXX: We need a real interface to do this instead of trickery.
749 */
bca44d80 750 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
7e0d96bc
BW
751 if (ret)
752 goto unpin_out;
d3373a24 753
f9326be5 754 if (needs_pd_load_pre(ppgtt, engine, to)) {
fcb5106d
CW
755 /* Older GENs and non render rings still want the load first,
756 * "PP_DCLV followed by PP_DIR_BASE register through Load
757 * Register Immediate commands in Ring Buffer before submitting
758 * a context."*/
759 trace_switch_mm(engine, to);
f9326be5 760 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
761 if (ret)
762 goto unpin_out;
763 }
764
bca44d80 765 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
6702cf16
BW
766 /* NB: If we inhibit the restore, the context is not allowed to
767 * die because future work may end up depending on valid address
768 * space. This means we must enforce that a page table load
769 * occur when this occurs. */
fcb5106d 770 hw_flags = MI_RESTORE_INHIBIT;
f9326be5 771 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
fcb5106d
CW
772 hw_flags = MI_FORCE_RESTORE;
773 else
774 hw_flags = 0;
e0556841 775
fcb5106d
CW
776 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
777 ret = mi_set_context(req, hw_flags);
3ccfd19d 778 if (ret)
fcb5106d 779 goto unpin_out;
3ccfd19d
BW
780 }
781
e0556841
BW
782 /* The backing object for the context is done after switching to the
783 * *next* context. Therefore we cannot retire the previous context until
784 * the next context has already started running. In fact, the below code
785 * is a bit suboptimal because the retiring can occur simply after the
786 * MI_SET_CONTEXT instead of when the next seqno has completed.
787 */
112522f6 788 if (from != NULL) {
bca44d80
CW
789 from->engine[RCS].state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
790 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->engine[RCS].state), req);
e0556841
BW
791 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
792 * whole damn pipeline, we don't need to explicitly mark the
793 * object dirty. The only exception is that the context must be
794 * correct in case the object gets swapped out. Ideally we'd be
795 * able to defer doing this until we know the object would be
796 * swapped, but there is no way to do that yet.
797 */
bca44d80 798 from->engine[RCS].state->dirty = 1;
112522f6 799
c0321e2c 800 /* obj is kept alive until the next request by its active ref */
bca44d80 801 i915_gem_object_ggtt_unpin(from->engine[RCS].state);
112522f6 802 i915_gem_context_unreference(from);
e0556841 803 }
112522f6 804 i915_gem_context_reference(to);
e2f80391 805 engine->last_context = to;
e0556841 806
fcb5106d
CW
807 /* GEN8 does *not* require an explicit reload if the PDPs have been
808 * setup, and we do not wish to move them.
809 */
f9326be5 810 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
fcb5106d 811 trace_switch_mm(engine, to);
f9326be5 812 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
813 /* The hardware context switch is emitted, but we haven't
814 * actually changed the state - so it's probably safe to bail
815 * here. Still, let the user know something dangerous has
816 * happened.
817 */
818 if (ret)
819 return ret;
820 }
821
f9326be5
CW
822 if (ppgtt)
823 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
fcb5106d
CW
824
825 for (i = 0; i < MAX_L3_SLICES; i++) {
826 if (!(to->remap_slice & (1<<i)))
827 continue;
828
d200cda6 829 ret = remap_l3(req, i);
fcb5106d
CW
830 if (ret)
831 return ret;
832
833 to->remap_slice &= ~(1<<i);
834 }
835
bca44d80 836 if (!to->engine[RCS].initialised) {
e2f80391
TU
837 if (engine->init_context) {
838 ret = engine->init_context(req);
86d7f238 839 if (ret)
fcb5106d 840 return ret;
86d7f238 841 }
bca44d80 842 to->engine[RCS].initialised = true;
46470fc9
MK
843 }
844
e0556841 845 return 0;
7e0d96bc
BW
846
847unpin_out:
bca44d80 848 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
7e0d96bc 849 return ret;
e0556841
BW
850}
851
852/**
853 * i915_switch_context() - perform a GPU context switch.
ba01cc93 854 * @req: request for which we'll execute the context switch
e0556841
BW
855 *
856 * The context life cycle is simple. The context refcount is incremented and
857 * decremented by 1 and create and destroy. If the context is in use by the GPU,
ecdb5fd8 858 * it will have a refcount > 1. This allows us to destroy the context abstract
e0556841 859 * object while letting the normal object tracking destroy the backing BO.
ecdb5fd8
TD
860 *
861 * This function should not be used in execlists mode. Instead the context is
862 * switched by writing to the ELSP and requests keep a reference to their
863 * context.
e0556841 864 */
ba01cc93 865int i915_switch_context(struct drm_i915_gem_request *req)
e0556841 866{
4a570db5 867 struct intel_engine_cs *engine = req->engine;
e0556841 868
ecdb5fd8 869 WARN_ON(i915.enable_execlists);
499f2697 870 lockdep_assert_held(&req->i915->dev->struct_mutex);
0eea67eb 871
bca44d80 872 if (!req->ctx->engine[engine->id].state) {
e2efd130 873 struct i915_gem_context *to = req->ctx;
f9326be5
CW
874 struct i915_hw_ppgtt *ppgtt =
875 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e1a8daa2 876
f9326be5 877 if (needs_pd_load_pre(ppgtt, engine, to)) {
e1a8daa2
CW
878 int ret;
879
880 trace_switch_mm(engine, to);
f9326be5 881 ret = ppgtt->switch_mm(ppgtt, req);
e1a8daa2
CW
882 if (ret)
883 return ret;
884
f9326be5 885 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
e1a8daa2
CW
886 }
887
888 if (to != engine->last_context) {
889 i915_gem_context_reference(to);
e2f80391
TU
890 if (engine->last_context)
891 i915_gem_context_unreference(engine->last_context);
e1a8daa2 892 engine->last_context = to;
691e6415 893 }
e1a8daa2 894
c482972a 895 return 0;
a95f6a00 896 }
c482972a 897
e1a8daa2 898 return do_rcs_switch(req);
e0556841 899}
84624813 900
ec3e9963 901static bool contexts_enabled(struct drm_device *dev)
691e6415 902{
ec3e9963 903 return i915.enable_execlists || to_i915(dev)->hw_context_size;
691e6415
CW
904}
905
84624813
BW
906int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
907 struct drm_file *file)
908{
84624813
BW
909 struct drm_i915_gem_context_create *args = data;
910 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 911 struct i915_gem_context *ctx;
84624813
BW
912 int ret;
913
ec3e9963 914 if (!contexts_enabled(dev))
5fa8be65
DV
915 return -ENODEV;
916
b31e5136
CW
917 if (args->pad != 0)
918 return -EINVAL;
919
84624813
BW
920 ret = i915_mutex_lock_interruptible(dev);
921 if (ret)
922 return ret;
923
d624d86e 924 ctx = i915_gem_create_context(dev, file_priv);
84624813 925 mutex_unlock(&dev->struct_mutex);
be636387
DC
926 if (IS_ERR(ctx))
927 return PTR_ERR(ctx);
84624813 928
821d66dd 929 args->ctx_id = ctx->user_handle;
84624813
BW
930 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
931
be636387 932 return 0;
84624813
BW
933}
934
935int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
936 struct drm_file *file)
937{
938 struct drm_i915_gem_context_destroy *args = data;
939 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 940 struct i915_gem_context *ctx;
84624813
BW
941 int ret;
942
b31e5136
CW
943 if (args->pad != 0)
944 return -EINVAL;
945
821d66dd 946 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
c2cf2416 947 return -ENOENT;
0eea67eb 948
84624813
BW
949 ret = i915_mutex_lock_interruptible(dev);
950 if (ret)
951 return ret;
952
ca585b5d 953 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
72ad5c45 954 if (IS_ERR(ctx)) {
84624813 955 mutex_unlock(&dev->struct_mutex);
72ad5c45 956 return PTR_ERR(ctx);
84624813
BW
957 }
958
d28b99ab 959 idr_remove(&file_priv->context_idr, ctx->user_handle);
dce3271b 960 i915_gem_context_unreference(ctx);
84624813
BW
961 mutex_unlock(&dev->struct_mutex);
962
963 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
964 return 0;
965}
c9dc0f35
CW
966
967int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
968 struct drm_file *file)
969{
970 struct drm_i915_file_private *file_priv = file->driver_priv;
971 struct drm_i915_gem_context_param *args = data;
e2efd130 972 struct i915_gem_context *ctx;
c9dc0f35
CW
973 int ret;
974
975 ret = i915_mutex_lock_interruptible(dev);
976 if (ret)
977 return ret;
978
ca585b5d 979 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
980 if (IS_ERR(ctx)) {
981 mutex_unlock(&dev->struct_mutex);
982 return PTR_ERR(ctx);
983 }
984
985 args->size = 0;
986 switch (args->param) {
987 case I915_CONTEXT_PARAM_BAN_PERIOD:
988 args->value = ctx->hang_stats.ban_period_seconds;
989 break;
b1b38278
DW
990 case I915_CONTEXT_PARAM_NO_ZEROMAP:
991 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
992 break;
fa8848f2
CW
993 case I915_CONTEXT_PARAM_GTT_SIZE:
994 if (ctx->ppgtt)
995 args->value = ctx->ppgtt->base.total;
996 else if (to_i915(dev)->mm.aliasing_ppgtt)
997 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
998 else
62106b4f 999 args->value = to_i915(dev)->ggtt.base.total;
fa8848f2 1000 break;
c9dc0f35
CW
1001 default:
1002 ret = -EINVAL;
1003 break;
1004 }
1005 mutex_unlock(&dev->struct_mutex);
1006
1007 return ret;
1008}
1009
1010int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1011 struct drm_file *file)
1012{
1013 struct drm_i915_file_private *file_priv = file->driver_priv;
1014 struct drm_i915_gem_context_param *args = data;
e2efd130 1015 struct i915_gem_context *ctx;
c9dc0f35
CW
1016 int ret;
1017
1018 ret = i915_mutex_lock_interruptible(dev);
1019 if (ret)
1020 return ret;
1021
ca585b5d 1022 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1023 if (IS_ERR(ctx)) {
1024 mutex_unlock(&dev->struct_mutex);
1025 return PTR_ERR(ctx);
1026 }
1027
1028 switch (args->param) {
1029 case I915_CONTEXT_PARAM_BAN_PERIOD:
1030 if (args->size)
1031 ret = -EINVAL;
1032 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1033 !capable(CAP_SYS_ADMIN))
1034 ret = -EPERM;
1035 else
1036 ctx->hang_stats.ban_period_seconds = args->value;
1037 break;
b1b38278
DW
1038 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1039 if (args->size) {
1040 ret = -EINVAL;
1041 } else {
1042 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1043 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1044 }
1045 break;
c9dc0f35
CW
1046 default:
1047 ret = -EINVAL;
1048 break;
1049 }
1050 mutex_unlock(&dev->struct_mutex);
1051
1052 return ret;
1053}
d538704b
CW
1054
1055int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1056 void *data, struct drm_file *file)
1057{
1058 struct drm_i915_private *dev_priv = dev->dev_private;
1059 struct drm_i915_reset_stats *args = data;
1060 struct i915_ctx_hang_stats *hs;
e2efd130 1061 struct i915_gem_context *ctx;
d538704b
CW
1062 int ret;
1063
1064 if (args->flags || args->pad)
1065 return -EINVAL;
1066
1067 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1068 return -EPERM;
1069
bdb04614 1070 ret = i915_mutex_lock_interruptible(dev);
d538704b
CW
1071 if (ret)
1072 return ret;
1073
ca585b5d 1074 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
d538704b
CW
1075 if (IS_ERR(ctx)) {
1076 mutex_unlock(&dev->struct_mutex);
1077 return PTR_ERR(ctx);
1078 }
1079 hs = &ctx->hang_stats;
1080
1081 if (capable(CAP_SYS_ADMIN))
1082 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1083 else
1084 args->reset_count = 0;
1085
1086 args->batch_active = hs->batch_active;
1087 args->batch_pending = hs->batch_pending;
1088
1089 mutex_unlock(&dev->struct_mutex);
1090
1091 return 0;
1092}
This page took 0.830186 seconds and 5 git commands to generate.