drm/i915: Move request list retirement to i915_gem_request.c
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
508842a0 76 * GPU. The GPU has loaded its state already and has stored away the gtt
254f965c
BW
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c 90#include "i915_drv.h"
198c974d 91#include "i915_trace.h"
254f965c 92
b2e862d0
CW
93#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
40521054
BW
95/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
b731d33d
BW
99#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
40521054 101
c033666a 102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
b731d33d 103{
c033666a 104 if (IS_GEN6(dev_priv))
b731d33d
BW
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
c033666a 110static int get_context_size(struct drm_i915_private *dev_priv)
254f965c 111{
254f965c
BW
112 int ret;
113 u32 reg;
114
c033666a 115 switch (INTEL_GEN(dev_priv)) {
254f965c
BW
116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
4f91dd6f 121 reg = I915_READ(GEN7_CXT_SIZE);
c033666a 122 if (IS_HASWELL(dev_priv))
a0de80a0 123 ret = HSW_CXT_TOTAL_SIZE;
2e4291e0
BW
124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c 126 break;
8897644a
BW
127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
254f965c
BW
130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
e2efd130 137static void i915_gem_context_clean(struct i915_gem_context *ctx)
e9f24d5f
TU
138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
61fb5881 142 if (!ppgtt)
e9f24d5f
TU
143 return;
144
e9f24d5f 145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
1c7f4bca 146 vm_link) {
e9f24d5f
TU
147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
dce3271b 152void i915_gem_context_free(struct kref *ctx_ref)
40521054 153{
e2efd130 154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
bca44d80 155 int i;
40521054 156
91c8a326 157 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
198c974d
DCS
158 trace_i915_context_free(ctx);
159
e9f24d5f
TU
160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
ae6c4806
DV
167 i915_ppgtt_put(ctx->ppgtt);
168
bca44d80
CW
169 for (i = 0; i < I915_NUM_ENGINES; i++) {
170 struct intel_context *ce = &ctx->engine[i];
171
172 if (!ce->state)
173 continue;
174
175 WARN_ON(ce->pin_count);
dca33ecc 176 if (ce->ring)
7e37f889 177 intel_ring_free(ce->ring);
bca44d80 178
f8c417cd 179 i915_gem_object_put(ce->state);
bca44d80
CW
180 }
181
c7c48dfd 182 list_del(&ctx->link);
5d1808ec
CW
183
184 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
40521054
BW
185 kfree(ctx);
186}
187
8c857917 188struct drm_i915_gem_object *
aa0c13da
OM
189i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
190{
191 struct drm_i915_gem_object *obj;
192 int ret;
193
499f2697
CW
194 lockdep_assert_held(&dev->struct_mutex);
195
d37cd8a8 196 obj = i915_gem_object_create(dev, size);
fe3db79b
CW
197 if (IS_ERR(obj))
198 return obj;
aa0c13da
OM
199
200 /*
201 * Try to make the context utilize L3 as well as LLC.
202 *
203 * On VLV we don't have L3 controls in the PTEs so we
204 * shouldn't touch the cache level, especially as that
205 * would make the object snooped which might have a
206 * negative performance impact.
4d3e904c
WB
207 *
208 * Snooping is required on non-llc platforms in execlist
209 * mode, but since all GGTT accesses use PAT entry 0 we
210 * get snooping anyway regardless of cache_level.
211 *
212 * This is only applicable for Ivy Bridge devices since
213 * later platforms don't have L3 control bits in the PTE.
aa0c13da 214 */
4d3e904c 215 if (IS_IVYBRIDGE(dev)) {
aa0c13da
OM
216 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
217 /* Failure shouldn't ever happen this early */
218 if (WARN_ON(ret)) {
f8c417cd 219 i915_gem_object_put(obj);
aa0c13da
OM
220 return ERR_PTR(ret);
221 }
222 }
223
224 return obj;
225}
226
5d1808ec
CW
227static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
228{
229 int ret;
230
231 ret = ida_simple_get(&dev_priv->context_hw_ida,
232 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
233 if (ret < 0) {
234 /* Contexts are only released when no longer active.
235 * Flush any pending retires to hopefully release some
236 * stale contexts and try again.
237 */
c033666a 238 i915_gem_retire_requests(dev_priv);
5d1808ec
CW
239 ret = ida_simple_get(&dev_priv->context_hw_ida,
240 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
241 if (ret < 0)
242 return ret;
243 }
244
245 *out = ret;
246 return 0;
247}
248
e2efd130 249static struct i915_gem_context *
0eea67eb 250__create_hw_context(struct drm_device *dev,
ee960be7 251 struct drm_i915_file_private *file_priv)
40521054 252{
fac5e23e 253 struct drm_i915_private *dev_priv = to_i915(dev);
e2efd130 254 struct i915_gem_context *ctx;
c8c470af 255 int ret;
40521054 256
f94982b0 257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
40521054 260
5d1808ec
CW
261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
dce3271b 267 kref_init(&ctx->ref);
691e6415 268 list_add_tail(&ctx->link, &dev_priv->context_list);
9ea4feec 269 ctx->i915 = dev_priv;
40521054 270
0cb26a8e
CW
271 ctx->ggtt_alignment = get_context_alignment(dev_priv);
272
691e6415 273 if (dev_priv->hw_context_size) {
aa0c13da
OM
274 struct drm_i915_gem_object *obj =
275 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
276 if (IS_ERR(obj)) {
277 ret = PTR_ERR(obj);
4615d4c9 278 goto err_out;
691e6415 279 }
bca44d80 280 ctx->engine[RCS].state = obj;
691e6415 281 }
40521054
BW
282
283 /* Default context will never have a file_priv */
691e6415
CW
284 if (file_priv != NULL) {
285 ret = idr_alloc(&file_priv->context_idr, ctx,
821d66dd 286 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
691e6415
CW
287 if (ret < 0)
288 goto err_out;
289 } else
821d66dd 290 ret = DEFAULT_CONTEXT_HANDLE;
dce3271b
MK
291
292 ctx->file_priv = file_priv;
821d66dd 293 ctx->user_handle = ret;
3ccfd19d
BW
294 /* NB: Mark all slices as needing a remap so that when the context first
295 * loads it will restore whatever remap state already exists. If there
296 * is no remap info, it will be a NOP. */
b2e862d0 297 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
40521054 298
676fa572 299 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
bcd794c2 300 ctx->ring_size = 4 * PAGE_SIZE;
c01fc532
ZW
301 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
302 GEN8_CTX_ADDRESSING_MODE_SHIFT;
3c7ba635 303 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
676fa572 304
146937e5 305 return ctx;
40521054
BW
306
307err_out:
9a6feaf0 308 i915_gem_context_put(ctx);
146937e5 309 return ERR_PTR(ret);
40521054
BW
310}
311
254f965c
BW
312/**
313 * The default context needs to exist per ring that uses contexts. It stores the
314 * context state of the GPU for applications that don't utilize HW contexts, as
315 * well as an idle case.
316 */
e2efd130 317static struct i915_gem_context *
0eea67eb 318i915_gem_create_context(struct drm_device *dev,
d624d86e 319 struct drm_i915_file_private *file_priv)
254f965c 320{
e2efd130 321 struct i915_gem_context *ctx;
40521054 322
499f2697 323 lockdep_assert_held(&dev->struct_mutex);
40521054 324
0eea67eb 325 ctx = __create_hw_context(dev, file_priv);
146937e5 326 if (IS_ERR(ctx))
a45d0f6a 327 return ctx;
40521054 328
d624d86e 329 if (USES_FULL_PPGTT(dev)) {
2bfa996e
CW
330 struct i915_hw_ppgtt *ppgtt =
331 i915_ppgtt_create(to_i915(dev), file_priv);
bdf4fd7e 332
c6aab916 333 if (IS_ERR(ppgtt)) {
0eea67eb
BW
334 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
335 PTR_ERR(ppgtt));
c6aab916 336 idr_remove(&file_priv->context_idr, ctx->user_handle);
9a6feaf0 337 i915_gem_context_put(ctx);
c6aab916 338 return ERR_CAST(ppgtt);
ae6c4806
DV
339 }
340
341 ctx->ppgtt = ppgtt;
342 }
bdf4fd7e 343
198c974d
DCS
344 trace_i915_context_create(ctx);
345
a45d0f6a 346 return ctx;
254f965c
BW
347}
348
c8c35799
ZW
349/**
350 * i915_gem_context_create_gvt - create a GVT GEM context
351 * @dev: drm device *
352 *
353 * This function is used to create a GVT specific GEM context.
354 *
355 * Returns:
356 * pointer to i915_gem_context on success, error pointer if failed
357 *
358 */
359struct i915_gem_context *
360i915_gem_context_create_gvt(struct drm_device *dev)
361{
362 struct i915_gem_context *ctx;
363 int ret;
364
365 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
366 return ERR_PTR(-ENODEV);
367
368 ret = i915_mutex_lock_interruptible(dev);
369 if (ret)
370 return ERR_PTR(ret);
371
372 ctx = i915_gem_create_context(dev, NULL);
373 if (IS_ERR(ctx))
374 goto out;
375
376 ctx->execlists_force_single_submission = true;
377 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
378out:
379 mutex_unlock(&dev->struct_mutex);
380 return ctx;
381}
382
e2efd130 383static void i915_gem_context_unpin(struct i915_gem_context *ctx,
a0b4a6a8
TU
384 struct intel_engine_cs *engine)
385{
f4e2dece
TU
386 if (i915.enable_execlists) {
387 intel_lr_context_unpin(ctx, engine);
388 } else {
bca44d80
CW
389 struct intel_context *ce = &ctx->engine[engine->id];
390
391 if (ce->state)
392 i915_gem_object_ggtt_unpin(ce->state);
393
9a6feaf0 394 i915_gem_context_put(ctx);
f4e2dece 395 }
a0b4a6a8
TU
396}
397
acce9ffa
BW
398void i915_gem_context_reset(struct drm_device *dev)
399{
fac5e23e 400 struct drm_i915_private *dev_priv = to_i915(dev);
acce9ffa 401
499f2697
CW
402 lockdep_assert_held(&dev->struct_mutex);
403
3e5b6f05 404 if (i915.enable_execlists) {
e2efd130 405 struct i915_gem_context *ctx;
3e5b6f05 406
a0b4a6a8 407 list_for_each_entry(ctx, &dev_priv->context_list, link)
7d774cac 408 intel_lr_context_reset(dev_priv, ctx);
3e5b6f05 409 }
ecdb5fd8 410
b2e862d0 411 i915_gem_context_lost(dev_priv);
acce9ffa
BW
412}
413
8245be31 414int i915_gem_context_init(struct drm_device *dev)
254f965c 415{
fac5e23e 416 struct drm_i915_private *dev_priv = to_i915(dev);
e2efd130 417 struct i915_gem_context *ctx;
254f965c 418
2fa48d8d
BW
419 /* Init should only be called once per module load. Eventually the
420 * restriction on the context_disabled check can be loosened. */
ed54c1a1 421 if (WARN_ON(dev_priv->kernel_context))
8245be31 422 return 0;
254f965c 423
c033666a
CW
424 if (intel_vgpu_active(dev_priv) &&
425 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
a0bd6c31
ZL
426 if (!i915.enable_execlists) {
427 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
428 return -EINVAL;
429 }
430 }
431
5d1808ec
CW
432 /* Using the simple ida interface, the max is limited by sizeof(int) */
433 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
434 ida_init(&dev_priv->context_hw_ida);
435
ede7d42b
OM
436 if (i915.enable_execlists) {
437 /* NB: intentionally left blank. We will allocate our own
438 * backing objects as we need them, thank you very much */
439 dev_priv->hw_context_size = 0;
c033666a
CW
440 } else if (HAS_HW_CONTEXTS(dev_priv)) {
441 dev_priv->hw_context_size =
442 round_up(get_context_size(dev_priv), 4096);
691e6415
CW
443 if (dev_priv->hw_context_size > (1<<20)) {
444 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
445 dev_priv->hw_context_size);
446 dev_priv->hw_context_size = 0;
447 }
254f965c
BW
448 }
449
d624d86e 450 ctx = i915_gem_create_context(dev, NULL);
691e6415
CW
451 if (IS_ERR(ctx)) {
452 DRM_ERROR("Failed to create default global context (error %ld)\n",
453 PTR_ERR(ctx));
454 return PTR_ERR(ctx);
254f965c
BW
455 }
456
ed54c1a1 457 dev_priv->kernel_context = ctx;
67e3d297 458
ede7d42b
OM
459 DRM_DEBUG_DRIVER("%s context support initialized\n",
460 i915.enable_execlists ? "LR" :
461 dev_priv->hw_context_size ? "HW" : "fake");
8245be31 462 return 0;
254f965c
BW
463}
464
b2e862d0
CW
465void i915_gem_context_lost(struct drm_i915_private *dev_priv)
466{
467 struct intel_engine_cs *engine;
468
91c8a326 469 lockdep_assert_held(&dev_priv->drm.struct_mutex);
499f2697 470
b2e862d0 471 for_each_engine(engine, dev_priv) {
bca44d80
CW
472 if (engine->last_context) {
473 i915_gem_context_unpin(engine->last_context, engine);
474 engine->last_context = NULL;
475 }
b2e862d0
CW
476 }
477
c7c3c07d
CW
478 /* Force the GPU state to be restored on enabling */
479 if (!i915.enable_execlists) {
a168b2d8
CW
480 struct i915_gem_context *ctx;
481
482 list_for_each_entry(ctx, &dev_priv->context_list, link) {
483 if (!i915_gem_context_is_default(ctx))
484 continue;
485
486 for_each_engine(engine, dev_priv)
487 ctx->engine[engine->id].initialised = false;
488
489 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
490 }
491
c7c3c07d
CW
492 for_each_engine(engine, dev_priv) {
493 struct intel_context *kce =
494 &dev_priv->kernel_context->engine[engine->id];
495
496 kce->initialised = true;
497 }
498 }
b2e862d0
CW
499}
500
254f965c
BW
501void i915_gem_context_fini(struct drm_device *dev)
502{
fac5e23e 503 struct drm_i915_private *dev_priv = to_i915(dev);
e2efd130 504 struct i915_gem_context *dctx = dev_priv->kernel_context;
b2e862d0 505
499f2697
CW
506 lockdep_assert_held(&dev->struct_mutex);
507
9a6feaf0 508 i915_gem_context_put(dctx);
ed54c1a1 509 dev_priv->kernel_context = NULL;
5d1808ec
CW
510
511 ida_destroy(&dev_priv->context_hw_ida);
254f965c
BW
512}
513
40521054
BW
514static int context_idr_cleanup(int id, void *p, void *data)
515{
e2efd130 516 struct i915_gem_context *ctx = p;
40521054 517
d28b99ab 518 ctx->file_priv = ERR_PTR(-EBADF);
9a6feaf0 519 i915_gem_context_put(ctx);
40521054 520 return 0;
254f965c
BW
521}
522
e422b888
BW
523int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
524{
525 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 526 struct i915_gem_context *ctx;
e422b888
BW
527
528 idr_init(&file_priv->context_idr);
529
0eea67eb 530 mutex_lock(&dev->struct_mutex);
d624d86e 531 ctx = i915_gem_create_context(dev, file_priv);
0eea67eb
BW
532 mutex_unlock(&dev->struct_mutex);
533
f83d6518 534 if (IS_ERR(ctx)) {
0eea67eb 535 idr_destroy(&file_priv->context_idr);
f83d6518 536 return PTR_ERR(ctx);
0eea67eb
BW
537 }
538
e422b888
BW
539 return 0;
540}
541
254f965c
BW
542void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
543{
40521054 544 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 545
499f2697
CW
546 lockdep_assert_held(&dev->struct_mutex);
547
73c273eb 548 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054 549 idr_destroy(&file_priv->context_idr);
40521054
BW
550}
551
e0556841 552static inline int
1d719cda 553mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
e0556841 554{
c033666a 555 struct drm_i915_private *dev_priv = req->i915;
7e37f889 556 struct intel_ring *ring = req->ring;
4a570db5 557 struct intel_engine_cs *engine = req->engine;
e80f14b6 558 u32 flags = hw_flags | MI_MM_SPACE_GTT;
2c550183
CW
559 const int num_rings =
560 /* Use an extended w/a on ivb+ if signalling from other rings */
39df9190 561 i915.semaphores ?
c033666a 562 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
2c550183 563 0;
b4ac5afc 564 int len, ret;
e0556841 565
12b0286f
BW
566 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
567 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
568 * explicitly, so we rely on the value at ring init, stored in
569 * itlb_before_ctx_switch.
570 */
c033666a 571 if (IS_GEN6(dev_priv)) {
7c9cf4e3 572 ret = engine->emit_flush(req, EMIT_INVALIDATE);
12b0286f
BW
573 if (ret)
574 return ret;
575 }
576
e80f14b6 577 /* These flags are for resource streamer on HSW+ */
c033666a 578 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
4c436d55 579 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
c033666a 580 else if (INTEL_GEN(dev_priv) < 8)
e80f14b6
BW
581 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
582
2c550183
CW
583
584 len = 4;
c033666a 585 if (INTEL_GEN(dev_priv) >= 7)
e9135c4f 586 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
2c550183 587
5fb9de1a 588 ret = intel_ring_begin(req, len);
e0556841
BW
589 if (ret)
590 return ret;
591
b3f797ac 592 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
c033666a 593 if (INTEL_GEN(dev_priv) >= 7) {
b5321f30 594 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_DISABLE);
2c550183
CW
595 if (num_rings) {
596 struct intel_engine_cs *signaller;
597
b5321f30 598 intel_ring_emit(ring,
e2f80391 599 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 600 for_each_engine(signaller, dev_priv) {
e2f80391 601 if (signaller == engine)
2c550183
CW
602 continue;
603
b5321f30 604 intel_ring_emit_reg(ring,
e2f80391 605 RING_PSMI_CTL(signaller->mmio_base));
b5321f30 606 intel_ring_emit(ring,
e2f80391 607 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183
CW
608 }
609 }
610 }
e37ec39b 611
b5321f30
CW
612 intel_ring_emit(ring, MI_NOOP);
613 intel_ring_emit(ring, MI_SET_CONTEXT);
614 intel_ring_emit(ring,
bca44d80 615 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
e80f14b6 616 flags);
2b7e8082
VS
617 /*
618 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
619 * WaMiSetContext_Hang:snb,ivb,vlv
620 */
b5321f30 621 intel_ring_emit(ring, MI_NOOP);
e0556841 622
c033666a 623 if (INTEL_GEN(dev_priv) >= 7) {
2c550183
CW
624 if (num_rings) {
625 struct intel_engine_cs *signaller;
e9135c4f 626 i915_reg_t last_reg = {}; /* keep gcc quiet */
2c550183 627
b5321f30 628 intel_ring_emit(ring,
e2f80391 629 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 630 for_each_engine(signaller, dev_priv) {
e2f80391 631 if (signaller == engine)
2c550183
CW
632 continue;
633
e9135c4f 634 last_reg = RING_PSMI_CTL(signaller->mmio_base);
b5321f30
CW
635 intel_ring_emit_reg(ring, last_reg);
636 intel_ring_emit(ring,
e2f80391 637 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183 638 }
e9135c4f
CW
639
640 /* Insert a delay before the next switch! */
b5321f30 641 intel_ring_emit(ring,
e9135c4f
CW
642 MI_STORE_REGISTER_MEM |
643 MI_SRM_LRM_GLOBAL_GTT);
b5321f30
CW
644 intel_ring_emit_reg(ring, last_reg);
645 intel_ring_emit(ring, engine->scratch.gtt_offset);
646 intel_ring_emit(ring, MI_NOOP);
2c550183 647 }
b5321f30 648 intel_ring_emit(ring, MI_ARB_ON_OFF | MI_ARB_ENABLE);
2c550183 649 }
e37ec39b 650
b5321f30 651 intel_ring_advance(ring);
e0556841
BW
652
653 return ret;
654}
655
d200cda6 656static int remap_l3(struct drm_i915_gem_request *req, int slice)
b0ebde39 657{
ff55b5e8 658 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
7e37f889 659 struct intel_ring *ring = req->ring;
b0ebde39
CW
660 int i, ret;
661
ff55b5e8 662 if (!remap_info)
b0ebde39
CW
663 return 0;
664
ff55b5e8 665 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
b0ebde39
CW
666 if (ret)
667 return ret;
668
669 /*
670 * Note: We do not worry about the concurrent register cacheline hang
671 * here because no other code should access these registers other than
672 * at initialization time.
673 */
b5321f30 674 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
ff55b5e8 675 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
b5321f30
CW
676 intel_ring_emit_reg(ring, GEN7_L3LOG(slice, i));
677 intel_ring_emit(ring, remap_info[i]);
b0ebde39 678 }
b5321f30
CW
679 intel_ring_emit(ring, MI_NOOP);
680 intel_ring_advance(ring);
b0ebde39 681
ff55b5e8 682 return 0;
b0ebde39
CW
683}
684
f9326be5
CW
685static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
686 struct intel_engine_cs *engine,
e2efd130 687 struct i915_gem_context *to)
317b4e90 688{
563222a7
BW
689 if (to->remap_slice)
690 return false;
691
bca44d80 692 if (!to->engine[RCS].initialised)
fcb5106d
CW
693 return false;
694
f9326be5 695 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
fcb5106d 696 return false;
317b4e90 697
fcb5106d 698 return to == engine->last_context;
317b4e90
BW
699}
700
701static bool
f9326be5
CW
702needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
703 struct intel_engine_cs *engine,
e2efd130 704 struct i915_gem_context *to)
317b4e90 705{
f9326be5 706 if (!ppgtt)
317b4e90
BW
707 return false;
708
f9326be5
CW
709 /* Always load the ppgtt on first use */
710 if (!engine->last_context)
711 return true;
712
713 /* Same context without new entries, skip */
e1a8daa2 714 if (engine->last_context == to &&
f9326be5 715 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
e1a8daa2
CW
716 return false;
717
718 if (engine->id != RCS)
317b4e90
BW
719 return true;
720
c033666a 721 if (INTEL_GEN(engine->i915) < 8)
317b4e90
BW
722 return true;
723
724 return false;
725}
726
727static bool
f9326be5 728needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
e2efd130 729 struct i915_gem_context *to,
f9326be5 730 u32 hw_flags)
317b4e90 731{
f9326be5 732 if (!ppgtt)
317b4e90
BW
733 return false;
734
fcb5106d 735 if (!IS_GEN8(to->i915))
317b4e90
BW
736 return false;
737
6702cf16 738 if (hw_flags & MI_RESTORE_INHIBIT)
317b4e90
BW
739 return true;
740
741 return false;
742}
743
e1a8daa2 744static int do_rcs_switch(struct drm_i915_gem_request *req)
e0556841 745{
e2efd130 746 struct i915_gem_context *to = req->ctx;
4a570db5 747 struct intel_engine_cs *engine = req->engine;
f9326be5 748 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e2efd130 749 struct i915_gem_context *from;
fcb5106d 750 u32 hw_flags;
3ccfd19d 751 int ret, i;
e0556841 752
f9326be5 753 if (skip_rcs_switch(ppgtt, engine, to))
9a3b5304
CW
754 return 0;
755
7e0d96bc 756 /* Trying to pin first makes error handling easier. */
bca44d80 757 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
0cb26a8e 758 to->ggtt_alignment,
e1a8daa2
CW
759 0);
760 if (ret)
761 return ret;
67e3d297 762
acc240d4
DV
763 /*
764 * Pin can switch back to the default context if we end up calling into
765 * evict_everything - as a last ditch gtt defrag effort that also
766 * switches to the default context. Hence we need to reload from here.
fcb5106d
CW
767 *
768 * XXX: Doing so is painfully broken!
acc240d4 769 */
e2f80391 770 from = engine->last_context;
acc240d4
DV
771
772 /*
773 * Clear this page out of any CPU caches for coherent swap-in/out. Note
d3373a24
CW
774 * that thanks to write = false in this call and us not setting any gpu
775 * write domains when putting a context object onto the active list
776 * (when switching away from it), this won't block.
acc240d4
DV
777 *
778 * XXX: We need a real interface to do this instead of trickery.
779 */
bca44d80 780 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
7e0d96bc
BW
781 if (ret)
782 goto unpin_out;
d3373a24 783
f9326be5 784 if (needs_pd_load_pre(ppgtt, engine, to)) {
fcb5106d
CW
785 /* Older GENs and non render rings still want the load first,
786 * "PP_DCLV followed by PP_DIR_BASE register through Load
787 * Register Immediate commands in Ring Buffer before submitting
788 * a context."*/
789 trace_switch_mm(engine, to);
f9326be5 790 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
791 if (ret)
792 goto unpin_out;
793 }
794
bca44d80 795 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
6702cf16
BW
796 /* NB: If we inhibit the restore, the context is not allowed to
797 * die because future work may end up depending on valid address
798 * space. This means we must enforce that a page table load
799 * occur when this occurs. */
fcb5106d 800 hw_flags = MI_RESTORE_INHIBIT;
f9326be5 801 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
fcb5106d
CW
802 hw_flags = MI_FORCE_RESTORE;
803 else
804 hw_flags = 0;
e0556841 805
fcb5106d
CW
806 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
807 ret = mi_set_context(req, hw_flags);
3ccfd19d 808 if (ret)
fcb5106d 809 goto unpin_out;
3ccfd19d
BW
810 }
811
e0556841
BW
812 /* The backing object for the context is done after switching to the
813 * *next* context. Therefore we cannot retire the previous context until
814 * the next context has already started running. In fact, the below code
815 * is a bit suboptimal because the retiring can occur simply after the
816 * MI_SET_CONTEXT instead of when the next seqno has completed.
817 */
112522f6 818 if (from != NULL) {
bca44d80
CW
819 from->engine[RCS].state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
820 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->engine[RCS].state), req);
e0556841
BW
821 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
822 * whole damn pipeline, we don't need to explicitly mark the
823 * object dirty. The only exception is that the context must be
824 * correct in case the object gets swapped out. Ideally we'd be
825 * able to defer doing this until we know the object would be
826 * swapped, but there is no way to do that yet.
827 */
bca44d80 828 from->engine[RCS].state->dirty = 1;
112522f6 829
c0321e2c 830 /* obj is kept alive until the next request by its active ref */
bca44d80 831 i915_gem_object_ggtt_unpin(from->engine[RCS].state);
9a6feaf0 832 i915_gem_context_put(from);
e0556841 833 }
9a6feaf0 834 engine->last_context = i915_gem_context_get(to);
e0556841 835
fcb5106d
CW
836 /* GEN8 does *not* require an explicit reload if the PDPs have been
837 * setup, and we do not wish to move them.
838 */
f9326be5 839 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
fcb5106d 840 trace_switch_mm(engine, to);
f9326be5 841 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
842 /* The hardware context switch is emitted, but we haven't
843 * actually changed the state - so it's probably safe to bail
844 * here. Still, let the user know something dangerous has
845 * happened.
846 */
847 if (ret)
848 return ret;
849 }
850
f9326be5
CW
851 if (ppgtt)
852 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
fcb5106d
CW
853
854 for (i = 0; i < MAX_L3_SLICES; i++) {
855 if (!(to->remap_slice & (1<<i)))
856 continue;
857
d200cda6 858 ret = remap_l3(req, i);
fcb5106d
CW
859 if (ret)
860 return ret;
861
862 to->remap_slice &= ~(1<<i);
863 }
864
bca44d80 865 if (!to->engine[RCS].initialised) {
e2f80391
TU
866 if (engine->init_context) {
867 ret = engine->init_context(req);
86d7f238 868 if (ret)
fcb5106d 869 return ret;
86d7f238 870 }
bca44d80 871 to->engine[RCS].initialised = true;
46470fc9
MK
872 }
873
e0556841 874 return 0;
7e0d96bc
BW
875
876unpin_out:
bca44d80 877 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
7e0d96bc 878 return ret;
e0556841
BW
879}
880
881/**
882 * i915_switch_context() - perform a GPU context switch.
ba01cc93 883 * @req: request for which we'll execute the context switch
e0556841
BW
884 *
885 * The context life cycle is simple. The context refcount is incremented and
886 * decremented by 1 and create and destroy. If the context is in use by the GPU,
ecdb5fd8 887 * it will have a refcount > 1. This allows us to destroy the context abstract
e0556841 888 * object while letting the normal object tracking destroy the backing BO.
ecdb5fd8
TD
889 *
890 * This function should not be used in execlists mode. Instead the context is
891 * switched by writing to the ELSP and requests keep a reference to their
892 * context.
e0556841 893 */
ba01cc93 894int i915_switch_context(struct drm_i915_gem_request *req)
e0556841 895{
4a570db5 896 struct intel_engine_cs *engine = req->engine;
e0556841 897
91c8a326 898 lockdep_assert_held(&req->i915->drm.struct_mutex);
5b043f4e
CW
899 if (i915.enable_execlists)
900 return 0;
0eea67eb 901
bca44d80 902 if (!req->ctx->engine[engine->id].state) {
e2efd130 903 struct i915_gem_context *to = req->ctx;
f9326be5
CW
904 struct i915_hw_ppgtt *ppgtt =
905 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e1a8daa2 906
f9326be5 907 if (needs_pd_load_pre(ppgtt, engine, to)) {
e1a8daa2
CW
908 int ret;
909
910 trace_switch_mm(engine, to);
f9326be5 911 ret = ppgtt->switch_mm(ppgtt, req);
e1a8daa2
CW
912 if (ret)
913 return ret;
914
f9326be5 915 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
e1a8daa2
CW
916 }
917
918 if (to != engine->last_context) {
e2f80391 919 if (engine->last_context)
9a6feaf0
CW
920 i915_gem_context_put(engine->last_context);
921 engine->last_context = i915_gem_context_get(to);
691e6415 922 }
e1a8daa2 923
c482972a 924 return 0;
a95f6a00 925 }
c482972a 926
e1a8daa2 927 return do_rcs_switch(req);
e0556841 928}
84624813 929
945657b4
CW
930int i915_gem_switch_to_kernel_context(struct drm_i915_private *dev_priv)
931{
932 struct intel_engine_cs *engine;
933
934 for_each_engine(engine, dev_priv) {
935 struct drm_i915_gem_request *req;
936 int ret;
937
938 if (engine->last_context == NULL)
939 continue;
940
941 if (engine->last_context == dev_priv->kernel_context)
942 continue;
943
944 req = i915_gem_request_alloc(engine, dev_priv->kernel_context);
945 if (IS_ERR(req))
946 return PTR_ERR(req);
947
5b043f4e 948 ret = i915_switch_context(req);
945657b4
CW
949 i915_add_request_no_flush(req);
950 if (ret)
951 return ret;
952 }
953
954 return 0;
955}
956
ec3e9963 957static bool contexts_enabled(struct drm_device *dev)
691e6415 958{
ec3e9963 959 return i915.enable_execlists || to_i915(dev)->hw_context_size;
691e6415
CW
960}
961
84624813
BW
962int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
963 struct drm_file *file)
964{
84624813
BW
965 struct drm_i915_gem_context_create *args = data;
966 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 967 struct i915_gem_context *ctx;
84624813
BW
968 int ret;
969
ec3e9963 970 if (!contexts_enabled(dev))
5fa8be65
DV
971 return -ENODEV;
972
b31e5136
CW
973 if (args->pad != 0)
974 return -EINVAL;
975
84624813
BW
976 ret = i915_mutex_lock_interruptible(dev);
977 if (ret)
978 return ret;
979
d624d86e 980 ctx = i915_gem_create_context(dev, file_priv);
84624813 981 mutex_unlock(&dev->struct_mutex);
be636387
DC
982 if (IS_ERR(ctx))
983 return PTR_ERR(ctx);
84624813 984
821d66dd 985 args->ctx_id = ctx->user_handle;
84624813
BW
986 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
987
be636387 988 return 0;
84624813
BW
989}
990
991int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
992 struct drm_file *file)
993{
994 struct drm_i915_gem_context_destroy *args = data;
995 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 996 struct i915_gem_context *ctx;
84624813
BW
997 int ret;
998
b31e5136
CW
999 if (args->pad != 0)
1000 return -EINVAL;
1001
821d66dd 1002 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
c2cf2416 1003 return -ENOENT;
0eea67eb 1004
84624813
BW
1005 ret = i915_mutex_lock_interruptible(dev);
1006 if (ret)
1007 return ret;
1008
ca585b5d 1009 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
72ad5c45 1010 if (IS_ERR(ctx)) {
84624813 1011 mutex_unlock(&dev->struct_mutex);
72ad5c45 1012 return PTR_ERR(ctx);
84624813
BW
1013 }
1014
d28b99ab 1015 idr_remove(&file_priv->context_idr, ctx->user_handle);
9a6feaf0 1016 i915_gem_context_put(ctx);
84624813
BW
1017 mutex_unlock(&dev->struct_mutex);
1018
1019 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
1020 return 0;
1021}
c9dc0f35
CW
1022
1023int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1024 struct drm_file *file)
1025{
1026 struct drm_i915_file_private *file_priv = file->driver_priv;
1027 struct drm_i915_gem_context_param *args = data;
e2efd130 1028 struct i915_gem_context *ctx;
c9dc0f35
CW
1029 int ret;
1030
1031 ret = i915_mutex_lock_interruptible(dev);
1032 if (ret)
1033 return ret;
1034
ca585b5d 1035 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1036 if (IS_ERR(ctx)) {
1037 mutex_unlock(&dev->struct_mutex);
1038 return PTR_ERR(ctx);
1039 }
1040
1041 args->size = 0;
1042 switch (args->param) {
1043 case I915_CONTEXT_PARAM_BAN_PERIOD:
1044 args->value = ctx->hang_stats.ban_period_seconds;
1045 break;
b1b38278
DW
1046 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1047 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1048 break;
fa8848f2
CW
1049 case I915_CONTEXT_PARAM_GTT_SIZE:
1050 if (ctx->ppgtt)
1051 args->value = ctx->ppgtt->base.total;
1052 else if (to_i915(dev)->mm.aliasing_ppgtt)
1053 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1054 else
62106b4f 1055 args->value = to_i915(dev)->ggtt.base.total;
fa8848f2 1056 break;
bc3d6744
CW
1057 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1058 args->value = !!(ctx->flags & CONTEXT_NO_ERROR_CAPTURE);
1059 break;
c9dc0f35
CW
1060 default:
1061 ret = -EINVAL;
1062 break;
1063 }
1064 mutex_unlock(&dev->struct_mutex);
1065
1066 return ret;
1067}
1068
1069int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1070 struct drm_file *file)
1071{
1072 struct drm_i915_file_private *file_priv = file->driver_priv;
1073 struct drm_i915_gem_context_param *args = data;
e2efd130 1074 struct i915_gem_context *ctx;
c9dc0f35
CW
1075 int ret;
1076
1077 ret = i915_mutex_lock_interruptible(dev);
1078 if (ret)
1079 return ret;
1080
ca585b5d 1081 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1082 if (IS_ERR(ctx)) {
1083 mutex_unlock(&dev->struct_mutex);
1084 return PTR_ERR(ctx);
1085 }
1086
1087 switch (args->param) {
1088 case I915_CONTEXT_PARAM_BAN_PERIOD:
1089 if (args->size)
1090 ret = -EINVAL;
1091 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1092 !capable(CAP_SYS_ADMIN))
1093 ret = -EPERM;
1094 else
1095 ctx->hang_stats.ban_period_seconds = args->value;
1096 break;
b1b38278
DW
1097 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1098 if (args->size) {
1099 ret = -EINVAL;
1100 } else {
1101 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1102 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
bc3d6744
CW
1103 }
1104 break;
1105 case I915_CONTEXT_PARAM_NO_ERROR_CAPTURE:
1106 if (args->size) {
1107 ret = -EINVAL;
1108 } else {
1109 if (args->value)
1110 ctx->flags |= CONTEXT_NO_ERROR_CAPTURE;
1111 else
1112 ctx->flags &= ~CONTEXT_NO_ERROR_CAPTURE;
b1b38278
DW
1113 }
1114 break;
c9dc0f35
CW
1115 default:
1116 ret = -EINVAL;
1117 break;
1118 }
1119 mutex_unlock(&dev->struct_mutex);
1120
1121 return ret;
1122}
d538704b
CW
1123
1124int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1125 void *data, struct drm_file *file)
1126{
fac5e23e 1127 struct drm_i915_private *dev_priv = to_i915(dev);
d538704b
CW
1128 struct drm_i915_reset_stats *args = data;
1129 struct i915_ctx_hang_stats *hs;
e2efd130 1130 struct i915_gem_context *ctx;
d538704b
CW
1131 int ret;
1132
1133 if (args->flags || args->pad)
1134 return -EINVAL;
1135
1136 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1137 return -EPERM;
1138
bdb04614 1139 ret = i915_mutex_lock_interruptible(dev);
d538704b
CW
1140 if (ret)
1141 return ret;
1142
ca585b5d 1143 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
d538704b
CW
1144 if (IS_ERR(ctx)) {
1145 mutex_unlock(&dev->struct_mutex);
1146 return PTR_ERR(ctx);
1147 }
1148 hs = &ctx->hang_stats;
1149
1150 if (capable(CAP_SYS_ADMIN))
1151 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1152 else
1153 args->reset_count = 0;
1154
1155 args->batch_active = hs->batch_active;
1156 args->batch_pending = hs->batch_pending;
1157
1158 mutex_unlock(&dev->struct_mutex);
1159
1160 return 0;
1161}
This page took 0.357307 seconds and 5 git commands to generate.