drm/i915: Skip idling an idle engine
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
508842a0 76 * GPU. The GPU has loaded its state already and has stored away the gtt
254f965c
BW
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c 90#include "i915_drv.h"
198c974d 91#include "i915_trace.h"
254f965c 92
b2e862d0
CW
93#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
40521054
BW
95/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
b731d33d
BW
99#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
40521054 101
c033666a 102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
b731d33d 103{
c033666a 104 if (IS_GEN6(dev_priv))
b731d33d
BW
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
c033666a 110static int get_context_size(struct drm_i915_private *dev_priv)
254f965c 111{
254f965c
BW
112 int ret;
113 u32 reg;
114
c033666a 115 switch (INTEL_GEN(dev_priv)) {
254f965c
BW
116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
4f91dd6f 121 reg = I915_READ(GEN7_CXT_SIZE);
c033666a 122 if (IS_HASWELL(dev_priv))
a0de80a0 123 ret = HSW_CXT_TOTAL_SIZE;
2e4291e0
BW
124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c 126 break;
8897644a
BW
127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
254f965c
BW
130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
e2efd130 137static void i915_gem_context_clean(struct i915_gem_context *ctx)
e9f24d5f
TU
138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
61fb5881 142 if (!ppgtt)
e9f24d5f
TU
143 return;
144
e9f24d5f 145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
1c7f4bca 146 vm_link) {
e9f24d5f
TU
147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
dce3271b 152void i915_gem_context_free(struct kref *ctx_ref)
40521054 153{
e2efd130 154 struct i915_gem_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
bca44d80 155 int i;
40521054 156
499f2697 157 lockdep_assert_held(&ctx->i915->dev->struct_mutex);
198c974d
DCS
158 trace_i915_context_free(ctx);
159
e9f24d5f
TU
160 /*
161 * This context is going away and we need to remove all VMAs still
162 * around. This is to handle imported shared objects for which
163 * destructor did not run when their handles were closed.
164 */
165 i915_gem_context_clean(ctx);
166
ae6c4806
DV
167 i915_ppgtt_put(ctx->ppgtt);
168
bca44d80
CW
169 for (i = 0; i < I915_NUM_ENGINES; i++) {
170 struct intel_context *ce = &ctx->engine[i];
171
172 if (!ce->state)
173 continue;
174
175 WARN_ON(ce->pin_count);
176 if (ce->ringbuf)
177 intel_ringbuffer_free(ce->ringbuf);
178
179 drm_gem_object_unreference(&ce->state->base);
180 }
181
c7c48dfd 182 list_del(&ctx->link);
5d1808ec
CW
183
184 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
40521054
BW
185 kfree(ctx);
186}
187
8c857917 188struct drm_i915_gem_object *
aa0c13da
OM
189i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
190{
191 struct drm_i915_gem_object *obj;
192 int ret;
193
499f2697
CW
194 lockdep_assert_held(&dev->struct_mutex);
195
d37cd8a8 196 obj = i915_gem_object_create(dev, size);
fe3db79b
CW
197 if (IS_ERR(obj))
198 return obj;
aa0c13da
OM
199
200 /*
201 * Try to make the context utilize L3 as well as LLC.
202 *
203 * On VLV we don't have L3 controls in the PTEs so we
204 * shouldn't touch the cache level, especially as that
205 * would make the object snooped which might have a
206 * negative performance impact.
4d3e904c
WB
207 *
208 * Snooping is required on non-llc platforms in execlist
209 * mode, but since all GGTT accesses use PAT entry 0 we
210 * get snooping anyway regardless of cache_level.
211 *
212 * This is only applicable for Ivy Bridge devices since
213 * later platforms don't have L3 control bits in the PTE.
aa0c13da 214 */
4d3e904c 215 if (IS_IVYBRIDGE(dev)) {
aa0c13da
OM
216 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
217 /* Failure shouldn't ever happen this early */
218 if (WARN_ON(ret)) {
219 drm_gem_object_unreference(&obj->base);
220 return ERR_PTR(ret);
221 }
222 }
223
224 return obj;
225}
226
5d1808ec
CW
227static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
228{
229 int ret;
230
231 ret = ida_simple_get(&dev_priv->context_hw_ida,
232 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
233 if (ret < 0) {
234 /* Contexts are only released when no longer active.
235 * Flush any pending retires to hopefully release some
236 * stale contexts and try again.
237 */
c033666a 238 i915_gem_retire_requests(dev_priv);
5d1808ec
CW
239 ret = ida_simple_get(&dev_priv->context_hw_ida,
240 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
241 if (ret < 0)
242 return ret;
243 }
244
245 *out = ret;
246 return 0;
247}
248
e2efd130 249static struct i915_gem_context *
0eea67eb 250__create_hw_context(struct drm_device *dev,
ee960be7 251 struct drm_i915_file_private *file_priv)
40521054
BW
252{
253 struct drm_i915_private *dev_priv = dev->dev_private;
e2efd130 254 struct i915_gem_context *ctx;
c8c470af 255 int ret;
40521054 256
f94982b0 257 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
258 if (ctx == NULL)
259 return ERR_PTR(-ENOMEM);
40521054 260
5d1808ec
CW
261 ret = assign_hw_id(dev_priv, &ctx->hw_id);
262 if (ret) {
263 kfree(ctx);
264 return ERR_PTR(ret);
265 }
266
dce3271b 267 kref_init(&ctx->ref);
691e6415 268 list_add_tail(&ctx->link, &dev_priv->context_list);
9ea4feec 269 ctx->i915 = dev_priv;
40521054 270
691e6415 271 if (dev_priv->hw_context_size) {
aa0c13da
OM
272 struct drm_i915_gem_object *obj =
273 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
274 if (IS_ERR(obj)) {
275 ret = PTR_ERR(obj);
4615d4c9 276 goto err_out;
691e6415 277 }
bca44d80 278 ctx->engine[RCS].state = obj;
691e6415 279 }
40521054
BW
280
281 /* Default context will never have a file_priv */
691e6415
CW
282 if (file_priv != NULL) {
283 ret = idr_alloc(&file_priv->context_idr, ctx,
821d66dd 284 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
691e6415
CW
285 if (ret < 0)
286 goto err_out;
287 } else
821d66dd 288 ret = DEFAULT_CONTEXT_HANDLE;
dce3271b
MK
289
290 ctx->file_priv = file_priv;
821d66dd 291 ctx->user_handle = ret;
3ccfd19d
BW
292 /* NB: Mark all slices as needing a remap so that when the context first
293 * loads it will restore whatever remap state already exists. If there
294 * is no remap info, it will be a NOP. */
b2e862d0 295 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
40521054 296
676fa572 297 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
bcd794c2 298 ctx->ring_size = 4 * PAGE_SIZE;
c01fc532
ZW
299 ctx->desc_template = GEN8_CTX_ADDRESSING_MODE(dev_priv) <<
300 GEN8_CTX_ADDRESSING_MODE_SHIFT;
3c7ba635 301 ATOMIC_INIT_NOTIFIER_HEAD(&ctx->status_notifier);
676fa572 302
146937e5 303 return ctx;
40521054
BW
304
305err_out:
dce3271b 306 i915_gem_context_unreference(ctx);
146937e5 307 return ERR_PTR(ret);
40521054
BW
308}
309
254f965c
BW
310/**
311 * The default context needs to exist per ring that uses contexts. It stores the
312 * context state of the GPU for applications that don't utilize HW contexts, as
313 * well as an idle case.
314 */
e2efd130 315static struct i915_gem_context *
0eea67eb 316i915_gem_create_context(struct drm_device *dev,
d624d86e 317 struct drm_i915_file_private *file_priv)
254f965c 318{
e2efd130 319 struct i915_gem_context *ctx;
40521054 320
499f2697 321 lockdep_assert_held(&dev->struct_mutex);
40521054 322
0eea67eb 323 ctx = __create_hw_context(dev, file_priv);
146937e5 324 if (IS_ERR(ctx))
a45d0f6a 325 return ctx;
40521054 326
d624d86e 327 if (USES_FULL_PPGTT(dev)) {
4d884705 328 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
bdf4fd7e 329
c6aab916 330 if (IS_ERR(ppgtt)) {
0eea67eb
BW
331 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
332 PTR_ERR(ppgtt));
c6aab916
CW
333 idr_remove(&file_priv->context_idr, ctx->user_handle);
334 i915_gem_context_unreference(ctx);
335 return ERR_CAST(ppgtt);
ae6c4806
DV
336 }
337
338 ctx->ppgtt = ppgtt;
339 }
bdf4fd7e 340
198c974d
DCS
341 trace_i915_context_create(ctx);
342
a45d0f6a 343 return ctx;
254f965c
BW
344}
345
c8c35799
ZW
346/**
347 * i915_gem_context_create_gvt - create a GVT GEM context
348 * @dev: drm device *
349 *
350 * This function is used to create a GVT specific GEM context.
351 *
352 * Returns:
353 * pointer to i915_gem_context on success, error pointer if failed
354 *
355 */
356struct i915_gem_context *
357i915_gem_context_create_gvt(struct drm_device *dev)
358{
359 struct i915_gem_context *ctx;
360 int ret;
361
362 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
363 return ERR_PTR(-ENODEV);
364
365 ret = i915_mutex_lock_interruptible(dev);
366 if (ret)
367 return ERR_PTR(ret);
368
369 ctx = i915_gem_create_context(dev, NULL);
370 if (IS_ERR(ctx))
371 goto out;
372
373 ctx->execlists_force_single_submission = true;
374 ctx->ring_size = 512 * PAGE_SIZE; /* Max ring buffer size */
375out:
376 mutex_unlock(&dev->struct_mutex);
377 return ctx;
378}
379
e2efd130 380static void i915_gem_context_unpin(struct i915_gem_context *ctx,
a0b4a6a8
TU
381 struct intel_engine_cs *engine)
382{
f4e2dece
TU
383 if (i915.enable_execlists) {
384 intel_lr_context_unpin(ctx, engine);
385 } else {
bca44d80
CW
386 struct intel_context *ce = &ctx->engine[engine->id];
387
388 if (ce->state)
389 i915_gem_object_ggtt_unpin(ce->state);
390
f4e2dece
TU
391 i915_gem_context_unreference(ctx);
392 }
a0b4a6a8
TU
393}
394
acce9ffa
BW
395void i915_gem_context_reset(struct drm_device *dev)
396{
397 struct drm_i915_private *dev_priv = dev->dev_private;
acce9ffa 398
499f2697
CW
399 lockdep_assert_held(&dev->struct_mutex);
400
3e5b6f05 401 if (i915.enable_execlists) {
e2efd130 402 struct i915_gem_context *ctx;
3e5b6f05 403
a0b4a6a8 404 list_for_each_entry(ctx, &dev_priv->context_list, link)
7d774cac 405 intel_lr_context_reset(dev_priv, ctx);
3e5b6f05 406 }
ecdb5fd8 407
b2e862d0 408 i915_gem_context_lost(dev_priv);
acce9ffa
BW
409}
410
8245be31 411int i915_gem_context_init(struct drm_device *dev)
254f965c
BW
412{
413 struct drm_i915_private *dev_priv = dev->dev_private;
e2efd130 414 struct i915_gem_context *ctx;
254f965c 415
2fa48d8d
BW
416 /* Init should only be called once per module load. Eventually the
417 * restriction on the context_disabled check can be loosened. */
ed54c1a1 418 if (WARN_ON(dev_priv->kernel_context))
8245be31 419 return 0;
254f965c 420
c033666a
CW
421 if (intel_vgpu_active(dev_priv) &&
422 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
a0bd6c31
ZL
423 if (!i915.enable_execlists) {
424 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
425 return -EINVAL;
426 }
427 }
428
5d1808ec
CW
429 /* Using the simple ida interface, the max is limited by sizeof(int) */
430 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
431 ida_init(&dev_priv->context_hw_ida);
432
ede7d42b
OM
433 if (i915.enable_execlists) {
434 /* NB: intentionally left blank. We will allocate our own
435 * backing objects as we need them, thank you very much */
436 dev_priv->hw_context_size = 0;
c033666a
CW
437 } else if (HAS_HW_CONTEXTS(dev_priv)) {
438 dev_priv->hw_context_size =
439 round_up(get_context_size(dev_priv), 4096);
691e6415
CW
440 if (dev_priv->hw_context_size > (1<<20)) {
441 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
442 dev_priv->hw_context_size);
443 dev_priv->hw_context_size = 0;
444 }
254f965c
BW
445 }
446
d624d86e 447 ctx = i915_gem_create_context(dev, NULL);
691e6415
CW
448 if (IS_ERR(ctx)) {
449 DRM_ERROR("Failed to create default global context (error %ld)\n",
450 PTR_ERR(ctx));
451 return PTR_ERR(ctx);
254f965c
BW
452 }
453
bca44d80 454 if (!i915.enable_execlists && ctx->engine[RCS].state) {
c6aab916
CW
455 int ret;
456
457 /* We may need to do things with the shrinker which
458 * require us to immediately switch back to the default
459 * context. This can cause a problem as pinning the
460 * default context also requires GTT space which may not
461 * be available. To avoid this we always pin the default
462 * context.
463 */
bca44d80 464 ret = i915_gem_obj_ggtt_pin(ctx->engine[RCS].state,
c6aab916
CW
465 get_context_alignment(dev_priv), 0);
466 if (ret) {
467 DRM_ERROR("Failed to pinned default global context (error %d)\n",
468 ret);
469 i915_gem_context_unreference(ctx);
470 return ret;
471 }
472 }
473
ed54c1a1 474 dev_priv->kernel_context = ctx;
67e3d297 475
ede7d42b
OM
476 DRM_DEBUG_DRIVER("%s context support initialized\n",
477 i915.enable_execlists ? "LR" :
478 dev_priv->hw_context_size ? "HW" : "fake");
8245be31 479 return 0;
254f965c
BW
480}
481
b2e862d0
CW
482void i915_gem_context_lost(struct drm_i915_private *dev_priv)
483{
484 struct intel_engine_cs *engine;
485
499f2697
CW
486 lockdep_assert_held(&dev_priv->dev->struct_mutex);
487
b2e862d0 488 for_each_engine(engine, dev_priv) {
bca44d80
CW
489 if (engine->last_context) {
490 i915_gem_context_unpin(engine->last_context, engine);
491 engine->last_context = NULL;
492 }
b2e862d0 493
bca44d80
CW
494 /* Force the GPU state to be reinitialised on enabling */
495 dev_priv->kernel_context->engine[engine->id].initialised =
496 engine->init_context == NULL;
b2e862d0
CW
497 }
498
499 /* Force the GPU state to be reinitialised on enabling */
b2e862d0
CW
500 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
501}
502
254f965c
BW
503void i915_gem_context_fini(struct drm_device *dev)
504{
505 struct drm_i915_private *dev_priv = dev->dev_private;
e2efd130 506 struct i915_gem_context *dctx = dev_priv->kernel_context;
b2e862d0 507
499f2697
CW
508 lockdep_assert_held(&dev->struct_mutex);
509
bca44d80
CW
510 if (!i915.enable_execlists && dctx->engine[RCS].state)
511 i915_gem_object_ggtt_unpin(dctx->engine[RCS].state);
67e3d297 512
dce3271b 513 i915_gem_context_unreference(dctx);
ed54c1a1 514 dev_priv->kernel_context = NULL;
5d1808ec
CW
515
516 ida_destroy(&dev_priv->context_hw_ida);
254f965c
BW
517}
518
40521054
BW
519static int context_idr_cleanup(int id, void *p, void *data)
520{
e2efd130 521 struct i915_gem_context *ctx = p;
40521054 522
d28b99ab 523 ctx->file_priv = ERR_PTR(-EBADF);
dce3271b 524 i915_gem_context_unreference(ctx);
40521054 525 return 0;
254f965c
BW
526}
527
e422b888
BW
528int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
529{
530 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 531 struct i915_gem_context *ctx;
e422b888
BW
532
533 idr_init(&file_priv->context_idr);
534
0eea67eb 535 mutex_lock(&dev->struct_mutex);
d624d86e 536 ctx = i915_gem_create_context(dev, file_priv);
0eea67eb
BW
537 mutex_unlock(&dev->struct_mutex);
538
f83d6518 539 if (IS_ERR(ctx)) {
0eea67eb 540 idr_destroy(&file_priv->context_idr);
f83d6518 541 return PTR_ERR(ctx);
0eea67eb
BW
542 }
543
e422b888
BW
544 return 0;
545}
546
254f965c
BW
547void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
548{
40521054 549 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 550
499f2697
CW
551 lockdep_assert_held(&dev->struct_mutex);
552
73c273eb 553 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054 554 idr_destroy(&file_priv->context_idr);
40521054
BW
555}
556
e0556841 557static inline int
1d719cda 558mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
e0556841 559{
c033666a 560 struct drm_i915_private *dev_priv = req->i915;
4a570db5 561 struct intel_engine_cs *engine = req->engine;
e80f14b6 562 u32 flags = hw_flags | MI_MM_SPACE_GTT;
2c550183
CW
563 const int num_rings =
564 /* Use an extended w/a on ivb+ if signalling from other rings */
c033666a
CW
565 i915_semaphore_is_enabled(dev_priv) ?
566 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
2c550183 567 0;
b4ac5afc 568 int len, ret;
e0556841 569
12b0286f
BW
570 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
571 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
572 * explicitly, so we rely on the value at ring init, stored in
573 * itlb_before_ctx_switch.
574 */
c033666a 575 if (IS_GEN6(dev_priv)) {
e2f80391 576 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
12b0286f
BW
577 if (ret)
578 return ret;
579 }
580
e80f14b6 581 /* These flags are for resource streamer on HSW+ */
c033666a 582 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
4c436d55 583 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
c033666a 584 else if (INTEL_GEN(dev_priv) < 8)
e80f14b6
BW
585 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
586
2c550183
CW
587
588 len = 4;
c033666a 589 if (INTEL_GEN(dev_priv) >= 7)
e9135c4f 590 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
2c550183 591
5fb9de1a 592 ret = intel_ring_begin(req, len);
e0556841
BW
593 if (ret)
594 return ret;
595
b3f797ac 596 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
c033666a 597 if (INTEL_GEN(dev_priv) >= 7) {
e2f80391 598 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
2c550183
CW
599 if (num_rings) {
600 struct intel_engine_cs *signaller;
601
e2f80391
TU
602 intel_ring_emit(engine,
603 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 604 for_each_engine(signaller, dev_priv) {
e2f80391 605 if (signaller == engine)
2c550183
CW
606 continue;
607
e2f80391
TU
608 intel_ring_emit_reg(engine,
609 RING_PSMI_CTL(signaller->mmio_base));
610 intel_ring_emit(engine,
611 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183
CW
612 }
613 }
614 }
e37ec39b 615
e2f80391
TU
616 intel_ring_emit(engine, MI_NOOP);
617 intel_ring_emit(engine, MI_SET_CONTEXT);
618 intel_ring_emit(engine,
bca44d80 619 i915_gem_obj_ggtt_offset(req->ctx->engine[RCS].state) |
e80f14b6 620 flags);
2b7e8082
VS
621 /*
622 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
623 * WaMiSetContext_Hang:snb,ivb,vlv
624 */
e2f80391 625 intel_ring_emit(engine, MI_NOOP);
e0556841 626
c033666a 627 if (INTEL_GEN(dev_priv) >= 7) {
2c550183
CW
628 if (num_rings) {
629 struct intel_engine_cs *signaller;
e9135c4f 630 i915_reg_t last_reg = {}; /* keep gcc quiet */
2c550183 631
e2f80391
TU
632 intel_ring_emit(engine,
633 MI_LOAD_REGISTER_IMM(num_rings));
c033666a 634 for_each_engine(signaller, dev_priv) {
e2f80391 635 if (signaller == engine)
2c550183
CW
636 continue;
637
e9135c4f
CW
638 last_reg = RING_PSMI_CTL(signaller->mmio_base);
639 intel_ring_emit_reg(engine, last_reg);
e2f80391
TU
640 intel_ring_emit(engine,
641 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183 642 }
e9135c4f
CW
643
644 /* Insert a delay before the next switch! */
645 intel_ring_emit(engine,
646 MI_STORE_REGISTER_MEM |
647 MI_SRM_LRM_GLOBAL_GTT);
648 intel_ring_emit_reg(engine, last_reg);
649 intel_ring_emit(engine, engine->scratch.gtt_offset);
650 intel_ring_emit(engine, MI_NOOP);
2c550183 651 }
e2f80391 652 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
2c550183 653 }
e37ec39b 654
e2f80391 655 intel_ring_advance(engine);
e0556841
BW
656
657 return ret;
658}
659
d200cda6 660static int remap_l3(struct drm_i915_gem_request *req, int slice)
b0ebde39 661{
ff55b5e8 662 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
b0ebde39 663 struct intel_engine_cs *engine = req->engine;
b0ebde39
CW
664 int i, ret;
665
ff55b5e8 666 if (!remap_info)
b0ebde39
CW
667 return 0;
668
ff55b5e8 669 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
b0ebde39
CW
670 if (ret)
671 return ret;
672
673 /*
674 * Note: We do not worry about the concurrent register cacheline hang
675 * here because no other code should access these registers other than
676 * at initialization time.
677 */
ff55b5e8
CW
678 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
679 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
b0ebde39
CW
680 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
681 intel_ring_emit(engine, remap_info[i]);
682 }
ff55b5e8 683 intel_ring_emit(engine, MI_NOOP);
b0ebde39
CW
684 intel_ring_advance(engine);
685
ff55b5e8 686 return 0;
b0ebde39
CW
687}
688
f9326be5
CW
689static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
690 struct intel_engine_cs *engine,
e2efd130 691 struct i915_gem_context *to)
317b4e90 692{
563222a7
BW
693 if (to->remap_slice)
694 return false;
695
bca44d80 696 if (!to->engine[RCS].initialised)
fcb5106d
CW
697 return false;
698
f9326be5 699 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
fcb5106d 700 return false;
317b4e90 701
fcb5106d 702 return to == engine->last_context;
317b4e90
BW
703}
704
705static bool
f9326be5
CW
706needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
707 struct intel_engine_cs *engine,
e2efd130 708 struct i915_gem_context *to)
317b4e90 709{
f9326be5 710 if (!ppgtt)
317b4e90
BW
711 return false;
712
f9326be5
CW
713 /* Always load the ppgtt on first use */
714 if (!engine->last_context)
715 return true;
716
717 /* Same context without new entries, skip */
e1a8daa2 718 if (engine->last_context == to &&
f9326be5 719 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
e1a8daa2
CW
720 return false;
721
722 if (engine->id != RCS)
317b4e90
BW
723 return true;
724
c033666a 725 if (INTEL_GEN(engine->i915) < 8)
317b4e90
BW
726 return true;
727
728 return false;
729}
730
731static bool
f9326be5 732needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
e2efd130 733 struct i915_gem_context *to,
f9326be5 734 u32 hw_flags)
317b4e90 735{
f9326be5 736 if (!ppgtt)
317b4e90
BW
737 return false;
738
fcb5106d 739 if (!IS_GEN8(to->i915))
317b4e90
BW
740 return false;
741
6702cf16 742 if (hw_flags & MI_RESTORE_INHIBIT)
317b4e90
BW
743 return true;
744
745 return false;
746}
747
e1a8daa2 748static int do_rcs_switch(struct drm_i915_gem_request *req)
e0556841 749{
e2efd130 750 struct i915_gem_context *to = req->ctx;
4a570db5 751 struct intel_engine_cs *engine = req->engine;
f9326be5 752 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e2efd130 753 struct i915_gem_context *from;
fcb5106d 754 u32 hw_flags;
3ccfd19d 755 int ret, i;
e0556841 756
f9326be5 757 if (skip_rcs_switch(ppgtt, engine, to))
9a3b5304
CW
758 return 0;
759
7e0d96bc 760 /* Trying to pin first makes error handling easier. */
bca44d80 761 ret = i915_gem_obj_ggtt_pin(to->engine[RCS].state,
c033666a 762 get_context_alignment(engine->i915),
e1a8daa2
CW
763 0);
764 if (ret)
765 return ret;
67e3d297 766
acc240d4
DV
767 /*
768 * Pin can switch back to the default context if we end up calling into
769 * evict_everything - as a last ditch gtt defrag effort that also
770 * switches to the default context. Hence we need to reload from here.
fcb5106d
CW
771 *
772 * XXX: Doing so is painfully broken!
acc240d4 773 */
e2f80391 774 from = engine->last_context;
acc240d4
DV
775
776 /*
777 * Clear this page out of any CPU caches for coherent swap-in/out. Note
d3373a24
CW
778 * that thanks to write = false in this call and us not setting any gpu
779 * write domains when putting a context object onto the active list
780 * (when switching away from it), this won't block.
acc240d4
DV
781 *
782 * XXX: We need a real interface to do this instead of trickery.
783 */
bca44d80 784 ret = i915_gem_object_set_to_gtt_domain(to->engine[RCS].state, false);
7e0d96bc
BW
785 if (ret)
786 goto unpin_out;
d3373a24 787
f9326be5 788 if (needs_pd_load_pre(ppgtt, engine, to)) {
fcb5106d
CW
789 /* Older GENs and non render rings still want the load first,
790 * "PP_DCLV followed by PP_DIR_BASE register through Load
791 * Register Immediate commands in Ring Buffer before submitting
792 * a context."*/
793 trace_switch_mm(engine, to);
f9326be5 794 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
795 if (ret)
796 goto unpin_out;
797 }
798
bca44d80 799 if (!to->engine[RCS].initialised || i915_gem_context_is_default(to))
6702cf16
BW
800 /* NB: If we inhibit the restore, the context is not allowed to
801 * die because future work may end up depending on valid address
802 * space. This means we must enforce that a page table load
803 * occur when this occurs. */
fcb5106d 804 hw_flags = MI_RESTORE_INHIBIT;
f9326be5 805 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
fcb5106d
CW
806 hw_flags = MI_FORCE_RESTORE;
807 else
808 hw_flags = 0;
e0556841 809
fcb5106d
CW
810 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
811 ret = mi_set_context(req, hw_flags);
3ccfd19d 812 if (ret)
fcb5106d 813 goto unpin_out;
3ccfd19d
BW
814 }
815
e0556841
BW
816 /* The backing object for the context is done after switching to the
817 * *next* context. Therefore we cannot retire the previous context until
818 * the next context has already started running. In fact, the below code
819 * is a bit suboptimal because the retiring can occur simply after the
820 * MI_SET_CONTEXT instead of when the next seqno has completed.
821 */
112522f6 822 if (from != NULL) {
bca44d80
CW
823 from->engine[RCS].state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
824 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->engine[RCS].state), req);
e0556841
BW
825 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
826 * whole damn pipeline, we don't need to explicitly mark the
827 * object dirty. The only exception is that the context must be
828 * correct in case the object gets swapped out. Ideally we'd be
829 * able to defer doing this until we know the object would be
830 * swapped, but there is no way to do that yet.
831 */
bca44d80 832 from->engine[RCS].state->dirty = 1;
112522f6 833
c0321e2c 834 /* obj is kept alive until the next request by its active ref */
bca44d80 835 i915_gem_object_ggtt_unpin(from->engine[RCS].state);
112522f6 836 i915_gem_context_unreference(from);
e0556841 837 }
112522f6 838 i915_gem_context_reference(to);
e2f80391 839 engine->last_context = to;
e0556841 840
fcb5106d
CW
841 /* GEN8 does *not* require an explicit reload if the PDPs have been
842 * setup, and we do not wish to move them.
843 */
f9326be5 844 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
fcb5106d 845 trace_switch_mm(engine, to);
f9326be5 846 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
847 /* The hardware context switch is emitted, but we haven't
848 * actually changed the state - so it's probably safe to bail
849 * here. Still, let the user know something dangerous has
850 * happened.
851 */
852 if (ret)
853 return ret;
854 }
855
f9326be5
CW
856 if (ppgtt)
857 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
fcb5106d
CW
858
859 for (i = 0; i < MAX_L3_SLICES; i++) {
860 if (!(to->remap_slice & (1<<i)))
861 continue;
862
d200cda6 863 ret = remap_l3(req, i);
fcb5106d
CW
864 if (ret)
865 return ret;
866
867 to->remap_slice &= ~(1<<i);
868 }
869
bca44d80 870 if (!to->engine[RCS].initialised) {
e2f80391
TU
871 if (engine->init_context) {
872 ret = engine->init_context(req);
86d7f238 873 if (ret)
fcb5106d 874 return ret;
86d7f238 875 }
bca44d80 876 to->engine[RCS].initialised = true;
46470fc9
MK
877 }
878
e0556841 879 return 0;
7e0d96bc
BW
880
881unpin_out:
bca44d80 882 i915_gem_object_ggtt_unpin(to->engine[RCS].state);
7e0d96bc 883 return ret;
e0556841
BW
884}
885
886/**
887 * i915_switch_context() - perform a GPU context switch.
ba01cc93 888 * @req: request for which we'll execute the context switch
e0556841
BW
889 *
890 * The context life cycle is simple. The context refcount is incremented and
891 * decremented by 1 and create and destroy. If the context is in use by the GPU,
ecdb5fd8 892 * it will have a refcount > 1. This allows us to destroy the context abstract
e0556841 893 * object while letting the normal object tracking destroy the backing BO.
ecdb5fd8
TD
894 *
895 * This function should not be used in execlists mode. Instead the context is
896 * switched by writing to the ELSP and requests keep a reference to their
897 * context.
e0556841 898 */
ba01cc93 899int i915_switch_context(struct drm_i915_gem_request *req)
e0556841 900{
4a570db5 901 struct intel_engine_cs *engine = req->engine;
e0556841 902
ecdb5fd8 903 WARN_ON(i915.enable_execlists);
499f2697 904 lockdep_assert_held(&req->i915->dev->struct_mutex);
0eea67eb 905
bca44d80 906 if (!req->ctx->engine[engine->id].state) {
e2efd130 907 struct i915_gem_context *to = req->ctx;
f9326be5
CW
908 struct i915_hw_ppgtt *ppgtt =
909 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e1a8daa2 910
f9326be5 911 if (needs_pd_load_pre(ppgtt, engine, to)) {
e1a8daa2
CW
912 int ret;
913
914 trace_switch_mm(engine, to);
f9326be5 915 ret = ppgtt->switch_mm(ppgtt, req);
e1a8daa2
CW
916 if (ret)
917 return ret;
918
f9326be5 919 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
e1a8daa2
CW
920 }
921
922 if (to != engine->last_context) {
923 i915_gem_context_reference(to);
e2f80391
TU
924 if (engine->last_context)
925 i915_gem_context_unreference(engine->last_context);
e1a8daa2 926 engine->last_context = to;
691e6415 927 }
e1a8daa2 928
c482972a 929 return 0;
a95f6a00 930 }
c482972a 931
e1a8daa2 932 return do_rcs_switch(req);
e0556841 933}
84624813 934
ec3e9963 935static bool contexts_enabled(struct drm_device *dev)
691e6415 936{
ec3e9963 937 return i915.enable_execlists || to_i915(dev)->hw_context_size;
691e6415
CW
938}
939
84624813
BW
940int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
941 struct drm_file *file)
942{
84624813
BW
943 struct drm_i915_gem_context_create *args = data;
944 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 945 struct i915_gem_context *ctx;
84624813
BW
946 int ret;
947
ec3e9963 948 if (!contexts_enabled(dev))
5fa8be65
DV
949 return -ENODEV;
950
b31e5136
CW
951 if (args->pad != 0)
952 return -EINVAL;
953
84624813
BW
954 ret = i915_mutex_lock_interruptible(dev);
955 if (ret)
956 return ret;
957
d624d86e 958 ctx = i915_gem_create_context(dev, file_priv);
84624813 959 mutex_unlock(&dev->struct_mutex);
be636387
DC
960 if (IS_ERR(ctx))
961 return PTR_ERR(ctx);
84624813 962
821d66dd 963 args->ctx_id = ctx->user_handle;
84624813
BW
964 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
965
be636387 966 return 0;
84624813
BW
967}
968
969int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file)
971{
972 struct drm_i915_gem_context_destroy *args = data;
973 struct drm_i915_file_private *file_priv = file->driver_priv;
e2efd130 974 struct i915_gem_context *ctx;
84624813
BW
975 int ret;
976
b31e5136
CW
977 if (args->pad != 0)
978 return -EINVAL;
979
821d66dd 980 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
c2cf2416 981 return -ENOENT;
0eea67eb 982
84624813
BW
983 ret = i915_mutex_lock_interruptible(dev);
984 if (ret)
985 return ret;
986
ca585b5d 987 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
72ad5c45 988 if (IS_ERR(ctx)) {
84624813 989 mutex_unlock(&dev->struct_mutex);
72ad5c45 990 return PTR_ERR(ctx);
84624813
BW
991 }
992
d28b99ab 993 idr_remove(&file_priv->context_idr, ctx->user_handle);
dce3271b 994 i915_gem_context_unreference(ctx);
84624813
BW
995 mutex_unlock(&dev->struct_mutex);
996
997 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
998 return 0;
999}
c9dc0f35
CW
1000
1001int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
1002 struct drm_file *file)
1003{
1004 struct drm_i915_file_private *file_priv = file->driver_priv;
1005 struct drm_i915_gem_context_param *args = data;
e2efd130 1006 struct i915_gem_context *ctx;
c9dc0f35
CW
1007 int ret;
1008
1009 ret = i915_mutex_lock_interruptible(dev);
1010 if (ret)
1011 return ret;
1012
ca585b5d 1013 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1014 if (IS_ERR(ctx)) {
1015 mutex_unlock(&dev->struct_mutex);
1016 return PTR_ERR(ctx);
1017 }
1018
1019 args->size = 0;
1020 switch (args->param) {
1021 case I915_CONTEXT_PARAM_BAN_PERIOD:
1022 args->value = ctx->hang_stats.ban_period_seconds;
1023 break;
b1b38278
DW
1024 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1025 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
1026 break;
fa8848f2
CW
1027 case I915_CONTEXT_PARAM_GTT_SIZE:
1028 if (ctx->ppgtt)
1029 args->value = ctx->ppgtt->base.total;
1030 else if (to_i915(dev)->mm.aliasing_ppgtt)
1031 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
1032 else
62106b4f 1033 args->value = to_i915(dev)->ggtt.base.total;
fa8848f2 1034 break;
c9dc0f35
CW
1035 default:
1036 ret = -EINVAL;
1037 break;
1038 }
1039 mutex_unlock(&dev->struct_mutex);
1040
1041 return ret;
1042}
1043
1044int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1045 struct drm_file *file)
1046{
1047 struct drm_i915_file_private *file_priv = file->driver_priv;
1048 struct drm_i915_gem_context_param *args = data;
e2efd130 1049 struct i915_gem_context *ctx;
c9dc0f35
CW
1050 int ret;
1051
1052 ret = i915_mutex_lock_interruptible(dev);
1053 if (ret)
1054 return ret;
1055
ca585b5d 1056 ctx = i915_gem_context_lookup(file_priv, args->ctx_id);
c9dc0f35
CW
1057 if (IS_ERR(ctx)) {
1058 mutex_unlock(&dev->struct_mutex);
1059 return PTR_ERR(ctx);
1060 }
1061
1062 switch (args->param) {
1063 case I915_CONTEXT_PARAM_BAN_PERIOD:
1064 if (args->size)
1065 ret = -EINVAL;
1066 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1067 !capable(CAP_SYS_ADMIN))
1068 ret = -EPERM;
1069 else
1070 ctx->hang_stats.ban_period_seconds = args->value;
1071 break;
b1b38278
DW
1072 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1073 if (args->size) {
1074 ret = -EINVAL;
1075 } else {
1076 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1077 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1078 }
1079 break;
c9dc0f35
CW
1080 default:
1081 ret = -EINVAL;
1082 break;
1083 }
1084 mutex_unlock(&dev->struct_mutex);
1085
1086 return ret;
1087}
d538704b
CW
1088
1089int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1090 void *data, struct drm_file *file)
1091{
1092 struct drm_i915_private *dev_priv = dev->dev_private;
1093 struct drm_i915_reset_stats *args = data;
1094 struct i915_ctx_hang_stats *hs;
e2efd130 1095 struct i915_gem_context *ctx;
d538704b
CW
1096 int ret;
1097
1098 if (args->flags || args->pad)
1099 return -EINVAL;
1100
1101 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1102 return -EPERM;
1103
bdb04614 1104 ret = i915_mutex_lock_interruptible(dev);
d538704b
CW
1105 if (ret)
1106 return ret;
1107
ca585b5d 1108 ctx = i915_gem_context_lookup(file->driver_priv, args->ctx_id);
d538704b
CW
1109 if (IS_ERR(ctx)) {
1110 mutex_unlock(&dev->struct_mutex);
1111 return PTR_ERR(ctx);
1112 }
1113 hs = &ctx->hang_stats;
1114
1115 if (capable(CAP_SYS_ADMIN))
1116 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1117 else
1118 args->reset_count = 0;
1119
1120 args->batch_active = hs->batch_active;
1121 args->batch_pending = hs->batch_pending;
1122
1123 mutex_unlock(&dev->struct_mutex);
1124
1125 return 0;
1126}
This page took 0.344852 seconds and 5 git commands to generate.