drm/i915: Update execlists context descriptor format commentary
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_context.c
CommitLineData
254f965c
BW
1/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
508842a0 76 * GPU. The GPU has loaded its state already and has stored away the gtt
254f965c
BW
77 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
760285e7
DH
88#include <drm/drmP.h>
89#include <drm/i915_drm.h>
254f965c 90#include "i915_drv.h"
198c974d 91#include "i915_trace.h"
254f965c 92
b2e862d0
CW
93#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
40521054
BW
95/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
b731d33d
BW
99#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
40521054 101
b731d33d
BW
102static size_t get_context_alignment(struct drm_device *dev)
103{
104 if (IS_GEN6(dev))
105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
254f965c
BW
110static int get_context_size(struct drm_device *dev)
111{
112 struct drm_i915_private *dev_priv = dev->dev_private;
113 int ret;
114 u32 reg;
115
116 switch (INTEL_INFO(dev)->gen) {
117 case 6:
118 reg = I915_READ(CXT_SIZE);
119 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
120 break;
121 case 7:
4f91dd6f 122 reg = I915_READ(GEN7_CXT_SIZE);
2e4291e0 123 if (IS_HASWELL(dev))
a0de80a0 124 ret = HSW_CXT_TOTAL_SIZE;
2e4291e0
BW
125 else
126 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
254f965c 127 break;
8897644a
BW
128 case 8:
129 ret = GEN8_CXT_TOTAL_SIZE;
130 break;
254f965c
BW
131 default:
132 BUG();
133 }
134
135 return ret;
136}
137
e9f24d5f
TU
138static void i915_gem_context_clean(struct intel_context *ctx)
139{
140 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
141 struct i915_vma *vma, *next;
142
61fb5881 143 if (!ppgtt)
e9f24d5f
TU
144 return;
145
e9f24d5f 146 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
1c7f4bca 147 vm_link) {
e9f24d5f
TU
148 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
149 break;
150 }
151}
152
dce3271b 153void i915_gem_context_free(struct kref *ctx_ref)
40521054 154{
9ea4feec 155 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
40521054 156
198c974d
DCS
157 trace_i915_context_free(ctx);
158
ae6c4806 159 if (i915.enable_execlists)
ede7d42b 160 intel_lr_context_free(ctx);
c7c48dfd 161
e9f24d5f
TU
162 /*
163 * This context is going away and we need to remove all VMAs still
164 * around. This is to handle imported shared objects for which
165 * destructor did not run when their handles were closed.
166 */
167 i915_gem_context_clean(ctx);
168
ae6c4806
DV
169 i915_ppgtt_put(ctx->ppgtt);
170
2f295791
BW
171 if (ctx->legacy_hw_ctx.rcs_state)
172 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
c7c48dfd 173 list_del(&ctx->link);
40521054
BW
174 kfree(ctx);
175}
176
8c857917 177struct drm_i915_gem_object *
aa0c13da
OM
178i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
179{
180 struct drm_i915_gem_object *obj;
181 int ret;
182
d37cd8a8 183 obj = i915_gem_object_create(dev, size);
fe3db79b
CW
184 if (IS_ERR(obj))
185 return obj;
aa0c13da
OM
186
187 /*
188 * Try to make the context utilize L3 as well as LLC.
189 *
190 * On VLV we don't have L3 controls in the PTEs so we
191 * shouldn't touch the cache level, especially as that
192 * would make the object snooped which might have a
193 * negative performance impact.
4d3e904c
WB
194 *
195 * Snooping is required on non-llc platforms in execlist
196 * mode, but since all GGTT accesses use PAT entry 0 we
197 * get snooping anyway regardless of cache_level.
198 *
199 * This is only applicable for Ivy Bridge devices since
200 * later platforms don't have L3 control bits in the PTE.
aa0c13da 201 */
4d3e904c 202 if (IS_IVYBRIDGE(dev)) {
aa0c13da
OM
203 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
204 /* Failure shouldn't ever happen this early */
205 if (WARN_ON(ret)) {
206 drm_gem_object_unreference(&obj->base);
207 return ERR_PTR(ret);
208 }
209 }
210
211 return obj;
212}
213
273497e5 214static struct intel_context *
0eea67eb 215__create_hw_context(struct drm_device *dev,
ee960be7 216 struct drm_i915_file_private *file_priv)
40521054
BW
217{
218 struct drm_i915_private *dev_priv = dev->dev_private;
273497e5 219 struct intel_context *ctx;
c8c470af 220 int ret;
40521054 221
f94982b0 222 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
146937e5
BW
223 if (ctx == NULL)
224 return ERR_PTR(-ENOMEM);
40521054 225
dce3271b 226 kref_init(&ctx->ref);
691e6415 227 list_add_tail(&ctx->link, &dev_priv->context_list);
9ea4feec 228 ctx->i915 = dev_priv;
40521054 229
691e6415 230 if (dev_priv->hw_context_size) {
aa0c13da
OM
231 struct drm_i915_gem_object *obj =
232 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
233 if (IS_ERR(obj)) {
234 ret = PTR_ERR(obj);
4615d4c9 235 goto err_out;
691e6415 236 }
ea0c76f8 237 ctx->legacy_hw_ctx.rcs_state = obj;
691e6415 238 }
40521054
BW
239
240 /* Default context will never have a file_priv */
691e6415
CW
241 if (file_priv != NULL) {
242 ret = idr_alloc(&file_priv->context_idr, ctx,
821d66dd 243 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
691e6415
CW
244 if (ret < 0)
245 goto err_out;
246 } else
821d66dd 247 ret = DEFAULT_CONTEXT_HANDLE;
dce3271b
MK
248
249 ctx->file_priv = file_priv;
821d66dd 250 ctx->user_handle = ret;
3ccfd19d
BW
251 /* NB: Mark all slices as needing a remap so that when the context first
252 * loads it will restore whatever remap state already exists. If there
253 * is no remap info, it will be a NOP. */
b2e862d0 254 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
40521054 255
676fa572
CW
256 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
257
146937e5 258 return ctx;
40521054
BW
259
260err_out:
dce3271b 261 i915_gem_context_unreference(ctx);
146937e5 262 return ERR_PTR(ret);
40521054
BW
263}
264
254f965c
BW
265/**
266 * The default context needs to exist per ring that uses contexts. It stores the
267 * context state of the GPU for applications that don't utilize HW contexts, as
268 * well as an idle case.
269 */
273497e5 270static struct intel_context *
0eea67eb 271i915_gem_create_context(struct drm_device *dev,
d624d86e 272 struct drm_i915_file_private *file_priv)
254f965c 273{
42c3b603 274 const bool is_global_default_ctx = file_priv == NULL;
273497e5 275 struct intel_context *ctx;
bdf4fd7e 276 int ret = 0;
40521054 277
b731d33d 278 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
40521054 279
0eea67eb 280 ctx = __create_hw_context(dev, file_priv);
146937e5 281 if (IS_ERR(ctx))
a45d0f6a 282 return ctx;
40521054 283
ea0c76f8 284 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
42c3b603
CW
285 /* We may need to do things with the shrinker which
286 * require us to immediately switch back to the default
287 * context. This can cause a problem as pinning the
288 * default context also requires GTT space which may not
289 * be available. To avoid this we always pin the default
290 * context.
291 */
ea0c76f8 292 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
1ec9e26d 293 get_context_alignment(dev), 0);
42c3b603
CW
294 if (ret) {
295 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
296 goto err_destroy;
297 }
298 }
299
d624d86e 300 if (USES_FULL_PPGTT(dev)) {
4d884705 301 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
bdf4fd7e
BW
302
303 if (IS_ERR_OR_NULL(ppgtt)) {
0eea67eb
BW
304 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
305 PTR_ERR(ppgtt));
bdf4fd7e 306 ret = PTR_ERR(ppgtt);
42c3b603 307 goto err_unpin;
ae6c4806
DV
308 }
309
310 ctx->ppgtt = ppgtt;
311 }
bdf4fd7e 312
198c974d
DCS
313 trace_i915_context_create(ctx);
314
a45d0f6a 315 return ctx;
9a3b5304 316
42c3b603 317err_unpin:
ea0c76f8
OM
318 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
319 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
9a3b5304 320err_destroy:
37876df6 321 idr_remove(&file_priv->context_idr, ctx->user_handle);
dce3271b 322 i915_gem_context_unreference(ctx);
a45d0f6a 323 return ERR_PTR(ret);
254f965c
BW
324}
325
a0b4a6a8
TU
326static void i915_gem_context_unpin(struct intel_context *ctx,
327 struct intel_engine_cs *engine)
328{
f4e2dece
TU
329 if (i915.enable_execlists) {
330 intel_lr_context_unpin(ctx, engine);
331 } else {
332 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
333 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
334 i915_gem_context_unreference(ctx);
335 }
a0b4a6a8
TU
336}
337
acce9ffa
BW
338void i915_gem_context_reset(struct drm_device *dev)
339{
340 struct drm_i915_private *dev_priv = dev->dev_private;
acce9ffa 341
3e5b6f05
TD
342 if (i915.enable_execlists) {
343 struct intel_context *ctx;
344
a0b4a6a8 345 list_for_each_entry(ctx, &dev_priv->context_list, link)
7d774cac 346 intel_lr_context_reset(dev_priv, ctx);
3e5b6f05 347 }
ecdb5fd8 348
b2e862d0 349 i915_gem_context_lost(dev_priv);
acce9ffa
BW
350}
351
8245be31 352int i915_gem_context_init(struct drm_device *dev)
254f965c
BW
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
273497e5 355 struct intel_context *ctx;
254f965c 356
2fa48d8d
BW
357 /* Init should only be called once per module load. Eventually the
358 * restriction on the context_disabled check can be loosened. */
ed54c1a1 359 if (WARN_ON(dev_priv->kernel_context))
8245be31 360 return 0;
254f965c 361
a0bd6c31
ZL
362 if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) {
363 if (!i915.enable_execlists) {
364 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
365 return -EINVAL;
366 }
367 }
368
ede7d42b
OM
369 if (i915.enable_execlists) {
370 /* NB: intentionally left blank. We will allocate our own
371 * backing objects as we need them, thank you very much */
372 dev_priv->hw_context_size = 0;
373 } else if (HAS_HW_CONTEXTS(dev)) {
691e6415
CW
374 dev_priv->hw_context_size = round_up(get_context_size(dev), 4096);
375 if (dev_priv->hw_context_size > (1<<20)) {
376 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
377 dev_priv->hw_context_size);
378 dev_priv->hw_context_size = 0;
379 }
254f965c
BW
380 }
381
d624d86e 382 ctx = i915_gem_create_context(dev, NULL);
691e6415
CW
383 if (IS_ERR(ctx)) {
384 DRM_ERROR("Failed to create default global context (error %ld)\n",
385 PTR_ERR(ctx));
386 return PTR_ERR(ctx);
254f965c
BW
387 }
388
ed54c1a1 389 dev_priv->kernel_context = ctx;
67e3d297 390
ede7d42b
OM
391 DRM_DEBUG_DRIVER("%s context support initialized\n",
392 i915.enable_execlists ? "LR" :
393 dev_priv->hw_context_size ? "HW" : "fake");
8245be31 394 return 0;
254f965c
BW
395}
396
b2e862d0
CW
397void i915_gem_context_lost(struct drm_i915_private *dev_priv)
398{
399 struct intel_engine_cs *engine;
400
401 for_each_engine(engine, dev_priv) {
402 if (engine->last_context == NULL)
403 continue;
404
405 i915_gem_context_unpin(engine->last_context, engine);
406 engine->last_context = NULL;
407 }
408
409 /* Force the GPU state to be reinitialised on enabling */
410 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
411 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
412}
413
254f965c
BW
414void i915_gem_context_fini(struct drm_device *dev)
415{
416 struct drm_i915_private *dev_priv = dev->dev_private;
ed54c1a1 417 struct intel_context *dctx = dev_priv->kernel_context;
b2e862d0
CW
418
419 i915_gem_context_lost(dev_priv);
254f965c 420
ea0c76f8 421 if (dctx->legacy_hw_ctx.rcs_state) {
691e6415
CW
422 /* The only known way to stop the gpu from accessing the hw context is
423 * to reset it. Do this as the very last operation to avoid confusing
424 * other code, leading to spurious errors. */
ee4b6faf 425 intel_gpu_reset(dev, ALL_ENGINES);
691e6415 426
ea0c76f8 427 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
67e3d297
BW
428 }
429
dce3271b 430 i915_gem_context_unreference(dctx);
ed54c1a1 431 dev_priv->kernel_context = NULL;
254f965c
BW
432}
433
40521054
BW
434static int context_idr_cleanup(int id, void *p, void *data)
435{
273497e5 436 struct intel_context *ctx = p;
40521054 437
dce3271b 438 i915_gem_context_unreference(ctx);
40521054 439 return 0;
254f965c
BW
440}
441
e422b888
BW
442int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
443{
444 struct drm_i915_file_private *file_priv = file->driver_priv;
f83d6518 445 struct intel_context *ctx;
e422b888
BW
446
447 idr_init(&file_priv->context_idr);
448
0eea67eb 449 mutex_lock(&dev->struct_mutex);
d624d86e 450 ctx = i915_gem_create_context(dev, file_priv);
0eea67eb
BW
451 mutex_unlock(&dev->struct_mutex);
452
f83d6518 453 if (IS_ERR(ctx)) {
0eea67eb 454 idr_destroy(&file_priv->context_idr);
f83d6518 455 return PTR_ERR(ctx);
0eea67eb
BW
456 }
457
e422b888
BW
458 return 0;
459}
460
254f965c
BW
461void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
462{
40521054 463 struct drm_i915_file_private *file_priv = file->driver_priv;
254f965c 464
73c273eb 465 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
40521054 466 idr_destroy(&file_priv->context_idr);
40521054
BW
467}
468
273497e5 469struct intel_context *
40521054
BW
470i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
471{
273497e5 472 struct intel_context *ctx;
72ad5c45 473
273497e5 474 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
72ad5c45
BW
475 if (!ctx)
476 return ERR_PTR(-ENOENT);
477
478 return ctx;
254f965c 479}
e0556841
BW
480
481static inline int
1d719cda 482mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
e0556841 483{
4a570db5 484 struct intel_engine_cs *engine = req->engine;
e80f14b6 485 u32 flags = hw_flags | MI_MM_SPACE_GTT;
2c550183
CW
486 const int num_rings =
487 /* Use an extended w/a on ivb+ if signalling from other rings */
e2f80391
TU
488 i915_semaphore_is_enabled(engine->dev) ?
489 hweight32(INTEL_INFO(engine->dev)->ring_mask) - 1 :
2c550183 490 0;
b4ac5afc 491 int len, ret;
e0556841 492
12b0286f
BW
493 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
494 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
495 * explicitly, so we rely on the value at ring init, stored in
496 * itlb_before_ctx_switch.
497 */
e2f80391
TU
498 if (IS_GEN6(engine->dev)) {
499 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
12b0286f
BW
500 if (ret)
501 return ret;
502 }
503
e80f14b6 504 /* These flags are for resource streamer on HSW+ */
e2f80391 505 if (IS_HASWELL(engine->dev) || INTEL_INFO(engine->dev)->gen >= 8)
4c436d55 506 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
e2f80391 507 else if (INTEL_INFO(engine->dev)->gen < 8)
e80f14b6
BW
508 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
509
2c550183
CW
510
511 len = 4;
e2f80391 512 if (INTEL_INFO(engine->dev)->gen >= 7)
e9135c4f 513 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
2c550183 514
5fb9de1a 515 ret = intel_ring_begin(req, len);
e0556841
BW
516 if (ret)
517 return ret;
518
b3f797ac 519 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
e2f80391
TU
520 if (INTEL_INFO(engine->dev)->gen >= 7) {
521 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
2c550183
CW
522 if (num_rings) {
523 struct intel_engine_cs *signaller;
524
e2f80391
TU
525 intel_ring_emit(engine,
526 MI_LOAD_REGISTER_IMM(num_rings));
b4ac5afc 527 for_each_engine(signaller, to_i915(engine->dev)) {
e2f80391 528 if (signaller == engine)
2c550183
CW
529 continue;
530
e2f80391
TU
531 intel_ring_emit_reg(engine,
532 RING_PSMI_CTL(signaller->mmio_base));
533 intel_ring_emit(engine,
534 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183
CW
535 }
536 }
537 }
e37ec39b 538
e2f80391
TU
539 intel_ring_emit(engine, MI_NOOP);
540 intel_ring_emit(engine, MI_SET_CONTEXT);
541 intel_ring_emit(engine,
542 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
e80f14b6 543 flags);
2b7e8082
VS
544 /*
545 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
546 * WaMiSetContext_Hang:snb,ivb,vlv
547 */
e2f80391 548 intel_ring_emit(engine, MI_NOOP);
e0556841 549
e2f80391 550 if (INTEL_INFO(engine->dev)->gen >= 7) {
2c550183
CW
551 if (num_rings) {
552 struct intel_engine_cs *signaller;
e9135c4f 553 i915_reg_t last_reg = {}; /* keep gcc quiet */
2c550183 554
e2f80391
TU
555 intel_ring_emit(engine,
556 MI_LOAD_REGISTER_IMM(num_rings));
b4ac5afc 557 for_each_engine(signaller, to_i915(engine->dev)) {
e2f80391 558 if (signaller == engine)
2c550183
CW
559 continue;
560
e9135c4f
CW
561 last_reg = RING_PSMI_CTL(signaller->mmio_base);
562 intel_ring_emit_reg(engine, last_reg);
e2f80391
TU
563 intel_ring_emit(engine,
564 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
2c550183 565 }
e9135c4f
CW
566
567 /* Insert a delay before the next switch! */
568 intel_ring_emit(engine,
569 MI_STORE_REGISTER_MEM |
570 MI_SRM_LRM_GLOBAL_GTT);
571 intel_ring_emit_reg(engine, last_reg);
572 intel_ring_emit(engine, engine->scratch.gtt_offset);
573 intel_ring_emit(engine, MI_NOOP);
2c550183 574 }
e2f80391 575 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
2c550183 576 }
e37ec39b 577
e2f80391 578 intel_ring_advance(engine);
e0556841
BW
579
580 return ret;
581}
582
d200cda6 583static int remap_l3(struct drm_i915_gem_request *req, int slice)
b0ebde39 584{
ff55b5e8 585 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
b0ebde39 586 struct intel_engine_cs *engine = req->engine;
b0ebde39
CW
587 int i, ret;
588
ff55b5e8 589 if (!remap_info)
b0ebde39
CW
590 return 0;
591
ff55b5e8 592 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
b0ebde39
CW
593 if (ret)
594 return ret;
595
596 /*
597 * Note: We do not worry about the concurrent register cacheline hang
598 * here because no other code should access these registers other than
599 * at initialization time.
600 */
ff55b5e8
CW
601 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
602 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
b0ebde39
CW
603 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
604 intel_ring_emit(engine, remap_info[i]);
605 }
ff55b5e8 606 intel_ring_emit(engine, MI_NOOP);
b0ebde39
CW
607 intel_ring_advance(engine);
608
ff55b5e8 609 return 0;
b0ebde39
CW
610}
611
f9326be5
CW
612static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
613 struct intel_engine_cs *engine,
e1a8daa2 614 struct intel_context *to)
317b4e90 615{
563222a7
BW
616 if (to->remap_slice)
617 return false;
618
fcb5106d
CW
619 if (!to->legacy_hw_ctx.initialized)
620 return false;
621
f9326be5 622 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
fcb5106d 623 return false;
317b4e90 624
fcb5106d 625 return to == engine->last_context;
317b4e90
BW
626}
627
628static bool
f9326be5
CW
629needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
630 struct intel_engine_cs *engine,
631 struct intel_context *to)
317b4e90 632{
f9326be5 633 if (!ppgtt)
317b4e90
BW
634 return false;
635
f9326be5
CW
636 /* Always load the ppgtt on first use */
637 if (!engine->last_context)
638 return true;
639
640 /* Same context without new entries, skip */
e1a8daa2 641 if (engine->last_context == to &&
f9326be5 642 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
e1a8daa2
CW
643 return false;
644
645 if (engine->id != RCS)
317b4e90
BW
646 return true;
647
e1a8daa2 648 if (INTEL_INFO(engine->dev)->gen < 8)
317b4e90
BW
649 return true;
650
651 return false;
652}
653
654static bool
f9326be5
CW
655needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
656 struct intel_context *to,
657 u32 hw_flags)
317b4e90 658{
f9326be5 659 if (!ppgtt)
317b4e90
BW
660 return false;
661
fcb5106d 662 if (!IS_GEN8(to->i915))
317b4e90
BW
663 return false;
664
6702cf16 665 if (hw_flags & MI_RESTORE_INHIBIT)
317b4e90
BW
666 return true;
667
668 return false;
669}
670
e1a8daa2 671static int do_rcs_switch(struct drm_i915_gem_request *req)
e0556841 672{
abd68d9e 673 struct intel_context *to = req->ctx;
4a570db5 674 struct intel_engine_cs *engine = req->engine;
f9326be5 675 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
fcb5106d
CW
676 struct intel_context *from;
677 u32 hw_flags;
3ccfd19d 678 int ret, i;
e0556841 679
f9326be5 680 if (skip_rcs_switch(ppgtt, engine, to))
9a3b5304
CW
681 return 0;
682
7e0d96bc 683 /* Trying to pin first makes error handling easier. */
e1a8daa2
CW
684 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
685 get_context_alignment(engine->dev),
686 0);
687 if (ret)
688 return ret;
67e3d297 689
acc240d4
DV
690 /*
691 * Pin can switch back to the default context if we end up calling into
692 * evict_everything - as a last ditch gtt defrag effort that also
693 * switches to the default context. Hence we need to reload from here.
fcb5106d
CW
694 *
695 * XXX: Doing so is painfully broken!
acc240d4 696 */
e2f80391 697 from = engine->last_context;
acc240d4
DV
698
699 /*
700 * Clear this page out of any CPU caches for coherent swap-in/out. Note
d3373a24
CW
701 * that thanks to write = false in this call and us not setting any gpu
702 * write domains when putting a context object onto the active list
703 * (when switching away from it), this won't block.
acc240d4
DV
704 *
705 * XXX: We need a real interface to do this instead of trickery.
706 */
ea0c76f8 707 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
7e0d96bc
BW
708 if (ret)
709 goto unpin_out;
d3373a24 710
f9326be5 711 if (needs_pd_load_pre(ppgtt, engine, to)) {
fcb5106d
CW
712 /* Older GENs and non render rings still want the load first,
713 * "PP_DCLV followed by PP_DIR_BASE register through Load
714 * Register Immediate commands in Ring Buffer before submitting
715 * a context."*/
716 trace_switch_mm(engine, to);
f9326be5 717 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
718 if (ret)
719 goto unpin_out;
720 }
721
722 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
6702cf16
BW
723 /* NB: If we inhibit the restore, the context is not allowed to
724 * die because future work may end up depending on valid address
725 * space. This means we must enforce that a page table load
726 * occur when this occurs. */
fcb5106d 727 hw_flags = MI_RESTORE_INHIBIT;
f9326be5 728 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
fcb5106d
CW
729 hw_flags = MI_FORCE_RESTORE;
730 else
731 hw_flags = 0;
e0556841 732
fcb5106d
CW
733 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
734 ret = mi_set_context(req, hw_flags);
3ccfd19d 735 if (ret)
fcb5106d 736 goto unpin_out;
3ccfd19d
BW
737 }
738
e0556841
BW
739 /* The backing object for the context is done after switching to the
740 * *next* context. Therefore we cannot retire the previous context until
741 * the next context has already started running. In fact, the below code
742 * is a bit suboptimal because the retiring can occur simply after the
743 * MI_SET_CONTEXT instead of when the next seqno has completed.
744 */
112522f6 745 if (from != NULL) {
ea0c76f8 746 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
b2af0376 747 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
e0556841
BW
748 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
749 * whole damn pipeline, we don't need to explicitly mark the
750 * object dirty. The only exception is that the context must be
751 * correct in case the object gets swapped out. Ideally we'd be
752 * able to defer doing this until we know the object would be
753 * swapped, but there is no way to do that yet.
754 */
ea0c76f8 755 from->legacy_hw_ctx.rcs_state->dirty = 1;
112522f6 756
c0321e2c 757 /* obj is kept alive until the next request by its active ref */
ea0c76f8 758 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
112522f6 759 i915_gem_context_unreference(from);
e0556841 760 }
112522f6 761 i915_gem_context_reference(to);
e2f80391 762 engine->last_context = to;
e0556841 763
fcb5106d
CW
764 /* GEN8 does *not* require an explicit reload if the PDPs have been
765 * setup, and we do not wish to move them.
766 */
f9326be5 767 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
fcb5106d 768 trace_switch_mm(engine, to);
f9326be5 769 ret = ppgtt->switch_mm(ppgtt, req);
fcb5106d
CW
770 /* The hardware context switch is emitted, but we haven't
771 * actually changed the state - so it's probably safe to bail
772 * here. Still, let the user know something dangerous has
773 * happened.
774 */
775 if (ret)
776 return ret;
777 }
778
f9326be5
CW
779 if (ppgtt)
780 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
fcb5106d
CW
781
782 for (i = 0; i < MAX_L3_SLICES; i++) {
783 if (!(to->remap_slice & (1<<i)))
784 continue;
785
d200cda6 786 ret = remap_l3(req, i);
fcb5106d
CW
787 if (ret)
788 return ret;
789
790 to->remap_slice &= ~(1<<i);
791 }
792
793 if (!to->legacy_hw_ctx.initialized) {
e2f80391
TU
794 if (engine->init_context) {
795 ret = engine->init_context(req);
86d7f238 796 if (ret)
fcb5106d 797 return ret;
86d7f238 798 }
fcb5106d 799 to->legacy_hw_ctx.initialized = true;
46470fc9
MK
800 }
801
e0556841 802 return 0;
7e0d96bc
BW
803
804unpin_out:
e1a8daa2 805 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
7e0d96bc 806 return ret;
e0556841
BW
807}
808
809/**
810 * i915_switch_context() - perform a GPU context switch.
ba01cc93 811 * @req: request for which we'll execute the context switch
e0556841
BW
812 *
813 * The context life cycle is simple. The context refcount is incremented and
814 * decremented by 1 and create and destroy. If the context is in use by the GPU,
ecdb5fd8 815 * it will have a refcount > 1. This allows us to destroy the context abstract
e0556841 816 * object while letting the normal object tracking destroy the backing BO.
ecdb5fd8
TD
817 *
818 * This function should not be used in execlists mode. Instead the context is
819 * switched by writing to the ELSP and requests keep a reference to their
820 * context.
e0556841 821 */
ba01cc93 822int i915_switch_context(struct drm_i915_gem_request *req)
e0556841 823{
4a570db5 824 struct intel_engine_cs *engine = req->engine;
39dabecd 825 struct drm_i915_private *dev_priv = req->i915;
e0556841 826
ecdb5fd8 827 WARN_ON(i915.enable_execlists);
0eea67eb
BW
828 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
829
e1a8daa2
CW
830 if (engine->id != RCS ||
831 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
832 struct intel_context *to = req->ctx;
f9326be5
CW
833 struct i915_hw_ppgtt *ppgtt =
834 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
e1a8daa2 835
f9326be5 836 if (needs_pd_load_pre(ppgtt, engine, to)) {
e1a8daa2
CW
837 int ret;
838
839 trace_switch_mm(engine, to);
f9326be5 840 ret = ppgtt->switch_mm(ppgtt, req);
e1a8daa2
CW
841 if (ret)
842 return ret;
843
f9326be5 844 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
e1a8daa2
CW
845 }
846
847 if (to != engine->last_context) {
848 i915_gem_context_reference(to);
e2f80391
TU
849 if (engine->last_context)
850 i915_gem_context_unreference(engine->last_context);
e1a8daa2 851 engine->last_context = to;
691e6415 852 }
e1a8daa2 853
c482972a 854 return 0;
a95f6a00 855 }
c482972a 856
e1a8daa2 857 return do_rcs_switch(req);
e0556841 858}
84624813 859
ec3e9963 860static bool contexts_enabled(struct drm_device *dev)
691e6415 861{
ec3e9963 862 return i915.enable_execlists || to_i915(dev)->hw_context_size;
691e6415
CW
863}
864
84624813
BW
865int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
866 struct drm_file *file)
867{
84624813
BW
868 struct drm_i915_gem_context_create *args = data;
869 struct drm_i915_file_private *file_priv = file->driver_priv;
273497e5 870 struct intel_context *ctx;
84624813
BW
871 int ret;
872
ec3e9963 873 if (!contexts_enabled(dev))
5fa8be65
DV
874 return -ENODEV;
875
b31e5136
CW
876 if (args->pad != 0)
877 return -EINVAL;
878
84624813
BW
879 ret = i915_mutex_lock_interruptible(dev);
880 if (ret)
881 return ret;
882
d624d86e 883 ctx = i915_gem_create_context(dev, file_priv);
84624813 884 mutex_unlock(&dev->struct_mutex);
be636387
DC
885 if (IS_ERR(ctx))
886 return PTR_ERR(ctx);
84624813 887
821d66dd 888 args->ctx_id = ctx->user_handle;
84624813
BW
889 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
890
be636387 891 return 0;
84624813
BW
892}
893
894int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
895 struct drm_file *file)
896{
897 struct drm_i915_gem_context_destroy *args = data;
898 struct drm_i915_file_private *file_priv = file->driver_priv;
273497e5 899 struct intel_context *ctx;
84624813
BW
900 int ret;
901
b31e5136
CW
902 if (args->pad != 0)
903 return -EINVAL;
904
821d66dd 905 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
c2cf2416 906 return -ENOENT;
0eea67eb 907
84624813
BW
908 ret = i915_mutex_lock_interruptible(dev);
909 if (ret)
910 return ret;
911
912 ctx = i915_gem_context_get(file_priv, args->ctx_id);
72ad5c45 913 if (IS_ERR(ctx)) {
84624813 914 mutex_unlock(&dev->struct_mutex);
72ad5c45 915 return PTR_ERR(ctx);
84624813
BW
916 }
917
821d66dd 918 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
dce3271b 919 i915_gem_context_unreference(ctx);
84624813
BW
920 mutex_unlock(&dev->struct_mutex);
921
922 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
923 return 0;
924}
c9dc0f35
CW
925
926int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
927 struct drm_file *file)
928{
929 struct drm_i915_file_private *file_priv = file->driver_priv;
930 struct drm_i915_gem_context_param *args = data;
931 struct intel_context *ctx;
932 int ret;
933
934 ret = i915_mutex_lock_interruptible(dev);
935 if (ret)
936 return ret;
937
938 ctx = i915_gem_context_get(file_priv, args->ctx_id);
939 if (IS_ERR(ctx)) {
940 mutex_unlock(&dev->struct_mutex);
941 return PTR_ERR(ctx);
942 }
943
944 args->size = 0;
945 switch (args->param) {
946 case I915_CONTEXT_PARAM_BAN_PERIOD:
947 args->value = ctx->hang_stats.ban_period_seconds;
948 break;
b1b38278
DW
949 case I915_CONTEXT_PARAM_NO_ZEROMAP:
950 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
951 break;
fa8848f2
CW
952 case I915_CONTEXT_PARAM_GTT_SIZE:
953 if (ctx->ppgtt)
954 args->value = ctx->ppgtt->base.total;
955 else if (to_i915(dev)->mm.aliasing_ppgtt)
956 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
957 else
62106b4f 958 args->value = to_i915(dev)->ggtt.base.total;
fa8848f2 959 break;
c9dc0f35
CW
960 default:
961 ret = -EINVAL;
962 break;
963 }
964 mutex_unlock(&dev->struct_mutex);
965
966 return ret;
967}
968
969int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file)
971{
972 struct drm_i915_file_private *file_priv = file->driver_priv;
973 struct drm_i915_gem_context_param *args = data;
974 struct intel_context *ctx;
975 int ret;
976
977 ret = i915_mutex_lock_interruptible(dev);
978 if (ret)
979 return ret;
980
981 ctx = i915_gem_context_get(file_priv, args->ctx_id);
982 if (IS_ERR(ctx)) {
983 mutex_unlock(&dev->struct_mutex);
984 return PTR_ERR(ctx);
985 }
986
987 switch (args->param) {
988 case I915_CONTEXT_PARAM_BAN_PERIOD:
989 if (args->size)
990 ret = -EINVAL;
991 else if (args->value < ctx->hang_stats.ban_period_seconds &&
992 !capable(CAP_SYS_ADMIN))
993 ret = -EPERM;
994 else
995 ctx->hang_stats.ban_period_seconds = args->value;
996 break;
b1b38278
DW
997 case I915_CONTEXT_PARAM_NO_ZEROMAP:
998 if (args->size) {
999 ret = -EINVAL;
1000 } else {
1001 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1002 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1003 }
1004 break;
c9dc0f35
CW
1005 default:
1006 ret = -EINVAL;
1007 break;
1008 }
1009 mutex_unlock(&dev->struct_mutex);
1010
1011 return ret;
1012}
This page took 0.303591 seconds and 5 git commands to generate.