drm/i915/bdw: New source and header file for LRs, LRCs and Execlists
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
54cf91dc 35
a415d355
CW
36#define __EXEC_OBJECT_HAS_PIN (1<<31)
37#define __EXEC_OBJECT_HAS_FENCE (1<<30)
e6a84468 38#define __EXEC_OBJECT_NEEDS_MAP (1<<29)
d23db88c
CW
39#define __EXEC_OBJECT_NEEDS_BIAS (1<<28)
40
41#define BATCH_OFFSET_BIAS (256*1024)
a415d355 42
27173f1f
BW
43struct eb_vmas {
44 struct list_head vmas;
67731b87 45 int and;
eef90ccb 46 union {
27173f1f 47 struct i915_vma *lut[0];
eef90ccb
CW
48 struct hlist_head buckets[0];
49 };
67731b87
CW
50};
51
27173f1f 52static struct eb_vmas *
17601cbc 53eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 54{
27173f1f 55 struct eb_vmas *eb = NULL;
eef90ccb
CW
56
57 if (args->flags & I915_EXEC_HANDLE_LUT) {
b205ca57 58 unsigned size = args->buffer_count;
27173f1f
BW
59 size *= sizeof(struct i915_vma *);
60 size += sizeof(struct eb_vmas);
eef90ccb
CW
61 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
62 }
63
64 if (eb == NULL) {
b205ca57
DV
65 unsigned size = args->buffer_count;
66 unsigned count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
27b7c63a 67 BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
eef90ccb
CW
68 while (count > 2*size)
69 count >>= 1;
70 eb = kzalloc(count*sizeof(struct hlist_head) +
27173f1f 71 sizeof(struct eb_vmas),
eef90ccb
CW
72 GFP_TEMPORARY);
73 if (eb == NULL)
74 return eb;
75
76 eb->and = count - 1;
77 } else
78 eb->and = -args->buffer_count;
79
27173f1f 80 INIT_LIST_HEAD(&eb->vmas);
67731b87
CW
81 return eb;
82}
83
84static void
27173f1f 85eb_reset(struct eb_vmas *eb)
67731b87 86{
eef90ccb
CW
87 if (eb->and >= 0)
88 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
89}
90
3b96eff4 91static int
27173f1f
BW
92eb_lookup_vmas(struct eb_vmas *eb,
93 struct drm_i915_gem_exec_object2 *exec,
94 const struct drm_i915_gem_execbuffer2 *args,
95 struct i915_address_space *vm,
96 struct drm_file *file)
3b96eff4 97{
27173f1f
BW
98 struct drm_i915_gem_object *obj;
99 struct list_head objects;
9ae9ab52 100 int i, ret;
3b96eff4 101
27173f1f 102 INIT_LIST_HEAD(&objects);
3b96eff4 103 spin_lock(&file->table_lock);
27173f1f
BW
104 /* Grab a reference to the object and release the lock so we can lookup
105 * or create the VMA without using GFP_ATOMIC */
eef90ccb 106 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
107 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
108 if (obj == NULL) {
109 spin_unlock(&file->table_lock);
110 DRM_DEBUG("Invalid object handle %d at index %d\n",
111 exec[i].handle, i);
27173f1f 112 ret = -ENOENT;
9ae9ab52 113 goto err;
3b96eff4
CW
114 }
115
27173f1f 116 if (!list_empty(&obj->obj_exec_link)) {
3b96eff4
CW
117 spin_unlock(&file->table_lock);
118 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
119 obj, exec[i].handle, i);
27173f1f 120 ret = -EINVAL;
9ae9ab52 121 goto err;
3b96eff4
CW
122 }
123
124 drm_gem_object_reference(&obj->base);
27173f1f
BW
125 list_add_tail(&obj->obj_exec_link, &objects);
126 }
127 spin_unlock(&file->table_lock);
3b96eff4 128
27173f1f 129 i = 0;
9ae9ab52 130 while (!list_empty(&objects)) {
27173f1f 131 struct i915_vma *vma;
6f65e29a 132
9ae9ab52
CW
133 obj = list_first_entry(&objects,
134 struct drm_i915_gem_object,
135 obj_exec_link);
136
e656a6cb
DV
137 /*
138 * NOTE: We can leak any vmas created here when something fails
139 * later on. But that's no issue since vma_unbind can deal with
140 * vmas which are not actually bound. And since only
141 * lookup_or_create exists as an interface to get at the vma
142 * from the (obj, vm) we don't run the risk of creating
143 * duplicated vmas for the same vm.
144 */
da51a1e7 145 vma = i915_gem_obj_lookup_or_create_vma(obj, vm);
27173f1f 146 if (IS_ERR(vma)) {
27173f1f
BW
147 DRM_DEBUG("Failed to lookup VMA\n");
148 ret = PTR_ERR(vma);
9ae9ab52 149 goto err;
27173f1f
BW
150 }
151
9ae9ab52 152 /* Transfer ownership from the objects list to the vmas list. */
27173f1f 153 list_add_tail(&vma->exec_list, &eb->vmas);
9ae9ab52 154 list_del_init(&obj->obj_exec_link);
27173f1f
BW
155
156 vma->exec_entry = &exec[i];
eef90ccb 157 if (eb->and < 0) {
27173f1f 158 eb->lut[i] = vma;
eef90ccb
CW
159 } else {
160 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
27173f1f
BW
161 vma->exec_handle = handle;
162 hlist_add_head(&vma->exec_node,
eef90ccb
CW
163 &eb->buckets[handle & eb->and]);
164 }
27173f1f 165 ++i;
3b96eff4 166 }
3b96eff4 167
9ae9ab52 168 return 0;
27173f1f 169
27173f1f 170
9ae9ab52 171err:
27173f1f
BW
172 while (!list_empty(&objects)) {
173 obj = list_first_entry(&objects,
174 struct drm_i915_gem_object,
175 obj_exec_link);
176 list_del_init(&obj->obj_exec_link);
9ae9ab52 177 drm_gem_object_unreference(&obj->base);
27173f1f 178 }
9ae9ab52
CW
179 /*
180 * Objects already transfered to the vmas list will be unreferenced by
181 * eb_destroy.
182 */
183
27173f1f 184 return ret;
3b96eff4
CW
185}
186
27173f1f 187static struct i915_vma *eb_get_vma(struct eb_vmas *eb, unsigned long handle)
67731b87 188{
eef90ccb
CW
189 if (eb->and < 0) {
190 if (handle >= -eb->and)
191 return NULL;
192 return eb->lut[handle];
193 } else {
194 struct hlist_head *head;
195 struct hlist_node *node;
67731b87 196
eef90ccb
CW
197 head = &eb->buckets[handle & eb->and];
198 hlist_for_each(node, head) {
27173f1f 199 struct i915_vma *vma;
67731b87 200
27173f1f
BW
201 vma = hlist_entry(node, struct i915_vma, exec_node);
202 if (vma->exec_handle == handle)
203 return vma;
eef90ccb
CW
204 }
205 return NULL;
206 }
67731b87
CW
207}
208
a415d355
CW
209static void
210i915_gem_execbuffer_unreserve_vma(struct i915_vma *vma)
211{
212 struct drm_i915_gem_exec_object2 *entry;
213 struct drm_i915_gem_object *obj = vma->obj;
214
215 if (!drm_mm_node_allocated(&vma->node))
216 return;
217
218 entry = vma->exec_entry;
219
220 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
221 i915_gem_object_unpin_fence(obj);
222
223 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
3d7f0f9d 224 vma->pin_count--;
a415d355
CW
225
226 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
227}
228
229static void eb_destroy(struct eb_vmas *eb)
230{
27173f1f
BW
231 while (!list_empty(&eb->vmas)) {
232 struct i915_vma *vma;
bcffc3fa 233
27173f1f
BW
234 vma = list_first_entry(&eb->vmas,
235 struct i915_vma,
bcffc3fa 236 exec_list);
27173f1f 237 list_del_init(&vma->exec_list);
a415d355 238 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 239 drm_gem_object_unreference(&vma->obj->base);
bcffc3fa 240 }
67731b87
CW
241 kfree(eb);
242}
243
dabdfe02
CW
244static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
245{
2cc86b82
CW
246 return (HAS_LLC(obj->base.dev) ||
247 obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
504c7267 248 !obj->map_and_fenceable ||
dabdfe02
CW
249 obj->cache_level != I915_CACHE_NONE);
250}
251
5032d871
RB
252static int
253relocate_entry_cpu(struct drm_i915_gem_object *obj,
d9ceb957
BW
254 struct drm_i915_gem_relocation_entry *reloc,
255 uint64_t target_offset)
5032d871 256{
3c94ceee 257 struct drm_device *dev = obj->base.dev;
5032d871 258 uint32_t page_offset = offset_in_page(reloc->offset);
d9ceb957 259 uint64_t delta = reloc->delta + target_offset;
5032d871 260 char *vaddr;
8b78f0e5 261 int ret;
5032d871 262
2cc86b82 263 ret = i915_gem_object_set_to_cpu_domain(obj, true);
5032d871
RB
264 if (ret)
265 return ret;
266
267 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
268 reloc->offset >> PAGE_SHIFT));
d9ceb957 269 *(uint32_t *)(vaddr + page_offset) = lower_32_bits(delta);
3c94ceee
BW
270
271 if (INTEL_INFO(dev)->gen >= 8) {
272 page_offset = offset_in_page(page_offset + sizeof(uint32_t));
273
274 if (page_offset == 0) {
275 kunmap_atomic(vaddr);
276 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
277 (reloc->offset + sizeof(uint32_t)) >> PAGE_SHIFT));
278 }
279
d9ceb957 280 *(uint32_t *)(vaddr + page_offset) = upper_32_bits(delta);
3c94ceee
BW
281 }
282
5032d871
RB
283 kunmap_atomic(vaddr);
284
285 return 0;
286}
287
288static int
289relocate_entry_gtt(struct drm_i915_gem_object *obj,
d9ceb957
BW
290 struct drm_i915_gem_relocation_entry *reloc,
291 uint64_t target_offset)
5032d871
RB
292{
293 struct drm_device *dev = obj->base.dev;
294 struct drm_i915_private *dev_priv = dev->dev_private;
d9ceb957 295 uint64_t delta = reloc->delta + target_offset;
906843c3 296 uint64_t offset;
5032d871 297 void __iomem *reloc_page;
8b78f0e5 298 int ret;
5032d871
RB
299
300 ret = i915_gem_object_set_to_gtt_domain(obj, true);
301 if (ret)
302 return ret;
303
304 ret = i915_gem_object_put_fence(obj);
305 if (ret)
306 return ret;
307
308 /* Map the page containing the relocation we're going to perform. */
906843c3
CW
309 offset = i915_gem_obj_ggtt_offset(obj);
310 offset += reloc->offset;
5032d871 311 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
906843c3
CW
312 offset & PAGE_MASK);
313 iowrite32(lower_32_bits(delta), reloc_page + offset_in_page(offset));
3c94ceee
BW
314
315 if (INTEL_INFO(dev)->gen >= 8) {
906843c3 316 offset += sizeof(uint32_t);
3c94ceee 317
906843c3 318 if (offset_in_page(offset) == 0) {
3c94ceee 319 io_mapping_unmap_atomic(reloc_page);
906843c3
CW
320 reloc_page =
321 io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
322 offset);
3c94ceee
BW
323 }
324
906843c3
CW
325 iowrite32(upper_32_bits(delta),
326 reloc_page + offset_in_page(offset));
3c94ceee
BW
327 }
328
5032d871
RB
329 io_mapping_unmap_atomic(reloc_page);
330
331 return 0;
332}
333
54cf91dc
CW
334static int
335i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
27173f1f 336 struct eb_vmas *eb,
3e7a0322 337 struct drm_i915_gem_relocation_entry *reloc)
54cf91dc
CW
338{
339 struct drm_device *dev = obj->base.dev;
340 struct drm_gem_object *target_obj;
149c8407 341 struct drm_i915_gem_object *target_i915_obj;
27173f1f 342 struct i915_vma *target_vma;
d9ceb957 343 uint64_t target_offset;
8b78f0e5 344 int ret;
54cf91dc 345
67731b87 346 /* we've already hold a reference to all valid objects */
27173f1f
BW
347 target_vma = eb_get_vma(eb, reloc->target_handle);
348 if (unlikely(target_vma == NULL))
54cf91dc 349 return -ENOENT;
27173f1f
BW
350 target_i915_obj = target_vma->obj;
351 target_obj = &target_vma->obj->base;
54cf91dc 352
5ce09725 353 target_offset = target_vma->node.start;
54cf91dc 354
e844b990
EA
355 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
356 * pipe_control writes because the gpu doesn't properly redirect them
357 * through the ppgtt for non_secure batchbuffers. */
358 if (unlikely(IS_GEN6(dev) &&
359 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
360 !target_i915_obj->has_global_gtt_mapping)) {
3e7a0322
BW
361 struct i915_vma *vma =
362 list_first_entry(&target_i915_obj->vma_list,
363 typeof(*vma), vma_link);
6f65e29a 364 vma->bind_vma(vma, target_i915_obj->cache_level, GLOBAL_BIND);
e844b990
EA
365 }
366
54cf91dc 367 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 368 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 369 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
370 "obj %p target %d offset %d "
371 "read %08x write %08x",
372 obj, reloc->target_handle,
373 (int) reloc->offset,
374 reloc->read_domains,
375 reloc->write_domain);
8b78f0e5 376 return -EINVAL;
54cf91dc 377 }
4ca4a250
DV
378 if (unlikely((reloc->write_domain | reloc->read_domains)
379 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 380 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
381 "obj %p target %d offset %d "
382 "read %08x write %08x",
383 obj, reloc->target_handle,
384 (int) reloc->offset,
385 reloc->read_domains,
386 reloc->write_domain);
8b78f0e5 387 return -EINVAL;
54cf91dc 388 }
54cf91dc
CW
389
390 target_obj->pending_read_domains |= reloc->read_domains;
391 target_obj->pending_write_domain |= reloc->write_domain;
392
393 /* If the relocation already has the right value in it, no
394 * more work needs to be done.
395 */
396 if (target_offset == reloc->presumed_offset)
67731b87 397 return 0;
54cf91dc
CW
398
399 /* Check that the relocation address is valid... */
3c94ceee
BW
400 if (unlikely(reloc->offset >
401 obj->base.size - (INTEL_INFO(dev)->gen >= 8 ? 8 : 4))) {
ff240199 402 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
403 "obj %p target %d offset %d size %d.\n",
404 obj, reloc->target_handle,
405 (int) reloc->offset,
406 (int) obj->base.size);
8b78f0e5 407 return -EINVAL;
54cf91dc 408 }
b8f7ab17 409 if (unlikely(reloc->offset & 3)) {
ff240199 410 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
411 "obj %p target %d offset %d.\n",
412 obj, reloc->target_handle,
413 (int) reloc->offset);
8b78f0e5 414 return -EINVAL;
54cf91dc
CW
415 }
416
dabdfe02
CW
417 /* We can't wait for rendering with pagefaults disabled */
418 if (obj->active && in_atomic())
419 return -EFAULT;
420
5032d871 421 if (use_cpu_reloc(obj))
d9ceb957 422 ret = relocate_entry_cpu(obj, reloc, target_offset);
5032d871 423 else
d9ceb957 424 ret = relocate_entry_gtt(obj, reloc, target_offset);
54cf91dc 425
d4d36014
DV
426 if (ret)
427 return ret;
428
54cf91dc
CW
429 /* and update the user's relocation entry */
430 reloc->presumed_offset = target_offset;
431
67731b87 432 return 0;
54cf91dc
CW
433}
434
435static int
27173f1f
BW
436i915_gem_execbuffer_relocate_vma(struct i915_vma *vma,
437 struct eb_vmas *eb)
54cf91dc 438{
1d83f442
CW
439#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
440 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 441 struct drm_i915_gem_relocation_entry __user *user_relocs;
27173f1f 442 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
1d83f442 443 int remain, ret;
54cf91dc 444
2bb4629a 445 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 446
1d83f442
CW
447 remain = entry->relocation_count;
448 while (remain) {
449 struct drm_i915_gem_relocation_entry *r = stack_reloc;
450 int count = remain;
451 if (count > ARRAY_SIZE(stack_reloc))
452 count = ARRAY_SIZE(stack_reloc);
453 remain -= count;
454
455 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
456 return -EFAULT;
457
1d83f442
CW
458 do {
459 u64 offset = r->presumed_offset;
54cf91dc 460
3e7a0322 461 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, r);
1d83f442
CW
462 if (ret)
463 return ret;
464
465 if (r->presumed_offset != offset &&
466 __copy_to_user_inatomic(&user_relocs->presumed_offset,
467 &r->presumed_offset,
468 sizeof(r->presumed_offset))) {
469 return -EFAULT;
470 }
471
472 user_relocs++;
473 r++;
474 } while (--count);
54cf91dc
CW
475 }
476
477 return 0;
1d83f442 478#undef N_RELOC
54cf91dc
CW
479}
480
481static int
27173f1f
BW
482i915_gem_execbuffer_relocate_vma_slow(struct i915_vma *vma,
483 struct eb_vmas *eb,
484 struct drm_i915_gem_relocation_entry *relocs)
54cf91dc 485{
27173f1f 486 const struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
54cf91dc
CW
487 int i, ret;
488
489 for (i = 0; i < entry->relocation_count; i++) {
3e7a0322 490 ret = i915_gem_execbuffer_relocate_entry(vma->obj, eb, &relocs[i]);
54cf91dc
CW
491 if (ret)
492 return ret;
493 }
494
495 return 0;
496}
497
498static int
17601cbc 499i915_gem_execbuffer_relocate(struct eb_vmas *eb)
54cf91dc 500{
27173f1f 501 struct i915_vma *vma;
d4aeee77
CW
502 int ret = 0;
503
504 /* This is the fast path and we cannot handle a pagefault whilst
505 * holding the struct mutex lest the user pass in the relocations
506 * contained within a mmaped bo. For in such a case we, the page
507 * fault handler would call i915_gem_fault() and we would try to
508 * acquire the struct mutex again. Obviously this is bad and so
509 * lockdep complains vehemently.
510 */
511 pagefault_disable();
27173f1f
BW
512 list_for_each_entry(vma, &eb->vmas, exec_list) {
513 ret = i915_gem_execbuffer_relocate_vma(vma, eb);
54cf91dc 514 if (ret)
d4aeee77 515 break;
54cf91dc 516 }
d4aeee77 517 pagefault_enable();
54cf91dc 518
d4aeee77 519 return ret;
54cf91dc
CW
520}
521
1690e1eb 522static int
27173f1f 523i915_gem_execbuffer_reserve_vma(struct i915_vma *vma,
a4872ba6 524 struct intel_engine_cs *ring,
27173f1f 525 bool *need_reloc)
1690e1eb 526{
6f65e29a 527 struct drm_i915_gem_object *obj = vma->obj;
27173f1f 528 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 529 uint64_t flags;
1690e1eb
CW
530 int ret;
531
1ec9e26d 532 flags = 0;
e6a84468 533 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP)
1ec9e26d 534 flags |= PIN_MAPPABLE;
1ec9e26d 535 if (entry->flags & EXEC_OBJECT_NEEDS_GTT)
bf3d149b 536 flags |= PIN_GLOBAL;
d23db88c
CW
537 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS)
538 flags |= BATCH_OFFSET_BIAS | PIN_OFFSET_BIAS;
1ec9e26d
DV
539
540 ret = i915_gem_object_pin(obj, vma->vm, entry->alignment, flags);
1690e1eb
CW
541 if (ret)
542 return ret;
543
7788a765
CW
544 entry->flags |= __EXEC_OBJECT_HAS_PIN;
545
82b6b6d7
CW
546 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
547 ret = i915_gem_object_get_fence(obj);
548 if (ret)
549 return ret;
9a5a53b3 550
82b6b6d7
CW
551 if (i915_gem_object_pin_fence(obj))
552 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
1690e1eb
CW
553 }
554
27173f1f
BW
555 if (entry->offset != vma->node.start) {
556 entry->offset = vma->node.start;
ed5982e6
DV
557 *need_reloc = true;
558 }
559
560 if (entry->flags & EXEC_OBJECT_WRITE) {
561 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
562 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
563 }
564
1690e1eb 565 return 0;
7788a765 566}
1690e1eb 567
d23db88c 568static bool
e6a84468 569need_reloc_mappable(struct i915_vma *vma)
d23db88c
CW
570{
571 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
d23db88c 572
e6a84468
CW
573 if (entry->relocation_count == 0)
574 return false;
575
576 if (!i915_is_ggtt(vma->vm))
577 return false;
578
579 /* See also use_cpu_reloc() */
580 if (HAS_LLC(vma->obj->base.dev))
581 return false;
582
583 if (vma->obj->base.write_domain == I915_GEM_DOMAIN_CPU)
584 return false;
585
586 return true;
587}
588
589static bool
590eb_vma_misplaced(struct i915_vma *vma)
591{
592 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
593 struct drm_i915_gem_object *obj = vma->obj;
d23db88c 594
e6a84468 595 WARN_ON(entry->flags & __EXEC_OBJECT_NEEDS_MAP &&
d23db88c
CW
596 !i915_is_ggtt(vma->vm));
597
598 if (entry->alignment &&
599 vma->node.start & (entry->alignment - 1))
600 return true;
601
e6a84468 602 if (entry->flags & __EXEC_OBJECT_NEEDS_MAP && !obj->map_and_fenceable)
d23db88c
CW
603 return true;
604
605 if (entry->flags & __EXEC_OBJECT_NEEDS_BIAS &&
606 vma->node.start < BATCH_OFFSET_BIAS)
607 return true;
608
609 return false;
610}
611
54cf91dc 612static int
a4872ba6 613i915_gem_execbuffer_reserve(struct intel_engine_cs *ring,
27173f1f 614 struct list_head *vmas,
ed5982e6 615 bool *need_relocs)
54cf91dc 616{
432e58ed 617 struct drm_i915_gem_object *obj;
27173f1f 618 struct i915_vma *vma;
68c8c17f 619 struct i915_address_space *vm;
27173f1f 620 struct list_head ordered_vmas;
7788a765
CW
621 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
622 int retry;
6fe4f140 623
227f782e
CW
624 i915_gem_retire_requests_ring(ring);
625
68c8c17f
BW
626 vm = list_first_entry(vmas, struct i915_vma, exec_list)->vm;
627
27173f1f
BW
628 INIT_LIST_HEAD(&ordered_vmas);
629 while (!list_empty(vmas)) {
6fe4f140
CW
630 struct drm_i915_gem_exec_object2 *entry;
631 bool need_fence, need_mappable;
632
27173f1f
BW
633 vma = list_first_entry(vmas, struct i915_vma, exec_list);
634 obj = vma->obj;
635 entry = vma->exec_entry;
6fe4f140 636
82b6b6d7
CW
637 if (!has_fenced_gpu_access)
638 entry->flags &= ~EXEC_OBJECT_NEEDS_FENCE;
6fe4f140 639 need_fence =
6fe4f140
CW
640 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
641 obj->tiling_mode != I915_TILING_NONE;
27173f1f 642 need_mappable = need_fence || need_reloc_mappable(vma);
6fe4f140 643
e6a84468
CW
644 if (need_mappable) {
645 entry->flags |= __EXEC_OBJECT_NEEDS_MAP;
27173f1f 646 list_move(&vma->exec_list, &ordered_vmas);
e6a84468 647 } else
27173f1f 648 list_move_tail(&vma->exec_list, &ordered_vmas);
595dad76 649
ed5982e6 650 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 651 obj->base.pending_write_domain = 0;
6fe4f140 652 }
27173f1f 653 list_splice(&ordered_vmas, vmas);
54cf91dc
CW
654
655 /* Attempt to pin all of the buffers into the GTT.
656 * This is done in 3 phases:
657 *
658 * 1a. Unbind all objects that do not match the GTT constraints for
659 * the execbuffer (fenceable, mappable, alignment etc).
660 * 1b. Increment pin count for already bound objects.
661 * 2. Bind new objects.
662 * 3. Decrement pin count.
663 *
7788a765 664 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
665 * room for the earlier objects *unless* we need to defragment.
666 */
667 retry = 0;
668 do {
7788a765 669 int ret = 0;
54cf91dc
CW
670
671 /* Unbind any ill-fitting objects or pin. */
27173f1f 672 list_for_each_entry(vma, vmas, exec_list) {
27173f1f 673 if (!drm_mm_node_allocated(&vma->node))
54cf91dc
CW
674 continue;
675
e6a84468 676 if (eb_vma_misplaced(vma))
27173f1f 677 ret = i915_vma_unbind(vma);
54cf91dc 678 else
27173f1f 679 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
432e58ed 680 if (ret)
54cf91dc 681 goto err;
54cf91dc
CW
682 }
683
684 /* Bind fresh objects */
27173f1f
BW
685 list_for_each_entry(vma, vmas, exec_list) {
686 if (drm_mm_node_allocated(&vma->node))
1690e1eb 687 continue;
54cf91dc 688
27173f1f 689 ret = i915_gem_execbuffer_reserve_vma(vma, ring, need_relocs);
7788a765
CW
690 if (ret)
691 goto err;
54cf91dc
CW
692 }
693
a415d355 694err:
6c085a72 695 if (ret != -ENOSPC || retry++)
54cf91dc
CW
696 return ret;
697
a415d355
CW
698 /* Decrement pin count for bound objects */
699 list_for_each_entry(vma, vmas, exec_list)
700 i915_gem_execbuffer_unreserve_vma(vma);
701
68c8c17f 702 ret = i915_gem_evict_vm(vm, true);
54cf91dc
CW
703 if (ret)
704 return ret;
54cf91dc
CW
705 } while (1);
706}
707
708static int
709i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 710 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 711 struct drm_file *file,
a4872ba6 712 struct intel_engine_cs *ring,
27173f1f
BW
713 struct eb_vmas *eb,
714 struct drm_i915_gem_exec_object2 *exec)
54cf91dc
CW
715{
716 struct drm_i915_gem_relocation_entry *reloc;
27173f1f
BW
717 struct i915_address_space *vm;
718 struct i915_vma *vma;
ed5982e6 719 bool need_relocs;
dd6864a4 720 int *reloc_offset;
54cf91dc 721 int i, total, ret;
b205ca57 722 unsigned count = args->buffer_count;
54cf91dc 723
27173f1f
BW
724 vm = list_first_entry(&eb->vmas, struct i915_vma, exec_list)->vm;
725
67731b87 726 /* We may process another execbuffer during the unlock... */
27173f1f
BW
727 while (!list_empty(&eb->vmas)) {
728 vma = list_first_entry(&eb->vmas, struct i915_vma, exec_list);
729 list_del_init(&vma->exec_list);
a415d355 730 i915_gem_execbuffer_unreserve_vma(vma);
27173f1f 731 drm_gem_object_unreference(&vma->obj->base);
67731b87
CW
732 }
733
54cf91dc
CW
734 mutex_unlock(&dev->struct_mutex);
735
736 total = 0;
737 for (i = 0; i < count; i++)
432e58ed 738 total += exec[i].relocation_count;
54cf91dc 739
dd6864a4 740 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 741 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
742 if (reloc == NULL || reloc_offset == NULL) {
743 drm_free_large(reloc);
744 drm_free_large(reloc_offset);
54cf91dc
CW
745 mutex_lock(&dev->struct_mutex);
746 return -ENOMEM;
747 }
748
749 total = 0;
750 for (i = 0; i < count; i++) {
751 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
752 u64 invalid_offset = (u64)-1;
753 int j;
54cf91dc 754
2bb4629a 755 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
756
757 if (copy_from_user(reloc+total, user_relocs,
432e58ed 758 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
759 ret = -EFAULT;
760 mutex_lock(&dev->struct_mutex);
761 goto err;
762 }
763
262b6d36
CW
764 /* As we do not update the known relocation offsets after
765 * relocating (due to the complexities in lock handling),
766 * we need to mark them as invalid now so that we force the
767 * relocation processing next time. Just in case the target
768 * object is evicted and then rebound into its old
769 * presumed_offset before the next execbuffer - if that
770 * happened we would make the mistake of assuming that the
771 * relocations were valid.
772 */
773 for (j = 0; j < exec[i].relocation_count; j++) {
9aab8bff
CW
774 if (__copy_to_user(&user_relocs[j].presumed_offset,
775 &invalid_offset,
776 sizeof(invalid_offset))) {
262b6d36
CW
777 ret = -EFAULT;
778 mutex_lock(&dev->struct_mutex);
779 goto err;
780 }
781 }
782
dd6864a4 783 reloc_offset[i] = total;
432e58ed 784 total += exec[i].relocation_count;
54cf91dc
CW
785 }
786
787 ret = i915_mutex_lock_interruptible(dev);
788 if (ret) {
789 mutex_lock(&dev->struct_mutex);
790 goto err;
791 }
792
67731b87 793 /* reacquire the objects */
67731b87 794 eb_reset(eb);
27173f1f 795 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
796 if (ret)
797 goto err;
67731b87 798
ed5982e6 799 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
27173f1f 800 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
54cf91dc
CW
801 if (ret)
802 goto err;
803
27173f1f
BW
804 list_for_each_entry(vma, &eb->vmas, exec_list) {
805 int offset = vma->exec_entry - exec;
806 ret = i915_gem_execbuffer_relocate_vma_slow(vma, eb,
807 reloc + reloc_offset[offset]);
54cf91dc
CW
808 if (ret)
809 goto err;
54cf91dc
CW
810 }
811
812 /* Leave the user relocations as are, this is the painfully slow path,
813 * and we want to avoid the complication of dropping the lock whilst
814 * having buffers reserved in the aperture and so causing spurious
815 * ENOSPC for random operations.
816 */
817
818err:
819 drm_free_large(reloc);
dd6864a4 820 drm_free_large(reloc_offset);
54cf91dc
CW
821 return ret;
822}
823
54cf91dc 824static int
a4872ba6 825i915_gem_execbuffer_move_to_gpu(struct intel_engine_cs *ring,
27173f1f 826 struct list_head *vmas)
54cf91dc 827{
27173f1f 828 struct i915_vma *vma;
6ac42f41 829 uint32_t flush_domains = 0;
000433b6 830 bool flush_chipset = false;
432e58ed 831 int ret;
54cf91dc 832
27173f1f
BW
833 list_for_each_entry(vma, vmas, exec_list) {
834 struct drm_i915_gem_object *obj = vma->obj;
6ac42f41 835 ret = i915_gem_object_sync(obj, ring);
c59a333f
CW
836 if (ret)
837 return ret;
6ac42f41
DV
838
839 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
000433b6 840 flush_chipset |= i915_gem_clflush_object(obj, false);
6ac42f41 841
6ac42f41 842 flush_domains |= obj->base.write_domain;
c59a333f
CW
843 }
844
000433b6 845 if (flush_chipset)
e76e9aeb 846 i915_gem_chipset_flush(ring->dev);
6ac42f41
DV
847
848 if (flush_domains & I915_GEM_DOMAIN_GTT)
849 wmb();
850
09cf7c9a
CW
851 /* Unconditionally invalidate gpu caches and ensure that we do flush
852 * any residual writes from the previous batch.
853 */
a7b9761d 854 return intel_ring_invalidate_all_caches(ring);
54cf91dc
CW
855}
856
432e58ed
CW
857static bool
858i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 859{
ed5982e6
DV
860 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
861 return false;
862
432e58ed 863 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
54cf91dc
CW
864}
865
866static int
ad19f10b
CW
867validate_exec_list(struct drm_device *dev,
868 struct drm_i915_gem_exec_object2 *exec,
54cf91dc
CW
869 int count)
870{
b205ca57
DV
871 unsigned relocs_total = 0;
872 unsigned relocs_max = UINT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
ad19f10b
CW
873 unsigned invalid_flags;
874 int i;
875
876 invalid_flags = __EXEC_OBJECT_UNKNOWN_FLAGS;
877 if (USES_FULL_PPGTT(dev))
878 invalid_flags |= EXEC_OBJECT_NEEDS_GTT;
54cf91dc
CW
879
880 for (i = 0; i < count; i++) {
2bb4629a 881 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
882 int length; /* limited by fault_in_pages_readable() */
883
ad19f10b 884 if (exec[i].flags & invalid_flags)
ed5982e6
DV
885 return -EINVAL;
886
3118a4f6
KC
887 /* First check for malicious input causing overflow in
888 * the worst case where we need to allocate the entire
889 * relocation tree as a single array.
890 */
891 if (exec[i].relocation_count > relocs_max - relocs_total)
54cf91dc 892 return -EINVAL;
3118a4f6 893 relocs_total += exec[i].relocation_count;
54cf91dc
CW
894
895 length = exec[i].relocation_count *
896 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
897 /*
898 * We must check that the entire relocation array is safe
899 * to read, but since we may need to update the presumed
900 * offsets during execution, check for full write access.
901 */
54cf91dc
CW
902 if (!access_ok(VERIFY_WRITE, ptr, length))
903 return -EFAULT;
904
d330a953 905 if (likely(!i915.prefault_disable)) {
0b74b508
XZ
906 if (fault_in_multipages_readable(ptr, length))
907 return -EFAULT;
908 }
54cf91dc
CW
909 }
910
911 return 0;
912}
913
273497e5 914static struct intel_context *
d299cce7 915i915_gem_validate_context(struct drm_device *dev, struct drm_file *file,
a4872ba6 916 struct intel_engine_cs *ring, const u32 ctx_id)
d299cce7 917{
273497e5 918 struct intel_context *ctx = NULL;
d299cce7
MK
919 struct i915_ctx_hang_stats *hs;
920
821d66dd 921 if (ring->id != RCS && ctx_id != DEFAULT_CONTEXT_HANDLE)
7c9c4b8f
DV
922 return ERR_PTR(-EINVAL);
923
41bde553 924 ctx = i915_gem_context_get(file->driver_priv, ctx_id);
72ad5c45 925 if (IS_ERR(ctx))
41bde553 926 return ctx;
d299cce7 927
41bde553 928 hs = &ctx->hang_stats;
d299cce7
MK
929 if (hs->banned) {
930 DRM_DEBUG("Context %u tried to submit while banned\n", ctx_id);
41bde553 931 return ERR_PTR(-EIO);
d299cce7
MK
932 }
933
41bde553 934 return ctx;
d299cce7
MK
935}
936
432e58ed 937static void
27173f1f 938i915_gem_execbuffer_move_to_active(struct list_head *vmas,
a4872ba6 939 struct intel_engine_cs *ring)
432e58ed 940{
82b6b6d7 941 u32 seqno = intel_ring_get_seqno(ring);
27173f1f 942 struct i915_vma *vma;
432e58ed 943
27173f1f 944 list_for_each_entry(vma, vmas, exec_list) {
82b6b6d7 945 struct drm_i915_gem_exec_object2 *entry = vma->exec_entry;
27173f1f 946 struct drm_i915_gem_object *obj = vma->obj;
69c2fc89
CW
947 u32 old_read = obj->base.read_domains;
948 u32 old_write = obj->base.write_domain;
db53a302 949
432e58ed 950 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
951 if (obj->base.write_domain == 0)
952 obj->base.pending_read_domains |= obj->base.read_domains;
953 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed 954
e2d05a8b 955 i915_vma_move_to_active(vma, ring);
432e58ed
CW
956 if (obj->base.write_domain) {
957 obj->dirty = 1;
82b6b6d7 958 obj->last_write_seqno = seqno;
f99d7069
DV
959
960 intel_fb_obj_invalidate(obj, ring);
c8725f3d
CW
961
962 /* update for the implicit flush after a batch */
963 obj->base.write_domain &= ~I915_GEM_GPU_DOMAINS;
432e58ed 964 }
82b6b6d7
CW
965 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
966 obj->last_fenced_seqno = seqno;
967 if (entry->flags & __EXEC_OBJECT_HAS_FENCE) {
968 struct drm_i915_private *dev_priv = to_i915(ring->dev);
969 list_move_tail(&dev_priv->fence_regs[obj->fence_reg].lru_list,
970 &dev_priv->mm.fence_list);
971 }
972 }
432e58ed 973
db53a302 974 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
975 }
976}
977
54cf91dc
CW
978static void
979i915_gem_execbuffer_retire_commands(struct drm_device *dev,
432e58ed 980 struct drm_file *file,
a4872ba6 981 struct intel_engine_cs *ring,
7d736f4f 982 struct drm_i915_gem_object *obj)
54cf91dc 983{
cc889e0f
DV
984 /* Unconditionally force add_request to emit a full flush. */
985 ring->gpu_caches_dirty = true;
54cf91dc 986
432e58ed 987 /* Add a breadcrumb for the completion of the batch buffer */
7d736f4f 988 (void)__i915_add_request(ring, file, obj, NULL);
432e58ed 989}
54cf91dc 990
ae662d31
EA
991static int
992i915_reset_gen7_sol_offsets(struct drm_device *dev,
a4872ba6 993 struct intel_engine_cs *ring)
ae662d31 994{
50227e1c 995 struct drm_i915_private *dev_priv = dev->dev_private;
ae662d31
EA
996 int ret, i;
997
9d662da8
DV
998 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS]) {
999 DRM_DEBUG("sol reset is gen7/rcs only\n");
1000 return -EINVAL;
1001 }
ae662d31
EA
1002
1003 ret = intel_ring_begin(ring, 4 * 3);
1004 if (ret)
1005 return ret;
1006
1007 for (i = 0; i < 4; i++) {
1008 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1009 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
1010 intel_ring_emit(ring, 0);
1011 }
1012
1013 intel_ring_advance(ring);
1014
1015 return 0;
1016}
1017
78382593
OM
1018static int
1019legacy_ringbuffer_submission(struct drm_device *dev, struct drm_file *file,
1020 struct intel_engine_cs *ring,
1021 struct intel_context *ctx,
1022 struct drm_i915_gem_execbuffer2 *args,
1023 struct list_head *vmas,
1024 struct drm_i915_gem_object *batch_obj,
1025 u64 exec_start, u32 flags)
1026{
1027 struct drm_clip_rect *cliprects = NULL;
1028 struct drm_i915_private *dev_priv = dev->dev_private;
1029 u64 exec_len;
1030 int instp_mode;
1031 u32 instp_mask;
1032 int i, ret = 0;
1033
1034 if (args->num_cliprects != 0) {
1035 if (ring != &dev_priv->ring[RCS]) {
1036 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
1037 return -EINVAL;
1038 }
1039
1040 if (INTEL_INFO(dev)->gen >= 5) {
1041 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
1042 return -EINVAL;
1043 }
1044
1045 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
1046 DRM_DEBUG("execbuf with %u cliprects\n",
1047 args->num_cliprects);
1048 return -EINVAL;
1049 }
1050
1051 cliprects = kcalloc(args->num_cliprects,
1052 sizeof(*cliprects),
1053 GFP_KERNEL);
1054 if (cliprects == NULL) {
1055 ret = -ENOMEM;
1056 goto error;
1057 }
1058
1059 if (copy_from_user(cliprects,
1060 to_user_ptr(args->cliprects_ptr),
1061 sizeof(*cliprects)*args->num_cliprects)) {
1062 ret = -EFAULT;
1063 goto error;
1064 }
1065 } else {
1066 if (args->DR4 == 0xffffffff) {
1067 DRM_DEBUG("UXA submitting garbage DR4, fixing up\n");
1068 args->DR4 = 0;
1069 }
1070
1071 if (args->DR1 || args->DR4 || args->cliprects_ptr) {
1072 DRM_DEBUG("0 cliprects but dirt in cliprects fields\n");
1073 return -EINVAL;
1074 }
1075 }
1076
1077 ret = i915_gem_execbuffer_move_to_gpu(ring, vmas);
1078 if (ret)
1079 goto error;
1080
1081 ret = i915_switch_context(ring, ctx);
1082 if (ret)
1083 goto error;
1084
1085 instp_mode = args->flags & I915_EXEC_CONSTANTS_MASK;
1086 instp_mask = I915_EXEC_CONSTANTS_MASK;
1087 switch (instp_mode) {
1088 case I915_EXEC_CONSTANTS_REL_GENERAL:
1089 case I915_EXEC_CONSTANTS_ABSOLUTE:
1090 case I915_EXEC_CONSTANTS_REL_SURFACE:
1091 if (instp_mode != 0 && ring != &dev_priv->ring[RCS]) {
1092 DRM_DEBUG("non-0 rel constants mode on non-RCS\n");
1093 ret = -EINVAL;
1094 goto error;
1095 }
1096
1097 if (instp_mode != dev_priv->relative_constants_mode) {
1098 if (INTEL_INFO(dev)->gen < 4) {
1099 DRM_DEBUG("no rel constants on pre-gen4\n");
1100 ret = -EINVAL;
1101 goto error;
1102 }
1103
1104 if (INTEL_INFO(dev)->gen > 5 &&
1105 instp_mode == I915_EXEC_CONSTANTS_REL_SURFACE) {
1106 DRM_DEBUG("rel surface constants mode invalid on gen5+\n");
1107 ret = -EINVAL;
1108 goto error;
1109 }
1110
1111 /* The HW changed the meaning on this bit on gen6 */
1112 if (INTEL_INFO(dev)->gen >= 6)
1113 instp_mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
1114 }
1115 break;
1116 default:
1117 DRM_DEBUG("execbuf with unknown constants: %d\n", instp_mode);
1118 ret = -EINVAL;
1119 goto error;
1120 }
1121
1122 if (ring == &dev_priv->ring[RCS] &&
1123 instp_mode != dev_priv->relative_constants_mode) {
1124 ret = intel_ring_begin(ring, 4);
1125 if (ret)
1126 goto error;
1127
1128 intel_ring_emit(ring, MI_NOOP);
1129 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1130 intel_ring_emit(ring, INSTPM);
1131 intel_ring_emit(ring, instp_mask << 16 | instp_mode);
1132 intel_ring_advance(ring);
1133
1134 dev_priv->relative_constants_mode = instp_mode;
1135 }
1136
1137 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1138 ret = i915_reset_gen7_sol_offsets(dev, ring);
1139 if (ret)
1140 goto error;
1141 }
1142
1143 exec_len = args->batch_len;
1144 if (cliprects) {
1145 for (i = 0; i < args->num_cliprects; i++) {
1146 ret = i915_emit_box(dev, &cliprects[i],
1147 args->DR1, args->DR4);
1148 if (ret)
1149 goto error;
1150
1151 ret = ring->dispatch_execbuffer(ring,
1152 exec_start, exec_len,
1153 flags);
1154 if (ret)
1155 goto error;
1156 }
1157 } else {
1158 ret = ring->dispatch_execbuffer(ring,
1159 exec_start, exec_len,
1160 flags);
1161 if (ret)
1162 return ret;
1163 }
1164
1165 trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
1166
1167 i915_gem_execbuffer_move_to_active(vmas, ring);
1168 i915_gem_execbuffer_retire_commands(dev, file, ring, batch_obj);
1169
1170error:
1171 kfree(cliprects);
1172 return ret;
1173}
1174
a8ebba75
ZY
1175/**
1176 * Find one BSD ring to dispatch the corresponding BSD command.
1177 * The Ring ID is returned.
1178 */
1179static int gen8_dispatch_bsd_ring(struct drm_device *dev,
1180 struct drm_file *file)
1181{
1182 struct drm_i915_private *dev_priv = dev->dev_private;
1183 struct drm_i915_file_private *file_priv = file->driver_priv;
1184
1185 /* Check whether the file_priv is using one ring */
1186 if (file_priv->bsd_ring)
1187 return file_priv->bsd_ring->id;
1188 else {
1189 /* If no, use the ping-pong mechanism to select one ring */
1190 int ring_id;
1191
1192 mutex_lock(&dev->struct_mutex);
bdf1e7e3 1193 if (dev_priv->mm.bsd_ring_dispatch_index == 0) {
a8ebba75 1194 ring_id = VCS;
bdf1e7e3 1195 dev_priv->mm.bsd_ring_dispatch_index = 1;
a8ebba75
ZY
1196 } else {
1197 ring_id = VCS2;
bdf1e7e3 1198 dev_priv->mm.bsd_ring_dispatch_index = 0;
a8ebba75
ZY
1199 }
1200 file_priv->bsd_ring = &dev_priv->ring[ring_id];
1201 mutex_unlock(&dev->struct_mutex);
1202 return ring_id;
1203 }
1204}
1205
d23db88c
CW
1206static struct drm_i915_gem_object *
1207eb_get_batch(struct eb_vmas *eb)
1208{
1209 struct i915_vma *vma = list_entry(eb->vmas.prev, typeof(*vma), exec_list);
1210
1211 /*
1212 * SNA is doing fancy tricks with compressing batch buffers, which leads
1213 * to negative relocation deltas. Usually that works out ok since the
1214 * relocate address is still positive, except when the batch is placed
1215 * very low in the GTT. Ensure this doesn't happen.
1216 *
1217 * Note that actual hangs have only been observed on gen7, but for
1218 * paranoia do it everywhere.
1219 */
1220 vma->exec_entry->flags |= __EXEC_OBJECT_NEEDS_BIAS;
1221
1222 return vma->obj;
1223}
1224
54cf91dc
CW
1225static int
1226i915_gem_do_execbuffer(struct drm_device *dev, void *data,
1227 struct drm_file *file,
1228 struct drm_i915_gem_execbuffer2 *args,
41bde553 1229 struct drm_i915_gem_exec_object2 *exec)
54cf91dc 1230{
50227e1c 1231 struct drm_i915_private *dev_priv = dev->dev_private;
27173f1f 1232 struct eb_vmas *eb;
54cf91dc 1233 struct drm_i915_gem_object *batch_obj;
a4872ba6 1234 struct intel_engine_cs *ring;
273497e5 1235 struct intel_context *ctx;
41bde553 1236 struct i915_address_space *vm;
d299cce7 1237 const u32 ctx_id = i915_execbuffer2_get_context_id(*args);
78382593
OM
1238 u64 exec_start = args->batch_start_offset;
1239 u32 flags;
1240 int ret;
ed5982e6 1241 bool need_relocs;
54cf91dc 1242
ed5982e6 1243 if (!i915_gem_check_execbuffer(args))
432e58ed 1244 return -EINVAL;
432e58ed 1245
ad19f10b 1246 ret = validate_exec_list(dev, exec, args->buffer_count);
54cf91dc
CW
1247 if (ret)
1248 return ret;
1249
d7d4eedd
CW
1250 flags = 0;
1251 if (args->flags & I915_EXEC_SECURE) {
1252 if (!file->is_master || !capable(CAP_SYS_ADMIN))
1253 return -EPERM;
1254
1255 flags |= I915_DISPATCH_SECURE;
1256 }
b45305fc
DV
1257 if (args->flags & I915_EXEC_IS_PINNED)
1258 flags |= I915_DISPATCH_PINNED;
d7d4eedd 1259
b1a93306 1260 if ((args->flags & I915_EXEC_RING_MASK) > LAST_USER_RING) {
ff240199 1261 DRM_DEBUG("execbuf with unknown ring: %d\n",
54cf91dc
CW
1262 (int)(args->flags & I915_EXEC_RING_MASK));
1263 return -EINVAL;
1264 }
ca01b12b
BW
1265
1266 if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_DEFAULT)
1267 ring = &dev_priv->ring[RCS];
a8ebba75
ZY
1268 else if ((args->flags & I915_EXEC_RING_MASK) == I915_EXEC_BSD) {
1269 if (HAS_BSD2(dev)) {
1270 int ring_id;
1271 ring_id = gen8_dispatch_bsd_ring(dev, file);
1272 ring = &dev_priv->ring[ring_id];
1273 } else
1274 ring = &dev_priv->ring[VCS];
1275 } else
ca01b12b
BW
1276 ring = &dev_priv->ring[(args->flags & I915_EXEC_RING_MASK) - 1];
1277
a15817cf
CW
1278 if (!intel_ring_initialized(ring)) {
1279 DRM_DEBUG("execbuf with invalid ring: %d\n",
1280 (int)(args->flags & I915_EXEC_RING_MASK));
1281 return -EINVAL;
1282 }
54cf91dc
CW
1283
1284 if (args->buffer_count < 1) {
ff240199 1285 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1286 return -EINVAL;
1287 }
54cf91dc 1288
f65c9168
PZ
1289 intel_runtime_pm_get(dev_priv);
1290
54cf91dc
CW
1291 ret = i915_mutex_lock_interruptible(dev);
1292 if (ret)
1293 goto pre_mutex_err;
1294
db1b76ca 1295 if (dev_priv->ums.mm_suspended) {
54cf91dc
CW
1296 mutex_unlock(&dev->struct_mutex);
1297 ret = -EBUSY;
1298 goto pre_mutex_err;
1299 }
1300
7c9c4b8f 1301 ctx = i915_gem_validate_context(dev, file, ring, ctx_id);
72ad5c45 1302 if (IS_ERR(ctx)) {
d299cce7 1303 mutex_unlock(&dev->struct_mutex);
41bde553 1304 ret = PTR_ERR(ctx);
d299cce7 1305 goto pre_mutex_err;
935f38d6 1306 }
41bde553
BW
1307
1308 i915_gem_context_reference(ctx);
1309
7e0d96bc
BW
1310 vm = ctx->vm;
1311 if (!USES_FULL_PPGTT(dev))
1312 vm = &dev_priv->gtt.base;
d299cce7 1313
17601cbc 1314 eb = eb_create(args);
67731b87 1315 if (eb == NULL) {
935f38d6 1316 i915_gem_context_unreference(ctx);
67731b87
CW
1317 mutex_unlock(&dev->struct_mutex);
1318 ret = -ENOMEM;
1319 goto pre_mutex_err;
1320 }
1321
54cf91dc 1322 /* Look up object handles */
27173f1f 1323 ret = eb_lookup_vmas(eb, exec, args, vm, file);
3b96eff4
CW
1324 if (ret)
1325 goto err;
54cf91dc 1326
6fe4f140 1327 /* take note of the batch buffer before we might reorder the lists */
d23db88c 1328 batch_obj = eb_get_batch(eb);
6fe4f140 1329
54cf91dc 1330 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 1331 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
27173f1f 1332 ret = i915_gem_execbuffer_reserve(ring, &eb->vmas, &need_relocs);
54cf91dc
CW
1333 if (ret)
1334 goto err;
1335
1336 /* The objects are in their final locations, apply the relocations. */
ed5982e6 1337 if (need_relocs)
17601cbc 1338 ret = i915_gem_execbuffer_relocate(eb);
54cf91dc
CW
1339 if (ret) {
1340 if (ret == -EFAULT) {
ed5982e6 1341 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
27173f1f 1342 eb, exec);
54cf91dc
CW
1343 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
1344 }
1345 if (ret)
1346 goto err;
1347 }
1348
1349 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1350 if (batch_obj->base.pending_write_domain) {
ff240199 1351 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1352 ret = -EINVAL;
1353 goto err;
1354 }
1355 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1356
351e3db2
BV
1357 if (i915_needs_cmd_parser(ring)) {
1358 ret = i915_parse_cmds(ring,
1359 batch_obj,
1360 args->batch_start_offset,
1361 file->is_master);
1362 if (ret)
1363 goto err;
1364
1365 /*
1366 * XXX: Actually do this when enabling batch copy...
1367 *
1368 * Set the DISPATCH_SECURE bit to remove the NON_SECURE bit
1369 * from MI_BATCH_BUFFER_START commands issued in the
1370 * dispatch_execbuffer implementations. We specifically don't
1371 * want that set when the command parser is enabled.
1372 */
1373 }
1374
d7d4eedd
CW
1375 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1376 * batch" bit. Hence we need to pin secure batches into the global gtt.
28cf5415 1377 * hsw should have this fixed, but bdw mucks it up again. */
da51a1e7
DV
1378 if (flags & I915_DISPATCH_SECURE) {
1379 /*
1380 * So on first glance it looks freaky that we pin the batch here
1381 * outside of the reservation loop. But:
1382 * - The batch is already pinned into the relevant ppgtt, so we
1383 * already have the backing storage fully allocated.
1384 * - No other BO uses the global gtt (well contexts, but meh),
1385 * so we don't really have issues with mutliple objects not
1386 * fitting due to fragmentation.
1387 * So this is actually safe.
1388 */
1389 ret = i915_gem_obj_ggtt_pin(batch_obj, 0, 0);
1390 if (ret)
1391 goto err;
d7d4eedd 1392
7e0d96bc 1393 exec_start += i915_gem_obj_ggtt_offset(batch_obj);
da51a1e7 1394 } else
7e0d96bc 1395 exec_start += i915_gem_obj_offset(batch_obj, vm);
d7d4eedd 1396
78382593 1397 ret = legacy_ringbuffer_submission(dev, file, ring, ctx,
da51a1e7 1398 args, &eb->vmas, batch_obj, exec_start, flags);
54cf91dc 1399
da51a1e7
DV
1400 /*
1401 * FIXME: We crucially rely upon the active tracking for the (ppgtt)
1402 * batch vma for correctness. For less ugly and less fragility this
1403 * needs to be adjusted to also track the ggtt batch vma properly as
1404 * active.
1405 */
1406 if (flags & I915_DISPATCH_SECURE)
1407 i915_gem_object_ggtt_unpin(batch_obj);
54cf91dc 1408err:
41bde553
BW
1409 /* the request owns the ref now */
1410 i915_gem_context_unreference(ctx);
67731b87 1411 eb_destroy(eb);
54cf91dc
CW
1412
1413 mutex_unlock(&dev->struct_mutex);
1414
1415pre_mutex_err:
f65c9168
PZ
1416 /* intel_gpu_busy should also get a ref, so it will free when the device
1417 * is really idle. */
1418 intel_runtime_pm_put(dev_priv);
54cf91dc
CW
1419 return ret;
1420}
1421
1422/*
1423 * Legacy execbuffer just creates an exec2 list from the original exec object
1424 * list array and passes it to the real function.
1425 */
1426int
1427i915_gem_execbuffer(struct drm_device *dev, void *data,
1428 struct drm_file *file)
1429{
1430 struct drm_i915_gem_execbuffer *args = data;
1431 struct drm_i915_gem_execbuffer2 exec2;
1432 struct drm_i915_gem_exec_object *exec_list = NULL;
1433 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1434 int ret, i;
1435
54cf91dc 1436 if (args->buffer_count < 1) {
ff240199 1437 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1438 return -EINVAL;
1439 }
1440
1441 /* Copy in the exec list from userland */
1442 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1443 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1444 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1445 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1446 args->buffer_count);
1447 drm_free_large(exec_list);
1448 drm_free_large(exec2_list);
1449 return -ENOMEM;
1450 }
1451 ret = copy_from_user(exec_list,
2bb4629a 1452 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1453 sizeof(*exec_list) * args->buffer_count);
1454 if (ret != 0) {
ff240199 1455 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1456 args->buffer_count, ret);
1457 drm_free_large(exec_list);
1458 drm_free_large(exec2_list);
1459 return -EFAULT;
1460 }
1461
1462 for (i = 0; i < args->buffer_count; i++) {
1463 exec2_list[i].handle = exec_list[i].handle;
1464 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1465 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1466 exec2_list[i].alignment = exec_list[i].alignment;
1467 exec2_list[i].offset = exec_list[i].offset;
1468 if (INTEL_INFO(dev)->gen < 4)
1469 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1470 else
1471 exec2_list[i].flags = 0;
1472 }
1473
1474 exec2.buffers_ptr = args->buffers_ptr;
1475 exec2.buffer_count = args->buffer_count;
1476 exec2.batch_start_offset = args->batch_start_offset;
1477 exec2.batch_len = args->batch_len;
1478 exec2.DR1 = args->DR1;
1479 exec2.DR4 = args->DR4;
1480 exec2.num_cliprects = args->num_cliprects;
1481 exec2.cliprects_ptr = args->cliprects_ptr;
1482 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1483 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc 1484
41bde553 1485 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
54cf91dc 1486 if (!ret) {
9aab8bff
CW
1487 struct drm_i915_gem_exec_object __user *user_exec_list =
1488 to_user_ptr(args->buffers_ptr);
1489
54cf91dc 1490 /* Copy the new buffer offsets back to the user's exec list. */
9aab8bff
CW
1491 for (i = 0; i < args->buffer_count; i++) {
1492 ret = __copy_to_user(&user_exec_list[i].offset,
1493 &exec2_list[i].offset,
1494 sizeof(user_exec_list[i].offset));
1495 if (ret) {
1496 ret = -EFAULT;
1497 DRM_DEBUG("failed to copy %d exec entries "
1498 "back to user (%d)\n",
1499 args->buffer_count, ret);
1500 break;
1501 }
54cf91dc
CW
1502 }
1503 }
1504
1505 drm_free_large(exec_list);
1506 drm_free_large(exec2_list);
1507 return ret;
1508}
1509
1510int
1511i915_gem_execbuffer2(struct drm_device *dev, void *data,
1512 struct drm_file *file)
1513{
1514 struct drm_i915_gem_execbuffer2 *args = data;
1515 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1516 int ret;
1517
ed8cd3b2
XW
1518 if (args->buffer_count < 1 ||
1519 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1520 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1521 return -EINVAL;
1522 }
1523
9cb34664
DV
1524 if (args->rsvd2 != 0) {
1525 DRM_DEBUG("dirty rvsd2 field\n");
1526 return -EINVAL;
1527 }
1528
8408c282 1529 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
419fa72a 1530 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
8408c282
CW
1531 if (exec2_list == NULL)
1532 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1533 args->buffer_count);
54cf91dc 1534 if (exec2_list == NULL) {
ff240199 1535 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1536 args->buffer_count);
1537 return -ENOMEM;
1538 }
1539 ret = copy_from_user(exec2_list,
2bb4629a 1540 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1541 sizeof(*exec2_list) * args->buffer_count);
1542 if (ret != 0) {
ff240199 1543 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1544 args->buffer_count, ret);
1545 drm_free_large(exec2_list);
1546 return -EFAULT;
1547 }
1548
41bde553 1549 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
54cf91dc
CW
1550 if (!ret) {
1551 /* Copy the new buffer offsets back to the user's exec list. */
d593d992 1552 struct drm_i915_gem_exec_object2 __user *user_exec_list =
9aab8bff
CW
1553 to_user_ptr(args->buffers_ptr);
1554 int i;
1555
1556 for (i = 0; i < args->buffer_count; i++) {
1557 ret = __copy_to_user(&user_exec_list[i].offset,
1558 &exec2_list[i].offset,
1559 sizeof(user_exec_list[i].offset));
1560 if (ret) {
1561 ret = -EFAULT;
1562 DRM_DEBUG("failed to copy %d exec entries "
1563 "back to user\n",
1564 args->buffer_count);
1565 break;
1566 }
54cf91dc
CW
1567 }
1568 }
1569
1570 drm_free_large(exec2_list);
1571 return ret;
1572}
This page took 0.553778 seconds and 5 git commands to generate.