drm/i915: Remove unused file arg from execbuf
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_execbuffer.c
CommitLineData
54cf91dc
CW
1/*
2 * Copyright © 2008,2010 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Chris Wilson <chris@chris-wilson.co.uk>
26 *
27 */
28
760285e7
DH
29#include <drm/drmP.h>
30#include <drm/i915_drm.h>
54cf91dc
CW
31#include "i915_drv.h"
32#include "i915_trace.h"
33#include "intel_drv.h"
f45b5557 34#include <linux/dma_remapping.h>
54cf91dc 35
67731b87 36struct eb_objects {
bcffc3fa 37 struct list_head objects;
67731b87 38 int and;
eef90ccb
CW
39 union {
40 struct drm_i915_gem_object *lut[0];
41 struct hlist_head buckets[0];
42 };
67731b87
CW
43};
44
45static struct eb_objects *
eef90ccb 46eb_create(struct drm_i915_gem_execbuffer2 *args)
67731b87 47{
eef90ccb
CW
48 struct eb_objects *eb = NULL;
49
50 if (args->flags & I915_EXEC_HANDLE_LUT) {
51 int size = args->buffer_count;
52 size *= sizeof(struct drm_i915_gem_object *);
53 size += sizeof(struct eb_objects);
54 eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
55 }
56
57 if (eb == NULL) {
58 int size = args->buffer_count;
59 int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
60 BUILD_BUG_ON(!is_power_of_2(PAGE_SIZE / sizeof(struct hlist_head)));
61 while (count > 2*size)
62 count >>= 1;
63 eb = kzalloc(count*sizeof(struct hlist_head) +
64 sizeof(struct eb_objects),
65 GFP_TEMPORARY);
66 if (eb == NULL)
67 return eb;
68
69 eb->and = count - 1;
70 } else
71 eb->and = -args->buffer_count;
72
bcffc3fa 73 INIT_LIST_HEAD(&eb->objects);
67731b87
CW
74 return eb;
75}
76
77static void
78eb_reset(struct eb_objects *eb)
79{
eef90ccb
CW
80 if (eb->and >= 0)
81 memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
67731b87
CW
82}
83
3b96eff4
CW
84static int
85eb_lookup_objects(struct eb_objects *eb,
86 struct drm_i915_gem_exec_object2 *exec,
eef90ccb 87 const struct drm_i915_gem_execbuffer2 *args,
bcffc3fa 88 struct drm_file *file)
3b96eff4
CW
89{
90 int i;
91
92 spin_lock(&file->table_lock);
eef90ccb 93 for (i = 0; i < args->buffer_count; i++) {
3b96eff4
CW
94 struct drm_i915_gem_object *obj;
95
96 obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
97 if (obj == NULL) {
98 spin_unlock(&file->table_lock);
99 DRM_DEBUG("Invalid object handle %d at index %d\n",
100 exec[i].handle, i);
101 return -ENOENT;
102 }
103
104 if (!list_empty(&obj->exec_list)) {
105 spin_unlock(&file->table_lock);
106 DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
107 obj, exec[i].handle, i);
108 return -EINVAL;
109 }
110
111 drm_gem_object_reference(&obj->base);
bcffc3fa 112 list_add_tail(&obj->exec_list, &eb->objects);
3b96eff4 113
3b96eff4 114 obj->exec_entry = &exec[i];
eef90ccb
CW
115 if (eb->and < 0) {
116 eb->lut[i] = obj;
117 } else {
118 uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
119 obj->exec_handle = handle;
120 hlist_add_head(&obj->exec_node,
121 &eb->buckets[handle & eb->and]);
122 }
3b96eff4
CW
123 }
124 spin_unlock(&file->table_lock);
125
126 return 0;
127}
128
67731b87
CW
129static struct drm_i915_gem_object *
130eb_get_object(struct eb_objects *eb, unsigned long handle)
131{
eef90ccb
CW
132 if (eb->and < 0) {
133 if (handle >= -eb->and)
134 return NULL;
135 return eb->lut[handle];
136 } else {
137 struct hlist_head *head;
138 struct hlist_node *node;
67731b87 139
eef90ccb
CW
140 head = &eb->buckets[handle & eb->and];
141 hlist_for_each(node, head) {
142 struct drm_i915_gem_object *obj;
67731b87 143
eef90ccb
CW
144 obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
145 if (obj->exec_handle == handle)
146 return obj;
147 }
148 return NULL;
149 }
67731b87
CW
150}
151
152static void
153eb_destroy(struct eb_objects *eb)
154{
bcffc3fa
CW
155 while (!list_empty(&eb->objects)) {
156 struct drm_i915_gem_object *obj;
157
158 obj = list_first_entry(&eb->objects,
159 struct drm_i915_gem_object,
160 exec_list);
161 list_del_init(&obj->exec_list);
162 drm_gem_object_unreference(&obj->base);
163 }
67731b87
CW
164 kfree(eb);
165}
166
dabdfe02
CW
167static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
168{
169 return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
504c7267 170 !obj->map_and_fenceable ||
dabdfe02
CW
171 obj->cache_level != I915_CACHE_NONE);
172}
173
54cf91dc
CW
174static int
175i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
67731b87 176 struct eb_objects *eb,
54cf91dc
CW
177 struct drm_i915_gem_relocation_entry *reloc)
178{
179 struct drm_device *dev = obj->base.dev;
180 struct drm_gem_object *target_obj;
149c8407 181 struct drm_i915_gem_object *target_i915_obj;
54cf91dc
CW
182 uint32_t target_offset;
183 int ret = -EINVAL;
184
67731b87
CW
185 /* we've already hold a reference to all valid objects */
186 target_obj = &eb_get_object(eb, reloc->target_handle)->base;
187 if (unlikely(target_obj == NULL))
54cf91dc
CW
188 return -ENOENT;
189
149c8407
DV
190 target_i915_obj = to_intel_bo(target_obj);
191 target_offset = target_i915_obj->gtt_offset;
54cf91dc 192
e844b990
EA
193 /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
194 * pipe_control writes because the gpu doesn't properly redirect them
195 * through the ppgtt for non_secure batchbuffers. */
196 if (unlikely(IS_GEN6(dev) &&
197 reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
198 !target_i915_obj->has_global_gtt_mapping)) {
199 i915_gem_gtt_bind_object(target_i915_obj,
200 target_i915_obj->cache_level);
201 }
202
54cf91dc 203 /* Validate that the target is in a valid r/w GPU domain */
b8f7ab17 204 if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
ff240199 205 DRM_DEBUG("reloc with multiple write domains: "
54cf91dc
CW
206 "obj %p target %d offset %d "
207 "read %08x write %08x",
208 obj, reloc->target_handle,
209 (int) reloc->offset,
210 reloc->read_domains,
211 reloc->write_domain);
67731b87 212 return ret;
54cf91dc 213 }
4ca4a250
DV
214 if (unlikely((reloc->write_domain | reloc->read_domains)
215 & ~I915_GEM_GPU_DOMAINS)) {
ff240199 216 DRM_DEBUG("reloc with read/write non-GPU domains: "
54cf91dc
CW
217 "obj %p target %d offset %d "
218 "read %08x write %08x",
219 obj, reloc->target_handle,
220 (int) reloc->offset,
221 reloc->read_domains,
222 reloc->write_domain);
67731b87 223 return ret;
54cf91dc 224 }
54cf91dc
CW
225
226 target_obj->pending_read_domains |= reloc->read_domains;
227 target_obj->pending_write_domain |= reloc->write_domain;
228
229 /* If the relocation already has the right value in it, no
230 * more work needs to be done.
231 */
232 if (target_offset == reloc->presumed_offset)
67731b87 233 return 0;
54cf91dc
CW
234
235 /* Check that the relocation address is valid... */
b8f7ab17 236 if (unlikely(reloc->offset > obj->base.size - 4)) {
ff240199 237 DRM_DEBUG("Relocation beyond object bounds: "
54cf91dc
CW
238 "obj %p target %d offset %d size %d.\n",
239 obj, reloc->target_handle,
240 (int) reloc->offset,
241 (int) obj->base.size);
67731b87 242 return ret;
54cf91dc 243 }
b8f7ab17 244 if (unlikely(reloc->offset & 3)) {
ff240199 245 DRM_DEBUG("Relocation not 4-byte aligned: "
54cf91dc
CW
246 "obj %p target %d offset %d.\n",
247 obj, reloc->target_handle,
248 (int) reloc->offset);
67731b87 249 return ret;
54cf91dc
CW
250 }
251
dabdfe02
CW
252 /* We can't wait for rendering with pagefaults disabled */
253 if (obj->active && in_atomic())
254 return -EFAULT;
255
54cf91dc 256 reloc->delta += target_offset;
dabdfe02 257 if (use_cpu_reloc(obj)) {
54cf91dc
CW
258 uint32_t page_offset = reloc->offset & ~PAGE_MASK;
259 char *vaddr;
260
dabdfe02
CW
261 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
262 if (ret)
263 return ret;
264
9da3da66
CW
265 vaddr = kmap_atomic(i915_gem_object_get_page(obj,
266 reloc->offset >> PAGE_SHIFT));
54cf91dc
CW
267 *(uint32_t *)(vaddr + page_offset) = reloc->delta;
268 kunmap_atomic(vaddr);
269 } else {
270 struct drm_i915_private *dev_priv = dev->dev_private;
271 uint32_t __iomem *reloc_entry;
272 void __iomem *reloc_page;
273
7b09638f
CW
274 ret = i915_gem_object_set_to_gtt_domain(obj, true);
275 if (ret)
276 return ret;
277
278 ret = i915_gem_object_put_fence(obj);
54cf91dc 279 if (ret)
67731b87 280 return ret;
54cf91dc
CW
281
282 /* Map the page containing the relocation we're going to perform. */
283 reloc->offset += obj->gtt_offset;
5d4545ae 284 reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
54cf91dc
CW
285 reloc->offset & PAGE_MASK);
286 reloc_entry = (uint32_t __iomem *)
287 (reloc_page + (reloc->offset & ~PAGE_MASK));
288 iowrite32(reloc->delta, reloc_entry);
289 io_mapping_unmap_atomic(reloc_page);
290 }
291
292 /* and update the user's relocation entry */
293 reloc->presumed_offset = target_offset;
294
67731b87 295 return 0;
54cf91dc
CW
296}
297
298static int
299i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
6fe4f140 300 struct eb_objects *eb)
54cf91dc 301{
1d83f442
CW
302#define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
303 struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
54cf91dc 304 struct drm_i915_gem_relocation_entry __user *user_relocs;
6fe4f140 305 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
1d83f442 306 int remain, ret;
54cf91dc 307
2bb4629a 308 user_relocs = to_user_ptr(entry->relocs_ptr);
54cf91dc 309
1d83f442
CW
310 remain = entry->relocation_count;
311 while (remain) {
312 struct drm_i915_gem_relocation_entry *r = stack_reloc;
313 int count = remain;
314 if (count > ARRAY_SIZE(stack_reloc))
315 count = ARRAY_SIZE(stack_reloc);
316 remain -= count;
317
318 if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
54cf91dc
CW
319 return -EFAULT;
320
1d83f442
CW
321 do {
322 u64 offset = r->presumed_offset;
54cf91dc 323
1d83f442
CW
324 ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
325 if (ret)
326 return ret;
327
328 if (r->presumed_offset != offset &&
329 __copy_to_user_inatomic(&user_relocs->presumed_offset,
330 &r->presumed_offset,
331 sizeof(r->presumed_offset))) {
332 return -EFAULT;
333 }
334
335 user_relocs++;
336 r++;
337 } while (--count);
54cf91dc
CW
338 }
339
340 return 0;
1d83f442 341#undef N_RELOC
54cf91dc
CW
342}
343
344static int
345i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
67731b87 346 struct eb_objects *eb,
54cf91dc
CW
347 struct drm_i915_gem_relocation_entry *relocs)
348{
6fe4f140 349 const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
54cf91dc
CW
350 int i, ret;
351
352 for (i = 0; i < entry->relocation_count; i++) {
6fe4f140 353 ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
54cf91dc
CW
354 if (ret)
355 return ret;
356 }
357
358 return 0;
359}
360
361static int
362i915_gem_execbuffer_relocate(struct drm_device *dev,
bcffc3fa 363 struct eb_objects *eb)
54cf91dc 364{
432e58ed 365 struct drm_i915_gem_object *obj;
d4aeee77
CW
366 int ret = 0;
367
368 /* This is the fast path and we cannot handle a pagefault whilst
369 * holding the struct mutex lest the user pass in the relocations
370 * contained within a mmaped bo. For in such a case we, the page
371 * fault handler would call i915_gem_fault() and we would try to
372 * acquire the struct mutex again. Obviously this is bad and so
373 * lockdep complains vehemently.
374 */
375 pagefault_disable();
bcffc3fa 376 list_for_each_entry(obj, &eb->objects, exec_list) {
6fe4f140 377 ret = i915_gem_execbuffer_relocate_object(obj, eb);
54cf91dc 378 if (ret)
d4aeee77 379 break;
54cf91dc 380 }
d4aeee77 381 pagefault_enable();
54cf91dc 382
d4aeee77 383 return ret;
54cf91dc
CW
384}
385
7788a765
CW
386#define __EXEC_OBJECT_HAS_PIN (1<<31)
387#define __EXEC_OBJECT_HAS_FENCE (1<<30)
1690e1eb 388
dabdfe02
CW
389static int
390need_reloc_mappable(struct drm_i915_gem_object *obj)
391{
392 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
393 return entry->relocation_count && !use_cpu_reloc(obj);
394}
395
1690e1eb 396static int
7788a765 397i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
ed5982e6
DV
398 struct intel_ring_buffer *ring,
399 bool *need_reloc)
1690e1eb 400{
7788a765 401 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
1690e1eb
CW
402 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
403 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
404 bool need_fence, need_mappable;
405 int ret;
406
407 need_fence =
408 has_fenced_gpu_access &&
409 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
410 obj->tiling_mode != I915_TILING_NONE;
dabdfe02 411 need_mappable = need_fence || need_reloc_mappable(obj);
1690e1eb 412
86a1ee26 413 ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
1690e1eb
CW
414 if (ret)
415 return ret;
416
7788a765
CW
417 entry->flags |= __EXEC_OBJECT_HAS_PIN;
418
1690e1eb
CW
419 if (has_fenced_gpu_access) {
420 if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
06d98131 421 ret = i915_gem_object_get_fence(obj);
9a5a53b3 422 if (ret)
7788a765 423 return ret;
1690e1eb 424
9a5a53b3 425 if (i915_gem_object_pin_fence(obj))
1690e1eb 426 entry->flags |= __EXEC_OBJECT_HAS_FENCE;
9a5a53b3 427
7dd49065 428 obj->pending_fenced_gpu_access = true;
1690e1eb 429 }
1690e1eb
CW
430 }
431
7788a765
CW
432 /* Ensure ppgtt mapping exists if needed */
433 if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
434 i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
435 obj, obj->cache_level);
436
437 obj->has_aliasing_ppgtt_mapping = 1;
438 }
439
ed5982e6
DV
440 if (entry->offset != obj->gtt_offset) {
441 entry->offset = obj->gtt_offset;
442 *need_reloc = true;
443 }
444
445 if (entry->flags & EXEC_OBJECT_WRITE) {
446 obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
447 obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
448 }
449
450 if (entry->flags & EXEC_OBJECT_NEEDS_GTT &&
451 !obj->has_global_gtt_mapping)
452 i915_gem_gtt_bind_object(obj, obj->cache_level);
453
1690e1eb 454 return 0;
7788a765 455}
1690e1eb 456
7788a765
CW
457static void
458i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
459{
460 struct drm_i915_gem_exec_object2 *entry;
461
462 if (!obj->gtt_space)
463 return;
464
465 entry = obj->exec_entry;
466
467 if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
468 i915_gem_object_unpin_fence(obj);
469
470 if (entry->flags & __EXEC_OBJECT_HAS_PIN)
471 i915_gem_object_unpin(obj);
472
473 entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
1690e1eb
CW
474}
475
54cf91dc 476static int
d9e86c0e 477i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
ed5982e6
DV
478 struct list_head *objects,
479 bool *need_relocs)
54cf91dc 480{
432e58ed 481 struct drm_i915_gem_object *obj;
6fe4f140 482 struct list_head ordered_objects;
7788a765
CW
483 bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
484 int retry;
6fe4f140
CW
485
486 INIT_LIST_HEAD(&ordered_objects);
487 while (!list_empty(objects)) {
488 struct drm_i915_gem_exec_object2 *entry;
489 bool need_fence, need_mappable;
490
491 obj = list_first_entry(objects,
492 struct drm_i915_gem_object,
493 exec_list);
494 entry = obj->exec_entry;
495
496 need_fence =
497 has_fenced_gpu_access &&
498 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
499 obj->tiling_mode != I915_TILING_NONE;
dabdfe02 500 need_mappable = need_fence || need_reloc_mappable(obj);
6fe4f140
CW
501
502 if (need_mappable)
503 list_move(&obj->exec_list, &ordered_objects);
504 else
505 list_move_tail(&obj->exec_list, &ordered_objects);
595dad76 506
ed5982e6 507 obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
595dad76 508 obj->base.pending_write_domain = 0;
016fd0c1 509 obj->pending_fenced_gpu_access = false;
6fe4f140
CW
510 }
511 list_splice(&ordered_objects, objects);
54cf91dc
CW
512
513 /* Attempt to pin all of the buffers into the GTT.
514 * This is done in 3 phases:
515 *
516 * 1a. Unbind all objects that do not match the GTT constraints for
517 * the execbuffer (fenceable, mappable, alignment etc).
518 * 1b. Increment pin count for already bound objects.
519 * 2. Bind new objects.
520 * 3. Decrement pin count.
521 *
7788a765 522 * This avoid unnecessary unbinding of later objects in order to make
54cf91dc
CW
523 * room for the earlier objects *unless* we need to defragment.
524 */
525 retry = 0;
526 do {
7788a765 527 int ret = 0;
54cf91dc
CW
528
529 /* Unbind any ill-fitting objects or pin. */
432e58ed 530 list_for_each_entry(obj, objects, exec_list) {
6fe4f140 531 struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
54cf91dc 532 bool need_fence, need_mappable;
1690e1eb 533
6fe4f140 534 if (!obj->gtt_space)
54cf91dc
CW
535 continue;
536
537 need_fence =
9b3826bf 538 has_fenced_gpu_access &&
54cf91dc
CW
539 entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
540 obj->tiling_mode != I915_TILING_NONE;
dabdfe02 541 need_mappable = need_fence || need_reloc_mappable(obj);
54cf91dc
CW
542
543 if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
544 (need_mappable && !obj->map_and_fenceable))
545 ret = i915_gem_object_unbind(obj);
546 else
ed5982e6 547 ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
432e58ed 548 if (ret)
54cf91dc 549 goto err;
54cf91dc
CW
550 }
551
552 /* Bind fresh objects */
432e58ed 553 list_for_each_entry(obj, objects, exec_list) {
1690e1eb
CW
554 if (obj->gtt_space)
555 continue;
54cf91dc 556
ed5982e6 557 ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
7788a765
CW
558 if (ret)
559 goto err;
54cf91dc
CW
560 }
561
7788a765
CW
562err: /* Decrement pin count for bound objects */
563 list_for_each_entry(obj, objects, exec_list)
564 i915_gem_execbuffer_unreserve_object(obj);
54cf91dc 565
6c085a72 566 if (ret != -ENOSPC || retry++)
54cf91dc
CW
567 return ret;
568
6c085a72 569 ret = i915_gem_evict_everything(ring->dev);
54cf91dc
CW
570 if (ret)
571 return ret;
54cf91dc
CW
572 } while (1);
573}
574
575static int
576i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
ed5982e6 577 struct drm_i915_gem_execbuffer2 *args,
54cf91dc 578 struct drm_file *file,
d9e86c0e 579 struct intel_ring_buffer *ring,
67731b87 580 struct eb_objects *eb,
ed5982e6 581 struct drm_i915_gem_exec_object2 *exec)
54cf91dc
CW
582{
583 struct drm_i915_gem_relocation_entry *reloc;
432e58ed 584 struct drm_i915_gem_object *obj;
ed5982e6 585 bool need_relocs;
dd6864a4 586 int *reloc_offset;
54cf91dc 587 int i, total, ret;
ed5982e6 588 int count = args->buffer_count;
54cf91dc 589
67731b87 590 /* We may process another execbuffer during the unlock... */
bcffc3fa
CW
591 while (!list_empty(&eb->objects)) {
592 obj = list_first_entry(&eb->objects,
67731b87
CW
593 struct drm_i915_gem_object,
594 exec_list);
595 list_del_init(&obj->exec_list);
596 drm_gem_object_unreference(&obj->base);
597 }
598
54cf91dc
CW
599 mutex_unlock(&dev->struct_mutex);
600
601 total = 0;
602 for (i = 0; i < count; i++)
432e58ed 603 total += exec[i].relocation_count;
54cf91dc 604
dd6864a4 605 reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
54cf91dc 606 reloc = drm_malloc_ab(total, sizeof(*reloc));
dd6864a4
CW
607 if (reloc == NULL || reloc_offset == NULL) {
608 drm_free_large(reloc);
609 drm_free_large(reloc_offset);
54cf91dc
CW
610 mutex_lock(&dev->struct_mutex);
611 return -ENOMEM;
612 }
613
614 total = 0;
615 for (i = 0; i < count; i++) {
616 struct drm_i915_gem_relocation_entry __user *user_relocs;
262b6d36
CW
617 u64 invalid_offset = (u64)-1;
618 int j;
54cf91dc 619
2bb4629a 620 user_relocs = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
621
622 if (copy_from_user(reloc+total, user_relocs,
432e58ed 623 exec[i].relocation_count * sizeof(*reloc))) {
54cf91dc
CW
624 ret = -EFAULT;
625 mutex_lock(&dev->struct_mutex);
626 goto err;
627 }
628
262b6d36
CW
629 /* As we do not update the known relocation offsets after
630 * relocating (due to the complexities in lock handling),
631 * we need to mark them as invalid now so that we force the
632 * relocation processing next time. Just in case the target
633 * object is evicted and then rebound into its old
634 * presumed_offset before the next execbuffer - if that
635 * happened we would make the mistake of assuming that the
636 * relocations were valid.
637 */
638 for (j = 0; j < exec[i].relocation_count; j++) {
639 if (copy_to_user(&user_relocs[j].presumed_offset,
640 &invalid_offset,
641 sizeof(invalid_offset))) {
642 ret = -EFAULT;
643 mutex_lock(&dev->struct_mutex);
644 goto err;
645 }
646 }
647
dd6864a4 648 reloc_offset[i] = total;
432e58ed 649 total += exec[i].relocation_count;
54cf91dc
CW
650 }
651
652 ret = i915_mutex_lock_interruptible(dev);
653 if (ret) {
654 mutex_lock(&dev->struct_mutex);
655 goto err;
656 }
657
67731b87 658 /* reacquire the objects */
67731b87 659 eb_reset(eb);
eef90ccb 660 ret = eb_lookup_objects(eb, exec, args, file);
3b96eff4
CW
661 if (ret)
662 goto err;
67731b87 663
ed5982e6 664 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
cf144969 665 ret = i915_gem_execbuffer_reserve(ring, &eb->objects, &need_relocs);
54cf91dc
CW
666 if (ret)
667 goto err;
668
bcffc3fa 669 list_for_each_entry(obj, &eb->objects, exec_list) {
dd6864a4 670 int offset = obj->exec_entry - exec;
67731b87 671 ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
dd6864a4 672 reloc + reloc_offset[offset]);
54cf91dc
CW
673 if (ret)
674 goto err;
54cf91dc
CW
675 }
676
677 /* Leave the user relocations as are, this is the painfully slow path,
678 * and we want to avoid the complication of dropping the lock whilst
679 * having buffers reserved in the aperture and so causing spurious
680 * ENOSPC for random operations.
681 */
682
683err:
684 drm_free_large(reloc);
dd6864a4 685 drm_free_large(reloc_offset);
54cf91dc
CW
686 return ret;
687}
688
54cf91dc 689static int
432e58ed
CW
690i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
691 struct list_head *objects)
54cf91dc 692{
432e58ed 693 struct drm_i915_gem_object *obj;
6ac42f41 694 uint32_t flush_domains = 0;
432e58ed 695 int ret;
54cf91dc 696
6ac42f41
DV
697 list_for_each_entry(obj, objects, exec_list) {
698 ret = i915_gem_object_sync(obj, ring);
c59a333f
CW
699 if (ret)
700 return ret;
6ac42f41
DV
701
702 if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
703 i915_gem_clflush_object(obj);
704
6ac42f41 705 flush_domains |= obj->base.write_domain;
c59a333f
CW
706 }
707
6ac42f41 708 if (flush_domains & I915_GEM_DOMAIN_CPU)
e76e9aeb 709 i915_gem_chipset_flush(ring->dev);
6ac42f41
DV
710
711 if (flush_domains & I915_GEM_DOMAIN_GTT)
712 wmb();
713
09cf7c9a
CW
714 /* Unconditionally invalidate gpu caches and ensure that we do flush
715 * any residual writes from the previous batch.
716 */
a7b9761d 717 return intel_ring_invalidate_all_caches(ring);
54cf91dc
CW
718}
719
432e58ed
CW
720static bool
721i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
54cf91dc 722{
ed5982e6
DV
723 if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
724 return false;
725
432e58ed 726 return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
54cf91dc
CW
727}
728
729static int
730validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
731 int count)
732{
733 int i;
734
735 for (i = 0; i < count; i++) {
2bb4629a 736 char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
54cf91dc
CW
737 int length; /* limited by fault_in_pages_readable() */
738
ed5982e6
DV
739 if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
740 return -EINVAL;
741
54cf91dc
CW
742 /* First check for malicious input causing overflow */
743 if (exec[i].relocation_count >
744 INT_MAX / sizeof(struct drm_i915_gem_relocation_entry))
745 return -EINVAL;
746
747 length = exec[i].relocation_count *
748 sizeof(struct drm_i915_gem_relocation_entry);
30587535
KC
749 /*
750 * We must check that the entire relocation array is safe
751 * to read, but since we may need to update the presumed
752 * offsets during execution, check for full write access.
753 */
54cf91dc
CW
754 if (!access_ok(VERIFY_WRITE, ptr, length))
755 return -EFAULT;
756
f56f821f 757 if (fault_in_multipages_readable(ptr, length))
54cf91dc
CW
758 return -EFAULT;
759 }
760
761 return 0;
762}
763
432e58ed
CW
764static void
765i915_gem_execbuffer_move_to_active(struct list_head *objects,
9d773091 766 struct intel_ring_buffer *ring)
432e58ed
CW
767{
768 struct drm_i915_gem_object *obj;
769
770 list_for_each_entry(obj, objects, exec_list) {
69c2fc89
CW
771 u32 old_read = obj->base.read_domains;
772 u32 old_write = obj->base.write_domain;
db53a302 773
432e58ed 774 obj->base.write_domain = obj->base.pending_write_domain;
ed5982e6
DV
775 if (obj->base.write_domain == 0)
776 obj->base.pending_read_domains |= obj->base.read_domains;
777 obj->base.read_domains = obj->base.pending_read_domains;
432e58ed
CW
778 obj->fenced_gpu_access = obj->pending_fenced_gpu_access;
779
9d773091 780 i915_gem_object_move_to_active(obj, ring);
432e58ed
CW
781 if (obj->base.write_domain) {
782 obj->dirty = 1;
9d773091 783 obj->last_write_seqno = intel_ring_get_seqno(ring);
acb87dfb 784 if (obj->pin_count) /* check for potential scanout */
f047e395 785 intel_mark_fb_busy(obj);
432e58ed
CW
786 }
787
db53a302 788 trace_i915_gem_object_change_domain(obj, old_read, old_write);
432e58ed
CW
789 }
790}
791
54cf91dc
CW
792static void
793i915_gem_execbuffer_retire_commands(struct drm_device *dev,
432e58ed 794 struct drm_file *file,
54cf91dc
CW
795 struct intel_ring_buffer *ring)
796{
cc889e0f
DV
797 /* Unconditionally force add_request to emit a full flush. */
798 ring->gpu_caches_dirty = true;
54cf91dc 799
432e58ed 800 /* Add a breadcrumb for the completion of the batch buffer */
3bb73aba 801 (void)i915_add_request(ring, file, NULL);
432e58ed 802}
54cf91dc 803
ae662d31
EA
804static int
805i915_reset_gen7_sol_offsets(struct drm_device *dev,
806 struct intel_ring_buffer *ring)
807{
808 drm_i915_private_t *dev_priv = dev->dev_private;
809 int ret, i;
810
811 if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
812 return 0;
813
814 ret = intel_ring_begin(ring, 4 * 3);
815 if (ret)
816 return ret;
817
818 for (i = 0; i < 4; i++) {
819 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
820 intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
821 intel_ring_emit(ring, 0);
822 }
823
824 intel_ring_advance(ring);
825
826 return 0;
827}
828
54cf91dc
CW
829static int
830i915_gem_do_execbuffer(struct drm_device *dev, void *data,
831 struct drm_file *file,
832 struct drm_i915_gem_execbuffer2 *args,
432e58ed 833 struct drm_i915_gem_exec_object2 *exec)
54cf91dc
CW
834{
835 drm_i915_private_t *dev_priv = dev->dev_private;
67731b87 836 struct eb_objects *eb;
54cf91dc
CW
837 struct drm_i915_gem_object *batch_obj;
838 struct drm_clip_rect *cliprects = NULL;
54cf91dc 839 struct intel_ring_buffer *ring;
6e0a69db 840 u32 ctx_id = i915_execbuffer2_get_context_id(*args);
c4e7a414 841 u32 exec_start, exec_len;
ed5982e6 842 u32 mask, flags;
72bfa19c 843 int ret, mode, i;
ed5982e6 844 bool need_relocs;
54cf91dc 845
ed5982e6 846 if (!i915_gem_check_execbuffer(args))
432e58ed 847 return -EINVAL;
432e58ed
CW
848
849 ret = validate_exec_list(exec, args->buffer_count);
54cf91dc
CW
850 if (ret)
851 return ret;
852
d7d4eedd
CW
853 flags = 0;
854 if (args->flags & I915_EXEC_SECURE) {
855 if (!file->is_master || !capable(CAP_SYS_ADMIN))
856 return -EPERM;
857
858 flags |= I915_DISPATCH_SECURE;
859 }
b45305fc
DV
860 if (args->flags & I915_EXEC_IS_PINNED)
861 flags |= I915_DISPATCH_PINNED;
d7d4eedd 862
54cf91dc
CW
863 switch (args->flags & I915_EXEC_RING_MASK) {
864 case I915_EXEC_DEFAULT:
865 case I915_EXEC_RENDER:
1ec14ad3 866 ring = &dev_priv->ring[RCS];
54cf91dc
CW
867 break;
868 case I915_EXEC_BSD:
1ec14ad3 869 ring = &dev_priv->ring[VCS];
6e0a69db
BW
870 if (ctx_id != 0) {
871 DRM_DEBUG("Ring %s doesn't support contexts\n",
872 ring->name);
873 return -EPERM;
874 }
54cf91dc
CW
875 break;
876 case I915_EXEC_BLT:
1ec14ad3 877 ring = &dev_priv->ring[BCS];
6e0a69db
BW
878 if (ctx_id != 0) {
879 DRM_DEBUG("Ring %s doesn't support contexts\n",
880 ring->name);
881 return -EPERM;
882 }
54cf91dc
CW
883 break;
884 default:
ff240199 885 DRM_DEBUG("execbuf with unknown ring: %d\n",
54cf91dc
CW
886 (int)(args->flags & I915_EXEC_RING_MASK));
887 return -EINVAL;
888 }
a15817cf
CW
889 if (!intel_ring_initialized(ring)) {
890 DRM_DEBUG("execbuf with invalid ring: %d\n",
891 (int)(args->flags & I915_EXEC_RING_MASK));
892 return -EINVAL;
893 }
54cf91dc 894
72bfa19c 895 mode = args->flags & I915_EXEC_CONSTANTS_MASK;
84f9f938 896 mask = I915_EXEC_CONSTANTS_MASK;
72bfa19c
CW
897 switch (mode) {
898 case I915_EXEC_CONSTANTS_REL_GENERAL:
899 case I915_EXEC_CONSTANTS_ABSOLUTE:
900 case I915_EXEC_CONSTANTS_REL_SURFACE:
901 if (ring == &dev_priv->ring[RCS] &&
902 mode != dev_priv->relative_constants_mode) {
903 if (INTEL_INFO(dev)->gen < 4)
904 return -EINVAL;
905
906 if (INTEL_INFO(dev)->gen > 5 &&
907 mode == I915_EXEC_CONSTANTS_REL_SURFACE)
908 return -EINVAL;
84f9f938
BW
909
910 /* The HW changed the meaning on this bit on gen6 */
911 if (INTEL_INFO(dev)->gen >= 6)
912 mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
72bfa19c
CW
913 }
914 break;
915 default:
ff240199 916 DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
72bfa19c
CW
917 return -EINVAL;
918 }
919
54cf91dc 920 if (args->buffer_count < 1) {
ff240199 921 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
922 return -EINVAL;
923 }
54cf91dc
CW
924
925 if (args->num_cliprects != 0) {
1ec14ad3 926 if (ring != &dev_priv->ring[RCS]) {
ff240199 927 DRM_DEBUG("clip rectangles are only valid with the render ring\n");
c4e7a414
CW
928 return -EINVAL;
929 }
930
6ebebc92
DV
931 if (INTEL_INFO(dev)->gen >= 5) {
932 DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
933 return -EINVAL;
934 }
935
44afb3a0
XW
936 if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
937 DRM_DEBUG("execbuf with %u cliprects\n",
938 args->num_cliprects);
939 return -EINVAL;
940 }
5e13a0c5 941
432e58ed 942 cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
54cf91dc
CW
943 GFP_KERNEL);
944 if (cliprects == NULL) {
945 ret = -ENOMEM;
946 goto pre_mutex_err;
947 }
948
432e58ed 949 if (copy_from_user(cliprects,
2bb4629a
VS
950 to_user_ptr(args->cliprects_ptr),
951 sizeof(*cliprects)*args->num_cliprects)) {
54cf91dc
CW
952 ret = -EFAULT;
953 goto pre_mutex_err;
954 }
955 }
956
54cf91dc
CW
957 ret = i915_mutex_lock_interruptible(dev);
958 if (ret)
959 goto pre_mutex_err;
960
961 if (dev_priv->mm.suspended) {
962 mutex_unlock(&dev->struct_mutex);
963 ret = -EBUSY;
964 goto pre_mutex_err;
965 }
966
eef90ccb 967 eb = eb_create(args);
67731b87
CW
968 if (eb == NULL) {
969 mutex_unlock(&dev->struct_mutex);
970 ret = -ENOMEM;
971 goto pre_mutex_err;
972 }
973
54cf91dc 974 /* Look up object handles */
eef90ccb 975 ret = eb_lookup_objects(eb, exec, args, file);
3b96eff4
CW
976 if (ret)
977 goto err;
54cf91dc 978
6fe4f140 979 /* take note of the batch buffer before we might reorder the lists */
bcffc3fa 980 batch_obj = list_entry(eb->objects.prev,
6fe4f140
CW
981 struct drm_i915_gem_object,
982 exec_list);
983
54cf91dc 984 /* Move the objects en-masse into the GTT, evicting if necessary. */
ed5982e6 985 need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
cf144969 986 ret = i915_gem_execbuffer_reserve(ring, &eb->objects, &need_relocs);
54cf91dc
CW
987 if (ret)
988 goto err;
989
990 /* The objects are in their final locations, apply the relocations. */
ed5982e6
DV
991 if (need_relocs)
992 ret = i915_gem_execbuffer_relocate(dev, eb);
54cf91dc
CW
993 if (ret) {
994 if (ret == -EFAULT) {
ed5982e6
DV
995 ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
996 eb, exec);
54cf91dc
CW
997 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
998 }
999 if (ret)
1000 goto err;
1001 }
1002
1003 /* Set the pending read domains for the batch buffer to COMMAND */
54cf91dc 1004 if (batch_obj->base.pending_write_domain) {
ff240199 1005 DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
54cf91dc
CW
1006 ret = -EINVAL;
1007 goto err;
1008 }
1009 batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
1010
d7d4eedd
CW
1011 /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
1012 * batch" bit. Hence we need to pin secure batches into the global gtt.
1013 * hsw should have this fixed, but let's be paranoid and do it
1014 * unconditionally for now. */
1015 if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
1016 i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);
1017
bcffc3fa 1018 ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->objects);
432e58ed 1019 if (ret)
54cf91dc 1020 goto err;
54cf91dc 1021
0da5cec1
EA
1022 ret = i915_switch_context(ring, file, ctx_id);
1023 if (ret)
1024 goto err;
1025
e2971bda
BW
1026 if (ring == &dev_priv->ring[RCS] &&
1027 mode != dev_priv->relative_constants_mode) {
1028 ret = intel_ring_begin(ring, 4);
1029 if (ret)
1030 goto err;
1031
1032 intel_ring_emit(ring, MI_NOOP);
1033 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
1034 intel_ring_emit(ring, INSTPM);
84f9f938 1035 intel_ring_emit(ring, mask << 16 | mode);
e2971bda
BW
1036 intel_ring_advance(ring);
1037
1038 dev_priv->relative_constants_mode = mode;
1039 }
1040
ae662d31
EA
1041 if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
1042 ret = i915_reset_gen7_sol_offsets(dev, ring);
1043 if (ret)
1044 goto err;
1045 }
1046
c4e7a414
CW
1047 exec_start = batch_obj->gtt_offset + args->batch_start_offset;
1048 exec_len = args->batch_len;
1049 if (cliprects) {
1050 for (i = 0; i < args->num_cliprects; i++) {
1051 ret = i915_emit_box(dev, &cliprects[i],
1052 args->DR1, args->DR4);
1053 if (ret)
1054 goto err;
1055
1056 ret = ring->dispatch_execbuffer(ring,
d7d4eedd
CW
1057 exec_start, exec_len,
1058 flags);
c4e7a414
CW
1059 if (ret)
1060 goto err;
1061 }
1062 } else {
d7d4eedd
CW
1063 ret = ring->dispatch_execbuffer(ring,
1064 exec_start, exec_len,
1065 flags);
c4e7a414
CW
1066 if (ret)
1067 goto err;
1068 }
54cf91dc 1069
9d773091
CW
1070 trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
1071
bcffc3fa 1072 i915_gem_execbuffer_move_to_active(&eb->objects, ring);
432e58ed 1073 i915_gem_execbuffer_retire_commands(dev, file, ring);
54cf91dc
CW
1074
1075err:
67731b87 1076 eb_destroy(eb);
54cf91dc
CW
1077
1078 mutex_unlock(&dev->struct_mutex);
1079
1080pre_mutex_err:
54cf91dc 1081 kfree(cliprects);
54cf91dc
CW
1082 return ret;
1083}
1084
1085/*
1086 * Legacy execbuffer just creates an exec2 list from the original exec object
1087 * list array and passes it to the real function.
1088 */
1089int
1090i915_gem_execbuffer(struct drm_device *dev, void *data,
1091 struct drm_file *file)
1092{
1093 struct drm_i915_gem_execbuffer *args = data;
1094 struct drm_i915_gem_execbuffer2 exec2;
1095 struct drm_i915_gem_exec_object *exec_list = NULL;
1096 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1097 int ret, i;
1098
54cf91dc 1099 if (args->buffer_count < 1) {
ff240199 1100 DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
54cf91dc
CW
1101 return -EINVAL;
1102 }
1103
1104 /* Copy in the exec list from userland */
1105 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
1106 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
1107 if (exec_list == NULL || exec2_list == NULL) {
ff240199 1108 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1109 args->buffer_count);
1110 drm_free_large(exec_list);
1111 drm_free_large(exec2_list);
1112 return -ENOMEM;
1113 }
1114 ret = copy_from_user(exec_list,
2bb4629a 1115 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1116 sizeof(*exec_list) * args->buffer_count);
1117 if (ret != 0) {
ff240199 1118 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1119 args->buffer_count, ret);
1120 drm_free_large(exec_list);
1121 drm_free_large(exec2_list);
1122 return -EFAULT;
1123 }
1124
1125 for (i = 0; i < args->buffer_count; i++) {
1126 exec2_list[i].handle = exec_list[i].handle;
1127 exec2_list[i].relocation_count = exec_list[i].relocation_count;
1128 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
1129 exec2_list[i].alignment = exec_list[i].alignment;
1130 exec2_list[i].offset = exec_list[i].offset;
1131 if (INTEL_INFO(dev)->gen < 4)
1132 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
1133 else
1134 exec2_list[i].flags = 0;
1135 }
1136
1137 exec2.buffers_ptr = args->buffers_ptr;
1138 exec2.buffer_count = args->buffer_count;
1139 exec2.batch_start_offset = args->batch_start_offset;
1140 exec2.batch_len = args->batch_len;
1141 exec2.DR1 = args->DR1;
1142 exec2.DR4 = args->DR4;
1143 exec2.num_cliprects = args->num_cliprects;
1144 exec2.cliprects_ptr = args->cliprects_ptr;
1145 exec2.flags = I915_EXEC_RENDER;
6e0a69db 1146 i915_execbuffer2_set_context_id(exec2, 0);
54cf91dc
CW
1147
1148 ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
1149 if (!ret) {
1150 /* Copy the new buffer offsets back to the user's exec list. */
1151 for (i = 0; i < args->buffer_count; i++)
1152 exec_list[i].offset = exec2_list[i].offset;
1153 /* ... and back out to userspace */
2bb4629a 1154 ret = copy_to_user(to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1155 exec_list,
1156 sizeof(*exec_list) * args->buffer_count);
1157 if (ret) {
1158 ret = -EFAULT;
ff240199 1159 DRM_DEBUG("failed to copy %d exec entries "
54cf91dc
CW
1160 "back to user (%d)\n",
1161 args->buffer_count, ret);
1162 }
1163 }
1164
1165 drm_free_large(exec_list);
1166 drm_free_large(exec2_list);
1167 return ret;
1168}
1169
1170int
1171i915_gem_execbuffer2(struct drm_device *dev, void *data,
1172 struct drm_file *file)
1173{
1174 struct drm_i915_gem_execbuffer2 *args = data;
1175 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
1176 int ret;
1177
ed8cd3b2
XW
1178 if (args->buffer_count < 1 ||
1179 args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
ff240199 1180 DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
54cf91dc
CW
1181 return -EINVAL;
1182 }
1183
8408c282 1184 exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
419fa72a 1185 GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
8408c282
CW
1186 if (exec2_list == NULL)
1187 exec2_list = drm_malloc_ab(sizeof(*exec2_list),
1188 args->buffer_count);
54cf91dc 1189 if (exec2_list == NULL) {
ff240199 1190 DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
54cf91dc
CW
1191 args->buffer_count);
1192 return -ENOMEM;
1193 }
1194 ret = copy_from_user(exec2_list,
2bb4629a 1195 to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1196 sizeof(*exec2_list) * args->buffer_count);
1197 if (ret != 0) {
ff240199 1198 DRM_DEBUG("copy %d exec entries failed %d\n",
54cf91dc
CW
1199 args->buffer_count, ret);
1200 drm_free_large(exec2_list);
1201 return -EFAULT;
1202 }
1203
1204 ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
1205 if (!ret) {
1206 /* Copy the new buffer offsets back to the user's exec list. */
2bb4629a 1207 ret = copy_to_user(to_user_ptr(args->buffers_ptr),
54cf91dc
CW
1208 exec2_list,
1209 sizeof(*exec2_list) * args->buffer_count);
1210 if (ret) {
1211 ret = -EFAULT;
ff240199 1212 DRM_DEBUG("failed to copy %d exec entries "
54cf91dc
CW
1213 "back to user (%d)\n",
1214 args->buffer_count, ret);
1215 }
1216 }
1217
1218 drm_free_large(exec2_list);
1219 return ret;
1220}
This page took 1.143366 seconds and 5 git commands to generate.