drm/i915: Missed dropped VMA conversion
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_gem_gtt.c
CommitLineData
76aaf220
DV
1/*
2 * Copyright © 2010 Daniel Vetter
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24
760285e7
DH
25#include <drm/drmP.h>
26#include <drm/i915_drm.h>
76aaf220
DV
27#include "i915_drv.h"
28#include "i915_trace.h"
29#include "intel_drv.h"
30
6670a5a5
BW
31#define GEN6_PPGTT_PD_ENTRIES 512
32#define I915_PPGTT_PT_ENTRIES (PAGE_SIZE / sizeof(gen6_gtt_pte_t))
d31eb10e 33typedef uint64_t gen8_gtt_pte_t;
37aca44a 34typedef gen8_gtt_pte_t gen8_ppgtt_pde_t;
6670a5a5 35
26b1ff35
BW
36/* PPGTT stuff */
37#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
0d8ff15e 38#define HSW_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0x7f0))
26b1ff35
BW
39
40#define GEN6_PDE_VALID (1 << 0)
41/* gen6+ has bit 11-4 for physical addr bit 39-32 */
42#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
43
44#define GEN6_PTE_VALID (1 << 0)
45#define GEN6_PTE_UNCACHED (1 << 1)
46#define HSW_PTE_UNCACHED (0)
47#define GEN6_PTE_CACHE_LLC (2 << 1)
350ec881 48#define GEN7_PTE_CACHE_L3_LLC (3 << 1)
26b1ff35 49#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
0d8ff15e
BW
50#define HSW_PTE_ADDR_ENCODE(addr) HSW_GTT_ADDR_ENCODE(addr)
51
52/* Cacheability Control is a 4-bit value. The low three bits are stored in *
53 * bits 3:1 of the PTE, while the fourth bit is stored in bit 11 of the PTE.
54 */
55#define HSW_CACHEABILITY_CONTROL(bits) ((((bits) & 0x7) << 1) | \
56 (((bits) & 0x8) << (11 - 3)))
87a6b688 57#define HSW_WB_LLC_AGE3 HSW_CACHEABILITY_CONTROL(0x2)
0d8ff15e 58#define HSW_WB_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x3)
4d15c145 59#define HSW_WB_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0xb)
651d794f 60#define HSW_WT_ELLC_LLC_AGE0 HSW_CACHEABILITY_CONTROL(0x6)
26b1ff35 61
459108b8 62#define GEN8_PTES_PER_PAGE (PAGE_SIZE / sizeof(gen8_gtt_pte_t))
37aca44a
BW
63#define GEN8_PDES_PER_PAGE (PAGE_SIZE / sizeof(gen8_ppgtt_pde_t))
64#define GEN8_LEGACY_PDPS 4
65
fbe5d36e
BW
66#define PPAT_UNCACHED_INDEX (_PAGE_PWT | _PAGE_PCD)
67#define PPAT_CACHED_PDE_INDEX 0 /* WB LLC */
68#define PPAT_CACHED_INDEX _PAGE_PAT /* WB LLCeLLC */
69#define PPAT_DISPLAY_ELLC_INDEX _PAGE_PCD /* WT eLLC */
70
94ec8f61
BW
71static inline gen8_gtt_pte_t gen8_pte_encode(dma_addr_t addr,
72 enum i915_cache_level level,
73 bool valid)
74{
75 gen8_gtt_pte_t pte = valid ? _PAGE_PRESENT | _PAGE_RW : 0;
76 pte |= addr;
fbe5d36e
BW
77 if (level != I915_CACHE_NONE)
78 pte |= PPAT_CACHED_INDEX;
79 else
80 pte |= PPAT_UNCACHED_INDEX;
94ec8f61
BW
81 return pte;
82}
83
b1fe6673
BW
84static inline gen8_ppgtt_pde_t gen8_pde_encode(struct drm_device *dev,
85 dma_addr_t addr,
86 enum i915_cache_level level)
87{
88 gen8_ppgtt_pde_t pde = _PAGE_PRESENT | _PAGE_RW;
89 pde |= addr;
90 if (level != I915_CACHE_NONE)
91 pde |= PPAT_CACHED_PDE_INDEX;
92 else
93 pde |= PPAT_UNCACHED_INDEX;
94 return pde;
95}
96
350ec881 97static gen6_gtt_pte_t snb_pte_encode(dma_addr_t addr,
b35b380e
BW
98 enum i915_cache_level level,
99 bool valid)
54d12527 100{
b35b380e 101 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
54d12527 102 pte |= GEN6_PTE_ADDR_ENCODE(addr);
e7210c3c
BW
103
104 switch (level) {
350ec881
CW
105 case I915_CACHE_L3_LLC:
106 case I915_CACHE_LLC:
107 pte |= GEN6_PTE_CACHE_LLC;
108 break;
109 case I915_CACHE_NONE:
110 pte |= GEN6_PTE_UNCACHED;
111 break;
112 default:
113 WARN_ON(1);
114 }
115
116 return pte;
117}
118
119static gen6_gtt_pte_t ivb_pte_encode(dma_addr_t addr,
b35b380e
BW
120 enum i915_cache_level level,
121 bool valid)
350ec881 122{
b35b380e 123 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
350ec881
CW
124 pte |= GEN6_PTE_ADDR_ENCODE(addr);
125
126 switch (level) {
127 case I915_CACHE_L3_LLC:
128 pte |= GEN7_PTE_CACHE_L3_LLC;
e7210c3c
BW
129 break;
130 case I915_CACHE_LLC:
131 pte |= GEN6_PTE_CACHE_LLC;
132 break;
133 case I915_CACHE_NONE:
9119708c 134 pte |= GEN6_PTE_UNCACHED;
e7210c3c
BW
135 break;
136 default:
350ec881 137 WARN_ON(1);
e7210c3c
BW
138 }
139
54d12527
BW
140 return pte;
141}
142
93c34e70
KG
143#define BYT_PTE_WRITEABLE (1 << 1)
144#define BYT_PTE_SNOOPED_BY_CPU_CACHES (1 << 2)
145
80a74f7f 146static gen6_gtt_pte_t byt_pte_encode(dma_addr_t addr,
b35b380e
BW
147 enum i915_cache_level level,
148 bool valid)
93c34e70 149{
b35b380e 150 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
93c34e70
KG
151 pte |= GEN6_PTE_ADDR_ENCODE(addr);
152
153 /* Mark the page as writeable. Other platforms don't have a
154 * setting for read-only/writable, so this matches that behavior.
155 */
156 pte |= BYT_PTE_WRITEABLE;
157
158 if (level != I915_CACHE_NONE)
159 pte |= BYT_PTE_SNOOPED_BY_CPU_CACHES;
160
161 return pte;
162}
163
80a74f7f 164static gen6_gtt_pte_t hsw_pte_encode(dma_addr_t addr,
b35b380e
BW
165 enum i915_cache_level level,
166 bool valid)
9119708c 167{
b35b380e 168 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
0d8ff15e 169 pte |= HSW_PTE_ADDR_ENCODE(addr);
9119708c
KG
170
171 if (level != I915_CACHE_NONE)
87a6b688 172 pte |= HSW_WB_LLC_AGE3;
9119708c
KG
173
174 return pte;
175}
176
4d15c145 177static gen6_gtt_pte_t iris_pte_encode(dma_addr_t addr,
b35b380e
BW
178 enum i915_cache_level level,
179 bool valid)
4d15c145 180{
b35b380e 181 gen6_gtt_pte_t pte = valid ? GEN6_PTE_VALID : 0;
4d15c145
BW
182 pte |= HSW_PTE_ADDR_ENCODE(addr);
183
651d794f
CW
184 switch (level) {
185 case I915_CACHE_NONE:
186 break;
187 case I915_CACHE_WT:
188 pte |= HSW_WT_ELLC_LLC_AGE0;
189 break;
190 default:
4d15c145 191 pte |= HSW_WB_ELLC_LLC_AGE0;
651d794f
CW
192 break;
193 }
4d15c145
BW
194
195 return pte;
196}
197
94e409c1
BW
198/* Broadwell Page Directory Pointer Descriptors */
199static int gen8_write_pdp(struct intel_ring_buffer *ring, unsigned entry,
200 uint64_t val)
201{
202 int ret;
203
204 BUG_ON(entry >= 4);
205
206 ret = intel_ring_begin(ring, 6);
207 if (ret)
208 return ret;
209
210 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
211 intel_ring_emit(ring, GEN8_RING_PDP_UDW(ring, entry));
212 intel_ring_emit(ring, (u32)(val >> 32));
213 intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
214 intel_ring_emit(ring, GEN8_RING_PDP_LDW(ring, entry));
215 intel_ring_emit(ring, (u32)(val));
216 intel_ring_advance(ring);
217
218 return 0;
219}
220
221static int gen8_ppgtt_enable(struct drm_device *dev)
222{
223 struct drm_i915_private *dev_priv = dev->dev_private;
224 struct intel_ring_buffer *ring;
225 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
226 int i, j, ret;
227
228 /* bit of a hack to find the actual last used pd */
229 int used_pd = ppgtt->num_pd_entries / GEN8_PDES_PER_PAGE;
230
231 for_each_ring(ring, dev_priv, j) {
232 I915_WRITE(RING_MODE_GEN7(ring),
233 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
234 }
235
236 for (i = used_pd - 1; i >= 0; i--) {
237 dma_addr_t addr = ppgtt->pd_dma_addr[i];
238 for_each_ring(ring, dev_priv, j) {
239 ret = gen8_write_pdp(ring, i, addr);
240 if (ret)
d595bd4b 241 goto err_out;
94e409c1
BW
242 }
243 }
244 return 0;
d595bd4b
BW
245
246err_out:
247 for_each_ring(ring, dev_priv, j)
248 I915_WRITE(RING_MODE_GEN7(ring),
249 _MASKED_BIT_DISABLE(GFX_PPGTT_ENABLE));
250 return ret;
94e409c1
BW
251}
252
459108b8
BW
253static void gen8_ppgtt_clear_range(struct i915_address_space *vm,
254 unsigned first_entry,
255 unsigned num_entries,
256 bool use_scratch)
257{
258 struct i915_hw_ppgtt *ppgtt =
259 container_of(vm, struct i915_hw_ppgtt, base);
260 gen8_gtt_pte_t *pt_vaddr, scratch_pte;
261 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
262 unsigned first_pte = first_entry % GEN8_PTES_PER_PAGE;
263 unsigned last_pte, i;
264
265 scratch_pte = gen8_pte_encode(ppgtt->base.scratch.addr,
266 I915_CACHE_LLC, use_scratch);
267
268 while (num_entries) {
269 struct page *page_table = &ppgtt->gen8_pt_pages[act_pt];
270
271 last_pte = first_pte + num_entries;
272 if (last_pte > GEN8_PTES_PER_PAGE)
273 last_pte = GEN8_PTES_PER_PAGE;
274
275 pt_vaddr = kmap_atomic(page_table);
276
277 for (i = first_pte; i < last_pte; i++)
278 pt_vaddr[i] = scratch_pte;
279
280 kunmap_atomic(pt_vaddr);
281
282 num_entries -= last_pte - first_pte;
283 first_pte = 0;
284 act_pt++;
285 }
286}
287
9df15b49
BW
288static void gen8_ppgtt_insert_entries(struct i915_address_space *vm,
289 struct sg_table *pages,
290 unsigned first_entry,
291 enum i915_cache_level cache_level)
292{
293 struct i915_hw_ppgtt *ppgtt =
294 container_of(vm, struct i915_hw_ppgtt, base);
295 gen8_gtt_pte_t *pt_vaddr;
296 unsigned act_pt = first_entry / GEN8_PTES_PER_PAGE;
297 unsigned act_pte = first_entry % GEN8_PTES_PER_PAGE;
298 struct sg_page_iter sg_iter;
299
300 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
301 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
302 dma_addr_t page_addr;
303
304 page_addr = sg_dma_address(sg_iter.sg) +
305 (sg_iter.sg_pgoffset << PAGE_SHIFT);
306 pt_vaddr[act_pte] = gen8_pte_encode(page_addr, cache_level,
307 true);
308 if (++act_pte == GEN8_PTES_PER_PAGE) {
309 kunmap_atomic(pt_vaddr);
310 act_pt++;
311 pt_vaddr = kmap_atomic(&ppgtt->gen8_pt_pages[act_pt]);
312 act_pte = 0;
313
314 }
315 }
316 kunmap_atomic(pt_vaddr);
317}
318
37aca44a
BW
319static void gen8_ppgtt_cleanup(struct i915_address_space *vm)
320{
321 struct i915_hw_ppgtt *ppgtt =
322 container_of(vm, struct i915_hw_ppgtt, base);
323 int i, j;
324
686e1f6f
BW
325 drm_mm_takedown(&vm->mm);
326
37aca44a
BW
327 for (i = 0; i < ppgtt->num_pd_pages ; i++) {
328 if (ppgtt->pd_dma_addr[i]) {
329 pci_unmap_page(ppgtt->base.dev->pdev,
330 ppgtt->pd_dma_addr[i],
331 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
332
333 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
334 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
335 if (addr)
336 pci_unmap_page(ppgtt->base.dev->pdev,
337 addr,
338 PAGE_SIZE,
339 PCI_DMA_BIDIRECTIONAL);
340
341 }
342 }
343 kfree(ppgtt->gen8_pt_dma_addr[i]);
344 }
345
230f955f
BW
346 __free_pages(ppgtt->gen8_pt_pages, get_order(ppgtt->num_pt_pages << PAGE_SHIFT));
347 __free_pages(ppgtt->pd_pages, get_order(ppgtt->num_pd_pages << PAGE_SHIFT));
37aca44a
BW
348}
349
350/**
351 * GEN8 legacy ppgtt programming is accomplished through 4 PDP registers with a
352 * net effect resembling a 2-level page table in normal x86 terms. Each PDP
353 * represents 1GB of memory
354 * 4 * 512 * 512 * 4096 = 4GB legacy 32b address space.
355 *
356 * TODO: Do something with the size parameter
357 **/
358static int gen8_ppgtt_init(struct i915_hw_ppgtt *ppgtt, uint64_t size)
359{
360 struct page *pt_pages;
361 int i, j, ret = -ENOMEM;
362 const int max_pdp = DIV_ROUND_UP(size, 1 << 30);
363 const int num_pt_pages = GEN8_PDES_PER_PAGE * max_pdp;
364
365 if (size % (1<<30))
366 DRM_INFO("Pages will be wasted unless GTT size (%llu) is divisible by 1GB\n", size);
367
368 /* FIXME: split allocation into smaller pieces. For now we only ever do
369 * this once, but with full PPGTT, the multiple contiguous allocations
370 * will be bad.
371 */
372 ppgtt->pd_pages = alloc_pages(GFP_KERNEL, get_order(max_pdp << PAGE_SHIFT));
373 if (!ppgtt->pd_pages)
374 return -ENOMEM;
375
376 pt_pages = alloc_pages(GFP_KERNEL, get_order(num_pt_pages << PAGE_SHIFT));
377 if (!pt_pages) {
378 __free_pages(ppgtt->pd_pages, get_order(max_pdp << PAGE_SHIFT));
379 return -ENOMEM;
380 }
381
382 ppgtt->gen8_pt_pages = pt_pages;
383 ppgtt->num_pd_pages = 1 << get_order(max_pdp << PAGE_SHIFT);
384 ppgtt->num_pt_pages = 1 << get_order(num_pt_pages << PAGE_SHIFT);
385 ppgtt->num_pd_entries = max_pdp * GEN8_PDES_PER_PAGE;
94e409c1 386 ppgtt->enable = gen8_ppgtt_enable;
459108b8 387 ppgtt->base.clear_range = gen8_ppgtt_clear_range;
9df15b49 388 ppgtt->base.insert_entries = gen8_ppgtt_insert_entries;
37aca44a 389 ppgtt->base.cleanup = gen8_ppgtt_cleanup;
686e1f6f
BW
390 ppgtt->base.start = 0;
391 ppgtt->base.total = ppgtt->num_pt_pages * GEN8_PTES_PER_PAGE * PAGE_SIZE;
37aca44a
BW
392
393 BUG_ON(ppgtt->num_pd_pages > GEN8_LEGACY_PDPS);
394
395 /*
396 * - Create a mapping for the page directories.
397 * - For each page directory:
398 * allocate space for page table mappings.
399 * map each page table
400 */
401 for (i = 0; i < max_pdp; i++) {
402 dma_addr_t temp;
403 temp = pci_map_page(ppgtt->base.dev->pdev,
404 &ppgtt->pd_pages[i], 0,
405 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
406 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
407 goto err_out;
408
409 ppgtt->pd_dma_addr[i] = temp;
410
411 ppgtt->gen8_pt_dma_addr[i] = kmalloc(sizeof(dma_addr_t) * GEN8_PDES_PER_PAGE, GFP_KERNEL);
412 if (!ppgtt->gen8_pt_dma_addr[i])
413 goto err_out;
414
415 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
416 struct page *p = &pt_pages[i * GEN8_PDES_PER_PAGE + j];
417 temp = pci_map_page(ppgtt->base.dev->pdev,
418 p, 0, PAGE_SIZE,
419 PCI_DMA_BIDIRECTIONAL);
420
421 if (pci_dma_mapping_error(ppgtt->base.dev->pdev, temp))
422 goto err_out;
423
424 ppgtt->gen8_pt_dma_addr[i][j] = temp;
425 }
426 }
427
b1fe6673
BW
428 /* For now, the PPGTT helper functions all require that the PDEs are
429 * plugged in correctly. So we do that now/here. For aliasing PPGTT, we
430 * will never need to touch the PDEs again */
431 for (i = 0; i < max_pdp; i++) {
432 gen8_ppgtt_pde_t *pd_vaddr;
433 pd_vaddr = kmap_atomic(&ppgtt->pd_pages[i]);
434 for (j = 0; j < GEN8_PDES_PER_PAGE; j++) {
435 dma_addr_t addr = ppgtt->gen8_pt_dma_addr[i][j];
436 pd_vaddr[j] = gen8_pde_encode(ppgtt->base.dev, addr,
437 I915_CACHE_LLC);
438 }
439 kunmap_atomic(pd_vaddr);
440 }
441
459108b8
BW
442 ppgtt->base.clear_range(&ppgtt->base, 0,
443 ppgtt->num_pd_entries * GEN8_PTES_PER_PAGE,
444 true);
445
37aca44a
BW
446 DRM_DEBUG_DRIVER("Allocated %d pages for page directories (%d wasted)\n",
447 ppgtt->num_pd_pages, ppgtt->num_pd_pages - max_pdp);
448 DRM_DEBUG_DRIVER("Allocated %d pages for page tables (%lld wasted)\n",
449 ppgtt->num_pt_pages,
450 (ppgtt->num_pt_pages - num_pt_pages) +
451 size % (1<<30));
28cf5415 452 return 0;
37aca44a
BW
453
454err_out:
455 ppgtt->base.cleanup(&ppgtt->base);
456 return ret;
457}
458
3e302542 459static void gen6_write_pdes(struct i915_hw_ppgtt *ppgtt)
6197349b 460{
853ba5d2 461 struct drm_i915_private *dev_priv = ppgtt->base.dev->dev_private;
6197349b
BW
462 gen6_gtt_pte_t __iomem *pd_addr;
463 uint32_t pd_entry;
464 int i;
465
0a732870 466 WARN_ON(ppgtt->pd_offset & 0x3f);
6197349b
BW
467 pd_addr = (gen6_gtt_pte_t __iomem*)dev_priv->gtt.gsm +
468 ppgtt->pd_offset / sizeof(gen6_gtt_pte_t);
469 for (i = 0; i < ppgtt->num_pd_entries; i++) {
470 dma_addr_t pt_addr;
471
472 pt_addr = ppgtt->pt_dma_addr[i];
473 pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
474 pd_entry |= GEN6_PDE_VALID;
475
476 writel(pd_entry, pd_addr + i);
477 }
478 readl(pd_addr);
3e302542
BW
479}
480
481static int gen6_ppgtt_enable(struct drm_device *dev)
482{
483 drm_i915_private_t *dev_priv = dev->dev_private;
484 uint32_t pd_offset;
485 struct intel_ring_buffer *ring;
486 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
487 int i;
488
489 BUG_ON(ppgtt->pd_offset & 0x3f);
490
491 gen6_write_pdes(ppgtt);
6197349b
BW
492
493 pd_offset = ppgtt->pd_offset;
494 pd_offset /= 64; /* in cachelines, */
495 pd_offset <<= 16;
496
497 if (INTEL_INFO(dev)->gen == 6) {
498 uint32_t ecochk, gab_ctl, ecobits;
499
500 ecobits = I915_READ(GAC_ECO_BITS);
3b9d7888
VS
501 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_SNB_BIT |
502 ECOBITS_PPGTT_CACHE64B);
6197349b
BW
503
504 gab_ctl = I915_READ(GAB_CTL);
505 I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
506
507 ecochk = I915_READ(GAM_ECOCHK);
508 I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
509 ECOCHK_PPGTT_CACHE64B);
510 I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
511 } else if (INTEL_INFO(dev)->gen >= 7) {
a6f429a5 512 uint32_t ecochk, ecobits;
a65c2fcd
VS
513
514 ecobits = I915_READ(GAC_ECO_BITS);
515 I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
516
a6f429a5
VS
517 ecochk = I915_READ(GAM_ECOCHK);
518 if (IS_HASWELL(dev)) {
519 ecochk |= ECOCHK_PPGTT_WB_HSW;
520 } else {
521 ecochk |= ECOCHK_PPGTT_LLC_IVB;
522 ecochk &= ~ECOCHK_PPGTT_GFDT_IVB;
523 }
524 I915_WRITE(GAM_ECOCHK, ecochk);
6197349b
BW
525 /* GFX_MODE is per-ring on gen7+ */
526 }
527
528 for_each_ring(ring, dev_priv, i) {
529 if (INTEL_INFO(dev)->gen >= 7)
530 I915_WRITE(RING_MODE_GEN7(ring),
531 _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
532
533 I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
534 I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
535 }
b7c36d25 536 return 0;
6197349b
BW
537}
538
1d2a314c 539/* PPGTT support for Sandybdrige/Gen6 and later */
853ba5d2 540static void gen6_ppgtt_clear_range(struct i915_address_space *vm,
1d2a314c 541 unsigned first_entry,
828c7908
BW
542 unsigned num_entries,
543 bool use_scratch)
1d2a314c 544{
853ba5d2
BW
545 struct i915_hw_ppgtt *ppgtt =
546 container_of(vm, struct i915_hw_ppgtt, base);
e7c2b58b 547 gen6_gtt_pte_t *pt_vaddr, scratch_pte;
a15326a5 548 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
7bddb01f
DV
549 unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
550 unsigned last_pte, i;
1d2a314c 551
b35b380e 552 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, true);
1d2a314c 553
7bddb01f
DV
554 while (num_entries) {
555 last_pte = first_pte + num_entries;
556 if (last_pte > I915_PPGTT_PT_ENTRIES)
557 last_pte = I915_PPGTT_PT_ENTRIES;
558
a15326a5 559 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
1d2a314c 560
7bddb01f
DV
561 for (i = first_pte; i < last_pte; i++)
562 pt_vaddr[i] = scratch_pte;
1d2a314c
DV
563
564 kunmap_atomic(pt_vaddr);
1d2a314c 565
7bddb01f
DV
566 num_entries -= last_pte - first_pte;
567 first_pte = 0;
a15326a5 568 act_pt++;
7bddb01f 569 }
1d2a314c
DV
570}
571
853ba5d2 572static void gen6_ppgtt_insert_entries(struct i915_address_space *vm,
def886c3
DV
573 struct sg_table *pages,
574 unsigned first_entry,
575 enum i915_cache_level cache_level)
576{
853ba5d2
BW
577 struct i915_hw_ppgtt *ppgtt =
578 container_of(vm, struct i915_hw_ppgtt, base);
e7c2b58b 579 gen6_gtt_pte_t *pt_vaddr;
a15326a5 580 unsigned act_pt = first_entry / I915_PPGTT_PT_ENTRIES;
6e995e23
ID
581 unsigned act_pte = first_entry % I915_PPGTT_PT_ENTRIES;
582 struct sg_page_iter sg_iter;
583
a15326a5 584 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
6e995e23
ID
585 for_each_sg_page(pages->sgl, &sg_iter, pages->nents, 0) {
586 dma_addr_t page_addr;
587
2db76d7c 588 page_addr = sg_page_iter_dma_address(&sg_iter);
b35b380e 589 pt_vaddr[act_pte] = vm->pte_encode(page_addr, cache_level, true);
6e995e23
ID
590 if (++act_pte == I915_PPGTT_PT_ENTRIES) {
591 kunmap_atomic(pt_vaddr);
a15326a5
DV
592 act_pt++;
593 pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pt]);
6e995e23 594 act_pte = 0;
def886c3 595
def886c3 596 }
def886c3 597 }
6e995e23 598 kunmap_atomic(pt_vaddr);
def886c3
DV
599}
600
853ba5d2 601static void gen6_ppgtt_cleanup(struct i915_address_space *vm)
1d2a314c 602{
853ba5d2
BW
603 struct i915_hw_ppgtt *ppgtt =
604 container_of(vm, struct i915_hw_ppgtt, base);
3440d265
DV
605 int i;
606
93bd8649
BW
607 drm_mm_takedown(&ppgtt->base.mm);
608
3440d265
DV
609 if (ppgtt->pt_dma_addr) {
610 for (i = 0; i < ppgtt->num_pd_entries; i++)
853ba5d2 611 pci_unmap_page(ppgtt->base.dev->pdev,
3440d265
DV
612 ppgtt->pt_dma_addr[i],
613 4096, PCI_DMA_BIDIRECTIONAL);
614 }
615
616 kfree(ppgtt->pt_dma_addr);
617 for (i = 0; i < ppgtt->num_pd_entries; i++)
618 __free_page(ppgtt->pt_pages[i]);
619 kfree(ppgtt->pt_pages);
620 kfree(ppgtt);
621}
622
623static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
624{
853ba5d2 625 struct drm_device *dev = ppgtt->base.dev;
1d2a314c 626 struct drm_i915_private *dev_priv = dev->dev_private;
1d2a314c 627 unsigned first_pd_entry_in_global_pt;
1d2a314c
DV
628 int i;
629 int ret = -ENOMEM;
630
631 /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
632 * entries. For aliasing ppgtt support we just steal them at the end for
633 * now. */
e1b73cba 634 first_pd_entry_in_global_pt = gtt_total_entries(dev_priv->gtt);
1d2a314c 635
08c45263 636 ppgtt->base.pte_encode = dev_priv->gtt.base.pte_encode;
6670a5a5 637 ppgtt->num_pd_entries = GEN6_PPGTT_PD_ENTRIES;
6197349b 638 ppgtt->enable = gen6_ppgtt_enable;
853ba5d2
BW
639 ppgtt->base.clear_range = gen6_ppgtt_clear_range;
640 ppgtt->base.insert_entries = gen6_ppgtt_insert_entries;
641 ppgtt->base.cleanup = gen6_ppgtt_cleanup;
642 ppgtt->base.scratch = dev_priv->gtt.base.scratch;
686e1f6f
BW
643 ppgtt->base.start = 0;
644 ppgtt->base.total = GEN6_PPGTT_PD_ENTRIES * I915_PPGTT_PT_ENTRIES * PAGE_SIZE;
a1e22653 645 ppgtt->pt_pages = kcalloc(ppgtt->num_pd_entries, sizeof(struct page *),
1d2a314c
DV
646 GFP_KERNEL);
647 if (!ppgtt->pt_pages)
3440d265 648 return -ENOMEM;
1d2a314c
DV
649
650 for (i = 0; i < ppgtt->num_pd_entries; i++) {
651 ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
652 if (!ppgtt->pt_pages[i])
653 goto err_pt_alloc;
654 }
655
a1e22653 656 ppgtt->pt_dma_addr = kcalloc(ppgtt->num_pd_entries, sizeof(dma_addr_t),
8d2e6308
BW
657 GFP_KERNEL);
658 if (!ppgtt->pt_dma_addr)
659 goto err_pt_alloc;
1d2a314c 660
8d2e6308
BW
661 for (i = 0; i < ppgtt->num_pd_entries; i++) {
662 dma_addr_t pt_addr;
211c568b 663
8d2e6308
BW
664 pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
665 PCI_DMA_BIDIRECTIONAL);
1d2a314c 666
8d2e6308
BW
667 if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
668 ret = -EIO;
669 goto err_pd_pin;
1d2a314c 670
211c568b 671 }
8d2e6308 672 ppgtt->pt_dma_addr[i] = pt_addr;
1d2a314c 673 }
1d2a314c 674
853ba5d2 675 ppgtt->base.clear_range(&ppgtt->base, 0,
828c7908 676 ppgtt->num_pd_entries * I915_PPGTT_PT_ENTRIES, true);
1d2a314c 677
e7c2b58b 678 ppgtt->pd_offset = first_pd_entry_in_global_pt * sizeof(gen6_gtt_pte_t);
1d2a314c 679
1d2a314c
DV
680 return 0;
681
682err_pd_pin:
683 if (ppgtt->pt_dma_addr) {
684 for (i--; i >= 0; i--)
685 pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
686 4096, PCI_DMA_BIDIRECTIONAL);
687 }
688err_pt_alloc:
689 kfree(ppgtt->pt_dma_addr);
690 for (i = 0; i < ppgtt->num_pd_entries; i++) {
691 if (ppgtt->pt_pages[i])
692 __free_page(ppgtt->pt_pages[i]);
693 }
694 kfree(ppgtt->pt_pages);
3440d265
DV
695
696 return ret;
697}
698
699static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
700{
701 struct drm_i915_private *dev_priv = dev->dev_private;
702 struct i915_hw_ppgtt *ppgtt;
703 int ret;
704
705 ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
706 if (!ppgtt)
707 return -ENOMEM;
708
853ba5d2 709 ppgtt->base.dev = dev;
3440d265 710
3ed124b2
BW
711 if (INTEL_INFO(dev)->gen < 8)
712 ret = gen6_ppgtt_init(ppgtt);
8fe6bd23 713 else if (IS_GEN8(dev))
37aca44a 714 ret = gen8_ppgtt_init(ppgtt, dev_priv->gtt.base.total);
3ed124b2
BW
715 else
716 BUG();
717
3440d265
DV
718 if (ret)
719 kfree(ppgtt);
93bd8649 720 else {
3440d265 721 dev_priv->mm.aliasing_ppgtt = ppgtt;
93bd8649
BW
722 drm_mm_init(&ppgtt->base.mm, ppgtt->base.start,
723 ppgtt->base.total);
724 }
1d2a314c
DV
725
726 return ret;
727}
728
729void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
730{
731 struct drm_i915_private *dev_priv = dev->dev_private;
732 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
1d2a314c
DV
733
734 if (!ppgtt)
735 return;
736
853ba5d2 737 ppgtt->base.cleanup(&ppgtt->base);
5963cf04 738 dev_priv->mm.aliasing_ppgtt = NULL;
1d2a314c
DV
739}
740
7bddb01f
DV
741void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
742 struct drm_i915_gem_object *obj,
743 enum i915_cache_level cache_level)
744{
853ba5d2
BW
745 ppgtt->base.insert_entries(&ppgtt->base, obj->pages,
746 i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
747 cache_level);
7bddb01f
DV
748}
749
750void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
751 struct drm_i915_gem_object *obj)
752{
853ba5d2
BW
753 ppgtt->base.clear_range(&ppgtt->base,
754 i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT,
828c7908
BW
755 obj->base.size >> PAGE_SHIFT,
756 true);
7bddb01f
DV
757}
758
a81cc00c
BW
759extern int intel_iommu_gfx_mapped;
760/* Certain Gen5 chipsets require require idling the GPU before
761 * unmapping anything from the GTT when VT-d is enabled.
762 */
763static inline bool needs_idle_maps(struct drm_device *dev)
764{
765#ifdef CONFIG_INTEL_IOMMU
766 /* Query intel_iommu to see if we need the workaround. Presumably that
767 * was loaded first.
768 */
769 if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
770 return true;
771#endif
772 return false;
773}
774
5c042287
BW
775static bool do_idling(struct drm_i915_private *dev_priv)
776{
777 bool ret = dev_priv->mm.interruptible;
778
a81cc00c 779 if (unlikely(dev_priv->gtt.do_idle_maps)) {
5c042287 780 dev_priv->mm.interruptible = false;
b2da9fe5 781 if (i915_gpu_idle(dev_priv->dev)) {
5c042287
BW
782 DRM_ERROR("Couldn't idle GPU\n");
783 /* Wait a bit, in hopes it avoids the hang */
784 udelay(10);
785 }
786 }
787
788 return ret;
789}
790
791static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
792{
a81cc00c 793 if (unlikely(dev_priv->gtt.do_idle_maps))
5c042287
BW
794 dev_priv->mm.interruptible = interruptible;
795}
796
828c7908
BW
797void i915_check_and_clear_faults(struct drm_device *dev)
798{
799 struct drm_i915_private *dev_priv = dev->dev_private;
800 struct intel_ring_buffer *ring;
801 int i;
802
803 if (INTEL_INFO(dev)->gen < 6)
804 return;
805
806 for_each_ring(ring, dev_priv, i) {
807 u32 fault_reg;
808 fault_reg = I915_READ(RING_FAULT_REG(ring));
809 if (fault_reg & RING_FAULT_VALID) {
810 DRM_DEBUG_DRIVER("Unexpected fault\n"
811 "\tAddr: 0x%08lx\\n"
812 "\tAddress space: %s\n"
813 "\tSource ID: %d\n"
814 "\tType: %d\n",
815 fault_reg & PAGE_MASK,
816 fault_reg & RING_FAULT_GTTSEL_MASK ? "GGTT" : "PPGTT",
817 RING_FAULT_SRCID(fault_reg),
818 RING_FAULT_FAULT_TYPE(fault_reg));
819 I915_WRITE(RING_FAULT_REG(ring),
820 fault_reg & ~RING_FAULT_VALID);
821 }
822 }
823 POSTING_READ(RING_FAULT_REG(&dev_priv->ring[RCS]));
824}
825
826void i915_gem_suspend_gtt_mappings(struct drm_device *dev)
827{
828 struct drm_i915_private *dev_priv = dev->dev_private;
829
830 /* Don't bother messing with faults pre GEN6 as we have little
831 * documentation supporting that it's a good idea.
832 */
833 if (INTEL_INFO(dev)->gen < 6)
834 return;
835
836 i915_check_and_clear_faults(dev);
837
838 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
839 dev_priv->gtt.base.start / PAGE_SIZE,
840 dev_priv->gtt.base.total / PAGE_SIZE,
841 false);
842}
843
76aaf220
DV
844void i915_gem_restore_gtt_mappings(struct drm_device *dev)
845{
846 struct drm_i915_private *dev_priv = dev->dev_private;
05394f39 847 struct drm_i915_gem_object *obj;
76aaf220 848
828c7908
BW
849 i915_check_and_clear_faults(dev);
850
bee4a186 851 /* First fill our portion of the GTT with scratch pages */
853ba5d2
BW
852 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
853 dev_priv->gtt.base.start / PAGE_SIZE,
828c7908
BW
854 dev_priv->gtt.base.total / PAGE_SIZE,
855 true);
bee4a186 856
35c20a60 857 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
2c22569b 858 i915_gem_clflush_object(obj, obj->pin_display);
74163907 859 i915_gem_gtt_bind_object(obj, obj->cache_level);
76aaf220
DV
860 }
861
e76e9aeb 862 i915_gem_chipset_flush(dev);
76aaf220 863}
7c2e6fdf 864
74163907 865int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
7c2e6fdf 866{
9da3da66 867 if (obj->has_dma_mapping)
74163907 868 return 0;
9da3da66
CW
869
870 if (!dma_map_sg(&obj->base.dev->pdev->dev,
871 obj->pages->sgl, obj->pages->nents,
872 PCI_DMA_BIDIRECTIONAL))
873 return -ENOSPC;
874
875 return 0;
7c2e6fdf
DV
876}
877
94ec8f61
BW
878static inline void gen8_set_pte(void __iomem *addr, gen8_gtt_pte_t pte)
879{
880#ifdef writeq
881 writeq(pte, addr);
882#else
883 iowrite32((u32)pte, addr);
884 iowrite32(pte >> 32, addr + 4);
885#endif
886}
887
888static void gen8_ggtt_insert_entries(struct i915_address_space *vm,
889 struct sg_table *st,
890 unsigned int first_entry,
891 enum i915_cache_level level)
892{
893 struct drm_i915_private *dev_priv = vm->dev->dev_private;
894 gen8_gtt_pte_t __iomem *gtt_entries =
895 (gen8_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
896 int i = 0;
897 struct sg_page_iter sg_iter;
898 dma_addr_t addr;
899
900 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
901 addr = sg_dma_address(sg_iter.sg) +
902 (sg_iter.sg_pgoffset << PAGE_SHIFT);
903 gen8_set_pte(&gtt_entries[i],
904 gen8_pte_encode(addr, level, true));
905 i++;
906 }
907
908 /*
909 * XXX: This serves as a posting read to make sure that the PTE has
910 * actually been updated. There is some concern that even though
911 * registers and PTEs are within the same BAR that they are potentially
912 * of NUMA access patterns. Therefore, even with the way we assume
913 * hardware should work, we must keep this posting read for paranoia.
914 */
915 if (i != 0)
916 WARN_ON(readq(&gtt_entries[i-1])
917 != gen8_pte_encode(addr, level, true));
918
919#if 0 /* TODO: Still needed on GEN8? */
920 /* This next bit makes the above posting read even more important. We
921 * want to flush the TLBs only after we're certain all the PTE updates
922 * have finished.
923 */
924 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
925 POSTING_READ(GFX_FLSH_CNTL_GEN6);
926#endif
927}
928
e76e9aeb
BW
929/*
930 * Binds an object into the global gtt with the specified cache level. The object
931 * will be accessible to the GPU via commands whose operands reference offsets
932 * within the global GTT as well as accessible by the GPU through the GMADR
933 * mapped BAR (dev_priv->mm.gtt->gtt).
934 */
853ba5d2 935static void gen6_ggtt_insert_entries(struct i915_address_space *vm,
7faf1ab2
DV
936 struct sg_table *st,
937 unsigned int first_entry,
938 enum i915_cache_level level)
e76e9aeb 939{
853ba5d2 940 struct drm_i915_private *dev_priv = vm->dev->dev_private;
e7c2b58b
BW
941 gen6_gtt_pte_t __iomem *gtt_entries =
942 (gen6_gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
6e995e23
ID
943 int i = 0;
944 struct sg_page_iter sg_iter;
e76e9aeb
BW
945 dma_addr_t addr;
946
6e995e23 947 for_each_sg_page(st->sgl, &sg_iter, st->nents, 0) {
2db76d7c 948 addr = sg_page_iter_dma_address(&sg_iter);
b35b380e 949 iowrite32(vm->pte_encode(addr, level, true), &gtt_entries[i]);
6e995e23 950 i++;
e76e9aeb
BW
951 }
952
e76e9aeb
BW
953 /* XXX: This serves as a posting read to make sure that the PTE has
954 * actually been updated. There is some concern that even though
955 * registers and PTEs are within the same BAR that they are potentially
956 * of NUMA access patterns. Therefore, even with the way we assume
957 * hardware should work, we must keep this posting read for paranoia.
958 */
959 if (i != 0)
853ba5d2 960 WARN_ON(readl(&gtt_entries[i-1]) !=
b35b380e 961 vm->pte_encode(addr, level, true));
0f9b91c7
BW
962
963 /* This next bit makes the above posting read even more important. We
964 * want to flush the TLBs only after we're certain all the PTE updates
965 * have finished.
966 */
967 I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
968 POSTING_READ(GFX_FLSH_CNTL_GEN6);
e76e9aeb
BW
969}
970
94ec8f61
BW
971static void gen8_ggtt_clear_range(struct i915_address_space *vm,
972 unsigned int first_entry,
973 unsigned int num_entries,
974 bool use_scratch)
975{
976 struct drm_i915_private *dev_priv = vm->dev->dev_private;
977 gen8_gtt_pte_t scratch_pte, __iomem *gtt_base =
978 (gen8_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
979 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
980 int i;
981
982 if (WARN(num_entries > max_entries,
983 "First entry = %d; Num entries = %d (max=%d)\n",
984 first_entry, num_entries, max_entries))
985 num_entries = max_entries;
986
987 scratch_pte = gen8_pte_encode(vm->scratch.addr,
988 I915_CACHE_LLC,
989 use_scratch);
990 for (i = 0; i < num_entries; i++)
991 gen8_set_pte(&gtt_base[i], scratch_pte);
992 readl(gtt_base);
993}
994
853ba5d2 995static void gen6_ggtt_clear_range(struct i915_address_space *vm,
7faf1ab2 996 unsigned int first_entry,
828c7908
BW
997 unsigned int num_entries,
998 bool use_scratch)
7faf1ab2 999{
853ba5d2 1000 struct drm_i915_private *dev_priv = vm->dev->dev_private;
e7c2b58b
BW
1001 gen6_gtt_pte_t scratch_pte, __iomem *gtt_base =
1002 (gen6_gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
a54c0c27 1003 const int max_entries = gtt_total_entries(dev_priv->gtt) - first_entry;
7faf1ab2
DV
1004 int i;
1005
1006 if (WARN(num_entries > max_entries,
1007 "First entry = %d; Num entries = %d (max=%d)\n",
1008 first_entry, num_entries, max_entries))
1009 num_entries = max_entries;
1010
828c7908
BW
1011 scratch_pte = vm->pte_encode(vm->scratch.addr, I915_CACHE_LLC, use_scratch);
1012
7faf1ab2
DV
1013 for (i = 0; i < num_entries; i++)
1014 iowrite32(scratch_pte, &gtt_base[i]);
1015 readl(gtt_base);
1016}
1017
853ba5d2 1018static void i915_ggtt_insert_entries(struct i915_address_space *vm,
7faf1ab2
DV
1019 struct sg_table *st,
1020 unsigned int pg_start,
1021 enum i915_cache_level cache_level)
1022{
1023 unsigned int flags = (cache_level == I915_CACHE_NONE) ?
1024 AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
1025
1026 intel_gtt_insert_sg_entries(st, pg_start, flags);
1027
1028}
1029
853ba5d2 1030static void i915_ggtt_clear_range(struct i915_address_space *vm,
7faf1ab2 1031 unsigned int first_entry,
828c7908
BW
1032 unsigned int num_entries,
1033 bool unused)
7faf1ab2
DV
1034{
1035 intel_gtt_clear_range(first_entry, num_entries);
1036}
1037
1038
74163907
DV
1039void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
1040 enum i915_cache_level cache_level)
d5bd1449
CW
1041{
1042 struct drm_device *dev = obj->base.dev;
7faf1ab2 1043 struct drm_i915_private *dev_priv = dev->dev_private;
853ba5d2 1044 const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
7faf1ab2 1045
853ba5d2
BW
1046 dev_priv->gtt.base.insert_entries(&dev_priv->gtt.base, obj->pages,
1047 entry,
1048 cache_level);
d5bd1449 1049
74898d7e 1050 obj->has_global_gtt_mapping = 1;
d5bd1449
CW
1051}
1052
05394f39 1053void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
74163907 1054{
7faf1ab2
DV
1055 struct drm_device *dev = obj->base.dev;
1056 struct drm_i915_private *dev_priv = dev->dev_private;
853ba5d2 1057 const unsigned long entry = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT;
7faf1ab2 1058
853ba5d2
BW
1059 dev_priv->gtt.base.clear_range(&dev_priv->gtt.base,
1060 entry,
828c7908
BW
1061 obj->base.size >> PAGE_SHIFT,
1062 true);
74898d7e
DV
1063
1064 obj->has_global_gtt_mapping = 0;
74163907
DV
1065}
1066
1067void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
7c2e6fdf 1068{
5c042287
BW
1069 struct drm_device *dev = obj->base.dev;
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 bool interruptible;
1072
1073 interruptible = do_idling(dev_priv);
1074
9da3da66
CW
1075 if (!obj->has_dma_mapping)
1076 dma_unmap_sg(&dev->pdev->dev,
1077 obj->pages->sgl, obj->pages->nents,
1078 PCI_DMA_BIDIRECTIONAL);
5c042287
BW
1079
1080 undo_idling(dev_priv, interruptible);
7c2e6fdf 1081}
644ec02b 1082
42d6ab48
CW
1083static void i915_gtt_color_adjust(struct drm_mm_node *node,
1084 unsigned long color,
1085 unsigned long *start,
1086 unsigned long *end)
1087{
1088 if (node->color != color)
1089 *start += 4096;
1090
1091 if (!list_empty(&node->node_list)) {
1092 node = list_entry(node->node_list.next,
1093 struct drm_mm_node,
1094 node_list);
1095 if (node->allocated && node->color != color)
1096 *end -= 4096;
1097 }
1098}
fbe5d36e 1099
d7e5008f
BW
1100void i915_gem_setup_global_gtt(struct drm_device *dev,
1101 unsigned long start,
1102 unsigned long mappable_end,
1103 unsigned long end)
644ec02b 1104{
e78891ca
BW
1105 /* Let GEM Manage all of the aperture.
1106 *
1107 * However, leave one page at the end still bound to the scratch page.
1108 * There are a number of places where the hardware apparently prefetches
1109 * past the end of the object, and we've seen multiple hangs with the
1110 * GPU head pointer stuck in a batchbuffer bound at the last page of the
1111 * aperture. One page should be enough to keep any prefetching inside
1112 * of the aperture.
1113 */
40d74980
BW
1114 struct drm_i915_private *dev_priv = dev->dev_private;
1115 struct i915_address_space *ggtt_vm = &dev_priv->gtt.base;
ed2f3452
CW
1116 struct drm_mm_node *entry;
1117 struct drm_i915_gem_object *obj;
1118 unsigned long hole_start, hole_end;
644ec02b 1119
35451cb6
BW
1120 BUG_ON(mappable_end > end);
1121
ed2f3452 1122 /* Subtract the guard page ... */
40d74980 1123 drm_mm_init(&ggtt_vm->mm, start, end - start - PAGE_SIZE);
42d6ab48 1124 if (!HAS_LLC(dev))
93bd8649 1125 dev_priv->gtt.base.mm.color_adjust = i915_gtt_color_adjust;
644ec02b 1126
ed2f3452 1127 /* Mark any preallocated objects as occupied */
35c20a60 1128 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
40d74980 1129 struct i915_vma *vma = i915_gem_obj_to_vma(obj, ggtt_vm);
b3a070cc 1130 int ret;
edd41a87 1131 DRM_DEBUG_KMS("reserving preallocated space: %lx + %zx\n",
c6cfb325
BW
1132 i915_gem_obj_ggtt_offset(obj), obj->base.size);
1133
1134 WARN_ON(i915_gem_obj_ggtt_bound(obj));
40d74980 1135 ret = drm_mm_reserve_node(&ggtt_vm->mm, &vma->node);
c6cfb325 1136 if (ret)
b3a070cc 1137 DRM_DEBUG_KMS("Reservation failed\n");
ed2f3452
CW
1138 obj->has_global_gtt_mapping = 1;
1139 }
1140
853ba5d2
BW
1141 dev_priv->gtt.base.start = start;
1142 dev_priv->gtt.base.total = end - start;
644ec02b 1143
ed2f3452 1144 /* Clear any non-preallocated blocks */
40d74980 1145 drm_mm_for_each_hole(entry, &ggtt_vm->mm, hole_start, hole_end) {
853ba5d2 1146 const unsigned long count = (hole_end - hole_start) / PAGE_SIZE;
ed2f3452
CW
1147 DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
1148 hole_start, hole_end);
828c7908 1149 ggtt_vm->clear_range(ggtt_vm, hole_start / PAGE_SIZE, count, true);
ed2f3452
CW
1150 }
1151
1152 /* And finally clear the reserved guard page */
828c7908 1153 ggtt_vm->clear_range(ggtt_vm, end / PAGE_SIZE - 1, 1, true);
e76e9aeb
BW
1154}
1155
d7e5008f
BW
1156static bool
1157intel_enable_ppgtt(struct drm_device *dev)
1158{
1159 if (i915_enable_ppgtt >= 0)
1160 return i915_enable_ppgtt;
1161
1162#ifdef CONFIG_INTEL_IOMMU
1163 /* Disable ppgtt on SNB if VT-d is on. */
1164 if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
1165 return false;
1166#endif
1167
1168 return true;
1169}
1170
1171void i915_gem_init_global_gtt(struct drm_device *dev)
1172{
1173 struct drm_i915_private *dev_priv = dev->dev_private;
1174 unsigned long gtt_size, mappable_size;
d7e5008f 1175
853ba5d2 1176 gtt_size = dev_priv->gtt.base.total;
93d18799 1177 mappable_size = dev_priv->gtt.mappable_end;
d7e5008f
BW
1178
1179 if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
e78891ca 1180 int ret;
3eb1c005
BW
1181
1182 if (INTEL_INFO(dev)->gen <= 7) {
1183 /* PPGTT pdes are stolen from global gtt ptes, so shrink the
1184 * aperture accordingly when using aliasing ppgtt. */
6670a5a5 1185 gtt_size -= GEN6_PPGTT_PD_ENTRIES * PAGE_SIZE;
3eb1c005 1186 }
d7e5008f
BW
1187
1188 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
1189
1190 ret = i915_gem_init_aliasing_ppgtt(dev);
e78891ca 1191 if (!ret)
d7e5008f 1192 return;
e78891ca
BW
1193
1194 DRM_ERROR("Aliased PPGTT setup failed %d\n", ret);
93bd8649 1195 drm_mm_takedown(&dev_priv->gtt.base.mm);
b42218c1
VS
1196 if (INTEL_INFO(dev)->gen < 8)
1197 gtt_size += GEN6_PPGTT_PD_ENTRIES*PAGE_SIZE;
d7e5008f 1198 }
e78891ca 1199 i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
e76e9aeb
BW
1200}
1201
1202static int setup_scratch_page(struct drm_device *dev)
1203{
1204 struct drm_i915_private *dev_priv = dev->dev_private;
1205 struct page *page;
1206 dma_addr_t dma_addr;
1207
1208 page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
1209 if (page == NULL)
1210 return -ENOMEM;
1211 get_page(page);
1212 set_pages_uc(page, 1);
1213
1214#ifdef CONFIG_INTEL_IOMMU
1215 dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
1216 PCI_DMA_BIDIRECTIONAL);
1217 if (pci_dma_mapping_error(dev->pdev, dma_addr))
1218 return -EINVAL;
1219#else
1220 dma_addr = page_to_phys(page);
1221#endif
853ba5d2
BW
1222 dev_priv->gtt.base.scratch.page = page;
1223 dev_priv->gtt.base.scratch.addr = dma_addr;
e76e9aeb
BW
1224
1225 return 0;
1226}
1227
1228static void teardown_scratch_page(struct drm_device *dev)
1229{
1230 struct drm_i915_private *dev_priv = dev->dev_private;
853ba5d2
BW
1231 struct page *page = dev_priv->gtt.base.scratch.page;
1232
1233 set_pages_wb(page, 1);
1234 pci_unmap_page(dev->pdev, dev_priv->gtt.base.scratch.addr,
e76e9aeb 1235 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
853ba5d2
BW
1236 put_page(page);
1237 __free_page(page);
e76e9aeb
BW
1238}
1239
1240static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
1241{
1242 snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
1243 snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
1244 return snb_gmch_ctl << 20;
1245}
1246
9459d252
BW
1247static inline unsigned int gen8_get_total_gtt_size(u16 bdw_gmch_ctl)
1248{
1249 bdw_gmch_ctl >>= BDW_GMCH_GGMS_SHIFT;
1250 bdw_gmch_ctl &= BDW_GMCH_GGMS_MASK;
1251 if (bdw_gmch_ctl)
1252 bdw_gmch_ctl = 1 << bdw_gmch_ctl;
3a2ffb65
BW
1253 if (bdw_gmch_ctl > 4) {
1254 WARN_ON(!i915_preliminary_hw_support);
1255 return 4<<20;
1256 }
1257
9459d252
BW
1258 return bdw_gmch_ctl << 20;
1259}
1260
baa09f5f 1261static inline size_t gen6_get_stolen_size(u16 snb_gmch_ctl)
e76e9aeb
BW
1262{
1263 snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
1264 snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
1265 return snb_gmch_ctl << 25; /* 32 MB units */
1266}
1267
9459d252
BW
1268static inline size_t gen8_get_stolen_size(u16 bdw_gmch_ctl)
1269{
1270 bdw_gmch_ctl >>= BDW_GMCH_GMS_SHIFT;
1271 bdw_gmch_ctl &= BDW_GMCH_GMS_MASK;
1272 return bdw_gmch_ctl << 25; /* 32 MB units */
1273}
1274
63340133
BW
1275static int ggtt_probe_common(struct drm_device *dev,
1276 size_t gtt_size)
1277{
1278 struct drm_i915_private *dev_priv = dev->dev_private;
1279 phys_addr_t gtt_bus_addr;
1280 int ret;
1281
1282 /* For Modern GENs the PTEs and register space are split in the BAR */
1283 gtt_bus_addr = pci_resource_start(dev->pdev, 0) +
1284 (pci_resource_len(dev->pdev, 0) / 2);
1285
1286 dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr, gtt_size);
1287 if (!dev_priv->gtt.gsm) {
1288 DRM_ERROR("Failed to map the gtt page table\n");
1289 return -ENOMEM;
1290 }
1291
1292 ret = setup_scratch_page(dev);
1293 if (ret) {
1294 DRM_ERROR("Scratch setup failed\n");
1295 /* iounmap will also get called at remove, but meh */
1296 iounmap(dev_priv->gtt.gsm);
1297 }
1298
1299 return ret;
1300}
1301
fbe5d36e
BW
1302/* The GGTT and PPGTT need a private PPAT setup in order to handle cacheability
1303 * bits. When using advanced contexts each context stores its own PAT, but
1304 * writing this data shouldn't be harmful even in those cases. */
1305static void gen8_setup_private_ppat(struct drm_i915_private *dev_priv)
1306{
1307#define GEN8_PPAT_UC (0<<0)
1308#define GEN8_PPAT_WC (1<<0)
1309#define GEN8_PPAT_WT (2<<0)
1310#define GEN8_PPAT_WB (3<<0)
1311#define GEN8_PPAT_ELLC_OVERRIDE (0<<2)
1312/* FIXME(BDW): Bspec is completely confused about cache control bits. */
1313#define GEN8_PPAT_LLC (1<<2)
1314#define GEN8_PPAT_LLCELLC (2<<2)
1315#define GEN8_PPAT_LLCeLLC (3<<2)
1316#define GEN8_PPAT_AGE(x) (x<<4)
1317#define GEN8_PPAT(i, x) ((uint64_t) (x) << ((i) * 8))
1318 uint64_t pat;
1319
1320 pat = GEN8_PPAT(0, GEN8_PPAT_WB | GEN8_PPAT_LLC) | /* for normal objects, no eLLC */
1321 GEN8_PPAT(1, GEN8_PPAT_WC | GEN8_PPAT_LLCELLC) | /* for something pointing to ptes? */
1322 GEN8_PPAT(2, GEN8_PPAT_WT | GEN8_PPAT_LLCELLC) | /* for scanout with eLLC */
1323 GEN8_PPAT(3, GEN8_PPAT_UC) | /* Uncached objects, mostly for scanout */
1324 GEN8_PPAT(4, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(0)) |
1325 GEN8_PPAT(5, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(1)) |
1326 GEN8_PPAT(6, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(2)) |
1327 GEN8_PPAT(7, GEN8_PPAT_WB | GEN8_PPAT_LLCELLC | GEN8_PPAT_AGE(3));
1328
1329 /* XXX: spec defines this as 2 distinct registers. It's unclear if a 64b
1330 * write would work. */
1331 I915_WRITE(GEN8_PRIVATE_PAT, pat);
1332 I915_WRITE(GEN8_PRIVATE_PAT + 4, pat >> 32);
1333}
1334
63340133
BW
1335static int gen8_gmch_probe(struct drm_device *dev,
1336 size_t *gtt_total,
1337 size_t *stolen,
1338 phys_addr_t *mappable_base,
1339 unsigned long *mappable_end)
1340{
1341 struct drm_i915_private *dev_priv = dev->dev_private;
1342 unsigned int gtt_size;
1343 u16 snb_gmch_ctl;
1344 int ret;
1345
1346 /* TODO: We're not aware of mappable constraints on gen8 yet */
1347 *mappable_base = pci_resource_start(dev->pdev, 2);
1348 *mappable_end = pci_resource_len(dev->pdev, 2);
1349
1350 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(39)))
1351 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(39));
1352
1353 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
1354
1355 *stolen = gen8_get_stolen_size(snb_gmch_ctl);
1356
1357 gtt_size = gen8_get_total_gtt_size(snb_gmch_ctl);
d31eb10e 1358 *gtt_total = (gtt_size / sizeof(gen8_gtt_pte_t)) << PAGE_SHIFT;
63340133 1359
fbe5d36e
BW
1360 gen8_setup_private_ppat(dev_priv);
1361
63340133
BW
1362 ret = ggtt_probe_common(dev, gtt_size);
1363
94ec8f61
BW
1364 dev_priv->gtt.base.clear_range = gen8_ggtt_clear_range;
1365 dev_priv->gtt.base.insert_entries = gen8_ggtt_insert_entries;
63340133
BW
1366
1367 return ret;
1368}
1369
baa09f5f
BW
1370static int gen6_gmch_probe(struct drm_device *dev,
1371 size_t *gtt_total,
41907ddc
BW
1372 size_t *stolen,
1373 phys_addr_t *mappable_base,
1374 unsigned long *mappable_end)
e76e9aeb
BW
1375{
1376 struct drm_i915_private *dev_priv = dev->dev_private;
baa09f5f 1377 unsigned int gtt_size;
e76e9aeb 1378 u16 snb_gmch_ctl;
e76e9aeb
BW
1379 int ret;
1380
41907ddc
BW
1381 *mappable_base = pci_resource_start(dev->pdev, 2);
1382 *mappable_end = pci_resource_len(dev->pdev, 2);
1383
baa09f5f
BW
1384 /* 64/512MB is the current min/max we actually know of, but this is just
1385 * a coarse sanity check.
e76e9aeb 1386 */
41907ddc 1387 if ((*mappable_end < (64<<20) || (*mappable_end > (512<<20)))) {
baa09f5f
BW
1388 DRM_ERROR("Unknown GMADR size (%lx)\n",
1389 dev_priv->gtt.mappable_end);
1390 return -ENXIO;
e76e9aeb
BW
1391 }
1392
e76e9aeb
BW
1393 if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
1394 pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
e76e9aeb 1395 pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
e76e9aeb 1396
c4ae25ec 1397 *stolen = gen6_get_stolen_size(snb_gmch_ctl);
a93e4161 1398
63340133
BW
1399 gtt_size = gen6_get_total_gtt_size(snb_gmch_ctl);
1400 *gtt_total = (gtt_size / sizeof(gen6_gtt_pte_t)) << PAGE_SHIFT;
e76e9aeb 1401
63340133 1402 ret = ggtt_probe_common(dev, gtt_size);
e76e9aeb 1403
853ba5d2
BW
1404 dev_priv->gtt.base.clear_range = gen6_ggtt_clear_range;
1405 dev_priv->gtt.base.insert_entries = gen6_ggtt_insert_entries;
7faf1ab2 1406
e76e9aeb
BW
1407 return ret;
1408}
1409
853ba5d2 1410static void gen6_gmch_remove(struct i915_address_space *vm)
e76e9aeb 1411{
853ba5d2
BW
1412
1413 struct i915_gtt *gtt = container_of(vm, struct i915_gtt, base);
1414 iounmap(gtt->gsm);
1415 teardown_scratch_page(vm->dev);
644ec02b 1416}
baa09f5f
BW
1417
1418static int i915_gmch_probe(struct drm_device *dev,
1419 size_t *gtt_total,
41907ddc
BW
1420 size_t *stolen,
1421 phys_addr_t *mappable_base,
1422 unsigned long *mappable_end)
baa09f5f
BW
1423{
1424 struct drm_i915_private *dev_priv = dev->dev_private;
1425 int ret;
1426
baa09f5f
BW
1427 ret = intel_gmch_probe(dev_priv->bridge_dev, dev_priv->dev->pdev, NULL);
1428 if (!ret) {
1429 DRM_ERROR("failed to set up gmch\n");
1430 return -EIO;
1431 }
1432
41907ddc 1433 intel_gtt_get(gtt_total, stolen, mappable_base, mappable_end);
baa09f5f
BW
1434
1435 dev_priv->gtt.do_idle_maps = needs_idle_maps(dev_priv->dev);
853ba5d2
BW
1436 dev_priv->gtt.base.clear_range = i915_ggtt_clear_range;
1437 dev_priv->gtt.base.insert_entries = i915_ggtt_insert_entries;
baa09f5f
BW
1438
1439 return 0;
1440}
1441
853ba5d2 1442static void i915_gmch_remove(struct i915_address_space *vm)
baa09f5f
BW
1443{
1444 intel_gmch_remove();
1445}
1446
1447int i915_gem_gtt_init(struct drm_device *dev)
1448{
1449 struct drm_i915_private *dev_priv = dev->dev_private;
1450 struct i915_gtt *gtt = &dev_priv->gtt;
baa09f5f
BW
1451 int ret;
1452
baa09f5f 1453 if (INTEL_INFO(dev)->gen <= 5) {
b2f21b4d 1454 gtt->gtt_probe = i915_gmch_probe;
853ba5d2 1455 gtt->base.cleanup = i915_gmch_remove;
63340133 1456 } else if (INTEL_INFO(dev)->gen < 8) {
b2f21b4d 1457 gtt->gtt_probe = gen6_gmch_probe;
853ba5d2 1458 gtt->base.cleanup = gen6_gmch_remove;
4d15c145 1459 if (IS_HASWELL(dev) && dev_priv->ellc_size)
853ba5d2 1460 gtt->base.pte_encode = iris_pte_encode;
4d15c145 1461 else if (IS_HASWELL(dev))
853ba5d2 1462 gtt->base.pte_encode = hsw_pte_encode;
b2f21b4d 1463 else if (IS_VALLEYVIEW(dev))
853ba5d2 1464 gtt->base.pte_encode = byt_pte_encode;
350ec881
CW
1465 else if (INTEL_INFO(dev)->gen >= 7)
1466 gtt->base.pte_encode = ivb_pte_encode;
b2f21b4d 1467 else
350ec881 1468 gtt->base.pte_encode = snb_pte_encode;
63340133
BW
1469 } else {
1470 dev_priv->gtt.gtt_probe = gen8_gmch_probe;
1471 dev_priv->gtt.base.cleanup = gen6_gmch_remove;
baa09f5f
BW
1472 }
1473
853ba5d2 1474 ret = gtt->gtt_probe(dev, &gtt->base.total, &gtt->stolen_size,
b2f21b4d 1475 &gtt->mappable_base, &gtt->mappable_end);
a54c0c27 1476 if (ret)
baa09f5f 1477 return ret;
baa09f5f 1478
853ba5d2
BW
1479 gtt->base.dev = dev;
1480
baa09f5f 1481 /* GMADR is the PCI mmio aperture into the global GTT. */
853ba5d2
BW
1482 DRM_INFO("Memory usable by graphics device = %zdM\n",
1483 gtt->base.total >> 20);
b2f21b4d
BW
1484 DRM_DEBUG_DRIVER("GMADR size = %ldM\n", gtt->mappable_end >> 20);
1485 DRM_DEBUG_DRIVER("GTT stolen size = %zdM\n", gtt->stolen_size >> 20);
baa09f5f
BW
1486
1487 return 0;
1488}
This page took 0.273429 seconds and 5 git commands to generate.