drm/i915/guc: pass request (not client) to i915_guc_{wq_check_space, submit}()
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_guc_submission.c
CommitLineData
bac427f8
AD
1/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 */
24#include <linux/firmware.h>
25#include <linux/circ_buf.h>
26#include "i915_drv.h"
27#include "intel_guc.h"
28
44a28b1d 29/**
feda33ef 30 * DOC: GuC-based command submission
44a28b1d
DG
31 *
32 * i915_guc_client:
33 * We use the term client to avoid confusion with contexts. A i915_guc_client is
34 * equivalent to GuC object guc_context_desc. This context descriptor is
35 * allocated from a pool of 1024 entries. Kernel driver will allocate doorbell
36 * and workqueue for it. Also the process descriptor (guc_process_desc), which
37 * is mapped to client space. So the client can write Work Item then ring the
38 * doorbell.
39 *
40 * To simplify the implementation, we allocate one gem object that contains all
41 * pages for doorbell, process descriptor and workqueue.
42 *
43 * The Scratch registers:
44 * There are 16 MMIO-based registers start from 0xC180. The kernel driver writes
45 * a value to the action register (SOFT_SCRATCH_0) along with any data. It then
46 * triggers an interrupt on the GuC via another register write (0xC4C8).
47 * Firmware writes a success/fail code back to the action register after
48 * processes the request. The kernel driver polls waiting for this update and
49 * then proceeds.
50 * See host2guc_action()
51 *
52 * Doorbells:
53 * Doorbells are interrupts to uKernel. A doorbell is a single cache line (QW)
54 * mapped into process space.
55 *
56 * Work Items:
57 * There are several types of work items that the host may place into a
58 * workqueue, each with its own requirements and limitations. Currently only
59 * WQ_TYPE_INORDER is needed to support legacy submission via GuC, which
60 * represents in-order queue. The kernel driver packs ring tail pointer and an
61 * ELSP context descriptor dword into Work Item.
62 * See guc_add_workqueue_item()
63 *
64 */
65
66/*
67 * Read GuC command/status register (SOFT_SCRATCH_0)
68 * Return true if it contains a response rather than a command
69 */
70static inline bool host2guc_action_response(struct drm_i915_private *dev_priv,
71 u32 *status)
72{
73 u32 val = I915_READ(SOFT_SCRATCH(0));
74 *status = val;
75 return GUC2HOST_IS_RESPONSE(val);
76}
77
78static int host2guc_action(struct intel_guc *guc, u32 *data, u32 len)
79{
80 struct drm_i915_private *dev_priv = guc_to_i915(guc);
81 u32 status;
82 int i;
83 int ret;
84
85 if (WARN_ON(len < 1 || len > 15))
86 return -EINVAL;
87
88 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
44a28b1d
DG
89
90 dev_priv->guc.action_count += 1;
91 dev_priv->guc.action_cmd = data[0];
92
93 for (i = 0; i < len; i++)
94 I915_WRITE(SOFT_SCRATCH(i), data[i]);
95
96 POSTING_READ(SOFT_SCRATCH(i - 1));
97
98 I915_WRITE(HOST2GUC_INTERRUPT, HOST2GUC_TRIGGER);
99
100 /* No HOST2GUC command should take longer than 10ms */
101 ret = wait_for_atomic(host2guc_action_response(dev_priv, &status), 10);
102 if (status != GUC2HOST_STATUS_SUCCESS) {
103 /*
104 * Either the GuC explicitly returned an error (which
105 * we convert to -EIO here) or no response at all was
106 * received within the timeout limit (-ETIMEDOUT)
107 */
108 if (ret != -ETIMEDOUT)
109 ret = -EIO;
110
111 DRM_ERROR("GUC: host2guc action 0x%X failed. ret=%d "
112 "status=0x%08X response=0x%08X\n",
113 data[0], ret, status,
114 I915_READ(SOFT_SCRATCH(15)));
115
116 dev_priv->guc.action_fail += 1;
117 dev_priv->guc.action_err = ret;
118 }
119 dev_priv->guc.action_status = status;
120
44a28b1d
DG
121 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
122
123 return ret;
124}
125
126/*
127 * Tell the GuC to allocate or deallocate a specific doorbell
128 */
129
130static int host2guc_allocate_doorbell(struct intel_guc *guc,
131 struct i915_guc_client *client)
132{
133 u32 data[2];
134
135 data[0] = HOST2GUC_ACTION_ALLOCATE_DOORBELL;
136 data[1] = client->ctx_index;
137
138 return host2guc_action(guc, data, 2);
139}
140
141static int host2guc_release_doorbell(struct intel_guc *guc,
142 struct i915_guc_client *client)
143{
144 u32 data[2];
145
146 data[0] = HOST2GUC_ACTION_DEALLOCATE_DOORBELL;
147 data[1] = client->ctx_index;
148
149 return host2guc_action(guc, data, 2);
150}
151
f5d3c3ea
AD
152static int host2guc_sample_forcewake(struct intel_guc *guc,
153 struct i915_guc_client *client)
154{
155 struct drm_i915_private *dev_priv = guc_to_i915(guc);
93f25318 156 struct drm_device *dev = dev_priv->dev;
f5d3c3ea
AD
157 u32 data[2];
158
159 data[0] = HOST2GUC_ACTION_SAMPLE_FORCEWAKE;
93f25318 160 /* WaRsDisableCoarsePowerGating:skl,bxt */
dc97997a 161 if (!intel_enable_rc6() || NEEDS_WaRsDisableCoarsePowerGating(dev))
93f25318
AD
162 data[1] = 0;
163 else
164 /* bit 0 and 1 are for Render and Media domain separately */
165 data[1] = GUC_FORCEWAKE_RENDER | GUC_FORCEWAKE_MEDIA;
166
167 return host2guc_action(guc, data, ARRAY_SIZE(data));
f5d3c3ea
AD
168}
169
44a28b1d
DG
170/*
171 * Initialise, update, or clear doorbell data shared with the GuC
172 *
173 * These functions modify shared data and so need access to the mapped
174 * client object which contains the page being used for the doorbell
175 */
176
177static void guc_init_doorbell(struct intel_guc *guc,
178 struct i915_guc_client *client)
179{
180 struct guc_doorbell_info *doorbell;
44a28b1d 181
0d92a6a4 182 doorbell = client->client_base + client->doorbell_offset;
44a28b1d 183
0d92a6a4 184 doorbell->db_status = GUC_DOORBELL_ENABLED;
44a28b1d 185 doorbell->cookie = 0;
44a28b1d
DG
186}
187
188static int guc_ring_doorbell(struct i915_guc_client *gc)
189{
190 struct guc_process_desc *desc;
191 union guc_doorbell_qw db_cmp, db_exc, db_ret;
192 union guc_doorbell_qw *db;
44a28b1d
DG
193 int attempt = 2, ret = -EAGAIN;
194
0d92a6a4 195 desc = gc->client_base + gc->proc_desc_offset;
44a28b1d
DG
196
197 /* Update the tail so it is visible to GuC */
198 desc->tail = gc->wq_tail;
199
200 /* current cookie */
201 db_cmp.db_status = GUC_DOORBELL_ENABLED;
202 db_cmp.cookie = gc->cookie;
203
204 /* cookie to be updated */
205 db_exc.db_status = GUC_DOORBELL_ENABLED;
206 db_exc.cookie = gc->cookie + 1;
207 if (db_exc.cookie == 0)
208 db_exc.cookie = 1;
209
210 /* pointer of current doorbell cacheline */
0d92a6a4 211 db = gc->client_base + gc->doorbell_offset;
44a28b1d
DG
212
213 while (attempt--) {
214 /* lets ring the doorbell */
215 db_ret.value_qw = atomic64_cmpxchg((atomic64_t *)db,
216 db_cmp.value_qw, db_exc.value_qw);
217
218 /* if the exchange was successfully executed */
219 if (db_ret.value_qw == db_cmp.value_qw) {
220 /* db was successfully rung */
221 gc->cookie = db_exc.cookie;
222 ret = 0;
223 break;
224 }
225
226 /* XXX: doorbell was lost and need to acquire it again */
227 if (db_ret.db_status == GUC_DOORBELL_DISABLED)
228 break;
229
230 DRM_ERROR("Cookie mismatch. Expected %d, returned %d\n",
231 db_cmp.cookie, db_ret.cookie);
232
233 /* update the cookie to newly read cookie from GuC */
234 db_cmp.cookie = db_ret.cookie;
235 db_exc.cookie = db_ret.cookie + 1;
236 if (db_exc.cookie == 0)
237 db_exc.cookie = 1;
238 }
239
44a28b1d
DG
240 return ret;
241}
242
243static void guc_disable_doorbell(struct intel_guc *guc,
244 struct i915_guc_client *client)
245{
246 struct drm_i915_private *dev_priv = guc_to_i915(guc);
247 struct guc_doorbell_info *doorbell;
f0f59a00 248 i915_reg_t drbreg = GEN8_DRBREGL(client->doorbell_id);
44a28b1d
DG
249 int value;
250
0d92a6a4 251 doorbell = client->client_base + client->doorbell_offset;
44a28b1d 252
0d92a6a4 253 doorbell->db_status = GUC_DOORBELL_DISABLED;
44a28b1d
DG
254
255 I915_WRITE(drbreg, I915_READ(drbreg) & ~GEN8_DRB_VALID);
256
257 value = I915_READ(drbreg);
258 WARN_ON((value & GEN8_DRB_VALID) != 0);
259
260 I915_WRITE(GEN8_DRBREGU(client->doorbell_id), 0);
261 I915_WRITE(drbreg, 0);
262
263 /* XXX: wait for any interrupts */
264 /* XXX: wait for workqueue to drain */
265}
266
267/*
268 * Select, assign and relase doorbell cachelines
269 *
270 * These functions track which doorbell cachelines are in use.
271 * The data they manipulate is protected by the host2guc lock.
272 */
273
274static uint32_t select_doorbell_cacheline(struct intel_guc *guc)
275{
276 const uint32_t cacheline_size = cache_line_size();
277 uint32_t offset;
278
44a28b1d
DG
279 /* Doorbell uses a single cache line within a page */
280 offset = offset_in_page(guc->db_cacheline);
281
282 /* Moving to next cache line to reduce contention */
283 guc->db_cacheline += cacheline_size;
284
44a28b1d
DG
285 DRM_DEBUG_DRIVER("selected doorbell cacheline 0x%x, next 0x%x, linesize %u\n",
286 offset, guc->db_cacheline, cacheline_size);
287
288 return offset;
289}
290
291static uint16_t assign_doorbell(struct intel_guc *guc, uint32_t priority)
292{
293 /*
294 * The bitmap is split into two halves; the first half is used for
295 * normal priority contexts, the second half for high-priority ones.
296 * Note that logically higher priorities are numerically less than
297 * normal ones, so the test below means "is it high-priority?"
298 */
299 const bool hi_pri = (priority <= GUC_CTX_PRIORITY_HIGH);
300 const uint16_t half = GUC_MAX_DOORBELLS / 2;
301 const uint16_t start = hi_pri ? half : 0;
302 const uint16_t end = start + half;
303 uint16_t id;
304
44a28b1d
DG
305 id = find_next_zero_bit(guc->doorbell_bitmap, end, start);
306 if (id == end)
307 id = GUC_INVALID_DOORBELL_ID;
308 else
309 bitmap_set(guc->doorbell_bitmap, id, 1);
44a28b1d
DG
310
311 DRM_DEBUG_DRIVER("assigned %s priority doorbell id 0x%x\n",
312 hi_pri ? "high" : "normal", id);
313
314 return id;
315}
316
317static void release_doorbell(struct intel_guc *guc, uint16_t id)
318{
44a28b1d 319 bitmap_clear(guc->doorbell_bitmap, id, 1);
44a28b1d
DG
320}
321
322/*
323 * Initialise the process descriptor shared with the GuC firmware.
324 */
325static void guc_init_proc_desc(struct intel_guc *guc,
326 struct i915_guc_client *client)
327{
328 struct guc_process_desc *desc;
44a28b1d 329
0d92a6a4 330 desc = client->client_base + client->proc_desc_offset;
44a28b1d
DG
331
332 memset(desc, 0, sizeof(*desc));
333
334 /*
335 * XXX: pDoorbell and WQVBaseAddress are pointers in process address
336 * space for ring3 clients (set them as in mmap_ioctl) or kernel
337 * space for kernel clients (map on demand instead? May make debug
338 * easier to have it mapped).
339 */
340 desc->wq_base_addr = 0;
341 desc->db_base_addr = 0;
342
343 desc->context_id = client->ctx_index;
344 desc->wq_size_bytes = client->wq_size;
345 desc->wq_status = WQ_STATUS_ACTIVE;
346 desc->priority = client->priority;
44a28b1d
DG
347}
348
349/*
350 * Initialise/clear the context descriptor shared with the GuC firmware.
351 *
352 * This descriptor tells the GuC where (in GGTT space) to find the important
353 * data structures relating to this client (doorbell, process descriptor,
354 * write queue, etc).
355 */
356
357static void guc_init_ctx_desc(struct intel_guc *guc,
358 struct i915_guc_client *client)
359{
86e06cc0 360 struct drm_i915_gem_object *client_obj = client->client_obj;
397097b0 361 struct drm_i915_private *dev_priv = guc_to_i915(guc);
e2f80391 362 struct intel_engine_cs *engine;
d1675198 363 struct intel_context *ctx = client->owner;
44a28b1d
DG
364 struct guc_context_desc desc;
365 struct sg_table *sg;
c3232b18 366 enum intel_engine_id id;
86e06cc0 367 u32 gfx_addr;
44a28b1d
DG
368
369 memset(&desc, 0, sizeof(desc));
370
371 desc.attribute = GUC_CTX_DESC_ATTR_ACTIVE | GUC_CTX_DESC_ATTR_KERNEL;
372 desc.context_id = client->ctx_index;
373 desc.priority = client->priority;
44a28b1d
DG
374 desc.db_id = client->doorbell_id;
375
c3232b18 376 for_each_engine_id(engine, dev_priv, id) {
e2f80391 377 struct guc_execlist_context *lrc = &desc.lrc[engine->guc_id];
d1675198
AD
378 struct drm_i915_gem_object *obj;
379 uint64_t ctx_desc;
380
381 /* TODO: We have a design issue to be solved here. Only when we
382 * receive the first batch, we know which engine is used by the
383 * user. But here GuC expects the lrc and ring to be pinned. It
384 * is not an issue for default context, which is the only one
385 * for now who owns a GuC client. But for future owner of GuC
386 * client, need to make sure lrc is pinned prior to enter here.
387 */
c3232b18 388 obj = ctx->engine[id].state;
d1675198
AD
389 if (!obj)
390 break; /* XXX: continue? */
391
e2f80391 392 ctx_desc = intel_lr_context_descriptor(ctx, engine);
d1675198
AD
393 lrc->context_desc = (u32)ctx_desc;
394
395 /* The state page is after PPHWSP */
86e06cc0
DG
396 gfx_addr = i915_gem_obj_ggtt_offset(obj);
397 lrc->ring_lcra = gfx_addr + LRC_STATE_PN * PAGE_SIZE;
d1675198 398 lrc->context_id = (client->ctx_index << GUC_ELC_CTXID_OFFSET) |
e2f80391 399 (engine->guc_id << GUC_ELC_ENGINE_OFFSET);
d1675198 400
c3232b18 401 obj = ctx->engine[id].ringbuf->obj;
86e06cc0 402 gfx_addr = i915_gem_obj_ggtt_offset(obj);
d1675198 403
86e06cc0
DG
404 lrc->ring_begin = gfx_addr;
405 lrc->ring_end = gfx_addr + obj->base.size - 1;
406 lrc->ring_next_free_location = gfx_addr;
d1675198
AD
407 lrc->ring_current_tail_pointer_value = 0;
408
e2f80391 409 desc.engines_used |= (1 << engine->guc_id);
d1675198
AD
410 }
411
412 WARN_ON(desc.engines_used == 0);
413
44a28b1d 414 /*
86e06cc0
DG
415 * The doorbell, process descriptor, and workqueue are all parts
416 * of the client object, which the GuC will reference via the GGTT
44a28b1d 417 */
86e06cc0
DG
418 gfx_addr = i915_gem_obj_ggtt_offset(client_obj);
419 desc.db_trigger_phy = sg_dma_address(client_obj->pages->sgl) +
420 client->doorbell_offset;
421 desc.db_trigger_cpu = (uintptr_t)client->client_base +
422 client->doorbell_offset;
423 desc.db_trigger_uk = gfx_addr + client->doorbell_offset;
424 desc.process_desc = gfx_addr + client->proc_desc_offset;
425 desc.wq_addr = gfx_addr + client->wq_offset;
44a28b1d
DG
426 desc.wq_size = client->wq_size;
427
428 /*
429 * XXX: Take LRCs from an existing intel_context if this is not an
430 * IsKMDCreatedContext client
431 */
432 desc.desc_private = (uintptr_t)client;
433
434 /* Pool context is pinned already */
435 sg = guc->ctx_pool_obj->pages;
436 sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
437 sizeof(desc) * client->ctx_index);
438}
439
440static void guc_fini_ctx_desc(struct intel_guc *guc,
441 struct i915_guc_client *client)
442{
443 struct guc_context_desc desc;
444 struct sg_table *sg;
445
446 memset(&desc, 0, sizeof(desc));
447
448 sg = guc->ctx_pool_obj->pages;
449 sg_pcopy_from_buffer(sg->sgl, sg->nents, &desc, sizeof(desc),
450 sizeof(desc) * client->ctx_index);
451}
452
7c2c270d
DG
453/**
454 * i915_guc_wq_check_space() - check that the GuC can accept a request
455 * @request: request associated with the commands
456 *
457 * Return: 0 if space is available
458 * -EAGAIN if space is not currently available
459 *
460 * This function must be called (and must return 0) before a request
461 * is submitted to the GuC via i915_guc_submit() below. Once a result
462 * of 0 has been returned, it remains valid until (but only until)
463 * the next call to submit().
464 *
465 * This precheck allows the caller to determine in advance that space
466 * will be available for the next submission before committing resources
467 * to it, and helps avoid late failures with complicated recovery paths.
468 */
469int i915_guc_wq_check_space(struct drm_i915_gem_request *request)
44a28b1d 470{
7c2c270d
DG
471 const size_t size = sizeof(struct guc_wq_item);
472 struct i915_guc_client *gc = request->i915->guc.execbuf_client;
44a28b1d 473 struct guc_process_desc *desc;
5a843307 474 int ret = -ETIMEDOUT, timeout_counter = 200;
44a28b1d 475
7c2c270d 476 GEM_BUG_ON(gc == NULL);
a7e02199 477
0d92a6a4 478 desc = gc->client_base + gc->proc_desc_offset;
44a28b1d
DG
479
480 while (timeout_counter-- > 0) {
a5916e8f 481 if (CIRC_SPACE(gc->wq_tail, desc->head, gc->wq_size) >= size) {
5a843307 482 ret = 0;
a7e02199 483 break;
44a28b1d 484 }
5a843307
AD
485
486 if (timeout_counter)
487 usleep_range(1000, 2000);
44a28b1d
DG
488 };
489
44a28b1d
DG
490 return ret;
491}
492
493static int guc_add_workqueue_item(struct i915_guc_client *gc,
494 struct drm_i915_gem_request *rq)
495{
a5916e8f 496 struct guc_process_desc *desc;
44a28b1d
DG
497 struct guc_wq_item *wqi;
498 void *base;
a7e02199
AD
499 u32 tail, wq_len, wq_off, space;
500
a5916e8f
AD
501 desc = gc->client_base + gc->proc_desc_offset;
502 space = CIRC_SPACE(gc->wq_tail, desc->head, gc->wq_size);
a7e02199
AD
503 if (WARN_ON(space < sizeof(struct guc_wq_item)))
504 return -ENOSPC; /* shouldn't happen */
44a28b1d 505
a7e02199
AD
506 /* postincrement WQ tail for next time */
507 wq_off = gc->wq_tail;
508 gc->wq_tail += sizeof(struct guc_wq_item);
509 gc->wq_tail &= gc->wq_size - 1;
44a28b1d
DG
510
511 /* For now workqueue item is 4 DWs; workqueue buffer is 2 pages. So we
512 * should not have the case where structure wqi is across page, neither
513 * wrapped to the beginning. This simplifies the implementation below.
514 *
515 * XXX: if not the case, we need save data to a temp wqi and copy it to
516 * workqueue buffer dw by dw.
517 */
518 WARN_ON(sizeof(struct guc_wq_item) != 16);
519 WARN_ON(wq_off & 3);
520
521 /* wq starts from the page after doorbell / process_desc */
522 base = kmap_atomic(i915_gem_object_get_page(gc->client_obj,
523 (wq_off + GUC_DB_SIZE) >> PAGE_SHIFT));
524 wq_off &= PAGE_SIZE - 1;
525 wqi = (struct guc_wq_item *)((char *)base + wq_off);
526
527 /* len does not include the header */
528 wq_len = sizeof(struct guc_wq_item) / sizeof(u32) - 1;
529 wqi->header = WQ_TYPE_INORDER |
530 (wq_len << WQ_LEN_SHIFT) |
4a570db5 531 (rq->engine->guc_id << WQ_TARGET_SHIFT) |
44a28b1d
DG
532 WQ_NO_WCFLUSH_WAIT;
533
534 /* The GuC wants only the low-order word of the context descriptor */
4a570db5
TU
535 wqi->context_desc = (u32)intel_lr_context_descriptor(rq->ctx,
536 rq->engine);
44a28b1d
DG
537
538 /* The GuC firmware wants the tail index in QWords, not bytes */
539 tail = rq->ringbuf->tail >> 3;
540 wqi->ring_tail = tail << WQ_RING_TAIL_SHIFT;
541 wqi->fence_id = 0; /*XXX: what fence to be here */
542
543 kunmap_atomic(base);
544
545 return 0;
546}
547
548/**
549 * i915_guc_submit() - Submit commands through GuC
feda33ef 550 * @rq: request associated with the commands
44a28b1d 551 *
7c2c270d
DG
552 * Return: 0 on success, otherwise an errno.
553 * (Note: nonzero really shouldn't happen!)
554 *
555 * The caller must have already called i915_guc_wq_check_space() above
556 * with a result of 0 (success) since the last request submission. This
557 * guarantees that there is space in the work queue for the new request,
558 * so enqueuing the item cannot fail.
559 *
560 * Bad Things Will Happen if the caller violates this protocol e.g. calls
561 * submit() when check() says there's no space, or calls submit() multiple
562 * times with no intervening check().
563 *
564 * The only error here arises if the doorbell hardware isn't functioning
565 * as expected, which really shouln't happen.
44a28b1d 566 */
7c2c270d 567int i915_guc_submit(struct drm_i915_gem_request *rq)
44a28b1d 568{
4a570db5 569 unsigned int engine_id = rq->engine->guc_id;
7c2c270d
DG
570 struct intel_guc *guc = &rq->i915->guc;
571 struct i915_guc_client *client = guc->execbuf_client;
44a28b1d
DG
572 int q_ret, b_ret;
573
44a28b1d
DG
574 q_ret = guc_add_workqueue_item(client, rq);
575 if (q_ret == 0)
576 b_ret = guc_ring_doorbell(client);
577
397097b0 578 client->submissions[engine_id] += 1;
44a28b1d
DG
579 if (q_ret) {
580 client->q_fail += 1;
581 client->retcode = q_ret;
582 } else if (b_ret) {
583 client->b_fail += 1;
584 client->retcode = q_ret = b_ret;
585 } else {
586 client->retcode = 0;
587 }
397097b0
AD
588 guc->submissions[engine_id] += 1;
589 guc->last_seqno[engine_id] = rq->seqno;
44a28b1d
DG
590
591 return q_ret;
592}
593
594/*
595 * Everything below here is concerned with setup & teardown, and is
596 * therefore not part of the somewhat time-critical batch-submission
597 * path of i915_guc_submit() above.
598 */
599
bac427f8
AD
600/**
601 * gem_allocate_guc_obj() - Allocate gem object for GuC usage
602 * @dev: drm device
603 * @size: size of object
604 *
605 * This is a wrapper to create a gem obj. In order to use it inside GuC, the
606 * object needs to be pinned lifetime. Also we must pin it to gtt space other
607 * than [0, GUC_WOPCM_TOP) because this range is reserved inside GuC.
608 *
609 * Return: A drm_i915_gem_object if successful, otherwise NULL.
610 */
611static struct drm_i915_gem_object *gem_allocate_guc_obj(struct drm_device *dev,
612 u32 size)
613{
614 struct drm_i915_private *dev_priv = dev->dev_private;
615 struct drm_i915_gem_object *obj;
616
d37cd8a8 617 obj = i915_gem_object_create(dev, size);
fe3db79b 618 if (IS_ERR(obj))
bac427f8
AD
619 return NULL;
620
621 if (i915_gem_object_get_pages(obj)) {
622 drm_gem_object_unreference(&obj->base);
623 return NULL;
624 }
625
626 if (i915_gem_obj_ggtt_pin(obj, PAGE_SIZE,
627 PIN_OFFSET_BIAS | GUC_WOPCM_TOP)) {
628 drm_gem_object_unreference(&obj->base);
629 return NULL;
630 }
631
632 /* Invalidate GuC TLB to let GuC take the latest updates to GTT. */
633 I915_WRITE(GEN8_GTCR, GEN8_GTCR_INVALIDATE);
634
635 return obj;
636}
637
638/**
639 * gem_release_guc_obj() - Release gem object allocated for GuC usage
640 * @obj: gem obj to be released
81fd874e 641 */
bac427f8
AD
642static void gem_release_guc_obj(struct drm_i915_gem_object *obj)
643{
644 if (!obj)
645 return;
646
647 if (i915_gem_obj_is_pinned(obj))
648 i915_gem_object_ggtt_unpin(obj);
649
650 drm_gem_object_unreference(&obj->base);
651}
652
44a28b1d
DG
653static void guc_client_free(struct drm_device *dev,
654 struct i915_guc_client *client)
655{
656 struct drm_i915_private *dev_priv = dev->dev_private;
657 struct intel_guc *guc = &dev_priv->guc;
658
659 if (!client)
660 return;
661
44a28b1d
DG
662 /*
663 * XXX: wait for any outstanding submissions before freeing memory.
664 * Be sure to drop any locks
665 */
666
0d92a6a4
DG
667 if (client->client_base) {
668 /*
669 * If we got as far as setting up a doorbell, make sure
670 * we shut it down before unmapping & deallocating the
671 * memory. So first disable the doorbell, then tell the
672 * GuC that we've finished with it, finally deallocate
673 * it in our bitmap
674 */
675 if (client->doorbell_id != GUC_INVALID_DOORBELL_ID) {
676 guc_disable_doorbell(guc, client);
677 host2guc_release_doorbell(guc, client);
678 release_doorbell(guc, client->doorbell_id);
679 }
680
681 kunmap(kmap_to_page(client->client_base));
682 }
683
44a28b1d
DG
684 gem_release_guc_obj(client->client_obj);
685
686 if (client->ctx_index != GUC_INVALID_CTX_ID) {
687 guc_fini_ctx_desc(guc, client);
688 ida_simple_remove(&guc->ctx_ids, client->ctx_index);
689 }
690
691 kfree(client);
692}
693
694/**
695 * guc_client_alloc() - Allocate an i915_guc_client
696 * @dev: drm device
697 * @priority: four levels priority _CRITICAL, _HIGH, _NORMAL and _LOW
698 * The kernel client to replace ExecList submission is created with
699 * NORMAL priority. Priority of a client for scheduler can be HIGH,
700 * while a preemption context can use CRITICAL.
feda33ef
AD
701 * @ctx: the context that owns the client (we use the default render
702 * context)
44a28b1d 703 *
0d92a6a4 704 * Return: An i915_guc_client object if success, else NULL.
44a28b1d
DG
705 */
706static struct i915_guc_client *guc_client_alloc(struct drm_device *dev,
d1675198
AD
707 uint32_t priority,
708 struct intel_context *ctx)
44a28b1d
DG
709{
710 struct i915_guc_client *client;
711 struct drm_i915_private *dev_priv = dev->dev_private;
712 struct intel_guc *guc = &dev_priv->guc;
713 struct drm_i915_gem_object *obj;
714
715 client = kzalloc(sizeof(*client), GFP_KERNEL);
716 if (!client)
717 return NULL;
718
719 client->doorbell_id = GUC_INVALID_DOORBELL_ID;
720 client->priority = priority;
d1675198 721 client->owner = ctx;
44a28b1d
DG
722 client->guc = guc;
723
724 client->ctx_index = (uint32_t)ida_simple_get(&guc->ctx_ids, 0,
725 GUC_MAX_GPU_CONTEXTS, GFP_KERNEL);
726 if (client->ctx_index >= GUC_MAX_GPU_CONTEXTS) {
727 client->ctx_index = GUC_INVALID_CTX_ID;
728 goto err;
729 }
730
731 /* The first page is doorbell/proc_desc. Two followed pages are wq. */
732 obj = gem_allocate_guc_obj(dev, GUC_DB_SIZE + GUC_WQ_SIZE);
733 if (!obj)
734 goto err;
735
0d92a6a4 736 /* We'll keep just the first (doorbell/proc) page permanently kmap'd. */
44a28b1d 737 client->client_obj = obj;
0d92a6a4 738 client->client_base = kmap(i915_gem_object_get_page(obj, 0));
44a28b1d
DG
739 client->wq_offset = GUC_DB_SIZE;
740 client->wq_size = GUC_WQ_SIZE;
44a28b1d
DG
741
742 client->doorbell_offset = select_doorbell_cacheline(guc);
743
744 /*
745 * Since the doorbell only requires a single cacheline, we can save
746 * space by putting the application process descriptor in the same
747 * page. Use the half of the page that doesn't include the doorbell.
748 */
749 if (client->doorbell_offset >= (GUC_DB_SIZE / 2))
750 client->proc_desc_offset = 0;
751 else
752 client->proc_desc_offset = (GUC_DB_SIZE / 2);
753
754 client->doorbell_id = assign_doorbell(guc, client->priority);
755 if (client->doorbell_id == GUC_INVALID_DOORBELL_ID)
756 /* XXX: evict a doorbell instead */
757 goto err;
758
759 guc_init_proc_desc(guc, client);
760 guc_init_ctx_desc(guc, client);
761 guc_init_doorbell(guc, client);
762
763 /* XXX: Any cache flushes needed? General domain mgmt calls? */
764
765 if (host2guc_allocate_doorbell(guc, client))
766 goto err;
767
768 DRM_DEBUG_DRIVER("new priority %u client %p: ctx_index %u db_id %u\n",
769 priority, client, client->ctx_index, client->doorbell_id);
770
771 return client;
772
773err:
774 DRM_ERROR("FAILED to create priority %u GuC client!\n", priority);
775
776 guc_client_free(dev, client);
777 return NULL;
778}
779
4c7e77fc
AD
780static void guc_create_log(struct intel_guc *guc)
781{
782 struct drm_i915_private *dev_priv = guc_to_i915(guc);
783 struct drm_i915_gem_object *obj;
784 unsigned long offset;
785 uint32_t size, flags;
786
787 if (i915.guc_log_level < GUC_LOG_VERBOSITY_MIN)
788 return;
789
790 if (i915.guc_log_level > GUC_LOG_VERBOSITY_MAX)
791 i915.guc_log_level = GUC_LOG_VERBOSITY_MAX;
792
793 /* The first page is to save log buffer state. Allocate one
794 * extra page for others in case for overlap */
795 size = (1 + GUC_LOG_DPC_PAGES + 1 +
796 GUC_LOG_ISR_PAGES + 1 +
797 GUC_LOG_CRASH_PAGES + 1) << PAGE_SHIFT;
798
799 obj = guc->log_obj;
800 if (!obj) {
801 obj = gem_allocate_guc_obj(dev_priv->dev, size);
802 if (!obj) {
803 /* logging will be off */
804 i915.guc_log_level = -1;
805 return;
806 }
807
808 guc->log_obj = obj;
809 }
810
811 /* each allocated unit is a page */
812 flags = GUC_LOG_VALID | GUC_LOG_NOTIFY_ON_HALF_FULL |
813 (GUC_LOG_DPC_PAGES << GUC_LOG_DPC_SHIFT) |
814 (GUC_LOG_ISR_PAGES << GUC_LOG_ISR_SHIFT) |
815 (GUC_LOG_CRASH_PAGES << GUC_LOG_CRASH_SHIFT);
816
817 offset = i915_gem_obj_ggtt_offset(obj) >> PAGE_SHIFT; /* in pages */
818 guc->log_flags = (offset << GUC_LOG_BUF_ADDR_SHIFT) | flags;
819}
820
463704d0
AD
821static void init_guc_policies(struct guc_policies *policies)
822{
823 struct guc_policy *policy;
824 u32 p, i;
825
826 policies->dpc_promote_time = 500000;
827 policies->max_num_work_items = POLICY_MAX_NUM_WI;
828
829 for (p = 0; p < GUC_CTX_PRIORITY_NUM; p++) {
397097b0 830 for (i = GUC_RENDER_ENGINE; i < GUC_MAX_ENGINES_NUM; i++) {
463704d0
AD
831 policy = &policies->policy[p][i];
832
833 policy->execution_quantum = 1000000;
834 policy->preemption_time = 500000;
835 policy->fault_time = 250000;
836 policy->policy_flags = 0;
837 }
838 }
839
840 policies->is_valid = 1;
841}
842
68371a95
AD
843static void guc_create_ads(struct intel_guc *guc)
844{
845 struct drm_i915_private *dev_priv = guc_to_i915(guc);
846 struct drm_i915_gem_object *obj;
847 struct guc_ads *ads;
463704d0 848 struct guc_policies *policies;
5c148e04 849 struct guc_mmio_reg_state *reg_state;
e2f80391 850 struct intel_engine_cs *engine;
68371a95 851 struct page *page;
b4ac5afc 852 u32 size;
68371a95
AD
853
854 /* The ads obj includes the struct itself and buffers passed to GuC */
5c148e04
AD
855 size = sizeof(struct guc_ads) + sizeof(struct guc_policies) +
856 sizeof(struct guc_mmio_reg_state) +
857 GUC_S3_SAVE_SPACE_PAGES * PAGE_SIZE;
68371a95
AD
858
859 obj = guc->ads_obj;
860 if (!obj) {
861 obj = gem_allocate_guc_obj(dev_priv->dev, PAGE_ALIGN(size));
862 if (!obj)
863 return;
864
865 guc->ads_obj = obj;
866 }
867
868 page = i915_gem_object_get_page(obj, 0);
869 ads = kmap(page);
870
871 /*
872 * The GuC requires a "Golden Context" when it reinitialises
873 * engines after a reset. Here we use the Render ring default
874 * context, which must already exist and be pinned in the GGTT,
875 * so its address won't change after we've told the GuC where
876 * to find it.
877 */
4a570db5 878 engine = &dev_priv->engine[RCS];
e2f80391 879 ads->golden_context_lrca = engine->status_page.gfx_addr;
68371a95 880
b4ac5afc 881 for_each_engine(engine, dev_priv)
e2f80391 882 ads->eng_state_size[engine->guc_id] = intel_lr_context_size(engine);
68371a95 883
463704d0
AD
884 /* GuC scheduling policies */
885 policies = (void *)ads + sizeof(struct guc_ads);
886 init_guc_policies(policies);
887
888 ads->scheduler_policies = i915_gem_obj_ggtt_offset(obj) +
889 sizeof(struct guc_ads);
890
5c148e04
AD
891 /* MMIO reg state */
892 reg_state = (void *)policies + sizeof(struct guc_policies);
893
b4ac5afc 894 for_each_engine(engine, dev_priv) {
e2f80391
TU
895 reg_state->mmio_white_list[engine->guc_id].mmio_start =
896 engine->mmio_base + GUC_MMIO_WHITE_LIST_START;
5c148e04
AD
897
898 /* Nothing to be saved or restored for now. */
e2f80391 899 reg_state->mmio_white_list[engine->guc_id].count = 0;
5c148e04
AD
900 }
901
902 ads->reg_state_addr = ads->scheduler_policies +
903 sizeof(struct guc_policies);
904
905 ads->reg_state_buffer = ads->reg_state_addr +
906 sizeof(struct guc_mmio_reg_state);
907
68371a95
AD
908 kunmap(page);
909}
910
bac427f8
AD
911/*
912 * Set up the memory resources to be shared with the GuC. At this point,
913 * we require just one object that can be mapped through the GGTT.
914 */
915int i915_guc_submission_init(struct drm_device *dev)
916{
917 struct drm_i915_private *dev_priv = dev->dev_private;
918 const size_t ctxsize = sizeof(struct guc_context_desc);
919 const size_t poolsize = GUC_MAX_GPU_CONTEXTS * ctxsize;
920 const size_t gemsize = round_up(poolsize, PAGE_SIZE);
921 struct intel_guc *guc = &dev_priv->guc;
922
923 if (!i915.enable_guc_submission)
924 return 0; /* not enabled */
925
926 if (guc->ctx_pool_obj)
927 return 0; /* already allocated */
928
929 guc->ctx_pool_obj = gem_allocate_guc_obj(dev_priv->dev, gemsize);
930 if (!guc->ctx_pool_obj)
931 return -ENOMEM;
932
933 ida_init(&guc->ctx_ids);
934
4c7e77fc
AD
935 guc_create_log(guc);
936
68371a95
AD
937 guc_create_ads(guc);
938
bac427f8
AD
939 return 0;
940}
941
44a28b1d
DG
942int i915_guc_submission_enable(struct drm_device *dev)
943{
944 struct drm_i915_private *dev_priv = dev->dev_private;
945 struct intel_guc *guc = &dev_priv->guc;
ed54c1a1 946 struct intel_context *ctx = dev_priv->kernel_context;
44a28b1d
DG
947 struct i915_guc_client *client;
948
949 /* client for execbuf submission */
d1675198 950 client = guc_client_alloc(dev, GUC_CTX_PRIORITY_KMD_NORMAL, ctx);
44a28b1d
DG
951 if (!client) {
952 DRM_ERROR("Failed to create execbuf guc_client\n");
953 return -ENOMEM;
954 }
955
956 guc->execbuf_client = client;
f5d3c3ea
AD
957
958 host2guc_sample_forcewake(guc, client);
959
44a28b1d
DG
960 return 0;
961}
962
963void i915_guc_submission_disable(struct drm_device *dev)
964{
965 struct drm_i915_private *dev_priv = dev->dev_private;
966 struct intel_guc *guc = &dev_priv->guc;
967
968 guc_client_free(dev, guc->execbuf_client);
969 guc->execbuf_client = NULL;
970}
971
bac427f8
AD
972void i915_guc_submission_fini(struct drm_device *dev)
973{
974 struct drm_i915_private *dev_priv = dev->dev_private;
975 struct intel_guc *guc = &dev_priv->guc;
976
68371a95
AD
977 gem_release_guc_obj(dev_priv->guc.ads_obj);
978 guc->ads_obj = NULL;
979
4c7e77fc
AD
980 gem_release_guc_obj(dev_priv->guc.log_obj);
981 guc->log_obj = NULL;
982
bac427f8
AD
983 if (guc->ctx_pool_obj)
984 ida_destroy(&guc->ctx_ids);
985 gem_release_guc_obj(guc->ctx_pool_obj);
986 guc->ctx_pool_obj = NULL;
987}
a1c41994
AD
988
989/**
990 * intel_guc_suspend() - notify GuC entering suspend state
991 * @dev: drm device
992 */
993int intel_guc_suspend(struct drm_device *dev)
994{
995 struct drm_i915_private *dev_priv = dev->dev_private;
996 struct intel_guc *guc = &dev_priv->guc;
997 struct intel_context *ctx;
998 u32 data[3];
999
fce91f22 1000 if (guc->guc_fw.guc_fw_load_status != GUC_FIRMWARE_SUCCESS)
a1c41994
AD
1001 return 0;
1002
ed54c1a1 1003 ctx = dev_priv->kernel_context;
a1c41994
AD
1004
1005 data[0] = HOST2GUC_ACTION_ENTER_S_STATE;
1006 /* any value greater than GUC_POWER_D0 */
1007 data[1] = GUC_POWER_D1;
1008 /* first page is shared data with GuC */
1009 data[2] = i915_gem_obj_ggtt_offset(ctx->engine[RCS].state);
1010
1011 return host2guc_action(guc, data, ARRAY_SIZE(data));
1012}
1013
1014
1015/**
1016 * intel_guc_resume() - notify GuC resuming from suspend state
1017 * @dev: drm device
1018 */
1019int intel_guc_resume(struct drm_device *dev)
1020{
1021 struct drm_i915_private *dev_priv = dev->dev_private;
1022 struct intel_guc *guc = &dev_priv->guc;
1023 struct intel_context *ctx;
1024 u32 data[3];
1025
fce91f22 1026 if (guc->guc_fw.guc_fw_load_status != GUC_FIRMWARE_SUCCESS)
a1c41994
AD
1027 return 0;
1028
ed54c1a1 1029 ctx = dev_priv->kernel_context;
a1c41994
AD
1030
1031 data[0] = HOST2GUC_ACTION_EXIT_S_STATE;
1032 data[1] = GUC_POWER_D0;
1033 /* first page is shared data with GuC */
1034 data[2] = i915_gem_obj_ggtt_offset(ctx->engine[RCS].state);
1035
1036 return host2guc_action(guc, data, ARRAY_SIZE(data));
1037}
This page took 0.13864 seconds and 5 git commands to generate.