Merge tag 'for-4.1' of git://git.kernel.org/pub/scm/linux/kernel/git/kishon/linux...
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
fca52a55
DV
40/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
7c7e10db 48static const u32 hpd_ibx[HPD_NUM_PINS] = {
e5868a31
EE
49 [HPD_CRT] = SDE_CRT_HOTPLUG,
50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
54};
55
7c7e10db 56static const u32 hpd_cpt[HPD_NUM_PINS] = {
e5868a31 57 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 58 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
59 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
60 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
61 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
62};
63
7c7e10db 64static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
e5868a31
EE
65 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
71};
72
7c7e10db 73static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
e5868a31
EE
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
7c7e10db 82static const u32 hpd_status_i915[HPD_NUM_PINS] = { /* i915 and valleyview are the same */
e5868a31
EE
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
5c502442 91/* IIR can theoretically queue up two events. Be paranoid. */
f86f3fb0 92#define GEN8_IRQ_RESET_NDX(type, which) do { \
5c502442
PZ
93 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
94 POSTING_READ(GEN8_##type##_IMR(which)); \
95 I915_WRITE(GEN8_##type##_IER(which), 0); \
96 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
97 POSTING_READ(GEN8_##type##_IIR(which)); \
98 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
99 POSTING_READ(GEN8_##type##_IIR(which)); \
100} while (0)
101
f86f3fb0 102#define GEN5_IRQ_RESET(type) do { \
a9d356a6 103 I915_WRITE(type##IMR, 0xffffffff); \
5c502442 104 POSTING_READ(type##IMR); \
a9d356a6 105 I915_WRITE(type##IER, 0); \
5c502442
PZ
106 I915_WRITE(type##IIR, 0xffffffff); \
107 POSTING_READ(type##IIR); \
108 I915_WRITE(type##IIR, 0xffffffff); \
109 POSTING_READ(type##IIR); \
a9d356a6
PZ
110} while (0)
111
337ba017
PZ
112/*
113 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
114 */
115#define GEN5_ASSERT_IIR_IS_ZERO(reg) do { \
116 u32 val = I915_READ(reg); \
117 if (val) { \
118 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n", \
119 (reg), val); \
120 I915_WRITE((reg), 0xffffffff); \
121 POSTING_READ(reg); \
122 I915_WRITE((reg), 0xffffffff); \
123 POSTING_READ(reg); \
124 } \
125} while (0)
126
35079899 127#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
337ba017 128 GEN5_ASSERT_IIR_IS_ZERO(GEN8_##type##_IIR(which)); \
35079899 129 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
7d1bd539
VS
130 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
131 POSTING_READ(GEN8_##type##_IMR(which)); \
35079899
PZ
132} while (0)
133
134#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
337ba017 135 GEN5_ASSERT_IIR_IS_ZERO(type##IIR); \
35079899 136 I915_WRITE(type##IER, (ier_val)); \
7d1bd539
VS
137 I915_WRITE(type##IMR, (imr_val)); \
138 POSTING_READ(type##IMR); \
35079899
PZ
139} while (0)
140
c9a9a268
ID
141static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
142
036a4a7d 143/* For display hotplug interrupt */
47339cd9 144void
2d1013dd 145ironlake_enable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 146{
4bc9d430
DV
147 assert_spin_locked(&dev_priv->irq_lock);
148
9df7575f 149 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 150 return;
c67a470b 151
1ec14ad3
CW
152 if ((dev_priv->irq_mask & mask) != 0) {
153 dev_priv->irq_mask &= ~mask;
154 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 155 POSTING_READ(DEIMR);
036a4a7d
ZW
156 }
157}
158
47339cd9 159void
2d1013dd 160ironlake_disable_display_irq(struct drm_i915_private *dev_priv, u32 mask)
036a4a7d 161{
4bc9d430
DV
162 assert_spin_locked(&dev_priv->irq_lock);
163
06ffc778 164 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 165 return;
c67a470b 166
1ec14ad3
CW
167 if ((dev_priv->irq_mask & mask) != mask) {
168 dev_priv->irq_mask |= mask;
169 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 170 POSTING_READ(DEIMR);
036a4a7d
ZW
171 }
172}
173
43eaea13
PZ
174/**
175 * ilk_update_gt_irq - update GTIMR
176 * @dev_priv: driver private
177 * @interrupt_mask: mask of interrupt bits to update
178 * @enabled_irq_mask: mask of interrupt bits to enable
179 */
180static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
181 uint32_t interrupt_mask,
182 uint32_t enabled_irq_mask)
183{
184 assert_spin_locked(&dev_priv->irq_lock);
185
15a17aae
DV
186 WARN_ON(enabled_irq_mask & ~interrupt_mask);
187
9df7575f 188 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 189 return;
c67a470b 190
43eaea13
PZ
191 dev_priv->gt_irq_mask &= ~interrupt_mask;
192 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
193 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
194 POSTING_READ(GTIMR);
195}
196
480c8033 197void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
198{
199 ilk_update_gt_irq(dev_priv, mask, mask);
200}
201
480c8033 202void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
43eaea13
PZ
203{
204 ilk_update_gt_irq(dev_priv, mask, 0);
205}
206
b900b949
ID
207static u32 gen6_pm_iir(struct drm_i915_private *dev_priv)
208{
209 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
210}
211
a72fbc3a
ID
212static u32 gen6_pm_imr(struct drm_i915_private *dev_priv)
213{
214 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
215}
216
b900b949
ID
217static u32 gen6_pm_ier(struct drm_i915_private *dev_priv)
218{
219 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
220}
221
edbfdb45
PZ
222/**
223 * snb_update_pm_irq - update GEN6_PMIMR
224 * @dev_priv: driver private
225 * @interrupt_mask: mask of interrupt bits to update
226 * @enabled_irq_mask: mask of interrupt bits to enable
227 */
228static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
229 uint32_t interrupt_mask,
230 uint32_t enabled_irq_mask)
231{
605cd25b 232 uint32_t new_val;
edbfdb45 233
15a17aae
DV
234 WARN_ON(enabled_irq_mask & ~interrupt_mask);
235
edbfdb45
PZ
236 assert_spin_locked(&dev_priv->irq_lock);
237
605cd25b 238 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
239 new_val &= ~interrupt_mask;
240 new_val |= (~enabled_irq_mask & interrupt_mask);
241
605cd25b
PZ
242 if (new_val != dev_priv->pm_irq_mask) {
243 dev_priv->pm_irq_mask = new_val;
a72fbc3a
ID
244 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
245 POSTING_READ(gen6_pm_imr(dev_priv));
f52ecbcf 246 }
edbfdb45
PZ
247}
248
480c8033 249void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
edbfdb45 250{
9939fba2
ID
251 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
252 return;
253
edbfdb45
PZ
254 snb_update_pm_irq(dev_priv, mask, mask);
255}
256
9939fba2
ID
257static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
258 uint32_t mask)
edbfdb45
PZ
259{
260 snb_update_pm_irq(dev_priv, mask, 0);
261}
262
9939fba2
ID
263void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
264{
265 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
266 return;
267
268 __gen6_disable_pm_irq(dev_priv, mask);
269}
270
3cc134e3
ID
271void gen6_reset_rps_interrupts(struct drm_device *dev)
272{
273 struct drm_i915_private *dev_priv = dev->dev_private;
274 uint32_t reg = gen6_pm_iir(dev_priv);
275
276 spin_lock_irq(&dev_priv->irq_lock);
277 I915_WRITE(reg, dev_priv->pm_rps_events);
278 I915_WRITE(reg, dev_priv->pm_rps_events);
279 POSTING_READ(reg);
280 spin_unlock_irq(&dev_priv->irq_lock);
281}
282
b900b949
ID
283void gen6_enable_rps_interrupts(struct drm_device *dev)
284{
285 struct drm_i915_private *dev_priv = dev->dev_private;
286
287 spin_lock_irq(&dev_priv->irq_lock);
78e68d36 288
b900b949 289 WARN_ON(dev_priv->rps.pm_iir);
3cc134e3 290 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
d4d70aa5 291 dev_priv->rps.interrupts_enabled = true;
78e68d36
ID
292 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
293 dev_priv->pm_rps_events);
b900b949 294 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
78e68d36 295
b900b949
ID
296 spin_unlock_irq(&dev_priv->irq_lock);
297}
298
59d02a1f
ID
299u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
300{
301 /*
f24eeb19 302 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
59d02a1f 303 * if GEN6_PM_UP_EI_EXPIRED is masked.
f24eeb19
ID
304 *
305 * TODO: verify if this can be reproduced on VLV,CHV.
59d02a1f
ID
306 */
307 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
308 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
309
310 if (INTEL_INFO(dev_priv)->gen >= 8)
311 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
312
313 return mask;
314}
315
b900b949
ID
316void gen6_disable_rps_interrupts(struct drm_device *dev)
317{
318 struct drm_i915_private *dev_priv = dev->dev_private;
319
d4d70aa5
ID
320 spin_lock_irq(&dev_priv->irq_lock);
321 dev_priv->rps.interrupts_enabled = false;
322 spin_unlock_irq(&dev_priv->irq_lock);
323
324 cancel_work_sync(&dev_priv->rps.work);
325
9939fba2
ID
326 spin_lock_irq(&dev_priv->irq_lock);
327
59d02a1f 328 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
9939fba2
ID
329
330 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
b900b949
ID
331 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
332 ~dev_priv->pm_rps_events);
9939fba2
ID
333 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
334 I915_WRITE(gen6_pm_iir(dev_priv), dev_priv->pm_rps_events);
b900b949 335
b900b949 336 dev_priv->rps.pm_iir = 0;
b900b949 337
9939fba2 338 spin_unlock_irq(&dev_priv->irq_lock);
b900b949
ID
339}
340
fee884ed
DV
341/**
342 * ibx_display_interrupt_update - update SDEIMR
343 * @dev_priv: driver private
344 * @interrupt_mask: mask of interrupt bits to update
345 * @enabled_irq_mask: mask of interrupt bits to enable
346 */
47339cd9
DV
347void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
348 uint32_t interrupt_mask,
349 uint32_t enabled_irq_mask)
fee884ed
DV
350{
351 uint32_t sdeimr = I915_READ(SDEIMR);
352 sdeimr &= ~interrupt_mask;
353 sdeimr |= (~enabled_irq_mask & interrupt_mask);
354
15a17aae
DV
355 WARN_ON(enabled_irq_mask & ~interrupt_mask);
356
fee884ed
DV
357 assert_spin_locked(&dev_priv->irq_lock);
358
9df7575f 359 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
c67a470b 360 return;
c67a470b 361
fee884ed
DV
362 I915_WRITE(SDEIMR, sdeimr);
363 POSTING_READ(SDEIMR);
364}
8664281b 365
b5ea642a 366static void
755e9019
ID
367__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
368 u32 enable_mask, u32 status_mask)
7c463586 369{
46c06a30 370 u32 reg = PIPESTAT(pipe);
755e9019 371 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 372
b79480ba 373 assert_spin_locked(&dev_priv->irq_lock);
d518ce50 374 WARN_ON(!intel_irqs_enabled(dev_priv));
b79480ba 375
04feced9
VS
376 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
377 status_mask & ~PIPESTAT_INT_STATUS_MASK,
378 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
379 pipe_name(pipe), enable_mask, status_mask))
755e9019
ID
380 return;
381
382 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
383 return;
384
91d181dd
ID
385 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
386
46c06a30 387 /* Enable the interrupt, clear any pending status */
755e9019 388 pipestat |= enable_mask | status_mask;
46c06a30
VS
389 I915_WRITE(reg, pipestat);
390 POSTING_READ(reg);
7c463586
KP
391}
392
b5ea642a 393static void
755e9019
ID
394__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
395 u32 enable_mask, u32 status_mask)
7c463586 396{
46c06a30 397 u32 reg = PIPESTAT(pipe);
755e9019 398 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 399
b79480ba 400 assert_spin_locked(&dev_priv->irq_lock);
d518ce50 401 WARN_ON(!intel_irqs_enabled(dev_priv));
b79480ba 402
04feced9
VS
403 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
404 status_mask & ~PIPESTAT_INT_STATUS_MASK,
405 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
406 pipe_name(pipe), enable_mask, status_mask))
46c06a30
VS
407 return;
408
755e9019
ID
409 if ((pipestat & enable_mask) == 0)
410 return;
411
91d181dd
ID
412 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
413
755e9019 414 pipestat &= ~enable_mask;
46c06a30
VS
415 I915_WRITE(reg, pipestat);
416 POSTING_READ(reg);
7c463586
KP
417}
418
10c59c51
ID
419static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
420{
421 u32 enable_mask = status_mask << 16;
422
423 /*
724a6905
VS
424 * On pipe A we don't support the PSR interrupt yet,
425 * on pipe B and C the same bit MBZ.
10c59c51
ID
426 */
427 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
428 return 0;
724a6905
VS
429 /*
430 * On pipe B and C we don't support the PSR interrupt yet, on pipe
431 * A the same bit is for perf counters which we don't use either.
432 */
433 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
434 return 0;
10c59c51
ID
435
436 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
437 SPRITE0_FLIP_DONE_INT_EN_VLV |
438 SPRITE1_FLIP_DONE_INT_EN_VLV);
439 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
440 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
441 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
442 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
443
444 return enable_mask;
445}
446
755e9019
ID
447void
448i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
449 u32 status_mask)
450{
451 u32 enable_mask;
452
10c59c51
ID
453 if (IS_VALLEYVIEW(dev_priv->dev))
454 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
455 status_mask);
456 else
457 enable_mask = status_mask << 16;
755e9019
ID
458 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
459}
460
461void
462i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
463 u32 status_mask)
464{
465 u32 enable_mask;
466
10c59c51
ID
467 if (IS_VALLEYVIEW(dev_priv->dev))
468 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
469 status_mask);
470 else
471 enable_mask = status_mask << 16;
755e9019
ID
472 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
473}
474
01c66889 475/**
f49e38dd 476 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 477 */
f49e38dd 478static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 479{
2d1013dd 480 struct drm_i915_private *dev_priv = dev->dev_private;
1ec14ad3 481
f49e38dd
JN
482 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
483 return;
484
13321786 485 spin_lock_irq(&dev_priv->irq_lock);
01c66889 486
755e9019 487 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 488 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 489 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 490 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3 491
13321786 492 spin_unlock_irq(&dev_priv->irq_lock);
01c66889
ZY
493}
494
0a3e67a4
JB
495/**
496 * i915_pipe_enabled - check if a pipe is enabled
497 * @dev: DRM device
498 * @pipe: pipe to check
499 *
500 * Reading certain registers when the pipe is disabled can hang the chip.
501 * Use this routine to make sure the PLL is running and the pipe is active
502 * before reading such registers if unsure.
503 */
504static int
505i915_pipe_enabled(struct drm_device *dev, int pipe)
506{
2d1013dd 507 struct drm_i915_private *dev_priv = dev->dev_private;
702e7a56 508
a01025af
DV
509 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
510 /* Locking is horribly broken here, but whatever. */
511 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
512 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 513
a01025af
DV
514 return intel_crtc->active;
515 } else {
516 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
517 }
0a3e67a4
JB
518}
519
f75f3746
VS
520/*
521 * This timing diagram depicts the video signal in and
522 * around the vertical blanking period.
523 *
524 * Assumptions about the fictitious mode used in this example:
525 * vblank_start >= 3
526 * vsync_start = vblank_start + 1
527 * vsync_end = vblank_start + 2
528 * vtotal = vblank_start + 3
529 *
530 * start of vblank:
531 * latch double buffered registers
532 * increment frame counter (ctg+)
533 * generate start of vblank interrupt (gen4+)
534 * |
535 * | frame start:
536 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
537 * | may be shifted forward 1-3 extra lines via PIPECONF
538 * | |
539 * | | start of vsync:
540 * | | generate vsync interrupt
541 * | | |
542 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
543 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
544 * ----va---> <-----------------vb--------------------> <--------va-------------
545 * | | <----vs-----> |
546 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
547 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
548 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
549 * | | |
550 * last visible pixel first visible pixel
551 * | increment frame counter (gen3/4)
552 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
553 *
554 * x = horizontal active
555 * _ = horizontal blanking
556 * hs = horizontal sync
557 * va = vertical active
558 * vb = vertical blanking
559 * vs = vertical sync
560 * vbs = vblank_start (number)
561 *
562 * Summary:
563 * - most events happen at the start of horizontal sync
564 * - frame start happens at the start of horizontal blank, 1-4 lines
565 * (depending on PIPECONF settings) after the start of vblank
566 * - gen3/4 pixel and frame counter are synchronized with the start
567 * of horizontal active on the first line of vertical active
568 */
569
4cdb83ec
VS
570static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
571{
572 /* Gen2 doesn't have a hardware frame counter */
573 return 0;
574}
575
42f52ef8
KP
576/* Called from drm generic code, passed a 'crtc', which
577 * we use as a pipe index
578 */
f71d4af4 579static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4 580{
2d1013dd 581 struct drm_i915_private *dev_priv = dev->dev_private;
0a3e67a4
JB
582 unsigned long high_frame;
583 unsigned long low_frame;
0b2a8e09 584 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
0a3e67a4
JB
585
586 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 587 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 588 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
589 return 0;
590 }
591
391f75e2
VS
592 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
593 struct intel_crtc *intel_crtc =
594 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
595 const struct drm_display_mode *mode =
6e3c9717 596 &intel_crtc->config->base.adjusted_mode;
391f75e2 597
0b2a8e09
VS
598 htotal = mode->crtc_htotal;
599 hsync_start = mode->crtc_hsync_start;
600 vbl_start = mode->crtc_vblank_start;
601 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
602 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2 603 } else {
a2d213dd 604 enum transcoder cpu_transcoder = (enum transcoder) pipe;
391f75e2
VS
605
606 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
0b2a8e09 607 hsync_start = (I915_READ(HSYNC(cpu_transcoder)) & 0x1fff) + 1;
391f75e2 608 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
0b2a8e09
VS
609 if ((I915_READ(PIPECONF(cpu_transcoder)) &
610 PIPECONF_INTERLACE_MASK) != PIPECONF_PROGRESSIVE)
611 vbl_start = DIV_ROUND_UP(vbl_start, 2);
391f75e2
VS
612 }
613
0b2a8e09
VS
614 /* Convert to pixel count */
615 vbl_start *= htotal;
616
617 /* Start of vblank event occurs at start of hsync */
618 vbl_start -= htotal - hsync_start;
619
9db4a9c7
JB
620 high_frame = PIPEFRAME(pipe);
621 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 622
0a3e67a4
JB
623 /*
624 * High & low register fields aren't synchronized, so make sure
625 * we get a low value that's stable across two reads of the high
626 * register.
627 */
628 do {
5eddb70b 629 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 630 low = I915_READ(low_frame);
5eddb70b 631 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
632 } while (high1 != high2);
633
5eddb70b 634 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 635 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 636 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
637
638 /*
639 * The frame counter increments at beginning of active.
640 * Cook up a vblank counter by also checking the pixel
641 * counter against vblank start.
642 */
edc08d0a 643 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
644}
645
f71d4af4 646static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5 647{
2d1013dd 648 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 649 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
650
651 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 652 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 653 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
654 return 0;
655 }
656
657 return I915_READ(reg);
658}
659
ad3543ed
MK
660/* raw reads, only for fast reads of display block, no need for forcewake etc. */
661#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
ad3543ed 662
a225f079
VS
663static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
664{
665 struct drm_device *dev = crtc->base.dev;
666 struct drm_i915_private *dev_priv = dev->dev_private;
6e3c9717 667 const struct drm_display_mode *mode = &crtc->config->base.adjusted_mode;
a225f079 668 enum pipe pipe = crtc->pipe;
80715b2f 669 int position, vtotal;
a225f079 670
80715b2f 671 vtotal = mode->crtc_vtotal;
a225f079
VS
672 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
673 vtotal /= 2;
674
675 if (IS_GEN2(dev))
676 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
677 else
678 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
679
680 /*
80715b2f
VS
681 * See update_scanline_offset() for the details on the
682 * scanline_offset adjustment.
a225f079 683 */
80715b2f 684 return (position + crtc->scanline_offset) % vtotal;
a225f079
VS
685}
686
f71d4af4 687static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
688 unsigned int flags, int *vpos, int *hpos,
689 ktime_t *stime, ktime_t *etime)
0af7e4df 690{
c2baf4b7
VS
691 struct drm_i915_private *dev_priv = dev->dev_private;
692 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
693 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6e3c9717 694 const struct drm_display_mode *mode = &intel_crtc->config->base.adjusted_mode;
3aa18df8 695 int position;
78e8fc6b 696 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
0af7e4df
MK
697 bool in_vbl = true;
698 int ret = 0;
ad3543ed 699 unsigned long irqflags;
0af7e4df 700
c2baf4b7 701 if (!intel_crtc->active) {
0af7e4df 702 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 703 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
704 return 0;
705 }
706
c2baf4b7 707 htotal = mode->crtc_htotal;
78e8fc6b 708 hsync_start = mode->crtc_hsync_start;
c2baf4b7
VS
709 vtotal = mode->crtc_vtotal;
710 vbl_start = mode->crtc_vblank_start;
711 vbl_end = mode->crtc_vblank_end;
0af7e4df 712
d31faf65
VS
713 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
714 vbl_start = DIV_ROUND_UP(vbl_start, 2);
715 vbl_end /= 2;
716 vtotal /= 2;
717 }
718
c2baf4b7
VS
719 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
720
ad3543ed
MK
721 /*
722 * Lock uncore.lock, as we will do multiple timing critical raw
723 * register reads, potentially with preemption disabled, so the
724 * following code must not block on uncore.lock.
725 */
726 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
78e8fc6b 727
ad3543ed
MK
728 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
729
730 /* Get optional system timestamp before query. */
731 if (stime)
732 *stime = ktime_get();
733
7c06b08a 734 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
735 /* No obvious pixelcount register. Only query vertical
736 * scanout position from Display scan line register.
737 */
a225f079 738 position = __intel_get_crtc_scanline(intel_crtc);
0af7e4df
MK
739 } else {
740 /* Have access to pixelcount since start of frame.
741 * We can split this into vertical and horizontal
742 * scanout position.
743 */
ad3543ed 744 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 745
3aa18df8
VS
746 /* convert to pixel counts */
747 vbl_start *= htotal;
748 vbl_end *= htotal;
749 vtotal *= htotal;
78e8fc6b 750
7e78f1cb
VS
751 /*
752 * In interlaced modes, the pixel counter counts all pixels,
753 * so one field will have htotal more pixels. In order to avoid
754 * the reported position from jumping backwards when the pixel
755 * counter is beyond the length of the shorter field, just
756 * clamp the position the length of the shorter field. This
757 * matches how the scanline counter based position works since
758 * the scanline counter doesn't count the two half lines.
759 */
760 if (position >= vtotal)
761 position = vtotal - 1;
762
78e8fc6b
VS
763 /*
764 * Start of vblank interrupt is triggered at start of hsync,
765 * just prior to the first active line of vblank. However we
766 * consider lines to start at the leading edge of horizontal
767 * active. So, should we get here before we've crossed into
768 * the horizontal active of the first line in vblank, we would
769 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
770 * always add htotal-hsync_start to the current pixel position.
771 */
772 position = (position + htotal - hsync_start) % vtotal;
0af7e4df
MK
773 }
774
ad3543ed
MK
775 /* Get optional system timestamp after query. */
776 if (etime)
777 *etime = ktime_get();
778
779 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
780
781 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
782
3aa18df8
VS
783 in_vbl = position >= vbl_start && position < vbl_end;
784
785 /*
786 * While in vblank, position will be negative
787 * counting up towards 0 at vbl_end. And outside
788 * vblank, position will be positive counting
789 * up since vbl_end.
790 */
791 if (position >= vbl_start)
792 position -= vbl_end;
793 else
794 position += vtotal - vbl_end;
0af7e4df 795
7c06b08a 796 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
797 *vpos = position;
798 *hpos = 0;
799 } else {
800 *vpos = position / htotal;
801 *hpos = position - (*vpos * htotal);
802 }
0af7e4df 803
0af7e4df
MK
804 /* In vblank? */
805 if (in_vbl)
3d3cbd84 806 ret |= DRM_SCANOUTPOS_IN_VBLANK;
0af7e4df
MK
807
808 return ret;
809}
810
a225f079
VS
811int intel_get_crtc_scanline(struct intel_crtc *crtc)
812{
813 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
814 unsigned long irqflags;
815 int position;
816
817 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
818 position = __intel_get_crtc_scanline(crtc);
819 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
820
821 return position;
822}
823
f71d4af4 824static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
825 int *max_error,
826 struct timeval *vblank_time,
827 unsigned flags)
828{
4041b853 829 struct drm_crtc *crtc;
0af7e4df 830
7eb552ae 831 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 832 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
833 return -EINVAL;
834 }
835
836 /* Get drm_crtc to timestamp: */
4041b853
CW
837 crtc = intel_get_crtc_for_pipe(dev, pipe);
838 if (crtc == NULL) {
839 DRM_ERROR("Invalid crtc %d\n", pipe);
840 return -EINVAL;
841 }
842
843 if (!crtc->enabled) {
844 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
845 return -EBUSY;
846 }
0af7e4df
MK
847
848 /* Helper routine in DRM core does all the work: */
4041b853
CW
849 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
850 vblank_time, flags,
7da903ef 851 crtc,
6e3c9717 852 &to_intel_crtc(crtc)->config->base.adjusted_mode);
0af7e4df
MK
853}
854
67c347ff
JN
855static bool intel_hpd_irq_event(struct drm_device *dev,
856 struct drm_connector *connector)
321a1b30
EE
857{
858 enum drm_connector_status old_status;
859
860 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
861 old_status = connector->status;
862
863 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
864 if (old_status == connector->status)
865 return false;
866
867 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30 868 connector->base.id,
c23cc417 869 connector->name,
67c347ff
JN
870 drm_get_connector_status_name(old_status),
871 drm_get_connector_status_name(connector->status));
872
873 return true;
321a1b30
EE
874}
875
13cf5504
DA
876static void i915_digport_work_func(struct work_struct *work)
877{
878 struct drm_i915_private *dev_priv =
879 container_of(work, struct drm_i915_private, dig_port_work);
13cf5504
DA
880 u32 long_port_mask, short_port_mask;
881 struct intel_digital_port *intel_dig_port;
b2c5c181 882 int i;
13cf5504
DA
883 u32 old_bits = 0;
884
4cb21832 885 spin_lock_irq(&dev_priv->irq_lock);
13cf5504
DA
886 long_port_mask = dev_priv->long_hpd_port_mask;
887 dev_priv->long_hpd_port_mask = 0;
888 short_port_mask = dev_priv->short_hpd_port_mask;
889 dev_priv->short_hpd_port_mask = 0;
4cb21832 890 spin_unlock_irq(&dev_priv->irq_lock);
13cf5504
DA
891
892 for (i = 0; i < I915_MAX_PORTS; i++) {
893 bool valid = false;
894 bool long_hpd = false;
895 intel_dig_port = dev_priv->hpd_irq_port[i];
896 if (!intel_dig_port || !intel_dig_port->hpd_pulse)
897 continue;
898
899 if (long_port_mask & (1 << i)) {
900 valid = true;
901 long_hpd = true;
902 } else if (short_port_mask & (1 << i))
903 valid = true;
904
905 if (valid) {
b2c5c181
DV
906 enum irqreturn ret;
907
13cf5504 908 ret = intel_dig_port->hpd_pulse(intel_dig_port, long_hpd);
b2c5c181
DV
909 if (ret == IRQ_NONE) {
910 /* fall back to old school hpd */
13cf5504
DA
911 old_bits |= (1 << intel_dig_port->base.hpd_pin);
912 }
913 }
914 }
915
916 if (old_bits) {
4cb21832 917 spin_lock_irq(&dev_priv->irq_lock);
13cf5504 918 dev_priv->hpd_event_bits |= old_bits;
4cb21832 919 spin_unlock_irq(&dev_priv->irq_lock);
13cf5504
DA
920 schedule_work(&dev_priv->hotplug_work);
921 }
922}
923
5ca58282
JB
924/*
925 * Handle hotplug events outside the interrupt handler proper.
926 */
ac4c16c5
EE
927#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
928
5ca58282
JB
929static void i915_hotplug_work_func(struct work_struct *work)
930{
2d1013dd
JN
931 struct drm_i915_private *dev_priv =
932 container_of(work, struct drm_i915_private, hotplug_work);
5ca58282 933 struct drm_device *dev = dev_priv->dev;
c31c4ba3 934 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
935 struct intel_connector *intel_connector;
936 struct intel_encoder *intel_encoder;
937 struct drm_connector *connector;
cd569aed 938 bool hpd_disabled = false;
321a1b30 939 bool changed = false;
142e2398 940 u32 hpd_event_bits;
4ef69c7a 941
a65e34c7 942 mutex_lock(&mode_config->mutex);
e67189ab
JB
943 DRM_DEBUG_KMS("running encoder hotplug functions\n");
944
4cb21832 945 spin_lock_irq(&dev_priv->irq_lock);
142e2398
EE
946
947 hpd_event_bits = dev_priv->hpd_event_bits;
948 dev_priv->hpd_event_bits = 0;
cd569aed
EE
949 list_for_each_entry(connector, &mode_config->connector_list, head) {
950 intel_connector = to_intel_connector(connector);
36cd7444
DA
951 if (!intel_connector->encoder)
952 continue;
cd569aed
EE
953 intel_encoder = intel_connector->encoder;
954 if (intel_encoder->hpd_pin > HPD_NONE &&
955 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
956 connector->polled == DRM_CONNECTOR_POLL_HPD) {
957 DRM_INFO("HPD interrupt storm detected on connector %s: "
958 "switching from hotplug detection to polling\n",
c23cc417 959 connector->name);
cd569aed
EE
960 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
961 connector->polled = DRM_CONNECTOR_POLL_CONNECT
962 | DRM_CONNECTOR_POLL_DISCONNECT;
963 hpd_disabled = true;
964 }
142e2398
EE
965 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
966 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
c23cc417 967 connector->name, intel_encoder->hpd_pin);
142e2398 968 }
cd569aed
EE
969 }
970 /* if there were no outputs to poll, poll was disabled,
971 * therefore make sure it's enabled when disabling HPD on
972 * some connectors */
ac4c16c5 973 if (hpd_disabled) {
cd569aed 974 drm_kms_helper_poll_enable(dev);
6323751d
ID
975 mod_delayed_work(system_wq, &dev_priv->hotplug_reenable_work,
976 msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
ac4c16c5 977 }
cd569aed 978
4cb21832 979 spin_unlock_irq(&dev_priv->irq_lock);
cd569aed 980
321a1b30
EE
981 list_for_each_entry(connector, &mode_config->connector_list, head) {
982 intel_connector = to_intel_connector(connector);
36cd7444
DA
983 if (!intel_connector->encoder)
984 continue;
321a1b30
EE
985 intel_encoder = intel_connector->encoder;
986 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987 if (intel_encoder->hot_plug)
988 intel_encoder->hot_plug(intel_encoder);
989 if (intel_hpd_irq_event(dev, connector))
990 changed = true;
991 }
992 }
40ee3381
KP
993 mutex_unlock(&mode_config->mutex);
994
321a1b30
EE
995 if (changed)
996 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
997}
998
d0ecd7e2 999static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1 1000{
2d1013dd 1001 struct drm_i915_private *dev_priv = dev->dev_private;
b5b72e89 1002 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 1003 u8 new_delay;
9270388e 1004
d0ecd7e2 1005 spin_lock(&mchdev_lock);
f97108d1 1006
73edd18f
DV
1007 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1008
20e4d407 1009 new_delay = dev_priv->ips.cur_delay;
9270388e 1010
7648fa99 1011 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
1012 busy_up = I915_READ(RCPREVBSYTUPAVG);
1013 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
1014 max_avg = I915_READ(RCBMAXAVG);
1015 min_avg = I915_READ(RCBMINAVG);
1016
1017 /* Handle RCS change request from hw */
b5b72e89 1018 if (busy_up > max_avg) {
20e4d407
DV
1019 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1020 new_delay = dev_priv->ips.cur_delay - 1;
1021 if (new_delay < dev_priv->ips.max_delay)
1022 new_delay = dev_priv->ips.max_delay;
b5b72e89 1023 } else if (busy_down < min_avg) {
20e4d407
DV
1024 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1025 new_delay = dev_priv->ips.cur_delay + 1;
1026 if (new_delay > dev_priv->ips.min_delay)
1027 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
1028 }
1029
7648fa99 1030 if (ironlake_set_drps(dev, new_delay))
20e4d407 1031 dev_priv->ips.cur_delay = new_delay;
f97108d1 1032
d0ecd7e2 1033 spin_unlock(&mchdev_lock);
9270388e 1034
f97108d1
JB
1035 return;
1036}
1037
549f7365 1038static void notify_ring(struct drm_device *dev,
a4872ba6 1039 struct intel_engine_cs *ring)
549f7365 1040{
93b0a4e0 1041 if (!intel_ring_initialized(ring))
475553de
CW
1042 return;
1043
bcfcc8ba 1044 trace_i915_gem_request_notify(ring);
9862e600 1045
549f7365 1046 wake_up_all(&ring->irq_queue);
549f7365
CW
1047}
1048
31685c25 1049static u32 vlv_c0_residency(struct drm_i915_private *dev_priv,
bf225f20 1050 struct intel_rps_ei *rps_ei)
31685c25
D
1051{
1052 u32 cz_ts, cz_freq_khz;
1053 u32 render_count, media_count;
1054 u32 elapsed_render, elapsed_media, elapsed_time;
1055 u32 residency = 0;
1056
1057 cz_ts = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1058 cz_freq_khz = DIV_ROUND_CLOSEST(dev_priv->mem_freq * 1000, 4);
1059
1060 render_count = I915_READ(VLV_RENDER_C0_COUNT_REG);
1061 media_count = I915_READ(VLV_MEDIA_C0_COUNT_REG);
1062
bf225f20
CW
1063 if (rps_ei->cz_clock == 0) {
1064 rps_ei->cz_clock = cz_ts;
1065 rps_ei->render_c0 = render_count;
1066 rps_ei->media_c0 = media_count;
31685c25
D
1067
1068 return dev_priv->rps.cur_freq;
1069 }
1070
bf225f20
CW
1071 elapsed_time = cz_ts - rps_ei->cz_clock;
1072 rps_ei->cz_clock = cz_ts;
31685c25 1073
bf225f20
CW
1074 elapsed_render = render_count - rps_ei->render_c0;
1075 rps_ei->render_c0 = render_count;
31685c25 1076
bf225f20
CW
1077 elapsed_media = media_count - rps_ei->media_c0;
1078 rps_ei->media_c0 = media_count;
31685c25
D
1079
1080 /* Convert all the counters into common unit of milli sec */
1081 elapsed_time /= VLV_CZ_CLOCK_TO_MILLI_SEC;
1082 elapsed_render /= cz_freq_khz;
1083 elapsed_media /= cz_freq_khz;
1084
1085 /*
1086 * Calculate overall C0 residency percentage
1087 * only if elapsed time is non zero
1088 */
1089 if (elapsed_time) {
1090 residency =
1091 ((max(elapsed_render, elapsed_media) * 100)
1092 / elapsed_time);
1093 }
1094
1095 return residency;
1096}
1097
1098/**
1099 * vlv_calc_delay_from_C0_counters - Increase/Decrease freq based on GPU
1100 * busy-ness calculated from C0 counters of render & media power wells
1101 * @dev_priv: DRM device private
1102 *
1103 */
4fa79042 1104static int vlv_calc_delay_from_C0_counters(struct drm_i915_private *dev_priv)
31685c25
D
1105{
1106 u32 residency_C0_up = 0, residency_C0_down = 0;
4fa79042 1107 int new_delay, adj;
31685c25
D
1108
1109 dev_priv->rps.ei_interrupt_count++;
1110
1111 WARN_ON(!mutex_is_locked(&dev_priv->rps.hw_lock));
1112
1113
bf225f20
CW
1114 if (dev_priv->rps.up_ei.cz_clock == 0) {
1115 vlv_c0_residency(dev_priv, &dev_priv->rps.up_ei);
1116 vlv_c0_residency(dev_priv, &dev_priv->rps.down_ei);
31685c25
D
1117 return dev_priv->rps.cur_freq;
1118 }
1119
1120
1121 /*
1122 * To down throttle, C0 residency should be less than down threshold
1123 * for continous EI intervals. So calculate down EI counters
1124 * once in VLV_INT_COUNT_FOR_DOWN_EI
1125 */
1126 if (dev_priv->rps.ei_interrupt_count == VLV_INT_COUNT_FOR_DOWN_EI) {
1127
1128 dev_priv->rps.ei_interrupt_count = 0;
1129
1130 residency_C0_down = vlv_c0_residency(dev_priv,
bf225f20 1131 &dev_priv->rps.down_ei);
31685c25
D
1132 } else {
1133 residency_C0_up = vlv_c0_residency(dev_priv,
bf225f20 1134 &dev_priv->rps.up_ei);
31685c25
D
1135 }
1136
1137 new_delay = dev_priv->rps.cur_freq;
1138
1139 adj = dev_priv->rps.last_adj;
1140 /* C0 residency is greater than UP threshold. Increase Frequency */
1141 if (residency_C0_up >= VLV_RP_UP_EI_THRESHOLD) {
1142 if (adj > 0)
1143 adj *= 2;
1144 else
1145 adj = 1;
1146
1147 if (dev_priv->rps.cur_freq < dev_priv->rps.max_freq_softlimit)
1148 new_delay = dev_priv->rps.cur_freq + adj;
1149
1150 /*
1151 * For better performance, jump directly
1152 * to RPe if we're below it.
1153 */
1154 if (new_delay < dev_priv->rps.efficient_freq)
1155 new_delay = dev_priv->rps.efficient_freq;
1156
1157 } else if (!dev_priv->rps.ei_interrupt_count &&
1158 (residency_C0_down < VLV_RP_DOWN_EI_THRESHOLD)) {
1159 if (adj < 0)
1160 adj *= 2;
1161 else
1162 adj = -1;
1163 /*
1164 * This means, C0 residency is less than down threshold over
1165 * a period of VLV_INT_COUNT_FOR_DOWN_EI. So, reduce the freq
1166 */
1167 if (dev_priv->rps.cur_freq > dev_priv->rps.min_freq_softlimit)
1168 new_delay = dev_priv->rps.cur_freq + adj;
1169 }
1170
1171 return new_delay;
1172}
1173
4912d041 1174static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1175{
2d1013dd
JN
1176 struct drm_i915_private *dev_priv =
1177 container_of(work, struct drm_i915_private, rps.work);
edbfdb45 1178 u32 pm_iir;
dd75fdc8 1179 int new_delay, adj;
4912d041 1180
59cdb63d 1181 spin_lock_irq(&dev_priv->irq_lock);
d4d70aa5
ID
1182 /* Speed up work cancelation during disabling rps interrupts. */
1183 if (!dev_priv->rps.interrupts_enabled) {
1184 spin_unlock_irq(&dev_priv->irq_lock);
1185 return;
1186 }
c6a828d3
DV
1187 pm_iir = dev_priv->rps.pm_iir;
1188 dev_priv->rps.pm_iir = 0;
a72fbc3a
ID
1189 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1190 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
59cdb63d 1191 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1192
60611c13 1193 /* Make sure we didn't queue anything we're not going to process. */
a6706b45 1194 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
60611c13 1195
a6706b45 1196 if ((pm_iir & dev_priv->pm_rps_events) == 0)
3b8d8d91
JB
1197 return;
1198
4fc688ce 1199 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1200
dd75fdc8 1201 adj = dev_priv->rps.last_adj;
7425034a 1202 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1203 if (adj > 0)
1204 adj *= 2;
13a5660c
D
1205 else {
1206 /* CHV needs even encode values */
1207 adj = IS_CHERRYVIEW(dev_priv->dev) ? 2 : 1;
1208 }
b39fb297 1209 new_delay = dev_priv->rps.cur_freq + adj;
7425034a
VS
1210
1211 /*
1212 * For better performance, jump directly
1213 * to RPe if we're below it.
1214 */
b39fb297
BW
1215 if (new_delay < dev_priv->rps.efficient_freq)
1216 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1217 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
b39fb297
BW
1218 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1219 new_delay = dev_priv->rps.efficient_freq;
dd75fdc8 1220 else
b39fb297 1221 new_delay = dev_priv->rps.min_freq_softlimit;
dd75fdc8 1222 adj = 0;
31685c25
D
1223 } else if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1224 new_delay = vlv_calc_delay_from_C0_counters(dev_priv);
dd75fdc8
CW
1225 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1226 if (adj < 0)
1227 adj *= 2;
13a5660c
D
1228 else {
1229 /* CHV needs even encode values */
1230 adj = IS_CHERRYVIEW(dev_priv->dev) ? -2 : -1;
1231 }
b39fb297 1232 new_delay = dev_priv->rps.cur_freq + adj;
dd75fdc8 1233 } else { /* unknown event */
b39fb297 1234 new_delay = dev_priv->rps.cur_freq;
dd75fdc8 1235 }
3b8d8d91 1236
79249636
BW
1237 /* sysfs frequency interfaces may have snuck in while servicing the
1238 * interrupt
1239 */
1272e7b8 1240 new_delay = clamp_t(int, new_delay,
b39fb297
BW
1241 dev_priv->rps.min_freq_softlimit,
1242 dev_priv->rps.max_freq_softlimit);
27544369 1243
b39fb297 1244 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_freq;
dd75fdc8
CW
1245
1246 if (IS_VALLEYVIEW(dev_priv->dev))
1247 valleyview_set_rps(dev_priv->dev, new_delay);
1248 else
1249 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1250
4fc688ce 1251 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1252}
1253
e3689190
BW
1254
1255/**
1256 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1257 * occurred.
1258 * @work: workqueue struct
1259 *
1260 * Doesn't actually do anything except notify userspace. As a consequence of
1261 * this event, userspace should try to remap the bad rows since statistically
1262 * it is likely the same row is more likely to go bad again.
1263 */
1264static void ivybridge_parity_work(struct work_struct *work)
1265{
2d1013dd
JN
1266 struct drm_i915_private *dev_priv =
1267 container_of(work, struct drm_i915_private, l3_parity.error_work);
e3689190 1268 u32 error_status, row, bank, subbank;
35a85ac6 1269 char *parity_event[6];
e3689190 1270 uint32_t misccpctl;
35a85ac6 1271 uint8_t slice = 0;
e3689190
BW
1272
1273 /* We must turn off DOP level clock gating to access the L3 registers.
1274 * In order to prevent a get/put style interface, acquire struct mutex
1275 * any time we access those registers.
1276 */
1277 mutex_lock(&dev_priv->dev->struct_mutex);
1278
35a85ac6
BW
1279 /* If we've screwed up tracking, just let the interrupt fire again */
1280 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1281 goto out;
1282
e3689190
BW
1283 misccpctl = I915_READ(GEN7_MISCCPCTL);
1284 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1285 POSTING_READ(GEN7_MISCCPCTL);
1286
35a85ac6
BW
1287 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1288 u32 reg;
e3689190 1289
35a85ac6
BW
1290 slice--;
1291 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1292 break;
e3689190 1293
35a85ac6 1294 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1295
35a85ac6 1296 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1297
35a85ac6
BW
1298 error_status = I915_READ(reg);
1299 row = GEN7_PARITY_ERROR_ROW(error_status);
1300 bank = GEN7_PARITY_ERROR_BANK(error_status);
1301 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1302
1303 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1304 POSTING_READ(reg);
1305
1306 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1307 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1308 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1309 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1310 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1311 parity_event[5] = NULL;
1312
5bdebb18 1313 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1314 KOBJ_CHANGE, parity_event);
e3689190 1315
35a85ac6
BW
1316 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1317 slice, row, bank, subbank);
e3689190 1318
35a85ac6
BW
1319 kfree(parity_event[4]);
1320 kfree(parity_event[3]);
1321 kfree(parity_event[2]);
1322 kfree(parity_event[1]);
1323 }
e3689190 1324
35a85ac6 1325 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1326
35a85ac6
BW
1327out:
1328 WARN_ON(dev_priv->l3_parity.which_slice);
4cb21832 1329 spin_lock_irq(&dev_priv->irq_lock);
480c8033 1330 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
4cb21832 1331 spin_unlock_irq(&dev_priv->irq_lock);
35a85ac6
BW
1332
1333 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1334}
1335
35a85ac6 1336static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190 1337{
2d1013dd 1338 struct drm_i915_private *dev_priv = dev->dev_private;
e3689190 1339
040d2baa 1340 if (!HAS_L3_DPF(dev))
e3689190
BW
1341 return;
1342
d0ecd7e2 1343 spin_lock(&dev_priv->irq_lock);
480c8033 1344 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1345 spin_unlock(&dev_priv->irq_lock);
e3689190 1346
35a85ac6
BW
1347 iir &= GT_PARITY_ERROR(dev);
1348 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1349 dev_priv->l3_parity.which_slice |= 1 << 1;
1350
1351 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1352 dev_priv->l3_parity.which_slice |= 1 << 0;
1353
a4da4fa4 1354 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1355}
1356
f1af8fc1
PZ
1357static void ilk_gt_irq_handler(struct drm_device *dev,
1358 struct drm_i915_private *dev_priv,
1359 u32 gt_iir)
1360{
1361 if (gt_iir &
1362 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1363 notify_ring(dev, &dev_priv->ring[RCS]);
1364 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1365 notify_ring(dev, &dev_priv->ring[VCS]);
1366}
1367
e7b4c6b1
DV
1368static void snb_gt_irq_handler(struct drm_device *dev,
1369 struct drm_i915_private *dev_priv,
1370 u32 gt_iir)
1371{
1372
cc609d5d
BW
1373 if (gt_iir &
1374 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1375 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1376 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1377 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1378 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1379 notify_ring(dev, &dev_priv->ring[BCS]);
1380
cc609d5d
BW
1381 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1382 GT_BSD_CS_ERROR_INTERRUPT |
aaecdf61
DV
1383 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1384 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
e3689190 1385
35a85ac6
BW
1386 if (gt_iir & GT_PARITY_ERROR(dev))
1387 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1388}
1389
abd58f01
BW
1390static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1391 struct drm_i915_private *dev_priv,
1392 u32 master_ctl)
1393{
e981e7b1 1394 struct intel_engine_cs *ring;
abd58f01
BW
1395 u32 rcs, bcs, vcs;
1396 uint32_t tmp = 0;
1397 irqreturn_t ret = IRQ_NONE;
1398
1399 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1400 tmp = I915_READ(GEN8_GT_IIR(0));
1401 if (tmp) {
38cc46d7 1402 I915_WRITE(GEN8_GT_IIR(0), tmp);
abd58f01 1403 ret = IRQ_HANDLED;
e981e7b1 1404
abd58f01 1405 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
e981e7b1 1406 ring = &dev_priv->ring[RCS];
abd58f01 1407 if (rcs & GT_RENDER_USER_INTERRUPT)
e981e7b1
TD
1408 notify_ring(dev, ring);
1409 if (rcs & GT_CONTEXT_SWITCH_INTERRUPT)
3f7531c3 1410 intel_lrc_irq_handler(ring);
e981e7b1
TD
1411
1412 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1413 ring = &dev_priv->ring[BCS];
abd58f01 1414 if (bcs & GT_RENDER_USER_INTERRUPT)
e981e7b1
TD
1415 notify_ring(dev, ring);
1416 if (bcs & GT_CONTEXT_SWITCH_INTERRUPT)
3f7531c3 1417 intel_lrc_irq_handler(ring);
abd58f01
BW
1418 } else
1419 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1420 }
1421
85f9b5f9 1422 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
abd58f01
BW
1423 tmp = I915_READ(GEN8_GT_IIR(1));
1424 if (tmp) {
38cc46d7 1425 I915_WRITE(GEN8_GT_IIR(1), tmp);
abd58f01 1426 ret = IRQ_HANDLED;
e981e7b1 1427
abd58f01 1428 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
e981e7b1 1429 ring = &dev_priv->ring[VCS];
abd58f01 1430 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1431 notify_ring(dev, ring);
73d477f6 1432 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
3f7531c3 1433 intel_lrc_irq_handler(ring);
e981e7b1 1434
85f9b5f9 1435 vcs = tmp >> GEN8_VCS2_IRQ_SHIFT;
e981e7b1 1436 ring = &dev_priv->ring[VCS2];
85f9b5f9 1437 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1438 notify_ring(dev, ring);
73d477f6 1439 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
3f7531c3 1440 intel_lrc_irq_handler(ring);
abd58f01
BW
1441 } else
1442 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1443 }
1444
0961021a
BW
1445 if (master_ctl & GEN8_GT_PM_IRQ) {
1446 tmp = I915_READ(GEN8_GT_IIR(2));
1447 if (tmp & dev_priv->pm_rps_events) {
0961021a
BW
1448 I915_WRITE(GEN8_GT_IIR(2),
1449 tmp & dev_priv->pm_rps_events);
38cc46d7 1450 ret = IRQ_HANDLED;
c9a9a268 1451 gen6_rps_irq_handler(dev_priv, tmp);
0961021a
BW
1452 } else
1453 DRM_ERROR("The master control interrupt lied (PM)!\n");
1454 }
1455
abd58f01
BW
1456 if (master_ctl & GEN8_GT_VECS_IRQ) {
1457 tmp = I915_READ(GEN8_GT_IIR(3));
1458 if (tmp) {
38cc46d7 1459 I915_WRITE(GEN8_GT_IIR(3), tmp);
abd58f01 1460 ret = IRQ_HANDLED;
e981e7b1 1461
abd58f01 1462 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
e981e7b1 1463 ring = &dev_priv->ring[VECS];
abd58f01 1464 if (vcs & GT_RENDER_USER_INTERRUPT)
e981e7b1 1465 notify_ring(dev, ring);
73d477f6 1466 if (vcs & GT_CONTEXT_SWITCH_INTERRUPT)
3f7531c3 1467 intel_lrc_irq_handler(ring);
abd58f01
BW
1468 } else
1469 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1470 }
1471
1472 return ret;
1473}
1474
b543fb04
EE
1475#define HPD_STORM_DETECT_PERIOD 1000
1476#define HPD_STORM_THRESHOLD 5
1477
07c338ce 1478static int pch_port_to_hotplug_shift(enum port port)
13cf5504
DA
1479{
1480 switch (port) {
1481 case PORT_A:
1482 case PORT_E:
1483 default:
1484 return -1;
1485 case PORT_B:
1486 return 0;
1487 case PORT_C:
1488 return 8;
1489 case PORT_D:
1490 return 16;
1491 }
1492}
1493
07c338ce 1494static int i915_port_to_hotplug_shift(enum port port)
13cf5504
DA
1495{
1496 switch (port) {
1497 case PORT_A:
1498 case PORT_E:
1499 default:
1500 return -1;
1501 case PORT_B:
1502 return 17;
1503 case PORT_C:
1504 return 19;
1505 case PORT_D:
1506 return 21;
1507 }
1508}
1509
1510static inline enum port get_port_from_pin(enum hpd_pin pin)
1511{
1512 switch (pin) {
1513 case HPD_PORT_B:
1514 return PORT_B;
1515 case HPD_PORT_C:
1516 return PORT_C;
1517 case HPD_PORT_D:
1518 return PORT_D;
1519 default:
1520 return PORT_A; /* no hpd */
1521 }
1522}
1523
10a504de 1524static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba 1525 u32 hotplug_trigger,
13cf5504 1526 u32 dig_hotplug_reg,
7c7e10db 1527 const u32 hpd[HPD_NUM_PINS])
b543fb04 1528{
2d1013dd 1529 struct drm_i915_private *dev_priv = dev->dev_private;
b543fb04 1530 int i;
13cf5504 1531 enum port port;
10a504de 1532 bool storm_detected = false;
13cf5504
DA
1533 bool queue_dig = false, queue_hp = false;
1534 u32 dig_shift;
1535 u32 dig_port_mask = 0;
b543fb04 1536
91d131d2
DV
1537 if (!hotplug_trigger)
1538 return;
1539
13cf5504
DA
1540 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x\n",
1541 hotplug_trigger, dig_hotplug_reg);
cc9bd499 1542
b5ea2d56 1543 spin_lock(&dev_priv->irq_lock);
b543fb04 1544 for (i = 1; i < HPD_NUM_PINS; i++) {
13cf5504
DA
1545 if (!(hpd[i] & hotplug_trigger))
1546 continue;
1547
1548 port = get_port_from_pin(i);
1549 if (port && dev_priv->hpd_irq_port[port]) {
1550 bool long_hpd;
1551
07c338ce
JN
1552 if (HAS_PCH_SPLIT(dev)) {
1553 dig_shift = pch_port_to_hotplug_shift(port);
13cf5504 1554 long_hpd = (dig_hotplug_reg >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
07c338ce
JN
1555 } else {
1556 dig_shift = i915_port_to_hotplug_shift(port);
1557 long_hpd = (hotplug_trigger >> dig_shift) & PORTB_HOTPLUG_LONG_DETECT;
13cf5504
DA
1558 }
1559
26fbb774
VS
1560 DRM_DEBUG_DRIVER("digital hpd port %c - %s\n",
1561 port_name(port),
1562 long_hpd ? "long" : "short");
13cf5504
DA
1563 /* for long HPD pulses we want to have the digital queue happen,
1564 but we still want HPD storm detection to function. */
1565 if (long_hpd) {
1566 dev_priv->long_hpd_port_mask |= (1 << port);
1567 dig_port_mask |= hpd[i];
1568 } else {
1569 /* for short HPD just trigger the digital queue */
1570 dev_priv->short_hpd_port_mask |= (1 << port);
1571 hotplug_trigger &= ~hpd[i];
1572 }
1573 queue_dig = true;
1574 }
1575 }
821450c6 1576
13cf5504 1577 for (i = 1; i < HPD_NUM_PINS; i++) {
3ff04a16
DV
1578 if (hpd[i] & hotplug_trigger &&
1579 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED) {
1580 /*
1581 * On GMCH platforms the interrupt mask bits only
1582 * prevent irq generation, not the setting of the
1583 * hotplug bits itself. So only WARN about unexpected
1584 * interrupts on saner platforms.
1585 */
1586 WARN_ONCE(INTEL_INFO(dev)->gen >= 5 && !IS_VALLEYVIEW(dev),
1587 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1588 hotplug_trigger, i, hpd[i]);
1589
1590 continue;
1591 }
b8f102e8 1592
b543fb04
EE
1593 if (!(hpd[i] & hotplug_trigger) ||
1594 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1595 continue;
1596
13cf5504
DA
1597 if (!(dig_port_mask & hpd[i])) {
1598 dev_priv->hpd_event_bits |= (1 << i);
1599 queue_hp = true;
1600 }
1601
b543fb04
EE
1602 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1603 dev_priv->hpd_stats[i].hpd_last_jiffies
1604 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1605 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1606 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1607 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1608 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1609 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1610 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1611 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1612 storm_detected = true;
b543fb04
EE
1613 } else {
1614 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1615 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1616 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1617 }
1618 }
1619
10a504de
DV
1620 if (storm_detected)
1621 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1622 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1623
645416f5
DV
1624 /*
1625 * Our hotplug handler can grab modeset locks (by calling down into the
1626 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1627 * queue for otherwise the flush_work in the pageflip code will
1628 * deadlock.
1629 */
13cf5504 1630 if (queue_dig)
0e32b39c 1631 queue_work(dev_priv->dp_wq, &dev_priv->dig_port_work);
13cf5504
DA
1632 if (queue_hp)
1633 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1634}
1635
515ac2bb
DV
1636static void gmbus_irq_handler(struct drm_device *dev)
1637{
2d1013dd 1638 struct drm_i915_private *dev_priv = dev->dev_private;
28c70f16 1639
28c70f16 1640 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1641}
1642
ce99c256
DV
1643static void dp_aux_irq_handler(struct drm_device *dev)
1644{
2d1013dd 1645 struct drm_i915_private *dev_priv = dev->dev_private;
9ee32fea 1646
9ee32fea 1647 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1648}
1649
8bf1e9f1 1650#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1651static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1652 uint32_t crc0, uint32_t crc1,
1653 uint32_t crc2, uint32_t crc3,
1654 uint32_t crc4)
8bf1e9f1
SH
1655{
1656 struct drm_i915_private *dev_priv = dev->dev_private;
1657 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1658 struct intel_pipe_crc_entry *entry;
ac2300d4 1659 int head, tail;
b2c88f5b 1660
d538bbdf
DL
1661 spin_lock(&pipe_crc->lock);
1662
0c912c79 1663 if (!pipe_crc->entries) {
d538bbdf 1664 spin_unlock(&pipe_crc->lock);
34273620 1665 DRM_DEBUG_KMS("spurious interrupt\n");
0c912c79
DL
1666 return;
1667 }
1668
d538bbdf
DL
1669 head = pipe_crc->head;
1670 tail = pipe_crc->tail;
b2c88f5b
DL
1671
1672 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1673 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1674 DRM_ERROR("CRC buffer overflowing\n");
1675 return;
1676 }
1677
1678 entry = &pipe_crc->entries[head];
8bf1e9f1 1679
8bc5e955 1680 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1681 entry->crc[0] = crc0;
1682 entry->crc[1] = crc1;
1683 entry->crc[2] = crc2;
1684 entry->crc[3] = crc3;
1685 entry->crc[4] = crc4;
b2c88f5b
DL
1686
1687 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1688 pipe_crc->head = head;
1689
1690 spin_unlock(&pipe_crc->lock);
07144428
DL
1691
1692 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1693}
277de95e
DV
1694#else
1695static inline void
1696display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1697 uint32_t crc0, uint32_t crc1,
1698 uint32_t crc2, uint32_t crc3,
1699 uint32_t crc4) {}
1700#endif
1701
eba94eb9 1702
277de95e 1703static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1704{
1705 struct drm_i915_private *dev_priv = dev->dev_private;
1706
277de95e
DV
1707 display_pipe_crc_irq_handler(dev, pipe,
1708 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1709 0, 0, 0, 0);
5a69b89f
DV
1710}
1711
277de95e 1712static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1713{
1714 struct drm_i915_private *dev_priv = dev->dev_private;
1715
277de95e
DV
1716 display_pipe_crc_irq_handler(dev, pipe,
1717 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1718 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1719 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1720 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1721 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1722}
5b3a856b 1723
277de95e 1724static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1725{
1726 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1727 uint32_t res1, res2;
1728
1729 if (INTEL_INFO(dev)->gen >= 3)
1730 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1731 else
1732 res1 = 0;
1733
1734 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1735 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1736 else
1737 res2 = 0;
5b3a856b 1738
277de95e
DV
1739 display_pipe_crc_irq_handler(dev, pipe,
1740 I915_READ(PIPE_CRC_RES_RED(pipe)),
1741 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1742 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1743 res1, res2);
5b3a856b 1744}
8bf1e9f1 1745
1403c0d4
PZ
1746/* The RPS events need forcewake, so we add them to a work queue and mask their
1747 * IMR bits until the work is done. Other interrupts can be processed without
1748 * the work queue. */
1749static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1750{
4a74de82
ID
1751 /* TODO: RPS on GEN9+ is not supported yet. */
1752 if (WARN_ONCE(INTEL_INFO(dev_priv)->gen >= 9,
1753 "GEN9+: unexpected RPS IRQ\n"))
132f3f17
ID
1754 return;
1755
a6706b45 1756 if (pm_iir & dev_priv->pm_rps_events) {
59cdb63d 1757 spin_lock(&dev_priv->irq_lock);
480c8033 1758 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
d4d70aa5
ID
1759 if (dev_priv->rps.interrupts_enabled) {
1760 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1761 queue_work(dev_priv->wq, &dev_priv->rps.work);
1762 }
59cdb63d 1763 spin_unlock(&dev_priv->irq_lock);
baf02a1f 1764 }
baf02a1f 1765
c9a9a268
ID
1766 if (INTEL_INFO(dev_priv)->gen >= 8)
1767 return;
1768
1403c0d4
PZ
1769 if (HAS_VEBOX(dev_priv->dev)) {
1770 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1771 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1772
aaecdf61
DV
1773 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1774 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
12638c57 1775 }
baf02a1f
BW
1776}
1777
8d7849db
VS
1778static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1779{
8d7849db
VS
1780 if (!drm_handle_vblank(dev, pipe))
1781 return false;
1782
8d7849db
VS
1783 return true;
1784}
1785
c1874ed7
ID
1786static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1787{
1788 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 1789 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
1790 int pipe;
1791
58ead0d7 1792 spin_lock(&dev_priv->irq_lock);
055e393f 1793 for_each_pipe(dev_priv, pipe) {
91d181dd 1794 int reg;
bbb5eebf 1795 u32 mask, iir_bit = 0;
91d181dd 1796
bbb5eebf
DV
1797 /*
1798 * PIPESTAT bits get signalled even when the interrupt is
1799 * disabled with the mask bits, and some of the status bits do
1800 * not generate interrupts at all (like the underrun bit). Hence
1801 * we need to be careful that we only handle what we want to
1802 * handle.
1803 */
0f239f4c
DV
1804
1805 /* fifo underruns are filterered in the underrun handler. */
1806 mask = PIPE_FIFO_UNDERRUN_STATUS;
bbb5eebf
DV
1807
1808 switch (pipe) {
1809 case PIPE_A:
1810 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1811 break;
1812 case PIPE_B:
1813 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1814 break;
3278f67f
VS
1815 case PIPE_C:
1816 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1817 break;
bbb5eebf
DV
1818 }
1819 if (iir & iir_bit)
1820 mask |= dev_priv->pipestat_irq_mask[pipe];
1821
1822 if (!mask)
91d181dd
ID
1823 continue;
1824
1825 reg = PIPESTAT(pipe);
bbb5eebf
DV
1826 mask |= PIPESTAT_INT_ENABLE_MASK;
1827 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
1828
1829 /*
1830 * Clear the PIPE*STAT regs before the IIR
1831 */
91d181dd
ID
1832 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1833 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1834 I915_WRITE(reg, pipe_stats[pipe]);
1835 }
58ead0d7 1836 spin_unlock(&dev_priv->irq_lock);
c1874ed7 1837
055e393f 1838 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
1839 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1840 intel_pipe_handle_vblank(dev, pipe))
1841 intel_check_page_flip(dev, pipe);
c1874ed7 1842
579a9b0e 1843 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1844 intel_prepare_page_flip(dev, pipe);
1845 intel_finish_page_flip(dev, pipe);
1846 }
1847
1848 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1849 i9xx_pipe_crc_irq_handler(dev, pipe);
1850
1f7247c0
DV
1851 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1852 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
c1874ed7
ID
1853 }
1854
1855 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1856 gmbus_irq_handler(dev);
1857}
1858
16c6c56b
VS
1859static void i9xx_hpd_irq_handler(struct drm_device *dev)
1860{
1861 struct drm_i915_private *dev_priv = dev->dev_private;
1862 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1863
3ff60f89
OM
1864 if (hotplug_status) {
1865 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1866 /*
1867 * Make sure hotplug status is cleared before we clear IIR, or else we
1868 * may miss hotplug events.
1869 */
1870 POSTING_READ(PORT_HOTPLUG_STAT);
16c6c56b 1871
3ff60f89
OM
1872 if (IS_G4X(dev)) {
1873 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
16c6c56b 1874
13cf5504 1875 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_g4x);
3ff60f89
OM
1876 } else {
1877 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
16c6c56b 1878
13cf5504 1879 intel_hpd_irq_handler(dev, hotplug_trigger, 0, hpd_status_i915);
3ff60f89 1880 }
16c6c56b 1881
3ff60f89
OM
1882 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) &&
1883 hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1884 dp_aux_irq_handler(dev);
1885 }
16c6c56b
VS
1886}
1887
ff1f525e 1888static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe 1889{
45a83f84 1890 struct drm_device *dev = arg;
2d1013dd 1891 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
1892 u32 iir, gt_iir, pm_iir;
1893 irqreturn_t ret = IRQ_NONE;
7e231dbe 1894
2dd2a883
ID
1895 if (!intel_irqs_enabled(dev_priv))
1896 return IRQ_NONE;
1897
7e231dbe 1898 while (true) {
3ff60f89
OM
1899 /* Find, clear, then process each source of interrupt */
1900
7e231dbe 1901 gt_iir = I915_READ(GTIIR);
3ff60f89
OM
1902 if (gt_iir)
1903 I915_WRITE(GTIIR, gt_iir);
1904
7e231dbe 1905 pm_iir = I915_READ(GEN6_PMIIR);
3ff60f89
OM
1906 if (pm_iir)
1907 I915_WRITE(GEN6_PMIIR, pm_iir);
1908
1909 iir = I915_READ(VLV_IIR);
1910 if (iir) {
1911 /* Consume port before clearing IIR or we'll miss events */
1912 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1913 i9xx_hpd_irq_handler(dev);
1914 I915_WRITE(VLV_IIR, iir);
1915 }
7e231dbe
JB
1916
1917 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1918 goto out;
1919
1920 ret = IRQ_HANDLED;
1921
3ff60f89
OM
1922 if (gt_iir)
1923 snb_gt_irq_handler(dev, dev_priv, gt_iir);
60611c13 1924 if (pm_iir)
d0ecd7e2 1925 gen6_rps_irq_handler(dev_priv, pm_iir);
3ff60f89
OM
1926 /* Call regardless, as some status bits might not be
1927 * signalled in iir */
1928 valleyview_pipestat_irq_handler(dev, iir);
7e231dbe
JB
1929 }
1930
1931out:
1932 return ret;
1933}
1934
43f328d7
VS
1935static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1936{
45a83f84 1937 struct drm_device *dev = arg;
43f328d7
VS
1938 struct drm_i915_private *dev_priv = dev->dev_private;
1939 u32 master_ctl, iir;
1940 irqreturn_t ret = IRQ_NONE;
43f328d7 1941
2dd2a883
ID
1942 if (!intel_irqs_enabled(dev_priv))
1943 return IRQ_NONE;
1944
8e5fd599
VS
1945 for (;;) {
1946 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1947 iir = I915_READ(VLV_IIR);
43f328d7 1948
8e5fd599
VS
1949 if (master_ctl == 0 && iir == 0)
1950 break;
43f328d7 1951
27b6c122
OM
1952 ret = IRQ_HANDLED;
1953
8e5fd599 1954 I915_WRITE(GEN8_MASTER_IRQ, 0);
43f328d7 1955
27b6c122 1956 /* Find, clear, then process each source of interrupt */
43f328d7 1957
27b6c122
OM
1958 if (iir) {
1959 /* Consume port before clearing IIR or we'll miss events */
1960 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1961 i9xx_hpd_irq_handler(dev);
1962 I915_WRITE(VLV_IIR, iir);
1963 }
43f328d7 1964
27b6c122 1965 gen8_gt_irq_handler(dev, dev_priv, master_ctl);
43f328d7 1966
27b6c122
OM
1967 /* Call regardless, as some status bits might not be
1968 * signalled in iir */
1969 valleyview_pipestat_irq_handler(dev, iir);
43f328d7 1970
8e5fd599
VS
1971 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1972 POSTING_READ(GEN8_MASTER_IRQ);
8e5fd599 1973 }
3278f67f 1974
43f328d7
VS
1975 return ret;
1976}
1977
23e81d69 1978static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806 1979{
2d1013dd 1980 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 1981 int pipe;
b543fb04 1982 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
13cf5504
DA
1983 u32 dig_hotplug_reg;
1984
1985 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
1986 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
776ad806 1987
13cf5504 1988 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_ibx);
91d131d2 1989
cfc33bf7
VS
1990 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1991 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1992 SDE_AUDIO_POWER_SHIFT);
776ad806 1993 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1994 port_name(port));
1995 }
776ad806 1996
ce99c256
DV
1997 if (pch_iir & SDE_AUX_MASK)
1998 dp_aux_irq_handler(dev);
1999
776ad806 2000 if (pch_iir & SDE_GMBUS)
515ac2bb 2001 gmbus_irq_handler(dev);
776ad806
JB
2002
2003 if (pch_iir & SDE_AUDIO_HDCP_MASK)
2004 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
2005
2006 if (pch_iir & SDE_AUDIO_TRANS_MASK)
2007 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
2008
2009 if (pch_iir & SDE_POISON)
2010 DRM_ERROR("PCH poison interrupt\n");
2011
9db4a9c7 2012 if (pch_iir & SDE_FDI_MASK)
055e393f 2013 for_each_pipe(dev_priv, pipe)
9db4a9c7
JB
2014 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2015 pipe_name(pipe),
2016 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
2017
2018 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
2019 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2020
2021 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2022 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2023
776ad806 2024 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
1f7247c0 2025 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
8664281b
PZ
2026
2027 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1f7247c0 2028 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
8664281b
PZ
2029}
2030
2031static void ivb_err_int_handler(struct drm_device *dev)
2032{
2033 struct drm_i915_private *dev_priv = dev->dev_private;
2034 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 2035 enum pipe pipe;
8664281b 2036
de032bf4
PZ
2037 if (err_int & ERR_INT_POISON)
2038 DRM_ERROR("Poison interrupt\n");
2039
055e393f 2040 for_each_pipe(dev_priv, pipe) {
1f7247c0
DV
2041 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2042 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
8bf1e9f1 2043
5a69b89f
DV
2044 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2045 if (IS_IVYBRIDGE(dev))
277de95e 2046 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 2047 else
277de95e 2048 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
2049 }
2050 }
8bf1e9f1 2051
8664281b
PZ
2052 I915_WRITE(GEN7_ERR_INT, err_int);
2053}
2054
2055static void cpt_serr_int_handler(struct drm_device *dev)
2056{
2057 struct drm_i915_private *dev_priv = dev->dev_private;
2058 u32 serr_int = I915_READ(SERR_INT);
2059
de032bf4
PZ
2060 if (serr_int & SERR_INT_POISON)
2061 DRM_ERROR("PCH poison interrupt\n");
2062
8664281b 2063 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1f7247c0 2064 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
8664281b
PZ
2065
2066 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1f7247c0 2067 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
8664281b
PZ
2068
2069 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1f7247c0 2070 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
8664281b
PZ
2071
2072 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
2073}
2074
23e81d69
AJ
2075static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2076{
2d1013dd 2077 struct drm_i915_private *dev_priv = dev->dev_private;
23e81d69 2078 int pipe;
b543fb04 2079 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
13cf5504
DA
2080 u32 dig_hotplug_reg;
2081
2082 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2083 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
23e81d69 2084
13cf5504 2085 intel_hpd_irq_handler(dev, hotplug_trigger, dig_hotplug_reg, hpd_cpt);
91d131d2 2086
cfc33bf7
VS
2087 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2088 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2089 SDE_AUDIO_POWER_SHIFT_CPT);
2090 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2091 port_name(port));
2092 }
23e81d69
AJ
2093
2094 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 2095 dp_aux_irq_handler(dev);
23e81d69
AJ
2096
2097 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 2098 gmbus_irq_handler(dev);
23e81d69
AJ
2099
2100 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2101 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2102
2103 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2104 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2105
2106 if (pch_iir & SDE_FDI_MASK_CPT)
055e393f 2107 for_each_pipe(dev_priv, pipe)
23e81d69
AJ
2108 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2109 pipe_name(pipe),
2110 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
2111
2112 if (pch_iir & SDE_ERROR_CPT)
2113 cpt_serr_int_handler(dev);
23e81d69
AJ
2114}
2115
c008bc6e
PZ
2116static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2117{
2118 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 2119 enum pipe pipe;
c008bc6e
PZ
2120
2121 if (de_iir & DE_AUX_CHANNEL_A)
2122 dp_aux_irq_handler(dev);
2123
2124 if (de_iir & DE_GSE)
2125 intel_opregion_asle_intr(dev);
2126
c008bc6e
PZ
2127 if (de_iir & DE_POISON)
2128 DRM_ERROR("Poison interrupt\n");
2129
055e393f 2130 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2131 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2132 intel_pipe_handle_vblank(dev, pipe))
2133 intel_check_page_flip(dev, pipe);
5b3a856b 2134
40da17c2 2135 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1f7247c0 2136 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
5b3a856b 2137
40da17c2
DV
2138 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2139 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 2140
40da17c2
DV
2141 /* plane/pipes map 1:1 on ilk+ */
2142 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2143 intel_prepare_page_flip(dev, pipe);
2144 intel_finish_page_flip_plane(dev, pipe);
2145 }
c008bc6e
PZ
2146 }
2147
2148 /* check event from PCH */
2149 if (de_iir & DE_PCH_EVENT) {
2150 u32 pch_iir = I915_READ(SDEIIR);
2151
2152 if (HAS_PCH_CPT(dev))
2153 cpt_irq_handler(dev, pch_iir);
2154 else
2155 ibx_irq_handler(dev, pch_iir);
2156
2157 /* should clear PCH hotplug event before clear CPU irq */
2158 I915_WRITE(SDEIIR, pch_iir);
2159 }
2160
2161 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2162 ironlake_rps_change_irq_handler(dev);
2163}
2164
9719fb98
PZ
2165static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2166{
2167 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 2168 enum pipe pipe;
9719fb98
PZ
2169
2170 if (de_iir & DE_ERR_INT_IVB)
2171 ivb_err_int_handler(dev);
2172
2173 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2174 dp_aux_irq_handler(dev);
2175
2176 if (de_iir & DE_GSE_IVB)
2177 intel_opregion_asle_intr(dev);
2178
055e393f 2179 for_each_pipe(dev_priv, pipe) {
d6bbafa1
CW
2180 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2181 intel_pipe_handle_vblank(dev, pipe))
2182 intel_check_page_flip(dev, pipe);
40da17c2
DV
2183
2184 /* plane/pipes map 1:1 on ilk+ */
07d27e20
DL
2185 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2186 intel_prepare_page_flip(dev, pipe);
2187 intel_finish_page_flip_plane(dev, pipe);
9719fb98
PZ
2188 }
2189 }
2190
2191 /* check event from PCH */
2192 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2193 u32 pch_iir = I915_READ(SDEIIR);
2194
2195 cpt_irq_handler(dev, pch_iir);
2196
2197 /* clear PCH hotplug event before clear CPU irq */
2198 I915_WRITE(SDEIIR, pch_iir);
2199 }
2200}
2201
72c90f62
OM
2202/*
2203 * To handle irqs with the minimum potential races with fresh interrupts, we:
2204 * 1 - Disable Master Interrupt Control.
2205 * 2 - Find the source(s) of the interrupt.
2206 * 3 - Clear the Interrupt Identity bits (IIR).
2207 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2208 * 5 - Re-enable Master Interrupt Control.
2209 */
f1af8fc1 2210static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0 2211{
45a83f84 2212 struct drm_device *dev = arg;
2d1013dd 2213 struct drm_i915_private *dev_priv = dev->dev_private;
f1af8fc1 2214 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 2215 irqreturn_t ret = IRQ_NONE;
b1f14ad0 2216
2dd2a883
ID
2217 if (!intel_irqs_enabled(dev_priv))
2218 return IRQ_NONE;
2219
8664281b
PZ
2220 /* We get interrupts on unclaimed registers, so check for this before we
2221 * do any I915_{READ,WRITE}. */
907b28c5 2222 intel_uncore_check_errors(dev);
8664281b 2223
b1f14ad0
JB
2224 /* disable master interrupt before clearing iir */
2225 de_ier = I915_READ(DEIER);
2226 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 2227 POSTING_READ(DEIER);
b1f14ad0 2228
44498aea
PZ
2229 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2230 * interrupts will will be stored on its back queue, and then we'll be
2231 * able to process them after we restore SDEIER (as soon as we restore
2232 * it, we'll get an interrupt if SDEIIR still has something to process
2233 * due to its back queue). */
ab5c608b
BW
2234 if (!HAS_PCH_NOP(dev)) {
2235 sde_ier = I915_READ(SDEIER);
2236 I915_WRITE(SDEIER, 0);
2237 POSTING_READ(SDEIER);
2238 }
44498aea 2239
72c90f62
OM
2240 /* Find, clear, then process each source of interrupt */
2241
b1f14ad0 2242 gt_iir = I915_READ(GTIIR);
0e43406b 2243 if (gt_iir) {
72c90f62
OM
2244 I915_WRITE(GTIIR, gt_iir);
2245 ret = IRQ_HANDLED;
d8fc8a47 2246 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 2247 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
2248 else
2249 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
b1f14ad0
JB
2250 }
2251
0e43406b
CW
2252 de_iir = I915_READ(DEIIR);
2253 if (de_iir) {
72c90f62
OM
2254 I915_WRITE(DEIIR, de_iir);
2255 ret = IRQ_HANDLED;
f1af8fc1
PZ
2256 if (INTEL_INFO(dev)->gen >= 7)
2257 ivb_display_irq_handler(dev, de_iir);
2258 else
2259 ilk_display_irq_handler(dev, de_iir);
b1f14ad0
JB
2260 }
2261
f1af8fc1
PZ
2262 if (INTEL_INFO(dev)->gen >= 6) {
2263 u32 pm_iir = I915_READ(GEN6_PMIIR);
2264 if (pm_iir) {
f1af8fc1
PZ
2265 I915_WRITE(GEN6_PMIIR, pm_iir);
2266 ret = IRQ_HANDLED;
72c90f62 2267 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1 2268 }
0e43406b 2269 }
b1f14ad0 2270
b1f14ad0
JB
2271 I915_WRITE(DEIER, de_ier);
2272 POSTING_READ(DEIER);
ab5c608b
BW
2273 if (!HAS_PCH_NOP(dev)) {
2274 I915_WRITE(SDEIER, sde_ier);
2275 POSTING_READ(SDEIER);
2276 }
b1f14ad0
JB
2277
2278 return ret;
2279}
2280
abd58f01
BW
2281static irqreturn_t gen8_irq_handler(int irq, void *arg)
2282{
2283 struct drm_device *dev = arg;
2284 struct drm_i915_private *dev_priv = dev->dev_private;
2285 u32 master_ctl;
2286 irqreturn_t ret = IRQ_NONE;
2287 uint32_t tmp = 0;
c42664cc 2288 enum pipe pipe;
88e04703
JB
2289 u32 aux_mask = GEN8_AUX_CHANNEL_A;
2290
2dd2a883
ID
2291 if (!intel_irqs_enabled(dev_priv))
2292 return IRQ_NONE;
2293
88e04703
JB
2294 if (IS_GEN9(dev))
2295 aux_mask |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
2296 GEN9_AUX_CHANNEL_D;
abd58f01 2297
abd58f01
BW
2298 master_ctl = I915_READ(GEN8_MASTER_IRQ);
2299 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2300 if (!master_ctl)
2301 return IRQ_NONE;
2302
2303 I915_WRITE(GEN8_MASTER_IRQ, 0);
2304 POSTING_READ(GEN8_MASTER_IRQ);
2305
38cc46d7
OM
2306 /* Find, clear, then process each source of interrupt */
2307
abd58f01
BW
2308 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
2309
2310 if (master_ctl & GEN8_DE_MISC_IRQ) {
2311 tmp = I915_READ(GEN8_DE_MISC_IIR);
abd58f01
BW
2312 if (tmp) {
2313 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2314 ret = IRQ_HANDLED;
38cc46d7
OM
2315 if (tmp & GEN8_DE_MISC_GSE)
2316 intel_opregion_asle_intr(dev);
2317 else
2318 DRM_ERROR("Unexpected DE Misc interrupt\n");
abd58f01 2319 }
38cc46d7
OM
2320 else
2321 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
abd58f01
BW
2322 }
2323
6d766f02
DV
2324 if (master_ctl & GEN8_DE_PORT_IRQ) {
2325 tmp = I915_READ(GEN8_DE_PORT_IIR);
6d766f02
DV
2326 if (tmp) {
2327 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2328 ret = IRQ_HANDLED;
88e04703
JB
2329
2330 if (tmp & aux_mask)
38cc46d7
OM
2331 dp_aux_irq_handler(dev);
2332 else
2333 DRM_ERROR("Unexpected DE Port interrupt\n");
6d766f02 2334 }
38cc46d7
OM
2335 else
2336 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
6d766f02
DV
2337 }
2338
055e393f 2339 for_each_pipe(dev_priv, pipe) {
770de83d 2340 uint32_t pipe_iir, flip_done = 0, fault_errors = 0;
abd58f01 2341
c42664cc
DV
2342 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2343 continue;
abd58f01 2344
c42664cc 2345 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
c42664cc
DV
2346 if (pipe_iir) {
2347 ret = IRQ_HANDLED;
2348 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
770de83d 2349
d6bbafa1
CW
2350 if (pipe_iir & GEN8_PIPE_VBLANK &&
2351 intel_pipe_handle_vblank(dev, pipe))
2352 intel_check_page_flip(dev, pipe);
38cc46d7 2353
770de83d
DL
2354 if (IS_GEN9(dev))
2355 flip_done = pipe_iir & GEN9_PIPE_PLANE1_FLIP_DONE;
2356 else
2357 flip_done = pipe_iir & GEN8_PIPE_PRIMARY_FLIP_DONE;
2358
2359 if (flip_done) {
38cc46d7
OM
2360 intel_prepare_page_flip(dev, pipe);
2361 intel_finish_page_flip_plane(dev, pipe);
2362 }
2363
2364 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2365 hsw_pipe_crc_irq_handler(dev, pipe);
2366
1f7247c0
DV
2367 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN)
2368 intel_cpu_fifo_underrun_irq_handler(dev_priv,
2369 pipe);
38cc46d7 2370
770de83d
DL
2371
2372 if (IS_GEN9(dev))
2373 fault_errors = pipe_iir & GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2374 else
2375 fault_errors = pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2376
2377 if (fault_errors)
38cc46d7
OM
2378 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2379 pipe_name(pipe),
2380 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
c42664cc 2381 } else
abd58f01
BW
2382 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2383 }
2384
92d03a80
DV
2385 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2386 /*
2387 * FIXME(BDW): Assume for now that the new interrupt handling
2388 * scheme also closed the SDE interrupt handling race we've seen
2389 * on older pch-split platforms. But this needs testing.
2390 */
2391 u32 pch_iir = I915_READ(SDEIIR);
92d03a80
DV
2392 if (pch_iir) {
2393 I915_WRITE(SDEIIR, pch_iir);
2394 ret = IRQ_HANDLED;
38cc46d7
OM
2395 cpt_irq_handler(dev, pch_iir);
2396 } else
2397 DRM_ERROR("The master control interrupt lied (SDE)!\n");
2398
92d03a80
DV
2399 }
2400
abd58f01
BW
2401 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2402 POSTING_READ(GEN8_MASTER_IRQ);
2403
2404 return ret;
2405}
2406
17e1df07
DV
2407static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2408 bool reset_completed)
2409{
a4872ba6 2410 struct intel_engine_cs *ring;
17e1df07
DV
2411 int i;
2412
2413 /*
2414 * Notify all waiters for GPU completion events that reset state has
2415 * been changed, and that they need to restart their wait after
2416 * checking for potential errors (and bail out to drop locks if there is
2417 * a gpu reset pending so that i915_error_work_func can acquire them).
2418 */
2419
2420 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2421 for_each_ring(ring, dev_priv, i)
2422 wake_up_all(&ring->irq_queue);
2423
2424 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2425 wake_up_all(&dev_priv->pending_flip_queue);
2426
2427 /*
2428 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2429 * reset state is cleared.
2430 */
2431 if (reset_completed)
2432 wake_up_all(&dev_priv->gpu_error.reset_queue);
2433}
2434
8a905236 2435/**
b8d24a06 2436 * i915_reset_and_wakeup - do process context error handling work
8a905236
JB
2437 *
2438 * Fire an error uevent so userspace can see that a hang or error
2439 * was detected.
2440 */
b8d24a06 2441static void i915_reset_and_wakeup(struct drm_device *dev)
8a905236 2442{
b8d24a06
MK
2443 struct drm_i915_private *dev_priv = to_i915(dev);
2444 struct i915_gpu_error *error = &dev_priv->gpu_error;
cce723ed
BW
2445 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2446 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2447 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2448 int ret;
8a905236 2449
5bdebb18 2450 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2451
7db0ba24
DV
2452 /*
2453 * Note that there's only one work item which does gpu resets, so we
2454 * need not worry about concurrent gpu resets potentially incrementing
2455 * error->reset_counter twice. We only need to take care of another
2456 * racing irq/hangcheck declaring the gpu dead for a second time. A
2457 * quick check for that is good enough: schedule_work ensures the
2458 * correct ordering between hang detection and this work item, and since
2459 * the reset in-progress bit is only ever set by code outside of this
2460 * work we don't need to worry about any other races.
2461 */
2462 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2463 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2464 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2465 reset_event);
1f83fee0 2466
f454c694
ID
2467 /*
2468 * In most cases it's guaranteed that we get here with an RPM
2469 * reference held, for example because there is a pending GPU
2470 * request that won't finish until the reset is done. This
2471 * isn't the case at least when we get here by doing a
2472 * simulated reset via debugs, so get an RPM reference.
2473 */
2474 intel_runtime_pm_get(dev_priv);
7514747d
VS
2475
2476 intel_prepare_reset(dev);
2477
17e1df07
DV
2478 /*
2479 * All state reset _must_ be completed before we update the
2480 * reset counter, for otherwise waiters might miss the reset
2481 * pending state and not properly drop locks, resulting in
2482 * deadlocks with the reset work.
2483 */
f69061be
DV
2484 ret = i915_reset(dev);
2485
7514747d 2486 intel_finish_reset(dev);
17e1df07 2487
f454c694
ID
2488 intel_runtime_pm_put(dev_priv);
2489
f69061be
DV
2490 if (ret == 0) {
2491 /*
2492 * After all the gem state is reset, increment the reset
2493 * counter and wake up everyone waiting for the reset to
2494 * complete.
2495 *
2496 * Since unlock operations are a one-sided barrier only,
2497 * we need to insert a barrier here to order any seqno
2498 * updates before
2499 * the counter increment.
2500 */
4e857c58 2501 smp_mb__before_atomic();
f69061be
DV
2502 atomic_inc(&dev_priv->gpu_error.reset_counter);
2503
5bdebb18 2504 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2505 KOBJ_CHANGE, reset_done_event);
1f83fee0 2506 } else {
2ac0f450 2507 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2508 }
1f83fee0 2509
17e1df07
DV
2510 /*
2511 * Note: The wake_up also serves as a memory barrier so that
2512 * waiters see the update value of the reset counter atomic_t.
2513 */
2514 i915_error_wake_up(dev_priv, true);
f316a42c 2515 }
8a905236
JB
2516}
2517
35aed2e6 2518static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2519{
2520 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2521 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2522 u32 eir = I915_READ(EIR);
050ee91f 2523 int pipe, i;
8a905236 2524
35aed2e6
CW
2525 if (!eir)
2526 return;
8a905236 2527
a70491cc 2528 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2529
bd9854f9
BW
2530 i915_get_extra_instdone(dev, instdone);
2531
8a905236
JB
2532 if (IS_G4X(dev)) {
2533 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2534 u32 ipeir = I915_READ(IPEIR_I965);
2535
a70491cc
JP
2536 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2537 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2538 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2539 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2540 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2541 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2542 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2543 POSTING_READ(IPEIR_I965);
8a905236
JB
2544 }
2545 if (eir & GM45_ERROR_PAGE_TABLE) {
2546 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2547 pr_err("page table error\n");
2548 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2549 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2550 POSTING_READ(PGTBL_ER);
8a905236
JB
2551 }
2552 }
2553
a6c45cf0 2554 if (!IS_GEN2(dev)) {
8a905236
JB
2555 if (eir & I915_ERROR_PAGE_TABLE) {
2556 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2557 pr_err("page table error\n");
2558 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2559 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2560 POSTING_READ(PGTBL_ER);
8a905236
JB
2561 }
2562 }
2563
2564 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2565 pr_err("memory refresh error:\n");
055e393f 2566 for_each_pipe(dev_priv, pipe)
a70491cc 2567 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2568 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2569 /* pipestat has already been acked */
2570 }
2571 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2572 pr_err("instruction error\n");
2573 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2574 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2575 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2576 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2577 u32 ipeir = I915_READ(IPEIR);
2578
a70491cc
JP
2579 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2580 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2581 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2582 I915_WRITE(IPEIR, ipeir);
3143a2bf 2583 POSTING_READ(IPEIR);
8a905236
JB
2584 } else {
2585 u32 ipeir = I915_READ(IPEIR_I965);
2586
a70491cc
JP
2587 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2588 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2589 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2590 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2591 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2592 POSTING_READ(IPEIR_I965);
8a905236
JB
2593 }
2594 }
2595
2596 I915_WRITE(EIR, eir);
3143a2bf 2597 POSTING_READ(EIR);
8a905236
JB
2598 eir = I915_READ(EIR);
2599 if (eir) {
2600 /*
2601 * some errors might have become stuck,
2602 * mask them.
2603 */
2604 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2605 I915_WRITE(EMR, I915_READ(EMR) | eir);
2606 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2607 }
35aed2e6
CW
2608}
2609
2610/**
b8d24a06 2611 * i915_handle_error - handle a gpu error
35aed2e6
CW
2612 * @dev: drm device
2613 *
b8d24a06 2614 * Do some basic checking of regsiter state at error time and
35aed2e6
CW
2615 * dump it to the syslog. Also call i915_capture_error_state() to make
2616 * sure we get a record and make it available in debugfs. Fire a uevent
2617 * so userspace knows something bad happened (should trigger collection
2618 * of a ring dump etc.).
2619 */
58174462
MK
2620void i915_handle_error(struct drm_device *dev, bool wedged,
2621 const char *fmt, ...)
35aed2e6
CW
2622{
2623 struct drm_i915_private *dev_priv = dev->dev_private;
58174462
MK
2624 va_list args;
2625 char error_msg[80];
35aed2e6 2626
58174462
MK
2627 va_start(args, fmt);
2628 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2629 va_end(args);
2630
2631 i915_capture_error_state(dev, wedged, error_msg);
35aed2e6 2632 i915_report_and_clear_eir(dev);
8a905236 2633
ba1234d1 2634 if (wedged) {
f69061be
DV
2635 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2636 &dev_priv->gpu_error.reset_counter);
ba1234d1 2637
11ed50ec 2638 /*
b8d24a06
MK
2639 * Wakeup waiting processes so that the reset function
2640 * i915_reset_and_wakeup doesn't deadlock trying to grab
2641 * various locks. By bumping the reset counter first, the woken
17e1df07
DV
2642 * processes will see a reset in progress and back off,
2643 * releasing their locks and then wait for the reset completion.
2644 * We must do this for _all_ gpu waiters that might hold locks
2645 * that the reset work needs to acquire.
2646 *
2647 * Note: The wake_up serves as the required memory barrier to
2648 * ensure that the waiters see the updated value of the reset
2649 * counter atomic_t.
11ed50ec 2650 */
17e1df07 2651 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2652 }
2653
b8d24a06 2654 i915_reset_and_wakeup(dev);
8a905236
JB
2655}
2656
42f52ef8
KP
2657/* Called from drm generic code, passed 'crtc' which
2658 * we use as a pipe index
2659 */
f71d4af4 2660static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2661{
2d1013dd 2662 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2663 unsigned long irqflags;
71e0ffa5 2664
5eddb70b 2665 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2666 return -EINVAL;
0a3e67a4 2667
1ec14ad3 2668 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2669 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2670 i915_enable_pipestat(dev_priv, pipe,
755e9019 2671 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2672 else
7c463586 2673 i915_enable_pipestat(dev_priv, pipe,
755e9019 2674 PIPE_VBLANK_INTERRUPT_STATUS);
1ec14ad3 2675 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2676
0a3e67a4
JB
2677 return 0;
2678}
2679
f71d4af4 2680static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2681{
2d1013dd 2682 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2683 unsigned long irqflags;
b518421f 2684 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2685 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2686
2687 if (!i915_pipe_enabled(dev, pipe))
2688 return -EINVAL;
2689
2690 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2691 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2692 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2693
2694 return 0;
2695}
2696
7e231dbe
JB
2697static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2698{
2d1013dd 2699 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2700 unsigned long irqflags;
7e231dbe
JB
2701
2702 if (!i915_pipe_enabled(dev, pipe))
2703 return -EINVAL;
2704
2705 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2706 i915_enable_pipestat(dev_priv, pipe,
755e9019 2707 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2708 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2709
2710 return 0;
2711}
2712
abd58f01
BW
2713static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2714{
2715 struct drm_i915_private *dev_priv = dev->dev_private;
2716 unsigned long irqflags;
abd58f01
BW
2717
2718 if (!i915_pipe_enabled(dev, pipe))
2719 return -EINVAL;
2720
2721 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2722 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2723 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2724 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2725 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2726 return 0;
2727}
2728
42f52ef8
KP
2729/* Called from drm generic code, passed 'crtc' which
2730 * we use as a pipe index
2731 */
f71d4af4 2732static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4 2733{
2d1013dd 2734 struct drm_i915_private *dev_priv = dev->dev_private;
e9d21d7f 2735 unsigned long irqflags;
0a3e67a4 2736
1ec14ad3 2737 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2738 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2739 PIPE_VBLANK_INTERRUPT_STATUS |
2740 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2741 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2742}
2743
f71d4af4 2744static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f 2745{
2d1013dd 2746 struct drm_i915_private *dev_priv = dev->dev_private;
f796cf8f 2747 unsigned long irqflags;
b518421f 2748 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2749 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2750
2751 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2752 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2753 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2754}
2755
7e231dbe
JB
2756static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2757{
2d1013dd 2758 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 2759 unsigned long irqflags;
7e231dbe
JB
2760
2761 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2762 i915_disable_pipestat(dev_priv, pipe,
755e9019 2763 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2764 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2765}
2766
abd58f01
BW
2767static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2768{
2769 struct drm_i915_private *dev_priv = dev->dev_private;
2770 unsigned long irqflags;
abd58f01
BW
2771
2772 if (!i915_pipe_enabled(dev, pipe))
2773 return;
2774
2775 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2776 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2777 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2778 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2779 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2780}
2781
44cdd6d2
JH
2782static struct drm_i915_gem_request *
2783ring_last_request(struct intel_engine_cs *ring)
852835f3 2784{
893eead0 2785 return list_entry(ring->request_list.prev,
44cdd6d2 2786 struct drm_i915_gem_request, list);
893eead0
CW
2787}
2788
9107e9d2 2789static bool
44cdd6d2 2790ring_idle(struct intel_engine_cs *ring)
9107e9d2
CW
2791{
2792 return (list_empty(&ring->request_list) ||
1b5a433a 2793 i915_gem_request_completed(ring_last_request(ring), false));
f65d9421
BG
2794}
2795
a028c4b0
DV
2796static bool
2797ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2798{
2799 if (INTEL_INFO(dev)->gen >= 8) {
a6cdb93a 2800 return (ipehr >> 23) == 0x1c;
a028c4b0
DV
2801 } else {
2802 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2803 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2804 MI_SEMAPHORE_REGISTER);
2805 }
2806}
2807
a4872ba6 2808static struct intel_engine_cs *
a6cdb93a 2809semaphore_wait_to_signaller_ring(struct intel_engine_cs *ring, u32 ipehr, u64 offset)
921d42ea
DV
2810{
2811 struct drm_i915_private *dev_priv = ring->dev->dev_private;
a4872ba6 2812 struct intel_engine_cs *signaller;
921d42ea
DV
2813 int i;
2814
2815 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
a6cdb93a
RV
2816 for_each_ring(signaller, dev_priv, i) {
2817 if (ring == signaller)
2818 continue;
2819
2820 if (offset == signaller->semaphore.signal_ggtt[ring->id])
2821 return signaller;
2822 }
921d42ea
DV
2823 } else {
2824 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2825
2826 for_each_ring(signaller, dev_priv, i) {
2827 if(ring == signaller)
2828 continue;
2829
ebc348b2 2830 if (sync_bits == signaller->semaphore.mbox.wait[ring->id])
921d42ea
DV
2831 return signaller;
2832 }
2833 }
2834
a6cdb93a
RV
2835 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
2836 ring->id, ipehr, offset);
921d42ea
DV
2837
2838 return NULL;
2839}
2840
a4872ba6
OM
2841static struct intel_engine_cs *
2842semaphore_waits_for(struct intel_engine_cs *ring, u32 *seqno)
a24a11e6
CW
2843{
2844 struct drm_i915_private *dev_priv = ring->dev->dev_private;
88fe429d 2845 u32 cmd, ipehr, head;
a6cdb93a
RV
2846 u64 offset = 0;
2847 int i, backwards;
a24a11e6
CW
2848
2849 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
a028c4b0 2850 if (!ipehr_is_semaphore_wait(ring->dev, ipehr))
6274f212 2851 return NULL;
a24a11e6 2852
88fe429d
DV
2853 /*
2854 * HEAD is likely pointing to the dword after the actual command,
2855 * so scan backwards until we find the MBOX. But limit it to just 3
a6cdb93a
RV
2856 * or 4 dwords depending on the semaphore wait command size.
2857 * Note that we don't care about ACTHD here since that might
88fe429d
DV
2858 * point at at batch, and semaphores are always emitted into the
2859 * ringbuffer itself.
a24a11e6 2860 */
88fe429d 2861 head = I915_READ_HEAD(ring) & HEAD_ADDR;
a6cdb93a 2862 backwards = (INTEL_INFO(ring->dev)->gen >= 8) ? 5 : 4;
88fe429d 2863
a6cdb93a 2864 for (i = backwards; i; --i) {
88fe429d
DV
2865 /*
2866 * Be paranoid and presume the hw has gone off into the wild -
2867 * our ring is smaller than what the hardware (and hence
2868 * HEAD_ADDR) allows. Also handles wrap-around.
2869 */
ee1b1e5e 2870 head &= ring->buffer->size - 1;
88fe429d
DV
2871
2872 /* This here seems to blow up */
ee1b1e5e 2873 cmd = ioread32(ring->buffer->virtual_start + head);
a24a11e6
CW
2874 if (cmd == ipehr)
2875 break;
2876
88fe429d
DV
2877 head -= 4;
2878 }
a24a11e6 2879
88fe429d
DV
2880 if (!i)
2881 return NULL;
a24a11e6 2882
ee1b1e5e 2883 *seqno = ioread32(ring->buffer->virtual_start + head + 4) + 1;
a6cdb93a
RV
2884 if (INTEL_INFO(ring->dev)->gen >= 8) {
2885 offset = ioread32(ring->buffer->virtual_start + head + 12);
2886 offset <<= 32;
2887 offset = ioread32(ring->buffer->virtual_start + head + 8);
2888 }
2889 return semaphore_wait_to_signaller_ring(ring, ipehr, offset);
a24a11e6
CW
2890}
2891
a4872ba6 2892static int semaphore_passed(struct intel_engine_cs *ring)
6274f212
CW
2893{
2894 struct drm_i915_private *dev_priv = ring->dev->dev_private;
a4872ba6 2895 struct intel_engine_cs *signaller;
a0d036b0 2896 u32 seqno;
6274f212 2897
4be17381 2898 ring->hangcheck.deadlock++;
6274f212
CW
2899
2900 signaller = semaphore_waits_for(ring, &seqno);
4be17381
CW
2901 if (signaller == NULL)
2902 return -1;
2903
2904 /* Prevent pathological recursion due to driver bugs */
2905 if (signaller->hangcheck.deadlock >= I915_NUM_RINGS)
6274f212
CW
2906 return -1;
2907
4be17381
CW
2908 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2909 return 1;
2910
a0d036b0
CW
2911 /* cursory check for an unkickable deadlock */
2912 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2913 semaphore_passed(signaller) < 0)
4be17381
CW
2914 return -1;
2915
2916 return 0;
6274f212
CW
2917}
2918
2919static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2920{
a4872ba6 2921 struct intel_engine_cs *ring;
6274f212
CW
2922 int i;
2923
2924 for_each_ring(ring, dev_priv, i)
4be17381 2925 ring->hangcheck.deadlock = 0;
6274f212
CW
2926}
2927
ad8beaea 2928static enum intel_ring_hangcheck_action
a4872ba6 2929ring_stuck(struct intel_engine_cs *ring, u64 acthd)
1ec14ad3
CW
2930{
2931 struct drm_device *dev = ring->dev;
2932 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2933 u32 tmp;
2934
f260fe7b
MK
2935 if (acthd != ring->hangcheck.acthd) {
2936 if (acthd > ring->hangcheck.max_acthd) {
2937 ring->hangcheck.max_acthd = acthd;
2938 return HANGCHECK_ACTIVE;
2939 }
2940
2941 return HANGCHECK_ACTIVE_LOOP;
2942 }
6274f212 2943
9107e9d2 2944 if (IS_GEN2(dev))
f2f4d82f 2945 return HANGCHECK_HUNG;
9107e9d2
CW
2946
2947 /* Is the chip hanging on a WAIT_FOR_EVENT?
2948 * If so we can simply poke the RB_WAIT bit
2949 * and break the hang. This should work on
2950 * all but the second generation chipsets.
2951 */
2952 tmp = I915_READ_CTL(ring);
1ec14ad3 2953 if (tmp & RING_WAIT) {
58174462
MK
2954 i915_handle_error(dev, false,
2955 "Kicking stuck wait on %s",
2956 ring->name);
1ec14ad3 2957 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2958 return HANGCHECK_KICK;
6274f212
CW
2959 }
2960
2961 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2962 switch (semaphore_passed(ring)) {
2963 default:
f2f4d82f 2964 return HANGCHECK_HUNG;
6274f212 2965 case 1:
58174462
MK
2966 i915_handle_error(dev, false,
2967 "Kicking stuck semaphore on %s",
2968 ring->name);
6274f212 2969 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2970 return HANGCHECK_KICK;
6274f212 2971 case 0:
f2f4d82f 2972 return HANGCHECK_WAIT;
6274f212 2973 }
9107e9d2 2974 }
ed5cbb03 2975
f2f4d82f 2976 return HANGCHECK_HUNG;
ed5cbb03
MK
2977}
2978
737b1506 2979/*
f65d9421 2980 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2981 * batchbuffers in a long time. We keep track per ring seqno progress and
2982 * if there are no progress, hangcheck score for that ring is increased.
2983 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2984 * we kick the ring. If we see no progress on three subsequent calls
2985 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2986 */
737b1506 2987static void i915_hangcheck_elapsed(struct work_struct *work)
f65d9421 2988{
737b1506
CW
2989 struct drm_i915_private *dev_priv =
2990 container_of(work, typeof(*dev_priv),
2991 gpu_error.hangcheck_work.work);
2992 struct drm_device *dev = dev_priv->dev;
a4872ba6 2993 struct intel_engine_cs *ring;
b4519513 2994 int i;
05407ff8 2995 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2996 bool stuck[I915_NUM_RINGS] = { 0 };
2997#define BUSY 1
2998#define KICK 5
2999#define HUNG 20
893eead0 3000
d330a953 3001 if (!i915.enable_hangcheck)
3e0dc6b0
BW
3002 return;
3003
b4519513 3004 for_each_ring(ring, dev_priv, i) {
50877445
CW
3005 u64 acthd;
3006 u32 seqno;
9107e9d2 3007 bool busy = true;
05407ff8 3008
6274f212
CW
3009 semaphore_clear_deadlocks(dev_priv);
3010
05407ff8
MK
3011 seqno = ring->get_seqno(ring, false);
3012 acthd = intel_ring_get_active_head(ring);
b4519513 3013
9107e9d2 3014 if (ring->hangcheck.seqno == seqno) {
44cdd6d2 3015 if (ring_idle(ring)) {
da661464
MK
3016 ring->hangcheck.action = HANGCHECK_IDLE;
3017
9107e9d2
CW
3018 if (waitqueue_active(&ring->irq_queue)) {
3019 /* Issue a wake-up to catch stuck h/w. */
094f9a54 3020 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
3021 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
3022 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3023 ring->name);
3024 else
3025 DRM_INFO("Fake missed irq on %s\n",
3026 ring->name);
094f9a54
CW
3027 wake_up_all(&ring->irq_queue);
3028 }
3029 /* Safeguard against driver failure */
3030 ring->hangcheck.score += BUSY;
9107e9d2
CW
3031 } else
3032 busy = false;
05407ff8 3033 } else {
6274f212
CW
3034 /* We always increment the hangcheck score
3035 * if the ring is busy and still processing
3036 * the same request, so that no single request
3037 * can run indefinitely (such as a chain of
3038 * batches). The only time we do not increment
3039 * the hangcheck score on this ring, if this
3040 * ring is in a legitimate wait for another
3041 * ring. In that case the waiting ring is a
3042 * victim and we want to be sure we catch the
3043 * right culprit. Then every time we do kick
3044 * the ring, add a small increment to the
3045 * score so that we can catch a batch that is
3046 * being repeatedly kicked and so responsible
3047 * for stalling the machine.
3048 */
ad8beaea
MK
3049 ring->hangcheck.action = ring_stuck(ring,
3050 acthd);
3051
3052 switch (ring->hangcheck.action) {
da661464 3053 case HANGCHECK_IDLE:
f2f4d82f 3054 case HANGCHECK_WAIT:
f2f4d82f 3055 case HANGCHECK_ACTIVE:
f260fe7b
MK
3056 break;
3057 case HANGCHECK_ACTIVE_LOOP:
ea04cb31 3058 ring->hangcheck.score += BUSY;
6274f212 3059 break;
f2f4d82f 3060 case HANGCHECK_KICK:
ea04cb31 3061 ring->hangcheck.score += KICK;
6274f212 3062 break;
f2f4d82f 3063 case HANGCHECK_HUNG:
ea04cb31 3064 ring->hangcheck.score += HUNG;
6274f212
CW
3065 stuck[i] = true;
3066 break;
3067 }
05407ff8 3068 }
9107e9d2 3069 } else {
da661464
MK
3070 ring->hangcheck.action = HANGCHECK_ACTIVE;
3071
9107e9d2
CW
3072 /* Gradually reduce the count so that we catch DoS
3073 * attempts across multiple batches.
3074 */
3075 if (ring->hangcheck.score > 0)
3076 ring->hangcheck.score--;
f260fe7b
MK
3077
3078 ring->hangcheck.acthd = ring->hangcheck.max_acthd = 0;
d1e61e7f
CW
3079 }
3080
05407ff8
MK
3081 ring->hangcheck.seqno = seqno;
3082 ring->hangcheck.acthd = acthd;
9107e9d2 3083 busy_count += busy;
893eead0 3084 }
b9201c14 3085
92cab734 3086 for_each_ring(ring, dev_priv, i) {
b6b0fac0 3087 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
3088 DRM_INFO("%s on %s\n",
3089 stuck[i] ? "stuck" : "no progress",
3090 ring->name);
a43adf07 3091 rings_hung++;
92cab734
MK
3092 }
3093 }
3094
05407ff8 3095 if (rings_hung)
58174462 3096 return i915_handle_error(dev, true, "Ring hung");
f65d9421 3097
05407ff8
MK
3098 if (busy_count)
3099 /* Reset timer case chip hangs without another request
3100 * being added */
10cd45b6
MK
3101 i915_queue_hangcheck(dev);
3102}
3103
3104void i915_queue_hangcheck(struct drm_device *dev)
3105{
737b1506 3106 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
672e7b7c 3107
d330a953 3108 if (!i915.enable_hangcheck)
10cd45b6
MK
3109 return;
3110
737b1506
CW
3111 /* Don't continually defer the hangcheck so that it is always run at
3112 * least once after work has been scheduled on any ring. Otherwise,
3113 * we will ignore a hung ring if a second ring is kept busy.
3114 */
3115
3116 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3117 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
3118}
3119
1c69eb42 3120static void ibx_irq_reset(struct drm_device *dev)
91738a95
PZ
3121{
3122 struct drm_i915_private *dev_priv = dev->dev_private;
3123
3124 if (HAS_PCH_NOP(dev))
3125 return;
3126
f86f3fb0 3127 GEN5_IRQ_RESET(SDE);
105b122e
PZ
3128
3129 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3130 I915_WRITE(SERR_INT, 0xffffffff);
622364b6 3131}
105b122e 3132
622364b6
PZ
3133/*
3134 * SDEIER is also touched by the interrupt handler to work around missed PCH
3135 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3136 * instead we unconditionally enable all PCH interrupt sources here, but then
3137 * only unmask them as needed with SDEIMR.
3138 *
3139 * This function needs to be called before interrupts are enabled.
3140 */
3141static void ibx_irq_pre_postinstall(struct drm_device *dev)
3142{
3143 struct drm_i915_private *dev_priv = dev->dev_private;
3144
3145 if (HAS_PCH_NOP(dev))
3146 return;
3147
3148 WARN_ON(I915_READ(SDEIER) != 0);
91738a95
PZ
3149 I915_WRITE(SDEIER, 0xffffffff);
3150 POSTING_READ(SDEIER);
3151}
3152
7c4d664e 3153static void gen5_gt_irq_reset(struct drm_device *dev)
d18ea1b5
DV
3154{
3155 struct drm_i915_private *dev_priv = dev->dev_private;
3156
f86f3fb0 3157 GEN5_IRQ_RESET(GT);
a9d356a6 3158 if (INTEL_INFO(dev)->gen >= 6)
f86f3fb0 3159 GEN5_IRQ_RESET(GEN6_PM);
d18ea1b5
DV
3160}
3161
1da177e4
LT
3162/* drm_dma.h hooks
3163*/
be30b29f 3164static void ironlake_irq_reset(struct drm_device *dev)
036a4a7d 3165{
2d1013dd 3166 struct drm_i915_private *dev_priv = dev->dev_private;
036a4a7d 3167
0c841212 3168 I915_WRITE(HWSTAM, 0xffffffff);
bdfcdb63 3169
f86f3fb0 3170 GEN5_IRQ_RESET(DE);
c6d954c1
PZ
3171 if (IS_GEN7(dev))
3172 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
036a4a7d 3173
7c4d664e 3174 gen5_gt_irq_reset(dev);
c650156a 3175
1c69eb42 3176 ibx_irq_reset(dev);
7d99163d 3177}
c650156a 3178
70591a41
VS
3179static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3180{
3181 enum pipe pipe;
3182
3183 I915_WRITE(PORT_HOTPLUG_EN, 0);
3184 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3185
3186 for_each_pipe(dev_priv, pipe)
3187 I915_WRITE(PIPESTAT(pipe), 0xffff);
3188
3189 GEN5_IRQ_RESET(VLV_);
3190}
3191
7e231dbe
JB
3192static void valleyview_irq_preinstall(struct drm_device *dev)
3193{
2d1013dd 3194 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe 3195
7e231dbe
JB
3196 /* VLV magic */
3197 I915_WRITE(VLV_IMR, 0);
3198 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3199 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3200 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3201
7c4d664e 3202 gen5_gt_irq_reset(dev);
7e231dbe 3203
7c4cde39 3204 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
7e231dbe 3205
70591a41 3206 vlv_display_irq_reset(dev_priv);
7e231dbe
JB
3207}
3208
d6e3cca3
DV
3209static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3210{
3211 GEN8_IRQ_RESET_NDX(GT, 0);
3212 GEN8_IRQ_RESET_NDX(GT, 1);
3213 GEN8_IRQ_RESET_NDX(GT, 2);
3214 GEN8_IRQ_RESET_NDX(GT, 3);
3215}
3216
823f6b38 3217static void gen8_irq_reset(struct drm_device *dev)
abd58f01
BW
3218{
3219 struct drm_i915_private *dev_priv = dev->dev_private;
3220 int pipe;
3221
abd58f01
BW
3222 I915_WRITE(GEN8_MASTER_IRQ, 0);
3223 POSTING_READ(GEN8_MASTER_IRQ);
3224
d6e3cca3 3225 gen8_gt_irq_reset(dev_priv);
abd58f01 3226
055e393f 3227 for_each_pipe(dev_priv, pipe)
f458ebbc
DV
3228 if (intel_display_power_is_enabled(dev_priv,
3229 POWER_DOMAIN_PIPE(pipe)))
813bde43 3230 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
abd58f01 3231
f86f3fb0
PZ
3232 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3233 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3234 GEN5_IRQ_RESET(GEN8_PCU_);
abd58f01 3235
1c69eb42 3236 ibx_irq_reset(dev);
abd58f01 3237}
09f2344d 3238
d49bdb0e
PZ
3239void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv)
3240{
1180e206 3241 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
d49bdb0e 3242
13321786 3243 spin_lock_irq(&dev_priv->irq_lock);
d49bdb0e 3244 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_B, dev_priv->de_irq_mask[PIPE_B],
1180e206 3245 ~dev_priv->de_irq_mask[PIPE_B] | extra_ier);
d49bdb0e 3246 GEN8_IRQ_INIT_NDX(DE_PIPE, PIPE_C, dev_priv->de_irq_mask[PIPE_C],
1180e206 3247 ~dev_priv->de_irq_mask[PIPE_C] | extra_ier);
13321786 3248 spin_unlock_irq(&dev_priv->irq_lock);
d49bdb0e
PZ
3249}
3250
43f328d7
VS
3251static void cherryview_irq_preinstall(struct drm_device *dev)
3252{
3253 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7
VS
3254
3255 I915_WRITE(GEN8_MASTER_IRQ, 0);
3256 POSTING_READ(GEN8_MASTER_IRQ);
3257
d6e3cca3 3258 gen8_gt_irq_reset(dev_priv);
43f328d7
VS
3259
3260 GEN5_IRQ_RESET(GEN8_PCU_);
3261
43f328d7
VS
3262 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3263
70591a41 3264 vlv_display_irq_reset(dev_priv);
43f328d7
VS
3265}
3266
82a28bcf 3267static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973 3268{
2d1013dd 3269 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3270 struct intel_encoder *intel_encoder;
fee884ed 3271 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
3272
3273 if (HAS_PCH_IBX(dev)) {
fee884ed 3274 hotplug_irqs = SDE_HOTPLUG_MASK;
b2784e15 3275 for_each_intel_encoder(dev, intel_encoder)
cd569aed 3276 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3277 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 3278 } else {
fee884ed 3279 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
b2784e15 3280 for_each_intel_encoder(dev, intel_encoder)
cd569aed 3281 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 3282 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 3283 }
7fe0b973 3284
fee884ed 3285 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
3286
3287 /*
3288 * Enable digital hotplug on the PCH, and configure the DP short pulse
3289 * duration to 2ms (which is the minimum in the Display Port spec)
3290 *
3291 * This register is the same on all known PCH chips.
3292 */
7fe0b973
KP
3293 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3294 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3295 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3296 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3297 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
3298 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3299}
3300
d46da437
PZ
3301static void ibx_irq_postinstall(struct drm_device *dev)
3302{
2d1013dd 3303 struct drm_i915_private *dev_priv = dev->dev_private;
82a28bcf 3304 u32 mask;
e5868a31 3305
692a04cf
DV
3306 if (HAS_PCH_NOP(dev))
3307 return;
3308
105b122e 3309 if (HAS_PCH_IBX(dev))
5c673b60 3310 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
105b122e 3311 else
5c673b60 3312 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
8664281b 3313
337ba017 3314 GEN5_ASSERT_IIR_IS_ZERO(SDEIIR);
d46da437 3315 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
3316}
3317
0a9a8c91
DV
3318static void gen5_gt_irq_postinstall(struct drm_device *dev)
3319{
3320 struct drm_i915_private *dev_priv = dev->dev_private;
3321 u32 pm_irqs, gt_irqs;
3322
3323 pm_irqs = gt_irqs = 0;
3324
3325 dev_priv->gt_irq_mask = ~0;
040d2baa 3326 if (HAS_L3_DPF(dev)) {
0a9a8c91 3327 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
3328 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3329 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
3330 }
3331
3332 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3333 if (IS_GEN5(dev)) {
3334 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3335 ILK_BSD_USER_INTERRUPT;
3336 } else {
3337 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3338 }
3339
35079899 3340 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
0a9a8c91
DV
3341
3342 if (INTEL_INFO(dev)->gen >= 6) {
78e68d36
ID
3343 /*
3344 * RPS interrupts will get enabled/disabled on demand when RPS
3345 * itself is enabled/disabled.
3346 */
0a9a8c91
DV
3347 if (HAS_VEBOX(dev))
3348 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3349
605cd25b 3350 dev_priv->pm_irq_mask = 0xffffffff;
35079899 3351 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
0a9a8c91
DV
3352 }
3353}
3354
f71d4af4 3355static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 3356{
2d1013dd 3357 struct drm_i915_private *dev_priv = dev->dev_private;
8e76f8dc
PZ
3358 u32 display_mask, extra_mask;
3359
3360 if (INTEL_INFO(dev)->gen >= 7) {
3361 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3362 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3363 DE_PLANEB_FLIP_DONE_IVB |
5c673b60 3364 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
8e76f8dc 3365 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
5c673b60 3366 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB);
8e76f8dc
PZ
3367 } else {
3368 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3369 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b 3370 DE_AUX_CHANNEL_A |
5b3a856b
DV
3371 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3372 DE_POISON);
5c673b60
DV
3373 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3374 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN;
8e76f8dc 3375 }
036a4a7d 3376
1ec14ad3 3377 dev_priv->irq_mask = ~display_mask;
036a4a7d 3378
0c841212
PZ
3379 I915_WRITE(HWSTAM, 0xeffe);
3380
622364b6
PZ
3381 ibx_irq_pre_postinstall(dev);
3382
35079899 3383 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
036a4a7d 3384
0a9a8c91 3385 gen5_gt_irq_postinstall(dev);
036a4a7d 3386
d46da437 3387 ibx_irq_postinstall(dev);
7fe0b973 3388
f97108d1 3389 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3390 /* Enable PCU event interrupts
3391 *
3392 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3393 * setup is guaranteed to run in single-threaded context. But we
3394 * need it to make the assert_spin_locked happy. */
d6207435 3395 spin_lock_irq(&dev_priv->irq_lock);
f97108d1 3396 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
d6207435 3397 spin_unlock_irq(&dev_priv->irq_lock);
f97108d1
JB
3398 }
3399
036a4a7d
ZW
3400 return 0;
3401}
3402
f8b79e58
ID
3403static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3404{
3405 u32 pipestat_mask;
3406 u32 iir_mask;
120dda4f 3407 enum pipe pipe;
f8b79e58
ID
3408
3409 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3410 PIPE_FIFO_UNDERRUN_STATUS;
3411
120dda4f
VS
3412 for_each_pipe(dev_priv, pipe)
3413 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
f8b79e58
ID
3414 POSTING_READ(PIPESTAT(PIPE_A));
3415
3416 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3417 PIPE_CRC_DONE_INTERRUPT_STATUS;
3418
120dda4f
VS
3419 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3420 for_each_pipe(dev_priv, pipe)
3421 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
f8b79e58
ID
3422
3423 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3424 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3425 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
120dda4f
VS
3426 if (IS_CHERRYVIEW(dev_priv))
3427 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
f8b79e58
ID
3428 dev_priv->irq_mask &= ~iir_mask;
3429
3430 I915_WRITE(VLV_IIR, iir_mask);
3431 I915_WRITE(VLV_IIR, iir_mask);
f8b79e58 3432 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
76e41860
VS
3433 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3434 POSTING_READ(VLV_IMR);
f8b79e58
ID
3435}
3436
3437static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3438{
3439 u32 pipestat_mask;
3440 u32 iir_mask;
120dda4f 3441 enum pipe pipe;
f8b79e58
ID
3442
3443 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3444 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
6c7fba04 3445 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
120dda4f
VS
3446 if (IS_CHERRYVIEW(dev_priv))
3447 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
f8b79e58
ID
3448
3449 dev_priv->irq_mask |= iir_mask;
f8b79e58 3450 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
76e41860 3451 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
f8b79e58
ID
3452 I915_WRITE(VLV_IIR, iir_mask);
3453 I915_WRITE(VLV_IIR, iir_mask);
3454 POSTING_READ(VLV_IIR);
3455
3456 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3457 PIPE_CRC_DONE_INTERRUPT_STATUS;
3458
120dda4f
VS
3459 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3460 for_each_pipe(dev_priv, pipe)
3461 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
f8b79e58
ID
3462
3463 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3464 PIPE_FIFO_UNDERRUN_STATUS;
120dda4f
VS
3465
3466 for_each_pipe(dev_priv, pipe)
3467 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
f8b79e58
ID
3468 POSTING_READ(PIPESTAT(PIPE_A));
3469}
3470
3471void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3472{
3473 assert_spin_locked(&dev_priv->irq_lock);
3474
3475 if (dev_priv->display_irqs_enabled)
3476 return;
3477
3478 dev_priv->display_irqs_enabled = true;
3479
950eabaf 3480 if (intel_irqs_enabled(dev_priv))
f8b79e58
ID
3481 valleyview_display_irqs_install(dev_priv);
3482}
3483
3484void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3485{
3486 assert_spin_locked(&dev_priv->irq_lock);
3487
3488 if (!dev_priv->display_irqs_enabled)
3489 return;
3490
3491 dev_priv->display_irqs_enabled = false;
3492
950eabaf 3493 if (intel_irqs_enabled(dev_priv))
f8b79e58
ID
3494 valleyview_display_irqs_uninstall(dev_priv);
3495}
3496
0e6c9a9e 3497static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
7e231dbe 3498{
f8b79e58 3499 dev_priv->irq_mask = ~0;
7e231dbe 3500
20afbda2
DV
3501 I915_WRITE(PORT_HOTPLUG_EN, 0);
3502 POSTING_READ(PORT_HOTPLUG_EN);
3503
7e231dbe 3504 I915_WRITE(VLV_IIR, 0xffffffff);
76e41860
VS
3505 I915_WRITE(VLV_IIR, 0xffffffff);
3506 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3507 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3508 POSTING_READ(VLV_IMR);
7e231dbe 3509
b79480ba
DV
3510 /* Interrupt setup is already guaranteed to be single-threaded, this is
3511 * just to make the assert_spin_locked check happy. */
d6207435 3512 spin_lock_irq(&dev_priv->irq_lock);
f8b79e58
ID
3513 if (dev_priv->display_irqs_enabled)
3514 valleyview_display_irqs_install(dev_priv);
d6207435 3515 spin_unlock_irq(&dev_priv->irq_lock);
0e6c9a9e
VS
3516}
3517
3518static int valleyview_irq_postinstall(struct drm_device *dev)
3519{
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521
3522 vlv_display_irq_postinstall(dev_priv);
7e231dbe 3523
0a9a8c91 3524 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3525
3526 /* ack & enable invalid PTE error interrupts */
3527#if 0 /* FIXME: add support to irq handler for checking these bits */
3528 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3529 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3530#endif
3531
3532 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3533
3534 return 0;
3535}
3536
abd58f01
BW
3537static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3538{
abd58f01
BW
3539 /* These are interrupts we'll toggle with the ring mask register */
3540 uint32_t gt_interrupts[] = {
3541 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
73d477f6 3542 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
abd58f01 3543 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
73d477f6
OM
3544 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3545 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
abd58f01 3546 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
73d477f6
OM
3547 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3548 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3549 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
abd58f01 3550 0,
73d477f6
OM
3551 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3552 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
abd58f01
BW
3553 };
3554
0961021a 3555 dev_priv->pm_irq_mask = 0xffffffff;
9a2d2d87
D
3556 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3557 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
78e68d36
ID
3558 /*
3559 * RPS interrupts will get enabled/disabled on demand when RPS itself
3560 * is enabled/disabled.
3561 */
3562 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
9a2d2d87 3563 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
abd58f01
BW
3564}
3565
3566static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3567{
770de83d
DL
3568 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3569 uint32_t de_pipe_enables;
abd58f01 3570 int pipe;
88e04703 3571 u32 aux_en = GEN8_AUX_CHANNEL_A;
770de83d 3572
88e04703 3573 if (IS_GEN9(dev_priv)) {
770de83d
DL
3574 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3575 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
88e04703
JB
3576 aux_en |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3577 GEN9_AUX_CHANNEL_D;
3578 } else
770de83d
DL
3579 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3580 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3581
3582 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3583 GEN8_PIPE_FIFO_UNDERRUN;
3584
13b3a0a7
DV
3585 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3586 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3587 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01 3588
055e393f 3589 for_each_pipe(dev_priv, pipe)
f458ebbc 3590 if (intel_display_power_is_enabled(dev_priv,
813bde43
PZ
3591 POWER_DOMAIN_PIPE(pipe)))
3592 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3593 dev_priv->de_irq_mask[pipe],
3594 de_pipe_enables);
abd58f01 3595
88e04703 3596 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~aux_en, aux_en);
abd58f01
BW
3597}
3598
3599static int gen8_irq_postinstall(struct drm_device *dev)
3600{
3601 struct drm_i915_private *dev_priv = dev->dev_private;
3602
622364b6
PZ
3603 ibx_irq_pre_postinstall(dev);
3604
abd58f01
BW
3605 gen8_gt_irq_postinstall(dev_priv);
3606 gen8_de_irq_postinstall(dev_priv);
3607
3608 ibx_irq_postinstall(dev);
3609
3610 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3611 POSTING_READ(GEN8_MASTER_IRQ);
3612
3613 return 0;
3614}
3615
43f328d7
VS
3616static int cherryview_irq_postinstall(struct drm_device *dev)
3617{
3618 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7 3619
c2b66797 3620 vlv_display_irq_postinstall(dev_priv);
43f328d7
VS
3621
3622 gen8_gt_irq_postinstall(dev_priv);
3623
3624 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3625 POSTING_READ(GEN8_MASTER_IRQ);
3626
3627 return 0;
3628}
3629
abd58f01
BW
3630static void gen8_irq_uninstall(struct drm_device *dev)
3631{
3632 struct drm_i915_private *dev_priv = dev->dev_private;
abd58f01
BW
3633
3634 if (!dev_priv)
3635 return;
3636
823f6b38 3637 gen8_irq_reset(dev);
abd58f01
BW
3638}
3639
8ea0be4f
VS
3640static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3641{
3642 /* Interrupt setup is already guaranteed to be single-threaded, this is
3643 * just to make the assert_spin_locked check happy. */
3644 spin_lock_irq(&dev_priv->irq_lock);
3645 if (dev_priv->display_irqs_enabled)
3646 valleyview_display_irqs_uninstall(dev_priv);
3647 spin_unlock_irq(&dev_priv->irq_lock);
3648
3649 vlv_display_irq_reset(dev_priv);
3650
c352d1ba 3651 dev_priv->irq_mask = ~0;
8ea0be4f
VS
3652}
3653
7e231dbe
JB
3654static void valleyview_irq_uninstall(struct drm_device *dev)
3655{
2d1013dd 3656 struct drm_i915_private *dev_priv = dev->dev_private;
7e231dbe
JB
3657
3658 if (!dev_priv)
3659 return;
3660
843d0e7d
ID
3661 I915_WRITE(VLV_MASTER_IER, 0);
3662
893fce8e
VS
3663 gen5_gt_irq_reset(dev);
3664
7e231dbe 3665 I915_WRITE(HWSTAM, 0xffffffff);
f8b79e58 3666
8ea0be4f 3667 vlv_display_irq_uninstall(dev_priv);
7e231dbe
JB
3668}
3669
43f328d7
VS
3670static void cherryview_irq_uninstall(struct drm_device *dev)
3671{
3672 struct drm_i915_private *dev_priv = dev->dev_private;
43f328d7
VS
3673
3674 if (!dev_priv)
3675 return;
3676
3677 I915_WRITE(GEN8_MASTER_IRQ, 0);
3678 POSTING_READ(GEN8_MASTER_IRQ);
3679
a2c30fba 3680 gen8_gt_irq_reset(dev_priv);
43f328d7 3681
a2c30fba 3682 GEN5_IRQ_RESET(GEN8_PCU_);
43f328d7 3683
c2b66797 3684 vlv_display_irq_uninstall(dev_priv);
43f328d7
VS
3685}
3686
f71d4af4 3687static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d 3688{
2d1013dd 3689 struct drm_i915_private *dev_priv = dev->dev_private;
4697995b
JB
3690
3691 if (!dev_priv)
3692 return;
3693
be30b29f 3694 ironlake_irq_reset(dev);
036a4a7d
ZW
3695}
3696
a266c7d5 3697static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4 3698{
2d1013dd 3699 struct drm_i915_private *dev_priv = dev->dev_private;
9db4a9c7 3700 int pipe;
91e3738e 3701
055e393f 3702 for_each_pipe(dev_priv, pipe)
9db4a9c7 3703 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3704 I915_WRITE16(IMR, 0xffff);
3705 I915_WRITE16(IER, 0x0);
3706 POSTING_READ16(IER);
c2798b19
CW
3707}
3708
3709static int i8xx_irq_postinstall(struct drm_device *dev)
3710{
2d1013dd 3711 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19 3712
c2798b19
CW
3713 I915_WRITE16(EMR,
3714 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3715
3716 /* Unmask the interrupts that we always want on. */
3717 dev_priv->irq_mask =
3718 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3719 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3720 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3721 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3722 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3723 I915_WRITE16(IMR, dev_priv->irq_mask);
3724
3725 I915_WRITE16(IER,
3726 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3727 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3728 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3729 I915_USER_INTERRUPT);
3730 POSTING_READ16(IER);
3731
379ef82d
DV
3732 /* Interrupt setup is already guaranteed to be single-threaded, this is
3733 * just to make the assert_spin_locked check happy. */
d6207435 3734 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
3735 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3736 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 3737 spin_unlock_irq(&dev_priv->irq_lock);
379ef82d 3738
c2798b19
CW
3739 return 0;
3740}
3741
90a72f87
VS
3742/*
3743 * Returns true when a page flip has completed.
3744 */
3745static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3746 int plane, int pipe, u32 iir)
90a72f87 3747{
2d1013dd 3748 struct drm_i915_private *dev_priv = dev->dev_private;
1f1c2e24 3749 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87 3750
8d7849db 3751 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
3752 return false;
3753
3754 if ((iir & flip_pending) == 0)
d6bbafa1 3755 goto check_page_flip;
90a72f87 3756
90a72f87
VS
3757 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3758 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3759 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3760 * the flip is completed (no longer pending). Since this doesn't raise
3761 * an interrupt per se, we watch for the change at vblank.
3762 */
3763 if (I915_READ16(ISR) & flip_pending)
d6bbafa1 3764 goto check_page_flip;
90a72f87 3765
7d47559e 3766 intel_prepare_page_flip(dev, plane);
90a72f87 3767 intel_finish_page_flip(dev, pipe);
90a72f87 3768 return true;
d6bbafa1
CW
3769
3770check_page_flip:
3771 intel_check_page_flip(dev, pipe);
3772 return false;
90a72f87
VS
3773}
3774
ff1f525e 3775static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19 3776{
45a83f84 3777 struct drm_device *dev = arg;
2d1013dd 3778 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3779 u16 iir, new_iir;
3780 u32 pipe_stats[2];
c2798b19
CW
3781 int pipe;
3782 u16 flip_mask =
3783 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3784 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3785
2dd2a883
ID
3786 if (!intel_irqs_enabled(dev_priv))
3787 return IRQ_NONE;
3788
c2798b19
CW
3789 iir = I915_READ16(IIR);
3790 if (iir == 0)
3791 return IRQ_NONE;
3792
3793 while (iir & ~flip_mask) {
3794 /* Can't rely on pipestat interrupt bit in iir as it might
3795 * have been cleared after the pipestat interrupt was received.
3796 * It doesn't set the bit in iir again, but it still produces
3797 * interrupts (for non-MSI).
3798 */
222c7f51 3799 spin_lock(&dev_priv->irq_lock);
c2798b19 3800 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
aaecdf61 3801 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
c2798b19 3802
055e393f 3803 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
3804 int reg = PIPESTAT(pipe);
3805 pipe_stats[pipe] = I915_READ(reg);
3806
3807 /*
3808 * Clear the PIPE*STAT regs before the IIR
3809 */
2d9d2b0b 3810 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3811 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19 3812 }
222c7f51 3813 spin_unlock(&dev_priv->irq_lock);
c2798b19
CW
3814
3815 I915_WRITE16(IIR, iir & ~flip_mask);
3816 new_iir = I915_READ16(IIR); /* Flush posted writes */
3817
c2798b19
CW
3818 if (iir & I915_USER_INTERRUPT)
3819 notify_ring(dev, &dev_priv->ring[RCS]);
3820
055e393f 3821 for_each_pipe(dev_priv, pipe) {
1f1c2e24 3822 int plane = pipe;
3a77c4c4 3823 if (HAS_FBC(dev))
1f1c2e24
VS
3824 plane = !plane;
3825
4356d586 3826 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3827 i8xx_handle_vblank(dev, plane, pipe, iir))
3828 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3829
4356d586 3830 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3831 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b 3832
1f7247c0
DV
3833 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3834 intel_cpu_fifo_underrun_irq_handler(dev_priv,
3835 pipe);
4356d586 3836 }
c2798b19
CW
3837
3838 iir = new_iir;
3839 }
3840
3841 return IRQ_HANDLED;
3842}
3843
3844static void i8xx_irq_uninstall(struct drm_device * dev)
3845{
2d1013dd 3846 struct drm_i915_private *dev_priv = dev->dev_private;
c2798b19
CW
3847 int pipe;
3848
055e393f 3849 for_each_pipe(dev_priv, pipe) {
c2798b19
CW
3850 /* Clear enable bits; then clear status bits */
3851 I915_WRITE(PIPESTAT(pipe), 0);
3852 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3853 }
3854 I915_WRITE16(IMR, 0xffff);
3855 I915_WRITE16(IER, 0x0);
3856 I915_WRITE16(IIR, I915_READ16(IIR));
3857}
3858
a266c7d5
CW
3859static void i915_irq_preinstall(struct drm_device * dev)
3860{
2d1013dd 3861 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
3862 int pipe;
3863
a266c7d5
CW
3864 if (I915_HAS_HOTPLUG(dev)) {
3865 I915_WRITE(PORT_HOTPLUG_EN, 0);
3866 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3867 }
3868
00d98ebd 3869 I915_WRITE16(HWSTAM, 0xeffe);
055e393f 3870 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
3871 I915_WRITE(PIPESTAT(pipe), 0);
3872 I915_WRITE(IMR, 0xffffffff);
3873 I915_WRITE(IER, 0x0);
3874 POSTING_READ(IER);
3875}
3876
3877static int i915_irq_postinstall(struct drm_device *dev)
3878{
2d1013dd 3879 struct drm_i915_private *dev_priv = dev->dev_private;
38bde180 3880 u32 enable_mask;
a266c7d5 3881
38bde180
CW
3882 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3883
3884 /* Unmask the interrupts that we always want on. */
3885 dev_priv->irq_mask =
3886 ~(I915_ASLE_INTERRUPT |
3887 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3888 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3889 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3890 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3891 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3892
3893 enable_mask =
3894 I915_ASLE_INTERRUPT |
3895 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3896 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3897 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3898 I915_USER_INTERRUPT;
3899
a266c7d5 3900 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3901 I915_WRITE(PORT_HOTPLUG_EN, 0);
3902 POSTING_READ(PORT_HOTPLUG_EN);
3903
a266c7d5
CW
3904 /* Enable in IER... */
3905 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3906 /* and unmask in IMR */
3907 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3908 }
3909
a266c7d5
CW
3910 I915_WRITE(IMR, dev_priv->irq_mask);
3911 I915_WRITE(IER, enable_mask);
3912 POSTING_READ(IER);
3913
f49e38dd 3914 i915_enable_asle_pipestat(dev);
20afbda2 3915
379ef82d
DV
3916 /* Interrupt setup is already guaranteed to be single-threaded, this is
3917 * just to make the assert_spin_locked check happy. */
d6207435 3918 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
3919 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3920 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 3921 spin_unlock_irq(&dev_priv->irq_lock);
379ef82d 3922
20afbda2
DV
3923 return 0;
3924}
3925
90a72f87
VS
3926/*
3927 * Returns true when a page flip has completed.
3928 */
3929static bool i915_handle_vblank(struct drm_device *dev,
3930 int plane, int pipe, u32 iir)
3931{
2d1013dd 3932 struct drm_i915_private *dev_priv = dev->dev_private;
90a72f87
VS
3933 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3934
8d7849db 3935 if (!intel_pipe_handle_vblank(dev, pipe))
90a72f87
VS
3936 return false;
3937
3938 if ((iir & flip_pending) == 0)
d6bbafa1 3939 goto check_page_flip;
90a72f87 3940
90a72f87
VS
3941 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3942 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3943 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3944 * the flip is completed (no longer pending). Since this doesn't raise
3945 * an interrupt per se, we watch for the change at vblank.
3946 */
3947 if (I915_READ(ISR) & flip_pending)
d6bbafa1 3948 goto check_page_flip;
90a72f87 3949
7d47559e 3950 intel_prepare_page_flip(dev, plane);
90a72f87 3951 intel_finish_page_flip(dev, pipe);
90a72f87 3952 return true;
d6bbafa1
CW
3953
3954check_page_flip:
3955 intel_check_page_flip(dev, pipe);
3956 return false;
90a72f87
VS
3957}
3958
ff1f525e 3959static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5 3960{
45a83f84 3961 struct drm_device *dev = arg;
2d1013dd 3962 struct drm_i915_private *dev_priv = dev->dev_private;
8291ee90 3963 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
38bde180
CW
3964 u32 flip_mask =
3965 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3966 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3967 int pipe, ret = IRQ_NONE;
a266c7d5 3968
2dd2a883
ID
3969 if (!intel_irqs_enabled(dev_priv))
3970 return IRQ_NONE;
3971
a266c7d5 3972 iir = I915_READ(IIR);
38bde180
CW
3973 do {
3974 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3975 bool blc_event = false;
a266c7d5
CW
3976
3977 /* Can't rely on pipestat interrupt bit in iir as it might
3978 * have been cleared after the pipestat interrupt was received.
3979 * It doesn't set the bit in iir again, but it still produces
3980 * interrupts (for non-MSI).
3981 */
222c7f51 3982 spin_lock(&dev_priv->irq_lock);
a266c7d5 3983 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
aaecdf61 3984 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
a266c7d5 3985
055e393f 3986 for_each_pipe(dev_priv, pipe) {
a266c7d5
CW
3987 int reg = PIPESTAT(pipe);
3988 pipe_stats[pipe] = I915_READ(reg);
3989
38bde180 3990 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3991 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3992 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3993 irq_received = true;
a266c7d5
CW
3994 }
3995 }
222c7f51 3996 spin_unlock(&dev_priv->irq_lock);
a266c7d5
CW
3997
3998 if (!irq_received)
3999 break;
4000
a266c7d5 4001 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
4002 if (I915_HAS_HOTPLUG(dev) &&
4003 iir & I915_DISPLAY_PORT_INTERRUPT)
4004 i9xx_hpd_irq_handler(dev);
a266c7d5 4005
38bde180 4006 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4007 new_iir = I915_READ(IIR); /* Flush posted writes */
4008
a266c7d5
CW
4009 if (iir & I915_USER_INTERRUPT)
4010 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 4011
055e393f 4012 for_each_pipe(dev_priv, pipe) {
38bde180 4013 int plane = pipe;
3a77c4c4 4014 if (HAS_FBC(dev))
38bde180 4015 plane = !plane;
90a72f87 4016
8291ee90 4017 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
4018 i915_handle_vblank(dev, plane, pipe, iir))
4019 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
4020
4021 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4022 blc_event = true;
4356d586
DV
4023
4024 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4025 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b 4026
1f7247c0
DV
4027 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4028 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4029 pipe);
a266c7d5
CW
4030 }
4031
a266c7d5
CW
4032 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4033 intel_opregion_asle_intr(dev);
4034
4035 /* With MSI, interrupts are only generated when iir
4036 * transitions from zero to nonzero. If another bit got
4037 * set while we were handling the existing iir bits, then
4038 * we would never get another interrupt.
4039 *
4040 * This is fine on non-MSI as well, as if we hit this path
4041 * we avoid exiting the interrupt handler only to generate
4042 * another one.
4043 *
4044 * Note that for MSI this could cause a stray interrupt report
4045 * if an interrupt landed in the time between writing IIR and
4046 * the posting read. This should be rare enough to never
4047 * trigger the 99% of 100,000 interrupts test for disabling
4048 * stray interrupts.
4049 */
38bde180 4050 ret = IRQ_HANDLED;
a266c7d5 4051 iir = new_iir;
38bde180 4052 } while (iir & ~flip_mask);
a266c7d5
CW
4053
4054 return ret;
4055}
4056
4057static void i915_irq_uninstall(struct drm_device * dev)
4058{
2d1013dd 4059 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4060 int pipe;
4061
a266c7d5
CW
4062 if (I915_HAS_HOTPLUG(dev)) {
4063 I915_WRITE(PORT_HOTPLUG_EN, 0);
4064 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4065 }
4066
00d98ebd 4067 I915_WRITE16(HWSTAM, 0xffff);
055e393f 4068 for_each_pipe(dev_priv, pipe) {
55b39755 4069 /* Clear enable bits; then clear status bits */
a266c7d5 4070 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
4071 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4072 }
a266c7d5
CW
4073 I915_WRITE(IMR, 0xffffffff);
4074 I915_WRITE(IER, 0x0);
4075
a266c7d5
CW
4076 I915_WRITE(IIR, I915_READ(IIR));
4077}
4078
4079static void i965_irq_preinstall(struct drm_device * dev)
4080{
2d1013dd 4081 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4082 int pipe;
4083
adca4730
CW
4084 I915_WRITE(PORT_HOTPLUG_EN, 0);
4085 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4086
4087 I915_WRITE(HWSTAM, 0xeffe);
055e393f 4088 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4089 I915_WRITE(PIPESTAT(pipe), 0);
4090 I915_WRITE(IMR, 0xffffffff);
4091 I915_WRITE(IER, 0x0);
4092 POSTING_READ(IER);
4093}
4094
4095static int i965_irq_postinstall(struct drm_device *dev)
4096{
2d1013dd 4097 struct drm_i915_private *dev_priv = dev->dev_private;
bbba0a97 4098 u32 enable_mask;
a266c7d5
CW
4099 u32 error_mask;
4100
a266c7d5 4101 /* Unmask the interrupts that we always want on. */
bbba0a97 4102 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 4103 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
4104 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4105 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4106 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4107 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4108 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4109
4110 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
4111 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4112 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
4113 enable_mask |= I915_USER_INTERRUPT;
4114
4115 if (IS_G4X(dev))
4116 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 4117
b79480ba
DV
4118 /* Interrupt setup is already guaranteed to be single-threaded, this is
4119 * just to make the assert_spin_locked check happy. */
d6207435 4120 spin_lock_irq(&dev_priv->irq_lock);
755e9019
ID
4121 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4122 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4123 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
d6207435 4124 spin_unlock_irq(&dev_priv->irq_lock);
a266c7d5 4125
a266c7d5
CW
4126 /*
4127 * Enable some error detection, note the instruction error mask
4128 * bit is reserved, so we leave it masked.
4129 */
4130 if (IS_G4X(dev)) {
4131 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4132 GM45_ERROR_MEM_PRIV |
4133 GM45_ERROR_CP_PRIV |
4134 I915_ERROR_MEMORY_REFRESH);
4135 } else {
4136 error_mask = ~(I915_ERROR_PAGE_TABLE |
4137 I915_ERROR_MEMORY_REFRESH);
4138 }
4139 I915_WRITE(EMR, error_mask);
4140
4141 I915_WRITE(IMR, dev_priv->irq_mask);
4142 I915_WRITE(IER, enable_mask);
4143 POSTING_READ(IER);
4144
20afbda2
DV
4145 I915_WRITE(PORT_HOTPLUG_EN, 0);
4146 POSTING_READ(PORT_HOTPLUG_EN);
4147
f49e38dd 4148 i915_enable_asle_pipestat(dev);
20afbda2
DV
4149
4150 return 0;
4151}
4152
bac56d5b 4153static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2 4154{
2d1013dd 4155 struct drm_i915_private *dev_priv = dev->dev_private;
cd569aed 4156 struct intel_encoder *intel_encoder;
20afbda2
DV
4157 u32 hotplug_en;
4158
b5ea2d56
DV
4159 assert_spin_locked(&dev_priv->irq_lock);
4160
778eb334
VS
4161 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
4162 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
4163 /* Note HDMI and DP share hotplug bits */
4164 /* enable bits are the same for all generations */
4165 for_each_intel_encoder(dev, intel_encoder)
4166 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
4167 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
4168 /* Programming the CRT detection parameters tends
4169 to generate a spurious hotplug event about three
4170 seconds later. So just do it once.
4171 */
4172 if (IS_G4X(dev))
4173 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
4174 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
4175 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
4176
4177 /* Ignore TV since it's buggy */
4178 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
a266c7d5
CW
4179}
4180
ff1f525e 4181static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5 4182{
45a83f84 4183 struct drm_device *dev = arg;
2d1013dd 4184 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4185 u32 iir, new_iir;
4186 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 4187 int ret = IRQ_NONE, pipe;
21ad8330
VS
4188 u32 flip_mask =
4189 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4190 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 4191
2dd2a883
ID
4192 if (!intel_irqs_enabled(dev_priv))
4193 return IRQ_NONE;
4194
a266c7d5
CW
4195 iir = I915_READ(IIR);
4196
a266c7d5 4197 for (;;) {
501e01d7 4198 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
4199 bool blc_event = false;
4200
a266c7d5
CW
4201 /* Can't rely on pipestat interrupt bit in iir as it might
4202 * have been cleared after the pipestat interrupt was received.
4203 * It doesn't set the bit in iir again, but it still produces
4204 * interrupts (for non-MSI).
4205 */
222c7f51 4206 spin_lock(&dev_priv->irq_lock);
a266c7d5 4207 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
aaecdf61 4208 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
a266c7d5 4209
055e393f 4210 for_each_pipe(dev_priv, pipe) {
a266c7d5
CW
4211 int reg = PIPESTAT(pipe);
4212 pipe_stats[pipe] = I915_READ(reg);
4213
4214 /*
4215 * Clear the PIPE*STAT regs before the IIR
4216 */
4217 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 4218 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 4219 irq_received = true;
a266c7d5
CW
4220 }
4221 }
222c7f51 4222 spin_unlock(&dev_priv->irq_lock);
a266c7d5
CW
4223
4224 if (!irq_received)
4225 break;
4226
4227 ret = IRQ_HANDLED;
4228
4229 /* Consume port. Then clear IIR or we'll miss events */
16c6c56b
VS
4230 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4231 i9xx_hpd_irq_handler(dev);
a266c7d5 4232
21ad8330 4233 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
4234 new_iir = I915_READ(IIR); /* Flush posted writes */
4235
a266c7d5
CW
4236 if (iir & I915_USER_INTERRUPT)
4237 notify_ring(dev, &dev_priv->ring[RCS]);
4238 if (iir & I915_BSD_USER_INTERRUPT)
4239 notify_ring(dev, &dev_priv->ring[VCS]);
4240
055e393f 4241 for_each_pipe(dev_priv, pipe) {
2c8ba29f 4242 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
4243 i915_handle_vblank(dev, pipe, pipe, iir))
4244 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
4245
4246 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4247 blc_event = true;
4356d586
DV
4248
4249 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 4250 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 4251
1f7247c0
DV
4252 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4253 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2d9d2b0b 4254 }
a266c7d5
CW
4255
4256 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4257 intel_opregion_asle_intr(dev);
4258
515ac2bb
DV
4259 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4260 gmbus_irq_handler(dev);
4261
a266c7d5
CW
4262 /* With MSI, interrupts are only generated when iir
4263 * transitions from zero to nonzero. If another bit got
4264 * set while we were handling the existing iir bits, then
4265 * we would never get another interrupt.
4266 *
4267 * This is fine on non-MSI as well, as if we hit this path
4268 * we avoid exiting the interrupt handler only to generate
4269 * another one.
4270 *
4271 * Note that for MSI this could cause a stray interrupt report
4272 * if an interrupt landed in the time between writing IIR and
4273 * the posting read. This should be rare enough to never
4274 * trigger the 99% of 100,000 interrupts test for disabling
4275 * stray interrupts.
4276 */
4277 iir = new_iir;
4278 }
4279
4280 return ret;
4281}
4282
4283static void i965_irq_uninstall(struct drm_device * dev)
4284{
2d1013dd 4285 struct drm_i915_private *dev_priv = dev->dev_private;
a266c7d5
CW
4286 int pipe;
4287
4288 if (!dev_priv)
4289 return;
4290
adca4730
CW
4291 I915_WRITE(PORT_HOTPLUG_EN, 0);
4292 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
4293
4294 I915_WRITE(HWSTAM, 0xffffffff);
055e393f 4295 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4296 I915_WRITE(PIPESTAT(pipe), 0);
4297 I915_WRITE(IMR, 0xffffffff);
4298 I915_WRITE(IER, 0x0);
4299
055e393f 4300 for_each_pipe(dev_priv, pipe)
a266c7d5
CW
4301 I915_WRITE(PIPESTAT(pipe),
4302 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4303 I915_WRITE(IIR, I915_READ(IIR));
4304}
4305
4cb21832 4306static void intel_hpd_irq_reenable_work(struct work_struct *work)
ac4c16c5 4307{
6323751d
ID
4308 struct drm_i915_private *dev_priv =
4309 container_of(work, typeof(*dev_priv),
4310 hotplug_reenable_work.work);
ac4c16c5
EE
4311 struct drm_device *dev = dev_priv->dev;
4312 struct drm_mode_config *mode_config = &dev->mode_config;
ac4c16c5
EE
4313 int i;
4314
6323751d
ID
4315 intel_runtime_pm_get(dev_priv);
4316
4cb21832 4317 spin_lock_irq(&dev_priv->irq_lock);
ac4c16c5
EE
4318 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
4319 struct drm_connector *connector;
4320
4321 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
4322 continue;
4323
4324 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4325
4326 list_for_each_entry(connector, &mode_config->connector_list, head) {
4327 struct intel_connector *intel_connector = to_intel_connector(connector);
4328
4329 if (intel_connector->encoder->hpd_pin == i) {
4330 if (connector->polled != intel_connector->polled)
4331 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
c23cc417 4332 connector->name);
ac4c16c5
EE
4333 connector->polled = intel_connector->polled;
4334 if (!connector->polled)
4335 connector->polled = DRM_CONNECTOR_POLL_HPD;
4336 }
4337 }
4338 }
4339 if (dev_priv->display.hpd_irq_setup)
4340 dev_priv->display.hpd_irq_setup(dev);
4cb21832 4341 spin_unlock_irq(&dev_priv->irq_lock);
6323751d
ID
4342
4343 intel_runtime_pm_put(dev_priv);
ac4c16c5
EE
4344}
4345
fca52a55
DV
4346/**
4347 * intel_irq_init - initializes irq support
4348 * @dev_priv: i915 device instance
4349 *
4350 * This function initializes all the irq support including work items, timers
4351 * and all the vtables. It does not setup the interrupt itself though.
4352 */
b963291c 4353void intel_irq_init(struct drm_i915_private *dev_priv)
f71d4af4 4354{
b963291c 4355 struct drm_device *dev = dev_priv->dev;
8b2e326d
CW
4356
4357 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
13cf5504 4358 INIT_WORK(&dev_priv->dig_port_work, i915_digport_work_func);
c6a828d3 4359 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4360 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4361
a6706b45 4362 /* Let's track the enabled rps events */
b963291c 4363 if (IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
6c65a587 4364 /* WaGsvRC0ResidencyMethod:vlv */
31685c25
D
4365 dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
4366 else
4367 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
a6706b45 4368
737b1506
CW
4369 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4370 i915_hangcheck_elapsed);
6323751d 4371 INIT_DELAYED_WORK(&dev_priv->hotplug_reenable_work,
4cb21832 4372 intel_hpd_irq_reenable_work);
61bac78e 4373
97a19a24 4374 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 4375
b963291c 4376 if (IS_GEN2(dev_priv)) {
4cdb83ec
VS
4377 dev->max_vblank_count = 0;
4378 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
b963291c 4379 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
f71d4af4
JB
4380 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4381 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
4382 } else {
4383 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4384 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4385 }
4386
21da2700
VS
4387 /*
4388 * Opt out of the vblank disable timer on everything except gen2.
4389 * Gen2 doesn't have a hardware frame counter and so depends on
4390 * vblank interrupts to produce sane vblank seuquence numbers.
4391 */
b963291c 4392 if (!IS_GEN2(dev_priv))
21da2700
VS
4393 dev->vblank_disable_immediate = true;
4394
c2baf4b7 4395 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 4396 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
4397 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4398 }
f71d4af4 4399
b963291c 4400 if (IS_CHERRYVIEW(dev_priv)) {
43f328d7
VS
4401 dev->driver->irq_handler = cherryview_irq_handler;
4402 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4403 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4404 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4405 dev->driver->enable_vblank = valleyview_enable_vblank;
4406 dev->driver->disable_vblank = valleyview_disable_vblank;
4407 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
b963291c 4408 } else if (IS_VALLEYVIEW(dev_priv)) {
7e231dbe
JB
4409 dev->driver->irq_handler = valleyview_irq_handler;
4410 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4411 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4412 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4413 dev->driver->enable_vblank = valleyview_enable_vblank;
4414 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4415 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
b963291c 4416 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
abd58f01 4417 dev->driver->irq_handler = gen8_irq_handler;
723761b8 4418 dev->driver->irq_preinstall = gen8_irq_reset;
abd58f01
BW
4419 dev->driver->irq_postinstall = gen8_irq_postinstall;
4420 dev->driver->irq_uninstall = gen8_irq_uninstall;
4421 dev->driver->enable_vblank = gen8_enable_vblank;
4422 dev->driver->disable_vblank = gen8_disable_vblank;
4423 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
4424 } else if (HAS_PCH_SPLIT(dev)) {
4425 dev->driver->irq_handler = ironlake_irq_handler;
723761b8 4426 dev->driver->irq_preinstall = ironlake_irq_reset;
f71d4af4
JB
4427 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4428 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4429 dev->driver->enable_vblank = ironlake_enable_vblank;
4430 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 4431 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 4432 } else {
b963291c 4433 if (INTEL_INFO(dev_priv)->gen == 2) {
c2798b19
CW
4434 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4435 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4436 dev->driver->irq_handler = i8xx_irq_handler;
4437 dev->driver->irq_uninstall = i8xx_irq_uninstall;
b963291c 4438 } else if (INTEL_INFO(dev_priv)->gen == 3) {
a266c7d5
CW
4439 dev->driver->irq_preinstall = i915_irq_preinstall;
4440 dev->driver->irq_postinstall = i915_irq_postinstall;
4441 dev->driver->irq_uninstall = i915_irq_uninstall;
4442 dev->driver->irq_handler = i915_irq_handler;
c2798b19 4443 } else {
a266c7d5
CW
4444 dev->driver->irq_preinstall = i965_irq_preinstall;
4445 dev->driver->irq_postinstall = i965_irq_postinstall;
4446 dev->driver->irq_uninstall = i965_irq_uninstall;
4447 dev->driver->irq_handler = i965_irq_handler;
c2798b19 4448 }
778eb334
VS
4449 if (I915_HAS_HOTPLUG(dev_priv))
4450 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
f71d4af4
JB
4451 dev->driver->enable_vblank = i915_enable_vblank;
4452 dev->driver->disable_vblank = i915_disable_vblank;
4453 }
4454}
20afbda2 4455
fca52a55
DV
4456/**
4457 * intel_hpd_init - initializes and enables hpd support
4458 * @dev_priv: i915 device instance
4459 *
4460 * This function enables the hotplug support. It requires that interrupts have
4461 * already been enabled with intel_irq_init_hw(). From this point on hotplug and
4462 * poll request can run concurrently to other code, so locking rules must be
4463 * obeyed.
4464 *
4465 * This is a separate step from interrupt enabling to simplify the locking rules
4466 * in the driver load and resume code.
4467 */
b963291c 4468void intel_hpd_init(struct drm_i915_private *dev_priv)
20afbda2 4469{
b963291c 4470 struct drm_device *dev = dev_priv->dev;
821450c6
EE
4471 struct drm_mode_config *mode_config = &dev->mode_config;
4472 struct drm_connector *connector;
4473 int i;
20afbda2 4474
821450c6
EE
4475 for (i = 1; i < HPD_NUM_PINS; i++) {
4476 dev_priv->hpd_stats[i].hpd_cnt = 0;
4477 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4478 }
4479 list_for_each_entry(connector, &mode_config->connector_list, head) {
4480 struct intel_connector *intel_connector = to_intel_connector(connector);
4481 connector->polled = intel_connector->polled;
0e32b39c
DA
4482 if (connector->encoder && !connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4483 connector->polled = DRM_CONNECTOR_POLL_HPD;
4484 if (intel_connector->mst_port)
821450c6
EE
4485 connector->polled = DRM_CONNECTOR_POLL_HPD;
4486 }
b5ea2d56
DV
4487
4488 /* Interrupt setup is already guaranteed to be single-threaded, this is
4489 * just to make the assert_spin_locked checks happy. */
d6207435 4490 spin_lock_irq(&dev_priv->irq_lock);
20afbda2
DV
4491 if (dev_priv->display.hpd_irq_setup)
4492 dev_priv->display.hpd_irq_setup(dev);
d6207435 4493 spin_unlock_irq(&dev_priv->irq_lock);
20afbda2 4494}
c67a470b 4495
fca52a55
DV
4496/**
4497 * intel_irq_install - enables the hardware interrupt
4498 * @dev_priv: i915 device instance
4499 *
4500 * This function enables the hardware interrupt handling, but leaves the hotplug
4501 * handling still disabled. It is called after intel_irq_init().
4502 *
4503 * In the driver load and resume code we need working interrupts in a few places
4504 * but don't want to deal with the hassle of concurrent probe and hotplug
4505 * workers. Hence the split into this two-stage approach.
4506 */
2aeb7d3a
DV
4507int intel_irq_install(struct drm_i915_private *dev_priv)
4508{
4509 /*
4510 * We enable some interrupt sources in our postinstall hooks, so mark
4511 * interrupts as enabled _before_ actually enabling them to avoid
4512 * special cases in our ordering checks.
4513 */
4514 dev_priv->pm.irqs_enabled = true;
4515
4516 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4517}
4518
fca52a55
DV
4519/**
4520 * intel_irq_uninstall - finilizes all irq handling
4521 * @dev_priv: i915 device instance
4522 *
4523 * This stops interrupt and hotplug handling and unregisters and frees all
4524 * resources acquired in the init functions.
4525 */
2aeb7d3a
DV
4526void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4527{
4528 drm_irq_uninstall(dev_priv->dev);
4529 intel_hpd_cancel_work(dev_priv);
4530 dev_priv->pm.irqs_enabled = false;
4531}
4532
fca52a55
DV
4533/**
4534 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4535 * @dev_priv: i915 device instance
4536 *
4537 * This function is used to disable interrupts at runtime, both in the runtime
4538 * pm and the system suspend/resume code.
4539 */
b963291c 4540void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
c67a470b 4541{
b963291c 4542 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
2aeb7d3a 4543 dev_priv->pm.irqs_enabled = false;
2dd2a883 4544 synchronize_irq(dev_priv->dev->irq);
c67a470b
PZ
4545}
4546
fca52a55
DV
4547/**
4548 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4549 * @dev_priv: i915 device instance
4550 *
4551 * This function is used to enable interrupts at runtime, both in the runtime
4552 * pm and the system suspend/resume code.
4553 */
b963291c 4554void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
c67a470b 4555{
2aeb7d3a 4556 dev_priv->pm.irqs_enabled = true;
b963291c
DV
4557 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4558 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
c67a470b 4559}
This page took 1.159456 seconds and 5 git commands to generate.