drm/msm: Switch to universal plane API's
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
a70491cc
JP
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
63eeaf38 31#include <linux/sysrq.h>
5a0e3ad6 32#include <linux/slab.h>
b2c88f5b 33#include <linux/circ_buf.h>
760285e7
DH
34#include <drm/drmP.h>
35#include <drm/i915_drm.h>
1da177e4 36#include "i915_drv.h"
1c5d22f7 37#include "i915_trace.h"
79e53945 38#include "intel_drv.h"
1da177e4 39
e5868a31
EE
40static const u32 hpd_ibx[] = {
41 [HPD_CRT] = SDE_CRT_HOTPLUG,
42 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
43 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
44 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
45 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
46};
47
48static const u32 hpd_cpt[] = {
49 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
73c352a2 50 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
e5868a31
EE
51 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
52 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
53 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
54};
55
56static const u32 hpd_mask_i915[] = {
57 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
58 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
59 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
60 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
61 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
62 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
63};
64
704cfb87 65static const u32 hpd_status_g4x[] = {
e5868a31
EE
66 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
67 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
68 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
69 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
70 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
71 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
72};
73
e5868a31
EE
74static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
75 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
76 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
77 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
78 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
79 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
80 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
81};
82
036a4a7d 83/* For display hotplug interrupt */
995b6762 84static void
f2b115e6 85ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 86{
4bc9d430
DV
87 assert_spin_locked(&dev_priv->irq_lock);
88
c67a470b
PZ
89 if (dev_priv->pc8.irqs_disabled) {
90 WARN(1, "IRQs disabled\n");
91 dev_priv->pc8.regsave.deimr &= ~mask;
92 return;
93 }
94
1ec14ad3
CW
95 if ((dev_priv->irq_mask & mask) != 0) {
96 dev_priv->irq_mask &= ~mask;
97 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 98 POSTING_READ(DEIMR);
036a4a7d
ZW
99 }
100}
101
0ff9800a 102static void
f2b115e6 103ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d 104{
4bc9d430
DV
105 assert_spin_locked(&dev_priv->irq_lock);
106
c67a470b
PZ
107 if (dev_priv->pc8.irqs_disabled) {
108 WARN(1, "IRQs disabled\n");
109 dev_priv->pc8.regsave.deimr |= mask;
110 return;
111 }
112
1ec14ad3
CW
113 if ((dev_priv->irq_mask & mask) != mask) {
114 dev_priv->irq_mask |= mask;
115 I915_WRITE(DEIMR, dev_priv->irq_mask);
3143a2bf 116 POSTING_READ(DEIMR);
036a4a7d
ZW
117 }
118}
119
43eaea13
PZ
120/**
121 * ilk_update_gt_irq - update GTIMR
122 * @dev_priv: driver private
123 * @interrupt_mask: mask of interrupt bits to update
124 * @enabled_irq_mask: mask of interrupt bits to enable
125 */
126static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
127 uint32_t interrupt_mask,
128 uint32_t enabled_irq_mask)
129{
130 assert_spin_locked(&dev_priv->irq_lock);
131
c67a470b
PZ
132 if (dev_priv->pc8.irqs_disabled) {
133 WARN(1, "IRQs disabled\n");
134 dev_priv->pc8.regsave.gtimr &= ~interrupt_mask;
135 dev_priv->pc8.regsave.gtimr |= (~enabled_irq_mask &
136 interrupt_mask);
137 return;
138 }
139
43eaea13
PZ
140 dev_priv->gt_irq_mask &= ~interrupt_mask;
141 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
142 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
143 POSTING_READ(GTIMR);
144}
145
146void ilk_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
147{
148 ilk_update_gt_irq(dev_priv, mask, mask);
149}
150
151void ilk_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
152{
153 ilk_update_gt_irq(dev_priv, mask, 0);
154}
155
edbfdb45
PZ
156/**
157 * snb_update_pm_irq - update GEN6_PMIMR
158 * @dev_priv: driver private
159 * @interrupt_mask: mask of interrupt bits to update
160 * @enabled_irq_mask: mask of interrupt bits to enable
161 */
162static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
163 uint32_t interrupt_mask,
164 uint32_t enabled_irq_mask)
165{
605cd25b 166 uint32_t new_val;
edbfdb45
PZ
167
168 assert_spin_locked(&dev_priv->irq_lock);
169
c67a470b
PZ
170 if (dev_priv->pc8.irqs_disabled) {
171 WARN(1, "IRQs disabled\n");
172 dev_priv->pc8.regsave.gen6_pmimr &= ~interrupt_mask;
173 dev_priv->pc8.regsave.gen6_pmimr |= (~enabled_irq_mask &
174 interrupt_mask);
175 return;
176 }
177
605cd25b 178 new_val = dev_priv->pm_irq_mask;
f52ecbcf
PZ
179 new_val &= ~interrupt_mask;
180 new_val |= (~enabled_irq_mask & interrupt_mask);
181
605cd25b
PZ
182 if (new_val != dev_priv->pm_irq_mask) {
183 dev_priv->pm_irq_mask = new_val;
184 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
f52ecbcf
PZ
185 POSTING_READ(GEN6_PMIMR);
186 }
edbfdb45
PZ
187}
188
189void snb_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
190{
191 snb_update_pm_irq(dev_priv, mask, mask);
192}
193
194void snb_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
195{
196 snb_update_pm_irq(dev_priv, mask, 0);
197}
198
8664281b
PZ
199static bool ivb_can_enable_err_int(struct drm_device *dev)
200{
201 struct drm_i915_private *dev_priv = dev->dev_private;
202 struct intel_crtc *crtc;
203 enum pipe pipe;
204
4bc9d430
DV
205 assert_spin_locked(&dev_priv->irq_lock);
206
8664281b
PZ
207 for_each_pipe(pipe) {
208 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
209
210 if (crtc->cpu_fifo_underrun_disabled)
211 return false;
212 }
213
214 return true;
215}
216
217static bool cpt_can_enable_serr_int(struct drm_device *dev)
218{
219 struct drm_i915_private *dev_priv = dev->dev_private;
220 enum pipe pipe;
221 struct intel_crtc *crtc;
222
fee884ed
DV
223 assert_spin_locked(&dev_priv->irq_lock);
224
8664281b
PZ
225 for_each_pipe(pipe) {
226 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
227
228 if (crtc->pch_fifo_underrun_disabled)
229 return false;
230 }
231
232 return true;
233}
234
2d9d2b0b
VS
235static void i9xx_clear_fifo_underrun(struct drm_device *dev, enum pipe pipe)
236{
237 struct drm_i915_private *dev_priv = dev->dev_private;
238 u32 reg = PIPESTAT(pipe);
239 u32 pipestat = I915_READ(reg) & 0x7fff0000;
240
241 assert_spin_locked(&dev_priv->irq_lock);
242
243 I915_WRITE(reg, pipestat | PIPE_FIFO_UNDERRUN_STATUS);
244 POSTING_READ(reg);
245}
246
8664281b
PZ
247static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
248 enum pipe pipe, bool enable)
249{
250 struct drm_i915_private *dev_priv = dev->dev_private;
251 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
252 DE_PIPEB_FIFO_UNDERRUN;
253
254 if (enable)
255 ironlake_enable_display_irq(dev_priv, bit);
256 else
257 ironlake_disable_display_irq(dev_priv, bit);
258}
259
260static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
7336df65 261 enum pipe pipe, bool enable)
8664281b
PZ
262{
263 struct drm_i915_private *dev_priv = dev->dev_private;
8664281b 264 if (enable) {
7336df65
DV
265 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN(pipe));
266
8664281b
PZ
267 if (!ivb_can_enable_err_int(dev))
268 return;
269
8664281b
PZ
270 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
271 } else {
7336df65
DV
272 bool was_enabled = !(I915_READ(DEIMR) & DE_ERR_INT_IVB);
273
274 /* Change the state _after_ we've read out the current one. */
8664281b 275 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
7336df65
DV
276
277 if (!was_enabled &&
278 (I915_READ(GEN7_ERR_INT) & ERR_INT_FIFO_UNDERRUN(pipe))) {
279 DRM_DEBUG_KMS("uncleared fifo underrun on pipe %c\n",
280 pipe_name(pipe));
281 }
8664281b
PZ
282 }
283}
284
38d83c96
DV
285static void broadwell_set_fifo_underrun_reporting(struct drm_device *dev,
286 enum pipe pipe, bool enable)
287{
288 struct drm_i915_private *dev_priv = dev->dev_private;
289
290 assert_spin_locked(&dev_priv->irq_lock);
291
292 if (enable)
293 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_FIFO_UNDERRUN;
294 else
295 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_FIFO_UNDERRUN;
296 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
297 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
298}
299
fee884ed
DV
300/**
301 * ibx_display_interrupt_update - update SDEIMR
302 * @dev_priv: driver private
303 * @interrupt_mask: mask of interrupt bits to update
304 * @enabled_irq_mask: mask of interrupt bits to enable
305 */
306static void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
307 uint32_t interrupt_mask,
308 uint32_t enabled_irq_mask)
309{
310 uint32_t sdeimr = I915_READ(SDEIMR);
311 sdeimr &= ~interrupt_mask;
312 sdeimr |= (~enabled_irq_mask & interrupt_mask);
313
314 assert_spin_locked(&dev_priv->irq_lock);
315
c67a470b
PZ
316 if (dev_priv->pc8.irqs_disabled &&
317 (interrupt_mask & SDE_HOTPLUG_MASK_CPT)) {
318 WARN(1, "IRQs disabled\n");
319 dev_priv->pc8.regsave.sdeimr &= ~interrupt_mask;
320 dev_priv->pc8.regsave.sdeimr |= (~enabled_irq_mask &
321 interrupt_mask);
322 return;
323 }
324
fee884ed
DV
325 I915_WRITE(SDEIMR, sdeimr);
326 POSTING_READ(SDEIMR);
327}
328#define ibx_enable_display_interrupt(dev_priv, bits) \
329 ibx_display_interrupt_update((dev_priv), (bits), (bits))
330#define ibx_disable_display_interrupt(dev_priv, bits) \
331 ibx_display_interrupt_update((dev_priv), (bits), 0)
332
de28075d
DV
333static void ibx_set_fifo_underrun_reporting(struct drm_device *dev,
334 enum transcoder pch_transcoder,
8664281b
PZ
335 bool enable)
336{
8664281b 337 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
338 uint32_t bit = (pch_transcoder == TRANSCODER_A) ?
339 SDE_TRANSA_FIFO_UNDER : SDE_TRANSB_FIFO_UNDER;
8664281b
PZ
340
341 if (enable)
fee884ed 342 ibx_enable_display_interrupt(dev_priv, bit);
8664281b 343 else
fee884ed 344 ibx_disable_display_interrupt(dev_priv, bit);
8664281b
PZ
345}
346
347static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
348 enum transcoder pch_transcoder,
349 bool enable)
350{
351 struct drm_i915_private *dev_priv = dev->dev_private;
352
353 if (enable) {
1dd246fb
DV
354 I915_WRITE(SERR_INT,
355 SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder));
356
8664281b
PZ
357 if (!cpt_can_enable_serr_int(dev))
358 return;
359
fee884ed 360 ibx_enable_display_interrupt(dev_priv, SDE_ERROR_CPT);
8664281b 361 } else {
1dd246fb
DV
362 uint32_t tmp = I915_READ(SERR_INT);
363 bool was_enabled = !(I915_READ(SDEIMR) & SDE_ERROR_CPT);
364
365 /* Change the state _after_ we've read out the current one. */
fee884ed 366 ibx_disable_display_interrupt(dev_priv, SDE_ERROR_CPT);
1dd246fb
DV
367
368 if (!was_enabled &&
369 (tmp & SERR_INT_TRANS_FIFO_UNDERRUN(pch_transcoder))) {
370 DRM_DEBUG_KMS("uncleared pch fifo underrun on pch transcoder %c\n",
371 transcoder_name(pch_transcoder));
372 }
8664281b 373 }
8664281b
PZ
374}
375
376/**
377 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
378 * @dev: drm device
379 * @pipe: pipe
380 * @enable: true if we want to report FIFO underrun errors, false otherwise
381 *
382 * This function makes us disable or enable CPU fifo underruns for a specific
383 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
384 * reporting for one pipe may also disable all the other CPU error interruts for
385 * the other pipes, due to the fact that there's just one interrupt mask/enable
386 * bit for all the pipes.
387 *
388 * Returns the previous state of underrun reporting.
389 */
f88d42f1
ID
390bool __intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
391 enum pipe pipe, bool enable)
8664281b
PZ
392{
393 struct drm_i915_private *dev_priv = dev->dev_private;
394 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
396 bool ret;
397
77961eb9
ID
398 assert_spin_locked(&dev_priv->irq_lock);
399
8664281b
PZ
400 ret = !intel_crtc->cpu_fifo_underrun_disabled;
401
402 if (enable == ret)
403 goto done;
404
405 intel_crtc->cpu_fifo_underrun_disabled = !enable;
406
2d9d2b0b
VS
407 if (enable && (INTEL_INFO(dev)->gen < 5 || IS_VALLEYVIEW(dev)))
408 i9xx_clear_fifo_underrun(dev, pipe);
409 else if (IS_GEN5(dev) || IS_GEN6(dev))
8664281b
PZ
410 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
411 else if (IS_GEN7(dev))
7336df65 412 ivybridge_set_fifo_underrun_reporting(dev, pipe, enable);
38d83c96
DV
413 else if (IS_GEN8(dev))
414 broadwell_set_fifo_underrun_reporting(dev, pipe, enable);
8664281b
PZ
415
416done:
f88d42f1
ID
417 return ret;
418}
419
420bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
421 enum pipe pipe, bool enable)
422{
423 struct drm_i915_private *dev_priv = dev->dev_private;
424 unsigned long flags;
425 bool ret;
426
427 spin_lock_irqsave(&dev_priv->irq_lock, flags);
428 ret = __intel_set_cpu_fifo_underrun_reporting(dev, pipe, enable);
8664281b 429 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
f88d42f1 430
8664281b
PZ
431 return ret;
432}
433
91d181dd
ID
434static bool __cpu_fifo_underrun_reporting_enabled(struct drm_device *dev,
435 enum pipe pipe)
436{
437 struct drm_i915_private *dev_priv = dev->dev_private;
438 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
439 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
440
441 return !intel_crtc->cpu_fifo_underrun_disabled;
442}
443
8664281b
PZ
444/**
445 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
446 * @dev: drm device
447 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
448 * @enable: true if we want to report FIFO underrun errors, false otherwise
449 *
450 * This function makes us disable or enable PCH fifo underruns for a specific
451 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
452 * underrun reporting for one transcoder may also disable all the other PCH
453 * error interruts for the other transcoders, due to the fact that there's just
454 * one interrupt mask/enable bit for all the transcoders.
455 *
456 * Returns the previous state of underrun reporting.
457 */
458bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
459 enum transcoder pch_transcoder,
460 bool enable)
461{
462 struct drm_i915_private *dev_priv = dev->dev_private;
de28075d
DV
463 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
464 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
8664281b
PZ
465 unsigned long flags;
466 bool ret;
467
de28075d
DV
468 /*
469 * NOTE: Pre-LPT has a fixed cpu pipe -> pch transcoder mapping, but LPT
470 * has only one pch transcoder A that all pipes can use. To avoid racy
471 * pch transcoder -> pipe lookups from interrupt code simply store the
472 * underrun statistics in crtc A. Since we never expose this anywhere
473 * nor use it outside of the fifo underrun code here using the "wrong"
474 * crtc on LPT won't cause issues.
475 */
8664281b
PZ
476
477 spin_lock_irqsave(&dev_priv->irq_lock, flags);
478
479 ret = !intel_crtc->pch_fifo_underrun_disabled;
480
481 if (enable == ret)
482 goto done;
483
484 intel_crtc->pch_fifo_underrun_disabled = !enable;
485
486 if (HAS_PCH_IBX(dev))
de28075d 487 ibx_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
8664281b
PZ
488 else
489 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
490
491done:
492 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
493 return ret;
494}
495
496
b5ea642a 497static void
755e9019
ID
498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
7c463586 500{
46c06a30 501 u32 reg = PIPESTAT(pipe);
755e9019 502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 503
b79480ba
DV
504 assert_spin_locked(&dev_priv->irq_lock);
505
755e9019
ID
506 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
507 status_mask & ~PIPESTAT_INT_STATUS_MASK))
508 return;
509
510 if ((pipestat & enable_mask) == enable_mask)
46c06a30
VS
511 return;
512
91d181dd
ID
513 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
514
46c06a30 515 /* Enable the interrupt, clear any pending status */
755e9019 516 pipestat |= enable_mask | status_mask;
46c06a30
VS
517 I915_WRITE(reg, pipestat);
518 POSTING_READ(reg);
7c463586
KP
519}
520
b5ea642a 521static void
755e9019
ID
522__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
523 u32 enable_mask, u32 status_mask)
7c463586 524{
46c06a30 525 u32 reg = PIPESTAT(pipe);
755e9019 526 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
7c463586 527
b79480ba
DV
528 assert_spin_locked(&dev_priv->irq_lock);
529
755e9019
ID
530 if (WARN_ON_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
531 status_mask & ~PIPESTAT_INT_STATUS_MASK))
46c06a30
VS
532 return;
533
755e9019
ID
534 if ((pipestat & enable_mask) == 0)
535 return;
536
91d181dd
ID
537 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
538
755e9019 539 pipestat &= ~enable_mask;
46c06a30
VS
540 I915_WRITE(reg, pipestat);
541 POSTING_READ(reg);
7c463586
KP
542}
543
10c59c51
ID
544static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
545{
546 u32 enable_mask = status_mask << 16;
547
548 /*
549 * On pipe A we don't support the PSR interrupt yet, on pipe B the
550 * same bit MBZ.
551 */
552 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
553 return 0;
554
555 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
556 SPRITE0_FLIP_DONE_INT_EN_VLV |
557 SPRITE1_FLIP_DONE_INT_EN_VLV);
558 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
559 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
560 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
561 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
562
563 return enable_mask;
564}
565
755e9019
ID
566void
567i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
568 u32 status_mask)
569{
570 u32 enable_mask;
571
10c59c51
ID
572 if (IS_VALLEYVIEW(dev_priv->dev))
573 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
574 status_mask);
575 else
576 enable_mask = status_mask << 16;
755e9019
ID
577 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
578}
579
580void
581i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
582 u32 status_mask)
583{
584 u32 enable_mask;
585
10c59c51
ID
586 if (IS_VALLEYVIEW(dev_priv->dev))
587 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
588 status_mask);
589 else
590 enable_mask = status_mask << 16;
755e9019
ID
591 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
592}
593
01c66889 594/**
f49e38dd 595 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
01c66889 596 */
f49e38dd 597static void i915_enable_asle_pipestat(struct drm_device *dev)
01c66889 598{
1ec14ad3
CW
599 drm_i915_private_t *dev_priv = dev->dev_private;
600 unsigned long irqflags;
601
f49e38dd
JN
602 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
603 return;
604
1ec14ad3 605 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
01c66889 606
755e9019 607 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
f898780b 608 if (INTEL_INFO(dev)->gen >= 4)
3b6c42e8 609 i915_enable_pipestat(dev_priv, PIPE_A,
755e9019 610 PIPE_LEGACY_BLC_EVENT_STATUS);
1ec14ad3
CW
611
612 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
01c66889
ZY
613}
614
0a3e67a4
JB
615/**
616 * i915_pipe_enabled - check if a pipe is enabled
617 * @dev: DRM device
618 * @pipe: pipe to check
619 *
620 * Reading certain registers when the pipe is disabled can hang the chip.
621 * Use this routine to make sure the PLL is running and the pipe is active
622 * before reading such registers if unsure.
623 */
624static int
625i915_pipe_enabled(struct drm_device *dev, int pipe)
626{
627 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
702e7a56 628
a01025af
DV
629 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
630 /* Locking is horribly broken here, but whatever. */
631 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
632 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
71f8ba6b 633
a01025af
DV
634 return intel_crtc->active;
635 } else {
636 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
637 }
0a3e67a4
JB
638}
639
4cdb83ec
VS
640static u32 i8xx_get_vblank_counter(struct drm_device *dev, int pipe)
641{
642 /* Gen2 doesn't have a hardware frame counter */
643 return 0;
644}
645
42f52ef8
KP
646/* Called from drm generic code, passed a 'crtc', which
647 * we use as a pipe index
648 */
f71d4af4 649static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
650{
651 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
652 unsigned long high_frame;
653 unsigned long low_frame;
391f75e2 654 u32 high1, high2, low, pixel, vbl_start;
0a3e67a4
JB
655
656 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 657 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 658 "pipe %c\n", pipe_name(pipe));
0a3e67a4
JB
659 return 0;
660 }
661
391f75e2
VS
662 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
663 struct intel_crtc *intel_crtc =
664 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
665 const struct drm_display_mode *mode =
666 &intel_crtc->config.adjusted_mode;
667
668 vbl_start = mode->crtc_vblank_start * mode->crtc_htotal;
669 } else {
a2d213dd 670 enum transcoder cpu_transcoder = (enum transcoder) pipe;
391f75e2
VS
671 u32 htotal;
672
673 htotal = ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff) + 1;
674 vbl_start = (I915_READ(VBLANK(cpu_transcoder)) & 0x1fff) + 1;
675
676 vbl_start *= htotal;
677 }
678
9db4a9c7
JB
679 high_frame = PIPEFRAME(pipe);
680 low_frame = PIPEFRAMEPIXEL(pipe);
5eddb70b 681
0a3e67a4
JB
682 /*
683 * High & low register fields aren't synchronized, so make sure
684 * we get a low value that's stable across two reads of the high
685 * register.
686 */
687 do {
5eddb70b 688 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
391f75e2 689 low = I915_READ(low_frame);
5eddb70b 690 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
691 } while (high1 != high2);
692
5eddb70b 693 high1 >>= PIPE_FRAME_HIGH_SHIFT;
391f75e2 694 pixel = low & PIPE_PIXEL_MASK;
5eddb70b 695 low >>= PIPE_FRAME_LOW_SHIFT;
391f75e2
VS
696
697 /*
698 * The frame counter increments at beginning of active.
699 * Cook up a vblank counter by also checking the pixel
700 * counter against vblank start.
701 */
edc08d0a 702 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
0a3e67a4
JB
703}
704
f71d4af4 705static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
9880b7a5
JB
706{
707 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 708 int reg = PIPE_FRMCOUNT_GM45(pipe);
9880b7a5
JB
709
710 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61 711 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
9db4a9c7 712 "pipe %c\n", pipe_name(pipe));
9880b7a5
JB
713 return 0;
714 }
715
716 return I915_READ(reg);
717}
718
ad3543ed
MK
719/* raw reads, only for fast reads of display block, no need for forcewake etc. */
720#define __raw_i915_read32(dev_priv__, reg__) readl((dev_priv__)->regs + (reg__))
721#define __raw_i915_read16(dev_priv__, reg__) readw((dev_priv__)->regs + (reg__))
722
095163ba 723static bool ilk_pipe_in_vblank_locked(struct drm_device *dev, enum pipe pipe)
54ddcbd2
VS
724{
725 struct drm_i915_private *dev_priv = dev->dev_private;
726 uint32_t status;
727
095163ba 728 if (INTEL_INFO(dev)->gen < 7) {
54ddcbd2
VS
729 status = pipe == PIPE_A ?
730 DE_PIPEA_VBLANK :
731 DE_PIPEB_VBLANK;
54ddcbd2
VS
732 } else {
733 switch (pipe) {
734 default:
735 case PIPE_A:
736 status = DE_PIPEA_VBLANK_IVB;
737 break;
738 case PIPE_B:
739 status = DE_PIPEB_VBLANK_IVB;
740 break;
741 case PIPE_C:
742 status = DE_PIPEC_VBLANK_IVB;
743 break;
744 }
54ddcbd2 745 }
ad3543ed 746
095163ba 747 return __raw_i915_read32(dev_priv, DEISR) & status;
54ddcbd2
VS
748}
749
f71d4af4 750static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
abca9e45
VS
751 unsigned int flags, int *vpos, int *hpos,
752 ktime_t *stime, ktime_t *etime)
0af7e4df 753{
c2baf4b7
VS
754 struct drm_i915_private *dev_priv = dev->dev_private;
755 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
756 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
757 const struct drm_display_mode *mode = &intel_crtc->config.adjusted_mode;
3aa18df8 758 int position;
0af7e4df
MK
759 int vbl_start, vbl_end, htotal, vtotal;
760 bool in_vbl = true;
761 int ret = 0;
ad3543ed 762 unsigned long irqflags;
0af7e4df 763
c2baf4b7 764 if (!intel_crtc->active) {
0af7e4df 765 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
9db4a9c7 766 "pipe %c\n", pipe_name(pipe));
0af7e4df
MK
767 return 0;
768 }
769
c2baf4b7
VS
770 htotal = mode->crtc_htotal;
771 vtotal = mode->crtc_vtotal;
772 vbl_start = mode->crtc_vblank_start;
773 vbl_end = mode->crtc_vblank_end;
0af7e4df 774
d31faf65
VS
775 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
776 vbl_start = DIV_ROUND_UP(vbl_start, 2);
777 vbl_end /= 2;
778 vtotal /= 2;
779 }
780
c2baf4b7
VS
781 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
782
ad3543ed
MK
783 /*
784 * Lock uncore.lock, as we will do multiple timing critical raw
785 * register reads, potentially with preemption disabled, so the
786 * following code must not block on uncore.lock.
787 */
788 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
789
790 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
791
792 /* Get optional system timestamp before query. */
793 if (stime)
794 *stime = ktime_get();
795
7c06b08a 796 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
0af7e4df
MK
797 /* No obvious pixelcount register. Only query vertical
798 * scanout position from Display scan line register.
799 */
7c06b08a 800 if (IS_GEN2(dev))
ad3543ed 801 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
7c06b08a 802 else
ad3543ed 803 position = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
54ddcbd2 804
095163ba
VS
805 if (HAS_PCH_SPLIT(dev)) {
806 /*
807 * The scanline counter increments at the leading edge
808 * of hsync, ie. it completely misses the active portion
809 * of the line. Fix up the counter at both edges of vblank
810 * to get a more accurate picture whether we're in vblank
811 * or not.
812 */
813 in_vbl = ilk_pipe_in_vblank_locked(dev, pipe);
814 if ((in_vbl && position == vbl_start - 1) ||
815 (!in_vbl && position == vbl_end - 1))
816 position = (position + 1) % vtotal;
817 } else {
818 /*
819 * ISR vblank status bits don't work the way we'd want
820 * them to work on non-PCH platforms (for
821 * ilk_pipe_in_vblank_locked()), and there doesn't
822 * appear any other way to determine if we're currently
823 * in vblank.
824 *
825 * Instead let's assume that we're already in vblank if
826 * we got called from the vblank interrupt and the
827 * scanline counter value indicates that we're on the
828 * line just prior to vblank start. This should result
829 * in the correct answer, unless the vblank interrupt
830 * delivery really got delayed for almost exactly one
831 * full frame/field.
832 */
833 if (flags & DRM_CALLED_FROM_VBLIRQ &&
834 position == vbl_start - 1) {
835 position = (position + 1) % vtotal;
836
837 /* Signal this correction as "applied". */
838 ret |= 0x8;
839 }
840 }
0af7e4df
MK
841 } else {
842 /* Have access to pixelcount since start of frame.
843 * We can split this into vertical and horizontal
844 * scanout position.
845 */
ad3543ed 846 position = (__raw_i915_read32(dev_priv, PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
0af7e4df 847
3aa18df8
VS
848 /* convert to pixel counts */
849 vbl_start *= htotal;
850 vbl_end *= htotal;
851 vtotal *= htotal;
0af7e4df
MK
852 }
853
ad3543ed
MK
854 /* Get optional system timestamp after query. */
855 if (etime)
856 *etime = ktime_get();
857
858 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
859
860 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
861
3aa18df8
VS
862 in_vbl = position >= vbl_start && position < vbl_end;
863
864 /*
865 * While in vblank, position will be negative
866 * counting up towards 0 at vbl_end. And outside
867 * vblank, position will be positive counting
868 * up since vbl_end.
869 */
870 if (position >= vbl_start)
871 position -= vbl_end;
872 else
873 position += vtotal - vbl_end;
0af7e4df 874
7c06b08a 875 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
3aa18df8
VS
876 *vpos = position;
877 *hpos = 0;
878 } else {
879 *vpos = position / htotal;
880 *hpos = position - (*vpos * htotal);
881 }
0af7e4df 882
0af7e4df
MK
883 /* In vblank? */
884 if (in_vbl)
885 ret |= DRM_SCANOUTPOS_INVBL;
886
887 return ret;
888}
889
f71d4af4 890static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
0af7e4df
MK
891 int *max_error,
892 struct timeval *vblank_time,
893 unsigned flags)
894{
4041b853 895 struct drm_crtc *crtc;
0af7e4df 896
7eb552ae 897 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
4041b853 898 DRM_ERROR("Invalid crtc %d\n", pipe);
0af7e4df
MK
899 return -EINVAL;
900 }
901
902 /* Get drm_crtc to timestamp: */
4041b853
CW
903 crtc = intel_get_crtc_for_pipe(dev, pipe);
904 if (crtc == NULL) {
905 DRM_ERROR("Invalid crtc %d\n", pipe);
906 return -EINVAL;
907 }
908
909 if (!crtc->enabled) {
910 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
911 return -EBUSY;
912 }
0af7e4df
MK
913
914 /* Helper routine in DRM core does all the work: */
4041b853
CW
915 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
916 vblank_time, flags,
7da903ef
VS
917 crtc,
918 &to_intel_crtc(crtc)->config.adjusted_mode);
0af7e4df
MK
919}
920
67c347ff
JN
921static bool intel_hpd_irq_event(struct drm_device *dev,
922 struct drm_connector *connector)
321a1b30
EE
923{
924 enum drm_connector_status old_status;
925
926 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
927 old_status = connector->status;
928
929 connector->status = connector->funcs->detect(connector, false);
67c347ff
JN
930 if (old_status == connector->status)
931 return false;
932
933 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %s to %s\n",
321a1b30
EE
934 connector->base.id,
935 drm_get_connector_name(connector),
67c347ff
JN
936 drm_get_connector_status_name(old_status),
937 drm_get_connector_status_name(connector->status));
938
939 return true;
321a1b30
EE
940}
941
5ca58282
JB
942/*
943 * Handle hotplug events outside the interrupt handler proper.
944 */
ac4c16c5
EE
945#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
946
5ca58282
JB
947static void i915_hotplug_work_func(struct work_struct *work)
948{
949 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
950 hotplug_work);
951 struct drm_device *dev = dev_priv->dev;
c31c4ba3 952 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed
EE
953 struct intel_connector *intel_connector;
954 struct intel_encoder *intel_encoder;
955 struct drm_connector *connector;
956 unsigned long irqflags;
957 bool hpd_disabled = false;
321a1b30 958 bool changed = false;
142e2398 959 u32 hpd_event_bits;
4ef69c7a 960
52d7eced
DV
961 /* HPD irq before everything is fully set up. */
962 if (!dev_priv->enable_hotplug_processing)
963 return;
964
a65e34c7 965 mutex_lock(&mode_config->mutex);
e67189ab
JB
966 DRM_DEBUG_KMS("running encoder hotplug functions\n");
967
cd569aed 968 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
142e2398
EE
969
970 hpd_event_bits = dev_priv->hpd_event_bits;
971 dev_priv->hpd_event_bits = 0;
cd569aed
EE
972 list_for_each_entry(connector, &mode_config->connector_list, head) {
973 intel_connector = to_intel_connector(connector);
974 intel_encoder = intel_connector->encoder;
975 if (intel_encoder->hpd_pin > HPD_NONE &&
976 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
977 connector->polled == DRM_CONNECTOR_POLL_HPD) {
978 DRM_INFO("HPD interrupt storm detected on connector %s: "
979 "switching from hotplug detection to polling\n",
980 drm_get_connector_name(connector));
981 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
982 connector->polled = DRM_CONNECTOR_POLL_CONNECT
983 | DRM_CONNECTOR_POLL_DISCONNECT;
984 hpd_disabled = true;
985 }
142e2398
EE
986 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
987 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
988 drm_get_connector_name(connector), intel_encoder->hpd_pin);
989 }
cd569aed
EE
990 }
991 /* if there were no outputs to poll, poll was disabled,
992 * therefore make sure it's enabled when disabling HPD on
993 * some connectors */
ac4c16c5 994 if (hpd_disabled) {
cd569aed 995 drm_kms_helper_poll_enable(dev);
ac4c16c5
EE
996 mod_timer(&dev_priv->hotplug_reenable_timer,
997 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
998 }
cd569aed
EE
999
1000 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
1001
321a1b30
EE
1002 list_for_each_entry(connector, &mode_config->connector_list, head) {
1003 intel_connector = to_intel_connector(connector);
1004 intel_encoder = intel_connector->encoder;
1005 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
1006 if (intel_encoder->hot_plug)
1007 intel_encoder->hot_plug(intel_encoder);
1008 if (intel_hpd_irq_event(dev, connector))
1009 changed = true;
1010 }
1011 }
40ee3381
KP
1012 mutex_unlock(&mode_config->mutex);
1013
321a1b30
EE
1014 if (changed)
1015 drm_kms_helper_hotplug_event(dev);
5ca58282
JB
1016}
1017
3ca1cced
VS
1018static void intel_hpd_irq_uninstall(struct drm_i915_private *dev_priv)
1019{
1020 del_timer_sync(&dev_priv->hotplug_reenable_timer);
1021}
1022
d0ecd7e2 1023static void ironlake_rps_change_irq_handler(struct drm_device *dev)
f97108d1
JB
1024{
1025 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 1026 u32 busy_up, busy_down, max_avg, min_avg;
9270388e 1027 u8 new_delay;
9270388e 1028
d0ecd7e2 1029 spin_lock(&mchdev_lock);
f97108d1 1030
73edd18f
DV
1031 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
1032
20e4d407 1033 new_delay = dev_priv->ips.cur_delay;
9270388e 1034
7648fa99 1035 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
1036 busy_up = I915_READ(RCPREVBSYTUPAVG);
1037 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
1038 max_avg = I915_READ(RCBMAXAVG);
1039 min_avg = I915_READ(RCBMINAVG);
1040
1041 /* Handle RCS change request from hw */
b5b72e89 1042 if (busy_up > max_avg) {
20e4d407
DV
1043 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
1044 new_delay = dev_priv->ips.cur_delay - 1;
1045 if (new_delay < dev_priv->ips.max_delay)
1046 new_delay = dev_priv->ips.max_delay;
b5b72e89 1047 } else if (busy_down < min_avg) {
20e4d407
DV
1048 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
1049 new_delay = dev_priv->ips.cur_delay + 1;
1050 if (new_delay > dev_priv->ips.min_delay)
1051 new_delay = dev_priv->ips.min_delay;
f97108d1
JB
1052 }
1053
7648fa99 1054 if (ironlake_set_drps(dev, new_delay))
20e4d407 1055 dev_priv->ips.cur_delay = new_delay;
f97108d1 1056
d0ecd7e2 1057 spin_unlock(&mchdev_lock);
9270388e 1058
f97108d1
JB
1059 return;
1060}
1061
549f7365
CW
1062static void notify_ring(struct drm_device *dev,
1063 struct intel_ring_buffer *ring)
1064{
475553de
CW
1065 if (ring->obj == NULL)
1066 return;
1067
814e9b57 1068 trace_i915_gem_request_complete(ring);
9862e600 1069
549f7365 1070 wake_up_all(&ring->irq_queue);
10cd45b6 1071 i915_queue_hangcheck(dev);
549f7365
CW
1072}
1073
76c3552f 1074void gen6_set_pm_mask(struct drm_i915_private *dev_priv,
27544369
D
1075 u32 pm_iir, int new_delay)
1076{
1077 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
1078 if (new_delay >= dev_priv->rps.max_delay) {
1079 /* Mask UP THRESHOLD Interrupts */
1080 I915_WRITE(GEN6_PMINTRMSK,
1081 I915_READ(GEN6_PMINTRMSK) |
1082 GEN6_PM_RP_UP_THRESHOLD);
1083 dev_priv->rps.rp_up_masked = true;
1084 }
1085 if (dev_priv->rps.rp_down_masked) {
1086 /* UnMask DOWN THRESHOLD Interrupts */
1087 I915_WRITE(GEN6_PMINTRMSK,
1088 I915_READ(GEN6_PMINTRMSK) &
1089 ~GEN6_PM_RP_DOWN_THRESHOLD);
1090 dev_priv->rps.rp_down_masked = false;
1091 }
1092 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1093 if (new_delay <= dev_priv->rps.min_delay) {
1094 /* Mask DOWN THRESHOLD Interrupts */
1095 I915_WRITE(GEN6_PMINTRMSK,
1096 I915_READ(GEN6_PMINTRMSK) |
1097 GEN6_PM_RP_DOWN_THRESHOLD);
1098 dev_priv->rps.rp_down_masked = true;
1099 }
1100
1101 if (dev_priv->rps.rp_up_masked) {
1102 /* UnMask UP THRESHOLD Interrupts */
1103 I915_WRITE(GEN6_PMINTRMSK,
1104 I915_READ(GEN6_PMINTRMSK) &
1105 ~GEN6_PM_RP_UP_THRESHOLD);
1106 dev_priv->rps.rp_up_masked = false;
1107 }
1108 }
1109}
1110
4912d041 1111static void gen6_pm_rps_work(struct work_struct *work)
3b8d8d91 1112{
4912d041 1113 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
c6a828d3 1114 rps.work);
edbfdb45 1115 u32 pm_iir;
dd75fdc8 1116 int new_delay, adj;
4912d041 1117
59cdb63d 1118 spin_lock_irq(&dev_priv->irq_lock);
c6a828d3
DV
1119 pm_iir = dev_priv->rps.pm_iir;
1120 dev_priv->rps.pm_iir = 0;
4848405c 1121 /* Make sure not to corrupt PMIMR state used by ringbuffer code */
edbfdb45 1122 snb_enable_pm_irq(dev_priv, GEN6_PM_RPS_EVENTS);
59cdb63d 1123 spin_unlock_irq(&dev_priv->irq_lock);
3b8d8d91 1124
60611c13
PZ
1125 /* Make sure we didn't queue anything we're not going to process. */
1126 WARN_ON(pm_iir & ~GEN6_PM_RPS_EVENTS);
1127
4848405c 1128 if ((pm_iir & GEN6_PM_RPS_EVENTS) == 0)
3b8d8d91
JB
1129 return;
1130
4fc688ce 1131 mutex_lock(&dev_priv->rps.hw_lock);
7b9e0ae6 1132
dd75fdc8 1133 adj = dev_priv->rps.last_adj;
7425034a 1134 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
dd75fdc8
CW
1135 if (adj > 0)
1136 adj *= 2;
1137 else
1138 adj = 1;
1139 new_delay = dev_priv->rps.cur_delay + adj;
7425034a
VS
1140
1141 /*
1142 * For better performance, jump directly
1143 * to RPe if we're below it.
1144 */
dd75fdc8
CW
1145 if (new_delay < dev_priv->rps.rpe_delay)
1146 new_delay = dev_priv->rps.rpe_delay;
1147 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
1148 if (dev_priv->rps.cur_delay > dev_priv->rps.rpe_delay)
7425034a 1149 new_delay = dev_priv->rps.rpe_delay;
dd75fdc8
CW
1150 else
1151 new_delay = dev_priv->rps.min_delay;
1152 adj = 0;
1153 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1154 if (adj < 0)
1155 adj *= 2;
1156 else
1157 adj = -1;
1158 new_delay = dev_priv->rps.cur_delay + adj;
1159 } else { /* unknown event */
1160 new_delay = dev_priv->rps.cur_delay;
1161 }
3b8d8d91 1162
79249636
BW
1163 /* sysfs frequency interfaces may have snuck in while servicing the
1164 * interrupt
1165 */
1272e7b8
VS
1166 new_delay = clamp_t(int, new_delay,
1167 dev_priv->rps.min_delay, dev_priv->rps.max_delay);
27544369
D
1168
1169 gen6_set_pm_mask(dev_priv, pm_iir, new_delay);
dd75fdc8
CW
1170 dev_priv->rps.last_adj = new_delay - dev_priv->rps.cur_delay;
1171
1172 if (IS_VALLEYVIEW(dev_priv->dev))
1173 valleyview_set_rps(dev_priv->dev, new_delay);
1174 else
1175 gen6_set_rps(dev_priv->dev, new_delay);
3b8d8d91 1176
4fc688ce 1177 mutex_unlock(&dev_priv->rps.hw_lock);
3b8d8d91
JB
1178}
1179
e3689190
BW
1180
1181/**
1182 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1183 * occurred.
1184 * @work: workqueue struct
1185 *
1186 * Doesn't actually do anything except notify userspace. As a consequence of
1187 * this event, userspace should try to remap the bad rows since statistically
1188 * it is likely the same row is more likely to go bad again.
1189 */
1190static void ivybridge_parity_work(struct work_struct *work)
1191{
1192 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
a4da4fa4 1193 l3_parity.error_work);
e3689190 1194 u32 error_status, row, bank, subbank;
35a85ac6 1195 char *parity_event[6];
e3689190
BW
1196 uint32_t misccpctl;
1197 unsigned long flags;
35a85ac6 1198 uint8_t slice = 0;
e3689190
BW
1199
1200 /* We must turn off DOP level clock gating to access the L3 registers.
1201 * In order to prevent a get/put style interface, acquire struct mutex
1202 * any time we access those registers.
1203 */
1204 mutex_lock(&dev_priv->dev->struct_mutex);
1205
35a85ac6
BW
1206 /* If we've screwed up tracking, just let the interrupt fire again */
1207 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1208 goto out;
1209
e3689190
BW
1210 misccpctl = I915_READ(GEN7_MISCCPCTL);
1211 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1212 POSTING_READ(GEN7_MISCCPCTL);
1213
35a85ac6
BW
1214 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
1215 u32 reg;
e3689190 1216
35a85ac6
BW
1217 slice--;
1218 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1219 break;
e3689190 1220
35a85ac6 1221 dev_priv->l3_parity.which_slice &= ~(1<<slice);
e3689190 1222
35a85ac6 1223 reg = GEN7_L3CDERRST1 + (slice * 0x200);
e3689190 1224
35a85ac6
BW
1225 error_status = I915_READ(reg);
1226 row = GEN7_PARITY_ERROR_ROW(error_status);
1227 bank = GEN7_PARITY_ERROR_BANK(error_status);
1228 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1229
1230 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1231 POSTING_READ(reg);
1232
1233 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1234 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1235 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1236 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1237 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1238 parity_event[5] = NULL;
1239
5bdebb18 1240 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
35a85ac6 1241 KOBJ_CHANGE, parity_event);
e3689190 1242
35a85ac6
BW
1243 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1244 slice, row, bank, subbank);
e3689190 1245
35a85ac6
BW
1246 kfree(parity_event[4]);
1247 kfree(parity_event[3]);
1248 kfree(parity_event[2]);
1249 kfree(parity_event[1]);
1250 }
e3689190 1251
35a85ac6 1252 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
e3689190 1253
35a85ac6
BW
1254out:
1255 WARN_ON(dev_priv->l3_parity.which_slice);
1256 spin_lock_irqsave(&dev_priv->irq_lock, flags);
1257 ilk_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
1258 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
1259
1260 mutex_unlock(&dev_priv->dev->struct_mutex);
e3689190
BW
1261}
1262
35a85ac6 1263static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
e3689190
BW
1264{
1265 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e3689190 1266
040d2baa 1267 if (!HAS_L3_DPF(dev))
e3689190
BW
1268 return;
1269
d0ecd7e2 1270 spin_lock(&dev_priv->irq_lock);
35a85ac6 1271 ilk_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
d0ecd7e2 1272 spin_unlock(&dev_priv->irq_lock);
e3689190 1273
35a85ac6
BW
1274 iir &= GT_PARITY_ERROR(dev);
1275 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1276 dev_priv->l3_parity.which_slice |= 1 << 1;
1277
1278 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1279 dev_priv->l3_parity.which_slice |= 1 << 0;
1280
a4da4fa4 1281 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
e3689190
BW
1282}
1283
f1af8fc1
PZ
1284static void ilk_gt_irq_handler(struct drm_device *dev,
1285 struct drm_i915_private *dev_priv,
1286 u32 gt_iir)
1287{
1288 if (gt_iir &
1289 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
1290 notify_ring(dev, &dev_priv->ring[RCS]);
1291 if (gt_iir & ILK_BSD_USER_INTERRUPT)
1292 notify_ring(dev, &dev_priv->ring[VCS]);
1293}
1294
e7b4c6b1
DV
1295static void snb_gt_irq_handler(struct drm_device *dev,
1296 struct drm_i915_private *dev_priv,
1297 u32 gt_iir)
1298{
1299
cc609d5d
BW
1300 if (gt_iir &
1301 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
e7b4c6b1 1302 notify_ring(dev, &dev_priv->ring[RCS]);
cc609d5d 1303 if (gt_iir & GT_BSD_USER_INTERRUPT)
e7b4c6b1 1304 notify_ring(dev, &dev_priv->ring[VCS]);
cc609d5d 1305 if (gt_iir & GT_BLT_USER_INTERRUPT)
e7b4c6b1
DV
1306 notify_ring(dev, &dev_priv->ring[BCS]);
1307
cc609d5d
BW
1308 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1309 GT_BSD_CS_ERROR_INTERRUPT |
1310 GT_RENDER_CS_MASTER_ERROR_INTERRUPT)) {
58174462
MK
1311 i915_handle_error(dev, false, "GT error interrupt 0x%08x",
1312 gt_iir);
e7b4c6b1 1313 }
e3689190 1314
35a85ac6
BW
1315 if (gt_iir & GT_PARITY_ERROR(dev))
1316 ivybridge_parity_error_irq_handler(dev, gt_iir);
e7b4c6b1
DV
1317}
1318
abd58f01
BW
1319static irqreturn_t gen8_gt_irq_handler(struct drm_device *dev,
1320 struct drm_i915_private *dev_priv,
1321 u32 master_ctl)
1322{
1323 u32 rcs, bcs, vcs;
1324 uint32_t tmp = 0;
1325 irqreturn_t ret = IRQ_NONE;
1326
1327 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
1328 tmp = I915_READ(GEN8_GT_IIR(0));
1329 if (tmp) {
1330 ret = IRQ_HANDLED;
1331 rcs = tmp >> GEN8_RCS_IRQ_SHIFT;
1332 bcs = tmp >> GEN8_BCS_IRQ_SHIFT;
1333 if (rcs & GT_RENDER_USER_INTERRUPT)
1334 notify_ring(dev, &dev_priv->ring[RCS]);
1335 if (bcs & GT_RENDER_USER_INTERRUPT)
1336 notify_ring(dev, &dev_priv->ring[BCS]);
1337 I915_WRITE(GEN8_GT_IIR(0), tmp);
1338 } else
1339 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1340 }
1341
1342 if (master_ctl & GEN8_GT_VCS1_IRQ) {
1343 tmp = I915_READ(GEN8_GT_IIR(1));
1344 if (tmp) {
1345 ret = IRQ_HANDLED;
1346 vcs = tmp >> GEN8_VCS1_IRQ_SHIFT;
1347 if (vcs & GT_RENDER_USER_INTERRUPT)
1348 notify_ring(dev, &dev_priv->ring[VCS]);
1349 I915_WRITE(GEN8_GT_IIR(1), tmp);
1350 } else
1351 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1352 }
1353
1354 if (master_ctl & GEN8_GT_VECS_IRQ) {
1355 tmp = I915_READ(GEN8_GT_IIR(3));
1356 if (tmp) {
1357 ret = IRQ_HANDLED;
1358 vcs = tmp >> GEN8_VECS_IRQ_SHIFT;
1359 if (vcs & GT_RENDER_USER_INTERRUPT)
1360 notify_ring(dev, &dev_priv->ring[VECS]);
1361 I915_WRITE(GEN8_GT_IIR(3), tmp);
1362 } else
1363 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1364 }
1365
1366 return ret;
1367}
1368
b543fb04
EE
1369#define HPD_STORM_DETECT_PERIOD 1000
1370#define HPD_STORM_THRESHOLD 5
1371
10a504de 1372static inline void intel_hpd_irq_handler(struct drm_device *dev,
22062dba
DV
1373 u32 hotplug_trigger,
1374 const u32 *hpd)
b543fb04
EE
1375{
1376 drm_i915_private_t *dev_priv = dev->dev_private;
b543fb04 1377 int i;
10a504de 1378 bool storm_detected = false;
b543fb04 1379
91d131d2
DV
1380 if (!hotplug_trigger)
1381 return;
1382
cc9bd499
ID
1383 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
1384 hotplug_trigger);
1385
b5ea2d56 1386 spin_lock(&dev_priv->irq_lock);
b543fb04 1387 for (i = 1; i < HPD_NUM_PINS; i++) {
821450c6 1388
3432087e 1389 WARN_ONCE(hpd[i] & hotplug_trigger &&
8b5565b8 1390 dev_priv->hpd_stats[i].hpd_mark == HPD_DISABLED,
cba1c073
CW
1391 "Received HPD interrupt (0x%08x) on pin %d (0x%08x) although disabled\n",
1392 hotplug_trigger, i, hpd[i]);
b8f102e8 1393
b543fb04
EE
1394 if (!(hpd[i] & hotplug_trigger) ||
1395 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
1396 continue;
1397
bc5ead8c 1398 dev_priv->hpd_event_bits |= (1 << i);
b543fb04
EE
1399 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
1400 dev_priv->hpd_stats[i].hpd_last_jiffies
1401 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
1402 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
1403 dev_priv->hpd_stats[i].hpd_cnt = 0;
b8f102e8 1404 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: 0\n", i);
b543fb04
EE
1405 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
1406 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
142e2398 1407 dev_priv->hpd_event_bits &= ~(1 << i);
b543fb04 1408 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
10a504de 1409 storm_detected = true;
b543fb04
EE
1410 } else {
1411 dev_priv->hpd_stats[i].hpd_cnt++;
b8f102e8
EE
1412 DRM_DEBUG_KMS("Received HPD interrupt on PIN %d - cnt: %d\n", i,
1413 dev_priv->hpd_stats[i].hpd_cnt);
b543fb04
EE
1414 }
1415 }
1416
10a504de
DV
1417 if (storm_detected)
1418 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 1419 spin_unlock(&dev_priv->irq_lock);
5876fa0d 1420
645416f5
DV
1421 /*
1422 * Our hotplug handler can grab modeset locks (by calling down into the
1423 * fb helpers). Hence it must not be run on our own dev-priv->wq work
1424 * queue for otherwise the flush_work in the pageflip code will
1425 * deadlock.
1426 */
1427 schedule_work(&dev_priv->hotplug_work);
b543fb04
EE
1428}
1429
515ac2bb
DV
1430static void gmbus_irq_handler(struct drm_device *dev)
1431{
28c70f16
DV
1432 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1433
28c70f16 1434 wake_up_all(&dev_priv->gmbus_wait_queue);
515ac2bb
DV
1435}
1436
ce99c256
DV
1437static void dp_aux_irq_handler(struct drm_device *dev)
1438{
9ee32fea
DV
1439 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
1440
9ee32fea 1441 wake_up_all(&dev_priv->gmbus_wait_queue);
ce99c256
DV
1442}
1443
8bf1e9f1 1444#if defined(CONFIG_DEBUG_FS)
277de95e
DV
1445static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1446 uint32_t crc0, uint32_t crc1,
1447 uint32_t crc2, uint32_t crc3,
1448 uint32_t crc4)
8bf1e9f1
SH
1449{
1450 struct drm_i915_private *dev_priv = dev->dev_private;
1451 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1452 struct intel_pipe_crc_entry *entry;
ac2300d4 1453 int head, tail;
b2c88f5b 1454
d538bbdf
DL
1455 spin_lock(&pipe_crc->lock);
1456
0c912c79 1457 if (!pipe_crc->entries) {
d538bbdf 1458 spin_unlock(&pipe_crc->lock);
0c912c79
DL
1459 DRM_ERROR("spurious interrupt\n");
1460 return;
1461 }
1462
d538bbdf
DL
1463 head = pipe_crc->head;
1464 tail = pipe_crc->tail;
b2c88f5b
DL
1465
1466 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
d538bbdf 1467 spin_unlock(&pipe_crc->lock);
b2c88f5b
DL
1468 DRM_ERROR("CRC buffer overflowing\n");
1469 return;
1470 }
1471
1472 entry = &pipe_crc->entries[head];
8bf1e9f1 1473
8bc5e955 1474 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
eba94eb9
DV
1475 entry->crc[0] = crc0;
1476 entry->crc[1] = crc1;
1477 entry->crc[2] = crc2;
1478 entry->crc[3] = crc3;
1479 entry->crc[4] = crc4;
b2c88f5b
DL
1480
1481 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
d538bbdf
DL
1482 pipe_crc->head = head;
1483
1484 spin_unlock(&pipe_crc->lock);
07144428
DL
1485
1486 wake_up_interruptible(&pipe_crc->wq);
8bf1e9f1 1487}
277de95e
DV
1488#else
1489static inline void
1490display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1491 uint32_t crc0, uint32_t crc1,
1492 uint32_t crc2, uint32_t crc3,
1493 uint32_t crc4) {}
1494#endif
1495
eba94eb9 1496
277de95e 1497static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5a69b89f
DV
1498{
1499 struct drm_i915_private *dev_priv = dev->dev_private;
1500
277de95e
DV
1501 display_pipe_crc_irq_handler(dev, pipe,
1502 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1503 0, 0, 0, 0);
5a69b89f
DV
1504}
1505
277de95e 1506static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
eba94eb9
DV
1507{
1508 struct drm_i915_private *dev_priv = dev->dev_private;
1509
277de95e
DV
1510 display_pipe_crc_irq_handler(dev, pipe,
1511 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1512 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1513 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1514 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1515 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
eba94eb9 1516}
5b3a856b 1517
277de95e 1518static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
5b3a856b
DV
1519{
1520 struct drm_i915_private *dev_priv = dev->dev_private;
0b5c5ed0
DV
1521 uint32_t res1, res2;
1522
1523 if (INTEL_INFO(dev)->gen >= 3)
1524 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1525 else
1526 res1 = 0;
1527
1528 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1529 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1530 else
1531 res2 = 0;
5b3a856b 1532
277de95e
DV
1533 display_pipe_crc_irq_handler(dev, pipe,
1534 I915_READ(PIPE_CRC_RES_RED(pipe)),
1535 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1536 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1537 res1, res2);
5b3a856b 1538}
8bf1e9f1 1539
1403c0d4
PZ
1540/* The RPS events need forcewake, so we add them to a work queue and mask their
1541 * IMR bits until the work is done. Other interrupts can be processed without
1542 * the work queue. */
1543static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
baf02a1f 1544{
41a05a3a 1545 if (pm_iir & GEN6_PM_RPS_EVENTS) {
59cdb63d 1546 spin_lock(&dev_priv->irq_lock);
41a05a3a 1547 dev_priv->rps.pm_iir |= pm_iir & GEN6_PM_RPS_EVENTS;
4d3b3d5f 1548 snb_disable_pm_irq(dev_priv, pm_iir & GEN6_PM_RPS_EVENTS);
59cdb63d 1549 spin_unlock(&dev_priv->irq_lock);
2adbee62
DV
1550
1551 queue_work(dev_priv->wq, &dev_priv->rps.work);
baf02a1f 1552 }
baf02a1f 1553
1403c0d4
PZ
1554 if (HAS_VEBOX(dev_priv->dev)) {
1555 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
1556 notify_ring(dev_priv->dev, &dev_priv->ring[VECS]);
12638c57 1557
1403c0d4 1558 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT) {
58174462
MK
1559 i915_handle_error(dev_priv->dev, false,
1560 "VEBOX CS error interrupt 0x%08x",
1561 pm_iir);
1403c0d4 1562 }
12638c57 1563 }
baf02a1f
BW
1564}
1565
c1874ed7
ID
1566static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1567{
1568 struct drm_i915_private *dev_priv = dev->dev_private;
91d181dd 1569 u32 pipe_stats[I915_MAX_PIPES] = { };
c1874ed7
ID
1570 int pipe;
1571
58ead0d7 1572 spin_lock(&dev_priv->irq_lock);
c1874ed7 1573 for_each_pipe(pipe) {
91d181dd 1574 int reg;
bbb5eebf 1575 u32 mask, iir_bit = 0;
91d181dd 1576
bbb5eebf
DV
1577 /*
1578 * PIPESTAT bits get signalled even when the interrupt is
1579 * disabled with the mask bits, and some of the status bits do
1580 * not generate interrupts at all (like the underrun bit). Hence
1581 * we need to be careful that we only handle what we want to
1582 * handle.
1583 */
1584 mask = 0;
1585 if (__cpu_fifo_underrun_reporting_enabled(dev, pipe))
1586 mask |= PIPE_FIFO_UNDERRUN_STATUS;
1587
1588 switch (pipe) {
1589 case PIPE_A:
1590 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1591 break;
1592 case PIPE_B:
1593 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1594 break;
1595 }
1596 if (iir & iir_bit)
1597 mask |= dev_priv->pipestat_irq_mask[pipe];
1598
1599 if (!mask)
91d181dd
ID
1600 continue;
1601
1602 reg = PIPESTAT(pipe);
bbb5eebf
DV
1603 mask |= PIPESTAT_INT_ENABLE_MASK;
1604 pipe_stats[pipe] = I915_READ(reg) & mask;
c1874ed7
ID
1605
1606 /*
1607 * Clear the PIPE*STAT regs before the IIR
1608 */
91d181dd
ID
1609 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1610 PIPESTAT_INT_STATUS_MASK))
c1874ed7
ID
1611 I915_WRITE(reg, pipe_stats[pipe]);
1612 }
58ead0d7 1613 spin_unlock(&dev_priv->irq_lock);
c1874ed7
ID
1614
1615 for_each_pipe(pipe) {
1616 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
1617 drm_handle_vblank(dev, pipe);
1618
579a9b0e 1619 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
c1874ed7
ID
1620 intel_prepare_page_flip(dev, pipe);
1621 intel_finish_page_flip(dev, pipe);
1622 }
1623
1624 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1625 i9xx_pipe_crc_irq_handler(dev, pipe);
1626
1627 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
1628 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
1629 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
1630 }
1631
1632 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1633 gmbus_irq_handler(dev);
1634}
1635
ff1f525e 1636static irqreturn_t valleyview_irq_handler(int irq, void *arg)
7e231dbe
JB
1637{
1638 struct drm_device *dev = (struct drm_device *) arg;
1639 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1640 u32 iir, gt_iir, pm_iir;
1641 irqreturn_t ret = IRQ_NONE;
7e231dbe 1642
7e231dbe
JB
1643 while (true) {
1644 iir = I915_READ(VLV_IIR);
1645 gt_iir = I915_READ(GTIIR);
1646 pm_iir = I915_READ(GEN6_PMIIR);
1647
1648 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1649 goto out;
1650
1651 ret = IRQ_HANDLED;
1652
e7b4c6b1 1653 snb_gt_irq_handler(dev, dev_priv, gt_iir);
7e231dbe 1654
c1874ed7 1655 valleyview_pipestat_irq_handler(dev, iir);
31acc7f5 1656
7e231dbe
JB
1657 /* Consume port. Then clear IIR or we'll miss events */
1658 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
1659 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 1660 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
7e231dbe 1661
91d131d2
DV
1662 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
1663
4aeebd74
DV
1664 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1665 dp_aux_irq_handler(dev);
1666
7e231dbe
JB
1667 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1668 I915_READ(PORT_HOTPLUG_STAT);
1669 }
1670
7e231dbe 1671
60611c13 1672 if (pm_iir)
d0ecd7e2 1673 gen6_rps_irq_handler(dev_priv, pm_iir);
7e231dbe
JB
1674
1675 I915_WRITE(GTIIR, gt_iir);
1676 I915_WRITE(GEN6_PMIIR, pm_iir);
1677 I915_WRITE(VLV_IIR, iir);
1678 }
1679
1680out:
1681 return ret;
1682}
1683
23e81d69 1684static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
776ad806
JB
1685{
1686 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 1687 int pipe;
b543fb04 1688 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
776ad806 1689
91d131d2
DV
1690 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
1691
cfc33bf7
VS
1692 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1693 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1694 SDE_AUDIO_POWER_SHIFT);
776ad806 1695 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
cfc33bf7
VS
1696 port_name(port));
1697 }
776ad806 1698
ce99c256
DV
1699 if (pch_iir & SDE_AUX_MASK)
1700 dp_aux_irq_handler(dev);
1701
776ad806 1702 if (pch_iir & SDE_GMBUS)
515ac2bb 1703 gmbus_irq_handler(dev);
776ad806
JB
1704
1705 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1706 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1707
1708 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1709 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1710
1711 if (pch_iir & SDE_POISON)
1712 DRM_ERROR("PCH poison interrupt\n");
1713
9db4a9c7
JB
1714 if (pch_iir & SDE_FDI_MASK)
1715 for_each_pipe(pipe)
1716 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1717 pipe_name(pipe),
1718 I915_READ(FDI_RX_IIR(pipe)));
776ad806
JB
1719
1720 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1721 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1722
1723 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1724 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1725
776ad806 1726 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
8664281b
PZ
1727 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1728 false))
fc2c807b 1729 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1730
1731 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1732 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1733 false))
fc2c807b 1734 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1735}
1736
1737static void ivb_err_int_handler(struct drm_device *dev)
1738{
1739 struct drm_i915_private *dev_priv = dev->dev_private;
1740 u32 err_int = I915_READ(GEN7_ERR_INT);
5a69b89f 1741 enum pipe pipe;
8664281b 1742
de032bf4
PZ
1743 if (err_int & ERR_INT_POISON)
1744 DRM_ERROR("Poison interrupt\n");
1745
5a69b89f
DV
1746 for_each_pipe(pipe) {
1747 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe)) {
1748 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
1749 false))
fc2c807b
VS
1750 DRM_ERROR("Pipe %c FIFO underrun\n",
1751 pipe_name(pipe));
5a69b89f 1752 }
8bf1e9f1 1753
5a69b89f
DV
1754 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1755 if (IS_IVYBRIDGE(dev))
277de95e 1756 ivb_pipe_crc_irq_handler(dev, pipe);
5a69b89f 1757 else
277de95e 1758 hsw_pipe_crc_irq_handler(dev, pipe);
5a69b89f
DV
1759 }
1760 }
8bf1e9f1 1761
8664281b
PZ
1762 I915_WRITE(GEN7_ERR_INT, err_int);
1763}
1764
1765static void cpt_serr_int_handler(struct drm_device *dev)
1766{
1767 struct drm_i915_private *dev_priv = dev->dev_private;
1768 u32 serr_int = I915_READ(SERR_INT);
1769
de032bf4
PZ
1770 if (serr_int & SERR_INT_POISON)
1771 DRM_ERROR("PCH poison interrupt\n");
1772
8664281b
PZ
1773 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1774 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1775 false))
fc2c807b 1776 DRM_ERROR("PCH transcoder A FIFO underrun\n");
8664281b
PZ
1777
1778 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1779 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1780 false))
fc2c807b 1781 DRM_ERROR("PCH transcoder B FIFO underrun\n");
8664281b
PZ
1782
1783 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1784 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1785 false))
fc2c807b 1786 DRM_ERROR("PCH transcoder C FIFO underrun\n");
8664281b
PZ
1787
1788 I915_WRITE(SERR_INT, serr_int);
776ad806
JB
1789}
1790
23e81d69
AJ
1791static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1792{
1793 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1794 int pipe;
b543fb04 1795 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
23e81d69 1796
91d131d2
DV
1797 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
1798
cfc33bf7
VS
1799 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1800 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1801 SDE_AUDIO_POWER_SHIFT_CPT);
1802 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1803 port_name(port));
1804 }
23e81d69
AJ
1805
1806 if (pch_iir & SDE_AUX_MASK_CPT)
ce99c256 1807 dp_aux_irq_handler(dev);
23e81d69
AJ
1808
1809 if (pch_iir & SDE_GMBUS_CPT)
515ac2bb 1810 gmbus_irq_handler(dev);
23e81d69
AJ
1811
1812 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1813 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1814
1815 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1816 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1817
1818 if (pch_iir & SDE_FDI_MASK_CPT)
1819 for_each_pipe(pipe)
1820 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1821 pipe_name(pipe),
1822 I915_READ(FDI_RX_IIR(pipe)));
8664281b
PZ
1823
1824 if (pch_iir & SDE_ERROR_CPT)
1825 cpt_serr_int_handler(dev);
23e81d69
AJ
1826}
1827
c008bc6e
PZ
1828static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
1829{
1830 struct drm_i915_private *dev_priv = dev->dev_private;
40da17c2 1831 enum pipe pipe;
c008bc6e
PZ
1832
1833 if (de_iir & DE_AUX_CHANNEL_A)
1834 dp_aux_irq_handler(dev);
1835
1836 if (de_iir & DE_GSE)
1837 intel_opregion_asle_intr(dev);
1838
c008bc6e
PZ
1839 if (de_iir & DE_POISON)
1840 DRM_ERROR("Poison interrupt\n");
1841
40da17c2
DV
1842 for_each_pipe(pipe) {
1843 if (de_iir & DE_PIPE_VBLANK(pipe))
1844 drm_handle_vblank(dev, pipe);
5b3a856b 1845
40da17c2
DV
1846 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
1847 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b
VS
1848 DRM_ERROR("Pipe %c FIFO underrun\n",
1849 pipe_name(pipe));
5b3a856b 1850
40da17c2
DV
1851 if (de_iir & DE_PIPE_CRC_DONE(pipe))
1852 i9xx_pipe_crc_irq_handler(dev, pipe);
c008bc6e 1853
40da17c2
DV
1854 /* plane/pipes map 1:1 on ilk+ */
1855 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
1856 intel_prepare_page_flip(dev, pipe);
1857 intel_finish_page_flip_plane(dev, pipe);
1858 }
c008bc6e
PZ
1859 }
1860
1861 /* check event from PCH */
1862 if (de_iir & DE_PCH_EVENT) {
1863 u32 pch_iir = I915_READ(SDEIIR);
1864
1865 if (HAS_PCH_CPT(dev))
1866 cpt_irq_handler(dev, pch_iir);
1867 else
1868 ibx_irq_handler(dev, pch_iir);
1869
1870 /* should clear PCH hotplug event before clear CPU irq */
1871 I915_WRITE(SDEIIR, pch_iir);
1872 }
1873
1874 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1875 ironlake_rps_change_irq_handler(dev);
1876}
1877
9719fb98
PZ
1878static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
1879{
1880 struct drm_i915_private *dev_priv = dev->dev_private;
07d27e20 1881 enum pipe pipe;
9719fb98
PZ
1882
1883 if (de_iir & DE_ERR_INT_IVB)
1884 ivb_err_int_handler(dev);
1885
1886 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1887 dp_aux_irq_handler(dev);
1888
1889 if (de_iir & DE_GSE_IVB)
1890 intel_opregion_asle_intr(dev);
1891
07d27e20
DL
1892 for_each_pipe(pipe) {
1893 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
1894 drm_handle_vblank(dev, pipe);
40da17c2
DV
1895
1896 /* plane/pipes map 1:1 on ilk+ */
07d27e20
DL
1897 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
1898 intel_prepare_page_flip(dev, pipe);
1899 intel_finish_page_flip_plane(dev, pipe);
9719fb98
PZ
1900 }
1901 }
1902
1903 /* check event from PCH */
1904 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
1905 u32 pch_iir = I915_READ(SDEIIR);
1906
1907 cpt_irq_handler(dev, pch_iir);
1908
1909 /* clear PCH hotplug event before clear CPU irq */
1910 I915_WRITE(SDEIIR, pch_iir);
1911 }
1912}
1913
f1af8fc1 1914static irqreturn_t ironlake_irq_handler(int irq, void *arg)
b1f14ad0
JB
1915{
1916 struct drm_device *dev = (struct drm_device *) arg;
1917 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
f1af8fc1 1918 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
0e43406b 1919 irqreturn_t ret = IRQ_NONE;
b1f14ad0 1920
8664281b
PZ
1921 /* We get interrupts on unclaimed registers, so check for this before we
1922 * do any I915_{READ,WRITE}. */
907b28c5 1923 intel_uncore_check_errors(dev);
8664281b 1924
b1f14ad0
JB
1925 /* disable master interrupt before clearing iir */
1926 de_ier = I915_READ(DEIER);
1927 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
23a78516 1928 POSTING_READ(DEIER);
b1f14ad0 1929
44498aea
PZ
1930 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1931 * interrupts will will be stored on its back queue, and then we'll be
1932 * able to process them after we restore SDEIER (as soon as we restore
1933 * it, we'll get an interrupt if SDEIIR still has something to process
1934 * due to its back queue). */
ab5c608b
BW
1935 if (!HAS_PCH_NOP(dev)) {
1936 sde_ier = I915_READ(SDEIER);
1937 I915_WRITE(SDEIER, 0);
1938 POSTING_READ(SDEIER);
1939 }
44498aea 1940
b1f14ad0 1941 gt_iir = I915_READ(GTIIR);
0e43406b 1942 if (gt_iir) {
d8fc8a47 1943 if (INTEL_INFO(dev)->gen >= 6)
f1af8fc1 1944 snb_gt_irq_handler(dev, dev_priv, gt_iir);
d8fc8a47
PZ
1945 else
1946 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
0e43406b
CW
1947 I915_WRITE(GTIIR, gt_iir);
1948 ret = IRQ_HANDLED;
b1f14ad0
JB
1949 }
1950
0e43406b
CW
1951 de_iir = I915_READ(DEIIR);
1952 if (de_iir) {
f1af8fc1
PZ
1953 if (INTEL_INFO(dev)->gen >= 7)
1954 ivb_display_irq_handler(dev, de_iir);
1955 else
1956 ilk_display_irq_handler(dev, de_iir);
0e43406b
CW
1957 I915_WRITE(DEIIR, de_iir);
1958 ret = IRQ_HANDLED;
b1f14ad0
JB
1959 }
1960
f1af8fc1
PZ
1961 if (INTEL_INFO(dev)->gen >= 6) {
1962 u32 pm_iir = I915_READ(GEN6_PMIIR);
1963 if (pm_iir) {
1403c0d4 1964 gen6_rps_irq_handler(dev_priv, pm_iir);
f1af8fc1
PZ
1965 I915_WRITE(GEN6_PMIIR, pm_iir);
1966 ret = IRQ_HANDLED;
1967 }
0e43406b 1968 }
b1f14ad0 1969
b1f14ad0
JB
1970 I915_WRITE(DEIER, de_ier);
1971 POSTING_READ(DEIER);
ab5c608b
BW
1972 if (!HAS_PCH_NOP(dev)) {
1973 I915_WRITE(SDEIER, sde_ier);
1974 POSTING_READ(SDEIER);
1975 }
b1f14ad0
JB
1976
1977 return ret;
1978}
1979
abd58f01
BW
1980static irqreturn_t gen8_irq_handler(int irq, void *arg)
1981{
1982 struct drm_device *dev = arg;
1983 struct drm_i915_private *dev_priv = dev->dev_private;
1984 u32 master_ctl;
1985 irqreturn_t ret = IRQ_NONE;
1986 uint32_t tmp = 0;
c42664cc 1987 enum pipe pipe;
abd58f01 1988
abd58f01
BW
1989 master_ctl = I915_READ(GEN8_MASTER_IRQ);
1990 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
1991 if (!master_ctl)
1992 return IRQ_NONE;
1993
1994 I915_WRITE(GEN8_MASTER_IRQ, 0);
1995 POSTING_READ(GEN8_MASTER_IRQ);
1996
1997 ret = gen8_gt_irq_handler(dev, dev_priv, master_ctl);
1998
1999 if (master_ctl & GEN8_DE_MISC_IRQ) {
2000 tmp = I915_READ(GEN8_DE_MISC_IIR);
2001 if (tmp & GEN8_DE_MISC_GSE)
2002 intel_opregion_asle_intr(dev);
2003 else if (tmp)
2004 DRM_ERROR("Unexpected DE Misc interrupt\n");
2005 else
2006 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
2007
2008 if (tmp) {
2009 I915_WRITE(GEN8_DE_MISC_IIR, tmp);
2010 ret = IRQ_HANDLED;
2011 }
2012 }
2013
6d766f02
DV
2014 if (master_ctl & GEN8_DE_PORT_IRQ) {
2015 tmp = I915_READ(GEN8_DE_PORT_IIR);
2016 if (tmp & GEN8_AUX_CHANNEL_A)
2017 dp_aux_irq_handler(dev);
2018 else if (tmp)
2019 DRM_ERROR("Unexpected DE Port interrupt\n");
2020 else
2021 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
2022
2023 if (tmp) {
2024 I915_WRITE(GEN8_DE_PORT_IIR, tmp);
2025 ret = IRQ_HANDLED;
2026 }
2027 }
2028
c42664cc
DV
2029 for_each_pipe(pipe) {
2030 uint32_t pipe_iir;
abd58f01 2031
c42664cc
DV
2032 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2033 continue;
abd58f01 2034
c42664cc
DV
2035 pipe_iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2036 if (pipe_iir & GEN8_PIPE_VBLANK)
2037 drm_handle_vblank(dev, pipe);
abd58f01 2038
c42664cc
DV
2039 if (pipe_iir & GEN8_PIPE_FLIP_DONE) {
2040 intel_prepare_page_flip(dev, pipe);
2041 intel_finish_page_flip_plane(dev, pipe);
abd58f01 2042 }
c42664cc 2043
0fbe7870
DV
2044 if (pipe_iir & GEN8_PIPE_CDCLK_CRC_DONE)
2045 hsw_pipe_crc_irq_handler(dev, pipe);
2046
38d83c96
DV
2047 if (pipe_iir & GEN8_PIPE_FIFO_UNDERRUN) {
2048 if (intel_set_cpu_fifo_underrun_reporting(dev, pipe,
2049 false))
fc2c807b
VS
2050 DRM_ERROR("Pipe %c FIFO underrun\n",
2051 pipe_name(pipe));
38d83c96
DV
2052 }
2053
30100f2b
DV
2054 if (pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS) {
2055 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2056 pipe_name(pipe),
2057 pipe_iir & GEN8_DE_PIPE_IRQ_FAULT_ERRORS);
2058 }
c42664cc
DV
2059
2060 if (pipe_iir) {
2061 ret = IRQ_HANDLED;
2062 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), pipe_iir);
2063 } else
abd58f01
BW
2064 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
2065 }
2066
92d03a80
DV
2067 if (!HAS_PCH_NOP(dev) && master_ctl & GEN8_DE_PCH_IRQ) {
2068 /*
2069 * FIXME(BDW): Assume for now that the new interrupt handling
2070 * scheme also closed the SDE interrupt handling race we've seen
2071 * on older pch-split platforms. But this needs testing.
2072 */
2073 u32 pch_iir = I915_READ(SDEIIR);
2074
2075 cpt_irq_handler(dev, pch_iir);
2076
2077 if (pch_iir) {
2078 I915_WRITE(SDEIIR, pch_iir);
2079 ret = IRQ_HANDLED;
2080 }
2081 }
2082
abd58f01
BW
2083 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2084 POSTING_READ(GEN8_MASTER_IRQ);
2085
2086 return ret;
2087}
2088
17e1df07
DV
2089static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2090 bool reset_completed)
2091{
2092 struct intel_ring_buffer *ring;
2093 int i;
2094
2095 /*
2096 * Notify all waiters for GPU completion events that reset state has
2097 * been changed, and that they need to restart their wait after
2098 * checking for potential errors (and bail out to drop locks if there is
2099 * a gpu reset pending so that i915_error_work_func can acquire them).
2100 */
2101
2102 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
2103 for_each_ring(ring, dev_priv, i)
2104 wake_up_all(&ring->irq_queue);
2105
2106 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2107 wake_up_all(&dev_priv->pending_flip_queue);
2108
2109 /*
2110 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2111 * reset state is cleared.
2112 */
2113 if (reset_completed)
2114 wake_up_all(&dev_priv->gpu_error.reset_queue);
2115}
2116
8a905236
JB
2117/**
2118 * i915_error_work_func - do process context error handling work
2119 * @work: work struct
2120 *
2121 * Fire an error uevent so userspace can see that a hang or error
2122 * was detected.
2123 */
2124static void i915_error_work_func(struct work_struct *work)
2125{
1f83fee0
DV
2126 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
2127 work);
2128 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
2129 gpu_error);
8a905236 2130 struct drm_device *dev = dev_priv->dev;
cce723ed
BW
2131 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2132 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2133 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
17e1df07 2134 int ret;
8a905236 2135
5bdebb18 2136 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
f316a42c 2137
7db0ba24
DV
2138 /*
2139 * Note that there's only one work item which does gpu resets, so we
2140 * need not worry about concurrent gpu resets potentially incrementing
2141 * error->reset_counter twice. We only need to take care of another
2142 * racing irq/hangcheck declaring the gpu dead for a second time. A
2143 * quick check for that is good enough: schedule_work ensures the
2144 * correct ordering between hang detection and this work item, and since
2145 * the reset in-progress bit is only ever set by code outside of this
2146 * work we don't need to worry about any other races.
2147 */
2148 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
f803aa55 2149 DRM_DEBUG_DRIVER("resetting chip\n");
5bdebb18 2150 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
7db0ba24 2151 reset_event);
1f83fee0 2152
17e1df07
DV
2153 /*
2154 * All state reset _must_ be completed before we update the
2155 * reset counter, for otherwise waiters might miss the reset
2156 * pending state and not properly drop locks, resulting in
2157 * deadlocks with the reset work.
2158 */
f69061be
DV
2159 ret = i915_reset(dev);
2160
17e1df07
DV
2161 intel_display_handle_reset(dev);
2162
f69061be
DV
2163 if (ret == 0) {
2164 /*
2165 * After all the gem state is reset, increment the reset
2166 * counter and wake up everyone waiting for the reset to
2167 * complete.
2168 *
2169 * Since unlock operations are a one-sided barrier only,
2170 * we need to insert a barrier here to order any seqno
2171 * updates before
2172 * the counter increment.
2173 */
2174 smp_mb__before_atomic_inc();
2175 atomic_inc(&dev_priv->gpu_error.reset_counter);
2176
5bdebb18 2177 kobject_uevent_env(&dev->primary->kdev->kobj,
f69061be 2178 KOBJ_CHANGE, reset_done_event);
1f83fee0 2179 } else {
2ac0f450 2180 atomic_set_mask(I915_WEDGED, &error->reset_counter);
f316a42c 2181 }
1f83fee0 2182
17e1df07
DV
2183 /*
2184 * Note: The wake_up also serves as a memory barrier so that
2185 * waiters see the update value of the reset counter atomic_t.
2186 */
2187 i915_error_wake_up(dev_priv, true);
f316a42c 2188 }
8a905236
JB
2189}
2190
35aed2e6 2191static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
2192{
2193 struct drm_i915_private *dev_priv = dev->dev_private;
bd9854f9 2194 uint32_t instdone[I915_NUM_INSTDONE_REG];
8a905236 2195 u32 eir = I915_READ(EIR);
050ee91f 2196 int pipe, i;
8a905236 2197
35aed2e6
CW
2198 if (!eir)
2199 return;
8a905236 2200
a70491cc 2201 pr_err("render error detected, EIR: 0x%08x\n", eir);
8a905236 2202
bd9854f9
BW
2203 i915_get_extra_instdone(dev, instdone);
2204
8a905236
JB
2205 if (IS_G4X(dev)) {
2206 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2207 u32 ipeir = I915_READ(IPEIR_I965);
2208
a70491cc
JP
2209 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2210 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
050ee91f
BW
2211 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2212 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a70491cc 2213 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2214 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2215 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2216 POSTING_READ(IPEIR_I965);
8a905236
JB
2217 }
2218 if (eir & GM45_ERROR_PAGE_TABLE) {
2219 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2220 pr_err("page table error\n");
2221 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2222 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2223 POSTING_READ(PGTBL_ER);
8a905236
JB
2224 }
2225 }
2226
a6c45cf0 2227 if (!IS_GEN2(dev)) {
8a905236
JB
2228 if (eir & I915_ERROR_PAGE_TABLE) {
2229 u32 pgtbl_err = I915_READ(PGTBL_ER);
a70491cc
JP
2230 pr_err("page table error\n");
2231 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
8a905236 2232 I915_WRITE(PGTBL_ER, pgtbl_err);
3143a2bf 2233 POSTING_READ(PGTBL_ER);
8a905236
JB
2234 }
2235 }
2236
2237 if (eir & I915_ERROR_MEMORY_REFRESH) {
a70491cc 2238 pr_err("memory refresh error:\n");
9db4a9c7 2239 for_each_pipe(pipe)
a70491cc 2240 pr_err("pipe %c stat: 0x%08x\n",
9db4a9c7 2241 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
8a905236
JB
2242 /* pipestat has already been acked */
2243 }
2244 if (eir & I915_ERROR_INSTRUCTION) {
a70491cc
JP
2245 pr_err("instruction error\n");
2246 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
050ee91f
BW
2247 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2248 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
a6c45cf0 2249 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
2250 u32 ipeir = I915_READ(IPEIR);
2251
a70491cc
JP
2252 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2253 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
a70491cc 2254 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
8a905236 2255 I915_WRITE(IPEIR, ipeir);
3143a2bf 2256 POSTING_READ(IPEIR);
8a905236
JB
2257 } else {
2258 u32 ipeir = I915_READ(IPEIR_I965);
2259
a70491cc
JP
2260 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2261 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
a70491cc 2262 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
a70491cc 2263 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
8a905236 2264 I915_WRITE(IPEIR_I965, ipeir);
3143a2bf 2265 POSTING_READ(IPEIR_I965);
8a905236
JB
2266 }
2267 }
2268
2269 I915_WRITE(EIR, eir);
3143a2bf 2270 POSTING_READ(EIR);
8a905236
JB
2271 eir = I915_READ(EIR);
2272 if (eir) {
2273 /*
2274 * some errors might have become stuck,
2275 * mask them.
2276 */
2277 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2278 I915_WRITE(EMR, I915_READ(EMR) | eir);
2279 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2280 }
35aed2e6
CW
2281}
2282
2283/**
2284 * i915_handle_error - handle an error interrupt
2285 * @dev: drm device
2286 *
2287 * Do some basic checking of regsiter state at error interrupt time and
2288 * dump it to the syslog. Also call i915_capture_error_state() to make
2289 * sure we get a record and make it available in debugfs. Fire a uevent
2290 * so userspace knows something bad happened (should trigger collection
2291 * of a ring dump etc.).
2292 */
58174462
MK
2293void i915_handle_error(struct drm_device *dev, bool wedged,
2294 const char *fmt, ...)
35aed2e6
CW
2295{
2296 struct drm_i915_private *dev_priv = dev->dev_private;
58174462
MK
2297 va_list args;
2298 char error_msg[80];
35aed2e6 2299
58174462
MK
2300 va_start(args, fmt);
2301 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2302 va_end(args);
2303
2304 i915_capture_error_state(dev, wedged, error_msg);
35aed2e6 2305 i915_report_and_clear_eir(dev);
8a905236 2306
ba1234d1 2307 if (wedged) {
f69061be
DV
2308 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2309 &dev_priv->gpu_error.reset_counter);
ba1234d1 2310
11ed50ec 2311 /*
17e1df07
DV
2312 * Wakeup waiting processes so that the reset work function
2313 * i915_error_work_func doesn't deadlock trying to grab various
2314 * locks. By bumping the reset counter first, the woken
2315 * processes will see a reset in progress and back off,
2316 * releasing their locks and then wait for the reset completion.
2317 * We must do this for _all_ gpu waiters that might hold locks
2318 * that the reset work needs to acquire.
2319 *
2320 * Note: The wake_up serves as the required memory barrier to
2321 * ensure that the waiters see the updated value of the reset
2322 * counter atomic_t.
11ed50ec 2323 */
17e1df07 2324 i915_error_wake_up(dev_priv, false);
11ed50ec
BG
2325 }
2326
122f46ba
DV
2327 /*
2328 * Our reset work can grab modeset locks (since it needs to reset the
2329 * state of outstanding pagelips). Hence it must not be run on our own
2330 * dev-priv->wq work queue for otherwise the flush_work in the pageflip
2331 * code will deadlock.
2332 */
2333 schedule_work(&dev_priv->gpu_error.work);
8a905236
JB
2334}
2335
21ad8330 2336static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
4e5359cd
SF
2337{
2338 drm_i915_private_t *dev_priv = dev->dev_private;
2339 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2340 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
05394f39 2341 struct drm_i915_gem_object *obj;
4e5359cd
SF
2342 struct intel_unpin_work *work;
2343 unsigned long flags;
2344 bool stall_detected;
2345
2346 /* Ignore early vblank irqs */
2347 if (intel_crtc == NULL)
2348 return;
2349
2350 spin_lock_irqsave(&dev->event_lock, flags);
2351 work = intel_crtc->unpin_work;
2352
e7d841ca
CW
2353 if (work == NULL ||
2354 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2355 !work->enable_stall_check) {
4e5359cd
SF
2356 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2357 spin_unlock_irqrestore(&dev->event_lock, flags);
2358 return;
2359 }
2360
2361 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
05394f39 2362 obj = work->pending_flip_obj;
a6c45cf0 2363 if (INTEL_INFO(dev)->gen >= 4) {
9db4a9c7 2364 int dspsurf = DSPSURF(intel_crtc->plane);
446f2545 2365 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
f343c5f6 2366 i915_gem_obj_ggtt_offset(obj);
4e5359cd 2367 } else {
9db4a9c7 2368 int dspaddr = DSPADDR(intel_crtc->plane);
f343c5f6 2369 stall_detected = I915_READ(dspaddr) == (i915_gem_obj_ggtt_offset(obj) +
01f2c773 2370 crtc->y * crtc->fb->pitches[0] +
4e5359cd
SF
2371 crtc->x * crtc->fb->bits_per_pixel/8);
2372 }
2373
2374 spin_unlock_irqrestore(&dev->event_lock, flags);
2375
2376 if (stall_detected) {
2377 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2378 intel_prepare_page_flip(dev, intel_crtc->plane);
2379 }
2380}
2381
42f52ef8
KP
2382/* Called from drm generic code, passed 'crtc' which
2383 * we use as a pipe index
2384 */
f71d4af4 2385static int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2386{
2387 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2388 unsigned long irqflags;
71e0ffa5 2389
5eddb70b 2390 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 2391 return -EINVAL;
0a3e67a4 2392
1ec14ad3 2393 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f796cf8f 2394 if (INTEL_INFO(dev)->gen >= 4)
7c463586 2395 i915_enable_pipestat(dev_priv, pipe,
755e9019 2396 PIPE_START_VBLANK_INTERRUPT_STATUS);
e9d21d7f 2397 else
7c463586 2398 i915_enable_pipestat(dev_priv, pipe,
755e9019 2399 PIPE_VBLANK_INTERRUPT_STATUS);
8692d00e
CW
2400
2401 /* maintain vblank delivery even in deep C-states */
3d13ef2e 2402 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2403 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
1ec14ad3 2404 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
8692d00e 2405
0a3e67a4
JB
2406 return 0;
2407}
2408
f71d4af4 2409static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2410{
2411 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2412 unsigned long irqflags;
b518421f 2413 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2414 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2415
2416 if (!i915_pipe_enabled(dev, pipe))
2417 return -EINVAL;
2418
2419 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2420 ironlake_enable_display_irq(dev_priv, bit);
b1f14ad0
JB
2421 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2422
2423 return 0;
2424}
2425
7e231dbe
JB
2426static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2427{
2428 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2429 unsigned long irqflags;
7e231dbe
JB
2430
2431 if (!i915_pipe_enabled(dev, pipe))
2432 return -EINVAL;
2433
2434 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2435 i915_enable_pipestat(dev_priv, pipe,
755e9019 2436 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2437 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2438
2439 return 0;
2440}
2441
abd58f01
BW
2442static int gen8_enable_vblank(struct drm_device *dev, int pipe)
2443{
2444 struct drm_i915_private *dev_priv = dev->dev_private;
2445 unsigned long irqflags;
abd58f01
BW
2446
2447 if (!i915_pipe_enabled(dev, pipe))
2448 return -EINVAL;
2449
2450 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2451 dev_priv->de_irq_mask[pipe] &= ~GEN8_PIPE_VBLANK;
2452 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2453 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2454 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2455 return 0;
2456}
2457
42f52ef8
KP
2458/* Called from drm generic code, passed 'crtc' which
2459 * we use as a pipe index
2460 */
f71d4af4 2461static void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
2462{
2463 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 2464 unsigned long irqflags;
0a3e67a4 2465
1ec14ad3 2466 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3d13ef2e 2467 if (INTEL_INFO(dev)->gen == 3)
6b26c86d 2468 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
8692d00e 2469
f796cf8f 2470 i915_disable_pipestat(dev_priv, pipe,
755e9019
ID
2471 PIPE_VBLANK_INTERRUPT_STATUS |
2472 PIPE_START_VBLANK_INTERRUPT_STATUS);
f796cf8f
JB
2473 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2474}
2475
f71d4af4 2476static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
f796cf8f
JB
2477{
2478 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2479 unsigned long irqflags;
b518421f 2480 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
40da17c2 2481 DE_PIPE_VBLANK(pipe);
f796cf8f
JB
2482
2483 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
b518421f 2484 ironlake_disable_display_irq(dev_priv, bit);
b1f14ad0
JB
2485 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2486}
2487
7e231dbe
JB
2488static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2489{
2490 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2491 unsigned long irqflags;
7e231dbe
JB
2492
2493 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
31acc7f5 2494 i915_disable_pipestat(dev_priv, pipe,
755e9019 2495 PIPE_START_VBLANK_INTERRUPT_STATUS);
7e231dbe
JB
2496 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2497}
2498
abd58f01
BW
2499static void gen8_disable_vblank(struct drm_device *dev, int pipe)
2500{
2501 struct drm_i915_private *dev_priv = dev->dev_private;
2502 unsigned long irqflags;
abd58f01
BW
2503
2504 if (!i915_pipe_enabled(dev, pipe))
2505 return;
2506
2507 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
7167d7c6
DV
2508 dev_priv->de_irq_mask[pipe] |= GEN8_PIPE_VBLANK;
2509 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
2510 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
abd58f01
BW
2511 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2512}
2513
893eead0
CW
2514static u32
2515ring_last_seqno(struct intel_ring_buffer *ring)
852835f3 2516{
893eead0
CW
2517 return list_entry(ring->request_list.prev,
2518 struct drm_i915_gem_request, list)->seqno;
2519}
2520
9107e9d2
CW
2521static bool
2522ring_idle(struct intel_ring_buffer *ring, u32 seqno)
2523{
2524 return (list_empty(&ring->request_list) ||
2525 i915_seqno_passed(seqno, ring_last_seqno(ring)));
f65d9421
BG
2526}
2527
6274f212
CW
2528static struct intel_ring_buffer *
2529semaphore_waits_for(struct intel_ring_buffer *ring, u32 *seqno)
a24a11e6
CW
2530{
2531 struct drm_i915_private *dev_priv = ring->dev->dev_private;
6274f212 2532 u32 cmd, ipehr, acthd, acthd_min;
a24a11e6
CW
2533
2534 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2535 if ((ipehr & ~(0x3 << 16)) !=
2536 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
6274f212 2537 return NULL;
a24a11e6
CW
2538
2539 /* ACTHD is likely pointing to the dword after the actual command,
2540 * so scan backwards until we find the MBOX.
2541 */
6274f212 2542 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
a24a11e6
CW
2543 acthd_min = max((int)acthd - 3 * 4, 0);
2544 do {
2545 cmd = ioread32(ring->virtual_start + acthd);
2546 if (cmd == ipehr)
2547 break;
2548
2549 acthd -= 4;
2550 if (acthd < acthd_min)
6274f212 2551 return NULL;
a24a11e6
CW
2552 } while (1);
2553
6274f212
CW
2554 *seqno = ioread32(ring->virtual_start+acthd+4)+1;
2555 return &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
a24a11e6
CW
2556}
2557
6274f212
CW
2558static int semaphore_passed(struct intel_ring_buffer *ring)
2559{
2560 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2561 struct intel_ring_buffer *signaller;
2562 u32 seqno, ctl;
2563
2564 ring->hangcheck.deadlock = true;
2565
2566 signaller = semaphore_waits_for(ring, &seqno);
2567 if (signaller == NULL || signaller->hangcheck.deadlock)
2568 return -1;
2569
2570 /* cursory check for an unkickable deadlock */
2571 ctl = I915_READ_CTL(signaller);
2572 if (ctl & RING_WAIT_SEMAPHORE && semaphore_passed(signaller) < 0)
2573 return -1;
2574
2575 return i915_seqno_passed(signaller->get_seqno(signaller, false), seqno);
2576}
2577
2578static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2579{
2580 struct intel_ring_buffer *ring;
2581 int i;
2582
2583 for_each_ring(ring, dev_priv, i)
2584 ring->hangcheck.deadlock = false;
2585}
2586
ad8beaea
MK
2587static enum intel_ring_hangcheck_action
2588ring_stuck(struct intel_ring_buffer *ring, u32 acthd)
1ec14ad3
CW
2589{
2590 struct drm_device *dev = ring->dev;
2591 struct drm_i915_private *dev_priv = dev->dev_private;
9107e9d2
CW
2592 u32 tmp;
2593
6274f212 2594 if (ring->hangcheck.acthd != acthd)
f2f4d82f 2595 return HANGCHECK_ACTIVE;
6274f212 2596
9107e9d2 2597 if (IS_GEN2(dev))
f2f4d82f 2598 return HANGCHECK_HUNG;
9107e9d2
CW
2599
2600 /* Is the chip hanging on a WAIT_FOR_EVENT?
2601 * If so we can simply poke the RB_WAIT bit
2602 * and break the hang. This should work on
2603 * all but the second generation chipsets.
2604 */
2605 tmp = I915_READ_CTL(ring);
1ec14ad3 2606 if (tmp & RING_WAIT) {
58174462
MK
2607 i915_handle_error(dev, false,
2608 "Kicking stuck wait on %s",
2609 ring->name);
1ec14ad3 2610 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2611 return HANGCHECK_KICK;
6274f212
CW
2612 }
2613
2614 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
2615 switch (semaphore_passed(ring)) {
2616 default:
f2f4d82f 2617 return HANGCHECK_HUNG;
6274f212 2618 case 1:
58174462
MK
2619 i915_handle_error(dev, false,
2620 "Kicking stuck semaphore on %s",
2621 ring->name);
6274f212 2622 I915_WRITE_CTL(ring, tmp);
f2f4d82f 2623 return HANGCHECK_KICK;
6274f212 2624 case 0:
f2f4d82f 2625 return HANGCHECK_WAIT;
6274f212 2626 }
9107e9d2 2627 }
ed5cbb03 2628
f2f4d82f 2629 return HANGCHECK_HUNG;
ed5cbb03
MK
2630}
2631
f65d9421
BG
2632/**
2633 * This is called when the chip hasn't reported back with completed
05407ff8
MK
2634 * batchbuffers in a long time. We keep track per ring seqno progress and
2635 * if there are no progress, hangcheck score for that ring is increased.
2636 * Further, acthd is inspected to see if the ring is stuck. On stuck case
2637 * we kick the ring. If we see no progress on three subsequent calls
2638 * we assume chip is wedged and try to fix it by resetting the chip.
f65d9421 2639 */
a658b5d2 2640static void i915_hangcheck_elapsed(unsigned long data)
f65d9421
BG
2641{
2642 struct drm_device *dev = (struct drm_device *)data;
2643 drm_i915_private_t *dev_priv = dev->dev_private;
b4519513 2644 struct intel_ring_buffer *ring;
b4519513 2645 int i;
05407ff8 2646 int busy_count = 0, rings_hung = 0;
9107e9d2
CW
2647 bool stuck[I915_NUM_RINGS] = { 0 };
2648#define BUSY 1
2649#define KICK 5
2650#define HUNG 20
893eead0 2651
d330a953 2652 if (!i915.enable_hangcheck)
3e0dc6b0
BW
2653 return;
2654
b4519513 2655 for_each_ring(ring, dev_priv, i) {
05407ff8 2656 u32 seqno, acthd;
9107e9d2 2657 bool busy = true;
05407ff8 2658
6274f212
CW
2659 semaphore_clear_deadlocks(dev_priv);
2660
05407ff8
MK
2661 seqno = ring->get_seqno(ring, false);
2662 acthd = intel_ring_get_active_head(ring);
b4519513 2663
9107e9d2
CW
2664 if (ring->hangcheck.seqno == seqno) {
2665 if (ring_idle(ring, seqno)) {
da661464
MK
2666 ring->hangcheck.action = HANGCHECK_IDLE;
2667
9107e9d2
CW
2668 if (waitqueue_active(&ring->irq_queue)) {
2669 /* Issue a wake-up to catch stuck h/w. */
094f9a54 2670 if (!test_and_set_bit(ring->id, &dev_priv->gpu_error.missed_irq_rings)) {
f4adcd24
DV
2671 if (!(dev_priv->gpu_error.test_irq_rings & intel_ring_flag(ring)))
2672 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2673 ring->name);
2674 else
2675 DRM_INFO("Fake missed irq on %s\n",
2676 ring->name);
094f9a54
CW
2677 wake_up_all(&ring->irq_queue);
2678 }
2679 /* Safeguard against driver failure */
2680 ring->hangcheck.score += BUSY;
9107e9d2
CW
2681 } else
2682 busy = false;
05407ff8 2683 } else {
6274f212
CW
2684 /* We always increment the hangcheck score
2685 * if the ring is busy and still processing
2686 * the same request, so that no single request
2687 * can run indefinitely (such as a chain of
2688 * batches). The only time we do not increment
2689 * the hangcheck score on this ring, if this
2690 * ring is in a legitimate wait for another
2691 * ring. In that case the waiting ring is a
2692 * victim and we want to be sure we catch the
2693 * right culprit. Then every time we do kick
2694 * the ring, add a small increment to the
2695 * score so that we can catch a batch that is
2696 * being repeatedly kicked and so responsible
2697 * for stalling the machine.
2698 */
ad8beaea
MK
2699 ring->hangcheck.action = ring_stuck(ring,
2700 acthd);
2701
2702 switch (ring->hangcheck.action) {
da661464 2703 case HANGCHECK_IDLE:
f2f4d82f 2704 case HANGCHECK_WAIT:
6274f212 2705 break;
f2f4d82f 2706 case HANGCHECK_ACTIVE:
ea04cb31 2707 ring->hangcheck.score += BUSY;
6274f212 2708 break;
f2f4d82f 2709 case HANGCHECK_KICK:
ea04cb31 2710 ring->hangcheck.score += KICK;
6274f212 2711 break;
f2f4d82f 2712 case HANGCHECK_HUNG:
ea04cb31 2713 ring->hangcheck.score += HUNG;
6274f212
CW
2714 stuck[i] = true;
2715 break;
2716 }
05407ff8 2717 }
9107e9d2 2718 } else {
da661464
MK
2719 ring->hangcheck.action = HANGCHECK_ACTIVE;
2720
9107e9d2
CW
2721 /* Gradually reduce the count so that we catch DoS
2722 * attempts across multiple batches.
2723 */
2724 if (ring->hangcheck.score > 0)
2725 ring->hangcheck.score--;
d1e61e7f
CW
2726 }
2727
05407ff8
MK
2728 ring->hangcheck.seqno = seqno;
2729 ring->hangcheck.acthd = acthd;
9107e9d2 2730 busy_count += busy;
893eead0 2731 }
b9201c14 2732
92cab734 2733 for_each_ring(ring, dev_priv, i) {
b6b0fac0 2734 if (ring->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
b8d88d1d
DV
2735 DRM_INFO("%s on %s\n",
2736 stuck[i] ? "stuck" : "no progress",
2737 ring->name);
a43adf07 2738 rings_hung++;
92cab734
MK
2739 }
2740 }
2741
05407ff8 2742 if (rings_hung)
58174462 2743 return i915_handle_error(dev, true, "Ring hung");
f65d9421 2744
05407ff8
MK
2745 if (busy_count)
2746 /* Reset timer case chip hangs without another request
2747 * being added */
10cd45b6
MK
2748 i915_queue_hangcheck(dev);
2749}
2750
2751void i915_queue_hangcheck(struct drm_device *dev)
2752{
2753 struct drm_i915_private *dev_priv = dev->dev_private;
d330a953 2754 if (!i915.enable_hangcheck)
10cd45b6
MK
2755 return;
2756
2757 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
2758 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
f65d9421
BG
2759}
2760
91738a95
PZ
2761static void ibx_irq_preinstall(struct drm_device *dev)
2762{
2763 struct drm_i915_private *dev_priv = dev->dev_private;
2764
2765 if (HAS_PCH_NOP(dev))
2766 return;
2767
2768 /* south display irq */
2769 I915_WRITE(SDEIMR, 0xffffffff);
2770 /*
2771 * SDEIER is also touched by the interrupt handler to work around missed
2772 * PCH interrupts. Hence we can't update it after the interrupt handler
2773 * is enabled - instead we unconditionally enable all PCH interrupt
2774 * sources here, but then only unmask them as needed with SDEIMR.
2775 */
2776 I915_WRITE(SDEIER, 0xffffffff);
2777 POSTING_READ(SDEIER);
2778}
2779
d18ea1b5
DV
2780static void gen5_gt_irq_preinstall(struct drm_device *dev)
2781{
2782 struct drm_i915_private *dev_priv = dev->dev_private;
2783
2784 /* and GT */
2785 I915_WRITE(GTIMR, 0xffffffff);
2786 I915_WRITE(GTIER, 0x0);
2787 POSTING_READ(GTIER);
2788
2789 if (INTEL_INFO(dev)->gen >= 6) {
2790 /* and PM */
2791 I915_WRITE(GEN6_PMIMR, 0xffffffff);
2792 I915_WRITE(GEN6_PMIER, 0x0);
2793 POSTING_READ(GEN6_PMIER);
2794 }
2795}
2796
1da177e4
LT
2797/* drm_dma.h hooks
2798*/
f71d4af4 2799static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
2800{
2801 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2802
2803 I915_WRITE(HWSTAM, 0xeffe);
bdfcdb63 2804
036a4a7d
ZW
2805 I915_WRITE(DEIMR, 0xffffffff);
2806 I915_WRITE(DEIER, 0x0);
3143a2bf 2807 POSTING_READ(DEIER);
036a4a7d 2808
d18ea1b5 2809 gen5_gt_irq_preinstall(dev);
c650156a 2810
91738a95 2811 ibx_irq_preinstall(dev);
7d99163d
BW
2812}
2813
7e231dbe
JB
2814static void valleyview_irq_preinstall(struct drm_device *dev)
2815{
2816 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2817 int pipe;
2818
7e231dbe
JB
2819 /* VLV magic */
2820 I915_WRITE(VLV_IMR, 0);
2821 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2822 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2823 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2824
7e231dbe
JB
2825 /* and GT */
2826 I915_WRITE(GTIIR, I915_READ(GTIIR));
2827 I915_WRITE(GTIIR, I915_READ(GTIIR));
d18ea1b5
DV
2828
2829 gen5_gt_irq_preinstall(dev);
7e231dbe
JB
2830
2831 I915_WRITE(DPINVGTT, 0xff);
2832
2833 I915_WRITE(PORT_HOTPLUG_EN, 0);
2834 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2835 for_each_pipe(pipe)
2836 I915_WRITE(PIPESTAT(pipe), 0xffff);
2837 I915_WRITE(VLV_IIR, 0xffffffff);
2838 I915_WRITE(VLV_IMR, 0xffffffff);
2839 I915_WRITE(VLV_IER, 0x0);
2840 POSTING_READ(VLV_IER);
2841}
2842
abd58f01
BW
2843static void gen8_irq_preinstall(struct drm_device *dev)
2844{
2845 struct drm_i915_private *dev_priv = dev->dev_private;
2846 int pipe;
2847
abd58f01
BW
2848 I915_WRITE(GEN8_MASTER_IRQ, 0);
2849 POSTING_READ(GEN8_MASTER_IRQ);
2850
2851 /* IIR can theoretically queue up two events. Be paranoid */
2852#define GEN8_IRQ_INIT_NDX(type, which) do { \
2853 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
2854 POSTING_READ(GEN8_##type##_IMR(which)); \
2855 I915_WRITE(GEN8_##type##_IER(which), 0); \
2856 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2857 POSTING_READ(GEN8_##type##_IIR(which)); \
2858 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
2859 } while (0)
2860
2861#define GEN8_IRQ_INIT(type) do { \
2862 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
2863 POSTING_READ(GEN8_##type##_IMR); \
2864 I915_WRITE(GEN8_##type##_IER, 0); \
2865 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2866 POSTING_READ(GEN8_##type##_IIR); \
2867 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
2868 } while (0)
2869
2870 GEN8_IRQ_INIT_NDX(GT, 0);
2871 GEN8_IRQ_INIT_NDX(GT, 1);
2872 GEN8_IRQ_INIT_NDX(GT, 2);
2873 GEN8_IRQ_INIT_NDX(GT, 3);
2874
2875 for_each_pipe(pipe) {
2876 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe);
2877 }
2878
2879 GEN8_IRQ_INIT(DE_PORT);
2880 GEN8_IRQ_INIT(DE_MISC);
2881 GEN8_IRQ_INIT(PCU);
2882#undef GEN8_IRQ_INIT
2883#undef GEN8_IRQ_INIT_NDX
2884
2885 POSTING_READ(GEN8_PCU_IIR);
09f2344d
JB
2886
2887 ibx_irq_preinstall(dev);
abd58f01
BW
2888}
2889
82a28bcf 2890static void ibx_hpd_irq_setup(struct drm_device *dev)
7fe0b973
KP
2891{
2892 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf
DV
2893 struct drm_mode_config *mode_config = &dev->mode_config;
2894 struct intel_encoder *intel_encoder;
fee884ed 2895 u32 hotplug_irqs, hotplug, enabled_irqs = 0;
82a28bcf
DV
2896
2897 if (HAS_PCH_IBX(dev)) {
fee884ed 2898 hotplug_irqs = SDE_HOTPLUG_MASK;
82a28bcf 2899 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2900 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2901 enabled_irqs |= hpd_ibx[intel_encoder->hpd_pin];
82a28bcf 2902 } else {
fee884ed 2903 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
82a28bcf 2904 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
cd569aed 2905 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
fee884ed 2906 enabled_irqs |= hpd_cpt[intel_encoder->hpd_pin];
82a28bcf 2907 }
7fe0b973 2908
fee884ed 2909 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
82a28bcf
DV
2910
2911 /*
2912 * Enable digital hotplug on the PCH, and configure the DP short pulse
2913 * duration to 2ms (which is the minimum in the Display Port spec)
2914 *
2915 * This register is the same on all known PCH chips.
2916 */
7fe0b973
KP
2917 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2918 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2919 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2920 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2921 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2922 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2923}
2924
d46da437
PZ
2925static void ibx_irq_postinstall(struct drm_device *dev)
2926{
2927 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
82a28bcf 2928 u32 mask;
e5868a31 2929
692a04cf
DV
2930 if (HAS_PCH_NOP(dev))
2931 return;
2932
8664281b
PZ
2933 if (HAS_PCH_IBX(dev)) {
2934 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
de032bf4 2935 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
8664281b
PZ
2936 } else {
2937 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2938
2939 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2940 }
ab5c608b 2941
d46da437
PZ
2942 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2943 I915_WRITE(SDEIMR, ~mask);
d46da437
PZ
2944}
2945
0a9a8c91
DV
2946static void gen5_gt_irq_postinstall(struct drm_device *dev)
2947{
2948 struct drm_i915_private *dev_priv = dev->dev_private;
2949 u32 pm_irqs, gt_irqs;
2950
2951 pm_irqs = gt_irqs = 0;
2952
2953 dev_priv->gt_irq_mask = ~0;
040d2baa 2954 if (HAS_L3_DPF(dev)) {
0a9a8c91 2955 /* L3 parity interrupt is always unmasked. */
35a85ac6
BW
2956 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
2957 gt_irqs |= GT_PARITY_ERROR(dev);
0a9a8c91
DV
2958 }
2959
2960 gt_irqs |= GT_RENDER_USER_INTERRUPT;
2961 if (IS_GEN5(dev)) {
2962 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
2963 ILK_BSD_USER_INTERRUPT;
2964 } else {
2965 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
2966 }
2967
2968 I915_WRITE(GTIIR, I915_READ(GTIIR));
2969 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2970 I915_WRITE(GTIER, gt_irqs);
2971 POSTING_READ(GTIER);
2972
2973 if (INTEL_INFO(dev)->gen >= 6) {
2974 pm_irqs |= GEN6_PM_RPS_EVENTS;
2975
2976 if (HAS_VEBOX(dev))
2977 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
2978
605cd25b 2979 dev_priv->pm_irq_mask = 0xffffffff;
0a9a8c91 2980 I915_WRITE(GEN6_PMIIR, I915_READ(GEN6_PMIIR));
605cd25b 2981 I915_WRITE(GEN6_PMIMR, dev_priv->pm_irq_mask);
0a9a8c91
DV
2982 I915_WRITE(GEN6_PMIER, pm_irqs);
2983 POSTING_READ(GEN6_PMIER);
2984 }
2985}
2986
f71d4af4 2987static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d 2988{
4bc9d430 2989 unsigned long irqflags;
036a4a7d 2990 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8e76f8dc
PZ
2991 u32 display_mask, extra_mask;
2992
2993 if (INTEL_INFO(dev)->gen >= 7) {
2994 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
2995 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
2996 DE_PLANEB_FLIP_DONE_IVB |
2997 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB |
2998 DE_ERR_INT_IVB);
2999 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
3000 DE_PIPEA_VBLANK_IVB);
3001
3002 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
3003 } else {
3004 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3005 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
5b3a856b
DV
3006 DE_AUX_CHANNEL_A |
3007 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3008 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3009 DE_POISON);
8e76f8dc
PZ
3010 extra_mask = DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT;
3011 }
036a4a7d 3012
1ec14ad3 3013 dev_priv->irq_mask = ~display_mask;
036a4a7d
ZW
3014
3015 /* should always can generate irq */
3016 I915_WRITE(DEIIR, I915_READ(DEIIR));
1ec14ad3 3017 I915_WRITE(DEIMR, dev_priv->irq_mask);
8e76f8dc 3018 I915_WRITE(DEIER, display_mask | extra_mask);
3143a2bf 3019 POSTING_READ(DEIER);
036a4a7d 3020
0a9a8c91 3021 gen5_gt_irq_postinstall(dev);
036a4a7d 3022
d46da437 3023 ibx_irq_postinstall(dev);
7fe0b973 3024
f97108d1 3025 if (IS_IRONLAKE_M(dev)) {
6005ce42
DV
3026 /* Enable PCU event interrupts
3027 *
3028 * spinlocking not required here for correctness since interrupt
4bc9d430
DV
3029 * setup is guaranteed to run in single-threaded context. But we
3030 * need it to make the assert_spin_locked happy. */
3031 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f97108d1 3032 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
4bc9d430 3033 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
f97108d1
JB
3034 }
3035
036a4a7d
ZW
3036 return 0;
3037}
3038
f8b79e58
ID
3039static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3040{
3041 u32 pipestat_mask;
3042 u32 iir_mask;
3043
3044 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3045 PIPE_FIFO_UNDERRUN_STATUS;
3046
3047 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3048 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3049 POSTING_READ(PIPESTAT(PIPE_A));
3050
3051 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3052 PIPE_CRC_DONE_INTERRUPT_STATUS;
3053
3054 i915_enable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3055 PIPE_GMBUS_INTERRUPT_STATUS);
3056 i915_enable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3057
3058 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3059 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3060 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
3061 dev_priv->irq_mask &= ~iir_mask;
3062
3063 I915_WRITE(VLV_IIR, iir_mask);
3064 I915_WRITE(VLV_IIR, iir_mask);
3065 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3066 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3067 POSTING_READ(VLV_IER);
3068}
3069
3070static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3071{
3072 u32 pipestat_mask;
3073 u32 iir_mask;
3074
3075 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3076 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3077 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
3078
3079 dev_priv->irq_mask |= iir_mask;
3080 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3081 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3082 I915_WRITE(VLV_IIR, iir_mask);
3083 I915_WRITE(VLV_IIR, iir_mask);
3084 POSTING_READ(VLV_IIR);
3085
3086 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3087 PIPE_CRC_DONE_INTERRUPT_STATUS;
3088
3089 i915_disable_pipestat(dev_priv, PIPE_A, pipestat_mask |
3090 PIPE_GMBUS_INTERRUPT_STATUS);
3091 i915_disable_pipestat(dev_priv, PIPE_B, pipestat_mask);
3092
3093 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3094 PIPE_FIFO_UNDERRUN_STATUS;
3095 I915_WRITE(PIPESTAT(PIPE_A), pipestat_mask);
3096 I915_WRITE(PIPESTAT(PIPE_B), pipestat_mask);
3097 POSTING_READ(PIPESTAT(PIPE_A));
3098}
3099
3100void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3101{
3102 assert_spin_locked(&dev_priv->irq_lock);
3103
3104 if (dev_priv->display_irqs_enabled)
3105 return;
3106
3107 dev_priv->display_irqs_enabled = true;
3108
3109 if (dev_priv->dev->irq_enabled)
3110 valleyview_display_irqs_install(dev_priv);
3111}
3112
3113void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3114{
3115 assert_spin_locked(&dev_priv->irq_lock);
3116
3117 if (!dev_priv->display_irqs_enabled)
3118 return;
3119
3120 dev_priv->display_irqs_enabled = false;
3121
3122 if (dev_priv->dev->irq_enabled)
3123 valleyview_display_irqs_uninstall(dev_priv);
3124}
3125
7e231dbe
JB
3126static int valleyview_irq_postinstall(struct drm_device *dev)
3127{
3128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
b79480ba 3129 unsigned long irqflags;
7e231dbe 3130
f8b79e58 3131 dev_priv->irq_mask = ~0;
7e231dbe 3132
20afbda2
DV
3133 I915_WRITE(PORT_HOTPLUG_EN, 0);
3134 POSTING_READ(PORT_HOTPLUG_EN);
3135
7e231dbe 3136 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
f8b79e58 3137 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
7e231dbe 3138 I915_WRITE(VLV_IIR, 0xffffffff);
7e231dbe
JB
3139 POSTING_READ(VLV_IER);
3140
b79480ba
DV
3141 /* Interrupt setup is already guaranteed to be single-threaded, this is
3142 * just to make the assert_spin_locked check happy. */
3143 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
f8b79e58
ID
3144 if (dev_priv->display_irqs_enabled)
3145 valleyview_display_irqs_install(dev_priv);
b79480ba 3146 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
31acc7f5 3147
7e231dbe
JB
3148 I915_WRITE(VLV_IIR, 0xffffffff);
3149 I915_WRITE(VLV_IIR, 0xffffffff);
3150
0a9a8c91 3151 gen5_gt_irq_postinstall(dev);
7e231dbe
JB
3152
3153 /* ack & enable invalid PTE error interrupts */
3154#if 0 /* FIXME: add support to irq handler for checking these bits */
3155 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3156 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3157#endif
3158
3159 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
20afbda2
DV
3160
3161 return 0;
3162}
3163
abd58f01
BW
3164static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3165{
3166 int i;
3167
3168 /* These are interrupts we'll toggle with the ring mask register */
3169 uint32_t gt_interrupts[] = {
3170 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
3171 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
3172 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
3173 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3174 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
3175 0,
3176 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT
3177 };
3178
3179 for (i = 0; i < ARRAY_SIZE(gt_interrupts); i++) {
3180 u32 tmp = I915_READ(GEN8_GT_IIR(i));
3181 if (tmp)
3182 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3183 i, tmp);
3184 I915_WRITE(GEN8_GT_IMR(i), ~gt_interrupts[i]);
3185 I915_WRITE(GEN8_GT_IER(i), gt_interrupts[i]);
3186 }
3187 POSTING_READ(GEN8_GT_IER(0));
3188}
3189
3190static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3191{
3192 struct drm_device *dev = dev_priv->dev;
13b3a0a7
DV
3193 uint32_t de_pipe_masked = GEN8_PIPE_FLIP_DONE |
3194 GEN8_PIPE_CDCLK_CRC_DONE |
3195 GEN8_PIPE_FIFO_UNDERRUN |
3196 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
3197 uint32_t de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK;
abd58f01 3198 int pipe;
13b3a0a7
DV
3199 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3200 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3201 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
abd58f01
BW
3202
3203 for_each_pipe(pipe) {
3204 u32 tmp = I915_READ(GEN8_DE_PIPE_IIR(pipe));
3205 if (tmp)
3206 DRM_ERROR("Interrupt (%d) should have been masked in pre-install 0x%08x\n",
3207 pipe, tmp);
3208 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
3209 I915_WRITE(GEN8_DE_PIPE_IER(pipe), de_pipe_enables);
3210 }
3211 POSTING_READ(GEN8_DE_PIPE_ISR(0));
3212
6d766f02
DV
3213 I915_WRITE(GEN8_DE_PORT_IMR, ~GEN8_AUX_CHANNEL_A);
3214 I915_WRITE(GEN8_DE_PORT_IER, GEN8_AUX_CHANNEL_A);
abd58f01
BW
3215 POSTING_READ(GEN8_DE_PORT_IER);
3216}
3217
3218static int gen8_irq_postinstall(struct drm_device *dev)
3219{
3220 struct drm_i915_private *dev_priv = dev->dev_private;
3221
3222 gen8_gt_irq_postinstall(dev_priv);
3223 gen8_de_irq_postinstall(dev_priv);
3224
3225 ibx_irq_postinstall(dev);
3226
3227 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3228 POSTING_READ(GEN8_MASTER_IRQ);
3229
3230 return 0;
3231}
3232
3233static void gen8_irq_uninstall(struct drm_device *dev)
3234{
3235 struct drm_i915_private *dev_priv = dev->dev_private;
3236 int pipe;
3237
3238 if (!dev_priv)
3239 return;
3240
abd58f01
BW
3241 I915_WRITE(GEN8_MASTER_IRQ, 0);
3242
3243#define GEN8_IRQ_FINI_NDX(type, which) do { \
3244 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
3245 I915_WRITE(GEN8_##type##_IER(which), 0); \
3246 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
3247 } while (0)
3248
3249#define GEN8_IRQ_FINI(type) do { \
3250 I915_WRITE(GEN8_##type##_IMR, 0xffffffff); \
3251 I915_WRITE(GEN8_##type##_IER, 0); \
3252 I915_WRITE(GEN8_##type##_IIR, 0xffffffff); \
3253 } while (0)
3254
3255 GEN8_IRQ_FINI_NDX(GT, 0);
3256 GEN8_IRQ_FINI_NDX(GT, 1);
3257 GEN8_IRQ_FINI_NDX(GT, 2);
3258 GEN8_IRQ_FINI_NDX(GT, 3);
3259
3260 for_each_pipe(pipe) {
3261 GEN8_IRQ_FINI_NDX(DE_PIPE, pipe);
3262 }
3263
3264 GEN8_IRQ_FINI(DE_PORT);
3265 GEN8_IRQ_FINI(DE_MISC);
3266 GEN8_IRQ_FINI(PCU);
3267#undef GEN8_IRQ_FINI
3268#undef GEN8_IRQ_FINI_NDX
3269
3270 POSTING_READ(GEN8_PCU_IIR);
3271}
3272
7e231dbe
JB
3273static void valleyview_irq_uninstall(struct drm_device *dev)
3274{
3275 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
f8b79e58 3276 unsigned long irqflags;
7e231dbe
JB
3277 int pipe;
3278
3279 if (!dev_priv)
3280 return;
3281
3ca1cced 3282 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3283
7e231dbe
JB
3284 for_each_pipe(pipe)
3285 I915_WRITE(PIPESTAT(pipe), 0xffff);
3286
3287 I915_WRITE(HWSTAM, 0xffffffff);
3288 I915_WRITE(PORT_HOTPLUG_EN, 0);
3289 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
f8b79e58
ID
3290
3291 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3292 if (dev_priv->display_irqs_enabled)
3293 valleyview_display_irqs_uninstall(dev_priv);
3294 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3295
3296 dev_priv->irq_mask = 0;
3297
7e231dbe
JB
3298 I915_WRITE(VLV_IIR, 0xffffffff);
3299 I915_WRITE(VLV_IMR, 0xffffffff);
3300 I915_WRITE(VLV_IER, 0x0);
3301 POSTING_READ(VLV_IER);
3302}
3303
f71d4af4 3304static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
3305{
3306 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
4697995b
JB
3307
3308 if (!dev_priv)
3309 return;
3310
3ca1cced 3311 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3312
036a4a7d
ZW
3313 I915_WRITE(HWSTAM, 0xffffffff);
3314
3315 I915_WRITE(DEIMR, 0xffffffff);
3316 I915_WRITE(DEIER, 0x0);
3317 I915_WRITE(DEIIR, I915_READ(DEIIR));
8664281b
PZ
3318 if (IS_GEN7(dev))
3319 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
036a4a7d
ZW
3320
3321 I915_WRITE(GTIMR, 0xffffffff);
3322 I915_WRITE(GTIER, 0x0);
3323 I915_WRITE(GTIIR, I915_READ(GTIIR));
192aac1f 3324
ab5c608b
BW
3325 if (HAS_PCH_NOP(dev))
3326 return;
3327
192aac1f
KP
3328 I915_WRITE(SDEIMR, 0xffffffff);
3329 I915_WRITE(SDEIER, 0x0);
3330 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
8664281b
PZ
3331 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3332 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
036a4a7d
ZW
3333}
3334
a266c7d5 3335static void i8xx_irq_preinstall(struct drm_device * dev)
1da177e4
LT
3336{
3337 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
9db4a9c7 3338 int pipe;
91e3738e 3339
9db4a9c7
JB
3340 for_each_pipe(pipe)
3341 I915_WRITE(PIPESTAT(pipe), 0);
a266c7d5
CW
3342 I915_WRITE16(IMR, 0xffff);
3343 I915_WRITE16(IER, 0x0);
3344 POSTING_READ16(IER);
c2798b19
CW
3345}
3346
3347static int i8xx_irq_postinstall(struct drm_device *dev)
3348{
3349 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
379ef82d 3350 unsigned long irqflags;
c2798b19 3351
c2798b19
CW
3352 I915_WRITE16(EMR,
3353 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3354
3355 /* Unmask the interrupts that we always want on. */
3356 dev_priv->irq_mask =
3357 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3358 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3359 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3360 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3361 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3362 I915_WRITE16(IMR, dev_priv->irq_mask);
3363
3364 I915_WRITE16(IER,
3365 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3366 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3367 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3368 I915_USER_INTERRUPT);
3369 POSTING_READ16(IER);
3370
379ef82d
DV
3371 /* Interrupt setup is already guaranteed to be single-threaded, this is
3372 * just to make the assert_spin_locked check happy. */
3373 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3374 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3375 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3376 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3377
c2798b19
CW
3378 return 0;
3379}
3380
90a72f87
VS
3381/*
3382 * Returns true when a page flip has completed.
3383 */
3384static bool i8xx_handle_vblank(struct drm_device *dev,
1f1c2e24 3385 int plane, int pipe, u32 iir)
90a72f87
VS
3386{
3387 drm_i915_private_t *dev_priv = dev->dev_private;
1f1c2e24 3388 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
90a72f87
VS
3389
3390 if (!drm_handle_vblank(dev, pipe))
3391 return false;
3392
3393 if ((iir & flip_pending) == 0)
3394 return false;
3395
1f1c2e24 3396 intel_prepare_page_flip(dev, plane);
90a72f87
VS
3397
3398 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3399 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3400 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3401 * the flip is completed (no longer pending). Since this doesn't raise
3402 * an interrupt per se, we watch for the change at vblank.
3403 */
3404 if (I915_READ16(ISR) & flip_pending)
3405 return false;
3406
3407 intel_finish_page_flip(dev, pipe);
3408
3409 return true;
3410}
3411
ff1f525e 3412static irqreturn_t i8xx_irq_handler(int irq, void *arg)
c2798b19
CW
3413{
3414 struct drm_device *dev = (struct drm_device *) arg;
3415 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
c2798b19
CW
3416 u16 iir, new_iir;
3417 u32 pipe_stats[2];
3418 unsigned long irqflags;
c2798b19
CW
3419 int pipe;
3420 u16 flip_mask =
3421 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3422 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
3423
c2798b19
CW
3424 iir = I915_READ16(IIR);
3425 if (iir == 0)
3426 return IRQ_NONE;
3427
3428 while (iir & ~flip_mask) {
3429 /* Can't rely on pipestat interrupt bit in iir as it might
3430 * have been cleared after the pipestat interrupt was received.
3431 * It doesn't set the bit in iir again, but it still produces
3432 * interrupts (for non-MSI).
3433 */
3434 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3435 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3436 i915_handle_error(dev, false,
3437 "Command parser error, iir 0x%08x",
3438 iir);
c2798b19
CW
3439
3440 for_each_pipe(pipe) {
3441 int reg = PIPESTAT(pipe);
3442 pipe_stats[pipe] = I915_READ(reg);
3443
3444 /*
3445 * Clear the PIPE*STAT regs before the IIR
3446 */
2d9d2b0b 3447 if (pipe_stats[pipe] & 0x8000ffff)
c2798b19 3448 I915_WRITE(reg, pipe_stats[pipe]);
c2798b19
CW
3449 }
3450 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3451
3452 I915_WRITE16(IIR, iir & ~flip_mask);
3453 new_iir = I915_READ16(IIR); /* Flush posted writes */
3454
d05c617e 3455 i915_update_dri1_breadcrumb(dev);
c2798b19
CW
3456
3457 if (iir & I915_USER_INTERRUPT)
3458 notify_ring(dev, &dev_priv->ring[RCS]);
3459
4356d586 3460 for_each_pipe(pipe) {
1f1c2e24 3461 int plane = pipe;
3a77c4c4 3462 if (HAS_FBC(dev))
1f1c2e24
VS
3463 plane = !plane;
3464
4356d586 3465 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
1f1c2e24
VS
3466 i8xx_handle_vblank(dev, plane, pipe, iir))
3467 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
c2798b19 3468
4356d586 3469 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3470 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3471
3472 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3473 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3474 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
4356d586 3475 }
c2798b19
CW
3476
3477 iir = new_iir;
3478 }
3479
3480 return IRQ_HANDLED;
3481}
3482
3483static void i8xx_irq_uninstall(struct drm_device * dev)
3484{
3485 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3486 int pipe;
3487
c2798b19
CW
3488 for_each_pipe(pipe) {
3489 /* Clear enable bits; then clear status bits */
3490 I915_WRITE(PIPESTAT(pipe), 0);
3491 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3492 }
3493 I915_WRITE16(IMR, 0xffff);
3494 I915_WRITE16(IER, 0x0);
3495 I915_WRITE16(IIR, I915_READ16(IIR));
3496}
3497
a266c7d5
CW
3498static void i915_irq_preinstall(struct drm_device * dev)
3499{
3500 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3501 int pipe;
3502
a266c7d5
CW
3503 if (I915_HAS_HOTPLUG(dev)) {
3504 I915_WRITE(PORT_HOTPLUG_EN, 0);
3505 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3506 }
3507
00d98ebd 3508 I915_WRITE16(HWSTAM, 0xeffe);
a266c7d5
CW
3509 for_each_pipe(pipe)
3510 I915_WRITE(PIPESTAT(pipe), 0);
3511 I915_WRITE(IMR, 0xffffffff);
3512 I915_WRITE(IER, 0x0);
3513 POSTING_READ(IER);
3514}
3515
3516static int i915_irq_postinstall(struct drm_device *dev)
3517{
3518 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
38bde180 3519 u32 enable_mask;
379ef82d 3520 unsigned long irqflags;
a266c7d5 3521
38bde180
CW
3522 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3523
3524 /* Unmask the interrupts that we always want on. */
3525 dev_priv->irq_mask =
3526 ~(I915_ASLE_INTERRUPT |
3527 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3528 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3529 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3530 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3531 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3532
3533 enable_mask =
3534 I915_ASLE_INTERRUPT |
3535 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3536 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3537 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
3538 I915_USER_INTERRUPT;
3539
a266c7d5 3540 if (I915_HAS_HOTPLUG(dev)) {
20afbda2
DV
3541 I915_WRITE(PORT_HOTPLUG_EN, 0);
3542 POSTING_READ(PORT_HOTPLUG_EN);
3543
a266c7d5
CW
3544 /* Enable in IER... */
3545 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
3546 /* and unmask in IMR */
3547 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
3548 }
3549
a266c7d5
CW
3550 I915_WRITE(IMR, dev_priv->irq_mask);
3551 I915_WRITE(IER, enable_mask);
3552 POSTING_READ(IER);
3553
f49e38dd 3554 i915_enable_asle_pipestat(dev);
20afbda2 3555
379ef82d
DV
3556 /* Interrupt setup is already guaranteed to be single-threaded, this is
3557 * just to make the assert_spin_locked check happy. */
3558 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3559 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3560 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
379ef82d
DV
3561 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3562
20afbda2
DV
3563 return 0;
3564}
3565
90a72f87
VS
3566/*
3567 * Returns true when a page flip has completed.
3568 */
3569static bool i915_handle_vblank(struct drm_device *dev,
3570 int plane, int pipe, u32 iir)
3571{
3572 drm_i915_private_t *dev_priv = dev->dev_private;
3573 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
3574
3575 if (!drm_handle_vblank(dev, pipe))
3576 return false;
3577
3578 if ((iir & flip_pending) == 0)
3579 return false;
3580
3581 intel_prepare_page_flip(dev, plane);
3582
3583 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3584 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3585 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3586 * the flip is completed (no longer pending). Since this doesn't raise
3587 * an interrupt per se, we watch for the change at vblank.
3588 */
3589 if (I915_READ(ISR) & flip_pending)
3590 return false;
3591
3592 intel_finish_page_flip(dev, pipe);
3593
3594 return true;
3595}
3596
ff1f525e 3597static irqreturn_t i915_irq_handler(int irq, void *arg)
a266c7d5
CW
3598{
3599 struct drm_device *dev = (struct drm_device *) arg;
3600 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8291ee90 3601 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
a266c7d5 3602 unsigned long irqflags;
38bde180
CW
3603 u32 flip_mask =
3604 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3605 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
38bde180 3606 int pipe, ret = IRQ_NONE;
a266c7d5 3607
a266c7d5 3608 iir = I915_READ(IIR);
38bde180
CW
3609 do {
3610 bool irq_received = (iir & ~flip_mask) != 0;
8291ee90 3611 bool blc_event = false;
a266c7d5
CW
3612
3613 /* Can't rely on pipestat interrupt bit in iir as it might
3614 * have been cleared after the pipestat interrupt was received.
3615 * It doesn't set the bit in iir again, but it still produces
3616 * interrupts (for non-MSI).
3617 */
3618 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3619 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3620 i915_handle_error(dev, false,
3621 "Command parser error, iir 0x%08x",
3622 iir);
a266c7d5
CW
3623
3624 for_each_pipe(pipe) {
3625 int reg = PIPESTAT(pipe);
3626 pipe_stats[pipe] = I915_READ(reg);
3627
38bde180 3628 /* Clear the PIPE*STAT regs before the IIR */
a266c7d5 3629 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3630 I915_WRITE(reg, pipe_stats[pipe]);
38bde180 3631 irq_received = true;
a266c7d5
CW
3632 }
3633 }
3634 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3635
3636 if (!irq_received)
3637 break;
3638
a266c7d5
CW
3639 /* Consume port. Then clear IIR or we'll miss events */
3640 if ((I915_HAS_HOTPLUG(dev)) &&
3641 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3642 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04 3643 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
a266c7d5 3644
91d131d2
DV
3645 intel_hpd_irq_handler(dev, hotplug_trigger, hpd_status_i915);
3646
a266c7d5 3647 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
38bde180 3648 POSTING_READ(PORT_HOTPLUG_STAT);
a266c7d5
CW
3649 }
3650
38bde180 3651 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3652 new_iir = I915_READ(IIR); /* Flush posted writes */
3653
a266c7d5
CW
3654 if (iir & I915_USER_INTERRUPT)
3655 notify_ring(dev, &dev_priv->ring[RCS]);
a266c7d5 3656
a266c7d5 3657 for_each_pipe(pipe) {
38bde180 3658 int plane = pipe;
3a77c4c4 3659 if (HAS_FBC(dev))
38bde180 3660 plane = !plane;
90a72f87 3661
8291ee90 3662 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3663 i915_handle_vblank(dev, plane, pipe, iir))
3664 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
a266c7d5
CW
3665
3666 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3667 blc_event = true;
4356d586
DV
3668
3669 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3670 i9xx_pipe_crc_irq_handler(dev, pipe);
2d9d2b0b
VS
3671
3672 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3673 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3674 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
a266c7d5
CW
3675 }
3676
a266c7d5
CW
3677 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3678 intel_opregion_asle_intr(dev);
3679
3680 /* With MSI, interrupts are only generated when iir
3681 * transitions from zero to nonzero. If another bit got
3682 * set while we were handling the existing iir bits, then
3683 * we would never get another interrupt.
3684 *
3685 * This is fine on non-MSI as well, as if we hit this path
3686 * we avoid exiting the interrupt handler only to generate
3687 * another one.
3688 *
3689 * Note that for MSI this could cause a stray interrupt report
3690 * if an interrupt landed in the time between writing IIR and
3691 * the posting read. This should be rare enough to never
3692 * trigger the 99% of 100,000 interrupts test for disabling
3693 * stray interrupts.
3694 */
38bde180 3695 ret = IRQ_HANDLED;
a266c7d5 3696 iir = new_iir;
38bde180 3697 } while (iir & ~flip_mask);
a266c7d5 3698
d05c617e 3699 i915_update_dri1_breadcrumb(dev);
8291ee90 3700
a266c7d5
CW
3701 return ret;
3702}
3703
3704static void i915_irq_uninstall(struct drm_device * dev)
3705{
3706 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3707 int pipe;
3708
3ca1cced 3709 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3710
a266c7d5
CW
3711 if (I915_HAS_HOTPLUG(dev)) {
3712 I915_WRITE(PORT_HOTPLUG_EN, 0);
3713 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3714 }
3715
00d98ebd 3716 I915_WRITE16(HWSTAM, 0xffff);
55b39755
CW
3717 for_each_pipe(pipe) {
3718 /* Clear enable bits; then clear status bits */
a266c7d5 3719 I915_WRITE(PIPESTAT(pipe), 0);
55b39755
CW
3720 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3721 }
a266c7d5
CW
3722 I915_WRITE(IMR, 0xffffffff);
3723 I915_WRITE(IER, 0x0);
3724
a266c7d5
CW
3725 I915_WRITE(IIR, I915_READ(IIR));
3726}
3727
3728static void i965_irq_preinstall(struct drm_device * dev)
3729{
3730 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3731 int pipe;
3732
adca4730
CW
3733 I915_WRITE(PORT_HOTPLUG_EN, 0);
3734 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3735
3736 I915_WRITE(HWSTAM, 0xeffe);
3737 for_each_pipe(pipe)
3738 I915_WRITE(PIPESTAT(pipe), 0);
3739 I915_WRITE(IMR, 0xffffffff);
3740 I915_WRITE(IER, 0x0);
3741 POSTING_READ(IER);
3742}
3743
3744static int i965_irq_postinstall(struct drm_device *dev)
3745{
3746 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
bbba0a97 3747 u32 enable_mask;
a266c7d5 3748 u32 error_mask;
b79480ba 3749 unsigned long irqflags;
a266c7d5 3750
a266c7d5 3751 /* Unmask the interrupts that we always want on. */
bbba0a97 3752 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
adca4730 3753 I915_DISPLAY_PORT_INTERRUPT |
bbba0a97
CW
3754 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3755 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3756 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3757 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3758 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3759
3760 enable_mask = ~dev_priv->irq_mask;
21ad8330
VS
3761 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3762 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
bbba0a97
CW
3763 enable_mask |= I915_USER_INTERRUPT;
3764
3765 if (IS_G4X(dev))
3766 enable_mask |= I915_BSD_USER_INTERRUPT;
a266c7d5 3767
b79480ba
DV
3768 /* Interrupt setup is already guaranteed to be single-threaded, this is
3769 * just to make the assert_spin_locked check happy. */
3770 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
755e9019
ID
3771 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3772 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3773 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
b79480ba 3774 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
a266c7d5 3775
a266c7d5
CW
3776 /*
3777 * Enable some error detection, note the instruction error mask
3778 * bit is reserved, so we leave it masked.
3779 */
3780 if (IS_G4X(dev)) {
3781 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3782 GM45_ERROR_MEM_PRIV |
3783 GM45_ERROR_CP_PRIV |
3784 I915_ERROR_MEMORY_REFRESH);
3785 } else {
3786 error_mask = ~(I915_ERROR_PAGE_TABLE |
3787 I915_ERROR_MEMORY_REFRESH);
3788 }
3789 I915_WRITE(EMR, error_mask);
3790
3791 I915_WRITE(IMR, dev_priv->irq_mask);
3792 I915_WRITE(IER, enable_mask);
3793 POSTING_READ(IER);
3794
20afbda2
DV
3795 I915_WRITE(PORT_HOTPLUG_EN, 0);
3796 POSTING_READ(PORT_HOTPLUG_EN);
3797
f49e38dd 3798 i915_enable_asle_pipestat(dev);
20afbda2
DV
3799
3800 return 0;
3801}
3802
bac56d5b 3803static void i915_hpd_irq_setup(struct drm_device *dev)
20afbda2
DV
3804{
3805 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e5868a31 3806 struct drm_mode_config *mode_config = &dev->mode_config;
cd569aed 3807 struct intel_encoder *intel_encoder;
20afbda2
DV
3808 u32 hotplug_en;
3809
b5ea2d56
DV
3810 assert_spin_locked(&dev_priv->irq_lock);
3811
bac56d5b
EE
3812 if (I915_HAS_HOTPLUG(dev)) {
3813 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3814 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3815 /* Note HDMI and DP share hotplug bits */
e5868a31 3816 /* enable bits are the same for all generations */
cd569aed
EE
3817 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3818 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3819 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
bac56d5b
EE
3820 /* Programming the CRT detection parameters tends
3821 to generate a spurious hotplug event about three
3822 seconds later. So just do it once.
3823 */
3824 if (IS_G4X(dev))
3825 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
85fc95ba 3826 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
bac56d5b 3827 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
a266c7d5 3828
bac56d5b
EE
3829 /* Ignore TV since it's buggy */
3830 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3831 }
a266c7d5
CW
3832}
3833
ff1f525e 3834static irqreturn_t i965_irq_handler(int irq, void *arg)
a266c7d5
CW
3835{
3836 struct drm_device *dev = (struct drm_device *) arg;
3837 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
a266c7d5
CW
3838 u32 iir, new_iir;
3839 u32 pipe_stats[I915_MAX_PIPES];
a266c7d5 3840 unsigned long irqflags;
a266c7d5 3841 int ret = IRQ_NONE, pipe;
21ad8330
VS
3842 u32 flip_mask =
3843 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3844 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
a266c7d5 3845
a266c7d5
CW
3846 iir = I915_READ(IIR);
3847
a266c7d5 3848 for (;;) {
501e01d7 3849 bool irq_received = (iir & ~flip_mask) != 0;
2c8ba29f
CW
3850 bool blc_event = false;
3851
a266c7d5
CW
3852 /* Can't rely on pipestat interrupt bit in iir as it might
3853 * have been cleared after the pipestat interrupt was received.
3854 * It doesn't set the bit in iir again, but it still produces
3855 * interrupts (for non-MSI).
3856 */
3857 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3858 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
58174462
MK
3859 i915_handle_error(dev, false,
3860 "Command parser error, iir 0x%08x",
3861 iir);
a266c7d5
CW
3862
3863 for_each_pipe(pipe) {
3864 int reg = PIPESTAT(pipe);
3865 pipe_stats[pipe] = I915_READ(reg);
3866
3867 /*
3868 * Clear the PIPE*STAT regs before the IIR
3869 */
3870 if (pipe_stats[pipe] & 0x8000ffff) {
a266c7d5 3871 I915_WRITE(reg, pipe_stats[pipe]);
501e01d7 3872 irq_received = true;
a266c7d5
CW
3873 }
3874 }
3875 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3876
3877 if (!irq_received)
3878 break;
3879
3880 ret = IRQ_HANDLED;
3881
3882 /* Consume port. Then clear IIR or we'll miss events */
adca4730 3883 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
a266c7d5 3884 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
b543fb04
EE
3885 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3886 HOTPLUG_INT_STATUS_G4X :
4f7fd709 3887 HOTPLUG_INT_STATUS_I915);
a266c7d5 3888
91d131d2 3889 intel_hpd_irq_handler(dev, hotplug_trigger,
704cfb87 3890 IS_G4X(dev) ? hpd_status_g4x : hpd_status_i915);
91d131d2 3891
4aeebd74
DV
3892 if (IS_G4X(dev) &&
3893 (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X))
3894 dp_aux_irq_handler(dev);
3895
a266c7d5
CW
3896 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3897 I915_READ(PORT_HOTPLUG_STAT);
3898 }
3899
21ad8330 3900 I915_WRITE(IIR, iir & ~flip_mask);
a266c7d5
CW
3901 new_iir = I915_READ(IIR); /* Flush posted writes */
3902
a266c7d5
CW
3903 if (iir & I915_USER_INTERRUPT)
3904 notify_ring(dev, &dev_priv->ring[RCS]);
3905 if (iir & I915_BSD_USER_INTERRUPT)
3906 notify_ring(dev, &dev_priv->ring[VCS]);
3907
a266c7d5 3908 for_each_pipe(pipe) {
2c8ba29f 3909 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
90a72f87
VS
3910 i915_handle_vblank(dev, pipe, pipe, iir))
3911 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
a266c7d5
CW
3912
3913 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3914 blc_event = true;
4356d586
DV
3915
3916 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
277de95e 3917 i9xx_pipe_crc_irq_handler(dev, pipe);
a266c7d5 3918
2d9d2b0b
VS
3919 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS &&
3920 intel_set_cpu_fifo_underrun_reporting(dev, pipe, false))
fc2c807b 3921 DRM_ERROR("pipe %c underrun\n", pipe_name(pipe));
2d9d2b0b 3922 }
a266c7d5
CW
3923
3924 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3925 intel_opregion_asle_intr(dev);
3926
515ac2bb
DV
3927 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3928 gmbus_irq_handler(dev);
3929
a266c7d5
CW
3930 /* With MSI, interrupts are only generated when iir
3931 * transitions from zero to nonzero. If another bit got
3932 * set while we were handling the existing iir bits, then
3933 * we would never get another interrupt.
3934 *
3935 * This is fine on non-MSI as well, as if we hit this path
3936 * we avoid exiting the interrupt handler only to generate
3937 * another one.
3938 *
3939 * Note that for MSI this could cause a stray interrupt report
3940 * if an interrupt landed in the time between writing IIR and
3941 * the posting read. This should be rare enough to never
3942 * trigger the 99% of 100,000 interrupts test for disabling
3943 * stray interrupts.
3944 */
3945 iir = new_iir;
3946 }
3947
d05c617e 3948 i915_update_dri1_breadcrumb(dev);
2c8ba29f 3949
a266c7d5
CW
3950 return ret;
3951}
3952
3953static void i965_irq_uninstall(struct drm_device * dev)
3954{
3955 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3956 int pipe;
3957
3958 if (!dev_priv)
3959 return;
3960
3ca1cced 3961 intel_hpd_irq_uninstall(dev_priv);
ac4c16c5 3962
adca4730
CW
3963 I915_WRITE(PORT_HOTPLUG_EN, 0);
3964 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
a266c7d5
CW
3965
3966 I915_WRITE(HWSTAM, 0xffffffff);
3967 for_each_pipe(pipe)
3968 I915_WRITE(PIPESTAT(pipe), 0);
3969 I915_WRITE(IMR, 0xffffffff);
3970 I915_WRITE(IER, 0x0);
3971
3972 for_each_pipe(pipe)
3973 I915_WRITE(PIPESTAT(pipe),
3974 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3975 I915_WRITE(IIR, I915_READ(IIR));
3976}
3977
3ca1cced 3978static void intel_hpd_irq_reenable(unsigned long data)
ac4c16c5
EE
3979{
3980 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3981 struct drm_device *dev = dev_priv->dev;
3982 struct drm_mode_config *mode_config = &dev->mode_config;
3983 unsigned long irqflags;
3984 int i;
3985
3986 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3987 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3988 struct drm_connector *connector;
3989
3990 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3991 continue;
3992
3993 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3994
3995 list_for_each_entry(connector, &mode_config->connector_list, head) {
3996 struct intel_connector *intel_connector = to_intel_connector(connector);
3997
3998 if (intel_connector->encoder->hpd_pin == i) {
3999 if (connector->polled != intel_connector->polled)
4000 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
4001 drm_get_connector_name(connector));
4002 connector->polled = intel_connector->polled;
4003 if (!connector->polled)
4004 connector->polled = DRM_CONNECTOR_POLL_HPD;
4005 }
4006 }
4007 }
4008 if (dev_priv->display.hpd_irq_setup)
4009 dev_priv->display.hpd_irq_setup(dev);
4010 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4011}
4012
f71d4af4
JB
4013void intel_irq_init(struct drm_device *dev)
4014{
8b2e326d
CW
4015 struct drm_i915_private *dev_priv = dev->dev_private;
4016
4017 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
99584db3 4018 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
c6a828d3 4019 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
a4da4fa4 4020 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
8b2e326d 4021
99584db3
DV
4022 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
4023 i915_hangcheck_elapsed,
61bac78e 4024 (unsigned long) dev);
3ca1cced 4025 setup_timer(&dev_priv->hotplug_reenable_timer, intel_hpd_irq_reenable,
ac4c16c5 4026 (unsigned long) dev_priv);
61bac78e 4027
97a19a24 4028 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
9ee32fea 4029
4cdb83ec
VS
4030 if (IS_GEN2(dev)) {
4031 dev->max_vblank_count = 0;
4032 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
4033 } else if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
f71d4af4
JB
4034 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
4035 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
391f75e2
VS
4036 } else {
4037 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4038 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
f71d4af4
JB
4039 }
4040
c2baf4b7 4041 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
c3613de9 4042 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
c2baf4b7
VS
4043 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
4044 }
f71d4af4 4045
7e231dbe
JB
4046 if (IS_VALLEYVIEW(dev)) {
4047 dev->driver->irq_handler = valleyview_irq_handler;
4048 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4049 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4050 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4051 dev->driver->enable_vblank = valleyview_enable_vblank;
4052 dev->driver->disable_vblank = valleyview_disable_vblank;
fa00abe0 4053 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
abd58f01
BW
4054 } else if (IS_GEN8(dev)) {
4055 dev->driver->irq_handler = gen8_irq_handler;
4056 dev->driver->irq_preinstall = gen8_irq_preinstall;
4057 dev->driver->irq_postinstall = gen8_irq_postinstall;
4058 dev->driver->irq_uninstall = gen8_irq_uninstall;
4059 dev->driver->enable_vblank = gen8_enable_vblank;
4060 dev->driver->disable_vblank = gen8_disable_vblank;
4061 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4
JB
4062 } else if (HAS_PCH_SPLIT(dev)) {
4063 dev->driver->irq_handler = ironlake_irq_handler;
4064 dev->driver->irq_preinstall = ironlake_irq_preinstall;
4065 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4066 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4067 dev->driver->enable_vblank = ironlake_enable_vblank;
4068 dev->driver->disable_vblank = ironlake_disable_vblank;
82a28bcf 4069 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
f71d4af4 4070 } else {
c2798b19
CW
4071 if (INTEL_INFO(dev)->gen == 2) {
4072 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4073 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4074 dev->driver->irq_handler = i8xx_irq_handler;
4075 dev->driver->irq_uninstall = i8xx_irq_uninstall;
a266c7d5
CW
4076 } else if (INTEL_INFO(dev)->gen == 3) {
4077 dev->driver->irq_preinstall = i915_irq_preinstall;
4078 dev->driver->irq_postinstall = i915_irq_postinstall;
4079 dev->driver->irq_uninstall = i915_irq_uninstall;
4080 dev->driver->irq_handler = i915_irq_handler;
20afbda2 4081 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4082 } else {
a266c7d5
CW
4083 dev->driver->irq_preinstall = i965_irq_preinstall;
4084 dev->driver->irq_postinstall = i965_irq_postinstall;
4085 dev->driver->irq_uninstall = i965_irq_uninstall;
4086 dev->driver->irq_handler = i965_irq_handler;
bac56d5b 4087 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
c2798b19 4088 }
f71d4af4
JB
4089 dev->driver->enable_vblank = i915_enable_vblank;
4090 dev->driver->disable_vblank = i915_disable_vblank;
4091 }
4092}
20afbda2
DV
4093
4094void intel_hpd_init(struct drm_device *dev)
4095{
4096 struct drm_i915_private *dev_priv = dev->dev_private;
821450c6
EE
4097 struct drm_mode_config *mode_config = &dev->mode_config;
4098 struct drm_connector *connector;
b5ea2d56 4099 unsigned long irqflags;
821450c6 4100 int i;
20afbda2 4101
821450c6
EE
4102 for (i = 1; i < HPD_NUM_PINS; i++) {
4103 dev_priv->hpd_stats[i].hpd_cnt = 0;
4104 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
4105 }
4106 list_for_each_entry(connector, &mode_config->connector_list, head) {
4107 struct intel_connector *intel_connector = to_intel_connector(connector);
4108 connector->polled = intel_connector->polled;
4109 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
4110 connector->polled = DRM_CONNECTOR_POLL_HPD;
4111 }
b5ea2d56
DV
4112
4113 /* Interrupt setup is already guaranteed to be single-threaded, this is
4114 * just to make the assert_spin_locked checks happy. */
4115 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
20afbda2
DV
4116 if (dev_priv->display.hpd_irq_setup)
4117 dev_priv->display.hpd_irq_setup(dev);
b5ea2d56 4118 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
20afbda2 4119}
c67a470b
PZ
4120
4121/* Disable interrupts so we can allow Package C8+. */
4122void hsw_pc8_disable_interrupts(struct drm_device *dev)
4123{
4124 struct drm_i915_private *dev_priv = dev->dev_private;
4125 unsigned long irqflags;
4126
4127 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4128
4129 dev_priv->pc8.regsave.deimr = I915_READ(DEIMR);
4130 dev_priv->pc8.regsave.sdeimr = I915_READ(SDEIMR);
4131 dev_priv->pc8.regsave.gtimr = I915_READ(GTIMR);
4132 dev_priv->pc8.regsave.gtier = I915_READ(GTIER);
4133 dev_priv->pc8.regsave.gen6_pmimr = I915_READ(GEN6_PMIMR);
4134
1f2d4531
PZ
4135 ironlake_disable_display_irq(dev_priv, 0xffffffff);
4136 ibx_disable_display_interrupt(dev_priv, 0xffffffff);
c67a470b
PZ
4137 ilk_disable_gt_irq(dev_priv, 0xffffffff);
4138 snb_disable_pm_irq(dev_priv, 0xffffffff);
4139
4140 dev_priv->pc8.irqs_disabled = true;
4141
4142 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4143}
4144
4145/* Restore interrupts so we can recover from Package C8+. */
4146void hsw_pc8_restore_interrupts(struct drm_device *dev)
4147{
4148 struct drm_i915_private *dev_priv = dev->dev_private;
4149 unsigned long irqflags;
1f2d4531 4150 uint32_t val;
c67a470b
PZ
4151
4152 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
4153
4154 val = I915_READ(DEIMR);
1f2d4531 4155 WARN(val != 0xffffffff, "DEIMR is 0x%08x\n", val);
c67a470b 4156
1f2d4531
PZ
4157 val = I915_READ(SDEIMR);
4158 WARN(val != 0xffffffff, "SDEIMR is 0x%08x\n", val);
c67a470b
PZ
4159
4160 val = I915_READ(GTIMR);
1f2d4531 4161 WARN(val != 0xffffffff, "GTIMR is 0x%08x\n", val);
c67a470b
PZ
4162
4163 val = I915_READ(GEN6_PMIMR);
1f2d4531 4164 WARN(val != 0xffffffff, "GEN6_PMIMR is 0x%08x\n", val);
c67a470b
PZ
4165
4166 dev_priv->pc8.irqs_disabled = false;
4167
4168 ironlake_enable_display_irq(dev_priv, ~dev_priv->pc8.regsave.deimr);
1f2d4531 4169 ibx_enable_display_interrupt(dev_priv, ~dev_priv->pc8.regsave.sdeimr);
c67a470b
PZ
4170 ilk_enable_gt_irq(dev_priv, ~dev_priv->pc8.regsave.gtimr);
4171 snb_enable_pm_irq(dev_priv, ~dev_priv->pc8.regsave.gen6_pmimr);
4172 I915_WRITE(GTIER, dev_priv->pc8.regsave.gtier);
4173
4174 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
4175}
This page took 1.455744 seconds and 5 git commands to generate.