drm/i915: Enable SandyBridge blitter ring
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_irq.c
CommitLineData
0d6aa60b 1/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
1da177e4 2 */
0d6aa60b 3/*
1da177e4
LT
4 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
bc54fd1a
DA
6 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
0d6aa60b 27 */
1da177e4 28
63eeaf38 29#include <linux/sysrq.h>
5a0e3ad6 30#include <linux/slab.h>
1da177e4
LT
31#include "drmP.h"
32#include "drm.h"
33#include "i915_drm.h"
34#include "i915_drv.h"
1c5d22f7 35#include "i915_trace.h"
79e53945 36#include "intel_drv.h"
1da177e4 37
1da177e4 38#define MAX_NOPID ((u32)~0)
1da177e4 39
7c463586
KP
40/**
41 * Interrupts that are always left unmasked.
42 *
43 * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
44 * we leave them always unmasked in IMR and then control enabling them through
45 * PIPESTAT alone.
46 */
6b95a207
KH
47#define I915_INTERRUPT_ENABLE_FIX \
48 (I915_ASLE_INTERRUPT | \
49 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
50 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
51 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
52 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
53 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
7c463586
KP
54
55/** Interrupts that we mask and unmask at runtime. */
d1b851fc 56#define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
7c463586 57
79e53945
JB
58#define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
59 PIPE_VBLANK_INTERRUPT_STATUS)
60
61#define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
62 PIPE_VBLANK_INTERRUPT_ENABLE)
63
64#define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
65 DRM_I915_VBLANK_PIPE_B)
66
036a4a7d 67void
f2b115e6 68ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
69{
70 if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
71 dev_priv->gt_irq_mask_reg &= ~mask;
72 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
73 (void) I915_READ(GTIMR);
74 }
75}
76
62fdfeaf 77void
f2b115e6 78ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
79{
80 if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
81 dev_priv->gt_irq_mask_reg |= mask;
82 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
83 (void) I915_READ(GTIMR);
84 }
85}
86
87/* For display hotplug interrupt */
995b6762 88static void
f2b115e6 89ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
90{
91 if ((dev_priv->irq_mask_reg & mask) != 0) {
92 dev_priv->irq_mask_reg &= ~mask;
93 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
94 (void) I915_READ(DEIMR);
95 }
96}
97
98static inline void
f2b115e6 99ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
036a4a7d
ZW
100{
101 if ((dev_priv->irq_mask_reg & mask) != mask) {
102 dev_priv->irq_mask_reg |= mask;
103 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
104 (void) I915_READ(DEIMR);
105 }
106}
107
8ee1c3db 108void
ed4cb414
EA
109i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
110{
111 if ((dev_priv->irq_mask_reg & mask) != 0) {
112 dev_priv->irq_mask_reg &= ~mask;
113 I915_WRITE(IMR, dev_priv->irq_mask_reg);
114 (void) I915_READ(IMR);
115 }
116}
117
62fdfeaf 118void
ed4cb414
EA
119i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
120{
121 if ((dev_priv->irq_mask_reg & mask) != mask) {
122 dev_priv->irq_mask_reg |= mask;
123 I915_WRITE(IMR, dev_priv->irq_mask_reg);
124 (void) I915_READ(IMR);
125 }
126}
127
7c463586
KP
128static inline u32
129i915_pipestat(int pipe)
130{
131 if (pipe == 0)
132 return PIPEASTAT;
133 if (pipe == 1)
134 return PIPEBSTAT;
9c84ba4e 135 BUG();
7c463586
KP
136}
137
138void
139i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
140{
141 if ((dev_priv->pipestat[pipe] & mask) != mask) {
142 u32 reg = i915_pipestat(pipe);
143
144 dev_priv->pipestat[pipe] |= mask;
145 /* Enable the interrupt, clear any pending status */
146 I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
147 (void) I915_READ(reg);
148 }
149}
150
151void
152i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
153{
154 if ((dev_priv->pipestat[pipe] & mask) != 0) {
155 u32 reg = i915_pipestat(pipe);
156
157 dev_priv->pipestat[pipe] &= ~mask;
158 I915_WRITE(reg, dev_priv->pipestat[pipe]);
159 (void) I915_READ(reg);
160 }
161}
162
01c66889
ZY
163/**
164 * intel_enable_asle - enable ASLE interrupt for OpRegion
165 */
166void intel_enable_asle (struct drm_device *dev)
167{
168 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
169
c619eed4 170 if (HAS_PCH_SPLIT(dev))
f2b115e6 171 ironlake_enable_display_irq(dev_priv, DE_GSE);
edcb49ca 172 else {
01c66889 173 i915_enable_pipestat(dev_priv, 1,
d874bcff 174 PIPE_LEGACY_BLC_EVENT_ENABLE);
a6c45cf0 175 if (INTEL_INFO(dev)->gen >= 4)
edcb49ca 176 i915_enable_pipestat(dev_priv, 0,
d874bcff 177 PIPE_LEGACY_BLC_EVENT_ENABLE);
edcb49ca 178 }
01c66889
ZY
179}
180
0a3e67a4
JB
181/**
182 * i915_pipe_enabled - check if a pipe is enabled
183 * @dev: DRM device
184 * @pipe: pipe to check
185 *
186 * Reading certain registers when the pipe is disabled can hang the chip.
187 * Use this routine to make sure the PLL is running and the pipe is active
188 * before reading such registers if unsure.
189 */
190static int
191i915_pipe_enabled(struct drm_device *dev, int pipe)
192{
193 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5eddb70b 194 return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
0a3e67a4
JB
195}
196
42f52ef8
KP
197/* Called from drm generic code, passed a 'crtc', which
198 * we use as a pipe index
199 */
200u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
0a3e67a4
JB
201{
202 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
203 unsigned long high_frame;
204 unsigned long low_frame;
5eddb70b 205 u32 high1, high2, low;
0a3e67a4
JB
206
207 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
208 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
209 "pipe %d\n", pipe);
0a3e67a4
JB
210 return 0;
211 }
212
5eddb70b
CW
213 high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
214 low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
215
0a3e67a4
JB
216 /*
217 * High & low register fields aren't synchronized, so make sure
218 * we get a low value that's stable across two reads of the high
219 * register.
220 */
221 do {
5eddb70b
CW
222 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
223 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
224 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
0a3e67a4
JB
225 } while (high1 != high2);
226
5eddb70b
CW
227 high1 >>= PIPE_FRAME_HIGH_SHIFT;
228 low >>= PIPE_FRAME_LOW_SHIFT;
229 return (high1 << 8) | low;
0a3e67a4
JB
230}
231
9880b7a5
JB
232u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
233{
234 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
235 int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
236
237 if (!i915_pipe_enabled(dev, pipe)) {
44d98a61
ZY
238 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
239 "pipe %d\n", pipe);
9880b7a5
JB
240 return 0;
241 }
242
243 return I915_READ(reg);
244}
245
5ca58282
JB
246/*
247 * Handle hotplug events outside the interrupt handler proper.
248 */
249static void i915_hotplug_work_func(struct work_struct *work)
250{
251 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
252 hotplug_work);
253 struct drm_device *dev = dev_priv->dev;
c31c4ba3 254 struct drm_mode_config *mode_config = &dev->mode_config;
4ef69c7a
CW
255 struct intel_encoder *encoder;
256
257 list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
258 if (encoder->hot_plug)
259 encoder->hot_plug(encoder);
260
5ca58282 261 /* Just fire off a uevent and let userspace tell us what to do */
eb1f8e4f 262 drm_helper_hpd_irq_event(dev);
5ca58282
JB
263}
264
f97108d1
JB
265static void i915_handle_rps_change(struct drm_device *dev)
266{
267 drm_i915_private_t *dev_priv = dev->dev_private;
b5b72e89 268 u32 busy_up, busy_down, max_avg, min_avg;
f97108d1
JB
269 u8 new_delay = dev_priv->cur_delay;
270
7648fa99 271 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
b5b72e89
MG
272 busy_up = I915_READ(RCPREVBSYTUPAVG);
273 busy_down = I915_READ(RCPREVBSYTDNAVG);
f97108d1
JB
274 max_avg = I915_READ(RCBMAXAVG);
275 min_avg = I915_READ(RCBMINAVG);
276
277 /* Handle RCS change request from hw */
b5b72e89 278 if (busy_up > max_avg) {
f97108d1
JB
279 if (dev_priv->cur_delay != dev_priv->max_delay)
280 new_delay = dev_priv->cur_delay - 1;
281 if (new_delay < dev_priv->max_delay)
282 new_delay = dev_priv->max_delay;
b5b72e89 283 } else if (busy_down < min_avg) {
f97108d1
JB
284 if (dev_priv->cur_delay != dev_priv->min_delay)
285 new_delay = dev_priv->cur_delay + 1;
286 if (new_delay > dev_priv->min_delay)
287 new_delay = dev_priv->min_delay;
288 }
289
7648fa99
JB
290 if (ironlake_set_drps(dev, new_delay))
291 dev_priv->cur_delay = new_delay;
f97108d1
JB
292
293 return;
294}
295
549f7365
CW
296static void notify_ring(struct drm_device *dev,
297 struct intel_ring_buffer *ring)
298{
299 struct drm_i915_private *dev_priv = dev->dev_private;
300 u32 seqno = ring->get_seqno(dev, ring);
301 ring->irq_gem_seqno = seqno;
302 trace_i915_gem_request_complete(dev, seqno);
303 wake_up_all(&ring->irq_queue);
304 dev_priv->hangcheck_count = 0;
305 mod_timer(&dev_priv->hangcheck_timer,
306 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
307}
308
995b6762 309static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
036a4a7d
ZW
310{
311 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
312 int ret = IRQ_NONE;
3ff99164 313 u32 de_iir, gt_iir, de_ier, pch_iir;
2d7b8366 314 u32 hotplug_mask;
036a4a7d 315 struct drm_i915_master_private *master_priv;
881f47b6
XH
316 u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
317
318 if (IS_GEN6(dev))
319 bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
036a4a7d 320
2d109a84
ZN
321 /* disable master interrupt before clearing iir */
322 de_ier = I915_READ(DEIER);
323 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
324 (void)I915_READ(DEIER);
325
036a4a7d
ZW
326 de_iir = I915_READ(DEIIR);
327 gt_iir = I915_READ(GTIIR);
c650156a 328 pch_iir = I915_READ(SDEIIR);
036a4a7d 329
c7c85101
ZN
330 if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
331 goto done;
036a4a7d 332
2d7b8366
YL
333 if (HAS_PCH_CPT(dev))
334 hotplug_mask = SDE_HOTPLUG_MASK_CPT;
335 else
336 hotplug_mask = SDE_HOTPLUG_MASK;
337
c7c85101 338 ret = IRQ_HANDLED;
036a4a7d 339
c7c85101
ZN
340 if (dev->primary->master) {
341 master_priv = dev->primary->master->driver_priv;
342 if (master_priv->sarea_priv)
343 master_priv->sarea_priv->last_dispatch =
344 READ_BREADCRUMB(dev_priv);
345 }
036a4a7d 346
549f7365
CW
347 if (gt_iir & GT_PIPE_NOTIFY)
348 notify_ring(dev, &dev_priv->render_ring);
881f47b6 349 if (gt_iir & bsd_usr_interrupt)
549f7365
CW
350 notify_ring(dev, &dev_priv->bsd_ring);
351 if (HAS_BLT(dev) && gt_iir & GT_BLT_USER_INTERRUPT)
352 notify_ring(dev, &dev_priv->blt_ring);
d1b851fc 353
c7c85101 354 if (de_iir & DE_GSE)
3b617967 355 intel_opregion_gse_intr(dev);
c650156a 356
f072d2e7 357 if (de_iir & DE_PLANEA_FLIP_DONE) {
013d5aa2 358 intel_prepare_page_flip(dev, 0);
2bbda389 359 intel_finish_page_flip_plane(dev, 0);
f072d2e7 360 }
013d5aa2 361
f072d2e7 362 if (de_iir & DE_PLANEB_FLIP_DONE) {
013d5aa2 363 intel_prepare_page_flip(dev, 1);
2bbda389 364 intel_finish_page_flip_plane(dev, 1);
f072d2e7 365 }
013d5aa2 366
f072d2e7 367 if (de_iir & DE_PIPEA_VBLANK)
c062df61
LP
368 drm_handle_vblank(dev, 0);
369
f072d2e7 370 if (de_iir & DE_PIPEB_VBLANK)
c062df61
LP
371 drm_handle_vblank(dev, 1);
372
c7c85101 373 /* check event from PCH */
2d7b8366 374 if ((de_iir & DE_PCH_EVENT) && (pch_iir & hotplug_mask))
c7c85101 375 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
036a4a7d 376
f97108d1 377 if (de_iir & DE_PCU_EVENT) {
7648fa99 378 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
f97108d1
JB
379 i915_handle_rps_change(dev);
380 }
381
c7c85101
ZN
382 /* should clear PCH hotplug event before clear CPU irq */
383 I915_WRITE(SDEIIR, pch_iir);
384 I915_WRITE(GTIIR, gt_iir);
385 I915_WRITE(DEIIR, de_iir);
386
387done:
2d109a84
ZN
388 I915_WRITE(DEIER, de_ier);
389 (void)I915_READ(DEIER);
390
036a4a7d
ZW
391 return ret;
392}
393
8a905236
JB
394/**
395 * i915_error_work_func - do process context error handling work
396 * @work: work struct
397 *
398 * Fire an error uevent so userspace can see that a hang or error
399 * was detected.
400 */
401static void i915_error_work_func(struct work_struct *work)
402{
403 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
404 error_work);
405 struct drm_device *dev = dev_priv->dev;
f316a42c
BG
406 char *error_event[] = { "ERROR=1", NULL };
407 char *reset_event[] = { "RESET=1", NULL };
408 char *reset_done_event[] = { "ERROR=0", NULL };
8a905236 409
f316a42c
BG
410 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
411
ba1234d1 412 if (atomic_read(&dev_priv->mm.wedged)) {
f803aa55
CW
413 DRM_DEBUG_DRIVER("resetting chip\n");
414 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
415 if (!i915_reset(dev, GRDOM_RENDER)) {
416 atomic_set(&dev_priv->mm.wedged, 0);
417 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
f316a42c 418 }
30dbf0c0 419 complete_all(&dev_priv->error_completion);
f316a42c 420 }
8a905236
JB
421}
422
3bd3c932 423#ifdef CONFIG_DEBUG_FS
9df30794
CW
424static struct drm_i915_error_object *
425i915_error_object_create(struct drm_device *dev,
426 struct drm_gem_object *src)
427{
e56660dd 428 drm_i915_private_t *dev_priv = dev->dev_private;
9df30794
CW
429 struct drm_i915_error_object *dst;
430 struct drm_i915_gem_object *src_priv;
431 int page, page_count;
e56660dd 432 u32 reloc_offset;
9df30794
CW
433
434 if (src == NULL)
435 return NULL;
436
23010e43 437 src_priv = to_intel_bo(src);
9df30794
CW
438 if (src_priv->pages == NULL)
439 return NULL;
440
441 page_count = src->size / PAGE_SIZE;
442
443 dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
444 if (dst == NULL)
445 return NULL;
446
e56660dd 447 reloc_offset = src_priv->gtt_offset;
9df30794 448 for (page = 0; page < page_count; page++) {
788885ae 449 unsigned long flags;
e56660dd
CW
450 void __iomem *s;
451 void *d;
788885ae 452
e56660dd 453 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
9df30794
CW
454 if (d == NULL)
455 goto unwind;
e56660dd 456
788885ae 457 local_irq_save(flags);
e56660dd
CW
458 s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
459 reloc_offset,
460 KM_IRQ0);
461 memcpy_fromio(d, s, PAGE_SIZE);
462 io_mapping_unmap_atomic(s, KM_IRQ0);
788885ae 463 local_irq_restore(flags);
e56660dd 464
9df30794 465 dst->pages[page] = d;
e56660dd
CW
466
467 reloc_offset += PAGE_SIZE;
9df30794
CW
468 }
469 dst->page_count = page_count;
470 dst->gtt_offset = src_priv->gtt_offset;
471
472 return dst;
473
474unwind:
475 while (page--)
476 kfree(dst->pages[page]);
477 kfree(dst);
478 return NULL;
479}
480
481static void
482i915_error_object_free(struct drm_i915_error_object *obj)
483{
484 int page;
485
486 if (obj == NULL)
487 return;
488
489 for (page = 0; page < obj->page_count; page++)
490 kfree(obj->pages[page]);
491
492 kfree(obj);
493}
494
495static void
496i915_error_state_free(struct drm_device *dev,
497 struct drm_i915_error_state *error)
498{
499 i915_error_object_free(error->batchbuffer[0]);
500 i915_error_object_free(error->batchbuffer[1]);
501 i915_error_object_free(error->ringbuffer);
502 kfree(error->active_bo);
6ef3d427 503 kfree(error->overlay);
9df30794
CW
504 kfree(error);
505}
506
507static u32
508i915_get_bbaddr(struct drm_device *dev, u32 *ring)
509{
510 u32 cmd;
511
512 if (IS_I830(dev) || IS_845G(dev))
513 cmd = MI_BATCH_BUFFER;
a6c45cf0 514 else if (INTEL_INFO(dev)->gen >= 4)
9df30794
CW
515 cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
516 MI_BATCH_NON_SECURE_I965);
517 else
518 cmd = (MI_BATCH_BUFFER_START | (2 << 6));
519
520 return ring[0] == cmd ? ring[1] : 0;
521}
522
523static u32
524i915_ringbuffer_last_batch(struct drm_device *dev)
525{
526 struct drm_i915_private *dev_priv = dev->dev_private;
527 u32 head, bbaddr;
528 u32 *ring;
529
530 /* Locate the current position in the ringbuffer and walk back
531 * to find the most recently dispatched batch buffer.
532 */
533 bbaddr = 0;
534 head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
d3301d86 535 ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
9df30794 536
d3301d86 537 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
538 bbaddr = i915_get_bbaddr(dev, ring);
539 if (bbaddr)
540 break;
541 }
542
543 if (bbaddr == 0) {
8187a2b7
ZN
544 ring = (u32 *)(dev_priv->render_ring.virtual_start
545 + dev_priv->render_ring.size);
d3301d86 546 while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
9df30794
CW
547 bbaddr = i915_get_bbaddr(dev, ring);
548 if (bbaddr)
549 break;
550 }
551 }
552
553 return bbaddr;
554}
555
8a905236
JB
556/**
557 * i915_capture_error_state - capture an error record for later analysis
558 * @dev: drm device
559 *
560 * Should be called when an error is detected (either a hang or an error
561 * interrupt) to capture error state from the time of the error. Fills
562 * out a structure which becomes available in debugfs for user level tools
563 * to pick up.
564 */
63eeaf38
JB
565static void i915_capture_error_state(struct drm_device *dev)
566{
567 struct drm_i915_private *dev_priv = dev->dev_private;
9df30794 568 struct drm_i915_gem_object *obj_priv;
63eeaf38 569 struct drm_i915_error_state *error;
9df30794 570 struct drm_gem_object *batchbuffer[2];
63eeaf38 571 unsigned long flags;
9df30794
CW
572 u32 bbaddr;
573 int count;
63eeaf38
JB
574
575 spin_lock_irqsave(&dev_priv->error_lock, flags);
9df30794
CW
576 error = dev_priv->first_error;
577 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
578 if (error)
579 return;
63eeaf38
JB
580
581 error = kmalloc(sizeof(*error), GFP_ATOMIC);
582 if (!error) {
9df30794
CW
583 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
584 return;
63eeaf38
JB
585 }
586
2fa772f3
CW
587 DRM_DEBUG_DRIVER("generating error event\n");
588
f787a5f5 589 error->seqno =
2fa772f3 590 dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
63eeaf38
JB
591 error->eir = I915_READ(EIR);
592 error->pgtbl_er = I915_READ(PGTBL_ER);
593 error->pipeastat = I915_READ(PIPEASTAT);
594 error->pipebstat = I915_READ(PIPEBSTAT);
595 error->instpm = I915_READ(INSTPM);
a6c45cf0 596 if (INTEL_INFO(dev)->gen < 4) {
63eeaf38
JB
597 error->ipeir = I915_READ(IPEIR);
598 error->ipehr = I915_READ(IPEHR);
599 error->instdone = I915_READ(INSTDONE);
600 error->acthd = I915_READ(ACTHD);
9df30794 601 error->bbaddr = 0;
63eeaf38
JB
602 } else {
603 error->ipeir = I915_READ(IPEIR_I965);
604 error->ipehr = I915_READ(IPEHR_I965);
605 error->instdone = I915_READ(INSTDONE_I965);
606 error->instps = I915_READ(INSTPS);
607 error->instdone1 = I915_READ(INSTDONE1);
608 error->acthd = I915_READ(ACTHD_I965);
9df30794 609 error->bbaddr = I915_READ64(BB_ADDR);
63eeaf38
JB
610 }
611
9df30794 612 bbaddr = i915_ringbuffer_last_batch(dev);
8a905236 613
9df30794
CW
614 /* Grab the current batchbuffer, most likely to have crashed. */
615 batchbuffer[0] = NULL;
616 batchbuffer[1] = NULL;
617 count = 0;
69dc4987 618 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
a8089e84 619 struct drm_gem_object *obj = &obj_priv->base;
63eeaf38 620
9df30794
CW
621 if (batchbuffer[0] == NULL &&
622 bbaddr >= obj_priv->gtt_offset &&
623 bbaddr < obj_priv->gtt_offset + obj->size)
624 batchbuffer[0] = obj;
625
626 if (batchbuffer[1] == NULL &&
627 error->acthd >= obj_priv->gtt_offset &&
e56660dd 628 error->acthd < obj_priv->gtt_offset + obj->size)
9df30794
CW
629 batchbuffer[1] = obj;
630
631 count++;
632 }
e56660dd
CW
633 /* Scan the other lists for completeness for those bizarre errors. */
634 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
69dc4987 635 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, mm_list) {
e56660dd
CW
636 struct drm_gem_object *obj = &obj_priv->base;
637
638 if (batchbuffer[0] == NULL &&
639 bbaddr >= obj_priv->gtt_offset &&
640 bbaddr < obj_priv->gtt_offset + obj->size)
641 batchbuffer[0] = obj;
642
643 if (batchbuffer[1] == NULL &&
644 error->acthd >= obj_priv->gtt_offset &&
645 error->acthd < obj_priv->gtt_offset + obj->size)
646 batchbuffer[1] = obj;
647
648 if (batchbuffer[0] && batchbuffer[1])
649 break;
650 }
651 }
652 if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
69dc4987 653 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, mm_list) {
e56660dd
CW
654 struct drm_gem_object *obj = &obj_priv->base;
655
656 if (batchbuffer[0] == NULL &&
657 bbaddr >= obj_priv->gtt_offset &&
658 bbaddr < obj_priv->gtt_offset + obj->size)
659 batchbuffer[0] = obj;
660
661 if (batchbuffer[1] == NULL &&
662 error->acthd >= obj_priv->gtt_offset &&
663 error->acthd < obj_priv->gtt_offset + obj->size)
664 batchbuffer[1] = obj;
665
666 if (batchbuffer[0] && batchbuffer[1])
667 break;
668 }
669 }
9df30794
CW
670
671 /* We need to copy these to an anonymous buffer as the simplest
139d363b 672 * method to avoid being overwritten by userspace.
9df30794
CW
673 */
674 error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
e56660dd
CW
675 if (batchbuffer[1] != batchbuffer[0])
676 error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
677 else
678 error->batchbuffer[1] = NULL;
9df30794
CW
679
680 /* Record the ringbuffer */
8187a2b7
ZN
681 error->ringbuffer = i915_error_object_create(dev,
682 dev_priv->render_ring.gem_object);
9df30794
CW
683
684 /* Record buffers on the active list. */
685 error->active_bo = NULL;
686 error->active_bo_count = 0;
687
688 if (count)
689 error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
690 GFP_ATOMIC);
691
692 if (error->active_bo) {
693 int i = 0;
69dc4987 694 list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
a8089e84 695 struct drm_gem_object *obj = &obj_priv->base;
9df30794
CW
696
697 error->active_bo[i].size = obj->size;
698 error->active_bo[i].name = obj->name;
699 error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
700 error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
701 error->active_bo[i].read_domains = obj->read_domains;
702 error->active_bo[i].write_domain = obj->write_domain;
703 error->active_bo[i].fence_reg = obj_priv->fence_reg;
704 error->active_bo[i].pinned = 0;
705 if (obj_priv->pin_count > 0)
706 error->active_bo[i].pinned = 1;
707 if (obj_priv->user_pin_count > 0)
708 error->active_bo[i].pinned = -1;
709 error->active_bo[i].tiling = obj_priv->tiling_mode;
710 error->active_bo[i].dirty = obj_priv->dirty;
711 error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
712
713 if (++i == count)
714 break;
715 }
716 error->active_bo_count = i;
717 }
718
719 do_gettimeofday(&error->time);
720
6ef3d427
CW
721 error->overlay = intel_overlay_capture_error_state(dev);
722
9df30794
CW
723 spin_lock_irqsave(&dev_priv->error_lock, flags);
724 if (dev_priv->first_error == NULL) {
725 dev_priv->first_error = error;
726 error = NULL;
727 }
63eeaf38 728 spin_unlock_irqrestore(&dev_priv->error_lock, flags);
9df30794
CW
729
730 if (error)
731 i915_error_state_free(dev, error);
732}
733
734void i915_destroy_error_state(struct drm_device *dev)
735{
736 struct drm_i915_private *dev_priv = dev->dev_private;
737 struct drm_i915_error_state *error;
738
739 spin_lock(&dev_priv->error_lock);
740 error = dev_priv->first_error;
741 dev_priv->first_error = NULL;
742 spin_unlock(&dev_priv->error_lock);
743
744 if (error)
745 i915_error_state_free(dev, error);
63eeaf38 746}
3bd3c932
CW
747#else
748#define i915_capture_error_state(x)
749#endif
63eeaf38 750
35aed2e6 751static void i915_report_and_clear_eir(struct drm_device *dev)
8a905236
JB
752{
753 struct drm_i915_private *dev_priv = dev->dev_private;
754 u32 eir = I915_READ(EIR);
8a905236 755
35aed2e6
CW
756 if (!eir)
757 return;
8a905236
JB
758
759 printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
760 eir);
761
762 if (IS_G4X(dev)) {
763 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
764 u32 ipeir = I915_READ(IPEIR_I965);
765
766 printk(KERN_ERR " IPEIR: 0x%08x\n",
767 I915_READ(IPEIR_I965));
768 printk(KERN_ERR " IPEHR: 0x%08x\n",
769 I915_READ(IPEHR_I965));
770 printk(KERN_ERR " INSTDONE: 0x%08x\n",
771 I915_READ(INSTDONE_I965));
772 printk(KERN_ERR " INSTPS: 0x%08x\n",
773 I915_READ(INSTPS));
774 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
775 I915_READ(INSTDONE1));
776 printk(KERN_ERR " ACTHD: 0x%08x\n",
777 I915_READ(ACTHD_I965));
778 I915_WRITE(IPEIR_I965, ipeir);
779 (void)I915_READ(IPEIR_I965);
780 }
781 if (eir & GM45_ERROR_PAGE_TABLE) {
782 u32 pgtbl_err = I915_READ(PGTBL_ER);
783 printk(KERN_ERR "page table error\n");
784 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
785 pgtbl_err);
786 I915_WRITE(PGTBL_ER, pgtbl_err);
787 (void)I915_READ(PGTBL_ER);
788 }
789 }
790
a6c45cf0 791 if (!IS_GEN2(dev)) {
8a905236
JB
792 if (eir & I915_ERROR_PAGE_TABLE) {
793 u32 pgtbl_err = I915_READ(PGTBL_ER);
794 printk(KERN_ERR "page table error\n");
795 printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
796 pgtbl_err);
797 I915_WRITE(PGTBL_ER, pgtbl_err);
798 (void)I915_READ(PGTBL_ER);
799 }
800 }
801
802 if (eir & I915_ERROR_MEMORY_REFRESH) {
35aed2e6
CW
803 u32 pipea_stats = I915_READ(PIPEASTAT);
804 u32 pipeb_stats = I915_READ(PIPEBSTAT);
805
8a905236
JB
806 printk(KERN_ERR "memory refresh error\n");
807 printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
808 pipea_stats);
809 printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
810 pipeb_stats);
811 /* pipestat has already been acked */
812 }
813 if (eir & I915_ERROR_INSTRUCTION) {
814 printk(KERN_ERR "instruction error\n");
815 printk(KERN_ERR " INSTPM: 0x%08x\n",
816 I915_READ(INSTPM));
a6c45cf0 817 if (INTEL_INFO(dev)->gen < 4) {
8a905236
JB
818 u32 ipeir = I915_READ(IPEIR);
819
820 printk(KERN_ERR " IPEIR: 0x%08x\n",
821 I915_READ(IPEIR));
822 printk(KERN_ERR " IPEHR: 0x%08x\n",
823 I915_READ(IPEHR));
824 printk(KERN_ERR " INSTDONE: 0x%08x\n",
825 I915_READ(INSTDONE));
826 printk(KERN_ERR " ACTHD: 0x%08x\n",
827 I915_READ(ACTHD));
828 I915_WRITE(IPEIR, ipeir);
829 (void)I915_READ(IPEIR);
830 } else {
831 u32 ipeir = I915_READ(IPEIR_I965);
832
833 printk(KERN_ERR " IPEIR: 0x%08x\n",
834 I915_READ(IPEIR_I965));
835 printk(KERN_ERR " IPEHR: 0x%08x\n",
836 I915_READ(IPEHR_I965));
837 printk(KERN_ERR " INSTDONE: 0x%08x\n",
838 I915_READ(INSTDONE_I965));
839 printk(KERN_ERR " INSTPS: 0x%08x\n",
840 I915_READ(INSTPS));
841 printk(KERN_ERR " INSTDONE1: 0x%08x\n",
842 I915_READ(INSTDONE1));
843 printk(KERN_ERR " ACTHD: 0x%08x\n",
844 I915_READ(ACTHD_I965));
845 I915_WRITE(IPEIR_I965, ipeir);
846 (void)I915_READ(IPEIR_I965);
847 }
848 }
849
850 I915_WRITE(EIR, eir);
851 (void)I915_READ(EIR);
852 eir = I915_READ(EIR);
853 if (eir) {
854 /*
855 * some errors might have become stuck,
856 * mask them.
857 */
858 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
859 I915_WRITE(EMR, I915_READ(EMR) | eir);
860 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
861 }
35aed2e6
CW
862}
863
864/**
865 * i915_handle_error - handle an error interrupt
866 * @dev: drm device
867 *
868 * Do some basic checking of regsiter state at error interrupt time and
869 * dump it to the syslog. Also call i915_capture_error_state() to make
870 * sure we get a record and make it available in debugfs. Fire a uevent
871 * so userspace knows something bad happened (should trigger collection
872 * of a ring dump etc.).
873 */
874static void i915_handle_error(struct drm_device *dev, bool wedged)
875{
876 struct drm_i915_private *dev_priv = dev->dev_private;
877
878 i915_capture_error_state(dev);
879 i915_report_and_clear_eir(dev);
8a905236 880
ba1234d1 881 if (wedged) {
30dbf0c0 882 INIT_COMPLETION(dev_priv->error_completion);
ba1234d1
BG
883 atomic_set(&dev_priv->mm.wedged, 1);
884
11ed50ec
BG
885 /*
886 * Wakeup waiting processes so they don't hang
887 */
f787a5f5
CW
888 wake_up_all(&dev_priv->render_ring.irq_queue);
889 if (HAS_BSD(dev))
890 wake_up_all(&dev_priv->bsd_ring.irq_queue);
549f7365
CW
891 if (HAS_BLT(dev))
892 wake_up_all(&dev_priv->blt_ring.irq_queue);
11ed50ec
BG
893 }
894
9c9fe1f8 895 queue_work(dev_priv->wq, &dev_priv->error_work);
8a905236
JB
896}
897
4e5359cd
SF
898static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
899{
900 drm_i915_private_t *dev_priv = dev->dev_private;
901 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
902 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
903 struct drm_i915_gem_object *obj_priv;
904 struct intel_unpin_work *work;
905 unsigned long flags;
906 bool stall_detected;
907
908 /* Ignore early vblank irqs */
909 if (intel_crtc == NULL)
910 return;
911
912 spin_lock_irqsave(&dev->event_lock, flags);
913 work = intel_crtc->unpin_work;
914
915 if (work == NULL || work->pending || !work->enable_stall_check) {
916 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
917 spin_unlock_irqrestore(&dev->event_lock, flags);
918 return;
919 }
920
921 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
922 obj_priv = to_intel_bo(work->pending_flip_obj);
a6c45cf0 923 if (INTEL_INFO(dev)->gen >= 4) {
4e5359cd
SF
924 int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
925 stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
926 } else {
927 int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
928 stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
929 crtc->y * crtc->fb->pitch +
930 crtc->x * crtc->fb->bits_per_pixel/8);
931 }
932
933 spin_unlock_irqrestore(&dev->event_lock, flags);
934
935 if (stall_detected) {
936 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
937 intel_prepare_page_flip(dev, intel_crtc->plane);
938 }
939}
940
1da177e4
LT
941irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
942{
84b1fd10 943 struct drm_device *dev = (struct drm_device *) arg;
1da177e4 944 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 945 struct drm_i915_master_private *master_priv;
cdfbc41f
EA
946 u32 iir, new_iir;
947 u32 pipea_stats, pipeb_stats;
05eff845 948 u32 vblank_status;
0a3e67a4 949 int vblank = 0;
7c463586 950 unsigned long irqflags;
05eff845
KP
951 int irq_received;
952 int ret = IRQ_NONE;
6e5fca53 953
630681d9
EA
954 atomic_inc(&dev_priv->irq_received);
955
bad720ff 956 if (HAS_PCH_SPLIT(dev))
f2b115e6 957 return ironlake_irq_handler(dev);
036a4a7d 958
ed4cb414 959 iir = I915_READ(IIR);
a6b54f3f 960
a6c45cf0 961 if (INTEL_INFO(dev)->gen >= 4)
d874bcff 962 vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
e25e6601 963 else
d874bcff 964 vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
af6061af 965
05eff845
KP
966 for (;;) {
967 irq_received = iir != 0;
968
969 /* Can't rely on pipestat interrupt bit in iir as it might
970 * have been cleared after the pipestat interrupt was received.
971 * It doesn't set the bit in iir again, but it still produces
972 * interrupts (for non-MSI).
973 */
974 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
975 pipea_stats = I915_READ(PIPEASTAT);
976 pipeb_stats = I915_READ(PIPEBSTAT);
79e53945 977
8a905236 978 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
ba1234d1 979 i915_handle_error(dev, false);
8a905236 980
cdfbc41f
EA
981 /*
982 * Clear the PIPE(A|B)STAT regs before the IIR
983 */
05eff845 984 if (pipea_stats & 0x8000ffff) {
7662c8bd 985 if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 986 DRM_DEBUG_DRIVER("pipe a underrun\n");
cdfbc41f 987 I915_WRITE(PIPEASTAT, pipea_stats);
05eff845 988 irq_received = 1;
cdfbc41f 989 }
1da177e4 990
05eff845 991 if (pipeb_stats & 0x8000ffff) {
7662c8bd 992 if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
44d98a61 993 DRM_DEBUG_DRIVER("pipe b underrun\n");
cdfbc41f 994 I915_WRITE(PIPEBSTAT, pipeb_stats);
05eff845 995 irq_received = 1;
cdfbc41f 996 }
05eff845
KP
997 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
998
999 if (!irq_received)
1000 break;
1001
1002 ret = IRQ_HANDLED;
8ee1c3db 1003
5ca58282
JB
1004 /* Consume port. Then clear IIR or we'll miss events */
1005 if ((I915_HAS_HOTPLUG(dev)) &&
1006 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
1007 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
1008
44d98a61 1009 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
5ca58282
JB
1010 hotplug_status);
1011 if (hotplug_status & dev_priv->hotplug_supported_mask)
9c9fe1f8
EA
1012 queue_work(dev_priv->wq,
1013 &dev_priv->hotplug_work);
5ca58282
JB
1014
1015 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1016 I915_READ(PORT_HOTPLUG_STAT);
1017 }
1018
cdfbc41f
EA
1019 I915_WRITE(IIR, iir);
1020 new_iir = I915_READ(IIR); /* Flush posted writes */
7c463586 1021
7c1c2871
DA
1022 if (dev->primary->master) {
1023 master_priv = dev->primary->master->driver_priv;
1024 if (master_priv->sarea_priv)
1025 master_priv->sarea_priv->last_dispatch =
1026 READ_BREADCRUMB(dev_priv);
1027 }
0a3e67a4 1028
549f7365
CW
1029 if (iir & I915_USER_INTERRUPT)
1030 notify_ring(dev, &dev_priv->render_ring);
d1b851fc 1031 if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
549f7365 1032 notify_ring(dev, &dev_priv->bsd_ring);
d1b851fc 1033
1afe3e9d 1034 if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
6b95a207 1035 intel_prepare_page_flip(dev, 0);
1afe3e9d
JB
1036 if (dev_priv->flip_pending_is_done)
1037 intel_finish_page_flip_plane(dev, 0);
1038 }
6b95a207 1039
1afe3e9d 1040 if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
70565d00 1041 intel_prepare_page_flip(dev, 1);
1afe3e9d
JB
1042 if (dev_priv->flip_pending_is_done)
1043 intel_finish_page_flip_plane(dev, 1);
1afe3e9d 1044 }
6b95a207 1045
05eff845 1046 if (pipea_stats & vblank_status) {
cdfbc41f
EA
1047 vblank++;
1048 drm_handle_vblank(dev, 0);
4e5359cd
SF
1049 if (!dev_priv->flip_pending_is_done) {
1050 i915_pageflip_stall_check(dev, 0);
1afe3e9d 1051 intel_finish_page_flip(dev, 0);
4e5359cd 1052 }
cdfbc41f 1053 }
7c463586 1054
05eff845 1055 if (pipeb_stats & vblank_status) {
cdfbc41f
EA
1056 vblank++;
1057 drm_handle_vblank(dev, 1);
4e5359cd
SF
1058 if (!dev_priv->flip_pending_is_done) {
1059 i915_pageflip_stall_check(dev, 1);
1afe3e9d 1060 intel_finish_page_flip(dev, 1);
4e5359cd 1061 }
cdfbc41f 1062 }
7c463586 1063
d874bcff
JB
1064 if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
1065 (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
cdfbc41f 1066 (iir & I915_ASLE_INTERRUPT))
3b617967 1067 intel_opregion_asle_intr(dev);
cdfbc41f
EA
1068
1069 /* With MSI, interrupts are only generated when iir
1070 * transitions from zero to nonzero. If another bit got
1071 * set while we were handling the existing iir bits, then
1072 * we would never get another interrupt.
1073 *
1074 * This is fine on non-MSI as well, as if we hit this path
1075 * we avoid exiting the interrupt handler only to generate
1076 * another one.
1077 *
1078 * Note that for MSI this could cause a stray interrupt report
1079 * if an interrupt landed in the time between writing IIR and
1080 * the posting read. This should be rare enough to never
1081 * trigger the 99% of 100,000 interrupts test for disabling
1082 * stray interrupts.
1083 */
1084 iir = new_iir;
05eff845 1085 }
0a3e67a4 1086
05eff845 1087 return ret;
1da177e4
LT
1088}
1089
af6061af 1090static int i915_emit_irq(struct drm_device * dev)
1da177e4
LT
1091{
1092 drm_i915_private_t *dev_priv = dev->dev_private;
7c1c2871 1093 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4
LT
1094
1095 i915_kernel_lost_context(dev);
1096
44d98a61 1097 DRM_DEBUG_DRIVER("\n");
1da177e4 1098
c99b058f 1099 dev_priv->counter++;
c29b669c 1100 if (dev_priv->counter > 0x7FFFFFFFUL)
c99b058f 1101 dev_priv->counter = 1;
7c1c2871
DA
1102 if (master_priv->sarea_priv)
1103 master_priv->sarea_priv->last_enqueue = dev_priv->counter;
c29b669c 1104
0baf823a 1105 BEGIN_LP_RING(4);
585fb111 1106 OUT_RING(MI_STORE_DWORD_INDEX);
0baf823a 1107 OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
c29b669c 1108 OUT_RING(dev_priv->counter);
585fb111 1109 OUT_RING(MI_USER_INTERRUPT);
1da177e4 1110 ADVANCE_LP_RING();
bc5f4523 1111
c29b669c 1112 return dev_priv->counter;
1da177e4
LT
1113}
1114
9d34e5db
CW
1115void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
1116{
1117 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
8187a2b7 1118 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
9d34e5db
CW
1119
1120 if (dev_priv->trace_irq_seqno == 0)
8187a2b7 1121 render_ring->user_irq_get(dev, render_ring);
9d34e5db
CW
1122
1123 dev_priv->trace_irq_seqno = seqno;
1124}
1125
84b1fd10 1126static int i915_wait_irq(struct drm_device * dev, int irq_nr)
1da177e4
LT
1127{
1128 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
7c1c2871 1129 struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
1da177e4 1130 int ret = 0;
8187a2b7 1131 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
1da177e4 1132
44d98a61 1133 DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
1da177e4
LT
1134 READ_BREADCRUMB(dev_priv));
1135
ed4cb414 1136 if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
7c1c2871
DA
1137 if (master_priv->sarea_priv)
1138 master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
1da177e4 1139 return 0;
ed4cb414 1140 }
1da177e4 1141
7c1c2871
DA
1142 if (master_priv->sarea_priv)
1143 master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
1da177e4 1144
8187a2b7 1145 render_ring->user_irq_get(dev, render_ring);
852835f3 1146 DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
1da177e4 1147 READ_BREADCRUMB(dev_priv) >= irq_nr);
8187a2b7 1148 render_ring->user_irq_put(dev, render_ring);
1da177e4 1149
20caafa6 1150 if (ret == -EBUSY) {
3e684eae 1151 DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
1da177e4
LT
1152 READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
1153 }
1154
af6061af
DA
1155 return ret;
1156}
1157
1da177e4
LT
1158/* Needs the lock as it touches the ring.
1159 */
c153f45f
EA
1160int i915_irq_emit(struct drm_device *dev, void *data,
1161 struct drm_file *file_priv)
1da177e4 1162{
1da177e4 1163 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1164 drm_i915_irq_emit_t *emit = data;
1da177e4
LT
1165 int result;
1166
d3301d86 1167 if (!dev_priv || !dev_priv->render_ring.virtual_start) {
3e684eae 1168 DRM_ERROR("called with no initialization\n");
20caafa6 1169 return -EINVAL;
1da177e4 1170 }
299eb93c
EA
1171
1172 RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
1173
546b0974 1174 mutex_lock(&dev->struct_mutex);
1da177e4 1175 result = i915_emit_irq(dev);
546b0974 1176 mutex_unlock(&dev->struct_mutex);
1da177e4 1177
c153f45f 1178 if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
1da177e4 1179 DRM_ERROR("copy_to_user\n");
20caafa6 1180 return -EFAULT;
1da177e4
LT
1181 }
1182
1183 return 0;
1184}
1185
1186/* Doesn't need the hardware lock.
1187 */
c153f45f
EA
1188int i915_irq_wait(struct drm_device *dev, void *data,
1189 struct drm_file *file_priv)
1da177e4 1190{
1da177e4 1191 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1192 drm_i915_irq_wait_t *irqwait = data;
1da177e4
LT
1193
1194 if (!dev_priv) {
3e684eae 1195 DRM_ERROR("called with no initialization\n");
20caafa6 1196 return -EINVAL;
1da177e4
LT
1197 }
1198
c153f45f 1199 return i915_wait_irq(dev, irqwait->irq_seq);
1da177e4
LT
1200}
1201
42f52ef8
KP
1202/* Called from drm generic code, passed 'crtc' which
1203 * we use as a pipe index
1204 */
1205int i915_enable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1206{
1207 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1208 unsigned long irqflags;
71e0ffa5 1209
5eddb70b 1210 if (!i915_pipe_enabled(dev, pipe))
71e0ffa5 1211 return -EINVAL;
0a3e67a4 1212
e9d21d7f 1213 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1214 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1215 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
1216 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
a6c45cf0 1217 else if (INTEL_INFO(dev)->gen >= 4)
7c463586
KP
1218 i915_enable_pipestat(dev_priv, pipe,
1219 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1220 else
7c463586
KP
1221 i915_enable_pipestat(dev_priv, pipe,
1222 PIPE_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1223 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1224 return 0;
1225}
1226
42f52ef8
KP
1227/* Called from drm generic code, passed 'crtc' which
1228 * we use as a pipe index
1229 */
1230void i915_disable_vblank(struct drm_device *dev, int pipe)
0a3e67a4
JB
1231{
1232 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
e9d21d7f 1233 unsigned long irqflags;
0a3e67a4 1234
e9d21d7f 1235 spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
bad720ff 1236 if (HAS_PCH_SPLIT(dev))
c062df61
LP
1237 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
1238 DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
1239 else
1240 i915_disable_pipestat(dev_priv, pipe,
1241 PIPE_VBLANK_INTERRUPT_ENABLE |
1242 PIPE_START_VBLANK_INTERRUPT_ENABLE);
e9d21d7f 1243 spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
0a3e67a4
JB
1244}
1245
79e53945
JB
1246void i915_enable_interrupt (struct drm_device *dev)
1247{
1248 struct drm_i915_private *dev_priv = dev->dev_private;
e170b030 1249
bad720ff 1250 if (!HAS_PCH_SPLIT(dev))
3b617967 1251 intel_opregion_enable_asle(dev);
79e53945
JB
1252 dev_priv->irq_enabled = 1;
1253}
1254
1255
702880f2
DA
1256/* Set the vblank monitor pipe
1257 */
c153f45f
EA
1258int i915_vblank_pipe_set(struct drm_device *dev, void *data,
1259 struct drm_file *file_priv)
702880f2 1260{
702880f2 1261 drm_i915_private_t *dev_priv = dev->dev_private;
702880f2
DA
1262
1263 if (!dev_priv) {
3e684eae 1264 DRM_ERROR("called with no initialization\n");
20caafa6 1265 return -EINVAL;
702880f2
DA
1266 }
1267
5b51694a 1268 return 0;
702880f2
DA
1269}
1270
c153f45f
EA
1271int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1272 struct drm_file *file_priv)
702880f2 1273{
702880f2 1274 drm_i915_private_t *dev_priv = dev->dev_private;
c153f45f 1275 drm_i915_vblank_pipe_t *pipe = data;
702880f2
DA
1276
1277 if (!dev_priv) {
3e684eae 1278 DRM_ERROR("called with no initialization\n");
20caafa6 1279 return -EINVAL;
702880f2
DA
1280 }
1281
0a3e67a4 1282 pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
c153f45f 1283
702880f2
DA
1284 return 0;
1285}
1286
a6b54f3f
MCA
1287/**
1288 * Schedule buffer swap at given vertical blank.
1289 */
c153f45f
EA
1290int i915_vblank_swap(struct drm_device *dev, void *data,
1291 struct drm_file *file_priv)
a6b54f3f 1292{
bd95e0a4
EA
1293 /* The delayed swap mechanism was fundamentally racy, and has been
1294 * removed. The model was that the client requested a delayed flip/swap
1295 * from the kernel, then waited for vblank before continuing to perform
1296 * rendering. The problem was that the kernel might wake the client
1297 * up before it dispatched the vblank swap (since the lock has to be
1298 * held while touching the ringbuffer), in which case the client would
1299 * clear and start the next frame before the swap occurred, and
1300 * flicker would occur in addition to likely missing the vblank.
1301 *
1302 * In the absence of this ioctl, userland falls back to a correct path
1303 * of waiting for a vblank, then dispatching the swap on its own.
1304 * Context switching to userland and back is plenty fast enough for
1305 * meeting the requirements of vblank swapping.
0a3e67a4 1306 */
bd95e0a4 1307 return -EINVAL;
a6b54f3f
MCA
1308}
1309
995b6762 1310static struct drm_i915_gem_request *
852835f3
ZN
1311i915_get_tail_request(struct drm_device *dev)
1312{
f65d9421 1313 drm_i915_private_t *dev_priv = dev->dev_private;
852835f3
ZN
1314 return list_entry(dev_priv->render_ring.request_list.prev,
1315 struct drm_i915_gem_request, list);
f65d9421
BG
1316}
1317
1318/**
1319 * This is called when the chip hasn't reported back with completed
1320 * batchbuffers in a long time. The first time this is called we simply record
1321 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
1322 * again, we assume the chip is wedged and try to fix it.
1323 */
1324void i915_hangcheck_elapsed(unsigned long data)
1325{
1326 struct drm_device *dev = (struct drm_device *)data;
1327 drm_i915_private_t *dev_priv = dev->dev_private;
cbb465e7 1328 uint32_t acthd, instdone, instdone1;
b9201c14 1329
a6c45cf0 1330 if (INTEL_INFO(dev)->gen < 4) {
f65d9421 1331 acthd = I915_READ(ACTHD);
cbb465e7
CW
1332 instdone = I915_READ(INSTDONE);
1333 instdone1 = 0;
1334 } else {
f65d9421 1335 acthd = I915_READ(ACTHD_I965);
cbb465e7
CW
1336 instdone = I915_READ(INSTDONE_I965);
1337 instdone1 = I915_READ(INSTDONE1);
1338 }
f65d9421
BG
1339
1340 /* If all work is done then ACTHD clearly hasn't advanced. */
852835f3 1341 if (list_empty(&dev_priv->render_ring.request_list) ||
f787a5f5
CW
1342 i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
1343 i915_get_tail_request(dev)->seqno)) {
7839d956
CW
1344 bool missed_wakeup = false;
1345
f65d9421 1346 dev_priv->hangcheck_count = 0;
e78d73b1
CW
1347
1348 /* Issue a wake-up to catch stuck h/w. */
7839d956
CW
1349 if (dev_priv->render_ring.waiting_gem_seqno &&
1350 waitqueue_active(&dev_priv->render_ring.irq_queue)) {
f787a5f5 1351 wake_up_all(&dev_priv->render_ring.irq_queue);
7839d956
CW
1352 missed_wakeup = true;
1353 }
1354
1355 if (dev_priv->bsd_ring.waiting_gem_seqno &&
1356 waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
f787a5f5 1357 wake_up_all(&dev_priv->bsd_ring.irq_queue);
7839d956 1358 missed_wakeup = true;
e78d73b1 1359 }
7839d956 1360
549f7365
CW
1361 if (dev_priv->blt_ring.waiting_gem_seqno &&
1362 waitqueue_active(&dev_priv->blt_ring.irq_queue)) {
1363 wake_up_all(&dev_priv->blt_ring.irq_queue);
1364 missed_wakeup = true;
1365 }
1366
7839d956
CW
1367 if (missed_wakeup)
1368 DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
f65d9421
BG
1369 return;
1370 }
1371
cbb465e7
CW
1372 if (dev_priv->last_acthd == acthd &&
1373 dev_priv->last_instdone == instdone &&
1374 dev_priv->last_instdone1 == instdone1) {
1375 if (dev_priv->hangcheck_count++ > 1) {
1376 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
8c80b59b
CW
1377
1378 if (!IS_GEN2(dev)) {
1379 /* Is the chip hanging on a WAIT_FOR_EVENT?
1380 * If so we can simply poke the RB_WAIT bit
1381 * and break the hang. This should work on
1382 * all but the second generation chipsets.
1383 */
1384 u32 tmp = I915_READ(PRB0_CTL);
1385 if (tmp & RING_WAIT) {
1386 I915_WRITE(PRB0_CTL, tmp);
1387 POSTING_READ(PRB0_CTL);
1388 goto out;
1389 }
1390 }
1391
cbb465e7
CW
1392 i915_handle_error(dev, true);
1393 return;
1394 }
1395 } else {
1396 dev_priv->hangcheck_count = 0;
1397
1398 dev_priv->last_acthd = acthd;
1399 dev_priv->last_instdone = instdone;
1400 dev_priv->last_instdone1 = instdone1;
1401 }
f65d9421 1402
8c80b59b 1403out:
f65d9421 1404 /* Reset timer case chip hangs without another request being added */
b3b079db
CW
1405 mod_timer(&dev_priv->hangcheck_timer,
1406 jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
f65d9421
BG
1407}
1408
1da177e4
LT
1409/* drm_dma.h hooks
1410*/
f2b115e6 1411static void ironlake_irq_preinstall(struct drm_device *dev)
036a4a7d
ZW
1412{
1413 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1414
1415 I915_WRITE(HWSTAM, 0xeffe);
1416
1417 /* XXX hotplug from PCH */
1418
1419 I915_WRITE(DEIMR, 0xffffffff);
1420 I915_WRITE(DEIER, 0x0);
1421 (void) I915_READ(DEIER);
1422
1423 /* and GT */
1424 I915_WRITE(GTIMR, 0xffffffff);
1425 I915_WRITE(GTIER, 0x0);
1426 (void) I915_READ(GTIER);
c650156a
ZW
1427
1428 /* south display irq */
1429 I915_WRITE(SDEIMR, 0xffffffff);
1430 I915_WRITE(SDEIER, 0x0);
1431 (void) I915_READ(SDEIER);
036a4a7d
ZW
1432}
1433
f2b115e6 1434static int ironlake_irq_postinstall(struct drm_device *dev)
036a4a7d
ZW
1435{
1436 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1437 /* enable kind of interrupts always enabled */
013d5aa2
JB
1438 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
1439 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
d1b851fc 1440 u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
2d7b8366 1441 u32 hotplug_mask;
036a4a7d
ZW
1442
1443 dev_priv->irq_mask_reg = ~display_mask;
643ced9b 1444 dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
036a4a7d
ZW
1445
1446 /* should always can generate irq */
1447 I915_WRITE(DEIIR, I915_READ(DEIIR));
1448 I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
1449 I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
1450 (void) I915_READ(DEIER);
1451
549f7365
CW
1452 if (IS_GEN6(dev)) {
1453 render_mask =
1454 GT_PIPE_NOTIFY |
1455 GT_GEN6_BSD_USER_INTERRUPT |
1456 GT_BLT_USER_INTERRUPT;
1457 }
3fdef020 1458
852835f3 1459 dev_priv->gt_irq_mask_reg = ~render_mask;
036a4a7d
ZW
1460 dev_priv->gt_irq_enable_reg = render_mask;
1461
1462 I915_WRITE(GTIIR, I915_READ(GTIIR));
1463 I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
881f47b6 1464 if (IS_GEN6(dev)) {
3fdef020 1465 I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
881f47b6 1466 I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
549f7365 1467 I915_WRITE(GEN6_BLITTER_IMR, ~GEN6_BLITTER_USER_INTERRUPT);
881f47b6
XH
1468 }
1469
036a4a7d
ZW
1470 I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
1471 (void) I915_READ(GTIER);
1472
2d7b8366
YL
1473 if (HAS_PCH_CPT(dev)) {
1474 hotplug_mask = SDE_CRT_HOTPLUG_CPT | SDE_PORTB_HOTPLUG_CPT |
1475 SDE_PORTC_HOTPLUG_CPT | SDE_PORTD_HOTPLUG_CPT ;
1476 } else {
1477 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
1478 SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
1479 }
1480
c650156a
ZW
1481 dev_priv->pch_irq_mask_reg = ~hotplug_mask;
1482 dev_priv->pch_irq_enable_reg = hotplug_mask;
1483
1484 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
1485 I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
1486 I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
1487 (void) I915_READ(SDEIER);
1488
f97108d1
JB
1489 if (IS_IRONLAKE_M(dev)) {
1490 /* Clear & enable PCU event interrupts */
1491 I915_WRITE(DEIIR, DE_PCU_EVENT);
1492 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
1493 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
1494 }
1495
036a4a7d
ZW
1496 return 0;
1497}
1498
84b1fd10 1499void i915_driver_irq_preinstall(struct drm_device * dev)
1da177e4
LT
1500{
1501 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1502
79e53945
JB
1503 atomic_set(&dev_priv->irq_received, 0);
1504
036a4a7d 1505 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
8a905236 1506 INIT_WORK(&dev_priv->error_work, i915_error_work_func);
036a4a7d 1507
bad720ff 1508 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1509 ironlake_irq_preinstall(dev);
036a4a7d
ZW
1510 return;
1511 }
1512
5ca58282
JB
1513 if (I915_HAS_HOTPLUG(dev)) {
1514 I915_WRITE(PORT_HOTPLUG_EN, 0);
1515 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1516 }
1517
0a3e67a4 1518 I915_WRITE(HWSTAM, 0xeffe);
7c463586
KP
1519 I915_WRITE(PIPEASTAT, 0);
1520 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1521 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1522 I915_WRITE(IER, 0x0);
7c463586 1523 (void) I915_READ(IER);
1da177e4
LT
1524}
1525
b01f2c3a
JB
1526/*
1527 * Must be called after intel_modeset_init or hotplug interrupts won't be
1528 * enabled correctly.
1529 */
0a3e67a4 1530int i915_driver_irq_postinstall(struct drm_device *dev)
1da177e4
LT
1531{
1532 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
5ca58282 1533 u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
63eeaf38 1534 u32 error_mask;
0a3e67a4 1535
852835f3 1536 DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
d1b851fc
ZN
1537 if (HAS_BSD(dev))
1538 DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
549f7365
CW
1539 if (HAS_BLT(dev))
1540 DRM_INIT_WAITQUEUE(&dev_priv->blt_ring.irq_queue);
d1b851fc 1541
0a3e67a4 1542 dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
0a3e67a4 1543
bad720ff 1544 if (HAS_PCH_SPLIT(dev))
f2b115e6 1545 return ironlake_irq_postinstall(dev);
036a4a7d 1546
7c463586
KP
1547 /* Unmask the interrupts that we always want on. */
1548 dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
1549
1550 dev_priv->pipestat[0] = 0;
1551 dev_priv->pipestat[1] = 0;
1552
5ca58282 1553 if (I915_HAS_HOTPLUG(dev)) {
5ca58282
JB
1554 /* Enable in IER... */
1555 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
1556 /* and unmask in IMR */
c496fa1f 1557 dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
5ca58282
JB
1558 }
1559
63eeaf38
JB
1560 /*
1561 * Enable some error detection, note the instruction error mask
1562 * bit is reserved, so we leave it masked.
1563 */
1564 if (IS_G4X(dev)) {
1565 error_mask = ~(GM45_ERROR_PAGE_TABLE |
1566 GM45_ERROR_MEM_PRIV |
1567 GM45_ERROR_CP_PRIV |
1568 I915_ERROR_MEMORY_REFRESH);
1569 } else {
1570 error_mask = ~(I915_ERROR_PAGE_TABLE |
1571 I915_ERROR_MEMORY_REFRESH);
1572 }
1573 I915_WRITE(EMR, error_mask);
1574
7c463586 1575 I915_WRITE(IMR, dev_priv->irq_mask_reg);
c496fa1f 1576 I915_WRITE(IER, enable_mask);
ed4cb414
EA
1577 (void) I915_READ(IER);
1578
c496fa1f
AJ
1579 if (I915_HAS_HOTPLUG(dev)) {
1580 u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
1581
1582 /* Note HDMI and DP share bits */
1583 if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
1584 hotplug_en |= HDMIB_HOTPLUG_INT_EN;
1585 if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
1586 hotplug_en |= HDMIC_HOTPLUG_INT_EN;
1587 if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
1588 hotplug_en |= HDMID_HOTPLUG_INT_EN;
1589 if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
1590 hotplug_en |= SDVOC_HOTPLUG_INT_EN;
1591 if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
1592 hotplug_en |= SDVOB_HOTPLUG_INT_EN;
2d1c9752 1593 if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
c496fa1f 1594 hotplug_en |= CRT_HOTPLUG_INT_EN;
2d1c9752
AL
1595
1596 /* Programming the CRT detection parameters tends
1597 to generate a spurious hotplug event about three
1598 seconds later. So just do it once.
1599 */
1600 if (IS_G4X(dev))
1601 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
1602 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
1603 }
1604
c496fa1f
AJ
1605 /* Ignore TV since it's buggy */
1606
1607 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
1608 }
1609
3b617967 1610 intel_opregion_enable_asle(dev);
0a3e67a4
JB
1611
1612 return 0;
1da177e4
LT
1613}
1614
f2b115e6 1615static void ironlake_irq_uninstall(struct drm_device *dev)
036a4a7d
ZW
1616{
1617 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1618 I915_WRITE(HWSTAM, 0xffffffff);
1619
1620 I915_WRITE(DEIMR, 0xffffffff);
1621 I915_WRITE(DEIER, 0x0);
1622 I915_WRITE(DEIIR, I915_READ(DEIIR));
1623
1624 I915_WRITE(GTIMR, 0xffffffff);
1625 I915_WRITE(GTIER, 0x0);
1626 I915_WRITE(GTIIR, I915_READ(GTIIR));
1627}
1628
84b1fd10 1629void i915_driver_irq_uninstall(struct drm_device * dev)
1da177e4
LT
1630{
1631 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
91e3738e 1632
1da177e4
LT
1633 if (!dev_priv)
1634 return;
1635
0a3e67a4
JB
1636 dev_priv->vblank_pipe = 0;
1637
bad720ff 1638 if (HAS_PCH_SPLIT(dev)) {
f2b115e6 1639 ironlake_irq_uninstall(dev);
036a4a7d
ZW
1640 return;
1641 }
1642
5ca58282
JB
1643 if (I915_HAS_HOTPLUG(dev)) {
1644 I915_WRITE(PORT_HOTPLUG_EN, 0);
1645 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
1646 }
1647
0a3e67a4 1648 I915_WRITE(HWSTAM, 0xffffffff);
7c463586
KP
1649 I915_WRITE(PIPEASTAT, 0);
1650 I915_WRITE(PIPEBSTAT, 0);
0a3e67a4 1651 I915_WRITE(IMR, 0xffffffff);
ed4cb414 1652 I915_WRITE(IER, 0x0);
af6061af 1653
7c463586
KP
1654 I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
1655 I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
1656 I915_WRITE(IIR, I915_READ(IIR));
1da177e4 1657}
This page took 0.763094 seconds and 5 git commands to generate.