drm/i915/gen9: Add WaFbcTurnOffFbcWatermark
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
f0f59a00
VS
28typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
5eddb70b 51#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
f0f59a00 52#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
70d21f0e 53#define _PLANE(plane, a, b) _PIPE(plane, a, b)
f0f59a00
VS
54#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
2b139522 57#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
f0f59a00 58#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
2d401b17
VS
59#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
f0f59a00 61#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
e7d7cad0
JN
62#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
f0f59a00 64#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
2b139522 65
98533251
DL
66#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
6b26c86d 79
585fb111
JB
80/* PCI config space */
81
e10fa551
JL
82#define MCHBAR_I915 0x44
83#define MCHBAR_I965 0x48
84#define MCHBAR_SIZE (4 * 4096)
85
86#define DEVEN 0x54
87#define DEVEN_MCHBAR_EN (1 << 28)
88
89#define BSM 0x5c
90#define BSM_MASK (0xFFFF << 20)
91
1b1d2716
VS
92#define HPLLCC 0xc0 /* 85x only */
93#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
94#define GC_CLOCK_133_200 (0 << 0)
95#define GC_CLOCK_100_200 (1 << 0)
96#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
97#define GC_CLOCK_133_266 (3 << 0)
98#define GC_CLOCK_133_200_2 (4 << 0)
99#define GC_CLOCK_133_266_2 (5 << 0)
100#define GC_CLOCK_166_266 (6 << 0)
101#define GC_CLOCK_166_250 (7 << 0)
102
e10fa551
JL
103#define I915_GDRST 0xc0 /* PCI config register */
104#define GRDOM_FULL (0 << 2)
105#define GRDOM_RENDER (1 << 2)
106#define GRDOM_MEDIA (3 << 2)
107#define GRDOM_MASK (3 << 2)
108#define GRDOM_RESET_STATUS (1 << 1)
109#define GRDOM_RESET_ENABLE (1 << 0)
110
111#define GCDGMBUS 0xcc
112
f97108d1 113#define GCFGC2 0xda
585fb111
JB
114#define GCFGC 0xf0 /* 915+ only */
115#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
116#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
117#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
118#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
119#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
120#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
121#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
122#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
123#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 124#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
125#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
126#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
127#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
128#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
129#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
130#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
131#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
132#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
133#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
134#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
135#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
136#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
137#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
138#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
139#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
140#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
141#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
142#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
143#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb 144
e10fa551
JL
145#define ASLE 0xe4
146#define ASLS 0xfc
147
148#define SWSCI 0xe8
149#define SWSCI_SCISEL (1 << 15)
150#define SWSCI_GSSCIE (1 << 0)
151
152#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
eeccdcac 153
585fb111 154
f0f59a00 155#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
156#define ILK_GRDOM_FULL (0<<1)
157#define ILK_GRDOM_RENDER (1<<1)
158#define ILK_GRDOM_MEDIA (3<<1)
159#define ILK_GRDOM_MASK (3<<1)
160#define ILK_GRDOM_RESET_ENABLE (1<<0)
161
f0f59a00 162#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
07b7ddd9
JB
163#define GEN6_MBC_SNPCR_SHIFT 21
164#define GEN6_MBC_SNPCR_MASK (3<<21)
165#define GEN6_MBC_SNPCR_MAX (0<<21)
166#define GEN6_MBC_SNPCR_MED (1<<21)
167#define GEN6_MBC_SNPCR_LOW (2<<21)
168#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
169
f0f59a00
VS
170#define VLV_G3DCTL _MMIO(0x9024)
171#define VLV_GSCKGCTL _MMIO(0x9028)
9e72b46c 172
f0f59a00 173#define GEN6_MBCTL _MMIO(0x0907c)
5eb719cd
DV
174#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
175#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
176#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
177#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
178#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
179
f0f59a00 180#define GEN6_GDRST _MMIO(0x941c)
cff458c2
EA
181#define GEN6_GRDOM_FULL (1 << 0)
182#define GEN6_GRDOM_RENDER (1 << 1)
183#define GEN6_GRDOM_MEDIA (1 << 2)
184#define GEN6_GRDOM_BLT (1 << 3)
ee4b6faf 185#define GEN6_GRDOM_VECS (1 << 4)
6b332fa2 186#define GEN9_GRDOM_GUC (1 << 5)
ee4b6faf 187#define GEN8_GRDOM_MEDIA2 (1 << 7)
cff458c2 188
f0f59a00
VS
189#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
190#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
191#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
5eb719cd
DV
192#define PP_DIR_DCLV_2G 0xffffffff
193
f0f59a00
VS
194#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
195#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
94e409c1 196
f0f59a00 197#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
0cea6502
JM
198#define GEN8_RPCS_ENABLE (1 << 31)
199#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
200#define GEN8_RPCS_S_CNT_SHIFT 15
201#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
202#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
203#define GEN8_RPCS_SS_CNT_SHIFT 8
204#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
205#define GEN8_RPCS_EU_MAX_SHIFT 4
206#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
207#define GEN8_RPCS_EU_MIN_SHIFT 0
208#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
209
f0f59a00 210#define GAM_ECOCHK _MMIO(0x4090)
81e231af 211#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 212#define ECOCHK_SNB_BIT (1<<10)
6381b550 213#define ECOCHK_DIS_TLB (1<<8)
e3dff585 214#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
215#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
216#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
217#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
218#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
219#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
220#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
221#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 222
b033bb6d
MK
223#define GEN8_CONFIG0 _MMIO(0xD00)
224#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
225
f0f59a00 226#define GAC_ECO_BITS _MMIO(0x14090)
3b9d7888 227#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
228#define ECOBITS_PPGTT_CACHE64B (3<<8)
229#define ECOBITS_PPGTT_CACHE4B (0<<8)
230
f0f59a00 231#define GAB_CTL _MMIO(0x24000)
be901a5a
DV
232#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
233
f0f59a00 234#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
3774eb50
PZ
235#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
236#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
237#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
238#define GEN6_STOLEN_RESERVED_1M (0 << 4)
239#define GEN6_STOLEN_RESERVED_512K (1 << 4)
240#define GEN6_STOLEN_RESERVED_256K (2 << 4)
241#define GEN6_STOLEN_RESERVED_128K (3 << 4)
242#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
243#define GEN7_STOLEN_RESERVED_1M (0 << 5)
244#define GEN7_STOLEN_RESERVED_256K (1 << 5)
245#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
246#define GEN8_STOLEN_RESERVED_1M (0 << 7)
247#define GEN8_STOLEN_RESERVED_2M (1 << 7)
248#define GEN8_STOLEN_RESERVED_4M (2 << 7)
249#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 250
585fb111
JB
251/* VGA stuff */
252
253#define VGA_ST01_MDA 0x3ba
254#define VGA_ST01_CGA 0x3da
255
f0f59a00 256#define _VGA_MSR_WRITE _MMIO(0x3c2)
585fb111
JB
257#define VGA_MSR_WRITE 0x3c2
258#define VGA_MSR_READ 0x3cc
259#define VGA_MSR_MEM_EN (1<<1)
260#define VGA_MSR_CGA_MODE (1<<0)
261
5434fd92 262#define VGA_SR_INDEX 0x3c4
f930ddd0 263#define SR01 1
5434fd92 264#define VGA_SR_DATA 0x3c5
585fb111
JB
265
266#define VGA_AR_INDEX 0x3c0
267#define VGA_AR_VID_EN (1<<5)
268#define VGA_AR_DATA_WRITE 0x3c0
269#define VGA_AR_DATA_READ 0x3c1
270
271#define VGA_GR_INDEX 0x3ce
272#define VGA_GR_DATA 0x3cf
273/* GR05 */
274#define VGA_GR_MEM_READ_MODE_SHIFT 3
275#define VGA_GR_MEM_READ_MODE_PLANE 1
276/* GR06 */
277#define VGA_GR_MEM_MODE_MASK 0xc
278#define VGA_GR_MEM_MODE_SHIFT 2
279#define VGA_GR_MEM_A0000_AFFFF 0
280#define VGA_GR_MEM_A0000_BFFFF 1
281#define VGA_GR_MEM_B0000_B7FFF 2
282#define VGA_GR_MEM_B0000_BFFFF 3
283
284#define VGA_DACMASK 0x3c6
285#define VGA_DACRX 0x3c7
286#define VGA_DACWX 0x3c8
287#define VGA_DACDATA 0x3c9
288
289#define VGA_CR_INDEX_MDA 0x3b4
290#define VGA_CR_DATA_MDA 0x3b5
291#define VGA_CR_INDEX_CGA 0x3d4
292#define VGA_CR_DATA_CGA 0x3d5
293
351e3db2
BV
294/*
295 * Instruction field definitions used by the command parser
296 */
297#define INSTR_CLIENT_SHIFT 29
298#define INSTR_CLIENT_MASK 0xE0000000
299#define INSTR_MI_CLIENT 0x0
300#define INSTR_BC_CLIENT 0x2
301#define INSTR_RC_CLIENT 0x3
302#define INSTR_SUBCLIENT_SHIFT 27
303#define INSTR_SUBCLIENT_MASK 0x18000000
304#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
305#define INSTR_26_TO_24_MASK 0x7000000
306#define INSTR_26_TO_24_SHIFT 24
351e3db2 307
585fb111
JB
308/*
309 * Memory interface instructions used by the kernel
310 */
311#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
312/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
313#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
314
315#define MI_NOOP MI_INSTR(0, 0)
316#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
317#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 318#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
319#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
320#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
321#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
322#define MI_FLUSH MI_INSTR(0x04, 0)
323#define MI_READ_FLUSH (1 << 0)
324#define MI_EXE_FLUSH (1 << 1)
325#define MI_NO_WRITE_FLUSH (1 << 2)
326#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
327#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 328#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
329#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
330#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
331#define MI_ARB_ENABLE (1<<0)
332#define MI_ARB_DISABLE (0<<0)
585fb111 333#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
334#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
335#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 336#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 337#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
338#define MI_OVERLAY_CONTINUE (0x0<<21)
339#define MI_OVERLAY_ON (0x1<<21)
340#define MI_OVERLAY_OFF (0x2<<21)
585fb111 341#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 342#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 343#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 344#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
345/* IVB has funny definitions for which plane to flip. */
346#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
347#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
348#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
350#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
351#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
352/* SKL ones */
353#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 362#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
363#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
364#define MI_SEMAPHORE_UPDATE (1<<21)
365#define MI_SEMAPHORE_COMPARE (1<<20)
366#define MI_SEMAPHORE_REGISTER (1<<18)
367#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
368#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
369#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
370#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
371#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
372#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
373#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
374#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
375#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
376#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
377#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
378#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
379#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
380#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
381#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
382#define MI_MM_SPACE_GTT (1<<8)
383#define MI_MM_SPACE_PHYSICAL (0<<8)
384#define MI_SAVE_EXT_STATE_EN (1<<3)
385#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 386#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 387#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
388#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
389#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
390#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
391#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
392#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
393#define MI_SEMAPHORE_POLL (1<<15)
394#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 395#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
396#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
397#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
398#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
399#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
400#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
401/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
402 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
403 * simply ignores the register load under certain conditions.
404 * - One can actually load arbitrary many arbitrary registers: Simply issue x
405 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
406 */
7ec55f46 407#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 408#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
409#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
410#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 411#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 412#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
413#define MI_FLUSH_DW_STORE_INDEX (1<<21)
414#define MI_INVALIDATE_TLB (1<<18)
415#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 416#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 417#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
418#define MI_INVALIDATE_BSD (1<<7)
419#define MI_FLUSH_DW_USE_GTT (1<<2)
420#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
421#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
422#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 423#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
424#define MI_BATCH_NON_SECURE (1)
425/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 426#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 427#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 428#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 429#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 430#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 431#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 432#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 433
f0f59a00
VS
434#define MI_PREDICATE_SRC0 _MMIO(0x2400)
435#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
436#define MI_PREDICATE_SRC1 _MMIO(0x2408)
437#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
9435373e 438
f0f59a00 439#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
9435373e
RV
440#define LOWER_SLICE_ENABLED (1<<0)
441#define LOWER_SLICE_DISABLED (0<<0)
442
585fb111
JB
443/*
444 * 3D instructions used by the kernel
445 */
446#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
447
448#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
449#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
450#define SC_UPDATE_SCISSOR (0x1<<1)
451#define SC_ENABLE_MASK (0x1<<0)
452#define SC_ENABLE (0x1<<0)
453#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
454#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
455#define SCI_YMIN_MASK (0xffff<<16)
456#define SCI_XMIN_MASK (0xffff<<0)
457#define SCI_YMAX_MASK (0xffff<<16)
458#define SCI_XMAX_MASK (0xffff<<0)
459#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
460#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
461#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
462#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
463#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
464#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
465#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
466#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
467#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
468
469#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
470#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
471#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
472#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
473#define BLT_WRITE_A (2<<20)
474#define BLT_WRITE_RGB (1<<20)
475#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
476#define BLT_DEPTH_8 (0<<24)
477#define BLT_DEPTH_16_565 (1<<24)
478#define BLT_DEPTH_16_1555 (2<<24)
479#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
480#define BLT_ROP_SRC_COPY (0xcc<<16)
481#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
482#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
483#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
484#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
485#define ASYNC_FLIP (1<<22)
486#define DISPLAY_PLANE_A (0<<20)
487#define DISPLAY_PLANE_B (1<<20)
68d97538 488#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 489#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 490#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 491#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 492#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 493#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 494#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 495#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 496#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 497#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
498#define PIPE_CONTROL_DEPTH_STALL (1<<13)
499#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 500#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
501#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
502#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
503#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
504#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 505#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 506#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
507#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
508#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
509#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 510#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 511#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 512#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 513
3a6fa984
BV
514/*
515 * Commands used only by the command parser
516 */
517#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
518#define MI_ARB_CHECK MI_INSTR(0x05, 0)
519#define MI_RS_CONTROL MI_INSTR(0x06, 0)
520#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
521#define MI_PREDICATE MI_INSTR(0x0C, 0)
522#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
523#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 524#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
525#define MI_URB_CLEAR MI_INSTR(0x19, 0)
526#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
527#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
528#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
529#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
530#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
531#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
532#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
533#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
534#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
535
536#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
537#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
538#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
539#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
540#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
541#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
542#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
543 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
544#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
545 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
546#define GFX_OP_3DSTATE_SO_DECL_LIST \
547 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
548
549#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
550 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
551#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
552 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
553#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
554 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
555#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
556 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
557#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
558 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
559
560#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
561
562#define COLOR_BLT ((0x2<<29)|(0x40<<22))
563#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 564
5947de9b
BV
565/*
566 * Registers used only by the command parser
567 */
f0f59a00
VS
568#define BCS_SWCTRL _MMIO(0x22200)
569
570#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
571#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
572#define HS_INVOCATION_COUNT _MMIO(0x2300)
573#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
574#define DS_INVOCATION_COUNT _MMIO(0x2308)
575#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
576#define IA_VERTICES_COUNT _MMIO(0x2310)
577#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
578#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
579#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
580#define VS_INVOCATION_COUNT _MMIO(0x2320)
581#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
582#define GS_INVOCATION_COUNT _MMIO(0x2328)
583#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
584#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
585#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
586#define CL_INVOCATION_COUNT _MMIO(0x2338)
587#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
588#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
589#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
590#define PS_INVOCATION_COUNT _MMIO(0x2348)
591#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
592#define PS_DEPTH_COUNT _MMIO(0x2350)
593#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
5947de9b
BV
594
595/* There are the 4 64-bit counter registers, one for each stream output */
f0f59a00
VS
596#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
597#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
5947de9b 598
f0f59a00
VS
599#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
600#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
113a0476 601
f0f59a00
VS
602#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
603#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
604#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
605#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
606#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
607#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
113a0476 608
f0f59a00
VS
609#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
610#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
611#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
7b9748cb 612
1b85066b
JJ
613/* There are the 16 64-bit CS General Purpose Registers */
614#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
615#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
616
f0f59a00 617#define OACONTROL _MMIO(0x2360)
180b813c 618
220375aa
BV
619#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
620#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
f0f59a00 621#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
220375aa 622
dc96e9b8
CW
623/*
624 * Reset registers
625 */
f0f59a00 626#define DEBUG_RESET_I830 _MMIO(0x6070)
dc96e9b8
CW
627#define DEBUG_RESET_FULL (1<<7)
628#define DEBUG_RESET_RENDER (1<<8)
629#define DEBUG_RESET_DISPLAY (1<<9)
630
57f350b6 631/*
5a09ae9f
JN
632 * IOSF sideband
633 */
f0f59a00 634#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
5a09ae9f
JN
635#define IOSF_DEVFN_SHIFT 24
636#define IOSF_OPCODE_SHIFT 16
637#define IOSF_PORT_SHIFT 8
638#define IOSF_BYTE_ENABLES_SHIFT 4
639#define IOSF_BAR_SHIFT 1
640#define IOSF_SB_BUSY (1<<0)
4688d45f
JN
641#define IOSF_PORT_BUNIT 0x03
642#define IOSF_PORT_PUNIT 0x04
5a09ae9f
JN
643#define IOSF_PORT_NC 0x11
644#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
645#define IOSF_PORT_GPIO_NC 0x13
646#define IOSF_PORT_CCK 0x14
4688d45f
JN
647#define IOSF_PORT_DPIO_2 0x1a
648#define IOSF_PORT_FLISDSI 0x1b
dfb19ed2
D
649#define IOSF_PORT_GPIO_SC 0x48
650#define IOSF_PORT_GPIO_SUS 0xa8
4688d45f 651#define IOSF_PORT_CCU 0xa9
7071af97
JN
652#define CHV_IOSF_PORT_GPIO_N 0x13
653#define CHV_IOSF_PORT_GPIO_SE 0x48
654#define CHV_IOSF_PORT_GPIO_E 0xa8
655#define CHV_IOSF_PORT_GPIO_SW 0xb2
f0f59a00
VS
656#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
657#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
5a09ae9f 658
30a970c6
JB
659/* See configdb bunit SB addr map */
660#define BUNIT_REG_BISOC 0x11
661
30a970c6 662#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
663#define DSPFREQSTAT_SHIFT_CHV 24
664#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
665#define DSPFREQGUAR_SHIFT_CHV 8
666#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
667#define DSPFREQSTAT_SHIFT 30
668#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
669#define DSPFREQGUAR_SHIFT 14
670#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
671#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
672#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
673#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
674#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
675#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
676#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
677#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
678#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
679#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
680#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
681#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
682#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
683#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
684#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
685#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
686
687/* See the PUNIT HAS v0.8 for the below bits */
688enum punit_power_well {
cd02ac52 689 /* These numbers are fixed and must match the position of the pw bits */
a30180a5
ID
690 PUNIT_POWER_WELL_RENDER = 0,
691 PUNIT_POWER_WELL_MEDIA = 1,
692 PUNIT_POWER_WELL_DISP2D = 3,
693 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
694 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
695 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
696 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
697 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
698 PUNIT_POWER_WELL_DPIO_RX0 = 10,
699 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 700 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5 701
cd02ac52 702 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 703 PUNIT_POWER_WELL_ALWAYS_ON,
a30180a5
ID
704};
705
94dd5138 706enum skl_disp_power_wells {
cd02ac52 707 /* These numbers are fixed and must match the position of the pw bits */
94dd5138
S
708 SKL_DISP_PW_MISC_IO,
709 SKL_DISP_PW_DDI_A_E,
710 SKL_DISP_PW_DDI_B,
711 SKL_DISP_PW_DDI_C,
712 SKL_DISP_PW_DDI_D,
713 SKL_DISP_PW_1 = 14,
714 SKL_DISP_PW_2,
56fcfd63 715
cd02ac52 716 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 717 SKL_DISP_PW_ALWAYS_ON,
9f836f90 718 SKL_DISP_PW_DC_OFF,
94dd5138
S
719};
720
721#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
722#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
723
02f4c9e0
CML
724#define PUNIT_REG_PWRGT_CTRL 0x60
725#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
726#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
727#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
728#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
729#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
730#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 731
5a09ae9f
JN
732#define PUNIT_REG_GPU_LFM 0xd3
733#define PUNIT_REG_GPU_FREQ_REQ 0xd4
734#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 735#define GPLLENABLE (1<<4)
e8474409 736#define GENFREQSTATUS (1<<0)
5a09ae9f 737#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 738#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
739
740#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
741#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
742
095acd5f
D
743#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
744#define FB_GFX_FREQ_FUSE_MASK 0xff
745#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
746#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
747#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
748
749#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
750#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
751
fc1ac8de
VS
752#define PUNIT_REG_DDR_SETUP2 0x139
753#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
754#define FORCE_DDR_LOW_FREQ (1 << 1)
755#define FORCE_DDR_HIGH_FREQ (1 << 0)
756
2b6b3a09
D
757#define PUNIT_GPU_STATUS_REG 0xdb
758#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
759#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
760#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
761#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
762
763#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
764#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
765#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
766
5a09ae9f
JN
767#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
768#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
769#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
770#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
771#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
772#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
773#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
774#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
775#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
776#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
777
3ef62342
D
778#define VLV_TURBO_SOC_OVERRIDE 0x04
779#define VLV_OVERRIDE_EN 1
780#define VLV_SOC_TDP_EN (1 << 1)
781#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
782#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
783
31685c25 784#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 785
be4fc046 786/* vlv2 north clock has */
24eb2d59
CML
787#define CCK_FUSE_REG 0x8
788#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 789#define CCK_REG_DSI_PLL_FUSE 0x44
790#define CCK_REG_DSI_PLL_CONTROL 0x48
791#define DSI_PLL_VCO_EN (1 << 31)
792#define DSI_PLL_LDO_GATE (1 << 30)
793#define DSI_PLL_P1_POST_DIV_SHIFT 17
794#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
795#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
796#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
797#define DSI_PLL_MUX_MASK (3 << 9)
798#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
799#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
800#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
801#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
802#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
803#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
804#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
805#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
806#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
807#define DSI_PLL_LOCK (1 << 0)
808#define CCK_REG_DSI_PLL_DIVIDER 0x4c
809#define DSI_PLL_LFSR (1 << 31)
810#define DSI_PLL_FRACTION_EN (1 << 30)
811#define DSI_PLL_FRAC_COUNTER_SHIFT 27
812#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
813#define DSI_PLL_USYNC_CNT_SHIFT 18
814#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
815#define DSI_PLL_N1_DIV_SHIFT 16
816#define DSI_PLL_N1_DIV_MASK (3 << 16)
817#define DSI_PLL_M1_DIV_SHIFT 0
818#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 819#define CCK_CZ_CLOCK_CONTROL 0x62
c30fec65 820#define CCK_GPLL_CLOCK_CONTROL 0x67
30a970c6 821#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
35d38d1f 822#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
87d5d259
VK
823#define CCK_TRUNK_FORCE_ON (1 << 17)
824#define CCK_TRUNK_FORCE_OFF (1 << 16)
825#define CCK_FREQUENCY_STATUS (0x1f << 8)
826#define CCK_FREQUENCY_STATUS_SHIFT 8
827#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 828
0e767189
VS
829/**
830 * DOC: DPIO
831 *
eee21566 832 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
833 * ports. DPIO is the name given to such a display PHY. These PHYs
834 * don't follow the standard programming model using direct MMIO
835 * registers, and instead their registers must be accessed trough IOSF
836 * sideband. VLV has one such PHY for driving ports B and C, and CHV
837 * adds another PHY for driving port D. Each PHY responds to specific
838 * IOSF-SB port.
839 *
840 * Each display PHY is made up of one or two channels. Each channel
841 * houses a common lane part which contains the PLL and other common
842 * logic. CH0 common lane also contains the IOSF-SB logic for the
843 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
844 * must be running when any DPIO registers are accessed.
845 *
846 * In addition to having their own registers, the PHYs are also
847 * controlled through some dedicated signals from the display
848 * controller. These include PLL reference clock enable, PLL enable,
849 * and CRI clock selection, for example.
850 *
851 * Eeach channel also has two splines (also called data lanes), and
852 * each spline is made up of one Physical Access Coding Sub-Layer
853 * (PCS) block and two TX lanes. So each channel has two PCS blocks
854 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
855 * data/clock pairs depending on the output type.
856 *
857 * Additionally the PHY also contains an AUX lane with AUX blocks
858 * for each channel. This is used for DP AUX communication, but
859 * this fact isn't really relevant for the driver since AUX is
860 * controlled from the display controller side. No DPIO registers
861 * need to be accessed during AUX communication,
862 *
eee21566 863 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 864 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
865 *
866 * For dual channel PHY (VLV/CHV):
867 *
868 * pipe A == CMN/PLL/REF CH0
54d9d493 869 *
0e767189
VS
870 * pipe B == CMN/PLL/REF CH1
871 *
872 * port B == PCS/TX CH0
873 *
874 * port C == PCS/TX CH1
875 *
876 * This is especially important when we cross the streams
877 * ie. drive port B with pipe B, or port C with pipe A.
878 *
879 * For single channel PHY (CHV):
880 *
881 * pipe C == CMN/PLL/REF CH0
882 *
883 * port D == PCS/TX CH0
884 *
eee21566
ID
885 * On BXT the entire PHY channel corresponds to the port. That means
886 * the PLL is also now associated with the port rather than the pipe,
887 * and so the clock needs to be routed to the appropriate transcoder.
888 * Port A PLL is directly connected to transcoder EDP and port B/C
889 * PLLs can be routed to any transcoder A/B/C.
890 *
891 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
892 * digital port D (CHV) or port A (BXT).
598fac6b 893 *
f03d8ede
DCLP
894 *
895 * Dual channel PHY (VLV/CHV/BXT)
896 * ---------------------------------
897 * | CH0 | CH1 |
898 * | CMN/PLL/REF | CMN/PLL/REF |
899 * |---------------|---------------| Display PHY
900 * | PCS01 | PCS23 | PCS01 | PCS23 |
901 * |-------|-------|-------|-------|
902 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
903 * ---------------------------------
904 * | DDI0 | DDI1 | DP/HDMI ports
905 * ---------------------------------
906 *
907 * Single channel PHY (CHV/BXT)
908 * -----------------
909 * | CH0 |
910 * | CMN/PLL/REF |
911 * |---------------| Display PHY
912 * | PCS01 | PCS23 |
913 * |-------|-------|
914 * |TX0|TX1|TX2|TX3|
915 * -----------------
916 * | DDI2 | DP/HDMI port
917 * -----------------
57f350b6 918 */
5a09ae9f 919#define DPIO_DEVFN 0
5a09ae9f 920
f0f59a00 921#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
922#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
923#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
924#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 925#define DPIO_CMNRST (1<<0)
57f350b6 926
e4607fcf
CML
927#define DPIO_PHY(pipe) ((pipe) >> 1)
928#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
929
598fac6b
DV
930/*
931 * Per pipe/PLL DPIO regs
932 */
ab3c759a 933#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 934#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
935#define DPIO_POST_DIV_DAC 0
936#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
937#define DPIO_POST_DIV_LVDS1 2
938#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
939#define DPIO_K_SHIFT (24) /* 4 bits */
940#define DPIO_P1_SHIFT (21) /* 3 bits */
941#define DPIO_P2_SHIFT (16) /* 5 bits */
942#define DPIO_N_SHIFT (12) /* 4 bits */
943#define DPIO_ENABLE_CALIBRATION (1<<11)
944#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
945#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
946#define _VLV_PLL_DW3_CH1 0x802c
947#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 948
ab3c759a 949#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
950#define DPIO_REFSEL_OVERRIDE 27
951#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
952#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
953#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 954#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
955#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
956#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
957#define _VLV_PLL_DW5_CH1 0x8034
958#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 959
ab3c759a
CML
960#define _VLV_PLL_DW7_CH0 0x801c
961#define _VLV_PLL_DW7_CH1 0x803c
962#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 963
ab3c759a
CML
964#define _VLV_PLL_DW8_CH0 0x8040
965#define _VLV_PLL_DW8_CH1 0x8060
966#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 967
ab3c759a
CML
968#define VLV_PLL_DW9_BCAST 0xc044
969#define _VLV_PLL_DW9_CH0 0x8044
970#define _VLV_PLL_DW9_CH1 0x8064
971#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 972
ab3c759a
CML
973#define _VLV_PLL_DW10_CH0 0x8048
974#define _VLV_PLL_DW10_CH1 0x8068
975#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 976
ab3c759a
CML
977#define _VLV_PLL_DW11_CH0 0x804c
978#define _VLV_PLL_DW11_CH1 0x806c
979#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 980
ab3c759a
CML
981/* Spec for ref block start counts at DW10 */
982#define VLV_REF_DW13 0x80ac
598fac6b 983
ab3c759a 984#define VLV_CMN_DW0 0x8100
dc96e9b8 985
598fac6b
DV
986/*
987 * Per DDI channel DPIO regs
988 */
989
ab3c759a
CML
990#define _VLV_PCS_DW0_CH0 0x8200
991#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
992#define DPIO_PCS_TX_LANE2_RESET (1<<16)
993#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
994#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
995#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 996#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 997
97fd4d5c
VS
998#define _VLV_PCS01_DW0_CH0 0x200
999#define _VLV_PCS23_DW0_CH0 0x400
1000#define _VLV_PCS01_DW0_CH1 0x2600
1001#define _VLV_PCS23_DW0_CH1 0x2800
1002#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1003#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1004
ab3c759a
CML
1005#define _VLV_PCS_DW1_CH0 0x8204
1006#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 1007#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
1008#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1009#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1010#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1011#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
1012#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
1013
97fd4d5c
VS
1014#define _VLV_PCS01_DW1_CH0 0x204
1015#define _VLV_PCS23_DW1_CH0 0x404
1016#define _VLV_PCS01_DW1_CH1 0x2604
1017#define _VLV_PCS23_DW1_CH1 0x2804
1018#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1019#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1020
ab3c759a
CML
1021#define _VLV_PCS_DW8_CH0 0x8220
1022#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
1023#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1024#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
1025#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
1026
1027#define _VLV_PCS01_DW8_CH0 0x0220
1028#define _VLV_PCS23_DW8_CH0 0x0420
1029#define _VLV_PCS01_DW8_CH1 0x2620
1030#define _VLV_PCS23_DW8_CH1 0x2820
1031#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1032#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
1033
1034#define _VLV_PCS_DW9_CH0 0x8224
1035#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
1036#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1037#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1038#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1039#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1040#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1041#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
1042#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
1043
a02ef3c7
VS
1044#define _VLV_PCS01_DW9_CH0 0x224
1045#define _VLV_PCS23_DW9_CH0 0x424
1046#define _VLV_PCS01_DW9_CH1 0x2624
1047#define _VLV_PCS23_DW9_CH1 0x2824
1048#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1049#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1050
9d556c99
CML
1051#define _CHV_PCS_DW10_CH0 0x8228
1052#define _CHV_PCS_DW10_CH1 0x8428
1053#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1054#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
1055#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1056#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1057#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1058#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1059#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1060#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
1061#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1062
1966e59e
VS
1063#define _VLV_PCS01_DW10_CH0 0x0228
1064#define _VLV_PCS23_DW10_CH0 0x0428
1065#define _VLV_PCS01_DW10_CH1 0x2628
1066#define _VLV_PCS23_DW10_CH1 0x2828
1067#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1068#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1069
ab3c759a
CML
1070#define _VLV_PCS_DW11_CH0 0x822c
1071#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1072#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1073#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1074#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1075#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1076#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1077
570e2a74
VS
1078#define _VLV_PCS01_DW11_CH0 0x022c
1079#define _VLV_PCS23_DW11_CH0 0x042c
1080#define _VLV_PCS01_DW11_CH1 0x262c
1081#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1082#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1083#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1084
2e523e98
VS
1085#define _VLV_PCS01_DW12_CH0 0x0230
1086#define _VLV_PCS23_DW12_CH0 0x0430
1087#define _VLV_PCS01_DW12_CH1 0x2630
1088#define _VLV_PCS23_DW12_CH1 0x2830
1089#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1090#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1091
ab3c759a
CML
1092#define _VLV_PCS_DW12_CH0 0x8230
1093#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1094#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1095#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1096#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1097#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1098#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1099#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1100
1101#define _VLV_PCS_DW14_CH0 0x8238
1102#define _VLV_PCS_DW14_CH1 0x8438
1103#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1104
1105#define _VLV_PCS_DW23_CH0 0x825c
1106#define _VLV_PCS_DW23_CH1 0x845c
1107#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1108
1109#define _VLV_TX_DW2_CH0 0x8288
1110#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1111#define DPIO_SWING_MARGIN000_SHIFT 16
1112#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1113#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1114#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1115
1116#define _VLV_TX_DW3_CH0 0x828c
1117#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1118/* The following bit for CHV phy */
1119#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1120#define DPIO_SWING_MARGIN101_SHIFT 16
1121#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1122#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1123
1124#define _VLV_TX_DW4_CH0 0x8290
1125#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1126#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1127#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1128#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1129#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1130#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1131
1132#define _VLV_TX3_DW4_CH0 0x690
1133#define _VLV_TX3_DW4_CH1 0x2a90
1134#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1135
1136#define _VLV_TX_DW5_CH0 0x8294
1137#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1138#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1139#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1140
1141#define _VLV_TX_DW11_CH0 0x82ac
1142#define _VLV_TX_DW11_CH1 0x84ac
1143#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1144
1145#define _VLV_TX_DW14_CH0 0x82b8
1146#define _VLV_TX_DW14_CH1 0x84b8
1147#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1148
9d556c99
CML
1149/* CHV dpPhy registers */
1150#define _CHV_PLL_DW0_CH0 0x8000
1151#define _CHV_PLL_DW0_CH1 0x8180
1152#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1153
1154#define _CHV_PLL_DW1_CH0 0x8004
1155#define _CHV_PLL_DW1_CH1 0x8184
1156#define DPIO_CHV_N_DIV_SHIFT 8
1157#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1158#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1159
1160#define _CHV_PLL_DW2_CH0 0x8008
1161#define _CHV_PLL_DW2_CH1 0x8188
1162#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1163
1164#define _CHV_PLL_DW3_CH0 0x800c
1165#define _CHV_PLL_DW3_CH1 0x818c
1166#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1167#define DPIO_CHV_FIRST_MOD (0 << 8)
1168#define DPIO_CHV_SECOND_MOD (1 << 8)
1169#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1170#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1171#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1172
1173#define _CHV_PLL_DW6_CH0 0x8018
1174#define _CHV_PLL_DW6_CH1 0x8198
1175#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1176#define DPIO_CHV_INT_COEFF_SHIFT 8
1177#define DPIO_CHV_PROP_COEFF_SHIFT 0
1178#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1179
d3eee4ba
VP
1180#define _CHV_PLL_DW8_CH0 0x8020
1181#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1182#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1183#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1184#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1185
1186#define _CHV_PLL_DW9_CH0 0x8024
1187#define _CHV_PLL_DW9_CH1 0x81A4
1188#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1189#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1190#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1191#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1192
6669e39f
VS
1193#define _CHV_CMN_DW0_CH0 0x8100
1194#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1195#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1196#define DPIO_ALLDL_POWERDOWN (1 << 1)
1197#define DPIO_ANYDL_POWERDOWN (1 << 0)
1198
b9e5ac3c
VS
1199#define _CHV_CMN_DW5_CH0 0x8114
1200#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1201#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1202#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1203#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1204#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1205#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1206#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1207#define CHV_BUFLEFTENA1_MASK (3 << 22)
1208
9d556c99
CML
1209#define _CHV_CMN_DW13_CH0 0x8134
1210#define _CHV_CMN_DW0_CH1 0x8080
1211#define DPIO_CHV_S1_DIV_SHIFT 21
1212#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1213#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1214#define DPIO_CHV_K_DIV_SHIFT 4
1215#define DPIO_PLL_FREQLOCK (1 << 1)
1216#define DPIO_PLL_LOCK (1 << 0)
1217#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1218
1219#define _CHV_CMN_DW14_CH0 0x8138
1220#define _CHV_CMN_DW1_CH1 0x8084
1221#define DPIO_AFC_RECAL (1 << 14)
1222#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1223#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1224#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1225#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1226#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1227#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1228#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1229#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1230#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1231#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1232
9197c88b
VS
1233#define _CHV_CMN_DW19_CH0 0x814c
1234#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1235#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1236#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1237#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1238#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1239
9197c88b
VS
1240#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1241
e0fce78f
VS
1242#define CHV_CMN_DW28 0x8170
1243#define DPIO_CL1POWERDOWNEN (1 << 23)
1244#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1245#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1246#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1247#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1248#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1249
9d556c99 1250#define CHV_CMN_DW30 0x8178
3e288786 1251#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1252#define DPIO_LRC_BYPASS (1 << 3)
1253
1254#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1255 (lane) * 0x200 + (offset))
1256
f72df8db
VS
1257#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1258#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1259#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1260#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1261#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1262#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1263#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1264#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1265#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1266#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1267#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1268#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1269#define DPIO_FRC_LATENCY_SHFIT 8
1270#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1271#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1272
1273/* BXT PHY registers */
f0f59a00 1274#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
5c6706e5 1275
f0f59a00 1276#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
5c6706e5
VK
1277#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1278
1279#define _PHY_CTL_FAMILY_EDP 0x64C80
1280#define _PHY_CTL_FAMILY_DDI 0x64C90
1281#define COMMON_RESET_DIS (1 << 31)
1282#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1283 _PHY_CTL_FAMILY_EDP)
1284
dfb82408
S
1285/* BXT PHY PLL registers */
1286#define _PORT_PLL_A 0x46074
1287#define _PORT_PLL_B 0x46078
1288#define _PORT_PLL_C 0x4607c
1289#define PORT_PLL_ENABLE (1 << 31)
1290#define PORT_PLL_LOCK (1 << 30)
1291#define PORT_PLL_REF_SEL (1 << 27)
f0f59a00 1292#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
dfb82408
S
1293
1294#define _PORT_PLL_EBB_0_A 0x162034
1295#define _PORT_PLL_EBB_0_B 0x6C034
1296#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1297#define PORT_PLL_P1_SHIFT 13
1298#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1299#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1300#define PORT_PLL_P2_SHIFT 8
1301#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1302#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
f0f59a00 1303#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
dfb82408
S
1304 _PORT_PLL_EBB_0_B, \
1305 _PORT_PLL_EBB_0_C)
1306
1307#define _PORT_PLL_EBB_4_A 0x162038
1308#define _PORT_PLL_EBB_4_B 0x6C038
1309#define _PORT_PLL_EBB_4_C 0x6C344
1310#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1311#define PORT_PLL_RECALIBRATE (1 << 14)
f0f59a00 1312#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
dfb82408
S
1313 _PORT_PLL_EBB_4_B, \
1314 _PORT_PLL_EBB_4_C)
1315
1316#define _PORT_PLL_0_A 0x162100
1317#define _PORT_PLL_0_B 0x6C100
1318#define _PORT_PLL_0_C 0x6C380
1319/* PORT_PLL_0_A */
1320#define PORT_PLL_M2_MASK 0xFF
1321/* PORT_PLL_1_A */
aa610dcb
ID
1322#define PORT_PLL_N_SHIFT 8
1323#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1324#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1325/* PORT_PLL_2_A */
1326#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1327/* PORT_PLL_3_A */
1328#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1329/* PORT_PLL_6_A */
1330#define PORT_PLL_PROP_COEFF_MASK 0xF
1331#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1332#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1333#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1334#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1335/* PORT_PLL_8_A */
1336#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1337/* PORT_PLL_9_A */
05712c15
ID
1338#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1339#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1340/* PORT_PLL_10_A */
1341#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1342#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1343#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1344#define PORT_PLL_DCO_AMP(x) ((x)<<10)
dfb82408
S
1345#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1346 _PORT_PLL_0_B, \
1347 _PORT_PLL_0_C)
f0f59a00 1348#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
dfb82408 1349
5c6706e5
VK
1350/* BXT PHY common lane registers */
1351#define _PORT_CL1CM_DW0_A 0x162000
1352#define _PORT_CL1CM_DW0_BC 0x6C000
1353#define PHY_POWER_GOOD (1 << 16)
b61e7996 1354#define PHY_RESERVED (1 << 7)
5c6706e5
VK
1355#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1356 _PORT_CL1CM_DW0_A)
1357
1358#define _PORT_CL1CM_DW9_A 0x162024
1359#define _PORT_CL1CM_DW9_BC 0x6C024
1360#define IREF0RC_OFFSET_SHIFT 8
1361#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1362#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1363 _PORT_CL1CM_DW9_A)
1364
1365#define _PORT_CL1CM_DW10_A 0x162028
1366#define _PORT_CL1CM_DW10_BC 0x6C028
1367#define IREF1RC_OFFSET_SHIFT 8
1368#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1369#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1370 _PORT_CL1CM_DW10_A)
1371
1372#define _PORT_CL1CM_DW28_A 0x162070
1373#define _PORT_CL1CM_DW28_BC 0x6C070
1374#define OCL1_POWER_DOWN_EN (1 << 23)
1375#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1376#define SUS_CLK_CONFIG 0x3
1377#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1378 _PORT_CL1CM_DW28_A)
1379
1380#define _PORT_CL1CM_DW30_A 0x162078
1381#define _PORT_CL1CM_DW30_BC 0x6C078
1382#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1383#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1384 _PORT_CL1CM_DW30_A)
1385
1386/* Defined for PHY0 only */
f0f59a00 1387#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
5c6706e5
VK
1388#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1389
1390/* BXT PHY Ref registers */
1391#define _PORT_REF_DW3_A 0x16218C
1392#define _PORT_REF_DW3_BC 0x6C18C
1393#define GRC_DONE (1 << 22)
1394#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1395 _PORT_REF_DW3_A)
1396
1397#define _PORT_REF_DW6_A 0x162198
1398#define _PORT_REF_DW6_BC 0x6C198
d1e082ff
ID
1399#define GRC_CODE_SHIFT 24
1400#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
5c6706e5 1401#define GRC_CODE_FAST_SHIFT 16
d1e082ff 1402#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
5c6706e5
VK
1403#define GRC_CODE_SLOW_SHIFT 8
1404#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1405#define GRC_CODE_NOM_MASK 0xFF
1406#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1407 _PORT_REF_DW6_A)
1408
1409#define _PORT_REF_DW8_A 0x1621A0
1410#define _PORT_REF_DW8_BC 0x6C1A0
1411#define GRC_DIS (1 << 15)
1412#define GRC_RDY_OVRD (1 << 1)
1413#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1414 _PORT_REF_DW8_A)
1415
dfb82408 1416/* BXT PHY PCS registers */
96fb9f9b
VK
1417#define _PORT_PCS_DW10_LN01_A 0x162428
1418#define _PORT_PCS_DW10_LN01_B 0x6C428
1419#define _PORT_PCS_DW10_LN01_C 0x6C828
1420#define _PORT_PCS_DW10_GRP_A 0x162C28
1421#define _PORT_PCS_DW10_GRP_B 0x6CC28
1422#define _PORT_PCS_DW10_GRP_C 0x6CE28
f0f59a00 1423#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
96fb9f9b
VK
1424 _PORT_PCS_DW10_LN01_B, \
1425 _PORT_PCS_DW10_LN01_C)
f0f59a00 1426#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
96fb9f9b
VK
1427 _PORT_PCS_DW10_GRP_B, \
1428 _PORT_PCS_DW10_GRP_C)
1429#define TX2_SWING_CALC_INIT (1 << 31)
1430#define TX1_SWING_CALC_INIT (1 << 30)
1431
dfb82408
S
1432#define _PORT_PCS_DW12_LN01_A 0x162430
1433#define _PORT_PCS_DW12_LN01_B 0x6C430
1434#define _PORT_PCS_DW12_LN01_C 0x6C830
1435#define _PORT_PCS_DW12_LN23_A 0x162630
1436#define _PORT_PCS_DW12_LN23_B 0x6C630
1437#define _PORT_PCS_DW12_LN23_C 0x6CA30
1438#define _PORT_PCS_DW12_GRP_A 0x162c30
1439#define _PORT_PCS_DW12_GRP_B 0x6CC30
1440#define _PORT_PCS_DW12_GRP_C 0x6CE30
1441#define LANESTAGGER_STRAP_OVRD (1 << 6)
1442#define LANE_STAGGER_MASK 0x1F
f0f59a00 1443#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
dfb82408
S
1444 _PORT_PCS_DW12_LN01_B, \
1445 _PORT_PCS_DW12_LN01_C)
f0f59a00 1446#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
dfb82408
S
1447 _PORT_PCS_DW12_LN23_B, \
1448 _PORT_PCS_DW12_LN23_C)
f0f59a00 1449#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
dfb82408
S
1450 _PORT_PCS_DW12_GRP_B, \
1451 _PORT_PCS_DW12_GRP_C)
1452
5c6706e5
VK
1453/* BXT PHY TX registers */
1454#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1455 ((lane) & 1) * 0x80)
1456
96fb9f9b
VK
1457#define _PORT_TX_DW2_LN0_A 0x162508
1458#define _PORT_TX_DW2_LN0_B 0x6C508
1459#define _PORT_TX_DW2_LN0_C 0x6C908
1460#define _PORT_TX_DW2_GRP_A 0x162D08
1461#define _PORT_TX_DW2_GRP_B 0x6CD08
1462#define _PORT_TX_DW2_GRP_C 0x6CF08
f0f59a00 1463#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
96fb9f9b
VK
1464 _PORT_TX_DW2_GRP_B, \
1465 _PORT_TX_DW2_GRP_C)
f0f59a00 1466#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
96fb9f9b
VK
1467 _PORT_TX_DW2_LN0_B, \
1468 _PORT_TX_DW2_LN0_C)
1469#define MARGIN_000_SHIFT 16
1470#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1471#define UNIQ_TRANS_SCALE_SHIFT 8
1472#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1473
1474#define _PORT_TX_DW3_LN0_A 0x16250C
1475#define _PORT_TX_DW3_LN0_B 0x6C50C
1476#define _PORT_TX_DW3_LN0_C 0x6C90C
1477#define _PORT_TX_DW3_GRP_A 0x162D0C
1478#define _PORT_TX_DW3_GRP_B 0x6CD0C
1479#define _PORT_TX_DW3_GRP_C 0x6CF0C
f0f59a00 1480#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
96fb9f9b
VK
1481 _PORT_TX_DW3_GRP_B, \
1482 _PORT_TX_DW3_GRP_C)
f0f59a00 1483#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
96fb9f9b
VK
1484 _PORT_TX_DW3_LN0_B, \
1485 _PORT_TX_DW3_LN0_C)
9c58a049
SJ
1486#define SCALE_DCOMP_METHOD (1 << 26)
1487#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1488
1489#define _PORT_TX_DW4_LN0_A 0x162510
1490#define _PORT_TX_DW4_LN0_B 0x6C510
1491#define _PORT_TX_DW4_LN0_C 0x6C910
1492#define _PORT_TX_DW4_GRP_A 0x162D10
1493#define _PORT_TX_DW4_GRP_B 0x6CD10
1494#define _PORT_TX_DW4_GRP_C 0x6CF10
f0f59a00 1495#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
96fb9f9b
VK
1496 _PORT_TX_DW4_LN0_B, \
1497 _PORT_TX_DW4_LN0_C)
f0f59a00 1498#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
96fb9f9b
VK
1499 _PORT_TX_DW4_GRP_B, \
1500 _PORT_TX_DW4_GRP_C)
1501#define DEEMPH_SHIFT 24
1502#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1503
5c6706e5
VK
1504#define _PORT_TX_DW14_LN0_A 0x162538
1505#define _PORT_TX_DW14_LN0_B 0x6C538
1506#define _PORT_TX_DW14_LN0_C 0x6C938
1507#define LATENCY_OPTIM_SHIFT 30
1508#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
f0f59a00 1509#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
5c6706e5
VK
1510 _PORT_TX_DW14_LN0_B, \
1511 _PORT_TX_DW14_LN0_C) + \
1512 _BXT_LANE_OFFSET(lane))
1513
f8896f5d 1514/* UAIMI scratch pad register 1 */
f0f59a00 1515#define UAIMI_SPR1 _MMIO(0x4F074)
f8896f5d
DW
1516/* SKL VccIO mask */
1517#define SKL_VCCIO_MASK 0x1
1518/* SKL balance leg register */
f0f59a00 1519#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
f8896f5d
DW
1520/* I_boost values */
1521#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1522#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1523/* Balance leg disable bits */
1524#define BALANCE_LEG_DISABLE_SHIFT 23
1525
585fb111 1526/*
de151cf6 1527 * Fence registers
eecf613a
VS
1528 * [0-7] @ 0x2000 gen2,gen3
1529 * [8-15] @ 0x3000 945,g33,pnv
1530 *
1531 * [0-15] @ 0x3000 gen4,gen5
1532 *
1533 * [0-15] @ 0x100000 gen6,vlv,chv
1534 * [0-31] @ 0x100000 gen7+
585fb111 1535 */
f0f59a00 1536#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1537#define I830_FENCE_START_MASK 0x07f80000
1538#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1539#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1540#define I830_FENCE_PITCH_SHIFT 4
1541#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1542#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1543#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1544#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1545
1546#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1547#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1548
f0f59a00
VS
1549#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1550#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
de151cf6
JB
1551#define I965_FENCE_PITCH_SHIFT 2
1552#define I965_FENCE_TILING_Y_SHIFT 1
1553#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1554#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1555
f0f59a00
VS
1556#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1557#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
eecf613a 1558#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1559#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1560
2b6b3a09 1561
f691e2f4 1562/* control register for cpu gtt access */
f0f59a00 1563#define TILECTL _MMIO(0x101000)
f691e2f4 1564#define TILECTL_SWZCTL (1 << 0)
e3a29055 1565#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1566#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1567#define TILECTL_BACKSNOOP_DIS (1 << 3)
1568
de151cf6
JB
1569/*
1570 * Instruction and interrupt control regs
1571 */
f0f59a00 1572#define PGTBL_CTL _MMIO(0x02020)
f1e1c212
VS
1573#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1574#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
f0f59a00
VS
1575#define PGTBL_ER _MMIO(0x02024)
1576#define PRB0_BASE (0x2030-0x30)
1577#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1578#define PRB2_BASE (0x2050-0x30) /* gen3 */
1579#define SRB0_BASE (0x2100-0x30) /* gen2 */
1580#define SRB1_BASE (0x2110-0x30) /* gen2 */
1581#define SRB2_BASE (0x2120-0x30) /* 830 */
1582#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1583#define RENDER_RING_BASE 0x02000
1584#define BSD_RING_BASE 0x04000
1585#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1586#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1587#define VEBOX_RING_BASE 0x1a000
549f7365 1588#define BLT_RING_BASE 0x22000
f0f59a00
VS
1589#define RING_TAIL(base) _MMIO((base)+0x30)
1590#define RING_HEAD(base) _MMIO((base)+0x34)
1591#define RING_START(base) _MMIO((base)+0x38)
1592#define RING_CTL(base) _MMIO((base)+0x3c)
1593#define RING_SYNC_0(base) _MMIO((base)+0x40)
1594#define RING_SYNC_1(base) _MMIO((base)+0x44)
1595#define RING_SYNC_2(base) _MMIO((base)+0x48)
1950de14
BW
1596#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1597#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1598#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1599#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1600#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1601#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1602#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1603#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1604#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1605#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1606#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1607#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
f0f59a00
VS
1608#define GEN6_NOSYNC INVALID_MMIO_REG
1609#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1610#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1611#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1612#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1613#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
7fd2d269
MK
1614#define RESET_CTL_REQUEST_RESET (1 << 0)
1615#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1616
f0f59a00 1617#define HSW_GTT_CACHE_EN _MMIO(0x4024)
6d50b065 1618#define GTT_CACHE_EN_ALL 0xF0007FFF
f0f59a00
VS
1619#define GEN7_WR_WATERMARK _MMIO(0x4028)
1620#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1621#define ARB_MODE _MMIO(0x4030)
f691e2f4
DV
1622#define ARB_MODE_SWIZZLE_SNB (1<<4)
1623#define ARB_MODE_SWIZZLE_IVB (1<<5)
f0f59a00
VS
1624#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1625#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
9e72b46c 1626/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
f0f59a00 1627#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
9e72b46c 1628#define GEN7_LRA_LIMITS_REG_NUM 13
f0f59a00
VS
1629#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1630#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
9e72b46c 1631
f0f59a00 1632#define GAMTARBMODE _MMIO(0x04a08)
4afe8d33 1633#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1634#define ARB_MODE_SWIZZLE_BDW (1<<1)
f0f59a00
VS
1635#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1636#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
828c7908 1637#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
1638#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1639#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 1640#define RING_FAULT_VALID (1<<0)
f0f59a00
VS
1641#define DONE_REG _MMIO(0x40b0)
1642#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1643#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1644#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1645#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1646#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1647#define RING_ACTHD(base) _MMIO((base)+0x74)
1648#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1649#define RING_NOPID(base) _MMIO((base)+0x94)
1650#define RING_IMR(base) _MMIO((base)+0xa8)
1651#define RING_HWSTAM(base) _MMIO((base)+0x98)
1652#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1653#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
585fb111
JB
1654#define TAIL_ADDR 0x001FFFF8
1655#define HEAD_WRAP_COUNT 0xFFE00000
1656#define HEAD_WRAP_ONE 0x00200000
1657#define HEAD_ADDR 0x001FFFFC
1658#define RING_NR_PAGES 0x001FF000
1659#define RING_REPORT_MASK 0x00000006
1660#define RING_REPORT_64K 0x00000002
1661#define RING_REPORT_128K 0x00000004
1662#define RING_NO_REPORT 0x00000000
1663#define RING_VALID_MASK 0x00000001
1664#define RING_VALID 0x00000001
1665#define RING_INVALID 0x00000000
4b60e5cb
CW
1666#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1667#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1668#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c 1669
33136b06
AS
1670#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1671#define RING_MAX_NONPRIV_SLOTS 12
1672
f0f59a00 1673#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
9e72b46c 1674
c0b730d5
MK
1675#define GAMT_CHKN_BIT_REG _MMIO(0x4ab8)
1676#define GAMT_CHKN_DISABLE_DYNAMIC_CREDIT_SHARING (1<<28)
1677
8168bd48 1678#if 0
f0f59a00
VS
1679#define PRB0_TAIL _MMIO(0x2030)
1680#define PRB0_HEAD _MMIO(0x2034)
1681#define PRB0_START _MMIO(0x2038)
1682#define PRB0_CTL _MMIO(0x203c)
1683#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1684#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1685#define PRB1_START _MMIO(0x2048) /* 915+ only */
1686#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
8168bd48 1687#endif
f0f59a00
VS
1688#define IPEIR_I965 _MMIO(0x2064)
1689#define IPEHR_I965 _MMIO(0x2068)
1690#define GEN7_SC_INSTDONE _MMIO(0x7100)
1691#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1692#define GEN7_ROW_INSTDONE _MMIO(0xe164)
d53bd484 1693#define I915_NUM_INSTDONE_REG 4
f0f59a00
VS
1694#define RING_IPEIR(base) _MMIO((base)+0x64)
1695#define RING_IPEHR(base) _MMIO((base)+0x68)
f1d54348
ID
1696/*
1697 * On GEN4, only the render ring INSTDONE exists and has a different
1698 * layout than the GEN7+ version.
bd93a50e 1699 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 1700 */
f0f59a00
VS
1701#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1702#define RING_INSTPS(base) _MMIO((base)+0x70)
1703#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1704#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1705#define RING_INSTPM(base) _MMIO((base)+0xc0)
1706#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1707#define INSTPS _MMIO(0x2070) /* 965+ only */
1708#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1709#define ACTHD_I965 _MMIO(0x2074)
1710#define HWS_PGA _MMIO(0x2080)
585fb111
JB
1711#define HWS_ADDRESS_MASK 0xfffff000
1712#define HWS_START_ADDRESS_SHIFT 4
f0f59a00 1713#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
97f5ab66 1714#define PWRCTX_EN (1<<0)
f0f59a00
VS
1715#define IPEIR _MMIO(0x2088)
1716#define IPEHR _MMIO(0x208c)
1717#define GEN2_INSTDONE _MMIO(0x2090)
1718#define NOPID _MMIO(0x2094)
1719#define HWSTAM _MMIO(0x2098)
1720#define DMA_FADD_I8XX _MMIO(0x20d0)
1721#define RING_BBSTATE(base) _MMIO((base)+0x110)
35dc3f97 1722#define RING_BB_PPGTT (1 << 5)
f0f59a00
VS
1723#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1724#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1725#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1726#define RING_BBADDR(base) _MMIO((base)+0x140)
1727#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1728#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1729#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1730#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1731#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
1732
1733#define ERROR_GEN6 _MMIO(0x40a0)
1734#define GEN7_ERR_INT _MMIO(0x44040)
de032bf4 1735#define ERR_INT_POISON (1<<31)
8664281b 1736#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1737#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1738#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1739#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1740#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1741#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 1742#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 1743#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 1744#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 1745
f0f59a00
VS
1746#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1747#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
6c826f34 1748
f0f59a00 1749#define FPGA_DBG _MMIO(0x42300)
3f1e109a
PZ
1750#define FPGA_DBG_RM_NOCLAIM (1<<31)
1751
8ac3e1bb
MK
1752#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1753#define CLAIM_ER_CLR (1 << 31)
1754#define CLAIM_ER_OVERFLOW (1 << 16)
1755#define CLAIM_ER_CTR_MASK 0xffff
1756
f0f59a00 1757#define DERRMR _MMIO(0x44050)
4e0bbc31 1758/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1759#define DERRMR_PIPEA_SCANLINE (1<<0)
1760#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1761#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1762#define DERRMR_PIPEA_VBLANK (1<<3)
1763#define DERRMR_PIPEA_HBLANK (1<<5)
1764#define DERRMR_PIPEB_SCANLINE (1<<8)
1765#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1766#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1767#define DERRMR_PIPEB_VBLANK (1<<11)
1768#define DERRMR_PIPEB_HBLANK (1<<13)
1769/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1770#define DERRMR_PIPEC_SCANLINE (1<<14)
1771#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1772#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1773#define DERRMR_PIPEC_VBLANK (1<<21)
1774#define DERRMR_PIPEC_HBLANK (1<<22)
1775
0f3b6849 1776
de6e2eaf
EA
1777/* GM45+ chicken bits -- debug workaround bits that may be required
1778 * for various sorts of correct behavior. The top 16 bits of each are
1779 * the enables for writing to the corresponding low bit.
1780 */
f0f59a00 1781#define _3D_CHICKEN _MMIO(0x2084)
4283908e 1782#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
f0f59a00 1783#define _3D_CHICKEN2 _MMIO(0x208c)
de6e2eaf
EA
1784/* Disables pipelining of read flushes past the SF-WIZ interface.
1785 * Required on all Ironlake steppings according to the B-Spec, but the
1786 * particular danger of not doing so is not specified.
1787 */
1788# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
f0f59a00 1789#define _3D_CHICKEN3 _MMIO(0x2090)
87f8020e 1790#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1791#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1792#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1793#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1794
f0f59a00 1795#define MI_MODE _MMIO(0x209c)
71cf39b1 1796# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1797# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1798# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1799# define MODE_IDLE (1 << 9)
9991ae78 1800# define STOP_RING (1 << 8)
71cf39b1 1801
f0f59a00
VS
1802#define GEN6_GT_MODE _MMIO(0x20d0)
1803#define GEN7_GT_MODE _MMIO(0x7008)
8d85d272
VS
1804#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1805#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1806#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1807#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1808#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1809#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
1810#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1811#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 1812
b1e429fe
TG
1813/* WaClearTdlStateAckDirtyBits */
1814#define GEN8_STATE_ACK _MMIO(0x20F0)
1815#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1816#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1817#define GEN9_STATE_ACK_TDL0 (1 << 12)
1818#define GEN9_STATE_ACK_TDL1 (1 << 13)
1819#define GEN9_STATE_ACK_TDL2 (1 << 14)
1820#define GEN9_STATE_ACK_TDL3 (1 << 15)
1821#define GEN9_SUBSLICE_TDL_ACK_BITS \
1822 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1823 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1824
f0f59a00
VS
1825#define GFX_MODE _MMIO(0x2520)
1826#define GFX_MODE_GEN7 _MMIO(0x229c)
1827#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
1ec14ad3 1828#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 1829#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 1830#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1831#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1832#define GFX_REPLAY_MODE (1<<11)
1833#define GFX_PSMI_GRANULARITY (1<<10)
1834#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 1835#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 1836
4df001d3
DG
1837#define GFX_FORWARD_VBLANK_MASK (3<<5)
1838#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1839#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1840#define GFX_FORWARD_VBLANK_COND (2<<5)
1841
a7e806de 1842#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1843#define VLV_MIPI_BASE VLV_DISPLAY_BASE
c6c794a2 1844#define BXT_MIPI_BASE 0x60000
a7e806de 1845
f0f59a00
VS
1846#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1847#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1848#define SCPD0 _MMIO(0x209c) /* 915+ only */
1849#define IER _MMIO(0x20a0)
1850#define IIR _MMIO(0x20a4)
1851#define IMR _MMIO(0x20a8)
1852#define ISR _MMIO(0x20ac)
1853#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
e4443e45 1854#define GINT_DIS (1<<22)
2d809570 1855#define GCFG_DIS (1<<8)
f0f59a00
VS
1856#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1857#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1858#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1859#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1860#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1861#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1862#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
38807746
D
1863#define VLV_PCBR_ADDR_SHIFT 12
1864
90a72f87 1865#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
f0f59a00
VS
1866#define EIR _MMIO(0x20b0)
1867#define EMR _MMIO(0x20b4)
1868#define ESR _MMIO(0x20b8)
63eeaf38
JB
1869#define GM45_ERROR_PAGE_TABLE (1<<5)
1870#define GM45_ERROR_MEM_PRIV (1<<4)
1871#define I915_ERROR_PAGE_TABLE (1<<4)
1872#define GM45_ERROR_CP_PRIV (1<<3)
1873#define I915_ERROR_MEMORY_REFRESH (1<<1)
1874#define I915_ERROR_INSTRUCTION (1<<0)
f0f59a00 1875#define INSTPM _MMIO(0x20c0)
ee980b80 1876#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1877#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1878 will not assert AGPBUSY# and will only
1879 be delivered when out of C3. */
84f9f938 1880#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1881#define INSTPM_TLB_INVALIDATE (1<<9)
1882#define INSTPM_SYNC_FLUSH (1<<5)
f0f59a00
VS
1883#define ACTHD _MMIO(0x20c8)
1884#define MEM_MODE _MMIO(0x20cc)
1038392b
VS
1885#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1886#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1887#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
f0f59a00
VS
1888#define FW_BLC _MMIO(0x20d8)
1889#define FW_BLC2 _MMIO(0x20dc)
1890#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
ee980b80
LP
1891#define FW_BLC_SELF_EN_MASK (1<<31)
1892#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1893#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1894#define MM_BURST_LENGTH 0x00700000
1895#define MM_FIFO_WATERMARK 0x0001F000
1896#define LM_BURST_LENGTH 0x00000700
1897#define LM_FIFO_WATERMARK 0x0000001F
f0f59a00 1898#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
45503ded
KP
1899
1900/* Make render/texture TLB fetches lower priorty than associated data
1901 * fetches. This is not turned on by default
1902 */
1903#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1904
1905/* Isoch request wait on GTT enable (Display A/B/C streams).
1906 * Make isoch requests stall on the TLB update. May cause
1907 * display underruns (test mode only)
1908 */
1909#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1910
1911/* Block grant count for isoch requests when block count is
1912 * set to a finite value.
1913 */
1914#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1915#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1916#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1917#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1918#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1919
1920/* Enable render writes to complete in C2/C3/C4 power states.
1921 * If this isn't enabled, render writes are prevented in low
1922 * power states. That seems bad to me.
1923 */
1924#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1925
1926/* This acknowledges an async flip immediately instead
1927 * of waiting for 2TLB fetches.
1928 */
1929#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1930
1931/* Enables non-sequential data reads through arbiter
1932 */
0206e353 1933#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1934
1935/* Disable FSB snooping of cacheable write cycles from binner/render
1936 * command stream
1937 */
1938#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1939
1940/* Arbiter time slice for non-isoch streams */
1941#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1942#define MI_ARB_TIME_SLICE_1 (0 << 5)
1943#define MI_ARB_TIME_SLICE_2 (1 << 5)
1944#define MI_ARB_TIME_SLICE_4 (2 << 5)
1945#define MI_ARB_TIME_SLICE_6 (3 << 5)
1946#define MI_ARB_TIME_SLICE_8 (4 << 5)
1947#define MI_ARB_TIME_SLICE_10 (5 << 5)
1948#define MI_ARB_TIME_SLICE_14 (6 << 5)
1949#define MI_ARB_TIME_SLICE_16 (7 << 5)
1950
1951/* Low priority grace period page size */
1952#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1953#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1954
1955/* Disable display A/B trickle feed */
1956#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1957
1958/* Set display plane priority */
1959#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1960#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1961
f0f59a00 1962#define MI_STATE _MMIO(0x20e4) /* gen2 only */
54e472ae
VS
1963#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1964#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1965
f0f59a00 1966#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
4358a374 1967#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1968#define CM0_IZ_OPT_DISABLE (1<<6)
1969#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1970#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1971#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1972#define CM0_COLOR_EVICT_DISABLE (1<<3)
1973#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1974#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
f0f59a00
VS
1975#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1976#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
0f9b91c7 1977#define GFX_FLSH_CNTL_EN (1<<0)
f0f59a00 1978#define ECOSKPD _MMIO(0x21d0)
1afe3e9d
JB
1979#define ECO_GATING_CX_ONLY (1<<3)
1980#define ECO_FLIP_DONE (1<<0)
585fb111 1981
f0f59a00 1982#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
4e04632e 1983#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1984#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
f0f59a00 1985#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
5d708680
DL
1986#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1987#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1988#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1989
f0f59a00 1990#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
4efe0708
JB
1991#define GEN6_BLITTER_LOCK_SHIFT 16
1992#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1993
f0f59a00 1994#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
2c550183 1995#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1996#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1997#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1998
693d11c3 1999/* Fuse readout registers for GT */
f0f59a00 2000#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
2001#define CHV_FGT_DISABLE_SS0 (1 << 10)
2002#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
2003#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2004#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2005#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2006#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2007#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2008#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2009#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2010#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2011
f0f59a00 2012#define GEN8_FUSE2 _MMIO(0x9120)
91bedd34
ŁD
2013#define GEN8_F2_SS_DIS_SHIFT 21
2014#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
2015#define GEN8_F2_S_ENA_SHIFT 25
2016#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2017
2018#define GEN9_F2_SS_DIS_SHIFT 20
2019#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2020
f0f59a00 2021#define GEN8_EU_DISABLE0 _MMIO(0x9134)
91bedd34
ŁD
2022#define GEN8_EU_DIS0_S0_MASK 0xffffff
2023#define GEN8_EU_DIS0_S1_SHIFT 24
2024#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2025
f0f59a00 2026#define GEN8_EU_DISABLE1 _MMIO(0x9138)
91bedd34
ŁD
2027#define GEN8_EU_DIS1_S1_MASK 0xffff
2028#define GEN8_EU_DIS1_S2_SHIFT 16
2029#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2030
f0f59a00 2031#define GEN8_EU_DISABLE2 _MMIO(0x913c)
91bedd34
ŁD
2032#define GEN8_EU_DIS2_S2_MASK 0xff
2033
f0f59a00 2034#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
3873218f 2035
f0f59a00 2036#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
12f55818
CW
2037#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2038#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2039#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2040#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 2041
cc609d5d
BW
2042/* On modern GEN architectures interrupt control consists of two sets
2043 * of registers. The first set pertains to the ring generating the
2044 * interrupt. The second control is for the functional block generating the
2045 * interrupt. These are PM, GT, DE, etc.
2046 *
2047 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2048 * GT interrupt bits, so we don't need to duplicate the defines.
2049 *
2050 * These defines should cover us well from SNB->HSW with minor exceptions
2051 * it can also work on ILK.
2052 */
2053#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2054#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2055#define GT_BLT_USER_INTERRUPT (1 << 22)
2056#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2057#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 2058#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 2059#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
2060#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2061#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2062#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2063#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2064#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2065#define GT_RENDER_USER_INTERRUPT (1 << 0)
2066
12638c57
BW
2067#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2068#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2069
35a85ac6
BW
2070#define GT_PARITY_ERROR(dev) \
2071 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 2072 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 2073
cc609d5d
BW
2074/* These are all the "old" interrupts */
2075#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
2076
2077#define I915_PM_INTERRUPT (1<<31)
2078#define I915_ISP_INTERRUPT (1<<22)
2079#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2080#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 2081#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 2082#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
2083#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2084#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
2085#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2086#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 2087#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 2088#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 2089#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 2090#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 2091#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2092#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2093#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2094#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2095#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2096#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2097#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2098#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2099#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2100#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2101#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2102#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2103#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2104#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2105#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2106#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2107#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2108#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2109#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2110#define I915_USER_INTERRUPT (1<<1)
2111#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2112#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6 2113
f0f59a00 2114#define GEN6_BSD_RNCID _MMIO(0x12198)
881f47b6 2115
f0f59a00 2116#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
a1e969e0 2117#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2118#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2119#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2120#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2121#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2122#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2123#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2124#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2125#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2126#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2127#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2128#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2129#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2130#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2131#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2132
585fb111
JB
2133/*
2134 * Framebuffer compression (915+ only)
2135 */
2136
f0f59a00
VS
2137#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2138#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2139#define FBC_CONTROL _MMIO(0x3208)
585fb111
JB
2140#define FBC_CTL_EN (1<<31)
2141#define FBC_CTL_PERIODIC (1<<30)
2142#define FBC_CTL_INTERVAL_SHIFT (16)
2143#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2144#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2145#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2146#define FBC_CTL_FENCENO_SHIFT (0)
f0f59a00 2147#define FBC_COMMAND _MMIO(0x320c)
585fb111 2148#define FBC_CMD_COMPRESS (1<<0)
f0f59a00 2149#define FBC_STATUS _MMIO(0x3210)
585fb111
JB
2150#define FBC_STAT_COMPRESSING (1<<31)
2151#define FBC_STAT_COMPRESSED (1<<30)
2152#define FBC_STAT_MODIFIED (1<<29)
82f34496 2153#define FBC_STAT_CURRENT_LINE_SHIFT (0)
f0f59a00 2154#define FBC_CONTROL2 _MMIO(0x3214)
585fb111
JB
2155#define FBC_CTL_FENCE_DBL (0<<4)
2156#define FBC_CTL_IDLE_IMM (0<<2)
2157#define FBC_CTL_IDLE_FULL (1<<2)
2158#define FBC_CTL_IDLE_LINE (2<<2)
2159#define FBC_CTL_IDLE_DEBUG (3<<2)
2160#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2161#define FBC_CTL_PLANE(plane) ((plane)<<0)
f0f59a00
VS
2162#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2163#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
585fb111 2164
f0f59a00 2165#define FBC_STATUS2 _MMIO(0x43214)
31b9df10
PZ
2166#define FBC_COMPRESSION_MASK 0x7ff
2167
585fb111
JB
2168#define FBC_LL_SIZE (1536)
2169
44fff99f
MK
2170#define FBC_LLC_READ_CTRL _MMIO(0x9044)
2171#define FBC_LLC_FULLY_OPEN (1<<30)
2172
74dff282 2173/* Framebuffer compression for GM45+ */
f0f59a00
VS
2174#define DPFC_CB_BASE _MMIO(0x3200)
2175#define DPFC_CONTROL _MMIO(0x3208)
74dff282 2176#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2177#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2178#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2179#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2180#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2181#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2182#define DPFC_SR_EN (1<<10)
2183#define DPFC_CTL_LIMIT_1X (0<<6)
2184#define DPFC_CTL_LIMIT_2X (1<<6)
2185#define DPFC_CTL_LIMIT_4X (2<<6)
f0f59a00 2186#define DPFC_RECOMP_CTL _MMIO(0x320c)
74dff282
JB
2187#define DPFC_RECOMP_STALL_EN (1<<27)
2188#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2189#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2190#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2191#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
f0f59a00 2192#define DPFC_STATUS _MMIO(0x3210)
74dff282
JB
2193#define DPFC_INVAL_SEG_SHIFT (16)
2194#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2195#define DPFC_COMP_SEG_SHIFT (0)
2196#define DPFC_COMP_SEG_MASK (0x000003ff)
f0f59a00
VS
2197#define DPFC_STATUS2 _MMIO(0x3214)
2198#define DPFC_FENCE_YOFF _MMIO(0x3218)
2199#define DPFC_CHICKEN _MMIO(0x3224)
74dff282
JB
2200#define DPFC_HT_MODIFY (1<<31)
2201
b52eb4dc 2202/* Framebuffer compression for Ironlake */
f0f59a00
VS
2203#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2204#define ILK_DPFC_CONTROL _MMIO(0x43208)
da46f936 2205#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2206/* The bit 28-8 is reserved */
2207#define DPFC_RESERVED (0x1FFFFF00)
f0f59a00
VS
2208#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2209#define ILK_DPFC_STATUS _MMIO(0x43210)
2210#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2211#define ILK_DPFC_CHICKEN _MMIO(0x43224)
2212#define ILK_FBC_RT_BASE _MMIO(0x2128)
b52eb4dc 2213#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2214#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc 2215
f0f59a00 2216#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
b52eb4dc 2217#define ILK_FBCQ_DIS (1<<22)
0206e353 2218#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2219
b52eb4dc 2220
9c04f015
YL
2221/*
2222 * Framebuffer compression for Sandybridge
2223 *
2224 * The following two registers are of type GTTMMADR
2225 */
f0f59a00 2226#define SNB_DPFC_CTL_SA _MMIO(0x100100)
9c04f015 2227#define SNB_CPU_FENCE_ENABLE (1<<29)
f0f59a00 2228#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
9c04f015 2229
abe959c7 2230/* Framebuffer compression for Ivybridge */
f0f59a00 2231#define IVB_FBC_RT_BASE _MMIO(0x7020)
abe959c7 2232
f0f59a00 2233#define IPS_CTL _MMIO(0x43408)
42db64ef 2234#define IPS_ENABLE (1 << 31)
9c04f015 2235
f0f59a00 2236#define MSG_FBC_REND_STATE _MMIO(0x50380)
fd3da6c9
RV
2237#define FBC_REND_NUKE (1<<2)
2238#define FBC_REND_CACHE_CLEAN (1<<1)
2239
585fb111
JB
2240/*
2241 * GPIO regs
2242 */
f0f59a00
VS
2243#define GPIOA _MMIO(0x5010)
2244#define GPIOB _MMIO(0x5014)
2245#define GPIOC _MMIO(0x5018)
2246#define GPIOD _MMIO(0x501c)
2247#define GPIOE _MMIO(0x5020)
2248#define GPIOF _MMIO(0x5024)
2249#define GPIOG _MMIO(0x5028)
2250#define GPIOH _MMIO(0x502c)
585fb111
JB
2251# define GPIO_CLOCK_DIR_MASK (1 << 0)
2252# define GPIO_CLOCK_DIR_IN (0 << 1)
2253# define GPIO_CLOCK_DIR_OUT (1 << 1)
2254# define GPIO_CLOCK_VAL_MASK (1 << 2)
2255# define GPIO_CLOCK_VAL_OUT (1 << 3)
2256# define GPIO_CLOCK_VAL_IN (1 << 4)
2257# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2258# define GPIO_DATA_DIR_MASK (1 << 8)
2259# define GPIO_DATA_DIR_IN (0 << 9)
2260# define GPIO_DATA_DIR_OUT (1 << 9)
2261# define GPIO_DATA_VAL_MASK (1 << 10)
2262# define GPIO_DATA_VAL_OUT (1 << 11)
2263# define GPIO_DATA_VAL_IN (1 << 12)
2264# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2265
f0f59a00 2266#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2267#define GMBUS_RATE_100KHZ (0<<8)
2268#define GMBUS_RATE_50KHZ (1<<8)
2269#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2270#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2271#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2272#define GMBUS_PIN_DISABLED 0
2273#define GMBUS_PIN_SSC 1
2274#define GMBUS_PIN_VGADDC 2
2275#define GMBUS_PIN_PANEL 3
2276#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2277#define GMBUS_PIN_DPC 4 /* HDMIC */
2278#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2279#define GMBUS_PIN_DPD 6 /* HDMID */
2280#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2281#define GMBUS_PIN_1_BXT 1
2282#define GMBUS_PIN_2_BXT 2
2283#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2284#define GMBUS_NUM_PINS 7 /* including 0 */
f0f59a00 2285#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2286#define GMBUS_SW_CLR_INT (1<<31)
2287#define GMBUS_SW_RDY (1<<30)
2288#define GMBUS_ENT (1<<29) /* enable timeout */
2289#define GMBUS_CYCLE_NONE (0<<25)
2290#define GMBUS_CYCLE_WAIT (1<<25)
2291#define GMBUS_CYCLE_INDEX (2<<25)
2292#define GMBUS_CYCLE_STOP (4<<25)
2293#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2294#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2295#define GMBUS_SLAVE_INDEX_SHIFT 8
2296#define GMBUS_SLAVE_ADDR_SHIFT 1
2297#define GMBUS_SLAVE_READ (1<<0)
2298#define GMBUS_SLAVE_WRITE (0<<0)
f0f59a00 2299#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2300#define GMBUS_INUSE (1<<15)
2301#define GMBUS_HW_WAIT_PHASE (1<<14)
2302#define GMBUS_STALL_TIMEOUT (1<<13)
2303#define GMBUS_INT (1<<12)
2304#define GMBUS_HW_RDY (1<<11)
2305#define GMBUS_SATOER (1<<10)
2306#define GMBUS_ACTIVE (1<<9)
f0f59a00
VS
2307#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2308#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2309#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2310#define GMBUS_NAK_EN (1<<3)
2311#define GMBUS_IDLE_EN (1<<2)
2312#define GMBUS_HW_WAIT_EN (1<<1)
2313#define GMBUS_HW_RDY_EN (1<<0)
f0f59a00 2314#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2315#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2316
585fb111
JB
2317/*
2318 * Clock control & power management
2319 */
2d401b17
VS
2320#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2321#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2322#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
f0f59a00 2323#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111 2324
f0f59a00
VS
2325#define VGA0 _MMIO(0x6000)
2326#define VGA1 _MMIO(0x6004)
2327#define VGA_PD _MMIO(0x6010)
585fb111
JB
2328#define VGA0_PD_P2_DIV_4 (1 << 7)
2329#define VGA0_PD_P1_DIV_2 (1 << 5)
2330#define VGA0_PD_P1_SHIFT 0
2331#define VGA0_PD_P1_MASK (0x1f << 0)
2332#define VGA1_PD_P2_DIV_4 (1 << 15)
2333#define VGA1_PD_P1_DIV_2 (1 << 13)
2334#define VGA1_PD_P1_SHIFT 8
2335#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2336#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2337#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2338#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2339#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2340#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2341#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2342#define DPLL_VGA_MODE_DIS (1 << 28)
2343#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2344#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2345#define DPLL_MODE_MASK (3 << 26)
2346#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2347#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2348#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2349#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2350#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2351#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2352#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2353#define DPLL_LOCK_VLV (1<<15)
598fac6b 2354#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2355#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2356#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2357#define DPLL_PORTC_READY_MASK (0xf << 4)
2358#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2359
585fb111 2360#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2361
2362/* Additional CHV pll/phy registers */
f0f59a00 2363#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
00fc31b7 2364#define DPLL_PORTD_READY_MASK (0xf)
f0f59a00 2365#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2366#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2367#define PHY_LDO_DELAY_0NS 0x0
2368#define PHY_LDO_DELAY_200NS 0x1
2369#define PHY_LDO_DELAY_600NS 0x2
2370#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2371#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2372#define PHY_CH_SU_PSR 0x1
2373#define PHY_CH_DEEP_PSR 0x7
2374#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2375#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
f0f59a00 2376#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
efd814b7 2377#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2378#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2379#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2380
585fb111
JB
2381/*
2382 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2383 * this field (only one bit may be set).
2384 */
2385#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2386#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2387#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2388/* i830, required in DVO non-gang */
2389#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2390#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2391#define PLL_REF_INPUT_DREFCLK (0 << 13)
2392#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2393#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2394#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2395#define PLL_REF_INPUT_MASK (3 << 13)
2396#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2397/* Ironlake */
b9055052
ZW
2398# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2399# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2400# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2401# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2402# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2403
585fb111
JB
2404/*
2405 * Parallel to Serial Load Pulse phase selection.
2406 * Selects the phase for the 10X DPLL clock for the PCIe
2407 * digital display port. The range is 4 to 13; 10 or more
2408 * is just a flip delay. The default is 6
2409 */
2410#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2411#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2412/*
2413 * SDVO multiplier for 945G/GM. Not used on 965.
2414 */
2415#define SDVO_MULTIPLIER_MASK 0x000000ff
2416#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2417#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2418
2d401b17
VS
2419#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2420#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2421#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
f0f59a00 2422#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2423
585fb111
JB
2424/*
2425 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2426 *
2427 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2428 */
2429#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2430#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2431/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2432#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2433#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2434/*
2435 * SDVO/UDI pixel multiplier.
2436 *
2437 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2438 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2439 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2440 * dummy bytes in the datastream at an increased clock rate, with both sides of
2441 * the link knowing how many bytes are fill.
2442 *
2443 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2444 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2445 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2446 * through an SDVO command.
2447 *
2448 * This register field has values of multiplication factor minus 1, with
2449 * a maximum multiplier of 5 for SDVO.
2450 */
2451#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2452#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2453/*
2454 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2455 * This best be set to the default value (3) or the CRT won't work. No,
2456 * I don't entirely understand what this does...
2457 */
2458#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2459#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2460
19ab4ed3
VS
2461#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2462
f0f59a00
VS
2463#define _FPA0 0x6040
2464#define _FPA1 0x6044
2465#define _FPB0 0x6048
2466#define _FPB1 0x604c
2467#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2468#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
585fb111 2469#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2470#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2471#define FP_N_DIV_SHIFT 16
2472#define FP_M1_DIV_MASK 0x00003f00
2473#define FP_M1_DIV_SHIFT 8
2474#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2475#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111 2476#define FP_M2_DIV_SHIFT 0
f0f59a00 2477#define DPLL_TEST _MMIO(0x606c)
585fb111
JB
2478#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2479#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2480#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2481#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2482#define DPLLB_TEST_N_BYPASS (1 << 19)
2483#define DPLLB_TEST_M_BYPASS (1 << 18)
2484#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2485#define DPLLA_TEST_N_BYPASS (1 << 3)
2486#define DPLLA_TEST_M_BYPASS (1 << 2)
2487#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
f0f59a00 2488#define D_STATE _MMIO(0x6104)
dc96e9b8 2489#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2490#define DSTATE_PLL_D3_OFF (1<<3)
2491#define DSTATE_GFX_CLOCK_GATING (1<<1)
2492#define DSTATE_DOT_CLOCK_GATING (1<<0)
f0f59a00 2493#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2494# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2495# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2496# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2497# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2498# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2499# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2500# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2501# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2502# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2503# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2504# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2505# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2506# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2507# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2508# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2509# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2510# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2511# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2512# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2513# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2514# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2515# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2516# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2517# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2518# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2519# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2520# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2521# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2522/*
652c393a
JB
2523 * This bit must be set on the 830 to prevent hangs when turning off the
2524 * overlay scaler.
2525 */
2526# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2527# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2528# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2529# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2530# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2531
f0f59a00 2532#define RENCLK_GATE_D1 _MMIO(0x6204)
652c393a
JB
2533# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2534# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2535# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2536# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2537# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2538# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2539# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2540# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2541# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2542/* This bit must be unset on 855,865 */
652c393a
JB
2543# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2544# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2545# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2546# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2547/* This bit must be set on 855,865. */
652c393a
JB
2548# define SV_CLOCK_GATE_DISABLE (1 << 0)
2549# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2550# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2551# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2552# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2553# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2554# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2555# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2556# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2557# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2558# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2559# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2560# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2561# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2562# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2563# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2564# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2565# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2566
2567# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2568/* This bit must always be set on 965G/965GM */
652c393a
JB
2569# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2570# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2571# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2572# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2573# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2574# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2575/* This bit must always be set on 965G */
652c393a
JB
2576# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2577# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2578# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2579# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2580# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2581# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2582# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2583# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2584# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2585# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2586# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2587# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2588# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2589# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2590# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2591# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2592# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2593# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2594# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2595
f0f59a00 2596#define RENCLK_GATE_D2 _MMIO(0x6208)
652c393a
JB
2597#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2598#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2599#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4 2600
f0f59a00 2601#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
fa4f53c4
VS
2602#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2603
f0f59a00
VS
2604#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2605#define DEUC _MMIO(0x6214) /* CRL only */
585fb111 2606
f0f59a00 2607#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2608#define FW_CSPWRDWNEN (1<<15)
2609
f0f59a00 2610#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
e0d8d59b 2611
f0f59a00 2612#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
24eb2d59
CML
2613#define CDCLK_FREQ_SHIFT 4
2614#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2615#define CZCLK_FREQ_MASK 0xf
1e69cd74 2616
f0f59a00 2617#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
1e69cd74
VS
2618#define PFI_CREDIT_63 (9 << 28) /* chv only */
2619#define PFI_CREDIT_31 (8 << 28) /* chv only */
2620#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2621#define PFI_CREDIT_RESEND (1 << 27)
2622#define VGA_FAST_MODE_DISABLE (1 << 14)
2623
f0f59a00 2624#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
24eb2d59 2625
585fb111
JB
2626/*
2627 * Palette regs
2628 */
a57c774a
AK
2629#define PALETTE_A_OFFSET 0xa000
2630#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2631#define CHV_PALETTE_C_OFFSET 0xc000
f0f59a00
VS
2632#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2633 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 2634
673a394b
EA
2635/* MCH MMIO space */
2636
2637/*
2638 * MCHBAR mirror.
2639 *
2640 * This mirrors the MCHBAR MMIO space whose location is determined by
2641 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2642 * every way. It is not accessible from the CP register read instructions.
2643 *
515b2392
PZ
2644 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2645 * just read.
673a394b
EA
2646 */
2647#define MCHBAR_MIRROR_BASE 0x10000
2648
1398261a
YL
2649#define MCHBAR_MIRROR_BASE_SNB 0x140000
2650
f0f59a00
VS
2651#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2652#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
7d316aec
VS
2653#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2654#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2655
3ebecd07 2656/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
f0f59a00 2657#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2658
646b4269 2659/* 915-945 and GM965 MCH register controlling DRAM channel access */
f0f59a00 2660#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
673a394b
EA
2661#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2662#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2663#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2664#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2665#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2666#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
f0f59a00 2667#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
656bfa3a 2668#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2669
646b4269 2670/* Pineview MCH register contains DDR3 setting */
f0f59a00 2671#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
95534263
LP
2672#define CSHRDDR3CTL_DDR3 (1 << 2)
2673
646b4269 2674/* 965 MCH register controlling DRAM channel configuration */
f0f59a00
VS
2675#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2676#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
673a394b 2677
646b4269 2678/* snb MCH registers for reading the DRAM channel configuration */
f0f59a00
VS
2679#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2680#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2681#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
f691e2f4
DV
2682#define MAD_DIMM_ECC_MASK (0x3 << 24)
2683#define MAD_DIMM_ECC_OFF (0x0 << 24)
2684#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2685#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2686#define MAD_DIMM_ECC_ON (0x3 << 24)
2687#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2688#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2689#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2690#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2691#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2692#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2693#define MAD_DIMM_A_SELECT (0x1 << 16)
2694/* DIMM sizes are in multiples of 256mb. */
2695#define MAD_DIMM_B_SIZE_SHIFT 8
2696#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2697#define MAD_DIMM_A_SIZE_SHIFT 0
2698#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2699
646b4269 2700/* snb MCH registers for priority tuning */
f0f59a00 2701#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1d7aaa0c
DV
2702#define MCH_SSKPD_WM0_MASK 0x3f
2703#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2704
f0f59a00 2705#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
ec013e7f 2706
b11248df 2707/* Clocking configuration register */
f0f59a00 2708#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
7662c8bd 2709#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2710#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2711#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2712#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2713#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2714#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2715/* Note, below two are guess */
b11248df 2716#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2717#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2718#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2719#define CLKCFG_MEM_533 (1 << 4)
2720#define CLKCFG_MEM_667 (2 << 4)
2721#define CLKCFG_MEM_800 (3 << 4)
2722#define CLKCFG_MEM_MASK (7 << 4)
2723
f0f59a00
VS
2724#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2725#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
34edce2f 2726
f0f59a00 2727#define TSC1 _MMIO(0x11001)
ea056c14 2728#define TSE (1<<0)
f0f59a00
VS
2729#define TR1 _MMIO(0x11006)
2730#define TSFS _MMIO(0x11020)
7648fa99
JB
2731#define TSFS_SLOPE_MASK 0x0000ff00
2732#define TSFS_SLOPE_SHIFT 8
2733#define TSFS_INTR_MASK 0x000000ff
2734
f0f59a00
VS
2735#define CRSTANDVID _MMIO(0x11100)
2736#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
2737#define PXVFREQ_PX_MASK 0x7f000000
2738#define PXVFREQ_PX_SHIFT 24
f0f59a00
VS
2739#define VIDFREQ_BASE _MMIO(0x11110)
2740#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2741#define VIDFREQ2 _MMIO(0x11114)
2742#define VIDFREQ3 _MMIO(0x11118)
2743#define VIDFREQ4 _MMIO(0x1111c)
f97108d1
JB
2744#define VIDFREQ_P0_MASK 0x1f000000
2745#define VIDFREQ_P0_SHIFT 24
2746#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2747#define VIDFREQ_P0_CSCLK_SHIFT 20
2748#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2749#define VIDFREQ_P0_CRCLK_SHIFT 16
2750#define VIDFREQ_P1_MASK 0x00001f00
2751#define VIDFREQ_P1_SHIFT 8
2752#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2753#define VIDFREQ_P1_CSCLK_SHIFT 4
2754#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
f0f59a00
VS
2755#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2756#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
f97108d1
JB
2757#define INTTOEXT_MAP3_SHIFT 24
2758#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2759#define INTTOEXT_MAP2_SHIFT 16
2760#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2761#define INTTOEXT_MAP1_SHIFT 8
2762#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2763#define INTTOEXT_MAP0_SHIFT 0
2764#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
f0f59a00 2765#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
f97108d1
JB
2766#define MEMCTL_CMD_MASK 0xe000
2767#define MEMCTL_CMD_SHIFT 13
2768#define MEMCTL_CMD_RCLK_OFF 0
2769#define MEMCTL_CMD_RCLK_ON 1
2770#define MEMCTL_CMD_CHFREQ 2
2771#define MEMCTL_CMD_CHVID 3
2772#define MEMCTL_CMD_VMMOFF 4
2773#define MEMCTL_CMD_VMMON 5
2774#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2775 when command complete */
2776#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2777#define MEMCTL_FREQ_SHIFT 8
2778#define MEMCTL_SFCAVM (1<<7)
2779#define MEMCTL_TGT_VID_MASK 0x007f
f0f59a00
VS
2780#define MEMIHYST _MMIO(0x1117c)
2781#define MEMINTREN _MMIO(0x11180) /* 16 bits */
f97108d1
JB
2782#define MEMINT_RSEXIT_EN (1<<8)
2783#define MEMINT_CX_SUPR_EN (1<<7)
2784#define MEMINT_CONT_BUSY_EN (1<<6)
2785#define MEMINT_AVG_BUSY_EN (1<<5)
2786#define MEMINT_EVAL_CHG_EN (1<<4)
2787#define MEMINT_MON_IDLE_EN (1<<3)
2788#define MEMINT_UP_EVAL_EN (1<<2)
2789#define MEMINT_DOWN_EVAL_EN (1<<1)
2790#define MEMINT_SW_CMD_EN (1<<0)
f0f59a00 2791#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
f97108d1
JB
2792#define MEM_RSEXIT_MASK 0xc000
2793#define MEM_RSEXIT_SHIFT 14
2794#define MEM_CONT_BUSY_MASK 0x3000
2795#define MEM_CONT_BUSY_SHIFT 12
2796#define MEM_AVG_BUSY_MASK 0x0c00
2797#define MEM_AVG_BUSY_SHIFT 10
2798#define MEM_EVAL_CHG_MASK 0x0300
2799#define MEM_EVAL_BUSY_SHIFT 8
2800#define MEM_MON_IDLE_MASK 0x00c0
2801#define MEM_MON_IDLE_SHIFT 6
2802#define MEM_UP_EVAL_MASK 0x0030
2803#define MEM_UP_EVAL_SHIFT 4
2804#define MEM_DOWN_EVAL_MASK 0x000c
2805#define MEM_DOWN_EVAL_SHIFT 2
2806#define MEM_SW_CMD_MASK 0x0003
2807#define MEM_INT_STEER_GFX 0
2808#define MEM_INT_STEER_CMR 1
2809#define MEM_INT_STEER_SMI 2
2810#define MEM_INT_STEER_SCI 3
f0f59a00 2811#define MEMINTRSTS _MMIO(0x11184)
f97108d1
JB
2812#define MEMINT_RSEXIT (1<<7)
2813#define MEMINT_CONT_BUSY (1<<6)
2814#define MEMINT_AVG_BUSY (1<<5)
2815#define MEMINT_EVAL_CHG (1<<4)
2816#define MEMINT_MON_IDLE (1<<3)
2817#define MEMINT_UP_EVAL (1<<2)
2818#define MEMINT_DOWN_EVAL (1<<1)
2819#define MEMINT_SW_CMD (1<<0)
f0f59a00 2820#define MEMMODECTL _MMIO(0x11190)
f97108d1
JB
2821#define MEMMODE_BOOST_EN (1<<31)
2822#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2823#define MEMMODE_BOOST_FREQ_SHIFT 24
2824#define MEMMODE_IDLE_MODE_MASK 0x00030000
2825#define MEMMODE_IDLE_MODE_SHIFT 16
2826#define MEMMODE_IDLE_MODE_EVAL 0
2827#define MEMMODE_IDLE_MODE_CONT 1
2828#define MEMMODE_HWIDLE_EN (1<<15)
2829#define MEMMODE_SWMODE_EN (1<<14)
2830#define MEMMODE_RCLK_GATE (1<<13)
2831#define MEMMODE_HW_UPDATE (1<<12)
2832#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2833#define MEMMODE_FSTART_SHIFT 8
2834#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2835#define MEMMODE_FMAX_SHIFT 4
2836#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
f0f59a00
VS
2837#define RCBMAXAVG _MMIO(0x1119c)
2838#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
f97108d1
JB
2839#define SWMEMCMD_RENDER_OFF (0 << 13)
2840#define SWMEMCMD_RENDER_ON (1 << 13)
2841#define SWMEMCMD_SWFREQ (2 << 13)
2842#define SWMEMCMD_TARVID (3 << 13)
2843#define SWMEMCMD_VRM_OFF (4 << 13)
2844#define SWMEMCMD_VRM_ON (5 << 13)
2845#define CMDSTS (1<<12)
2846#define SFCAVM (1<<11)
2847#define SWFREQ_MASK 0x0380 /* P0-7 */
2848#define SWFREQ_SHIFT 7
2849#define TARVID_MASK 0x001f
f0f59a00
VS
2850#define MEMSTAT_CTG _MMIO(0x111a0)
2851#define RCBMINAVG _MMIO(0x111a0)
2852#define RCUPEI _MMIO(0x111b0)
2853#define RCDNEI _MMIO(0x111b4)
2854#define RSTDBYCTL _MMIO(0x111b8)
88271da3
JB
2855#define RS1EN (1<<31)
2856#define RS2EN (1<<30)
2857#define RS3EN (1<<29)
2858#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2859#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2860#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2861#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2862#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2863#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2864#define RSX_STATUS_MASK (7<<20)
2865#define RSX_STATUS_ON (0<<20)
2866#define RSX_STATUS_RC1 (1<<20)
2867#define RSX_STATUS_RC1E (2<<20)
2868#define RSX_STATUS_RS1 (3<<20)
2869#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2870#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2871#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2872#define RSX_STATUS_RSVD2 (7<<20)
2873#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2874#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2875#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2876#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2877#define RS1CONTSAV_MASK (3<<14)
2878#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2879#define RS1CONTSAV_RSVD (1<<14)
2880#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2881#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2882#define NORMSLEXLAT_MASK (3<<12)
2883#define SLOW_RS123 (0<<12)
2884#define SLOW_RS23 (1<<12)
2885#define SLOW_RS3 (2<<12)
2886#define NORMAL_RS123 (3<<12)
2887#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2888#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2889#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2890#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2891#define RS_CSTATE_MASK (3<<4)
2892#define RS_CSTATE_C367_RS1 (0<<4)
2893#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2894#define RS_CSTATE_RSVD (2<<4)
2895#define RS_CSTATE_C367_RS2 (3<<4)
2896#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2897#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f0f59a00
VS
2898#define VIDCTL _MMIO(0x111c0)
2899#define VIDSTS _MMIO(0x111c8)
2900#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2901#define MEMSTAT_ILK _MMIO(0x111f8)
f97108d1
JB
2902#define MEMSTAT_VID_MASK 0x7f00
2903#define MEMSTAT_VID_SHIFT 8
2904#define MEMSTAT_PSTATE_MASK 0x00f8
2905#define MEMSTAT_PSTATE_SHIFT 3
2906#define MEMSTAT_MON_ACTV (1<<2)
2907#define MEMSTAT_SRC_CTL_MASK 0x0003
2908#define MEMSTAT_SRC_CTL_CORE 0
2909#define MEMSTAT_SRC_CTL_TRB 1
2910#define MEMSTAT_SRC_CTL_THM 2
2911#define MEMSTAT_SRC_CTL_STDBY 3
f0f59a00
VS
2912#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2913#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2914#define PMMISC _MMIO(0x11214)
ea056c14 2915#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
f0f59a00
VS
2916#define SDEW _MMIO(0x1124c)
2917#define CSIEW0 _MMIO(0x11250)
2918#define CSIEW1 _MMIO(0x11254)
2919#define CSIEW2 _MMIO(0x11258)
2920#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2921#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2922#define MCHAFE _MMIO(0x112c0)
2923#define CSIEC _MMIO(0x112e0)
2924#define DMIEC _MMIO(0x112e4)
2925#define DDREC _MMIO(0x112e8)
2926#define PEG0EC _MMIO(0x112ec)
2927#define PEG1EC _MMIO(0x112f0)
2928#define GFXEC _MMIO(0x112f4)
2929#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2930#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2931#define ECR _MMIO(0x11600)
7648fa99
JB
2932#define ECR_GPFE (1<<31)
2933#define ECR_IMONE (1<<30)
2934#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
f0f59a00
VS
2935#define OGW0 _MMIO(0x11608)
2936#define OGW1 _MMIO(0x1160c)
2937#define EG0 _MMIO(0x11610)
2938#define EG1 _MMIO(0x11614)
2939#define EG2 _MMIO(0x11618)
2940#define EG3 _MMIO(0x1161c)
2941#define EG4 _MMIO(0x11620)
2942#define EG5 _MMIO(0x11624)
2943#define EG6 _MMIO(0x11628)
2944#define EG7 _MMIO(0x1162c)
2945#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2946#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2947#define LCFUSE02 _MMIO(0x116c0)
7648fa99 2948#define LCFUSE_HIV_MASK 0x000000ff
f0f59a00
VS
2949#define CSIPLL0 _MMIO(0x12c10)
2950#define DDRMPLL1 _MMIO(0X12c20)
2951#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
7d57382e 2952
f0f59a00 2953#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
c4de7b0f 2954#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2955
f0f59a00
VS
2956#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2957#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2958#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2959#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2960#define BXT_RP_STATE_CAP _MMIO(0x138170)
3b8d8d91 2961
8a292d01
VS
2962/*
2963 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2964 * 8300) freezing up around GPU hangs. Looks as if even
2965 * scheduling/timer interrupts start misbehaving if the RPS
2966 * EI/thresholds are "bad", leading to a very sluggish or even
2967 * frozen machine.
2968 */
2969#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
de43ae9d 2970#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 2971#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
de43ae9d 2972#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
26148bd3
AG
2973 (IS_BROXTON(dev_priv) ? \
2974 INTERVAL_0_833_US(us) : \
2975 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
2976 INTERVAL_1_28_US(us))
2977
52530cba
AG
2978#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
2979#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
2980#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
2981#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
2982 (IS_BROXTON(dev_priv) ? \
2983 INTERVAL_0_833_TO_US(interval) : \
2984 INTERVAL_1_33_TO_US(interval)) : \
2985 INTERVAL_1_28_TO_US(interval))
2986
aa40d6bb
ZN
2987/*
2988 * Logical Context regs
2989 */
f0f59a00 2990#define CCID _MMIO(0x2180)
aa40d6bb 2991#define CCID_EN (1<<0)
e8016055
VS
2992/*
2993 * Notes on SNB/IVB/VLV context size:
2994 * - Power context is saved elsewhere (LLC or stolen)
2995 * - Ring/execlist context is saved on SNB, not on IVB
2996 * - Extended context size already includes render context size
2997 * - We always need to follow the extended context size.
2998 * SNB BSpec has comments indicating that we should use the
2999 * render context size instead if execlists are disabled, but
3000 * based on empirical testing that's just nonsense.
3001 * - Pipelined/VF state is saved on SNB/IVB respectively
3002 * - GT1 size just indicates how much of render context
3003 * doesn't need saving on GT1
3004 */
f0f59a00 3005#define CXT_SIZE _MMIO(0x21a0)
68d97538
VS
3006#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3007#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3008#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3009#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3010#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 3011#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
3012 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3013 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
f0f59a00 3014#define GEN7_CXT_SIZE _MMIO(0x21a8)
68d97538
VS
3015#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3016#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3017#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3018#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3019#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3020#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 3021#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 3022 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
3023/* Haswell does have the CXT_SIZE register however it does not appear to be
3024 * valid. Now, docs explain in dwords what is in the context object. The full
3025 * size is 70720 bytes, however, the power context and execlist context will
3026 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
3027 * on HSW) - so the final size, including the extra state required for the
3028 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
3029 */
3030#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
3031/* Same as Haswell, but 72064 bytes now. */
3032#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3033
f0f59a00
VS
3034#define CHV_CLK_CTL1 _MMIO(0x101100)
3035#define VLV_CLK_CTL2 _MMIO(0x101104)
e454a05d
JB
3036#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3037
585fb111
JB
3038/*
3039 * Overlay regs
3040 */
3041
f0f59a00
VS
3042#define OVADD _MMIO(0x30000)
3043#define DOVSTA _MMIO(0x30008)
585fb111 3044#define OC_BUF (0x3<<20)
f0f59a00
VS
3045#define OGAMC5 _MMIO(0x30010)
3046#define OGAMC4 _MMIO(0x30014)
3047#define OGAMC3 _MMIO(0x30018)
3048#define OGAMC2 _MMIO(0x3001c)
3049#define OGAMC1 _MMIO(0x30020)
3050#define OGAMC0 _MMIO(0x30024)
585fb111 3051
d965e7ac
ID
3052/*
3053 * GEN9 clock gating regs
3054 */
3055#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3056#define PWM2_GATING_DIS (1 << 14)
3057#define PWM1_GATING_DIS (1 << 13)
3058
585fb111
JB
3059/*
3060 * Display engine regs
3061 */
3062
8bf1e9f1 3063/* Pipe A CRC regs */
a57c774a 3064#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 3065#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 3066/* ivb+ source selection */
8bf1e9f1
SH
3067#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3068#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3069#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 3070/* ilk+ source selection */
5a6b5c84
DV
3071#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3072#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3073#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3074/* embedded DP port on the north display block, reserved on ivb */
3075#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3076#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
3077/* vlv source selection */
3078#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3079#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3080#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3081/* with DP port the pipe source is invalid */
3082#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3083#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3084#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3085/* gen3+ source selection */
3086#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3087#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3088#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3089/* with DP/TV port the pipe source is invalid */
3090#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3091#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3092#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3093#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3094#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3095/* gen2 doesn't have source selection bits */
52f843f6 3096#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 3097
5a6b5c84
DV
3098#define _PIPE_CRC_RES_1_A_IVB 0x60064
3099#define _PIPE_CRC_RES_2_A_IVB 0x60068
3100#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3101#define _PIPE_CRC_RES_4_A_IVB 0x60070
3102#define _PIPE_CRC_RES_5_A_IVB 0x60074
3103
a57c774a
AK
3104#define _PIPE_CRC_RES_RED_A 0x60060
3105#define _PIPE_CRC_RES_GREEN_A 0x60064
3106#define _PIPE_CRC_RES_BLUE_A 0x60068
3107#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3108#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
3109
3110/* Pipe B CRC regs */
5a6b5c84
DV
3111#define _PIPE_CRC_RES_1_B_IVB 0x61064
3112#define _PIPE_CRC_RES_2_B_IVB 0x61068
3113#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3114#define _PIPE_CRC_RES_4_B_IVB 0x61070
3115#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 3116
f0f59a00
VS
3117#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3118#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3119#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3120#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3121#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3122#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
3123
3124#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3125#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3126#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3127#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3128#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3129
585fb111 3130/* Pipe A timing regs */
a57c774a
AK
3131#define _HTOTAL_A 0x60000
3132#define _HBLANK_A 0x60004
3133#define _HSYNC_A 0x60008
3134#define _VTOTAL_A 0x6000c
3135#define _VBLANK_A 0x60010
3136#define _VSYNC_A 0x60014
3137#define _PIPEASRC 0x6001c
3138#define _BCLRPAT_A 0x60020
3139#define _VSYNCSHIFT_A 0x60028
ebb69c95 3140#define _PIPE_MULT_A 0x6002c
585fb111
JB
3141
3142/* Pipe B timing regs */
a57c774a
AK
3143#define _HTOTAL_B 0x61000
3144#define _HBLANK_B 0x61004
3145#define _HSYNC_B 0x61008
3146#define _VTOTAL_B 0x6100c
3147#define _VBLANK_B 0x61010
3148#define _VSYNC_B 0x61014
3149#define _PIPEBSRC 0x6101c
3150#define _BCLRPAT_B 0x61020
3151#define _VSYNCSHIFT_B 0x61028
ebb69c95 3152#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3153
3154#define TRANSCODER_A_OFFSET 0x60000
3155#define TRANSCODER_B_OFFSET 0x61000
3156#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3157#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3158#define TRANSCODER_EDP_OFFSET 0x6f000
3159
f0f59a00 3160#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
5c969aa7
DL
3161 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3162 dev_priv->info.display_mmio_offset)
a57c774a 3163
f0f59a00
VS
3164#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3165#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3166#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3167#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3168#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3169#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3170#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3171#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3172#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3173#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
5eddb70b 3174
c8f7df58
RV
3175/* VLV eDP PSR registers */
3176#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3177#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3178#define VLV_EDP_PSR_ENABLE (1<<0)
3179#define VLV_EDP_PSR_RESET (1<<1)
3180#define VLV_EDP_PSR_MODE_MASK (7<<2)
3181#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3182#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3183#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3184#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3185#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3186#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3187#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3188#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
f0f59a00 3189#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
c8f7df58
RV
3190
3191#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3192#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3193#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3194#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3195#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
f0f59a00 3196#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
c8f7df58
RV
3197
3198#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3199#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3200#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3201#define VLV_EDP_PSR_CURR_STATE_MASK 7
3202#define VLV_EDP_PSR_DISABLED (0<<0)
3203#define VLV_EDP_PSR_INACTIVE (1<<0)
3204#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3205#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3206#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3207#define VLV_EDP_PSR_EXIT (5<<0)
3208#define VLV_EDP_PSR_IN_TRANS (1<<7)
f0f59a00 3209#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
c8f7df58 3210
ed8546ac 3211/* HSW+ eDP PSR registers */
443a389f
VS
3212#define HSW_EDP_PSR_BASE 0x64800
3213#define BDW_EDP_PSR_BASE 0x6f800
f0f59a00 3214#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
2b28bb1b 3215#define EDP_PSR_ENABLE (1<<31)
82c56254 3216#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3217#define EDP_PSR_LINK_STANDBY (1<<27)
3218#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3219#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3220#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3221#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3222#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3223#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3224#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3225#define EDP_PSR_TP1_TP2_SEL (0<<11)
3226#define EDP_PSR_TP1_TP3_SEL (1<<11)
3227#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3228#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3229#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3230#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3231#define EDP_PSR_TP1_TIME_500us (0<<4)
3232#define EDP_PSR_TP1_TIME_100us (1<<4)
3233#define EDP_PSR_TP1_TIME_2500us (2<<4)
3234#define EDP_PSR_TP1_TIME_0us (3<<4)
3235#define EDP_PSR_IDLE_FRAME_SHIFT 0
3236
f0f59a00
VS
3237#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3238#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3239
f0f59a00 3240#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3241#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3242#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3243#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3244#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3245#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3246#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3247#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3248#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3249#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3250#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3251#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3252#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3253#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3254#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3255#define EDP_PSR_STATUS_COUNT_SHIFT 16
3256#define EDP_PSR_STATUS_COUNT_MASK 0xf
3257#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3258#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3259#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3260#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3261#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3262#define EDP_PSR_STATUS_IDLE_MASK 0xf
3263
f0f59a00 3264#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3265#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3266
f0f59a00 3267#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
2b28bb1b
RV
3268#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3269#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3270#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3271
f0f59a00 3272#define EDP_PSR2_CTL _MMIO(0x6f900)
474d1ec4
SJ
3273#define EDP_PSR2_ENABLE (1<<31)
3274#define EDP_SU_TRACK_ENABLE (1<<30)
3275#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3276#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3277#define EDP_PSR2_TP2_TIME_500 (0<<8)
3278#define EDP_PSR2_TP2_TIME_100 (1<<8)
3279#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3280#define EDP_PSR2_TP2_TIME_50 (3<<8)
3281#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3282#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3283#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3284#define EDP_PSR2_IDLE_MASK 0xf
3285
585fb111 3286/* VGA port control */
f0f59a00
VS
3287#define ADPA _MMIO(0x61100)
3288#define PCH_ADPA _MMIO(0xe1100)
3289#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
ebc0fd88 3290
585fb111
JB
3291#define ADPA_DAC_ENABLE (1<<31)
3292#define ADPA_DAC_DISABLE 0
3293#define ADPA_PIPE_SELECT_MASK (1<<30)
3294#define ADPA_PIPE_A_SELECT 0
3295#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3296#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3297/* CPT uses bits 29:30 for pch transcoder select */
3298#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3299#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3300#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3301#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3302#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3303#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3304#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3305#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3306#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3307#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3308#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3309#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3310#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3311#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3312#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3313#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3314#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3315#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3316#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3317#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3318#define ADPA_SETS_HVPOLARITY 0
60222c0c 3319#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3320#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3321#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3322#define ADPA_HSYNC_CNTL_ENABLE 0
3323#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3324#define ADPA_VSYNC_ACTIVE_LOW 0
3325#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3326#define ADPA_HSYNC_ACTIVE_LOW 0
3327#define ADPA_DPMS_MASK (~(3<<10))
3328#define ADPA_DPMS_ON (0<<10)
3329#define ADPA_DPMS_SUSPEND (1<<10)
3330#define ADPA_DPMS_STANDBY (2<<10)
3331#define ADPA_DPMS_OFF (3<<10)
3332
939fe4d7 3333
585fb111 3334/* Hotplug control (945+ only) */
f0f59a00 3335#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3336#define PORTB_HOTPLUG_INT_EN (1 << 29)
3337#define PORTC_HOTPLUG_INT_EN (1 << 28)
3338#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3339#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3340#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3341#define TV_HOTPLUG_INT_EN (1 << 18)
3342#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3343#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3344 PORTC_HOTPLUG_INT_EN | \
3345 PORTD_HOTPLUG_INT_EN | \
3346 SDVOC_HOTPLUG_INT_EN | \
3347 SDVOB_HOTPLUG_INT_EN | \
3348 CRT_HOTPLUG_INT_EN)
585fb111 3349#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3350#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3351/* must use period 64 on GM45 according to docs */
3352#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3353#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3354#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3355#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3356#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3357#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3358#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3359#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3360#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3361#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3362#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3363#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3364
f0f59a00 3365#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74 3366/*
0780cd36 3367 * HDMI/DP bits are g4x+
0ce99f74
DV
3368 *
3369 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3370 * Please check the detailed lore in the commit message for for experimental
3371 * evidence.
3372 */
0780cd36
VS
3373/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3374#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3375#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3376#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3377/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3378#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
232a6ee9 3379#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
0780cd36 3380#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
26739f12 3381#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3382#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3383#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3384#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3385#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3386#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3387#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3388#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3389#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3390/* CRT/TV common between gen3+ */
585fb111
JB
3391#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3392#define TV_HOTPLUG_INT_STATUS (1 << 10)
3393#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3394#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3395#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3396#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3397#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3398#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3399#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3400#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3401
084b612e
CW
3402/* SDVO is different across gen3/4 */
3403#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3404#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3405/*
3406 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3407 * since reality corrobates that they're the same as on gen3. But keep these
3408 * bits here (and the comment!) to help any other lost wanderers back onto the
3409 * right tracks.
3410 */
084b612e
CW
3411#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3412#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3413#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3414#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3415#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3416 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3417 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3418 PORTB_HOTPLUG_INT_STATUS | \
3419 PORTC_HOTPLUG_INT_STATUS | \
3420 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3421
3422#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3423 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3424 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3425 PORTB_HOTPLUG_INT_STATUS | \
3426 PORTC_HOTPLUG_INT_STATUS | \
3427 PORTD_HOTPLUG_INT_STATUS)
585fb111 3428
c20cd312
PZ
3429/* SDVO and HDMI port control.
3430 * The same register may be used for SDVO or HDMI */
f0f59a00
VS
3431#define _GEN3_SDVOB 0x61140
3432#define _GEN3_SDVOC 0x61160
3433#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3434#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
c20cd312
PZ
3435#define GEN4_HDMIB GEN3_SDVOB
3436#define GEN4_HDMIC GEN3_SDVOC
f0f59a00
VS
3437#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3438#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3439#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3440#define PCH_SDVOB _MMIO(0xe1140)
c20cd312 3441#define PCH_HDMIB PCH_SDVOB
f0f59a00
VS
3442#define PCH_HDMIC _MMIO(0xe1150)
3443#define PCH_HDMID _MMIO(0xe1160)
c20cd312 3444
f0f59a00 3445#define PORT_DFT_I9XX _MMIO(0x61150)
84093603 3446#define DC_BALANCE_RESET (1 << 25)
f0f59a00 3447#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
84093603 3448#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3449#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3450#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3451#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3452#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3453
c20cd312
PZ
3454/* Gen 3 SDVO bits: */
3455#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3456#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3457#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3458#define SDVO_PIPE_B_SELECT (1 << 30)
3459#define SDVO_STALL_SELECT (1 << 29)
3460#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3461/*
585fb111 3462 * 915G/GM SDVO pixel multiplier.
585fb111 3463 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3464 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3465 */
c20cd312 3466#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3467#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3468#define SDVO_PHASE_SELECT_MASK (15 << 19)
3469#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3470#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3471#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3472#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3473#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3474#define SDVO_DETECTED (1 << 2)
585fb111 3475/* Bits to be preserved when writing */
c20cd312
PZ
3476#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3477 SDVO_INTERRUPT_ENABLE)
3478#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3479
3480/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3481#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3482#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3483#define SDVO_ENCODING_SDVO (0 << 10)
3484#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3485#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3486#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3487#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3488#define SDVO_AUDIO_ENABLE (1 << 6)
3489/* VSYNC/HSYNC bits new with 965, default is to be set */
3490#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3491#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3492
3493/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3494#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3495#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3496
3497/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3498#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3499#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3500
44f37d1f
CML
3501/* CHV SDVO/HDMI bits: */
3502#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3503#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3504
585fb111
JB
3505
3506/* DVO port control */
f0f59a00
VS
3507#define _DVOA 0x61120
3508#define DVOA _MMIO(_DVOA)
3509#define _DVOB 0x61140
3510#define DVOB _MMIO(_DVOB)
3511#define _DVOC 0x61160
3512#define DVOC _MMIO(_DVOC)
585fb111
JB
3513#define DVO_ENABLE (1 << 31)
3514#define DVO_PIPE_B_SELECT (1 << 30)
3515#define DVO_PIPE_STALL_UNUSED (0 << 28)
3516#define DVO_PIPE_STALL (1 << 28)
3517#define DVO_PIPE_STALL_TV (2 << 28)
3518#define DVO_PIPE_STALL_MASK (3 << 28)
3519#define DVO_USE_VGA_SYNC (1 << 15)
3520#define DVO_DATA_ORDER_I740 (0 << 14)
3521#define DVO_DATA_ORDER_FP (1 << 14)
3522#define DVO_VSYNC_DISABLE (1 << 11)
3523#define DVO_HSYNC_DISABLE (1 << 10)
3524#define DVO_VSYNC_TRISTATE (1 << 9)
3525#define DVO_HSYNC_TRISTATE (1 << 8)
3526#define DVO_BORDER_ENABLE (1 << 7)
3527#define DVO_DATA_ORDER_GBRG (1 << 6)
3528#define DVO_DATA_ORDER_RGGB (0 << 6)
3529#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3530#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3531#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3532#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3533#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3534#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3535#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3536#define DVO_PRESERVE_MASK (0x7<<24)
f0f59a00
VS
3537#define DVOA_SRCDIM _MMIO(0x61124)
3538#define DVOB_SRCDIM _MMIO(0x61144)
3539#define DVOC_SRCDIM _MMIO(0x61164)
585fb111
JB
3540#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3541#define DVO_SRCDIM_VERTICAL_SHIFT 0
3542
3543/* LVDS port control */
f0f59a00 3544#define LVDS _MMIO(0x61180)
585fb111
JB
3545/*
3546 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3547 * the DPLL semantics change when the LVDS is assigned to that pipe.
3548 */
3549#define LVDS_PORT_EN (1 << 31)
3550/* Selects pipe B for LVDS data. Must be set on pre-965. */
3551#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3552#define LVDS_PIPE_MASK (1 << 30)
1519b995 3553#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3554/* LVDS dithering flag on 965/g4x platform */
3555#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3556/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3557#define LVDS_VSYNC_POLARITY (1 << 21)
3558#define LVDS_HSYNC_POLARITY (1 << 20)
3559
a3e17eb8
ZY
3560/* Enable border for unscaled (or aspect-scaled) display */
3561#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3562/*
3563 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3564 * pixel.
3565 */
3566#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3567#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3568#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3569/*
3570 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3571 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3572 * on.
3573 */
3574#define LVDS_A3_POWER_MASK (3 << 6)
3575#define LVDS_A3_POWER_DOWN (0 << 6)
3576#define LVDS_A3_POWER_UP (3 << 6)
3577/*
3578 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3579 * is set.
3580 */
3581#define LVDS_CLKB_POWER_MASK (3 << 4)
3582#define LVDS_CLKB_POWER_DOWN (0 << 4)
3583#define LVDS_CLKB_POWER_UP (3 << 4)
3584/*
3585 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3586 * setting for whether we are in dual-channel mode. The B3 pair will
3587 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3588 */
3589#define LVDS_B0B3_POWER_MASK (3 << 2)
3590#define LVDS_B0B3_POWER_DOWN (0 << 2)
3591#define LVDS_B0B3_POWER_UP (3 << 2)
3592
3c17fe4b 3593/* Video Data Island Packet control */
f0f59a00 3594#define VIDEO_DIP_DATA _MMIO(0x61178)
fd0753cf 3595/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3596 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3597 * of the infoframe structure specified by CEA-861. */
3598#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3599#define VIDEO_DIP_VSC_DATA_SIZE 36
f0f59a00 3600#define VIDEO_DIP_CTL _MMIO(0x61170)
2da8af54 3601/* Pre HSW: */
3c17fe4b 3602#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3603#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3604#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3605#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3606#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3607#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3608#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3609#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3610#define VIDEO_DIP_SELECT_AVI (0 << 19)
3611#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3612#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3613#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3614#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3615#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3616#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3617#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3618/* HSW and later: */
0dd87d20
PZ
3619#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3620#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3621#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3622#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3623#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3624#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3625
585fb111 3626/* Panel power sequencing */
f0f59a00 3627#define PP_STATUS _MMIO(0x61200)
585fb111
JB
3628#define PP_ON (1 << 31)
3629/*
3630 * Indicates that all dependencies of the panel are on:
3631 *
3632 * - PLL enabled
3633 * - pipe enabled
3634 * - LVDS/DVOB/DVOC on
3635 */
3636#define PP_READY (1 << 30)
3637#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3638#define PP_SEQUENCE_POWER_UP (1 << 28)
3639#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3640#define PP_SEQUENCE_MASK (3 << 28)
3641#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3642#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3643#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3644#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3645#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3646#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3647#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3648#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3649#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3650#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3651#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3652#define PP_SEQUENCE_STATE_RESET (0xf << 0)
f0f59a00 3653#define PP_CONTROL _MMIO(0x61204)
585fb111 3654#define POWER_TARGET_ON (1 << 0)
f0f59a00
VS
3655#define PP_ON_DELAYS _MMIO(0x61208)
3656#define PP_OFF_DELAYS _MMIO(0x6120c)
3657#define PP_DIVISOR _MMIO(0x61210)
585fb111
JB
3658
3659/* Panel fitting */
f0f59a00 3660#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3661#define PFIT_ENABLE (1 << 31)
3662#define PFIT_PIPE_MASK (3 << 29)
3663#define PFIT_PIPE_SHIFT 29
3664#define VERT_INTERP_DISABLE (0 << 10)
3665#define VERT_INTERP_BILINEAR (1 << 10)
3666#define VERT_INTERP_MASK (3 << 10)
3667#define VERT_AUTO_SCALE (1 << 9)
3668#define HORIZ_INTERP_DISABLE (0 << 6)
3669#define HORIZ_INTERP_BILINEAR (1 << 6)
3670#define HORIZ_INTERP_MASK (3 << 6)
3671#define HORIZ_AUTO_SCALE (1 << 5)
3672#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3673#define PFIT_FILTER_FUZZY (0 << 24)
3674#define PFIT_SCALING_AUTO (0 << 26)
3675#define PFIT_SCALING_PROGRAMMED (1 << 26)
3676#define PFIT_SCALING_PILLAR (2 << 26)
3677#define PFIT_SCALING_LETTER (3 << 26)
f0f59a00 3678#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3679/* Pre-965 */
3680#define PFIT_VERT_SCALE_SHIFT 20
3681#define PFIT_VERT_SCALE_MASK 0xfff00000
3682#define PFIT_HORIZ_SCALE_SHIFT 4
3683#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3684/* 965+ */
3685#define PFIT_VERT_SCALE_SHIFT_965 16
3686#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3687#define PFIT_HORIZ_SCALE_SHIFT_965 0
3688#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3689
f0f59a00 3690#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3691
5c969aa7
DL
3692#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3693#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
f0f59a00
VS
3694#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3695 _VLV_BLC_PWM_CTL2_B)
07bf139b 3696
5c969aa7
DL
3697#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3698#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
f0f59a00
VS
3699#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3700 _VLV_BLC_PWM_CTL_B)
07bf139b 3701
5c969aa7
DL
3702#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3703#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
f0f59a00
VS
3704#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3705 _VLV_BLC_HIST_CTL_B)
07bf139b 3706
585fb111 3707/* Backlight control */
f0f59a00 3708#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3709#define BLM_PWM_ENABLE (1 << 31)
3710#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3711#define BLM_PIPE_SELECT (1 << 29)
3712#define BLM_PIPE_SELECT_IVB (3 << 29)
3713#define BLM_PIPE_A (0 << 29)
3714#define BLM_PIPE_B (1 << 29)
3715#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3716#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3717#define BLM_TRANSCODER_B BLM_PIPE_B
3718#define BLM_TRANSCODER_C BLM_PIPE_C
3719#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3720#define BLM_PIPE(pipe) ((pipe) << 29)
3721#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3722#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3723#define BLM_PHASE_IN_ENABLE (1 << 25)
3724#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3725#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3726#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3727#define BLM_PHASE_IN_COUNT_SHIFT (8)
3728#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3729#define BLM_PHASE_IN_INCR_SHIFT (0)
3730#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
f0f59a00 3731#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3732/*
3733 * This is the most significant 15 bits of the number of backlight cycles in a
3734 * complete cycle of the modulated backlight control.
3735 *
3736 * The actual value is this field multiplied by two.
3737 */
7cf41601
DV
3738#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3739#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3740#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3741/*
3742 * This is the number of cycles out of the backlight modulation cycle for which
3743 * the backlight is on.
3744 *
3745 * This field must be no greater than the number of cycles in the complete
3746 * backlight modulation cycle.
3747 */
3748#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3749#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3750#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3751#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3752
f0f59a00 3753#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 3754#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 3755
7cf41601
DV
3756/* New registers for PCH-split platforms. Safe where new bits show up, the
3757 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
f0f59a00
VS
3758#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3759#define BLC_PWM_CPU_CTL _MMIO(0x48254)
7cf41601 3760
f0f59a00 3761#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
be256dc7 3762
7cf41601
DV
3763/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3764 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
f0f59a00 3765#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
4b4147c3 3766#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3767#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3768#define BLM_PCH_POLARITY (1 << 29)
f0f59a00 3769#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
7cf41601 3770
f0f59a00 3771#define UTIL_PIN_CTL _MMIO(0x48400)
be256dc7
PZ
3772#define UTIL_PIN_ENABLE (1 << 31)
3773
022e4e52
SK
3774#define UTIL_PIN_PIPE(x) ((x) << 29)
3775#define UTIL_PIN_PIPE_MASK (3 << 29)
3776#define UTIL_PIN_MODE_PWM (1 << 24)
3777#define UTIL_PIN_MODE_MASK (0xf << 24)
3778#define UTIL_PIN_POLARITY (1 << 22)
3779
0fb890c0 3780/* BXT backlight register definition. */
022e4e52 3781#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
3782#define BXT_BLC_PWM_ENABLE (1 << 31)
3783#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
3784#define _BXT_BLC_PWM_FREQ1 0xC8254
3785#define _BXT_BLC_PWM_DUTY1 0xC8258
3786
3787#define _BXT_BLC_PWM_CTL2 0xC8350
3788#define _BXT_BLC_PWM_FREQ2 0xC8354
3789#define _BXT_BLC_PWM_DUTY2 0xC8358
3790
f0f59a00 3791#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
022e4e52 3792 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
f0f59a00 3793#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
022e4e52 3794 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
f0f59a00 3795#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
022e4e52 3796 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 3797
f0f59a00 3798#define PCH_GTC_CTL _MMIO(0xe7000)
be256dc7
PZ
3799#define PCH_GTC_ENABLE (1 << 31)
3800
585fb111 3801/* TV port control */
f0f59a00 3802#define TV_CTL _MMIO(0x68000)
646b4269 3803/* Enables the TV encoder */
585fb111 3804# define TV_ENC_ENABLE (1 << 31)
646b4269 3805/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3806# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3807/* Outputs composite video (DAC A only) */
585fb111 3808# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3809/* Outputs SVideo video (DAC B/C) */
585fb111 3810# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3811/* Outputs Component video (DAC A/B/C) */
585fb111 3812# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3813/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3814# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3815# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3816/* Enables slow sync generation (945GM only) */
585fb111 3817# define TV_SLOW_SYNC (1 << 20)
646b4269 3818/* Selects 4x oversampling for 480i and 576p */
585fb111 3819# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3820/* Selects 2x oversampling for 720p and 1080i */
585fb111 3821# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3822/* Selects no oversampling for 1080p */
585fb111 3823# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3824/* Selects 8x oversampling */
585fb111 3825# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3826/* Selects progressive mode rather than interlaced */
585fb111 3827# define TV_PROGRESSIVE (1 << 17)
646b4269 3828/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3829# define TV_PAL_BURST (1 << 16)
646b4269 3830/* Field for setting delay of Y compared to C */
585fb111 3831# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3832/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3833# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3834/*
585fb111
JB
3835 * Enables a fix for the 915GM only.
3836 *
3837 * Not sure what it does.
3838 */
3839# define TV_ENC_C0_FIX (1 << 10)
646b4269 3840/* Bits that must be preserved by software */
d2d9f232 3841# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3842# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3843/* Read-only state that reports all features enabled */
585fb111 3844# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3845/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3846# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3847/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3848# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3849/* Normal operation */
585fb111 3850# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3851/* Encoder test pattern 1 - combo pattern */
585fb111 3852# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3853/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3854# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3855/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3856# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3857/* Encoder test pattern 4 - random noise */
585fb111 3858# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3859/* Encoder test pattern 5 - linear color ramps */
585fb111 3860# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3861/*
585fb111
JB
3862 * This test mode forces the DACs to 50% of full output.
3863 *
3864 * This is used for load detection in combination with TVDAC_SENSE_MASK
3865 */
3866# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3867# define TV_TEST_MODE_MASK (7 << 0)
3868
f0f59a00 3869#define TV_DAC _MMIO(0x68004)
b8ed2a4f 3870# define TV_DAC_SAVE 0x00ffff00
646b4269 3871/*
585fb111
JB
3872 * Reports that DAC state change logic has reported change (RO).
3873 *
3874 * This gets cleared when TV_DAC_STATE_EN is cleared
3875*/
3876# define TVDAC_STATE_CHG (1 << 31)
3877# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3878/* Reports that DAC A voltage is above the detect threshold */
585fb111 3879# define TVDAC_A_SENSE (1 << 30)
646b4269 3880/* Reports that DAC B voltage is above the detect threshold */
585fb111 3881# define TVDAC_B_SENSE (1 << 29)
646b4269 3882/* Reports that DAC C voltage is above the detect threshold */
585fb111 3883# define TVDAC_C_SENSE (1 << 28)
646b4269 3884/*
585fb111
JB
3885 * Enables DAC state detection logic, for load-based TV detection.
3886 *
3887 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3888 * to off, for load detection to work.
3889 */
3890# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3891/* Sets the DAC A sense value to high */
585fb111 3892# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3893/* Sets the DAC B sense value to high */
585fb111 3894# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3895/* Sets the DAC C sense value to high */
585fb111 3896# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3897/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3898# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3899/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3900# define ENC_TVDAC_SLEW_FAST (1 << 6)
3901# define DAC_A_1_3_V (0 << 4)
3902# define DAC_A_1_1_V (1 << 4)
3903# define DAC_A_0_7_V (2 << 4)
cb66c692 3904# define DAC_A_MASK (3 << 4)
585fb111
JB
3905# define DAC_B_1_3_V (0 << 2)
3906# define DAC_B_1_1_V (1 << 2)
3907# define DAC_B_0_7_V (2 << 2)
cb66c692 3908# define DAC_B_MASK (3 << 2)
585fb111
JB
3909# define DAC_C_1_3_V (0 << 0)
3910# define DAC_C_1_1_V (1 << 0)
3911# define DAC_C_0_7_V (2 << 0)
cb66c692 3912# define DAC_C_MASK (3 << 0)
585fb111 3913
646b4269 3914/*
585fb111
JB
3915 * CSC coefficients are stored in a floating point format with 9 bits of
3916 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3917 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3918 * -1 (0x3) being the only legal negative value.
3919 */
f0f59a00 3920#define TV_CSC_Y _MMIO(0x68010)
585fb111
JB
3921# define TV_RY_MASK 0x07ff0000
3922# define TV_RY_SHIFT 16
3923# define TV_GY_MASK 0x00000fff
3924# define TV_GY_SHIFT 0
3925
f0f59a00 3926#define TV_CSC_Y2 _MMIO(0x68014)
585fb111
JB
3927# define TV_BY_MASK 0x07ff0000
3928# define TV_BY_SHIFT 16
646b4269 3929/*
585fb111
JB
3930 * Y attenuation for component video.
3931 *
3932 * Stored in 1.9 fixed point.
3933 */
3934# define TV_AY_MASK 0x000003ff
3935# define TV_AY_SHIFT 0
3936
f0f59a00 3937#define TV_CSC_U _MMIO(0x68018)
585fb111
JB
3938# define TV_RU_MASK 0x07ff0000
3939# define TV_RU_SHIFT 16
3940# define TV_GU_MASK 0x000007ff
3941# define TV_GU_SHIFT 0
3942
f0f59a00 3943#define TV_CSC_U2 _MMIO(0x6801c)
585fb111
JB
3944# define TV_BU_MASK 0x07ff0000
3945# define TV_BU_SHIFT 16
646b4269 3946/*
585fb111
JB
3947 * U attenuation for component video.
3948 *
3949 * Stored in 1.9 fixed point.
3950 */
3951# define TV_AU_MASK 0x000003ff
3952# define TV_AU_SHIFT 0
3953
f0f59a00 3954#define TV_CSC_V _MMIO(0x68020)
585fb111
JB
3955# define TV_RV_MASK 0x0fff0000
3956# define TV_RV_SHIFT 16
3957# define TV_GV_MASK 0x000007ff
3958# define TV_GV_SHIFT 0
3959
f0f59a00 3960#define TV_CSC_V2 _MMIO(0x68024)
585fb111
JB
3961# define TV_BV_MASK 0x07ff0000
3962# define TV_BV_SHIFT 16
646b4269 3963/*
585fb111
JB
3964 * V attenuation for component video.
3965 *
3966 * Stored in 1.9 fixed point.
3967 */
3968# define TV_AV_MASK 0x000007ff
3969# define TV_AV_SHIFT 0
3970
f0f59a00 3971#define TV_CLR_KNOBS _MMIO(0x68028)
646b4269 3972/* 2s-complement brightness adjustment */
585fb111
JB
3973# define TV_BRIGHTNESS_MASK 0xff000000
3974# define TV_BRIGHTNESS_SHIFT 24
646b4269 3975/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3976# define TV_CONTRAST_MASK 0x00ff0000
3977# define TV_CONTRAST_SHIFT 16
646b4269 3978/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3979# define TV_SATURATION_MASK 0x0000ff00
3980# define TV_SATURATION_SHIFT 8
646b4269 3981/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3982# define TV_HUE_MASK 0x000000ff
3983# define TV_HUE_SHIFT 0
3984
f0f59a00 3985#define TV_CLR_LEVEL _MMIO(0x6802c)
646b4269 3986/* Controls the DAC level for black */
585fb111
JB
3987# define TV_BLACK_LEVEL_MASK 0x01ff0000
3988# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3989/* Controls the DAC level for blanking */
585fb111
JB
3990# define TV_BLANK_LEVEL_MASK 0x000001ff
3991# define TV_BLANK_LEVEL_SHIFT 0
3992
f0f59a00 3993#define TV_H_CTL_1 _MMIO(0x68030)
646b4269 3994/* Number of pixels in the hsync. */
585fb111
JB
3995# define TV_HSYNC_END_MASK 0x1fff0000
3996# define TV_HSYNC_END_SHIFT 16
646b4269 3997/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3998# define TV_HTOTAL_MASK 0x00001fff
3999# define TV_HTOTAL_SHIFT 0
4000
f0f59a00 4001#define TV_H_CTL_2 _MMIO(0x68034)
646b4269 4002/* Enables the colorburst (needed for non-component color) */
585fb111 4003# define TV_BURST_ENA (1 << 31)
646b4269 4004/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
4005# define TV_HBURST_START_SHIFT 16
4006# define TV_HBURST_START_MASK 0x1fff0000
646b4269 4007/* Length of the colorburst */
585fb111
JB
4008# define TV_HBURST_LEN_SHIFT 0
4009# define TV_HBURST_LEN_MASK 0x0001fff
4010
f0f59a00 4011#define TV_H_CTL_3 _MMIO(0x68038)
646b4269 4012/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4013# define TV_HBLANK_END_SHIFT 16
4014# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 4015/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
4016# define TV_HBLANK_START_SHIFT 0
4017# define TV_HBLANK_START_MASK 0x0001fff
4018
f0f59a00 4019#define TV_V_CTL_1 _MMIO(0x6803c)
646b4269 4020/* XXX */
585fb111
JB
4021# define TV_NBR_END_SHIFT 16
4022# define TV_NBR_END_MASK 0x07ff0000
646b4269 4023/* XXX */
585fb111
JB
4024# define TV_VI_END_F1_SHIFT 8
4025# define TV_VI_END_F1_MASK 0x00003f00
646b4269 4026/* XXX */
585fb111
JB
4027# define TV_VI_END_F2_SHIFT 0
4028# define TV_VI_END_F2_MASK 0x0000003f
4029
f0f59a00 4030#define TV_V_CTL_2 _MMIO(0x68040)
646b4269 4031/* Length of vsync, in half lines */
585fb111
JB
4032# define TV_VSYNC_LEN_MASK 0x07ff0000
4033# define TV_VSYNC_LEN_SHIFT 16
646b4269 4034/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
4035 * number of half lines.
4036 */
4037# define TV_VSYNC_START_F1_MASK 0x00007f00
4038# define TV_VSYNC_START_F1_SHIFT 8
646b4269 4039/*
585fb111
JB
4040 * Offset of the start of vsync in field 2, measured in one less than the
4041 * number of half lines.
4042 */
4043# define TV_VSYNC_START_F2_MASK 0x0000007f
4044# define TV_VSYNC_START_F2_SHIFT 0
4045
f0f59a00 4046#define TV_V_CTL_3 _MMIO(0x68044)
646b4269 4047/* Enables generation of the equalization signal */
585fb111 4048# define TV_EQUAL_ENA (1 << 31)
646b4269 4049/* Length of vsync, in half lines */
585fb111
JB
4050# define TV_VEQ_LEN_MASK 0x007f0000
4051# define TV_VEQ_LEN_SHIFT 16
646b4269 4052/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
4053 * the number of half lines.
4054 */
4055# define TV_VEQ_START_F1_MASK 0x0007f00
4056# define TV_VEQ_START_F1_SHIFT 8
646b4269 4057/*
585fb111
JB
4058 * Offset of the start of equalization in field 2, measured in one less than
4059 * the number of half lines.
4060 */
4061# define TV_VEQ_START_F2_MASK 0x000007f
4062# define TV_VEQ_START_F2_SHIFT 0
4063
f0f59a00 4064#define TV_V_CTL_4 _MMIO(0x68048)
646b4269 4065/*
585fb111
JB
4066 * Offset to start of vertical colorburst, measured in one less than the
4067 * number of lines from vertical start.
4068 */
4069# define TV_VBURST_START_F1_MASK 0x003f0000
4070# define TV_VBURST_START_F1_SHIFT 16
646b4269 4071/*
585fb111
JB
4072 * Offset to the end of vertical colorburst, measured in one less than the
4073 * number of lines from the start of NBR.
4074 */
4075# define TV_VBURST_END_F1_MASK 0x000000ff
4076# define TV_VBURST_END_F1_SHIFT 0
4077
f0f59a00 4078#define TV_V_CTL_5 _MMIO(0x6804c)
646b4269 4079/*
585fb111
JB
4080 * Offset to start of vertical colorburst, measured in one less than the
4081 * number of lines from vertical start.
4082 */
4083# define TV_VBURST_START_F2_MASK 0x003f0000
4084# define TV_VBURST_START_F2_SHIFT 16
646b4269 4085/*
585fb111
JB
4086 * Offset to the end of vertical colorburst, measured in one less than the
4087 * number of lines from the start of NBR.
4088 */
4089# define TV_VBURST_END_F2_MASK 0x000000ff
4090# define TV_VBURST_END_F2_SHIFT 0
4091
f0f59a00 4092#define TV_V_CTL_6 _MMIO(0x68050)
646b4269 4093/*
585fb111
JB
4094 * Offset to start of vertical colorburst, measured in one less than the
4095 * number of lines from vertical start.
4096 */
4097# define TV_VBURST_START_F3_MASK 0x003f0000
4098# define TV_VBURST_START_F3_SHIFT 16
646b4269 4099/*
585fb111
JB
4100 * Offset to the end of vertical colorburst, measured in one less than the
4101 * number of lines from the start of NBR.
4102 */
4103# define TV_VBURST_END_F3_MASK 0x000000ff
4104# define TV_VBURST_END_F3_SHIFT 0
4105
f0f59a00 4106#define TV_V_CTL_7 _MMIO(0x68054)
646b4269 4107/*
585fb111
JB
4108 * Offset to start of vertical colorburst, measured in one less than the
4109 * number of lines from vertical start.
4110 */
4111# define TV_VBURST_START_F4_MASK 0x003f0000
4112# define TV_VBURST_START_F4_SHIFT 16
646b4269 4113/*
585fb111
JB
4114 * Offset to the end of vertical colorburst, measured in one less than the
4115 * number of lines from the start of NBR.
4116 */
4117# define TV_VBURST_END_F4_MASK 0x000000ff
4118# define TV_VBURST_END_F4_SHIFT 0
4119
f0f59a00 4120#define TV_SC_CTL_1 _MMIO(0x68060)
646b4269 4121/* Turns on the first subcarrier phase generation DDA */
585fb111 4122# define TV_SC_DDA1_EN (1 << 31)
646b4269 4123/* Turns on the first subcarrier phase generation DDA */
585fb111 4124# define TV_SC_DDA2_EN (1 << 30)
646b4269 4125/* Turns on the first subcarrier phase generation DDA */
585fb111 4126# define TV_SC_DDA3_EN (1 << 29)
646b4269 4127/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4128# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4129/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4130# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4131/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4132# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4133/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4134# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4135/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4136# define TV_BURST_LEVEL_MASK 0x00ff0000
4137# define TV_BURST_LEVEL_SHIFT 16
646b4269 4138/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4139# define TV_SCDDA1_INC_MASK 0x00000fff
4140# define TV_SCDDA1_INC_SHIFT 0
4141
f0f59a00 4142#define TV_SC_CTL_2 _MMIO(0x68064)
646b4269 4143/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4144# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4145# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4146/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4147# define TV_SCDDA2_INC_MASK 0x00007fff
4148# define TV_SCDDA2_INC_SHIFT 0
4149
f0f59a00 4150#define TV_SC_CTL_3 _MMIO(0x68068)
646b4269 4151/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4152# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4153# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4154/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4155# define TV_SCDDA3_INC_MASK 0x00007fff
4156# define TV_SCDDA3_INC_SHIFT 0
4157
f0f59a00 4158#define TV_WIN_POS _MMIO(0x68070)
646b4269 4159/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4160# define TV_XPOS_MASK 0x1fff0000
4161# define TV_XPOS_SHIFT 16
646b4269 4162/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4163# define TV_YPOS_MASK 0x00000fff
4164# define TV_YPOS_SHIFT 0
4165
f0f59a00 4166#define TV_WIN_SIZE _MMIO(0x68074)
646b4269 4167/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4168# define TV_XSIZE_MASK 0x1fff0000
4169# define TV_XSIZE_SHIFT 16
646b4269 4170/*
585fb111
JB
4171 * Vertical size of the display window, measured in pixels.
4172 *
4173 * Must be even for interlaced modes.
4174 */
4175# define TV_YSIZE_MASK 0x00000fff
4176# define TV_YSIZE_SHIFT 0
4177
f0f59a00 4178#define TV_FILTER_CTL_1 _MMIO(0x68080)
646b4269 4179/*
585fb111
JB
4180 * Enables automatic scaling calculation.
4181 *
4182 * If set, the rest of the registers are ignored, and the calculated values can
4183 * be read back from the register.
4184 */
4185# define TV_AUTO_SCALE (1 << 31)
646b4269 4186/*
585fb111
JB
4187 * Disables the vertical filter.
4188 *
4189 * This is required on modes more than 1024 pixels wide */
4190# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4191/* Enables adaptive vertical filtering */
585fb111
JB
4192# define TV_VADAPT (1 << 28)
4193# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4194/* Selects the least adaptive vertical filtering mode */
585fb111 4195# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4196/* Selects the moderately adaptive vertical filtering mode */
585fb111 4197# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4198/* Selects the most adaptive vertical filtering mode */
585fb111 4199# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4200/*
585fb111
JB
4201 * Sets the horizontal scaling factor.
4202 *
4203 * This should be the fractional part of the horizontal scaling factor divided
4204 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4205 *
4206 * (src width - 1) / ((oversample * dest width) - 1)
4207 */
4208# define TV_HSCALE_FRAC_MASK 0x00003fff
4209# define TV_HSCALE_FRAC_SHIFT 0
4210
f0f59a00 4211#define TV_FILTER_CTL_2 _MMIO(0x68084)
646b4269 4212/*
585fb111
JB
4213 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4214 *
4215 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4216 */
4217# define TV_VSCALE_INT_MASK 0x00038000
4218# define TV_VSCALE_INT_SHIFT 15
646b4269 4219/*
585fb111
JB
4220 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4221 *
4222 * \sa TV_VSCALE_INT_MASK
4223 */
4224# define TV_VSCALE_FRAC_MASK 0x00007fff
4225# define TV_VSCALE_FRAC_SHIFT 0
4226
f0f59a00 4227#define TV_FILTER_CTL_3 _MMIO(0x68088)
646b4269 4228/*
585fb111
JB
4229 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4230 *
4231 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4232 *
4233 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4234 */
4235# define TV_VSCALE_IP_INT_MASK 0x00038000
4236# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4237/*
585fb111
JB
4238 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4239 *
4240 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4241 *
4242 * \sa TV_VSCALE_IP_INT_MASK
4243 */
4244# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4245# define TV_VSCALE_IP_FRAC_SHIFT 0
4246
f0f59a00 4247#define TV_CC_CONTROL _MMIO(0x68090)
585fb111 4248# define TV_CC_ENABLE (1 << 31)
646b4269 4249/*
585fb111
JB
4250 * Specifies which field to send the CC data in.
4251 *
4252 * CC data is usually sent in field 0.
4253 */
4254# define TV_CC_FID_MASK (1 << 27)
4255# define TV_CC_FID_SHIFT 27
646b4269 4256/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4257# define TV_CC_HOFF_MASK 0x03ff0000
4258# define TV_CC_HOFF_SHIFT 16
646b4269 4259/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4260# define TV_CC_LINE_MASK 0x0000003f
4261# define TV_CC_LINE_SHIFT 0
4262
f0f59a00 4263#define TV_CC_DATA _MMIO(0x68094)
585fb111 4264# define TV_CC_RDY (1 << 31)
646b4269 4265/* Second word of CC data to be transmitted. */
585fb111
JB
4266# define TV_CC_DATA_2_MASK 0x007f0000
4267# define TV_CC_DATA_2_SHIFT 16
646b4269 4268/* First word of CC data to be transmitted. */
585fb111
JB
4269# define TV_CC_DATA_1_MASK 0x0000007f
4270# define TV_CC_DATA_1_SHIFT 0
4271
f0f59a00
VS
4272#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4273#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4274#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4275#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
585fb111 4276
040d87f1 4277/* Display Port */
f0f59a00
VS
4278#define DP_A _MMIO(0x64000) /* eDP */
4279#define DP_B _MMIO(0x64100)
4280#define DP_C _MMIO(0x64200)
4281#define DP_D _MMIO(0x64300)
040d87f1 4282
f0f59a00
VS
4283#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4284#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4285#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
e66eb81d 4286
040d87f1
KP
4287#define DP_PORT_EN (1 << 31)
4288#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4289#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4290#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4291#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4292
040d87f1
KP
4293/* Link training mode - select a suitable mode for each stage */
4294#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4295#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4296#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4297#define DP_LINK_TRAIN_OFF (3 << 28)
4298#define DP_LINK_TRAIN_MASK (3 << 28)
4299#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4300#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4301#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4302
8db9d77b
ZW
4303/* CPT Link training mode */
4304#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4305#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4306#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4307#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4308#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4309#define DP_LINK_TRAIN_SHIFT_CPT 8
4310
040d87f1
KP
4311/* Signal voltages. These are mostly controlled by the other end */
4312#define DP_VOLTAGE_0_4 (0 << 25)
4313#define DP_VOLTAGE_0_6 (1 << 25)
4314#define DP_VOLTAGE_0_8 (2 << 25)
4315#define DP_VOLTAGE_1_2 (3 << 25)
4316#define DP_VOLTAGE_MASK (7 << 25)
4317#define DP_VOLTAGE_SHIFT 25
4318
4319/* Signal pre-emphasis levels, like voltages, the other end tells us what
4320 * they want
4321 */
4322#define DP_PRE_EMPHASIS_0 (0 << 22)
4323#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4324#define DP_PRE_EMPHASIS_6 (2 << 22)
4325#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4326#define DP_PRE_EMPHASIS_MASK (7 << 22)
4327#define DP_PRE_EMPHASIS_SHIFT 22
4328
4329/* How many wires to use. I guess 3 was too hard */
17aa6be9 4330#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4331#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4332#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4333
4334/* Mystic DPCD version 1.1 special mode */
4335#define DP_ENHANCED_FRAMING (1 << 18)
4336
32f9d658
ZW
4337/* eDP */
4338#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 4339#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
4340#define DP_PLL_FREQ_MASK (3 << 16)
4341
646b4269 4342/* locked once port is enabled */
040d87f1
KP
4343#define DP_PORT_REVERSAL (1 << 15)
4344
32f9d658
ZW
4345/* eDP */
4346#define DP_PLL_ENABLE (1 << 14)
4347
646b4269 4348/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4349#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4350
4351#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4352#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4353
646b4269 4354/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4355#define DP_COLOR_RANGE_16_235 (1 << 8)
4356
646b4269 4357/* Turn on the audio link */
040d87f1
KP
4358#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4359
646b4269 4360/* vs and hs sync polarity */
040d87f1
KP
4361#define DP_SYNC_VS_HIGH (1 << 4)
4362#define DP_SYNC_HS_HIGH (1 << 3)
4363
646b4269 4364/* A fantasy */
040d87f1
KP
4365#define DP_DETECTED (1 << 2)
4366
646b4269 4367/* The aux channel provides a way to talk to the
040d87f1
KP
4368 * signal sink for DDC etc. Max packet size supported
4369 * is 20 bytes in each direction, hence the 5 fixed
4370 * data registers
4371 */
da00bdcf
VS
4372#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4373#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4374#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4375#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4376#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4377#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4378
4379#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4380#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4381#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4382#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4383#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4384#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4385
4386#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4387#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4388#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4389#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4390#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4391#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4392
4393#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4394#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4395#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4396#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4397#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4398#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f 4399
f0f59a00
VS
4400#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4401#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
4402
4403#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4404#define DP_AUX_CH_CTL_DONE (1 << 30)
4405#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4406#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4407#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4408#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4409#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4410#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4411#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4412#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4413#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4414#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4415#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4416#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4417#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4418#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4419#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4420#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4421#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4422#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4423#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4424#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4425#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4426#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 4427#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 4428#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4429#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4430
4431/*
4432 * Computing GMCH M and N values for the Display Port link
4433 *
4434 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4435 *
4436 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4437 *
4438 * The GMCH value is used internally
4439 *
4440 * bytes_per_pixel is the number of bytes coming out of the plane,
4441 * which is after the LUTs, so we want the bytes for our color format.
4442 * For our current usage, this is always 3, one byte for R, G and B.
4443 */
e3b95f1e
DV
4444#define _PIPEA_DATA_M_G4X 0x70050
4445#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4446
4447/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4448#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4449#define TU_SIZE_SHIFT 25
a65851af 4450#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4451
a65851af
VS
4452#define DATA_LINK_M_N_MASK (0xffffff)
4453#define DATA_LINK_N_MAX (0x800000)
040d87f1 4454
e3b95f1e
DV
4455#define _PIPEA_DATA_N_G4X 0x70054
4456#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4457#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4458
4459/*
4460 * Computing Link M and N values for the Display Port link
4461 *
4462 * Link M / N = pixel_clock / ls_clk
4463 *
4464 * (the DP spec calls pixel_clock the 'strm_clk')
4465 *
4466 * The Link value is transmitted in the Main Stream
4467 * Attributes and VB-ID.
4468 */
4469
e3b95f1e
DV
4470#define _PIPEA_LINK_M_G4X 0x70060
4471#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4472#define PIPEA_DP_LINK_M_MASK (0xffffff)
4473
e3b95f1e
DV
4474#define _PIPEA_LINK_N_G4X 0x70064
4475#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4476#define PIPEA_DP_LINK_N_MASK (0xffffff)
4477
f0f59a00
VS
4478#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4479#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4480#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4481#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4482
585fb111
JB
4483/* Display & cursor control */
4484
4485/* Pipe A */
a57c774a 4486#define _PIPEADSL 0x70000
837ba00f
PZ
4487#define DSL_LINEMASK_GEN2 0x00000fff
4488#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4489#define _PIPEACONF 0x70008
5eddb70b
CW
4490#define PIPECONF_ENABLE (1<<31)
4491#define PIPECONF_DISABLE 0
4492#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4493#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4494#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4495#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4496#define PIPECONF_SINGLE_WIDE 0
4497#define PIPECONF_PIPE_UNLOCKED 0
4498#define PIPECONF_PIPE_LOCKED (1<<25)
4499#define PIPECONF_PALETTE 0
4500#define PIPECONF_GAMMA (1<<24)
585fb111 4501#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4502#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4503#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4504/* Note that pre-gen3 does not support interlaced display directly. Panel
4505 * fitting must be disabled on pre-ilk for interlaced. */
4506#define PIPECONF_PROGRESSIVE (0 << 21)
4507#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4508#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4509#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4510#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4511/* Ironlake and later have a complete new set of values for interlaced. PFIT
4512 * means panel fitter required, PF means progressive fetch, DBL means power
4513 * saving pixel doubling. */
4514#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4515#define PIPECONF_INTERLACED_ILK (3 << 21)
4516#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4517#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4518#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4519#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4520#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4521#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4522#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4523#define PIPECONF_BPC_MASK (0x7 << 5)
4524#define PIPECONF_8BPC (0<<5)
4525#define PIPECONF_10BPC (1<<5)
4526#define PIPECONF_6BPC (2<<5)
4527#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4528#define PIPECONF_DITHER_EN (1<<4)
4529#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4530#define PIPECONF_DITHER_TYPE_SP (0<<2)
4531#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4532#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4533#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4534#define _PIPEASTAT 0x70024
585fb111 4535#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4536#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4537#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4538#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4539#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4540#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4541#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4542#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4543#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4544#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4545#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4546#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4547#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4548#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4549#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4550#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4551#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4552#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4553#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4554#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4555#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4556#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4557#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4558#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4559#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4560#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4561#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4562#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4563#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4564#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4565#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4566#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4567#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4568#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4569#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4570#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4571#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4572#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4573#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4574#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4575#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4576#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4577#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4578#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4579#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4580#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4581
755e9019
ID
4582#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4583#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4584
84fd4f4e
RB
4585#define PIPE_A_OFFSET 0x70000
4586#define PIPE_B_OFFSET 0x71000
4587#define PIPE_C_OFFSET 0x72000
4588#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4589/*
4590 * There's actually no pipe EDP. Some pipe registers have
4591 * simply shifted from the pipe to the transcoder, while
4592 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4593 * to access such registers in transcoder EDP.
4594 */
4595#define PIPE_EDP_OFFSET 0x7f000
4596
f0f59a00 4597#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
5c969aa7
DL
4598 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4599 dev_priv->info.display_mmio_offset)
a57c774a 4600
f0f59a00
VS
4601#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4602#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4603#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4604#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4605#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
5eddb70b 4606
756f85cf
PZ
4607#define _PIPE_MISC_A 0x70030
4608#define _PIPE_MISC_B 0x71030
4609#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4610#define PIPEMISC_DITHER_8_BPC (0<<5)
4611#define PIPEMISC_DITHER_10_BPC (1<<5)
4612#define PIPEMISC_DITHER_6_BPC (2<<5)
4613#define PIPEMISC_DITHER_12_BPC (3<<5)
4614#define PIPEMISC_DITHER_ENABLE (1<<4)
4615#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4616#define PIPEMISC_DITHER_TYPE_SP (0<<2)
f0f59a00 4617#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4618
f0f59a00 4619#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
7983117f 4620#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4621#define PIPEB_HLINE_INT_EN (1<<28)
4622#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4623#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4624#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4625#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4626#define PIPE_PSR_INT_EN (1<<22)
7983117f 4627#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4628#define PIPEA_HLINE_INT_EN (1<<20)
4629#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4630#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4631#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4632#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4633#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4634#define PIPEC_HLINE_INT_EN (1<<12)
4635#define PIPEC_VBLANK_INT_EN (1<<11)
4636#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4637#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4638#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4639
f0f59a00 4640#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
bf67a6fd
VS
4641#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4642#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4643#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4644#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4645#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4646#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4647#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4648#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4649#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4650#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4651#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4652#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4653#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4654#define DPINVGTT_EN_MASK_CHV 0xfff0000
4655#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4656#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4657#define PLANEC_INVALID_GTT_STATUS (1<<9)
4658#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4659#define CURSORB_INVALID_GTT_STATUS (1<<7)
4660#define CURSORA_INVALID_GTT_STATUS (1<<6)
4661#define SPRITED_INVALID_GTT_STATUS (1<<5)
4662#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4663#define PLANEB_INVALID_GTT_STATUS (1<<3)
4664#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4665#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4666#define PLANEA_INVALID_GTT_STATUS (1<<0)
4667#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4668#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4669
f0f59a00 4670#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4671#define DSPARB_CSTART_MASK (0x7f << 7)
4672#define DSPARB_CSTART_SHIFT 7
4673#define DSPARB_BSTART_MASK (0x7f)
4674#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4675#define DSPARB_BEND_SHIFT 9 /* on 855 */
4676#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4677#define DSPARB_SPRITEA_SHIFT_VLV 0
4678#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4679#define DSPARB_SPRITEB_SHIFT_VLV 8
4680#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4681#define DSPARB_SPRITEC_SHIFT_VLV 16
4682#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4683#define DSPARB_SPRITED_SHIFT_VLV 24
4684#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
f0f59a00 4685#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4686#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4687#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4688#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4689#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4690#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4691#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4692#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4693#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4694#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4695#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4696#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4697#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
f0f59a00 4698#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4699#define DSPARB_SPRITEE_SHIFT_VLV 0
4700#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4701#define DSPARB_SPRITEF_SHIFT_VLV 8
4702#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4703
0a560674 4704/* pnv/gen4/g4x/vlv/chv */
f0f59a00 4705#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4706#define DSPFW_SR_SHIFT 23
4707#define DSPFW_SR_MASK (0x1ff<<23)
4708#define DSPFW_CURSORB_SHIFT 16
4709#define DSPFW_CURSORB_MASK (0x3f<<16)
4710#define DSPFW_PLANEB_SHIFT 8
4711#define DSPFW_PLANEB_MASK (0x7f<<8)
4712#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4713#define DSPFW_PLANEA_SHIFT 0
4714#define DSPFW_PLANEA_MASK (0x7f<<0)
4715#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 4716#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4717#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4718#define DSPFW_FBC_SR_SHIFT 28
4719#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4720#define DSPFW_FBC_HPLL_SR_SHIFT 24
4721#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4722#define DSPFW_SPRITEB_SHIFT (16)
4723#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4724#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4725#define DSPFW_CURSORA_SHIFT 8
4726#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4727#define DSPFW_PLANEC_OLD_SHIFT 0
4728#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4729#define DSPFW_SPRITEA_SHIFT 0
4730#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4731#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
f0f59a00 4732#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4733#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4734#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4735#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4736#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4737#define DSPFW_HPLL_CURSOR_SHIFT 16
4738#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4739#define DSPFW_HPLL_SR_SHIFT 0
4740#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4741
4742/* vlv/chv */
f0f59a00 4743#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
0a560674
VS
4744#define DSPFW_SPRITEB_WM1_SHIFT 16
4745#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4746#define DSPFW_CURSORA_WM1_SHIFT 8
4747#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4748#define DSPFW_SPRITEA_WM1_SHIFT 0
4749#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
f0f59a00 4750#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
0a560674
VS
4751#define DSPFW_PLANEB_WM1_SHIFT 24
4752#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4753#define DSPFW_PLANEA_WM1_SHIFT 16
4754#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4755#define DSPFW_CURSORB_WM1_SHIFT 8
4756#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4757#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4758#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
f0f59a00 4759#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
0a560674
VS
4760#define DSPFW_SR_WM1_SHIFT 0
4761#define DSPFW_SR_WM1_MASK (0x1ff<<0)
f0f59a00
VS
4762#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4763#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
0a560674
VS
4764#define DSPFW_SPRITED_WM1_SHIFT 24
4765#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4766#define DSPFW_SPRITED_SHIFT 16
15665979 4767#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4768#define DSPFW_SPRITEC_WM1_SHIFT 8
4769#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4770#define DSPFW_SPRITEC_SHIFT 0
15665979 4771#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
f0f59a00 4772#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
0a560674
VS
4773#define DSPFW_SPRITEF_WM1_SHIFT 24
4774#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4775#define DSPFW_SPRITEF_SHIFT 16
15665979 4776#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4777#define DSPFW_SPRITEE_WM1_SHIFT 8
4778#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4779#define DSPFW_SPRITEE_SHIFT 0
15665979 4780#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
f0f59a00 4781#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
0a560674
VS
4782#define DSPFW_PLANEC_WM1_SHIFT 24
4783#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4784#define DSPFW_PLANEC_SHIFT 16
15665979 4785#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4786#define DSPFW_CURSORC_WM1_SHIFT 8
4787#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4788#define DSPFW_CURSORC_SHIFT 0
4789#define DSPFW_CURSORC_MASK (0x3f<<0)
4790
4791/* vlv/chv high order bits */
f0f59a00 4792#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
0a560674 4793#define DSPFW_SR_HI_SHIFT 24
ae80152d 4794#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4795#define DSPFW_SPRITEF_HI_SHIFT 23
4796#define DSPFW_SPRITEF_HI_MASK (1<<23)
4797#define DSPFW_SPRITEE_HI_SHIFT 22
4798#define DSPFW_SPRITEE_HI_MASK (1<<22)
4799#define DSPFW_PLANEC_HI_SHIFT 21
4800#define DSPFW_PLANEC_HI_MASK (1<<21)
4801#define DSPFW_SPRITED_HI_SHIFT 20
4802#define DSPFW_SPRITED_HI_MASK (1<<20)
4803#define DSPFW_SPRITEC_HI_SHIFT 16
4804#define DSPFW_SPRITEC_HI_MASK (1<<16)
4805#define DSPFW_PLANEB_HI_SHIFT 12
4806#define DSPFW_PLANEB_HI_MASK (1<<12)
4807#define DSPFW_SPRITEB_HI_SHIFT 8
4808#define DSPFW_SPRITEB_HI_MASK (1<<8)
4809#define DSPFW_SPRITEA_HI_SHIFT 4
4810#define DSPFW_SPRITEA_HI_MASK (1<<4)
4811#define DSPFW_PLANEA_HI_SHIFT 0
4812#define DSPFW_PLANEA_HI_MASK (1<<0)
f0f59a00 4813#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
0a560674 4814#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4815#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4816#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4817#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4818#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4819#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4820#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4821#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4822#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4823#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4824#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4825#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4826#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4827#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4828#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4829#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4830#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4831#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4832#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4833#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4834
12a3c055 4835/* drain latency register values*/
f0f59a00 4836#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4837#define DDL_CURSOR_SHIFT 24
01e184cc 4838#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4839#define DDL_PLANE_SHIFT 0
341c526f
VS
4840#define DDL_PRECISION_HIGH (1<<7)
4841#define DDL_PRECISION_LOW (0<<7)
0948c265 4842#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4843
f0f59a00 4844#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
c6beb13e 4845#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 4846#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 4847
c231775c
VS
4848#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4849#define CBR_DPLLBMD_PIPE_C (1<<29)
4850#define CBR_DPLLBMD_PIPE_B (1<<18)
4851
7662c8bd 4852/* FIFO watermark sizes etc */
0e442c60 4853#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4854#define I915_FIFO_LINE_SIZE 64
4855#define I830_FIFO_LINE_SIZE 32
0e442c60 4856
ceb04246 4857#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4858#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4859#define I965_FIFO_SIZE 512
4860#define I945_FIFO_SIZE 127
7662c8bd 4861#define I915_FIFO_SIZE 95
dff33cfc 4862#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4863#define I830_FIFO_SIZE 95
0e442c60 4864
ceb04246 4865#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4866#define G4X_MAX_WM 0x3f
7662c8bd
SL
4867#define I915_MAX_WM 0x3f
4868
f2b115e6
AJ
4869#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4870#define PINEVIEW_FIFO_LINE_SIZE 64
4871#define PINEVIEW_MAX_WM 0x1ff
4872#define PINEVIEW_DFT_WM 0x3f
4873#define PINEVIEW_DFT_HPLLOFF_WM 0
4874#define PINEVIEW_GUARD_WM 10
4875#define PINEVIEW_CURSOR_FIFO 64
4876#define PINEVIEW_CURSOR_MAX_WM 0x3f
4877#define PINEVIEW_CURSOR_DFT_WM 0
4878#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4879
ceb04246 4880#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4881#define I965_CURSOR_FIFO 64
4882#define I965_CURSOR_MAX_WM 32
4883#define I965_CURSOR_DFT_WM 8
7f8a8569 4884
fae1267d 4885/* Watermark register definitions for SKL */
086f8e84
VS
4886#define _CUR_WM_A_0 0x70140
4887#define _CUR_WM_B_0 0x71140
4888#define _PLANE_WM_1_A_0 0x70240
4889#define _PLANE_WM_1_B_0 0x71240
4890#define _PLANE_WM_2_A_0 0x70340
4891#define _PLANE_WM_2_B_0 0x71340
4892#define _PLANE_WM_TRANS_1_A_0 0x70268
4893#define _PLANE_WM_TRANS_1_B_0 0x71268
4894#define _PLANE_WM_TRANS_2_A_0 0x70368
4895#define _PLANE_WM_TRANS_2_B_0 0x71368
4896#define _CUR_WM_TRANS_A_0 0x70168
4897#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
4898#define PLANE_WM_EN (1 << 31)
4899#define PLANE_WM_LINES_SHIFT 14
4900#define PLANE_WM_LINES_MASK 0x1f
4901#define PLANE_WM_BLOCKS_MASK 0x3ff
4902
086f8e84 4903#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
f0f59a00
VS
4904#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4905#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 4906
086f8e84
VS
4907#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4908#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
4909#define _PLANE_WM_BASE(pipe, plane) \
4910 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4911#define PLANE_WM(pipe, plane, level) \
f0f59a00 4912 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
fae1267d 4913#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 4914 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 4915#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 4916 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d 4917#define PLANE_WM_TRANS(pipe, plane) \
f0f59a00 4918 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
fae1267d 4919
7f8a8569 4920/* define the Watermark register on Ironlake */
f0f59a00 4921#define WM0_PIPEA_ILK _MMIO(0x45100)
1996d624 4922#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4923#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4924#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4925#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4926#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569 4927
f0f59a00
VS
4928#define WM0_PIPEB_ILK _MMIO(0x45104)
4929#define WM0_PIPEC_IVB _MMIO(0x45200)
4930#define WM1_LP_ILK _MMIO(0x45108)
7f8a8569
ZW
4931#define WM1_LP_SR_EN (1<<31)
4932#define WM1_LP_LATENCY_SHIFT 24
4933#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4934#define WM1_LP_FBC_MASK (0xf<<20)
4935#define WM1_LP_FBC_SHIFT 20
416f4727 4936#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4937#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4938#define WM1_LP_SR_SHIFT 8
1996d624 4939#define WM1_LP_CURSOR_MASK (0xff)
f0f59a00 4940#define WM2_LP_ILK _MMIO(0x4510c)
dd8849c8 4941#define WM2_LP_EN (1<<31)
f0f59a00 4942#define WM3_LP_ILK _MMIO(0x45110)
dd8849c8 4943#define WM3_LP_EN (1<<31)
f0f59a00
VS
4944#define WM1S_LP_ILK _MMIO(0x45120)
4945#define WM2S_LP_IVB _MMIO(0x45124)
4946#define WM3S_LP_IVB _MMIO(0x45128)
dd8849c8 4947#define WM1S_LP_EN (1<<31)
7f8a8569 4948
cca32e9a
PZ
4949#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4950 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4951 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4952
7f8a8569 4953/* Memory latency timer register */
f0f59a00 4954#define MLTR_ILK _MMIO(0x11222)
b79d4990
JB
4955#define MLTR_WM1_SHIFT 0
4956#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4957/* the unit of memory self-refresh latency time is 0.5us */
4958#define ILK_SRLT_MASK 0x3f
4959
1398261a
YL
4960
4961/* the address where we get all kinds of latency value */
f0f59a00 4962#define SSKPD _MMIO(0x5d10)
1398261a
YL
4963#define SSKPD_WM_MASK 0x3f
4964#define SSKPD_WM0_SHIFT 0
4965#define SSKPD_WM1_SHIFT 8
4966#define SSKPD_WM2_SHIFT 16
4967#define SSKPD_WM3_SHIFT 24
4968
585fb111
JB
4969/*
4970 * The two pipe frame counter registers are not synchronized, so
4971 * reading a stable value is somewhat tricky. The following code
4972 * should work:
4973 *
4974 * do {
4975 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4976 * PIPE_FRAME_HIGH_SHIFT;
4977 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4978 * PIPE_FRAME_LOW_SHIFT);
4979 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4980 * PIPE_FRAME_HIGH_SHIFT);
4981 * } while (high1 != high2);
4982 * frame = (high1 << 8) | low1;
4983 */
25a2e2d0 4984#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4985#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4986#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4987#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4988#define PIPE_FRAME_LOW_MASK 0xff000000
4989#define PIPE_FRAME_LOW_SHIFT 24
4990#define PIPE_PIXEL_MASK 0x00ffffff
4991#define PIPE_PIXEL_SHIFT 0
9880b7a5 4992/* GM45+ just has to be different */
fd8f507c
VS
4993#define _PIPEA_FRMCOUNT_G4X 0x70040
4994#define _PIPEA_FLIPCOUNT_G4X 0x70044
f0f59a00
VS
4995#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4996#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
4997
4998/* Cursor A & B regs */
5efb3e28 4999#define _CURACNTR 0x70080
14b60391
JB
5000/* Old style CUR*CNTR flags (desktop 8xx) */
5001#define CURSOR_ENABLE 0x80000000
5002#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
5003#define CURSOR_STRIDE_SHIFT 28
5004#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 5005#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
5006#define CURSOR_FORMAT_SHIFT 24
5007#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5008#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5009#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5010#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5011#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5012#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5013/* New style CUR*CNTR flags */
5014#define CURSOR_MODE 0x27
585fb111 5015#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
5016#define CURSOR_MODE_128_32B_AX 0x02
5017#define CURSOR_MODE_256_32B_AX 0x03
585fb111 5018#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
5019#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5020#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 5021#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
5022#define MCURSOR_PIPE_SELECT (1 << 28)
5023#define MCURSOR_PIPE_A 0x00
5024#define MCURSOR_PIPE_B (1 << 28)
585fb111 5025#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 5026#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 5027#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
5028#define _CURABASE 0x70084
5029#define _CURAPOS 0x70088
585fb111
JB
5030#define CURSOR_POS_MASK 0x007FF
5031#define CURSOR_POS_SIGN 0x8000
5032#define CURSOR_X_SHIFT 0
5033#define CURSOR_Y_SHIFT 16
f0f59a00 5034#define CURSIZE _MMIO(0x700a0)
5efb3e28
VS
5035#define _CURBCNTR 0x700c0
5036#define _CURBBASE 0x700c4
5037#define _CURBPOS 0x700c8
585fb111 5038
65a21cd6
JB
5039#define _CURBCNTR_IVB 0x71080
5040#define _CURBBASE_IVB 0x71084
5041#define _CURBPOS_IVB 0x71088
5042
f0f59a00 5043#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
5efb3e28
VS
5044 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5045 dev_priv->info.display_mmio_offset)
5046
5047#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5048#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5049#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 5050
5efb3e28
VS
5051#define CURSOR_A_OFFSET 0x70080
5052#define CURSOR_B_OFFSET 0x700c0
5053#define CHV_CURSOR_C_OFFSET 0x700e0
5054#define IVB_CURSOR_B_OFFSET 0x71080
5055#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 5056
585fb111 5057/* Display A control */
a57c774a 5058#define _DSPACNTR 0x70180
585fb111
JB
5059#define DISPLAY_PLANE_ENABLE (1<<31)
5060#define DISPLAY_PLANE_DISABLE 0
5061#define DISPPLANE_GAMMA_ENABLE (1<<30)
5062#define DISPPLANE_GAMMA_DISABLE 0
5063#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 5064#define DISPPLANE_YUV422 (0x0<<26)
585fb111 5065#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
5066#define DISPPLANE_BGRA555 (0x3<<26)
5067#define DISPPLANE_BGRX555 (0x4<<26)
5068#define DISPPLANE_BGRX565 (0x5<<26)
5069#define DISPPLANE_BGRX888 (0x6<<26)
5070#define DISPPLANE_BGRA888 (0x7<<26)
5071#define DISPPLANE_RGBX101010 (0x8<<26)
5072#define DISPPLANE_RGBA101010 (0x9<<26)
5073#define DISPPLANE_BGRX101010 (0xa<<26)
5074#define DISPPLANE_RGBX161616 (0xc<<26)
5075#define DISPPLANE_RGBX888 (0xe<<26)
5076#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
5077#define DISPPLANE_STEREO_ENABLE (1<<25)
5078#define DISPPLANE_STEREO_DISABLE 0
86d3efce 5079#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
5080#define DISPPLANE_SEL_PIPE_SHIFT 24
5081#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 5082#define DISPPLANE_SEL_PIPE_A 0
b24e7179 5083#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
5084#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5085#define DISPPLANE_SRC_KEY_DISABLE 0
5086#define DISPPLANE_LINE_DOUBLE (1<<20)
5087#define DISPPLANE_NO_LINE_DOUBLE 0
5088#define DISPPLANE_STEREO_POLARITY_FIRST 0
5089#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
5090#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5091#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 5092#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 5093#define DISPPLANE_TILED (1<<10)
c14b0485 5094#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
5095#define _DSPAADDR 0x70184
5096#define _DSPASTRIDE 0x70188
5097#define _DSPAPOS 0x7018C /* reserved */
5098#define _DSPASIZE 0x70190
5099#define _DSPASURF 0x7019C /* 965+ only */
5100#define _DSPATILEOFF 0x701A4 /* 965+ only */
5101#define _DSPAOFFSET 0x701A4 /* HSW */
5102#define _DSPASURFLIVE 0x701AC
5103
f0f59a00
VS
5104#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5105#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5106#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5107#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5108#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5109#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5110#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5111#define DSPLINOFF(plane) DSPADDR(plane)
5112#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5113#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
5eddb70b 5114
c14b0485
VS
5115/* CHV pipe B blender and primary plane */
5116#define _CHV_BLEND_A 0x60a00
5117#define CHV_BLEND_LEGACY (0<<30)
5118#define CHV_BLEND_ANDROID (1<<30)
5119#define CHV_BLEND_MPO (2<<30)
5120#define CHV_BLEND_MASK (3<<30)
5121#define _CHV_CANVAS_A 0x60a04
5122#define _PRIMPOS_A 0x60a08
5123#define _PRIMSIZE_A 0x60a0c
5124#define _PRIMCNSTALPHA_A 0x60a10
5125#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5126
f0f59a00
VS
5127#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5128#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5129#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5130#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5131#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
c14b0485 5132
446f2545
AR
5133/* Display/Sprite base address macros */
5134#define DISP_BASEADDR_MASK (0xfffff000)
5135#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5136#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5137
85fa792b
VS
5138/*
5139 * VBIOS flags
5140 * gen2:
5141 * [00:06] alm,mgm
5142 * [10:16] all
5143 * [30:32] alm,mgm
5144 * gen3+:
5145 * [00:0f] all
5146 * [10:1f] all
5147 * [30:32] all
5148 */
f0f59a00
VS
5149#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5150#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5151#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5152#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
585fb111
JB
5153
5154/* Pipe B */
5c969aa7
DL
5155#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5156#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5157#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5158#define _PIPEBFRAMEHIGH 0x71040
5159#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5160#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5161#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5162
585fb111
JB
5163
5164/* Display B control */
5c969aa7 5165#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5166#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5167#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5168#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5169#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5170#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5171#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5172#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5173#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5174#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5175#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5176#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5177#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5178
b840d907
JB
5179/* Sprite A control */
5180#define _DVSACNTR 0x72180
5181#define DVS_ENABLE (1<<31)
5182#define DVS_GAMMA_ENABLE (1<<30)
5183#define DVS_PIXFORMAT_MASK (3<<25)
5184#define DVS_FORMAT_YUV422 (0<<25)
5185#define DVS_FORMAT_RGBX101010 (1<<25)
5186#define DVS_FORMAT_RGBX888 (2<<25)
5187#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5188#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5189#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5190#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5191#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5192#define DVS_YUV_ORDER_YUYV (0<<16)
5193#define DVS_YUV_ORDER_UYVY (1<<16)
5194#define DVS_YUV_ORDER_YVYU (2<<16)
5195#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5196#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5197#define DVS_DEST_KEY (1<<2)
5198#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5199#define DVS_TILED (1<<10)
5200#define _DVSALINOFF 0x72184
5201#define _DVSASTRIDE 0x72188
5202#define _DVSAPOS 0x7218c
5203#define _DVSASIZE 0x72190
5204#define _DVSAKEYVAL 0x72194
5205#define _DVSAKEYMSK 0x72198
5206#define _DVSASURF 0x7219c
5207#define _DVSAKEYMAXVAL 0x721a0
5208#define _DVSATILEOFF 0x721a4
5209#define _DVSASURFLIVE 0x721ac
5210#define _DVSASCALE 0x72204
5211#define DVS_SCALE_ENABLE (1<<31)
5212#define DVS_FILTER_MASK (3<<29)
5213#define DVS_FILTER_MEDIUM (0<<29)
5214#define DVS_FILTER_ENHANCING (1<<29)
5215#define DVS_FILTER_SOFTENING (2<<29)
5216#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5217#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5218#define _DVSAGAMC 0x72300
5219
5220#define _DVSBCNTR 0x73180
5221#define _DVSBLINOFF 0x73184
5222#define _DVSBSTRIDE 0x73188
5223#define _DVSBPOS 0x7318c
5224#define _DVSBSIZE 0x73190
5225#define _DVSBKEYVAL 0x73194
5226#define _DVSBKEYMSK 0x73198
5227#define _DVSBSURF 0x7319c
5228#define _DVSBKEYMAXVAL 0x731a0
5229#define _DVSBTILEOFF 0x731a4
5230#define _DVSBSURFLIVE 0x731ac
5231#define _DVSBSCALE 0x73204
5232#define _DVSBGAMC 0x73300
5233
f0f59a00
VS
5234#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5235#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5236#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5237#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5238#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5239#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5240#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5241#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5242#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5243#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5244#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5245#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5246
5247#define _SPRA_CTL 0x70280
5248#define SPRITE_ENABLE (1<<31)
5249#define SPRITE_GAMMA_ENABLE (1<<30)
5250#define SPRITE_PIXFORMAT_MASK (7<<25)
5251#define SPRITE_FORMAT_YUV422 (0<<25)
5252#define SPRITE_FORMAT_RGBX101010 (1<<25)
5253#define SPRITE_FORMAT_RGBX888 (2<<25)
5254#define SPRITE_FORMAT_RGBX161616 (3<<25)
5255#define SPRITE_FORMAT_YUV444 (4<<25)
5256#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5257#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5258#define SPRITE_SOURCE_KEY (1<<22)
5259#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5260#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5261#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5262#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5263#define SPRITE_YUV_ORDER_YUYV (0<<16)
5264#define SPRITE_YUV_ORDER_UYVY (1<<16)
5265#define SPRITE_YUV_ORDER_YVYU (2<<16)
5266#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5267#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5268#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5269#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5270#define SPRITE_TILED (1<<10)
5271#define SPRITE_DEST_KEY (1<<2)
5272#define _SPRA_LINOFF 0x70284
5273#define _SPRA_STRIDE 0x70288
5274#define _SPRA_POS 0x7028c
5275#define _SPRA_SIZE 0x70290
5276#define _SPRA_KEYVAL 0x70294
5277#define _SPRA_KEYMSK 0x70298
5278#define _SPRA_SURF 0x7029c
5279#define _SPRA_KEYMAX 0x702a0
5280#define _SPRA_TILEOFF 0x702a4
c54173a8 5281#define _SPRA_OFFSET 0x702a4
32ae46bf 5282#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5283#define _SPRA_SCALE 0x70304
5284#define SPRITE_SCALE_ENABLE (1<<31)
5285#define SPRITE_FILTER_MASK (3<<29)
5286#define SPRITE_FILTER_MEDIUM (0<<29)
5287#define SPRITE_FILTER_ENHANCING (1<<29)
5288#define SPRITE_FILTER_SOFTENING (2<<29)
5289#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5290#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5291#define _SPRA_GAMC 0x70400
5292
5293#define _SPRB_CTL 0x71280
5294#define _SPRB_LINOFF 0x71284
5295#define _SPRB_STRIDE 0x71288
5296#define _SPRB_POS 0x7128c
5297#define _SPRB_SIZE 0x71290
5298#define _SPRB_KEYVAL 0x71294
5299#define _SPRB_KEYMSK 0x71298
5300#define _SPRB_SURF 0x7129c
5301#define _SPRB_KEYMAX 0x712a0
5302#define _SPRB_TILEOFF 0x712a4
c54173a8 5303#define _SPRB_OFFSET 0x712a4
32ae46bf 5304#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5305#define _SPRB_SCALE 0x71304
5306#define _SPRB_GAMC 0x71400
5307
f0f59a00
VS
5308#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5309#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5310#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5311#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5312#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5313#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5314#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5315#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5316#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5317#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5318#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5319#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5320#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5321#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5322
921c3b67 5323#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5324#define SP_ENABLE (1<<31)
4ea67bc7 5325#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5326#define SP_PIXFORMAT_MASK (0xf<<26)
5327#define SP_FORMAT_YUV422 (0<<26)
5328#define SP_FORMAT_BGR565 (5<<26)
5329#define SP_FORMAT_BGRX8888 (6<<26)
5330#define SP_FORMAT_BGRA8888 (7<<26)
5331#define SP_FORMAT_RGBX1010102 (8<<26)
5332#define SP_FORMAT_RGBA1010102 (9<<26)
5333#define SP_FORMAT_RGBX8888 (0xe<<26)
5334#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5335#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5336#define SP_SOURCE_KEY (1<<22)
5337#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5338#define SP_YUV_ORDER_YUYV (0<<16)
5339#define SP_YUV_ORDER_UYVY (1<<16)
5340#define SP_YUV_ORDER_YVYU (2<<16)
5341#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5342#define SP_ROTATE_180 (1<<15)
7f1f3851 5343#define SP_TILED (1<<10)
c14b0485 5344#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5345#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5346#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5347#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5348#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5349#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5350#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5351#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5352#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5353#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5354#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5355#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5356#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5357
5358#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5359#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5360#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5361#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5362#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5363#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5364#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5365#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5366#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5367#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5368#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5369#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 5370
f0f59a00
VS
5371#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5372#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5373#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5374#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5375#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5376#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5377#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5378#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5379#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5380#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5381#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5382#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
7f1f3851 5383
6ca2aeb2
VS
5384/*
5385 * CHV pipe B sprite CSC
5386 *
5387 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5388 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5389 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5390 */
f0f59a00
VS
5391#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5392#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5393#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
6ca2aeb2
VS
5394#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5395#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5396
f0f59a00
VS
5397#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5398#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5399#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5400#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5401#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
6ca2aeb2
VS
5402#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5403#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5404
f0f59a00
VS
5405#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5406#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5407#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
6ca2aeb2
VS
5408#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5409#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5410
f0f59a00
VS
5411#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5412#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5413#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
6ca2aeb2
VS
5414#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5415#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5416
70d21f0e
DL
5417/* Skylake plane registers */
5418
5419#define _PLANE_CTL_1_A 0x70180
5420#define _PLANE_CTL_2_A 0x70280
5421#define _PLANE_CTL_3_A 0x70380
5422#define PLANE_CTL_ENABLE (1 << 31)
5423#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5424#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5425#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5426#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5427#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5428#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5429#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5430#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5431#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5432#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5433#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5434#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5435#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5436#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5437#define PLANE_CTL_ORDER_BGRX (0 << 20)
5438#define PLANE_CTL_ORDER_RGBX (1 << 20)
5439#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5440#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5441#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5442#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5443#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5444#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5445#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5446#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5447#define PLANE_CTL_TILED_MASK (0x7 << 10)
5448#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5449#define PLANE_CTL_TILED_X ( 1 << 10)
5450#define PLANE_CTL_TILED_Y ( 4 << 10)
5451#define PLANE_CTL_TILED_YF ( 5 << 10)
5452#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5453#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5454#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5455#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5456#define PLANE_CTL_ROTATE_MASK 0x3
5457#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5458#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5459#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5460#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5461#define _PLANE_STRIDE_1_A 0x70188
5462#define _PLANE_STRIDE_2_A 0x70288
5463#define _PLANE_STRIDE_3_A 0x70388
5464#define _PLANE_POS_1_A 0x7018c
5465#define _PLANE_POS_2_A 0x7028c
5466#define _PLANE_POS_3_A 0x7038c
5467#define _PLANE_SIZE_1_A 0x70190
5468#define _PLANE_SIZE_2_A 0x70290
5469#define _PLANE_SIZE_3_A 0x70390
5470#define _PLANE_SURF_1_A 0x7019c
5471#define _PLANE_SURF_2_A 0x7029c
5472#define _PLANE_SURF_3_A 0x7039c
5473#define _PLANE_OFFSET_1_A 0x701a4
5474#define _PLANE_OFFSET_2_A 0x702a4
5475#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5476#define _PLANE_KEYVAL_1_A 0x70194
5477#define _PLANE_KEYVAL_2_A 0x70294
5478#define _PLANE_KEYMSK_1_A 0x70198
5479#define _PLANE_KEYMSK_2_A 0x70298
5480#define _PLANE_KEYMAX_1_A 0x701a0
5481#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5482#define _PLANE_BUF_CFG_1_A 0x7027c
5483#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5484#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5485#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5486
5487#define _PLANE_CTL_1_B 0x71180
5488#define _PLANE_CTL_2_B 0x71280
5489#define _PLANE_CTL_3_B 0x71380
5490#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5491#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5492#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5493#define PLANE_CTL(pipe, plane) \
f0f59a00 5494 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
70d21f0e
DL
5495
5496#define _PLANE_STRIDE_1_B 0x71188
5497#define _PLANE_STRIDE_2_B 0x71288
5498#define _PLANE_STRIDE_3_B 0x71388
5499#define _PLANE_STRIDE_1(pipe) \
5500 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5501#define _PLANE_STRIDE_2(pipe) \
5502 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5503#define _PLANE_STRIDE_3(pipe) \
5504 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5505#define PLANE_STRIDE(pipe, plane) \
f0f59a00 5506 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
70d21f0e
DL
5507
5508#define _PLANE_POS_1_B 0x7118c
5509#define _PLANE_POS_2_B 0x7128c
5510#define _PLANE_POS_3_B 0x7138c
5511#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5512#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5513#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5514#define PLANE_POS(pipe, plane) \
f0f59a00 5515 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
70d21f0e
DL
5516
5517#define _PLANE_SIZE_1_B 0x71190
5518#define _PLANE_SIZE_2_B 0x71290
5519#define _PLANE_SIZE_3_B 0x71390
5520#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5521#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5522#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5523#define PLANE_SIZE(pipe, plane) \
f0f59a00 5524 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
70d21f0e
DL
5525
5526#define _PLANE_SURF_1_B 0x7119c
5527#define _PLANE_SURF_2_B 0x7129c
5528#define _PLANE_SURF_3_B 0x7139c
5529#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5530#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5531#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5532#define PLANE_SURF(pipe, plane) \
f0f59a00 5533 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
70d21f0e
DL
5534
5535#define _PLANE_OFFSET_1_B 0x711a4
5536#define _PLANE_OFFSET_2_B 0x712a4
5537#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5538#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5539#define PLANE_OFFSET(pipe, plane) \
f0f59a00 5540 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
70d21f0e 5541
dc2a41b4
DL
5542#define _PLANE_KEYVAL_1_B 0x71194
5543#define _PLANE_KEYVAL_2_B 0x71294
5544#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5545#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5546#define PLANE_KEYVAL(pipe, plane) \
f0f59a00 5547 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
dc2a41b4
DL
5548
5549#define _PLANE_KEYMSK_1_B 0x71198
5550#define _PLANE_KEYMSK_2_B 0x71298
5551#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5552#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5553#define PLANE_KEYMSK(pipe, plane) \
f0f59a00 5554 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
dc2a41b4
DL
5555
5556#define _PLANE_KEYMAX_1_B 0x711a0
5557#define _PLANE_KEYMAX_2_B 0x712a0
5558#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5559#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5560#define PLANE_KEYMAX(pipe, plane) \
f0f59a00 5561 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
dc2a41b4 5562
8211bd5b
DL
5563#define _PLANE_BUF_CFG_1_B 0x7127c
5564#define _PLANE_BUF_CFG_2_B 0x7137c
5565#define _PLANE_BUF_CFG_1(pipe) \
5566 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5567#define _PLANE_BUF_CFG_2(pipe) \
5568 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5569#define PLANE_BUF_CFG(pipe, plane) \
f0f59a00 5570 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
8211bd5b 5571
2cd601c6
CK
5572#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5573#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5574#define _PLANE_NV12_BUF_CFG_1(pipe) \
5575 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5576#define _PLANE_NV12_BUF_CFG_2(pipe) \
5577 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5578#define PLANE_NV12_BUF_CFG(pipe, plane) \
f0f59a00 5579 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
2cd601c6 5580
8211bd5b
DL
5581/* SKL new cursor registers */
5582#define _CUR_BUF_CFG_A 0x7017c
5583#define _CUR_BUF_CFG_B 0x7117c
f0f59a00 5584#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
8211bd5b 5585
585fb111 5586/* VBIOS regs */
f0f59a00 5587#define VGACNTRL _MMIO(0x71400)
585fb111
JB
5588# define VGA_DISP_DISABLE (1 << 31)
5589# define VGA_2X_MODE (1 << 30)
5590# define VGA_PIPE_B_SELECT (1 << 29)
5591
f0f59a00 5592#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
766aa1c4 5593
f2b115e6 5594/* Ironlake */
b9055052 5595
f0f59a00 5596#define CPU_VGACNTRL _MMIO(0x41000)
b9055052 5597
f0f59a00 5598#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
40bfd7a3
VS
5599#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5600#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5601#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5602#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5603#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5604#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5605#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5606#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5607#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5608#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5609
5610/* refresh rate hardware control */
f0f59a00 5611#define RR_HW_CTL _MMIO(0x45300)
b9055052
ZW
5612#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5613#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5614
f0f59a00 5615#define FDI_PLL_BIOS_0 _MMIO(0x46000)
021357ac 5616#define FDI_PLL_FB_CLOCK_MASK 0xff
f0f59a00
VS
5617#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5618#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5619#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5620#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5621#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
b9055052 5622
f0f59a00 5623#define PCH_3DCGDIS0 _MMIO(0x46020)
8956c8bb
EA
5624# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5625# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5626
f0f59a00 5627#define PCH_3DCGDIS1 _MMIO(0x46024)
06f37751
EA
5628# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5629
f0f59a00 5630#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
b9055052
ZW
5631#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5632#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5633#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5634
5635
a57c774a 5636#define _PIPEA_DATA_M1 0x60030
5eddb70b 5637#define PIPE_DATA_M1_OFFSET 0
a57c774a 5638#define _PIPEA_DATA_N1 0x60034
5eddb70b 5639#define PIPE_DATA_N1_OFFSET 0
b9055052 5640
a57c774a 5641#define _PIPEA_DATA_M2 0x60038
5eddb70b 5642#define PIPE_DATA_M2_OFFSET 0
a57c774a 5643#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5644#define PIPE_DATA_N2_OFFSET 0
b9055052 5645
a57c774a 5646#define _PIPEA_LINK_M1 0x60040
5eddb70b 5647#define PIPE_LINK_M1_OFFSET 0
a57c774a 5648#define _PIPEA_LINK_N1 0x60044
5eddb70b 5649#define PIPE_LINK_N1_OFFSET 0
b9055052 5650
a57c774a 5651#define _PIPEA_LINK_M2 0x60048
5eddb70b 5652#define PIPE_LINK_M2_OFFSET 0
a57c774a 5653#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5654#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5655
5656/* PIPEB timing regs are same start from 0x61000 */
5657
a57c774a
AK
5658#define _PIPEB_DATA_M1 0x61030
5659#define _PIPEB_DATA_N1 0x61034
5660#define _PIPEB_DATA_M2 0x61038
5661#define _PIPEB_DATA_N2 0x6103c
5662#define _PIPEB_LINK_M1 0x61040
5663#define _PIPEB_LINK_N1 0x61044
5664#define _PIPEB_LINK_M2 0x61048
5665#define _PIPEB_LINK_N2 0x6104c
5666
f0f59a00
VS
5667#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5668#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5669#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5670#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5671#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5672#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5673#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5674#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5675
5676/* CPU panel fitter */
9db4a9c7
JB
5677/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5678#define _PFA_CTL_1 0x68080
5679#define _PFB_CTL_1 0x68880
b9055052 5680#define PF_ENABLE (1<<31)
13888d78
PZ
5681#define PF_PIPE_SEL_MASK_IVB (3<<29)
5682#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5683#define PF_FILTER_MASK (3<<23)
5684#define PF_FILTER_PROGRAMMED (0<<23)
5685#define PF_FILTER_MED_3x3 (1<<23)
5686#define PF_FILTER_EDGE_ENHANCE (2<<23)
5687#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5688#define _PFA_WIN_SZ 0x68074
5689#define _PFB_WIN_SZ 0x68874
5690#define _PFA_WIN_POS 0x68070
5691#define _PFB_WIN_POS 0x68870
5692#define _PFA_VSCALE 0x68084
5693#define _PFB_VSCALE 0x68884
5694#define _PFA_HSCALE 0x68090
5695#define _PFB_HSCALE 0x68890
5696
f0f59a00
VS
5697#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5698#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5699#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5700#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5701#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5702
bd2e244f
JB
5703#define _PSA_CTL 0x68180
5704#define _PSB_CTL 0x68980
5705#define PS_ENABLE (1<<31)
5706#define _PSA_WIN_SZ 0x68174
5707#define _PSB_WIN_SZ 0x68974
5708#define _PSA_WIN_POS 0x68170
5709#define _PSB_WIN_POS 0x68970
5710
f0f59a00
VS
5711#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5712#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5713#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
bd2e244f 5714
1c9a2d4a
CK
5715/*
5716 * Skylake scalers
5717 */
5718#define _PS_1A_CTRL 0x68180
5719#define _PS_2A_CTRL 0x68280
5720#define _PS_1B_CTRL 0x68980
5721#define _PS_2B_CTRL 0x68A80
5722#define _PS_1C_CTRL 0x69180
5723#define PS_SCALER_EN (1 << 31)
5724#define PS_SCALER_MODE_MASK (3 << 28)
5725#define PS_SCALER_MODE_DYN (0 << 28)
5726#define PS_SCALER_MODE_HQ (1 << 28)
5727#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 5728#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
5729#define PS_FILTER_MASK (3 << 23)
5730#define PS_FILTER_MEDIUM (0 << 23)
5731#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5732#define PS_FILTER_BILINEAR (3 << 23)
5733#define PS_VERT3TAP (1 << 21)
5734#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5735#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5736#define PS_PWRUP_PROGRESS (1 << 17)
5737#define PS_V_FILTER_BYPASS (1 << 8)
5738#define PS_VADAPT_EN (1 << 7)
5739#define PS_VADAPT_MODE_MASK (3 << 5)
5740#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5741#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5742#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5743
5744#define _PS_PWR_GATE_1A 0x68160
5745#define _PS_PWR_GATE_2A 0x68260
5746#define _PS_PWR_GATE_1B 0x68960
5747#define _PS_PWR_GATE_2B 0x68A60
5748#define _PS_PWR_GATE_1C 0x69160
5749#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5750#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5751#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5752#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5753#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5754#define PS_PWR_GATE_SLPEN_8 0
5755#define PS_PWR_GATE_SLPEN_16 1
5756#define PS_PWR_GATE_SLPEN_24 2
5757#define PS_PWR_GATE_SLPEN_32 3
5758
5759#define _PS_WIN_POS_1A 0x68170
5760#define _PS_WIN_POS_2A 0x68270
5761#define _PS_WIN_POS_1B 0x68970
5762#define _PS_WIN_POS_2B 0x68A70
5763#define _PS_WIN_POS_1C 0x69170
5764
5765#define _PS_WIN_SZ_1A 0x68174
5766#define _PS_WIN_SZ_2A 0x68274
5767#define _PS_WIN_SZ_1B 0x68974
5768#define _PS_WIN_SZ_2B 0x68A74
5769#define _PS_WIN_SZ_1C 0x69174
5770
5771#define _PS_VSCALE_1A 0x68184
5772#define _PS_VSCALE_2A 0x68284
5773#define _PS_VSCALE_1B 0x68984
5774#define _PS_VSCALE_2B 0x68A84
5775#define _PS_VSCALE_1C 0x69184
5776
5777#define _PS_HSCALE_1A 0x68190
5778#define _PS_HSCALE_2A 0x68290
5779#define _PS_HSCALE_1B 0x68990
5780#define _PS_HSCALE_2B 0x68A90
5781#define _PS_HSCALE_1C 0x69190
5782
5783#define _PS_VPHASE_1A 0x68188
5784#define _PS_VPHASE_2A 0x68288
5785#define _PS_VPHASE_1B 0x68988
5786#define _PS_VPHASE_2B 0x68A88
5787#define _PS_VPHASE_1C 0x69188
5788
5789#define _PS_HPHASE_1A 0x68194
5790#define _PS_HPHASE_2A 0x68294
5791#define _PS_HPHASE_1B 0x68994
5792#define _PS_HPHASE_2B 0x68A94
5793#define _PS_HPHASE_1C 0x69194
5794
5795#define _PS_ECC_STAT_1A 0x681D0
5796#define _PS_ECC_STAT_2A 0x682D0
5797#define _PS_ECC_STAT_1B 0x689D0
5798#define _PS_ECC_STAT_2B 0x68AD0
5799#define _PS_ECC_STAT_1C 0x691D0
5800
5801#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
f0f59a00 5802#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5803 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5804 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
f0f59a00 5805#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5806 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5807 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
f0f59a00 5808#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5809 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5810 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
f0f59a00 5811#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5812 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5813 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
f0f59a00 5814#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5815 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5816 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
f0f59a00 5817#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5818 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5819 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
f0f59a00 5820#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5821 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5822 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
f0f59a00 5823#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a
CK
5824 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5825 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
f0f59a00 5826#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
1c9a2d4a 5827 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
9bca5d0c 5828 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
1c9a2d4a 5829
b9055052 5830/* legacy palette */
9db4a9c7
JB
5831#define _LGC_PALETTE_A 0x4a000
5832#define _LGC_PALETTE_B 0x4a800
f0f59a00 5833#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 5834
42db64ef
PZ
5835#define _GAMMA_MODE_A 0x4a480
5836#define _GAMMA_MODE_B 0x4ac80
f0f59a00 5837#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
42db64ef 5838#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5839#define GAMMA_MODE_MODE_8BIT (0 << 0)
5840#define GAMMA_MODE_MODE_10BIT (1 << 0)
5841#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5842#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5843
8337206d 5844/* DMC/CSR */
f0f59a00 5845#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
6fb403de
MK
5846#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5847#define CSR_HTP_ADDR_SKL 0x00500034
f0f59a00
VS
5848#define CSR_SSP_BASE _MMIO(0x8F074)
5849#define CSR_HTP_SKL _MMIO(0x8F004)
5850#define CSR_LAST_WRITE _MMIO(0x8F034)
6fb403de
MK
5851#define CSR_LAST_WRITE_VALUE 0xc003b400
5852/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5853#define CSR_MMIO_START_RANGE 0x80000
5854#define CSR_MMIO_END_RANGE 0x8FFFF
f0f59a00
VS
5855#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5856#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5857#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
8337206d 5858
b9055052
ZW
5859/* interrupts */
5860#define DE_MASTER_IRQ_CONTROL (1 << 31)
5861#define DE_SPRITEB_FLIP_DONE (1 << 29)
5862#define DE_SPRITEA_FLIP_DONE (1 << 28)
5863#define DE_PLANEB_FLIP_DONE (1 << 27)
5864#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5865#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5866#define DE_PCU_EVENT (1 << 25)
5867#define DE_GTT_FAULT (1 << 24)
5868#define DE_POISON (1 << 23)
5869#define DE_PERFORM_COUNTER (1 << 22)
5870#define DE_PCH_EVENT (1 << 21)
5871#define DE_AUX_CHANNEL_A (1 << 20)
5872#define DE_DP_A_HOTPLUG (1 << 19)
5873#define DE_GSE (1 << 18)
5874#define DE_PIPEB_VBLANK (1 << 15)
5875#define DE_PIPEB_EVEN_FIELD (1 << 14)
5876#define DE_PIPEB_ODD_FIELD (1 << 13)
5877#define DE_PIPEB_LINE_COMPARE (1 << 12)
5878#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5879#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5880#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5881#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5882#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5883#define DE_PIPEA_EVEN_FIELD (1 << 6)
5884#define DE_PIPEA_ODD_FIELD (1 << 5)
5885#define DE_PIPEA_LINE_COMPARE (1 << 4)
5886#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5887#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5888#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5889#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5890#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5891
b1f14ad0 5892/* More Ivybridge lolz */
8664281b 5893#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5894#define DE_GSE_IVB (1<<29)
5895#define DE_PCH_EVENT_IVB (1<<28)
5896#define DE_DP_A_HOTPLUG_IVB (1<<27)
5897#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5898#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5899#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5900#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5901#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5902#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5903#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5904#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5905#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5906#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5907#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 5908#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 5909
f0f59a00 5910#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
7eea1ddf
JB
5911#define MASTER_INTERRUPT_ENABLE (1<<31)
5912
f0f59a00
VS
5913#define DEISR _MMIO(0x44000)
5914#define DEIMR _MMIO(0x44004)
5915#define DEIIR _MMIO(0x44008)
5916#define DEIER _MMIO(0x4400c)
b9055052 5917
f0f59a00
VS
5918#define GTISR _MMIO(0x44010)
5919#define GTIMR _MMIO(0x44014)
5920#define GTIIR _MMIO(0x44018)
5921#define GTIER _MMIO(0x4401c)
b9055052 5922
f0f59a00 5923#define GEN8_MASTER_IRQ _MMIO(0x44200)
abd58f01
BW
5924#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5925#define GEN8_PCU_IRQ (1<<30)
5926#define GEN8_DE_PCH_IRQ (1<<23)
5927#define GEN8_DE_MISC_IRQ (1<<22)
5928#define GEN8_DE_PORT_IRQ (1<<20)
5929#define GEN8_DE_PIPE_C_IRQ (1<<18)
5930#define GEN8_DE_PIPE_B_IRQ (1<<17)
5931#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 5932#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 5933#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5934#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5935#define GEN8_GT_VCS2_IRQ (1<<3)
5936#define GEN8_GT_VCS1_IRQ (1<<2)
5937#define GEN8_GT_BCS_IRQ (1<<1)
5938#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01 5939
f0f59a00
VS
5940#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5941#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5942#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5943#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
abd58f01 5944
abd58f01 5945#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 5946#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 5947#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 5948#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 5949#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 5950#define GEN8_WD_IRQ_SHIFT 16
abd58f01 5951
f0f59a00
VS
5952#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5953#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5954#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5955#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
38d83c96 5956#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5957#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5958#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5959#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5960#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5961#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5962#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5963#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5964#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5965#define GEN8_PIPE_VSYNC (1 << 1)
5966#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5967#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5968#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5969#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5970#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5971#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5972#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5973#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5974#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5975#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 5976#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
5977#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5978 (GEN8_PIPE_CURSOR_FAULT | \
5979 GEN8_PIPE_SPRITE_FAULT | \
5980 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5981#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5982 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5983 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5984 GEN9_PIPE_PLANE3_FAULT | \
5985 GEN9_PIPE_PLANE2_FAULT | \
5986 GEN9_PIPE_PLANE1_FAULT)
abd58f01 5987
f0f59a00
VS
5988#define GEN8_DE_PORT_ISR _MMIO(0x44440)
5989#define GEN8_DE_PORT_IMR _MMIO(0x44444)
5990#define GEN8_DE_PORT_IIR _MMIO(0x44448)
5991#define GEN8_DE_PORT_IER _MMIO(0x4444c)
88e04703
JB
5992#define GEN9_AUX_CHANNEL_D (1 << 27)
5993#define GEN9_AUX_CHANNEL_C (1 << 26)
5994#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5995#define BXT_DE_PORT_HP_DDIC (1 << 5)
5996#define BXT_DE_PORT_HP_DDIB (1 << 4)
5997#define BXT_DE_PORT_HP_DDIA (1 << 3)
5998#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5999 BXT_DE_PORT_HP_DDIB | \
6000 BXT_DE_PORT_HP_DDIC)
6001#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 6002#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 6003#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01 6004
f0f59a00
VS
6005#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6006#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6007#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6008#define GEN8_DE_MISC_IER _MMIO(0x4446c)
abd58f01
BW
6009#define GEN8_DE_MISC_GSE (1 << 27)
6010
f0f59a00
VS
6011#define GEN8_PCU_ISR _MMIO(0x444e0)
6012#define GEN8_PCU_IMR _MMIO(0x444e4)
6013#define GEN8_PCU_IIR _MMIO(0x444e8)
6014#define GEN8_PCU_IER _MMIO(0x444ec)
abd58f01 6015
f0f59a00 6016#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
67e92af0
EA
6017/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6018#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
6019#define ILK_DPARB_GATE (1<<22)
6020#define ILK_VSDPFD_FULL (1<<21)
f0f59a00 6021#define FUSE_STRAP _MMIO(0x42014)
e3589908
DL
6022#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6023#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6024#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
8c448cad 6025#define IVB_PIPE_C_DISABLE (1 << 28)
e3589908
DL
6026#define ILK_HDCP_DISABLE (1 << 25)
6027#define ILK_eDP_A_DISABLE (1 << 24)
6028#define HSW_CDCLK_LIMIT (1 << 24)
6029#define ILK_DESKTOP (1 << 23)
231e54f6 6030
f0f59a00 6031#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
231e54f6
DL
6032#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6033#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6034#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6035#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6036#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 6037
f0f59a00 6038#define IVB_CHICKEN3 _MMIO(0x4200c)
116ac8d2
EA
6039# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6040# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6041
f0f59a00 6042#define CHICKEN_PAR1_1 _MMIO(0x42080)
fe4ab3ce 6043#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643 6044#define FORCE_ARB_IDLE_PLANES (1 << 14)
dc00b6a0 6045#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
90a88643 6046
17e0adf0
MK
6047#define CHICKEN_PAR2_1 _MMIO(0x42090)
6048#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6049
fe4ab3ce
BW
6050#define _CHICKEN_PIPESL_1_A 0x420b0
6051#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
6052#define HSW_FBCQ_DIS (1 << 22)
6053#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
f0f59a00 6054#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
fe4ab3ce 6055
f0f59a00 6056#define DISP_ARB_CTL _MMIO(0x45000)
553bd149 6057#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 6058#define DISP_FBC_WM_DIS (1<<15)
f0f59a00 6059#define DISP_ARB_CTL2 _MMIO(0x45004)
ac9545fd 6060#define DISP_DATA_PARTITION_5_6 (1<<6)
f0f59a00 6061#define DBUF_CTL _MMIO(0x45008)
f8437dd1
VK
6062#define DBUF_POWER_REQUEST (1<<31)
6063#define DBUF_POWER_STATE (1<<30)
f0f59a00 6064#define GEN7_MSG_CTL _MMIO(0x45010)
88a2b2a3
BW
6065#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6066#define WAIT_FOR_PCH_FLR_ACK (1<<0)
f0f59a00 6067#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
6ba844b0 6068#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 6069
590e8ff0
MK
6070#define GEN8_CHICKEN_DCPR_1 _MMIO(0x46430)
6071#define MASK_WAKEMEM (1<<13)
6072
f0f59a00 6073#define SKL_DFSM _MMIO(0x51000)
a9419e84
DL
6074#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6075#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6076#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6077#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6078#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
bf4f2fb0
PJ
6079#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6080#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6081#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
a9419e84 6082
a78536e7
AS
6083#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6084#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6085
f0f59a00 6086#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
2caa3b26
DL
6087#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6088
2c8580e4 6089#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
6bb62855 6090#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
e0f3fa09
AS
6091#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6092
e4e0c058 6093/* GEN7 chicken */
f0f59a00 6094#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
d71de14d 6095# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 6096# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
f0f59a00 6097#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
ad2bdb44 6098# define GEN8_SBE_DISABLE_REPLAY_BUF_OPTIMIZATION (1<<8)
a75f3628 6099# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 6100
f0f59a00 6101#define HIZ_CHICKEN _MMIO(0x7018)
d0bbbc4f
DL
6102# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6103# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 6104
f0f59a00 6105#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
183c6dac
DL
6106#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6107
f0f59a00 6108#define GEN7_L3SQCREG1 _MMIO(0xB010)
031994ee
VS
6109#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6110
f0f59a00 6111#define GEN8_L3SQCREG1 _MMIO(0xB100)
450174fe
ID
6112/*
6113 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6114 * Using the formula in BSpec leads to a hang, while the formula here works
6115 * fine and matches the formulas for all other platforms. A BSpec change
6116 * request has been filed to clarify this.
6117 */
36579cb6
ID
6118#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6119#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
51ce4db1 6120
f0f59a00 6121#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
1af8452f 6122#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 6123#define GEN7_L3AGDIS (1<<19)
f0f59a00
VS
6124#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6125#define GEN7_L3CNTLREG3 _MMIO(0xB024)
e4e0c058 6126
f0f59a00 6127#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
e4e0c058
ED
6128#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6129
f0f59a00 6130#define GEN7_L3SQCREG4 _MMIO(0xb034)
61939d97
JB
6131#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6132
f0f59a00 6133#define GEN8_L3SQCREG4 _MMIO(0xb118)
8bc0ccf6 6134#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 6135#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 6136
63801f21 6137/* GEN8 chicken */
f0f59a00 6138#define HDC_CHICKEN0 _MMIO(0x7300)
2a0ee94f 6139#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 6140#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
6141#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6142#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6143#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 6144#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 6145
3669ab61
AS
6146#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6147
38a39a7b 6148/* GEN9 chicken */
f0f59a00 6149#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
38a39a7b
BW
6150#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6151
db099c8f 6152/* WaCatErrorRejectionIssue */
f0f59a00 6153#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
db099c8f
ED
6154#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6155
f0f59a00 6156#define HSW_SCRATCH1 _MMIO(0xb038)
f3fc4884
FJ
6157#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6158
f0f59a00 6159#define BDW_SCRATCH1 _MMIO(0xb11c)
77719d28
DL
6160#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6161
b9055052
ZW
6162/* PCH */
6163
23e81d69 6164/* south display engine interrupt: IBX */
776ad806
JB
6165#define SDE_AUDIO_POWER_D (1 << 27)
6166#define SDE_AUDIO_POWER_C (1 << 26)
6167#define SDE_AUDIO_POWER_B (1 << 25)
6168#define SDE_AUDIO_POWER_SHIFT (25)
6169#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6170#define SDE_GMBUS (1 << 24)
6171#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6172#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6173#define SDE_AUDIO_HDCP_MASK (3 << 22)
6174#define SDE_AUDIO_TRANSB (1 << 21)
6175#define SDE_AUDIO_TRANSA (1 << 20)
6176#define SDE_AUDIO_TRANS_MASK (3 << 20)
6177#define SDE_POISON (1 << 19)
6178/* 18 reserved */
6179#define SDE_FDI_RXB (1 << 17)
6180#define SDE_FDI_RXA (1 << 16)
6181#define SDE_FDI_MASK (3 << 16)
6182#define SDE_AUXD (1 << 15)
6183#define SDE_AUXC (1 << 14)
6184#define SDE_AUXB (1 << 13)
6185#define SDE_AUX_MASK (7 << 13)
6186/* 12 reserved */
b9055052
ZW
6187#define SDE_CRT_HOTPLUG (1 << 11)
6188#define SDE_PORTD_HOTPLUG (1 << 10)
6189#define SDE_PORTC_HOTPLUG (1 << 9)
6190#define SDE_PORTB_HOTPLUG (1 << 8)
6191#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6192#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6193 SDE_SDVOB_HOTPLUG | \
6194 SDE_PORTB_HOTPLUG | \
6195 SDE_PORTC_HOTPLUG | \
6196 SDE_PORTD_HOTPLUG)
776ad806
JB
6197#define SDE_TRANSB_CRC_DONE (1 << 5)
6198#define SDE_TRANSB_CRC_ERR (1 << 4)
6199#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6200#define SDE_TRANSA_CRC_DONE (1 << 2)
6201#define SDE_TRANSA_CRC_ERR (1 << 1)
6202#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6203#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6204
6205/* south display engine interrupt: CPT/PPT */
6206#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6207#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6208#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6209#define SDE_AUDIO_POWER_SHIFT_CPT 29
6210#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6211#define SDE_AUXD_CPT (1 << 27)
6212#define SDE_AUXC_CPT (1 << 26)
6213#define SDE_AUXB_CPT (1 << 25)
6214#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6215#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6216#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6217#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6218#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6219#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6220#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6221#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6222#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6223 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6224 SDE_PORTD_HOTPLUG_CPT | \
6225 SDE_PORTC_HOTPLUG_CPT | \
6226 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6227#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6228 SDE_PORTD_HOTPLUG_CPT | \
6229 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6230 SDE_PORTB_HOTPLUG_CPT | \
6231 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6232#define SDE_GMBUS_CPT (1 << 17)
8664281b 6233#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6234#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6235#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6236#define SDE_FDI_RXC_CPT (1 << 8)
6237#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6238#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6239#define SDE_FDI_RXB_CPT (1 << 4)
6240#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6241#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6242#define SDE_FDI_RXA_CPT (1 << 0)
6243#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6244 SDE_AUDIO_CP_REQ_B_CPT | \
6245 SDE_AUDIO_CP_REQ_A_CPT)
6246#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6247 SDE_AUDIO_CP_CHG_B_CPT | \
6248 SDE_AUDIO_CP_CHG_A_CPT)
6249#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6250 SDE_FDI_RXB_CPT | \
6251 SDE_FDI_RXA_CPT)
b9055052 6252
f0f59a00
VS
6253#define SDEISR _MMIO(0xc4000)
6254#define SDEIMR _MMIO(0xc4004)
6255#define SDEIIR _MMIO(0xc4008)
6256#define SDEIER _MMIO(0xc400c)
b9055052 6257
f0f59a00 6258#define SERR_INT _MMIO(0xc4040)
de032bf4 6259#define SERR_INT_POISON (1<<31)
8664281b
PZ
6260#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6261#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6262#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 6263#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 6264
b9055052 6265/* digital port hotplug */
f0f59a00 6266#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
195baa06 6267#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
d252bf68 6268#define BXT_DDIA_HPD_INVERT (1 << 27)
195baa06
VS
6269#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6270#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6271#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6272#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6273#define PORTD_HOTPLUG_ENABLE (1 << 20)
6274#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6275#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6276#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6277#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6278#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6279#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6280#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6281#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6282#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3 6283#define PORTC_HOTPLUG_ENABLE (1 << 12)
d252bf68 6284#define BXT_DDIC_HPD_INVERT (1 << 11)
40bfd7a3
VS
6285#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6286#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6287#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6288#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6289#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6290#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6291#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6292#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6293#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3 6294#define PORTB_HOTPLUG_ENABLE (1 << 4)
d252bf68 6295#define BXT_DDIB_HPD_INVERT (1 << 3)
40bfd7a3
VS
6296#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6297#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6298#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6299#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6300#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6301#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
6302#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6303#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6304#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
d252bf68
SS
6305#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6306 BXT_DDIB_HPD_INVERT | \
6307 BXT_DDIC_HPD_INVERT)
b9055052 6308
f0f59a00 6309#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
40bfd7a3
VS
6310#define PORTE_HOTPLUG_ENABLE (1 << 4)
6311#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
6312#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6313#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6314#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6315
f0f59a00
VS
6316#define PCH_GPIOA _MMIO(0xc5010)
6317#define PCH_GPIOB _MMIO(0xc5014)
6318#define PCH_GPIOC _MMIO(0xc5018)
6319#define PCH_GPIOD _MMIO(0xc501c)
6320#define PCH_GPIOE _MMIO(0xc5020)
6321#define PCH_GPIOF _MMIO(0xc5024)
b9055052 6322
f0f59a00
VS
6323#define PCH_GMBUS0 _MMIO(0xc5100)
6324#define PCH_GMBUS1 _MMIO(0xc5104)
6325#define PCH_GMBUS2 _MMIO(0xc5108)
6326#define PCH_GMBUS3 _MMIO(0xc510c)
6327#define PCH_GMBUS4 _MMIO(0xc5110)
6328#define PCH_GMBUS5 _MMIO(0xc5120)
f0217c42 6329
9db4a9c7
JB
6330#define _PCH_DPLL_A 0xc6014
6331#define _PCH_DPLL_B 0xc6018
f0f59a00 6332#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6333
9db4a9c7 6334#define _PCH_FPA0 0xc6040
c1858123 6335#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6336#define _PCH_FPA1 0xc6044
6337#define _PCH_FPB0 0xc6048
6338#define _PCH_FPB1 0xc604c
f0f59a00
VS
6339#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6340#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052 6341
f0f59a00 6342#define PCH_DPLL_TEST _MMIO(0xc606c)
b9055052 6343
f0f59a00 6344#define PCH_DREF_CONTROL _MMIO(0xC6200)
b9055052
ZW
6345#define DREF_CONTROL_MASK 0x7fc3
6346#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6347#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6348#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6349#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6350#define DREF_SSC_SOURCE_DISABLE (0<<11)
6351#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6352#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6353#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6354#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6355#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6356#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6357#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6358#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6359#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6360#define DREF_SSC4_DOWNSPREAD (0<<6)
6361#define DREF_SSC4_CENTERSPREAD (1<<6)
6362#define DREF_SSC1_DISABLE (0<<1)
6363#define DREF_SSC1_ENABLE (1<<1)
6364#define DREF_SSC4_DISABLE (0)
6365#define DREF_SSC4_ENABLE (1)
6366
f0f59a00 6367#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
b9055052
ZW
6368#define FDL_TP1_TIMER_SHIFT 12
6369#define FDL_TP1_TIMER_MASK (3<<12)
6370#define FDL_TP2_TIMER_SHIFT 10
6371#define FDL_TP2_TIMER_MASK (3<<10)
6372#define RAWCLK_FREQ_MASK 0x3ff
6373
f0f59a00 6374#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
b9055052 6375
f0f59a00
VS
6376#define PCH_SSC4_PARMS _MMIO(0xc6210)
6377#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
b9055052 6378
f0f59a00 6379#define PCH_DPLL_SEL _MMIO(0xc7000)
68d97538 6380#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 6381#define TRANS_DPLLA_SEL(pipe) 0
68d97538 6382#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 6383
b9055052
ZW
6384/* transcoder */
6385
275f01b2
DV
6386#define _PCH_TRANS_HTOTAL_A 0xe0000
6387#define TRANS_HTOTAL_SHIFT 16
6388#define TRANS_HACTIVE_SHIFT 0
6389#define _PCH_TRANS_HBLANK_A 0xe0004
6390#define TRANS_HBLANK_END_SHIFT 16
6391#define TRANS_HBLANK_START_SHIFT 0
6392#define _PCH_TRANS_HSYNC_A 0xe0008
6393#define TRANS_HSYNC_END_SHIFT 16
6394#define TRANS_HSYNC_START_SHIFT 0
6395#define _PCH_TRANS_VTOTAL_A 0xe000c
6396#define TRANS_VTOTAL_SHIFT 16
6397#define TRANS_VACTIVE_SHIFT 0
6398#define _PCH_TRANS_VBLANK_A 0xe0010
6399#define TRANS_VBLANK_END_SHIFT 16
6400#define TRANS_VBLANK_START_SHIFT 0
6401#define _PCH_TRANS_VSYNC_A 0xe0014
6402#define TRANS_VSYNC_END_SHIFT 16
6403#define TRANS_VSYNC_START_SHIFT 0
6404#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6405
e3b95f1e
DV
6406#define _PCH_TRANSA_DATA_M1 0xe0030
6407#define _PCH_TRANSA_DATA_N1 0xe0034
6408#define _PCH_TRANSA_DATA_M2 0xe0038
6409#define _PCH_TRANSA_DATA_N2 0xe003c
6410#define _PCH_TRANSA_LINK_M1 0xe0040
6411#define _PCH_TRANSA_LINK_N1 0xe0044
6412#define _PCH_TRANSA_LINK_M2 0xe0048
6413#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6414
2dcbc34d 6415/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6416#define _VIDEO_DIP_CTL_A 0xe0200
6417#define _VIDEO_DIP_DATA_A 0xe0208
6418#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6419#define GCP_COLOR_INDICATION (1 << 2)
6420#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6421#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6422
6423#define _VIDEO_DIP_CTL_B 0xe1200
6424#define _VIDEO_DIP_DATA_B 0xe1208
6425#define _VIDEO_DIP_GCP_B 0xe1210
6426
f0f59a00
VS
6427#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6428#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6429#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
b055c8f3 6430
2dcbc34d 6431/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
6432#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6433#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6434#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6435
086f8e84
VS
6436#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6437#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6438#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6439
086f8e84
VS
6440#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6441#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6442#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 6443
90b107c8 6444#define VLV_TVIDEO_DIP_CTL(pipe) \
f0f59a00 6445 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
086f8e84 6446 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 6447#define VLV_TVIDEO_DIP_DATA(pipe) \
f0f59a00 6448 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
086f8e84 6449 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 6450#define VLV_TVIDEO_DIP_GCP(pipe) \
f0f59a00 6451 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
086f8e84 6452 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6453
8c5f5f7c 6454/* Haswell DIP controls */
f0f59a00 6455
086f8e84
VS
6456#define _HSW_VIDEO_DIP_CTL_A 0x60200
6457#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6458#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6459#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6460#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6461#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6462#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6463#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6464#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6465#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6466#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6467#define _HSW_VIDEO_DIP_GCP_A 0x60210
6468
6469#define _HSW_VIDEO_DIP_CTL_B 0x61200
6470#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6471#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6472#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6473#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6474#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6475#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6476#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6477#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6478#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6479#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6480#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 6481
f0f59a00
VS
6482#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6483#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6484#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6485#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6486#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6487#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
6488
6489#define _HSW_STEREO_3D_CTL_A 0x70020
6490#define S3D_ENABLE (1<<31)
6491#define _HSW_STEREO_3D_CTL_B 0x71020
6492
6493#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 6494
275f01b2
DV
6495#define _PCH_TRANS_HTOTAL_B 0xe1000
6496#define _PCH_TRANS_HBLANK_B 0xe1004
6497#define _PCH_TRANS_HSYNC_B 0xe1008
6498#define _PCH_TRANS_VTOTAL_B 0xe100c
6499#define _PCH_TRANS_VBLANK_B 0xe1010
6500#define _PCH_TRANS_VSYNC_B 0xe1014
f0f59a00 6501#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
275f01b2 6502
f0f59a00
VS
6503#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6504#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6505#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6506#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6507#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6508#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6509#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6510
e3b95f1e
DV
6511#define _PCH_TRANSB_DATA_M1 0xe1030
6512#define _PCH_TRANSB_DATA_N1 0xe1034
6513#define _PCH_TRANSB_DATA_M2 0xe1038
6514#define _PCH_TRANSB_DATA_N2 0xe103c
6515#define _PCH_TRANSB_LINK_M1 0xe1040
6516#define _PCH_TRANSB_LINK_N1 0xe1044
6517#define _PCH_TRANSB_LINK_M2 0xe1048
6518#define _PCH_TRANSB_LINK_N2 0xe104c
6519
f0f59a00
VS
6520#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6521#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6522#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6523#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6524#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6525#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6526#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6527#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6528
ab9412ba
DV
6529#define _PCH_TRANSACONF 0xf0008
6530#define _PCH_TRANSBCONF 0xf1008
f0f59a00
VS
6531#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6532#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
b9055052
ZW
6533#define TRANS_DISABLE (0<<31)
6534#define TRANS_ENABLE (1<<31)
6535#define TRANS_STATE_MASK (1<<30)
6536#define TRANS_STATE_DISABLE (0<<30)
6537#define TRANS_STATE_ENABLE (1<<30)
6538#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6539#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6540#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6541#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6542#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6543#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6544#define TRANS_INTERLACED (3<<21)
7c26e5c6 6545#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6546#define TRANS_8BPC (0<<5)
6547#define TRANS_10BPC (1<<5)
6548#define TRANS_6BPC (2<<5)
6549#define TRANS_12BPC (3<<5)
6550
ce40141f
DV
6551#define _TRANSA_CHICKEN1 0xf0060
6552#define _TRANSB_CHICKEN1 0xf1060
f0f59a00 6553#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6554#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6555#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6556#define _TRANSA_CHICKEN2 0xf0064
6557#define _TRANSB_CHICKEN2 0xf1064
f0f59a00 6558#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6559#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6560#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6561#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6562#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6563#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6564
f0f59a00 6565#define SOUTH_CHICKEN1 _MMIO(0xc2000)
291427f5
JB
6566#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6567#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6568#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6569#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6570#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 6571#define SPT_PWM_GRANULARITY (1<<0)
f0f59a00 6572#define SOUTH_CHICKEN2 _MMIO(0xc2004)
dde86e2d
PZ
6573#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6574#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 6575#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 6576#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6577
f0f59a00
VS
6578#define _FDI_RXA_CHICKEN 0xc200c
6579#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6580#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6581#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
f0f59a00 6582#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6583
f0f59a00 6584#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
cd664078 6585#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6586#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6587#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6588#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6589
b9055052 6590/* CPU: FDI_TX */
f0f59a00
VS
6591#define _FDI_TXA_CTL 0x60100
6592#define _FDI_TXB_CTL 0x61100
6593#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6594#define FDI_TX_DISABLE (0<<31)
6595#define FDI_TX_ENABLE (1<<31)
6596#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6597#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6598#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6599#define FDI_LINK_TRAIN_NONE (3<<28)
6600#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6601#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6602#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6603#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6604#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6605#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6606#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6607#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6608/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6609 SNB has different settings. */
6610/* SNB A-stepping */
6611#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6612#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6613#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6614#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6615/* SNB B-stepping */
6616#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6617#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6618#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6619#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6620#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6621#define FDI_DP_PORT_WIDTH_SHIFT 19
6622#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6623#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6624#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6625/* Ironlake: hardwired to 1 */
b9055052 6626#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6627
6628/* Ivybridge has different bits for lolz */
6629#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6630#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6631#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6632#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6633
b9055052 6634/* both Tx and Rx */
c4f9c4c2 6635#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6636#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6637#define FDI_SCRAMBLING_ENABLE (0<<7)
6638#define FDI_SCRAMBLING_DISABLE (1<<7)
6639
6640/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6641#define _FDI_RXA_CTL 0xf000c
6642#define _FDI_RXB_CTL 0xf100c
f0f59a00 6643#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6644#define FDI_RX_ENABLE (1<<31)
b9055052 6645/* train, dp width same as FDI_TX */
357555c0
JB
6646#define FDI_FS_ERRC_ENABLE (1<<27)
6647#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6648#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6649#define FDI_8BPC (0<<16)
6650#define FDI_10BPC (1<<16)
6651#define FDI_6BPC (2<<16)
6652#define FDI_12BPC (3<<16)
3e68320e 6653#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6654#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6655#define FDI_RX_PLL_ENABLE (1<<13)
6656#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6657#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6658#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6659#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6660#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6661#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6662/* CPT */
6663#define FDI_AUTO_TRAINING (1<<10)
6664#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6665#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6666#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6667#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6668#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6669
04945641
PZ
6670#define _FDI_RXA_MISC 0xf0010
6671#define _FDI_RXB_MISC 0xf1010
6672#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6673#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6674#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6675#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6676#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6677#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6678#define FDI_RX_FDI_DELAY_90 (0x90<<0)
f0f59a00 6679#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
04945641 6680
f0f59a00
VS
6681#define _FDI_RXA_TUSIZE1 0xf0030
6682#define _FDI_RXA_TUSIZE2 0xf0038
6683#define _FDI_RXB_TUSIZE1 0xf1030
6684#define _FDI_RXB_TUSIZE2 0xf1038
6685#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6686#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6687
6688/* FDI_RX interrupt register format */
6689#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6690#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6691#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6692#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6693#define FDI_RX_FS_CODE_ERR (1<<6)
6694#define FDI_RX_FE_CODE_ERR (1<<5)
6695#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6696#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6697#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6698#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6699#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6700
f0f59a00
VS
6701#define _FDI_RXA_IIR 0xf0014
6702#define _FDI_RXA_IMR 0xf0018
6703#define _FDI_RXB_IIR 0xf1014
6704#define _FDI_RXB_IMR 0xf1018
6705#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6706#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052 6707
f0f59a00
VS
6708#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6709#define FDI_PLL_CTL_2 _MMIO(0xfe004)
b9055052 6710
f0f59a00 6711#define PCH_LVDS _MMIO(0xe1180)
b9055052
ZW
6712#define LVDS_DETECTED (1 << 1)
6713
98364379 6714/* vlv has 2 sets of panel control regs. */
f0f59a00
VS
6715#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6716#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6717#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6718#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f0f59a00
VS
6719#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6720#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6721
6722#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6723#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6724#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6725#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6726#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
6727
6728#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6729#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6730#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6731#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6732#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
6733
6734#define _PCH_PP_STATUS 0xc7200
6735#define _PCH_PP_CONTROL 0xc7204
4a655f04 6736#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6737#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6738#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6739#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6740#define EDP_FORCE_VDD (1 << 3)
6741#define EDP_BLC_ENABLE (1 << 2)
6742#define PANEL_POWER_RESET (1 << 1)
6743#define PANEL_POWER_OFF (0 << 0)
6744#define PANEL_POWER_ON (1 << 0)
f0f59a00 6745#define _PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6746#define PANEL_PORT_SELECT_MASK (3 << 30)
6747#define PANEL_PORT_SELECT_LVDS (0 << 30)
6748#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6749#define PANEL_PORT_SELECT_DPC (2 << 30)
6750#define PANEL_PORT_SELECT_DPD (3 << 30)
6751#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6752#define PANEL_POWER_UP_DELAY_SHIFT 16
6753#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6754#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6755
f0f59a00 6756#define _PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6757#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6758#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6759#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6760#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6761
f0f59a00 6762#define _PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6763#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6764#define PP_REFERENCE_DIVIDER_SHIFT 8
6765#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6766#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6767
f0f59a00
VS
6768#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6769#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6770#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6771#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6772#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6773
b0a08bec
VK
6774/* BXT PPS changes - 2nd set of PPS registers */
6775#define _BXT_PP_STATUS2 0xc7300
6776#define _BXT_PP_CONTROL2 0xc7304
6777#define _BXT_PP_ON_DELAYS2 0xc7308
6778#define _BXT_PP_OFF_DELAYS2 0xc730c
6779
f0f59a00
VS
6780#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6781#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6782#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6783#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
b0a08bec 6784
f0f59a00
VS
6785#define _PCH_DP_B 0xe4100
6786#define PCH_DP_B _MMIO(_PCH_DP_B)
750a951f
VS
6787#define _PCH_DPB_AUX_CH_CTL 0xe4110
6788#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6789#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6790#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6791#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6792#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69 6793
f0f59a00
VS
6794#define _PCH_DP_C 0xe4200
6795#define PCH_DP_C _MMIO(_PCH_DP_C)
750a951f
VS
6796#define _PCH_DPC_AUX_CH_CTL 0xe4210
6797#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6798#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6799#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6800#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6801#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69 6802
f0f59a00
VS
6803#define _PCH_DP_D 0xe4300
6804#define PCH_DP_D _MMIO(_PCH_DP_D)
750a951f
VS
6805#define _PCH_DPD_AUX_CH_CTL 0xe4310
6806#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6807#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6808#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6809#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6810#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6811
f0f59a00
VS
6812#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6813#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 6814
8db9d77b
ZW
6815/* CPT */
6816#define PORT_TRANS_A_SEL_CPT 0
6817#define PORT_TRANS_B_SEL_CPT (1<<29)
6818#define PORT_TRANS_C_SEL_CPT (2<<29)
6819#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6820#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6821#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6822#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6823#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6824#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 6825
086f8e84
VS
6826#define _TRANS_DP_CTL_A 0xe0300
6827#define _TRANS_DP_CTL_B 0xe1300
6828#define _TRANS_DP_CTL_C 0xe2300
f0f59a00 6829#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
6830#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6831#define TRANS_DP_PORT_SEL_B (0<<29)
6832#define TRANS_DP_PORT_SEL_C (1<<29)
6833#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6834#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6835#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6836#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6837#define TRANS_DP_AUDIO_ONLY (1<<26)
6838#define TRANS_DP_ENH_FRAMING (1<<18)
6839#define TRANS_DP_8BPC (0<<9)
6840#define TRANS_DP_10BPC (1<<9)
6841#define TRANS_DP_6BPC (2<<9)
6842#define TRANS_DP_12BPC (3<<9)
220cad3c 6843#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6844#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6845#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6846#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6847#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6848#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6849
6850/* SNB eDP training params */
6851/* SNB A-stepping */
6852#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6853#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6854#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6855#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6856/* SNB B-stepping */
3c5a62b5
YL
6857#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6858#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6859#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6860#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6861#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6862#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6863
1a2eb460
KP
6864/* IVB */
6865#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6866#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6867#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6868#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6869#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6870#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6871#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6872
6873/* legacy values */
6874#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6875#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6876#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6877#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6878#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6879
6880#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6881
f0f59a00 6882#define VLV_PMWGICZ _MMIO(0x1300a4)
9e72b46c 6883
274008e8
SAK
6884#define RC6_LOCATION _MMIO(0xD40)
6885#define RC6_CTX_IN_DRAM (1 << 0)
6886#define RC6_CTX_BASE _MMIO(0xD48)
6887#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6888#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6889#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6890#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6891#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6892#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6893#define IDLE_TIME_MASK 0xFFFFF
f0f59a00
VS
6894#define FORCEWAKE _MMIO(0xA18C)
6895#define FORCEWAKE_VLV _MMIO(0x1300b0)
6896#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6897#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6898#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6899#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6900#define FORCEWAKE_ACK _MMIO(0x130090)
6901#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
981a5aea
ID
6902#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6903#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6904#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6905
f0f59a00 6906#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
981a5aea
ID
6907#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6908#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6909#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6910#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
f0f59a00
VS
6911#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6912#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6913#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6914#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6915#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6916#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6917#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
c5836c27
CW
6918#define FORCEWAKE_KERNEL 0x1
6919#define FORCEWAKE_USER 0x2
f0f59a00
VS
6920#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6921#define ECOBUS _MMIO(0xa180)
8d715f00 6922#define FORCEWAKE_MT_ENABLE (1<<5)
f0f59a00 6923#define VLV_SPAREG2H _MMIO(0xA194)
8fd26859 6924
f0f59a00 6925#define GTFIFODBG _MMIO(0x120000)
297b32ec
VS
6926#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6927#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
90f256b5
VS
6928#define GT_FIFO_SBDROPERR (1<<6)
6929#define GT_FIFO_BLOBDROPERR (1<<5)
6930#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6931#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6932#define GT_FIFO_OVFERR (1<<2)
6933#define GT_FIFO_IAWRERR (1<<1)
6934#define GT_FIFO_IARDERR (1<<0)
6935
f0f59a00 6936#define GTFIFOCTL _MMIO(0x120008)
46520e2b 6937#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6938#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6939#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6940#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6941
f0f59a00 6942#define HSW_IDICR _MMIO(0x9008)
05e21cc4 6943#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
3accaf7e 6944#define HSW_EDRAM_CAP _MMIO(0x120010)
2db59d53 6945#define EDRAM_ENABLED 0x1
c02e85a0
MK
6946#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6947#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6948#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
05e21cc4 6949
f0f59a00 6950#define GEN6_UCGCTL1 _MMIO(0x9400)
8aeb7f62 6951# define GEN6_GAMUNIT_CLOCK_GATE_DISABLE (1 << 22)
e4443e45 6952# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6953# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6954# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6955
f0f59a00 6956#define GEN6_UCGCTL2 _MMIO(0x9404)
f9fc42f4 6957# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6958# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6959# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6960# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6961# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6962# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6963
f0f59a00 6964#define GEN6_UCGCTL3 _MMIO(0x9408)
9e72b46c 6965
f0f59a00 6966#define GEN7_UCGCTL4 _MMIO(0x940c)
e3f33d46 6967#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
eee8efb0 6968#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
e3f33d46 6969
f0f59a00
VS
6970#define GEN6_RCGCTL1 _MMIO(0x9410)
6971#define GEN6_RCGCTL2 _MMIO(0x9414)
6972#define GEN6_RSTCTL _MMIO(0x9420)
9e72b46c 6973
f0f59a00 6974#define GEN8_UCGCTL6 _MMIO(0x9430)
9253c2e5 6975#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6976#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6977#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6978
f0f59a00
VS
6979#define GEN6_GFXPAUSE _MMIO(0xA000)
6980#define GEN6_RPNSWREQ _MMIO(0xA008)
8fd26859
CW
6981#define GEN6_TURBO_DISABLE (1<<31)
6982#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6983#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6984#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6985#define GEN6_OFFSET(x) ((x)<<19)
6986#define GEN6_AGGRESSIVE_TURBO (0<<15)
f0f59a00
VS
6987#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6988#define GEN6_RC_CONTROL _MMIO(0xA090)
8fd26859
CW
6989#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6990#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6991#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6992#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6993#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6994#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6995#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6996#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6997#define GEN6_RC_CTL_HW_ENABLE (1<<31)
f0f59a00
VS
6998#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6999#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
7000#define GEN6_RPSTAT1 _MMIO(0xA01C)
ccab5c82 7001#define GEN6_CAGF_SHIFT 8
f82855d3 7002#define HSW_CAGF_SHIFT 7
de43ae9d 7003#define GEN9_CAGF_SHIFT 23
ccab5c82 7004#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 7005#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 7006#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
f0f59a00 7007#define GEN6_RP_CONTROL _MMIO(0xA024)
8fd26859 7008#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
7009#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
7010#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7011#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7012#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7013#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
7014#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7015#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
7016#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7017#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7018#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 7019#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 7020#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
f0f59a00
VS
7021#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7022#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7023#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
ccab5c82 7024#define GEN6_CURICONT_MASK 0xffffff
f0f59a00 7025#define GEN6_RP_CUR_UP _MMIO(0xA054)
ccab5c82 7026#define GEN6_CURBSYTAVG_MASK 0xffffff
f0f59a00
VS
7027#define GEN6_RP_PREV_UP _MMIO(0xA058)
7028#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
ccab5c82 7029#define GEN6_CURIAVG_MASK 0xffffff
f0f59a00
VS
7030#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7031#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7032#define GEN6_RP_UP_EI _MMIO(0xA068)
7033#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7034#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7035#define GEN6_RPDEUHWTC _MMIO(0xA080)
7036#define GEN6_RPDEUC _MMIO(0xA084)
7037#define GEN6_RPDEUCSW _MMIO(0xA088)
7038#define GEN6_RC_STATE _MMIO(0xA094)
274008e8 7039#define RC6_STATE (1 << 18)
f0f59a00
VS
7040#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7041#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7042#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7043#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7044#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7045#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7046#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7047#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7048#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7049#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7050#define VLV_RCEDATA _MMIO(0xA0BC)
7051#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7052#define GEN6_PMINTRMSK _MMIO(0xA168)
1800ad25 7053#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
f0f59a00
VS
7054#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7055#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7056#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7057#define GEN9_PG_ENABLE _MMIO(0xA210)
a4104c55
SK
7058#define GEN9_RENDER_PG_ENABLE (1<<0)
7059#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 7060
f0f59a00 7061#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
a9da9bce
GS
7062#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7063#define PIXEL_OVERLAP_CNT_SHIFT 30
7064
f0f59a00
VS
7065#define GEN6_PMISR _MMIO(0x44020)
7066#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7067#define GEN6_PMIIR _MMIO(0x44028)
7068#define GEN6_PMIER _MMIO(0x4402C)
8fd26859
CW
7069#define GEN6_PM_MBOX_EVENT (1<<25)
7070#define GEN6_PM_THERMAL_EVENT (1<<24)
7071#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7072#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7073#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7074#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7075#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 7076#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
7077 GEN6_PM_RP_DOWN_THRESHOLD | \
7078 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 7079
f0f59a00 7080#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
9e72b46c
ID
7081#define GEN7_GT_SCRATCH_REG_NUM 8
7082
f0f59a00 7083#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
76c3552f
D
7084#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7085#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7086
f0f59a00
VS
7087#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7088#define VLV_COUNTER_CONTROL _MMIO(0x138104)
49798eb2 7089#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
7090#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7091#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
7092#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7093#define VLV_RENDER_RC6_COUNT_EN (1<<0)
f0f59a00
VS
7094#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7095#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7096#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
9cc19be5 7097
f0f59a00
VS
7098#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7099#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7100#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7101#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
cce66a28 7102
f0f59a00 7103#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
8fd26859 7104#define GEN6_PCODE_READY (1<<31)
31643d54
BW
7105#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7106#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
7107#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7108#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 7109#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
7110#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7111#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7112#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7113#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7114#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
7115#define SKL_PCODE_CDCLK_CONTROL 0x7
7116#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7117#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
7118#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7119#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7120#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
7121#define GEN6_PCODE_READ_D_COMP 0x10
7122#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 7123#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 7124#define DISPLAY_IPS_CONTROL 0x19
93ee2920 7125#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
f0f59a00 7126#define GEN6_PCODE_DATA _MMIO(0x138128)
23b2f8bb 7127#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 7128#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
f0f59a00 7129#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
8fd26859 7130
f0f59a00 7131#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
4d85529d
BW
7132#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7133#define GEN6_RCn_MASK 7
7134#define GEN6_RC0 0
7135#define GEN6_RC3 2
7136#define GEN6_RC6 3
7137#define GEN6_RC7 4
7138
f0f59a00 7139#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
91bedd34
ŁD
7140#define GEN8_LSLICESTAT_MASK 0x7
7141
f0f59a00
VS
7142#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7143#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
5575f03a
JM
7144#define CHV_SS_PG_ENABLE (1<<1)
7145#define CHV_EU08_PG_ENABLE (1<<9)
7146#define CHV_EU19_PG_ENABLE (1<<17)
7147#define CHV_EU210_PG_ENABLE (1<<25)
7148
f0f59a00
VS
7149#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7150#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
5575f03a
JM
7151#define CHV_EU311_PG_ENABLE (1<<1)
7152
f0f59a00 7153#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
7f992aba 7154#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 7155#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 7156
f0f59a00
VS
7157#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7158#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
7f992aba
JM
7159#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7160#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7161#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7162#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7163#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7164#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7165#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7166#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7167
f0f59a00 7168#define GEN7_MISCCPCTL _MMIO(0x9424)
33a732f4
AD
7169#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7170#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7171#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7172#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7173
f0f59a00 7174#define GEN8_GARBCNTL _MMIO(0xB004)
245d9667
AS
7175#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7176
e3689190 7177/* IVYBRIDGE DPF */
f0f59a00 7178#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7179#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7180#define GEN7_PARITY_ERROR_VALID (1<<13)
7181#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7182#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7183#define GEN7_PARITY_ERROR_ROW(reg) \
7184 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7185#define GEN7_PARITY_ERROR_BANK(reg) \
7186 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7187#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7188 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7189#define GEN7_L3CDERRST1_ENABLE (1<<7)
7190
f0f59a00 7191#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7192#define GEN7_L3LOG_SIZE 0x80
7193
f0f59a00
VS
7194#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7195#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
12f3382b 7196#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7197#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7198#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7199#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7200
f0f59a00 7201#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
3ca5da43 7202#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7203#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7204
f0f59a00 7205#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
950b2aae 7206#define FLOW_CONTROL_ENABLE (1<<15)
c8966e10 7207#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7208#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7209
f0f59a00
VS
7210#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7211#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
8ab43976
JB
7212#define DOP_CLOCK_GATING_DISABLE (1<<0)
7213
f0f59a00 7214#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
f3fc4884
FJ
7215#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7216
f0f59a00 7217#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
6b6d5626
RB
7218#define GEN8_ST_PO_DISABLE (1<<13)
7219
f0f59a00 7220#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
94411593 7221#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7222#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7223#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7224#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7225
f0f59a00 7226#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
cac23df4 7227#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
bfd8ad4e 7228#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
cac23df4 7229
c46f111f 7230/* Audio */
f0f59a00 7231#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7232#define INTEL_AUDIO_DEVCL 0x808629FB
7233#define INTEL_AUDIO_DEVBLC 0x80862801
7234#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e 7235
f0f59a00 7236#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
c46f111f
JN
7237#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7238#define G4X_ELDV_DEVCTG (1 << 14)
7239#define G4X_ELD_ADDR_MASK (0xf << 5)
7240#define G4X_ELD_ACK (1 << 4)
f0f59a00 7241#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
e0dac65e 7242
c46f111f
JN
7243#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7244#define _IBX_HDMIW_HDMIEDID_B 0xE2150
f0f59a00
VS
7245#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7246 _IBX_HDMIW_HDMIEDID_B)
c46f111f
JN
7247#define _IBX_AUD_CNTL_ST_A 0xE20B4
7248#define _IBX_AUD_CNTL_ST_B 0xE21B4
f0f59a00
VS
7249#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7250 _IBX_AUD_CNTL_ST_B)
c46f111f
JN
7251#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7252#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7253#define IBX_ELD_ACK (1 << 4)
f0f59a00 7254#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
82910ac6
JN
7255#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7256#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7257
c46f111f
JN
7258#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7259#define _CPT_HDMIW_HDMIEDID_B 0xE5150
f0f59a00 7260#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
c46f111f
JN
7261#define _CPT_AUD_CNTL_ST_A 0xE50B4
7262#define _CPT_AUD_CNTL_ST_B 0xE51B4
f0f59a00
VS
7263#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7264#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
e0dac65e 7265
c46f111f
JN
7266#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7267#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
f0f59a00 7268#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
c46f111f
JN
7269#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7270#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
f0f59a00
VS
7271#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7272#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
9ca2fe73 7273
ae662d31
EA
7274/* These are the 4 32-bit write offset registers for each stream
7275 * output buffer. It determines the offset from the
7276 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7277 */
f0f59a00 7278#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
ae662d31 7279
c46f111f
JN
7280#define _IBX_AUD_CONFIG_A 0xe2000
7281#define _IBX_AUD_CONFIG_B 0xe2100
f0f59a00 7282#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
c46f111f
JN
7283#define _CPT_AUD_CONFIG_A 0xe5000
7284#define _CPT_AUD_CONFIG_B 0xe5100
f0f59a00 7285#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
c46f111f
JN
7286#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7287#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
f0f59a00 7288#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
9ca2fe73 7289
b6daa025
WF
7290#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7291#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7292#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7293#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7294#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7295#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 7296#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7297#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7298#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7299#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7300#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7301#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7302#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7303#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7304#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7305#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7306#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7307#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7308#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7309
9a78b6cc 7310/* HSW Audio */
c46f111f
JN
7311#define _HSW_AUD_CONFIG_A 0x65000
7312#define _HSW_AUD_CONFIG_B 0x65100
f0f59a00 7313#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
c46f111f
JN
7314
7315#define _HSW_AUD_MISC_CTRL_A 0x65010
7316#define _HSW_AUD_MISC_CTRL_B 0x65110
f0f59a00 7317#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
c46f111f
JN
7318
7319#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7320#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
f0f59a00 7321#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7322
7323/* Audio Digital Converter */
c46f111f
JN
7324#define _HSW_AUD_DIG_CNVT_1 0x65080
7325#define _HSW_AUD_DIG_CNVT_2 0x65180
f0f59a00 7326#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
c46f111f
JN
7327#define DIP_PORT_SEL_MASK 0x3
7328
7329#define _HSW_AUD_EDID_DATA_A 0x65050
7330#define _HSW_AUD_EDID_DATA_B 0x65150
f0f59a00 7331#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
c46f111f 7332
f0f59a00
VS
7333#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7334#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
82910ac6
JN
7335#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7336#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7337#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7338#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7339
f0f59a00 7340#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
632f3ab9
LH
7341#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7342
9eb3a752 7343/* HSW Power Wells */
f0f59a00
VS
7344#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7345#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7346#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7347#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
6aedd1f5
PZ
7348#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7349#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
f0f59a00 7350#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
9eb3a752
ED
7351#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7352#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6 7353#define HSW_PWR_WELL_FORCE_ON (1<<19)
f0f59a00 7354#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
9eb3a752 7355
94dd5138 7356/* SKL Fuse Status */
f0f59a00 7357#define SKL_FUSE_STATUS _MMIO(0x42000)
94dd5138
S
7358#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7359#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7360#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7361#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7362
e7e104c3 7363/* Per-pipe DDI Function Control */
086f8e84
VS
7364#define _TRANS_DDI_FUNC_CTL_A 0x60400
7365#define _TRANS_DDI_FUNC_CTL_B 0x61400
7366#define _TRANS_DDI_FUNC_CTL_C 0x62400
7367#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
f0f59a00 7368#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 7369
ad80a810 7370#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7371/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7372#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7373#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7374#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7375#define TRANS_DDI_PORT_NONE (0<<28)
7376#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7377#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7378#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7379#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7380#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7381#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7382#define TRANS_DDI_BPC_MASK (7<<20)
7383#define TRANS_DDI_BPC_8 (0<<20)
7384#define TRANS_DDI_BPC_10 (1<<20)
7385#define TRANS_DDI_BPC_6 (2<<20)
7386#define TRANS_DDI_BPC_12 (3<<20)
7387#define TRANS_DDI_PVSYNC (1<<17)
7388#define TRANS_DDI_PHSYNC (1<<16)
7389#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7390#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7391#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7392#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7393#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7394#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7395#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7396
0e87f667 7397/* DisplayPort Transport Control */
086f8e84
VS
7398#define _DP_TP_CTL_A 0x64040
7399#define _DP_TP_CTL_B 0x64140
f0f59a00 7400#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
7401#define DP_TP_CTL_ENABLE (1<<31)
7402#define DP_TP_CTL_MODE_SST (0<<27)
7403#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7404#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7405#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7406#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7407#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7408#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7409#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7410#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7411#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7412#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7413#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7414
e411b2c1 7415/* DisplayPort Transport Status */
086f8e84
VS
7416#define _DP_TP_STATUS_A 0x64044
7417#define _DP_TP_STATUS_B 0x64144
f0f59a00 7418#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
7419#define DP_TP_STATUS_IDLE_DONE (1<<25)
7420#define DP_TP_STATUS_ACT_SENT (1<<24)
7421#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7422#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7423#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7424#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7425#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7426
03f896a1 7427/* DDI Buffer Control */
086f8e84
VS
7428#define _DDI_BUF_CTL_A 0x64000
7429#define _DDI_BUF_CTL_B 0x64100
f0f59a00 7430#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 7431#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7432#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7433#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7434#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7435#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7436#define DDI_A_4_LANES (1<<4)
17aa6be9 7437#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7438#define DDI_PORT_WIDTH_MASK (7 << 1)
7439#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7440#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7441
bb879a44 7442/* DDI Buffer Translations */
086f8e84
VS
7443#define _DDI_BUF_TRANS_A 0x64E00
7444#define _DDI_BUF_TRANS_B 0x64E60
f0f59a00
VS
7445#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7446#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 7447
7501a4d8
ED
7448/* Sideband Interface (SBI) is programmed indirectly, via
7449 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7450 * which contains the payload */
f0f59a00
VS
7451#define SBI_ADDR _MMIO(0xC6000)
7452#define SBI_DATA _MMIO(0xC6004)
7453#define SBI_CTL_STAT _MMIO(0xC6008)
988d6ee8
PZ
7454#define SBI_CTL_DEST_ICLK (0x0<<16)
7455#define SBI_CTL_DEST_MPHY (0x1<<16)
7456#define SBI_CTL_OP_IORD (0x2<<8)
7457#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7458#define SBI_CTL_OP_CRRD (0x6<<8)
7459#define SBI_CTL_OP_CRWR (0x7<<8)
7460#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7461#define SBI_RESPONSE_SUCCESS (0x0<<1)
7462#define SBI_BUSY (0x1<<0)
7463#define SBI_READY (0x0<<0)
52f025ef 7464
ccf1c867 7465/* SBI offsets */
f7be2c21 7466#define SBI_SSCDIVINTPHASE 0x0200
5e49cea6 7467#define SBI_SSCDIVINTPHASE6 0x0600
8802e5b6
VS
7468#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7469#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
ccf1c867 7470#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
8802e5b6
VS
7471#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7472#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
ccf1c867 7473#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7474#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7475#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
f7be2c21 7476#define SBI_SSCDITHPHASE 0x0204
5e49cea6 7477#define SBI_SSCCTL 0x020c
ccf1c867 7478#define SBI_SSCCTL6 0x060C
dde86e2d 7479#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7480#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867 7481#define SBI_SSCAUXDIV6 0x0610
8802e5b6
VS
7482#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7483#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
ccf1c867 7484#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7485#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7486#define SBI_GEN0 0x1f00
7487#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7488
52f025ef 7489/* LPT PIXCLK_GATE */
f0f59a00 7490#define PIXCLK_GATE _MMIO(0xC6020)
745ca3be
PZ
7491#define PIXCLK_GATE_UNGATE (1<<0)
7492#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7493
e93ea06a 7494/* SPLL */
f0f59a00 7495#define SPLL_CTL _MMIO(0x46020)
e93ea06a 7496#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7497#define SPLL_PLL_SSC (1<<28)
7498#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7499#define SPLL_PLL_LCPLL (3<<28)
7500#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7501#define SPLL_PLL_FREQ_810MHz (0<<26)
7502#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7503#define SPLL_PLL_FREQ_2700MHz (2<<26)
7504#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7505
4dffc404 7506/* WRPLL */
086f8e84
VS
7507#define _WRPLL_CTL1 0x46040
7508#define _WRPLL_CTL2 0x46060
f0f59a00 7509#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 7510#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7511#define WRPLL_PLL_SSC (1<<28)
7512#define WRPLL_PLL_NON_SSC (2<<28)
7513#define WRPLL_PLL_LCPLL (3<<28)
7514#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7515/* WRPLL divider programming */
5e49cea6 7516#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7517#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7518#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7519#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7520#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7521#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7522#define WRPLL_DIVIDER_FB_SHIFT 16
7523#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7524
fec9181c 7525/* Port clock selection */
086f8e84
VS
7526#define _PORT_CLK_SEL_A 0x46100
7527#define _PORT_CLK_SEL_B 0x46104
f0f59a00 7528#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
7529#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7530#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7531#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7532#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7533#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7534#define PORT_CLK_SEL_WRPLL1 (4<<29)
7535#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7536#define PORT_CLK_SEL_NONE (7<<29)
11578553 7537#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7538
bb523fc0 7539/* Transcoder clock selection */
086f8e84
VS
7540#define _TRANS_CLK_SEL_A 0x46140
7541#define _TRANS_CLK_SEL_B 0x46144
f0f59a00 7542#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
7543/* For each transcoder, we need to select the corresponding port clock */
7544#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 7545#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 7546
7f1052a8
VS
7547#define CDCLK_FREQ _MMIO(0x46200)
7548
086f8e84
VS
7549#define _TRANSA_MSA_MISC 0x60410
7550#define _TRANSB_MSA_MISC 0x61410
7551#define _TRANSC_MSA_MISC 0x62410
7552#define _TRANS_EDP_MSA_MISC 0x6f410
f0f59a00 7553#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
a57c774a 7554
c9809791
PZ
7555#define TRANS_MSA_SYNC_CLK (1<<0)
7556#define TRANS_MSA_6_BPC (0<<5)
7557#define TRANS_MSA_8_BPC (1<<5)
7558#define TRANS_MSA_10_BPC (2<<5)
7559#define TRANS_MSA_12_BPC (3<<5)
7560#define TRANS_MSA_16_BPC (4<<5)
dae84799 7561
90e8d31c 7562/* LCPLL Control */
f0f59a00 7563#define LCPLL_CTL _MMIO(0x130040)
90e8d31c
ED
7564#define LCPLL_PLL_DISABLE (1<<31)
7565#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7566#define LCPLL_CLK_FREQ_MASK (3<<26)
7567#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7568#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7569#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7570#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7571#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7572#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7573#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7574#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7575#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7576#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7577
326ac39b
S
7578/*
7579 * SKL Clocks
7580 */
7581
7582/* CDCLK_CTL */
f0f59a00 7583#define CDCLK_CTL _MMIO(0x46000)
326ac39b
S
7584#define CDCLK_FREQ_SEL_MASK (3<<26)
7585#define CDCLK_FREQ_450_432 (0<<26)
7586#define CDCLK_FREQ_540 (1<<26)
7587#define CDCLK_FREQ_337_308 (2<<26)
7588#define CDCLK_FREQ_675_617 (3<<26)
f8437dd1
VK
7589#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7590#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7591#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7592#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7593#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7fe62757
VS
7594#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7595#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
f8437dd1 7596#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7fe62757 7597#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
f8437dd1 7598
326ac39b 7599/* LCPLL_CTL */
f0f59a00
VS
7600#define LCPLL1_CTL _MMIO(0x46010)
7601#define LCPLL2_CTL _MMIO(0x46014)
326ac39b
S
7602#define LCPLL_PLL_ENABLE (1<<31)
7603
7604/* DPLL control1 */
f0f59a00 7605#define DPLL_CTRL1 _MMIO(0x6C058)
326ac39b
S
7606#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7607#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7608#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7609#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7610#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7611#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7612#define DPLL_CTRL1_LINK_RATE_2700 0
7613#define DPLL_CTRL1_LINK_RATE_1350 1
7614#define DPLL_CTRL1_LINK_RATE_810 2
7615#define DPLL_CTRL1_LINK_RATE_1620 3
7616#define DPLL_CTRL1_LINK_RATE_1080 4
7617#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7618
7619/* DPLL control2 */
f0f59a00 7620#define DPLL_CTRL2 _MMIO(0x6C05C)
68d97538 7621#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 7622#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7623#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 7624#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
7625#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7626
7627/* DPLL Status */
f0f59a00 7628#define DPLL_STATUS _MMIO(0x6C060)
326ac39b
S
7629#define DPLL_LOCK(id) (1<<((id)*8))
7630
7631/* DPLL cfg */
086f8e84
VS
7632#define _DPLL1_CFGCR1 0x6C040
7633#define _DPLL2_CFGCR1 0x6C048
7634#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
7635#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7636#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 7637#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
7638#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7639
086f8e84
VS
7640#define _DPLL1_CFGCR2 0x6C044
7641#define _DPLL2_CFGCR2 0x6C04C
7642#define _DPLL3_CFGCR2 0x6C054
326ac39b 7643#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
7644#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7645#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 7646#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 7647#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
7648#define DPLL_CFGCR2_KDIV_5 (0<<5)
7649#define DPLL_CFGCR2_KDIV_2 (1<<5)
7650#define DPLL_CFGCR2_KDIV_3 (2<<5)
7651#define DPLL_CFGCR2_KDIV_1 (3<<5)
7652#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 7653#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
7654#define DPLL_CFGCR2_PDIV_1 (0<<2)
7655#define DPLL_CFGCR2_PDIV_2 (1<<2)
7656#define DPLL_CFGCR2_PDIV_3 (2<<2)
7657#define DPLL_CFGCR2_PDIV_7 (4<<2)
7658#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7659
da3b891b 7660#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
f0f59a00 7661#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 7662
f8437dd1 7663/* BXT display engine PLL */
f0f59a00 7664#define BXT_DE_PLL_CTL _MMIO(0x6d000)
f8437dd1
VK
7665#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7666#define BXT_DE_PLL_RATIO_MASK 0xff
7667
f0f59a00 7668#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
f8437dd1
VK
7669#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7670#define BXT_DE_PLL_LOCK (1 << 30)
7671
664326f8 7672/* GEN9 DC */
f0f59a00 7673#define DC_STATE_EN _MMIO(0x45504)
13ae3a0d 7674#define DC_STATE_DISABLE 0
664326f8
SK
7675#define DC_STATE_EN_UPTO_DC5 (1<<0)
7676#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7677#define DC_STATE_EN_UPTO_DC6 (2<<0)
7678#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7679
f0f59a00 7680#define DC_STATE_DEBUG _MMIO(0x45520)
5b076889 7681#define DC_STATE_DEBUG_MASK_CORES (1<<0)
6b457d31
SK
7682#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7683
9ccd5aeb
PZ
7684/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7685 * since on HSW we can't write to it using I915_WRITE. */
f0f59a00
VS
7686#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7687#define D_COMP_BDW _MMIO(0x138144)
be256dc7
PZ
7688#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7689#define D_COMP_COMP_FORCE (1<<8)
7690#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7691
69e94b7e 7692/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
7693#define _PIPE_WM_LINETIME_A 0x45270
7694#define _PIPE_WM_LINETIME_B 0x45274
f0f59a00 7695#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
5e49cea6
PZ
7696#define PIPE_WM_LINETIME_MASK (0x1ff)
7697#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7698#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7699#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7700
7701/* SFUSE_STRAP */
f0f59a00 7702#define SFUSE_STRAP _MMIO(0xc2014)
658ac4c6
DL
7703#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7704#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
65e472e4 7705#define SFUSE_STRAP_CRT_DISABLED (1<<6)
96d6e350
ED
7706#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7707#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7708#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7709
f0f59a00 7710#define WM_MISC _MMIO(0x45260)
801bcfff
PZ
7711#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7712
f0f59a00 7713#define WM_DBG _MMIO(0x45280)
1544d9d5
ED
7714#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7715#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7716#define WM_DBG_DISALLOW_SPRITE (1<<2)
7717
86d3efce
VS
7718/* pipe CSC */
7719#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7720#define _PIPE_A_CSC_COEFF_BY 0x49014
7721#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7722#define _PIPE_A_CSC_COEFF_BU 0x4901c
7723#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7724#define _PIPE_A_CSC_COEFF_BV 0x49024
7725#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7726#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7727#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7728#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7729#define _PIPE_A_CSC_PREOFF_HI 0x49030
7730#define _PIPE_A_CSC_PREOFF_ME 0x49034
7731#define _PIPE_A_CSC_PREOFF_LO 0x49038
7732#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7733#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7734#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7735
7736#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7737#define _PIPE_B_CSC_COEFF_BY 0x49114
7738#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7739#define _PIPE_B_CSC_COEFF_BU 0x4911c
7740#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7741#define _PIPE_B_CSC_COEFF_BV 0x49124
7742#define _PIPE_B_CSC_MODE 0x49128
7743#define _PIPE_B_CSC_PREOFF_HI 0x49130
7744#define _PIPE_B_CSC_PREOFF_ME 0x49134
7745#define _PIPE_B_CSC_PREOFF_LO 0x49138
7746#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7747#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7748#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7749
f0f59a00
VS
7750#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7751#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7752#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7753#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7754#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7755#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7756#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7757#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7758#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7759#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7760#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7761#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7762#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
86d3efce 7763
82cf435b
LL
7764/* pipe degamma/gamma LUTs on IVB+ */
7765#define _PAL_PREC_INDEX_A 0x4A400
7766#define _PAL_PREC_INDEX_B 0x4AC00
7767#define _PAL_PREC_INDEX_C 0x4B400
7768#define PAL_PREC_10_12_BIT (0 << 31)
7769#define PAL_PREC_SPLIT_MODE (1 << 31)
7770#define PAL_PREC_AUTO_INCREMENT (1 << 15)
7771#define _PAL_PREC_DATA_A 0x4A404
7772#define _PAL_PREC_DATA_B 0x4AC04
7773#define _PAL_PREC_DATA_C 0x4B404
7774#define _PAL_PREC_GC_MAX_A 0x4A410
7775#define _PAL_PREC_GC_MAX_B 0x4AC10
7776#define _PAL_PREC_GC_MAX_C 0x4B410
7777#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7778#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7779#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7780
7781#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7782#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7783#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7784#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7785
29dc3739
LL
7786/* pipe CSC & degamma/gamma LUTs on CHV */
7787#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7788#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7789#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7790#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7791#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7792#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7793#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7794#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7795#define CGM_PIPE_MODE_GAMMA (1 << 2)
7796#define CGM_PIPE_MODE_CSC (1 << 1)
7797#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7798
7799#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7800#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7801#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7802#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7803#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7804#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7805#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7806#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7807
7808#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7809#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7810#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7811#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7812#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7813#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7814#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7815#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7816
e7d7cad0
JN
7817/* MIPI DSI registers */
7818
7819#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
f0f59a00 7820#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
3230bf14 7821
11b8e4f5
SS
7822/* BXT MIPI clock controls */
7823#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7824
f0f59a00 7825#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
11b8e4f5
SS
7826#define BXT_MIPI1_DIV_SHIFT 26
7827#define BXT_MIPI2_DIV_SHIFT 10
7828#define BXT_MIPI_DIV_SHIFT(port) \
7829 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7830 BXT_MIPI2_DIV_SHIFT)
782d25ca 7831
11b8e4f5 7832/* TX control divider to select actual TX clock output from (8x/var) */
782d25ca
D
7833#define BXT_MIPI1_TX_ESCLK_SHIFT 26
7834#define BXT_MIPI2_TX_ESCLK_SHIFT 10
11b8e4f5
SS
7835#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7836 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7837 BXT_MIPI2_TX_ESCLK_SHIFT)
782d25ca
D
7838#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7839#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
11b8e4f5
SS
7840#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7841 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
782d25ca
D
7842 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7843#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7844 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7845/* RX upper control divider to select actual RX clock output from 8x */
7846#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7847#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7848#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7849 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7850 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7851#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7852#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7853#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7854 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7855 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7856#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7857 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7858/* 8/3X divider to select the actual 8/3X clock output from 8x */
7859#define BXT_MIPI1_8X_BY3_SHIFT 19
7860#define BXT_MIPI2_8X_BY3_SHIFT 3
7861#define BXT_MIPI_8X_BY3_SHIFT(port) \
7862 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7863 BXT_MIPI2_8X_BY3_SHIFT)
7864#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7865#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7866#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7867 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7868 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7869#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7870 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7871/* RX lower control divider to select actual RX clock output from 8x */
7872#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7873#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7874#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7875 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7876 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7877#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7878#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7879#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7880 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7881 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7882#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7883 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7884
7885#define RX_DIVIDER_BIT_1_2 0x3
7886#define RX_DIVIDER_BIT_3_4 0xC
11b8e4f5 7887
d2e08c0f
SS
7888/* BXT MIPI mode configure */
7889#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7890#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
f0f59a00 7891#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7892 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7893
7894#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7895#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
f0f59a00 7896#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7897 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7898
7899#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7900#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
f0f59a00 7901#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
d2e08c0f
SS
7902 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7903
f0f59a00 7904#define BXT_DSI_PLL_CTL _MMIO(0x161000)
cfe01a5e
SS
7905#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7906#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7907#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7908#define BXT_DSIC_16X_BY2 (1 << 10)
7909#define BXT_DSIC_16X_BY3 (2 << 10)
7910#define BXT_DSIC_16X_BY4 (3 << 10)
db18b6a6 7911#define BXT_DSIC_16X_MASK (3 << 10)
cfe01a5e
SS
7912#define BXT_DSIA_16X_BY2 (1 << 8)
7913#define BXT_DSIA_16X_BY3 (2 << 8)
7914#define BXT_DSIA_16X_BY4 (3 << 8)
db18b6a6 7915#define BXT_DSIA_16X_MASK (3 << 8)
cfe01a5e
SS
7916#define BXT_DSI_FREQ_SEL_SHIFT 8
7917#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7918
7919#define BXT_DSI_PLL_RATIO_MAX 0x7D
7920#define BXT_DSI_PLL_RATIO_MIN 0x22
7921#define BXT_DSI_PLL_RATIO_MASK 0xFF
61ad9928 7922#define BXT_REF_CLOCK_KHZ 19200
cfe01a5e 7923
f0f59a00 7924#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
cfe01a5e
SS
7925#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7926#define BXT_DSI_PLL_LOCKED (1 << 30)
7927
3230bf14 7928#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0 7929#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
f0f59a00 7930#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
7931
7932 /* BXT port control */
7933#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7934#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
f0f59a00 7935#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
37ab0810 7936
e7d7cad0 7937#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7938#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7939#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7940#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7941#define DUAL_LINK_MODE_MASK (1 << 26)
7942#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7943#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7944#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7945#define FLOPPED_HSTX (1 << 23)
7946#define DE_INVERT (1 << 19) /* XXX */
7947#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7948#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7949#define AFE_LATCHOUT (1 << 17)
7950#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7951#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7952#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7953#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7954#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7955#define CSB_SHIFT 9
7956#define CSB_MASK (3 << 9)
7957#define CSB_20MHZ (0 << 9)
7958#define CSB_10MHZ (1 << 9)
7959#define CSB_40MHZ (2 << 9)
7960#define BANDGAP_MASK (1 << 8)
7961#define BANDGAP_PNW_CIRCUIT (0 << 8)
7962#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7963#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7964#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7965#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7966#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7967#define TEARING_EFFECT_MASK (3 << 2)
7968#define TEARING_EFFECT_OFF (0 << 2)
7969#define TEARING_EFFECT_DSI (1 << 2)
7970#define TEARING_EFFECT_GPIO (2 << 2)
7971#define LANE_CONFIGURATION_SHIFT 0
7972#define LANE_CONFIGURATION_MASK (3 << 0)
7973#define LANE_CONFIGURATION_4LANE (0 << 0)
7974#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7975#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7976
7977#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0 7978#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
f0f59a00 7979#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7980#define TEARING_EFFECT_DELAY_SHIFT 0
7981#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7982
7983/* XXX: all bits reserved */
4ad83e94 7984#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7985
7986/* MIPI DSI Controller and D-PHY registers */
7987
4ad83e94 7988#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0 7989#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
f0f59a00 7990#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
3230bf14
JN
7991#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7992#define ULPS_STATE_MASK (3 << 1)
7993#define ULPS_STATE_ENTER (2 << 1)
7994#define ULPS_STATE_EXIT (1 << 1)
7995#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7996#define DEVICE_READY (1 << 0)
7997
4ad83e94 7998#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0 7999#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
f0f59a00 8000#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
4ad83e94 8001#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0 8002#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
f0f59a00 8003#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
3230bf14
JN
8004#define TEARING_EFFECT (1 << 31)
8005#define SPL_PKT_SENT_INTERRUPT (1 << 30)
8006#define GEN_READ_DATA_AVAIL (1 << 29)
8007#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
8008#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
8009#define RX_PROT_VIOLATION (1 << 26)
8010#define RX_INVALID_TX_LENGTH (1 << 25)
8011#define ACK_WITH_NO_ERROR (1 << 24)
8012#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8013#define LP_RX_TIMEOUT (1 << 22)
8014#define HS_TX_TIMEOUT (1 << 21)
8015#define DPI_FIFO_UNDERRUN (1 << 20)
8016#define LOW_CONTENTION (1 << 19)
8017#define HIGH_CONTENTION (1 << 18)
8018#define TXDSI_VC_ID_INVALID (1 << 17)
8019#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8020#define TXCHECKSUM_ERROR (1 << 15)
8021#define TXECC_MULTIBIT_ERROR (1 << 14)
8022#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8023#define TXFALSE_CONTROL_ERROR (1 << 12)
8024#define RXDSI_VC_ID_INVALID (1 << 11)
8025#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8026#define RXCHECKSUM_ERROR (1 << 9)
8027#define RXECC_MULTIBIT_ERROR (1 << 8)
8028#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8029#define RXFALSE_CONTROL_ERROR (1 << 6)
8030#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8031#define RX_LP_TX_SYNC_ERROR (1 << 4)
8032#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8033#define RXEOT_SYNC_ERROR (1 << 2)
8034#define RXSOT_SYNC_ERROR (1 << 1)
8035#define RXSOT_ERROR (1 << 0)
8036
4ad83e94 8037#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0 8038#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
f0f59a00 8039#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
8040#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8041#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8042#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8043#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8044#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8045#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8046#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8047#define VID_MODE_FORMAT_MASK (0xf << 7)
8048#define VID_MODE_NOT_SUPPORTED (0 << 7)
8049#define VID_MODE_FORMAT_RGB565 (1 << 7)
42c151e6
JN
8050#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8051#define VID_MODE_FORMAT_RGB666 (3 << 7)
3230bf14
JN
8052#define VID_MODE_FORMAT_RGB888 (4 << 7)
8053#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8054#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8055#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8056#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8057#define DATA_LANES_PRG_REG_SHIFT 0
8058#define DATA_LANES_PRG_REG_MASK (7 << 0)
8059
4ad83e94 8060#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0 8061#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
f0f59a00 8062#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
8063#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8064
4ad83e94 8065#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0 8066#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
f0f59a00 8067#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
8068#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8069
4ad83e94 8070#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0 8071#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
f0f59a00 8072#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
8073#define TURN_AROUND_TIMEOUT_MASK 0x3f
8074
4ad83e94 8075#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0 8076#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
f0f59a00 8077#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
8078#define DEVICE_RESET_TIMER_MASK 0xffff
8079
4ad83e94 8080#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0 8081#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
f0f59a00 8082#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
3230bf14
JN
8083#define VERTICAL_ADDRESS_SHIFT 16
8084#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8085#define HORIZONTAL_ADDRESS_SHIFT 0
8086#define HORIZONTAL_ADDRESS_MASK 0xffff
8087
4ad83e94 8088#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0 8089#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
f0f59a00 8090#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
8091#define DBI_FIFO_EMPTY_HALF (0 << 0)
8092#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8093#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8094
8095/* regs below are bits 15:0 */
4ad83e94 8096#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0 8097#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
f0f59a00 8098#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 8099
4ad83e94 8100#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0 8101#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
f0f59a00 8102#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
3230bf14 8103
4ad83e94 8104#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0 8105#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
f0f59a00 8106#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
3230bf14 8107
4ad83e94 8108#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0 8109#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
f0f59a00 8110#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 8111
4ad83e94 8112#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0 8113#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
f0f59a00 8114#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 8115
4ad83e94 8116#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0 8117#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
f0f59a00 8118#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
3230bf14 8119
4ad83e94 8120#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0 8121#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
f0f59a00 8122#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
3230bf14 8123
4ad83e94 8124#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0 8125#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
f0f59a00 8126#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 8127
3230bf14
JN
8128/* regs above are bits 15:0 */
8129
4ad83e94 8130#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0 8131#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
f0f59a00 8132#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
3230bf14
JN
8133#define DPI_LP_MODE (1 << 6)
8134#define BACKLIGHT_OFF (1 << 5)
8135#define BACKLIGHT_ON (1 << 4)
8136#define COLOR_MODE_OFF (1 << 3)
8137#define COLOR_MODE_ON (1 << 2)
8138#define TURN_ON (1 << 1)
8139#define SHUTDOWN (1 << 0)
8140
4ad83e94 8141#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0 8142#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
f0f59a00 8143#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
3230bf14
JN
8144#define COMMAND_BYTE_SHIFT 0
8145#define COMMAND_BYTE_MASK (0x3f << 0)
8146
4ad83e94 8147#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0 8148#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
f0f59a00 8149#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
3230bf14
JN
8150#define MASTER_INIT_TIMER_SHIFT 0
8151#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8152
4ad83e94 8153#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0 8154#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
f0f59a00 8155#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
e7d7cad0 8156 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
8157#define MAX_RETURN_PKT_SIZE_SHIFT 0
8158#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8159
4ad83e94 8160#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0 8161#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
f0f59a00 8162#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
8163#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8164#define DISABLE_VIDEO_BTA (1 << 3)
8165#define IP_TG_CONFIG (1 << 2)
8166#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8167#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8168#define VIDEO_MODE_BURST (3 << 0)
8169
4ad83e94 8170#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0 8171#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
f0f59a00 8172#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
f90e8c36
JN
8173#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8174#define BXT_DPHY_DEFEATURE_EN (1 << 8)
3230bf14
JN
8175#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8176#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8177#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8178#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8179#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8180#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8181#define CLOCKSTOP (1 << 1)
8182#define EOT_DISABLE (1 << 0)
8183
4ad83e94 8184#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0 8185#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
f0f59a00 8186#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
3230bf14
JN
8187#define LP_BYTECLK_SHIFT 0
8188#define LP_BYTECLK_MASK (0xffff << 0)
8189
8190/* bits 31:0 */
4ad83e94 8191#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0 8192#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
f0f59a00 8193#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
3230bf14
JN
8194
8195/* bits 31:0 */
4ad83e94 8196#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0 8197#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
f0f59a00 8198#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
3230bf14 8199
4ad83e94 8200#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0 8201#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
f0f59a00 8202#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
4ad83e94 8203#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0 8204#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
f0f59a00 8205#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
3230bf14
JN
8206#define LONG_PACKET_WORD_COUNT_SHIFT 8
8207#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8208#define SHORT_PACKET_PARAM_SHIFT 8
8209#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8210#define VIRTUAL_CHANNEL_SHIFT 6
8211#define VIRTUAL_CHANNEL_MASK (3 << 6)
8212#define DATA_TYPE_SHIFT 0
395b2913 8213#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
8214/* data type values, see include/video/mipi_display.h */
8215
4ad83e94 8216#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0 8217#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
f0f59a00 8218#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
8219#define DPI_FIFO_EMPTY (1 << 28)
8220#define DBI_FIFO_EMPTY (1 << 27)
8221#define LP_CTRL_FIFO_EMPTY (1 << 26)
8222#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8223#define LP_CTRL_FIFO_FULL (1 << 24)
8224#define HS_CTRL_FIFO_EMPTY (1 << 18)
8225#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8226#define HS_CTRL_FIFO_FULL (1 << 16)
8227#define LP_DATA_FIFO_EMPTY (1 << 10)
8228#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8229#define LP_DATA_FIFO_FULL (1 << 8)
8230#define HS_DATA_FIFO_EMPTY (1 << 2)
8231#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8232#define HS_DATA_FIFO_FULL (1 << 0)
8233
4ad83e94 8234#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0 8235#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
f0f59a00 8236#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
8237#define DBI_HS_LP_MODE_MASK (1 << 0)
8238#define DBI_LP_MODE (1 << 0)
8239#define DBI_HS_MODE (0 << 0)
8240
4ad83e94 8241#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0 8242#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
f0f59a00 8243#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
3230bf14
JN
8244#define EXIT_ZERO_COUNT_SHIFT 24
8245#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8246#define TRAIL_COUNT_SHIFT 16
8247#define TRAIL_COUNT_MASK (0x1f << 16)
8248#define CLK_ZERO_COUNT_SHIFT 8
8249#define CLK_ZERO_COUNT_MASK (0xff << 8)
8250#define PREPARE_COUNT_SHIFT 0
8251#define PREPARE_COUNT_MASK (0x3f << 0)
8252
8253/* bits 31:0 */
4ad83e94 8254#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0 8255#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
f0f59a00
VS
8256#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
8257
8258#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8259#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8260#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
8261#define LP_HS_SSW_CNT_SHIFT 16
8262#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8263#define HS_LP_PWR_SW_CNT_SHIFT 0
8264#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8265
4ad83e94 8266#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0 8267#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
f0f59a00 8268#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
8269#define STOP_STATE_STALL_COUNTER_SHIFT 0
8270#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8271
4ad83e94 8272#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0 8273#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
f0f59a00 8274#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 8275#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0 8276#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
f0f59a00 8277#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
3230bf14
JN
8278#define RX_CONTENTION_DETECTED (1 << 0)
8279
8280/* XXX: only pipe A ?!? */
4ad83e94 8281#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
8282#define DBI_TYPEC_ENABLE (1 << 31)
8283#define DBI_TYPEC_WIP (1 << 30)
8284#define DBI_TYPEC_OPTION_SHIFT 28
8285#define DBI_TYPEC_OPTION_MASK (3 << 28)
8286#define DBI_TYPEC_FREQ_SHIFT 24
8287#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8288#define DBI_TYPEC_OVERRIDE (1 << 8)
8289#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8290#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8291
8292
8293/* MIPI adapter registers */
8294
4ad83e94 8295#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0 8296#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
f0f59a00 8297#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
3230bf14
JN
8298#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8299#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8300#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8301#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8302#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8303#define READ_REQUEST_PRIORITY_SHIFT 3
8304#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8305#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8306#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8307#define RGB_FLIP_TO_BGR (1 << 2)
8308
6b93e9c8 8309#define BXT_PIPE_SELECT_SHIFT 7
d2e08c0f 8310#define BXT_PIPE_SELECT_MASK (7 << 7)
56c48978 8311#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
d2e08c0f 8312
4ad83e94 8313#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0 8314#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
f0f59a00 8315#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
3230bf14
JN
8316#define DATA_MEM_ADDRESS_SHIFT 5
8317#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8318#define DATA_VALID (1 << 0)
8319
4ad83e94 8320#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0 8321#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
f0f59a00 8322#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
3230bf14
JN
8323#define DATA_LENGTH_SHIFT 0
8324#define DATA_LENGTH_MASK (0xfffff << 0)
8325
4ad83e94 8326#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0 8327#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
f0f59a00 8328#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
8329#define COMMAND_MEM_ADDRESS_SHIFT 5
8330#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8331#define AUTO_PWG_ENABLE (1 << 2)
8332#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8333#define COMMAND_VALID (1 << 0)
8334
4ad83e94 8335#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0 8336#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
f0f59a00 8337#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
3230bf14
JN
8338#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8339#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8340
4ad83e94 8341#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0 8342#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
f0f59a00 8343#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
3230bf14 8344
4ad83e94 8345#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0 8346#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
f0f59a00 8347#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
8348#define READ_DATA_VALID(n) (1 << (n))
8349
a57c774a 8350/* For UMS only (deprecated): */
5c969aa7
DL
8351#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8352#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 8353
3bbaba0c 8354/* MOCS (Memory Object Control State) registers */
f0f59a00 8355#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 8356
f0f59a00
VS
8357#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8358#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8359#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8360#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8361#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 8362
d5165ebd
TG
8363/* gamt regs */
8364#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8365#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8366#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8367#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8368#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8369
585fb111 8370#endif /* _I915_REG_H_ */
This page took 1.481396 seconds and 5 git commands to generate.