drm/i915: PLL defines for VLV
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
07b7ddd9
JB
81#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
5eb719cd
DV
89#define GEN6_MBCTL 0x0907c
90#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
91#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
92#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
93#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
94#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
95
cff458c2
EA
96#define GEN6_GDRST 0x941c
97#define GEN6_GRDOM_FULL (1 << 0)
98#define GEN6_GRDOM_RENDER (1 << 1)
99#define GEN6_GRDOM_MEDIA (1 << 2)
100#define GEN6_GRDOM_BLT (1 << 3)
101
1d2a314c
DV
102/* PPGTT stuff */
103#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
104
105#define GEN6_PDE_VALID (1 << 0)
106#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
107/* gen6+ has bit 11-4 for physical addr bit 39-32 */
108#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
109
110#define GEN6_PTE_VALID (1 << 0)
111#define GEN6_PTE_UNCACHED (1 << 1)
112#define GEN6_PTE_CACHE_LLC (2 << 1)
113#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
114#define GEN6_PTE_CACHE_BITS (3 << 1)
115#define GEN6_PTE_GFDT (1 << 3)
116#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
117
5eb719cd
DV
118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
125#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
126#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
127
585fb111
JB
128/* VGA stuff */
129
130#define VGA_ST01_MDA 0x3ba
131#define VGA_ST01_CGA 0x3da
132
133#define VGA_MSR_WRITE 0x3c2
134#define VGA_MSR_READ 0x3cc
135#define VGA_MSR_MEM_EN (1<<1)
136#define VGA_MSR_CGA_MODE (1<<0)
137
138#define VGA_SR_INDEX 0x3c4
139#define VGA_SR_DATA 0x3c5
140
141#define VGA_AR_INDEX 0x3c0
142#define VGA_AR_VID_EN (1<<5)
143#define VGA_AR_DATA_WRITE 0x3c0
144#define VGA_AR_DATA_READ 0x3c1
145
146#define VGA_GR_INDEX 0x3ce
147#define VGA_GR_DATA 0x3cf
148/* GR05 */
149#define VGA_GR_MEM_READ_MODE_SHIFT 3
150#define VGA_GR_MEM_READ_MODE_PLANE 1
151/* GR06 */
152#define VGA_GR_MEM_MODE_MASK 0xc
153#define VGA_GR_MEM_MODE_SHIFT 2
154#define VGA_GR_MEM_A0000_AFFFF 0
155#define VGA_GR_MEM_A0000_BFFFF 1
156#define VGA_GR_MEM_B0000_B7FFF 2
157#define VGA_GR_MEM_B0000_BFFFF 3
158
159#define VGA_DACMASK 0x3c6
160#define VGA_DACRX 0x3c7
161#define VGA_DACWX 0x3c8
162#define VGA_DACDATA 0x3c9
163
164#define VGA_CR_INDEX_MDA 0x3b4
165#define VGA_CR_DATA_MDA 0x3b5
166#define VGA_CR_INDEX_CGA 0x3d4
167#define VGA_CR_DATA_CGA 0x3d5
168
169/*
170 * Memory interface instructions used by the kernel
171 */
172#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
173
174#define MI_NOOP MI_INSTR(0, 0)
175#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
176#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 177#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
178#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
179#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
180#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
181#define MI_FLUSH MI_INSTR(0x04, 0)
182#define MI_READ_FLUSH (1 << 0)
183#define MI_EXE_FLUSH (1 << 1)
184#define MI_NO_WRITE_FLUSH (1 << 2)
185#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
186#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 187#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 188#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
189#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
190#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 191#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 192#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
193#define MI_OVERLAY_CONTINUE (0x0<<21)
194#define MI_OVERLAY_ON (0x1<<21)
195#define MI_OVERLAY_OFF (0x2<<21)
585fb111 196#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 197#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 198#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 199#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
200#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
201#define MI_MM_SPACE_GTT (1<<8)
202#define MI_MM_SPACE_PHYSICAL (0<<8)
203#define MI_SAVE_EXT_STATE_EN (1<<3)
204#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 205#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 206#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
207#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
208#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
209#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
210#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
211/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
212 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
213 * simply ignores the register load under certain conditions.
214 * - One can actually load arbitrary many arbitrary registers: Simply issue x
215 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
216 */
217#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
218#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
219#define MI_INVALIDATE_TLB (1<<18)
220#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
221#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
222#define MI_BATCH_NON_SECURE (1)
223#define MI_BATCH_NON_SECURE_I965 (1<<8)
224#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
225#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
226#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
227#define MI_SEMAPHORE_UPDATE (1<<21)
228#define MI_SEMAPHORE_COMPARE (1<<20)
229#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
230#define MI_SEMAPHORE_SYNC_RV (2<<16)
231#define MI_SEMAPHORE_SYNC_RB (0<<16)
232#define MI_SEMAPHORE_SYNC_VR (0<<16)
233#define MI_SEMAPHORE_SYNC_VB (2<<16)
234#define MI_SEMAPHORE_SYNC_BR (2<<16)
235#define MI_SEMAPHORE_SYNC_BV (0<<16)
236#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
237/*
238 * 3D instructions used by the kernel
239 */
240#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
241
242#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
243#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
244#define SC_UPDATE_SCISSOR (0x1<<1)
245#define SC_ENABLE_MASK (0x1<<0)
246#define SC_ENABLE (0x1<<0)
247#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
248#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
249#define SCI_YMIN_MASK (0xffff<<16)
250#define SCI_XMIN_MASK (0xffff<<0)
251#define SCI_YMAX_MASK (0xffff<<16)
252#define SCI_XMAX_MASK (0xffff<<0)
253#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
254#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
255#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
256#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
257#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
258#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
259#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
260#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
261#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
262#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
263#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
264#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
265#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
266#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
267#define BLT_DEPTH_8 (0<<24)
268#define BLT_DEPTH_16_565 (1<<24)
269#define BLT_DEPTH_16_1555 (2<<24)
270#define BLT_DEPTH_32 (3<<24)
271#define BLT_ROP_GXCOPY (0xcc<<16)
272#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
273#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
274#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
275#define ASYNC_FLIP (1<<22)
276#define DISPLAY_PLANE_A (0<<20)
277#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 278#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 279#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
280#define PIPE_CONTROL_QW_WRITE (1<<14)
281#define PIPE_CONTROL_DEPTH_STALL (1<<13)
282#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 283#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
284#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
285#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
286#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
287#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
288#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
289#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
290#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 291#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 292#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 293#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 294
dc96e9b8
CW
295
296/*
297 * Reset registers
298 */
299#define DEBUG_RESET_I830 0x6070
300#define DEBUG_RESET_FULL (1<<7)
301#define DEBUG_RESET_RENDER (1<<8)
302#define DEBUG_RESET_DISPLAY (1<<9)
303
304
585fb111 305/*
de151cf6 306 * Fence registers
585fb111 307 */
de151cf6 308#define FENCE_REG_830_0 0x2000
dc529a4f 309#define FENCE_REG_945_8 0x3000
de151cf6
JB
310#define I830_FENCE_START_MASK 0x07f80000
311#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 312#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
313#define I830_FENCE_PITCH_SHIFT 4
314#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 315#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 316#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 317#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
318
319#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 320#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 321
de151cf6
JB
322#define FENCE_REG_965_0 0x03000
323#define I965_FENCE_PITCH_SHIFT 2
324#define I965_FENCE_TILING_Y_SHIFT 1
325#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 326#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 327
4e901fdc
EA
328#define FENCE_REG_SANDYBRIDGE_0 0x100000
329#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
330
f691e2f4
DV
331/* control register for cpu gtt access */
332#define TILECTL 0x101000
333#define TILECTL_SWZCTL (1 << 0)
334#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
335#define TILECTL_BACKSNOOP_DIS (1 << 3)
336
de151cf6
JB
337/*
338 * Instruction and interrupt control regs
339 */
63eeaf38 340#define PGTBL_ER 0x02024
333e9fe9
DV
341#define RENDER_RING_BASE 0x02000
342#define BSD_RING_BASE 0x04000
343#define GEN6_BSD_RING_BASE 0x12000
549f7365 344#define BLT_RING_BASE 0x22000
3d281d8c
DV
345#define RING_TAIL(base) ((base)+0x30)
346#define RING_HEAD(base) ((base)+0x34)
347#define RING_START(base) ((base)+0x38)
348#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
349#define RING_SYNC_0(base) ((base)+0x40)
350#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
351#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
352#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
353#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
354#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
355#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
356#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 357#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
358#define RING_HWS_PGA(base) ((base)+0x80)
359#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
360#define ARB_MODE 0x04030
361#define ARB_MODE_SWIZZLE_SNB (1<<4)
362#define ARB_MODE_SWIZZLE_IVB (1<<5)
363#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
364#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 365#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
366#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
367#define DONE_REG 0x40b0
4593010b
EA
368#define BSD_HWS_PGA_GEN7 (0x04180)
369#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 370#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 371#define RING_NOPID(base) ((base)+0x94)
0f46832f 372#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
373#define TAIL_ADDR 0x001FFFF8
374#define HEAD_WRAP_COUNT 0xFFE00000
375#define HEAD_WRAP_ONE 0x00200000
376#define HEAD_ADDR 0x001FFFFC
377#define RING_NR_PAGES 0x001FF000
378#define RING_REPORT_MASK 0x00000006
379#define RING_REPORT_64K 0x00000002
380#define RING_REPORT_128K 0x00000004
381#define RING_NO_REPORT 0x00000000
382#define RING_VALID_MASK 0x00000001
383#define RING_VALID 0x00000001
384#define RING_INVALID 0x00000000
4b60e5cb
CW
385#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
386#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 387#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
388#if 0
389#define PRB0_TAIL 0x02030
390#define PRB0_HEAD 0x02034
391#define PRB0_START 0x02038
392#define PRB0_CTL 0x0203c
585fb111
JB
393#define PRB1_TAIL 0x02040 /* 915+ only */
394#define PRB1_HEAD 0x02044 /* 915+ only */
395#define PRB1_START 0x02048 /* 915+ only */
396#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 397#endif
63eeaf38
JB
398#define IPEIR_I965 0x02064
399#define IPEHR_I965 0x02068
400#define INSTDONE_I965 0x0206c
d27b1e0e
DV
401#define RING_IPEIR(base) ((base)+0x64)
402#define RING_IPEHR(base) ((base)+0x68)
403#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
404#define RING_INSTPS(base) ((base)+0x70)
405#define RING_DMA_FADD(base) ((base)+0x78)
406#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
407#define INSTPS 0x02070 /* 965+ only */
408#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
409#define ACTHD_I965 0x02074
410#define HWS_PGA 0x02080
411#define HWS_ADDRESS_MASK 0xfffff000
412#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
413#define PWRCTXA 0x2088 /* 965GM+ only */
414#define PWRCTX_EN (1<<0)
585fb111 415#define IPEIR 0x02088
63eeaf38
JB
416#define IPEHR 0x0208c
417#define INSTDONE 0x02090
585fb111
JB
418#define NOPID 0x02094
419#define HWSTAM 0x02098
71cf39b1 420
f406839f
CW
421#define ERROR_GEN6 0x040a0
422
de6e2eaf
EA
423/* GM45+ chicken bits -- debug workaround bits that may be required
424 * for various sorts of correct behavior. The top 16 bits of each are
425 * the enables for writing to the corresponding low bit.
426 */
427#define _3D_CHICKEN 0x02084
428#define _3D_CHICKEN2 0x0208c
429/* Disables pipelining of read flushes past the SF-WIZ interface.
430 * Required on all Ironlake steppings according to the B-Spec, but the
431 * particular danger of not doing so is not specified.
432 */
433# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
434#define _3D_CHICKEN3 0x02090
435
71cf39b1
EA
436#define MI_MODE 0x0209c
437# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 438# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 439
1ec14ad3 440#define GFX_MODE 0x02520
b095cd0a 441#define GFX_MODE_GEN7 0x0229c
5eb719cd 442#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
443#define GFX_RUN_LIST_ENABLE (1<<15)
444#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
445#define GFX_SURFACE_FAULT_ENABLE (1<<12)
446#define GFX_REPLAY_MODE (1<<11)
447#define GFX_PSMI_GRANULARITY (1<<10)
448#define GFX_PPGTT_ENABLE (1<<9)
449
b095cd0a
JB
450#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
451#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
452
585fb111
JB
453#define SCPD0 0x0209c /* 915+ only */
454#define IER 0x020a0
455#define IIR 0x020a4
456#define IMR 0x020a8
457#define ISR 0x020ac
458#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
459#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
460#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 461#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
462#define I915_HWB_OOM_INTERRUPT (1<<13)
463#define I915_SYNC_STATUS_INTERRUPT (1<<12)
464#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
465#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
466#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
467#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
468#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
469#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
470#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
471#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
472#define I915_DEBUG_INTERRUPT (1<<2)
473#define I915_USER_INTERRUPT (1<<1)
474#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 475#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
476#define EIR 0x020b0
477#define EMR 0x020b4
478#define ESR 0x020b8
63eeaf38
JB
479#define GM45_ERROR_PAGE_TABLE (1<<5)
480#define GM45_ERROR_MEM_PRIV (1<<4)
481#define I915_ERROR_PAGE_TABLE (1<<4)
482#define GM45_ERROR_CP_PRIV (1<<3)
483#define I915_ERROR_MEMORY_REFRESH (1<<1)
484#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 485#define INSTPM 0x020c0
ee980b80 486#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
487#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
488 will not assert AGPBUSY# and will only
489 be delivered when out of C3. */
84f9f938 490#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
491#define ACTHD 0x020c8
492#define FW_BLC 0x020d8
8692d00e 493#define FW_BLC2 0x020dc
585fb111 494#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
495#define FW_BLC_SELF_EN_MASK (1<<31)
496#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
497#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
498#define MM_BURST_LENGTH 0x00700000
499#define MM_FIFO_WATERMARK 0x0001F000
500#define LM_BURST_LENGTH 0x00000700
501#define LM_FIFO_WATERMARK 0x0000001F
585fb111 502#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
503#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
504
505/* Make render/texture TLB fetches lower priorty than associated data
506 * fetches. This is not turned on by default
507 */
508#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
509
510/* Isoch request wait on GTT enable (Display A/B/C streams).
511 * Make isoch requests stall on the TLB update. May cause
512 * display underruns (test mode only)
513 */
514#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
515
516/* Block grant count for isoch requests when block count is
517 * set to a finite value.
518 */
519#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
520#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
521#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
522#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
523#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
524
525/* Enable render writes to complete in C2/C3/C4 power states.
526 * If this isn't enabled, render writes are prevented in low
527 * power states. That seems bad to me.
528 */
529#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
530
531/* This acknowledges an async flip immediately instead
532 * of waiting for 2TLB fetches.
533 */
534#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
535
536/* Enables non-sequential data reads through arbiter
537 */
0206e353 538#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
539
540/* Disable FSB snooping of cacheable write cycles from binner/render
541 * command stream
542 */
543#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
544
545/* Arbiter time slice for non-isoch streams */
546#define MI_ARB_TIME_SLICE_MASK (7 << 5)
547#define MI_ARB_TIME_SLICE_1 (0 << 5)
548#define MI_ARB_TIME_SLICE_2 (1 << 5)
549#define MI_ARB_TIME_SLICE_4 (2 << 5)
550#define MI_ARB_TIME_SLICE_6 (3 << 5)
551#define MI_ARB_TIME_SLICE_8 (4 << 5)
552#define MI_ARB_TIME_SLICE_10 (5 << 5)
553#define MI_ARB_TIME_SLICE_14 (6 << 5)
554#define MI_ARB_TIME_SLICE_16 (7 << 5)
555
556/* Low priority grace period page size */
557#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
558#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
559
560/* Disable display A/B trickle feed */
561#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
562
563/* Set display plane priority */
564#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
565#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
566
585fb111
JB
567#define CACHE_MODE_0 0x02120 /* 915+ only */
568#define CM0_MASK_SHIFT 16
569#define CM0_IZ_OPT_DISABLE (1<<6)
570#define CM0_ZR_OPT_DISABLE (1<<5)
571#define CM0_DEPTH_EVICT_DISABLE (1<<4)
572#define CM0_COLOR_EVICT_DISABLE (1<<3)
573#define CM0_DEPTH_WRITE_DISABLE (1<<1)
574#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 575#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 576#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
577#define ECOSKPD 0x021d0
578#define ECO_GATING_CX_ONLY (1<<3)
579#define ECO_FLIP_DONE (1<<0)
585fb111 580
a1786bd2
ZW
581/* GEN6 interrupt control */
582#define GEN6_RENDER_HWSTAM 0x2098
583#define GEN6_RENDER_IMR 0x20a8
584#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
585#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 586#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
587#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
588#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
589#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
590#define GEN6_RENDER_SYNC_STATUS (1 << 2)
591#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
592#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
593
594#define GEN6_BLITTER_HWSTAM 0x22098
595#define GEN6_BLITTER_IMR 0x220a8
596#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
597#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
598#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
599#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 600
4efe0708
JB
601#define GEN6_BLITTER_ECOSKPD 0x221d0
602#define GEN6_BLITTER_LOCK_SHIFT 16
603#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
604
881f47b6
XH
605#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
606#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
607#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
608#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
609#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
610
ec6a890d 611#define GEN6_BSD_HWSTAM 0x12098
881f47b6 612#define GEN6_BSD_IMR 0x120a8
1ec14ad3 613#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
614
615#define GEN6_BSD_RNCID 0x12198
616
585fb111
JB
617/*
618 * Framebuffer compression (915+ only)
619 */
620
621#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
622#define FBC_LL_BASE 0x03204 /* 4k page aligned */
623#define FBC_CONTROL 0x03208
624#define FBC_CTL_EN (1<<31)
625#define FBC_CTL_PERIODIC (1<<30)
626#define FBC_CTL_INTERVAL_SHIFT (16)
627#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 628#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
629#define FBC_CTL_STRIDE_SHIFT (5)
630#define FBC_CTL_FENCENO (1<<0)
631#define FBC_COMMAND 0x0320c
632#define FBC_CMD_COMPRESS (1<<0)
633#define FBC_STATUS 0x03210
634#define FBC_STAT_COMPRESSING (1<<31)
635#define FBC_STAT_COMPRESSED (1<<30)
636#define FBC_STAT_MODIFIED (1<<29)
637#define FBC_STAT_CURRENT_LINE (1<<0)
638#define FBC_CONTROL2 0x03214
639#define FBC_CTL_FENCE_DBL (0<<4)
640#define FBC_CTL_IDLE_IMM (0<<2)
641#define FBC_CTL_IDLE_FULL (1<<2)
642#define FBC_CTL_IDLE_LINE (2<<2)
643#define FBC_CTL_IDLE_DEBUG (3<<2)
644#define FBC_CTL_CPU_FENCE (1<<1)
645#define FBC_CTL_PLANEA (0<<0)
646#define FBC_CTL_PLANEB (1<<0)
647#define FBC_FENCE_OFF 0x0321b
80824003 648#define FBC_TAG 0x03300
585fb111
JB
649
650#define FBC_LL_SIZE (1536)
651
74dff282
JB
652/* Framebuffer compression for GM45+ */
653#define DPFC_CB_BASE 0x3200
654#define DPFC_CONTROL 0x3208
655#define DPFC_CTL_EN (1<<31)
656#define DPFC_CTL_PLANEA (0<<30)
657#define DPFC_CTL_PLANEB (1<<30)
658#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 659#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
660#define DPFC_SR_EN (1<<10)
661#define DPFC_CTL_LIMIT_1X (0<<6)
662#define DPFC_CTL_LIMIT_2X (1<<6)
663#define DPFC_CTL_LIMIT_4X (2<<6)
664#define DPFC_RECOMP_CTL 0x320c
665#define DPFC_RECOMP_STALL_EN (1<<27)
666#define DPFC_RECOMP_STALL_WM_SHIFT (16)
667#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
668#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
669#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
670#define DPFC_STATUS 0x3210
671#define DPFC_INVAL_SEG_SHIFT (16)
672#define DPFC_INVAL_SEG_MASK (0x07ff0000)
673#define DPFC_COMP_SEG_SHIFT (0)
674#define DPFC_COMP_SEG_MASK (0x000003ff)
675#define DPFC_STATUS2 0x3214
676#define DPFC_FENCE_YOFF 0x3218
677#define DPFC_CHICKEN 0x3224
678#define DPFC_HT_MODIFY (1<<31)
679
b52eb4dc
ZY
680/* Framebuffer compression for Ironlake */
681#define ILK_DPFC_CB_BASE 0x43200
682#define ILK_DPFC_CONTROL 0x43208
683/* The bit 28-8 is reserved */
684#define DPFC_RESERVED (0x1FFFFF00)
685#define ILK_DPFC_RECOMP_CTL 0x4320c
686#define ILK_DPFC_STATUS 0x43210
687#define ILK_DPFC_FENCE_YOFF 0x43218
688#define ILK_DPFC_CHICKEN 0x43224
689#define ILK_FBC_RT_BASE 0x2128
690#define ILK_FBC_RT_VALID (1<<0)
691
692#define ILK_DISPLAY_CHICKEN1 0x42000
693#define ILK_FBCQ_DIS (1<<22)
0206e353 694#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 695
b52eb4dc 696
9c04f015
YL
697/*
698 * Framebuffer compression for Sandybridge
699 *
700 * The following two registers are of type GTTMMADR
701 */
702#define SNB_DPFC_CTL_SA 0x100100
703#define SNB_CPU_FENCE_ENABLE (1<<29)
704#define DPFC_CPU_FENCE_OFFSET 0x100104
705
706
585fb111
JB
707/*
708 * GPIO regs
709 */
710#define GPIOA 0x5010
711#define GPIOB 0x5014
712#define GPIOC 0x5018
713#define GPIOD 0x501c
714#define GPIOE 0x5020
715#define GPIOF 0x5024
716#define GPIOG 0x5028
717#define GPIOH 0x502c
718# define GPIO_CLOCK_DIR_MASK (1 << 0)
719# define GPIO_CLOCK_DIR_IN (0 << 1)
720# define GPIO_CLOCK_DIR_OUT (1 << 1)
721# define GPIO_CLOCK_VAL_MASK (1 << 2)
722# define GPIO_CLOCK_VAL_OUT (1 << 3)
723# define GPIO_CLOCK_VAL_IN (1 << 4)
724# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
725# define GPIO_DATA_DIR_MASK (1 << 8)
726# define GPIO_DATA_DIR_IN (0 << 9)
727# define GPIO_DATA_DIR_OUT (1 << 9)
728# define GPIO_DATA_VAL_MASK (1 << 10)
729# define GPIO_DATA_VAL_OUT (1 << 11)
730# define GPIO_DATA_VAL_IN (1 << 12)
731# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
732
f899fc64
CW
733#define GMBUS0 0x5100 /* clock/port select */
734#define GMBUS_RATE_100KHZ (0<<8)
735#define GMBUS_RATE_50KHZ (1<<8)
736#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
737#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
738#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
739#define GMBUS_PORT_DISABLED 0
740#define GMBUS_PORT_SSC 1
741#define GMBUS_PORT_VGADDC 2
742#define GMBUS_PORT_PANEL 3
743#define GMBUS_PORT_DPC 4 /* HDMIC */
744#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
745#define GMBUS_PORT_DPD 6 /* HDMID */
746#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 747#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
748#define GMBUS1 0x5104 /* command/status */
749#define GMBUS_SW_CLR_INT (1<<31)
750#define GMBUS_SW_RDY (1<<30)
751#define GMBUS_ENT (1<<29) /* enable timeout */
752#define GMBUS_CYCLE_NONE (0<<25)
753#define GMBUS_CYCLE_WAIT (1<<25)
754#define GMBUS_CYCLE_INDEX (2<<25)
755#define GMBUS_CYCLE_STOP (4<<25)
756#define GMBUS_BYTE_COUNT_SHIFT 16
757#define GMBUS_SLAVE_INDEX_SHIFT 8
758#define GMBUS_SLAVE_ADDR_SHIFT 1
759#define GMBUS_SLAVE_READ (1<<0)
760#define GMBUS_SLAVE_WRITE (0<<0)
761#define GMBUS2 0x5108 /* status */
762#define GMBUS_INUSE (1<<15)
763#define GMBUS_HW_WAIT_PHASE (1<<14)
764#define GMBUS_STALL_TIMEOUT (1<<13)
765#define GMBUS_INT (1<<12)
766#define GMBUS_HW_RDY (1<<11)
767#define GMBUS_SATOER (1<<10)
768#define GMBUS_ACTIVE (1<<9)
769#define GMBUS3 0x510c /* data buffer bytes 3-0 */
770#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
771#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
772#define GMBUS_NAK_EN (1<<3)
773#define GMBUS_IDLE_EN (1<<2)
774#define GMBUS_HW_WAIT_EN (1<<1)
775#define GMBUS_HW_RDY_EN (1<<0)
776#define GMBUS5 0x5120 /* byte index */
777#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 778
585fb111
JB
779/*
780 * Clock control & power management
781 */
782
783#define VGA0 0x6000
784#define VGA1 0x6004
785#define VGA_PD 0x6010
786#define VGA0_PD_P2_DIV_4 (1 << 7)
787#define VGA0_PD_P1_DIV_2 (1 << 5)
788#define VGA0_PD_P1_SHIFT 0
789#define VGA0_PD_P1_MASK (0x1f << 0)
790#define VGA1_PD_P2_DIV_4 (1 << 15)
791#define VGA1_PD_P1_DIV_2 (1 << 13)
792#define VGA1_PD_P1_SHIFT 8
793#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
794#define _DPLL_A 0x06014
795#define _DPLL_B 0x06018
796#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
797#define DPLL_VCO_ENABLE (1 << 31)
798#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 799#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 800#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 801#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
802#define DPLL_VGA_MODE_DIS (1 << 28)
803#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
804#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
805#define DPLL_MODE_MASK (3 << 26)
806#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
807#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
808#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
809#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
810#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
811#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 812#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 813#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 814
585fb111
JB
815#define SRX_INDEX 0x3c4
816#define SRX_DATA 0x3c5
817#define SR01 1
818#define SR01_SCREEN_OFF (1<<5)
819
820#define PPCR 0x61204
821#define PPCR_ON (1<<0)
822
823#define DVOB 0x61140
824#define DVOB_ON (1<<31)
825#define DVOC 0x61160
826#define DVOC_ON (1<<31)
827#define LVDS 0x61180
828#define LVDS_ON (1<<31)
829
585fb111
JB
830/* Scratch pad debug 0 reg:
831 */
832#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
833/*
834 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
835 * this field (only one bit may be set).
836 */
837#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
838#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 839#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
840/* i830, required in DVO non-gang */
841#define PLL_P2_DIVIDE_BY_4 (1 << 23)
842#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
843#define PLL_REF_INPUT_DREFCLK (0 << 13)
844#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
845#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
846#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
847#define PLL_REF_INPUT_MASK (3 << 13)
848#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 849/* Ironlake */
b9055052
ZW
850# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
851# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
852# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
853# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
854# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
855
585fb111
JB
856/*
857 * Parallel to Serial Load Pulse phase selection.
858 * Selects the phase for the 10X DPLL clock for the PCIe
859 * digital display port. The range is 4 to 13; 10 or more
860 * is just a flip delay. The default is 6
861 */
862#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
863#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
864/*
865 * SDVO multiplier for 945G/GM. Not used on 965.
866 */
867#define SDVO_MULTIPLIER_MASK 0x000000ff
868#define SDVO_MULTIPLIER_SHIFT_HIRES 4
869#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 870#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
871/*
872 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
873 *
874 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
875 */
876#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
877#define DPLL_MD_UDI_DIVIDER_SHIFT 24
878/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
879#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
880#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
881/*
882 * SDVO/UDI pixel multiplier.
883 *
884 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
885 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
886 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
887 * dummy bytes in the datastream at an increased clock rate, with both sides of
888 * the link knowing how many bytes are fill.
889 *
890 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
891 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
892 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
893 * through an SDVO command.
894 *
895 * This register field has values of multiplication factor minus 1, with
896 * a maximum multiplier of 5 for SDVO.
897 */
898#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
899#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
900/*
901 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
902 * This best be set to the default value (3) or the CRT won't work. No,
903 * I don't entirely understand what this does...
904 */
905#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
906#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
907#define _DPLL_B_MD 0x06020 /* 965+ only */
908#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 909
9db4a9c7
JB
910#define _FPA0 0x06040
911#define _FPA1 0x06044
912#define _FPB0 0x06048
913#define _FPB1 0x0604c
914#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
915#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 916#define FP_N_DIV_MASK 0x003f0000
f2b115e6 917#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
918#define FP_N_DIV_SHIFT 16
919#define FP_M1_DIV_MASK 0x00003f00
920#define FP_M1_DIV_SHIFT 8
921#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 922#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
923#define FP_M2_DIV_SHIFT 0
924#define DPLL_TEST 0x606c
925#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
926#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
927#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
928#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
929#define DPLLB_TEST_N_BYPASS (1 << 19)
930#define DPLLB_TEST_M_BYPASS (1 << 18)
931#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
932#define DPLLA_TEST_N_BYPASS (1 << 3)
933#define DPLLA_TEST_M_BYPASS (1 << 2)
934#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
935#define D_STATE 0x6104
dc96e9b8 936#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
937#define DSTATE_PLL_D3_OFF (1<<3)
938#define DSTATE_GFX_CLOCK_GATING (1<<1)
939#define DSTATE_DOT_CLOCK_GATING (1<<0)
940#define DSPCLK_GATE_D 0x6200
941# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
942# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
943# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
944# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
945# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
946# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
947# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
948# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
949# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
950# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
951# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
952# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
953# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
954# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
955# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
956# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
957# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
958# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
959# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
960# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
961# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
962# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
963# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
964# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
965# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
966# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
967# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
968# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
969/**
970 * This bit must be set on the 830 to prevent hangs when turning off the
971 * overlay scaler.
972 */
973# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
974# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
975# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
976# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
977# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
978
979#define RENCLK_GATE_D1 0x6204
980# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
981# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
982# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
983# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
984# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
985# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
986# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
987# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
988# define MAG_CLOCK_GATE_DISABLE (1 << 5)
989/** This bit must be unset on 855,865 */
990# define MECI_CLOCK_GATE_DISABLE (1 << 4)
991# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
992# define MEC_CLOCK_GATE_DISABLE (1 << 2)
993# define MECO_CLOCK_GATE_DISABLE (1 << 1)
994/** This bit must be set on 855,865. */
995# define SV_CLOCK_GATE_DISABLE (1 << 0)
996# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
997# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
998# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
999# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1000# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1001# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1002# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1003# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1004# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1005# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1006# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1007# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1008# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1009# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1010# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1011# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1012# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1013
1014# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1015/** This bit must always be set on 965G/965GM */
1016# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1017# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1018# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1019# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1020# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1021# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1022/** This bit must always be set on 965G */
1023# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1024# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1025# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1026# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1027# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1028# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1029# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1030# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1031# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1032# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1033# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1034# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1035# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1036# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1037# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1038# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1039# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1040# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1041# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1042
1043#define RENCLK_GATE_D2 0x6208
1044#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1045#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1046#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1047#define RAMCLK_GATE_D 0x6210 /* CRL only */
1048#define DEUC 0x6214 /* CRL only */
585fb111 1049
ceb04246
JB
1050#define FW_BLC_SELF_VLV 0x6500
1051#define FW_CSPWRDWNEN (1<<15)
1052
585fb111
JB
1053/*
1054 * Palette regs
1055 */
1056
9db4a9c7
JB
1057#define _PALETTE_A 0x0a000
1058#define _PALETTE_B 0x0a800
1059#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1060
673a394b
EA
1061/* MCH MMIO space */
1062
1063/*
1064 * MCHBAR mirror.
1065 *
1066 * This mirrors the MCHBAR MMIO space whose location is determined by
1067 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1068 * every way. It is not accessible from the CP register read instructions.
1069 *
1070 */
1071#define MCHBAR_MIRROR_BASE 0x10000
1072
1398261a
YL
1073#define MCHBAR_MIRROR_BASE_SNB 0x140000
1074
673a394b
EA
1075/** 915-945 and GM965 MCH register controlling DRAM channel access */
1076#define DCC 0x10200
1077#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1078#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1079#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1080#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1081#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1082#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1083
95534263
LP
1084/** Pineview MCH register contains DDR3 setting */
1085#define CSHRDDR3CTL 0x101a8
1086#define CSHRDDR3CTL_DDR3 (1 << 2)
1087
673a394b
EA
1088/** 965 MCH register controlling DRAM channel configuration */
1089#define C0DRB3 0x10206
1090#define C1DRB3 0x10606
1091
f691e2f4
DV
1092/** snb MCH registers for reading the DRAM channel configuration */
1093#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1094#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1095#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1096#define MAD_DIMM_ECC_MASK (0x3 << 24)
1097#define MAD_DIMM_ECC_OFF (0x0 << 24)
1098#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1099#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1100#define MAD_DIMM_ECC_ON (0x3 << 24)
1101#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1102#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1103#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1104#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1105#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1106#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1107#define MAD_DIMM_A_SELECT (0x1 << 16)
1108/* DIMM sizes are in multiples of 256mb. */
1109#define MAD_DIMM_B_SIZE_SHIFT 8
1110#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1111#define MAD_DIMM_A_SIZE_SHIFT 0
1112#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1113
1114
b11248df
KP
1115/* Clocking configuration register */
1116#define CLKCFG 0x10c00
7662c8bd 1117#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1118#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1119#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1120#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1121#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1122#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1123/* Note, below two are guess */
b11248df 1124#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1125#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1126#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1127#define CLKCFG_MEM_533 (1 << 4)
1128#define CLKCFG_MEM_667 (2 << 4)
1129#define CLKCFG_MEM_800 (3 << 4)
1130#define CLKCFG_MEM_MASK (7 << 4)
1131
ea056c14
JB
1132#define TSC1 0x11001
1133#define TSE (1<<0)
7648fa99
JB
1134#define TR1 0x11006
1135#define TSFS 0x11020
1136#define TSFS_SLOPE_MASK 0x0000ff00
1137#define TSFS_SLOPE_SHIFT 8
1138#define TSFS_INTR_MASK 0x000000ff
1139
f97108d1
JB
1140#define CRSTANDVID 0x11100
1141#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1142#define PXVFREQ_PX_MASK 0x7f000000
1143#define PXVFREQ_PX_SHIFT 24
1144#define VIDFREQ_BASE 0x11110
1145#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1146#define VIDFREQ2 0x11114
1147#define VIDFREQ3 0x11118
1148#define VIDFREQ4 0x1111c
1149#define VIDFREQ_P0_MASK 0x1f000000
1150#define VIDFREQ_P0_SHIFT 24
1151#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1152#define VIDFREQ_P0_CSCLK_SHIFT 20
1153#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1154#define VIDFREQ_P0_CRCLK_SHIFT 16
1155#define VIDFREQ_P1_MASK 0x00001f00
1156#define VIDFREQ_P1_SHIFT 8
1157#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1158#define VIDFREQ_P1_CSCLK_SHIFT 4
1159#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1160#define INTTOEXT_BASE_ILK 0x11300
1161#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1162#define INTTOEXT_MAP3_SHIFT 24
1163#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1164#define INTTOEXT_MAP2_SHIFT 16
1165#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1166#define INTTOEXT_MAP1_SHIFT 8
1167#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1168#define INTTOEXT_MAP0_SHIFT 0
1169#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1170#define MEMSWCTL 0x11170 /* Ironlake only */
1171#define MEMCTL_CMD_MASK 0xe000
1172#define MEMCTL_CMD_SHIFT 13
1173#define MEMCTL_CMD_RCLK_OFF 0
1174#define MEMCTL_CMD_RCLK_ON 1
1175#define MEMCTL_CMD_CHFREQ 2
1176#define MEMCTL_CMD_CHVID 3
1177#define MEMCTL_CMD_VMMOFF 4
1178#define MEMCTL_CMD_VMMON 5
1179#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1180 when command complete */
1181#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1182#define MEMCTL_FREQ_SHIFT 8
1183#define MEMCTL_SFCAVM (1<<7)
1184#define MEMCTL_TGT_VID_MASK 0x007f
1185#define MEMIHYST 0x1117c
1186#define MEMINTREN 0x11180 /* 16 bits */
1187#define MEMINT_RSEXIT_EN (1<<8)
1188#define MEMINT_CX_SUPR_EN (1<<7)
1189#define MEMINT_CONT_BUSY_EN (1<<6)
1190#define MEMINT_AVG_BUSY_EN (1<<5)
1191#define MEMINT_EVAL_CHG_EN (1<<4)
1192#define MEMINT_MON_IDLE_EN (1<<3)
1193#define MEMINT_UP_EVAL_EN (1<<2)
1194#define MEMINT_DOWN_EVAL_EN (1<<1)
1195#define MEMINT_SW_CMD_EN (1<<0)
1196#define MEMINTRSTR 0x11182 /* 16 bits */
1197#define MEM_RSEXIT_MASK 0xc000
1198#define MEM_RSEXIT_SHIFT 14
1199#define MEM_CONT_BUSY_MASK 0x3000
1200#define MEM_CONT_BUSY_SHIFT 12
1201#define MEM_AVG_BUSY_MASK 0x0c00
1202#define MEM_AVG_BUSY_SHIFT 10
1203#define MEM_EVAL_CHG_MASK 0x0300
1204#define MEM_EVAL_BUSY_SHIFT 8
1205#define MEM_MON_IDLE_MASK 0x00c0
1206#define MEM_MON_IDLE_SHIFT 6
1207#define MEM_UP_EVAL_MASK 0x0030
1208#define MEM_UP_EVAL_SHIFT 4
1209#define MEM_DOWN_EVAL_MASK 0x000c
1210#define MEM_DOWN_EVAL_SHIFT 2
1211#define MEM_SW_CMD_MASK 0x0003
1212#define MEM_INT_STEER_GFX 0
1213#define MEM_INT_STEER_CMR 1
1214#define MEM_INT_STEER_SMI 2
1215#define MEM_INT_STEER_SCI 3
1216#define MEMINTRSTS 0x11184
1217#define MEMINT_RSEXIT (1<<7)
1218#define MEMINT_CONT_BUSY (1<<6)
1219#define MEMINT_AVG_BUSY (1<<5)
1220#define MEMINT_EVAL_CHG (1<<4)
1221#define MEMINT_MON_IDLE (1<<3)
1222#define MEMINT_UP_EVAL (1<<2)
1223#define MEMINT_DOWN_EVAL (1<<1)
1224#define MEMINT_SW_CMD (1<<0)
1225#define MEMMODECTL 0x11190
1226#define MEMMODE_BOOST_EN (1<<31)
1227#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1228#define MEMMODE_BOOST_FREQ_SHIFT 24
1229#define MEMMODE_IDLE_MODE_MASK 0x00030000
1230#define MEMMODE_IDLE_MODE_SHIFT 16
1231#define MEMMODE_IDLE_MODE_EVAL 0
1232#define MEMMODE_IDLE_MODE_CONT 1
1233#define MEMMODE_HWIDLE_EN (1<<15)
1234#define MEMMODE_SWMODE_EN (1<<14)
1235#define MEMMODE_RCLK_GATE (1<<13)
1236#define MEMMODE_HW_UPDATE (1<<12)
1237#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1238#define MEMMODE_FSTART_SHIFT 8
1239#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1240#define MEMMODE_FMAX_SHIFT 4
1241#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1242#define RCBMAXAVG 0x1119c
1243#define MEMSWCTL2 0x1119e /* Cantiga only */
1244#define SWMEMCMD_RENDER_OFF (0 << 13)
1245#define SWMEMCMD_RENDER_ON (1 << 13)
1246#define SWMEMCMD_SWFREQ (2 << 13)
1247#define SWMEMCMD_TARVID (3 << 13)
1248#define SWMEMCMD_VRM_OFF (4 << 13)
1249#define SWMEMCMD_VRM_ON (5 << 13)
1250#define CMDSTS (1<<12)
1251#define SFCAVM (1<<11)
1252#define SWFREQ_MASK 0x0380 /* P0-7 */
1253#define SWFREQ_SHIFT 7
1254#define TARVID_MASK 0x001f
1255#define MEMSTAT_CTG 0x111a0
1256#define RCBMINAVG 0x111a0
1257#define RCUPEI 0x111b0
1258#define RCDNEI 0x111b4
88271da3
JB
1259#define RSTDBYCTL 0x111b8
1260#define RS1EN (1<<31)
1261#define RS2EN (1<<30)
1262#define RS3EN (1<<29)
1263#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1264#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1265#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1266#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1267#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1268#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1269#define RSX_STATUS_MASK (7<<20)
1270#define RSX_STATUS_ON (0<<20)
1271#define RSX_STATUS_RC1 (1<<20)
1272#define RSX_STATUS_RC1E (2<<20)
1273#define RSX_STATUS_RS1 (3<<20)
1274#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1275#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1276#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1277#define RSX_STATUS_RSVD2 (7<<20)
1278#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1279#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1280#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1281#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1282#define RS1CONTSAV_MASK (3<<14)
1283#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1284#define RS1CONTSAV_RSVD (1<<14)
1285#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1286#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1287#define NORMSLEXLAT_MASK (3<<12)
1288#define SLOW_RS123 (0<<12)
1289#define SLOW_RS23 (1<<12)
1290#define SLOW_RS3 (2<<12)
1291#define NORMAL_RS123 (3<<12)
1292#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1293#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1294#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1295#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1296#define RS_CSTATE_MASK (3<<4)
1297#define RS_CSTATE_C367_RS1 (0<<4)
1298#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1299#define RS_CSTATE_RSVD (2<<4)
1300#define RS_CSTATE_C367_RS2 (3<<4)
1301#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1302#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1303#define VIDCTL 0x111c0
1304#define VIDSTS 0x111c8
1305#define VIDSTART 0x111cc /* 8 bits */
1306#define MEMSTAT_ILK 0x111f8
1307#define MEMSTAT_VID_MASK 0x7f00
1308#define MEMSTAT_VID_SHIFT 8
1309#define MEMSTAT_PSTATE_MASK 0x00f8
1310#define MEMSTAT_PSTATE_SHIFT 3
1311#define MEMSTAT_MON_ACTV (1<<2)
1312#define MEMSTAT_SRC_CTL_MASK 0x0003
1313#define MEMSTAT_SRC_CTL_CORE 0
1314#define MEMSTAT_SRC_CTL_TRB 1
1315#define MEMSTAT_SRC_CTL_THM 2
1316#define MEMSTAT_SRC_CTL_STDBY 3
1317#define RCPREVBSYTUPAVG 0x113b8
1318#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1319#define PMMISC 0x11214
1320#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1321#define SDEW 0x1124c
1322#define CSIEW0 0x11250
1323#define CSIEW1 0x11254
1324#define CSIEW2 0x11258
1325#define PEW 0x1125c
1326#define DEW 0x11270
1327#define MCHAFE 0x112c0
1328#define CSIEC 0x112e0
1329#define DMIEC 0x112e4
1330#define DDREC 0x112e8
1331#define PEG0EC 0x112ec
1332#define PEG1EC 0x112f0
1333#define GFXEC 0x112f4
1334#define RPPREVBSYTUPAVG 0x113b8
1335#define RPPREVBSYTDNAVG 0x113bc
1336#define ECR 0x11600
1337#define ECR_GPFE (1<<31)
1338#define ECR_IMONE (1<<30)
1339#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1340#define OGW0 0x11608
1341#define OGW1 0x1160c
1342#define EG0 0x11610
1343#define EG1 0x11614
1344#define EG2 0x11618
1345#define EG3 0x1161c
1346#define EG4 0x11620
1347#define EG5 0x11624
1348#define EG6 0x11628
1349#define EG7 0x1162c
1350#define PXW 0x11664
1351#define PXWL 0x11680
1352#define LCFUSE02 0x116c0
1353#define LCFUSE_HIV_MASK 0x000000ff
1354#define CSIPLL0 0x12c10
1355#define DDRMPLL1 0X12c20
7d57382e
EA
1356#define PEG_BAND_GAP_DATA 0x14d68
1357
3b8d8d91
JB
1358#define GEN6_GT_PERF_STATUS 0x145948
1359#define GEN6_RP_STATE_LIMITS 0x145994
1360#define GEN6_RP_STATE_CAP 0x145998
1361
aa40d6bb
ZN
1362/*
1363 * Logical Context regs
1364 */
1365#define CCID 0x2180
1366#define CCID_EN (1<<0)
585fb111
JB
1367/*
1368 * Overlay regs
1369 */
1370
1371#define OVADD 0x30000
1372#define DOVSTA 0x30008
1373#define OC_BUF (0x3<<20)
1374#define OGAMC5 0x30010
1375#define OGAMC4 0x30014
1376#define OGAMC3 0x30018
1377#define OGAMC2 0x3001c
1378#define OGAMC1 0x30020
1379#define OGAMC0 0x30024
1380
1381/*
1382 * Display engine regs
1383 */
1384
1385/* Pipe A timing regs */
9db4a9c7
JB
1386#define _HTOTAL_A 0x60000
1387#define _HBLANK_A 0x60004
1388#define _HSYNC_A 0x60008
1389#define _VTOTAL_A 0x6000c
1390#define _VBLANK_A 0x60010
1391#define _VSYNC_A 0x60014
1392#define _PIPEASRC 0x6001c
1393#define _BCLRPAT_A 0x60020
0529a0d9 1394#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1395
1396/* Pipe B timing regs */
9db4a9c7
JB
1397#define _HTOTAL_B 0x61000
1398#define _HBLANK_B 0x61004
1399#define _HSYNC_B 0x61008
1400#define _VTOTAL_B 0x6100c
1401#define _VBLANK_B 0x61010
1402#define _VSYNC_B 0x61014
1403#define _PIPEBSRC 0x6101c
1404#define _BCLRPAT_B 0x61020
0529a0d9
DV
1405#define _VSYNCSHIFT_B 0x61028
1406
9db4a9c7
JB
1407
1408#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1409#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1410#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1411#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1412#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1413#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1414#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1415#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1416
585fb111
JB
1417/* VGA port control */
1418#define ADPA 0x61100
1419#define ADPA_DAC_ENABLE (1<<31)
1420#define ADPA_DAC_DISABLE 0
1421#define ADPA_PIPE_SELECT_MASK (1<<30)
1422#define ADPA_PIPE_A_SELECT 0
1423#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1424#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1425#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1426#define ADPA_SETS_HVPOLARITY 0
1427#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1428#define ADPA_VSYNC_CNTL_ENABLE 0
1429#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1430#define ADPA_HSYNC_CNTL_ENABLE 0
1431#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1432#define ADPA_VSYNC_ACTIVE_LOW 0
1433#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1434#define ADPA_HSYNC_ACTIVE_LOW 0
1435#define ADPA_DPMS_MASK (~(3<<10))
1436#define ADPA_DPMS_ON (0<<10)
1437#define ADPA_DPMS_SUSPEND (1<<10)
1438#define ADPA_DPMS_STANDBY (2<<10)
1439#define ADPA_DPMS_OFF (3<<10)
1440
939fe4d7 1441
585fb111
JB
1442/* Hotplug control (945+ only) */
1443#define PORT_HOTPLUG_EN 0x61110
7d57382e 1444#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1445#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1446#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1447#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1448#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1449#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1450#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1451#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1452#define TV_HOTPLUG_INT_EN (1 << 18)
1453#define CRT_HOTPLUG_INT_EN (1 << 9)
1454#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1455#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1456/* must use period 64 on GM45 according to docs */
1457#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1458#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1459#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1460#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1461#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1462#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1463#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1464#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1465#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1466#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1467#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1468#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1469
1470#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1471#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1472#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1473#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1474#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1475#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1476#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1477#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1478#define TV_HOTPLUG_INT_STATUS (1 << 10)
1479#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1480#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1481#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1482#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1483#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1484#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1485
1486/* SDVO port control */
1487#define SDVOB 0x61140
1488#define SDVOC 0x61160
1489#define SDVO_ENABLE (1 << 31)
1490#define SDVO_PIPE_B_SELECT (1 << 30)
1491#define SDVO_STALL_SELECT (1 << 29)
1492#define SDVO_INTERRUPT_ENABLE (1 << 26)
1493/**
1494 * 915G/GM SDVO pixel multiplier.
1495 *
1496 * Programmed value is multiplier - 1, up to 5x.
1497 *
1498 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1499 */
1500#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1501#define SDVO_PORT_MULTIPLY_SHIFT 23
1502#define SDVO_PHASE_SELECT_MASK (15 << 19)
1503#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1504#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1505#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1506#define SDVO_ENCODING_SDVO (0x0 << 10)
1507#define SDVO_ENCODING_HDMI (0x2 << 10)
1508/** Requird for HDMI operation */
1509#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1510#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1511#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1512#define SDVO_AUDIO_ENABLE (1 << 6)
1513/** New with 965, default is to be set */
1514#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1515/** New with 965, default is to be set */
1516#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1517#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1518#define SDVO_DETECTED (1 << 2)
1519/* Bits to be preserved when writing */
1520#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1521#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1522
1523/* DVO port control */
1524#define DVOA 0x61120
1525#define DVOB 0x61140
1526#define DVOC 0x61160
1527#define DVO_ENABLE (1 << 31)
1528#define DVO_PIPE_B_SELECT (1 << 30)
1529#define DVO_PIPE_STALL_UNUSED (0 << 28)
1530#define DVO_PIPE_STALL (1 << 28)
1531#define DVO_PIPE_STALL_TV (2 << 28)
1532#define DVO_PIPE_STALL_MASK (3 << 28)
1533#define DVO_USE_VGA_SYNC (1 << 15)
1534#define DVO_DATA_ORDER_I740 (0 << 14)
1535#define DVO_DATA_ORDER_FP (1 << 14)
1536#define DVO_VSYNC_DISABLE (1 << 11)
1537#define DVO_HSYNC_DISABLE (1 << 10)
1538#define DVO_VSYNC_TRISTATE (1 << 9)
1539#define DVO_HSYNC_TRISTATE (1 << 8)
1540#define DVO_BORDER_ENABLE (1 << 7)
1541#define DVO_DATA_ORDER_GBRG (1 << 6)
1542#define DVO_DATA_ORDER_RGGB (0 << 6)
1543#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1544#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1545#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1546#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1547#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1548#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1549#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1550#define DVO_PRESERVE_MASK (0x7<<24)
1551#define DVOA_SRCDIM 0x61124
1552#define DVOB_SRCDIM 0x61144
1553#define DVOC_SRCDIM 0x61164
1554#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1555#define DVO_SRCDIM_VERTICAL_SHIFT 0
1556
1557/* LVDS port control */
1558#define LVDS 0x61180
1559/*
1560 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1561 * the DPLL semantics change when the LVDS is assigned to that pipe.
1562 */
1563#define LVDS_PORT_EN (1 << 31)
1564/* Selects pipe B for LVDS data. Must be set on pre-965. */
1565#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1566#define LVDS_PIPE_MASK (1 << 30)
1519b995 1567#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1568/* LVDS dithering flag on 965/g4x platform */
1569#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1570/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1571#define LVDS_VSYNC_POLARITY (1 << 21)
1572#define LVDS_HSYNC_POLARITY (1 << 20)
1573
a3e17eb8
ZY
1574/* Enable border for unscaled (or aspect-scaled) display */
1575#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1576/*
1577 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1578 * pixel.
1579 */
1580#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1581#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1582#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1583/*
1584 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1585 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1586 * on.
1587 */
1588#define LVDS_A3_POWER_MASK (3 << 6)
1589#define LVDS_A3_POWER_DOWN (0 << 6)
1590#define LVDS_A3_POWER_UP (3 << 6)
1591/*
1592 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1593 * is set.
1594 */
1595#define LVDS_CLKB_POWER_MASK (3 << 4)
1596#define LVDS_CLKB_POWER_DOWN (0 << 4)
1597#define LVDS_CLKB_POWER_UP (3 << 4)
1598/*
1599 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1600 * setting for whether we are in dual-channel mode. The B3 pair will
1601 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1602 */
1603#define LVDS_B0B3_POWER_MASK (3 << 2)
1604#define LVDS_B0B3_POWER_DOWN (0 << 2)
1605#define LVDS_B0B3_POWER_UP (3 << 2)
1606
3c17fe4b
DH
1607/* Video Data Island Packet control */
1608#define VIDEO_DIP_DATA 0x61178
1609#define VIDEO_DIP_CTL 0x61170
1610#define VIDEO_DIP_ENABLE (1 << 31)
1611#define VIDEO_DIP_PORT_B (1 << 29)
1612#define VIDEO_DIP_PORT_C (2 << 29)
1613#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1614#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1615#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1616#define VIDEO_DIP_SELECT_AVI (0 << 19)
1617#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1618#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1619#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1620#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1621#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1622#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1623
585fb111
JB
1624/* Panel power sequencing */
1625#define PP_STATUS 0x61200
1626#define PP_ON (1 << 31)
1627/*
1628 * Indicates that all dependencies of the panel are on:
1629 *
1630 * - PLL enabled
1631 * - pipe enabled
1632 * - LVDS/DVOB/DVOC on
1633 */
1634#define PP_READY (1 << 30)
1635#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1636#define PP_SEQUENCE_POWER_UP (1 << 28)
1637#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1638#define PP_SEQUENCE_MASK (3 << 28)
1639#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1640#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1641#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1642#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1643#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1644#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1645#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1646#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1647#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1648#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1649#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1650#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1651#define PP_CONTROL 0x61204
1652#define POWER_TARGET_ON (1 << 0)
1653#define PP_ON_DELAYS 0x61208
1654#define PP_OFF_DELAYS 0x6120c
1655#define PP_DIVISOR 0x61210
1656
1657/* Panel fitting */
1658#define PFIT_CONTROL 0x61230
1659#define PFIT_ENABLE (1 << 31)
1660#define PFIT_PIPE_MASK (3 << 29)
1661#define PFIT_PIPE_SHIFT 29
1662#define VERT_INTERP_DISABLE (0 << 10)
1663#define VERT_INTERP_BILINEAR (1 << 10)
1664#define VERT_INTERP_MASK (3 << 10)
1665#define VERT_AUTO_SCALE (1 << 9)
1666#define HORIZ_INTERP_DISABLE (0 << 6)
1667#define HORIZ_INTERP_BILINEAR (1 << 6)
1668#define HORIZ_INTERP_MASK (3 << 6)
1669#define HORIZ_AUTO_SCALE (1 << 5)
1670#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1671#define PFIT_FILTER_FUZZY (0 << 24)
1672#define PFIT_SCALING_AUTO (0 << 26)
1673#define PFIT_SCALING_PROGRAMMED (1 << 26)
1674#define PFIT_SCALING_PILLAR (2 << 26)
1675#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1676#define PFIT_PGM_RATIOS 0x61234
1677#define PFIT_VERT_SCALE_MASK 0xfff00000
1678#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1679/* Pre-965 */
1680#define PFIT_VERT_SCALE_SHIFT 20
1681#define PFIT_VERT_SCALE_MASK 0xfff00000
1682#define PFIT_HORIZ_SCALE_SHIFT 4
1683#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1684/* 965+ */
1685#define PFIT_VERT_SCALE_SHIFT_965 16
1686#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1687#define PFIT_HORIZ_SCALE_SHIFT_965 0
1688#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1689
585fb111
JB
1690#define PFIT_AUTO_RATIOS 0x61238
1691
1692/* Backlight control */
1693#define BLC_PWM_CTL 0x61254
ba3820ad 1694#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1695#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1696#define BLM_COMBINATION_MODE (1 << 30)
1697/*
1698 * This is the most significant 15 bits of the number of backlight cycles in a
1699 * complete cycle of the modulated backlight control.
1700 *
1701 * The actual value is this field multiplied by two.
1702 */
1703#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1704#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1705/*
1706 * This is the number of cycles out of the backlight modulation cycle for which
1707 * the backlight is on.
1708 *
1709 * This field must be no greater than the number of cycles in the complete
1710 * backlight modulation cycle.
1711 */
1712#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1713#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1714
0eb96d6e
JB
1715#define BLC_HIST_CTL 0x61260
1716
585fb111
JB
1717/* TV port control */
1718#define TV_CTL 0x68000
1719/** Enables the TV encoder */
1720# define TV_ENC_ENABLE (1 << 31)
1721/** Sources the TV encoder input from pipe B instead of A. */
1722# define TV_ENC_PIPEB_SELECT (1 << 30)
1723/** Outputs composite video (DAC A only) */
1724# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1725/** Outputs SVideo video (DAC B/C) */
1726# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1727/** Outputs Component video (DAC A/B/C) */
1728# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1729/** Outputs Composite and SVideo (DAC A/B/C) */
1730# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1731# define TV_TRILEVEL_SYNC (1 << 21)
1732/** Enables slow sync generation (945GM only) */
1733# define TV_SLOW_SYNC (1 << 20)
1734/** Selects 4x oversampling for 480i and 576p */
1735# define TV_OVERSAMPLE_4X (0 << 18)
1736/** Selects 2x oversampling for 720p and 1080i */
1737# define TV_OVERSAMPLE_2X (1 << 18)
1738/** Selects no oversampling for 1080p */
1739# define TV_OVERSAMPLE_NONE (2 << 18)
1740/** Selects 8x oversampling */
1741# define TV_OVERSAMPLE_8X (3 << 18)
1742/** Selects progressive mode rather than interlaced */
1743# define TV_PROGRESSIVE (1 << 17)
1744/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1745# define TV_PAL_BURST (1 << 16)
1746/** Field for setting delay of Y compared to C */
1747# define TV_YC_SKEW_MASK (7 << 12)
1748/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1749# define TV_ENC_SDP_FIX (1 << 11)
1750/**
1751 * Enables a fix for the 915GM only.
1752 *
1753 * Not sure what it does.
1754 */
1755# define TV_ENC_C0_FIX (1 << 10)
1756/** Bits that must be preserved by software */
d2d9f232 1757# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1758# define TV_FUSE_STATE_MASK (3 << 4)
1759/** Read-only state that reports all features enabled */
1760# define TV_FUSE_STATE_ENABLED (0 << 4)
1761/** Read-only state that reports that Macrovision is disabled in hardware*/
1762# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1763/** Read-only state that reports that TV-out is disabled in hardware. */
1764# define TV_FUSE_STATE_DISABLED (2 << 4)
1765/** Normal operation */
1766# define TV_TEST_MODE_NORMAL (0 << 0)
1767/** Encoder test pattern 1 - combo pattern */
1768# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1769/** Encoder test pattern 2 - full screen vertical 75% color bars */
1770# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1771/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1772# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1773/** Encoder test pattern 4 - random noise */
1774# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1775/** Encoder test pattern 5 - linear color ramps */
1776# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1777/**
1778 * This test mode forces the DACs to 50% of full output.
1779 *
1780 * This is used for load detection in combination with TVDAC_SENSE_MASK
1781 */
1782# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1783# define TV_TEST_MODE_MASK (7 << 0)
1784
1785#define TV_DAC 0x68004
b8ed2a4f 1786# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1787/**
1788 * Reports that DAC state change logic has reported change (RO).
1789 *
1790 * This gets cleared when TV_DAC_STATE_EN is cleared
1791*/
1792# define TVDAC_STATE_CHG (1 << 31)
1793# define TVDAC_SENSE_MASK (7 << 28)
1794/** Reports that DAC A voltage is above the detect threshold */
1795# define TVDAC_A_SENSE (1 << 30)
1796/** Reports that DAC B voltage is above the detect threshold */
1797# define TVDAC_B_SENSE (1 << 29)
1798/** Reports that DAC C voltage is above the detect threshold */
1799# define TVDAC_C_SENSE (1 << 28)
1800/**
1801 * Enables DAC state detection logic, for load-based TV detection.
1802 *
1803 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1804 * to off, for load detection to work.
1805 */
1806# define TVDAC_STATE_CHG_EN (1 << 27)
1807/** Sets the DAC A sense value to high */
1808# define TVDAC_A_SENSE_CTL (1 << 26)
1809/** Sets the DAC B sense value to high */
1810# define TVDAC_B_SENSE_CTL (1 << 25)
1811/** Sets the DAC C sense value to high */
1812# define TVDAC_C_SENSE_CTL (1 << 24)
1813/** Overrides the ENC_ENABLE and DAC voltage levels */
1814# define DAC_CTL_OVERRIDE (1 << 7)
1815/** Sets the slew rate. Must be preserved in software */
1816# define ENC_TVDAC_SLEW_FAST (1 << 6)
1817# define DAC_A_1_3_V (0 << 4)
1818# define DAC_A_1_1_V (1 << 4)
1819# define DAC_A_0_7_V (2 << 4)
cb66c692 1820# define DAC_A_MASK (3 << 4)
585fb111
JB
1821# define DAC_B_1_3_V (0 << 2)
1822# define DAC_B_1_1_V (1 << 2)
1823# define DAC_B_0_7_V (2 << 2)
cb66c692 1824# define DAC_B_MASK (3 << 2)
585fb111
JB
1825# define DAC_C_1_3_V (0 << 0)
1826# define DAC_C_1_1_V (1 << 0)
1827# define DAC_C_0_7_V (2 << 0)
cb66c692 1828# define DAC_C_MASK (3 << 0)
585fb111
JB
1829
1830/**
1831 * CSC coefficients are stored in a floating point format with 9 bits of
1832 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1833 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1834 * -1 (0x3) being the only legal negative value.
1835 */
1836#define TV_CSC_Y 0x68010
1837# define TV_RY_MASK 0x07ff0000
1838# define TV_RY_SHIFT 16
1839# define TV_GY_MASK 0x00000fff
1840# define TV_GY_SHIFT 0
1841
1842#define TV_CSC_Y2 0x68014
1843# define TV_BY_MASK 0x07ff0000
1844# define TV_BY_SHIFT 16
1845/**
1846 * Y attenuation for component video.
1847 *
1848 * Stored in 1.9 fixed point.
1849 */
1850# define TV_AY_MASK 0x000003ff
1851# define TV_AY_SHIFT 0
1852
1853#define TV_CSC_U 0x68018
1854# define TV_RU_MASK 0x07ff0000
1855# define TV_RU_SHIFT 16
1856# define TV_GU_MASK 0x000007ff
1857# define TV_GU_SHIFT 0
1858
1859#define TV_CSC_U2 0x6801c
1860# define TV_BU_MASK 0x07ff0000
1861# define TV_BU_SHIFT 16
1862/**
1863 * U attenuation for component video.
1864 *
1865 * Stored in 1.9 fixed point.
1866 */
1867# define TV_AU_MASK 0x000003ff
1868# define TV_AU_SHIFT 0
1869
1870#define TV_CSC_V 0x68020
1871# define TV_RV_MASK 0x0fff0000
1872# define TV_RV_SHIFT 16
1873# define TV_GV_MASK 0x000007ff
1874# define TV_GV_SHIFT 0
1875
1876#define TV_CSC_V2 0x68024
1877# define TV_BV_MASK 0x07ff0000
1878# define TV_BV_SHIFT 16
1879/**
1880 * V attenuation for component video.
1881 *
1882 * Stored in 1.9 fixed point.
1883 */
1884# define TV_AV_MASK 0x000007ff
1885# define TV_AV_SHIFT 0
1886
1887#define TV_CLR_KNOBS 0x68028
1888/** 2s-complement brightness adjustment */
1889# define TV_BRIGHTNESS_MASK 0xff000000
1890# define TV_BRIGHTNESS_SHIFT 24
1891/** Contrast adjustment, as a 2.6 unsigned floating point number */
1892# define TV_CONTRAST_MASK 0x00ff0000
1893# define TV_CONTRAST_SHIFT 16
1894/** Saturation adjustment, as a 2.6 unsigned floating point number */
1895# define TV_SATURATION_MASK 0x0000ff00
1896# define TV_SATURATION_SHIFT 8
1897/** Hue adjustment, as an integer phase angle in degrees */
1898# define TV_HUE_MASK 0x000000ff
1899# define TV_HUE_SHIFT 0
1900
1901#define TV_CLR_LEVEL 0x6802c
1902/** Controls the DAC level for black */
1903# define TV_BLACK_LEVEL_MASK 0x01ff0000
1904# define TV_BLACK_LEVEL_SHIFT 16
1905/** Controls the DAC level for blanking */
1906# define TV_BLANK_LEVEL_MASK 0x000001ff
1907# define TV_BLANK_LEVEL_SHIFT 0
1908
1909#define TV_H_CTL_1 0x68030
1910/** Number of pixels in the hsync. */
1911# define TV_HSYNC_END_MASK 0x1fff0000
1912# define TV_HSYNC_END_SHIFT 16
1913/** Total number of pixels minus one in the line (display and blanking). */
1914# define TV_HTOTAL_MASK 0x00001fff
1915# define TV_HTOTAL_SHIFT 0
1916
1917#define TV_H_CTL_2 0x68034
1918/** Enables the colorburst (needed for non-component color) */
1919# define TV_BURST_ENA (1 << 31)
1920/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1921# define TV_HBURST_START_SHIFT 16
1922# define TV_HBURST_START_MASK 0x1fff0000
1923/** Length of the colorburst */
1924# define TV_HBURST_LEN_SHIFT 0
1925# define TV_HBURST_LEN_MASK 0x0001fff
1926
1927#define TV_H_CTL_3 0x68038
1928/** End of hblank, measured in pixels minus one from start of hsync */
1929# define TV_HBLANK_END_SHIFT 16
1930# define TV_HBLANK_END_MASK 0x1fff0000
1931/** Start of hblank, measured in pixels minus one from start of hsync */
1932# define TV_HBLANK_START_SHIFT 0
1933# define TV_HBLANK_START_MASK 0x0001fff
1934
1935#define TV_V_CTL_1 0x6803c
1936/** XXX */
1937# define TV_NBR_END_SHIFT 16
1938# define TV_NBR_END_MASK 0x07ff0000
1939/** XXX */
1940# define TV_VI_END_F1_SHIFT 8
1941# define TV_VI_END_F1_MASK 0x00003f00
1942/** XXX */
1943# define TV_VI_END_F2_SHIFT 0
1944# define TV_VI_END_F2_MASK 0x0000003f
1945
1946#define TV_V_CTL_2 0x68040
1947/** Length of vsync, in half lines */
1948# define TV_VSYNC_LEN_MASK 0x07ff0000
1949# define TV_VSYNC_LEN_SHIFT 16
1950/** Offset of the start of vsync in field 1, measured in one less than the
1951 * number of half lines.
1952 */
1953# define TV_VSYNC_START_F1_MASK 0x00007f00
1954# define TV_VSYNC_START_F1_SHIFT 8
1955/**
1956 * Offset of the start of vsync in field 2, measured in one less than the
1957 * number of half lines.
1958 */
1959# define TV_VSYNC_START_F2_MASK 0x0000007f
1960# define TV_VSYNC_START_F2_SHIFT 0
1961
1962#define TV_V_CTL_3 0x68044
1963/** Enables generation of the equalization signal */
1964# define TV_EQUAL_ENA (1 << 31)
1965/** Length of vsync, in half lines */
1966# define TV_VEQ_LEN_MASK 0x007f0000
1967# define TV_VEQ_LEN_SHIFT 16
1968/** Offset of the start of equalization in field 1, measured in one less than
1969 * the number of half lines.
1970 */
1971# define TV_VEQ_START_F1_MASK 0x0007f00
1972# define TV_VEQ_START_F1_SHIFT 8
1973/**
1974 * Offset of the start of equalization in field 2, measured in one less than
1975 * the number of half lines.
1976 */
1977# define TV_VEQ_START_F2_MASK 0x000007f
1978# define TV_VEQ_START_F2_SHIFT 0
1979
1980#define TV_V_CTL_4 0x68048
1981/**
1982 * Offset to start of vertical colorburst, measured in one less than the
1983 * number of lines from vertical start.
1984 */
1985# define TV_VBURST_START_F1_MASK 0x003f0000
1986# define TV_VBURST_START_F1_SHIFT 16
1987/**
1988 * Offset to the end of vertical colorburst, measured in one less than the
1989 * number of lines from the start of NBR.
1990 */
1991# define TV_VBURST_END_F1_MASK 0x000000ff
1992# define TV_VBURST_END_F1_SHIFT 0
1993
1994#define TV_V_CTL_5 0x6804c
1995/**
1996 * Offset to start of vertical colorburst, measured in one less than the
1997 * number of lines from vertical start.
1998 */
1999# define TV_VBURST_START_F2_MASK 0x003f0000
2000# define TV_VBURST_START_F2_SHIFT 16
2001/**
2002 * Offset to the end of vertical colorburst, measured in one less than the
2003 * number of lines from the start of NBR.
2004 */
2005# define TV_VBURST_END_F2_MASK 0x000000ff
2006# define TV_VBURST_END_F2_SHIFT 0
2007
2008#define TV_V_CTL_6 0x68050
2009/**
2010 * Offset to start of vertical colorburst, measured in one less than the
2011 * number of lines from vertical start.
2012 */
2013# define TV_VBURST_START_F3_MASK 0x003f0000
2014# define TV_VBURST_START_F3_SHIFT 16
2015/**
2016 * Offset to the end of vertical colorburst, measured in one less than the
2017 * number of lines from the start of NBR.
2018 */
2019# define TV_VBURST_END_F3_MASK 0x000000ff
2020# define TV_VBURST_END_F3_SHIFT 0
2021
2022#define TV_V_CTL_7 0x68054
2023/**
2024 * Offset to start of vertical colorburst, measured in one less than the
2025 * number of lines from vertical start.
2026 */
2027# define TV_VBURST_START_F4_MASK 0x003f0000
2028# define TV_VBURST_START_F4_SHIFT 16
2029/**
2030 * Offset to the end of vertical colorburst, measured in one less than the
2031 * number of lines from the start of NBR.
2032 */
2033# define TV_VBURST_END_F4_MASK 0x000000ff
2034# define TV_VBURST_END_F4_SHIFT 0
2035
2036#define TV_SC_CTL_1 0x68060
2037/** Turns on the first subcarrier phase generation DDA */
2038# define TV_SC_DDA1_EN (1 << 31)
2039/** Turns on the first subcarrier phase generation DDA */
2040# define TV_SC_DDA2_EN (1 << 30)
2041/** Turns on the first subcarrier phase generation DDA */
2042# define TV_SC_DDA3_EN (1 << 29)
2043/** Sets the subcarrier DDA to reset frequency every other field */
2044# define TV_SC_RESET_EVERY_2 (0 << 24)
2045/** Sets the subcarrier DDA to reset frequency every fourth field */
2046# define TV_SC_RESET_EVERY_4 (1 << 24)
2047/** Sets the subcarrier DDA to reset frequency every eighth field */
2048# define TV_SC_RESET_EVERY_8 (2 << 24)
2049/** Sets the subcarrier DDA to never reset the frequency */
2050# define TV_SC_RESET_NEVER (3 << 24)
2051/** Sets the peak amplitude of the colorburst.*/
2052# define TV_BURST_LEVEL_MASK 0x00ff0000
2053# define TV_BURST_LEVEL_SHIFT 16
2054/** Sets the increment of the first subcarrier phase generation DDA */
2055# define TV_SCDDA1_INC_MASK 0x00000fff
2056# define TV_SCDDA1_INC_SHIFT 0
2057
2058#define TV_SC_CTL_2 0x68064
2059/** Sets the rollover for the second subcarrier phase generation DDA */
2060# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2061# define TV_SCDDA2_SIZE_SHIFT 16
2062/** Sets the increent of the second subcarrier phase generation DDA */
2063# define TV_SCDDA2_INC_MASK 0x00007fff
2064# define TV_SCDDA2_INC_SHIFT 0
2065
2066#define TV_SC_CTL_3 0x68068
2067/** Sets the rollover for the third subcarrier phase generation DDA */
2068# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2069# define TV_SCDDA3_SIZE_SHIFT 16
2070/** Sets the increent of the third subcarrier phase generation DDA */
2071# define TV_SCDDA3_INC_MASK 0x00007fff
2072# define TV_SCDDA3_INC_SHIFT 0
2073
2074#define TV_WIN_POS 0x68070
2075/** X coordinate of the display from the start of horizontal active */
2076# define TV_XPOS_MASK 0x1fff0000
2077# define TV_XPOS_SHIFT 16
2078/** Y coordinate of the display from the start of vertical active (NBR) */
2079# define TV_YPOS_MASK 0x00000fff
2080# define TV_YPOS_SHIFT 0
2081
2082#define TV_WIN_SIZE 0x68074
2083/** Horizontal size of the display window, measured in pixels*/
2084# define TV_XSIZE_MASK 0x1fff0000
2085# define TV_XSIZE_SHIFT 16
2086/**
2087 * Vertical size of the display window, measured in pixels.
2088 *
2089 * Must be even for interlaced modes.
2090 */
2091# define TV_YSIZE_MASK 0x00000fff
2092# define TV_YSIZE_SHIFT 0
2093
2094#define TV_FILTER_CTL_1 0x68080
2095/**
2096 * Enables automatic scaling calculation.
2097 *
2098 * If set, the rest of the registers are ignored, and the calculated values can
2099 * be read back from the register.
2100 */
2101# define TV_AUTO_SCALE (1 << 31)
2102/**
2103 * Disables the vertical filter.
2104 *
2105 * This is required on modes more than 1024 pixels wide */
2106# define TV_V_FILTER_BYPASS (1 << 29)
2107/** Enables adaptive vertical filtering */
2108# define TV_VADAPT (1 << 28)
2109# define TV_VADAPT_MODE_MASK (3 << 26)
2110/** Selects the least adaptive vertical filtering mode */
2111# define TV_VADAPT_MODE_LEAST (0 << 26)
2112/** Selects the moderately adaptive vertical filtering mode */
2113# define TV_VADAPT_MODE_MODERATE (1 << 26)
2114/** Selects the most adaptive vertical filtering mode */
2115# define TV_VADAPT_MODE_MOST (3 << 26)
2116/**
2117 * Sets the horizontal scaling factor.
2118 *
2119 * This should be the fractional part of the horizontal scaling factor divided
2120 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2121 *
2122 * (src width - 1) / ((oversample * dest width) - 1)
2123 */
2124# define TV_HSCALE_FRAC_MASK 0x00003fff
2125# define TV_HSCALE_FRAC_SHIFT 0
2126
2127#define TV_FILTER_CTL_2 0x68084
2128/**
2129 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2130 *
2131 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2132 */
2133# define TV_VSCALE_INT_MASK 0x00038000
2134# define TV_VSCALE_INT_SHIFT 15
2135/**
2136 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2137 *
2138 * \sa TV_VSCALE_INT_MASK
2139 */
2140# define TV_VSCALE_FRAC_MASK 0x00007fff
2141# define TV_VSCALE_FRAC_SHIFT 0
2142
2143#define TV_FILTER_CTL_3 0x68088
2144/**
2145 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2146 *
2147 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2148 *
2149 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2150 */
2151# define TV_VSCALE_IP_INT_MASK 0x00038000
2152# define TV_VSCALE_IP_INT_SHIFT 15
2153/**
2154 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2155 *
2156 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2157 *
2158 * \sa TV_VSCALE_IP_INT_MASK
2159 */
2160# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2161# define TV_VSCALE_IP_FRAC_SHIFT 0
2162
2163#define TV_CC_CONTROL 0x68090
2164# define TV_CC_ENABLE (1 << 31)
2165/**
2166 * Specifies which field to send the CC data in.
2167 *
2168 * CC data is usually sent in field 0.
2169 */
2170# define TV_CC_FID_MASK (1 << 27)
2171# define TV_CC_FID_SHIFT 27
2172/** Sets the horizontal position of the CC data. Usually 135. */
2173# define TV_CC_HOFF_MASK 0x03ff0000
2174# define TV_CC_HOFF_SHIFT 16
2175/** Sets the vertical position of the CC data. Usually 21 */
2176# define TV_CC_LINE_MASK 0x0000003f
2177# define TV_CC_LINE_SHIFT 0
2178
2179#define TV_CC_DATA 0x68094
2180# define TV_CC_RDY (1 << 31)
2181/** Second word of CC data to be transmitted. */
2182# define TV_CC_DATA_2_MASK 0x007f0000
2183# define TV_CC_DATA_2_SHIFT 16
2184/** First word of CC data to be transmitted. */
2185# define TV_CC_DATA_1_MASK 0x0000007f
2186# define TV_CC_DATA_1_SHIFT 0
2187
2188#define TV_H_LUMA_0 0x68100
2189#define TV_H_LUMA_59 0x681ec
2190#define TV_H_CHROMA_0 0x68200
2191#define TV_H_CHROMA_59 0x682ec
2192#define TV_V_LUMA_0 0x68300
2193#define TV_V_LUMA_42 0x683a8
2194#define TV_V_CHROMA_0 0x68400
2195#define TV_V_CHROMA_42 0x684a8
2196
040d87f1 2197/* Display Port */
32f9d658 2198#define DP_A 0x64000 /* eDP */
040d87f1
KP
2199#define DP_B 0x64100
2200#define DP_C 0x64200
2201#define DP_D 0x64300
2202
2203#define DP_PORT_EN (1 << 31)
2204#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2205#define DP_PIPE_MASK (1 << 30)
2206
040d87f1
KP
2207/* Link training mode - select a suitable mode for each stage */
2208#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2209#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2210#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2211#define DP_LINK_TRAIN_OFF (3 << 28)
2212#define DP_LINK_TRAIN_MASK (3 << 28)
2213#define DP_LINK_TRAIN_SHIFT 28
2214
8db9d77b
ZW
2215/* CPT Link training mode */
2216#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2217#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2218#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2219#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2220#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2221#define DP_LINK_TRAIN_SHIFT_CPT 8
2222
040d87f1
KP
2223/* Signal voltages. These are mostly controlled by the other end */
2224#define DP_VOLTAGE_0_4 (0 << 25)
2225#define DP_VOLTAGE_0_6 (1 << 25)
2226#define DP_VOLTAGE_0_8 (2 << 25)
2227#define DP_VOLTAGE_1_2 (3 << 25)
2228#define DP_VOLTAGE_MASK (7 << 25)
2229#define DP_VOLTAGE_SHIFT 25
2230
2231/* Signal pre-emphasis levels, like voltages, the other end tells us what
2232 * they want
2233 */
2234#define DP_PRE_EMPHASIS_0 (0 << 22)
2235#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2236#define DP_PRE_EMPHASIS_6 (2 << 22)
2237#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2238#define DP_PRE_EMPHASIS_MASK (7 << 22)
2239#define DP_PRE_EMPHASIS_SHIFT 22
2240
2241/* How many wires to use. I guess 3 was too hard */
2242#define DP_PORT_WIDTH_1 (0 << 19)
2243#define DP_PORT_WIDTH_2 (1 << 19)
2244#define DP_PORT_WIDTH_4 (3 << 19)
2245#define DP_PORT_WIDTH_MASK (7 << 19)
2246
2247/* Mystic DPCD version 1.1 special mode */
2248#define DP_ENHANCED_FRAMING (1 << 18)
2249
32f9d658
ZW
2250/* eDP */
2251#define DP_PLL_FREQ_270MHZ (0 << 16)
2252#define DP_PLL_FREQ_160MHZ (1 << 16)
2253#define DP_PLL_FREQ_MASK (3 << 16)
2254
040d87f1
KP
2255/** locked once port is enabled */
2256#define DP_PORT_REVERSAL (1 << 15)
2257
32f9d658
ZW
2258/* eDP */
2259#define DP_PLL_ENABLE (1 << 14)
2260
040d87f1
KP
2261/** sends the clock on lane 15 of the PEG for debug */
2262#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2263
2264#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2265#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2266
2267/** limit RGB values to avoid confusing TVs */
2268#define DP_COLOR_RANGE_16_235 (1 << 8)
2269
2270/** Turn on the audio link */
2271#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2272
2273/** vs and hs sync polarity */
2274#define DP_SYNC_VS_HIGH (1 << 4)
2275#define DP_SYNC_HS_HIGH (1 << 3)
2276
2277/** A fantasy */
2278#define DP_DETECTED (1 << 2)
2279
2280/** The aux channel provides a way to talk to the
2281 * signal sink for DDC etc. Max packet size supported
2282 * is 20 bytes in each direction, hence the 5 fixed
2283 * data registers
2284 */
32f9d658
ZW
2285#define DPA_AUX_CH_CTL 0x64010
2286#define DPA_AUX_CH_DATA1 0x64014
2287#define DPA_AUX_CH_DATA2 0x64018
2288#define DPA_AUX_CH_DATA3 0x6401c
2289#define DPA_AUX_CH_DATA4 0x64020
2290#define DPA_AUX_CH_DATA5 0x64024
2291
040d87f1
KP
2292#define DPB_AUX_CH_CTL 0x64110
2293#define DPB_AUX_CH_DATA1 0x64114
2294#define DPB_AUX_CH_DATA2 0x64118
2295#define DPB_AUX_CH_DATA3 0x6411c
2296#define DPB_AUX_CH_DATA4 0x64120
2297#define DPB_AUX_CH_DATA5 0x64124
2298
2299#define DPC_AUX_CH_CTL 0x64210
2300#define DPC_AUX_CH_DATA1 0x64214
2301#define DPC_AUX_CH_DATA2 0x64218
2302#define DPC_AUX_CH_DATA3 0x6421c
2303#define DPC_AUX_CH_DATA4 0x64220
2304#define DPC_AUX_CH_DATA5 0x64224
2305
2306#define DPD_AUX_CH_CTL 0x64310
2307#define DPD_AUX_CH_DATA1 0x64314
2308#define DPD_AUX_CH_DATA2 0x64318
2309#define DPD_AUX_CH_DATA3 0x6431c
2310#define DPD_AUX_CH_DATA4 0x64320
2311#define DPD_AUX_CH_DATA5 0x64324
2312
2313#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2314#define DP_AUX_CH_CTL_DONE (1 << 30)
2315#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2316#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2317#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2318#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2319#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2320#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2321#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2322#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2323#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2324#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2325#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2326#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2327#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2328#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2329#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2330#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2331#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2332#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2333#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2334
2335/*
2336 * Computing GMCH M and N values for the Display Port link
2337 *
2338 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2339 *
2340 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2341 *
2342 * The GMCH value is used internally
2343 *
2344 * bytes_per_pixel is the number of bytes coming out of the plane,
2345 * which is after the LUTs, so we want the bytes for our color format.
2346 * For our current usage, this is always 3, one byte for R, G and B.
2347 */
9db4a9c7
JB
2348#define _PIPEA_GMCH_DATA_M 0x70050
2349#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2350
2351/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2352#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2353#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2354
2355#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2356
9db4a9c7
JB
2357#define _PIPEA_GMCH_DATA_N 0x70054
2358#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2359#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2360
2361/*
2362 * Computing Link M and N values for the Display Port link
2363 *
2364 * Link M / N = pixel_clock / ls_clk
2365 *
2366 * (the DP spec calls pixel_clock the 'strm_clk')
2367 *
2368 * The Link value is transmitted in the Main Stream
2369 * Attributes and VB-ID.
2370 */
2371
9db4a9c7
JB
2372#define _PIPEA_DP_LINK_M 0x70060
2373#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2374#define PIPEA_DP_LINK_M_MASK (0xffffff)
2375
9db4a9c7
JB
2376#define _PIPEA_DP_LINK_N 0x70064
2377#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2378#define PIPEA_DP_LINK_N_MASK (0xffffff)
2379
9db4a9c7
JB
2380#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2381#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2382#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2383#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2384
585fb111
JB
2385/* Display & cursor control */
2386
2387/* Pipe A */
9db4a9c7 2388#define _PIPEADSL 0x70000
58e10eb9 2389#define DSL_LINEMASK 0x00000fff
9db4a9c7 2390#define _PIPEACONF 0x70008
5eddb70b
CW
2391#define PIPECONF_ENABLE (1<<31)
2392#define PIPECONF_DISABLE 0
2393#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2394#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2395#define PIPECONF_SINGLE_WIDE 0
2396#define PIPECONF_PIPE_UNLOCKED 0
2397#define PIPECONF_PIPE_LOCKED (1<<25)
2398#define PIPECONF_PALETTE 0
2399#define PIPECONF_GAMMA (1<<24)
585fb111 2400#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2401#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2402/* Note that pre-gen3 does not support interlaced display directly. Panel
2403 * fitting must be disabled on pre-ilk for interlaced. */
2404#define PIPECONF_PROGRESSIVE (0 << 21)
2405#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2406#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2407#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2408#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2409/* Ironlake and later have a complete new set of values for interlaced. PFIT
2410 * means panel fitter required, PF means progressive fetch, DBL means power
2411 * saving pixel doubling. */
2412#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2413#define PIPECONF_INTERLACED_ILK (3 << 21)
2414#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2415#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2416#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2417#define PIPECONF_BPP_MASK (0x000000e0)
2418#define PIPECONF_BPP_8 (0<<5)
2419#define PIPECONF_BPP_10 (1<<5)
2420#define PIPECONF_BPP_6 (2<<5)
2421#define PIPECONF_BPP_12 (3<<5)
2422#define PIPECONF_DITHER_EN (1<<4)
2423#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2424#define PIPECONF_DITHER_TYPE_SP (0<<2)
2425#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2426#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2427#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2428#define _PIPEASTAT 0x70024
585fb111
JB
2429#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2430#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2431#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2432#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2433#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2434#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2435#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2436#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2437#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2438#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2439#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2440#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2441#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2442#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2443#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2444#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2445#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2446#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2447#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2448#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2449#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2450#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2451#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2452#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2453#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2454#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2455#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2456#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2457#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2458#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2459#define PIPE_8BPC (0 << 5)
2460#define PIPE_10BPC (1 << 5)
2461#define PIPE_6BPC (2 << 5)
2462#define PIPE_12BPC (3 << 5)
585fb111 2463
9db4a9c7
JB
2464#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2465#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2466#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2467#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2468#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2469#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2470
585fb111
JB
2471#define DSPARB 0x70030
2472#define DSPARB_CSTART_MASK (0x7f << 7)
2473#define DSPARB_CSTART_SHIFT 7
2474#define DSPARB_BSTART_MASK (0x7f)
2475#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2476#define DSPARB_BEND_SHIFT 9 /* on 855 */
2477#define DSPARB_AEND_SHIFT 0
2478
2479#define DSPFW1 0x70034
0e442c60 2480#define DSPFW_SR_SHIFT 23
0206e353 2481#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2482#define DSPFW_CURSORB_SHIFT 16
d4294342 2483#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2484#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2485#define DSPFW_PLANEB_MASK (0x7f<<8)
2486#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2487#define DSPFW2 0x70038
0e442c60 2488#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2489#define DSPFW_CURSORA_SHIFT 8
d4294342 2490#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2491#define DSPFW3 0x7003c
0e442c60
JB
2492#define DSPFW_HPLL_SR_EN (1<<31)
2493#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2494#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2495#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2496#define DSPFW_HPLL_CURSOR_SHIFT 16
2497#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2498#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2499
2500/* FIFO watermark sizes etc */
0e442c60 2501#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2502#define I915_FIFO_LINE_SIZE 64
2503#define I830_FIFO_LINE_SIZE 32
0e442c60 2504
ceb04246 2505#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2506#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2507#define I965_FIFO_SIZE 512
2508#define I945_FIFO_SIZE 127
7662c8bd 2509#define I915_FIFO_SIZE 95
dff33cfc 2510#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2511#define I830_FIFO_SIZE 95
0e442c60 2512
ceb04246 2513#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2514#define G4X_MAX_WM 0x3f
7662c8bd
SL
2515#define I915_MAX_WM 0x3f
2516
f2b115e6
AJ
2517#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2518#define PINEVIEW_FIFO_LINE_SIZE 64
2519#define PINEVIEW_MAX_WM 0x1ff
2520#define PINEVIEW_DFT_WM 0x3f
2521#define PINEVIEW_DFT_HPLLOFF_WM 0
2522#define PINEVIEW_GUARD_WM 10
2523#define PINEVIEW_CURSOR_FIFO 64
2524#define PINEVIEW_CURSOR_MAX_WM 0x3f
2525#define PINEVIEW_CURSOR_DFT_WM 0
2526#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2527
ceb04246 2528#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2529#define I965_CURSOR_FIFO 64
2530#define I965_CURSOR_MAX_WM 32
2531#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2532
2533/* define the Watermark register on Ironlake */
2534#define WM0_PIPEA_ILK 0x45100
2535#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2536#define WM0_PIPE_PLANE_SHIFT 16
2537#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2538#define WM0_PIPE_SPRITE_SHIFT 8
2539#define WM0_PIPE_CURSOR_MASK (0x1f)
2540
2541#define WM0_PIPEB_ILK 0x45104
d6c892df 2542#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2543#define WM1_LP_ILK 0x45108
2544#define WM1_LP_SR_EN (1<<31)
2545#define WM1_LP_LATENCY_SHIFT 24
2546#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2547#define WM1_LP_FBC_MASK (0xf<<20)
2548#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2549#define WM1_LP_SR_MASK (0x1ff<<8)
2550#define WM1_LP_SR_SHIFT 8
2551#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2552#define WM2_LP_ILK 0x4510c
2553#define WM2_LP_EN (1<<31)
2554#define WM3_LP_ILK 0x45110
2555#define WM3_LP_EN (1<<31)
2556#define WM1S_LP_ILK 0x45120
b840d907
JB
2557#define WM2S_LP_IVB 0x45124
2558#define WM3S_LP_IVB 0x45128
dd8849c8 2559#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2560
2561/* Memory latency timer register */
2562#define MLTR_ILK 0x11222
b79d4990
JB
2563#define MLTR_WM1_SHIFT 0
2564#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2565/* the unit of memory self-refresh latency time is 0.5us */
2566#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2567#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2568#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2569#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2570
2571/* define the fifo size on Ironlake */
2572#define ILK_DISPLAY_FIFO 128
2573#define ILK_DISPLAY_MAXWM 64
2574#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2575#define ILK_CURSOR_FIFO 32
2576#define ILK_CURSOR_MAXWM 16
2577#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2578
2579#define ILK_DISPLAY_SR_FIFO 512
2580#define ILK_DISPLAY_MAX_SRWM 0x1ff
2581#define ILK_DISPLAY_DFT_SRWM 0x3f
2582#define ILK_CURSOR_SR_FIFO 64
2583#define ILK_CURSOR_MAX_SRWM 0x3f
2584#define ILK_CURSOR_DFT_SRWM 8
2585
2586#define ILK_FIFO_LINE_SIZE 64
2587
1398261a
YL
2588/* define the WM info on Sandybridge */
2589#define SNB_DISPLAY_FIFO 128
2590#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2591#define SNB_DISPLAY_DFTWM 8
2592#define SNB_CURSOR_FIFO 32
2593#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2594#define SNB_CURSOR_DFTWM 8
2595
2596#define SNB_DISPLAY_SR_FIFO 512
2597#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2598#define SNB_DISPLAY_DFT_SRWM 0x3f
2599#define SNB_CURSOR_SR_FIFO 64
2600#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2601#define SNB_CURSOR_DFT_SRWM 8
2602
2603#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2604
2605#define SNB_FIFO_LINE_SIZE 64
2606
2607
2608/* the address where we get all kinds of latency value */
2609#define SSKPD 0x5d10
2610#define SSKPD_WM_MASK 0x3f
2611#define SSKPD_WM0_SHIFT 0
2612#define SSKPD_WM1_SHIFT 8
2613#define SSKPD_WM2_SHIFT 16
2614#define SSKPD_WM3_SHIFT 24
2615
2616#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2617#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2618#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2619#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2620#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2621
585fb111
JB
2622/*
2623 * The two pipe frame counter registers are not synchronized, so
2624 * reading a stable value is somewhat tricky. The following code
2625 * should work:
2626 *
2627 * do {
2628 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2629 * PIPE_FRAME_HIGH_SHIFT;
2630 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2631 * PIPE_FRAME_LOW_SHIFT);
2632 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2633 * PIPE_FRAME_HIGH_SHIFT);
2634 * } while (high1 != high2);
2635 * frame = (high1 << 8) | low1;
2636 */
9db4a9c7 2637#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2638#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2639#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2640#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2641#define PIPE_FRAME_LOW_MASK 0xff000000
2642#define PIPE_FRAME_LOW_SHIFT 24
2643#define PIPE_PIXEL_MASK 0x00ffffff
2644#define PIPE_PIXEL_SHIFT 0
9880b7a5 2645/* GM45+ just has to be different */
9db4a9c7
JB
2646#define _PIPEA_FRMCOUNT_GM45 0x70040
2647#define _PIPEA_FLIPCOUNT_GM45 0x70044
2648#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2649
2650/* Cursor A & B regs */
9db4a9c7 2651#define _CURACNTR 0x70080
14b60391
JB
2652/* Old style CUR*CNTR flags (desktop 8xx) */
2653#define CURSOR_ENABLE 0x80000000
2654#define CURSOR_GAMMA_ENABLE 0x40000000
2655#define CURSOR_STRIDE_MASK 0x30000000
2656#define CURSOR_FORMAT_SHIFT 24
2657#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2658#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2659#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2660#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2661#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2662#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2663/* New style CUR*CNTR flags */
2664#define CURSOR_MODE 0x27
585fb111
JB
2665#define CURSOR_MODE_DISABLE 0x00
2666#define CURSOR_MODE_64_32B_AX 0x07
2667#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2668#define MCURSOR_PIPE_SELECT (1 << 28)
2669#define MCURSOR_PIPE_A 0x00
2670#define MCURSOR_PIPE_B (1 << 28)
585fb111 2671#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2672#define _CURABASE 0x70084
2673#define _CURAPOS 0x70088
585fb111
JB
2674#define CURSOR_POS_MASK 0x007FF
2675#define CURSOR_POS_SIGN 0x8000
2676#define CURSOR_X_SHIFT 0
2677#define CURSOR_Y_SHIFT 16
14b60391 2678#define CURSIZE 0x700a0
9db4a9c7
JB
2679#define _CURBCNTR 0x700c0
2680#define _CURBBASE 0x700c4
2681#define _CURBPOS 0x700c8
585fb111 2682
65a21cd6
JB
2683#define _CURBCNTR_IVB 0x71080
2684#define _CURBBASE_IVB 0x71084
2685#define _CURBPOS_IVB 0x71088
2686
9db4a9c7
JB
2687#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2688#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2689#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2690
65a21cd6
JB
2691#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2692#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2693#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2694
585fb111 2695/* Display A control */
9db4a9c7 2696#define _DSPACNTR 0x70180
585fb111
JB
2697#define DISPLAY_PLANE_ENABLE (1<<31)
2698#define DISPLAY_PLANE_DISABLE 0
2699#define DISPPLANE_GAMMA_ENABLE (1<<30)
2700#define DISPPLANE_GAMMA_DISABLE 0
2701#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2702#define DISPPLANE_8BPP (0x2<<26)
2703#define DISPPLANE_15_16BPP (0x4<<26)
2704#define DISPPLANE_16BPP (0x5<<26)
2705#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2706#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2707#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2708#define DISPPLANE_STEREO_ENABLE (1<<25)
2709#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2710#define DISPPLANE_SEL_PIPE_SHIFT 24
2711#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2712#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2713#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2714#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2715#define DISPPLANE_SRC_KEY_DISABLE 0
2716#define DISPPLANE_LINE_DOUBLE (1<<20)
2717#define DISPPLANE_NO_LINE_DOUBLE 0
2718#define DISPPLANE_STEREO_POLARITY_FIRST 0
2719#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2720#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2721#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2722#define _DSPAADDR 0x70184
2723#define _DSPASTRIDE 0x70188
2724#define _DSPAPOS 0x7018C /* reserved */
2725#define _DSPASIZE 0x70190
2726#define _DSPASURF 0x7019C /* 965+ only */
2727#define _DSPATILEOFF 0x701A4 /* 965+ only */
2728
2729#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2730#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2731#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2732#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2733#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2734#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2735#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2736
585fb111
JB
2737/* VBIOS flags */
2738#define SWF00 0x71410
2739#define SWF01 0x71414
2740#define SWF02 0x71418
2741#define SWF03 0x7141c
2742#define SWF04 0x71420
2743#define SWF05 0x71424
2744#define SWF06 0x71428
2745#define SWF10 0x70410
2746#define SWF11 0x70414
2747#define SWF14 0x71420
2748#define SWF30 0x72414
2749#define SWF31 0x72418
2750#define SWF32 0x7241c
2751
2752/* Pipe B */
9db4a9c7
JB
2753#define _PIPEBDSL 0x71000
2754#define _PIPEBCONF 0x71008
2755#define _PIPEBSTAT 0x71024
2756#define _PIPEBFRAMEHIGH 0x71040
2757#define _PIPEBFRAMEPIXEL 0x71044
2758#define _PIPEB_FRMCOUNT_GM45 0x71040
2759#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2760
585fb111
JB
2761
2762/* Display B control */
9db4a9c7 2763#define _DSPBCNTR 0x71180
585fb111
JB
2764#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2765#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2766#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2767#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2768#define _DSPBADDR 0x71184
2769#define _DSPBSTRIDE 0x71188
2770#define _DSPBPOS 0x7118C
2771#define _DSPBSIZE 0x71190
2772#define _DSPBSURF 0x7119C
2773#define _DSPBTILEOFF 0x711A4
585fb111 2774
b840d907
JB
2775/* Sprite A control */
2776#define _DVSACNTR 0x72180
2777#define DVS_ENABLE (1<<31)
2778#define DVS_GAMMA_ENABLE (1<<30)
2779#define DVS_PIXFORMAT_MASK (3<<25)
2780#define DVS_FORMAT_YUV422 (0<<25)
2781#define DVS_FORMAT_RGBX101010 (1<<25)
2782#define DVS_FORMAT_RGBX888 (2<<25)
2783#define DVS_FORMAT_RGBX161616 (3<<25)
2784#define DVS_SOURCE_KEY (1<<22)
2785#define DVS_RGB_ORDER_RGBX (1<<20)
2786#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2787#define DVS_YUV_ORDER_YUYV (0<<16)
2788#define DVS_YUV_ORDER_UYVY (1<<16)
2789#define DVS_YUV_ORDER_YVYU (2<<16)
2790#define DVS_YUV_ORDER_VYUY (3<<16)
2791#define DVS_DEST_KEY (1<<2)
2792#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2793#define DVS_TILED (1<<10)
2794#define _DVSALINOFF 0x72184
2795#define _DVSASTRIDE 0x72188
2796#define _DVSAPOS 0x7218c
2797#define _DVSASIZE 0x72190
2798#define _DVSAKEYVAL 0x72194
2799#define _DVSAKEYMSK 0x72198
2800#define _DVSASURF 0x7219c
2801#define _DVSAKEYMAXVAL 0x721a0
2802#define _DVSATILEOFF 0x721a4
2803#define _DVSASURFLIVE 0x721ac
2804#define _DVSASCALE 0x72204
2805#define DVS_SCALE_ENABLE (1<<31)
2806#define DVS_FILTER_MASK (3<<29)
2807#define DVS_FILTER_MEDIUM (0<<29)
2808#define DVS_FILTER_ENHANCING (1<<29)
2809#define DVS_FILTER_SOFTENING (2<<29)
2810#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2811#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2812#define _DVSAGAMC 0x72300
2813
2814#define _DVSBCNTR 0x73180
2815#define _DVSBLINOFF 0x73184
2816#define _DVSBSTRIDE 0x73188
2817#define _DVSBPOS 0x7318c
2818#define _DVSBSIZE 0x73190
2819#define _DVSBKEYVAL 0x73194
2820#define _DVSBKEYMSK 0x73198
2821#define _DVSBSURF 0x7319c
2822#define _DVSBKEYMAXVAL 0x731a0
2823#define _DVSBTILEOFF 0x731a4
2824#define _DVSBSURFLIVE 0x731ac
2825#define _DVSBSCALE 0x73204
2826#define _DVSBGAMC 0x73300
2827
2828#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2829#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2830#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2831#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2832#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2833#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2834#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2835#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2836#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2837#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2838#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2839
2840#define _SPRA_CTL 0x70280
2841#define SPRITE_ENABLE (1<<31)
2842#define SPRITE_GAMMA_ENABLE (1<<30)
2843#define SPRITE_PIXFORMAT_MASK (7<<25)
2844#define SPRITE_FORMAT_YUV422 (0<<25)
2845#define SPRITE_FORMAT_RGBX101010 (1<<25)
2846#define SPRITE_FORMAT_RGBX888 (2<<25)
2847#define SPRITE_FORMAT_RGBX161616 (3<<25)
2848#define SPRITE_FORMAT_YUV444 (4<<25)
2849#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2850#define SPRITE_CSC_ENABLE (1<<24)
2851#define SPRITE_SOURCE_KEY (1<<22)
2852#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2853#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2854#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2855#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2856#define SPRITE_YUV_ORDER_YUYV (0<<16)
2857#define SPRITE_YUV_ORDER_UYVY (1<<16)
2858#define SPRITE_YUV_ORDER_YVYU (2<<16)
2859#define SPRITE_YUV_ORDER_VYUY (3<<16)
2860#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2861#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2862#define SPRITE_TILED (1<<10)
2863#define SPRITE_DEST_KEY (1<<2)
2864#define _SPRA_LINOFF 0x70284
2865#define _SPRA_STRIDE 0x70288
2866#define _SPRA_POS 0x7028c
2867#define _SPRA_SIZE 0x70290
2868#define _SPRA_KEYVAL 0x70294
2869#define _SPRA_KEYMSK 0x70298
2870#define _SPRA_SURF 0x7029c
2871#define _SPRA_KEYMAX 0x702a0
2872#define _SPRA_TILEOFF 0x702a4
2873#define _SPRA_SCALE 0x70304
2874#define SPRITE_SCALE_ENABLE (1<<31)
2875#define SPRITE_FILTER_MASK (3<<29)
2876#define SPRITE_FILTER_MEDIUM (0<<29)
2877#define SPRITE_FILTER_ENHANCING (1<<29)
2878#define SPRITE_FILTER_SOFTENING (2<<29)
2879#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2880#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
2881#define _SPRA_GAMC 0x70400
2882
2883#define _SPRB_CTL 0x71280
2884#define _SPRB_LINOFF 0x71284
2885#define _SPRB_STRIDE 0x71288
2886#define _SPRB_POS 0x7128c
2887#define _SPRB_SIZE 0x71290
2888#define _SPRB_KEYVAL 0x71294
2889#define _SPRB_KEYMSK 0x71298
2890#define _SPRB_SURF 0x7129c
2891#define _SPRB_KEYMAX 0x712a0
2892#define _SPRB_TILEOFF 0x712a4
2893#define _SPRB_SCALE 0x71304
2894#define _SPRB_GAMC 0x71400
2895
2896#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
2897#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
2898#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
2899#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
2900#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
2901#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
2902#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
2903#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
2904#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
2905#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
2906#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
2907#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
2908
585fb111
JB
2909/* VBIOS regs */
2910#define VGACNTRL 0x71400
2911# define VGA_DISP_DISABLE (1 << 31)
2912# define VGA_2X_MODE (1 << 30)
2913# define VGA_PIPE_B_SELECT (1 << 29)
2914
f2b115e6 2915/* Ironlake */
b9055052
ZW
2916
2917#define CPU_VGACNTRL 0x41000
2918
2919#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2920#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2921#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2922#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2923#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2924#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2925#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2926#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2927#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2928
2929/* refresh rate hardware control */
2930#define RR_HW_CTL 0x45300
2931#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2932#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2933
2934#define FDI_PLL_BIOS_0 0x46000
021357ac 2935#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2936#define FDI_PLL_BIOS_1 0x46004
2937#define FDI_PLL_BIOS_2 0x46008
2938#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2939#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2940#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2941
8956c8bb 2942#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
2943# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2944# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
2945# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2946# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2947
2948#define PCH_3DCGDIS0 0x46020
2949# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2950# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2951
06f37751
EA
2952#define PCH_3DCGDIS1 0x46024
2953# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
2954
b9055052
ZW
2955#define FDI_PLL_FREQ_CTL 0x46030
2956#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2957#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2958#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2959
2960
9db4a9c7 2961#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
2962#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2963#define TU_SIZE_MASK 0x7e000000
5eddb70b 2964#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 2965#define _PIPEA_DATA_N1 0x60034
5eddb70b 2966#define PIPE_DATA_N1_OFFSET 0
b9055052 2967
9db4a9c7 2968#define _PIPEA_DATA_M2 0x60038
5eddb70b 2969#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 2970#define _PIPEA_DATA_N2 0x6003c
5eddb70b 2971#define PIPE_DATA_N2_OFFSET 0
b9055052 2972
9db4a9c7 2973#define _PIPEA_LINK_M1 0x60040
5eddb70b 2974#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 2975#define _PIPEA_LINK_N1 0x60044
5eddb70b 2976#define PIPE_LINK_N1_OFFSET 0
b9055052 2977
9db4a9c7 2978#define _PIPEA_LINK_M2 0x60048
5eddb70b 2979#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 2980#define _PIPEA_LINK_N2 0x6004c
5eddb70b 2981#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2982
2983/* PIPEB timing regs are same start from 0x61000 */
2984
9db4a9c7
JB
2985#define _PIPEB_DATA_M1 0x61030
2986#define _PIPEB_DATA_N1 0x61034
b9055052 2987
9db4a9c7
JB
2988#define _PIPEB_DATA_M2 0x61038
2989#define _PIPEB_DATA_N2 0x6103c
b9055052 2990
9db4a9c7
JB
2991#define _PIPEB_LINK_M1 0x61040
2992#define _PIPEB_LINK_N1 0x61044
b9055052 2993
9db4a9c7
JB
2994#define _PIPEB_LINK_M2 0x61048
2995#define _PIPEB_LINK_N2 0x6104c
5eddb70b 2996
9db4a9c7
JB
2997#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
2998#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
2999#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3000#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3001#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3002#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3003#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3004#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3005
3006/* CPU panel fitter */
9db4a9c7
JB
3007/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3008#define _PFA_CTL_1 0x68080
3009#define _PFB_CTL_1 0x68880
b9055052 3010#define PF_ENABLE (1<<31)
b1f60b70
ZW
3011#define PF_FILTER_MASK (3<<23)
3012#define PF_FILTER_PROGRAMMED (0<<23)
3013#define PF_FILTER_MED_3x3 (1<<23)
3014#define PF_FILTER_EDGE_ENHANCE (2<<23)
3015#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3016#define _PFA_WIN_SZ 0x68074
3017#define _PFB_WIN_SZ 0x68874
3018#define _PFA_WIN_POS 0x68070
3019#define _PFB_WIN_POS 0x68870
3020#define _PFA_VSCALE 0x68084
3021#define _PFB_VSCALE 0x68884
3022#define _PFA_HSCALE 0x68090
3023#define _PFB_HSCALE 0x68890
3024
3025#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3026#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3027#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3028#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3029#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3030
3031/* legacy palette */
9db4a9c7
JB
3032#define _LGC_PALETTE_A 0x4a000
3033#define _LGC_PALETTE_B 0x4a800
3034#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3035
3036/* interrupts */
3037#define DE_MASTER_IRQ_CONTROL (1 << 31)
3038#define DE_SPRITEB_FLIP_DONE (1 << 29)
3039#define DE_SPRITEA_FLIP_DONE (1 << 28)
3040#define DE_PLANEB_FLIP_DONE (1 << 27)
3041#define DE_PLANEA_FLIP_DONE (1 << 26)
3042#define DE_PCU_EVENT (1 << 25)
3043#define DE_GTT_FAULT (1 << 24)
3044#define DE_POISON (1 << 23)
3045#define DE_PERFORM_COUNTER (1 << 22)
3046#define DE_PCH_EVENT (1 << 21)
3047#define DE_AUX_CHANNEL_A (1 << 20)
3048#define DE_DP_A_HOTPLUG (1 << 19)
3049#define DE_GSE (1 << 18)
3050#define DE_PIPEB_VBLANK (1 << 15)
3051#define DE_PIPEB_EVEN_FIELD (1 << 14)
3052#define DE_PIPEB_ODD_FIELD (1 << 13)
3053#define DE_PIPEB_LINE_COMPARE (1 << 12)
3054#define DE_PIPEB_VSYNC (1 << 11)
3055#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3056#define DE_PIPEA_VBLANK (1 << 7)
3057#define DE_PIPEA_EVEN_FIELD (1 << 6)
3058#define DE_PIPEA_ODD_FIELD (1 << 5)
3059#define DE_PIPEA_LINE_COMPARE (1 << 4)
3060#define DE_PIPEA_VSYNC (1 << 3)
3061#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3062
b1f14ad0
JB
3063/* More Ivybridge lolz */
3064#define DE_ERR_DEBUG_IVB (1<<30)
3065#define DE_GSE_IVB (1<<29)
3066#define DE_PCH_EVENT_IVB (1<<28)
3067#define DE_DP_A_HOTPLUG_IVB (1<<27)
3068#define DE_AUX_CHANNEL_A_IVB (1<<26)
3069#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3070#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3071#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3072#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3073#define DE_PIPEB_VBLANK_IVB (1<<5)
3074#define DE_PIPEA_VBLANK_IVB (1<<0)
3075
7eea1ddf
JB
3076#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3077#define MASTER_INTERRUPT_ENABLE (1<<31)
3078
b9055052
ZW
3079#define DEISR 0x44000
3080#define DEIMR 0x44004
3081#define DEIIR 0x44008
3082#define DEIER 0x4400c
3083
3084/* GT interrupt */
7eea1ddf
JB
3085#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3086#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3087#define GT_BLT_USER_INTERRUPT (1 << 22)
3088#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3089#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3090#define GT_BSD_USER_INTERRUPT (1 << 5)
3091#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3092#define GT_PIPE_NOTIFY (1 << 4)
3093#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3094#define GT_SYNC_STATUS (1 << 2)
3095#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3096
3097#define GTISR 0x44010
3098#define GTIMR 0x44014
3099#define GTIIR 0x44018
3100#define GTIER 0x4401c
3101
7f8a8569 3102#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3103/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3104#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3105#define ILK_DPARB_GATE (1<<22)
3106#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3107#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3108#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3109#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3110#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3111#define ILK_HDCP_DISABLE (1<<25)
3112#define ILK_eDP_A_DISABLE (1<<24)
3113#define ILK_DESKTOP (1<<23)
7f8a8569 3114#define ILK_DSPCLK_GATE 0x42020
28963a3e 3115#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3116#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3117#define ILK_DPFD_CLK_GATE (1<<7)
3118
b52eb4dc
ZY
3119/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3120#define ILK_CLK_FBC (1<<7)
3121#define ILK_DPFC_DIS1 (1<<8)
3122#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3123
116ac8d2
EA
3124#define IVB_CHICKEN3 0x4200c
3125# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3126# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3127
553bd149
ZW
3128#define DISP_ARB_CTL 0x45000
3129#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3130#define DISP_FBC_WM_DIS (1<<15)
553bd149 3131
b9055052
ZW
3132/* PCH */
3133
3134/* south display engine interrupt */
776ad806
JB
3135#define SDE_AUDIO_POWER_D (1 << 27)
3136#define SDE_AUDIO_POWER_C (1 << 26)
3137#define SDE_AUDIO_POWER_B (1 << 25)
3138#define SDE_AUDIO_POWER_SHIFT (25)
3139#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3140#define SDE_GMBUS (1 << 24)
3141#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3142#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3143#define SDE_AUDIO_HDCP_MASK (3 << 22)
3144#define SDE_AUDIO_TRANSB (1 << 21)
3145#define SDE_AUDIO_TRANSA (1 << 20)
3146#define SDE_AUDIO_TRANS_MASK (3 << 20)
3147#define SDE_POISON (1 << 19)
3148/* 18 reserved */
3149#define SDE_FDI_RXB (1 << 17)
3150#define SDE_FDI_RXA (1 << 16)
3151#define SDE_FDI_MASK (3 << 16)
3152#define SDE_AUXD (1 << 15)
3153#define SDE_AUXC (1 << 14)
3154#define SDE_AUXB (1 << 13)
3155#define SDE_AUX_MASK (7 << 13)
3156/* 12 reserved */
b9055052
ZW
3157#define SDE_CRT_HOTPLUG (1 << 11)
3158#define SDE_PORTD_HOTPLUG (1 << 10)
3159#define SDE_PORTC_HOTPLUG (1 << 9)
3160#define SDE_PORTB_HOTPLUG (1 << 8)
3161#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3162#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3163#define SDE_TRANSB_CRC_DONE (1 << 5)
3164#define SDE_TRANSB_CRC_ERR (1 << 4)
3165#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3166#define SDE_TRANSA_CRC_DONE (1 << 2)
3167#define SDE_TRANSA_CRC_ERR (1 << 1)
3168#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3169#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3170/* CPT */
3171#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3172#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3173#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3174#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3175#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3176 SDE_PORTD_HOTPLUG_CPT | \
3177 SDE_PORTC_HOTPLUG_CPT | \
3178 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3179
3180#define SDEISR 0xc4000
3181#define SDEIMR 0xc4004
3182#define SDEIIR 0xc4008
3183#define SDEIER 0xc400c
3184
3185/* digital port hotplug */
7fe0b973 3186#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3187#define PORTD_HOTPLUG_ENABLE (1 << 20)
3188#define PORTD_PULSE_DURATION_2ms (0)
3189#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3190#define PORTD_PULSE_DURATION_6ms (2 << 18)
3191#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3192#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3193#define PORTD_HOTPLUG_NO_DETECT (0)
3194#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3195#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3196#define PORTC_HOTPLUG_ENABLE (1 << 12)
3197#define PORTC_PULSE_DURATION_2ms (0)
3198#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3199#define PORTC_PULSE_DURATION_6ms (2 << 10)
3200#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3201#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3202#define PORTC_HOTPLUG_NO_DETECT (0)
3203#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3204#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3205#define PORTB_HOTPLUG_ENABLE (1 << 4)
3206#define PORTB_PULSE_DURATION_2ms (0)
3207#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3208#define PORTB_PULSE_DURATION_6ms (2 << 2)
3209#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3210#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3211#define PORTB_HOTPLUG_NO_DETECT (0)
3212#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3213#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3214
3215#define PCH_GPIOA 0xc5010
3216#define PCH_GPIOB 0xc5014
3217#define PCH_GPIOC 0xc5018
3218#define PCH_GPIOD 0xc501c
3219#define PCH_GPIOE 0xc5020
3220#define PCH_GPIOF 0xc5024
3221
f0217c42
EA
3222#define PCH_GMBUS0 0xc5100
3223#define PCH_GMBUS1 0xc5104
3224#define PCH_GMBUS2 0xc5108
3225#define PCH_GMBUS3 0xc510c
3226#define PCH_GMBUS4 0xc5110
3227#define PCH_GMBUS5 0xc5120
3228
9db4a9c7
JB
3229#define _PCH_DPLL_A 0xc6014
3230#define _PCH_DPLL_B 0xc6018
4c609cb8 3231#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3232
9db4a9c7 3233#define _PCH_FPA0 0xc6040
c1858123 3234#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3235#define _PCH_FPA1 0xc6044
3236#define _PCH_FPB0 0xc6048
3237#define _PCH_FPB1 0xc604c
4c609cb8
JB
3238#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3239#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3240
3241#define PCH_DPLL_TEST 0xc606c
3242
3243#define PCH_DREF_CONTROL 0xC6200
3244#define DREF_CONTROL_MASK 0x7fc3
3245#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3246#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3247#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3248#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3249#define DREF_SSC_SOURCE_DISABLE (0<<11)
3250#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3251#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3252#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3253#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3254#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3255#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3256#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3257#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3258#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3259#define DREF_SSC4_DOWNSPREAD (0<<6)
3260#define DREF_SSC4_CENTERSPREAD (1<<6)
3261#define DREF_SSC1_DISABLE (0<<1)
3262#define DREF_SSC1_ENABLE (1<<1)
3263#define DREF_SSC4_DISABLE (0)
3264#define DREF_SSC4_ENABLE (1)
3265
3266#define PCH_RAWCLK_FREQ 0xc6204
3267#define FDL_TP1_TIMER_SHIFT 12
3268#define FDL_TP1_TIMER_MASK (3<<12)
3269#define FDL_TP2_TIMER_SHIFT 10
3270#define FDL_TP2_TIMER_MASK (3<<10)
3271#define RAWCLK_FREQ_MASK 0x3ff
3272
3273#define PCH_DPLL_TMR_CFG 0xc6208
3274
3275#define PCH_SSC4_PARMS 0xc6210
3276#define PCH_SSC4_AUX_PARMS 0xc6214
3277
8db9d77b
ZW
3278#define PCH_DPLL_SEL 0xc7000
3279#define TRANSA_DPLL_ENABLE (1<<3)
3280#define TRANSA_DPLLB_SEL (1<<0)
3281#define TRANSA_DPLLA_SEL 0
3282#define TRANSB_DPLL_ENABLE (1<<7)
3283#define TRANSB_DPLLB_SEL (1<<4)
3284#define TRANSB_DPLLA_SEL (0)
3285#define TRANSC_DPLL_ENABLE (1<<11)
3286#define TRANSC_DPLLB_SEL (1<<8)
3287#define TRANSC_DPLLA_SEL (0)
3288
b9055052
ZW
3289/* transcoder */
3290
9db4a9c7 3291#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3292#define TRANS_HTOTAL_SHIFT 16
3293#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3294#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3295#define TRANS_HBLANK_END_SHIFT 16
3296#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3297#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3298#define TRANS_HSYNC_END_SHIFT 16
3299#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3300#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3301#define TRANS_VTOTAL_SHIFT 16
3302#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3303#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3304#define TRANS_VBLANK_END_SHIFT 16
3305#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3306#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3307#define TRANS_VSYNC_END_SHIFT 16
3308#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3309#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3310
9db4a9c7
JB
3311#define _TRANSA_DATA_M1 0xe0030
3312#define _TRANSA_DATA_N1 0xe0034
3313#define _TRANSA_DATA_M2 0xe0038
3314#define _TRANSA_DATA_N2 0xe003c
3315#define _TRANSA_DP_LINK_M1 0xe0040
3316#define _TRANSA_DP_LINK_N1 0xe0044
3317#define _TRANSA_DP_LINK_M2 0xe0048
3318#define _TRANSA_DP_LINK_N2 0xe004c
3319
b055c8f3
JB
3320/* Per-transcoder DIP controls */
3321
3322#define _VIDEO_DIP_CTL_A 0xe0200
3323#define _VIDEO_DIP_DATA_A 0xe0208
3324#define _VIDEO_DIP_GCP_A 0xe0210
3325
3326#define _VIDEO_DIP_CTL_B 0xe1200
3327#define _VIDEO_DIP_DATA_B 0xe1208
3328#define _VIDEO_DIP_GCP_B 0xe1210
3329
3330#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3331#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3332#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3333
9db4a9c7
JB
3334#define _TRANS_HTOTAL_B 0xe1000
3335#define _TRANS_HBLANK_B 0xe1004
3336#define _TRANS_HSYNC_B 0xe1008
3337#define _TRANS_VTOTAL_B 0xe100c
3338#define _TRANS_VBLANK_B 0xe1010
3339#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3340#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3341
3342#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3343#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3344#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3345#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3346#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3347#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3348#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3349 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3350
3351#define _TRANSB_DATA_M1 0xe1030
3352#define _TRANSB_DATA_N1 0xe1034
3353#define _TRANSB_DATA_M2 0xe1038
3354#define _TRANSB_DATA_N2 0xe103c
3355#define _TRANSB_DP_LINK_M1 0xe1040
3356#define _TRANSB_DP_LINK_N1 0xe1044
3357#define _TRANSB_DP_LINK_M2 0xe1048
3358#define _TRANSB_DP_LINK_N2 0xe104c
3359
3360#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3361#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3362#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3363#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3364#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3365#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3366#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3367#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3368
3369#define _TRANSACONF 0xf0008
3370#define _TRANSBCONF 0xf1008
3371#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3372#define TRANS_DISABLE (0<<31)
3373#define TRANS_ENABLE (1<<31)
3374#define TRANS_STATE_MASK (1<<30)
3375#define TRANS_STATE_DISABLE (0<<30)
3376#define TRANS_STATE_ENABLE (1<<30)
3377#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3378#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3379#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3380#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3381#define TRANS_DP_AUDIO_ONLY (1<<26)
3382#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3383#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3384#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3385#define TRANS_INTERLACED (3<<21)
7c26e5c6 3386#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3387#define TRANS_8BPC (0<<5)
3388#define TRANS_10BPC (1<<5)
3389#define TRANS_6BPC (2<<5)
3390#define TRANS_12BPC (3<<5)
3391
3bcf603f
JB
3392#define _TRANSA_CHICKEN2 0xf0064
3393#define _TRANSB_CHICKEN2 0xf1064
3394#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3395#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3396
291427f5
JB
3397#define SOUTH_CHICKEN1 0xc2000
3398#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3399#define FDIA_PHASE_SYNC_SHIFT_EN 18
3400#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3401#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3402#define SOUTH_CHICKEN2 0xc2004
3403#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3404
9db4a9c7
JB
3405#define _FDI_RXA_CHICKEN 0xc200c
3406#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3407#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3408#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3409#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3410
382b0936
JB
3411#define SOUTH_DSPCLK_GATE_D 0xc2020
3412#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3413
b9055052 3414/* CPU: FDI_TX */
9db4a9c7
JB
3415#define _FDI_TXA_CTL 0x60100
3416#define _FDI_TXB_CTL 0x61100
3417#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3418#define FDI_TX_DISABLE (0<<31)
3419#define FDI_TX_ENABLE (1<<31)
3420#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3421#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3422#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3423#define FDI_LINK_TRAIN_NONE (3<<28)
3424#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3425#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3426#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3427#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3428#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3429#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3430#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3431#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3432/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3433 SNB has different settings. */
3434/* SNB A-stepping */
3435#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3436#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3437#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3438#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3439/* SNB B-stepping */
3440#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3441#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3442#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3443#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3444#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3445#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3446#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3447#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3448#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3449#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3450/* Ironlake: hardwired to 1 */
b9055052 3451#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3452
3453/* Ivybridge has different bits for lolz */
3454#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3455#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3456#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3457#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3458
b9055052 3459/* both Tx and Rx */
c4f9c4c2 3460#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3461#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3462#define FDI_SCRAMBLING_ENABLE (0<<7)
3463#define FDI_SCRAMBLING_DISABLE (1<<7)
3464
3465/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3466#define _FDI_RXA_CTL 0xf000c
3467#define _FDI_RXB_CTL 0xf100c
3468#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3469#define FDI_RX_ENABLE (1<<31)
b9055052 3470/* train, dp width same as FDI_TX */
357555c0
JB
3471#define FDI_FS_ERRC_ENABLE (1<<27)
3472#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3473#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3474#define FDI_8BPC (0<<16)
3475#define FDI_10BPC (1<<16)
3476#define FDI_6BPC (2<<16)
3477#define FDI_12BPC (3<<16)
3478#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3479#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3480#define FDI_RX_PLL_ENABLE (1<<13)
3481#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3482#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3483#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3484#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3485#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3486#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3487/* CPT */
3488#define FDI_AUTO_TRAINING (1<<10)
3489#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3490#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3491#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3492#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3493#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3494
9db4a9c7
JB
3495#define _FDI_RXA_MISC 0xf0010
3496#define _FDI_RXB_MISC 0xf1010
3497#define _FDI_RXA_TUSIZE1 0xf0030
3498#define _FDI_RXA_TUSIZE2 0xf0038
3499#define _FDI_RXB_TUSIZE1 0xf1030
3500#define _FDI_RXB_TUSIZE2 0xf1038
3501#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3502#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3503#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3504
3505/* FDI_RX interrupt register format */
3506#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3507#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3508#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3509#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3510#define FDI_RX_FS_CODE_ERR (1<<6)
3511#define FDI_RX_FE_CODE_ERR (1<<5)
3512#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3513#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3514#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3515#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3516#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3517
9db4a9c7
JB
3518#define _FDI_RXA_IIR 0xf0014
3519#define _FDI_RXA_IMR 0xf0018
3520#define _FDI_RXB_IIR 0xf1014
3521#define _FDI_RXB_IMR 0xf1018
3522#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3523#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3524
3525#define FDI_PLL_CTL_1 0xfe000
3526#define FDI_PLL_CTL_2 0xfe004
3527
3528/* CRT */
3529#define PCH_ADPA 0xe1100
3530#define ADPA_TRANS_SELECT_MASK (1<<30)
3531#define ADPA_TRANS_A_SELECT 0
3532#define ADPA_TRANS_B_SELECT (1<<30)
3533#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3534#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3535#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3536#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3537#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3538#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3539#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3540#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3541#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3542#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3543#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3544#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3545#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3546#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3547#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3548#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3549#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3550#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3551#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3552
3553/* or SDVOB */
3554#define HDMIB 0xe1140
3555#define PORT_ENABLE (1 << 31)
3573c410
PZ
3556#define TRANSCODER(pipe) ((pipe) << 30)
3557#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3558#define TRANSCODER_MASK (1 << 30)
3559#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3560#define COLOR_FORMAT_8bpc (0)
3561#define COLOR_FORMAT_12bpc (3 << 26)
3562#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3563#define SDVO_ENCODING (0)
3564#define TMDS_ENCODING (2 << 10)
3565#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3566/* CPT */
3567#define HDMI_MODE_SELECT (1 << 9)
3568#define DVI_MODE_SELECT (0)
b9055052
ZW
3569#define SDVOB_BORDER_ENABLE (1 << 7)
3570#define AUDIO_ENABLE (1 << 6)
3571#define VSYNC_ACTIVE_HIGH (1 << 4)
3572#define HSYNC_ACTIVE_HIGH (1 << 3)
3573#define PORT_DETECTED (1 << 2)
3574
461ed3ca
ZY
3575/* PCH SDVOB multiplex with HDMIB */
3576#define PCH_SDVOB HDMIB
3577
b9055052
ZW
3578#define HDMIC 0xe1150
3579#define HDMID 0xe1160
3580
3581#define PCH_LVDS 0xe1180
3582#define LVDS_DETECTED (1 << 1)
3583
3584#define BLC_PWM_CPU_CTL2 0x48250
3585#define PWM_ENABLE (1 << 31)
3586#define PWM_PIPE_A (0 << 29)
3587#define PWM_PIPE_B (1 << 29)
3588#define BLC_PWM_CPU_CTL 0x48254
3589
3590#define BLC_PWM_PCH_CTL1 0xc8250
3591#define PWM_PCH_ENABLE (1 << 31)
3592#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3593#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3594#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3595#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3596
3597#define BLC_PWM_PCH_CTL2 0xc8254
3598
3599#define PCH_PP_STATUS 0xc7200
3600#define PCH_PP_CONTROL 0xc7204
4a655f04 3601#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3602#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3603#define EDP_FORCE_VDD (1 << 3)
3604#define EDP_BLC_ENABLE (1 << 2)
3605#define PANEL_POWER_RESET (1 << 1)
3606#define PANEL_POWER_OFF (0 << 0)
3607#define PANEL_POWER_ON (1 << 0)
3608#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3609#define PANEL_PORT_SELECT_MASK (3 << 30)
3610#define PANEL_PORT_SELECT_LVDS (0 << 30)
3611#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3612#define EDP_PANEL (1 << 30)
f01eca2e
KP
3613#define PANEL_PORT_SELECT_DPC (2 << 30)
3614#define PANEL_PORT_SELECT_DPD (3 << 30)
3615#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3616#define PANEL_POWER_UP_DELAY_SHIFT 16
3617#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3618#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3619
b9055052 3620#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3621#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3622#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3623#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3624#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3625
b9055052 3626#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3627#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3628#define PP_REFERENCE_DIVIDER_SHIFT 8
3629#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3630#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3631
5eb08b69
ZW
3632#define PCH_DP_B 0xe4100
3633#define PCH_DPB_AUX_CH_CTL 0xe4110
3634#define PCH_DPB_AUX_CH_DATA1 0xe4114
3635#define PCH_DPB_AUX_CH_DATA2 0xe4118
3636#define PCH_DPB_AUX_CH_DATA3 0xe411c
3637#define PCH_DPB_AUX_CH_DATA4 0xe4120
3638#define PCH_DPB_AUX_CH_DATA5 0xe4124
3639
3640#define PCH_DP_C 0xe4200
3641#define PCH_DPC_AUX_CH_CTL 0xe4210
3642#define PCH_DPC_AUX_CH_DATA1 0xe4214
3643#define PCH_DPC_AUX_CH_DATA2 0xe4218
3644#define PCH_DPC_AUX_CH_DATA3 0xe421c
3645#define PCH_DPC_AUX_CH_DATA4 0xe4220
3646#define PCH_DPC_AUX_CH_DATA5 0xe4224
3647
3648#define PCH_DP_D 0xe4300
3649#define PCH_DPD_AUX_CH_CTL 0xe4310
3650#define PCH_DPD_AUX_CH_DATA1 0xe4314
3651#define PCH_DPD_AUX_CH_DATA2 0xe4318
3652#define PCH_DPD_AUX_CH_DATA3 0xe431c
3653#define PCH_DPD_AUX_CH_DATA4 0xe4320
3654#define PCH_DPD_AUX_CH_DATA5 0xe4324
3655
8db9d77b
ZW
3656/* CPT */
3657#define PORT_TRANS_A_SEL_CPT 0
3658#define PORT_TRANS_B_SEL_CPT (1<<29)
3659#define PORT_TRANS_C_SEL_CPT (2<<29)
3660#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3661#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3662
3663#define TRANS_DP_CTL_A 0xe0300
3664#define TRANS_DP_CTL_B 0xe1300
3665#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3666#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3667#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3668#define TRANS_DP_PORT_SEL_B (0<<29)
3669#define TRANS_DP_PORT_SEL_C (1<<29)
3670#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3671#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3672#define TRANS_DP_PORT_SEL_MASK (3<<29)
3673#define TRANS_DP_AUDIO_ONLY (1<<26)
3674#define TRANS_DP_ENH_FRAMING (1<<18)
3675#define TRANS_DP_8BPC (0<<9)
3676#define TRANS_DP_10BPC (1<<9)
3677#define TRANS_DP_6BPC (2<<9)
3678#define TRANS_DP_12BPC (3<<9)
220cad3c 3679#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3680#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3681#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3682#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3683#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3684#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3685
3686/* SNB eDP training params */
3687/* SNB A-stepping */
3688#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3689#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3690#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3691#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3692/* SNB B-stepping */
3c5a62b5
YL
3693#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3694#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3695#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3696#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3697#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3698#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3699
1a2eb460
KP
3700/* IVB */
3701#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3702#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3703#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3704#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3705#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3706#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3707#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3708
3709/* legacy values */
3710#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3711#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3712#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3713#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3714#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3715
3716#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3717
cae5852d 3718#define FORCEWAKE 0xA18C
eb43f4af 3719#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3720#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3721#define FORCEWAKE_MT_ACK 0x130040
3722#define ECOBUS 0xa180
3723#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3724
dd202c6d
BW
3725#define GTFIFODBG 0x120000
3726#define GT_FIFO_CPU_ERROR_MASK 7
3727#define GT_FIFO_OVFERR (1<<2)
3728#define GT_FIFO_IAWRERR (1<<1)
3729#define GT_FIFO_IARDERR (1<<0)
3730
91355834 3731#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3732#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3733
406478dc
EA
3734#define GEN6_UCGCTL2 0x9404
3735# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3736# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3737
3b8d8d91 3738#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3739#define GEN6_TURBO_DISABLE (1<<31)
3740#define GEN6_FREQUENCY(x) ((x)<<25)
3741#define GEN6_OFFSET(x) ((x)<<19)
3742#define GEN6_AGGRESSIVE_TURBO (0<<15)
3743#define GEN6_RC_VIDEO_FREQ 0xA00C
3744#define GEN6_RC_CONTROL 0xA090
3745#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3746#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3747#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3748#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3749#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3750#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3751#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3752#define GEN6_RP_DOWN_TIMEOUT 0xA010
3753#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3754#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3755#define GEN6_CAGF_SHIFT 8
3756#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3757#define GEN6_RP_CONTROL 0xA024
3758#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3759#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3760#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3761#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3762#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3763#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3764#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3765#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3766#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3767#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3768#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3769#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3770#define GEN6_RP_UP_THRESHOLD 0xA02C
3771#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3772#define GEN6_RP_CUR_UP_EI 0xA050
3773#define GEN6_CURICONT_MASK 0xffffff
3774#define GEN6_RP_CUR_UP 0xA054
3775#define GEN6_CURBSYTAVG_MASK 0xffffff
3776#define GEN6_RP_PREV_UP 0xA058
3777#define GEN6_RP_CUR_DOWN_EI 0xA05C
3778#define GEN6_CURIAVG_MASK 0xffffff
3779#define GEN6_RP_CUR_DOWN 0xA060
3780#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3781#define GEN6_RP_UP_EI 0xA068
3782#define GEN6_RP_DOWN_EI 0xA06C
3783#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3784#define GEN6_RC_STATE 0xA094
3785#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3786#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3787#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3788#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3789#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3790#define GEN6_RC_SLEEP 0xA0B0
3791#define GEN6_RC1e_THRESHOLD 0xA0B4
3792#define GEN6_RC6_THRESHOLD 0xA0B8
3793#define GEN6_RC6p_THRESHOLD 0xA0BC
3794#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3795#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3796
3797#define GEN6_PMISR 0x44020
4912d041 3798#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3799#define GEN6_PMIIR 0x44028
3800#define GEN6_PMIER 0x4402C
3801#define GEN6_PM_MBOX_EVENT (1<<25)
3802#define GEN6_PM_THERMAL_EVENT (1<<24)
3803#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3804#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3805#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3806#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3807#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3808#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3809 GEN6_PM_RP_DOWN_THRESHOLD | \
3810 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3811
3812#define GEN6_PCODE_MAILBOX 0x138124
3813#define GEN6_PCODE_READY (1<<31)
a6044e23 3814#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3815#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3816#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3817#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3818#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3819
4d85529d
BW
3820#define GEN6_GT_CORE_STATUS 0x138060
3821#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3822#define GEN6_RCn_MASK 7
3823#define GEN6_RC0 0
3824#define GEN6_RC3 2
3825#define GEN6_RC6 3
3826#define GEN6_RC7 4
3827
e0dac65e
WF
3828#define G4X_AUD_VID_DID 0x62020
3829#define INTEL_AUDIO_DEVCL 0x808629FB
3830#define INTEL_AUDIO_DEVBLC 0x80862801
3831#define INTEL_AUDIO_DEVCTG 0x80862802
3832
3833#define G4X_AUD_CNTL_ST 0x620B4
3834#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3835#define G4X_ELDV_DEVCTG (1 << 14)
3836#define G4X_ELD_ADDR (0xf << 5)
3837#define G4X_ELD_ACK (1 << 4)
3838#define G4X_HDMIW_HDMIEDID 0x6210C
3839
1202b4c6
WF
3840#define IBX_HDMIW_HDMIEDID_A 0xE2050
3841#define IBX_AUD_CNTL_ST_A 0xE20B4
3842#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3843#define IBX_ELD_ADDRESS (0x1f << 5)
3844#define IBX_ELD_ACK (1 << 4)
3845#define IBX_AUD_CNTL_ST2 0xE20C0
3846#define IBX_ELD_VALIDB (1 << 0)
3847#define IBX_CP_READYB (1 << 1)
3848
3849#define CPT_HDMIW_HDMIEDID_A 0xE5050
3850#define CPT_AUD_CNTL_ST_A 0xE50B4
3851#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 3852
ae662d31
EA
3853/* These are the 4 32-bit write offset registers for each stream
3854 * output buffer. It determines the offset from the
3855 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
3856 */
3857#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
3858
b6daa025
WF
3859#define IBX_AUD_CONFIG_A 0xe2000
3860#define CPT_AUD_CONFIG_A 0xe5000
3861#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
3862#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
3863#define AUD_CONFIG_UPPER_N_SHIFT 20
3864#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
3865#define AUD_CONFIG_LOWER_N_SHIFT 4
3866#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
3867#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
3868#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
3869#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
3870
585fb111 3871#endif /* _I915_REG_H_ */
This page took 0.698677 seconds and 5 git commands to generate.