drm/i915: add DPIO support
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
07b7ddd9
JB
81#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
5eb719cd
DV
89#define GEN6_MBCTL 0x0907c
90#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
91#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
92#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
93#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
94#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
95
cff458c2
EA
96#define GEN6_GDRST 0x941c
97#define GEN6_GRDOM_FULL (1 << 0)
98#define GEN6_GRDOM_RENDER (1 << 1)
99#define GEN6_GRDOM_MEDIA (1 << 2)
100#define GEN6_GRDOM_BLT (1 << 3)
101
1d2a314c
DV
102/* PPGTT stuff */
103#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
104
105#define GEN6_PDE_VALID (1 << 0)
106#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
107/* gen6+ has bit 11-4 for physical addr bit 39-32 */
108#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
109
110#define GEN6_PTE_VALID (1 << 0)
111#define GEN6_PTE_UNCACHED (1 << 1)
112#define GEN6_PTE_CACHE_LLC (2 << 1)
113#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
114#define GEN6_PTE_CACHE_BITS (3 << 1)
115#define GEN6_PTE_GFDT (1 << 3)
116#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
117
5eb719cd
DV
118#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
119#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
120#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
121#define PP_DIR_DCLV_2G 0xffffffff
122
123#define GAM_ECOCHK 0x4090
124#define ECOCHK_SNB_BIT (1<<10)
125#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
126#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
127
585fb111
JB
128/* VGA stuff */
129
130#define VGA_ST01_MDA 0x3ba
131#define VGA_ST01_CGA 0x3da
132
133#define VGA_MSR_WRITE 0x3c2
134#define VGA_MSR_READ 0x3cc
135#define VGA_MSR_MEM_EN (1<<1)
136#define VGA_MSR_CGA_MODE (1<<0)
137
138#define VGA_SR_INDEX 0x3c4
139#define VGA_SR_DATA 0x3c5
140
141#define VGA_AR_INDEX 0x3c0
142#define VGA_AR_VID_EN (1<<5)
143#define VGA_AR_DATA_WRITE 0x3c0
144#define VGA_AR_DATA_READ 0x3c1
145
146#define VGA_GR_INDEX 0x3ce
147#define VGA_GR_DATA 0x3cf
148/* GR05 */
149#define VGA_GR_MEM_READ_MODE_SHIFT 3
150#define VGA_GR_MEM_READ_MODE_PLANE 1
151/* GR06 */
152#define VGA_GR_MEM_MODE_MASK 0xc
153#define VGA_GR_MEM_MODE_SHIFT 2
154#define VGA_GR_MEM_A0000_AFFFF 0
155#define VGA_GR_MEM_A0000_BFFFF 1
156#define VGA_GR_MEM_B0000_B7FFF 2
157#define VGA_GR_MEM_B0000_BFFFF 3
158
159#define VGA_DACMASK 0x3c6
160#define VGA_DACRX 0x3c7
161#define VGA_DACWX 0x3c8
162#define VGA_DACDATA 0x3c9
163
164#define VGA_CR_INDEX_MDA 0x3b4
165#define VGA_CR_DATA_MDA 0x3b5
166#define VGA_CR_INDEX_CGA 0x3d4
167#define VGA_CR_DATA_CGA 0x3d5
168
169/*
170 * Memory interface instructions used by the kernel
171 */
172#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
173
174#define MI_NOOP MI_INSTR(0, 0)
175#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
176#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 177#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
178#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
179#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
180#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
181#define MI_FLUSH MI_INSTR(0x04, 0)
182#define MI_READ_FLUSH (1 << 0)
183#define MI_EXE_FLUSH (1 << 1)
184#define MI_NO_WRITE_FLUSH (1 << 2)
185#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
186#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 187#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 188#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
189#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
190#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 191#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 192#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
193#define MI_OVERLAY_CONTINUE (0x0<<21)
194#define MI_OVERLAY_ON (0x1<<21)
195#define MI_OVERLAY_OFF (0x2<<21)
585fb111 196#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 197#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 198#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 199#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
200#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
201#define MI_MM_SPACE_GTT (1<<8)
202#define MI_MM_SPACE_PHYSICAL (0<<8)
203#define MI_SAVE_EXT_STATE_EN (1<<3)
204#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 205#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 206#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
207#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
208#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
209#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
210#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
211/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
212 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
213 * simply ignores the register load under certain conditions.
214 * - One can actually load arbitrary many arbitrary registers: Simply issue x
215 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
216 */
217#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
218#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
219#define MI_INVALIDATE_TLB (1<<18)
220#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
221#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
222#define MI_BATCH_NON_SECURE (1)
223#define MI_BATCH_NON_SECURE_I965 (1<<8)
224#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
225#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
226#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
227#define MI_SEMAPHORE_UPDATE (1<<21)
228#define MI_SEMAPHORE_COMPARE (1<<20)
229#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
230#define MI_SEMAPHORE_SYNC_RV (2<<16)
231#define MI_SEMAPHORE_SYNC_RB (0<<16)
232#define MI_SEMAPHORE_SYNC_VR (0<<16)
233#define MI_SEMAPHORE_SYNC_VB (2<<16)
234#define MI_SEMAPHORE_SYNC_BR (2<<16)
235#define MI_SEMAPHORE_SYNC_BV (0<<16)
236#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
237/*
238 * 3D instructions used by the kernel
239 */
240#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
241
242#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
243#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
244#define SC_UPDATE_SCISSOR (0x1<<1)
245#define SC_ENABLE_MASK (0x1<<0)
246#define SC_ENABLE (0x1<<0)
247#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
248#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
249#define SCI_YMIN_MASK (0xffff<<16)
250#define SCI_XMIN_MASK (0xffff<<0)
251#define SCI_YMAX_MASK (0xffff<<16)
252#define SCI_XMAX_MASK (0xffff<<0)
253#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
254#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
255#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
256#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
257#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
258#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
259#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
260#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
261#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
262#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
263#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
264#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
265#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
266#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
267#define BLT_DEPTH_8 (0<<24)
268#define BLT_DEPTH_16_565 (1<<24)
269#define BLT_DEPTH_16_1555 (2<<24)
270#define BLT_DEPTH_32 (3<<24)
271#define BLT_ROP_GXCOPY (0xcc<<16)
272#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
273#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
274#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
275#define ASYNC_FLIP (1<<22)
276#define DISPLAY_PLANE_A (0<<20)
277#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 278#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 279#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
280#define PIPE_CONTROL_QW_WRITE (1<<14)
281#define PIPE_CONTROL_DEPTH_STALL (1<<13)
282#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 283#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
284#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
285#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
286#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
287#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
288#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
289#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
290#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 291#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 292#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 293#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 294
dc96e9b8
CW
295
296/*
297 * Reset registers
298 */
299#define DEBUG_RESET_I830 0x6070
300#define DEBUG_RESET_FULL (1<<7)
301#define DEBUG_RESET_RENDER (1<<8)
302#define DEBUG_RESET_DISPLAY (1<<9)
303
57f350b6
JB
304/*
305 * DPIO - a special bus for various display related registers to hide behind:
306 * 0x800c: m1, m2, n, p1, p2, k dividers
307 * 0x8014: REF and SFR select
308 * 0x8014: N divider, VCO select
309 * 0x801c/3c: core clock bits
310 * 0x8048/68: low pass filter coefficients
311 * 0x8100: fast clock controls
312 */
313#define DPIO_PKT 0x2100
314#define DPIO_RID (0<<24)
315#define DPIO_OP_WRITE (1<<16)
316#define DPIO_OP_READ (0<<16)
317#define DPIO_PORTID (0x12<<8)
318#define DPIO_BYTE (0xf<<4)
319#define DPIO_BUSY (1<<0) /* status only */
320#define DPIO_DATA 0x2104
321#define DPIO_REG 0x2108
322#define DPIO_CTL 0x2110
323#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
324#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
325#define DPIO_SFR_BYPASS (1<<1)
326#define DPIO_RESET (1<<0)
327
328#define _DPIO_DIV_A 0x800c
329#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
330#define DPIO_K_SHIFT (24) /* 4 bits */
331#define DPIO_P1_SHIFT (21) /* 3 bits */
332#define DPIO_P2_SHIFT (16) /* 5 bits */
333#define DPIO_N_SHIFT (12) /* 4 bits */
334#define DPIO_ENABLE_CALIBRATION (1<<11)
335#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
336#define DPIO_M2DIV_MASK 0xff
337#define _DPIO_DIV_B 0x802c
338#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
339
340#define _DPIO_REFSFR_A 0x8014
341#define DPIO_REFSEL_OVERRIDE 27
342#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
343#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
344#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
345#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
346#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
347#define _DPIO_REFSFR_B 0x8034
348#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
349
350#define _DPIO_CORE_CLK_A 0x801c
351#define _DPIO_CORE_CLK_B 0x803c
352#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
353
354#define _DPIO_LFP_COEFF_A 0x8048
355#define _DPIO_LFP_COEFF_B 0x8068
356#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
357
358#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 359
585fb111 360/*
de151cf6 361 * Fence registers
585fb111 362 */
de151cf6 363#define FENCE_REG_830_0 0x2000
dc529a4f 364#define FENCE_REG_945_8 0x3000
de151cf6
JB
365#define I830_FENCE_START_MASK 0x07f80000
366#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 367#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
368#define I830_FENCE_PITCH_SHIFT 4
369#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 370#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 371#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 372#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
373
374#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 375#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 376
de151cf6
JB
377#define FENCE_REG_965_0 0x03000
378#define I965_FENCE_PITCH_SHIFT 2
379#define I965_FENCE_TILING_Y_SHIFT 1
380#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 381#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 382
4e901fdc
EA
383#define FENCE_REG_SANDYBRIDGE_0 0x100000
384#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
385
f691e2f4
DV
386/* control register for cpu gtt access */
387#define TILECTL 0x101000
388#define TILECTL_SWZCTL (1 << 0)
389#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
390#define TILECTL_BACKSNOOP_DIS (1 << 3)
391
de151cf6
JB
392/*
393 * Instruction and interrupt control regs
394 */
63eeaf38 395#define PGTBL_ER 0x02024
333e9fe9
DV
396#define RENDER_RING_BASE 0x02000
397#define BSD_RING_BASE 0x04000
398#define GEN6_BSD_RING_BASE 0x12000
549f7365 399#define BLT_RING_BASE 0x22000
3d281d8c
DV
400#define RING_TAIL(base) ((base)+0x30)
401#define RING_HEAD(base) ((base)+0x34)
402#define RING_START(base) ((base)+0x38)
403#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
404#define RING_SYNC_0(base) ((base)+0x40)
405#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
406#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
407#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
408#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
409#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
410#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
411#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 412#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
413#define RING_HWS_PGA(base) ((base)+0x80)
414#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
415#define ARB_MODE 0x04030
416#define ARB_MODE_SWIZZLE_SNB (1<<4)
417#define ARB_MODE_SWIZZLE_IVB (1<<5)
418#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
419#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 420#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
421#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
422#define DONE_REG 0x40b0
4593010b
EA
423#define BSD_HWS_PGA_GEN7 (0x04180)
424#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 425#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 426#define RING_NOPID(base) ((base)+0x94)
0f46832f 427#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
428#define TAIL_ADDR 0x001FFFF8
429#define HEAD_WRAP_COUNT 0xFFE00000
430#define HEAD_WRAP_ONE 0x00200000
431#define HEAD_ADDR 0x001FFFFC
432#define RING_NR_PAGES 0x001FF000
433#define RING_REPORT_MASK 0x00000006
434#define RING_REPORT_64K 0x00000002
435#define RING_REPORT_128K 0x00000004
436#define RING_NO_REPORT 0x00000000
437#define RING_VALID_MASK 0x00000001
438#define RING_VALID 0x00000001
439#define RING_INVALID 0x00000000
4b60e5cb
CW
440#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
441#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 442#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
443#if 0
444#define PRB0_TAIL 0x02030
445#define PRB0_HEAD 0x02034
446#define PRB0_START 0x02038
447#define PRB0_CTL 0x0203c
585fb111
JB
448#define PRB1_TAIL 0x02040 /* 915+ only */
449#define PRB1_HEAD 0x02044 /* 915+ only */
450#define PRB1_START 0x02048 /* 915+ only */
451#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 452#endif
63eeaf38
JB
453#define IPEIR_I965 0x02064
454#define IPEHR_I965 0x02068
455#define INSTDONE_I965 0x0206c
d27b1e0e
DV
456#define RING_IPEIR(base) ((base)+0x64)
457#define RING_IPEHR(base) ((base)+0x68)
458#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
459#define RING_INSTPS(base) ((base)+0x70)
460#define RING_DMA_FADD(base) ((base)+0x78)
461#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
462#define INSTPS 0x02070 /* 965+ only */
463#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
464#define ACTHD_I965 0x02074
465#define HWS_PGA 0x02080
466#define HWS_ADDRESS_MASK 0xfffff000
467#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
468#define PWRCTXA 0x2088 /* 965GM+ only */
469#define PWRCTX_EN (1<<0)
585fb111 470#define IPEIR 0x02088
63eeaf38
JB
471#define IPEHR 0x0208c
472#define INSTDONE 0x02090
585fb111
JB
473#define NOPID 0x02094
474#define HWSTAM 0x02098
71cf39b1 475
f406839f
CW
476#define ERROR_GEN6 0x040a0
477
de6e2eaf
EA
478/* GM45+ chicken bits -- debug workaround bits that may be required
479 * for various sorts of correct behavior. The top 16 bits of each are
480 * the enables for writing to the corresponding low bit.
481 */
482#define _3D_CHICKEN 0x02084
483#define _3D_CHICKEN2 0x0208c
484/* Disables pipelining of read flushes past the SF-WIZ interface.
485 * Required on all Ironlake steppings according to the B-Spec, but the
486 * particular danger of not doing so is not specified.
487 */
488# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
489#define _3D_CHICKEN3 0x02090
490
71cf39b1
EA
491#define MI_MODE 0x0209c
492# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 493# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 494
1ec14ad3 495#define GFX_MODE 0x02520
b095cd0a 496#define GFX_MODE_GEN7 0x0229c
5eb719cd 497#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
498#define GFX_RUN_LIST_ENABLE (1<<15)
499#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
500#define GFX_SURFACE_FAULT_ENABLE (1<<12)
501#define GFX_REPLAY_MODE (1<<11)
502#define GFX_PSMI_GRANULARITY (1<<10)
503#define GFX_PPGTT_ENABLE (1<<9)
504
b095cd0a
JB
505#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
506#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
507
585fb111
JB
508#define SCPD0 0x0209c /* 915+ only */
509#define IER 0x020a0
510#define IIR 0x020a4
511#define IMR 0x020a8
512#define ISR 0x020ac
513#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
514#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
515#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 516#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
517#define I915_HWB_OOM_INTERRUPT (1<<13)
518#define I915_SYNC_STATUS_INTERRUPT (1<<12)
519#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
520#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
521#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
522#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
523#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
524#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
525#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
526#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
527#define I915_DEBUG_INTERRUPT (1<<2)
528#define I915_USER_INTERRUPT (1<<1)
529#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 530#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
531#define EIR 0x020b0
532#define EMR 0x020b4
533#define ESR 0x020b8
63eeaf38
JB
534#define GM45_ERROR_PAGE_TABLE (1<<5)
535#define GM45_ERROR_MEM_PRIV (1<<4)
536#define I915_ERROR_PAGE_TABLE (1<<4)
537#define GM45_ERROR_CP_PRIV (1<<3)
538#define I915_ERROR_MEMORY_REFRESH (1<<1)
539#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 540#define INSTPM 0x020c0
ee980b80 541#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
542#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
543 will not assert AGPBUSY# and will only
544 be delivered when out of C3. */
84f9f938 545#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
546#define ACTHD 0x020c8
547#define FW_BLC 0x020d8
8692d00e 548#define FW_BLC2 0x020dc
585fb111 549#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
550#define FW_BLC_SELF_EN_MASK (1<<31)
551#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
552#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
553#define MM_BURST_LENGTH 0x00700000
554#define MM_FIFO_WATERMARK 0x0001F000
555#define LM_BURST_LENGTH 0x00000700
556#define LM_FIFO_WATERMARK 0x0000001F
585fb111 557#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
558#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
559
560/* Make render/texture TLB fetches lower priorty than associated data
561 * fetches. This is not turned on by default
562 */
563#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
564
565/* Isoch request wait on GTT enable (Display A/B/C streams).
566 * Make isoch requests stall on the TLB update. May cause
567 * display underruns (test mode only)
568 */
569#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
570
571/* Block grant count for isoch requests when block count is
572 * set to a finite value.
573 */
574#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
575#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
576#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
577#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
578#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
579
580/* Enable render writes to complete in C2/C3/C4 power states.
581 * If this isn't enabled, render writes are prevented in low
582 * power states. That seems bad to me.
583 */
584#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
585
586/* This acknowledges an async flip immediately instead
587 * of waiting for 2TLB fetches.
588 */
589#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
590
591/* Enables non-sequential data reads through arbiter
592 */
0206e353 593#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
594
595/* Disable FSB snooping of cacheable write cycles from binner/render
596 * command stream
597 */
598#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
599
600/* Arbiter time slice for non-isoch streams */
601#define MI_ARB_TIME_SLICE_MASK (7 << 5)
602#define MI_ARB_TIME_SLICE_1 (0 << 5)
603#define MI_ARB_TIME_SLICE_2 (1 << 5)
604#define MI_ARB_TIME_SLICE_4 (2 << 5)
605#define MI_ARB_TIME_SLICE_6 (3 << 5)
606#define MI_ARB_TIME_SLICE_8 (4 << 5)
607#define MI_ARB_TIME_SLICE_10 (5 << 5)
608#define MI_ARB_TIME_SLICE_14 (6 << 5)
609#define MI_ARB_TIME_SLICE_16 (7 << 5)
610
611/* Low priority grace period page size */
612#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
613#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
614
615/* Disable display A/B trickle feed */
616#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
617
618/* Set display plane priority */
619#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
620#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
621
585fb111
JB
622#define CACHE_MODE_0 0x02120 /* 915+ only */
623#define CM0_MASK_SHIFT 16
624#define CM0_IZ_OPT_DISABLE (1<<6)
625#define CM0_ZR_OPT_DISABLE (1<<5)
626#define CM0_DEPTH_EVICT_DISABLE (1<<4)
627#define CM0_COLOR_EVICT_DISABLE (1<<3)
628#define CM0_DEPTH_WRITE_DISABLE (1<<1)
629#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 630#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 631#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
632#define ECOSKPD 0x021d0
633#define ECO_GATING_CX_ONLY (1<<3)
634#define ECO_FLIP_DONE (1<<0)
585fb111 635
a1786bd2
ZW
636/* GEN6 interrupt control */
637#define GEN6_RENDER_HWSTAM 0x2098
638#define GEN6_RENDER_IMR 0x20a8
639#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
640#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 641#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
642#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
643#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
644#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
645#define GEN6_RENDER_SYNC_STATUS (1 << 2)
646#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
647#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
648
649#define GEN6_BLITTER_HWSTAM 0x22098
650#define GEN6_BLITTER_IMR 0x220a8
651#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
652#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
653#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
654#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 655
4efe0708
JB
656#define GEN6_BLITTER_ECOSKPD 0x221d0
657#define GEN6_BLITTER_LOCK_SHIFT 16
658#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
659
881f47b6
XH
660#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
661#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
662#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
663#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
664#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
665
ec6a890d 666#define GEN6_BSD_HWSTAM 0x12098
881f47b6 667#define GEN6_BSD_IMR 0x120a8
1ec14ad3 668#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
669
670#define GEN6_BSD_RNCID 0x12198
671
585fb111
JB
672/*
673 * Framebuffer compression (915+ only)
674 */
675
676#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
677#define FBC_LL_BASE 0x03204 /* 4k page aligned */
678#define FBC_CONTROL 0x03208
679#define FBC_CTL_EN (1<<31)
680#define FBC_CTL_PERIODIC (1<<30)
681#define FBC_CTL_INTERVAL_SHIFT (16)
682#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 683#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
684#define FBC_CTL_STRIDE_SHIFT (5)
685#define FBC_CTL_FENCENO (1<<0)
686#define FBC_COMMAND 0x0320c
687#define FBC_CMD_COMPRESS (1<<0)
688#define FBC_STATUS 0x03210
689#define FBC_STAT_COMPRESSING (1<<31)
690#define FBC_STAT_COMPRESSED (1<<30)
691#define FBC_STAT_MODIFIED (1<<29)
692#define FBC_STAT_CURRENT_LINE (1<<0)
693#define FBC_CONTROL2 0x03214
694#define FBC_CTL_FENCE_DBL (0<<4)
695#define FBC_CTL_IDLE_IMM (0<<2)
696#define FBC_CTL_IDLE_FULL (1<<2)
697#define FBC_CTL_IDLE_LINE (2<<2)
698#define FBC_CTL_IDLE_DEBUG (3<<2)
699#define FBC_CTL_CPU_FENCE (1<<1)
700#define FBC_CTL_PLANEA (0<<0)
701#define FBC_CTL_PLANEB (1<<0)
702#define FBC_FENCE_OFF 0x0321b
80824003 703#define FBC_TAG 0x03300
585fb111
JB
704
705#define FBC_LL_SIZE (1536)
706
74dff282
JB
707/* Framebuffer compression for GM45+ */
708#define DPFC_CB_BASE 0x3200
709#define DPFC_CONTROL 0x3208
710#define DPFC_CTL_EN (1<<31)
711#define DPFC_CTL_PLANEA (0<<30)
712#define DPFC_CTL_PLANEB (1<<30)
713#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 714#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
715#define DPFC_SR_EN (1<<10)
716#define DPFC_CTL_LIMIT_1X (0<<6)
717#define DPFC_CTL_LIMIT_2X (1<<6)
718#define DPFC_CTL_LIMIT_4X (2<<6)
719#define DPFC_RECOMP_CTL 0x320c
720#define DPFC_RECOMP_STALL_EN (1<<27)
721#define DPFC_RECOMP_STALL_WM_SHIFT (16)
722#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
723#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
724#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
725#define DPFC_STATUS 0x3210
726#define DPFC_INVAL_SEG_SHIFT (16)
727#define DPFC_INVAL_SEG_MASK (0x07ff0000)
728#define DPFC_COMP_SEG_SHIFT (0)
729#define DPFC_COMP_SEG_MASK (0x000003ff)
730#define DPFC_STATUS2 0x3214
731#define DPFC_FENCE_YOFF 0x3218
732#define DPFC_CHICKEN 0x3224
733#define DPFC_HT_MODIFY (1<<31)
734
b52eb4dc
ZY
735/* Framebuffer compression for Ironlake */
736#define ILK_DPFC_CB_BASE 0x43200
737#define ILK_DPFC_CONTROL 0x43208
738/* The bit 28-8 is reserved */
739#define DPFC_RESERVED (0x1FFFFF00)
740#define ILK_DPFC_RECOMP_CTL 0x4320c
741#define ILK_DPFC_STATUS 0x43210
742#define ILK_DPFC_FENCE_YOFF 0x43218
743#define ILK_DPFC_CHICKEN 0x43224
744#define ILK_FBC_RT_BASE 0x2128
745#define ILK_FBC_RT_VALID (1<<0)
746
747#define ILK_DISPLAY_CHICKEN1 0x42000
748#define ILK_FBCQ_DIS (1<<22)
0206e353 749#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 750
b52eb4dc 751
9c04f015
YL
752/*
753 * Framebuffer compression for Sandybridge
754 *
755 * The following two registers are of type GTTMMADR
756 */
757#define SNB_DPFC_CTL_SA 0x100100
758#define SNB_CPU_FENCE_ENABLE (1<<29)
759#define DPFC_CPU_FENCE_OFFSET 0x100104
760
761
585fb111
JB
762/*
763 * GPIO regs
764 */
765#define GPIOA 0x5010
766#define GPIOB 0x5014
767#define GPIOC 0x5018
768#define GPIOD 0x501c
769#define GPIOE 0x5020
770#define GPIOF 0x5024
771#define GPIOG 0x5028
772#define GPIOH 0x502c
773# define GPIO_CLOCK_DIR_MASK (1 << 0)
774# define GPIO_CLOCK_DIR_IN (0 << 1)
775# define GPIO_CLOCK_DIR_OUT (1 << 1)
776# define GPIO_CLOCK_VAL_MASK (1 << 2)
777# define GPIO_CLOCK_VAL_OUT (1 << 3)
778# define GPIO_CLOCK_VAL_IN (1 << 4)
779# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
780# define GPIO_DATA_DIR_MASK (1 << 8)
781# define GPIO_DATA_DIR_IN (0 << 9)
782# define GPIO_DATA_DIR_OUT (1 << 9)
783# define GPIO_DATA_VAL_MASK (1 << 10)
784# define GPIO_DATA_VAL_OUT (1 << 11)
785# define GPIO_DATA_VAL_IN (1 << 12)
786# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
787
f899fc64
CW
788#define GMBUS0 0x5100 /* clock/port select */
789#define GMBUS_RATE_100KHZ (0<<8)
790#define GMBUS_RATE_50KHZ (1<<8)
791#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
792#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
793#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
794#define GMBUS_PORT_DISABLED 0
795#define GMBUS_PORT_SSC 1
796#define GMBUS_PORT_VGADDC 2
797#define GMBUS_PORT_PANEL 3
798#define GMBUS_PORT_DPC 4 /* HDMIC */
799#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
800#define GMBUS_PORT_DPD 6 /* HDMID */
801#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 802#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
803#define GMBUS1 0x5104 /* command/status */
804#define GMBUS_SW_CLR_INT (1<<31)
805#define GMBUS_SW_RDY (1<<30)
806#define GMBUS_ENT (1<<29) /* enable timeout */
807#define GMBUS_CYCLE_NONE (0<<25)
808#define GMBUS_CYCLE_WAIT (1<<25)
809#define GMBUS_CYCLE_INDEX (2<<25)
810#define GMBUS_CYCLE_STOP (4<<25)
811#define GMBUS_BYTE_COUNT_SHIFT 16
812#define GMBUS_SLAVE_INDEX_SHIFT 8
813#define GMBUS_SLAVE_ADDR_SHIFT 1
814#define GMBUS_SLAVE_READ (1<<0)
815#define GMBUS_SLAVE_WRITE (0<<0)
816#define GMBUS2 0x5108 /* status */
817#define GMBUS_INUSE (1<<15)
818#define GMBUS_HW_WAIT_PHASE (1<<14)
819#define GMBUS_STALL_TIMEOUT (1<<13)
820#define GMBUS_INT (1<<12)
821#define GMBUS_HW_RDY (1<<11)
822#define GMBUS_SATOER (1<<10)
823#define GMBUS_ACTIVE (1<<9)
824#define GMBUS3 0x510c /* data buffer bytes 3-0 */
825#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
826#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
827#define GMBUS_NAK_EN (1<<3)
828#define GMBUS_IDLE_EN (1<<2)
829#define GMBUS_HW_WAIT_EN (1<<1)
830#define GMBUS_HW_RDY_EN (1<<0)
831#define GMBUS5 0x5120 /* byte index */
832#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 833
585fb111
JB
834/*
835 * Clock control & power management
836 */
837
838#define VGA0 0x6000
839#define VGA1 0x6004
840#define VGA_PD 0x6010
841#define VGA0_PD_P2_DIV_4 (1 << 7)
842#define VGA0_PD_P1_DIV_2 (1 << 5)
843#define VGA0_PD_P1_SHIFT 0
844#define VGA0_PD_P1_MASK (0x1f << 0)
845#define VGA1_PD_P2_DIV_4 (1 << 15)
846#define VGA1_PD_P1_DIV_2 (1 << 13)
847#define VGA1_PD_P1_SHIFT 8
848#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
849#define _DPLL_A 0x06014
850#define _DPLL_B 0x06018
851#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
852#define DPLL_VCO_ENABLE (1 << 31)
853#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 854#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 855#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 856#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
857#define DPLL_VGA_MODE_DIS (1 << 28)
858#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
859#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
860#define DPLL_MODE_MASK (3 << 26)
861#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
862#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
863#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
864#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
865#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
866#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 867#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 868#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 869
585fb111
JB
870#define SRX_INDEX 0x3c4
871#define SRX_DATA 0x3c5
872#define SR01 1
873#define SR01_SCREEN_OFF (1<<5)
874
875#define PPCR 0x61204
876#define PPCR_ON (1<<0)
877
878#define DVOB 0x61140
879#define DVOB_ON (1<<31)
880#define DVOC 0x61160
881#define DVOC_ON (1<<31)
882#define LVDS 0x61180
883#define LVDS_ON (1<<31)
884
585fb111
JB
885/* Scratch pad debug 0 reg:
886 */
887#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
888/*
889 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
890 * this field (only one bit may be set).
891 */
892#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
893#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 894#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
895/* i830, required in DVO non-gang */
896#define PLL_P2_DIVIDE_BY_4 (1 << 23)
897#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
898#define PLL_REF_INPUT_DREFCLK (0 << 13)
899#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
900#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
901#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
902#define PLL_REF_INPUT_MASK (3 << 13)
903#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 904/* Ironlake */
b9055052
ZW
905# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
906# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
907# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
908# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
909# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
910
585fb111
JB
911/*
912 * Parallel to Serial Load Pulse phase selection.
913 * Selects the phase for the 10X DPLL clock for the PCIe
914 * digital display port. The range is 4 to 13; 10 or more
915 * is just a flip delay. The default is 6
916 */
917#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
918#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
919/*
920 * SDVO multiplier for 945G/GM. Not used on 965.
921 */
922#define SDVO_MULTIPLIER_MASK 0x000000ff
923#define SDVO_MULTIPLIER_SHIFT_HIRES 4
924#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 925#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
926/*
927 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
928 *
929 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
930 */
931#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
932#define DPLL_MD_UDI_DIVIDER_SHIFT 24
933/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
934#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
935#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
936/*
937 * SDVO/UDI pixel multiplier.
938 *
939 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
940 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
941 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
942 * dummy bytes in the datastream at an increased clock rate, with both sides of
943 * the link knowing how many bytes are fill.
944 *
945 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
946 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
947 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
948 * through an SDVO command.
949 *
950 * This register field has values of multiplication factor minus 1, with
951 * a maximum multiplier of 5 for SDVO.
952 */
953#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
954#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
955/*
956 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
957 * This best be set to the default value (3) or the CRT won't work. No,
958 * I don't entirely understand what this does...
959 */
960#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
961#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
962#define _DPLL_B_MD 0x06020 /* 965+ only */
963#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 964
9db4a9c7
JB
965#define _FPA0 0x06040
966#define _FPA1 0x06044
967#define _FPB0 0x06048
968#define _FPB1 0x0604c
969#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
970#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 971#define FP_N_DIV_MASK 0x003f0000
f2b115e6 972#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
973#define FP_N_DIV_SHIFT 16
974#define FP_M1_DIV_MASK 0x00003f00
975#define FP_M1_DIV_SHIFT 8
976#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 977#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
978#define FP_M2_DIV_SHIFT 0
979#define DPLL_TEST 0x606c
980#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
981#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
982#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
983#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
984#define DPLLB_TEST_N_BYPASS (1 << 19)
985#define DPLLB_TEST_M_BYPASS (1 << 18)
986#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
987#define DPLLA_TEST_N_BYPASS (1 << 3)
988#define DPLLA_TEST_M_BYPASS (1 << 2)
989#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
990#define D_STATE 0x6104
dc96e9b8 991#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
992#define DSTATE_PLL_D3_OFF (1<<3)
993#define DSTATE_GFX_CLOCK_GATING (1<<1)
994#define DSTATE_DOT_CLOCK_GATING (1<<0)
995#define DSPCLK_GATE_D 0x6200
996# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
997# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
998# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
999# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1000# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1001# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1002# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1003# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1004# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1005# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1006# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1007# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1008# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1009# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1010# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1011# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1012# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1013# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1014# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1015# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1016# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1017# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1018# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1019# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1020# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1021# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1022# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1023# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1024/**
1025 * This bit must be set on the 830 to prevent hangs when turning off the
1026 * overlay scaler.
1027 */
1028# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1029# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1030# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1031# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1032# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1033
1034#define RENCLK_GATE_D1 0x6204
1035# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1036# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1037# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1038# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1039# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1040# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1041# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1042# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1043# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1044/** This bit must be unset on 855,865 */
1045# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1046# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1047# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1048# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1049/** This bit must be set on 855,865. */
1050# define SV_CLOCK_GATE_DISABLE (1 << 0)
1051# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1052# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1053# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1054# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1055# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1056# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1057# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1058# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1059# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1060# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1061# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1062# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1063# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1064# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1065# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1066# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1067# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1068
1069# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1070/** This bit must always be set on 965G/965GM */
1071# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1072# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1073# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1074# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1075# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1076# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1077/** This bit must always be set on 965G */
1078# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1079# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1080# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1081# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1082# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1083# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1084# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1085# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1086# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1087# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1088# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1089# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1090# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1091# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1092# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1093# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1094# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1095# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1096# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1097
1098#define RENCLK_GATE_D2 0x6208
1099#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1100#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1101#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1102#define RAMCLK_GATE_D 0x6210 /* CRL only */
1103#define DEUC 0x6214 /* CRL only */
585fb111 1104
ceb04246
JB
1105#define FW_BLC_SELF_VLV 0x6500
1106#define FW_CSPWRDWNEN (1<<15)
1107
585fb111
JB
1108/*
1109 * Palette regs
1110 */
1111
9db4a9c7
JB
1112#define _PALETTE_A 0x0a000
1113#define _PALETTE_B 0x0a800
1114#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1115
673a394b
EA
1116/* MCH MMIO space */
1117
1118/*
1119 * MCHBAR mirror.
1120 *
1121 * This mirrors the MCHBAR MMIO space whose location is determined by
1122 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1123 * every way. It is not accessible from the CP register read instructions.
1124 *
1125 */
1126#define MCHBAR_MIRROR_BASE 0x10000
1127
1398261a
YL
1128#define MCHBAR_MIRROR_BASE_SNB 0x140000
1129
673a394b
EA
1130/** 915-945 and GM965 MCH register controlling DRAM channel access */
1131#define DCC 0x10200
1132#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1133#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1134#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1135#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1136#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1137#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1138
95534263
LP
1139/** Pineview MCH register contains DDR3 setting */
1140#define CSHRDDR3CTL 0x101a8
1141#define CSHRDDR3CTL_DDR3 (1 << 2)
1142
673a394b
EA
1143/** 965 MCH register controlling DRAM channel configuration */
1144#define C0DRB3 0x10206
1145#define C1DRB3 0x10606
1146
f691e2f4
DV
1147/** snb MCH registers for reading the DRAM channel configuration */
1148#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1149#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1150#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1151#define MAD_DIMM_ECC_MASK (0x3 << 24)
1152#define MAD_DIMM_ECC_OFF (0x0 << 24)
1153#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1154#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1155#define MAD_DIMM_ECC_ON (0x3 << 24)
1156#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1157#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1158#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1159#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1160#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1161#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1162#define MAD_DIMM_A_SELECT (0x1 << 16)
1163/* DIMM sizes are in multiples of 256mb. */
1164#define MAD_DIMM_B_SIZE_SHIFT 8
1165#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1166#define MAD_DIMM_A_SIZE_SHIFT 0
1167#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1168
1169
b11248df
KP
1170/* Clocking configuration register */
1171#define CLKCFG 0x10c00
7662c8bd 1172#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1173#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1174#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1175#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1176#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1177#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1178/* Note, below two are guess */
b11248df 1179#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1180#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1181#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1182#define CLKCFG_MEM_533 (1 << 4)
1183#define CLKCFG_MEM_667 (2 << 4)
1184#define CLKCFG_MEM_800 (3 << 4)
1185#define CLKCFG_MEM_MASK (7 << 4)
1186
ea056c14
JB
1187#define TSC1 0x11001
1188#define TSE (1<<0)
7648fa99
JB
1189#define TR1 0x11006
1190#define TSFS 0x11020
1191#define TSFS_SLOPE_MASK 0x0000ff00
1192#define TSFS_SLOPE_SHIFT 8
1193#define TSFS_INTR_MASK 0x000000ff
1194
f97108d1
JB
1195#define CRSTANDVID 0x11100
1196#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1197#define PXVFREQ_PX_MASK 0x7f000000
1198#define PXVFREQ_PX_SHIFT 24
1199#define VIDFREQ_BASE 0x11110
1200#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1201#define VIDFREQ2 0x11114
1202#define VIDFREQ3 0x11118
1203#define VIDFREQ4 0x1111c
1204#define VIDFREQ_P0_MASK 0x1f000000
1205#define VIDFREQ_P0_SHIFT 24
1206#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1207#define VIDFREQ_P0_CSCLK_SHIFT 20
1208#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1209#define VIDFREQ_P0_CRCLK_SHIFT 16
1210#define VIDFREQ_P1_MASK 0x00001f00
1211#define VIDFREQ_P1_SHIFT 8
1212#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1213#define VIDFREQ_P1_CSCLK_SHIFT 4
1214#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1215#define INTTOEXT_BASE_ILK 0x11300
1216#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1217#define INTTOEXT_MAP3_SHIFT 24
1218#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1219#define INTTOEXT_MAP2_SHIFT 16
1220#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1221#define INTTOEXT_MAP1_SHIFT 8
1222#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1223#define INTTOEXT_MAP0_SHIFT 0
1224#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1225#define MEMSWCTL 0x11170 /* Ironlake only */
1226#define MEMCTL_CMD_MASK 0xe000
1227#define MEMCTL_CMD_SHIFT 13
1228#define MEMCTL_CMD_RCLK_OFF 0
1229#define MEMCTL_CMD_RCLK_ON 1
1230#define MEMCTL_CMD_CHFREQ 2
1231#define MEMCTL_CMD_CHVID 3
1232#define MEMCTL_CMD_VMMOFF 4
1233#define MEMCTL_CMD_VMMON 5
1234#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1235 when command complete */
1236#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1237#define MEMCTL_FREQ_SHIFT 8
1238#define MEMCTL_SFCAVM (1<<7)
1239#define MEMCTL_TGT_VID_MASK 0x007f
1240#define MEMIHYST 0x1117c
1241#define MEMINTREN 0x11180 /* 16 bits */
1242#define MEMINT_RSEXIT_EN (1<<8)
1243#define MEMINT_CX_SUPR_EN (1<<7)
1244#define MEMINT_CONT_BUSY_EN (1<<6)
1245#define MEMINT_AVG_BUSY_EN (1<<5)
1246#define MEMINT_EVAL_CHG_EN (1<<4)
1247#define MEMINT_MON_IDLE_EN (1<<3)
1248#define MEMINT_UP_EVAL_EN (1<<2)
1249#define MEMINT_DOWN_EVAL_EN (1<<1)
1250#define MEMINT_SW_CMD_EN (1<<0)
1251#define MEMINTRSTR 0x11182 /* 16 bits */
1252#define MEM_RSEXIT_MASK 0xc000
1253#define MEM_RSEXIT_SHIFT 14
1254#define MEM_CONT_BUSY_MASK 0x3000
1255#define MEM_CONT_BUSY_SHIFT 12
1256#define MEM_AVG_BUSY_MASK 0x0c00
1257#define MEM_AVG_BUSY_SHIFT 10
1258#define MEM_EVAL_CHG_MASK 0x0300
1259#define MEM_EVAL_BUSY_SHIFT 8
1260#define MEM_MON_IDLE_MASK 0x00c0
1261#define MEM_MON_IDLE_SHIFT 6
1262#define MEM_UP_EVAL_MASK 0x0030
1263#define MEM_UP_EVAL_SHIFT 4
1264#define MEM_DOWN_EVAL_MASK 0x000c
1265#define MEM_DOWN_EVAL_SHIFT 2
1266#define MEM_SW_CMD_MASK 0x0003
1267#define MEM_INT_STEER_GFX 0
1268#define MEM_INT_STEER_CMR 1
1269#define MEM_INT_STEER_SMI 2
1270#define MEM_INT_STEER_SCI 3
1271#define MEMINTRSTS 0x11184
1272#define MEMINT_RSEXIT (1<<7)
1273#define MEMINT_CONT_BUSY (1<<6)
1274#define MEMINT_AVG_BUSY (1<<5)
1275#define MEMINT_EVAL_CHG (1<<4)
1276#define MEMINT_MON_IDLE (1<<3)
1277#define MEMINT_UP_EVAL (1<<2)
1278#define MEMINT_DOWN_EVAL (1<<1)
1279#define MEMINT_SW_CMD (1<<0)
1280#define MEMMODECTL 0x11190
1281#define MEMMODE_BOOST_EN (1<<31)
1282#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1283#define MEMMODE_BOOST_FREQ_SHIFT 24
1284#define MEMMODE_IDLE_MODE_MASK 0x00030000
1285#define MEMMODE_IDLE_MODE_SHIFT 16
1286#define MEMMODE_IDLE_MODE_EVAL 0
1287#define MEMMODE_IDLE_MODE_CONT 1
1288#define MEMMODE_HWIDLE_EN (1<<15)
1289#define MEMMODE_SWMODE_EN (1<<14)
1290#define MEMMODE_RCLK_GATE (1<<13)
1291#define MEMMODE_HW_UPDATE (1<<12)
1292#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1293#define MEMMODE_FSTART_SHIFT 8
1294#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1295#define MEMMODE_FMAX_SHIFT 4
1296#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1297#define RCBMAXAVG 0x1119c
1298#define MEMSWCTL2 0x1119e /* Cantiga only */
1299#define SWMEMCMD_RENDER_OFF (0 << 13)
1300#define SWMEMCMD_RENDER_ON (1 << 13)
1301#define SWMEMCMD_SWFREQ (2 << 13)
1302#define SWMEMCMD_TARVID (3 << 13)
1303#define SWMEMCMD_VRM_OFF (4 << 13)
1304#define SWMEMCMD_VRM_ON (5 << 13)
1305#define CMDSTS (1<<12)
1306#define SFCAVM (1<<11)
1307#define SWFREQ_MASK 0x0380 /* P0-7 */
1308#define SWFREQ_SHIFT 7
1309#define TARVID_MASK 0x001f
1310#define MEMSTAT_CTG 0x111a0
1311#define RCBMINAVG 0x111a0
1312#define RCUPEI 0x111b0
1313#define RCDNEI 0x111b4
88271da3
JB
1314#define RSTDBYCTL 0x111b8
1315#define RS1EN (1<<31)
1316#define RS2EN (1<<30)
1317#define RS3EN (1<<29)
1318#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1319#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1320#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1321#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1322#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1323#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1324#define RSX_STATUS_MASK (7<<20)
1325#define RSX_STATUS_ON (0<<20)
1326#define RSX_STATUS_RC1 (1<<20)
1327#define RSX_STATUS_RC1E (2<<20)
1328#define RSX_STATUS_RS1 (3<<20)
1329#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1330#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1331#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1332#define RSX_STATUS_RSVD2 (7<<20)
1333#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1334#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1335#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1336#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1337#define RS1CONTSAV_MASK (3<<14)
1338#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1339#define RS1CONTSAV_RSVD (1<<14)
1340#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1341#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1342#define NORMSLEXLAT_MASK (3<<12)
1343#define SLOW_RS123 (0<<12)
1344#define SLOW_RS23 (1<<12)
1345#define SLOW_RS3 (2<<12)
1346#define NORMAL_RS123 (3<<12)
1347#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1348#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1349#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1350#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1351#define RS_CSTATE_MASK (3<<4)
1352#define RS_CSTATE_C367_RS1 (0<<4)
1353#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1354#define RS_CSTATE_RSVD (2<<4)
1355#define RS_CSTATE_C367_RS2 (3<<4)
1356#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1357#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1358#define VIDCTL 0x111c0
1359#define VIDSTS 0x111c8
1360#define VIDSTART 0x111cc /* 8 bits */
1361#define MEMSTAT_ILK 0x111f8
1362#define MEMSTAT_VID_MASK 0x7f00
1363#define MEMSTAT_VID_SHIFT 8
1364#define MEMSTAT_PSTATE_MASK 0x00f8
1365#define MEMSTAT_PSTATE_SHIFT 3
1366#define MEMSTAT_MON_ACTV (1<<2)
1367#define MEMSTAT_SRC_CTL_MASK 0x0003
1368#define MEMSTAT_SRC_CTL_CORE 0
1369#define MEMSTAT_SRC_CTL_TRB 1
1370#define MEMSTAT_SRC_CTL_THM 2
1371#define MEMSTAT_SRC_CTL_STDBY 3
1372#define RCPREVBSYTUPAVG 0x113b8
1373#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1374#define PMMISC 0x11214
1375#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1376#define SDEW 0x1124c
1377#define CSIEW0 0x11250
1378#define CSIEW1 0x11254
1379#define CSIEW2 0x11258
1380#define PEW 0x1125c
1381#define DEW 0x11270
1382#define MCHAFE 0x112c0
1383#define CSIEC 0x112e0
1384#define DMIEC 0x112e4
1385#define DDREC 0x112e8
1386#define PEG0EC 0x112ec
1387#define PEG1EC 0x112f0
1388#define GFXEC 0x112f4
1389#define RPPREVBSYTUPAVG 0x113b8
1390#define RPPREVBSYTDNAVG 0x113bc
1391#define ECR 0x11600
1392#define ECR_GPFE (1<<31)
1393#define ECR_IMONE (1<<30)
1394#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1395#define OGW0 0x11608
1396#define OGW1 0x1160c
1397#define EG0 0x11610
1398#define EG1 0x11614
1399#define EG2 0x11618
1400#define EG3 0x1161c
1401#define EG4 0x11620
1402#define EG5 0x11624
1403#define EG6 0x11628
1404#define EG7 0x1162c
1405#define PXW 0x11664
1406#define PXWL 0x11680
1407#define LCFUSE02 0x116c0
1408#define LCFUSE_HIV_MASK 0x000000ff
1409#define CSIPLL0 0x12c10
1410#define DDRMPLL1 0X12c20
7d57382e
EA
1411#define PEG_BAND_GAP_DATA 0x14d68
1412
3b8d8d91
JB
1413#define GEN6_GT_PERF_STATUS 0x145948
1414#define GEN6_RP_STATE_LIMITS 0x145994
1415#define GEN6_RP_STATE_CAP 0x145998
1416
aa40d6bb
ZN
1417/*
1418 * Logical Context regs
1419 */
1420#define CCID 0x2180
1421#define CCID_EN (1<<0)
585fb111
JB
1422/*
1423 * Overlay regs
1424 */
1425
1426#define OVADD 0x30000
1427#define DOVSTA 0x30008
1428#define OC_BUF (0x3<<20)
1429#define OGAMC5 0x30010
1430#define OGAMC4 0x30014
1431#define OGAMC3 0x30018
1432#define OGAMC2 0x3001c
1433#define OGAMC1 0x30020
1434#define OGAMC0 0x30024
1435
1436/*
1437 * Display engine regs
1438 */
1439
1440/* Pipe A timing regs */
9db4a9c7
JB
1441#define _HTOTAL_A 0x60000
1442#define _HBLANK_A 0x60004
1443#define _HSYNC_A 0x60008
1444#define _VTOTAL_A 0x6000c
1445#define _VBLANK_A 0x60010
1446#define _VSYNC_A 0x60014
1447#define _PIPEASRC 0x6001c
1448#define _BCLRPAT_A 0x60020
0529a0d9 1449#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1450
1451/* Pipe B timing regs */
9db4a9c7
JB
1452#define _HTOTAL_B 0x61000
1453#define _HBLANK_B 0x61004
1454#define _HSYNC_B 0x61008
1455#define _VTOTAL_B 0x6100c
1456#define _VBLANK_B 0x61010
1457#define _VSYNC_B 0x61014
1458#define _PIPEBSRC 0x6101c
1459#define _BCLRPAT_B 0x61020
0529a0d9
DV
1460#define _VSYNCSHIFT_B 0x61028
1461
9db4a9c7
JB
1462
1463#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1464#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1465#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1466#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1467#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1468#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1469#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1470#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1471
585fb111
JB
1472/* VGA port control */
1473#define ADPA 0x61100
1474#define ADPA_DAC_ENABLE (1<<31)
1475#define ADPA_DAC_DISABLE 0
1476#define ADPA_PIPE_SELECT_MASK (1<<30)
1477#define ADPA_PIPE_A_SELECT 0
1478#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1479#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1480#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1481#define ADPA_SETS_HVPOLARITY 0
1482#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1483#define ADPA_VSYNC_CNTL_ENABLE 0
1484#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1485#define ADPA_HSYNC_CNTL_ENABLE 0
1486#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1487#define ADPA_VSYNC_ACTIVE_LOW 0
1488#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1489#define ADPA_HSYNC_ACTIVE_LOW 0
1490#define ADPA_DPMS_MASK (~(3<<10))
1491#define ADPA_DPMS_ON (0<<10)
1492#define ADPA_DPMS_SUSPEND (1<<10)
1493#define ADPA_DPMS_STANDBY (2<<10)
1494#define ADPA_DPMS_OFF (3<<10)
1495
939fe4d7 1496
585fb111
JB
1497/* Hotplug control (945+ only) */
1498#define PORT_HOTPLUG_EN 0x61110
7d57382e 1499#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1500#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1501#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1502#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1503#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1504#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1505#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1506#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1507#define TV_HOTPLUG_INT_EN (1 << 18)
1508#define CRT_HOTPLUG_INT_EN (1 << 9)
1509#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1510#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1511/* must use period 64 on GM45 according to docs */
1512#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1513#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1514#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1515#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1516#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1517#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1518#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1519#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1520#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1521#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1522#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1523#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1524
1525#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1526#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1527#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1528#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1529#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1530#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1531#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1532#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1533#define TV_HOTPLUG_INT_STATUS (1 << 10)
1534#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1535#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1536#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1537#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1538#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1539#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1540
1541/* SDVO port control */
1542#define SDVOB 0x61140
1543#define SDVOC 0x61160
1544#define SDVO_ENABLE (1 << 31)
1545#define SDVO_PIPE_B_SELECT (1 << 30)
1546#define SDVO_STALL_SELECT (1 << 29)
1547#define SDVO_INTERRUPT_ENABLE (1 << 26)
1548/**
1549 * 915G/GM SDVO pixel multiplier.
1550 *
1551 * Programmed value is multiplier - 1, up to 5x.
1552 *
1553 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1554 */
1555#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1556#define SDVO_PORT_MULTIPLY_SHIFT 23
1557#define SDVO_PHASE_SELECT_MASK (15 << 19)
1558#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1559#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1560#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1561#define SDVO_ENCODING_SDVO (0x0 << 10)
1562#define SDVO_ENCODING_HDMI (0x2 << 10)
1563/** Requird for HDMI operation */
1564#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1565#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1566#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1567#define SDVO_AUDIO_ENABLE (1 << 6)
1568/** New with 965, default is to be set */
1569#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1570/** New with 965, default is to be set */
1571#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1572#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1573#define SDVO_DETECTED (1 << 2)
1574/* Bits to be preserved when writing */
1575#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1576#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1577
1578/* DVO port control */
1579#define DVOA 0x61120
1580#define DVOB 0x61140
1581#define DVOC 0x61160
1582#define DVO_ENABLE (1 << 31)
1583#define DVO_PIPE_B_SELECT (1 << 30)
1584#define DVO_PIPE_STALL_UNUSED (0 << 28)
1585#define DVO_PIPE_STALL (1 << 28)
1586#define DVO_PIPE_STALL_TV (2 << 28)
1587#define DVO_PIPE_STALL_MASK (3 << 28)
1588#define DVO_USE_VGA_SYNC (1 << 15)
1589#define DVO_DATA_ORDER_I740 (0 << 14)
1590#define DVO_DATA_ORDER_FP (1 << 14)
1591#define DVO_VSYNC_DISABLE (1 << 11)
1592#define DVO_HSYNC_DISABLE (1 << 10)
1593#define DVO_VSYNC_TRISTATE (1 << 9)
1594#define DVO_HSYNC_TRISTATE (1 << 8)
1595#define DVO_BORDER_ENABLE (1 << 7)
1596#define DVO_DATA_ORDER_GBRG (1 << 6)
1597#define DVO_DATA_ORDER_RGGB (0 << 6)
1598#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1599#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1600#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1601#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1602#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1603#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1604#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1605#define DVO_PRESERVE_MASK (0x7<<24)
1606#define DVOA_SRCDIM 0x61124
1607#define DVOB_SRCDIM 0x61144
1608#define DVOC_SRCDIM 0x61164
1609#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1610#define DVO_SRCDIM_VERTICAL_SHIFT 0
1611
1612/* LVDS port control */
1613#define LVDS 0x61180
1614/*
1615 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1616 * the DPLL semantics change when the LVDS is assigned to that pipe.
1617 */
1618#define LVDS_PORT_EN (1 << 31)
1619/* Selects pipe B for LVDS data. Must be set on pre-965. */
1620#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1621#define LVDS_PIPE_MASK (1 << 30)
1519b995 1622#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1623/* LVDS dithering flag on 965/g4x platform */
1624#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1625/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1626#define LVDS_VSYNC_POLARITY (1 << 21)
1627#define LVDS_HSYNC_POLARITY (1 << 20)
1628
a3e17eb8
ZY
1629/* Enable border for unscaled (or aspect-scaled) display */
1630#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1631/*
1632 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1633 * pixel.
1634 */
1635#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1636#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1637#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1638/*
1639 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1640 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1641 * on.
1642 */
1643#define LVDS_A3_POWER_MASK (3 << 6)
1644#define LVDS_A3_POWER_DOWN (0 << 6)
1645#define LVDS_A3_POWER_UP (3 << 6)
1646/*
1647 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1648 * is set.
1649 */
1650#define LVDS_CLKB_POWER_MASK (3 << 4)
1651#define LVDS_CLKB_POWER_DOWN (0 << 4)
1652#define LVDS_CLKB_POWER_UP (3 << 4)
1653/*
1654 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1655 * setting for whether we are in dual-channel mode. The B3 pair will
1656 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1657 */
1658#define LVDS_B0B3_POWER_MASK (3 << 2)
1659#define LVDS_B0B3_POWER_DOWN (0 << 2)
1660#define LVDS_B0B3_POWER_UP (3 << 2)
1661
3c17fe4b
DH
1662/* Video Data Island Packet control */
1663#define VIDEO_DIP_DATA 0x61178
1664#define VIDEO_DIP_CTL 0x61170
1665#define VIDEO_DIP_ENABLE (1 << 31)
1666#define VIDEO_DIP_PORT_B (1 << 29)
1667#define VIDEO_DIP_PORT_C (2 << 29)
1668#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1669#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1670#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1671#define VIDEO_DIP_SELECT_AVI (0 << 19)
1672#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1673#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1674#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1675#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1676#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1677#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1678
585fb111
JB
1679/* Panel power sequencing */
1680#define PP_STATUS 0x61200
1681#define PP_ON (1 << 31)
1682/*
1683 * Indicates that all dependencies of the panel are on:
1684 *
1685 * - PLL enabled
1686 * - pipe enabled
1687 * - LVDS/DVOB/DVOC on
1688 */
1689#define PP_READY (1 << 30)
1690#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1691#define PP_SEQUENCE_POWER_UP (1 << 28)
1692#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1693#define PP_SEQUENCE_MASK (3 << 28)
1694#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1695#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1696#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1697#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1698#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1699#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1700#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1701#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1702#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1703#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1704#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1705#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1706#define PP_CONTROL 0x61204
1707#define POWER_TARGET_ON (1 << 0)
1708#define PP_ON_DELAYS 0x61208
1709#define PP_OFF_DELAYS 0x6120c
1710#define PP_DIVISOR 0x61210
1711
1712/* Panel fitting */
1713#define PFIT_CONTROL 0x61230
1714#define PFIT_ENABLE (1 << 31)
1715#define PFIT_PIPE_MASK (3 << 29)
1716#define PFIT_PIPE_SHIFT 29
1717#define VERT_INTERP_DISABLE (0 << 10)
1718#define VERT_INTERP_BILINEAR (1 << 10)
1719#define VERT_INTERP_MASK (3 << 10)
1720#define VERT_AUTO_SCALE (1 << 9)
1721#define HORIZ_INTERP_DISABLE (0 << 6)
1722#define HORIZ_INTERP_BILINEAR (1 << 6)
1723#define HORIZ_INTERP_MASK (3 << 6)
1724#define HORIZ_AUTO_SCALE (1 << 5)
1725#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1726#define PFIT_FILTER_FUZZY (0 << 24)
1727#define PFIT_SCALING_AUTO (0 << 26)
1728#define PFIT_SCALING_PROGRAMMED (1 << 26)
1729#define PFIT_SCALING_PILLAR (2 << 26)
1730#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1731#define PFIT_PGM_RATIOS 0x61234
1732#define PFIT_VERT_SCALE_MASK 0xfff00000
1733#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1734/* Pre-965 */
1735#define PFIT_VERT_SCALE_SHIFT 20
1736#define PFIT_VERT_SCALE_MASK 0xfff00000
1737#define PFIT_HORIZ_SCALE_SHIFT 4
1738#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1739/* 965+ */
1740#define PFIT_VERT_SCALE_SHIFT_965 16
1741#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1742#define PFIT_HORIZ_SCALE_SHIFT_965 0
1743#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1744
585fb111
JB
1745#define PFIT_AUTO_RATIOS 0x61238
1746
1747/* Backlight control */
1748#define BLC_PWM_CTL 0x61254
ba3820ad 1749#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1750#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1751#define BLM_COMBINATION_MODE (1 << 30)
1752/*
1753 * This is the most significant 15 bits of the number of backlight cycles in a
1754 * complete cycle of the modulated backlight control.
1755 *
1756 * The actual value is this field multiplied by two.
1757 */
1758#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1759#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1760/*
1761 * This is the number of cycles out of the backlight modulation cycle for which
1762 * the backlight is on.
1763 *
1764 * This field must be no greater than the number of cycles in the complete
1765 * backlight modulation cycle.
1766 */
1767#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1768#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1769
0eb96d6e
JB
1770#define BLC_HIST_CTL 0x61260
1771
585fb111
JB
1772/* TV port control */
1773#define TV_CTL 0x68000
1774/** Enables the TV encoder */
1775# define TV_ENC_ENABLE (1 << 31)
1776/** Sources the TV encoder input from pipe B instead of A. */
1777# define TV_ENC_PIPEB_SELECT (1 << 30)
1778/** Outputs composite video (DAC A only) */
1779# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1780/** Outputs SVideo video (DAC B/C) */
1781# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1782/** Outputs Component video (DAC A/B/C) */
1783# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1784/** Outputs Composite and SVideo (DAC A/B/C) */
1785# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1786# define TV_TRILEVEL_SYNC (1 << 21)
1787/** Enables slow sync generation (945GM only) */
1788# define TV_SLOW_SYNC (1 << 20)
1789/** Selects 4x oversampling for 480i and 576p */
1790# define TV_OVERSAMPLE_4X (0 << 18)
1791/** Selects 2x oversampling for 720p and 1080i */
1792# define TV_OVERSAMPLE_2X (1 << 18)
1793/** Selects no oversampling for 1080p */
1794# define TV_OVERSAMPLE_NONE (2 << 18)
1795/** Selects 8x oversampling */
1796# define TV_OVERSAMPLE_8X (3 << 18)
1797/** Selects progressive mode rather than interlaced */
1798# define TV_PROGRESSIVE (1 << 17)
1799/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1800# define TV_PAL_BURST (1 << 16)
1801/** Field for setting delay of Y compared to C */
1802# define TV_YC_SKEW_MASK (7 << 12)
1803/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1804# define TV_ENC_SDP_FIX (1 << 11)
1805/**
1806 * Enables a fix for the 915GM only.
1807 *
1808 * Not sure what it does.
1809 */
1810# define TV_ENC_C0_FIX (1 << 10)
1811/** Bits that must be preserved by software */
d2d9f232 1812# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1813# define TV_FUSE_STATE_MASK (3 << 4)
1814/** Read-only state that reports all features enabled */
1815# define TV_FUSE_STATE_ENABLED (0 << 4)
1816/** Read-only state that reports that Macrovision is disabled in hardware*/
1817# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1818/** Read-only state that reports that TV-out is disabled in hardware. */
1819# define TV_FUSE_STATE_DISABLED (2 << 4)
1820/** Normal operation */
1821# define TV_TEST_MODE_NORMAL (0 << 0)
1822/** Encoder test pattern 1 - combo pattern */
1823# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1824/** Encoder test pattern 2 - full screen vertical 75% color bars */
1825# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1826/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1827# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1828/** Encoder test pattern 4 - random noise */
1829# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1830/** Encoder test pattern 5 - linear color ramps */
1831# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1832/**
1833 * This test mode forces the DACs to 50% of full output.
1834 *
1835 * This is used for load detection in combination with TVDAC_SENSE_MASK
1836 */
1837# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1838# define TV_TEST_MODE_MASK (7 << 0)
1839
1840#define TV_DAC 0x68004
b8ed2a4f 1841# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1842/**
1843 * Reports that DAC state change logic has reported change (RO).
1844 *
1845 * This gets cleared when TV_DAC_STATE_EN is cleared
1846*/
1847# define TVDAC_STATE_CHG (1 << 31)
1848# define TVDAC_SENSE_MASK (7 << 28)
1849/** Reports that DAC A voltage is above the detect threshold */
1850# define TVDAC_A_SENSE (1 << 30)
1851/** Reports that DAC B voltage is above the detect threshold */
1852# define TVDAC_B_SENSE (1 << 29)
1853/** Reports that DAC C voltage is above the detect threshold */
1854# define TVDAC_C_SENSE (1 << 28)
1855/**
1856 * Enables DAC state detection logic, for load-based TV detection.
1857 *
1858 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1859 * to off, for load detection to work.
1860 */
1861# define TVDAC_STATE_CHG_EN (1 << 27)
1862/** Sets the DAC A sense value to high */
1863# define TVDAC_A_SENSE_CTL (1 << 26)
1864/** Sets the DAC B sense value to high */
1865# define TVDAC_B_SENSE_CTL (1 << 25)
1866/** Sets the DAC C sense value to high */
1867# define TVDAC_C_SENSE_CTL (1 << 24)
1868/** Overrides the ENC_ENABLE and DAC voltage levels */
1869# define DAC_CTL_OVERRIDE (1 << 7)
1870/** Sets the slew rate. Must be preserved in software */
1871# define ENC_TVDAC_SLEW_FAST (1 << 6)
1872# define DAC_A_1_3_V (0 << 4)
1873# define DAC_A_1_1_V (1 << 4)
1874# define DAC_A_0_7_V (2 << 4)
cb66c692 1875# define DAC_A_MASK (3 << 4)
585fb111
JB
1876# define DAC_B_1_3_V (0 << 2)
1877# define DAC_B_1_1_V (1 << 2)
1878# define DAC_B_0_7_V (2 << 2)
cb66c692 1879# define DAC_B_MASK (3 << 2)
585fb111
JB
1880# define DAC_C_1_3_V (0 << 0)
1881# define DAC_C_1_1_V (1 << 0)
1882# define DAC_C_0_7_V (2 << 0)
cb66c692 1883# define DAC_C_MASK (3 << 0)
585fb111
JB
1884
1885/**
1886 * CSC coefficients are stored in a floating point format with 9 bits of
1887 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1888 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1889 * -1 (0x3) being the only legal negative value.
1890 */
1891#define TV_CSC_Y 0x68010
1892# define TV_RY_MASK 0x07ff0000
1893# define TV_RY_SHIFT 16
1894# define TV_GY_MASK 0x00000fff
1895# define TV_GY_SHIFT 0
1896
1897#define TV_CSC_Y2 0x68014
1898# define TV_BY_MASK 0x07ff0000
1899# define TV_BY_SHIFT 16
1900/**
1901 * Y attenuation for component video.
1902 *
1903 * Stored in 1.9 fixed point.
1904 */
1905# define TV_AY_MASK 0x000003ff
1906# define TV_AY_SHIFT 0
1907
1908#define TV_CSC_U 0x68018
1909# define TV_RU_MASK 0x07ff0000
1910# define TV_RU_SHIFT 16
1911# define TV_GU_MASK 0x000007ff
1912# define TV_GU_SHIFT 0
1913
1914#define TV_CSC_U2 0x6801c
1915# define TV_BU_MASK 0x07ff0000
1916# define TV_BU_SHIFT 16
1917/**
1918 * U attenuation for component video.
1919 *
1920 * Stored in 1.9 fixed point.
1921 */
1922# define TV_AU_MASK 0x000003ff
1923# define TV_AU_SHIFT 0
1924
1925#define TV_CSC_V 0x68020
1926# define TV_RV_MASK 0x0fff0000
1927# define TV_RV_SHIFT 16
1928# define TV_GV_MASK 0x000007ff
1929# define TV_GV_SHIFT 0
1930
1931#define TV_CSC_V2 0x68024
1932# define TV_BV_MASK 0x07ff0000
1933# define TV_BV_SHIFT 16
1934/**
1935 * V attenuation for component video.
1936 *
1937 * Stored in 1.9 fixed point.
1938 */
1939# define TV_AV_MASK 0x000007ff
1940# define TV_AV_SHIFT 0
1941
1942#define TV_CLR_KNOBS 0x68028
1943/** 2s-complement brightness adjustment */
1944# define TV_BRIGHTNESS_MASK 0xff000000
1945# define TV_BRIGHTNESS_SHIFT 24
1946/** Contrast adjustment, as a 2.6 unsigned floating point number */
1947# define TV_CONTRAST_MASK 0x00ff0000
1948# define TV_CONTRAST_SHIFT 16
1949/** Saturation adjustment, as a 2.6 unsigned floating point number */
1950# define TV_SATURATION_MASK 0x0000ff00
1951# define TV_SATURATION_SHIFT 8
1952/** Hue adjustment, as an integer phase angle in degrees */
1953# define TV_HUE_MASK 0x000000ff
1954# define TV_HUE_SHIFT 0
1955
1956#define TV_CLR_LEVEL 0x6802c
1957/** Controls the DAC level for black */
1958# define TV_BLACK_LEVEL_MASK 0x01ff0000
1959# define TV_BLACK_LEVEL_SHIFT 16
1960/** Controls the DAC level for blanking */
1961# define TV_BLANK_LEVEL_MASK 0x000001ff
1962# define TV_BLANK_LEVEL_SHIFT 0
1963
1964#define TV_H_CTL_1 0x68030
1965/** Number of pixels in the hsync. */
1966# define TV_HSYNC_END_MASK 0x1fff0000
1967# define TV_HSYNC_END_SHIFT 16
1968/** Total number of pixels minus one in the line (display and blanking). */
1969# define TV_HTOTAL_MASK 0x00001fff
1970# define TV_HTOTAL_SHIFT 0
1971
1972#define TV_H_CTL_2 0x68034
1973/** Enables the colorburst (needed for non-component color) */
1974# define TV_BURST_ENA (1 << 31)
1975/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1976# define TV_HBURST_START_SHIFT 16
1977# define TV_HBURST_START_MASK 0x1fff0000
1978/** Length of the colorburst */
1979# define TV_HBURST_LEN_SHIFT 0
1980# define TV_HBURST_LEN_MASK 0x0001fff
1981
1982#define TV_H_CTL_3 0x68038
1983/** End of hblank, measured in pixels minus one from start of hsync */
1984# define TV_HBLANK_END_SHIFT 16
1985# define TV_HBLANK_END_MASK 0x1fff0000
1986/** Start of hblank, measured in pixels minus one from start of hsync */
1987# define TV_HBLANK_START_SHIFT 0
1988# define TV_HBLANK_START_MASK 0x0001fff
1989
1990#define TV_V_CTL_1 0x6803c
1991/** XXX */
1992# define TV_NBR_END_SHIFT 16
1993# define TV_NBR_END_MASK 0x07ff0000
1994/** XXX */
1995# define TV_VI_END_F1_SHIFT 8
1996# define TV_VI_END_F1_MASK 0x00003f00
1997/** XXX */
1998# define TV_VI_END_F2_SHIFT 0
1999# define TV_VI_END_F2_MASK 0x0000003f
2000
2001#define TV_V_CTL_2 0x68040
2002/** Length of vsync, in half lines */
2003# define TV_VSYNC_LEN_MASK 0x07ff0000
2004# define TV_VSYNC_LEN_SHIFT 16
2005/** Offset of the start of vsync in field 1, measured in one less than the
2006 * number of half lines.
2007 */
2008# define TV_VSYNC_START_F1_MASK 0x00007f00
2009# define TV_VSYNC_START_F1_SHIFT 8
2010/**
2011 * Offset of the start of vsync in field 2, measured in one less than the
2012 * number of half lines.
2013 */
2014# define TV_VSYNC_START_F2_MASK 0x0000007f
2015# define TV_VSYNC_START_F2_SHIFT 0
2016
2017#define TV_V_CTL_3 0x68044
2018/** Enables generation of the equalization signal */
2019# define TV_EQUAL_ENA (1 << 31)
2020/** Length of vsync, in half lines */
2021# define TV_VEQ_LEN_MASK 0x007f0000
2022# define TV_VEQ_LEN_SHIFT 16
2023/** Offset of the start of equalization in field 1, measured in one less than
2024 * the number of half lines.
2025 */
2026# define TV_VEQ_START_F1_MASK 0x0007f00
2027# define TV_VEQ_START_F1_SHIFT 8
2028/**
2029 * Offset of the start of equalization in field 2, measured in one less than
2030 * the number of half lines.
2031 */
2032# define TV_VEQ_START_F2_MASK 0x000007f
2033# define TV_VEQ_START_F2_SHIFT 0
2034
2035#define TV_V_CTL_4 0x68048
2036/**
2037 * Offset to start of vertical colorburst, measured in one less than the
2038 * number of lines from vertical start.
2039 */
2040# define TV_VBURST_START_F1_MASK 0x003f0000
2041# define TV_VBURST_START_F1_SHIFT 16
2042/**
2043 * Offset to the end of vertical colorburst, measured in one less than the
2044 * number of lines from the start of NBR.
2045 */
2046# define TV_VBURST_END_F1_MASK 0x000000ff
2047# define TV_VBURST_END_F1_SHIFT 0
2048
2049#define TV_V_CTL_5 0x6804c
2050/**
2051 * Offset to start of vertical colorburst, measured in one less than the
2052 * number of lines from vertical start.
2053 */
2054# define TV_VBURST_START_F2_MASK 0x003f0000
2055# define TV_VBURST_START_F2_SHIFT 16
2056/**
2057 * Offset to the end of vertical colorburst, measured in one less than the
2058 * number of lines from the start of NBR.
2059 */
2060# define TV_VBURST_END_F2_MASK 0x000000ff
2061# define TV_VBURST_END_F2_SHIFT 0
2062
2063#define TV_V_CTL_6 0x68050
2064/**
2065 * Offset to start of vertical colorburst, measured in one less than the
2066 * number of lines from vertical start.
2067 */
2068# define TV_VBURST_START_F3_MASK 0x003f0000
2069# define TV_VBURST_START_F3_SHIFT 16
2070/**
2071 * Offset to the end of vertical colorburst, measured in one less than the
2072 * number of lines from the start of NBR.
2073 */
2074# define TV_VBURST_END_F3_MASK 0x000000ff
2075# define TV_VBURST_END_F3_SHIFT 0
2076
2077#define TV_V_CTL_7 0x68054
2078/**
2079 * Offset to start of vertical colorburst, measured in one less than the
2080 * number of lines from vertical start.
2081 */
2082# define TV_VBURST_START_F4_MASK 0x003f0000
2083# define TV_VBURST_START_F4_SHIFT 16
2084/**
2085 * Offset to the end of vertical colorburst, measured in one less than the
2086 * number of lines from the start of NBR.
2087 */
2088# define TV_VBURST_END_F4_MASK 0x000000ff
2089# define TV_VBURST_END_F4_SHIFT 0
2090
2091#define TV_SC_CTL_1 0x68060
2092/** Turns on the first subcarrier phase generation DDA */
2093# define TV_SC_DDA1_EN (1 << 31)
2094/** Turns on the first subcarrier phase generation DDA */
2095# define TV_SC_DDA2_EN (1 << 30)
2096/** Turns on the first subcarrier phase generation DDA */
2097# define TV_SC_DDA3_EN (1 << 29)
2098/** Sets the subcarrier DDA to reset frequency every other field */
2099# define TV_SC_RESET_EVERY_2 (0 << 24)
2100/** Sets the subcarrier DDA to reset frequency every fourth field */
2101# define TV_SC_RESET_EVERY_4 (1 << 24)
2102/** Sets the subcarrier DDA to reset frequency every eighth field */
2103# define TV_SC_RESET_EVERY_8 (2 << 24)
2104/** Sets the subcarrier DDA to never reset the frequency */
2105# define TV_SC_RESET_NEVER (3 << 24)
2106/** Sets the peak amplitude of the colorburst.*/
2107# define TV_BURST_LEVEL_MASK 0x00ff0000
2108# define TV_BURST_LEVEL_SHIFT 16
2109/** Sets the increment of the first subcarrier phase generation DDA */
2110# define TV_SCDDA1_INC_MASK 0x00000fff
2111# define TV_SCDDA1_INC_SHIFT 0
2112
2113#define TV_SC_CTL_2 0x68064
2114/** Sets the rollover for the second subcarrier phase generation DDA */
2115# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2116# define TV_SCDDA2_SIZE_SHIFT 16
2117/** Sets the increent of the second subcarrier phase generation DDA */
2118# define TV_SCDDA2_INC_MASK 0x00007fff
2119# define TV_SCDDA2_INC_SHIFT 0
2120
2121#define TV_SC_CTL_3 0x68068
2122/** Sets the rollover for the third subcarrier phase generation DDA */
2123# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2124# define TV_SCDDA3_SIZE_SHIFT 16
2125/** Sets the increent of the third subcarrier phase generation DDA */
2126# define TV_SCDDA3_INC_MASK 0x00007fff
2127# define TV_SCDDA3_INC_SHIFT 0
2128
2129#define TV_WIN_POS 0x68070
2130/** X coordinate of the display from the start of horizontal active */
2131# define TV_XPOS_MASK 0x1fff0000
2132# define TV_XPOS_SHIFT 16
2133/** Y coordinate of the display from the start of vertical active (NBR) */
2134# define TV_YPOS_MASK 0x00000fff
2135# define TV_YPOS_SHIFT 0
2136
2137#define TV_WIN_SIZE 0x68074
2138/** Horizontal size of the display window, measured in pixels*/
2139# define TV_XSIZE_MASK 0x1fff0000
2140# define TV_XSIZE_SHIFT 16
2141/**
2142 * Vertical size of the display window, measured in pixels.
2143 *
2144 * Must be even for interlaced modes.
2145 */
2146# define TV_YSIZE_MASK 0x00000fff
2147# define TV_YSIZE_SHIFT 0
2148
2149#define TV_FILTER_CTL_1 0x68080
2150/**
2151 * Enables automatic scaling calculation.
2152 *
2153 * If set, the rest of the registers are ignored, and the calculated values can
2154 * be read back from the register.
2155 */
2156# define TV_AUTO_SCALE (1 << 31)
2157/**
2158 * Disables the vertical filter.
2159 *
2160 * This is required on modes more than 1024 pixels wide */
2161# define TV_V_FILTER_BYPASS (1 << 29)
2162/** Enables adaptive vertical filtering */
2163# define TV_VADAPT (1 << 28)
2164# define TV_VADAPT_MODE_MASK (3 << 26)
2165/** Selects the least adaptive vertical filtering mode */
2166# define TV_VADAPT_MODE_LEAST (0 << 26)
2167/** Selects the moderately adaptive vertical filtering mode */
2168# define TV_VADAPT_MODE_MODERATE (1 << 26)
2169/** Selects the most adaptive vertical filtering mode */
2170# define TV_VADAPT_MODE_MOST (3 << 26)
2171/**
2172 * Sets the horizontal scaling factor.
2173 *
2174 * This should be the fractional part of the horizontal scaling factor divided
2175 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2176 *
2177 * (src width - 1) / ((oversample * dest width) - 1)
2178 */
2179# define TV_HSCALE_FRAC_MASK 0x00003fff
2180# define TV_HSCALE_FRAC_SHIFT 0
2181
2182#define TV_FILTER_CTL_2 0x68084
2183/**
2184 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2185 *
2186 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2187 */
2188# define TV_VSCALE_INT_MASK 0x00038000
2189# define TV_VSCALE_INT_SHIFT 15
2190/**
2191 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2192 *
2193 * \sa TV_VSCALE_INT_MASK
2194 */
2195# define TV_VSCALE_FRAC_MASK 0x00007fff
2196# define TV_VSCALE_FRAC_SHIFT 0
2197
2198#define TV_FILTER_CTL_3 0x68088
2199/**
2200 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2201 *
2202 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2203 *
2204 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2205 */
2206# define TV_VSCALE_IP_INT_MASK 0x00038000
2207# define TV_VSCALE_IP_INT_SHIFT 15
2208/**
2209 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2210 *
2211 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2212 *
2213 * \sa TV_VSCALE_IP_INT_MASK
2214 */
2215# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2216# define TV_VSCALE_IP_FRAC_SHIFT 0
2217
2218#define TV_CC_CONTROL 0x68090
2219# define TV_CC_ENABLE (1 << 31)
2220/**
2221 * Specifies which field to send the CC data in.
2222 *
2223 * CC data is usually sent in field 0.
2224 */
2225# define TV_CC_FID_MASK (1 << 27)
2226# define TV_CC_FID_SHIFT 27
2227/** Sets the horizontal position of the CC data. Usually 135. */
2228# define TV_CC_HOFF_MASK 0x03ff0000
2229# define TV_CC_HOFF_SHIFT 16
2230/** Sets the vertical position of the CC data. Usually 21 */
2231# define TV_CC_LINE_MASK 0x0000003f
2232# define TV_CC_LINE_SHIFT 0
2233
2234#define TV_CC_DATA 0x68094
2235# define TV_CC_RDY (1 << 31)
2236/** Second word of CC data to be transmitted. */
2237# define TV_CC_DATA_2_MASK 0x007f0000
2238# define TV_CC_DATA_2_SHIFT 16
2239/** First word of CC data to be transmitted. */
2240# define TV_CC_DATA_1_MASK 0x0000007f
2241# define TV_CC_DATA_1_SHIFT 0
2242
2243#define TV_H_LUMA_0 0x68100
2244#define TV_H_LUMA_59 0x681ec
2245#define TV_H_CHROMA_0 0x68200
2246#define TV_H_CHROMA_59 0x682ec
2247#define TV_V_LUMA_0 0x68300
2248#define TV_V_LUMA_42 0x683a8
2249#define TV_V_CHROMA_0 0x68400
2250#define TV_V_CHROMA_42 0x684a8
2251
040d87f1 2252/* Display Port */
32f9d658 2253#define DP_A 0x64000 /* eDP */
040d87f1
KP
2254#define DP_B 0x64100
2255#define DP_C 0x64200
2256#define DP_D 0x64300
2257
2258#define DP_PORT_EN (1 << 31)
2259#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2260#define DP_PIPE_MASK (1 << 30)
2261
040d87f1
KP
2262/* Link training mode - select a suitable mode for each stage */
2263#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2264#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2265#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2266#define DP_LINK_TRAIN_OFF (3 << 28)
2267#define DP_LINK_TRAIN_MASK (3 << 28)
2268#define DP_LINK_TRAIN_SHIFT 28
2269
8db9d77b
ZW
2270/* CPT Link training mode */
2271#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2272#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2273#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2274#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2275#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2276#define DP_LINK_TRAIN_SHIFT_CPT 8
2277
040d87f1
KP
2278/* Signal voltages. These are mostly controlled by the other end */
2279#define DP_VOLTAGE_0_4 (0 << 25)
2280#define DP_VOLTAGE_0_6 (1 << 25)
2281#define DP_VOLTAGE_0_8 (2 << 25)
2282#define DP_VOLTAGE_1_2 (3 << 25)
2283#define DP_VOLTAGE_MASK (7 << 25)
2284#define DP_VOLTAGE_SHIFT 25
2285
2286/* Signal pre-emphasis levels, like voltages, the other end tells us what
2287 * they want
2288 */
2289#define DP_PRE_EMPHASIS_0 (0 << 22)
2290#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2291#define DP_PRE_EMPHASIS_6 (2 << 22)
2292#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2293#define DP_PRE_EMPHASIS_MASK (7 << 22)
2294#define DP_PRE_EMPHASIS_SHIFT 22
2295
2296/* How many wires to use. I guess 3 was too hard */
2297#define DP_PORT_WIDTH_1 (0 << 19)
2298#define DP_PORT_WIDTH_2 (1 << 19)
2299#define DP_PORT_WIDTH_4 (3 << 19)
2300#define DP_PORT_WIDTH_MASK (7 << 19)
2301
2302/* Mystic DPCD version 1.1 special mode */
2303#define DP_ENHANCED_FRAMING (1 << 18)
2304
32f9d658
ZW
2305/* eDP */
2306#define DP_PLL_FREQ_270MHZ (0 << 16)
2307#define DP_PLL_FREQ_160MHZ (1 << 16)
2308#define DP_PLL_FREQ_MASK (3 << 16)
2309
040d87f1
KP
2310/** locked once port is enabled */
2311#define DP_PORT_REVERSAL (1 << 15)
2312
32f9d658
ZW
2313/* eDP */
2314#define DP_PLL_ENABLE (1 << 14)
2315
040d87f1
KP
2316/** sends the clock on lane 15 of the PEG for debug */
2317#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2318
2319#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2320#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2321
2322/** limit RGB values to avoid confusing TVs */
2323#define DP_COLOR_RANGE_16_235 (1 << 8)
2324
2325/** Turn on the audio link */
2326#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2327
2328/** vs and hs sync polarity */
2329#define DP_SYNC_VS_HIGH (1 << 4)
2330#define DP_SYNC_HS_HIGH (1 << 3)
2331
2332/** A fantasy */
2333#define DP_DETECTED (1 << 2)
2334
2335/** The aux channel provides a way to talk to the
2336 * signal sink for DDC etc. Max packet size supported
2337 * is 20 bytes in each direction, hence the 5 fixed
2338 * data registers
2339 */
32f9d658
ZW
2340#define DPA_AUX_CH_CTL 0x64010
2341#define DPA_AUX_CH_DATA1 0x64014
2342#define DPA_AUX_CH_DATA2 0x64018
2343#define DPA_AUX_CH_DATA3 0x6401c
2344#define DPA_AUX_CH_DATA4 0x64020
2345#define DPA_AUX_CH_DATA5 0x64024
2346
040d87f1
KP
2347#define DPB_AUX_CH_CTL 0x64110
2348#define DPB_AUX_CH_DATA1 0x64114
2349#define DPB_AUX_CH_DATA2 0x64118
2350#define DPB_AUX_CH_DATA3 0x6411c
2351#define DPB_AUX_CH_DATA4 0x64120
2352#define DPB_AUX_CH_DATA5 0x64124
2353
2354#define DPC_AUX_CH_CTL 0x64210
2355#define DPC_AUX_CH_DATA1 0x64214
2356#define DPC_AUX_CH_DATA2 0x64218
2357#define DPC_AUX_CH_DATA3 0x6421c
2358#define DPC_AUX_CH_DATA4 0x64220
2359#define DPC_AUX_CH_DATA5 0x64224
2360
2361#define DPD_AUX_CH_CTL 0x64310
2362#define DPD_AUX_CH_DATA1 0x64314
2363#define DPD_AUX_CH_DATA2 0x64318
2364#define DPD_AUX_CH_DATA3 0x6431c
2365#define DPD_AUX_CH_DATA4 0x64320
2366#define DPD_AUX_CH_DATA5 0x64324
2367
2368#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2369#define DP_AUX_CH_CTL_DONE (1 << 30)
2370#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2371#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2372#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2373#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2374#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2375#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2376#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2377#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2378#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2379#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2380#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2381#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2382#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2383#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2384#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2385#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2386#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2387#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2388#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2389
2390/*
2391 * Computing GMCH M and N values for the Display Port link
2392 *
2393 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2394 *
2395 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2396 *
2397 * The GMCH value is used internally
2398 *
2399 * bytes_per_pixel is the number of bytes coming out of the plane,
2400 * which is after the LUTs, so we want the bytes for our color format.
2401 * For our current usage, this is always 3, one byte for R, G and B.
2402 */
9db4a9c7
JB
2403#define _PIPEA_GMCH_DATA_M 0x70050
2404#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2405
2406/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2407#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2408#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2409
2410#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2411
9db4a9c7
JB
2412#define _PIPEA_GMCH_DATA_N 0x70054
2413#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2414#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2415
2416/*
2417 * Computing Link M and N values for the Display Port link
2418 *
2419 * Link M / N = pixel_clock / ls_clk
2420 *
2421 * (the DP spec calls pixel_clock the 'strm_clk')
2422 *
2423 * The Link value is transmitted in the Main Stream
2424 * Attributes and VB-ID.
2425 */
2426
9db4a9c7
JB
2427#define _PIPEA_DP_LINK_M 0x70060
2428#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2429#define PIPEA_DP_LINK_M_MASK (0xffffff)
2430
9db4a9c7
JB
2431#define _PIPEA_DP_LINK_N 0x70064
2432#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2433#define PIPEA_DP_LINK_N_MASK (0xffffff)
2434
9db4a9c7
JB
2435#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2436#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2437#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2438#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2439
585fb111
JB
2440/* Display & cursor control */
2441
2442/* Pipe A */
9db4a9c7 2443#define _PIPEADSL 0x70000
58e10eb9 2444#define DSL_LINEMASK 0x00000fff
9db4a9c7 2445#define _PIPEACONF 0x70008
5eddb70b
CW
2446#define PIPECONF_ENABLE (1<<31)
2447#define PIPECONF_DISABLE 0
2448#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2449#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2450#define PIPECONF_SINGLE_WIDE 0
2451#define PIPECONF_PIPE_UNLOCKED 0
2452#define PIPECONF_PIPE_LOCKED (1<<25)
2453#define PIPECONF_PALETTE 0
2454#define PIPECONF_GAMMA (1<<24)
585fb111 2455#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2456#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2457/* Note that pre-gen3 does not support interlaced display directly. Panel
2458 * fitting must be disabled on pre-ilk for interlaced. */
2459#define PIPECONF_PROGRESSIVE (0 << 21)
2460#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2461#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2462#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2463#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2464/* Ironlake and later have a complete new set of values for interlaced. PFIT
2465 * means panel fitter required, PF means progressive fetch, DBL means power
2466 * saving pixel doubling. */
2467#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2468#define PIPECONF_INTERLACED_ILK (3 << 21)
2469#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2470#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2471#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2472#define PIPECONF_BPP_MASK (0x000000e0)
2473#define PIPECONF_BPP_8 (0<<5)
2474#define PIPECONF_BPP_10 (1<<5)
2475#define PIPECONF_BPP_6 (2<<5)
2476#define PIPECONF_BPP_12 (3<<5)
2477#define PIPECONF_DITHER_EN (1<<4)
2478#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2479#define PIPECONF_DITHER_TYPE_SP (0<<2)
2480#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2481#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2482#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2483#define _PIPEASTAT 0x70024
585fb111
JB
2484#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2485#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2486#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2487#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2488#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2489#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2490#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2491#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2492#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2493#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2494#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2495#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2496#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2497#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2498#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2499#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2500#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2501#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2502#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2503#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2504#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2505#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2506#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2507#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2508#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2509#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2510#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2511#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2512#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2513#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2514#define PIPE_8BPC (0 << 5)
2515#define PIPE_10BPC (1 << 5)
2516#define PIPE_6BPC (2 << 5)
2517#define PIPE_12BPC (3 << 5)
585fb111 2518
9db4a9c7
JB
2519#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2520#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2521#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2522#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2523#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2524#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2525
585fb111
JB
2526#define DSPARB 0x70030
2527#define DSPARB_CSTART_MASK (0x7f << 7)
2528#define DSPARB_CSTART_SHIFT 7
2529#define DSPARB_BSTART_MASK (0x7f)
2530#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2531#define DSPARB_BEND_SHIFT 9 /* on 855 */
2532#define DSPARB_AEND_SHIFT 0
2533
2534#define DSPFW1 0x70034
0e442c60 2535#define DSPFW_SR_SHIFT 23
0206e353 2536#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2537#define DSPFW_CURSORB_SHIFT 16
d4294342 2538#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2539#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2540#define DSPFW_PLANEB_MASK (0x7f<<8)
2541#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2542#define DSPFW2 0x70038
0e442c60 2543#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2544#define DSPFW_CURSORA_SHIFT 8
d4294342 2545#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2546#define DSPFW3 0x7003c
0e442c60
JB
2547#define DSPFW_HPLL_SR_EN (1<<31)
2548#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2549#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2550#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2551#define DSPFW_HPLL_CURSOR_SHIFT 16
2552#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2553#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2554
2555/* FIFO watermark sizes etc */
0e442c60 2556#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2557#define I915_FIFO_LINE_SIZE 64
2558#define I830_FIFO_LINE_SIZE 32
0e442c60 2559
ceb04246 2560#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2561#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2562#define I965_FIFO_SIZE 512
2563#define I945_FIFO_SIZE 127
7662c8bd 2564#define I915_FIFO_SIZE 95
dff33cfc 2565#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2566#define I830_FIFO_SIZE 95
0e442c60 2567
ceb04246 2568#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2569#define G4X_MAX_WM 0x3f
7662c8bd
SL
2570#define I915_MAX_WM 0x3f
2571
f2b115e6
AJ
2572#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2573#define PINEVIEW_FIFO_LINE_SIZE 64
2574#define PINEVIEW_MAX_WM 0x1ff
2575#define PINEVIEW_DFT_WM 0x3f
2576#define PINEVIEW_DFT_HPLLOFF_WM 0
2577#define PINEVIEW_GUARD_WM 10
2578#define PINEVIEW_CURSOR_FIFO 64
2579#define PINEVIEW_CURSOR_MAX_WM 0x3f
2580#define PINEVIEW_CURSOR_DFT_WM 0
2581#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2582
ceb04246 2583#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2584#define I965_CURSOR_FIFO 64
2585#define I965_CURSOR_MAX_WM 32
2586#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2587
2588/* define the Watermark register on Ironlake */
2589#define WM0_PIPEA_ILK 0x45100
2590#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2591#define WM0_PIPE_PLANE_SHIFT 16
2592#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2593#define WM0_PIPE_SPRITE_SHIFT 8
2594#define WM0_PIPE_CURSOR_MASK (0x1f)
2595
2596#define WM0_PIPEB_ILK 0x45104
d6c892df 2597#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2598#define WM1_LP_ILK 0x45108
2599#define WM1_LP_SR_EN (1<<31)
2600#define WM1_LP_LATENCY_SHIFT 24
2601#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2602#define WM1_LP_FBC_MASK (0xf<<20)
2603#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2604#define WM1_LP_SR_MASK (0x1ff<<8)
2605#define WM1_LP_SR_SHIFT 8
2606#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2607#define WM2_LP_ILK 0x4510c
2608#define WM2_LP_EN (1<<31)
2609#define WM3_LP_ILK 0x45110
2610#define WM3_LP_EN (1<<31)
2611#define WM1S_LP_ILK 0x45120
b840d907
JB
2612#define WM2S_LP_IVB 0x45124
2613#define WM3S_LP_IVB 0x45128
dd8849c8 2614#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2615
2616/* Memory latency timer register */
2617#define MLTR_ILK 0x11222
b79d4990
JB
2618#define MLTR_WM1_SHIFT 0
2619#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2620/* the unit of memory self-refresh latency time is 0.5us */
2621#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2622#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2623#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2624#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2625
2626/* define the fifo size on Ironlake */
2627#define ILK_DISPLAY_FIFO 128
2628#define ILK_DISPLAY_MAXWM 64
2629#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2630#define ILK_CURSOR_FIFO 32
2631#define ILK_CURSOR_MAXWM 16
2632#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2633
2634#define ILK_DISPLAY_SR_FIFO 512
2635#define ILK_DISPLAY_MAX_SRWM 0x1ff
2636#define ILK_DISPLAY_DFT_SRWM 0x3f
2637#define ILK_CURSOR_SR_FIFO 64
2638#define ILK_CURSOR_MAX_SRWM 0x3f
2639#define ILK_CURSOR_DFT_SRWM 8
2640
2641#define ILK_FIFO_LINE_SIZE 64
2642
1398261a
YL
2643/* define the WM info on Sandybridge */
2644#define SNB_DISPLAY_FIFO 128
2645#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2646#define SNB_DISPLAY_DFTWM 8
2647#define SNB_CURSOR_FIFO 32
2648#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2649#define SNB_CURSOR_DFTWM 8
2650
2651#define SNB_DISPLAY_SR_FIFO 512
2652#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2653#define SNB_DISPLAY_DFT_SRWM 0x3f
2654#define SNB_CURSOR_SR_FIFO 64
2655#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2656#define SNB_CURSOR_DFT_SRWM 8
2657
2658#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2659
2660#define SNB_FIFO_LINE_SIZE 64
2661
2662
2663/* the address where we get all kinds of latency value */
2664#define SSKPD 0x5d10
2665#define SSKPD_WM_MASK 0x3f
2666#define SSKPD_WM0_SHIFT 0
2667#define SSKPD_WM1_SHIFT 8
2668#define SSKPD_WM2_SHIFT 16
2669#define SSKPD_WM3_SHIFT 24
2670
2671#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2672#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2673#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2674#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2675#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2676
585fb111
JB
2677/*
2678 * The two pipe frame counter registers are not synchronized, so
2679 * reading a stable value is somewhat tricky. The following code
2680 * should work:
2681 *
2682 * do {
2683 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2684 * PIPE_FRAME_HIGH_SHIFT;
2685 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2686 * PIPE_FRAME_LOW_SHIFT);
2687 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2688 * PIPE_FRAME_HIGH_SHIFT);
2689 * } while (high1 != high2);
2690 * frame = (high1 << 8) | low1;
2691 */
9db4a9c7 2692#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2693#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2694#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2695#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2696#define PIPE_FRAME_LOW_MASK 0xff000000
2697#define PIPE_FRAME_LOW_SHIFT 24
2698#define PIPE_PIXEL_MASK 0x00ffffff
2699#define PIPE_PIXEL_SHIFT 0
9880b7a5 2700/* GM45+ just has to be different */
9db4a9c7
JB
2701#define _PIPEA_FRMCOUNT_GM45 0x70040
2702#define _PIPEA_FLIPCOUNT_GM45 0x70044
2703#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2704
2705/* Cursor A & B regs */
9db4a9c7 2706#define _CURACNTR 0x70080
14b60391
JB
2707/* Old style CUR*CNTR flags (desktop 8xx) */
2708#define CURSOR_ENABLE 0x80000000
2709#define CURSOR_GAMMA_ENABLE 0x40000000
2710#define CURSOR_STRIDE_MASK 0x30000000
2711#define CURSOR_FORMAT_SHIFT 24
2712#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2713#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2714#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2715#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2716#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2717#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2718/* New style CUR*CNTR flags */
2719#define CURSOR_MODE 0x27
585fb111
JB
2720#define CURSOR_MODE_DISABLE 0x00
2721#define CURSOR_MODE_64_32B_AX 0x07
2722#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2723#define MCURSOR_PIPE_SELECT (1 << 28)
2724#define MCURSOR_PIPE_A 0x00
2725#define MCURSOR_PIPE_B (1 << 28)
585fb111 2726#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2727#define _CURABASE 0x70084
2728#define _CURAPOS 0x70088
585fb111
JB
2729#define CURSOR_POS_MASK 0x007FF
2730#define CURSOR_POS_SIGN 0x8000
2731#define CURSOR_X_SHIFT 0
2732#define CURSOR_Y_SHIFT 16
14b60391 2733#define CURSIZE 0x700a0
9db4a9c7
JB
2734#define _CURBCNTR 0x700c0
2735#define _CURBBASE 0x700c4
2736#define _CURBPOS 0x700c8
585fb111 2737
65a21cd6
JB
2738#define _CURBCNTR_IVB 0x71080
2739#define _CURBBASE_IVB 0x71084
2740#define _CURBPOS_IVB 0x71088
2741
9db4a9c7
JB
2742#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2743#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2744#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2745
65a21cd6
JB
2746#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2747#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2748#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2749
585fb111 2750/* Display A control */
9db4a9c7 2751#define _DSPACNTR 0x70180
585fb111
JB
2752#define DISPLAY_PLANE_ENABLE (1<<31)
2753#define DISPLAY_PLANE_DISABLE 0
2754#define DISPPLANE_GAMMA_ENABLE (1<<30)
2755#define DISPPLANE_GAMMA_DISABLE 0
2756#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2757#define DISPPLANE_8BPP (0x2<<26)
2758#define DISPPLANE_15_16BPP (0x4<<26)
2759#define DISPPLANE_16BPP (0x5<<26)
2760#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2761#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2762#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2763#define DISPPLANE_STEREO_ENABLE (1<<25)
2764#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2765#define DISPPLANE_SEL_PIPE_SHIFT 24
2766#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2767#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2768#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2769#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2770#define DISPPLANE_SRC_KEY_DISABLE 0
2771#define DISPPLANE_LINE_DOUBLE (1<<20)
2772#define DISPPLANE_NO_LINE_DOUBLE 0
2773#define DISPPLANE_STEREO_POLARITY_FIRST 0
2774#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2775#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2776#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2777#define _DSPAADDR 0x70184
2778#define _DSPASTRIDE 0x70188
2779#define _DSPAPOS 0x7018C /* reserved */
2780#define _DSPASIZE 0x70190
2781#define _DSPASURF 0x7019C /* 965+ only */
2782#define _DSPATILEOFF 0x701A4 /* 965+ only */
2783
2784#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2785#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2786#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2787#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2788#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2789#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2790#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2791
585fb111
JB
2792/* VBIOS flags */
2793#define SWF00 0x71410
2794#define SWF01 0x71414
2795#define SWF02 0x71418
2796#define SWF03 0x7141c
2797#define SWF04 0x71420
2798#define SWF05 0x71424
2799#define SWF06 0x71428
2800#define SWF10 0x70410
2801#define SWF11 0x70414
2802#define SWF14 0x71420
2803#define SWF30 0x72414
2804#define SWF31 0x72418
2805#define SWF32 0x7241c
2806
2807/* Pipe B */
9db4a9c7
JB
2808#define _PIPEBDSL 0x71000
2809#define _PIPEBCONF 0x71008
2810#define _PIPEBSTAT 0x71024
2811#define _PIPEBFRAMEHIGH 0x71040
2812#define _PIPEBFRAMEPIXEL 0x71044
2813#define _PIPEB_FRMCOUNT_GM45 0x71040
2814#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2815
585fb111
JB
2816
2817/* Display B control */
9db4a9c7 2818#define _DSPBCNTR 0x71180
585fb111
JB
2819#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2820#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2821#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2822#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2823#define _DSPBADDR 0x71184
2824#define _DSPBSTRIDE 0x71188
2825#define _DSPBPOS 0x7118C
2826#define _DSPBSIZE 0x71190
2827#define _DSPBSURF 0x7119C
2828#define _DSPBTILEOFF 0x711A4
585fb111 2829
b840d907
JB
2830/* Sprite A control */
2831#define _DVSACNTR 0x72180
2832#define DVS_ENABLE (1<<31)
2833#define DVS_GAMMA_ENABLE (1<<30)
2834#define DVS_PIXFORMAT_MASK (3<<25)
2835#define DVS_FORMAT_YUV422 (0<<25)
2836#define DVS_FORMAT_RGBX101010 (1<<25)
2837#define DVS_FORMAT_RGBX888 (2<<25)
2838#define DVS_FORMAT_RGBX161616 (3<<25)
2839#define DVS_SOURCE_KEY (1<<22)
2840#define DVS_RGB_ORDER_RGBX (1<<20)
2841#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2842#define DVS_YUV_ORDER_YUYV (0<<16)
2843#define DVS_YUV_ORDER_UYVY (1<<16)
2844#define DVS_YUV_ORDER_YVYU (2<<16)
2845#define DVS_YUV_ORDER_VYUY (3<<16)
2846#define DVS_DEST_KEY (1<<2)
2847#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2848#define DVS_TILED (1<<10)
2849#define _DVSALINOFF 0x72184
2850#define _DVSASTRIDE 0x72188
2851#define _DVSAPOS 0x7218c
2852#define _DVSASIZE 0x72190
2853#define _DVSAKEYVAL 0x72194
2854#define _DVSAKEYMSK 0x72198
2855#define _DVSASURF 0x7219c
2856#define _DVSAKEYMAXVAL 0x721a0
2857#define _DVSATILEOFF 0x721a4
2858#define _DVSASURFLIVE 0x721ac
2859#define _DVSASCALE 0x72204
2860#define DVS_SCALE_ENABLE (1<<31)
2861#define DVS_FILTER_MASK (3<<29)
2862#define DVS_FILTER_MEDIUM (0<<29)
2863#define DVS_FILTER_ENHANCING (1<<29)
2864#define DVS_FILTER_SOFTENING (2<<29)
2865#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2866#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2867#define _DVSAGAMC 0x72300
2868
2869#define _DVSBCNTR 0x73180
2870#define _DVSBLINOFF 0x73184
2871#define _DVSBSTRIDE 0x73188
2872#define _DVSBPOS 0x7318c
2873#define _DVSBSIZE 0x73190
2874#define _DVSBKEYVAL 0x73194
2875#define _DVSBKEYMSK 0x73198
2876#define _DVSBSURF 0x7319c
2877#define _DVSBKEYMAXVAL 0x731a0
2878#define _DVSBTILEOFF 0x731a4
2879#define _DVSBSURFLIVE 0x731ac
2880#define _DVSBSCALE 0x73204
2881#define _DVSBGAMC 0x73300
2882
2883#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2884#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2885#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2886#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2887#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2888#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2889#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2890#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2891#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2892#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2893#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2894
2895#define _SPRA_CTL 0x70280
2896#define SPRITE_ENABLE (1<<31)
2897#define SPRITE_GAMMA_ENABLE (1<<30)
2898#define SPRITE_PIXFORMAT_MASK (7<<25)
2899#define SPRITE_FORMAT_YUV422 (0<<25)
2900#define SPRITE_FORMAT_RGBX101010 (1<<25)
2901#define SPRITE_FORMAT_RGBX888 (2<<25)
2902#define SPRITE_FORMAT_RGBX161616 (3<<25)
2903#define SPRITE_FORMAT_YUV444 (4<<25)
2904#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2905#define SPRITE_CSC_ENABLE (1<<24)
2906#define SPRITE_SOURCE_KEY (1<<22)
2907#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2908#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2909#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2910#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2911#define SPRITE_YUV_ORDER_YUYV (0<<16)
2912#define SPRITE_YUV_ORDER_UYVY (1<<16)
2913#define SPRITE_YUV_ORDER_YVYU (2<<16)
2914#define SPRITE_YUV_ORDER_VYUY (3<<16)
2915#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2916#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2917#define SPRITE_TILED (1<<10)
2918#define SPRITE_DEST_KEY (1<<2)
2919#define _SPRA_LINOFF 0x70284
2920#define _SPRA_STRIDE 0x70288
2921#define _SPRA_POS 0x7028c
2922#define _SPRA_SIZE 0x70290
2923#define _SPRA_KEYVAL 0x70294
2924#define _SPRA_KEYMSK 0x70298
2925#define _SPRA_SURF 0x7029c
2926#define _SPRA_KEYMAX 0x702a0
2927#define _SPRA_TILEOFF 0x702a4
2928#define _SPRA_SCALE 0x70304
2929#define SPRITE_SCALE_ENABLE (1<<31)
2930#define SPRITE_FILTER_MASK (3<<29)
2931#define SPRITE_FILTER_MEDIUM (0<<29)
2932#define SPRITE_FILTER_ENHANCING (1<<29)
2933#define SPRITE_FILTER_SOFTENING (2<<29)
2934#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2935#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
2936#define _SPRA_GAMC 0x70400
2937
2938#define _SPRB_CTL 0x71280
2939#define _SPRB_LINOFF 0x71284
2940#define _SPRB_STRIDE 0x71288
2941#define _SPRB_POS 0x7128c
2942#define _SPRB_SIZE 0x71290
2943#define _SPRB_KEYVAL 0x71294
2944#define _SPRB_KEYMSK 0x71298
2945#define _SPRB_SURF 0x7129c
2946#define _SPRB_KEYMAX 0x712a0
2947#define _SPRB_TILEOFF 0x712a4
2948#define _SPRB_SCALE 0x71304
2949#define _SPRB_GAMC 0x71400
2950
2951#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
2952#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
2953#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
2954#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
2955#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
2956#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
2957#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
2958#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
2959#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
2960#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
2961#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
2962#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
2963
585fb111
JB
2964/* VBIOS regs */
2965#define VGACNTRL 0x71400
2966# define VGA_DISP_DISABLE (1 << 31)
2967# define VGA_2X_MODE (1 << 30)
2968# define VGA_PIPE_B_SELECT (1 << 29)
2969
f2b115e6 2970/* Ironlake */
b9055052
ZW
2971
2972#define CPU_VGACNTRL 0x41000
2973
2974#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2975#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2976#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2977#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2978#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2979#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2980#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2981#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2982#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2983
2984/* refresh rate hardware control */
2985#define RR_HW_CTL 0x45300
2986#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2987#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2988
2989#define FDI_PLL_BIOS_0 0x46000
021357ac 2990#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2991#define FDI_PLL_BIOS_1 0x46004
2992#define FDI_PLL_BIOS_2 0x46008
2993#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2994#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2995#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2996
8956c8bb 2997#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
2998# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2999# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3000# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3001# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3002
3003#define PCH_3DCGDIS0 0x46020
3004# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3005# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3006
06f37751
EA
3007#define PCH_3DCGDIS1 0x46024
3008# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3009
b9055052
ZW
3010#define FDI_PLL_FREQ_CTL 0x46030
3011#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3012#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3013#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3014
3015
9db4a9c7 3016#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3017#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3018#define TU_SIZE_MASK 0x7e000000
5eddb70b 3019#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3020#define _PIPEA_DATA_N1 0x60034
5eddb70b 3021#define PIPE_DATA_N1_OFFSET 0
b9055052 3022
9db4a9c7 3023#define _PIPEA_DATA_M2 0x60038
5eddb70b 3024#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3025#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3026#define PIPE_DATA_N2_OFFSET 0
b9055052 3027
9db4a9c7 3028#define _PIPEA_LINK_M1 0x60040
5eddb70b 3029#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3030#define _PIPEA_LINK_N1 0x60044
5eddb70b 3031#define PIPE_LINK_N1_OFFSET 0
b9055052 3032
9db4a9c7 3033#define _PIPEA_LINK_M2 0x60048
5eddb70b 3034#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3035#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3036#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3037
3038/* PIPEB timing regs are same start from 0x61000 */
3039
9db4a9c7
JB
3040#define _PIPEB_DATA_M1 0x61030
3041#define _PIPEB_DATA_N1 0x61034
b9055052 3042
9db4a9c7
JB
3043#define _PIPEB_DATA_M2 0x61038
3044#define _PIPEB_DATA_N2 0x6103c
b9055052 3045
9db4a9c7
JB
3046#define _PIPEB_LINK_M1 0x61040
3047#define _PIPEB_LINK_N1 0x61044
b9055052 3048
9db4a9c7
JB
3049#define _PIPEB_LINK_M2 0x61048
3050#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3051
9db4a9c7
JB
3052#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3053#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3054#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3055#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3056#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3057#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3058#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3059#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3060
3061/* CPU panel fitter */
9db4a9c7
JB
3062/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3063#define _PFA_CTL_1 0x68080
3064#define _PFB_CTL_1 0x68880
b9055052 3065#define PF_ENABLE (1<<31)
b1f60b70
ZW
3066#define PF_FILTER_MASK (3<<23)
3067#define PF_FILTER_PROGRAMMED (0<<23)
3068#define PF_FILTER_MED_3x3 (1<<23)
3069#define PF_FILTER_EDGE_ENHANCE (2<<23)
3070#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3071#define _PFA_WIN_SZ 0x68074
3072#define _PFB_WIN_SZ 0x68874
3073#define _PFA_WIN_POS 0x68070
3074#define _PFB_WIN_POS 0x68870
3075#define _PFA_VSCALE 0x68084
3076#define _PFB_VSCALE 0x68884
3077#define _PFA_HSCALE 0x68090
3078#define _PFB_HSCALE 0x68890
3079
3080#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3081#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3082#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3083#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3084#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3085
3086/* legacy palette */
9db4a9c7
JB
3087#define _LGC_PALETTE_A 0x4a000
3088#define _LGC_PALETTE_B 0x4a800
3089#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3090
3091/* interrupts */
3092#define DE_MASTER_IRQ_CONTROL (1 << 31)
3093#define DE_SPRITEB_FLIP_DONE (1 << 29)
3094#define DE_SPRITEA_FLIP_DONE (1 << 28)
3095#define DE_PLANEB_FLIP_DONE (1 << 27)
3096#define DE_PLANEA_FLIP_DONE (1 << 26)
3097#define DE_PCU_EVENT (1 << 25)
3098#define DE_GTT_FAULT (1 << 24)
3099#define DE_POISON (1 << 23)
3100#define DE_PERFORM_COUNTER (1 << 22)
3101#define DE_PCH_EVENT (1 << 21)
3102#define DE_AUX_CHANNEL_A (1 << 20)
3103#define DE_DP_A_HOTPLUG (1 << 19)
3104#define DE_GSE (1 << 18)
3105#define DE_PIPEB_VBLANK (1 << 15)
3106#define DE_PIPEB_EVEN_FIELD (1 << 14)
3107#define DE_PIPEB_ODD_FIELD (1 << 13)
3108#define DE_PIPEB_LINE_COMPARE (1 << 12)
3109#define DE_PIPEB_VSYNC (1 << 11)
3110#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3111#define DE_PIPEA_VBLANK (1 << 7)
3112#define DE_PIPEA_EVEN_FIELD (1 << 6)
3113#define DE_PIPEA_ODD_FIELD (1 << 5)
3114#define DE_PIPEA_LINE_COMPARE (1 << 4)
3115#define DE_PIPEA_VSYNC (1 << 3)
3116#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3117
b1f14ad0
JB
3118/* More Ivybridge lolz */
3119#define DE_ERR_DEBUG_IVB (1<<30)
3120#define DE_GSE_IVB (1<<29)
3121#define DE_PCH_EVENT_IVB (1<<28)
3122#define DE_DP_A_HOTPLUG_IVB (1<<27)
3123#define DE_AUX_CHANNEL_A_IVB (1<<26)
3124#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3125#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3126#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3127#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3128#define DE_PIPEB_VBLANK_IVB (1<<5)
3129#define DE_PIPEA_VBLANK_IVB (1<<0)
3130
7eea1ddf
JB
3131#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3132#define MASTER_INTERRUPT_ENABLE (1<<31)
3133
b9055052
ZW
3134#define DEISR 0x44000
3135#define DEIMR 0x44004
3136#define DEIIR 0x44008
3137#define DEIER 0x4400c
3138
3139/* GT interrupt */
7eea1ddf
JB
3140#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3141#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
3142#define GT_BLT_USER_INTERRUPT (1 << 22)
3143#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3144#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
3145#define GT_BSD_USER_INTERRUPT (1 << 5)
3146#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3147#define GT_PIPE_NOTIFY (1 << 4)
3148#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3149#define GT_SYNC_STATUS (1 << 2)
3150#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3151
3152#define GTISR 0x44010
3153#define GTIMR 0x44014
3154#define GTIIR 0x44018
3155#define GTIER 0x4401c
3156
7f8a8569 3157#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3158/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3159#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3160#define ILK_DPARB_GATE (1<<22)
3161#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3162#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3163#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3164#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3165#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3166#define ILK_HDCP_DISABLE (1<<25)
3167#define ILK_eDP_A_DISABLE (1<<24)
3168#define ILK_DESKTOP (1<<23)
7f8a8569 3169#define ILK_DSPCLK_GATE 0x42020
28963a3e 3170#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3171#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3172#define ILK_DPFD_CLK_GATE (1<<7)
3173
b52eb4dc
ZY
3174/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3175#define ILK_CLK_FBC (1<<7)
3176#define ILK_DPFC_DIS1 (1<<8)
3177#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3178
116ac8d2
EA
3179#define IVB_CHICKEN3 0x4200c
3180# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3181# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3182
553bd149
ZW
3183#define DISP_ARB_CTL 0x45000
3184#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3185#define DISP_FBC_WM_DIS (1<<15)
553bd149 3186
b9055052
ZW
3187/* PCH */
3188
3189/* south display engine interrupt */
776ad806
JB
3190#define SDE_AUDIO_POWER_D (1 << 27)
3191#define SDE_AUDIO_POWER_C (1 << 26)
3192#define SDE_AUDIO_POWER_B (1 << 25)
3193#define SDE_AUDIO_POWER_SHIFT (25)
3194#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3195#define SDE_GMBUS (1 << 24)
3196#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3197#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3198#define SDE_AUDIO_HDCP_MASK (3 << 22)
3199#define SDE_AUDIO_TRANSB (1 << 21)
3200#define SDE_AUDIO_TRANSA (1 << 20)
3201#define SDE_AUDIO_TRANS_MASK (3 << 20)
3202#define SDE_POISON (1 << 19)
3203/* 18 reserved */
3204#define SDE_FDI_RXB (1 << 17)
3205#define SDE_FDI_RXA (1 << 16)
3206#define SDE_FDI_MASK (3 << 16)
3207#define SDE_AUXD (1 << 15)
3208#define SDE_AUXC (1 << 14)
3209#define SDE_AUXB (1 << 13)
3210#define SDE_AUX_MASK (7 << 13)
3211/* 12 reserved */
b9055052
ZW
3212#define SDE_CRT_HOTPLUG (1 << 11)
3213#define SDE_PORTD_HOTPLUG (1 << 10)
3214#define SDE_PORTC_HOTPLUG (1 << 9)
3215#define SDE_PORTB_HOTPLUG (1 << 8)
3216#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3217#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3218#define SDE_TRANSB_CRC_DONE (1 << 5)
3219#define SDE_TRANSB_CRC_ERR (1 << 4)
3220#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3221#define SDE_TRANSA_CRC_DONE (1 << 2)
3222#define SDE_TRANSA_CRC_ERR (1 << 1)
3223#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3224#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3225/* CPT */
3226#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3227#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3228#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3229#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3230#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3231 SDE_PORTD_HOTPLUG_CPT | \
3232 SDE_PORTC_HOTPLUG_CPT | \
3233 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3234
3235#define SDEISR 0xc4000
3236#define SDEIMR 0xc4004
3237#define SDEIIR 0xc4008
3238#define SDEIER 0xc400c
3239
3240/* digital port hotplug */
7fe0b973 3241#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3242#define PORTD_HOTPLUG_ENABLE (1 << 20)
3243#define PORTD_PULSE_DURATION_2ms (0)
3244#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3245#define PORTD_PULSE_DURATION_6ms (2 << 18)
3246#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3247#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3248#define PORTD_HOTPLUG_NO_DETECT (0)
3249#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3250#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3251#define PORTC_HOTPLUG_ENABLE (1 << 12)
3252#define PORTC_PULSE_DURATION_2ms (0)
3253#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3254#define PORTC_PULSE_DURATION_6ms (2 << 10)
3255#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3256#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3257#define PORTC_HOTPLUG_NO_DETECT (0)
3258#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3259#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3260#define PORTB_HOTPLUG_ENABLE (1 << 4)
3261#define PORTB_PULSE_DURATION_2ms (0)
3262#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3263#define PORTB_PULSE_DURATION_6ms (2 << 2)
3264#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3265#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3266#define PORTB_HOTPLUG_NO_DETECT (0)
3267#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3268#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3269
3270#define PCH_GPIOA 0xc5010
3271#define PCH_GPIOB 0xc5014
3272#define PCH_GPIOC 0xc5018
3273#define PCH_GPIOD 0xc501c
3274#define PCH_GPIOE 0xc5020
3275#define PCH_GPIOF 0xc5024
3276
f0217c42
EA
3277#define PCH_GMBUS0 0xc5100
3278#define PCH_GMBUS1 0xc5104
3279#define PCH_GMBUS2 0xc5108
3280#define PCH_GMBUS3 0xc510c
3281#define PCH_GMBUS4 0xc5110
3282#define PCH_GMBUS5 0xc5120
3283
9db4a9c7
JB
3284#define _PCH_DPLL_A 0xc6014
3285#define _PCH_DPLL_B 0xc6018
4c609cb8 3286#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3287
9db4a9c7 3288#define _PCH_FPA0 0xc6040
c1858123 3289#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3290#define _PCH_FPA1 0xc6044
3291#define _PCH_FPB0 0xc6048
3292#define _PCH_FPB1 0xc604c
4c609cb8
JB
3293#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3294#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3295
3296#define PCH_DPLL_TEST 0xc606c
3297
3298#define PCH_DREF_CONTROL 0xC6200
3299#define DREF_CONTROL_MASK 0x7fc3
3300#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3301#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3302#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3303#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3304#define DREF_SSC_SOURCE_DISABLE (0<<11)
3305#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3306#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3307#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3308#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3309#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3310#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3311#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3312#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3313#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3314#define DREF_SSC4_DOWNSPREAD (0<<6)
3315#define DREF_SSC4_CENTERSPREAD (1<<6)
3316#define DREF_SSC1_DISABLE (0<<1)
3317#define DREF_SSC1_ENABLE (1<<1)
3318#define DREF_SSC4_DISABLE (0)
3319#define DREF_SSC4_ENABLE (1)
3320
3321#define PCH_RAWCLK_FREQ 0xc6204
3322#define FDL_TP1_TIMER_SHIFT 12
3323#define FDL_TP1_TIMER_MASK (3<<12)
3324#define FDL_TP2_TIMER_SHIFT 10
3325#define FDL_TP2_TIMER_MASK (3<<10)
3326#define RAWCLK_FREQ_MASK 0x3ff
3327
3328#define PCH_DPLL_TMR_CFG 0xc6208
3329
3330#define PCH_SSC4_PARMS 0xc6210
3331#define PCH_SSC4_AUX_PARMS 0xc6214
3332
8db9d77b
ZW
3333#define PCH_DPLL_SEL 0xc7000
3334#define TRANSA_DPLL_ENABLE (1<<3)
3335#define TRANSA_DPLLB_SEL (1<<0)
3336#define TRANSA_DPLLA_SEL 0
3337#define TRANSB_DPLL_ENABLE (1<<7)
3338#define TRANSB_DPLLB_SEL (1<<4)
3339#define TRANSB_DPLLA_SEL (0)
3340#define TRANSC_DPLL_ENABLE (1<<11)
3341#define TRANSC_DPLLB_SEL (1<<8)
3342#define TRANSC_DPLLA_SEL (0)
3343
b9055052
ZW
3344/* transcoder */
3345
9db4a9c7 3346#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3347#define TRANS_HTOTAL_SHIFT 16
3348#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3349#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3350#define TRANS_HBLANK_END_SHIFT 16
3351#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3352#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3353#define TRANS_HSYNC_END_SHIFT 16
3354#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3355#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3356#define TRANS_VTOTAL_SHIFT 16
3357#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3358#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3359#define TRANS_VBLANK_END_SHIFT 16
3360#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3361#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3362#define TRANS_VSYNC_END_SHIFT 16
3363#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3364#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3365
9db4a9c7
JB
3366#define _TRANSA_DATA_M1 0xe0030
3367#define _TRANSA_DATA_N1 0xe0034
3368#define _TRANSA_DATA_M2 0xe0038
3369#define _TRANSA_DATA_N2 0xe003c
3370#define _TRANSA_DP_LINK_M1 0xe0040
3371#define _TRANSA_DP_LINK_N1 0xe0044
3372#define _TRANSA_DP_LINK_M2 0xe0048
3373#define _TRANSA_DP_LINK_N2 0xe004c
3374
b055c8f3
JB
3375/* Per-transcoder DIP controls */
3376
3377#define _VIDEO_DIP_CTL_A 0xe0200
3378#define _VIDEO_DIP_DATA_A 0xe0208
3379#define _VIDEO_DIP_GCP_A 0xe0210
3380
3381#define _VIDEO_DIP_CTL_B 0xe1200
3382#define _VIDEO_DIP_DATA_B 0xe1208
3383#define _VIDEO_DIP_GCP_B 0xe1210
3384
3385#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3386#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3387#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3388
9db4a9c7
JB
3389#define _TRANS_HTOTAL_B 0xe1000
3390#define _TRANS_HBLANK_B 0xe1004
3391#define _TRANS_HSYNC_B 0xe1008
3392#define _TRANS_VTOTAL_B 0xe100c
3393#define _TRANS_VBLANK_B 0xe1010
3394#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3395#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3396
3397#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3398#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3399#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3400#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3401#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3402#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3403#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3404 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3405
3406#define _TRANSB_DATA_M1 0xe1030
3407#define _TRANSB_DATA_N1 0xe1034
3408#define _TRANSB_DATA_M2 0xe1038
3409#define _TRANSB_DATA_N2 0xe103c
3410#define _TRANSB_DP_LINK_M1 0xe1040
3411#define _TRANSB_DP_LINK_N1 0xe1044
3412#define _TRANSB_DP_LINK_M2 0xe1048
3413#define _TRANSB_DP_LINK_N2 0xe104c
3414
3415#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3416#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3417#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3418#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3419#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3420#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3421#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3422#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3423
3424#define _TRANSACONF 0xf0008
3425#define _TRANSBCONF 0xf1008
3426#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3427#define TRANS_DISABLE (0<<31)
3428#define TRANS_ENABLE (1<<31)
3429#define TRANS_STATE_MASK (1<<30)
3430#define TRANS_STATE_DISABLE (0<<30)
3431#define TRANS_STATE_ENABLE (1<<30)
3432#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3433#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3434#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3435#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3436#define TRANS_DP_AUDIO_ONLY (1<<26)
3437#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3438#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3439#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3440#define TRANS_INTERLACED (3<<21)
7c26e5c6 3441#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3442#define TRANS_8BPC (0<<5)
3443#define TRANS_10BPC (1<<5)
3444#define TRANS_6BPC (2<<5)
3445#define TRANS_12BPC (3<<5)
3446
3bcf603f
JB
3447#define _TRANSA_CHICKEN2 0xf0064
3448#define _TRANSB_CHICKEN2 0xf1064
3449#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3450#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3451
291427f5
JB
3452#define SOUTH_CHICKEN1 0xc2000
3453#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3454#define FDIA_PHASE_SYNC_SHIFT_EN 18
3455#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3456#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3457#define SOUTH_CHICKEN2 0xc2004
3458#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3459
9db4a9c7
JB
3460#define _FDI_RXA_CHICKEN 0xc200c
3461#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3462#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3463#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3464#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3465
382b0936
JB
3466#define SOUTH_DSPCLK_GATE_D 0xc2020
3467#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3468
b9055052 3469/* CPU: FDI_TX */
9db4a9c7
JB
3470#define _FDI_TXA_CTL 0x60100
3471#define _FDI_TXB_CTL 0x61100
3472#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3473#define FDI_TX_DISABLE (0<<31)
3474#define FDI_TX_ENABLE (1<<31)
3475#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3476#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3477#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3478#define FDI_LINK_TRAIN_NONE (3<<28)
3479#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3480#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3481#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3482#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3483#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3484#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3485#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3486#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3487/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3488 SNB has different settings. */
3489/* SNB A-stepping */
3490#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3491#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3492#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3493#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3494/* SNB B-stepping */
3495#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3496#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3497#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3498#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3499#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3500#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3501#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3502#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3503#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3504#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3505/* Ironlake: hardwired to 1 */
b9055052 3506#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3507
3508/* Ivybridge has different bits for lolz */
3509#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3510#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3511#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3512#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3513
b9055052 3514/* both Tx and Rx */
c4f9c4c2 3515#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3516#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3517#define FDI_SCRAMBLING_ENABLE (0<<7)
3518#define FDI_SCRAMBLING_DISABLE (1<<7)
3519
3520/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3521#define _FDI_RXA_CTL 0xf000c
3522#define _FDI_RXB_CTL 0xf100c
3523#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3524#define FDI_RX_ENABLE (1<<31)
b9055052 3525/* train, dp width same as FDI_TX */
357555c0
JB
3526#define FDI_FS_ERRC_ENABLE (1<<27)
3527#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3528#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3529#define FDI_8BPC (0<<16)
3530#define FDI_10BPC (1<<16)
3531#define FDI_6BPC (2<<16)
3532#define FDI_12BPC (3<<16)
3533#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3534#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3535#define FDI_RX_PLL_ENABLE (1<<13)
3536#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3537#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3538#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3539#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3540#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3541#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3542/* CPT */
3543#define FDI_AUTO_TRAINING (1<<10)
3544#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3545#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3546#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3547#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3548#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3549
9db4a9c7
JB
3550#define _FDI_RXA_MISC 0xf0010
3551#define _FDI_RXB_MISC 0xf1010
3552#define _FDI_RXA_TUSIZE1 0xf0030
3553#define _FDI_RXA_TUSIZE2 0xf0038
3554#define _FDI_RXB_TUSIZE1 0xf1030
3555#define _FDI_RXB_TUSIZE2 0xf1038
3556#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3557#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3558#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3559
3560/* FDI_RX interrupt register format */
3561#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3562#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3563#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3564#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3565#define FDI_RX_FS_CODE_ERR (1<<6)
3566#define FDI_RX_FE_CODE_ERR (1<<5)
3567#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3568#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3569#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3570#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3571#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3572
9db4a9c7
JB
3573#define _FDI_RXA_IIR 0xf0014
3574#define _FDI_RXA_IMR 0xf0018
3575#define _FDI_RXB_IIR 0xf1014
3576#define _FDI_RXB_IMR 0xf1018
3577#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3578#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3579
3580#define FDI_PLL_CTL_1 0xfe000
3581#define FDI_PLL_CTL_2 0xfe004
3582
3583/* CRT */
3584#define PCH_ADPA 0xe1100
3585#define ADPA_TRANS_SELECT_MASK (1<<30)
3586#define ADPA_TRANS_A_SELECT 0
3587#define ADPA_TRANS_B_SELECT (1<<30)
3588#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3589#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3590#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3591#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3592#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3593#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3594#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3595#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3596#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3597#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3598#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3599#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3600#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3601#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3602#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3603#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3604#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3605#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3606#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3607
3608/* or SDVOB */
3609#define HDMIB 0xe1140
3610#define PORT_ENABLE (1 << 31)
3573c410
PZ
3611#define TRANSCODER(pipe) ((pipe) << 30)
3612#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3613#define TRANSCODER_MASK (1 << 30)
3614#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3615#define COLOR_FORMAT_8bpc (0)
3616#define COLOR_FORMAT_12bpc (3 << 26)
3617#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3618#define SDVO_ENCODING (0)
3619#define TMDS_ENCODING (2 << 10)
3620#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3621/* CPT */
3622#define HDMI_MODE_SELECT (1 << 9)
3623#define DVI_MODE_SELECT (0)
b9055052
ZW
3624#define SDVOB_BORDER_ENABLE (1 << 7)
3625#define AUDIO_ENABLE (1 << 6)
3626#define VSYNC_ACTIVE_HIGH (1 << 4)
3627#define HSYNC_ACTIVE_HIGH (1 << 3)
3628#define PORT_DETECTED (1 << 2)
3629
461ed3ca
ZY
3630/* PCH SDVOB multiplex with HDMIB */
3631#define PCH_SDVOB HDMIB
3632
b9055052
ZW
3633#define HDMIC 0xe1150
3634#define HDMID 0xe1160
3635
3636#define PCH_LVDS 0xe1180
3637#define LVDS_DETECTED (1 << 1)
3638
3639#define BLC_PWM_CPU_CTL2 0x48250
3640#define PWM_ENABLE (1 << 31)
3641#define PWM_PIPE_A (0 << 29)
3642#define PWM_PIPE_B (1 << 29)
3643#define BLC_PWM_CPU_CTL 0x48254
3644
3645#define BLC_PWM_PCH_CTL1 0xc8250
3646#define PWM_PCH_ENABLE (1 << 31)
3647#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3648#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3649#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3650#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3651
3652#define BLC_PWM_PCH_CTL2 0xc8254
3653
3654#define PCH_PP_STATUS 0xc7200
3655#define PCH_PP_CONTROL 0xc7204
4a655f04 3656#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3657#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3658#define EDP_FORCE_VDD (1 << 3)
3659#define EDP_BLC_ENABLE (1 << 2)
3660#define PANEL_POWER_RESET (1 << 1)
3661#define PANEL_POWER_OFF (0 << 0)
3662#define PANEL_POWER_ON (1 << 0)
3663#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3664#define PANEL_PORT_SELECT_MASK (3 << 30)
3665#define PANEL_PORT_SELECT_LVDS (0 << 30)
3666#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3667#define EDP_PANEL (1 << 30)
f01eca2e
KP
3668#define PANEL_PORT_SELECT_DPC (2 << 30)
3669#define PANEL_PORT_SELECT_DPD (3 << 30)
3670#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3671#define PANEL_POWER_UP_DELAY_SHIFT 16
3672#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3673#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3674
b9055052 3675#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3676#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3677#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3678#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3679#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3680
b9055052 3681#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3682#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3683#define PP_REFERENCE_DIVIDER_SHIFT 8
3684#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3685#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3686
5eb08b69
ZW
3687#define PCH_DP_B 0xe4100
3688#define PCH_DPB_AUX_CH_CTL 0xe4110
3689#define PCH_DPB_AUX_CH_DATA1 0xe4114
3690#define PCH_DPB_AUX_CH_DATA2 0xe4118
3691#define PCH_DPB_AUX_CH_DATA3 0xe411c
3692#define PCH_DPB_AUX_CH_DATA4 0xe4120
3693#define PCH_DPB_AUX_CH_DATA5 0xe4124
3694
3695#define PCH_DP_C 0xe4200
3696#define PCH_DPC_AUX_CH_CTL 0xe4210
3697#define PCH_DPC_AUX_CH_DATA1 0xe4214
3698#define PCH_DPC_AUX_CH_DATA2 0xe4218
3699#define PCH_DPC_AUX_CH_DATA3 0xe421c
3700#define PCH_DPC_AUX_CH_DATA4 0xe4220
3701#define PCH_DPC_AUX_CH_DATA5 0xe4224
3702
3703#define PCH_DP_D 0xe4300
3704#define PCH_DPD_AUX_CH_CTL 0xe4310
3705#define PCH_DPD_AUX_CH_DATA1 0xe4314
3706#define PCH_DPD_AUX_CH_DATA2 0xe4318
3707#define PCH_DPD_AUX_CH_DATA3 0xe431c
3708#define PCH_DPD_AUX_CH_DATA4 0xe4320
3709#define PCH_DPD_AUX_CH_DATA5 0xe4324
3710
8db9d77b
ZW
3711/* CPT */
3712#define PORT_TRANS_A_SEL_CPT 0
3713#define PORT_TRANS_B_SEL_CPT (1<<29)
3714#define PORT_TRANS_C_SEL_CPT (2<<29)
3715#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3716#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3717
3718#define TRANS_DP_CTL_A 0xe0300
3719#define TRANS_DP_CTL_B 0xe1300
3720#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3721#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3722#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3723#define TRANS_DP_PORT_SEL_B (0<<29)
3724#define TRANS_DP_PORT_SEL_C (1<<29)
3725#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3726#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3727#define TRANS_DP_PORT_SEL_MASK (3<<29)
3728#define TRANS_DP_AUDIO_ONLY (1<<26)
3729#define TRANS_DP_ENH_FRAMING (1<<18)
3730#define TRANS_DP_8BPC (0<<9)
3731#define TRANS_DP_10BPC (1<<9)
3732#define TRANS_DP_6BPC (2<<9)
3733#define TRANS_DP_12BPC (3<<9)
220cad3c 3734#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3735#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3736#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3737#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3738#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3739#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3740
3741/* SNB eDP training params */
3742/* SNB A-stepping */
3743#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3744#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3745#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3746#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3747/* SNB B-stepping */
3c5a62b5
YL
3748#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3749#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3750#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3751#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3752#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3753#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3754
1a2eb460
KP
3755/* IVB */
3756#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3757#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3758#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3759#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3760#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3761#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3762#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3763
3764/* legacy values */
3765#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3766#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3767#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3768#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3769#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3770
3771#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3772
cae5852d 3773#define FORCEWAKE 0xA18C
eb43f4af 3774#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3775#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3776#define FORCEWAKE_MT_ACK 0x130040
3777#define ECOBUS 0xa180
3778#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3779
dd202c6d
BW
3780#define GTFIFODBG 0x120000
3781#define GT_FIFO_CPU_ERROR_MASK 7
3782#define GT_FIFO_OVFERR (1<<2)
3783#define GT_FIFO_IAWRERR (1<<1)
3784#define GT_FIFO_IARDERR (1<<0)
3785
91355834 3786#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3787#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3788
406478dc
EA
3789#define GEN6_UCGCTL2 0x9404
3790# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3791# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3792
3b8d8d91 3793#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3794#define GEN6_TURBO_DISABLE (1<<31)
3795#define GEN6_FREQUENCY(x) ((x)<<25)
3796#define GEN6_OFFSET(x) ((x)<<19)
3797#define GEN6_AGGRESSIVE_TURBO (0<<15)
3798#define GEN6_RC_VIDEO_FREQ 0xA00C
3799#define GEN6_RC_CONTROL 0xA090
3800#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3801#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3802#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3803#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3804#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3805#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3806#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3807#define GEN6_RP_DOWN_TIMEOUT 0xA010
3808#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3809#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3810#define GEN6_CAGF_SHIFT 8
3811#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3812#define GEN6_RP_CONTROL 0xA024
3813#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3814#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3815#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3816#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3817#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3818#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3819#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3820#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3821#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3822#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3823#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3824#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3825#define GEN6_RP_UP_THRESHOLD 0xA02C
3826#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3827#define GEN6_RP_CUR_UP_EI 0xA050
3828#define GEN6_CURICONT_MASK 0xffffff
3829#define GEN6_RP_CUR_UP 0xA054
3830#define GEN6_CURBSYTAVG_MASK 0xffffff
3831#define GEN6_RP_PREV_UP 0xA058
3832#define GEN6_RP_CUR_DOWN_EI 0xA05C
3833#define GEN6_CURIAVG_MASK 0xffffff
3834#define GEN6_RP_CUR_DOWN 0xA060
3835#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3836#define GEN6_RP_UP_EI 0xA068
3837#define GEN6_RP_DOWN_EI 0xA06C
3838#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3839#define GEN6_RC_STATE 0xA094
3840#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3841#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3842#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3843#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3844#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3845#define GEN6_RC_SLEEP 0xA0B0
3846#define GEN6_RC1e_THRESHOLD 0xA0B4
3847#define GEN6_RC6_THRESHOLD 0xA0B8
3848#define GEN6_RC6p_THRESHOLD 0xA0BC
3849#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3850#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3851
3852#define GEN6_PMISR 0x44020
4912d041 3853#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3854#define GEN6_PMIIR 0x44028
3855#define GEN6_PMIER 0x4402C
3856#define GEN6_PM_MBOX_EVENT (1<<25)
3857#define GEN6_PM_THERMAL_EVENT (1<<24)
3858#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3859#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3860#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3861#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3862#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3863#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3864 GEN6_PM_RP_DOWN_THRESHOLD | \
3865 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3866
3867#define GEN6_PCODE_MAILBOX 0x138124
3868#define GEN6_PCODE_READY (1<<31)
a6044e23 3869#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3870#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3871#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3872#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3873#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3874
4d85529d
BW
3875#define GEN6_GT_CORE_STATUS 0x138060
3876#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3877#define GEN6_RCn_MASK 7
3878#define GEN6_RC0 0
3879#define GEN6_RC3 2
3880#define GEN6_RC6 3
3881#define GEN6_RC7 4
3882
e0dac65e
WF
3883#define G4X_AUD_VID_DID 0x62020
3884#define INTEL_AUDIO_DEVCL 0x808629FB
3885#define INTEL_AUDIO_DEVBLC 0x80862801
3886#define INTEL_AUDIO_DEVCTG 0x80862802
3887
3888#define G4X_AUD_CNTL_ST 0x620B4
3889#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3890#define G4X_ELDV_DEVCTG (1 << 14)
3891#define G4X_ELD_ADDR (0xf << 5)
3892#define G4X_ELD_ACK (1 << 4)
3893#define G4X_HDMIW_HDMIEDID 0x6210C
3894
1202b4c6
WF
3895#define IBX_HDMIW_HDMIEDID_A 0xE2050
3896#define IBX_AUD_CNTL_ST_A 0xE20B4
3897#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3898#define IBX_ELD_ADDRESS (0x1f << 5)
3899#define IBX_ELD_ACK (1 << 4)
3900#define IBX_AUD_CNTL_ST2 0xE20C0
3901#define IBX_ELD_VALIDB (1 << 0)
3902#define IBX_CP_READYB (1 << 1)
3903
3904#define CPT_HDMIW_HDMIEDID_A 0xE5050
3905#define CPT_AUD_CNTL_ST_A 0xE50B4
3906#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 3907
ae662d31
EA
3908/* These are the 4 32-bit write offset registers for each stream
3909 * output buffer. It determines the offset from the
3910 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
3911 */
3912#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
3913
b6daa025
WF
3914#define IBX_AUD_CONFIG_A 0xe2000
3915#define CPT_AUD_CONFIG_A 0xe5000
3916#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
3917#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
3918#define AUD_CONFIG_UPPER_N_SHIFT 20
3919#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
3920#define AUD_CONFIG_LOWER_N_SHIFT 4
3921#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
3922#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
3923#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
3924#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
3925
585fb111 3926#endif /* _I915_REG_H_ */
This page took 0.499213 seconds and 5 git commands to generate.