drm/i915/bdw: Fences on gen8 look just like gen7
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
5a6b5c84 29#define _PIPE_INC(pipe, base, inc) ((base) + (pipe)*(inc))
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 31
2b139522
ED
32#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
33
6b26c86d
DV
34#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
35#define _MASKED_BIT_DISABLE(a) ((a) << 16)
36
585fb111
JB
37/* PCI config space */
38
39#define HPLLCC 0xc0 /* 855 only */
652c393a 40#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
41#define GC_CLOCK_133_200 (0 << 0)
42#define GC_CLOCK_100_200 (1 << 0)
43#define GC_CLOCK_100_133 (2 << 0)
44#define GC_CLOCK_166_250 (3 << 0)
f97108d1 45#define GCFGC2 0xda
585fb111
JB
46#define GCFGC 0xf0 /* 915+ only */
47#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
48#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
49#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
50#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
52#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
53#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
54#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
55#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 56#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
57#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
58#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
59#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
60#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
61#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
62#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
63#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
64#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
65#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
66#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
67#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
68#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
69#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
70#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
71#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
72#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
73#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
74#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
75#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 76#define LBB 0xf4
eeccdcac
KG
77
78/* Graphics reset regs */
0573ed4a
KG
79#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
81#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
8a5c2ae7 84#define GRDOM_MASK (3<<2)
5ccce180 85#define GRDOM_RESET_ENABLE (1<<0)
585fb111 86
07b7ddd9
JB
87#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
5eb719cd
DV
95#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
cff458c2
EA
102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
5eb719cd
DV
108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
113#define GAM_ECOCHK 0x4090
114#define ECOCHK_SNB_BIT (1<<10)
e3dff585 115#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
116#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
117#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
118#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
119#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
120#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
121#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
122#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 123
48ecfa10 124#define GAC_ECO_BITS 0x14090
3b9d7888 125#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
126#define ECOBITS_PPGTT_CACHE64B (3<<8)
127#define ECOBITS_PPGTT_CACHE4B (0<<8)
128
be901a5a
DV
129#define GAB_CTL 0x24000
130#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
131
585fb111
JB
132/* VGA stuff */
133
134#define VGA_ST01_MDA 0x3ba
135#define VGA_ST01_CGA 0x3da
136
137#define VGA_MSR_WRITE 0x3c2
138#define VGA_MSR_READ 0x3cc
139#define VGA_MSR_MEM_EN (1<<1)
140#define VGA_MSR_CGA_MODE (1<<0)
141
5434fd92 142#define VGA_SR_INDEX 0x3c4
f930ddd0 143#define SR01 1
5434fd92 144#define VGA_SR_DATA 0x3c5
585fb111
JB
145
146#define VGA_AR_INDEX 0x3c0
147#define VGA_AR_VID_EN (1<<5)
148#define VGA_AR_DATA_WRITE 0x3c0
149#define VGA_AR_DATA_READ 0x3c1
150
151#define VGA_GR_INDEX 0x3ce
152#define VGA_GR_DATA 0x3cf
153/* GR05 */
154#define VGA_GR_MEM_READ_MODE_SHIFT 3
155#define VGA_GR_MEM_READ_MODE_PLANE 1
156/* GR06 */
157#define VGA_GR_MEM_MODE_MASK 0xc
158#define VGA_GR_MEM_MODE_SHIFT 2
159#define VGA_GR_MEM_A0000_AFFFF 0
160#define VGA_GR_MEM_A0000_BFFFF 1
161#define VGA_GR_MEM_B0000_B7FFF 2
162#define VGA_GR_MEM_B0000_BFFFF 3
163
164#define VGA_DACMASK 0x3c6
165#define VGA_DACRX 0x3c7
166#define VGA_DACWX 0x3c8
167#define VGA_DACDATA 0x3c9
168
169#define VGA_CR_INDEX_MDA 0x3b4
170#define VGA_CR_DATA_MDA 0x3b5
171#define VGA_CR_INDEX_CGA 0x3d4
172#define VGA_CR_DATA_CGA 0x3d5
173
174/*
175 * Memory interface instructions used by the kernel
176 */
177#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
178
179#define MI_NOOP MI_INSTR(0, 0)
180#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
181#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 182#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
183#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
184#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
185#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
186#define MI_FLUSH MI_INSTR(0x04, 0)
187#define MI_READ_FLUSH (1 << 0)
188#define MI_EXE_FLUSH (1 << 1)
189#define MI_NO_WRITE_FLUSH (1 << 2)
190#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
191#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 192#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 193#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
194#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
195#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 196#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 197#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
198#define MI_OVERLAY_CONTINUE (0x0<<21)
199#define MI_OVERLAY_ON (0x1<<21)
200#define MI_OVERLAY_OFF (0x2<<21)
585fb111 201#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 202#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 203#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 204#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
205/* IVB has funny definitions for which plane to flip. */
206#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
207#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
208#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
209#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
210#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
211#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
e37ec39b
BW
212#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
213#define MI_ARB_ENABLE (1<<0)
214#define MI_ARB_DISABLE (0<<0)
cb05d8de 215
aa40d6bb
ZN
216#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
217#define MI_MM_SPACE_GTT (1<<8)
218#define MI_MM_SPACE_PHYSICAL (0<<8)
219#define MI_SAVE_EXT_STATE_EN (1<<3)
220#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 221#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 222#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
223#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
224#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
225#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
226#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
227/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
228 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
229 * simply ignores the register load under certain conditions.
230 * - One can actually load arbitrary many arbitrary registers: Simply issue x
231 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
232 */
233#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
ffe74d75 234#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*x-1)
71a77e07 235#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
236#define MI_FLUSH_DW_STORE_INDEX (1<<21)
237#define MI_INVALIDATE_TLB (1<<18)
238#define MI_FLUSH_DW_OP_STOREDW (1<<14)
239#define MI_INVALIDATE_BSD (1<<7)
240#define MI_FLUSH_DW_USE_GTT (1<<2)
241#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 242#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
243#define MI_BATCH_NON_SECURE (1)
244/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
245#define MI_BATCH_NON_SECURE_I965 (1<<8)
246#define MI_BATCH_PPGTT_HSW (1<<8)
247#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 248#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 249#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1ec14ad3
CW
250#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
251#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
252#define MI_SEMAPHORE_UPDATE (1<<21)
253#define MI_SEMAPHORE_COMPARE (1<<20)
254#define MI_SEMAPHORE_REGISTER (1<<18)
1950de14
BW
255#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
256#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
257#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
258#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
259#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
260#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
261#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
262#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
263#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
264#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
265#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
266#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
267#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
9435373e
RV
268
269#define MI_PREDICATE_RESULT_2 (0x2214)
270#define LOWER_SLICE_ENABLED (1<<0)
271#define LOWER_SLICE_DISABLED (0<<0)
272
585fb111
JB
273/*
274 * 3D instructions used by the kernel
275 */
276#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
277
278#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
279#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
280#define SC_UPDATE_SCISSOR (0x1<<1)
281#define SC_ENABLE_MASK (0x1<<0)
282#define SC_ENABLE (0x1<<0)
283#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
284#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
285#define SCI_YMIN_MASK (0xffff<<16)
286#define SCI_XMIN_MASK (0xffff<<0)
287#define SCI_YMAX_MASK (0xffff<<16)
288#define SCI_XMAX_MASK (0xffff<<0)
289#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
290#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
291#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
292#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
293#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
294#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
295#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
296#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
297#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
298#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
299#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
300#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
301#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
302#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
303#define BLT_DEPTH_8 (0<<24)
304#define BLT_DEPTH_16_565 (1<<24)
305#define BLT_DEPTH_16_1555 (2<<24)
306#define BLT_DEPTH_32 (3<<24)
307#define BLT_ROP_GXCOPY (0xcc<<16)
308#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
309#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
310#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
311#define ASYNC_FLIP (1<<22)
312#define DISPLAY_PLANE_A (0<<20)
313#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 314#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 315#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
8d315287 316#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 317#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37
KG
318#define PIPE_CONTROL_QW_WRITE (1<<14)
319#define PIPE_CONTROL_DEPTH_STALL (1<<13)
320#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 321#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
322#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
323#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
324#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
325#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
326#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
327#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
328#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 329#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 330#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 331#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 332
dc96e9b8
CW
333
334/*
335 * Reset registers
336 */
337#define DEBUG_RESET_I830 0x6070
338#define DEBUG_RESET_FULL (1<<7)
339#define DEBUG_RESET_RENDER (1<<8)
340#define DEBUG_RESET_DISPLAY (1<<9)
341
57f350b6 342/*
5a09ae9f
JN
343 * IOSF sideband
344 */
345#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
346#define IOSF_DEVFN_SHIFT 24
347#define IOSF_OPCODE_SHIFT 16
348#define IOSF_PORT_SHIFT 8
349#define IOSF_BYTE_ENABLES_SHIFT 4
350#define IOSF_BAR_SHIFT 1
351#define IOSF_SB_BUSY (1<<0)
352#define IOSF_PORT_PUNIT 0x4
353#define IOSF_PORT_NC 0x11
354#define IOSF_PORT_DPIO 0x12
e9f882a3
JN
355#define IOSF_PORT_GPIO_NC 0x13
356#define IOSF_PORT_CCK 0x14
357#define IOSF_PORT_CCU 0xA9
358#define IOSF_PORT_GPS_CORE 0x48
5a09ae9f
JN
359#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
360#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
361
362#define PUNIT_OPCODE_REG_READ 6
363#define PUNIT_OPCODE_REG_WRITE 7
364
02f4c9e0
CML
365#define PUNIT_REG_PWRGT_CTRL 0x60
366#define PUNIT_REG_PWRGT_STATUS 0x61
367#define PUNIT_CLK_GATE 1
368#define PUNIT_PWR_RESET 2
369#define PUNIT_PWR_GATE 3
370#define RENDER_PWRGT (PUNIT_PWR_GATE << 0)
371#define MEDIA_PWRGT (PUNIT_PWR_GATE << 2)
372#define DISP2D_PWRGT (PUNIT_PWR_GATE << 6)
373
5a09ae9f
JN
374#define PUNIT_REG_GPU_LFM 0xd3
375#define PUNIT_REG_GPU_FREQ_REQ 0xd4
376#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 377#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
378#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
379
380#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
381#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
382
383#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
384#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
385#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
386#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
387#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
388#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
389#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
390#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
391#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
392#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
393
be4fc046 394/* vlv2 north clock has */
24eb2d59
CML
395#define CCK_FUSE_REG 0x8
396#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 397#define CCK_REG_DSI_PLL_FUSE 0x44
398#define CCK_REG_DSI_PLL_CONTROL 0x48
399#define DSI_PLL_VCO_EN (1 << 31)
400#define DSI_PLL_LDO_GATE (1 << 30)
401#define DSI_PLL_P1_POST_DIV_SHIFT 17
402#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
403#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
404#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
405#define DSI_PLL_MUX_MASK (3 << 9)
406#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
407#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
408#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
409#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
410#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
411#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
412#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
413#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
414#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
415#define DSI_PLL_LOCK (1 << 0)
416#define CCK_REG_DSI_PLL_DIVIDER 0x4c
417#define DSI_PLL_LFSR (1 << 31)
418#define DSI_PLL_FRACTION_EN (1 << 30)
419#define DSI_PLL_FRAC_COUNTER_SHIFT 27
420#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
421#define DSI_PLL_USYNC_CNT_SHIFT 18
422#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
423#define DSI_PLL_N1_DIV_SHIFT 16
424#define DSI_PLL_N1_DIV_MASK (3 << 16)
425#define DSI_PLL_M1_DIV_SHIFT 0
426#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
427
5a09ae9f
JN
428/*
429 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
430 *
431 * DPIO is VLV only.
598fac6b
DV
432 *
433 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 434 */
5a09ae9f
JN
435#define DPIO_DEVFN 0
436#define DPIO_OPCODE_REG_WRITE 1
437#define DPIO_OPCODE_REG_READ 0
438
54d9d493 439#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
440#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
441#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
442#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 443#define DPIO_CMNRST (1<<0)
57f350b6 444
598fac6b
DV
445#define _DPIO_TX3_SWING_CTL4_A 0x690
446#define _DPIO_TX3_SWING_CTL4_B 0x2a90
93d1f997 447#define DPIO_TX3_SWING_CTL4(pipe) _PIPE(pipe, _DPIO_TX3_SWING_CTL4_A, \
598fac6b
DV
448 _DPIO_TX3_SWING_CTL4_B)
449
450/*
451 * Per pipe/PLL DPIO regs
452 */
57f350b6
JB
453#define _DPIO_DIV_A 0x800c
454#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
455#define DPIO_POST_DIV_DAC 0
456#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
457#define DPIO_POST_DIV_LVDS1 2
458#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
459#define DPIO_K_SHIFT (24) /* 4 bits */
460#define DPIO_P1_SHIFT (21) /* 3 bits */
461#define DPIO_P2_SHIFT (16) /* 5 bits */
462#define DPIO_N_SHIFT (12) /* 4 bits */
463#define DPIO_ENABLE_CALIBRATION (1<<11)
464#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
465#define DPIO_M2DIV_MASK 0xff
466#define _DPIO_DIV_B 0x802c
467#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
468
469#define _DPIO_REFSFR_A 0x8014
470#define DPIO_REFSEL_OVERRIDE 27
471#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
472#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
473#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 474#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
475#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
476#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
477#define _DPIO_REFSFR_B 0x8034
478#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
479
480#define _DPIO_CORE_CLK_A 0x801c
481#define _DPIO_CORE_CLK_B 0x803c
482#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
483
598fac6b
DV
484#define _DPIO_IREF_CTL_A 0x8040
485#define _DPIO_IREF_CTL_B 0x8060
486#define DPIO_IREF_CTL(pipe) _PIPE(pipe, _DPIO_IREF_CTL_A, _DPIO_IREF_CTL_B)
487
488#define DPIO_IREF_BCAST 0xc044
489#define _DPIO_IREF_A 0x8044
490#define _DPIO_IREF_B 0x8064
491#define DPIO_IREF(pipe) _PIPE(pipe, _DPIO_IREF_A, _DPIO_IREF_B)
492
493#define _DPIO_PLL_CML_A 0x804c
494#define _DPIO_PLL_CML_B 0x806c
495#define DPIO_PLL_CML(pipe) _PIPE(pipe, _DPIO_PLL_CML_A, _DPIO_PLL_CML_B)
496
4abb2c39
VS
497#define _DPIO_LPF_COEFF_A 0x8048
498#define _DPIO_LPF_COEFF_B 0x8068
499#define DPIO_LPF_COEFF(pipe) _PIPE(pipe, _DPIO_LPF_COEFF_A, _DPIO_LPF_COEFF_B)
57f350b6 500
598fac6b
DV
501#define DPIO_CALIBRATION 0x80ac
502
57f350b6 503#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 504
598fac6b
DV
505/*
506 * Per DDI channel DPIO regs
507 */
508
509#define _DPIO_PCS_TX_0 0x8200
510#define _DPIO_PCS_TX_1 0x8400
511#define DPIO_PCS_TX_LANE2_RESET (1<<16)
512#define DPIO_PCS_TX_LANE1_RESET (1<<7)
513#define DPIO_PCS_TX(port) _PORT(port, _DPIO_PCS_TX_0, _DPIO_PCS_TX_1)
514
515#define _DPIO_PCS_CLK_0 0x8204
516#define _DPIO_PCS_CLK_1 0x8404
517#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
518#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
519#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
520#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
521#define DPIO_PCS_CLK(port) _PORT(port, _DPIO_PCS_CLK_0, _DPIO_PCS_CLK_1)
522
523#define _DPIO_PCS_CTL_OVR1_A 0x8224
524#define _DPIO_PCS_CTL_OVR1_B 0x8424
525#define DPIO_PCS_CTL_OVER1(port) _PORT(port, _DPIO_PCS_CTL_OVR1_A, \
526 _DPIO_PCS_CTL_OVR1_B)
527
528#define _DPIO_PCS_STAGGER0_A 0x822c
529#define _DPIO_PCS_STAGGER0_B 0x842c
530#define DPIO_PCS_STAGGER0(port) _PORT(port, _DPIO_PCS_STAGGER0_A, \
531 _DPIO_PCS_STAGGER0_B)
532
533#define _DPIO_PCS_STAGGER1_A 0x8230
534#define _DPIO_PCS_STAGGER1_B 0x8430
535#define DPIO_PCS_STAGGER1(port) _PORT(port, _DPIO_PCS_STAGGER1_A, \
536 _DPIO_PCS_STAGGER1_B)
537
538#define _DPIO_PCS_CLOCKBUF0_A 0x8238
539#define _DPIO_PCS_CLOCKBUF0_B 0x8438
540#define DPIO_PCS_CLOCKBUF0(port) _PORT(port, _DPIO_PCS_CLOCKBUF0_A, \
541 _DPIO_PCS_CLOCKBUF0_B)
542
543#define _DPIO_PCS_CLOCKBUF8_A 0x825c
544#define _DPIO_PCS_CLOCKBUF8_B 0x845c
545#define DPIO_PCS_CLOCKBUF8(port) _PORT(port, _DPIO_PCS_CLOCKBUF8_A, \
546 _DPIO_PCS_CLOCKBUF8_B)
547
548#define _DPIO_TX_SWING_CTL2_A 0x8288
549#define _DPIO_TX_SWING_CTL2_B 0x8488
550#define DPIO_TX_SWING_CTL2(port) _PORT(port, _DPIO_TX_SWING_CTL2_A, \
551 _DPIO_TX_SWING_CTL2_B)
552
553#define _DPIO_TX_SWING_CTL3_A 0x828c
554#define _DPIO_TX_SWING_CTL3_B 0x848c
555#define DPIO_TX_SWING_CTL3(port) _PORT(port, _DPIO_TX_SWING_CTL3_A, \
556 _DPIO_TX_SWING_CTL3_B)
557
558#define _DPIO_TX_SWING_CTL4_A 0x8290
559#define _DPIO_TX_SWING_CTL4_B 0x8490
560#define DPIO_TX_SWING_CTL4(port) _PORT(port, _DPIO_TX_SWING_CTL4_A, \
561 _DPIO_TX_SWING_CTL4_B)
562
563#define _DPIO_TX_OCALINIT_0 0x8294
564#define _DPIO_TX_OCALINIT_1 0x8494
565#define DPIO_TX_OCALINIT_EN (1<<31)
566#define DPIO_TX_OCALINIT(port) _PORT(port, _DPIO_TX_OCALINIT_0, \
567 _DPIO_TX_OCALINIT_1)
568
569#define _DPIO_TX_CTL_0 0x82ac
570#define _DPIO_TX_CTL_1 0x84ac
571#define DPIO_TX_CTL(port) _PORT(port, _DPIO_TX_CTL_0, _DPIO_TX_CTL_1)
572
573#define _DPIO_TX_LANE_0 0x82b8
574#define _DPIO_TX_LANE_1 0x84b8
575#define DPIO_TX_LANE(port) _PORT(port, _DPIO_TX_LANE_0, _DPIO_TX_LANE_1)
576
577#define _DPIO_DATA_CHANNEL1 0x8220
578#define _DPIO_DATA_CHANNEL2 0x8420
579#define DPIO_DATA_CHANNEL(port) _PORT(port, _DPIO_DATA_CHANNEL1, _DPIO_DATA_CHANNEL2)
580
581#define _DPIO_PORT0_PCS0 0x0220
582#define _DPIO_PORT0_PCS1 0x0420
583#define _DPIO_PORT1_PCS2 0x2620
584#define _DPIO_PORT1_PCS3 0x2820
585#define DPIO_DATA_LANE_A(port) _PORT(port, _DPIO_PORT0_PCS0, _DPIO_PORT1_PCS2)
586#define DPIO_DATA_LANE_B(port) _PORT(port, _DPIO_PORT0_PCS1, _DPIO_PORT1_PCS3)
587#define DPIO_DATA_CHANNEL1 0x8220
588#define DPIO_DATA_CHANNEL2 0x8420
b56747aa 589
585fb111 590/*
de151cf6 591 * Fence registers
585fb111 592 */
de151cf6 593#define FENCE_REG_830_0 0x2000
dc529a4f 594#define FENCE_REG_945_8 0x3000
de151cf6
JB
595#define I830_FENCE_START_MASK 0x07f80000
596#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 597#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
598#define I830_FENCE_PITCH_SHIFT 4
599#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 600#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 601#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 602#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
603
604#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 605#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 606
de151cf6
JB
607#define FENCE_REG_965_0 0x03000
608#define I965_FENCE_PITCH_SHIFT 2
609#define I965_FENCE_TILING_Y_SHIFT 1
610#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 611#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 612
4e901fdc
EA
613#define FENCE_REG_SANDYBRIDGE_0 0x100000
614#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 615#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 616
f691e2f4
DV
617/* control register for cpu gtt access */
618#define TILECTL 0x101000
619#define TILECTL_SWZCTL (1 << 0)
620#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
621#define TILECTL_BACKSNOOP_DIS (1 << 3)
622
de151cf6
JB
623/*
624 * Instruction and interrupt control regs
625 */
63eeaf38 626#define PGTBL_ER 0x02024
333e9fe9
DV
627#define RENDER_RING_BASE 0x02000
628#define BSD_RING_BASE 0x04000
629#define GEN6_BSD_RING_BASE 0x12000
1950de14 630#define VEBOX_RING_BASE 0x1a000
549f7365 631#define BLT_RING_BASE 0x22000
3d281d8c
DV
632#define RING_TAIL(base) ((base)+0x30)
633#define RING_HEAD(base) ((base)+0x34)
634#define RING_START(base) ((base)+0x38)
635#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
636#define RING_SYNC_0(base) ((base)+0x40)
637#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
638#define RING_SYNC_2(base) ((base)+0x48)
639#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
640#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
641#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
642#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
643#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
644#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
645#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
646#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
647#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
648#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
649#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
650#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 651#define GEN6_NOSYNC 0
8fd26859 652#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
653#define RING_HWS_PGA(base) ((base)+0x80)
654#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
655#define ARB_MODE 0x04030
656#define ARB_MODE_SWIZZLE_SNB (1<<4)
657#define ARB_MODE_SWIZZLE_IVB (1<<5)
4593010b 658#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 659#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
660#define RING_FAULT_GTTSEL_MASK (1<<11)
661#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
662#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
663#define RING_FAULT_VALID (1<<0)
33f3f518 664#define DONE_REG 0x40b0
4593010b
EA
665#define BSD_HWS_PGA_GEN7 (0x04180)
666#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 667#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 668#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 669#define RING_NOPID(base) ((base)+0x94)
0f46832f 670#define RING_IMR(base) ((base)+0xa8)
c0c7babc 671#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
672#define TAIL_ADDR 0x001FFFF8
673#define HEAD_WRAP_COUNT 0xFFE00000
674#define HEAD_WRAP_ONE 0x00200000
675#define HEAD_ADDR 0x001FFFFC
676#define RING_NR_PAGES 0x001FF000
677#define RING_REPORT_MASK 0x00000006
678#define RING_REPORT_64K 0x00000002
679#define RING_REPORT_128K 0x00000004
680#define RING_NO_REPORT 0x00000000
681#define RING_VALID_MASK 0x00000001
682#define RING_VALID 0x00000001
683#define RING_INVALID 0x00000000
4b60e5cb
CW
684#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
685#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 686#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
687#if 0
688#define PRB0_TAIL 0x02030
689#define PRB0_HEAD 0x02034
690#define PRB0_START 0x02038
691#define PRB0_CTL 0x0203c
585fb111
JB
692#define PRB1_TAIL 0x02040 /* 915+ only */
693#define PRB1_HEAD 0x02044 /* 915+ only */
694#define PRB1_START 0x02048 /* 915+ only */
695#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 696#endif
63eeaf38
JB
697#define IPEIR_I965 0x02064
698#define IPEHR_I965 0x02068
699#define INSTDONE_I965 0x0206c
d53bd484
BW
700#define GEN7_INSTDONE_1 0x0206c
701#define GEN7_SC_INSTDONE 0x07100
702#define GEN7_SAMPLER_INSTDONE 0x0e160
703#define GEN7_ROW_INSTDONE 0x0e164
704#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
705#define RING_IPEIR(base) ((base)+0x64)
706#define RING_IPEHR(base) ((base)+0x68)
707#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
708#define RING_INSTPS(base) ((base)+0x70)
709#define RING_DMA_FADD(base) ((base)+0x78)
710#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
711#define INSTPS 0x02070 /* 965+ only */
712#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
713#define ACTHD_I965 0x02074
714#define HWS_PGA 0x02080
715#define HWS_ADDRESS_MASK 0xfffff000
716#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
717#define PWRCTXA 0x2088 /* 965GM+ only */
718#define PWRCTX_EN (1<<0)
585fb111 719#define IPEIR 0x02088
63eeaf38
JB
720#define IPEHR 0x0208c
721#define INSTDONE 0x02090
585fb111
JB
722#define NOPID 0x02094
723#define HWSTAM 0x02098
9d2f41fa 724#define DMA_FADD_I8XX 0x020d0
94e39e28 725#define RING_BBSTATE(base) ((base)+0x110)
71cf39b1 726
f406839f 727#define ERROR_GEN6 0x040a0
71e172e8 728#define GEN7_ERR_INT 0x44040
de032bf4 729#define ERR_INT_POISON (1<<31)
8664281b 730#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 731#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 732#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 733#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 734#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 735#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 736#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 737#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 738#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 739
3f1e109a
PZ
740#define FPGA_DBG 0x42300
741#define FPGA_DBG_RM_NOCLAIM (1<<31)
742
0f3b6849 743#define DERRMR 0x44050
ffe74d75
CW
744#define DERRMR_PIPEA_SCANLINE (1<<0)
745#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
746#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
747#define DERRMR_PIPEA_VBLANK (1<<3)
748#define DERRMR_PIPEA_HBLANK (1<<5)
749#define DERRMR_PIPEB_SCANLINE (1<<8)
750#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
751#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
752#define DERRMR_PIPEB_VBLANK (1<<11)
753#define DERRMR_PIPEB_HBLANK (1<<13)
754/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
755#define DERRMR_PIPEC_SCANLINE (1<<14)
756#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
757#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
758#define DERRMR_PIPEC_VBLANK (1<<21)
759#define DERRMR_PIPEC_HBLANK (1<<22)
760
0f3b6849 761
de6e2eaf
EA
762/* GM45+ chicken bits -- debug workaround bits that may be required
763 * for various sorts of correct behavior. The top 16 bits of each are
764 * the enables for writing to the corresponding low bit.
765 */
766#define _3D_CHICKEN 0x02084
4283908e 767#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
768#define _3D_CHICKEN2 0x0208c
769/* Disables pipelining of read flushes past the SF-WIZ interface.
770 * Required on all Ironlake steppings according to the B-Spec, but the
771 * particular danger of not doing so is not specified.
772 */
773# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
774#define _3D_CHICKEN3 0x02090
87f8020e 775#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 776#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
de6e2eaf 777
71cf39b1
EA
778#define MI_MODE 0x0209c
779# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 780# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 781# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
71cf39b1 782
f8f2ac9a 783#define GEN6_GT_MODE 0x20d0
6547fbdb
DV
784#define GEN6_GT_MODE_HI (1 << 9)
785#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 786
1ec14ad3 787#define GFX_MODE 0x02520
b095cd0a 788#define GFX_MODE_GEN7 0x0229c
5eb719cd 789#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
790#define GFX_RUN_LIST_ENABLE (1<<15)
791#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
792#define GFX_SURFACE_FAULT_ENABLE (1<<12)
793#define GFX_REPLAY_MODE (1<<11)
794#define GFX_PSMI_GRANULARITY (1<<10)
795#define GFX_PPGTT_ENABLE (1<<9)
796
a7e806de
DV
797#define VLV_DISPLAY_BASE 0x180000
798
585fb111
JB
799#define SCPD0 0x0209c /* 915+ only */
800#define IER 0x020a0
801#define IIR 0x020a4
802#define IMR 0x020a8
803#define ISR 0x020ac
07ec7ec5 804#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 805#define GCFG_DIS (1<<8)
ff763010
VS
806#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
807#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
808#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
809#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
810#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 811#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 812#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
813#define EIR 0x020b0
814#define EMR 0x020b4
815#define ESR 0x020b8
63eeaf38
JB
816#define GM45_ERROR_PAGE_TABLE (1<<5)
817#define GM45_ERROR_MEM_PRIV (1<<4)
818#define I915_ERROR_PAGE_TABLE (1<<4)
819#define GM45_ERROR_CP_PRIV (1<<3)
820#define I915_ERROR_MEMORY_REFRESH (1<<1)
821#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 822#define INSTPM 0x020c0
ee980b80 823#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
824#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
825 will not assert AGPBUSY# and will only
826 be delivered when out of C3. */
84f9f938 827#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
828#define INSTPM_TLB_INVALIDATE (1<<9)
829#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
830#define ACTHD 0x020c8
831#define FW_BLC 0x020d8
8692d00e 832#define FW_BLC2 0x020dc
585fb111 833#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
834#define FW_BLC_SELF_EN_MASK (1<<31)
835#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
836#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
837#define MM_BURST_LENGTH 0x00700000
838#define MM_FIFO_WATERMARK 0x0001F000
839#define LM_BURST_LENGTH 0x00000700
840#define LM_FIFO_WATERMARK 0x0000001F
585fb111 841#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
842
843/* Make render/texture TLB fetches lower priorty than associated data
844 * fetches. This is not turned on by default
845 */
846#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
847
848/* Isoch request wait on GTT enable (Display A/B/C streams).
849 * Make isoch requests stall on the TLB update. May cause
850 * display underruns (test mode only)
851 */
852#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
853
854/* Block grant count for isoch requests when block count is
855 * set to a finite value.
856 */
857#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
858#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
859#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
860#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
861#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
862
863/* Enable render writes to complete in C2/C3/C4 power states.
864 * If this isn't enabled, render writes are prevented in low
865 * power states. That seems bad to me.
866 */
867#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
868
869/* This acknowledges an async flip immediately instead
870 * of waiting for 2TLB fetches.
871 */
872#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
873
874/* Enables non-sequential data reads through arbiter
875 */
0206e353 876#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
877
878/* Disable FSB snooping of cacheable write cycles from binner/render
879 * command stream
880 */
881#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
882
883/* Arbiter time slice for non-isoch streams */
884#define MI_ARB_TIME_SLICE_MASK (7 << 5)
885#define MI_ARB_TIME_SLICE_1 (0 << 5)
886#define MI_ARB_TIME_SLICE_2 (1 << 5)
887#define MI_ARB_TIME_SLICE_4 (2 << 5)
888#define MI_ARB_TIME_SLICE_6 (3 << 5)
889#define MI_ARB_TIME_SLICE_8 (4 << 5)
890#define MI_ARB_TIME_SLICE_10 (5 << 5)
891#define MI_ARB_TIME_SLICE_14 (6 << 5)
892#define MI_ARB_TIME_SLICE_16 (7 << 5)
893
894/* Low priority grace period page size */
895#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
896#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
897
898/* Disable display A/B trickle feed */
899#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
900
901/* Set display plane priority */
902#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
903#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
904
585fb111 905#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 906#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
907#define CM0_IZ_OPT_DISABLE (1<<6)
908#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 909#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
910#define CM0_DEPTH_EVICT_DISABLE (1<<4)
911#define CM0_COLOR_EVICT_DISABLE (1<<3)
912#define CM0_DEPTH_WRITE_DISABLE (1<<1)
913#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 914#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 915#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
916#define GFX_FLSH_CNTL_GEN6 0x101008
917#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
918#define ECOSKPD 0x021d0
919#define ECO_GATING_CX_ONLY (1<<3)
920#define ECO_FLIP_DONE (1<<0)
585fb111 921
fb046853
JB
922#define CACHE_MODE_1 0x7004 /* IVB+ */
923#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
924
4efe0708
JB
925#define GEN6_BLITTER_ECOSKPD 0x221d0
926#define GEN6_BLITTER_LOCK_SHIFT 16
927#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
928
881f47b6 929#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
930#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
931#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
932#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
933#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 934
cc609d5d
BW
935/* On modern GEN architectures interrupt control consists of two sets
936 * of registers. The first set pertains to the ring generating the
937 * interrupt. The second control is for the functional block generating the
938 * interrupt. These are PM, GT, DE, etc.
939 *
940 * Luckily *knocks on wood* all the ring interrupt bits match up with the
941 * GT interrupt bits, so we don't need to duplicate the defines.
942 *
943 * These defines should cover us well from SNB->HSW with minor exceptions
944 * it can also work on ILK.
945 */
946#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
947#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
948#define GT_BLT_USER_INTERRUPT (1 << 22)
949#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
950#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 951#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
952#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
953#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
954#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
955#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
956#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
957#define GT_RENDER_USER_INTERRUPT (1 << 0)
958
12638c57
BW
959#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
960#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
961
35a85ac6
BW
962#define GT_PARITY_ERROR(dev) \
963 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 964 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 965
cc609d5d
BW
966/* These are all the "old" interrupts */
967#define ILK_BSD_USER_INTERRUPT (1<<5)
968#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
969#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
970#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
971#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
972#define I915_HWB_OOM_INTERRUPT (1<<13)
973#define I915_SYNC_STATUS_INTERRUPT (1<<12)
974#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
975#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
976#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
977#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
978#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
979#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
980#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
981#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
982#define I915_DEBUG_INTERRUPT (1<<2)
983#define I915_USER_INTERRUPT (1<<1)
984#define I915_ASLE_INTERRUPT (1<<0)
985#define I915_BSD_USER_INTERRUPT (1 << 25)
881f47b6
XH
986
987#define GEN6_BSD_RNCID 0x12198
988
a1e969e0
BW
989#define GEN7_FF_THREAD_MODE 0x20a0
990#define GEN7_FF_SCHED_MASK 0x0077070
991#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
992#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
993#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
994#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 995#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
996#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
997#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
998#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
999#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1000#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1001#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1002#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1003#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1004
585fb111
JB
1005/*
1006 * Framebuffer compression (915+ only)
1007 */
1008
1009#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1010#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1011#define FBC_CONTROL 0x03208
1012#define FBC_CTL_EN (1<<31)
1013#define FBC_CTL_PERIODIC (1<<30)
1014#define FBC_CTL_INTERVAL_SHIFT (16)
1015#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1016#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
1017#define FBC_CTL_STRIDE_SHIFT (5)
1018#define FBC_CTL_FENCENO (1<<0)
1019#define FBC_COMMAND 0x0320c
1020#define FBC_CMD_COMPRESS (1<<0)
1021#define FBC_STATUS 0x03210
1022#define FBC_STAT_COMPRESSING (1<<31)
1023#define FBC_STAT_COMPRESSED (1<<30)
1024#define FBC_STAT_MODIFIED (1<<29)
1025#define FBC_STAT_CURRENT_LINE (1<<0)
1026#define FBC_CONTROL2 0x03214
1027#define FBC_CTL_FENCE_DBL (0<<4)
1028#define FBC_CTL_IDLE_IMM (0<<2)
1029#define FBC_CTL_IDLE_FULL (1<<2)
1030#define FBC_CTL_IDLE_LINE (2<<2)
1031#define FBC_CTL_IDLE_DEBUG (3<<2)
1032#define FBC_CTL_CPU_FENCE (1<<1)
1033#define FBC_CTL_PLANEA (0<<0)
1034#define FBC_CTL_PLANEB (1<<0)
1035#define FBC_FENCE_OFF 0x0321b
80824003 1036#define FBC_TAG 0x03300
585fb111
JB
1037
1038#define FBC_LL_SIZE (1536)
1039
74dff282
JB
1040/* Framebuffer compression for GM45+ */
1041#define DPFC_CB_BASE 0x3200
1042#define DPFC_CONTROL 0x3208
1043#define DPFC_CTL_EN (1<<31)
1044#define DPFC_CTL_PLANEA (0<<30)
1045#define DPFC_CTL_PLANEB (1<<30)
abe959c7 1046#define IVB_DPFC_CTL_PLANE_SHIFT (29)
74dff282 1047#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1048#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1049#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1050#define DPFC_SR_EN (1<<10)
1051#define DPFC_CTL_LIMIT_1X (0<<6)
1052#define DPFC_CTL_LIMIT_2X (1<<6)
1053#define DPFC_CTL_LIMIT_4X (2<<6)
1054#define DPFC_RECOMP_CTL 0x320c
1055#define DPFC_RECOMP_STALL_EN (1<<27)
1056#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1057#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1058#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1059#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1060#define DPFC_STATUS 0x3210
1061#define DPFC_INVAL_SEG_SHIFT (16)
1062#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1063#define DPFC_COMP_SEG_SHIFT (0)
1064#define DPFC_COMP_SEG_MASK (0x000003ff)
1065#define DPFC_STATUS2 0x3214
1066#define DPFC_FENCE_YOFF 0x3218
1067#define DPFC_CHICKEN 0x3224
1068#define DPFC_HT_MODIFY (1<<31)
1069
b52eb4dc
ZY
1070/* Framebuffer compression for Ironlake */
1071#define ILK_DPFC_CB_BASE 0x43200
1072#define ILK_DPFC_CONTROL 0x43208
1073/* The bit 28-8 is reserved */
1074#define DPFC_RESERVED (0x1FFFFF00)
1075#define ILK_DPFC_RECOMP_CTL 0x4320c
1076#define ILK_DPFC_STATUS 0x43210
1077#define ILK_DPFC_FENCE_YOFF 0x43218
1078#define ILK_DPFC_CHICKEN 0x43224
1079#define ILK_FBC_RT_BASE 0x2128
1080#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1081#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1082
1083#define ILK_DISPLAY_CHICKEN1 0x42000
1084#define ILK_FBCQ_DIS (1<<22)
0206e353 1085#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1086
b52eb4dc 1087
9c04f015
YL
1088/*
1089 * Framebuffer compression for Sandybridge
1090 *
1091 * The following two registers are of type GTTMMADR
1092 */
1093#define SNB_DPFC_CTL_SA 0x100100
1094#define SNB_CPU_FENCE_ENABLE (1<<29)
1095#define DPFC_CPU_FENCE_OFFSET 0x100104
1096
abe959c7
RV
1097/* Framebuffer compression for Ivybridge */
1098#define IVB_FBC_RT_BASE 0x7020
1099
42db64ef
PZ
1100#define IPS_CTL 0x43408
1101#define IPS_ENABLE (1 << 31)
9c04f015 1102
fd3da6c9
RV
1103#define MSG_FBC_REND_STATE 0x50380
1104#define FBC_REND_NUKE (1<<2)
1105#define FBC_REND_CACHE_CLEAN (1<<1)
1106
28554164
RV
1107#define _HSW_PIPE_SLICE_CHICKEN_1_A 0x420B0
1108#define _HSW_PIPE_SLICE_CHICKEN_1_B 0x420B4
1109#define HSW_BYPASS_FBC_QUEUE (1<<22)
1110#define HSW_PIPE_SLICE_CHICKEN_1(pipe) _PIPE(pipe, + \
1111 _HSW_PIPE_SLICE_CHICKEN_1_A, + \
1112 _HSW_PIPE_SLICE_CHICKEN_1_B)
1113
585fb111
JB
1114/*
1115 * GPIO regs
1116 */
1117#define GPIOA 0x5010
1118#define GPIOB 0x5014
1119#define GPIOC 0x5018
1120#define GPIOD 0x501c
1121#define GPIOE 0x5020
1122#define GPIOF 0x5024
1123#define GPIOG 0x5028
1124#define GPIOH 0x502c
1125# define GPIO_CLOCK_DIR_MASK (1 << 0)
1126# define GPIO_CLOCK_DIR_IN (0 << 1)
1127# define GPIO_CLOCK_DIR_OUT (1 << 1)
1128# define GPIO_CLOCK_VAL_MASK (1 << 2)
1129# define GPIO_CLOCK_VAL_OUT (1 << 3)
1130# define GPIO_CLOCK_VAL_IN (1 << 4)
1131# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1132# define GPIO_DATA_DIR_MASK (1 << 8)
1133# define GPIO_DATA_DIR_IN (0 << 9)
1134# define GPIO_DATA_DIR_OUT (1 << 9)
1135# define GPIO_DATA_VAL_MASK (1 << 10)
1136# define GPIO_DATA_VAL_OUT (1 << 11)
1137# define GPIO_DATA_VAL_IN (1 << 12)
1138# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1139
f899fc64
CW
1140#define GMBUS0 0x5100 /* clock/port select */
1141#define GMBUS_RATE_100KHZ (0<<8)
1142#define GMBUS_RATE_50KHZ (1<<8)
1143#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1144#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1145#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1146#define GMBUS_PORT_DISABLED 0
1147#define GMBUS_PORT_SSC 1
1148#define GMBUS_PORT_VGADDC 2
1149#define GMBUS_PORT_PANEL 3
1150#define GMBUS_PORT_DPC 4 /* HDMIC */
1151#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1152#define GMBUS_PORT_DPD 6 /* HDMID */
1153#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1154#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1155#define GMBUS1 0x5104 /* command/status */
1156#define GMBUS_SW_CLR_INT (1<<31)
1157#define GMBUS_SW_RDY (1<<30)
1158#define GMBUS_ENT (1<<29) /* enable timeout */
1159#define GMBUS_CYCLE_NONE (0<<25)
1160#define GMBUS_CYCLE_WAIT (1<<25)
1161#define GMBUS_CYCLE_INDEX (2<<25)
1162#define GMBUS_CYCLE_STOP (4<<25)
1163#define GMBUS_BYTE_COUNT_SHIFT 16
1164#define GMBUS_SLAVE_INDEX_SHIFT 8
1165#define GMBUS_SLAVE_ADDR_SHIFT 1
1166#define GMBUS_SLAVE_READ (1<<0)
1167#define GMBUS_SLAVE_WRITE (0<<0)
1168#define GMBUS2 0x5108 /* status */
1169#define GMBUS_INUSE (1<<15)
1170#define GMBUS_HW_WAIT_PHASE (1<<14)
1171#define GMBUS_STALL_TIMEOUT (1<<13)
1172#define GMBUS_INT (1<<12)
1173#define GMBUS_HW_RDY (1<<11)
1174#define GMBUS_SATOER (1<<10)
1175#define GMBUS_ACTIVE (1<<9)
1176#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1177#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1178#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1179#define GMBUS_NAK_EN (1<<3)
1180#define GMBUS_IDLE_EN (1<<2)
1181#define GMBUS_HW_WAIT_EN (1<<1)
1182#define GMBUS_HW_RDY_EN (1<<0)
1183#define GMBUS5 0x5120 /* byte index */
1184#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1185
585fb111
JB
1186/*
1187 * Clock control & power management
1188 */
1189
1190#define VGA0 0x6000
1191#define VGA1 0x6004
1192#define VGA_PD 0x6010
1193#define VGA0_PD_P2_DIV_4 (1 << 7)
1194#define VGA0_PD_P1_DIV_2 (1 << 5)
1195#define VGA0_PD_P1_SHIFT 0
1196#define VGA0_PD_P1_MASK (0x1f << 0)
1197#define VGA1_PD_P2_DIV_4 (1 << 15)
1198#define VGA1_PD_P1_DIV_2 (1 << 13)
1199#define VGA1_PD_P1_SHIFT 8
1200#define VGA1_PD_P1_MASK (0x1f << 8)
fc2de409
VS
1201#define _DPLL_A (dev_priv->info->display_mmio_offset + 0x6014)
1202#define _DPLL_B (dev_priv->info->display_mmio_offset + 0x6018)
9db4a9c7 1203#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111 1204#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1205#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1206#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1207#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1208#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1209#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1210#define DPLL_VGA_MODE_DIS (1 << 28)
1211#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1212#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1213#define DPLL_MODE_MASK (3 << 26)
1214#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1215#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1216#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1217#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1218#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1219#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1220#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1221#define DPLL_LOCK_VLV (1<<15)
598fac6b 1222#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1223#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
598fac6b
DV
1224#define DPLL_PORTC_READY_MASK (0xf << 4)
1225#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1226
585fb111
JB
1227#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1228/*
1229 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1230 * this field (only one bit may be set).
1231 */
1232#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1233#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1234#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1235/* i830, required in DVO non-gang */
1236#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1237#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1238#define PLL_REF_INPUT_DREFCLK (0 << 13)
1239#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1240#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1241#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1242#define PLL_REF_INPUT_MASK (3 << 13)
1243#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1244/* Ironlake */
b9055052
ZW
1245# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1246# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1247# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1248# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1249# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1250
585fb111
JB
1251/*
1252 * Parallel to Serial Load Pulse phase selection.
1253 * Selects the phase for the 10X DPLL clock for the PCIe
1254 * digital display port. The range is 4 to 13; 10 or more
1255 * is just a flip delay. The default is 6
1256 */
1257#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1258#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1259/*
1260 * SDVO multiplier for 945G/GM. Not used on 965.
1261 */
1262#define SDVO_MULTIPLIER_MASK 0x000000ff
1263#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1264#define SDVO_MULTIPLIER_SHIFT_VGA 0
fc2de409 1265#define _DPLL_A_MD (dev_priv->info->display_mmio_offset + 0x601c) /* 965+ only */
585fb111
JB
1266/*
1267 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1268 *
1269 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1270 */
1271#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1272#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1273/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1274#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1275#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1276/*
1277 * SDVO/UDI pixel multiplier.
1278 *
1279 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1280 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1281 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1282 * dummy bytes in the datastream at an increased clock rate, with both sides of
1283 * the link knowing how many bytes are fill.
1284 *
1285 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1286 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1287 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1288 * through an SDVO command.
1289 *
1290 * This register field has values of multiplication factor minus 1, with
1291 * a maximum multiplier of 5 for SDVO.
1292 */
1293#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1294#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1295/*
1296 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1297 * This best be set to the default value (3) or the CRT won't work. No,
1298 * I don't entirely understand what this does...
1299 */
1300#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1301#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
fc2de409 1302#define _DPLL_B_MD (dev_priv->info->display_mmio_offset + 0x6020) /* 965+ only */
9db4a9c7 1303#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 1304
9db4a9c7
JB
1305#define _FPA0 0x06040
1306#define _FPA1 0x06044
1307#define _FPB0 0x06048
1308#define _FPB1 0x0604c
1309#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1310#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1311#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1312#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1313#define FP_N_DIV_SHIFT 16
1314#define FP_M1_DIV_MASK 0x00003f00
1315#define FP_M1_DIV_SHIFT 8
1316#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1317#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1318#define FP_M2_DIV_SHIFT 0
1319#define DPLL_TEST 0x606c
1320#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1321#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1322#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1323#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1324#define DPLLB_TEST_N_BYPASS (1 << 19)
1325#define DPLLB_TEST_M_BYPASS (1 << 18)
1326#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1327#define DPLLA_TEST_N_BYPASS (1 << 3)
1328#define DPLLA_TEST_M_BYPASS (1 << 2)
1329#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1330#define D_STATE 0x6104
dc96e9b8 1331#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1332#define DSTATE_PLL_D3_OFF (1<<3)
1333#define DSTATE_GFX_CLOCK_GATING (1<<1)
1334#define DSTATE_DOT_CLOCK_GATING (1<<0)
d7fe0cc0 1335#define DSPCLK_GATE_D (dev_priv->info->display_mmio_offset + 0x6200)
652c393a
JB
1336# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1337# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1338# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1339# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1340# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1341# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1342# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1343# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1344# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1345# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1346# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1347# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1348# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1349# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1350# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1351# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1352# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1353# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1354# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1355# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1356# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1357# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1358# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1359# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1360# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1361# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1362# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1363# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1364/**
1365 * This bit must be set on the 830 to prevent hangs when turning off the
1366 * overlay scaler.
1367 */
1368# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1369# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1370# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1371# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1372# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1373
1374#define RENCLK_GATE_D1 0x6204
1375# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1376# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1377# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1378# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1379# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1380# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1381# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1382# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1383# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1384/** This bit must be unset on 855,865 */
1385# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1386# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1387# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1388# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1389/** This bit must be set on 855,865. */
1390# define SV_CLOCK_GATE_DISABLE (1 << 0)
1391# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1392# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1393# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1394# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1395# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1396# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1397# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1398# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1399# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1400# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1401# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1402# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1403# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1404# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1405# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1406# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1407# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1408
1409# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1410/** This bit must always be set on 965G/965GM */
1411# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1412# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1413# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1414# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1415# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1416# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1417/** This bit must always be set on 965G */
1418# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1419# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1420# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1421# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1422# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1423# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1424# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1425# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1426# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1427# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1428# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1429# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1430# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1431# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1432# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1433# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1434# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1435# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1436# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1437
1438#define RENCLK_GATE_D2 0x6208
1439#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1440#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1441#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1442#define RAMCLK_GATE_D 0x6210 /* CRL only */
1443#define DEUC 0x6214 /* CRL only */
585fb111 1444
d88b2270 1445#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1446#define FW_CSPWRDWNEN (1<<15)
1447
e0d8d59b
VS
1448#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1449
24eb2d59
CML
1450#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1451#define CDCLK_FREQ_SHIFT 4
1452#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1453#define CZCLK_FREQ_MASK 0xf
1454#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1455
585fb111
JB
1456/*
1457 * Palette regs
1458 */
1459
4b059985
VS
1460#define _PALETTE_A (dev_priv->info->display_mmio_offset + 0xa000)
1461#define _PALETTE_B (dev_priv->info->display_mmio_offset + 0xa800)
9db4a9c7 1462#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1463
673a394b
EA
1464/* MCH MMIO space */
1465
1466/*
1467 * MCHBAR mirror.
1468 *
1469 * This mirrors the MCHBAR MMIO space whose location is determined by
1470 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1471 * every way. It is not accessible from the CP register read instructions.
1472 *
515b2392
PZ
1473 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1474 * just read.
673a394b
EA
1475 */
1476#define MCHBAR_MIRROR_BASE 0x10000
1477
1398261a
YL
1478#define MCHBAR_MIRROR_BASE_SNB 0x140000
1479
3ebecd07 1480/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1481#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1482
673a394b
EA
1483/** 915-945 and GM965 MCH register controlling DRAM channel access */
1484#define DCC 0x10200
1485#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1486#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1487#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1488#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1489#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1490#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1491
95534263
LP
1492/** Pineview MCH register contains DDR3 setting */
1493#define CSHRDDR3CTL 0x101a8
1494#define CSHRDDR3CTL_DDR3 (1 << 2)
1495
673a394b
EA
1496/** 965 MCH register controlling DRAM channel configuration */
1497#define C0DRB3 0x10206
1498#define C1DRB3 0x10606
1499
f691e2f4
DV
1500/** snb MCH registers for reading the DRAM channel configuration */
1501#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1502#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1503#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1504#define MAD_DIMM_ECC_MASK (0x3 << 24)
1505#define MAD_DIMM_ECC_OFF (0x0 << 24)
1506#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1507#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1508#define MAD_DIMM_ECC_ON (0x3 << 24)
1509#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1510#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1511#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1512#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1513#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1514#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1515#define MAD_DIMM_A_SELECT (0x1 << 16)
1516/* DIMM sizes are in multiples of 256mb. */
1517#define MAD_DIMM_B_SIZE_SHIFT 8
1518#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1519#define MAD_DIMM_A_SIZE_SHIFT 0
1520#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1521
1d7aaa0c
DV
1522/** snb MCH registers for priority tuning */
1523#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1524#define MCH_SSKPD_WM0_MASK 0x3f
1525#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1526
ec013e7f
JB
1527#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1528
b11248df
KP
1529/* Clocking configuration register */
1530#define CLKCFG 0x10c00
7662c8bd 1531#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1532#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1533#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1534#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1535#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1536#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1537/* Note, below two are guess */
b11248df 1538#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1539#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1540#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1541#define CLKCFG_MEM_533 (1 << 4)
1542#define CLKCFG_MEM_667 (2 << 4)
1543#define CLKCFG_MEM_800 (3 << 4)
1544#define CLKCFG_MEM_MASK (7 << 4)
1545
ea056c14
JB
1546#define TSC1 0x11001
1547#define TSE (1<<0)
7648fa99
JB
1548#define TR1 0x11006
1549#define TSFS 0x11020
1550#define TSFS_SLOPE_MASK 0x0000ff00
1551#define TSFS_SLOPE_SHIFT 8
1552#define TSFS_INTR_MASK 0x000000ff
1553
f97108d1
JB
1554#define CRSTANDVID 0x11100
1555#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1556#define PXVFREQ_PX_MASK 0x7f000000
1557#define PXVFREQ_PX_SHIFT 24
1558#define VIDFREQ_BASE 0x11110
1559#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1560#define VIDFREQ2 0x11114
1561#define VIDFREQ3 0x11118
1562#define VIDFREQ4 0x1111c
1563#define VIDFREQ_P0_MASK 0x1f000000
1564#define VIDFREQ_P0_SHIFT 24
1565#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1566#define VIDFREQ_P0_CSCLK_SHIFT 20
1567#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1568#define VIDFREQ_P0_CRCLK_SHIFT 16
1569#define VIDFREQ_P1_MASK 0x00001f00
1570#define VIDFREQ_P1_SHIFT 8
1571#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1572#define VIDFREQ_P1_CSCLK_SHIFT 4
1573#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1574#define INTTOEXT_BASE_ILK 0x11300
1575#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1576#define INTTOEXT_MAP3_SHIFT 24
1577#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1578#define INTTOEXT_MAP2_SHIFT 16
1579#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1580#define INTTOEXT_MAP1_SHIFT 8
1581#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1582#define INTTOEXT_MAP0_SHIFT 0
1583#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1584#define MEMSWCTL 0x11170 /* Ironlake only */
1585#define MEMCTL_CMD_MASK 0xe000
1586#define MEMCTL_CMD_SHIFT 13
1587#define MEMCTL_CMD_RCLK_OFF 0
1588#define MEMCTL_CMD_RCLK_ON 1
1589#define MEMCTL_CMD_CHFREQ 2
1590#define MEMCTL_CMD_CHVID 3
1591#define MEMCTL_CMD_VMMOFF 4
1592#define MEMCTL_CMD_VMMON 5
1593#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1594 when command complete */
1595#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1596#define MEMCTL_FREQ_SHIFT 8
1597#define MEMCTL_SFCAVM (1<<7)
1598#define MEMCTL_TGT_VID_MASK 0x007f
1599#define MEMIHYST 0x1117c
1600#define MEMINTREN 0x11180 /* 16 bits */
1601#define MEMINT_RSEXIT_EN (1<<8)
1602#define MEMINT_CX_SUPR_EN (1<<7)
1603#define MEMINT_CONT_BUSY_EN (1<<6)
1604#define MEMINT_AVG_BUSY_EN (1<<5)
1605#define MEMINT_EVAL_CHG_EN (1<<4)
1606#define MEMINT_MON_IDLE_EN (1<<3)
1607#define MEMINT_UP_EVAL_EN (1<<2)
1608#define MEMINT_DOWN_EVAL_EN (1<<1)
1609#define MEMINT_SW_CMD_EN (1<<0)
1610#define MEMINTRSTR 0x11182 /* 16 bits */
1611#define MEM_RSEXIT_MASK 0xc000
1612#define MEM_RSEXIT_SHIFT 14
1613#define MEM_CONT_BUSY_MASK 0x3000
1614#define MEM_CONT_BUSY_SHIFT 12
1615#define MEM_AVG_BUSY_MASK 0x0c00
1616#define MEM_AVG_BUSY_SHIFT 10
1617#define MEM_EVAL_CHG_MASK 0x0300
1618#define MEM_EVAL_BUSY_SHIFT 8
1619#define MEM_MON_IDLE_MASK 0x00c0
1620#define MEM_MON_IDLE_SHIFT 6
1621#define MEM_UP_EVAL_MASK 0x0030
1622#define MEM_UP_EVAL_SHIFT 4
1623#define MEM_DOWN_EVAL_MASK 0x000c
1624#define MEM_DOWN_EVAL_SHIFT 2
1625#define MEM_SW_CMD_MASK 0x0003
1626#define MEM_INT_STEER_GFX 0
1627#define MEM_INT_STEER_CMR 1
1628#define MEM_INT_STEER_SMI 2
1629#define MEM_INT_STEER_SCI 3
1630#define MEMINTRSTS 0x11184
1631#define MEMINT_RSEXIT (1<<7)
1632#define MEMINT_CONT_BUSY (1<<6)
1633#define MEMINT_AVG_BUSY (1<<5)
1634#define MEMINT_EVAL_CHG (1<<4)
1635#define MEMINT_MON_IDLE (1<<3)
1636#define MEMINT_UP_EVAL (1<<2)
1637#define MEMINT_DOWN_EVAL (1<<1)
1638#define MEMINT_SW_CMD (1<<0)
1639#define MEMMODECTL 0x11190
1640#define MEMMODE_BOOST_EN (1<<31)
1641#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1642#define MEMMODE_BOOST_FREQ_SHIFT 24
1643#define MEMMODE_IDLE_MODE_MASK 0x00030000
1644#define MEMMODE_IDLE_MODE_SHIFT 16
1645#define MEMMODE_IDLE_MODE_EVAL 0
1646#define MEMMODE_IDLE_MODE_CONT 1
1647#define MEMMODE_HWIDLE_EN (1<<15)
1648#define MEMMODE_SWMODE_EN (1<<14)
1649#define MEMMODE_RCLK_GATE (1<<13)
1650#define MEMMODE_HW_UPDATE (1<<12)
1651#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1652#define MEMMODE_FSTART_SHIFT 8
1653#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1654#define MEMMODE_FMAX_SHIFT 4
1655#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1656#define RCBMAXAVG 0x1119c
1657#define MEMSWCTL2 0x1119e /* Cantiga only */
1658#define SWMEMCMD_RENDER_OFF (0 << 13)
1659#define SWMEMCMD_RENDER_ON (1 << 13)
1660#define SWMEMCMD_SWFREQ (2 << 13)
1661#define SWMEMCMD_TARVID (3 << 13)
1662#define SWMEMCMD_VRM_OFF (4 << 13)
1663#define SWMEMCMD_VRM_ON (5 << 13)
1664#define CMDSTS (1<<12)
1665#define SFCAVM (1<<11)
1666#define SWFREQ_MASK 0x0380 /* P0-7 */
1667#define SWFREQ_SHIFT 7
1668#define TARVID_MASK 0x001f
1669#define MEMSTAT_CTG 0x111a0
1670#define RCBMINAVG 0x111a0
1671#define RCUPEI 0x111b0
1672#define RCDNEI 0x111b4
88271da3
JB
1673#define RSTDBYCTL 0x111b8
1674#define RS1EN (1<<31)
1675#define RS2EN (1<<30)
1676#define RS3EN (1<<29)
1677#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1678#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1679#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1680#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1681#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1682#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1683#define RSX_STATUS_MASK (7<<20)
1684#define RSX_STATUS_ON (0<<20)
1685#define RSX_STATUS_RC1 (1<<20)
1686#define RSX_STATUS_RC1E (2<<20)
1687#define RSX_STATUS_RS1 (3<<20)
1688#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1689#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1690#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1691#define RSX_STATUS_RSVD2 (7<<20)
1692#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1693#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1694#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1695#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1696#define RS1CONTSAV_MASK (3<<14)
1697#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1698#define RS1CONTSAV_RSVD (1<<14)
1699#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1700#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1701#define NORMSLEXLAT_MASK (3<<12)
1702#define SLOW_RS123 (0<<12)
1703#define SLOW_RS23 (1<<12)
1704#define SLOW_RS3 (2<<12)
1705#define NORMAL_RS123 (3<<12)
1706#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1707#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1708#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1709#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1710#define RS_CSTATE_MASK (3<<4)
1711#define RS_CSTATE_C367_RS1 (0<<4)
1712#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1713#define RS_CSTATE_RSVD (2<<4)
1714#define RS_CSTATE_C367_RS2 (3<<4)
1715#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1716#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1717#define VIDCTL 0x111c0
1718#define VIDSTS 0x111c8
1719#define VIDSTART 0x111cc /* 8 bits */
1720#define MEMSTAT_ILK 0x111f8
1721#define MEMSTAT_VID_MASK 0x7f00
1722#define MEMSTAT_VID_SHIFT 8
1723#define MEMSTAT_PSTATE_MASK 0x00f8
1724#define MEMSTAT_PSTATE_SHIFT 3
1725#define MEMSTAT_MON_ACTV (1<<2)
1726#define MEMSTAT_SRC_CTL_MASK 0x0003
1727#define MEMSTAT_SRC_CTL_CORE 0
1728#define MEMSTAT_SRC_CTL_TRB 1
1729#define MEMSTAT_SRC_CTL_THM 2
1730#define MEMSTAT_SRC_CTL_STDBY 3
1731#define RCPREVBSYTUPAVG 0x113b8
1732#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1733#define PMMISC 0x11214
1734#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1735#define SDEW 0x1124c
1736#define CSIEW0 0x11250
1737#define CSIEW1 0x11254
1738#define CSIEW2 0x11258
1739#define PEW 0x1125c
1740#define DEW 0x11270
1741#define MCHAFE 0x112c0
1742#define CSIEC 0x112e0
1743#define DMIEC 0x112e4
1744#define DDREC 0x112e8
1745#define PEG0EC 0x112ec
1746#define PEG1EC 0x112f0
1747#define GFXEC 0x112f4
1748#define RPPREVBSYTUPAVG 0x113b8
1749#define RPPREVBSYTDNAVG 0x113bc
1750#define ECR 0x11600
1751#define ECR_GPFE (1<<31)
1752#define ECR_IMONE (1<<30)
1753#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1754#define OGW0 0x11608
1755#define OGW1 0x1160c
1756#define EG0 0x11610
1757#define EG1 0x11614
1758#define EG2 0x11618
1759#define EG3 0x1161c
1760#define EG4 0x11620
1761#define EG5 0x11624
1762#define EG6 0x11628
1763#define EG7 0x1162c
1764#define PXW 0x11664
1765#define PXWL 0x11680
1766#define LCFUSE02 0x116c0
1767#define LCFUSE_HIV_MASK 0x000000ff
1768#define CSIPLL0 0x12c10
1769#define DDRMPLL1 0X12c20
7d57382e
EA
1770#define PEG_BAND_GAP_DATA 0x14d68
1771
c4de7b0f
CW
1772#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1773#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1774#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1775
153b4b95
BW
1776#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1777#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1778#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 1779
aa40d6bb
ZN
1780/*
1781 * Logical Context regs
1782 */
1783#define CCID 0x2180
1784#define CCID_EN (1<<0)
e8016055
VS
1785/*
1786 * Notes on SNB/IVB/VLV context size:
1787 * - Power context is saved elsewhere (LLC or stolen)
1788 * - Ring/execlist context is saved on SNB, not on IVB
1789 * - Extended context size already includes render context size
1790 * - We always need to follow the extended context size.
1791 * SNB BSpec has comments indicating that we should use the
1792 * render context size instead if execlists are disabled, but
1793 * based on empirical testing that's just nonsense.
1794 * - Pipelined/VF state is saved on SNB/IVB respectively
1795 * - GT1 size just indicates how much of render context
1796 * doesn't need saving on GT1
1797 */
fe1cc68f
BW
1798#define CXT_SIZE 0x21a0
1799#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1800#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1801#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1802#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1803#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 1804#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
1805 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1806 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 1807#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
1808#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1809#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
1810#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1811#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1812#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1813#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 1814#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 1815 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
1816/* Haswell does have the CXT_SIZE register however it does not appear to be
1817 * valid. Now, docs explain in dwords what is in the context object. The full
1818 * size is 70720 bytes, however, the power context and execlist context will
1819 * never be saved (power context is stored elsewhere, and execlists don't work
1820 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1821 */
1822#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
fe1cc68f 1823
e454a05d
JB
1824#define VLV_CLK_CTL2 0x101104
1825#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1826
585fb111
JB
1827/*
1828 * Overlay regs
1829 */
1830
1831#define OVADD 0x30000
1832#define DOVSTA 0x30008
1833#define OC_BUF (0x3<<20)
1834#define OGAMC5 0x30010
1835#define OGAMC4 0x30014
1836#define OGAMC3 0x30018
1837#define OGAMC2 0x3001c
1838#define OGAMC1 0x30020
1839#define OGAMC0 0x30024
1840
1841/*
1842 * Display engine regs
1843 */
1844
8bf1e9f1
SH
1845/* Pipe A CRC regs */
1846#define _PIPE_CRC_CTL_A (dev_priv->info->display_mmio_offset + 0x60050)
1847#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 1848/* ivb+ source selection */
8bf1e9f1
SH
1849#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1850#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1851#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 1852/* ilk+ source selection */
5a6b5c84
DV
1853#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
1854#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
1855#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
1856/* embedded DP port on the north display block, reserved on ivb */
1857#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
1858#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
1859/* vlv source selection */
1860#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
1861#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
1862#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
1863/* with DP port the pipe source is invalid */
1864#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
1865#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
1866#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
1867/* gen3+ source selection */
1868#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
1869#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
1870#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
1871/* with DP/TV port the pipe source is invalid */
1872#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
1873#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
1874#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
1875#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
1876#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
1877/* gen2 doesn't have source selection bits */
52f843f6 1878#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 1879
5a6b5c84
DV
1880#define _PIPE_CRC_RES_1_A_IVB 0x60064
1881#define _PIPE_CRC_RES_2_A_IVB 0x60068
1882#define _PIPE_CRC_RES_3_A_IVB 0x6006c
1883#define _PIPE_CRC_RES_4_A_IVB 0x60070
1884#define _PIPE_CRC_RES_5_A_IVB 0x60074
1885
0b5c5ed0
DV
1886#define _PIPE_CRC_RES_RED_A (dev_priv->info->display_mmio_offset + 0x60060)
1887#define _PIPE_CRC_RES_GREEN_A (dev_priv->info->display_mmio_offset + 0x60064)
1888#define _PIPE_CRC_RES_BLUE_A (dev_priv->info->display_mmio_offset + 0x60068)
1889#define _PIPE_CRC_RES_RES1_A_I915 (dev_priv->info->display_mmio_offset + 0x6006c)
1890#define _PIPE_CRC_RES_RES2_A_G4X (dev_priv->info->display_mmio_offset + 0x60080)
8bf1e9f1
SH
1891
1892/* Pipe B CRC regs */
5a6b5c84
DV
1893#define _PIPE_CRC_RES_1_B_IVB 0x61064
1894#define _PIPE_CRC_RES_2_B_IVB 0x61068
1895#define _PIPE_CRC_RES_3_B_IVB 0x6106c
1896#define _PIPE_CRC_RES_4_B_IVB 0x61070
1897#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 1898
b073aeaa 1899#define PIPE_CRC_CTL(pipe) _PIPE_INC(pipe, _PIPE_CRC_CTL_A, 0x01000)
8bf1e9f1
SH
1900#define PIPE_CRC_RES_1_IVB(pipe) \
1901 _PIPE(pipe, _PIPE_CRC_RES_1_A_IVB, _PIPE_CRC_RES_1_B_IVB)
1902#define PIPE_CRC_RES_2_IVB(pipe) \
1903 _PIPE(pipe, _PIPE_CRC_RES_2_A_IVB, _PIPE_CRC_RES_2_B_IVB)
1904#define PIPE_CRC_RES_3_IVB(pipe) \
1905 _PIPE(pipe, _PIPE_CRC_RES_3_A_IVB, _PIPE_CRC_RES_3_B_IVB)
1906#define PIPE_CRC_RES_4_IVB(pipe) \
1907 _PIPE(pipe, _PIPE_CRC_RES_4_A_IVB, _PIPE_CRC_RES_4_B_IVB)
1908#define PIPE_CRC_RES_5_IVB(pipe) \
1909 _PIPE(pipe, _PIPE_CRC_RES_5_A_IVB, _PIPE_CRC_RES_5_B_IVB)
1910
0b5c5ed0
DV
1911#define PIPE_CRC_RES_RED(pipe) \
1912 _PIPE_INC(pipe, _PIPE_CRC_RES_RED_A, 0x01000)
1913#define PIPE_CRC_RES_GREEN(pipe) \
1914 _PIPE_INC(pipe, _PIPE_CRC_RES_GREEN_A, 0x01000)
1915#define PIPE_CRC_RES_BLUE(pipe) \
1916 _PIPE_INC(pipe, _PIPE_CRC_RES_BLUE_A, 0x01000)
1917#define PIPE_CRC_RES_RES1_I915(pipe) \
1918 _PIPE_INC(pipe, _PIPE_CRC_RES_RES1_A_I915, 0x01000)
1919#define PIPE_CRC_RES_RES2_G4X(pipe) \
1920 _PIPE_INC(pipe, _PIPE_CRC_RES_RES2_A_G4X, 0x01000)
5a6b5c84 1921
585fb111 1922/* Pipe A timing regs */
4e8e7eb7
VS
1923#define _HTOTAL_A (dev_priv->info->display_mmio_offset + 0x60000)
1924#define _HBLANK_A (dev_priv->info->display_mmio_offset + 0x60004)
1925#define _HSYNC_A (dev_priv->info->display_mmio_offset + 0x60008)
1926#define _VTOTAL_A (dev_priv->info->display_mmio_offset + 0x6000c)
1927#define _VBLANK_A (dev_priv->info->display_mmio_offset + 0x60010)
1928#define _VSYNC_A (dev_priv->info->display_mmio_offset + 0x60014)
1929#define _PIPEASRC (dev_priv->info->display_mmio_offset + 0x6001c)
1930#define _BCLRPAT_A (dev_priv->info->display_mmio_offset + 0x60020)
1931#define _VSYNCSHIFT_A (dev_priv->info->display_mmio_offset + 0x60028)
585fb111
JB
1932
1933/* Pipe B timing regs */
4e8e7eb7
VS
1934#define _HTOTAL_B (dev_priv->info->display_mmio_offset + 0x61000)
1935#define _HBLANK_B (dev_priv->info->display_mmio_offset + 0x61004)
1936#define _HSYNC_B (dev_priv->info->display_mmio_offset + 0x61008)
1937#define _VTOTAL_B (dev_priv->info->display_mmio_offset + 0x6100c)
1938#define _VBLANK_B (dev_priv->info->display_mmio_offset + 0x61010)
1939#define _VSYNC_B (dev_priv->info->display_mmio_offset + 0x61014)
1940#define _PIPEBSRC (dev_priv->info->display_mmio_offset + 0x6101c)
1941#define _BCLRPAT_B (dev_priv->info->display_mmio_offset + 0x61020)
1942#define _VSYNCSHIFT_B (dev_priv->info->display_mmio_offset + 0x61028)
0529a0d9 1943
fe2b8f9d
PZ
1944#define HTOTAL(trans) _TRANSCODER(trans, _HTOTAL_A, _HTOTAL_B)
1945#define HBLANK(trans) _TRANSCODER(trans, _HBLANK_A, _HBLANK_B)
1946#define HSYNC(trans) _TRANSCODER(trans, _HSYNC_A, _HSYNC_B)
1947#define VTOTAL(trans) _TRANSCODER(trans, _VTOTAL_A, _VTOTAL_B)
1948#define VBLANK(trans) _TRANSCODER(trans, _VBLANK_A, _VBLANK_B)
1949#define VSYNC(trans) _TRANSCODER(trans, _VSYNC_A, _VSYNC_B)
9db4a9c7 1950#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
fe2b8f9d 1951#define VSYNCSHIFT(trans) _TRANSCODER(trans, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1952
2b28bb1b 1953/* HSW eDP PSR registers */
18b5992c
BW
1954#define EDP_PSR_BASE(dev) 0x64800
1955#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
1956#define EDP_PSR_ENABLE (1<<31)
1957#define EDP_PSR_LINK_DISABLE (0<<27)
1958#define EDP_PSR_LINK_STANDBY (1<<27)
1959#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
1960#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
1961#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
1962#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
1963#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
1964#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
1965#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
1966#define EDP_PSR_TP1_TP2_SEL (0<<11)
1967#define EDP_PSR_TP1_TP3_SEL (1<<11)
1968#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
1969#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
1970#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
1971#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
1972#define EDP_PSR_TP1_TIME_500us (0<<4)
1973#define EDP_PSR_TP1_TIME_100us (1<<4)
1974#define EDP_PSR_TP1_TIME_2500us (2<<4)
1975#define EDP_PSR_TP1_TIME_0us (3<<4)
1976#define EDP_PSR_IDLE_FRAME_SHIFT 0
1977
18b5992c
BW
1978#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
1979#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 1980#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 1981#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 1982#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
1983#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
1984#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
1985#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 1986
18b5992c 1987#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 1988#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
1989#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
1990#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
1991#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
1992#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
1993#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
1994#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
1995#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
1996#define EDP_PSR_STATUS_LINK_MASK (3<<26)
1997#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
1998#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
1999#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2000#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2001#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2002#define EDP_PSR_STATUS_COUNT_SHIFT 16
2003#define EDP_PSR_STATUS_COUNT_MASK 0xf
2004#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2005#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2006#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2007#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2008#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2009#define EDP_PSR_STATUS_IDLE_MASK 0xf
2010
18b5992c 2011#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2012#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2013
18b5992c 2014#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2015#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2016#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2017#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2018
585fb111
JB
2019/* VGA port control */
2020#define ADPA 0x61100
ebc0fd88 2021#define PCH_ADPA 0xe1100
540a8950 2022#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2023
585fb111
JB
2024#define ADPA_DAC_ENABLE (1<<31)
2025#define ADPA_DAC_DISABLE 0
2026#define ADPA_PIPE_SELECT_MASK (1<<30)
2027#define ADPA_PIPE_A_SELECT 0
2028#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2029#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2030/* CPT uses bits 29:30 for pch transcoder select */
2031#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2032#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2033#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2034#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2035#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2036#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2037#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2038#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2039#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2040#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2041#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2042#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2043#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2044#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2045#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2046#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2047#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2048#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2049#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2050#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2051#define ADPA_SETS_HVPOLARITY 0
60222c0c 2052#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2053#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2054#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2055#define ADPA_HSYNC_CNTL_ENABLE 0
2056#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2057#define ADPA_VSYNC_ACTIVE_LOW 0
2058#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2059#define ADPA_HSYNC_ACTIVE_LOW 0
2060#define ADPA_DPMS_MASK (~(3<<10))
2061#define ADPA_DPMS_ON (0<<10)
2062#define ADPA_DPMS_SUSPEND (1<<10)
2063#define ADPA_DPMS_STANDBY (2<<10)
2064#define ADPA_DPMS_OFF (3<<10)
2065
939fe4d7 2066
585fb111 2067/* Hotplug control (945+ only) */
67d62c57 2068#define PORT_HOTPLUG_EN (dev_priv->info->display_mmio_offset + 0x61110)
26739f12
DV
2069#define PORTB_HOTPLUG_INT_EN (1 << 29)
2070#define PORTC_HOTPLUG_INT_EN (1 << 28)
2071#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2072#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2073#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2074#define TV_HOTPLUG_INT_EN (1 << 18)
2075#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2076#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2077 PORTC_HOTPLUG_INT_EN | \
2078 PORTD_HOTPLUG_INT_EN | \
2079 SDVOC_HOTPLUG_INT_EN | \
2080 SDVOB_HOTPLUG_INT_EN | \
2081 CRT_HOTPLUG_INT_EN)
585fb111 2082#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2083#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2084/* must use period 64 on GM45 according to docs */
2085#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2086#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2087#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2088#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2089#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2090#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2091#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2092#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2093#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2094#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2095#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2096#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2097
67d62c57 2098#define PORT_HOTPLUG_STAT (dev_priv->info->display_mmio_offset + 0x61114)
0ce99f74
DV
2099/*
2100 * HDMI/DP bits are gen4+
2101 *
2102 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2103 * Please check the detailed lore in the commit message for for experimental
2104 * evidence.
2105 */
2106#define PORTD_HOTPLUG_LIVE_STATUS (1 << 29)
26739f12 2107#define PORTC_HOTPLUG_LIVE_STATUS (1 << 28)
0ce99f74 2108#define PORTB_HOTPLUG_LIVE_STATUS (1 << 27)
26739f12
DV
2109#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2110#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2111#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2112/* CRT/TV common between gen3+ */
585fb111
JB
2113#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2114#define TV_HOTPLUG_INT_STATUS (1 << 10)
2115#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2116#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2117#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2118#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
084b612e
CW
2119/* SDVO is different across gen3/4 */
2120#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2121#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2122/*
2123 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2124 * since reality corrobates that they're the same as on gen3. But keep these
2125 * bits here (and the comment!) to help any other lost wanderers back onto the
2126 * right tracks.
2127 */
084b612e
CW
2128#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2129#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2130#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2131#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2132#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2133 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2134 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2135 PORTB_HOTPLUG_INT_STATUS | \
2136 PORTC_HOTPLUG_INT_STATUS | \
2137 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2138
2139#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2140 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2141 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2142 PORTB_HOTPLUG_INT_STATUS | \
2143 PORTC_HOTPLUG_INT_STATUS | \
2144 PORTD_HOTPLUG_INT_STATUS)
585fb111 2145
c20cd312
PZ
2146/* SDVO and HDMI port control.
2147 * The same register may be used for SDVO or HDMI */
2148#define GEN3_SDVOB 0x61140
2149#define GEN3_SDVOC 0x61160
2150#define GEN4_HDMIB GEN3_SDVOB
2151#define GEN4_HDMIC GEN3_SDVOC
2152#define PCH_SDVOB 0xe1140
2153#define PCH_HDMIB PCH_SDVOB
2154#define PCH_HDMIC 0xe1150
2155#define PCH_HDMID 0xe1160
2156
84093603
DV
2157#define PORT_DFT_I9XX 0x61150
2158#define DC_BALANCE_RESET (1 << 25)
2159#define PORT_DFT2_G4X 0x61154
2160#define DC_BALANCE_RESET_VLV (1 << 31)
2161#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2162#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2163#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2164
c20cd312
PZ
2165/* Gen 3 SDVO bits: */
2166#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2167#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2168#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2169#define SDVO_PIPE_B_SELECT (1 << 30)
2170#define SDVO_STALL_SELECT (1 << 29)
2171#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2172/**
2173 * 915G/GM SDVO pixel multiplier.
585fb111 2174 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2175 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2176 */
c20cd312 2177#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2178#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2179#define SDVO_PHASE_SELECT_MASK (15 << 19)
2180#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2181#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2182#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2183#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2184#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2185#define SDVO_DETECTED (1 << 2)
585fb111 2186/* Bits to be preserved when writing */
c20cd312
PZ
2187#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2188 SDVO_INTERRUPT_ENABLE)
2189#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2190
2191/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2192#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2193#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2194#define SDVO_ENCODING_SDVO (0 << 10)
2195#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2196#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2197#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2198#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2199#define SDVO_AUDIO_ENABLE (1 << 6)
2200/* VSYNC/HSYNC bits new with 965, default is to be set */
2201#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2202#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2203
2204/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2205#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2206#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2207
2208/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2209#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2210#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2211
585fb111
JB
2212
2213/* DVO port control */
2214#define DVOA 0x61120
2215#define DVOB 0x61140
2216#define DVOC 0x61160
2217#define DVO_ENABLE (1 << 31)
2218#define DVO_PIPE_B_SELECT (1 << 30)
2219#define DVO_PIPE_STALL_UNUSED (0 << 28)
2220#define DVO_PIPE_STALL (1 << 28)
2221#define DVO_PIPE_STALL_TV (2 << 28)
2222#define DVO_PIPE_STALL_MASK (3 << 28)
2223#define DVO_USE_VGA_SYNC (1 << 15)
2224#define DVO_DATA_ORDER_I740 (0 << 14)
2225#define DVO_DATA_ORDER_FP (1 << 14)
2226#define DVO_VSYNC_DISABLE (1 << 11)
2227#define DVO_HSYNC_DISABLE (1 << 10)
2228#define DVO_VSYNC_TRISTATE (1 << 9)
2229#define DVO_HSYNC_TRISTATE (1 << 8)
2230#define DVO_BORDER_ENABLE (1 << 7)
2231#define DVO_DATA_ORDER_GBRG (1 << 6)
2232#define DVO_DATA_ORDER_RGGB (0 << 6)
2233#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2234#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2235#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2236#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2237#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2238#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2239#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2240#define DVO_PRESERVE_MASK (0x7<<24)
2241#define DVOA_SRCDIM 0x61124
2242#define DVOB_SRCDIM 0x61144
2243#define DVOC_SRCDIM 0x61164
2244#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2245#define DVO_SRCDIM_VERTICAL_SHIFT 0
2246
2247/* LVDS port control */
2248#define LVDS 0x61180
2249/*
2250 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2251 * the DPLL semantics change when the LVDS is assigned to that pipe.
2252 */
2253#define LVDS_PORT_EN (1 << 31)
2254/* Selects pipe B for LVDS data. Must be set on pre-965. */
2255#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2256#define LVDS_PIPE_MASK (1 << 30)
1519b995 2257#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2258/* LVDS dithering flag on 965/g4x platform */
2259#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2260/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2261#define LVDS_VSYNC_POLARITY (1 << 21)
2262#define LVDS_HSYNC_POLARITY (1 << 20)
2263
a3e17eb8
ZY
2264/* Enable border for unscaled (or aspect-scaled) display */
2265#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2266/*
2267 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2268 * pixel.
2269 */
2270#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2271#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2272#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2273/*
2274 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2275 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2276 * on.
2277 */
2278#define LVDS_A3_POWER_MASK (3 << 6)
2279#define LVDS_A3_POWER_DOWN (0 << 6)
2280#define LVDS_A3_POWER_UP (3 << 6)
2281/*
2282 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2283 * is set.
2284 */
2285#define LVDS_CLKB_POWER_MASK (3 << 4)
2286#define LVDS_CLKB_POWER_DOWN (0 << 4)
2287#define LVDS_CLKB_POWER_UP (3 << 4)
2288/*
2289 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2290 * setting for whether we are in dual-channel mode. The B3 pair will
2291 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2292 */
2293#define LVDS_B0B3_POWER_MASK (3 << 2)
2294#define LVDS_B0B3_POWER_DOWN (0 << 2)
2295#define LVDS_B0B3_POWER_UP (3 << 2)
2296
3c17fe4b
DH
2297/* Video Data Island Packet control */
2298#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2299/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2300 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2301 * of the infoframe structure specified by CEA-861. */
2302#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2303#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2304#define VIDEO_DIP_CTL 0x61170
2da8af54 2305/* Pre HSW: */
3c17fe4b
DH
2306#define VIDEO_DIP_ENABLE (1 << 31)
2307#define VIDEO_DIP_PORT_B (1 << 29)
2308#define VIDEO_DIP_PORT_C (2 << 29)
4e89ee17 2309#define VIDEO_DIP_PORT_D (3 << 29)
3e6e6395 2310#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2311#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2312#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2313#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2314#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2315#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2316#define VIDEO_DIP_SELECT_AVI (0 << 19)
2317#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2318#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2319#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2320#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2321#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2322#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2323#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2324/* HSW and later: */
0dd87d20
PZ
2325#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2326#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2327#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2328#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2329#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2330#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2331
585fb111
JB
2332/* Panel power sequencing */
2333#define PP_STATUS 0x61200
2334#define PP_ON (1 << 31)
2335/*
2336 * Indicates that all dependencies of the panel are on:
2337 *
2338 * - PLL enabled
2339 * - pipe enabled
2340 * - LVDS/DVOB/DVOC on
2341 */
2342#define PP_READY (1 << 30)
2343#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2344#define PP_SEQUENCE_POWER_UP (1 << 28)
2345#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2346#define PP_SEQUENCE_MASK (3 << 28)
2347#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2348#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2349#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2350#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2351#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2352#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2353#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2354#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2355#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2356#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2357#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2358#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2359#define PP_CONTROL 0x61204
2360#define POWER_TARGET_ON (1 << 0)
2361#define PP_ON_DELAYS 0x61208
2362#define PP_OFF_DELAYS 0x6120c
2363#define PP_DIVISOR 0x61210
2364
2365/* Panel fitting */
7e470abf 2366#define PFIT_CONTROL (dev_priv->info->display_mmio_offset + 0x61230)
585fb111
JB
2367#define PFIT_ENABLE (1 << 31)
2368#define PFIT_PIPE_MASK (3 << 29)
2369#define PFIT_PIPE_SHIFT 29
2370#define VERT_INTERP_DISABLE (0 << 10)
2371#define VERT_INTERP_BILINEAR (1 << 10)
2372#define VERT_INTERP_MASK (3 << 10)
2373#define VERT_AUTO_SCALE (1 << 9)
2374#define HORIZ_INTERP_DISABLE (0 << 6)
2375#define HORIZ_INTERP_BILINEAR (1 << 6)
2376#define HORIZ_INTERP_MASK (3 << 6)
2377#define HORIZ_AUTO_SCALE (1 << 5)
2378#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2379#define PFIT_FILTER_FUZZY (0 << 24)
2380#define PFIT_SCALING_AUTO (0 << 26)
2381#define PFIT_SCALING_PROGRAMMED (1 << 26)
2382#define PFIT_SCALING_PILLAR (2 << 26)
2383#define PFIT_SCALING_LETTER (3 << 26)
7e470abf 2384#define PFIT_PGM_RATIOS (dev_priv->info->display_mmio_offset + 0x61234)
3fbe18d6
ZY
2385/* Pre-965 */
2386#define PFIT_VERT_SCALE_SHIFT 20
2387#define PFIT_VERT_SCALE_MASK 0xfff00000
2388#define PFIT_HORIZ_SCALE_SHIFT 4
2389#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2390/* 965+ */
2391#define PFIT_VERT_SCALE_SHIFT_965 16
2392#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2393#define PFIT_HORIZ_SCALE_SHIFT_965 0
2394#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2395
7e470abf 2396#define PFIT_AUTO_RATIOS (dev_priv->info->display_mmio_offset + 0x61238)
585fb111
JB
2397
2398/* Backlight control */
12569ad6 2399#define BLC_PWM_CTL2 (dev_priv->info->display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2400#define BLM_PWM_ENABLE (1 << 31)
2401#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2402#define BLM_PIPE_SELECT (1 << 29)
2403#define BLM_PIPE_SELECT_IVB (3 << 29)
2404#define BLM_PIPE_A (0 << 29)
2405#define BLM_PIPE_B (1 << 29)
2406#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2407#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2408#define BLM_TRANSCODER_B BLM_PIPE_B
2409#define BLM_TRANSCODER_C BLM_PIPE_C
2410#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2411#define BLM_PIPE(pipe) ((pipe) << 29)
2412#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2413#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2414#define BLM_PHASE_IN_ENABLE (1 << 25)
2415#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2416#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2417#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2418#define BLM_PHASE_IN_COUNT_SHIFT (8)
2419#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2420#define BLM_PHASE_IN_INCR_SHIFT (0)
2421#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
12569ad6 2422#define BLC_PWM_CTL (dev_priv->info->display_mmio_offset + 0x61254)
ba3820ad
TI
2423/*
2424 * This is the most significant 15 bits of the number of backlight cycles in a
2425 * complete cycle of the modulated backlight control.
2426 *
2427 * The actual value is this field multiplied by two.
2428 */
7cf41601
DV
2429#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2430#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2431#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2432/*
2433 * This is the number of cycles out of the backlight modulation cycle for which
2434 * the backlight is on.
2435 *
2436 * This field must be no greater than the number of cycles in the complete
2437 * backlight modulation cycle.
2438 */
2439#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2440#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2441#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2442#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2443
12569ad6 2444#define BLC_HIST_CTL (dev_priv->info->display_mmio_offset + 0x61260)
0eb96d6e 2445
7cf41601
DV
2446/* New registers for PCH-split platforms. Safe where new bits show up, the
2447 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2448#define BLC_PWM_CPU_CTL2 0x48250
2449#define BLC_PWM_CPU_CTL 0x48254
2450
be256dc7
PZ
2451#define HSW_BLC_PWM2_CTL 0x48350
2452
7cf41601
DV
2453/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2454 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2455#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2456#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2457#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2458#define BLM_PCH_POLARITY (1 << 29)
2459#define BLC_PWM_PCH_CTL2 0xc8254
2460
be256dc7
PZ
2461#define UTIL_PIN_CTL 0x48400
2462#define UTIL_PIN_ENABLE (1 << 31)
2463
2464#define PCH_GTC_CTL 0xe7000
2465#define PCH_GTC_ENABLE (1 << 31)
2466
585fb111
JB
2467/* TV port control */
2468#define TV_CTL 0x68000
2469/** Enables the TV encoder */
2470# define TV_ENC_ENABLE (1 << 31)
2471/** Sources the TV encoder input from pipe B instead of A. */
2472# define TV_ENC_PIPEB_SELECT (1 << 30)
2473/** Outputs composite video (DAC A only) */
2474# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2475/** Outputs SVideo video (DAC B/C) */
2476# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2477/** Outputs Component video (DAC A/B/C) */
2478# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2479/** Outputs Composite and SVideo (DAC A/B/C) */
2480# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2481# define TV_TRILEVEL_SYNC (1 << 21)
2482/** Enables slow sync generation (945GM only) */
2483# define TV_SLOW_SYNC (1 << 20)
2484/** Selects 4x oversampling for 480i and 576p */
2485# define TV_OVERSAMPLE_4X (0 << 18)
2486/** Selects 2x oversampling for 720p and 1080i */
2487# define TV_OVERSAMPLE_2X (1 << 18)
2488/** Selects no oversampling for 1080p */
2489# define TV_OVERSAMPLE_NONE (2 << 18)
2490/** Selects 8x oversampling */
2491# define TV_OVERSAMPLE_8X (3 << 18)
2492/** Selects progressive mode rather than interlaced */
2493# define TV_PROGRESSIVE (1 << 17)
2494/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2495# define TV_PAL_BURST (1 << 16)
2496/** Field for setting delay of Y compared to C */
2497# define TV_YC_SKEW_MASK (7 << 12)
2498/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2499# define TV_ENC_SDP_FIX (1 << 11)
2500/**
2501 * Enables a fix for the 915GM only.
2502 *
2503 * Not sure what it does.
2504 */
2505# define TV_ENC_C0_FIX (1 << 10)
2506/** Bits that must be preserved by software */
d2d9f232 2507# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2508# define TV_FUSE_STATE_MASK (3 << 4)
2509/** Read-only state that reports all features enabled */
2510# define TV_FUSE_STATE_ENABLED (0 << 4)
2511/** Read-only state that reports that Macrovision is disabled in hardware*/
2512# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2513/** Read-only state that reports that TV-out is disabled in hardware. */
2514# define TV_FUSE_STATE_DISABLED (2 << 4)
2515/** Normal operation */
2516# define TV_TEST_MODE_NORMAL (0 << 0)
2517/** Encoder test pattern 1 - combo pattern */
2518# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2519/** Encoder test pattern 2 - full screen vertical 75% color bars */
2520# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2521/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2522# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2523/** Encoder test pattern 4 - random noise */
2524# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2525/** Encoder test pattern 5 - linear color ramps */
2526# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2527/**
2528 * This test mode forces the DACs to 50% of full output.
2529 *
2530 * This is used for load detection in combination with TVDAC_SENSE_MASK
2531 */
2532# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2533# define TV_TEST_MODE_MASK (7 << 0)
2534
2535#define TV_DAC 0x68004
b8ed2a4f 2536# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2537/**
2538 * Reports that DAC state change logic has reported change (RO).
2539 *
2540 * This gets cleared when TV_DAC_STATE_EN is cleared
2541*/
2542# define TVDAC_STATE_CHG (1 << 31)
2543# define TVDAC_SENSE_MASK (7 << 28)
2544/** Reports that DAC A voltage is above the detect threshold */
2545# define TVDAC_A_SENSE (1 << 30)
2546/** Reports that DAC B voltage is above the detect threshold */
2547# define TVDAC_B_SENSE (1 << 29)
2548/** Reports that DAC C voltage is above the detect threshold */
2549# define TVDAC_C_SENSE (1 << 28)
2550/**
2551 * Enables DAC state detection logic, for load-based TV detection.
2552 *
2553 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2554 * to off, for load detection to work.
2555 */
2556# define TVDAC_STATE_CHG_EN (1 << 27)
2557/** Sets the DAC A sense value to high */
2558# define TVDAC_A_SENSE_CTL (1 << 26)
2559/** Sets the DAC B sense value to high */
2560# define TVDAC_B_SENSE_CTL (1 << 25)
2561/** Sets the DAC C sense value to high */
2562# define TVDAC_C_SENSE_CTL (1 << 24)
2563/** Overrides the ENC_ENABLE and DAC voltage levels */
2564# define DAC_CTL_OVERRIDE (1 << 7)
2565/** Sets the slew rate. Must be preserved in software */
2566# define ENC_TVDAC_SLEW_FAST (1 << 6)
2567# define DAC_A_1_3_V (0 << 4)
2568# define DAC_A_1_1_V (1 << 4)
2569# define DAC_A_0_7_V (2 << 4)
cb66c692 2570# define DAC_A_MASK (3 << 4)
585fb111
JB
2571# define DAC_B_1_3_V (0 << 2)
2572# define DAC_B_1_1_V (1 << 2)
2573# define DAC_B_0_7_V (2 << 2)
cb66c692 2574# define DAC_B_MASK (3 << 2)
585fb111
JB
2575# define DAC_C_1_3_V (0 << 0)
2576# define DAC_C_1_1_V (1 << 0)
2577# define DAC_C_0_7_V (2 << 0)
cb66c692 2578# define DAC_C_MASK (3 << 0)
585fb111
JB
2579
2580/**
2581 * CSC coefficients are stored in a floating point format with 9 bits of
2582 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2583 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2584 * -1 (0x3) being the only legal negative value.
2585 */
2586#define TV_CSC_Y 0x68010
2587# define TV_RY_MASK 0x07ff0000
2588# define TV_RY_SHIFT 16
2589# define TV_GY_MASK 0x00000fff
2590# define TV_GY_SHIFT 0
2591
2592#define TV_CSC_Y2 0x68014
2593# define TV_BY_MASK 0x07ff0000
2594# define TV_BY_SHIFT 16
2595/**
2596 * Y attenuation for component video.
2597 *
2598 * Stored in 1.9 fixed point.
2599 */
2600# define TV_AY_MASK 0x000003ff
2601# define TV_AY_SHIFT 0
2602
2603#define TV_CSC_U 0x68018
2604# define TV_RU_MASK 0x07ff0000
2605# define TV_RU_SHIFT 16
2606# define TV_GU_MASK 0x000007ff
2607# define TV_GU_SHIFT 0
2608
2609#define TV_CSC_U2 0x6801c
2610# define TV_BU_MASK 0x07ff0000
2611# define TV_BU_SHIFT 16
2612/**
2613 * U attenuation for component video.
2614 *
2615 * Stored in 1.9 fixed point.
2616 */
2617# define TV_AU_MASK 0x000003ff
2618# define TV_AU_SHIFT 0
2619
2620#define TV_CSC_V 0x68020
2621# define TV_RV_MASK 0x0fff0000
2622# define TV_RV_SHIFT 16
2623# define TV_GV_MASK 0x000007ff
2624# define TV_GV_SHIFT 0
2625
2626#define TV_CSC_V2 0x68024
2627# define TV_BV_MASK 0x07ff0000
2628# define TV_BV_SHIFT 16
2629/**
2630 * V attenuation for component video.
2631 *
2632 * Stored in 1.9 fixed point.
2633 */
2634# define TV_AV_MASK 0x000007ff
2635# define TV_AV_SHIFT 0
2636
2637#define TV_CLR_KNOBS 0x68028
2638/** 2s-complement brightness adjustment */
2639# define TV_BRIGHTNESS_MASK 0xff000000
2640# define TV_BRIGHTNESS_SHIFT 24
2641/** Contrast adjustment, as a 2.6 unsigned floating point number */
2642# define TV_CONTRAST_MASK 0x00ff0000
2643# define TV_CONTRAST_SHIFT 16
2644/** Saturation adjustment, as a 2.6 unsigned floating point number */
2645# define TV_SATURATION_MASK 0x0000ff00
2646# define TV_SATURATION_SHIFT 8
2647/** Hue adjustment, as an integer phase angle in degrees */
2648# define TV_HUE_MASK 0x000000ff
2649# define TV_HUE_SHIFT 0
2650
2651#define TV_CLR_LEVEL 0x6802c
2652/** Controls the DAC level for black */
2653# define TV_BLACK_LEVEL_MASK 0x01ff0000
2654# define TV_BLACK_LEVEL_SHIFT 16
2655/** Controls the DAC level for blanking */
2656# define TV_BLANK_LEVEL_MASK 0x000001ff
2657# define TV_BLANK_LEVEL_SHIFT 0
2658
2659#define TV_H_CTL_1 0x68030
2660/** Number of pixels in the hsync. */
2661# define TV_HSYNC_END_MASK 0x1fff0000
2662# define TV_HSYNC_END_SHIFT 16
2663/** Total number of pixels minus one in the line (display and blanking). */
2664# define TV_HTOTAL_MASK 0x00001fff
2665# define TV_HTOTAL_SHIFT 0
2666
2667#define TV_H_CTL_2 0x68034
2668/** Enables the colorburst (needed for non-component color) */
2669# define TV_BURST_ENA (1 << 31)
2670/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2671# define TV_HBURST_START_SHIFT 16
2672# define TV_HBURST_START_MASK 0x1fff0000
2673/** Length of the colorburst */
2674# define TV_HBURST_LEN_SHIFT 0
2675# define TV_HBURST_LEN_MASK 0x0001fff
2676
2677#define TV_H_CTL_3 0x68038
2678/** End of hblank, measured in pixels minus one from start of hsync */
2679# define TV_HBLANK_END_SHIFT 16
2680# define TV_HBLANK_END_MASK 0x1fff0000
2681/** Start of hblank, measured in pixels minus one from start of hsync */
2682# define TV_HBLANK_START_SHIFT 0
2683# define TV_HBLANK_START_MASK 0x0001fff
2684
2685#define TV_V_CTL_1 0x6803c
2686/** XXX */
2687# define TV_NBR_END_SHIFT 16
2688# define TV_NBR_END_MASK 0x07ff0000
2689/** XXX */
2690# define TV_VI_END_F1_SHIFT 8
2691# define TV_VI_END_F1_MASK 0x00003f00
2692/** XXX */
2693# define TV_VI_END_F2_SHIFT 0
2694# define TV_VI_END_F2_MASK 0x0000003f
2695
2696#define TV_V_CTL_2 0x68040
2697/** Length of vsync, in half lines */
2698# define TV_VSYNC_LEN_MASK 0x07ff0000
2699# define TV_VSYNC_LEN_SHIFT 16
2700/** Offset of the start of vsync in field 1, measured in one less than the
2701 * number of half lines.
2702 */
2703# define TV_VSYNC_START_F1_MASK 0x00007f00
2704# define TV_VSYNC_START_F1_SHIFT 8
2705/**
2706 * Offset of the start of vsync in field 2, measured in one less than the
2707 * number of half lines.
2708 */
2709# define TV_VSYNC_START_F2_MASK 0x0000007f
2710# define TV_VSYNC_START_F2_SHIFT 0
2711
2712#define TV_V_CTL_3 0x68044
2713/** Enables generation of the equalization signal */
2714# define TV_EQUAL_ENA (1 << 31)
2715/** Length of vsync, in half lines */
2716# define TV_VEQ_LEN_MASK 0x007f0000
2717# define TV_VEQ_LEN_SHIFT 16
2718/** Offset of the start of equalization in field 1, measured in one less than
2719 * the number of half lines.
2720 */
2721# define TV_VEQ_START_F1_MASK 0x0007f00
2722# define TV_VEQ_START_F1_SHIFT 8
2723/**
2724 * Offset of the start of equalization in field 2, measured in one less than
2725 * the number of half lines.
2726 */
2727# define TV_VEQ_START_F2_MASK 0x000007f
2728# define TV_VEQ_START_F2_SHIFT 0
2729
2730#define TV_V_CTL_4 0x68048
2731/**
2732 * Offset to start of vertical colorburst, measured in one less than the
2733 * number of lines from vertical start.
2734 */
2735# define TV_VBURST_START_F1_MASK 0x003f0000
2736# define TV_VBURST_START_F1_SHIFT 16
2737/**
2738 * Offset to the end of vertical colorburst, measured in one less than the
2739 * number of lines from the start of NBR.
2740 */
2741# define TV_VBURST_END_F1_MASK 0x000000ff
2742# define TV_VBURST_END_F1_SHIFT 0
2743
2744#define TV_V_CTL_5 0x6804c
2745/**
2746 * Offset to start of vertical colorburst, measured in one less than the
2747 * number of lines from vertical start.
2748 */
2749# define TV_VBURST_START_F2_MASK 0x003f0000
2750# define TV_VBURST_START_F2_SHIFT 16
2751/**
2752 * Offset to the end of vertical colorburst, measured in one less than the
2753 * number of lines from the start of NBR.
2754 */
2755# define TV_VBURST_END_F2_MASK 0x000000ff
2756# define TV_VBURST_END_F2_SHIFT 0
2757
2758#define TV_V_CTL_6 0x68050
2759/**
2760 * Offset to start of vertical colorburst, measured in one less than the
2761 * number of lines from vertical start.
2762 */
2763# define TV_VBURST_START_F3_MASK 0x003f0000
2764# define TV_VBURST_START_F3_SHIFT 16
2765/**
2766 * Offset to the end of vertical colorburst, measured in one less than the
2767 * number of lines from the start of NBR.
2768 */
2769# define TV_VBURST_END_F3_MASK 0x000000ff
2770# define TV_VBURST_END_F3_SHIFT 0
2771
2772#define TV_V_CTL_7 0x68054
2773/**
2774 * Offset to start of vertical colorburst, measured in one less than the
2775 * number of lines from vertical start.
2776 */
2777# define TV_VBURST_START_F4_MASK 0x003f0000
2778# define TV_VBURST_START_F4_SHIFT 16
2779/**
2780 * Offset to the end of vertical colorburst, measured in one less than the
2781 * number of lines from the start of NBR.
2782 */
2783# define TV_VBURST_END_F4_MASK 0x000000ff
2784# define TV_VBURST_END_F4_SHIFT 0
2785
2786#define TV_SC_CTL_1 0x68060
2787/** Turns on the first subcarrier phase generation DDA */
2788# define TV_SC_DDA1_EN (1 << 31)
2789/** Turns on the first subcarrier phase generation DDA */
2790# define TV_SC_DDA2_EN (1 << 30)
2791/** Turns on the first subcarrier phase generation DDA */
2792# define TV_SC_DDA3_EN (1 << 29)
2793/** Sets the subcarrier DDA to reset frequency every other field */
2794# define TV_SC_RESET_EVERY_2 (0 << 24)
2795/** Sets the subcarrier DDA to reset frequency every fourth field */
2796# define TV_SC_RESET_EVERY_4 (1 << 24)
2797/** Sets the subcarrier DDA to reset frequency every eighth field */
2798# define TV_SC_RESET_EVERY_8 (2 << 24)
2799/** Sets the subcarrier DDA to never reset the frequency */
2800# define TV_SC_RESET_NEVER (3 << 24)
2801/** Sets the peak amplitude of the colorburst.*/
2802# define TV_BURST_LEVEL_MASK 0x00ff0000
2803# define TV_BURST_LEVEL_SHIFT 16
2804/** Sets the increment of the first subcarrier phase generation DDA */
2805# define TV_SCDDA1_INC_MASK 0x00000fff
2806# define TV_SCDDA1_INC_SHIFT 0
2807
2808#define TV_SC_CTL_2 0x68064
2809/** Sets the rollover for the second subcarrier phase generation DDA */
2810# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2811# define TV_SCDDA2_SIZE_SHIFT 16
2812/** Sets the increent of the second subcarrier phase generation DDA */
2813# define TV_SCDDA2_INC_MASK 0x00007fff
2814# define TV_SCDDA2_INC_SHIFT 0
2815
2816#define TV_SC_CTL_3 0x68068
2817/** Sets the rollover for the third subcarrier phase generation DDA */
2818# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2819# define TV_SCDDA3_SIZE_SHIFT 16
2820/** Sets the increent of the third subcarrier phase generation DDA */
2821# define TV_SCDDA3_INC_MASK 0x00007fff
2822# define TV_SCDDA3_INC_SHIFT 0
2823
2824#define TV_WIN_POS 0x68070
2825/** X coordinate of the display from the start of horizontal active */
2826# define TV_XPOS_MASK 0x1fff0000
2827# define TV_XPOS_SHIFT 16
2828/** Y coordinate of the display from the start of vertical active (NBR) */
2829# define TV_YPOS_MASK 0x00000fff
2830# define TV_YPOS_SHIFT 0
2831
2832#define TV_WIN_SIZE 0x68074
2833/** Horizontal size of the display window, measured in pixels*/
2834# define TV_XSIZE_MASK 0x1fff0000
2835# define TV_XSIZE_SHIFT 16
2836/**
2837 * Vertical size of the display window, measured in pixels.
2838 *
2839 * Must be even for interlaced modes.
2840 */
2841# define TV_YSIZE_MASK 0x00000fff
2842# define TV_YSIZE_SHIFT 0
2843
2844#define TV_FILTER_CTL_1 0x68080
2845/**
2846 * Enables automatic scaling calculation.
2847 *
2848 * If set, the rest of the registers are ignored, and the calculated values can
2849 * be read back from the register.
2850 */
2851# define TV_AUTO_SCALE (1 << 31)
2852/**
2853 * Disables the vertical filter.
2854 *
2855 * This is required on modes more than 1024 pixels wide */
2856# define TV_V_FILTER_BYPASS (1 << 29)
2857/** Enables adaptive vertical filtering */
2858# define TV_VADAPT (1 << 28)
2859# define TV_VADAPT_MODE_MASK (3 << 26)
2860/** Selects the least adaptive vertical filtering mode */
2861# define TV_VADAPT_MODE_LEAST (0 << 26)
2862/** Selects the moderately adaptive vertical filtering mode */
2863# define TV_VADAPT_MODE_MODERATE (1 << 26)
2864/** Selects the most adaptive vertical filtering mode */
2865# define TV_VADAPT_MODE_MOST (3 << 26)
2866/**
2867 * Sets the horizontal scaling factor.
2868 *
2869 * This should be the fractional part of the horizontal scaling factor divided
2870 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2871 *
2872 * (src width - 1) / ((oversample * dest width) - 1)
2873 */
2874# define TV_HSCALE_FRAC_MASK 0x00003fff
2875# define TV_HSCALE_FRAC_SHIFT 0
2876
2877#define TV_FILTER_CTL_2 0x68084
2878/**
2879 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2880 *
2881 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2882 */
2883# define TV_VSCALE_INT_MASK 0x00038000
2884# define TV_VSCALE_INT_SHIFT 15
2885/**
2886 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2887 *
2888 * \sa TV_VSCALE_INT_MASK
2889 */
2890# define TV_VSCALE_FRAC_MASK 0x00007fff
2891# define TV_VSCALE_FRAC_SHIFT 0
2892
2893#define TV_FILTER_CTL_3 0x68088
2894/**
2895 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2896 *
2897 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2898 *
2899 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2900 */
2901# define TV_VSCALE_IP_INT_MASK 0x00038000
2902# define TV_VSCALE_IP_INT_SHIFT 15
2903/**
2904 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2905 *
2906 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2907 *
2908 * \sa TV_VSCALE_IP_INT_MASK
2909 */
2910# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2911# define TV_VSCALE_IP_FRAC_SHIFT 0
2912
2913#define TV_CC_CONTROL 0x68090
2914# define TV_CC_ENABLE (1 << 31)
2915/**
2916 * Specifies which field to send the CC data in.
2917 *
2918 * CC data is usually sent in field 0.
2919 */
2920# define TV_CC_FID_MASK (1 << 27)
2921# define TV_CC_FID_SHIFT 27
2922/** Sets the horizontal position of the CC data. Usually 135. */
2923# define TV_CC_HOFF_MASK 0x03ff0000
2924# define TV_CC_HOFF_SHIFT 16
2925/** Sets the vertical position of the CC data. Usually 21 */
2926# define TV_CC_LINE_MASK 0x0000003f
2927# define TV_CC_LINE_SHIFT 0
2928
2929#define TV_CC_DATA 0x68094
2930# define TV_CC_RDY (1 << 31)
2931/** Second word of CC data to be transmitted. */
2932# define TV_CC_DATA_2_MASK 0x007f0000
2933# define TV_CC_DATA_2_SHIFT 16
2934/** First word of CC data to be transmitted. */
2935# define TV_CC_DATA_1_MASK 0x0000007f
2936# define TV_CC_DATA_1_SHIFT 0
2937
2938#define TV_H_LUMA_0 0x68100
2939#define TV_H_LUMA_59 0x681ec
2940#define TV_H_CHROMA_0 0x68200
2941#define TV_H_CHROMA_59 0x682ec
2942#define TV_V_LUMA_0 0x68300
2943#define TV_V_LUMA_42 0x683a8
2944#define TV_V_CHROMA_0 0x68400
2945#define TV_V_CHROMA_42 0x684a8
2946
040d87f1 2947/* Display Port */
32f9d658 2948#define DP_A 0x64000 /* eDP */
040d87f1
KP
2949#define DP_B 0x64100
2950#define DP_C 0x64200
2951#define DP_D 0x64300
2952
2953#define DP_PORT_EN (1 << 31)
2954#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2955#define DP_PIPE_MASK (1 << 30)
2956
040d87f1
KP
2957/* Link training mode - select a suitable mode for each stage */
2958#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2959#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2960#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2961#define DP_LINK_TRAIN_OFF (3 << 28)
2962#define DP_LINK_TRAIN_MASK (3 << 28)
2963#define DP_LINK_TRAIN_SHIFT 28
2964
8db9d77b
ZW
2965/* CPT Link training mode */
2966#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2967#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2968#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2969#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2970#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2971#define DP_LINK_TRAIN_SHIFT_CPT 8
2972
040d87f1
KP
2973/* Signal voltages. These are mostly controlled by the other end */
2974#define DP_VOLTAGE_0_4 (0 << 25)
2975#define DP_VOLTAGE_0_6 (1 << 25)
2976#define DP_VOLTAGE_0_8 (2 << 25)
2977#define DP_VOLTAGE_1_2 (3 << 25)
2978#define DP_VOLTAGE_MASK (7 << 25)
2979#define DP_VOLTAGE_SHIFT 25
2980
2981/* Signal pre-emphasis levels, like voltages, the other end tells us what
2982 * they want
2983 */
2984#define DP_PRE_EMPHASIS_0 (0 << 22)
2985#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2986#define DP_PRE_EMPHASIS_6 (2 << 22)
2987#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2988#define DP_PRE_EMPHASIS_MASK (7 << 22)
2989#define DP_PRE_EMPHASIS_SHIFT 22
2990
2991/* How many wires to use. I guess 3 was too hard */
17aa6be9 2992#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
2993#define DP_PORT_WIDTH_MASK (7 << 19)
2994
2995/* Mystic DPCD version 1.1 special mode */
2996#define DP_ENHANCED_FRAMING (1 << 18)
2997
32f9d658
ZW
2998/* eDP */
2999#define DP_PLL_FREQ_270MHZ (0 << 16)
3000#define DP_PLL_FREQ_160MHZ (1 << 16)
3001#define DP_PLL_FREQ_MASK (3 << 16)
3002
040d87f1
KP
3003/** locked once port is enabled */
3004#define DP_PORT_REVERSAL (1 << 15)
3005
32f9d658
ZW
3006/* eDP */
3007#define DP_PLL_ENABLE (1 << 14)
3008
040d87f1
KP
3009/** sends the clock on lane 15 of the PEG for debug */
3010#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3011
3012#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3013#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
3014
3015/** limit RGB values to avoid confusing TVs */
3016#define DP_COLOR_RANGE_16_235 (1 << 8)
3017
3018/** Turn on the audio link */
3019#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3020
3021/** vs and hs sync polarity */
3022#define DP_SYNC_VS_HIGH (1 << 4)
3023#define DP_SYNC_HS_HIGH (1 << 3)
3024
3025/** A fantasy */
3026#define DP_DETECTED (1 << 2)
3027
3028/** The aux channel provides a way to talk to the
3029 * signal sink for DDC etc. Max packet size supported
3030 * is 20 bytes in each direction, hence the 5 fixed
3031 * data registers
3032 */
32f9d658
ZW
3033#define DPA_AUX_CH_CTL 0x64010
3034#define DPA_AUX_CH_DATA1 0x64014
3035#define DPA_AUX_CH_DATA2 0x64018
3036#define DPA_AUX_CH_DATA3 0x6401c
3037#define DPA_AUX_CH_DATA4 0x64020
3038#define DPA_AUX_CH_DATA5 0x64024
3039
040d87f1
KP
3040#define DPB_AUX_CH_CTL 0x64110
3041#define DPB_AUX_CH_DATA1 0x64114
3042#define DPB_AUX_CH_DATA2 0x64118
3043#define DPB_AUX_CH_DATA3 0x6411c
3044#define DPB_AUX_CH_DATA4 0x64120
3045#define DPB_AUX_CH_DATA5 0x64124
3046
3047#define DPC_AUX_CH_CTL 0x64210
3048#define DPC_AUX_CH_DATA1 0x64214
3049#define DPC_AUX_CH_DATA2 0x64218
3050#define DPC_AUX_CH_DATA3 0x6421c
3051#define DPC_AUX_CH_DATA4 0x64220
3052#define DPC_AUX_CH_DATA5 0x64224
3053
3054#define DPD_AUX_CH_CTL 0x64310
3055#define DPD_AUX_CH_DATA1 0x64314
3056#define DPD_AUX_CH_DATA2 0x64318
3057#define DPD_AUX_CH_DATA3 0x6431c
3058#define DPD_AUX_CH_DATA4 0x64320
3059#define DPD_AUX_CH_DATA5 0x64324
3060
3061#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3062#define DP_AUX_CH_CTL_DONE (1 << 30)
3063#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3064#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3065#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3066#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3067#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3068#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3069#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3070#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3071#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3072#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3073#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3074#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3075#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3076#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3077#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3078#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3079#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3080#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3081#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3082
3083/*
3084 * Computing GMCH M and N values for the Display Port link
3085 *
3086 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3087 *
3088 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3089 *
3090 * The GMCH value is used internally
3091 *
3092 * bytes_per_pixel is the number of bytes coming out of the plane,
3093 * which is after the LUTs, so we want the bytes for our color format.
3094 * For our current usage, this is always 3, one byte for R, G and B.
3095 */
e3b95f1e
DV
3096#define _PIPEA_DATA_M_G4X 0x70050
3097#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3098
3099/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3100#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3101#define TU_SIZE_SHIFT 25
a65851af 3102#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3103
a65851af
VS
3104#define DATA_LINK_M_N_MASK (0xffffff)
3105#define DATA_LINK_N_MAX (0x800000)
040d87f1 3106
e3b95f1e
DV
3107#define _PIPEA_DATA_N_G4X 0x70054
3108#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3109#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3110
3111/*
3112 * Computing Link M and N values for the Display Port link
3113 *
3114 * Link M / N = pixel_clock / ls_clk
3115 *
3116 * (the DP spec calls pixel_clock the 'strm_clk')
3117 *
3118 * The Link value is transmitted in the Main Stream
3119 * Attributes and VB-ID.
3120 */
3121
e3b95f1e
DV
3122#define _PIPEA_LINK_M_G4X 0x70060
3123#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3124#define PIPEA_DP_LINK_M_MASK (0xffffff)
3125
e3b95f1e
DV
3126#define _PIPEA_LINK_N_G4X 0x70064
3127#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3128#define PIPEA_DP_LINK_N_MASK (0xffffff)
3129
e3b95f1e
DV
3130#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3131#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3132#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3133#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3134
585fb111
JB
3135/* Display & cursor control */
3136
3137/* Pipe A */
0c3870ee 3138#define _PIPEADSL (dev_priv->info->display_mmio_offset + 0x70000)
837ba00f
PZ
3139#define DSL_LINEMASK_GEN2 0x00000fff
3140#define DSL_LINEMASK_GEN3 0x00001fff
0c3870ee 3141#define _PIPEACONF (dev_priv->info->display_mmio_offset + 0x70008)
5eddb70b
CW
3142#define PIPECONF_ENABLE (1<<31)
3143#define PIPECONF_DISABLE 0
3144#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3145#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3146#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3147#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3148#define PIPECONF_SINGLE_WIDE 0
3149#define PIPECONF_PIPE_UNLOCKED 0
3150#define PIPECONF_PIPE_LOCKED (1<<25)
3151#define PIPECONF_PALETTE 0
3152#define PIPECONF_GAMMA (1<<24)
585fb111 3153#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3154#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3155#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3156/* Note that pre-gen3 does not support interlaced display directly. Panel
3157 * fitting must be disabled on pre-ilk for interlaced. */
3158#define PIPECONF_PROGRESSIVE (0 << 21)
3159#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3160#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3161#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3162#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3163/* Ironlake and later have a complete new set of values for interlaced. PFIT
3164 * means panel fitter required, PF means progressive fetch, DBL means power
3165 * saving pixel doubling. */
3166#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3167#define PIPECONF_INTERLACED_ILK (3 << 21)
3168#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3169#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3170#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
652c393a 3171#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3172#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3173#define PIPECONF_BPC_MASK (0x7 << 5)
3174#define PIPECONF_8BPC (0<<5)
3175#define PIPECONF_10BPC (1<<5)
3176#define PIPECONF_6BPC (2<<5)
3177#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3178#define PIPECONF_DITHER_EN (1<<4)
3179#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3180#define PIPECONF_DITHER_TYPE_SP (0<<2)
3181#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3182#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3183#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
0c3870ee 3184#define _PIPEASTAT (dev_priv->info->display_mmio_offset + 0x70024)
585fb111 3185#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 3186#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3187#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3188#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3189#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3190#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3191#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3192#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3193#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3194#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3195#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3196#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3197#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3198#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
3199#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3200#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3201#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3202#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3203#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7 3204#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
c70af1e4 3205#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3206#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3207#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3208#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 3209#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3210#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3211#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3212#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3213#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3214#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
3215#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3216#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
3217#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3218#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3219#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3220#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3221
9db4a9c7 3222#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
702e7a56 3223#define PIPECONF(tran) _TRANSCODER(tran, _PIPEACONF, _PIPEBCONF)
9db4a9c7
JB
3224#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
3225#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
3226#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
3227#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 3228
b41fbda1 3229#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3230#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3231#define PIPEB_HLINE_INT_EN (1<<28)
3232#define PIPEB_VBLANK_INT_EN (1<<27)
3233#define SPRITED_FLIPDONE_INT_EN (1<<26)
3234#define SPRITEC_FLIPDONE_INT_EN (1<<25)
3235#define PLANEB_FLIPDONE_INT_EN (1<<24)
7983117f 3236#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3237#define PIPEA_HLINE_INT_EN (1<<20)
3238#define PIPEA_VBLANK_INT_EN (1<<19)
3239#define SPRITEB_FLIPDONE_INT_EN (1<<18)
3240#define SPRITEA_FLIPDONE_INT_EN (1<<17)
3241#define PLANEA_FLIPDONE_INT_EN (1<<16)
3242
b41fbda1 3243#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
c46ce4d7
JB
3244#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3245#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3246#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3247#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3248#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3249#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3250#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3251#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3252#define DPINVGTT_EN_MASK 0xff0000
3253#define CURSORB_INVALID_GTT_STATUS (1<<7)
3254#define CURSORA_INVALID_GTT_STATUS (1<<6)
3255#define SPRITED_INVALID_GTT_STATUS (1<<5)
3256#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3257#define PLANEB_INVALID_GTT_STATUS (1<<3)
3258#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3259#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3260#define PLANEA_INVALID_GTT_STATUS (1<<0)
3261#define DPINVGTT_STATUS_MASK 0xff
3262
585fb111
JB
3263#define DSPARB 0x70030
3264#define DSPARB_CSTART_MASK (0x7f << 7)
3265#define DSPARB_CSTART_SHIFT 7
3266#define DSPARB_BSTART_MASK (0x7f)
3267#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3268#define DSPARB_BEND_SHIFT 9 /* on 855 */
3269#define DSPARB_AEND_SHIFT 0
3270
90f7da3f 3271#define DSPFW1 (dev_priv->info->display_mmio_offset + 0x70034)
0e442c60 3272#define DSPFW_SR_SHIFT 23
0206e353 3273#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3274#define DSPFW_CURSORB_SHIFT 16
d4294342 3275#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3276#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3277#define DSPFW_PLANEB_MASK (0x7f<<8)
3278#define DSPFW_PLANEA_MASK (0x7f)
90f7da3f 3279#define DSPFW2 (dev_priv->info->display_mmio_offset + 0x70038)
0e442c60 3280#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3281#define DSPFW_CURSORA_SHIFT 8
d4294342 3282#define DSPFW_PLANEC_MASK (0x7f)
90f7da3f 3283#define DSPFW3 (dev_priv->info->display_mmio_offset + 0x7003c)
0e442c60
JB
3284#define DSPFW_HPLL_SR_EN (1<<31)
3285#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3286#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3287#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3288#define DSPFW_HPLL_CURSOR_SHIFT 16
3289#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3290#define DSPFW_HPLL_SR_MASK (0x1ff)
12569ad6
JB
3291#define DSPFW4 (dev_priv->info->display_mmio_offset + 0x70070)
3292#define DSPFW7 (dev_priv->info->display_mmio_offset + 0x7007c)
7662c8bd 3293
12a3c055
GB
3294/* drain latency register values*/
3295#define DRAIN_LATENCY_PRECISION_32 32
3296#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3297#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3298#define DDL_CURSORA_PRECISION_32 (1<<31)
3299#define DDL_CURSORA_PRECISION_16 (0<<31)
3300#define DDL_CURSORA_SHIFT 24
3301#define DDL_PLANEA_PRECISION_32 (1<<7)
3302#define DDL_PLANEA_PRECISION_16 (0<<7)
8f6d8ee9 3303#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3304#define DDL_CURSORB_PRECISION_32 (1<<31)
3305#define DDL_CURSORB_PRECISION_16 (0<<31)
3306#define DDL_CURSORB_SHIFT 24
3307#define DDL_PLANEB_PRECISION_32 (1<<7)
3308#define DDL_PLANEB_PRECISION_16 (0<<7)
3309
7662c8bd 3310/* FIFO watermark sizes etc */
0e442c60 3311#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3312#define I915_FIFO_LINE_SIZE 64
3313#define I830_FIFO_LINE_SIZE 32
0e442c60 3314
ceb04246 3315#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3316#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3317#define I965_FIFO_SIZE 512
3318#define I945_FIFO_SIZE 127
7662c8bd 3319#define I915_FIFO_SIZE 95
dff33cfc 3320#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3321#define I830_FIFO_SIZE 95
0e442c60 3322
ceb04246 3323#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3324#define G4X_MAX_WM 0x3f
7662c8bd
SL
3325#define I915_MAX_WM 0x3f
3326
f2b115e6
AJ
3327#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3328#define PINEVIEW_FIFO_LINE_SIZE 64
3329#define PINEVIEW_MAX_WM 0x1ff
3330#define PINEVIEW_DFT_WM 0x3f
3331#define PINEVIEW_DFT_HPLLOFF_WM 0
3332#define PINEVIEW_GUARD_WM 10
3333#define PINEVIEW_CURSOR_FIFO 64
3334#define PINEVIEW_CURSOR_MAX_WM 0x3f
3335#define PINEVIEW_CURSOR_DFT_WM 0
3336#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3337
ceb04246 3338#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3339#define I965_CURSOR_FIFO 64
3340#define I965_CURSOR_MAX_WM 32
3341#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3342
3343/* define the Watermark register on Ironlake */
3344#define WM0_PIPEA_ILK 0x45100
1996d624 3345#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3346#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3347#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3348#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3349#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3350
3351#define WM0_PIPEB_ILK 0x45104
d6c892df 3352#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3353#define WM1_LP_ILK 0x45108
3354#define WM1_LP_SR_EN (1<<31)
3355#define WM1_LP_LATENCY_SHIFT 24
3356#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3357#define WM1_LP_FBC_MASK (0xf<<20)
3358#define WM1_LP_FBC_SHIFT 20
1996d624 3359#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3360#define WM1_LP_SR_SHIFT 8
1996d624 3361#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3362#define WM2_LP_ILK 0x4510c
3363#define WM2_LP_EN (1<<31)
3364#define WM3_LP_ILK 0x45110
3365#define WM3_LP_EN (1<<31)
3366#define WM1S_LP_ILK 0x45120
b840d907
JB
3367#define WM2S_LP_IVB 0x45124
3368#define WM3S_LP_IVB 0x45128
dd8849c8 3369#define WM1S_LP_EN (1<<31)
7f8a8569 3370
cca32e9a
PZ
3371#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3372 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3373 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3374
7f8a8569
ZW
3375/* Memory latency timer register */
3376#define MLTR_ILK 0x11222
b79d4990
JB
3377#define MLTR_WM1_SHIFT 0
3378#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3379/* the unit of memory self-refresh latency time is 0.5us */
3380#define ILK_SRLT_MASK 0x3f
3381
3382/* define the fifo size on Ironlake */
3383#define ILK_DISPLAY_FIFO 128
3384#define ILK_DISPLAY_MAXWM 64
3385#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
3386#define ILK_CURSOR_FIFO 32
3387#define ILK_CURSOR_MAXWM 16
3388#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
3389
3390#define ILK_DISPLAY_SR_FIFO 512
3391#define ILK_DISPLAY_MAX_SRWM 0x1ff
3392#define ILK_DISPLAY_DFT_SRWM 0x3f
3393#define ILK_CURSOR_SR_FIFO 64
3394#define ILK_CURSOR_MAX_SRWM 0x3f
3395#define ILK_CURSOR_DFT_SRWM 8
3396
3397#define ILK_FIFO_LINE_SIZE 64
3398
1398261a
YL
3399/* define the WM info on Sandybridge */
3400#define SNB_DISPLAY_FIFO 128
3401#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
3402#define SNB_DISPLAY_DFTWM 8
3403#define SNB_CURSOR_FIFO 32
3404#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
3405#define SNB_CURSOR_DFTWM 8
3406
3407#define SNB_DISPLAY_SR_FIFO 512
3408#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
3409#define SNB_DISPLAY_DFT_SRWM 0x3f
3410#define SNB_CURSOR_SR_FIFO 64
3411#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
3412#define SNB_CURSOR_DFT_SRWM 8
3413
3414#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
3415
3416#define SNB_FIFO_LINE_SIZE 64
3417
3418
3419/* the address where we get all kinds of latency value */
3420#define SSKPD 0x5d10
3421#define SSKPD_WM_MASK 0x3f
3422#define SSKPD_WM0_SHIFT 0
3423#define SSKPD_WM1_SHIFT 8
3424#define SSKPD_WM2_SHIFT 16
3425#define SSKPD_WM3_SHIFT 24
3426
585fb111
JB
3427/*
3428 * The two pipe frame counter registers are not synchronized, so
3429 * reading a stable value is somewhat tricky. The following code
3430 * should work:
3431 *
3432 * do {
3433 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3434 * PIPE_FRAME_HIGH_SHIFT;
3435 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3436 * PIPE_FRAME_LOW_SHIFT);
3437 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3438 * PIPE_FRAME_HIGH_SHIFT);
3439 * } while (high1 != high2);
3440 * frame = (high1 << 8) | low1;
3441 */
25a2e2d0 3442#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3443#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3444#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3445#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3446#define PIPE_FRAME_LOW_MASK 0xff000000
3447#define PIPE_FRAME_LOW_SHIFT 24
3448#define PIPE_PIXEL_MASK 0x00ffffff
3449#define PIPE_PIXEL_SHIFT 0
9880b7a5 3450/* GM45+ just has to be different */
25a2e2d0
VS
3451#define _PIPEA_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70040)
3452#define _PIPEA_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x70044)
9db4a9c7 3453#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
3454
3455/* Cursor A & B regs */
9dc33f31 3456#define _CURACNTR (dev_priv->info->display_mmio_offset + 0x70080)
14b60391
JB
3457/* Old style CUR*CNTR flags (desktop 8xx) */
3458#define CURSOR_ENABLE 0x80000000
3459#define CURSOR_GAMMA_ENABLE 0x40000000
3460#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3461#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3462#define CURSOR_FORMAT_SHIFT 24
3463#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3464#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3465#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3466#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3467#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3468#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3469/* New style CUR*CNTR flags */
3470#define CURSOR_MODE 0x27
585fb111
JB
3471#define CURSOR_MODE_DISABLE 0x00
3472#define CURSOR_MODE_64_32B_AX 0x07
3473#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3474#define MCURSOR_PIPE_SELECT (1 << 28)
3475#define MCURSOR_PIPE_A 0x00
3476#define MCURSOR_PIPE_B (1 << 28)
585fb111 3477#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3478#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
9dc33f31
VS
3479#define _CURABASE (dev_priv->info->display_mmio_offset + 0x70084)
3480#define _CURAPOS (dev_priv->info->display_mmio_offset + 0x70088)
585fb111
JB
3481#define CURSOR_POS_MASK 0x007FF
3482#define CURSOR_POS_SIGN 0x8000
3483#define CURSOR_X_SHIFT 0
3484#define CURSOR_Y_SHIFT 16
14b60391 3485#define CURSIZE 0x700a0
9dc33f31
VS
3486#define _CURBCNTR (dev_priv->info->display_mmio_offset + 0x700c0)
3487#define _CURBBASE (dev_priv->info->display_mmio_offset + 0x700c4)
3488#define _CURBPOS (dev_priv->info->display_mmio_offset + 0x700c8)
585fb111 3489
65a21cd6
JB
3490#define _CURBCNTR_IVB 0x71080
3491#define _CURBBASE_IVB 0x71084
3492#define _CURBPOS_IVB 0x71088
3493
9db4a9c7
JB
3494#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3495#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3496#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 3497
65a21cd6
JB
3498#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3499#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3500#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3501
585fb111 3502/* Display A control */
895abf0c 3503#define _DSPACNTR (dev_priv->info->display_mmio_offset + 0x70180)
585fb111
JB
3504#define DISPLAY_PLANE_ENABLE (1<<31)
3505#define DISPLAY_PLANE_DISABLE 0
3506#define DISPPLANE_GAMMA_ENABLE (1<<30)
3507#define DISPPLANE_GAMMA_DISABLE 0
3508#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3509#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3510#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3511#define DISPPLANE_BGRA555 (0x3<<26)
3512#define DISPPLANE_BGRX555 (0x4<<26)
3513#define DISPPLANE_BGRX565 (0x5<<26)
3514#define DISPPLANE_BGRX888 (0x6<<26)
3515#define DISPPLANE_BGRA888 (0x7<<26)
3516#define DISPPLANE_RGBX101010 (0x8<<26)
3517#define DISPPLANE_RGBA101010 (0x9<<26)
3518#define DISPPLANE_BGRX101010 (0xa<<26)
3519#define DISPPLANE_RGBX161616 (0xc<<26)
3520#define DISPPLANE_RGBX888 (0xe<<26)
3521#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3522#define DISPPLANE_STEREO_ENABLE (1<<25)
3523#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3524#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3525#define DISPPLANE_SEL_PIPE_SHIFT 24
3526#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3527#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3528#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3529#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3530#define DISPPLANE_SRC_KEY_DISABLE 0
3531#define DISPPLANE_LINE_DOUBLE (1<<20)
3532#define DISPPLANE_NO_LINE_DOUBLE 0
3533#define DISPPLANE_STEREO_POLARITY_FIRST 0
3534#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3535#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3536#define DISPPLANE_TILED (1<<10)
895abf0c
VS
3537#define _DSPAADDR (dev_priv->info->display_mmio_offset + 0x70184)
3538#define _DSPASTRIDE (dev_priv->info->display_mmio_offset + 0x70188)
3539#define _DSPAPOS (dev_priv->info->display_mmio_offset + 0x7018C) /* reserved */
3540#define _DSPASIZE (dev_priv->info->display_mmio_offset + 0x70190)
3541#define _DSPASURF (dev_priv->info->display_mmio_offset + 0x7019C) /* 965+ only */
3542#define _DSPATILEOFF (dev_priv->info->display_mmio_offset + 0x701A4) /* 965+ only */
3543#define _DSPAOFFSET (dev_priv->info->display_mmio_offset + 0x701A4) /* HSW */
3544#define _DSPASURFLIVE (dev_priv->info->display_mmio_offset + 0x701AC)
9db4a9c7
JB
3545
3546#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
3547#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
3548#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
3549#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
3550#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
3551#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
3552#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
e506a0c6 3553#define DSPLINOFF(plane) DSPADDR(plane)
bc1c91eb 3554#define DSPOFFSET(plane) _PIPE(plane, _DSPAOFFSET, _DSPBOFFSET)
32ae46bf 3555#define DSPSURFLIVE(plane) _PIPE(plane, _DSPASURFLIVE, _DSPBSURFLIVE)
5eddb70b 3556
446f2545
AR
3557/* Display/Sprite base address macros */
3558#define DISP_BASEADDR_MASK (0xfffff000)
3559#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3560#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
3561#define I915_MODIFY_DISPBASE(reg, gfx_addr) \
c2c75131 3562 (I915_WRITE((reg), (gfx_addr) | I915_LO_DISPBASE(I915_READ(reg))))
446f2545 3563
585fb111 3564/* VBIOS flags */
80a75f7c
VS
3565#define SWF00 (dev_priv->info->display_mmio_offset + 0x71410)
3566#define SWF01 (dev_priv->info->display_mmio_offset + 0x71414)
3567#define SWF02 (dev_priv->info->display_mmio_offset + 0x71418)
3568#define SWF03 (dev_priv->info->display_mmio_offset + 0x7141c)
3569#define SWF04 (dev_priv->info->display_mmio_offset + 0x71420)
3570#define SWF05 (dev_priv->info->display_mmio_offset + 0x71424)
3571#define SWF06 (dev_priv->info->display_mmio_offset + 0x71428)
3572#define SWF10 (dev_priv->info->display_mmio_offset + 0x70410)
3573#define SWF11 (dev_priv->info->display_mmio_offset + 0x70414)
3574#define SWF14 (dev_priv->info->display_mmio_offset + 0x71420)
3575#define SWF30 (dev_priv->info->display_mmio_offset + 0x72414)
3576#define SWF31 (dev_priv->info->display_mmio_offset + 0x72418)
3577#define SWF32 (dev_priv->info->display_mmio_offset + 0x7241c)
585fb111
JB
3578
3579/* Pipe B */
0c3870ee
VS
3580#define _PIPEBDSL (dev_priv->info->display_mmio_offset + 0x71000)
3581#define _PIPEBCONF (dev_priv->info->display_mmio_offset + 0x71008)
3582#define _PIPEBSTAT (dev_priv->info->display_mmio_offset + 0x71024)
25a2e2d0
VS
3583#define _PIPEBFRAMEHIGH 0x71040
3584#define _PIPEBFRAMEPIXEL 0x71044
3585#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71040)
3586#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info->display_mmio_offset + 0x71044)
9880b7a5 3587
585fb111
JB
3588
3589/* Display B control */
895abf0c 3590#define _DSPBCNTR (dev_priv->info->display_mmio_offset + 0x71180)
585fb111
JB
3591#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3592#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3593#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3594#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
895abf0c
VS
3595#define _DSPBADDR (dev_priv->info->display_mmio_offset + 0x71184)
3596#define _DSPBSTRIDE (dev_priv->info->display_mmio_offset + 0x71188)
3597#define _DSPBPOS (dev_priv->info->display_mmio_offset + 0x7118C)
3598#define _DSPBSIZE (dev_priv->info->display_mmio_offset + 0x71190)
3599#define _DSPBSURF (dev_priv->info->display_mmio_offset + 0x7119C)
3600#define _DSPBTILEOFF (dev_priv->info->display_mmio_offset + 0x711A4)
3601#define _DSPBOFFSET (dev_priv->info->display_mmio_offset + 0x711A4)
3602#define _DSPBSURFLIVE (dev_priv->info->display_mmio_offset + 0x711AC)
585fb111 3603
b840d907
JB
3604/* Sprite A control */
3605#define _DVSACNTR 0x72180
3606#define DVS_ENABLE (1<<31)
3607#define DVS_GAMMA_ENABLE (1<<30)
3608#define DVS_PIXFORMAT_MASK (3<<25)
3609#define DVS_FORMAT_YUV422 (0<<25)
3610#define DVS_FORMAT_RGBX101010 (1<<25)
3611#define DVS_FORMAT_RGBX888 (2<<25)
3612#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 3613#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 3614#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 3615#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
3616#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3617#define DVS_YUV_ORDER_YUYV (0<<16)
3618#define DVS_YUV_ORDER_UYVY (1<<16)
3619#define DVS_YUV_ORDER_YVYU (2<<16)
3620#define DVS_YUV_ORDER_VYUY (3<<16)
3621#define DVS_DEST_KEY (1<<2)
3622#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3623#define DVS_TILED (1<<10)
3624#define _DVSALINOFF 0x72184
3625#define _DVSASTRIDE 0x72188
3626#define _DVSAPOS 0x7218c
3627#define _DVSASIZE 0x72190
3628#define _DVSAKEYVAL 0x72194
3629#define _DVSAKEYMSK 0x72198
3630#define _DVSASURF 0x7219c
3631#define _DVSAKEYMAXVAL 0x721a0
3632#define _DVSATILEOFF 0x721a4
3633#define _DVSASURFLIVE 0x721ac
3634#define _DVSASCALE 0x72204
3635#define DVS_SCALE_ENABLE (1<<31)
3636#define DVS_FILTER_MASK (3<<29)
3637#define DVS_FILTER_MEDIUM (0<<29)
3638#define DVS_FILTER_ENHANCING (1<<29)
3639#define DVS_FILTER_SOFTENING (2<<29)
3640#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3641#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3642#define _DVSAGAMC 0x72300
3643
3644#define _DVSBCNTR 0x73180
3645#define _DVSBLINOFF 0x73184
3646#define _DVSBSTRIDE 0x73188
3647#define _DVSBPOS 0x7318c
3648#define _DVSBSIZE 0x73190
3649#define _DVSBKEYVAL 0x73194
3650#define _DVSBKEYMSK 0x73198
3651#define _DVSBSURF 0x7319c
3652#define _DVSBKEYMAXVAL 0x731a0
3653#define _DVSBTILEOFF 0x731a4
3654#define _DVSBSURFLIVE 0x731ac
3655#define _DVSBSCALE 0x73204
3656#define _DVSBGAMC 0x73300
3657
3658#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3659#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3660#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3661#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3662#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 3663#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
3664#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3665#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3666#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
3667#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3668#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 3669#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
3670
3671#define _SPRA_CTL 0x70280
3672#define SPRITE_ENABLE (1<<31)
3673#define SPRITE_GAMMA_ENABLE (1<<30)
3674#define SPRITE_PIXFORMAT_MASK (7<<25)
3675#define SPRITE_FORMAT_YUV422 (0<<25)
3676#define SPRITE_FORMAT_RGBX101010 (1<<25)
3677#define SPRITE_FORMAT_RGBX888 (2<<25)
3678#define SPRITE_FORMAT_RGBX161616 (3<<25)
3679#define SPRITE_FORMAT_YUV444 (4<<25)
3680#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 3681#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
3682#define SPRITE_SOURCE_KEY (1<<22)
3683#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3684#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3685#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3686#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3687#define SPRITE_YUV_ORDER_YUYV (0<<16)
3688#define SPRITE_YUV_ORDER_UYVY (1<<16)
3689#define SPRITE_YUV_ORDER_YVYU (2<<16)
3690#define SPRITE_YUV_ORDER_VYUY (3<<16)
3691#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3692#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3693#define SPRITE_TILED (1<<10)
3694#define SPRITE_DEST_KEY (1<<2)
3695#define _SPRA_LINOFF 0x70284
3696#define _SPRA_STRIDE 0x70288
3697#define _SPRA_POS 0x7028c
3698#define _SPRA_SIZE 0x70290
3699#define _SPRA_KEYVAL 0x70294
3700#define _SPRA_KEYMSK 0x70298
3701#define _SPRA_SURF 0x7029c
3702#define _SPRA_KEYMAX 0x702a0
3703#define _SPRA_TILEOFF 0x702a4
c54173a8 3704#define _SPRA_OFFSET 0x702a4
32ae46bf 3705#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
3706#define _SPRA_SCALE 0x70304
3707#define SPRITE_SCALE_ENABLE (1<<31)
3708#define SPRITE_FILTER_MASK (3<<29)
3709#define SPRITE_FILTER_MEDIUM (0<<29)
3710#define SPRITE_FILTER_ENHANCING (1<<29)
3711#define SPRITE_FILTER_SOFTENING (2<<29)
3712#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3713#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3714#define _SPRA_GAMC 0x70400
3715
3716#define _SPRB_CTL 0x71280
3717#define _SPRB_LINOFF 0x71284
3718#define _SPRB_STRIDE 0x71288
3719#define _SPRB_POS 0x7128c
3720#define _SPRB_SIZE 0x71290
3721#define _SPRB_KEYVAL 0x71294
3722#define _SPRB_KEYMSK 0x71298
3723#define _SPRB_SURF 0x7129c
3724#define _SPRB_KEYMAX 0x712a0
3725#define _SPRB_TILEOFF 0x712a4
c54173a8 3726#define _SPRB_OFFSET 0x712a4
32ae46bf 3727#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
3728#define _SPRB_SCALE 0x71304
3729#define _SPRB_GAMC 0x71400
3730
3731#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3732#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3733#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3734#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3735#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3736#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3737#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3738#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3739#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3740#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 3741#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
3742#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3743#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 3744#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 3745
921c3b67 3746#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851
JB
3747#define SP_ENABLE (1<<31)
3748#define SP_GEAMMA_ENABLE (1<<30)
3749#define SP_PIXFORMAT_MASK (0xf<<26)
3750#define SP_FORMAT_YUV422 (0<<26)
3751#define SP_FORMAT_BGR565 (5<<26)
3752#define SP_FORMAT_BGRX8888 (6<<26)
3753#define SP_FORMAT_BGRA8888 (7<<26)
3754#define SP_FORMAT_RGBX1010102 (8<<26)
3755#define SP_FORMAT_RGBA1010102 (9<<26)
3756#define SP_FORMAT_RGBX8888 (0xe<<26)
3757#define SP_FORMAT_RGBA8888 (0xf<<26)
3758#define SP_SOURCE_KEY (1<<22)
3759#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3760#define SP_YUV_ORDER_YUYV (0<<16)
3761#define SP_YUV_ORDER_UYVY (1<<16)
3762#define SP_YUV_ORDER_YVYU (2<<16)
3763#define SP_YUV_ORDER_VYUY (3<<16)
3764#define SP_TILED (1<<10)
921c3b67
VS
3765#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3766#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3767#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3768#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3769#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3770#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3771#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3772#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3773#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3774#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3775#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
3776
3777#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3778#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3779#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3780#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3781#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3782#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3783#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3784#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3785#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3786#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3787#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3788#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
3789
3790#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3791#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3792#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3793#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3794#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3795#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3796#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3797#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3798#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3799#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3800#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3801#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3802
585fb111
JB
3803/* VBIOS regs */
3804#define VGACNTRL 0x71400
3805# define VGA_DISP_DISABLE (1 << 31)
3806# define VGA_2X_MODE (1 << 30)
3807# define VGA_PIPE_B_SELECT (1 << 29)
3808
766aa1c4
VS
3809#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3810
f2b115e6 3811/* Ironlake */
b9055052
ZW
3812
3813#define CPU_VGACNTRL 0x41000
3814
3815#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3816#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3817#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3818#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3819#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3820#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3821#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3822#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3823#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3824
3825/* refresh rate hardware control */
3826#define RR_HW_CTL 0x45300
3827#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3828#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3829
3830#define FDI_PLL_BIOS_0 0x46000
021357ac 3831#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3832#define FDI_PLL_BIOS_1 0x46004
3833#define FDI_PLL_BIOS_2 0x46008
3834#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3835#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3836#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3837
8956c8bb
EA
3838#define PCH_3DCGDIS0 0x46020
3839# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3840# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3841
06f37751
EA
3842#define PCH_3DCGDIS1 0x46024
3843# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3844
b9055052
ZW
3845#define FDI_PLL_FREQ_CTL 0x46030
3846#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3847#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3848#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3849
3850
aab17139 3851#define _PIPEA_DATA_M1 (dev_priv->info->display_mmio_offset + 0x60030)
5eddb70b 3852#define PIPE_DATA_M1_OFFSET 0
aab17139 3853#define _PIPEA_DATA_N1 (dev_priv->info->display_mmio_offset + 0x60034)
5eddb70b 3854#define PIPE_DATA_N1_OFFSET 0
b9055052 3855
aab17139 3856#define _PIPEA_DATA_M2 (dev_priv->info->display_mmio_offset + 0x60038)
5eddb70b 3857#define PIPE_DATA_M2_OFFSET 0
aab17139 3858#define _PIPEA_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6003c)
5eddb70b 3859#define PIPE_DATA_N2_OFFSET 0
b9055052 3860
aab17139 3861#define _PIPEA_LINK_M1 (dev_priv->info->display_mmio_offset + 0x60040)
5eddb70b 3862#define PIPE_LINK_M1_OFFSET 0
aab17139 3863#define _PIPEA_LINK_N1 (dev_priv->info->display_mmio_offset + 0x60044)
5eddb70b 3864#define PIPE_LINK_N1_OFFSET 0
b9055052 3865
aab17139 3866#define _PIPEA_LINK_M2 (dev_priv->info->display_mmio_offset + 0x60048)
5eddb70b 3867#define PIPE_LINK_M2_OFFSET 0
aab17139 3868#define _PIPEA_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6004c)
5eddb70b 3869#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3870
3871/* PIPEB timing regs are same start from 0x61000 */
3872
aab17139
VS
3873#define _PIPEB_DATA_M1 (dev_priv->info->display_mmio_offset + 0x61030)
3874#define _PIPEB_DATA_N1 (dev_priv->info->display_mmio_offset + 0x61034)
b9055052 3875
aab17139
VS
3876#define _PIPEB_DATA_M2 (dev_priv->info->display_mmio_offset + 0x61038)
3877#define _PIPEB_DATA_N2 (dev_priv->info->display_mmio_offset + 0x6103c)
b9055052 3878
aab17139
VS
3879#define _PIPEB_LINK_M1 (dev_priv->info->display_mmio_offset + 0x61040)
3880#define _PIPEB_LINK_N1 (dev_priv->info->display_mmio_offset + 0x61044)
b9055052 3881
aab17139
VS
3882#define _PIPEB_LINK_M2 (dev_priv->info->display_mmio_offset + 0x61048)
3883#define _PIPEB_LINK_N2 (dev_priv->info->display_mmio_offset + 0x6104c)
5eddb70b 3884
afe2fcf5
PZ
3885#define PIPE_DATA_M1(tran) _TRANSCODER(tran, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3886#define PIPE_DATA_N1(tran) _TRANSCODER(tran, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3887#define PIPE_DATA_M2(tran) _TRANSCODER(tran, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3888#define PIPE_DATA_N2(tran) _TRANSCODER(tran, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3889#define PIPE_LINK_M1(tran) _TRANSCODER(tran, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3890#define PIPE_LINK_N1(tran) _TRANSCODER(tran, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3891#define PIPE_LINK_M2(tran) _TRANSCODER(tran, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3892#define PIPE_LINK_N2(tran) _TRANSCODER(tran, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3893
3894/* CPU panel fitter */
9db4a9c7
JB
3895/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3896#define _PFA_CTL_1 0x68080
3897#define _PFB_CTL_1 0x68880
b9055052 3898#define PF_ENABLE (1<<31)
13888d78
PZ
3899#define PF_PIPE_SEL_MASK_IVB (3<<29)
3900#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
3901#define PF_FILTER_MASK (3<<23)
3902#define PF_FILTER_PROGRAMMED (0<<23)
3903#define PF_FILTER_MED_3x3 (1<<23)
3904#define PF_FILTER_EDGE_ENHANCE (2<<23)
3905#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3906#define _PFA_WIN_SZ 0x68074
3907#define _PFB_WIN_SZ 0x68874
3908#define _PFA_WIN_POS 0x68070
3909#define _PFB_WIN_POS 0x68870
3910#define _PFA_VSCALE 0x68084
3911#define _PFB_VSCALE 0x68884
3912#define _PFA_HSCALE 0x68090
3913#define _PFB_HSCALE 0x68890
3914
3915#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3916#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3917#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3918#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3919#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3920
3921/* legacy palette */
9db4a9c7
JB
3922#define _LGC_PALETTE_A 0x4a000
3923#define _LGC_PALETTE_B 0x4a800
3924#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 3925
42db64ef
PZ
3926#define _GAMMA_MODE_A 0x4a480
3927#define _GAMMA_MODE_B 0x4ac80
3928#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
3929#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
3930#define GAMMA_MODE_MODE_8BIT (0 << 0)
3931#define GAMMA_MODE_MODE_10BIT (1 << 0)
3932#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
3933#define GAMMA_MODE_MODE_SPLIT (3 << 0)
3934
b9055052
ZW
3935/* interrupts */
3936#define DE_MASTER_IRQ_CONTROL (1 << 31)
3937#define DE_SPRITEB_FLIP_DONE (1 << 29)
3938#define DE_SPRITEA_FLIP_DONE (1 << 28)
3939#define DE_PLANEB_FLIP_DONE (1 << 27)
3940#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 3941#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
3942#define DE_PCU_EVENT (1 << 25)
3943#define DE_GTT_FAULT (1 << 24)
3944#define DE_POISON (1 << 23)
3945#define DE_PERFORM_COUNTER (1 << 22)
3946#define DE_PCH_EVENT (1 << 21)
3947#define DE_AUX_CHANNEL_A (1 << 20)
3948#define DE_DP_A_HOTPLUG (1 << 19)
3949#define DE_GSE (1 << 18)
3950#define DE_PIPEB_VBLANK (1 << 15)
3951#define DE_PIPEB_EVEN_FIELD (1 << 14)
3952#define DE_PIPEB_ODD_FIELD (1 << 13)
3953#define DE_PIPEB_LINE_COMPARE (1 << 12)
3954#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 3955#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
3956#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3957#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 3958#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
3959#define DE_PIPEA_EVEN_FIELD (1 << 6)
3960#define DE_PIPEA_ODD_FIELD (1 << 5)
3961#define DE_PIPEA_LINE_COMPARE (1 << 4)
3962#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 3963#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 3964#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 3965#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 3966#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 3967
b1f14ad0 3968/* More Ivybridge lolz */
8664281b 3969#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
3970#define DE_GSE_IVB (1<<29)
3971#define DE_PCH_EVENT_IVB (1<<28)
3972#define DE_DP_A_HOTPLUG_IVB (1<<27)
3973#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
3974#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
3975#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
3976#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 3977#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 3978#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 3979#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
3980#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3981#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 3982#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 3983#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
3984#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
3985
7eea1ddf
JB
3986#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3987#define MASTER_INTERRUPT_ENABLE (1<<31)
3988
b9055052
ZW
3989#define DEISR 0x44000
3990#define DEIMR 0x44004
3991#define DEIIR 0x44008
3992#define DEIER 0x4400c
3993
b9055052
ZW
3994#define GTISR 0x44010
3995#define GTIMR 0x44014
3996#define GTIIR 0x44018
3997#define GTIER 0x4401c
3998
7f8a8569 3999#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4000/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4001#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4002#define ILK_DPARB_GATE (1<<22)
4003#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
4004#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
4005#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
4006#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
4007#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
4008#define ILK_HDCP_DISABLE (1<<25)
4009#define ILK_eDP_A_DISABLE (1<<24)
4010#define ILK_DESKTOP (1<<23)
231e54f6
DL
4011
4012#define ILK_DSPCLK_GATE_D 0x42020
4013#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4014#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4015#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4016#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4017#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4018
116ac8d2
EA
4019#define IVB_CHICKEN3 0x4200c
4020# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4021# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4022
90a88643
PZ
4023#define CHICKEN_PAR1_1 0x42080
4024#define FORCE_ARB_IDLE_PLANES (1 << 14)
4025
553bd149
ZW
4026#define DISP_ARB_CTL 0x45000
4027#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4028#define DISP_FBC_WM_DIS (1<<15)
88a2b2a3
BW
4029#define GEN7_MSG_CTL 0x45010
4030#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4031#define WAIT_FOR_PCH_FLR_ACK (1<<0)
553bd149 4032
e4e0c058 4033/* GEN7 chicken */
d71de14d
KG
4034#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4035# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
4036
e4e0c058
ED
4037#define GEN7_L3CNTLREG1 0xB01C
4038#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
d0cf5ead 4039#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4040
4041#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4042#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4043
61939d97
JB
4044#define GEN7_L3SQCREG4 0xb034
4045#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4046
db099c8f
ED
4047/* WaCatErrorRejectionIssue */
4048#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4049#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4050
f3fc4884
FJ
4051#define HSW_SCRATCH1 0xb038
4052#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4053
79f689aa
PZ
4054#define HSW_FUSE_STRAP 0x42014
4055#define HSW_CDCLK_LIMIT (1 << 24)
4056
b9055052
ZW
4057/* PCH */
4058
23e81d69 4059/* south display engine interrupt: IBX */
776ad806
JB
4060#define SDE_AUDIO_POWER_D (1 << 27)
4061#define SDE_AUDIO_POWER_C (1 << 26)
4062#define SDE_AUDIO_POWER_B (1 << 25)
4063#define SDE_AUDIO_POWER_SHIFT (25)
4064#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4065#define SDE_GMBUS (1 << 24)
4066#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4067#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4068#define SDE_AUDIO_HDCP_MASK (3 << 22)
4069#define SDE_AUDIO_TRANSB (1 << 21)
4070#define SDE_AUDIO_TRANSA (1 << 20)
4071#define SDE_AUDIO_TRANS_MASK (3 << 20)
4072#define SDE_POISON (1 << 19)
4073/* 18 reserved */
4074#define SDE_FDI_RXB (1 << 17)
4075#define SDE_FDI_RXA (1 << 16)
4076#define SDE_FDI_MASK (3 << 16)
4077#define SDE_AUXD (1 << 15)
4078#define SDE_AUXC (1 << 14)
4079#define SDE_AUXB (1 << 13)
4080#define SDE_AUX_MASK (7 << 13)
4081/* 12 reserved */
b9055052
ZW
4082#define SDE_CRT_HOTPLUG (1 << 11)
4083#define SDE_PORTD_HOTPLUG (1 << 10)
4084#define SDE_PORTC_HOTPLUG (1 << 9)
4085#define SDE_PORTB_HOTPLUG (1 << 8)
4086#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4087#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4088 SDE_SDVOB_HOTPLUG | \
4089 SDE_PORTB_HOTPLUG | \
4090 SDE_PORTC_HOTPLUG | \
4091 SDE_PORTD_HOTPLUG)
776ad806
JB
4092#define SDE_TRANSB_CRC_DONE (1 << 5)
4093#define SDE_TRANSB_CRC_ERR (1 << 4)
4094#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4095#define SDE_TRANSA_CRC_DONE (1 << 2)
4096#define SDE_TRANSA_CRC_ERR (1 << 1)
4097#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4098#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4099
4100/* south display engine interrupt: CPT/PPT */
4101#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4102#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4103#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4104#define SDE_AUDIO_POWER_SHIFT_CPT 29
4105#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4106#define SDE_AUXD_CPT (1 << 27)
4107#define SDE_AUXC_CPT (1 << 26)
4108#define SDE_AUXB_CPT (1 << 25)
4109#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4110#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4111#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4112#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4113#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4114#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4115#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4116 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4117 SDE_PORTD_HOTPLUG_CPT | \
4118 SDE_PORTC_HOTPLUG_CPT | \
4119 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4120#define SDE_GMBUS_CPT (1 << 17)
8664281b 4121#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4122#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4123#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4124#define SDE_FDI_RXC_CPT (1 << 8)
4125#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4126#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4127#define SDE_FDI_RXB_CPT (1 << 4)
4128#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4129#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4130#define SDE_FDI_RXA_CPT (1 << 0)
4131#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4132 SDE_AUDIO_CP_REQ_B_CPT | \
4133 SDE_AUDIO_CP_REQ_A_CPT)
4134#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4135 SDE_AUDIO_CP_CHG_B_CPT | \
4136 SDE_AUDIO_CP_CHG_A_CPT)
4137#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4138 SDE_FDI_RXB_CPT | \
4139 SDE_FDI_RXA_CPT)
b9055052
ZW
4140
4141#define SDEISR 0xc4000
4142#define SDEIMR 0xc4004
4143#define SDEIIR 0xc4008
4144#define SDEIER 0xc400c
4145
8664281b 4146#define SERR_INT 0xc4040
de032bf4 4147#define SERR_INT_POISON (1<<31)
8664281b
PZ
4148#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4149#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4150#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4151#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4152
b9055052 4153/* digital port hotplug */
7fe0b973 4154#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4155#define PORTD_HOTPLUG_ENABLE (1 << 20)
4156#define PORTD_PULSE_DURATION_2ms (0)
4157#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4158#define PORTD_PULSE_DURATION_6ms (2 << 18)
4159#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4160#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4161#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4162#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4163#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4164#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4165#define PORTC_HOTPLUG_ENABLE (1 << 12)
4166#define PORTC_PULSE_DURATION_2ms (0)
4167#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4168#define PORTC_PULSE_DURATION_6ms (2 << 10)
4169#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4170#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4171#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4172#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4173#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4174#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4175#define PORTB_HOTPLUG_ENABLE (1 << 4)
4176#define PORTB_PULSE_DURATION_2ms (0)
4177#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4178#define PORTB_PULSE_DURATION_6ms (2 << 2)
4179#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4180#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4181#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4182#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4183#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4184#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4185
4186#define PCH_GPIOA 0xc5010
4187#define PCH_GPIOB 0xc5014
4188#define PCH_GPIOC 0xc5018
4189#define PCH_GPIOD 0xc501c
4190#define PCH_GPIOE 0xc5020
4191#define PCH_GPIOF 0xc5024
4192
f0217c42
EA
4193#define PCH_GMBUS0 0xc5100
4194#define PCH_GMBUS1 0xc5104
4195#define PCH_GMBUS2 0xc5108
4196#define PCH_GMBUS3 0xc510c
4197#define PCH_GMBUS4 0xc5110
4198#define PCH_GMBUS5 0xc5120
4199
9db4a9c7
JB
4200#define _PCH_DPLL_A 0xc6014
4201#define _PCH_DPLL_B 0xc6018
e9a632a5 4202#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4203
9db4a9c7 4204#define _PCH_FPA0 0xc6040
c1858123 4205#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4206#define _PCH_FPA1 0xc6044
4207#define _PCH_FPB0 0xc6048
4208#define _PCH_FPB1 0xc604c
e9a632a5
DV
4209#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4210#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4211
4212#define PCH_DPLL_TEST 0xc606c
4213
4214#define PCH_DREF_CONTROL 0xC6200
4215#define DREF_CONTROL_MASK 0x7fc3
4216#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4217#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4218#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4219#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4220#define DREF_SSC_SOURCE_DISABLE (0<<11)
4221#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4222#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4223#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4224#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4225#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4226#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4227#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4228#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4229#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4230#define DREF_SSC4_DOWNSPREAD (0<<6)
4231#define DREF_SSC4_CENTERSPREAD (1<<6)
4232#define DREF_SSC1_DISABLE (0<<1)
4233#define DREF_SSC1_ENABLE (1<<1)
4234#define DREF_SSC4_DISABLE (0)
4235#define DREF_SSC4_ENABLE (1)
4236
4237#define PCH_RAWCLK_FREQ 0xc6204
4238#define FDL_TP1_TIMER_SHIFT 12
4239#define FDL_TP1_TIMER_MASK (3<<12)
4240#define FDL_TP2_TIMER_SHIFT 10
4241#define FDL_TP2_TIMER_MASK (3<<10)
4242#define RAWCLK_FREQ_MASK 0x3ff
4243
4244#define PCH_DPLL_TMR_CFG 0xc6208
4245
4246#define PCH_SSC4_PARMS 0xc6210
4247#define PCH_SSC4_AUX_PARMS 0xc6214
4248
8db9d77b 4249#define PCH_DPLL_SEL 0xc7000
11887397
DV
4250#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4251#define TRANS_DPLLA_SEL(pipe) 0
4252#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4253
b9055052
ZW
4254/* transcoder */
4255
275f01b2
DV
4256#define _PCH_TRANS_HTOTAL_A 0xe0000
4257#define TRANS_HTOTAL_SHIFT 16
4258#define TRANS_HACTIVE_SHIFT 0
4259#define _PCH_TRANS_HBLANK_A 0xe0004
4260#define TRANS_HBLANK_END_SHIFT 16
4261#define TRANS_HBLANK_START_SHIFT 0
4262#define _PCH_TRANS_HSYNC_A 0xe0008
4263#define TRANS_HSYNC_END_SHIFT 16
4264#define TRANS_HSYNC_START_SHIFT 0
4265#define _PCH_TRANS_VTOTAL_A 0xe000c
4266#define TRANS_VTOTAL_SHIFT 16
4267#define TRANS_VACTIVE_SHIFT 0
4268#define _PCH_TRANS_VBLANK_A 0xe0010
4269#define TRANS_VBLANK_END_SHIFT 16
4270#define TRANS_VBLANK_START_SHIFT 0
4271#define _PCH_TRANS_VSYNC_A 0xe0014
4272#define TRANS_VSYNC_END_SHIFT 16
4273#define TRANS_VSYNC_START_SHIFT 0
4274#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4275
e3b95f1e
DV
4276#define _PCH_TRANSA_DATA_M1 0xe0030
4277#define _PCH_TRANSA_DATA_N1 0xe0034
4278#define _PCH_TRANSA_DATA_M2 0xe0038
4279#define _PCH_TRANSA_DATA_N2 0xe003c
4280#define _PCH_TRANSA_LINK_M1 0xe0040
4281#define _PCH_TRANSA_LINK_N1 0xe0044
4282#define _PCH_TRANSA_LINK_M2 0xe0048
4283#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4284
b055c8f3
JB
4285/* Per-transcoder DIP controls */
4286
4287#define _VIDEO_DIP_CTL_A 0xe0200
4288#define _VIDEO_DIP_DATA_A 0xe0208
4289#define _VIDEO_DIP_GCP_A 0xe0210
4290
4291#define _VIDEO_DIP_CTL_B 0xe1200
4292#define _VIDEO_DIP_DATA_B 0xe1208
4293#define _VIDEO_DIP_GCP_B 0xe1210
4294
4295#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4296#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4297#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4298
b906487c
VS
4299#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4300#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4301#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4302
b906487c
VS
4303#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4304#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4305#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4306
4307#define VLV_TVIDEO_DIP_CTL(pipe) \
4308 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4309#define VLV_TVIDEO_DIP_DATA(pipe) \
4310 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4311#define VLV_TVIDEO_DIP_GCP(pipe) \
4312 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4313
8c5f5f7c
ED
4314/* Haswell DIP controls */
4315#define HSW_VIDEO_DIP_CTL_A 0x60200
4316#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4317#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4318#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4319#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4320#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4321#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4322#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4323#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4324#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4325#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4326#define HSW_VIDEO_DIP_GCP_A 0x60210
4327
4328#define HSW_VIDEO_DIP_CTL_B 0x61200
4329#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4330#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4331#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4332#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4333#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4334#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4335#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4336#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4337#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4338#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4339#define HSW_VIDEO_DIP_GCP_B 0x61210
4340
7d9bcebe
RV
4341#define HSW_TVIDEO_DIP_CTL(trans) \
4342 _TRANSCODER(trans, HSW_VIDEO_DIP_CTL_A, HSW_VIDEO_DIP_CTL_B)
4343#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
4344 _TRANSCODER(trans, HSW_VIDEO_DIP_AVI_DATA_A, HSW_VIDEO_DIP_AVI_DATA_B)
c8bb75af
LD
4345#define HSW_TVIDEO_DIP_VS_DATA(trans) \
4346 _TRANSCODER(trans, HSW_VIDEO_DIP_VS_DATA_A, HSW_VIDEO_DIP_VS_DATA_B)
7d9bcebe
RV
4347#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
4348 _TRANSCODER(trans, HSW_VIDEO_DIP_SPD_DATA_A, HSW_VIDEO_DIP_SPD_DATA_B)
4349#define HSW_TVIDEO_DIP_GCP(trans) \
4350 _TRANSCODER(trans, HSW_VIDEO_DIP_GCP_A, HSW_VIDEO_DIP_GCP_B)
4351#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
4352 _TRANSCODER(trans, HSW_VIDEO_DIP_VSC_DATA_A, HSW_VIDEO_DIP_VSC_DATA_B)
8c5f5f7c 4353
3f51e471
RV
4354#define HSW_STEREO_3D_CTL_A 0x70020
4355#define S3D_ENABLE (1<<31)
4356#define HSW_STEREO_3D_CTL_B 0x71020
4357
4358#define HSW_STEREO_3D_CTL(trans) \
4359 _TRANSCODER(trans, HSW_STEREO_3D_CTL_A, HSW_STEREO_3D_CTL_A)
4360
275f01b2
DV
4361#define _PCH_TRANS_HTOTAL_B 0xe1000
4362#define _PCH_TRANS_HBLANK_B 0xe1004
4363#define _PCH_TRANS_HSYNC_B 0xe1008
4364#define _PCH_TRANS_VTOTAL_B 0xe100c
4365#define _PCH_TRANS_VBLANK_B 0xe1010
4366#define _PCH_TRANS_VSYNC_B 0xe1014
4367#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4368
4369#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4370#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4371#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4372#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4373#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4374#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4375#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4376 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4377
e3b95f1e
DV
4378#define _PCH_TRANSB_DATA_M1 0xe1030
4379#define _PCH_TRANSB_DATA_N1 0xe1034
4380#define _PCH_TRANSB_DATA_M2 0xe1038
4381#define _PCH_TRANSB_DATA_N2 0xe103c
4382#define _PCH_TRANSB_LINK_M1 0xe1040
4383#define _PCH_TRANSB_LINK_N1 0xe1044
4384#define _PCH_TRANSB_LINK_M2 0xe1048
4385#define _PCH_TRANSB_LINK_N2 0xe104c
4386
4387#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4388#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4389#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4390#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4391#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4392#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4393#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4394#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4395
ab9412ba
DV
4396#define _PCH_TRANSACONF 0xf0008
4397#define _PCH_TRANSBCONF 0xf1008
4398#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4399#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4400#define TRANS_DISABLE (0<<31)
4401#define TRANS_ENABLE (1<<31)
4402#define TRANS_STATE_MASK (1<<30)
4403#define TRANS_STATE_DISABLE (0<<30)
4404#define TRANS_STATE_ENABLE (1<<30)
4405#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4406#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4407#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4408#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4409#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4410#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4411#define TRANS_INTERLACED (3<<21)
7c26e5c6 4412#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4413#define TRANS_8BPC (0<<5)
4414#define TRANS_10BPC (1<<5)
4415#define TRANS_6BPC (2<<5)
4416#define TRANS_12BPC (3<<5)
4417
ce40141f
DV
4418#define _TRANSA_CHICKEN1 0xf0060
4419#define _TRANSB_CHICKEN1 0xf1060
4420#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4421#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4422#define _TRANSA_CHICKEN2 0xf0064
4423#define _TRANSB_CHICKEN2 0xf1064
4424#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4425#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4426#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4427#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4428#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4429#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4430
291427f5
JB
4431#define SOUTH_CHICKEN1 0xc2000
4432#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4433#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4434#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4435#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4436#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4437#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4438#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4439#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4440#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4441
9db4a9c7
JB
4442#define _FDI_RXA_CHICKEN 0xc200c
4443#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4444#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4445#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4446#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4447
382b0936 4448#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 4449#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 4450#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 4451#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 4452#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4453
b9055052 4454/* CPU: FDI_TX */
9db4a9c7
JB
4455#define _FDI_TXA_CTL 0x60100
4456#define _FDI_TXB_CTL 0x61100
4457#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4458#define FDI_TX_DISABLE (0<<31)
4459#define FDI_TX_ENABLE (1<<31)
4460#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4461#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4462#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4463#define FDI_LINK_TRAIN_NONE (3<<28)
4464#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4465#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4466#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4467#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4468#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4469#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4470#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4471#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4472/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4473 SNB has different settings. */
4474/* SNB A-stepping */
4475#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4476#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4477#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4478#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4479/* SNB B-stepping */
4480#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4481#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4482#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4483#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4484#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4485#define FDI_DP_PORT_WIDTH_SHIFT 19
4486#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4487#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4488#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4489/* Ironlake: hardwired to 1 */
b9055052 4490#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4491
4492/* Ivybridge has different bits for lolz */
4493#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4494#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4495#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4496#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4497
b9055052 4498/* both Tx and Rx */
c4f9c4c2 4499#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4500#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4501#define FDI_SCRAMBLING_ENABLE (0<<7)
4502#define FDI_SCRAMBLING_DISABLE (1<<7)
4503
4504/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
4505#define _FDI_RXA_CTL 0xf000c
4506#define _FDI_RXB_CTL 0xf100c
4507#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 4508#define FDI_RX_ENABLE (1<<31)
b9055052 4509/* train, dp width same as FDI_TX */
357555c0
JB
4510#define FDI_FS_ERRC_ENABLE (1<<27)
4511#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 4512#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
4513#define FDI_8BPC (0<<16)
4514#define FDI_10BPC (1<<16)
4515#define FDI_6BPC (2<<16)
4516#define FDI_12BPC (3<<16)
3e68320e 4517#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
4518#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4519#define FDI_RX_PLL_ENABLE (1<<13)
4520#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4521#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4522#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4523#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4524#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 4525#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
4526/* CPT */
4527#define FDI_AUTO_TRAINING (1<<10)
4528#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4529#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4530#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4531#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4532#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 4533
04945641
PZ
4534#define _FDI_RXA_MISC 0xf0010
4535#define _FDI_RXB_MISC 0xf1010
4536#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4537#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4538#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4539#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4540#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4541#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4542#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4543#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4544
9db4a9c7
JB
4545#define _FDI_RXA_TUSIZE1 0xf0030
4546#define _FDI_RXA_TUSIZE2 0xf0038
4547#define _FDI_RXB_TUSIZE1 0xf1030
4548#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
4549#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4550#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
4551
4552/* FDI_RX interrupt register format */
4553#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4554#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4555#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4556#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4557#define FDI_RX_FS_CODE_ERR (1<<6)
4558#define FDI_RX_FE_CODE_ERR (1<<5)
4559#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4560#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4561#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4562#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4563#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4564
9db4a9c7
JB
4565#define _FDI_RXA_IIR 0xf0014
4566#define _FDI_RXA_IMR 0xf0018
4567#define _FDI_RXB_IIR 0xf1014
4568#define _FDI_RXB_IMR 0xf1018
4569#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4570#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
4571
4572#define FDI_PLL_CTL_1 0xfe000
4573#define FDI_PLL_CTL_2 0xfe004
4574
b9055052
ZW
4575#define PCH_LVDS 0xe1180
4576#define LVDS_DETECTED (1 << 1)
4577
98364379 4578/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
4579#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4580#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4581#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
4582#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4583#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
4584#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4585#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
4586
4587#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4588#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4589#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4590#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4591#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 4592
453c5420
JB
4593#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4594#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4595#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4596 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4597#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4598 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4599#define VLV_PIPE_PP_DIVISOR(pipe) \
4600 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4601
b9055052
ZW
4602#define PCH_PP_STATUS 0xc7200
4603#define PCH_PP_CONTROL 0xc7204
4a655f04 4604#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 4605#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
4606#define EDP_FORCE_VDD (1 << 3)
4607#define EDP_BLC_ENABLE (1 << 2)
4608#define PANEL_POWER_RESET (1 << 1)
4609#define PANEL_POWER_OFF (0 << 0)
4610#define PANEL_POWER_ON (1 << 0)
4611#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
4612#define PANEL_PORT_SELECT_MASK (3 << 30)
4613#define PANEL_PORT_SELECT_LVDS (0 << 30)
4614#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
4615#define PANEL_PORT_SELECT_DPC (2 << 30)
4616#define PANEL_PORT_SELECT_DPD (3 << 30)
4617#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4618#define PANEL_POWER_UP_DELAY_SHIFT 16
4619#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4620#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4621
b9055052 4622#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
4623#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4624#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4625#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4626#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4627
b9055052 4628#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
4629#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4630#define PP_REFERENCE_DIVIDER_SHIFT 8
4631#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4632#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 4633
5eb08b69
ZW
4634#define PCH_DP_B 0xe4100
4635#define PCH_DPB_AUX_CH_CTL 0xe4110
4636#define PCH_DPB_AUX_CH_DATA1 0xe4114
4637#define PCH_DPB_AUX_CH_DATA2 0xe4118
4638#define PCH_DPB_AUX_CH_DATA3 0xe411c
4639#define PCH_DPB_AUX_CH_DATA4 0xe4120
4640#define PCH_DPB_AUX_CH_DATA5 0xe4124
4641
4642#define PCH_DP_C 0xe4200
4643#define PCH_DPC_AUX_CH_CTL 0xe4210
4644#define PCH_DPC_AUX_CH_DATA1 0xe4214
4645#define PCH_DPC_AUX_CH_DATA2 0xe4218
4646#define PCH_DPC_AUX_CH_DATA3 0xe421c
4647#define PCH_DPC_AUX_CH_DATA4 0xe4220
4648#define PCH_DPC_AUX_CH_DATA5 0xe4224
4649
4650#define PCH_DP_D 0xe4300
4651#define PCH_DPD_AUX_CH_CTL 0xe4310
4652#define PCH_DPD_AUX_CH_DATA1 0xe4314
4653#define PCH_DPD_AUX_CH_DATA2 0xe4318
4654#define PCH_DPD_AUX_CH_DATA3 0xe431c
4655#define PCH_DPD_AUX_CH_DATA4 0xe4320
4656#define PCH_DPD_AUX_CH_DATA5 0xe4324
4657
8db9d77b
ZW
4658/* CPT */
4659#define PORT_TRANS_A_SEL_CPT 0
4660#define PORT_TRANS_B_SEL_CPT (1<<29)
4661#define PORT_TRANS_C_SEL_CPT (2<<29)
4662#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 4663#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
4664#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4665#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
8db9d77b
ZW
4666
4667#define TRANS_DP_CTL_A 0xe0300
4668#define TRANS_DP_CTL_B 0xe1300
4669#define TRANS_DP_CTL_C 0xe2300
23670b32 4670#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
4671#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4672#define TRANS_DP_PORT_SEL_B (0<<29)
4673#define TRANS_DP_PORT_SEL_C (1<<29)
4674#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 4675#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
4676#define TRANS_DP_PORT_SEL_MASK (3<<29)
4677#define TRANS_DP_AUDIO_ONLY (1<<26)
4678#define TRANS_DP_ENH_FRAMING (1<<18)
4679#define TRANS_DP_8BPC (0<<9)
4680#define TRANS_DP_10BPC (1<<9)
4681#define TRANS_DP_6BPC (2<<9)
4682#define TRANS_DP_12BPC (3<<9)
220cad3c 4683#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
4684#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4685#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4686#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4687#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 4688#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
4689
4690/* SNB eDP training params */
4691/* SNB A-stepping */
4692#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4693#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4694#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4695#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4696/* SNB B-stepping */
3c5a62b5
YL
4697#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4698#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4699#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4700#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4701#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
4702#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4703
1a2eb460
KP
4704/* IVB */
4705#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4706#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4707#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4708#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4709#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4710#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 4711#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
4712
4713/* legacy values */
4714#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4715#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4716#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4717#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4718#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4719
4720#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4721
cae5852d 4722#define FORCEWAKE 0xA18C
575155a9
JB
4723#define FORCEWAKE_VLV 0x1300b0
4724#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
4725#define FORCEWAKE_MEDIA_VLV 0x1300b8
4726#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 4727#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 4728#define FORCEWAKE_ACK 0x130090
d62b4892
JB
4729#define VLV_GTLC_WAKE_CTRL 0x130090
4730#define VLV_GTLC_PW_STATUS 0x130094
8d715f00 4731#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
4732#define FORCEWAKE_KERNEL 0x1
4733#define FORCEWAKE_USER 0x2
8d715f00
KP
4734#define FORCEWAKE_MT_ACK 0x130040
4735#define ECOBUS 0xa180
4736#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 4737
dd202c6d
BW
4738#define GTFIFODBG 0x120000
4739#define GT_FIFO_CPU_ERROR_MASK 7
4740#define GT_FIFO_OVFERR (1<<2)
4741#define GT_FIFO_IAWRERR (1<<1)
4742#define GT_FIFO_IARDERR (1<<0)
4743
91355834 4744#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 4745#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 4746
05e21cc4
BW
4747#define HSW_IDICR 0x9008
4748#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
4749#define HSW_EDRAM_PRESENT 0x120010
4750
80e829fa
DV
4751#define GEN6_UCGCTL1 0x9400
4752# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 4753# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 4754
406478dc 4755#define GEN6_UCGCTL2 0x9404
0f846f81 4756# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 4757# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 4758# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 4759# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 4760# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 4761
e3f33d46
JB
4762#define GEN7_UCGCTL4 0x940c
4763#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
4764
3b8d8d91 4765#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
4766#define GEN6_TURBO_DISABLE (1<<31)
4767#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 4768#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
4769#define GEN6_OFFSET(x) ((x)<<19)
4770#define GEN6_AGGRESSIVE_TURBO (0<<15)
4771#define GEN6_RC_VIDEO_FREQ 0xA00C
4772#define GEN6_RC_CONTROL 0xA090
4773#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
4774#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
4775#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
4776#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
4777#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
0a073b84 4778#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
4779#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
4780#define GEN6_RC_CTL_HW_ENABLE (1<<31)
4781#define GEN6_RP_DOWN_TIMEOUT 0xA010
4782#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 4783#define GEN6_RPSTAT1 0xA01C
ccab5c82 4784#define GEN6_CAGF_SHIFT 8
f82855d3 4785#define HSW_CAGF_SHIFT 7
ccab5c82 4786#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 4787#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
4788#define GEN6_RP_CONTROL 0xA024
4789#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
4790#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
4791#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
4792#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
4793#define GEN6_RP_MEDIA_HW_MODE (1<<9)
4794#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
4795#define GEN6_RP_MEDIA_IS_GFX (1<<8)
4796#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
4797#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
4798#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
4799#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 4800#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 4801#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
4802#define GEN6_RP_UP_THRESHOLD 0xA02C
4803#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
4804#define GEN6_RP_CUR_UP_EI 0xA050
4805#define GEN6_CURICONT_MASK 0xffffff
4806#define GEN6_RP_CUR_UP 0xA054
4807#define GEN6_CURBSYTAVG_MASK 0xffffff
4808#define GEN6_RP_PREV_UP 0xA058
4809#define GEN6_RP_CUR_DOWN_EI 0xA05C
4810#define GEN6_CURIAVG_MASK 0xffffff
4811#define GEN6_RP_CUR_DOWN 0xA060
4812#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
4813#define GEN6_RP_UP_EI 0xA068
4814#define GEN6_RP_DOWN_EI 0xA06C
4815#define GEN6_RP_IDLE_HYSTERSIS 0xA070
4816#define GEN6_RC_STATE 0xA094
4817#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
4818#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
4819#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
4820#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
4821#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
4822#define GEN6_RC_SLEEP 0xA0B0
4823#define GEN6_RC1e_THRESHOLD 0xA0B4
4824#define GEN6_RC6_THRESHOLD 0xA0B8
4825#define GEN6_RC6p_THRESHOLD 0xA0BC
4826#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 4827#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
4828
4829#define GEN6_PMISR 0x44020
4912d041 4830#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
4831#define GEN6_PMIIR 0x44028
4832#define GEN6_PMIER 0x4402C
4833#define GEN6_PM_MBOX_EVENT (1<<25)
4834#define GEN6_PM_THERMAL_EVENT (1<<24)
4835#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
4836#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
4837#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
4838#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
4839#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 4840#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
4841 GEN6_PM_RP_DOWN_THRESHOLD | \
4842 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 4843
cce66a28 4844#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
4845#define VLV_COUNTER_CONTROL 0x138104
4846#define VLV_COUNT_RANGE_HIGH (1<<15)
4847#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
4848#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28
BW
4849#define GEN6_GT_GFX_RC6 0x138108
4850#define GEN6_GT_GFX_RC6p 0x13810C
4851#define GEN6_GT_GFX_RC6pp 0x138110
4852
8fd26859
CW
4853#define GEN6_PCODE_MAILBOX 0x138124
4854#define GEN6_PCODE_READY (1<<31)
a6044e23 4855#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
4856#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
4857#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
4858#define GEN6_PCODE_WRITE_RC6VIDS 0x4
4859#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
4860#define GEN6_PCODE_READ_D_COMP 0x10
4861#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
4862#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
4863#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
8fd26859 4864#define GEN6_PCODE_DATA 0x138128
23b2f8bb 4865#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 4866#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 4867
4d85529d
BW
4868#define GEN6_GT_CORE_STATUS 0x138060
4869#define GEN6_CORE_CPD_STATE_MASK (7<<4)
4870#define GEN6_RCn_MASK 7
4871#define GEN6_RC0 0
4872#define GEN6_RC3 2
4873#define GEN6_RC6 3
4874#define GEN6_RC7 4
4875
e3689190
BW
4876#define GEN7_MISCCPCTL (0x9424)
4877#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
4878
4879/* IVYBRIDGE DPF */
4880#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 4881#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
4882#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
4883#define GEN7_PARITY_ERROR_VALID (1<<13)
4884#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
4885#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
4886#define GEN7_PARITY_ERROR_ROW(reg) \
4887 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
4888#define GEN7_PARITY_ERROR_BANK(reg) \
4889 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
4890#define GEN7_PARITY_ERROR_SUBBANK(reg) \
4891 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
4892#define GEN7_L3CDERRST1_ENABLE (1<<7)
4893
b9524a1e 4894#define GEN7_L3LOG_BASE 0xB070
35a85ac6 4895#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
4896#define GEN7_L3LOG_SIZE 0x80
4897
12f3382b
JB
4898#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
4899#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
4900#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4901#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
4902
8ab43976
JB
4903#define GEN7_ROW_CHICKEN2 0xe4f4
4904#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
4905#define DOP_CLOCK_GATING_DISABLE (1<<0)
4906
f3fc4884
FJ
4907#define HSW_ROW_CHICKEN3 0xe49c
4908#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
4909
f4ba9f81 4910#define G4X_AUD_VID_DID (dev_priv->info->display_mmio_offset + 0x62020)
e0dac65e
WF
4911#define INTEL_AUDIO_DEVCL 0x808629FB
4912#define INTEL_AUDIO_DEVBLC 0x80862801
4913#define INTEL_AUDIO_DEVCTG 0x80862802
4914
4915#define G4X_AUD_CNTL_ST 0x620B4
4916#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4917#define G4X_ELDV_DEVCTG (1 << 14)
4918#define G4X_ELD_ADDR (0xf << 5)
4919#define G4X_ELD_ACK (1 << 4)
4920#define G4X_HDMIW_HDMIEDID 0x6210C
4921
1202b4c6 4922#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
4923#define IBX_HDMIW_HDMIEDID_B 0xE2150
4924#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4925 IBX_HDMIW_HDMIEDID_A, \
4926 IBX_HDMIW_HDMIEDID_B)
1202b4c6 4927#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
4928#define IBX_AUD_CNTL_ST_B 0xE21B4
4929#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4930 IBX_AUD_CNTL_ST_A, \
4931 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
4932#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4933#define IBX_ELD_ADDRESS (0x1f << 5)
4934#define IBX_ELD_ACK (1 << 4)
4935#define IBX_AUD_CNTL_ST2 0xE20C0
4936#define IBX_ELD_VALIDB (1 << 0)
4937#define IBX_CP_READYB (1 << 1)
4938
4939#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
4940#define CPT_HDMIW_HDMIEDID_B 0xE5150
4941#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
4942 CPT_HDMIW_HDMIEDID_A, \
4943 CPT_HDMIW_HDMIEDID_B)
1202b4c6 4944#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
4945#define CPT_AUD_CNTL_ST_B 0xE51B4
4946#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
4947 CPT_AUD_CNTL_ST_A, \
4948 CPT_AUD_CNTL_ST_B)
1202b4c6 4949#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4950
ae662d31
EA
4951/* These are the 4 32-bit write offset registers for each stream
4952 * output buffer. It determines the offset from the
4953 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4954 */
4955#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4956
b6daa025 4957#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
4958#define IBX_AUD_CONFIG_B 0xe2100
4959#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
4960 IBX_AUD_CONFIG_A, \
4961 IBX_AUD_CONFIG_B)
b6daa025 4962#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
4963#define CPT_AUD_CONFIG_B 0xe5100
4964#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
4965 CPT_AUD_CONFIG_A, \
4966 CPT_AUD_CONFIG_B)
b6daa025
WF
4967#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4968#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4969#define AUD_CONFIG_UPPER_N_SHIFT 20
4970#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4971#define AUD_CONFIG_LOWER_N_SHIFT 4
4972#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4973#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
4974#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
4975#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
4976#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
4977#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
4978#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
4979#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
4980#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
4981#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
4982#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
4983#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
4984#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
4985#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4986
9a78b6cc
WX
4987/* HSW Audio */
4988#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
4989#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
4990#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
4991 HSW_AUD_CONFIG_A, \
4992 HSW_AUD_CONFIG_B)
4993
4994#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
4995#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
4996#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
4997 HSW_AUD_MISC_CTRL_A, \
4998 HSW_AUD_MISC_CTRL_B)
4999
5000#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5001#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5002#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5003 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5004 HSW_AUD_DIP_ELD_CTRL_ST_B)
5005
5006/* Audio Digital Converter */
5007#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5008#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5009#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5010 HSW_AUD_DIG_CNVT_1, \
5011 HSW_AUD_DIG_CNVT_2)
9b138a83 5012#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5013
5014#define HSW_AUD_EDID_DATA_A 0x65050
5015#define HSW_AUD_EDID_DATA_B 0x65150
5016#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5017 HSW_AUD_EDID_DATA_A, \
5018 HSW_AUD_EDID_DATA_B)
5019
5020#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5021#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5022#define AUDIO_INACTIVE_C (1<<11)
5023#define AUDIO_INACTIVE_B (1<<7)
5024#define AUDIO_INACTIVE_A (1<<3)
5025#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5026#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5027#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5028#define AUDIO_ELD_VALID_A (1<<0)
5029#define AUDIO_ELD_VALID_B (1<<4)
5030#define AUDIO_ELD_VALID_C (1<<8)
5031#define AUDIO_CP_READY_A (1<<1)
5032#define AUDIO_CP_READY_B (1<<5)
5033#define AUDIO_CP_READY_C (1<<9)
5034
9eb3a752 5035/* HSW Power Wells */
fa42e23c
PZ
5036#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5037#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5038#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5039#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5040#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5041#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5042#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5043#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5044#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5045#define HSW_PWR_WELL_FORCE_ON (1<<19)
5046#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5047
e7e104c3 5048/* Per-pipe DDI Function Control */
ad80a810
PZ
5049#define TRANS_DDI_FUNC_CTL_A 0x60400
5050#define TRANS_DDI_FUNC_CTL_B 0x61400
5051#define TRANS_DDI_FUNC_CTL_C 0x62400
5052#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
5053#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER(tran, TRANS_DDI_FUNC_CTL_A, \
5054 TRANS_DDI_FUNC_CTL_B)
5055#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5056/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5057#define TRANS_DDI_PORT_MASK (7<<28)
5058#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5059#define TRANS_DDI_PORT_NONE (0<<28)
5060#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5061#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5062#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5063#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5064#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5065#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5066#define TRANS_DDI_BPC_MASK (7<<20)
5067#define TRANS_DDI_BPC_8 (0<<20)
5068#define TRANS_DDI_BPC_10 (1<<20)
5069#define TRANS_DDI_BPC_6 (2<<20)
5070#define TRANS_DDI_BPC_12 (3<<20)
5071#define TRANS_DDI_PVSYNC (1<<17)
5072#define TRANS_DDI_PHSYNC (1<<16)
5073#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5074#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5075#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5076#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5077#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5078#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5079
0e87f667
ED
5080/* DisplayPort Transport Control */
5081#define DP_TP_CTL_A 0x64040
5082#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5083#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5084#define DP_TP_CTL_ENABLE (1<<31)
5085#define DP_TP_CTL_MODE_SST (0<<27)
5086#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5087#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5088#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5089#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5090#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5091#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5092#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5093#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5094#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5095#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5096
e411b2c1
ED
5097/* DisplayPort Transport Status */
5098#define DP_TP_STATUS_A 0x64044
5099#define DP_TP_STATUS_B 0x64144
5e49cea6 5100#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5101#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5102#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5103
03f896a1
ED
5104/* DDI Buffer Control */
5105#define DDI_BUF_CTL_A 0x64000
5106#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5107#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5108#define DDI_BUF_CTL_ENABLE (1<<31)
03f896a1 5109#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5110#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5111#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5112#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5113#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5114#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5115#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5116#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6
PZ
5117#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
5118#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5119#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5120#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5121#define DDI_A_4_LANES (1<<4)
17aa6be9 5122#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5123#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5124
bb879a44
ED
5125/* DDI Buffer Translations */
5126#define DDI_BUF_TRANS_A 0x64E00
5127#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5128#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5129
7501a4d8
ED
5130/* Sideband Interface (SBI) is programmed indirectly, via
5131 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5132 * which contains the payload */
5e49cea6
PZ
5133#define SBI_ADDR 0xC6000
5134#define SBI_DATA 0xC6004
7501a4d8 5135#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5136#define SBI_CTL_DEST_ICLK (0x0<<16)
5137#define SBI_CTL_DEST_MPHY (0x1<<16)
5138#define SBI_CTL_OP_IORD (0x2<<8)
5139#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5140#define SBI_CTL_OP_CRRD (0x6<<8)
5141#define SBI_CTL_OP_CRWR (0x7<<8)
5142#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5143#define SBI_RESPONSE_SUCCESS (0x0<<1)
5144#define SBI_BUSY (0x1<<0)
5145#define SBI_READY (0x0<<0)
52f025ef 5146
ccf1c867 5147/* SBI offsets */
5e49cea6 5148#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5149#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5150#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5151#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5152#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5153#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5154#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5155#define SBI_SSCCTL 0x020c
ccf1c867 5156#define SBI_SSCCTL6 0x060C
dde86e2d 5157#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5158#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5159#define SBI_SSCAUXDIV6 0x0610
5160#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5161#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5162#define SBI_GEN0 0x1f00
5163#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5164
52f025ef 5165/* LPT PIXCLK_GATE */
5e49cea6 5166#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5167#define PIXCLK_GATE_UNGATE (1<<0)
5168#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5169
e93ea06a 5170/* SPLL */
5e49cea6 5171#define SPLL_CTL 0x46020
e93ea06a 5172#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5173#define SPLL_PLL_SSC (1<<28)
5174#define SPLL_PLL_NON_SSC (2<<28)
5e49cea6
PZ
5175#define SPLL_PLL_FREQ_810MHz (0<<26)
5176#define SPLL_PLL_FREQ_1350MHz (1<<26)
e93ea06a 5177
4dffc404 5178/* WRPLL */
5e49cea6
PZ
5179#define WRPLL_CTL1 0x46040
5180#define WRPLL_CTL2 0x46060
5181#define WRPLL_PLL_ENABLE (1<<31)
5182#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5183#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5184#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5185/* WRPLL divider programming */
5e49cea6
PZ
5186#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
5187#define WRPLL_DIVIDER_POST(x) ((x)<<8)
5188#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
4dffc404 5189
fec9181c
ED
5190/* Port clock selection */
5191#define PORT_CLK_SEL_A 0x46100
5192#define PORT_CLK_SEL_B 0x46104
5e49cea6 5193#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5194#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5195#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5196#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5197#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5198#define PORT_CLK_SEL_WRPLL1 (4<<29)
5199#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5200#define PORT_CLK_SEL_NONE (7<<29)
fec9181c 5201
bb523fc0
PZ
5202/* Transcoder clock selection */
5203#define TRANS_CLK_SEL_A 0x46140
5204#define TRANS_CLK_SEL_B 0x46144
5205#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5206/* For each transcoder, we need to select the corresponding port clock */
5207#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5208#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5209
c9809791
PZ
5210#define _TRANSA_MSA_MISC 0x60410
5211#define _TRANSB_MSA_MISC 0x61410
5212#define TRANS_MSA_MISC(tran) _TRANSCODER(tran, _TRANSA_MSA_MISC, \
5213 _TRANSB_MSA_MISC)
5214#define TRANS_MSA_SYNC_CLK (1<<0)
5215#define TRANS_MSA_6_BPC (0<<5)
5216#define TRANS_MSA_8_BPC (1<<5)
5217#define TRANS_MSA_10_BPC (2<<5)
5218#define TRANS_MSA_12_BPC (3<<5)
5219#define TRANS_MSA_16_BPC (4<<5)
dae84799 5220
90e8d31c 5221/* LCPLL Control */
5e49cea6 5222#define LCPLL_CTL 0x130040
90e8d31c
ED
5223#define LCPLL_PLL_DISABLE (1<<31)
5224#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5225#define LCPLL_CLK_FREQ_MASK (3<<26)
5226#define LCPLL_CLK_FREQ_450 (0<<26)
5e49cea6 5227#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5228#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5229#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5230#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5231#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5232
5233#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5234#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5235#define D_COMP_COMP_FORCE (1<<8)
5236#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5237
69e94b7e
ED
5238/* Pipe WM_LINETIME - watermark line time */
5239#define PIPE_WM_LINETIME_A 0x45270
5240#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5241#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5242 PIPE_WM_LINETIME_B)
5243#define PIPE_WM_LINETIME_MASK (0x1ff)
5244#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5245#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5246#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5247
5248/* SFUSE_STRAP */
5e49cea6 5249#define SFUSE_STRAP 0xc2014
96d6e350
ED
5250#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5251#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5252#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5253
801bcfff
PZ
5254#define WM_MISC 0x45260
5255#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5256
1544d9d5
ED
5257#define WM_DBG 0x45280
5258#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5259#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5260#define WM_DBG_DISALLOW_SPRITE (1<<2)
5261
86d3efce
VS
5262/* pipe CSC */
5263#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5264#define _PIPE_A_CSC_COEFF_BY 0x49014
5265#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5266#define _PIPE_A_CSC_COEFF_BU 0x4901c
5267#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5268#define _PIPE_A_CSC_COEFF_BV 0x49024
5269#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5270#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5271#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5272#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5273#define _PIPE_A_CSC_PREOFF_HI 0x49030
5274#define _PIPE_A_CSC_PREOFF_ME 0x49034
5275#define _PIPE_A_CSC_PREOFF_LO 0x49038
5276#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5277#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5278#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5279
5280#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5281#define _PIPE_B_CSC_COEFF_BY 0x49114
5282#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5283#define _PIPE_B_CSC_COEFF_BU 0x4911c
5284#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5285#define _PIPE_B_CSC_COEFF_BV 0x49124
5286#define _PIPE_B_CSC_MODE 0x49128
5287#define _PIPE_B_CSC_PREOFF_HI 0x49130
5288#define _PIPE_B_CSC_PREOFF_ME 0x49134
5289#define _PIPE_B_CSC_PREOFF_LO 0x49138
5290#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5291#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5292#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5293
86d3efce
VS
5294#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5295#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5296#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5297#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5298#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5299#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5300#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5301#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5302#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5303#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5304#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5305#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5306#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5307
3230bf14
JN
5308/* VLV MIPI registers */
5309
5310#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5311#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5312#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5313#define DPI_ENABLE (1 << 31) /* A + B */
5314#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5315#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5316#define DUAL_LINK_MODE_MASK (1 << 26)
5317#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5318#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5319#define DITHERING_ENABLE (1 << 25) /* A + B */
5320#define FLOPPED_HSTX (1 << 23)
5321#define DE_INVERT (1 << 19) /* XXX */
5322#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5323#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5324#define AFE_LATCHOUT (1 << 17)
5325#define LP_OUTPUT_HOLD (1 << 16)
5326#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5327#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5328#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5329#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5330#define CSB_SHIFT 9
5331#define CSB_MASK (3 << 9)
5332#define CSB_20MHZ (0 << 9)
5333#define CSB_10MHZ (1 << 9)
5334#define CSB_40MHZ (2 << 9)
5335#define BANDGAP_MASK (1 << 8)
5336#define BANDGAP_PNW_CIRCUIT (0 << 8)
5337#define BANDGAP_LNC_CIRCUIT (1 << 8)
5338#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5339#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5340#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5341#define TEARING_EFFECT_SHIFT 2 /* A + B */
5342#define TEARING_EFFECT_MASK (3 << 2)
5343#define TEARING_EFFECT_OFF (0 << 2)
5344#define TEARING_EFFECT_DSI (1 << 2)
5345#define TEARING_EFFECT_GPIO (2 << 2)
5346#define LANE_CONFIGURATION_SHIFT 0
5347#define LANE_CONFIGURATION_MASK (3 << 0)
5348#define LANE_CONFIGURATION_4LANE (0 << 0)
5349#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5350#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5351
5352#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5353#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5354#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5355#define TEARING_EFFECT_DELAY_SHIFT 0
5356#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5357
5358/* XXX: all bits reserved */
5359#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5360
5361/* MIPI DSI Controller and D-PHY registers */
5362
5363#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5364#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5365#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5366#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5367#define ULPS_STATE_MASK (3 << 1)
5368#define ULPS_STATE_ENTER (2 << 1)
5369#define ULPS_STATE_EXIT (1 << 1)
5370#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5371#define DEVICE_READY (1 << 0)
5372
5373#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5374#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5375#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5376#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5377#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5378#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5379#define TEARING_EFFECT (1 << 31)
5380#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5381#define GEN_READ_DATA_AVAIL (1 << 29)
5382#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5383#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5384#define RX_PROT_VIOLATION (1 << 26)
5385#define RX_INVALID_TX_LENGTH (1 << 25)
5386#define ACK_WITH_NO_ERROR (1 << 24)
5387#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5388#define LP_RX_TIMEOUT (1 << 22)
5389#define HS_TX_TIMEOUT (1 << 21)
5390#define DPI_FIFO_UNDERRUN (1 << 20)
5391#define LOW_CONTENTION (1 << 19)
5392#define HIGH_CONTENTION (1 << 18)
5393#define TXDSI_VC_ID_INVALID (1 << 17)
5394#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5395#define TXCHECKSUM_ERROR (1 << 15)
5396#define TXECC_MULTIBIT_ERROR (1 << 14)
5397#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5398#define TXFALSE_CONTROL_ERROR (1 << 12)
5399#define RXDSI_VC_ID_INVALID (1 << 11)
5400#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5401#define RXCHECKSUM_ERROR (1 << 9)
5402#define RXECC_MULTIBIT_ERROR (1 << 8)
5403#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5404#define RXFALSE_CONTROL_ERROR (1 << 6)
5405#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5406#define RX_LP_TX_SYNC_ERROR (1 << 4)
5407#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5408#define RXEOT_SYNC_ERROR (1 << 2)
5409#define RXSOT_SYNC_ERROR (1 << 1)
5410#define RXSOT_ERROR (1 << 0)
5411
5412#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5413#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5414#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5415#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5416#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5417#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5418#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5419#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5420#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5421#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5422#define VID_MODE_FORMAT_MASK (0xf << 7)
5423#define VID_MODE_NOT_SUPPORTED (0 << 7)
5424#define VID_MODE_FORMAT_RGB565 (1 << 7)
5425#define VID_MODE_FORMAT_RGB666 (2 << 7)
5426#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5427#define VID_MODE_FORMAT_RGB888 (4 << 7)
5428#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5429#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5430#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5431#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5432#define DATA_LANES_PRG_REG_SHIFT 0
5433#define DATA_LANES_PRG_REG_MASK (7 << 0)
5434
5435#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5436#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5437#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5438#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5439
5440#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5441#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5442#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5443#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5444
5445#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5446#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5447#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5448#define TURN_AROUND_TIMEOUT_MASK 0x3f
5449
5450#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5451#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5452#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5453#define DEVICE_RESET_TIMER_MASK 0xffff
5454
5455#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5456#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5457#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5458#define VERTICAL_ADDRESS_SHIFT 16
5459#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5460#define HORIZONTAL_ADDRESS_SHIFT 0
5461#define HORIZONTAL_ADDRESS_MASK 0xffff
5462
5463#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5464#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5465#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5466#define DBI_FIFO_EMPTY_HALF (0 << 0)
5467#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5468#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5469
5470/* regs below are bits 15:0 */
5471#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5472#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5473#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5474
5475#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5476#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5477#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5478
5479#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5480#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5481#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5482
5483#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5484#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5485#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5486
5487#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5488#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5489#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5490
5491#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5492#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5493#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5494
5495#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5496#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5497#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5498
5499#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5500#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5501#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5502/* regs above are bits 15:0 */
5503
5504#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5505#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5506#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5507#define DPI_LP_MODE (1 << 6)
5508#define BACKLIGHT_OFF (1 << 5)
5509#define BACKLIGHT_ON (1 << 4)
5510#define COLOR_MODE_OFF (1 << 3)
5511#define COLOR_MODE_ON (1 << 2)
5512#define TURN_ON (1 << 1)
5513#define SHUTDOWN (1 << 0)
5514
5515#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5516#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5517#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5518#define COMMAND_BYTE_SHIFT 0
5519#define COMMAND_BYTE_MASK (0x3f << 0)
5520
5521#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5522#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5523#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5524#define MASTER_INIT_TIMER_SHIFT 0
5525#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5526
5527#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5528#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5529#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5530#define MAX_RETURN_PKT_SIZE_SHIFT 0
5531#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5532
5533#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5534#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5535#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5536#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5537#define DISABLE_VIDEO_BTA (1 << 3)
5538#define IP_TG_CONFIG (1 << 2)
5539#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5540#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5541#define VIDEO_MODE_BURST (3 << 0)
5542
5543#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5544#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5545#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5546#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5547#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5548#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5549#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5550#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5551#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5552#define CLOCKSTOP (1 << 1)
5553#define EOT_DISABLE (1 << 0)
5554
5555#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5556#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5557#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5558#define LP_BYTECLK_SHIFT 0
5559#define LP_BYTECLK_MASK (0xffff << 0)
5560
5561/* bits 31:0 */
5562#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5563#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5564#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5565
5566/* bits 31:0 */
5567#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5568#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5569#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5570
5571#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5572#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5573#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5574#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5575#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5576#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5577#define LONG_PACKET_WORD_COUNT_SHIFT 8
5578#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5579#define SHORT_PACKET_PARAM_SHIFT 8
5580#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5581#define VIRTUAL_CHANNEL_SHIFT 6
5582#define VIRTUAL_CHANNEL_MASK (3 << 6)
5583#define DATA_TYPE_SHIFT 0
5584#define DATA_TYPE_MASK (3f << 0)
5585/* data type values, see include/video/mipi_display.h */
5586
5587#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5588#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5589#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5590#define DPI_FIFO_EMPTY (1 << 28)
5591#define DBI_FIFO_EMPTY (1 << 27)
5592#define LP_CTRL_FIFO_EMPTY (1 << 26)
5593#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5594#define LP_CTRL_FIFO_FULL (1 << 24)
5595#define HS_CTRL_FIFO_EMPTY (1 << 18)
5596#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5597#define HS_CTRL_FIFO_FULL (1 << 16)
5598#define LP_DATA_FIFO_EMPTY (1 << 10)
5599#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5600#define LP_DATA_FIFO_FULL (1 << 8)
5601#define HS_DATA_FIFO_EMPTY (1 << 2)
5602#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5603#define HS_DATA_FIFO_FULL (1 << 0)
5604
5605#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5606#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5607#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5608#define DBI_HS_LP_MODE_MASK (1 << 0)
5609#define DBI_LP_MODE (1 << 0)
5610#define DBI_HS_MODE (0 << 0)
5611
5612#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5613#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5614#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5615#define EXIT_ZERO_COUNT_SHIFT 24
5616#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5617#define TRAIL_COUNT_SHIFT 16
5618#define TRAIL_COUNT_MASK (0x1f << 16)
5619#define CLK_ZERO_COUNT_SHIFT 8
5620#define CLK_ZERO_COUNT_MASK (0xff << 8)
5621#define PREPARE_COUNT_SHIFT 0
5622#define PREPARE_COUNT_MASK (0x3f << 0)
5623
5624/* bits 31:0 */
5625#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5626#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5627#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5628
5629#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5630#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5631#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5632#define LP_HS_SSW_CNT_SHIFT 16
5633#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5634#define HS_LP_PWR_SW_CNT_SHIFT 0
5635#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5636
5637#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5638#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5639#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5640#define STOP_STATE_STALL_COUNTER_SHIFT 0
5641#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5642
5643#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5644#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5645#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5646#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5647#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5648#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5649#define RX_CONTENTION_DETECTED (1 << 0)
5650
5651/* XXX: only pipe A ?!? */
5652#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5653#define DBI_TYPEC_ENABLE (1 << 31)
5654#define DBI_TYPEC_WIP (1 << 30)
5655#define DBI_TYPEC_OPTION_SHIFT 28
5656#define DBI_TYPEC_OPTION_MASK (3 << 28)
5657#define DBI_TYPEC_FREQ_SHIFT 24
5658#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5659#define DBI_TYPEC_OVERRIDE (1 << 8)
5660#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5661#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5662
5663
5664/* MIPI adapter registers */
5665
5666#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5667#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5668#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5669#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5670#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
5671#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
5672#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
5673#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
5674#define READ_REQUEST_PRIORITY_SHIFT 3
5675#define READ_REQUEST_PRIORITY_MASK (3 << 3)
5676#define READ_REQUEST_PRIORITY_LOW (0 << 3)
5677#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
5678#define RGB_FLIP_TO_BGR (1 << 2)
5679
5680#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
5681#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
5682#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
5683#define DATA_MEM_ADDRESS_SHIFT 5
5684#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
5685#define DATA_VALID (1 << 0)
5686
5687#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
5688#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
5689#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
5690#define DATA_LENGTH_SHIFT 0
5691#define DATA_LENGTH_MASK (0xfffff << 0)
5692
5693#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
5694#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
5695#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
5696#define COMMAND_MEM_ADDRESS_SHIFT 5
5697#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
5698#define AUTO_PWG_ENABLE (1 << 2)
5699#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
5700#define COMMAND_VALID (1 << 0)
5701
5702#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
5703#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
5704#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
5705#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
5706#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
5707
5708#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
5709#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
5710#define MIPI_READ_DATA_RETURN(pipe, n) \
5711 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
5712
5713#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
5714#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
5715#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
5716#define READ_DATA_VALID(n) (1 << (n))
5717
585fb111 5718#endif /* _I915_REG_H_ */
This page took 0.841542 seconds and 5 git commands to generate.