drm/i915: Also reinit the BSD and BLT rings after a GPU reset.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111
JB
80
81/* VGA stuff */
82
83#define VGA_ST01_MDA 0x3ba
84#define VGA_ST01_CGA 0x3da
85
86#define VGA_MSR_WRITE 0x3c2
87#define VGA_MSR_READ 0x3cc
88#define VGA_MSR_MEM_EN (1<<1)
89#define VGA_MSR_CGA_MODE (1<<0)
90
91#define VGA_SR_INDEX 0x3c4
92#define VGA_SR_DATA 0x3c5
93
94#define VGA_AR_INDEX 0x3c0
95#define VGA_AR_VID_EN (1<<5)
96#define VGA_AR_DATA_WRITE 0x3c0
97#define VGA_AR_DATA_READ 0x3c1
98
99#define VGA_GR_INDEX 0x3ce
100#define VGA_GR_DATA 0x3cf
101/* GR05 */
102#define VGA_GR_MEM_READ_MODE_SHIFT 3
103#define VGA_GR_MEM_READ_MODE_PLANE 1
104/* GR06 */
105#define VGA_GR_MEM_MODE_MASK 0xc
106#define VGA_GR_MEM_MODE_SHIFT 2
107#define VGA_GR_MEM_A0000_AFFFF 0
108#define VGA_GR_MEM_A0000_BFFFF 1
109#define VGA_GR_MEM_B0000_B7FFF 2
110#define VGA_GR_MEM_B0000_BFFFF 3
111
112#define VGA_DACMASK 0x3c6
113#define VGA_DACRX 0x3c7
114#define VGA_DACWX 0x3c8
115#define VGA_DACDATA 0x3c9
116
117#define VGA_CR_INDEX_MDA 0x3b4
118#define VGA_CR_DATA_MDA 0x3b5
119#define VGA_CR_INDEX_CGA 0x3d4
120#define VGA_CR_DATA_CGA 0x3d5
121
122/*
123 * Memory interface instructions used by the kernel
124 */
125#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
126
127#define MI_NOOP MI_INSTR(0, 0)
128#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
129#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 130#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
131#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
132#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
133#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
134#define MI_FLUSH MI_INSTR(0x04, 0)
135#define MI_READ_FLUSH (1 << 0)
136#define MI_EXE_FLUSH (1 << 1)
137#define MI_NO_WRITE_FLUSH (1 << 2)
138#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
139#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 140#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
141#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
142#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
143#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
144#define MI_OVERLAY_CONTINUE (0x0<<21)
145#define MI_OVERLAY_ON (0x1<<21)
146#define MI_OVERLAY_OFF (0x2<<21)
585fb111 147#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 148#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 149#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 150#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
151#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
152#define MI_MM_SPACE_GTT (1<<8)
153#define MI_MM_SPACE_PHYSICAL (0<<8)
154#define MI_SAVE_EXT_STATE_EN (1<<3)
155#define MI_RESTORE_EXT_STATE_EN (1<<2)
156#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
157#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
158#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
159#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
160#define MI_STORE_DWORD_INDEX_SHIFT 2
161#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
881f47b6 162#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
585fb111
JB
163#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
164#define MI_BATCH_NON_SECURE (1)
165#define MI_BATCH_NON_SECURE_I965 (1<<8)
166#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
585fb111
JB
167/*
168 * 3D instructions used by the kernel
169 */
170#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
171
172#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
173#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
174#define SC_UPDATE_SCISSOR (0x1<<1)
175#define SC_ENABLE_MASK (0x1<<0)
176#define SC_ENABLE (0x1<<0)
177#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
178#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
179#define SCI_YMIN_MASK (0xffff<<16)
180#define SCI_XMIN_MASK (0xffff<<0)
181#define SCI_YMAX_MASK (0xffff<<16)
182#define SCI_XMAX_MASK (0xffff<<0)
183#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
184#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
185#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
186#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
187#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
188#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
189#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
190#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
191#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
192#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
193#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
194#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
195#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
196#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
197#define BLT_DEPTH_8 (0<<24)
198#define BLT_DEPTH_16_565 (1<<24)
199#define BLT_DEPTH_16_1555 (2<<24)
200#define BLT_DEPTH_32 (3<<24)
201#define BLT_ROP_GXCOPY (0xcc<<16)
202#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
203#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
204#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
205#define ASYNC_FLIP (1<<22)
206#define DISPLAY_PLANE_A (0<<20)
207#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
208#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
209#define PIPE_CONTROL_QW_WRITE (1<<14)
210#define PIPE_CONTROL_DEPTH_STALL (1<<13)
211#define PIPE_CONTROL_WC_FLUSH (1<<12)
212#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
213#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
214#define PIPE_CONTROL_ISP_DIS (1<<9)
215#define PIPE_CONTROL_NOTIFY (1<<8)
216#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
217#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111 218
dc96e9b8
CW
219
220/*
221 * Reset registers
222 */
223#define DEBUG_RESET_I830 0x6070
224#define DEBUG_RESET_FULL (1<<7)
225#define DEBUG_RESET_RENDER (1<<8)
226#define DEBUG_RESET_DISPLAY (1<<9)
227
228
585fb111 229/*
de151cf6 230 * Fence registers
585fb111 231 */
de151cf6 232#define FENCE_REG_830_0 0x2000
dc529a4f 233#define FENCE_REG_945_8 0x3000
de151cf6
JB
234#define I830_FENCE_START_MASK 0x07f80000
235#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 236#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
237#define I830_FENCE_PITCH_SHIFT 4
238#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 239#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 240#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 241#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
242
243#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 244#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 245
de151cf6
JB
246#define FENCE_REG_965_0 0x03000
247#define I965_FENCE_PITCH_SHIFT 2
248#define I965_FENCE_TILING_Y_SHIFT 1
249#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 250#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 251
4e901fdc
EA
252#define FENCE_REG_SANDYBRIDGE_0 0x100000
253#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
254
de151cf6
JB
255/*
256 * Instruction and interrupt control regs
257 */
63eeaf38 258#define PGTBL_ER 0x02024
333e9fe9
DV
259#define RENDER_RING_BASE 0x02000
260#define BSD_RING_BASE 0x04000
261#define GEN6_BSD_RING_BASE 0x12000
549f7365 262#define BLT_RING_BASE 0x22000
3d281d8c
DV
263#define RING_TAIL(base) ((base)+0x30)
264#define RING_HEAD(base) ((base)+0x34)
265#define RING_START(base) ((base)+0x38)
266#define RING_CTL(base) ((base)+0x3c)
267#define RING_HWS_PGA(base) ((base)+0x80)
268#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
269#define RING_ACTHD(base) ((base)+0x74)
585fb111
JB
270#define TAIL_ADDR 0x001FFFF8
271#define HEAD_WRAP_COUNT 0xFFE00000
272#define HEAD_WRAP_ONE 0x00200000
273#define HEAD_ADDR 0x001FFFFC
274#define RING_NR_PAGES 0x001FF000
275#define RING_REPORT_MASK 0x00000006
276#define RING_REPORT_64K 0x00000002
277#define RING_REPORT_128K 0x00000004
278#define RING_NO_REPORT 0x00000000
279#define RING_VALID_MASK 0x00000001
280#define RING_VALID 0x00000001
281#define RING_INVALID 0x00000000
4b60e5cb
CW
282#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
283#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
8168bd48
CW
284#if 0
285#define PRB0_TAIL 0x02030
286#define PRB0_HEAD 0x02034
287#define PRB0_START 0x02038
288#define PRB0_CTL 0x0203c
585fb111
JB
289#define PRB1_TAIL 0x02040 /* 915+ only */
290#define PRB1_HEAD 0x02044 /* 915+ only */
291#define PRB1_START 0x02048 /* 915+ only */
292#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 293#endif
63eeaf38
JB
294#define IPEIR_I965 0x02064
295#define IPEHR_I965 0x02068
296#define INSTDONE_I965 0x0206c
297#define INSTPS 0x02070 /* 965+ only */
298#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
299#define ACTHD_I965 0x02074
300#define HWS_PGA 0x02080
301#define HWS_ADDRESS_MASK 0xfffff000
302#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
303#define PWRCTXA 0x2088 /* 965GM+ only */
304#define PWRCTX_EN (1<<0)
585fb111 305#define IPEIR 0x02088
63eeaf38
JB
306#define IPEHR 0x0208c
307#define INSTDONE 0x02090
585fb111
JB
308#define NOPID 0x02094
309#define HWSTAM 0x02098
add354dd
CW
310#define VCS_INSTDONE 0x1206C
311#define VCS_IPEIR 0x12064
312#define VCS_IPEHR 0x12068
313#define VCS_ACTHD 0x12074
1d8f38f4
CW
314#define BCS_INSTDONE 0x2206C
315#define BCS_IPEIR 0x22064
316#define BCS_IPEHR 0x22068
317#define BCS_ACTHD 0x22074
71cf39b1 318
f406839f
CW
319#define ERROR_GEN6 0x040a0
320
de6e2eaf
EA
321/* GM45+ chicken bits -- debug workaround bits that may be required
322 * for various sorts of correct behavior. The top 16 bits of each are
323 * the enables for writing to the corresponding low bit.
324 */
325#define _3D_CHICKEN 0x02084
326#define _3D_CHICKEN2 0x0208c
327/* Disables pipelining of read flushes past the SF-WIZ interface.
328 * Required on all Ironlake steppings according to the B-Spec, but the
329 * particular danger of not doing so is not specified.
330 */
331# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
332#define _3D_CHICKEN3 0x02090
333
71cf39b1
EA
334#define MI_MODE 0x0209c
335# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 336# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 337
585fb111
JB
338#define SCPD0 0x0209c /* 915+ only */
339#define IER 0x020a0
340#define IIR 0x020a4
341#define IMR 0x020a8
342#define ISR 0x020ac
343#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
344#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
345#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 346#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
347#define I915_HWB_OOM_INTERRUPT (1<<13)
348#define I915_SYNC_STATUS_INTERRUPT (1<<12)
349#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
350#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
351#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
352#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
353#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
354#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
355#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
356#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
357#define I915_DEBUG_INTERRUPT (1<<2)
358#define I915_USER_INTERRUPT (1<<1)
359#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 360#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
361#define EIR 0x020b0
362#define EMR 0x020b4
363#define ESR 0x020b8
63eeaf38
JB
364#define GM45_ERROR_PAGE_TABLE (1<<5)
365#define GM45_ERROR_MEM_PRIV (1<<4)
366#define I915_ERROR_PAGE_TABLE (1<<4)
367#define GM45_ERROR_CP_PRIV (1<<3)
368#define I915_ERROR_MEMORY_REFRESH (1<<1)
369#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 370#define INSTPM 0x020c0
ee980b80 371#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
372#define ACTHD 0x020c8
373#define FW_BLC 0x020d8
7662c8bd 374#define FW_BLC2 0x020dc
585fb111 375#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
376#define FW_BLC_SELF_EN_MASK (1<<31)
377#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
378#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
379#define MM_BURST_LENGTH 0x00700000
380#define MM_FIFO_WATERMARK 0x0001F000
381#define LM_BURST_LENGTH 0x00000700
382#define LM_FIFO_WATERMARK 0x0000001F
585fb111 383#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
384#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
385
386/* Make render/texture TLB fetches lower priorty than associated data
387 * fetches. This is not turned on by default
388 */
389#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
390
391/* Isoch request wait on GTT enable (Display A/B/C streams).
392 * Make isoch requests stall on the TLB update. May cause
393 * display underruns (test mode only)
394 */
395#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
396
397/* Block grant count for isoch requests when block count is
398 * set to a finite value.
399 */
400#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
401#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
402#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
403#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
404#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
405
406/* Enable render writes to complete in C2/C3/C4 power states.
407 * If this isn't enabled, render writes are prevented in low
408 * power states. That seems bad to me.
409 */
410#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
411
412/* This acknowledges an async flip immediately instead
413 * of waiting for 2TLB fetches.
414 */
415#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
416
417/* Enables non-sequential data reads through arbiter
418 */
419#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
420
421/* Disable FSB snooping of cacheable write cycles from binner/render
422 * command stream
423 */
424#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
425
426/* Arbiter time slice for non-isoch streams */
427#define MI_ARB_TIME_SLICE_MASK (7 << 5)
428#define MI_ARB_TIME_SLICE_1 (0 << 5)
429#define MI_ARB_TIME_SLICE_2 (1 << 5)
430#define MI_ARB_TIME_SLICE_4 (2 << 5)
431#define MI_ARB_TIME_SLICE_6 (3 << 5)
432#define MI_ARB_TIME_SLICE_8 (4 << 5)
433#define MI_ARB_TIME_SLICE_10 (5 << 5)
434#define MI_ARB_TIME_SLICE_14 (6 << 5)
435#define MI_ARB_TIME_SLICE_16 (7 << 5)
436
437/* Low priority grace period page size */
438#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
439#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
440
441/* Disable display A/B trickle feed */
442#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
443
444/* Set display plane priority */
445#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
446#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
447
585fb111
JB
448#define CACHE_MODE_0 0x02120 /* 915+ only */
449#define CM0_MASK_SHIFT 16
450#define CM0_IZ_OPT_DISABLE (1<<6)
451#define CM0_ZR_OPT_DISABLE (1<<5)
452#define CM0_DEPTH_EVICT_DISABLE (1<<4)
453#define CM0_COLOR_EVICT_DISABLE (1<<3)
454#define CM0_DEPTH_WRITE_DISABLE (1<<1)
455#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 456#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 457#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
458#define ECOSKPD 0x021d0
459#define ECO_GATING_CX_ONLY (1<<3)
460#define ECO_FLIP_DONE (1<<0)
585fb111 461
a1786bd2
ZW
462/* GEN6 interrupt control */
463#define GEN6_RENDER_HWSTAM 0x2098
464#define GEN6_RENDER_IMR 0x20a8
465#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
466#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 467#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
468#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
469#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
470#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
471#define GEN6_RENDER_SYNC_STATUS (1 << 2)
472#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
473#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
474
475#define GEN6_BLITTER_HWSTAM 0x22098
476#define GEN6_BLITTER_IMR 0x220a8
477#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
478#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
479#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
480#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6
XH
481
482#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
483#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
484#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
485#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
486#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
487
488#define GEN6_BSD_IMR 0x120a8
489#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
490
491#define GEN6_BSD_RNCID 0x12198
492
585fb111
JB
493/*
494 * Framebuffer compression (915+ only)
495 */
496
497#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
498#define FBC_LL_BASE 0x03204 /* 4k page aligned */
499#define FBC_CONTROL 0x03208
500#define FBC_CTL_EN (1<<31)
501#define FBC_CTL_PERIODIC (1<<30)
502#define FBC_CTL_INTERVAL_SHIFT (16)
503#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 504#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
505#define FBC_CTL_STRIDE_SHIFT (5)
506#define FBC_CTL_FENCENO (1<<0)
507#define FBC_COMMAND 0x0320c
508#define FBC_CMD_COMPRESS (1<<0)
509#define FBC_STATUS 0x03210
510#define FBC_STAT_COMPRESSING (1<<31)
511#define FBC_STAT_COMPRESSED (1<<30)
512#define FBC_STAT_MODIFIED (1<<29)
513#define FBC_STAT_CURRENT_LINE (1<<0)
514#define FBC_CONTROL2 0x03214
515#define FBC_CTL_FENCE_DBL (0<<4)
516#define FBC_CTL_IDLE_IMM (0<<2)
517#define FBC_CTL_IDLE_FULL (1<<2)
518#define FBC_CTL_IDLE_LINE (2<<2)
519#define FBC_CTL_IDLE_DEBUG (3<<2)
520#define FBC_CTL_CPU_FENCE (1<<1)
521#define FBC_CTL_PLANEA (0<<0)
522#define FBC_CTL_PLANEB (1<<0)
523#define FBC_FENCE_OFF 0x0321b
80824003 524#define FBC_TAG 0x03300
585fb111
JB
525
526#define FBC_LL_SIZE (1536)
527
74dff282
JB
528/* Framebuffer compression for GM45+ */
529#define DPFC_CB_BASE 0x3200
530#define DPFC_CONTROL 0x3208
531#define DPFC_CTL_EN (1<<31)
532#define DPFC_CTL_PLANEA (0<<30)
533#define DPFC_CTL_PLANEB (1<<30)
534#define DPFC_CTL_FENCE_EN (1<<29)
535#define DPFC_SR_EN (1<<10)
536#define DPFC_CTL_LIMIT_1X (0<<6)
537#define DPFC_CTL_LIMIT_2X (1<<6)
538#define DPFC_CTL_LIMIT_4X (2<<6)
539#define DPFC_RECOMP_CTL 0x320c
540#define DPFC_RECOMP_STALL_EN (1<<27)
541#define DPFC_RECOMP_STALL_WM_SHIFT (16)
542#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
543#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
544#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
545#define DPFC_STATUS 0x3210
546#define DPFC_INVAL_SEG_SHIFT (16)
547#define DPFC_INVAL_SEG_MASK (0x07ff0000)
548#define DPFC_COMP_SEG_SHIFT (0)
549#define DPFC_COMP_SEG_MASK (0x000003ff)
550#define DPFC_STATUS2 0x3214
551#define DPFC_FENCE_YOFF 0x3218
552#define DPFC_CHICKEN 0x3224
553#define DPFC_HT_MODIFY (1<<31)
554
b52eb4dc
ZY
555/* Framebuffer compression for Ironlake */
556#define ILK_DPFC_CB_BASE 0x43200
557#define ILK_DPFC_CONTROL 0x43208
558/* The bit 28-8 is reserved */
559#define DPFC_RESERVED (0x1FFFFF00)
560#define ILK_DPFC_RECOMP_CTL 0x4320c
561#define ILK_DPFC_STATUS 0x43210
562#define ILK_DPFC_FENCE_YOFF 0x43218
563#define ILK_DPFC_CHICKEN 0x43224
564#define ILK_FBC_RT_BASE 0x2128
565#define ILK_FBC_RT_VALID (1<<0)
566
567#define ILK_DISPLAY_CHICKEN1 0x42000
568#define ILK_FBCQ_DIS (1<<22)
569
585fb111
JB
570/*
571 * GPIO regs
572 */
573#define GPIOA 0x5010
574#define GPIOB 0x5014
575#define GPIOC 0x5018
576#define GPIOD 0x501c
577#define GPIOE 0x5020
578#define GPIOF 0x5024
579#define GPIOG 0x5028
580#define GPIOH 0x502c
581# define GPIO_CLOCK_DIR_MASK (1 << 0)
582# define GPIO_CLOCK_DIR_IN (0 << 1)
583# define GPIO_CLOCK_DIR_OUT (1 << 1)
584# define GPIO_CLOCK_VAL_MASK (1 << 2)
585# define GPIO_CLOCK_VAL_OUT (1 << 3)
586# define GPIO_CLOCK_VAL_IN (1 << 4)
587# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
588# define GPIO_DATA_DIR_MASK (1 << 8)
589# define GPIO_DATA_DIR_IN (0 << 9)
590# define GPIO_DATA_DIR_OUT (1 << 9)
591# define GPIO_DATA_VAL_MASK (1 << 10)
592# define GPIO_DATA_VAL_OUT (1 << 11)
593# define GPIO_DATA_VAL_IN (1 << 12)
594# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
595
f899fc64
CW
596#define GMBUS0 0x5100 /* clock/port select */
597#define GMBUS_RATE_100KHZ (0<<8)
598#define GMBUS_RATE_50KHZ (1<<8)
599#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
600#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
601#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
602#define GMBUS_PORT_DISABLED 0
603#define GMBUS_PORT_SSC 1
604#define GMBUS_PORT_VGADDC 2
605#define GMBUS_PORT_PANEL 3
606#define GMBUS_PORT_DPC 4 /* HDMIC */
607#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
608 /* 6 reserved */
609#define GMBUS_PORT_DPD 7 /* HDMID */
610#define GMBUS_NUM_PORTS 8
611#define GMBUS1 0x5104 /* command/status */
612#define GMBUS_SW_CLR_INT (1<<31)
613#define GMBUS_SW_RDY (1<<30)
614#define GMBUS_ENT (1<<29) /* enable timeout */
615#define GMBUS_CYCLE_NONE (0<<25)
616#define GMBUS_CYCLE_WAIT (1<<25)
617#define GMBUS_CYCLE_INDEX (2<<25)
618#define GMBUS_CYCLE_STOP (4<<25)
619#define GMBUS_BYTE_COUNT_SHIFT 16
620#define GMBUS_SLAVE_INDEX_SHIFT 8
621#define GMBUS_SLAVE_ADDR_SHIFT 1
622#define GMBUS_SLAVE_READ (1<<0)
623#define GMBUS_SLAVE_WRITE (0<<0)
624#define GMBUS2 0x5108 /* status */
625#define GMBUS_INUSE (1<<15)
626#define GMBUS_HW_WAIT_PHASE (1<<14)
627#define GMBUS_STALL_TIMEOUT (1<<13)
628#define GMBUS_INT (1<<12)
629#define GMBUS_HW_RDY (1<<11)
630#define GMBUS_SATOER (1<<10)
631#define GMBUS_ACTIVE (1<<9)
632#define GMBUS3 0x510c /* data buffer bytes 3-0 */
633#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
634#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
635#define GMBUS_NAK_EN (1<<3)
636#define GMBUS_IDLE_EN (1<<2)
637#define GMBUS_HW_WAIT_EN (1<<1)
638#define GMBUS_HW_RDY_EN (1<<0)
639#define GMBUS5 0x5120 /* byte index */
640#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 641
585fb111
JB
642/*
643 * Clock control & power management
644 */
645
646#define VGA0 0x6000
647#define VGA1 0x6004
648#define VGA_PD 0x6010
649#define VGA0_PD_P2_DIV_4 (1 << 7)
650#define VGA0_PD_P1_DIV_2 (1 << 5)
651#define VGA0_PD_P1_SHIFT 0
652#define VGA0_PD_P1_MASK (0x1f << 0)
653#define VGA1_PD_P2_DIV_4 (1 << 15)
654#define VGA1_PD_P1_DIV_2 (1 << 13)
655#define VGA1_PD_P1_SHIFT 8
656#define VGA1_PD_P1_MASK (0x1f << 8)
657#define DPLL_A 0x06014
658#define DPLL_B 0x06018
5eddb70b 659#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
660#define DPLL_VCO_ENABLE (1 << 31)
661#define DPLL_DVO_HIGH_SPEED (1 << 30)
662#define DPLL_SYNCLOCK_ENABLE (1 << 29)
663#define DPLL_VGA_MODE_DIS (1 << 28)
664#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
665#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
666#define DPLL_MODE_MASK (3 << 26)
667#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
668#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
669#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
670#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
671#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
672#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 673#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 674
585fb111
JB
675#define SRX_INDEX 0x3c4
676#define SRX_DATA 0x3c5
677#define SR01 1
678#define SR01_SCREEN_OFF (1<<5)
679
680#define PPCR 0x61204
681#define PPCR_ON (1<<0)
682
683#define DVOB 0x61140
684#define DVOB_ON (1<<31)
685#define DVOC 0x61160
686#define DVOC_ON (1<<31)
687#define LVDS 0x61180
688#define LVDS_ON (1<<31)
689
585fb111
JB
690/* Scratch pad debug 0 reg:
691 */
692#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
693/*
694 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
695 * this field (only one bit may be set).
696 */
697#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
698#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 699#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
700/* i830, required in DVO non-gang */
701#define PLL_P2_DIVIDE_BY_4 (1 << 23)
702#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
703#define PLL_REF_INPUT_DREFCLK (0 << 13)
704#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
705#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
706#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
707#define PLL_REF_INPUT_MASK (3 << 13)
708#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 709/* Ironlake */
b9055052
ZW
710# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
711# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
712# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
713# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
714# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
715
585fb111
JB
716/*
717 * Parallel to Serial Load Pulse phase selection.
718 * Selects the phase for the 10X DPLL clock for the PCIe
719 * digital display port. The range is 4 to 13; 10 or more
720 * is just a flip delay. The default is 6
721 */
722#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
723#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
724/*
725 * SDVO multiplier for 945G/GM. Not used on 965.
726 */
727#define SDVO_MULTIPLIER_MASK 0x000000ff
728#define SDVO_MULTIPLIER_SHIFT_HIRES 4
729#define SDVO_MULTIPLIER_SHIFT_VGA 0
730#define DPLL_A_MD 0x0601c /* 965+ only */
731/*
732 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
733 *
734 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
735 */
736#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
737#define DPLL_MD_UDI_DIVIDER_SHIFT 24
738/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
739#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
740#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
741/*
742 * SDVO/UDI pixel multiplier.
743 *
744 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
745 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
746 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
747 * dummy bytes in the datastream at an increased clock rate, with both sides of
748 * the link knowing how many bytes are fill.
749 *
750 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
751 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
752 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
753 * through an SDVO command.
754 *
755 * This register field has values of multiplication factor minus 1, with
756 * a maximum multiplier of 5 for SDVO.
757 */
758#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
759#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
760/*
761 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
762 * This best be set to the default value (3) or the CRT won't work. No,
763 * I don't entirely understand what this does...
764 */
765#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
766#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
767#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 768#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
769#define FPA0 0x06040
770#define FPA1 0x06044
771#define FPB0 0x06048
772#define FPB1 0x0604c
5eddb70b
CW
773#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
774#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 775#define FP_N_DIV_MASK 0x003f0000
f2b115e6 776#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
777#define FP_N_DIV_SHIFT 16
778#define FP_M1_DIV_MASK 0x00003f00
779#define FP_M1_DIV_SHIFT 8
780#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 781#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
782#define FP_M2_DIV_SHIFT 0
783#define DPLL_TEST 0x606c
784#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
785#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
786#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
787#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
788#define DPLLB_TEST_N_BYPASS (1 << 19)
789#define DPLLB_TEST_M_BYPASS (1 << 18)
790#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
791#define DPLLA_TEST_N_BYPASS (1 << 3)
792#define DPLLA_TEST_M_BYPASS (1 << 2)
793#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
794#define D_STATE 0x6104
dc96e9b8 795#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
796#define DSTATE_PLL_D3_OFF (1<<3)
797#define DSTATE_GFX_CLOCK_GATING (1<<1)
798#define DSTATE_DOT_CLOCK_GATING (1<<0)
799#define DSPCLK_GATE_D 0x6200
800# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
801# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
802# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
803# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
804# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
805# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
806# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
807# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
808# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
809# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
810# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
811# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
812# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
813# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
814# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
815# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
816# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
817# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
818# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
819# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
820# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
821# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
822# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
823# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
824# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
825# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
826# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
827# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
828/**
829 * This bit must be set on the 830 to prevent hangs when turning off the
830 * overlay scaler.
831 */
832# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
833# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
834# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
835# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
836# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
837
838#define RENCLK_GATE_D1 0x6204
839# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
840# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
841# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
842# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
843# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
844# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
845# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
846# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
847# define MAG_CLOCK_GATE_DISABLE (1 << 5)
848/** This bit must be unset on 855,865 */
849# define MECI_CLOCK_GATE_DISABLE (1 << 4)
850# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
851# define MEC_CLOCK_GATE_DISABLE (1 << 2)
852# define MECO_CLOCK_GATE_DISABLE (1 << 1)
853/** This bit must be set on 855,865. */
854# define SV_CLOCK_GATE_DISABLE (1 << 0)
855# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
856# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
857# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
858# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
859# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
860# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
861# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
862# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
863# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
864# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
865# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
866# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
867# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
868# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
869# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
870# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
871# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
872
873# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
874/** This bit must always be set on 965G/965GM */
875# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
876# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
877# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
878# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
879# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
880# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
881/** This bit must always be set on 965G */
882# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
883# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
884# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
885# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
886# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
887# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
888# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
889# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
890# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
891# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
892# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
893# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
894# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
895# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
896# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
897# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
898# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
899# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
900# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
901
902#define RENCLK_GATE_D2 0x6208
903#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
904#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
905#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
906#define RAMCLK_GATE_D 0x6210 /* CRL only */
907#define DEUC 0x6214 /* CRL only */
585fb111
JB
908
909/*
910 * Palette regs
911 */
912
913#define PALETTE_A 0x0a000
914#define PALETTE_B 0x0a800
915
673a394b
EA
916/* MCH MMIO space */
917
918/*
919 * MCHBAR mirror.
920 *
921 * This mirrors the MCHBAR MMIO space whose location is determined by
922 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
923 * every way. It is not accessible from the CP register read instructions.
924 *
925 */
926#define MCHBAR_MIRROR_BASE 0x10000
927
928/** 915-945 and GM965 MCH register controlling DRAM channel access */
929#define DCC 0x10200
930#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
931#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
932#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
933#define DCC_ADDRESSING_MODE_MASK (3 << 0)
934#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 935#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 936
95534263
LP
937/** Pineview MCH register contains DDR3 setting */
938#define CSHRDDR3CTL 0x101a8
939#define CSHRDDR3CTL_DDR3 (1 << 2)
940
673a394b
EA
941/** 965 MCH register controlling DRAM channel configuration */
942#define C0DRB3 0x10206
943#define C1DRB3 0x10606
944
b11248df
KP
945/* Clocking configuration register */
946#define CLKCFG 0x10c00
7662c8bd 947#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
948#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
949#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
950#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
951#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
952#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 953/* Note, below two are guess */
b11248df 954#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 955#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 956#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
957#define CLKCFG_MEM_533 (1 << 4)
958#define CLKCFG_MEM_667 (2 << 4)
959#define CLKCFG_MEM_800 (3 << 4)
960#define CLKCFG_MEM_MASK (7 << 4)
961
ea056c14
JB
962#define TSC1 0x11001
963#define TSE (1<<0)
7648fa99
JB
964#define TR1 0x11006
965#define TSFS 0x11020
966#define TSFS_SLOPE_MASK 0x0000ff00
967#define TSFS_SLOPE_SHIFT 8
968#define TSFS_INTR_MASK 0x000000ff
969
f97108d1
JB
970#define CRSTANDVID 0x11100
971#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
972#define PXVFREQ_PX_MASK 0x7f000000
973#define PXVFREQ_PX_SHIFT 24
974#define VIDFREQ_BASE 0x11110
975#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
976#define VIDFREQ2 0x11114
977#define VIDFREQ3 0x11118
978#define VIDFREQ4 0x1111c
979#define VIDFREQ_P0_MASK 0x1f000000
980#define VIDFREQ_P0_SHIFT 24
981#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
982#define VIDFREQ_P0_CSCLK_SHIFT 20
983#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
984#define VIDFREQ_P0_CRCLK_SHIFT 16
985#define VIDFREQ_P1_MASK 0x00001f00
986#define VIDFREQ_P1_SHIFT 8
987#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
988#define VIDFREQ_P1_CSCLK_SHIFT 4
989#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
990#define INTTOEXT_BASE_ILK 0x11300
991#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
992#define INTTOEXT_MAP3_SHIFT 24
993#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
994#define INTTOEXT_MAP2_SHIFT 16
995#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
996#define INTTOEXT_MAP1_SHIFT 8
997#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
998#define INTTOEXT_MAP0_SHIFT 0
999#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1000#define MEMSWCTL 0x11170 /* Ironlake only */
1001#define MEMCTL_CMD_MASK 0xe000
1002#define MEMCTL_CMD_SHIFT 13
1003#define MEMCTL_CMD_RCLK_OFF 0
1004#define MEMCTL_CMD_RCLK_ON 1
1005#define MEMCTL_CMD_CHFREQ 2
1006#define MEMCTL_CMD_CHVID 3
1007#define MEMCTL_CMD_VMMOFF 4
1008#define MEMCTL_CMD_VMMON 5
1009#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1010 when command complete */
1011#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1012#define MEMCTL_FREQ_SHIFT 8
1013#define MEMCTL_SFCAVM (1<<7)
1014#define MEMCTL_TGT_VID_MASK 0x007f
1015#define MEMIHYST 0x1117c
1016#define MEMINTREN 0x11180 /* 16 bits */
1017#define MEMINT_RSEXIT_EN (1<<8)
1018#define MEMINT_CX_SUPR_EN (1<<7)
1019#define MEMINT_CONT_BUSY_EN (1<<6)
1020#define MEMINT_AVG_BUSY_EN (1<<5)
1021#define MEMINT_EVAL_CHG_EN (1<<4)
1022#define MEMINT_MON_IDLE_EN (1<<3)
1023#define MEMINT_UP_EVAL_EN (1<<2)
1024#define MEMINT_DOWN_EVAL_EN (1<<1)
1025#define MEMINT_SW_CMD_EN (1<<0)
1026#define MEMINTRSTR 0x11182 /* 16 bits */
1027#define MEM_RSEXIT_MASK 0xc000
1028#define MEM_RSEXIT_SHIFT 14
1029#define MEM_CONT_BUSY_MASK 0x3000
1030#define MEM_CONT_BUSY_SHIFT 12
1031#define MEM_AVG_BUSY_MASK 0x0c00
1032#define MEM_AVG_BUSY_SHIFT 10
1033#define MEM_EVAL_CHG_MASK 0x0300
1034#define MEM_EVAL_BUSY_SHIFT 8
1035#define MEM_MON_IDLE_MASK 0x00c0
1036#define MEM_MON_IDLE_SHIFT 6
1037#define MEM_UP_EVAL_MASK 0x0030
1038#define MEM_UP_EVAL_SHIFT 4
1039#define MEM_DOWN_EVAL_MASK 0x000c
1040#define MEM_DOWN_EVAL_SHIFT 2
1041#define MEM_SW_CMD_MASK 0x0003
1042#define MEM_INT_STEER_GFX 0
1043#define MEM_INT_STEER_CMR 1
1044#define MEM_INT_STEER_SMI 2
1045#define MEM_INT_STEER_SCI 3
1046#define MEMINTRSTS 0x11184
1047#define MEMINT_RSEXIT (1<<7)
1048#define MEMINT_CONT_BUSY (1<<6)
1049#define MEMINT_AVG_BUSY (1<<5)
1050#define MEMINT_EVAL_CHG (1<<4)
1051#define MEMINT_MON_IDLE (1<<3)
1052#define MEMINT_UP_EVAL (1<<2)
1053#define MEMINT_DOWN_EVAL (1<<1)
1054#define MEMINT_SW_CMD (1<<0)
1055#define MEMMODECTL 0x11190
1056#define MEMMODE_BOOST_EN (1<<31)
1057#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1058#define MEMMODE_BOOST_FREQ_SHIFT 24
1059#define MEMMODE_IDLE_MODE_MASK 0x00030000
1060#define MEMMODE_IDLE_MODE_SHIFT 16
1061#define MEMMODE_IDLE_MODE_EVAL 0
1062#define MEMMODE_IDLE_MODE_CONT 1
1063#define MEMMODE_HWIDLE_EN (1<<15)
1064#define MEMMODE_SWMODE_EN (1<<14)
1065#define MEMMODE_RCLK_GATE (1<<13)
1066#define MEMMODE_HW_UPDATE (1<<12)
1067#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1068#define MEMMODE_FSTART_SHIFT 8
1069#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1070#define MEMMODE_FMAX_SHIFT 4
1071#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1072#define RCBMAXAVG 0x1119c
1073#define MEMSWCTL2 0x1119e /* Cantiga only */
1074#define SWMEMCMD_RENDER_OFF (0 << 13)
1075#define SWMEMCMD_RENDER_ON (1 << 13)
1076#define SWMEMCMD_SWFREQ (2 << 13)
1077#define SWMEMCMD_TARVID (3 << 13)
1078#define SWMEMCMD_VRM_OFF (4 << 13)
1079#define SWMEMCMD_VRM_ON (5 << 13)
1080#define CMDSTS (1<<12)
1081#define SFCAVM (1<<11)
1082#define SWFREQ_MASK 0x0380 /* P0-7 */
1083#define SWFREQ_SHIFT 7
1084#define TARVID_MASK 0x001f
1085#define MEMSTAT_CTG 0x111a0
1086#define RCBMINAVG 0x111a0
1087#define RCUPEI 0x111b0
1088#define RCDNEI 0x111b4
b5b72e89 1089#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1090#define RCX_SW_EXIT (1<<23)
1091#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1092#define VIDCTL 0x111c0
1093#define VIDSTS 0x111c8
1094#define VIDSTART 0x111cc /* 8 bits */
1095#define MEMSTAT_ILK 0x111f8
1096#define MEMSTAT_VID_MASK 0x7f00
1097#define MEMSTAT_VID_SHIFT 8
1098#define MEMSTAT_PSTATE_MASK 0x00f8
1099#define MEMSTAT_PSTATE_SHIFT 3
1100#define MEMSTAT_MON_ACTV (1<<2)
1101#define MEMSTAT_SRC_CTL_MASK 0x0003
1102#define MEMSTAT_SRC_CTL_CORE 0
1103#define MEMSTAT_SRC_CTL_TRB 1
1104#define MEMSTAT_SRC_CTL_THM 2
1105#define MEMSTAT_SRC_CTL_STDBY 3
1106#define RCPREVBSYTUPAVG 0x113b8
1107#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1108#define PMMISC 0x11214
1109#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1110#define SDEW 0x1124c
1111#define CSIEW0 0x11250
1112#define CSIEW1 0x11254
1113#define CSIEW2 0x11258
1114#define PEW 0x1125c
1115#define DEW 0x11270
1116#define MCHAFE 0x112c0
1117#define CSIEC 0x112e0
1118#define DMIEC 0x112e4
1119#define DDREC 0x112e8
1120#define PEG0EC 0x112ec
1121#define PEG1EC 0x112f0
1122#define GFXEC 0x112f4
1123#define RPPREVBSYTUPAVG 0x113b8
1124#define RPPREVBSYTDNAVG 0x113bc
1125#define ECR 0x11600
1126#define ECR_GPFE (1<<31)
1127#define ECR_IMONE (1<<30)
1128#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1129#define OGW0 0x11608
1130#define OGW1 0x1160c
1131#define EG0 0x11610
1132#define EG1 0x11614
1133#define EG2 0x11618
1134#define EG3 0x1161c
1135#define EG4 0x11620
1136#define EG5 0x11624
1137#define EG6 0x11628
1138#define EG7 0x1162c
1139#define PXW 0x11664
1140#define PXWL 0x11680
1141#define LCFUSE02 0x116c0
1142#define LCFUSE_HIV_MASK 0x000000ff
1143#define CSIPLL0 0x12c10
1144#define DDRMPLL1 0X12c20
7d57382e
EA
1145#define PEG_BAND_GAP_DATA 0x14d68
1146
aa40d6bb
ZN
1147/*
1148 * Logical Context regs
1149 */
1150#define CCID 0x2180
1151#define CCID_EN (1<<0)
585fb111
JB
1152/*
1153 * Overlay regs
1154 */
1155
1156#define OVADD 0x30000
1157#define DOVSTA 0x30008
1158#define OC_BUF (0x3<<20)
1159#define OGAMC5 0x30010
1160#define OGAMC4 0x30014
1161#define OGAMC3 0x30018
1162#define OGAMC2 0x3001c
1163#define OGAMC1 0x30020
1164#define OGAMC0 0x30024
1165
1166/*
1167 * Display engine regs
1168 */
1169
1170/* Pipe A timing regs */
1171#define HTOTAL_A 0x60000
1172#define HBLANK_A 0x60004
1173#define HSYNC_A 0x60008
1174#define VTOTAL_A 0x6000c
1175#define VBLANK_A 0x60010
1176#define VSYNC_A 0x60014
1177#define PIPEASRC 0x6001c
1178#define BCLRPAT_A 0x60020
1179
1180/* Pipe B timing regs */
1181#define HTOTAL_B 0x61000
1182#define HBLANK_B 0x61004
1183#define HSYNC_B 0x61008
1184#define VTOTAL_B 0x6100c
1185#define VBLANK_B 0x61010
1186#define VSYNC_B 0x61014
1187#define PIPEBSRC 0x6101c
1188#define BCLRPAT_B 0x61020
1189
5eddb70b
CW
1190#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1191#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1192#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1193#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1194#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1195#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
5eddb70b
CW
1196#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1197
585fb111
JB
1198/* VGA port control */
1199#define ADPA 0x61100
1200#define ADPA_DAC_ENABLE (1<<31)
1201#define ADPA_DAC_DISABLE 0
1202#define ADPA_PIPE_SELECT_MASK (1<<30)
1203#define ADPA_PIPE_A_SELECT 0
1204#define ADPA_PIPE_B_SELECT (1<<30)
1205#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1206#define ADPA_SETS_HVPOLARITY 0
1207#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1208#define ADPA_VSYNC_CNTL_ENABLE 0
1209#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1210#define ADPA_HSYNC_CNTL_ENABLE 0
1211#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1212#define ADPA_VSYNC_ACTIVE_LOW 0
1213#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1214#define ADPA_HSYNC_ACTIVE_LOW 0
1215#define ADPA_DPMS_MASK (~(3<<10))
1216#define ADPA_DPMS_ON (0<<10)
1217#define ADPA_DPMS_SUSPEND (1<<10)
1218#define ADPA_DPMS_STANDBY (2<<10)
1219#define ADPA_DPMS_OFF (3<<10)
1220
939fe4d7 1221
585fb111
JB
1222/* Hotplug control (945+ only) */
1223#define PORT_HOTPLUG_EN 0x61110
7d57382e 1224#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1225#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1226#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1227#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1228#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1229#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1230#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1231#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1232#define TV_HOTPLUG_INT_EN (1 << 18)
1233#define CRT_HOTPLUG_INT_EN (1 << 9)
1234#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1235#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1236/* must use period 64 on GM45 according to docs */
1237#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1238#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1239#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1240#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1241#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1242#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1243#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1244#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1245#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1246#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1247#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1248#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1249
1250#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1251#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1252#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1253#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1254#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1255#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1256#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1257#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1258#define TV_HOTPLUG_INT_STATUS (1 << 10)
1259#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1260#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1261#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1262#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1263#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1264#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1265
1266/* SDVO port control */
1267#define SDVOB 0x61140
1268#define SDVOC 0x61160
1269#define SDVO_ENABLE (1 << 31)
1270#define SDVO_PIPE_B_SELECT (1 << 30)
1271#define SDVO_STALL_SELECT (1 << 29)
1272#define SDVO_INTERRUPT_ENABLE (1 << 26)
1273/**
1274 * 915G/GM SDVO pixel multiplier.
1275 *
1276 * Programmed value is multiplier - 1, up to 5x.
1277 *
1278 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1279 */
1280#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1281#define SDVO_PORT_MULTIPLY_SHIFT 23
1282#define SDVO_PHASE_SELECT_MASK (15 << 19)
1283#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1284#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1285#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1286#define SDVO_ENCODING_SDVO (0x0 << 10)
1287#define SDVO_ENCODING_HDMI (0x2 << 10)
1288/** Requird for HDMI operation */
1289#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1290#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1291#define SDVO_AUDIO_ENABLE (1 << 6)
1292/** New with 965, default is to be set */
1293#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1294/** New with 965, default is to be set */
1295#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1296#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1297#define SDVO_DETECTED (1 << 2)
1298/* Bits to be preserved when writing */
1299#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1300#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1301
1302/* DVO port control */
1303#define DVOA 0x61120
1304#define DVOB 0x61140
1305#define DVOC 0x61160
1306#define DVO_ENABLE (1 << 31)
1307#define DVO_PIPE_B_SELECT (1 << 30)
1308#define DVO_PIPE_STALL_UNUSED (0 << 28)
1309#define DVO_PIPE_STALL (1 << 28)
1310#define DVO_PIPE_STALL_TV (2 << 28)
1311#define DVO_PIPE_STALL_MASK (3 << 28)
1312#define DVO_USE_VGA_SYNC (1 << 15)
1313#define DVO_DATA_ORDER_I740 (0 << 14)
1314#define DVO_DATA_ORDER_FP (1 << 14)
1315#define DVO_VSYNC_DISABLE (1 << 11)
1316#define DVO_HSYNC_DISABLE (1 << 10)
1317#define DVO_VSYNC_TRISTATE (1 << 9)
1318#define DVO_HSYNC_TRISTATE (1 << 8)
1319#define DVO_BORDER_ENABLE (1 << 7)
1320#define DVO_DATA_ORDER_GBRG (1 << 6)
1321#define DVO_DATA_ORDER_RGGB (0 << 6)
1322#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1323#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1324#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1325#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1326#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1327#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1328#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1329#define DVO_PRESERVE_MASK (0x7<<24)
1330#define DVOA_SRCDIM 0x61124
1331#define DVOB_SRCDIM 0x61144
1332#define DVOC_SRCDIM 0x61164
1333#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1334#define DVO_SRCDIM_VERTICAL_SHIFT 0
1335
1336/* LVDS port control */
1337#define LVDS 0x61180
1338/*
1339 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1340 * the DPLL semantics change when the LVDS is assigned to that pipe.
1341 */
1342#define LVDS_PORT_EN (1 << 31)
1343/* Selects pipe B for LVDS data. Must be set on pre-965. */
1344#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1345/* LVDS dithering flag on 965/g4x platform */
1346#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1347/* Enable border for unscaled (or aspect-scaled) display */
1348#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1349/*
1350 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1351 * pixel.
1352 */
1353#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1354#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1355#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1356/*
1357 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1358 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1359 * on.
1360 */
1361#define LVDS_A3_POWER_MASK (3 << 6)
1362#define LVDS_A3_POWER_DOWN (0 << 6)
1363#define LVDS_A3_POWER_UP (3 << 6)
1364/*
1365 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1366 * is set.
1367 */
1368#define LVDS_CLKB_POWER_MASK (3 << 4)
1369#define LVDS_CLKB_POWER_DOWN (0 << 4)
1370#define LVDS_CLKB_POWER_UP (3 << 4)
1371/*
1372 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1373 * setting for whether we are in dual-channel mode. The B3 pair will
1374 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1375 */
1376#define LVDS_B0B3_POWER_MASK (3 << 2)
1377#define LVDS_B0B3_POWER_DOWN (0 << 2)
1378#define LVDS_B0B3_POWER_UP (3 << 2)
1379
3c17fe4b
DH
1380/* Video Data Island Packet control */
1381#define VIDEO_DIP_DATA 0x61178
1382#define VIDEO_DIP_CTL 0x61170
1383#define VIDEO_DIP_ENABLE (1 << 31)
1384#define VIDEO_DIP_PORT_B (1 << 29)
1385#define VIDEO_DIP_PORT_C (2 << 29)
1386#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1387#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1388#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1389#define VIDEO_DIP_SELECT_AVI (0 << 19)
1390#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1391#define VIDEO_DIP_SELECT_SPD (3 << 19)
1392#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1393#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1394#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1395
585fb111
JB
1396/* Panel power sequencing */
1397#define PP_STATUS 0x61200
1398#define PP_ON (1 << 31)
1399/*
1400 * Indicates that all dependencies of the panel are on:
1401 *
1402 * - PLL enabled
1403 * - pipe enabled
1404 * - LVDS/DVOB/DVOC on
1405 */
1406#define PP_READY (1 << 30)
1407#define PP_SEQUENCE_NONE (0 << 28)
1408#define PP_SEQUENCE_ON (1 << 28)
1409#define PP_SEQUENCE_OFF (2 << 28)
1410#define PP_SEQUENCE_MASK 0x30000000
01cb9ea6
JB
1411#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1412#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1413#define PP_SEQUENCE_STATE_MASK 0x0000000f
585fb111
JB
1414#define PP_CONTROL 0x61204
1415#define POWER_TARGET_ON (1 << 0)
1416#define PP_ON_DELAYS 0x61208
1417#define PP_OFF_DELAYS 0x6120c
1418#define PP_DIVISOR 0x61210
1419
1420/* Panel fitting */
1421#define PFIT_CONTROL 0x61230
1422#define PFIT_ENABLE (1 << 31)
1423#define PFIT_PIPE_MASK (3 << 29)
1424#define PFIT_PIPE_SHIFT 29
1425#define VERT_INTERP_DISABLE (0 << 10)
1426#define VERT_INTERP_BILINEAR (1 << 10)
1427#define VERT_INTERP_MASK (3 << 10)
1428#define VERT_AUTO_SCALE (1 << 9)
1429#define HORIZ_INTERP_DISABLE (0 << 6)
1430#define HORIZ_INTERP_BILINEAR (1 << 6)
1431#define HORIZ_INTERP_MASK (3 << 6)
1432#define HORIZ_AUTO_SCALE (1 << 5)
1433#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1434#define PFIT_FILTER_FUZZY (0 << 24)
1435#define PFIT_SCALING_AUTO (0 << 26)
1436#define PFIT_SCALING_PROGRAMMED (1 << 26)
1437#define PFIT_SCALING_PILLAR (2 << 26)
1438#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1439#define PFIT_PGM_RATIOS 0x61234
1440#define PFIT_VERT_SCALE_MASK 0xfff00000
1441#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1442/* Pre-965 */
1443#define PFIT_VERT_SCALE_SHIFT 20
1444#define PFIT_VERT_SCALE_MASK 0xfff00000
1445#define PFIT_HORIZ_SCALE_SHIFT 4
1446#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1447/* 965+ */
1448#define PFIT_VERT_SCALE_SHIFT_965 16
1449#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1450#define PFIT_HORIZ_SCALE_SHIFT_965 0
1451#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1452
585fb111
JB
1453#define PFIT_AUTO_RATIOS 0x61238
1454
1455/* Backlight control */
1456#define BLC_PWM_CTL 0x61254
1457#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1458#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1459#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1460/*
1461 * This is the most significant 15 bits of the number of backlight cycles in a
1462 * complete cycle of the modulated backlight control.
1463 *
1464 * The actual value is this field multiplied by two.
1465 */
1466#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1467#define BLM_LEGACY_MODE (1 << 16)
1468/*
1469 * This is the number of cycles out of the backlight modulation cycle for which
1470 * the backlight is on.
1471 *
1472 * This field must be no greater than the number of cycles in the complete
1473 * backlight modulation cycle.
1474 */
1475#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1476#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1477
0eb96d6e
JB
1478#define BLC_HIST_CTL 0x61260
1479
585fb111
JB
1480/* TV port control */
1481#define TV_CTL 0x68000
1482/** Enables the TV encoder */
1483# define TV_ENC_ENABLE (1 << 31)
1484/** Sources the TV encoder input from pipe B instead of A. */
1485# define TV_ENC_PIPEB_SELECT (1 << 30)
1486/** Outputs composite video (DAC A only) */
1487# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1488/** Outputs SVideo video (DAC B/C) */
1489# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1490/** Outputs Component video (DAC A/B/C) */
1491# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1492/** Outputs Composite and SVideo (DAC A/B/C) */
1493# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1494# define TV_TRILEVEL_SYNC (1 << 21)
1495/** Enables slow sync generation (945GM only) */
1496# define TV_SLOW_SYNC (1 << 20)
1497/** Selects 4x oversampling for 480i and 576p */
1498# define TV_OVERSAMPLE_4X (0 << 18)
1499/** Selects 2x oversampling for 720p and 1080i */
1500# define TV_OVERSAMPLE_2X (1 << 18)
1501/** Selects no oversampling for 1080p */
1502# define TV_OVERSAMPLE_NONE (2 << 18)
1503/** Selects 8x oversampling */
1504# define TV_OVERSAMPLE_8X (3 << 18)
1505/** Selects progressive mode rather than interlaced */
1506# define TV_PROGRESSIVE (1 << 17)
1507/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1508# define TV_PAL_BURST (1 << 16)
1509/** Field for setting delay of Y compared to C */
1510# define TV_YC_SKEW_MASK (7 << 12)
1511/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1512# define TV_ENC_SDP_FIX (1 << 11)
1513/**
1514 * Enables a fix for the 915GM only.
1515 *
1516 * Not sure what it does.
1517 */
1518# define TV_ENC_C0_FIX (1 << 10)
1519/** Bits that must be preserved by software */
d2d9f232 1520# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1521# define TV_FUSE_STATE_MASK (3 << 4)
1522/** Read-only state that reports all features enabled */
1523# define TV_FUSE_STATE_ENABLED (0 << 4)
1524/** Read-only state that reports that Macrovision is disabled in hardware*/
1525# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1526/** Read-only state that reports that TV-out is disabled in hardware. */
1527# define TV_FUSE_STATE_DISABLED (2 << 4)
1528/** Normal operation */
1529# define TV_TEST_MODE_NORMAL (0 << 0)
1530/** Encoder test pattern 1 - combo pattern */
1531# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1532/** Encoder test pattern 2 - full screen vertical 75% color bars */
1533# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1534/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1535# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1536/** Encoder test pattern 4 - random noise */
1537# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1538/** Encoder test pattern 5 - linear color ramps */
1539# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1540/**
1541 * This test mode forces the DACs to 50% of full output.
1542 *
1543 * This is used for load detection in combination with TVDAC_SENSE_MASK
1544 */
1545# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1546# define TV_TEST_MODE_MASK (7 << 0)
1547
1548#define TV_DAC 0x68004
b8ed2a4f 1549# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1550/**
1551 * Reports that DAC state change logic has reported change (RO).
1552 *
1553 * This gets cleared when TV_DAC_STATE_EN is cleared
1554*/
1555# define TVDAC_STATE_CHG (1 << 31)
1556# define TVDAC_SENSE_MASK (7 << 28)
1557/** Reports that DAC A voltage is above the detect threshold */
1558# define TVDAC_A_SENSE (1 << 30)
1559/** Reports that DAC B voltage is above the detect threshold */
1560# define TVDAC_B_SENSE (1 << 29)
1561/** Reports that DAC C voltage is above the detect threshold */
1562# define TVDAC_C_SENSE (1 << 28)
1563/**
1564 * Enables DAC state detection logic, for load-based TV detection.
1565 *
1566 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1567 * to off, for load detection to work.
1568 */
1569# define TVDAC_STATE_CHG_EN (1 << 27)
1570/** Sets the DAC A sense value to high */
1571# define TVDAC_A_SENSE_CTL (1 << 26)
1572/** Sets the DAC B sense value to high */
1573# define TVDAC_B_SENSE_CTL (1 << 25)
1574/** Sets the DAC C sense value to high */
1575# define TVDAC_C_SENSE_CTL (1 << 24)
1576/** Overrides the ENC_ENABLE and DAC voltage levels */
1577# define DAC_CTL_OVERRIDE (1 << 7)
1578/** Sets the slew rate. Must be preserved in software */
1579# define ENC_TVDAC_SLEW_FAST (1 << 6)
1580# define DAC_A_1_3_V (0 << 4)
1581# define DAC_A_1_1_V (1 << 4)
1582# define DAC_A_0_7_V (2 << 4)
cb66c692 1583# define DAC_A_MASK (3 << 4)
585fb111
JB
1584# define DAC_B_1_3_V (0 << 2)
1585# define DAC_B_1_1_V (1 << 2)
1586# define DAC_B_0_7_V (2 << 2)
cb66c692 1587# define DAC_B_MASK (3 << 2)
585fb111
JB
1588# define DAC_C_1_3_V (0 << 0)
1589# define DAC_C_1_1_V (1 << 0)
1590# define DAC_C_0_7_V (2 << 0)
cb66c692 1591# define DAC_C_MASK (3 << 0)
585fb111
JB
1592
1593/**
1594 * CSC coefficients are stored in a floating point format with 9 bits of
1595 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1596 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1597 * -1 (0x3) being the only legal negative value.
1598 */
1599#define TV_CSC_Y 0x68010
1600# define TV_RY_MASK 0x07ff0000
1601# define TV_RY_SHIFT 16
1602# define TV_GY_MASK 0x00000fff
1603# define TV_GY_SHIFT 0
1604
1605#define TV_CSC_Y2 0x68014
1606# define TV_BY_MASK 0x07ff0000
1607# define TV_BY_SHIFT 16
1608/**
1609 * Y attenuation for component video.
1610 *
1611 * Stored in 1.9 fixed point.
1612 */
1613# define TV_AY_MASK 0x000003ff
1614# define TV_AY_SHIFT 0
1615
1616#define TV_CSC_U 0x68018
1617# define TV_RU_MASK 0x07ff0000
1618# define TV_RU_SHIFT 16
1619# define TV_GU_MASK 0x000007ff
1620# define TV_GU_SHIFT 0
1621
1622#define TV_CSC_U2 0x6801c
1623# define TV_BU_MASK 0x07ff0000
1624# define TV_BU_SHIFT 16
1625/**
1626 * U attenuation for component video.
1627 *
1628 * Stored in 1.9 fixed point.
1629 */
1630# define TV_AU_MASK 0x000003ff
1631# define TV_AU_SHIFT 0
1632
1633#define TV_CSC_V 0x68020
1634# define TV_RV_MASK 0x0fff0000
1635# define TV_RV_SHIFT 16
1636# define TV_GV_MASK 0x000007ff
1637# define TV_GV_SHIFT 0
1638
1639#define TV_CSC_V2 0x68024
1640# define TV_BV_MASK 0x07ff0000
1641# define TV_BV_SHIFT 16
1642/**
1643 * V attenuation for component video.
1644 *
1645 * Stored in 1.9 fixed point.
1646 */
1647# define TV_AV_MASK 0x000007ff
1648# define TV_AV_SHIFT 0
1649
1650#define TV_CLR_KNOBS 0x68028
1651/** 2s-complement brightness adjustment */
1652# define TV_BRIGHTNESS_MASK 0xff000000
1653# define TV_BRIGHTNESS_SHIFT 24
1654/** Contrast adjustment, as a 2.6 unsigned floating point number */
1655# define TV_CONTRAST_MASK 0x00ff0000
1656# define TV_CONTRAST_SHIFT 16
1657/** Saturation adjustment, as a 2.6 unsigned floating point number */
1658# define TV_SATURATION_MASK 0x0000ff00
1659# define TV_SATURATION_SHIFT 8
1660/** Hue adjustment, as an integer phase angle in degrees */
1661# define TV_HUE_MASK 0x000000ff
1662# define TV_HUE_SHIFT 0
1663
1664#define TV_CLR_LEVEL 0x6802c
1665/** Controls the DAC level for black */
1666# define TV_BLACK_LEVEL_MASK 0x01ff0000
1667# define TV_BLACK_LEVEL_SHIFT 16
1668/** Controls the DAC level for blanking */
1669# define TV_BLANK_LEVEL_MASK 0x000001ff
1670# define TV_BLANK_LEVEL_SHIFT 0
1671
1672#define TV_H_CTL_1 0x68030
1673/** Number of pixels in the hsync. */
1674# define TV_HSYNC_END_MASK 0x1fff0000
1675# define TV_HSYNC_END_SHIFT 16
1676/** Total number of pixels minus one in the line (display and blanking). */
1677# define TV_HTOTAL_MASK 0x00001fff
1678# define TV_HTOTAL_SHIFT 0
1679
1680#define TV_H_CTL_2 0x68034
1681/** Enables the colorburst (needed for non-component color) */
1682# define TV_BURST_ENA (1 << 31)
1683/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1684# define TV_HBURST_START_SHIFT 16
1685# define TV_HBURST_START_MASK 0x1fff0000
1686/** Length of the colorburst */
1687# define TV_HBURST_LEN_SHIFT 0
1688# define TV_HBURST_LEN_MASK 0x0001fff
1689
1690#define TV_H_CTL_3 0x68038
1691/** End of hblank, measured in pixels minus one from start of hsync */
1692# define TV_HBLANK_END_SHIFT 16
1693# define TV_HBLANK_END_MASK 0x1fff0000
1694/** Start of hblank, measured in pixels minus one from start of hsync */
1695# define TV_HBLANK_START_SHIFT 0
1696# define TV_HBLANK_START_MASK 0x0001fff
1697
1698#define TV_V_CTL_1 0x6803c
1699/** XXX */
1700# define TV_NBR_END_SHIFT 16
1701# define TV_NBR_END_MASK 0x07ff0000
1702/** XXX */
1703# define TV_VI_END_F1_SHIFT 8
1704# define TV_VI_END_F1_MASK 0x00003f00
1705/** XXX */
1706# define TV_VI_END_F2_SHIFT 0
1707# define TV_VI_END_F2_MASK 0x0000003f
1708
1709#define TV_V_CTL_2 0x68040
1710/** Length of vsync, in half lines */
1711# define TV_VSYNC_LEN_MASK 0x07ff0000
1712# define TV_VSYNC_LEN_SHIFT 16
1713/** Offset of the start of vsync in field 1, measured in one less than the
1714 * number of half lines.
1715 */
1716# define TV_VSYNC_START_F1_MASK 0x00007f00
1717# define TV_VSYNC_START_F1_SHIFT 8
1718/**
1719 * Offset of the start of vsync in field 2, measured in one less than the
1720 * number of half lines.
1721 */
1722# define TV_VSYNC_START_F2_MASK 0x0000007f
1723# define TV_VSYNC_START_F2_SHIFT 0
1724
1725#define TV_V_CTL_3 0x68044
1726/** Enables generation of the equalization signal */
1727# define TV_EQUAL_ENA (1 << 31)
1728/** Length of vsync, in half lines */
1729# define TV_VEQ_LEN_MASK 0x007f0000
1730# define TV_VEQ_LEN_SHIFT 16
1731/** Offset of the start of equalization in field 1, measured in one less than
1732 * the number of half lines.
1733 */
1734# define TV_VEQ_START_F1_MASK 0x0007f00
1735# define TV_VEQ_START_F1_SHIFT 8
1736/**
1737 * Offset of the start of equalization in field 2, measured in one less than
1738 * the number of half lines.
1739 */
1740# define TV_VEQ_START_F2_MASK 0x000007f
1741# define TV_VEQ_START_F2_SHIFT 0
1742
1743#define TV_V_CTL_4 0x68048
1744/**
1745 * Offset to start of vertical colorburst, measured in one less than the
1746 * number of lines from vertical start.
1747 */
1748# define TV_VBURST_START_F1_MASK 0x003f0000
1749# define TV_VBURST_START_F1_SHIFT 16
1750/**
1751 * Offset to the end of vertical colorburst, measured in one less than the
1752 * number of lines from the start of NBR.
1753 */
1754# define TV_VBURST_END_F1_MASK 0x000000ff
1755# define TV_VBURST_END_F1_SHIFT 0
1756
1757#define TV_V_CTL_5 0x6804c
1758/**
1759 * Offset to start of vertical colorburst, measured in one less than the
1760 * number of lines from vertical start.
1761 */
1762# define TV_VBURST_START_F2_MASK 0x003f0000
1763# define TV_VBURST_START_F2_SHIFT 16
1764/**
1765 * Offset to the end of vertical colorburst, measured in one less than the
1766 * number of lines from the start of NBR.
1767 */
1768# define TV_VBURST_END_F2_MASK 0x000000ff
1769# define TV_VBURST_END_F2_SHIFT 0
1770
1771#define TV_V_CTL_6 0x68050
1772/**
1773 * Offset to start of vertical colorburst, measured in one less than the
1774 * number of lines from vertical start.
1775 */
1776# define TV_VBURST_START_F3_MASK 0x003f0000
1777# define TV_VBURST_START_F3_SHIFT 16
1778/**
1779 * Offset to the end of vertical colorburst, measured in one less than the
1780 * number of lines from the start of NBR.
1781 */
1782# define TV_VBURST_END_F3_MASK 0x000000ff
1783# define TV_VBURST_END_F3_SHIFT 0
1784
1785#define TV_V_CTL_7 0x68054
1786/**
1787 * Offset to start of vertical colorburst, measured in one less than the
1788 * number of lines from vertical start.
1789 */
1790# define TV_VBURST_START_F4_MASK 0x003f0000
1791# define TV_VBURST_START_F4_SHIFT 16
1792/**
1793 * Offset to the end of vertical colorburst, measured in one less than the
1794 * number of lines from the start of NBR.
1795 */
1796# define TV_VBURST_END_F4_MASK 0x000000ff
1797# define TV_VBURST_END_F4_SHIFT 0
1798
1799#define TV_SC_CTL_1 0x68060
1800/** Turns on the first subcarrier phase generation DDA */
1801# define TV_SC_DDA1_EN (1 << 31)
1802/** Turns on the first subcarrier phase generation DDA */
1803# define TV_SC_DDA2_EN (1 << 30)
1804/** Turns on the first subcarrier phase generation DDA */
1805# define TV_SC_DDA3_EN (1 << 29)
1806/** Sets the subcarrier DDA to reset frequency every other field */
1807# define TV_SC_RESET_EVERY_2 (0 << 24)
1808/** Sets the subcarrier DDA to reset frequency every fourth field */
1809# define TV_SC_RESET_EVERY_4 (1 << 24)
1810/** Sets the subcarrier DDA to reset frequency every eighth field */
1811# define TV_SC_RESET_EVERY_8 (2 << 24)
1812/** Sets the subcarrier DDA to never reset the frequency */
1813# define TV_SC_RESET_NEVER (3 << 24)
1814/** Sets the peak amplitude of the colorburst.*/
1815# define TV_BURST_LEVEL_MASK 0x00ff0000
1816# define TV_BURST_LEVEL_SHIFT 16
1817/** Sets the increment of the first subcarrier phase generation DDA */
1818# define TV_SCDDA1_INC_MASK 0x00000fff
1819# define TV_SCDDA1_INC_SHIFT 0
1820
1821#define TV_SC_CTL_2 0x68064
1822/** Sets the rollover for the second subcarrier phase generation DDA */
1823# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1824# define TV_SCDDA2_SIZE_SHIFT 16
1825/** Sets the increent of the second subcarrier phase generation DDA */
1826# define TV_SCDDA2_INC_MASK 0x00007fff
1827# define TV_SCDDA2_INC_SHIFT 0
1828
1829#define TV_SC_CTL_3 0x68068
1830/** Sets the rollover for the third subcarrier phase generation DDA */
1831# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1832# define TV_SCDDA3_SIZE_SHIFT 16
1833/** Sets the increent of the third subcarrier phase generation DDA */
1834# define TV_SCDDA3_INC_MASK 0x00007fff
1835# define TV_SCDDA3_INC_SHIFT 0
1836
1837#define TV_WIN_POS 0x68070
1838/** X coordinate of the display from the start of horizontal active */
1839# define TV_XPOS_MASK 0x1fff0000
1840# define TV_XPOS_SHIFT 16
1841/** Y coordinate of the display from the start of vertical active (NBR) */
1842# define TV_YPOS_MASK 0x00000fff
1843# define TV_YPOS_SHIFT 0
1844
1845#define TV_WIN_SIZE 0x68074
1846/** Horizontal size of the display window, measured in pixels*/
1847# define TV_XSIZE_MASK 0x1fff0000
1848# define TV_XSIZE_SHIFT 16
1849/**
1850 * Vertical size of the display window, measured in pixels.
1851 *
1852 * Must be even for interlaced modes.
1853 */
1854# define TV_YSIZE_MASK 0x00000fff
1855# define TV_YSIZE_SHIFT 0
1856
1857#define TV_FILTER_CTL_1 0x68080
1858/**
1859 * Enables automatic scaling calculation.
1860 *
1861 * If set, the rest of the registers are ignored, and the calculated values can
1862 * be read back from the register.
1863 */
1864# define TV_AUTO_SCALE (1 << 31)
1865/**
1866 * Disables the vertical filter.
1867 *
1868 * This is required on modes more than 1024 pixels wide */
1869# define TV_V_FILTER_BYPASS (1 << 29)
1870/** Enables adaptive vertical filtering */
1871# define TV_VADAPT (1 << 28)
1872# define TV_VADAPT_MODE_MASK (3 << 26)
1873/** Selects the least adaptive vertical filtering mode */
1874# define TV_VADAPT_MODE_LEAST (0 << 26)
1875/** Selects the moderately adaptive vertical filtering mode */
1876# define TV_VADAPT_MODE_MODERATE (1 << 26)
1877/** Selects the most adaptive vertical filtering mode */
1878# define TV_VADAPT_MODE_MOST (3 << 26)
1879/**
1880 * Sets the horizontal scaling factor.
1881 *
1882 * This should be the fractional part of the horizontal scaling factor divided
1883 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1884 *
1885 * (src width - 1) / ((oversample * dest width) - 1)
1886 */
1887# define TV_HSCALE_FRAC_MASK 0x00003fff
1888# define TV_HSCALE_FRAC_SHIFT 0
1889
1890#define TV_FILTER_CTL_2 0x68084
1891/**
1892 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1893 *
1894 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1895 */
1896# define TV_VSCALE_INT_MASK 0x00038000
1897# define TV_VSCALE_INT_SHIFT 15
1898/**
1899 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1900 *
1901 * \sa TV_VSCALE_INT_MASK
1902 */
1903# define TV_VSCALE_FRAC_MASK 0x00007fff
1904# define TV_VSCALE_FRAC_SHIFT 0
1905
1906#define TV_FILTER_CTL_3 0x68088
1907/**
1908 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1909 *
1910 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1911 *
1912 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1913 */
1914# define TV_VSCALE_IP_INT_MASK 0x00038000
1915# define TV_VSCALE_IP_INT_SHIFT 15
1916/**
1917 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1918 *
1919 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1920 *
1921 * \sa TV_VSCALE_IP_INT_MASK
1922 */
1923# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1924# define TV_VSCALE_IP_FRAC_SHIFT 0
1925
1926#define TV_CC_CONTROL 0x68090
1927# define TV_CC_ENABLE (1 << 31)
1928/**
1929 * Specifies which field to send the CC data in.
1930 *
1931 * CC data is usually sent in field 0.
1932 */
1933# define TV_CC_FID_MASK (1 << 27)
1934# define TV_CC_FID_SHIFT 27
1935/** Sets the horizontal position of the CC data. Usually 135. */
1936# define TV_CC_HOFF_MASK 0x03ff0000
1937# define TV_CC_HOFF_SHIFT 16
1938/** Sets the vertical position of the CC data. Usually 21 */
1939# define TV_CC_LINE_MASK 0x0000003f
1940# define TV_CC_LINE_SHIFT 0
1941
1942#define TV_CC_DATA 0x68094
1943# define TV_CC_RDY (1 << 31)
1944/** Second word of CC data to be transmitted. */
1945# define TV_CC_DATA_2_MASK 0x007f0000
1946# define TV_CC_DATA_2_SHIFT 16
1947/** First word of CC data to be transmitted. */
1948# define TV_CC_DATA_1_MASK 0x0000007f
1949# define TV_CC_DATA_1_SHIFT 0
1950
1951#define TV_H_LUMA_0 0x68100
1952#define TV_H_LUMA_59 0x681ec
1953#define TV_H_CHROMA_0 0x68200
1954#define TV_H_CHROMA_59 0x682ec
1955#define TV_V_LUMA_0 0x68300
1956#define TV_V_LUMA_42 0x683a8
1957#define TV_V_CHROMA_0 0x68400
1958#define TV_V_CHROMA_42 0x684a8
1959
040d87f1 1960/* Display Port */
32f9d658 1961#define DP_A 0x64000 /* eDP */
040d87f1
KP
1962#define DP_B 0x64100
1963#define DP_C 0x64200
1964#define DP_D 0x64300
1965
1966#define DP_PORT_EN (1 << 31)
1967#define DP_PIPEB_SELECT (1 << 30)
1968
1969/* Link training mode - select a suitable mode for each stage */
1970#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1971#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1972#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1973#define DP_LINK_TRAIN_OFF (3 << 28)
1974#define DP_LINK_TRAIN_MASK (3 << 28)
1975#define DP_LINK_TRAIN_SHIFT 28
1976
8db9d77b
ZW
1977/* CPT Link training mode */
1978#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1979#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1980#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1981#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1982#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1983#define DP_LINK_TRAIN_SHIFT_CPT 8
1984
040d87f1
KP
1985/* Signal voltages. These are mostly controlled by the other end */
1986#define DP_VOLTAGE_0_4 (0 << 25)
1987#define DP_VOLTAGE_0_6 (1 << 25)
1988#define DP_VOLTAGE_0_8 (2 << 25)
1989#define DP_VOLTAGE_1_2 (3 << 25)
1990#define DP_VOLTAGE_MASK (7 << 25)
1991#define DP_VOLTAGE_SHIFT 25
1992
1993/* Signal pre-emphasis levels, like voltages, the other end tells us what
1994 * they want
1995 */
1996#define DP_PRE_EMPHASIS_0 (0 << 22)
1997#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1998#define DP_PRE_EMPHASIS_6 (2 << 22)
1999#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2000#define DP_PRE_EMPHASIS_MASK (7 << 22)
2001#define DP_PRE_EMPHASIS_SHIFT 22
2002
2003/* How many wires to use. I guess 3 was too hard */
2004#define DP_PORT_WIDTH_1 (0 << 19)
2005#define DP_PORT_WIDTH_2 (1 << 19)
2006#define DP_PORT_WIDTH_4 (3 << 19)
2007#define DP_PORT_WIDTH_MASK (7 << 19)
2008
2009/* Mystic DPCD version 1.1 special mode */
2010#define DP_ENHANCED_FRAMING (1 << 18)
2011
32f9d658
ZW
2012/* eDP */
2013#define DP_PLL_FREQ_270MHZ (0 << 16)
2014#define DP_PLL_FREQ_160MHZ (1 << 16)
2015#define DP_PLL_FREQ_MASK (3 << 16)
2016
040d87f1
KP
2017/** locked once port is enabled */
2018#define DP_PORT_REVERSAL (1 << 15)
2019
32f9d658
ZW
2020/* eDP */
2021#define DP_PLL_ENABLE (1 << 14)
2022
040d87f1
KP
2023/** sends the clock on lane 15 of the PEG for debug */
2024#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2025
2026#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2027#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2028
2029/** limit RGB values to avoid confusing TVs */
2030#define DP_COLOR_RANGE_16_235 (1 << 8)
2031
2032/** Turn on the audio link */
2033#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2034
2035/** vs and hs sync polarity */
2036#define DP_SYNC_VS_HIGH (1 << 4)
2037#define DP_SYNC_HS_HIGH (1 << 3)
2038
2039/** A fantasy */
2040#define DP_DETECTED (1 << 2)
2041
2042/** The aux channel provides a way to talk to the
2043 * signal sink for DDC etc. Max packet size supported
2044 * is 20 bytes in each direction, hence the 5 fixed
2045 * data registers
2046 */
32f9d658
ZW
2047#define DPA_AUX_CH_CTL 0x64010
2048#define DPA_AUX_CH_DATA1 0x64014
2049#define DPA_AUX_CH_DATA2 0x64018
2050#define DPA_AUX_CH_DATA3 0x6401c
2051#define DPA_AUX_CH_DATA4 0x64020
2052#define DPA_AUX_CH_DATA5 0x64024
2053
040d87f1
KP
2054#define DPB_AUX_CH_CTL 0x64110
2055#define DPB_AUX_CH_DATA1 0x64114
2056#define DPB_AUX_CH_DATA2 0x64118
2057#define DPB_AUX_CH_DATA3 0x6411c
2058#define DPB_AUX_CH_DATA4 0x64120
2059#define DPB_AUX_CH_DATA5 0x64124
2060
2061#define DPC_AUX_CH_CTL 0x64210
2062#define DPC_AUX_CH_DATA1 0x64214
2063#define DPC_AUX_CH_DATA2 0x64218
2064#define DPC_AUX_CH_DATA3 0x6421c
2065#define DPC_AUX_CH_DATA4 0x64220
2066#define DPC_AUX_CH_DATA5 0x64224
2067
2068#define DPD_AUX_CH_CTL 0x64310
2069#define DPD_AUX_CH_DATA1 0x64314
2070#define DPD_AUX_CH_DATA2 0x64318
2071#define DPD_AUX_CH_DATA3 0x6431c
2072#define DPD_AUX_CH_DATA4 0x64320
2073#define DPD_AUX_CH_DATA5 0x64324
2074
2075#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2076#define DP_AUX_CH_CTL_DONE (1 << 30)
2077#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2078#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2079#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2080#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2081#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2082#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2083#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2084#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2085#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2086#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2087#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2088#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2089#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2090#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2091#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2092#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2093#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2094#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2095#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2096
2097/*
2098 * Computing GMCH M and N values for the Display Port link
2099 *
2100 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2101 *
2102 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2103 *
2104 * The GMCH value is used internally
2105 *
2106 * bytes_per_pixel is the number of bytes coming out of the plane,
2107 * which is after the LUTs, so we want the bytes for our color format.
2108 * For our current usage, this is always 3, one byte for R, G and B.
2109 */
2110#define PIPEA_GMCH_DATA_M 0x70050
2111#define PIPEB_GMCH_DATA_M 0x71050
2112
2113/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2114#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2115#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2116
2117#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2118
2119#define PIPEA_GMCH_DATA_N 0x70054
2120#define PIPEB_GMCH_DATA_N 0x71054
2121#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2122
2123/*
2124 * Computing Link M and N values for the Display Port link
2125 *
2126 * Link M / N = pixel_clock / ls_clk
2127 *
2128 * (the DP spec calls pixel_clock the 'strm_clk')
2129 *
2130 * The Link value is transmitted in the Main Stream
2131 * Attributes and VB-ID.
2132 */
2133
2134#define PIPEA_DP_LINK_M 0x70060
2135#define PIPEB_DP_LINK_M 0x71060
2136#define PIPEA_DP_LINK_M_MASK (0xffffff)
2137
2138#define PIPEA_DP_LINK_N 0x70064
2139#define PIPEB_DP_LINK_N 0x71064
2140#define PIPEA_DP_LINK_N_MASK (0xffffff)
2141
585fb111
JB
2142/* Display & cursor control */
2143
2144/* Pipe A */
2145#define PIPEADSL 0x70000
58e10eb9 2146#define DSL_LINEMASK 0x00000fff
585fb111 2147#define PIPEACONF 0x70008
5eddb70b
CW
2148#define PIPECONF_ENABLE (1<<31)
2149#define PIPECONF_DISABLE 0
2150#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2151#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2152#define PIPECONF_SINGLE_WIDE 0
2153#define PIPECONF_PIPE_UNLOCKED 0
2154#define PIPECONF_PIPE_LOCKED (1<<25)
2155#define PIPECONF_PALETTE 0
2156#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2157#define PIPECONF_FORCE_BORDER (1<<25)
2158#define PIPECONF_PROGRESSIVE (0 << 21)
2159#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2160#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2161#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2162#define PIPECONF_BPP_MASK (0x000000e0)
2163#define PIPECONF_BPP_8 (0<<5)
2164#define PIPECONF_BPP_10 (1<<5)
2165#define PIPECONF_BPP_6 (2<<5)
2166#define PIPECONF_BPP_12 (3<<5)
2167#define PIPECONF_DITHER_EN (1<<4)
2168#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2169#define PIPECONF_DITHER_TYPE_SP (0<<2)
2170#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2171#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2172#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2173#define PIPEASTAT 0x70024
2174#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2175#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2176#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2177#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2178#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2179#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2180#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2181#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2182#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2183#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2184#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2185#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2186#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2187#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2188#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2189#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2190#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2191#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2192#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2193#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2194#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2195#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2196#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2197#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2198#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2199#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2200#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2201#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2202#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2203#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2204#define PIPE_8BPC (0 << 5)
2205#define PIPE_10BPC (1 << 5)
2206#define PIPE_6BPC (2 << 5)
2207#define PIPE_12BPC (3 << 5)
585fb111 2208
c4a1d9e4 2209#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
5eddb70b 2210#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
58e10eb9 2211#define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
5eddb70b 2212
585fb111
JB
2213#define DSPARB 0x70030
2214#define DSPARB_CSTART_MASK (0x7f << 7)
2215#define DSPARB_CSTART_SHIFT 7
2216#define DSPARB_BSTART_MASK (0x7f)
2217#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2218#define DSPARB_BEND_SHIFT 9 /* on 855 */
2219#define DSPARB_AEND_SHIFT 0
2220
2221#define DSPFW1 0x70034
0e442c60 2222#define DSPFW_SR_SHIFT 23
d4294342 2223#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2224#define DSPFW_CURSORB_SHIFT 16
d4294342 2225#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2226#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2227#define DSPFW_PLANEB_MASK (0x7f<<8)
2228#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2229#define DSPFW2 0x70038
0e442c60 2230#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2231#define DSPFW_CURSORA_SHIFT 8
d4294342 2232#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2233#define DSPFW3 0x7003c
0e442c60
JB
2234#define DSPFW_HPLL_SR_EN (1<<31)
2235#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2236#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2237#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2238#define DSPFW_HPLL_CURSOR_SHIFT 16
2239#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2240#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2241
2242/* FIFO watermark sizes etc */
0e442c60 2243#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2244#define I915_FIFO_LINE_SIZE 64
2245#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2246
2247#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2248#define I965_FIFO_SIZE 512
2249#define I945_FIFO_SIZE 127
7662c8bd 2250#define I915_FIFO_SIZE 95
dff33cfc 2251#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2252#define I830_FIFO_SIZE 95
0e442c60
JB
2253
2254#define G4X_MAX_WM 0x3f
7662c8bd
SL
2255#define I915_MAX_WM 0x3f
2256
f2b115e6
AJ
2257#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2258#define PINEVIEW_FIFO_LINE_SIZE 64
2259#define PINEVIEW_MAX_WM 0x1ff
2260#define PINEVIEW_DFT_WM 0x3f
2261#define PINEVIEW_DFT_HPLLOFF_WM 0
2262#define PINEVIEW_GUARD_WM 10
2263#define PINEVIEW_CURSOR_FIFO 64
2264#define PINEVIEW_CURSOR_MAX_WM 0x3f
2265#define PINEVIEW_CURSOR_DFT_WM 0
2266#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2267
4fe5e611
ZY
2268#define I965_CURSOR_FIFO 64
2269#define I965_CURSOR_MAX_WM 32
2270#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2271
2272/* define the Watermark register on Ironlake */
2273#define WM0_PIPEA_ILK 0x45100
2274#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2275#define WM0_PIPE_PLANE_SHIFT 16
2276#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2277#define WM0_PIPE_SPRITE_SHIFT 8
2278#define WM0_PIPE_CURSOR_MASK (0x1f)
2279
2280#define WM0_PIPEB_ILK 0x45104
2281#define WM1_LP_ILK 0x45108
2282#define WM1_LP_SR_EN (1<<31)
2283#define WM1_LP_LATENCY_SHIFT 24
2284#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2285#define WM1_LP_FBC_MASK (0xf<<20)
2286#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2287#define WM1_LP_SR_MASK (0x1ff<<8)
2288#define WM1_LP_SR_SHIFT 8
2289#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2290#define WM2_LP_ILK 0x4510c
2291#define WM2_LP_EN (1<<31)
2292#define WM3_LP_ILK 0x45110
2293#define WM3_LP_EN (1<<31)
2294#define WM1S_LP_ILK 0x45120
2295#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2296
2297/* Memory latency timer register */
2298#define MLTR_ILK 0x11222
2299/* the unit of memory self-refresh latency time is 0.5us */
2300#define ILK_SRLT_MASK 0x3f
2301
2302/* define the fifo size on Ironlake */
2303#define ILK_DISPLAY_FIFO 128
2304#define ILK_DISPLAY_MAXWM 64
2305#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2306#define ILK_CURSOR_FIFO 32
2307#define ILK_CURSOR_MAXWM 16
2308#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2309
2310#define ILK_DISPLAY_SR_FIFO 512
2311#define ILK_DISPLAY_MAX_SRWM 0x1ff
2312#define ILK_DISPLAY_DFT_SRWM 0x3f
2313#define ILK_CURSOR_SR_FIFO 64
2314#define ILK_CURSOR_MAX_SRWM 0x3f
2315#define ILK_CURSOR_DFT_SRWM 8
2316
2317#define ILK_FIFO_LINE_SIZE 64
2318
585fb111
JB
2319/*
2320 * The two pipe frame counter registers are not synchronized, so
2321 * reading a stable value is somewhat tricky. The following code
2322 * should work:
2323 *
2324 * do {
2325 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2326 * PIPE_FRAME_HIGH_SHIFT;
2327 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2328 * PIPE_FRAME_LOW_SHIFT);
2329 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2330 * PIPE_FRAME_HIGH_SHIFT);
2331 * } while (high1 != high2);
2332 * frame = (high1 << 8) | low1;
2333 */
2334#define PIPEAFRAMEHIGH 0x70040
2335#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2336#define PIPE_FRAME_HIGH_SHIFT 0
2337#define PIPEAFRAMEPIXEL 0x70044
2338#define PIPE_FRAME_LOW_MASK 0xff000000
2339#define PIPE_FRAME_LOW_SHIFT 24
2340#define PIPE_PIXEL_MASK 0x00ffffff
2341#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2342/* GM45+ just has to be different */
2343#define PIPEA_FRMCOUNT_GM45 0x70040
2344#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2345
2346/* Cursor A & B regs */
2347#define CURACNTR 0x70080
14b60391
JB
2348/* Old style CUR*CNTR flags (desktop 8xx) */
2349#define CURSOR_ENABLE 0x80000000
2350#define CURSOR_GAMMA_ENABLE 0x40000000
2351#define CURSOR_STRIDE_MASK 0x30000000
2352#define CURSOR_FORMAT_SHIFT 24
2353#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2354#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2355#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2356#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2357#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2358#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2359/* New style CUR*CNTR flags */
2360#define CURSOR_MODE 0x27
585fb111
JB
2361#define CURSOR_MODE_DISABLE 0x00
2362#define CURSOR_MODE_64_32B_AX 0x07
2363#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2364#define MCURSOR_PIPE_SELECT (1 << 28)
2365#define MCURSOR_PIPE_A 0x00
2366#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2367#define MCURSOR_GAMMA_ENABLE (1 << 26)
2368#define CURABASE 0x70084
2369#define CURAPOS 0x70088
2370#define CURSOR_POS_MASK 0x007FF
2371#define CURSOR_POS_SIGN 0x8000
2372#define CURSOR_X_SHIFT 0
2373#define CURSOR_Y_SHIFT 16
14b60391 2374#define CURSIZE 0x700a0
585fb111
JB
2375#define CURBCNTR 0x700c0
2376#define CURBBASE 0x700c4
2377#define CURBPOS 0x700c8
2378
c4a1d9e4
CW
2379#define CURCNTR(pipe) _PIPE(pipe, CURACNTR, CURBCNTR)
2380#define CURBASE(pipe) _PIPE(pipe, CURABASE, CURBBASE)
2381#define CURPOS(pipe) _PIPE(pipe, CURAPOS, CURBPOS)
2382
585fb111
JB
2383/* Display A control */
2384#define DSPACNTR 0x70180
2385#define DISPLAY_PLANE_ENABLE (1<<31)
2386#define DISPLAY_PLANE_DISABLE 0
2387#define DISPPLANE_GAMMA_ENABLE (1<<30)
2388#define DISPPLANE_GAMMA_DISABLE 0
2389#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2390#define DISPPLANE_8BPP (0x2<<26)
2391#define DISPPLANE_15_16BPP (0x4<<26)
2392#define DISPPLANE_16BPP (0x5<<26)
2393#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2394#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2395#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2396#define DISPPLANE_STEREO_ENABLE (1<<25)
2397#define DISPPLANE_STEREO_DISABLE 0
2398#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2399#define DISPPLANE_SEL_PIPE_A 0
2400#define DISPPLANE_SEL_PIPE_B (1<<24)
2401#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2402#define DISPPLANE_SRC_KEY_DISABLE 0
2403#define DISPPLANE_LINE_DOUBLE (1<<20)
2404#define DISPPLANE_NO_LINE_DOUBLE 0
2405#define DISPPLANE_STEREO_POLARITY_FIRST 0
2406#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2407#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2408#define DISPPLANE_TILED (1<<10)
585fb111
JB
2409#define DSPAADDR 0x70184
2410#define DSPASTRIDE 0x70188
2411#define DSPAPOS 0x7018C /* reserved */
2412#define DSPASIZE 0x70190
2413#define DSPASURF 0x7019C /* 965+ only */
2414#define DSPATILEOFF 0x701A4 /* 965+ only */
2415
5eddb70b
CW
2416#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2417#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2418#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2419#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2420#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2421#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2422#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2423
585fb111
JB
2424/* VBIOS flags */
2425#define SWF00 0x71410
2426#define SWF01 0x71414
2427#define SWF02 0x71418
2428#define SWF03 0x7141c
2429#define SWF04 0x71420
2430#define SWF05 0x71424
2431#define SWF06 0x71428
2432#define SWF10 0x70410
2433#define SWF11 0x70414
2434#define SWF14 0x71420
2435#define SWF30 0x72414
2436#define SWF31 0x72418
2437#define SWF32 0x7241c
2438
2439/* Pipe B */
2440#define PIPEBDSL 0x71000
2441#define PIPEBCONF 0x71008
2442#define PIPEBSTAT 0x71024
2443#define PIPEBFRAMEHIGH 0x71040
2444#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2445#define PIPEB_FRMCOUNT_GM45 0x71040
2446#define PIPEB_FLIPCOUNT_GM45 0x71044
2447
585fb111
JB
2448
2449/* Display B control */
2450#define DSPBCNTR 0x71180
2451#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2452#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2453#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2454#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2455#define DSPBADDR 0x71184
2456#define DSPBSTRIDE 0x71188
2457#define DSPBPOS 0x7118C
2458#define DSPBSIZE 0x71190
2459#define DSPBSURF 0x7119C
2460#define DSPBTILEOFF 0x711A4
2461
2462/* VBIOS regs */
2463#define VGACNTRL 0x71400
2464# define VGA_DISP_DISABLE (1 << 31)
2465# define VGA_2X_MODE (1 << 30)
2466# define VGA_PIPE_B_SELECT (1 << 29)
2467
f2b115e6 2468/* Ironlake */
b9055052
ZW
2469
2470#define CPU_VGACNTRL 0x41000
2471
2472#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2473#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2474#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2475#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2476#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2477#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2478#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2479#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2480#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2481
2482/* refresh rate hardware control */
2483#define RR_HW_CTL 0x45300
2484#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2485#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2486
2487#define FDI_PLL_BIOS_0 0x46000
021357ac 2488#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2489#define FDI_PLL_BIOS_1 0x46004
2490#define FDI_PLL_BIOS_2 0x46008
2491#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2492#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2493#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2494
8956c8bb
EA
2495#define PCH_DSPCLK_GATE_D 0x42020
2496# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2497# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2498
2499#define PCH_3DCGDIS0 0x46020
2500# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2501# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2502
b9055052
ZW
2503#define FDI_PLL_FREQ_CTL 0x46030
2504#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2505#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2506#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2507
2508
2509#define PIPEA_DATA_M1 0x60030
2510#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2511#define TU_SIZE_MASK 0x7e000000
5eddb70b 2512#define PIPE_DATA_M1_OFFSET 0
b9055052 2513#define PIPEA_DATA_N1 0x60034
5eddb70b 2514#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2515
2516#define PIPEA_DATA_M2 0x60038
5eddb70b 2517#define PIPE_DATA_M2_OFFSET 0
b9055052 2518#define PIPEA_DATA_N2 0x6003c
5eddb70b 2519#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2520
2521#define PIPEA_LINK_M1 0x60040
5eddb70b 2522#define PIPE_LINK_M1_OFFSET 0
b9055052 2523#define PIPEA_LINK_N1 0x60044
5eddb70b 2524#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2525
2526#define PIPEA_LINK_M2 0x60048
5eddb70b 2527#define PIPE_LINK_M2_OFFSET 0
b9055052 2528#define PIPEA_LINK_N2 0x6004c
5eddb70b 2529#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2530
2531/* PIPEB timing regs are same start from 0x61000 */
2532
2533#define PIPEB_DATA_M1 0x61030
b9055052 2534#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2535
2536#define PIPEB_DATA_M2 0x61038
b9055052 2537#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2538
2539#define PIPEB_LINK_M1 0x61040
b9055052 2540#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2541
2542#define PIPEB_LINK_M2 0x61048
b9055052 2543#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2544
2545#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2546#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2547#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2548#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2549#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2550#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2551#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2552#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2553
2554/* CPU panel fitter */
2555#define PFA_CTL_1 0x68080
2556#define PFB_CTL_1 0x68880
2557#define PF_ENABLE (1<<31)
b1f60b70
ZW
2558#define PF_FILTER_MASK (3<<23)
2559#define PF_FILTER_PROGRAMMED (0<<23)
2560#define PF_FILTER_MED_3x3 (1<<23)
2561#define PF_FILTER_EDGE_ENHANCE (2<<23)
2562#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2563#define PFA_WIN_SZ 0x68074
2564#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2565#define PFA_WIN_POS 0x68070
2566#define PFB_WIN_POS 0x68870
b9055052
ZW
2567
2568/* legacy palette */
2569#define LGC_PALETTE_A 0x4a000
2570#define LGC_PALETTE_B 0x4a800
2571
2572/* interrupts */
2573#define DE_MASTER_IRQ_CONTROL (1 << 31)
2574#define DE_SPRITEB_FLIP_DONE (1 << 29)
2575#define DE_SPRITEA_FLIP_DONE (1 << 28)
2576#define DE_PLANEB_FLIP_DONE (1 << 27)
2577#define DE_PLANEA_FLIP_DONE (1 << 26)
2578#define DE_PCU_EVENT (1 << 25)
2579#define DE_GTT_FAULT (1 << 24)
2580#define DE_POISON (1 << 23)
2581#define DE_PERFORM_COUNTER (1 << 22)
2582#define DE_PCH_EVENT (1 << 21)
2583#define DE_AUX_CHANNEL_A (1 << 20)
2584#define DE_DP_A_HOTPLUG (1 << 19)
2585#define DE_GSE (1 << 18)
2586#define DE_PIPEB_VBLANK (1 << 15)
2587#define DE_PIPEB_EVEN_FIELD (1 << 14)
2588#define DE_PIPEB_ODD_FIELD (1 << 13)
2589#define DE_PIPEB_LINE_COMPARE (1 << 12)
2590#define DE_PIPEB_VSYNC (1 << 11)
2591#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2592#define DE_PIPEA_VBLANK (1 << 7)
2593#define DE_PIPEA_EVEN_FIELD (1 << 6)
2594#define DE_PIPEA_ODD_FIELD (1 << 5)
2595#define DE_PIPEA_LINE_COMPARE (1 << 4)
2596#define DE_PIPEA_VSYNC (1 << 3)
2597#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2598
2599#define DEISR 0x44000
2600#define DEIMR 0x44004
2601#define DEIIR 0x44008
2602#define DEIER 0x4400c
2603
2604/* GT interrupt */
e552eb70 2605#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2606#define GT_SYNC_STATUS (1 << 2)
2607#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2608#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2609#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 2610#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
2611
2612#define GTISR 0x44010
2613#define GTIMR 0x44014
2614#define GTIIR 0x44018
2615#define GTIER 0x4401c
2616
7f8a8569 2617#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
2618/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2619#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
2620#define ILK_DPARB_GATE (1<<22)
2621#define ILK_VSDPFD_FULL (1<<21)
2622#define ILK_DSPCLK_GATE 0x42020
2623#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2624/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2625#define ILK_CLK_FBC (1<<7)
2626#define ILK_DPFC_DIS1 (1<<8)
2627#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2628
553bd149
ZW
2629#define DISP_ARB_CTL 0x45000
2630#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2631#define DISP_FBC_WM_DIS (1<<15)
553bd149 2632
b9055052
ZW
2633/* PCH */
2634
2635/* south display engine interrupt */
2636#define SDE_CRT_HOTPLUG (1 << 11)
2637#define SDE_PORTD_HOTPLUG (1 << 10)
2638#define SDE_PORTC_HOTPLUG (1 << 9)
2639#define SDE_PORTB_HOTPLUG (1 << 8)
2640#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2641#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2642/* CPT */
2643#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2644#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2645#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2646#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
2647#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2648 SDE_PORTD_HOTPLUG_CPT | \
2649 SDE_PORTC_HOTPLUG_CPT | \
2650 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
2651
2652#define SDEISR 0xc4000
2653#define SDEIMR 0xc4004
2654#define SDEIIR 0xc4008
2655#define SDEIER 0xc400c
2656
2657/* digital port hotplug */
2658#define PCH_PORT_HOTPLUG 0xc4030
2659#define PORTD_HOTPLUG_ENABLE (1 << 20)
2660#define PORTD_PULSE_DURATION_2ms (0)
2661#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2662#define PORTD_PULSE_DURATION_6ms (2 << 18)
2663#define PORTD_PULSE_DURATION_100ms (3 << 18)
2664#define PORTD_HOTPLUG_NO_DETECT (0)
2665#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2666#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2667#define PORTC_HOTPLUG_ENABLE (1 << 12)
2668#define PORTC_PULSE_DURATION_2ms (0)
2669#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2670#define PORTC_PULSE_DURATION_6ms (2 << 10)
2671#define PORTC_PULSE_DURATION_100ms (3 << 10)
2672#define PORTC_HOTPLUG_NO_DETECT (0)
2673#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2674#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2675#define PORTB_HOTPLUG_ENABLE (1 << 4)
2676#define PORTB_PULSE_DURATION_2ms (0)
2677#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2678#define PORTB_PULSE_DURATION_6ms (2 << 2)
2679#define PORTB_PULSE_DURATION_100ms (3 << 2)
2680#define PORTB_HOTPLUG_NO_DETECT (0)
2681#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2682#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2683
2684#define PCH_GPIOA 0xc5010
2685#define PCH_GPIOB 0xc5014
2686#define PCH_GPIOC 0xc5018
2687#define PCH_GPIOD 0xc501c
2688#define PCH_GPIOE 0xc5020
2689#define PCH_GPIOF 0xc5024
2690
f0217c42
EA
2691#define PCH_GMBUS0 0xc5100
2692#define PCH_GMBUS1 0xc5104
2693#define PCH_GMBUS2 0xc5108
2694#define PCH_GMBUS3 0xc510c
2695#define PCH_GMBUS4 0xc5110
2696#define PCH_GMBUS5 0xc5120
2697
b9055052
ZW
2698#define PCH_DPLL_A 0xc6014
2699#define PCH_DPLL_B 0xc6018
5eddb70b 2700#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2701
2702#define PCH_FPA0 0xc6040
2703#define PCH_FPA1 0xc6044
2704#define PCH_FPB0 0xc6048
2705#define PCH_FPB1 0xc604c
5eddb70b
CW
2706#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2707#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2708
2709#define PCH_DPLL_TEST 0xc606c
2710
2711#define PCH_DREF_CONTROL 0xC6200
2712#define DREF_CONTROL_MASK 0x7fc3
2713#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2714#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2715#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2716#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2717#define DREF_SSC_SOURCE_DISABLE (0<<11)
2718#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2719#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2720#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2721#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2722#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2723#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2724#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2725#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2726#define DREF_SSC4_DOWNSPREAD (0<<6)
2727#define DREF_SSC4_CENTERSPREAD (1<<6)
2728#define DREF_SSC1_DISABLE (0<<1)
2729#define DREF_SSC1_ENABLE (1<<1)
2730#define DREF_SSC4_DISABLE (0)
2731#define DREF_SSC4_ENABLE (1)
2732
2733#define PCH_RAWCLK_FREQ 0xc6204
2734#define FDL_TP1_TIMER_SHIFT 12
2735#define FDL_TP1_TIMER_MASK (3<<12)
2736#define FDL_TP2_TIMER_SHIFT 10
2737#define FDL_TP2_TIMER_MASK (3<<10)
2738#define RAWCLK_FREQ_MASK 0x3ff
2739
2740#define PCH_DPLL_TMR_CFG 0xc6208
2741
2742#define PCH_SSC4_PARMS 0xc6210
2743#define PCH_SSC4_AUX_PARMS 0xc6214
2744
8db9d77b
ZW
2745#define PCH_DPLL_SEL 0xc7000
2746#define TRANSA_DPLL_ENABLE (1<<3)
2747#define TRANSA_DPLLB_SEL (1<<0)
2748#define TRANSA_DPLLA_SEL 0
2749#define TRANSB_DPLL_ENABLE (1<<7)
2750#define TRANSB_DPLLB_SEL (1<<4)
2751#define TRANSB_DPLLA_SEL (0)
2752#define TRANSC_DPLL_ENABLE (1<<11)
2753#define TRANSC_DPLLB_SEL (1<<8)
2754#define TRANSC_DPLLA_SEL (0)
2755
b9055052
ZW
2756/* transcoder */
2757
2758#define TRANS_HTOTAL_A 0xe0000
2759#define TRANS_HTOTAL_SHIFT 16
2760#define TRANS_HACTIVE_SHIFT 0
2761#define TRANS_HBLANK_A 0xe0004
2762#define TRANS_HBLANK_END_SHIFT 16
2763#define TRANS_HBLANK_START_SHIFT 0
2764#define TRANS_HSYNC_A 0xe0008
2765#define TRANS_HSYNC_END_SHIFT 16
2766#define TRANS_HSYNC_START_SHIFT 0
2767#define TRANS_VTOTAL_A 0xe000c
2768#define TRANS_VTOTAL_SHIFT 16
2769#define TRANS_VACTIVE_SHIFT 0
2770#define TRANS_VBLANK_A 0xe0010
2771#define TRANS_VBLANK_END_SHIFT 16
2772#define TRANS_VBLANK_START_SHIFT 0
2773#define TRANS_VSYNC_A 0xe0014
2774#define TRANS_VSYNC_END_SHIFT 16
2775#define TRANS_VSYNC_START_SHIFT 0
2776
2777#define TRANSA_DATA_M1 0xe0030
2778#define TRANSA_DATA_N1 0xe0034
2779#define TRANSA_DATA_M2 0xe0038
2780#define TRANSA_DATA_N2 0xe003c
2781#define TRANSA_DP_LINK_M1 0xe0040
2782#define TRANSA_DP_LINK_N1 0xe0044
2783#define TRANSA_DP_LINK_M2 0xe0048
2784#define TRANSA_DP_LINK_N2 0xe004c
2785
2786#define TRANS_HTOTAL_B 0xe1000
2787#define TRANS_HBLANK_B 0xe1004
2788#define TRANS_HSYNC_B 0xe1008
2789#define TRANS_VTOTAL_B 0xe100c
2790#define TRANS_VBLANK_B 0xe1010
2791#define TRANS_VSYNC_B 0xe1014
2792
5eddb70b
CW
2793#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2794#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2795#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2796#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2797#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2798#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2799
b9055052
ZW
2800#define TRANSB_DATA_M1 0xe1030
2801#define TRANSB_DATA_N1 0xe1034
2802#define TRANSB_DATA_M2 0xe1038
2803#define TRANSB_DATA_N2 0xe103c
2804#define TRANSB_DP_LINK_M1 0xe1040
2805#define TRANSB_DP_LINK_N1 0xe1044
2806#define TRANSB_DP_LINK_M2 0xe1048
2807#define TRANSB_DP_LINK_N2 0xe104c
2808
2809#define TRANSACONF 0xf0008
2810#define TRANSBCONF 0xf1008
5eddb70b 2811#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2812#define TRANS_DISABLE (0<<31)
2813#define TRANS_ENABLE (1<<31)
2814#define TRANS_STATE_MASK (1<<30)
2815#define TRANS_STATE_DISABLE (0<<30)
2816#define TRANS_STATE_ENABLE (1<<30)
2817#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2818#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2819#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2820#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2821#define TRANS_DP_AUDIO_ONLY (1<<26)
2822#define TRANS_DP_VIDEO_AUDIO (0<<26)
2823#define TRANS_PROGRESSIVE (0<<21)
2824#define TRANS_8BPC (0<<5)
2825#define TRANS_10BPC (1<<5)
2826#define TRANS_6BPC (2<<5)
2827#define TRANS_12BPC (3<<5)
2828
2829#define FDI_RXA_CHICKEN 0xc200c
2830#define FDI_RXB_CHICKEN 0xc2010
2831#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
5b2adf89 2832#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
b9055052 2833
382b0936
JB
2834#define SOUTH_DSPCLK_GATE_D 0xc2020
2835#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2836
b9055052
ZW
2837/* CPU: FDI_TX */
2838#define FDI_TXA_CTL 0x60100
2839#define FDI_TXB_CTL 0x61100
5eddb70b 2840#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2841#define FDI_TX_DISABLE (0<<31)
2842#define FDI_TX_ENABLE (1<<31)
2843#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2844#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2845#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2846#define FDI_LINK_TRAIN_NONE (3<<28)
2847#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2848#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2849#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2850#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2851#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2852#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2853#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2854#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2855/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2856 SNB has different settings. */
2857/* SNB A-stepping */
2858#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2859#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2860#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2861#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2862/* SNB B-stepping */
2863#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2864#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2865#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2866#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2867#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2868#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2869#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2870#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2871#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2872#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2873/* Ironlake: hardwired to 1 */
b9055052
ZW
2874#define FDI_TX_PLL_ENABLE (1<<14)
2875/* both Tx and Rx */
2876#define FDI_SCRAMBLING_ENABLE (0<<7)
2877#define FDI_SCRAMBLING_DISABLE (1<<7)
2878
2879/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2880#define FDI_RXA_CTL 0xf000c
2881#define FDI_RXB_CTL 0xf100c
5eddb70b 2882#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2883#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2884/* train, dp width same as FDI_TX */
2885#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2886#define FDI_8BPC (0<<16)
2887#define FDI_10BPC (1<<16)
2888#define FDI_6BPC (2<<16)
2889#define FDI_12BPC (3<<16)
2890#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2891#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2892#define FDI_RX_PLL_ENABLE (1<<13)
2893#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2894#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2895#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2896#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2897#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2898#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2899/* CPT */
2900#define FDI_AUTO_TRAINING (1<<10)
2901#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2902#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2903#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2904#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2905#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2906
2907#define FDI_RXA_MISC 0xf0010
2908#define FDI_RXB_MISC 0xf1010
2909#define FDI_RXA_TUSIZE1 0xf0030
2910#define FDI_RXA_TUSIZE2 0xf0038
2911#define FDI_RXB_TUSIZE1 0xf1030
2912#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2913#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2914#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2915#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2916
2917/* FDI_RX interrupt register format */
2918#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2919#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2920#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2921#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2922#define FDI_RX_FS_CODE_ERR (1<<6)
2923#define FDI_RX_FE_CODE_ERR (1<<5)
2924#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2925#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2926#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2927#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2928#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2929
2930#define FDI_RXA_IIR 0xf0014
2931#define FDI_RXA_IMR 0xf0018
2932#define FDI_RXB_IIR 0xf1014
2933#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2934#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2935#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2936
2937#define FDI_PLL_CTL_1 0xfe000
2938#define FDI_PLL_CTL_2 0xfe004
2939
2940/* CRT */
2941#define PCH_ADPA 0xe1100
2942#define ADPA_TRANS_SELECT_MASK (1<<30)
2943#define ADPA_TRANS_A_SELECT 0
2944#define ADPA_TRANS_B_SELECT (1<<30)
2945#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2946#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2947#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2948#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2949#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2950#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2951#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2952#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2953#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2954#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2955#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2956#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2957#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2958#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2959#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2960#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2961#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2962#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2963#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2964
2965/* or SDVOB */
2966#define HDMIB 0xe1140
2967#define PORT_ENABLE (1 << 31)
2968#define TRANSCODER_A (0)
2969#define TRANSCODER_B (1 << 30)
2970#define COLOR_FORMAT_8bpc (0)
2971#define COLOR_FORMAT_12bpc (3 << 26)
2972#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2973#define SDVO_ENCODING (0)
2974#define TMDS_ENCODING (2 << 10)
2975#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2976/* CPT */
2977#define HDMI_MODE_SELECT (1 << 9)
2978#define DVI_MODE_SELECT (0)
b9055052
ZW
2979#define SDVOB_BORDER_ENABLE (1 << 7)
2980#define AUDIO_ENABLE (1 << 6)
2981#define VSYNC_ACTIVE_HIGH (1 << 4)
2982#define HSYNC_ACTIVE_HIGH (1 << 3)
2983#define PORT_DETECTED (1 << 2)
2984
461ed3ca
ZY
2985/* PCH SDVOB multiplex with HDMIB */
2986#define PCH_SDVOB HDMIB
2987
b9055052
ZW
2988#define HDMIC 0xe1150
2989#define HDMID 0xe1160
2990
2991#define PCH_LVDS 0xe1180
2992#define LVDS_DETECTED (1 << 1)
2993
2994#define BLC_PWM_CPU_CTL2 0x48250
2995#define PWM_ENABLE (1 << 31)
2996#define PWM_PIPE_A (0 << 29)
2997#define PWM_PIPE_B (1 << 29)
2998#define BLC_PWM_CPU_CTL 0x48254
2999
3000#define BLC_PWM_PCH_CTL1 0xc8250
3001#define PWM_PCH_ENABLE (1 << 31)
3002#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3003#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3004#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3005#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3006
3007#define BLC_PWM_PCH_CTL2 0xc8254
3008
3009#define PCH_PP_STATUS 0xc7200
3010#define PCH_PP_CONTROL 0xc7204
4a655f04 3011#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
3012#define EDP_FORCE_VDD (1 << 3)
3013#define EDP_BLC_ENABLE (1 << 2)
3014#define PANEL_POWER_RESET (1 << 1)
3015#define PANEL_POWER_OFF (0 << 0)
3016#define PANEL_POWER_ON (1 << 0)
3017#define PCH_PP_ON_DELAYS 0xc7208
3018#define EDP_PANEL (1 << 30)
3019#define PCH_PP_OFF_DELAYS 0xc720c
3020#define PCH_PP_DIVISOR 0xc7210
3021
5eb08b69
ZW
3022#define PCH_DP_B 0xe4100
3023#define PCH_DPB_AUX_CH_CTL 0xe4110
3024#define PCH_DPB_AUX_CH_DATA1 0xe4114
3025#define PCH_DPB_AUX_CH_DATA2 0xe4118
3026#define PCH_DPB_AUX_CH_DATA3 0xe411c
3027#define PCH_DPB_AUX_CH_DATA4 0xe4120
3028#define PCH_DPB_AUX_CH_DATA5 0xe4124
3029
3030#define PCH_DP_C 0xe4200
3031#define PCH_DPC_AUX_CH_CTL 0xe4210
3032#define PCH_DPC_AUX_CH_DATA1 0xe4214
3033#define PCH_DPC_AUX_CH_DATA2 0xe4218
3034#define PCH_DPC_AUX_CH_DATA3 0xe421c
3035#define PCH_DPC_AUX_CH_DATA4 0xe4220
3036#define PCH_DPC_AUX_CH_DATA5 0xe4224
3037
3038#define PCH_DP_D 0xe4300
3039#define PCH_DPD_AUX_CH_CTL 0xe4310
3040#define PCH_DPD_AUX_CH_DATA1 0xe4314
3041#define PCH_DPD_AUX_CH_DATA2 0xe4318
3042#define PCH_DPD_AUX_CH_DATA3 0xe431c
3043#define PCH_DPD_AUX_CH_DATA4 0xe4320
3044#define PCH_DPD_AUX_CH_DATA5 0xe4324
3045
8db9d77b
ZW
3046/* CPT */
3047#define PORT_TRANS_A_SEL_CPT 0
3048#define PORT_TRANS_B_SEL_CPT (1<<29)
3049#define PORT_TRANS_C_SEL_CPT (2<<29)
3050#define PORT_TRANS_SEL_MASK (3<<29)
3051
3052#define TRANS_DP_CTL_A 0xe0300
3053#define TRANS_DP_CTL_B 0xe1300
3054#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3055#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3056#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3057#define TRANS_DP_PORT_SEL_B (0<<29)
3058#define TRANS_DP_PORT_SEL_C (1<<29)
3059#define TRANS_DP_PORT_SEL_D (2<<29)
3060#define TRANS_DP_PORT_SEL_MASK (3<<29)
3061#define TRANS_DP_AUDIO_ONLY (1<<26)
3062#define TRANS_DP_ENH_FRAMING (1<<18)
3063#define TRANS_DP_8BPC (0<<9)
3064#define TRANS_DP_10BPC (1<<9)
3065#define TRANS_DP_6BPC (2<<9)
3066#define TRANS_DP_12BPC (3<<9)
3067#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3068#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3069#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3070#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3071#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3072
3073/* SNB eDP training params */
3074/* SNB A-stepping */
3075#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3076#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3077#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3078#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3079/* SNB B-stepping */
3080#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3081#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3082#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3083#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3084#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3085
cae5852d 3086#define FORCEWAKE 0xA18C
585fb111 3087#endif /* _I915_REG_H_ */
This page took 0.520108 seconds and 5 git commands to generate.