drm/i915/skl: Implement WaDisableLSQCROPERFforOCL
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
53#define HPLLCC 0xc0 /* 855 only */
652c393a 54#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
58#define GC_CLOCK_166_250 (3 << 0)
f97108d1 59#define GCFGC2 0xda
585fb111
JB
60#define GCFGC 0xf0 /* 915+ only */
61#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
62#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
63#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
64#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
65#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
66#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
67#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
68#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
69#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 70#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
71#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
72#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
73#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
74#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
75#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
76#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
78#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
79#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
80#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
81#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
82#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
83#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
84#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
85#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
86#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 90#define GCDGMBUS 0xcc
7f1bdbcb
DV
91#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
92
eeccdcac
KG
93
94/* Graphics reset regs */
59ea9054 95#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
96#define GRDOM_FULL (0<<2)
97#define GRDOM_RENDER (1<<2)
98#define GRDOM_MEDIA (3<<2)
8a5c2ae7 99#define GRDOM_MASK (3<<2)
73bbf6bd 100#define GRDOM_RESET_STATUS (1<<1)
5ccce180 101#define GRDOM_RESET_ENABLE (1<<0)
585fb111 102
b3a3f03d
VS
103#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
104#define ILK_GRDOM_FULL (0<<1)
105#define ILK_GRDOM_RENDER (1<<1)
106#define ILK_GRDOM_MEDIA (3<<1)
107#define ILK_GRDOM_MASK (3<<1)
108#define ILK_GRDOM_RESET_ENABLE (1<<0)
109
07b7ddd9
JB
110#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
111#define GEN6_MBC_SNPCR_SHIFT 21
112#define GEN6_MBC_SNPCR_MASK (3<<21)
113#define GEN6_MBC_SNPCR_MAX (0<<21)
114#define GEN6_MBC_SNPCR_MED (1<<21)
115#define GEN6_MBC_SNPCR_LOW (2<<21)
116#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
117
9e72b46c
ID
118#define VLV_G3DCTL 0x9024
119#define VLV_GSCKGCTL 0x9028
120
5eb719cd
DV
121#define GEN6_MBCTL 0x0907c
122#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
123#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
124#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
125#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
126#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
127
cff458c2
EA
128#define GEN6_GDRST 0x941c
129#define GEN6_GRDOM_FULL (1 << 0)
130#define GEN6_GRDOM_RENDER (1 << 1)
131#define GEN6_GRDOM_MEDIA (1 << 2)
132#define GEN6_GRDOM_BLT (1 << 3)
133
5eb719cd
DV
134#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
135#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
136#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
137#define PP_DIR_DCLV_2G 0xffffffff
138
94e409c1
BW
139#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
140#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
141
5eb719cd
DV
142#define GAM_ECOCHK 0x4090
143#define ECOCHK_SNB_BIT (1<<10)
e3dff585 144#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
145#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
146#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
147#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
148#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
149#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
150#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
151#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 152
48ecfa10 153#define GAC_ECO_BITS 0x14090
3b9d7888 154#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
155#define ECOBITS_PPGTT_CACHE64B (3<<8)
156#define ECOBITS_PPGTT_CACHE4B (0<<8)
157
be901a5a
DV
158#define GAB_CTL 0x24000
159#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
160
40bae736
DV
161#define GEN7_BIOS_RESERVED 0x1082C0
162#define GEN7_BIOS_RESERVED_1M (0 << 5)
163#define GEN7_BIOS_RESERVED_256K (1 << 5)
164#define GEN8_BIOS_RESERVED_SHIFT 7
165#define GEN7_BIOS_RESERVED_MASK 0x1
166#define GEN8_BIOS_RESERVED_MASK 0x3
167
168
585fb111
JB
169/* VGA stuff */
170
171#define VGA_ST01_MDA 0x3ba
172#define VGA_ST01_CGA 0x3da
173
174#define VGA_MSR_WRITE 0x3c2
175#define VGA_MSR_READ 0x3cc
176#define VGA_MSR_MEM_EN (1<<1)
177#define VGA_MSR_CGA_MODE (1<<0)
178
5434fd92 179#define VGA_SR_INDEX 0x3c4
f930ddd0 180#define SR01 1
5434fd92 181#define VGA_SR_DATA 0x3c5
585fb111
JB
182
183#define VGA_AR_INDEX 0x3c0
184#define VGA_AR_VID_EN (1<<5)
185#define VGA_AR_DATA_WRITE 0x3c0
186#define VGA_AR_DATA_READ 0x3c1
187
188#define VGA_GR_INDEX 0x3ce
189#define VGA_GR_DATA 0x3cf
190/* GR05 */
191#define VGA_GR_MEM_READ_MODE_SHIFT 3
192#define VGA_GR_MEM_READ_MODE_PLANE 1
193/* GR06 */
194#define VGA_GR_MEM_MODE_MASK 0xc
195#define VGA_GR_MEM_MODE_SHIFT 2
196#define VGA_GR_MEM_A0000_AFFFF 0
197#define VGA_GR_MEM_A0000_BFFFF 1
198#define VGA_GR_MEM_B0000_B7FFF 2
199#define VGA_GR_MEM_B0000_BFFFF 3
200
201#define VGA_DACMASK 0x3c6
202#define VGA_DACRX 0x3c7
203#define VGA_DACWX 0x3c8
204#define VGA_DACDATA 0x3c9
205
206#define VGA_CR_INDEX_MDA 0x3b4
207#define VGA_CR_DATA_MDA 0x3b5
208#define VGA_CR_INDEX_CGA 0x3d4
209#define VGA_CR_DATA_CGA 0x3d5
210
351e3db2
BV
211/*
212 * Instruction field definitions used by the command parser
213 */
214#define INSTR_CLIENT_SHIFT 29
215#define INSTR_CLIENT_MASK 0xE0000000
216#define INSTR_MI_CLIENT 0x0
217#define INSTR_BC_CLIENT 0x2
218#define INSTR_RC_CLIENT 0x3
219#define INSTR_SUBCLIENT_SHIFT 27
220#define INSTR_SUBCLIENT_MASK 0x18000000
221#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
222#define INSTR_26_TO_24_MASK 0x7000000
223#define INSTR_26_TO_24_SHIFT 24
351e3db2 224
585fb111
JB
225/*
226 * Memory interface instructions used by the kernel
227 */
228#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
229/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
230#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
231
232#define MI_NOOP MI_INSTR(0, 0)
233#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
234#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 235#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
236#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
237#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
238#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
239#define MI_FLUSH MI_INSTR(0x04, 0)
240#define MI_READ_FLUSH (1 << 0)
241#define MI_EXE_FLUSH (1 << 1)
242#define MI_NO_WRITE_FLUSH (1 << 2)
243#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
244#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 245#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
246#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
247#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
248#define MI_ARB_ENABLE (1<<0)
249#define MI_ARB_DISABLE (0<<0)
585fb111 250#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
251#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
252#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 253#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 254#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
255#define MI_OVERLAY_CONTINUE (0x0<<21)
256#define MI_OVERLAY_ON (0x1<<21)
257#define MI_OVERLAY_OFF (0x2<<21)
585fb111 258#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 259#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 260#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 261#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
262/* IVB has funny definitions for which plane to flip. */
263#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
264#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
265#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
266#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
267#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
268#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
269/* SKL ones */
270#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
271#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
272#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
273#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
274#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
275#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
276#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
277#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
278#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 279#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
280#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
281#define MI_SEMAPHORE_UPDATE (1<<21)
282#define MI_SEMAPHORE_COMPARE (1<<20)
283#define MI_SEMAPHORE_REGISTER (1<<18)
284#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
285#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
286#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
287#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
288#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
289#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
290#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
291#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
292#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
293#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
294#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
295#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
296#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
297#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
298#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
299#define MI_MM_SPACE_GTT (1<<8)
300#define MI_MM_SPACE_PHYSICAL (0<<8)
301#define MI_SAVE_EXT_STATE_EN (1<<3)
302#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 303#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 304#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
305#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
306#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
307#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
308#define MI_SEMAPHORE_POLL (1<<15)
309#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 310#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
311#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
312#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
313#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
314#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
315#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
316/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
317 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
318 * simply ignores the register load under certain conditions.
319 * - One can actually load arbitrary many arbitrary registers: Simply issue x
320 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
321 */
7ec55f46 322#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 323#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 324#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 325#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 326#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 327#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
328#define MI_FLUSH_DW_STORE_INDEX (1<<21)
329#define MI_INVALIDATE_TLB (1<<18)
330#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 331#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 332#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
333#define MI_INVALIDATE_BSD (1<<7)
334#define MI_FLUSH_DW_USE_GTT (1<<2)
335#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 336#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
337#define MI_BATCH_NON_SECURE (1)
338/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 339#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 340#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 341#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 342#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 343#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 344#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 345
f1f55cc0
NR
346#define MI_PREDICATE_SRC0 (0x2400)
347#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
348
349#define MI_PREDICATE_RESULT_2 (0x2214)
350#define LOWER_SLICE_ENABLED (1<<0)
351#define LOWER_SLICE_DISABLED (0<<0)
352
585fb111
JB
353/*
354 * 3D instructions used by the kernel
355 */
356#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
357
358#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
359#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
360#define SC_UPDATE_SCISSOR (0x1<<1)
361#define SC_ENABLE_MASK (0x1<<0)
362#define SC_ENABLE (0x1<<0)
363#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
364#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
365#define SCI_YMIN_MASK (0xffff<<16)
366#define SCI_XMIN_MASK (0xffff<<0)
367#define SCI_YMAX_MASK (0xffff<<16)
368#define SCI_XMAX_MASK (0xffff<<0)
369#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
370#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
371#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
372#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
373#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
374#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
375#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
376#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
377#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
378
379#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
380#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
381#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
382#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
383#define BLT_WRITE_A (2<<20)
384#define BLT_WRITE_RGB (1<<20)
385#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
386#define BLT_DEPTH_8 (0<<24)
387#define BLT_DEPTH_16_565 (1<<24)
388#define BLT_DEPTH_16_1555 (2<<24)
389#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
390#define BLT_ROP_SRC_COPY (0xcc<<16)
391#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
392#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
393#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
394#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
395#define ASYNC_FLIP (1<<22)
396#define DISPLAY_PLANE_A (0<<20)
397#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 398#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 399#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 400#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 401#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 402#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 403#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 404#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 405#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 406#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
407#define PIPE_CONTROL_DEPTH_STALL (1<<13)
408#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 409#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
410#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
411#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
412#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
413#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 414#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
8d315287
JB
415#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
416#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
417#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 418#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 419#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 420#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 421
3a6fa984
BV
422/*
423 * Commands used only by the command parser
424 */
425#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
426#define MI_ARB_CHECK MI_INSTR(0x05, 0)
427#define MI_RS_CONTROL MI_INSTR(0x06, 0)
428#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
429#define MI_PREDICATE MI_INSTR(0x0C, 0)
430#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
431#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 432#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
433#define MI_URB_CLEAR MI_INSTR(0x19, 0)
434#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
435#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
436#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
437#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
438#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
439#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
440#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
441#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
442#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
443#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
444
445#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
446#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
447#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
448#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
449#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
450#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
451#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
452 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
453#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
454 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
455#define GFX_OP_3DSTATE_SO_DECL_LIST \
456 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
457
458#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
459 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
460#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
461 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
462#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
463 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
464#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
465 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
466#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
467 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
468
469#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
470
471#define COLOR_BLT ((0x2<<29)|(0x40<<22))
472#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 473
5947de9b
BV
474/*
475 * Registers used only by the command parser
476 */
477#define BCS_SWCTRL 0x22200
478
c61200c2
JJ
479#define GPGPU_THREADS_DISPATCHED 0x2290
480#define HS_INVOCATION_COUNT 0x2300
481#define DS_INVOCATION_COUNT 0x2308
482#define IA_VERTICES_COUNT 0x2310
483#define IA_PRIMITIVES_COUNT 0x2318
484#define VS_INVOCATION_COUNT 0x2320
485#define GS_INVOCATION_COUNT 0x2328
486#define GS_PRIMITIVES_COUNT 0x2330
487#define CL_INVOCATION_COUNT 0x2338
488#define CL_PRIMITIVES_COUNT 0x2340
489#define PS_INVOCATION_COUNT 0x2348
490#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
491
492/* There are the 4 64-bit counter registers, one for each stream output */
493#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
494
113a0476
BV
495#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
496
497#define GEN7_3DPRIM_END_OFFSET 0x2420
498#define GEN7_3DPRIM_START_VERTEX 0x2430
499#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
500#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
501#define GEN7_3DPRIM_START_INSTANCE 0x243C
502#define GEN7_3DPRIM_BASE_VERTEX 0x2440
503
180b813c
KG
504#define OACONTROL 0x2360
505
220375aa
BV
506#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
507#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
508#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
509 _GEN7_PIPEA_DE_LOAD_SL, \
510 _GEN7_PIPEB_DE_LOAD_SL)
511
dc96e9b8
CW
512/*
513 * Reset registers
514 */
515#define DEBUG_RESET_I830 0x6070
516#define DEBUG_RESET_FULL (1<<7)
517#define DEBUG_RESET_RENDER (1<<8)
518#define DEBUG_RESET_DISPLAY (1<<9)
519
57f350b6 520/*
5a09ae9f
JN
521 * IOSF sideband
522 */
523#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
524#define IOSF_DEVFN_SHIFT 24
525#define IOSF_OPCODE_SHIFT 16
526#define IOSF_PORT_SHIFT 8
527#define IOSF_BYTE_ENABLES_SHIFT 4
528#define IOSF_BAR_SHIFT 1
529#define IOSF_SB_BUSY (1<<0)
f3419158 530#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
531#define IOSF_PORT_PUNIT 0x4
532#define IOSF_PORT_NC 0x11
533#define IOSF_PORT_DPIO 0x12
a09caddd 534#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
535#define IOSF_PORT_GPIO_NC 0x13
536#define IOSF_PORT_CCK 0x14
537#define IOSF_PORT_CCU 0xA9
538#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 539#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
540#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
541#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
542
30a970c6
JB
543/* See configdb bunit SB addr map */
544#define BUNIT_REG_BISOC 0x11
545
30a970c6 546#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
547#define DSPFREQSTAT_SHIFT_CHV 24
548#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
549#define DSPFREQGUAR_SHIFT_CHV 8
550#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
551#define DSPFREQSTAT_SHIFT 30
552#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
553#define DSPFREQGUAR_SHIFT 14
554#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
26972b0a
VS
555#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
556#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
557#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
558#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
559#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
560#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
561#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
562#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
563#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
564#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
565#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
566#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
567
568/* See the PUNIT HAS v0.8 for the below bits */
569enum punit_power_well {
570 PUNIT_POWER_WELL_RENDER = 0,
571 PUNIT_POWER_WELL_MEDIA = 1,
572 PUNIT_POWER_WELL_DISP2D = 3,
573 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
574 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
575 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
576 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
577 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
578 PUNIT_POWER_WELL_DPIO_RX0 = 10,
579 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 580 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
2ce147f3
VS
581 /* FIXME: guesswork below */
582 PUNIT_POWER_WELL_DPIO_TX_D_LANES_01 = 13,
583 PUNIT_POWER_WELL_DPIO_TX_D_LANES_23 = 14,
584 PUNIT_POWER_WELL_DPIO_RX2 = 15,
a30180a5
ID
585
586 PUNIT_POWER_WELL_NUM,
587};
588
94dd5138
S
589enum skl_disp_power_wells {
590 SKL_DISP_PW_MISC_IO,
591 SKL_DISP_PW_DDI_A_E,
592 SKL_DISP_PW_DDI_B,
593 SKL_DISP_PW_DDI_C,
594 SKL_DISP_PW_DDI_D,
595 SKL_DISP_PW_1 = 14,
596 SKL_DISP_PW_2,
597};
598
599#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
600#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
601
02f4c9e0
CML
602#define PUNIT_REG_PWRGT_CTRL 0x60
603#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
604#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
605#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
606#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
607#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
608#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 609
5a09ae9f
JN
610#define PUNIT_REG_GPU_LFM 0xd3
611#define PUNIT_REG_GPU_FREQ_REQ 0xd4
612#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 613#define GPLLENABLE (1<<4)
e8474409 614#define GENFREQSTATUS (1<<0)
5a09ae9f 615#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 616#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
617
618#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
619#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
620
095acd5f
D
621#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
622#define FB_GFX_FREQ_FUSE_MASK 0xff
623#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
624#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
625#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
626
627#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
628#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
629
2b6b3a09
D
630#define PUNIT_GPU_STATUS_REG 0xdb
631#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
632#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
633#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
634#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
635
636#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
637#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
638#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
639
5a09ae9f
JN
640#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
641#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
642#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
643#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
644#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
645#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
646#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
647#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
648#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
649#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
650
31685c25
D
651#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
652#define VLV_RP_UP_EI_THRESHOLD 90
653#define VLV_RP_DOWN_EI_THRESHOLD 70
654#define VLV_INT_COUNT_FOR_DOWN_EI 5
655
be4fc046 656/* vlv2 north clock has */
24eb2d59
CML
657#define CCK_FUSE_REG 0x8
658#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 659#define CCK_REG_DSI_PLL_FUSE 0x44
660#define CCK_REG_DSI_PLL_CONTROL 0x48
661#define DSI_PLL_VCO_EN (1 << 31)
662#define DSI_PLL_LDO_GATE (1 << 30)
663#define DSI_PLL_P1_POST_DIV_SHIFT 17
664#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
665#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
666#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
667#define DSI_PLL_MUX_MASK (3 << 9)
668#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
669#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
670#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
671#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
672#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
673#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
674#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
675#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
676#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
677#define DSI_PLL_LOCK (1 << 0)
678#define CCK_REG_DSI_PLL_DIVIDER 0x4c
679#define DSI_PLL_LFSR (1 << 31)
680#define DSI_PLL_FRACTION_EN (1 << 30)
681#define DSI_PLL_FRAC_COUNTER_SHIFT 27
682#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
683#define DSI_PLL_USYNC_CNT_SHIFT 18
684#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
685#define DSI_PLL_N1_DIV_SHIFT 16
686#define DSI_PLL_N1_DIV_MASK (3 << 16)
687#define DSI_PLL_M1_DIV_SHIFT 0
688#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 689#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
690#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
691#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
692#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
693#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
694#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 695
0e767189
VS
696/**
697 * DOC: DPIO
698 *
699 * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
700 * ports. DPIO is the name given to such a display PHY. These PHYs
701 * don't follow the standard programming model using direct MMIO
702 * registers, and instead their registers must be accessed trough IOSF
703 * sideband. VLV has one such PHY for driving ports B and C, and CHV
704 * adds another PHY for driving port D. Each PHY responds to specific
705 * IOSF-SB port.
706 *
707 * Each display PHY is made up of one or two channels. Each channel
708 * houses a common lane part which contains the PLL and other common
709 * logic. CH0 common lane also contains the IOSF-SB logic for the
710 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
711 * must be running when any DPIO registers are accessed.
712 *
713 * In addition to having their own registers, the PHYs are also
714 * controlled through some dedicated signals from the display
715 * controller. These include PLL reference clock enable, PLL enable,
716 * and CRI clock selection, for example.
717 *
718 * Eeach channel also has two splines (also called data lanes), and
719 * each spline is made up of one Physical Access Coding Sub-Layer
720 * (PCS) block and two TX lanes. So each channel has two PCS blocks
721 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
722 * data/clock pairs depending on the output type.
723 *
724 * Additionally the PHY also contains an AUX lane with AUX blocks
725 * for each channel. This is used for DP AUX communication, but
726 * this fact isn't really relevant for the driver since AUX is
727 * controlled from the display controller side. No DPIO registers
728 * need to be accessed during AUX communication,
729 *
730 * Generally the common lane corresponds to the pipe and
32197aab 731 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
732 *
733 * For dual channel PHY (VLV/CHV):
734 *
735 * pipe A == CMN/PLL/REF CH0
54d9d493 736 *
0e767189
VS
737 * pipe B == CMN/PLL/REF CH1
738 *
739 * port B == PCS/TX CH0
740 *
741 * port C == PCS/TX CH1
742 *
743 * This is especially important when we cross the streams
744 * ie. drive port B with pipe B, or port C with pipe A.
745 *
746 * For single channel PHY (CHV):
747 *
748 * pipe C == CMN/PLL/REF CH0
749 *
750 * port D == PCS/TX CH0
751 *
752 * Note: digital port B is DDI0, digital port C is DDI1,
753 * digital port D is DDI2
754 */
755/*
756 * Dual channel PHY (VLV/CHV)
757 * ---------------------------------
758 * | CH0 | CH1 |
759 * | CMN/PLL/REF | CMN/PLL/REF |
760 * |---------------|---------------| Display PHY
761 * | PCS01 | PCS23 | PCS01 | PCS23 |
762 * |-------|-------|-------|-------|
763 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
764 * ---------------------------------
765 * | DDI0 | DDI1 | DP/HDMI ports
766 * ---------------------------------
598fac6b 767 *
0e767189
VS
768 * Single channel PHY (CHV)
769 * -----------------
770 * | CH0 |
771 * | CMN/PLL/REF |
772 * |---------------| Display PHY
773 * | PCS01 | PCS23 |
774 * |-------|-------|
775 * |TX0|TX1|TX2|TX3|
776 * -----------------
777 * | DDI2 | DP/HDMI port
778 * -----------------
57f350b6 779 */
5a09ae9f 780#define DPIO_DEVFN 0
5a09ae9f 781
54d9d493 782#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
783#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
784#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
785#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 786#define DPIO_CMNRST (1<<0)
57f350b6 787
e4607fcf
CML
788#define DPIO_PHY(pipe) ((pipe) >> 1)
789#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
790
598fac6b
DV
791/*
792 * Per pipe/PLL DPIO regs
793 */
ab3c759a 794#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 795#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
796#define DPIO_POST_DIV_DAC 0
797#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
798#define DPIO_POST_DIV_LVDS1 2
799#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
800#define DPIO_K_SHIFT (24) /* 4 bits */
801#define DPIO_P1_SHIFT (21) /* 3 bits */
802#define DPIO_P2_SHIFT (16) /* 5 bits */
803#define DPIO_N_SHIFT (12) /* 4 bits */
804#define DPIO_ENABLE_CALIBRATION (1<<11)
805#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
806#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
807#define _VLV_PLL_DW3_CH1 0x802c
808#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 809
ab3c759a 810#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
811#define DPIO_REFSEL_OVERRIDE 27
812#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
813#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
814#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 815#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
816#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
817#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
818#define _VLV_PLL_DW5_CH1 0x8034
819#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 820
ab3c759a
CML
821#define _VLV_PLL_DW7_CH0 0x801c
822#define _VLV_PLL_DW7_CH1 0x803c
823#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 824
ab3c759a
CML
825#define _VLV_PLL_DW8_CH0 0x8040
826#define _VLV_PLL_DW8_CH1 0x8060
827#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 828
ab3c759a
CML
829#define VLV_PLL_DW9_BCAST 0xc044
830#define _VLV_PLL_DW9_CH0 0x8044
831#define _VLV_PLL_DW9_CH1 0x8064
832#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 833
ab3c759a
CML
834#define _VLV_PLL_DW10_CH0 0x8048
835#define _VLV_PLL_DW10_CH1 0x8068
836#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 837
ab3c759a
CML
838#define _VLV_PLL_DW11_CH0 0x804c
839#define _VLV_PLL_DW11_CH1 0x806c
840#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 841
ab3c759a
CML
842/* Spec for ref block start counts at DW10 */
843#define VLV_REF_DW13 0x80ac
598fac6b 844
ab3c759a 845#define VLV_CMN_DW0 0x8100
dc96e9b8 846
598fac6b
DV
847/*
848 * Per DDI channel DPIO regs
849 */
850
ab3c759a
CML
851#define _VLV_PCS_DW0_CH0 0x8200
852#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
853#define DPIO_PCS_TX_LANE2_RESET (1<<16)
854#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
855#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
856#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 857#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 858
97fd4d5c
VS
859#define _VLV_PCS01_DW0_CH0 0x200
860#define _VLV_PCS23_DW0_CH0 0x400
861#define _VLV_PCS01_DW0_CH1 0x2600
862#define _VLV_PCS23_DW0_CH1 0x2800
863#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
864#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
865
ab3c759a
CML
866#define _VLV_PCS_DW1_CH0 0x8204
867#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 868#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
869#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
870#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
871#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
872#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
873#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
874
97fd4d5c
VS
875#define _VLV_PCS01_DW1_CH0 0x204
876#define _VLV_PCS23_DW1_CH0 0x404
877#define _VLV_PCS01_DW1_CH1 0x2604
878#define _VLV_PCS23_DW1_CH1 0x2804
879#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
880#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
881
ab3c759a
CML
882#define _VLV_PCS_DW8_CH0 0x8220
883#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
884#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
885#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
886#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
887
888#define _VLV_PCS01_DW8_CH0 0x0220
889#define _VLV_PCS23_DW8_CH0 0x0420
890#define _VLV_PCS01_DW8_CH1 0x2620
891#define _VLV_PCS23_DW8_CH1 0x2820
892#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
893#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
894
895#define _VLV_PCS_DW9_CH0 0x8224
896#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
897#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
898#define DPIO_PCS_TX2MARGIN_000 (0<<13)
899#define DPIO_PCS_TX2MARGIN_101 (1<<13)
900#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
901#define DPIO_PCS_TX1MARGIN_000 (0<<10)
902#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
903#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
904
a02ef3c7
VS
905#define _VLV_PCS01_DW9_CH0 0x224
906#define _VLV_PCS23_DW9_CH0 0x424
907#define _VLV_PCS01_DW9_CH1 0x2624
908#define _VLV_PCS23_DW9_CH1 0x2824
909#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
910#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
911
9d556c99
CML
912#define _CHV_PCS_DW10_CH0 0x8228
913#define _CHV_PCS_DW10_CH1 0x8428
914#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
915#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
916#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
917#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
918#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
919#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
920#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
921#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
922#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
923
1966e59e
VS
924#define _VLV_PCS01_DW10_CH0 0x0228
925#define _VLV_PCS23_DW10_CH0 0x0428
926#define _VLV_PCS01_DW10_CH1 0x2628
927#define _VLV_PCS23_DW10_CH1 0x2828
928#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
929#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
930
ab3c759a
CML
931#define _VLV_PCS_DW11_CH0 0x822c
932#define _VLV_PCS_DW11_CH1 0x842c
570e2a74
VS
933#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
934#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
935#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
936#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
937
570e2a74
VS
938#define _VLV_PCS01_DW11_CH0 0x022c
939#define _VLV_PCS23_DW11_CH0 0x042c
940#define _VLV_PCS01_DW11_CH1 0x262c
941#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
942#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
943#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 944
ab3c759a
CML
945#define _VLV_PCS_DW12_CH0 0x8230
946#define _VLV_PCS_DW12_CH1 0x8430
947#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
948
949#define _VLV_PCS_DW14_CH0 0x8238
950#define _VLV_PCS_DW14_CH1 0x8438
951#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
952
953#define _VLV_PCS_DW23_CH0 0x825c
954#define _VLV_PCS_DW23_CH1 0x845c
955#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
956
957#define _VLV_TX_DW2_CH0 0x8288
958#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
959#define DPIO_SWING_MARGIN000_SHIFT 16
960#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 961#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
962#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
963
964#define _VLV_TX_DW3_CH0 0x828c
965#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
966/* The following bit for CHV phy */
967#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
968#define DPIO_SWING_MARGIN101_SHIFT 16
969#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
970#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
971
972#define _VLV_TX_DW4_CH0 0x8290
973#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
974#define DPIO_SWING_DEEMPH9P5_SHIFT 24
975#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
976#define DPIO_SWING_DEEMPH6P0_SHIFT 16
977#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
978#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
979
980#define _VLV_TX3_DW4_CH0 0x690
981#define _VLV_TX3_DW4_CH1 0x2a90
982#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
983
984#define _VLV_TX_DW5_CH0 0x8294
985#define _VLV_TX_DW5_CH1 0x8494
598fac6b 986#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
987#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
988
989#define _VLV_TX_DW11_CH0 0x82ac
990#define _VLV_TX_DW11_CH1 0x84ac
991#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
992
993#define _VLV_TX_DW14_CH0 0x82b8
994#define _VLV_TX_DW14_CH1 0x84b8
995#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 996
9d556c99
CML
997/* CHV dpPhy registers */
998#define _CHV_PLL_DW0_CH0 0x8000
999#define _CHV_PLL_DW0_CH1 0x8180
1000#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1001
1002#define _CHV_PLL_DW1_CH0 0x8004
1003#define _CHV_PLL_DW1_CH1 0x8184
1004#define DPIO_CHV_N_DIV_SHIFT 8
1005#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1006#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1007
1008#define _CHV_PLL_DW2_CH0 0x8008
1009#define _CHV_PLL_DW2_CH1 0x8188
1010#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1011
1012#define _CHV_PLL_DW3_CH0 0x800c
1013#define _CHV_PLL_DW3_CH1 0x818c
1014#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1015#define DPIO_CHV_FIRST_MOD (0 << 8)
1016#define DPIO_CHV_SECOND_MOD (1 << 8)
1017#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
1018#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1019
1020#define _CHV_PLL_DW6_CH0 0x8018
1021#define _CHV_PLL_DW6_CH1 0x8198
1022#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1023#define DPIO_CHV_INT_COEFF_SHIFT 8
1024#define DPIO_CHV_PROP_COEFF_SHIFT 0
1025#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1026
b9e5ac3c
VS
1027#define _CHV_CMN_DW5_CH0 0x8114
1028#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1029#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1030#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1031#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1032#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1033#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1034#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1035#define CHV_BUFLEFTENA1_MASK (3 << 22)
1036
9d556c99
CML
1037#define _CHV_CMN_DW13_CH0 0x8134
1038#define _CHV_CMN_DW0_CH1 0x8080
1039#define DPIO_CHV_S1_DIV_SHIFT 21
1040#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1041#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1042#define DPIO_CHV_K_DIV_SHIFT 4
1043#define DPIO_PLL_FREQLOCK (1 << 1)
1044#define DPIO_PLL_LOCK (1 << 0)
1045#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1046
1047#define _CHV_CMN_DW14_CH0 0x8138
1048#define _CHV_CMN_DW1_CH1 0x8084
1049#define DPIO_AFC_RECAL (1 << 14)
1050#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1051#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1052#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1053#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1054#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1055#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1056#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1057#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1058#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1059#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1060
9197c88b
VS
1061#define _CHV_CMN_DW19_CH0 0x814c
1062#define _CHV_CMN_DW6_CH1 0x8098
1063#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1064#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1065
9d556c99
CML
1066#define CHV_CMN_DW30 0x8178
1067#define DPIO_LRC_BYPASS (1 << 3)
1068
1069#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1070 (lane) * 0x200 + (offset))
1071
f72df8db
VS
1072#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1073#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1074#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1075#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1076#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1077#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1078#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1079#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1080#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1081#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1082#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1083#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1084#define DPIO_FRC_LATENCY_SHFIT 8
1085#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1086#define DPIO_UPAR_SHIFT 30
585fb111 1087/*
de151cf6 1088 * Fence registers
585fb111 1089 */
de151cf6 1090#define FENCE_REG_830_0 0x2000
dc529a4f 1091#define FENCE_REG_945_8 0x3000
de151cf6
JB
1092#define I830_FENCE_START_MASK 0x07f80000
1093#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1094#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1095#define I830_FENCE_PITCH_SHIFT 4
1096#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1097#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1098#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1099#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1100
1101#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1102#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1103
de151cf6
JB
1104#define FENCE_REG_965_0 0x03000
1105#define I965_FENCE_PITCH_SHIFT 2
1106#define I965_FENCE_TILING_Y_SHIFT 1
1107#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1108#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1109
4e901fdc
EA
1110#define FENCE_REG_SANDYBRIDGE_0 0x100000
1111#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1112#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1113
2b6b3a09 1114
f691e2f4
DV
1115/* control register for cpu gtt access */
1116#define TILECTL 0x101000
1117#define TILECTL_SWZCTL (1 << 0)
1118#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1119#define TILECTL_BACKSNOOP_DIS (1 << 3)
1120
de151cf6
JB
1121/*
1122 * Instruction and interrupt control regs
1123 */
f1e1c212
VS
1124#define PGTBL_CTL 0x02020
1125#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1126#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1127#define PGTBL_ER 0x02024
81e7f200
VS
1128#define PRB0_BASE (0x2030-0x30)
1129#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1130#define PRB2_BASE (0x2050-0x30) /* gen3 */
1131#define SRB0_BASE (0x2100-0x30) /* gen2 */
1132#define SRB1_BASE (0x2110-0x30) /* gen2 */
1133#define SRB2_BASE (0x2120-0x30) /* 830 */
1134#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1135#define RENDER_RING_BASE 0x02000
1136#define BSD_RING_BASE 0x04000
1137#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1138#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1139#define VEBOX_RING_BASE 0x1a000
549f7365 1140#define BLT_RING_BASE 0x22000
3d281d8c
DV
1141#define RING_TAIL(base) ((base)+0x30)
1142#define RING_HEAD(base) ((base)+0x34)
1143#define RING_START(base) ((base)+0x38)
1144#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1145#define RING_SYNC_0(base) ((base)+0x40)
1146#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1147#define RING_SYNC_2(base) ((base)+0x48)
1148#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1149#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1150#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1151#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1152#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1153#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1154#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1155#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1156#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1157#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1158#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1159#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1160#define GEN6_NOSYNC 0
2c550183 1161#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1162#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1163#define RING_HWS_PGA(base) ((base)+0x80)
1164#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
1165
1166#define GEN7_WR_WATERMARK 0x4028
1167#define GEN7_GFX_PRIO_CTRL 0x402C
1168#define ARB_MODE 0x4030
f691e2f4
DV
1169#define ARB_MODE_SWIZZLE_SNB (1<<4)
1170#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1171#define GEN7_GFX_PEND_TLB0 0x4034
1172#define GEN7_GFX_PEND_TLB1 0x4038
1173/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1174#define GEN7_LRA_LIMITS_BASE 0x403C
1175#define GEN7_LRA_LIMITS_REG_NUM 13
1176#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1177#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1178
31a5336e 1179#define GAMTARBMODE 0x04a08
4afe8d33 1180#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1181#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1182#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1183#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1184#define RING_FAULT_GTTSEL_MASK (1<<11)
1185#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1186#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1187#define RING_FAULT_VALID (1<<0)
33f3f518 1188#define DONE_REG 0x40b0
fbe5d36e 1189#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1190#define BSD_HWS_PGA_GEN7 (0x04180)
1191#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1192#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1193#define RING_ACTHD(base) ((base)+0x74)
50877445 1194#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1195#define RING_NOPID(base) ((base)+0x94)
0f46832f 1196#define RING_IMR(base) ((base)+0xa8)
73d477f6 1197#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1198#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1199#define TAIL_ADDR 0x001FFFF8
1200#define HEAD_WRAP_COUNT 0xFFE00000
1201#define HEAD_WRAP_ONE 0x00200000
1202#define HEAD_ADDR 0x001FFFFC
1203#define RING_NR_PAGES 0x001FF000
1204#define RING_REPORT_MASK 0x00000006
1205#define RING_REPORT_64K 0x00000002
1206#define RING_REPORT_128K 0x00000004
1207#define RING_NO_REPORT 0x00000000
1208#define RING_VALID_MASK 0x00000001
1209#define RING_VALID 0x00000001
1210#define RING_INVALID 0x00000000
4b60e5cb
CW
1211#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1212#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1213#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1214
1215#define GEN7_TLB_RD_ADDR 0x4700
1216
8168bd48
CW
1217#if 0
1218#define PRB0_TAIL 0x02030
1219#define PRB0_HEAD 0x02034
1220#define PRB0_START 0x02038
1221#define PRB0_CTL 0x0203c
585fb111
JB
1222#define PRB1_TAIL 0x02040 /* 915+ only */
1223#define PRB1_HEAD 0x02044 /* 915+ only */
1224#define PRB1_START 0x02048 /* 915+ only */
1225#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1226#endif
63eeaf38
JB
1227#define IPEIR_I965 0x02064
1228#define IPEHR_I965 0x02068
1229#define INSTDONE_I965 0x0206c
d53bd484
BW
1230#define GEN7_INSTDONE_1 0x0206c
1231#define GEN7_SC_INSTDONE 0x07100
1232#define GEN7_SAMPLER_INSTDONE 0x0e160
1233#define GEN7_ROW_INSTDONE 0x0e164
1234#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1235#define RING_IPEIR(base) ((base)+0x64)
1236#define RING_IPEHR(base) ((base)+0x68)
1237#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1238#define RING_INSTPS(base) ((base)+0x70)
1239#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1240#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1241#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1242#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1243#define INSTPS 0x02070 /* 965+ only */
1244#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1245#define ACTHD_I965 0x02074
1246#define HWS_PGA 0x02080
1247#define HWS_ADDRESS_MASK 0xfffff000
1248#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1249#define PWRCTXA 0x2088 /* 965GM+ only */
1250#define PWRCTX_EN (1<<0)
585fb111 1251#define IPEIR 0x02088
63eeaf38
JB
1252#define IPEHR 0x0208c
1253#define INSTDONE 0x02090
585fb111
JB
1254#define NOPID 0x02094
1255#define HWSTAM 0x02098
9d2f41fa 1256#define DMA_FADD_I8XX 0x020d0
94e39e28 1257#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1258#define RING_BBADDR(base) ((base)+0x140)
1259#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1260
f406839f 1261#define ERROR_GEN6 0x040a0
71e172e8 1262#define GEN7_ERR_INT 0x44040
de032bf4 1263#define ERR_INT_POISON (1<<31)
8664281b 1264#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1265#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1266#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1267#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1268#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1269#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1270#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1271#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1272#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1273
3f1e109a
PZ
1274#define FPGA_DBG 0x42300
1275#define FPGA_DBG_RM_NOCLAIM (1<<31)
1276
0f3b6849 1277#define DERRMR 0x44050
4e0bbc31 1278/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1279#define DERRMR_PIPEA_SCANLINE (1<<0)
1280#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1281#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1282#define DERRMR_PIPEA_VBLANK (1<<3)
1283#define DERRMR_PIPEA_HBLANK (1<<5)
1284#define DERRMR_PIPEB_SCANLINE (1<<8)
1285#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1286#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1287#define DERRMR_PIPEB_VBLANK (1<<11)
1288#define DERRMR_PIPEB_HBLANK (1<<13)
1289/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1290#define DERRMR_PIPEC_SCANLINE (1<<14)
1291#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1292#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1293#define DERRMR_PIPEC_VBLANK (1<<21)
1294#define DERRMR_PIPEC_HBLANK (1<<22)
1295
0f3b6849 1296
de6e2eaf
EA
1297/* GM45+ chicken bits -- debug workaround bits that may be required
1298 * for various sorts of correct behavior. The top 16 bits of each are
1299 * the enables for writing to the corresponding low bit.
1300 */
1301#define _3D_CHICKEN 0x02084
4283908e 1302#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1303#define _3D_CHICKEN2 0x0208c
1304/* Disables pipelining of read flushes past the SF-WIZ interface.
1305 * Required on all Ironlake steppings according to the B-Spec, but the
1306 * particular danger of not doing so is not specified.
1307 */
1308# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1309#define _3D_CHICKEN3 0x02090
87f8020e 1310#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1311#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1312#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1313#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1314
71cf39b1
EA
1315#define MI_MODE 0x0209c
1316# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1317# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1318# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1319# define MODE_IDLE (1 << 9)
9991ae78 1320# define STOP_RING (1 << 8)
71cf39b1 1321
f8f2ac9a 1322#define GEN6_GT_MODE 0x20d0
a607c1a4 1323#define GEN7_GT_MODE 0x7008
8d85d272
VS
1324#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1325#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1326#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1327#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1328#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1329#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1330
1ec14ad3 1331#define GFX_MODE 0x02520
b095cd0a 1332#define GFX_MODE_GEN7 0x0229c
5eb719cd 1333#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1334#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1335#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1336#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1337#define GFX_REPLAY_MODE (1<<11)
1338#define GFX_PSMI_GRANULARITY (1<<10)
1339#define GFX_PPGTT_ENABLE (1<<9)
1340
a7e806de 1341#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1342#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1343
9e72b46c
ID
1344#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1345#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1346#define SCPD0 0x0209c /* 915+ only */
1347#define IER 0x020a0
1348#define IIR 0x020a4
1349#define IMR 0x020a8
1350#define ISR 0x020ac
07ec7ec5 1351#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1352#define GINT_DIS (1<<22)
2d809570 1353#define GCFG_DIS (1<<8)
9e72b46c 1354#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1355#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1356#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1357#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1358#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1359#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1360#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1361#define VLV_PCBR_ADDR_SHIFT 12
1362
90a72f87 1363#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1364#define EIR 0x020b0
1365#define EMR 0x020b4
1366#define ESR 0x020b8
63eeaf38
JB
1367#define GM45_ERROR_PAGE_TABLE (1<<5)
1368#define GM45_ERROR_MEM_PRIV (1<<4)
1369#define I915_ERROR_PAGE_TABLE (1<<4)
1370#define GM45_ERROR_CP_PRIV (1<<3)
1371#define I915_ERROR_MEMORY_REFRESH (1<<1)
1372#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1373#define INSTPM 0x020c0
ee980b80 1374#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1375#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1376 will not assert AGPBUSY# and will only
1377 be delivered when out of C3. */
84f9f938 1378#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1379#define INSTPM_TLB_INVALIDATE (1<<9)
1380#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1381#define ACTHD 0x020c8
1038392b
VS
1382#define MEM_MODE 0x020cc
1383#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1384#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1385#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1386#define FW_BLC 0x020d8
8692d00e 1387#define FW_BLC2 0x020dc
585fb111 1388#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1389#define FW_BLC_SELF_EN_MASK (1<<31)
1390#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1391#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1392#define MM_BURST_LENGTH 0x00700000
1393#define MM_FIFO_WATERMARK 0x0001F000
1394#define LM_BURST_LENGTH 0x00000700
1395#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1396#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1397
1398/* Make render/texture TLB fetches lower priorty than associated data
1399 * fetches. This is not turned on by default
1400 */
1401#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1402
1403/* Isoch request wait on GTT enable (Display A/B/C streams).
1404 * Make isoch requests stall on the TLB update. May cause
1405 * display underruns (test mode only)
1406 */
1407#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1408
1409/* Block grant count for isoch requests when block count is
1410 * set to a finite value.
1411 */
1412#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1413#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1414#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1415#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1416#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1417
1418/* Enable render writes to complete in C2/C3/C4 power states.
1419 * If this isn't enabled, render writes are prevented in low
1420 * power states. That seems bad to me.
1421 */
1422#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1423
1424/* This acknowledges an async flip immediately instead
1425 * of waiting for 2TLB fetches.
1426 */
1427#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1428
1429/* Enables non-sequential data reads through arbiter
1430 */
0206e353 1431#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1432
1433/* Disable FSB snooping of cacheable write cycles from binner/render
1434 * command stream
1435 */
1436#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1437
1438/* Arbiter time slice for non-isoch streams */
1439#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1440#define MI_ARB_TIME_SLICE_1 (0 << 5)
1441#define MI_ARB_TIME_SLICE_2 (1 << 5)
1442#define MI_ARB_TIME_SLICE_4 (2 << 5)
1443#define MI_ARB_TIME_SLICE_6 (3 << 5)
1444#define MI_ARB_TIME_SLICE_8 (4 << 5)
1445#define MI_ARB_TIME_SLICE_10 (5 << 5)
1446#define MI_ARB_TIME_SLICE_14 (6 << 5)
1447#define MI_ARB_TIME_SLICE_16 (7 << 5)
1448
1449/* Low priority grace period page size */
1450#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1451#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1452
1453/* Disable display A/B trickle feed */
1454#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1455
1456/* Set display plane priority */
1457#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1458#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1459
54e472ae
VS
1460#define MI_STATE 0x020e4 /* gen2 only */
1461#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1462#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1463
585fb111 1464#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1465#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1466#define CM0_IZ_OPT_DISABLE (1<<6)
1467#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1468#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1469#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1470#define CM0_COLOR_EVICT_DISABLE (1<<3)
1471#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1472#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1473#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1474#define GFX_FLSH_CNTL_GEN6 0x101008
1475#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1476#define ECOSKPD 0x021d0
1477#define ECO_GATING_CX_ONLY (1<<3)
1478#define ECO_FLIP_DONE (1<<0)
585fb111 1479
fe27c606 1480#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1481#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1482#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1483#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1484#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1485#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1486#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1487
4efe0708
JB
1488#define GEN6_BLITTER_ECOSKPD 0x221d0
1489#define GEN6_BLITTER_LOCK_SHIFT 16
1490#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1491
295e8bb7 1492#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1493#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1494#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1495#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1496
693d11c3
D
1497/* Fuse readout registers for GT */
1498#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
1499#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1500#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1501#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1502#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1503#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1504#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1505#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1506#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1507
881f47b6 1508#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1509#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1510#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1511#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1512#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1513
cc609d5d
BW
1514/* On modern GEN architectures interrupt control consists of two sets
1515 * of registers. The first set pertains to the ring generating the
1516 * interrupt. The second control is for the functional block generating the
1517 * interrupt. These are PM, GT, DE, etc.
1518 *
1519 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1520 * GT interrupt bits, so we don't need to duplicate the defines.
1521 *
1522 * These defines should cover us well from SNB->HSW with minor exceptions
1523 * it can also work on ILK.
1524 */
1525#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1526#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1527#define GT_BLT_USER_INTERRUPT (1 << 22)
1528#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1529#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1530#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1531#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1532#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1533#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1534#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1535#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1536#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1537#define GT_RENDER_USER_INTERRUPT (1 << 0)
1538
12638c57
BW
1539#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1540#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1541
35a85ac6
BW
1542#define GT_PARITY_ERROR(dev) \
1543 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1544 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1545
cc609d5d
BW
1546/* These are all the "old" interrupts */
1547#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1548
1549#define I915_PM_INTERRUPT (1<<31)
1550#define I915_ISP_INTERRUPT (1<<22)
1551#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1552#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1553#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1554#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1555#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1556#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1557#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1558#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1559#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1560#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1561#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1562#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1563#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1564#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1565#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1566#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1567#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1568#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1569#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1570#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1571#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1572#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1573#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1574#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1575#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1576#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1577#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1578#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1579#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1580#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1581#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1582#define I915_USER_INTERRUPT (1<<1)
1583#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1584#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1585
1586#define GEN6_BSD_RNCID 0x12198
1587
a1e969e0
BW
1588#define GEN7_FF_THREAD_MODE 0x20a0
1589#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1590#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1591#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1592#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1593#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1594#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1595#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1596#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1597#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1598#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1599#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1600#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1601#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1602#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1603#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1604
585fb111
JB
1605/*
1606 * Framebuffer compression (915+ only)
1607 */
1608
1609#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1610#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1611#define FBC_CONTROL 0x03208
1612#define FBC_CTL_EN (1<<31)
1613#define FBC_CTL_PERIODIC (1<<30)
1614#define FBC_CTL_INTERVAL_SHIFT (16)
1615#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1616#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1617#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1618#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1619#define FBC_COMMAND 0x0320c
1620#define FBC_CMD_COMPRESS (1<<0)
1621#define FBC_STATUS 0x03210
1622#define FBC_STAT_COMPRESSING (1<<31)
1623#define FBC_STAT_COMPRESSED (1<<30)
1624#define FBC_STAT_MODIFIED (1<<29)
82f34496 1625#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1626#define FBC_CONTROL2 0x03214
1627#define FBC_CTL_FENCE_DBL (0<<4)
1628#define FBC_CTL_IDLE_IMM (0<<2)
1629#define FBC_CTL_IDLE_FULL (1<<2)
1630#define FBC_CTL_IDLE_LINE (2<<2)
1631#define FBC_CTL_IDLE_DEBUG (3<<2)
1632#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1633#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1634#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1635#define FBC_TAG 0x03300
585fb111
JB
1636
1637#define FBC_LL_SIZE (1536)
1638
74dff282
JB
1639/* Framebuffer compression for GM45+ */
1640#define DPFC_CB_BASE 0x3200
1641#define DPFC_CONTROL 0x3208
1642#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1643#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1644#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1645#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1646#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1647#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1648#define DPFC_SR_EN (1<<10)
1649#define DPFC_CTL_LIMIT_1X (0<<6)
1650#define DPFC_CTL_LIMIT_2X (1<<6)
1651#define DPFC_CTL_LIMIT_4X (2<<6)
1652#define DPFC_RECOMP_CTL 0x320c
1653#define DPFC_RECOMP_STALL_EN (1<<27)
1654#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1655#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1656#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1657#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1658#define DPFC_STATUS 0x3210
1659#define DPFC_INVAL_SEG_SHIFT (16)
1660#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1661#define DPFC_COMP_SEG_SHIFT (0)
1662#define DPFC_COMP_SEG_MASK (0x000003ff)
1663#define DPFC_STATUS2 0x3214
1664#define DPFC_FENCE_YOFF 0x3218
1665#define DPFC_CHICKEN 0x3224
1666#define DPFC_HT_MODIFY (1<<31)
1667
b52eb4dc
ZY
1668/* Framebuffer compression for Ironlake */
1669#define ILK_DPFC_CB_BASE 0x43200
1670#define ILK_DPFC_CONTROL 0x43208
da46f936 1671#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
1672/* The bit 28-8 is reserved */
1673#define DPFC_RESERVED (0x1FFFFF00)
1674#define ILK_DPFC_RECOMP_CTL 0x4320c
1675#define ILK_DPFC_STATUS 0x43210
1676#define ILK_DPFC_FENCE_YOFF 0x43218
1677#define ILK_DPFC_CHICKEN 0x43224
1678#define ILK_FBC_RT_BASE 0x2128
1679#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1680#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1681
1682#define ILK_DISPLAY_CHICKEN1 0x42000
1683#define ILK_FBCQ_DIS (1<<22)
0206e353 1684#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1685
b52eb4dc 1686
9c04f015
YL
1687/*
1688 * Framebuffer compression for Sandybridge
1689 *
1690 * The following two registers are of type GTTMMADR
1691 */
1692#define SNB_DPFC_CTL_SA 0x100100
1693#define SNB_CPU_FENCE_ENABLE (1<<29)
1694#define DPFC_CPU_FENCE_OFFSET 0x100104
1695
abe959c7
RV
1696/* Framebuffer compression for Ivybridge */
1697#define IVB_FBC_RT_BASE 0x7020
1698
42db64ef
PZ
1699#define IPS_CTL 0x43408
1700#define IPS_ENABLE (1 << 31)
9c04f015 1701
fd3da6c9
RV
1702#define MSG_FBC_REND_STATE 0x50380
1703#define FBC_REND_NUKE (1<<2)
1704#define FBC_REND_CACHE_CLEAN (1<<1)
1705
585fb111
JB
1706/*
1707 * GPIO regs
1708 */
1709#define GPIOA 0x5010
1710#define GPIOB 0x5014
1711#define GPIOC 0x5018
1712#define GPIOD 0x501c
1713#define GPIOE 0x5020
1714#define GPIOF 0x5024
1715#define GPIOG 0x5028
1716#define GPIOH 0x502c
1717# define GPIO_CLOCK_DIR_MASK (1 << 0)
1718# define GPIO_CLOCK_DIR_IN (0 << 1)
1719# define GPIO_CLOCK_DIR_OUT (1 << 1)
1720# define GPIO_CLOCK_VAL_MASK (1 << 2)
1721# define GPIO_CLOCK_VAL_OUT (1 << 3)
1722# define GPIO_CLOCK_VAL_IN (1 << 4)
1723# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1724# define GPIO_DATA_DIR_MASK (1 << 8)
1725# define GPIO_DATA_DIR_IN (0 << 9)
1726# define GPIO_DATA_DIR_OUT (1 << 9)
1727# define GPIO_DATA_VAL_MASK (1 << 10)
1728# define GPIO_DATA_VAL_OUT (1 << 11)
1729# define GPIO_DATA_VAL_IN (1 << 12)
1730# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1731
f899fc64
CW
1732#define GMBUS0 0x5100 /* clock/port select */
1733#define GMBUS_RATE_100KHZ (0<<8)
1734#define GMBUS_RATE_50KHZ (1<<8)
1735#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1736#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1737#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1738#define GMBUS_PORT_DISABLED 0
1739#define GMBUS_PORT_SSC 1
1740#define GMBUS_PORT_VGADDC 2
1741#define GMBUS_PORT_PANEL 3
c0c35329 1742#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1743#define GMBUS_PORT_DPC 4 /* HDMIC */
1744#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1745#define GMBUS_PORT_DPD 6 /* HDMID */
1746#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1747#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1748#define GMBUS1 0x5104 /* command/status */
1749#define GMBUS_SW_CLR_INT (1<<31)
1750#define GMBUS_SW_RDY (1<<30)
1751#define GMBUS_ENT (1<<29) /* enable timeout */
1752#define GMBUS_CYCLE_NONE (0<<25)
1753#define GMBUS_CYCLE_WAIT (1<<25)
1754#define GMBUS_CYCLE_INDEX (2<<25)
1755#define GMBUS_CYCLE_STOP (4<<25)
1756#define GMBUS_BYTE_COUNT_SHIFT 16
1757#define GMBUS_SLAVE_INDEX_SHIFT 8
1758#define GMBUS_SLAVE_ADDR_SHIFT 1
1759#define GMBUS_SLAVE_READ (1<<0)
1760#define GMBUS_SLAVE_WRITE (0<<0)
1761#define GMBUS2 0x5108 /* status */
1762#define GMBUS_INUSE (1<<15)
1763#define GMBUS_HW_WAIT_PHASE (1<<14)
1764#define GMBUS_STALL_TIMEOUT (1<<13)
1765#define GMBUS_INT (1<<12)
1766#define GMBUS_HW_RDY (1<<11)
1767#define GMBUS_SATOER (1<<10)
1768#define GMBUS_ACTIVE (1<<9)
1769#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1770#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1771#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1772#define GMBUS_NAK_EN (1<<3)
1773#define GMBUS_IDLE_EN (1<<2)
1774#define GMBUS_HW_WAIT_EN (1<<1)
1775#define GMBUS_HW_RDY_EN (1<<0)
1776#define GMBUS5 0x5120 /* byte index */
1777#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1778
585fb111
JB
1779/*
1780 * Clock control & power management
1781 */
2d401b17
VS
1782#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
1783#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
1784#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
1785#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
1786
1787#define VGA0 0x6000
1788#define VGA1 0x6004
1789#define VGA_PD 0x6010
1790#define VGA0_PD_P2_DIV_4 (1 << 7)
1791#define VGA0_PD_P1_DIV_2 (1 << 5)
1792#define VGA0_PD_P1_SHIFT 0
1793#define VGA0_PD_P1_MASK (0x1f << 0)
1794#define VGA1_PD_P2_DIV_4 (1 << 15)
1795#define VGA1_PD_P1_DIV_2 (1 << 13)
1796#define VGA1_PD_P1_SHIFT 8
1797#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1798#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1799#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1800#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1801#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1802#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1803#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1804#define DPLL_VGA_MODE_DIS (1 << 28)
1805#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1806#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1807#define DPLL_MODE_MASK (3 << 26)
1808#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1809#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1810#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1811#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1812#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1813#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1814#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1815#define DPLL_LOCK_VLV (1<<15)
598fac6b 1816#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1817#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1818#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1819#define DPLL_PORTC_READY_MASK (0xf << 4)
1820#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1821
585fb111 1822#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1823
1824/* Additional CHV pll/phy registers */
1825#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1826#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 1827#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
efd814b7 1828#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 1829#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 1830#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 1831
585fb111
JB
1832/*
1833 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1834 * this field (only one bit may be set).
1835 */
1836#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1837#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1838#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1839/* i830, required in DVO non-gang */
1840#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1841#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1842#define PLL_REF_INPUT_DREFCLK (0 << 13)
1843#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1844#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1845#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1846#define PLL_REF_INPUT_MASK (3 << 13)
1847#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1848/* Ironlake */
b9055052
ZW
1849# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1850# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1851# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1852# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1853# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1854
585fb111
JB
1855/*
1856 * Parallel to Serial Load Pulse phase selection.
1857 * Selects the phase for the 10X DPLL clock for the PCIe
1858 * digital display port. The range is 4 to 13; 10 or more
1859 * is just a flip delay. The default is 6
1860 */
1861#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1862#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1863/*
1864 * SDVO multiplier for 945G/GM. Not used on 965.
1865 */
1866#define SDVO_MULTIPLIER_MASK 0x000000ff
1867#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1868#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 1869
2d401b17
VS
1870#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
1871#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
1872#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
1873#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 1874
585fb111
JB
1875/*
1876 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1877 *
1878 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1879 */
1880#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1881#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1882/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1883#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1884#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1885/*
1886 * SDVO/UDI pixel multiplier.
1887 *
1888 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1889 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1890 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1891 * dummy bytes in the datastream at an increased clock rate, with both sides of
1892 * the link knowing how many bytes are fill.
1893 *
1894 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1895 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1896 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1897 * through an SDVO command.
1898 *
1899 * This register field has values of multiplication factor minus 1, with
1900 * a maximum multiplier of 5 for SDVO.
1901 */
1902#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1903#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1904/*
1905 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1906 * This best be set to the default value (3) or the CRT won't work. No,
1907 * I don't entirely understand what this does...
1908 */
1909#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1910#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1911
9db4a9c7
JB
1912#define _FPA0 0x06040
1913#define _FPA1 0x06044
1914#define _FPB0 0x06048
1915#define _FPB1 0x0604c
1916#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1917#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1918#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1919#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1920#define FP_N_DIV_SHIFT 16
1921#define FP_M1_DIV_MASK 0x00003f00
1922#define FP_M1_DIV_SHIFT 8
1923#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1924#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1925#define FP_M2_DIV_SHIFT 0
1926#define DPLL_TEST 0x606c
1927#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1928#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1929#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1930#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1931#define DPLLB_TEST_N_BYPASS (1 << 19)
1932#define DPLLB_TEST_M_BYPASS (1 << 18)
1933#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1934#define DPLLA_TEST_N_BYPASS (1 << 3)
1935#define DPLLA_TEST_M_BYPASS (1 << 2)
1936#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1937#define D_STATE 0x6104
dc96e9b8 1938#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1939#define DSTATE_PLL_D3_OFF (1<<3)
1940#define DSTATE_GFX_CLOCK_GATING (1<<1)
1941#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1942#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1943# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1944# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1945# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1946# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1947# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1948# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1949# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1950# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1951# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1952# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1953# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1954# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1955# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1956# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1957# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1958# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1959# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1960# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1961# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1962# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1963# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1964# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1965# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1966# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1967# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1968# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1969# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1970# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 1971/*
652c393a
JB
1972 * This bit must be set on the 830 to prevent hangs when turning off the
1973 * overlay scaler.
1974 */
1975# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1976# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1977# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1978# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1979# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1980
1981#define RENCLK_GATE_D1 0x6204
1982# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1983# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1984# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1985# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1986# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1987# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1988# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1989# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1990# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 1991/* This bit must be unset on 855,865 */
652c393a
JB
1992# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1993# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1994# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1995# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 1996/* This bit must be set on 855,865. */
652c393a
JB
1997# define SV_CLOCK_GATE_DISABLE (1 << 0)
1998# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1999# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2000# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2001# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2002# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2003# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2004# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2005# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2006# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2007# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2008# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2009# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2010# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2011# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2012# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2013# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2014# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2015
2016# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2017/* This bit must always be set on 965G/965GM */
652c393a
JB
2018# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2019# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2020# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2021# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2022# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2023# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2024/* This bit must always be set on 965G */
652c393a
JB
2025# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2026# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2027# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2028# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2029# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2030# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2031# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2032# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2033# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2034# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2035# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2036# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2037# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2038# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2039# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2040# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2041# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2042# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2043# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2044
2045#define RENCLK_GATE_D2 0x6208
2046#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2047#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2048#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2049
2050#define VDECCLK_GATE_D 0x620C /* g4x only */
2051#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2052
652c393a
JB
2053#define RAMCLK_GATE_D 0x6210 /* CRL only */
2054#define DEUC 0x6214 /* CRL only */
585fb111 2055
d88b2270 2056#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2057#define FW_CSPWRDWNEN (1<<15)
2058
e0d8d59b
VS
2059#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2060
24eb2d59
CML
2061#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2062#define CDCLK_FREQ_SHIFT 4
2063#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2064#define CZCLK_FREQ_MASK 0xf
2065#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2066
585fb111
JB
2067/*
2068 * Palette regs
2069 */
a57c774a
AK
2070#define PALETTE_A_OFFSET 0xa000
2071#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2072#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2073#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2074 dev_priv->info.display_mmio_offset)
585fb111 2075
673a394b
EA
2076/* MCH MMIO space */
2077
2078/*
2079 * MCHBAR mirror.
2080 *
2081 * This mirrors the MCHBAR MMIO space whose location is determined by
2082 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2083 * every way. It is not accessible from the CP register read instructions.
2084 *
515b2392
PZ
2085 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2086 * just read.
673a394b
EA
2087 */
2088#define MCHBAR_MIRROR_BASE 0x10000
2089
1398261a
YL
2090#define MCHBAR_MIRROR_BASE_SNB 0x140000
2091
3ebecd07 2092/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2093#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2094
646b4269 2095/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2096#define DCC 0x10200
2097#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2098#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2099#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2100#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2101#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2102#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2103#define DCC2 0x10204
2104#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2105
646b4269 2106/* Pineview MCH register contains DDR3 setting */
95534263
LP
2107#define CSHRDDR3CTL 0x101a8
2108#define CSHRDDR3CTL_DDR3 (1 << 2)
2109
646b4269 2110/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2111#define C0DRB3 0x10206
2112#define C1DRB3 0x10606
2113
646b4269 2114/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2115#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2116#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2117#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2118#define MAD_DIMM_ECC_MASK (0x3 << 24)
2119#define MAD_DIMM_ECC_OFF (0x0 << 24)
2120#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2121#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2122#define MAD_DIMM_ECC_ON (0x3 << 24)
2123#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2124#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2125#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2126#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2127#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2128#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2129#define MAD_DIMM_A_SELECT (0x1 << 16)
2130/* DIMM sizes are in multiples of 256mb. */
2131#define MAD_DIMM_B_SIZE_SHIFT 8
2132#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2133#define MAD_DIMM_A_SIZE_SHIFT 0
2134#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2135
646b4269 2136/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2137#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2138#define MCH_SSKPD_WM0_MASK 0x3f
2139#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2140
ec013e7f
JB
2141#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2142
b11248df
KP
2143/* Clocking configuration register */
2144#define CLKCFG 0x10c00
7662c8bd 2145#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2146#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2147#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2148#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2149#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2150#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2151/* Note, below two are guess */
b11248df 2152#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2153#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2154#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2155#define CLKCFG_MEM_533 (1 << 4)
2156#define CLKCFG_MEM_667 (2 << 4)
2157#define CLKCFG_MEM_800 (3 << 4)
2158#define CLKCFG_MEM_MASK (7 << 4)
2159
ea056c14
JB
2160#define TSC1 0x11001
2161#define TSE (1<<0)
7648fa99
JB
2162#define TR1 0x11006
2163#define TSFS 0x11020
2164#define TSFS_SLOPE_MASK 0x0000ff00
2165#define TSFS_SLOPE_SHIFT 8
2166#define TSFS_INTR_MASK 0x000000ff
2167
f97108d1
JB
2168#define CRSTANDVID 0x11100
2169#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2170#define PXVFREQ_PX_MASK 0x7f000000
2171#define PXVFREQ_PX_SHIFT 24
2172#define VIDFREQ_BASE 0x11110
2173#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2174#define VIDFREQ2 0x11114
2175#define VIDFREQ3 0x11118
2176#define VIDFREQ4 0x1111c
2177#define VIDFREQ_P0_MASK 0x1f000000
2178#define VIDFREQ_P0_SHIFT 24
2179#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2180#define VIDFREQ_P0_CSCLK_SHIFT 20
2181#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2182#define VIDFREQ_P0_CRCLK_SHIFT 16
2183#define VIDFREQ_P1_MASK 0x00001f00
2184#define VIDFREQ_P1_SHIFT 8
2185#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2186#define VIDFREQ_P1_CSCLK_SHIFT 4
2187#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2188#define INTTOEXT_BASE_ILK 0x11300
2189#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2190#define INTTOEXT_MAP3_SHIFT 24
2191#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2192#define INTTOEXT_MAP2_SHIFT 16
2193#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2194#define INTTOEXT_MAP1_SHIFT 8
2195#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2196#define INTTOEXT_MAP0_SHIFT 0
2197#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2198#define MEMSWCTL 0x11170 /* Ironlake only */
2199#define MEMCTL_CMD_MASK 0xe000
2200#define MEMCTL_CMD_SHIFT 13
2201#define MEMCTL_CMD_RCLK_OFF 0
2202#define MEMCTL_CMD_RCLK_ON 1
2203#define MEMCTL_CMD_CHFREQ 2
2204#define MEMCTL_CMD_CHVID 3
2205#define MEMCTL_CMD_VMMOFF 4
2206#define MEMCTL_CMD_VMMON 5
2207#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2208 when command complete */
2209#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2210#define MEMCTL_FREQ_SHIFT 8
2211#define MEMCTL_SFCAVM (1<<7)
2212#define MEMCTL_TGT_VID_MASK 0x007f
2213#define MEMIHYST 0x1117c
2214#define MEMINTREN 0x11180 /* 16 bits */
2215#define MEMINT_RSEXIT_EN (1<<8)
2216#define MEMINT_CX_SUPR_EN (1<<7)
2217#define MEMINT_CONT_BUSY_EN (1<<6)
2218#define MEMINT_AVG_BUSY_EN (1<<5)
2219#define MEMINT_EVAL_CHG_EN (1<<4)
2220#define MEMINT_MON_IDLE_EN (1<<3)
2221#define MEMINT_UP_EVAL_EN (1<<2)
2222#define MEMINT_DOWN_EVAL_EN (1<<1)
2223#define MEMINT_SW_CMD_EN (1<<0)
2224#define MEMINTRSTR 0x11182 /* 16 bits */
2225#define MEM_RSEXIT_MASK 0xc000
2226#define MEM_RSEXIT_SHIFT 14
2227#define MEM_CONT_BUSY_MASK 0x3000
2228#define MEM_CONT_BUSY_SHIFT 12
2229#define MEM_AVG_BUSY_MASK 0x0c00
2230#define MEM_AVG_BUSY_SHIFT 10
2231#define MEM_EVAL_CHG_MASK 0x0300
2232#define MEM_EVAL_BUSY_SHIFT 8
2233#define MEM_MON_IDLE_MASK 0x00c0
2234#define MEM_MON_IDLE_SHIFT 6
2235#define MEM_UP_EVAL_MASK 0x0030
2236#define MEM_UP_EVAL_SHIFT 4
2237#define MEM_DOWN_EVAL_MASK 0x000c
2238#define MEM_DOWN_EVAL_SHIFT 2
2239#define MEM_SW_CMD_MASK 0x0003
2240#define MEM_INT_STEER_GFX 0
2241#define MEM_INT_STEER_CMR 1
2242#define MEM_INT_STEER_SMI 2
2243#define MEM_INT_STEER_SCI 3
2244#define MEMINTRSTS 0x11184
2245#define MEMINT_RSEXIT (1<<7)
2246#define MEMINT_CONT_BUSY (1<<6)
2247#define MEMINT_AVG_BUSY (1<<5)
2248#define MEMINT_EVAL_CHG (1<<4)
2249#define MEMINT_MON_IDLE (1<<3)
2250#define MEMINT_UP_EVAL (1<<2)
2251#define MEMINT_DOWN_EVAL (1<<1)
2252#define MEMINT_SW_CMD (1<<0)
2253#define MEMMODECTL 0x11190
2254#define MEMMODE_BOOST_EN (1<<31)
2255#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2256#define MEMMODE_BOOST_FREQ_SHIFT 24
2257#define MEMMODE_IDLE_MODE_MASK 0x00030000
2258#define MEMMODE_IDLE_MODE_SHIFT 16
2259#define MEMMODE_IDLE_MODE_EVAL 0
2260#define MEMMODE_IDLE_MODE_CONT 1
2261#define MEMMODE_HWIDLE_EN (1<<15)
2262#define MEMMODE_SWMODE_EN (1<<14)
2263#define MEMMODE_RCLK_GATE (1<<13)
2264#define MEMMODE_HW_UPDATE (1<<12)
2265#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2266#define MEMMODE_FSTART_SHIFT 8
2267#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2268#define MEMMODE_FMAX_SHIFT 4
2269#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2270#define RCBMAXAVG 0x1119c
2271#define MEMSWCTL2 0x1119e /* Cantiga only */
2272#define SWMEMCMD_RENDER_OFF (0 << 13)
2273#define SWMEMCMD_RENDER_ON (1 << 13)
2274#define SWMEMCMD_SWFREQ (2 << 13)
2275#define SWMEMCMD_TARVID (3 << 13)
2276#define SWMEMCMD_VRM_OFF (4 << 13)
2277#define SWMEMCMD_VRM_ON (5 << 13)
2278#define CMDSTS (1<<12)
2279#define SFCAVM (1<<11)
2280#define SWFREQ_MASK 0x0380 /* P0-7 */
2281#define SWFREQ_SHIFT 7
2282#define TARVID_MASK 0x001f
2283#define MEMSTAT_CTG 0x111a0
2284#define RCBMINAVG 0x111a0
2285#define RCUPEI 0x111b0
2286#define RCDNEI 0x111b4
88271da3
JB
2287#define RSTDBYCTL 0x111b8
2288#define RS1EN (1<<31)
2289#define RS2EN (1<<30)
2290#define RS3EN (1<<29)
2291#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2292#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2293#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2294#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2295#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2296#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2297#define RSX_STATUS_MASK (7<<20)
2298#define RSX_STATUS_ON (0<<20)
2299#define RSX_STATUS_RC1 (1<<20)
2300#define RSX_STATUS_RC1E (2<<20)
2301#define RSX_STATUS_RS1 (3<<20)
2302#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2303#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2304#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2305#define RSX_STATUS_RSVD2 (7<<20)
2306#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2307#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2308#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2309#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2310#define RS1CONTSAV_MASK (3<<14)
2311#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2312#define RS1CONTSAV_RSVD (1<<14)
2313#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2314#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2315#define NORMSLEXLAT_MASK (3<<12)
2316#define SLOW_RS123 (0<<12)
2317#define SLOW_RS23 (1<<12)
2318#define SLOW_RS3 (2<<12)
2319#define NORMAL_RS123 (3<<12)
2320#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2321#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2322#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2323#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2324#define RS_CSTATE_MASK (3<<4)
2325#define RS_CSTATE_C367_RS1 (0<<4)
2326#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2327#define RS_CSTATE_RSVD (2<<4)
2328#define RS_CSTATE_C367_RS2 (3<<4)
2329#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2330#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2331#define VIDCTL 0x111c0
2332#define VIDSTS 0x111c8
2333#define VIDSTART 0x111cc /* 8 bits */
2334#define MEMSTAT_ILK 0x111f8
2335#define MEMSTAT_VID_MASK 0x7f00
2336#define MEMSTAT_VID_SHIFT 8
2337#define MEMSTAT_PSTATE_MASK 0x00f8
2338#define MEMSTAT_PSTATE_SHIFT 3
2339#define MEMSTAT_MON_ACTV (1<<2)
2340#define MEMSTAT_SRC_CTL_MASK 0x0003
2341#define MEMSTAT_SRC_CTL_CORE 0
2342#define MEMSTAT_SRC_CTL_TRB 1
2343#define MEMSTAT_SRC_CTL_THM 2
2344#define MEMSTAT_SRC_CTL_STDBY 3
2345#define RCPREVBSYTUPAVG 0x113b8
2346#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2347#define PMMISC 0x11214
2348#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2349#define SDEW 0x1124c
2350#define CSIEW0 0x11250
2351#define CSIEW1 0x11254
2352#define CSIEW2 0x11258
2353#define PEW 0x1125c
2354#define DEW 0x11270
2355#define MCHAFE 0x112c0
2356#define CSIEC 0x112e0
2357#define DMIEC 0x112e4
2358#define DDREC 0x112e8
2359#define PEG0EC 0x112ec
2360#define PEG1EC 0x112f0
2361#define GFXEC 0x112f4
2362#define RPPREVBSYTUPAVG 0x113b8
2363#define RPPREVBSYTDNAVG 0x113bc
2364#define ECR 0x11600
2365#define ECR_GPFE (1<<31)
2366#define ECR_IMONE (1<<30)
2367#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2368#define OGW0 0x11608
2369#define OGW1 0x1160c
2370#define EG0 0x11610
2371#define EG1 0x11614
2372#define EG2 0x11618
2373#define EG3 0x1161c
2374#define EG4 0x11620
2375#define EG5 0x11624
2376#define EG6 0x11628
2377#define EG7 0x1162c
2378#define PXW 0x11664
2379#define PXWL 0x11680
2380#define LCFUSE02 0x116c0
2381#define LCFUSE_HIV_MASK 0x000000ff
2382#define CSIPLL0 0x12c10
2383#define DDRMPLL1 0X12c20
7d57382e
EA
2384#define PEG_BAND_GAP_DATA 0x14d68
2385
c4de7b0f
CW
2386#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2387#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2388
153b4b95
BW
2389#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2390#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2391#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2392
aa40d6bb
ZN
2393/*
2394 * Logical Context regs
2395 */
2396#define CCID 0x2180
2397#define CCID_EN (1<<0)
e8016055
VS
2398/*
2399 * Notes on SNB/IVB/VLV context size:
2400 * - Power context is saved elsewhere (LLC or stolen)
2401 * - Ring/execlist context is saved on SNB, not on IVB
2402 * - Extended context size already includes render context size
2403 * - We always need to follow the extended context size.
2404 * SNB BSpec has comments indicating that we should use the
2405 * render context size instead if execlists are disabled, but
2406 * based on empirical testing that's just nonsense.
2407 * - Pipelined/VF state is saved on SNB/IVB respectively
2408 * - GT1 size just indicates how much of render context
2409 * doesn't need saving on GT1
2410 */
fe1cc68f
BW
2411#define CXT_SIZE 0x21a0
2412#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2413#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2414#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2415#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2416#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2417#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2418 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2419 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2420#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2421#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2422#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2423#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2424#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2425#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2426#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2427#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2428 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2429/* Haswell does have the CXT_SIZE register however it does not appear to be
2430 * valid. Now, docs explain in dwords what is in the context object. The full
2431 * size is 70720 bytes, however, the power context and execlist context will
2432 * never be saved (power context is stored elsewhere, and execlists don't work
2433 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2434 */
2435#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2436/* Same as Haswell, but 72064 bytes now. */
2437#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2438
542a6b20 2439#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2440#define VLV_CLK_CTL2 0x101104
2441#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2442
585fb111
JB
2443/*
2444 * Overlay regs
2445 */
2446
2447#define OVADD 0x30000
2448#define DOVSTA 0x30008
2449#define OC_BUF (0x3<<20)
2450#define OGAMC5 0x30010
2451#define OGAMC4 0x30014
2452#define OGAMC3 0x30018
2453#define OGAMC2 0x3001c
2454#define OGAMC1 0x30020
2455#define OGAMC0 0x30024
2456
2457/*
2458 * Display engine regs
2459 */
2460
8bf1e9f1 2461/* Pipe A CRC regs */
a57c774a 2462#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2463#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2464/* ivb+ source selection */
8bf1e9f1
SH
2465#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2466#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2467#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2468/* ilk+ source selection */
5a6b5c84
DV
2469#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2470#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2471#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2472/* embedded DP port on the north display block, reserved on ivb */
2473#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2474#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2475/* vlv source selection */
2476#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2477#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2478#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2479/* with DP port the pipe source is invalid */
2480#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2481#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2482#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2483/* gen3+ source selection */
2484#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2485#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2486#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2487/* with DP/TV port the pipe source is invalid */
2488#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2489#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2490#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2491#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2492#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2493/* gen2 doesn't have source selection bits */
52f843f6 2494#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2495
5a6b5c84
DV
2496#define _PIPE_CRC_RES_1_A_IVB 0x60064
2497#define _PIPE_CRC_RES_2_A_IVB 0x60068
2498#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2499#define _PIPE_CRC_RES_4_A_IVB 0x60070
2500#define _PIPE_CRC_RES_5_A_IVB 0x60074
2501
a57c774a
AK
2502#define _PIPE_CRC_RES_RED_A 0x60060
2503#define _PIPE_CRC_RES_GREEN_A 0x60064
2504#define _PIPE_CRC_RES_BLUE_A 0x60068
2505#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2506#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2507
2508/* Pipe B CRC regs */
5a6b5c84
DV
2509#define _PIPE_CRC_RES_1_B_IVB 0x61064
2510#define _PIPE_CRC_RES_2_B_IVB 0x61068
2511#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2512#define _PIPE_CRC_RES_4_B_IVB 0x61070
2513#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2514
a57c774a 2515#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2516#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2517 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2518#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2519 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2520#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2521 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2522#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2523 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2524#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2525 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2526
0b5c5ed0 2527#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2528 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2529#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2530 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2531#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2532 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2533#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2534 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2535#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2536 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2537
585fb111 2538/* Pipe A timing regs */
a57c774a
AK
2539#define _HTOTAL_A 0x60000
2540#define _HBLANK_A 0x60004
2541#define _HSYNC_A 0x60008
2542#define _VTOTAL_A 0x6000c
2543#define _VBLANK_A 0x60010
2544#define _VSYNC_A 0x60014
2545#define _PIPEASRC 0x6001c
2546#define _BCLRPAT_A 0x60020
2547#define _VSYNCSHIFT_A 0x60028
ebb69c95 2548#define _PIPE_MULT_A 0x6002c
585fb111
JB
2549
2550/* Pipe B timing regs */
a57c774a
AK
2551#define _HTOTAL_B 0x61000
2552#define _HBLANK_B 0x61004
2553#define _HSYNC_B 0x61008
2554#define _VTOTAL_B 0x6100c
2555#define _VBLANK_B 0x61010
2556#define _VSYNC_B 0x61014
2557#define _PIPEBSRC 0x6101c
2558#define _BCLRPAT_B 0x61020
2559#define _VSYNCSHIFT_B 0x61028
ebb69c95 2560#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2561
2562#define TRANSCODER_A_OFFSET 0x60000
2563#define TRANSCODER_B_OFFSET 0x61000
2564#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2565#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2566#define TRANSCODER_EDP_OFFSET 0x6f000
2567
5c969aa7
DL
2568#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2569 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2570 dev_priv->info.display_mmio_offset)
a57c774a
AK
2571
2572#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2573#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2574#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2575#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2576#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2577#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2578#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2579#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2580#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2581#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2582
c8f7df58
RV
2583/* VLV eDP PSR registers */
2584#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2585#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2586#define VLV_EDP_PSR_ENABLE (1<<0)
2587#define VLV_EDP_PSR_RESET (1<<1)
2588#define VLV_EDP_PSR_MODE_MASK (7<<2)
2589#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2590#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2591#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2592#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2593#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2594#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2595#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2596#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2597#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2598
2599#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2600#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2601#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2602#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2603#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2604#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2605
2606#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2607#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2608#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2609#define VLV_EDP_PSR_CURR_STATE_MASK 7
2610#define VLV_EDP_PSR_DISABLED (0<<0)
2611#define VLV_EDP_PSR_INACTIVE (1<<0)
2612#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2613#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2614#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2615#define VLV_EDP_PSR_EXIT (5<<0)
2616#define VLV_EDP_PSR_IN_TRANS (1<<7)
2617#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2618
ed8546ac
BW
2619/* HSW+ eDP PSR registers */
2620#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2621#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2622#define EDP_PSR_ENABLE (1<<31)
82c56254 2623#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2624#define EDP_PSR_LINK_DISABLE (0<<27)
2625#define EDP_PSR_LINK_STANDBY (1<<27)
2626#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2627#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2628#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2629#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2630#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2631#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2632#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2633#define EDP_PSR_TP1_TP2_SEL (0<<11)
2634#define EDP_PSR_TP1_TP3_SEL (1<<11)
2635#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2636#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2637#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2638#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2639#define EDP_PSR_TP1_TIME_500us (0<<4)
2640#define EDP_PSR_TP1_TIME_100us (1<<4)
2641#define EDP_PSR_TP1_TIME_2500us (2<<4)
2642#define EDP_PSR_TP1_TIME_0us (3<<4)
2643#define EDP_PSR_IDLE_FRAME_SHIFT 0
2644
18b5992c
BW
2645#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2646#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 2647#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
2648#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2649#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2650#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2651
18b5992c 2652#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2653#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2654#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2655#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2656#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2657#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2658#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2659#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2660#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2661#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2662#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2663#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2664#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2665#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2666#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2667#define EDP_PSR_STATUS_COUNT_SHIFT 16
2668#define EDP_PSR_STATUS_COUNT_MASK 0xf
2669#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2670#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2671#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2672#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2673#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2674#define EDP_PSR_STATUS_IDLE_MASK 0xf
2675
18b5992c 2676#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2677#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2678
18b5992c 2679#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2680#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2681#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2682#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2683
585fb111
JB
2684/* VGA port control */
2685#define ADPA 0x61100
ebc0fd88 2686#define PCH_ADPA 0xe1100
540a8950 2687#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2688
585fb111
JB
2689#define ADPA_DAC_ENABLE (1<<31)
2690#define ADPA_DAC_DISABLE 0
2691#define ADPA_PIPE_SELECT_MASK (1<<30)
2692#define ADPA_PIPE_A_SELECT 0
2693#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2694#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2695/* CPT uses bits 29:30 for pch transcoder select */
2696#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2697#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2698#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2699#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2700#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2701#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2702#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2703#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2704#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2705#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2706#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2707#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2708#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2709#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2710#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2711#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2712#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2713#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2714#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2715#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2716#define ADPA_SETS_HVPOLARITY 0
60222c0c 2717#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2718#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2719#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2720#define ADPA_HSYNC_CNTL_ENABLE 0
2721#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2722#define ADPA_VSYNC_ACTIVE_LOW 0
2723#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2724#define ADPA_HSYNC_ACTIVE_LOW 0
2725#define ADPA_DPMS_MASK (~(3<<10))
2726#define ADPA_DPMS_ON (0<<10)
2727#define ADPA_DPMS_SUSPEND (1<<10)
2728#define ADPA_DPMS_STANDBY (2<<10)
2729#define ADPA_DPMS_OFF (3<<10)
2730
939fe4d7 2731
585fb111 2732/* Hotplug control (945+ only) */
5c969aa7 2733#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2734#define PORTB_HOTPLUG_INT_EN (1 << 29)
2735#define PORTC_HOTPLUG_INT_EN (1 << 28)
2736#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2737#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2738#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2739#define TV_HOTPLUG_INT_EN (1 << 18)
2740#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2741#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2742 PORTC_HOTPLUG_INT_EN | \
2743 PORTD_HOTPLUG_INT_EN | \
2744 SDVOC_HOTPLUG_INT_EN | \
2745 SDVOB_HOTPLUG_INT_EN | \
2746 CRT_HOTPLUG_INT_EN)
585fb111 2747#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2748#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2749/* must use period 64 on GM45 according to docs */
2750#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2751#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2752#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2753#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2754#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2755#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2756#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2757#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2758#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2759#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2760#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2761#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2762
5c969aa7 2763#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2764/*
2765 * HDMI/DP bits are gen4+
2766 *
2767 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2768 * Please check the detailed lore in the commit message for for experimental
2769 * evidence.
2770 */
232a6ee9
TP
2771#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2772#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2773#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2774/* VLV DP/HDMI bits again match Bspec */
2775#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2776#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2777#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 2778#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
2779#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
2780#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 2781#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
2782#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
2783#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 2784#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
2785#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
2786#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 2787/* CRT/TV common between gen3+ */
585fb111
JB
2788#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2789#define TV_HOTPLUG_INT_STATUS (1 << 10)
2790#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2791#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2792#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2793#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2794#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2795#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2796#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2797#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2798
084b612e
CW
2799/* SDVO is different across gen3/4 */
2800#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2801#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2802/*
2803 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2804 * since reality corrobates that they're the same as on gen3. But keep these
2805 * bits here (and the comment!) to help any other lost wanderers back onto the
2806 * right tracks.
2807 */
084b612e
CW
2808#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2809#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2810#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2811#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2812#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2813 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2814 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2815 PORTB_HOTPLUG_INT_STATUS | \
2816 PORTC_HOTPLUG_INT_STATUS | \
2817 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2818
2819#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2820 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2821 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2822 PORTB_HOTPLUG_INT_STATUS | \
2823 PORTC_HOTPLUG_INT_STATUS | \
2824 PORTD_HOTPLUG_INT_STATUS)
585fb111 2825
c20cd312
PZ
2826/* SDVO and HDMI port control.
2827 * The same register may be used for SDVO or HDMI */
2828#define GEN3_SDVOB 0x61140
2829#define GEN3_SDVOC 0x61160
2830#define GEN4_HDMIB GEN3_SDVOB
2831#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2832#define CHV_HDMID 0x6116C
c20cd312
PZ
2833#define PCH_SDVOB 0xe1140
2834#define PCH_HDMIB PCH_SDVOB
2835#define PCH_HDMIC 0xe1150
2836#define PCH_HDMID 0xe1160
2837
84093603
DV
2838#define PORT_DFT_I9XX 0x61150
2839#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 2840#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 2841#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
2842#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
2843#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
2844#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2845#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2846
c20cd312
PZ
2847/* Gen 3 SDVO bits: */
2848#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2849#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2850#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2851#define SDVO_PIPE_B_SELECT (1 << 30)
2852#define SDVO_STALL_SELECT (1 << 29)
2853#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 2854/*
585fb111 2855 * 915G/GM SDVO pixel multiplier.
585fb111 2856 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2857 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2858 */
c20cd312 2859#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2860#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2861#define SDVO_PHASE_SELECT_MASK (15 << 19)
2862#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2863#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2864#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2865#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2866#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2867#define SDVO_DETECTED (1 << 2)
585fb111 2868/* Bits to be preserved when writing */
c20cd312
PZ
2869#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2870 SDVO_INTERRUPT_ENABLE)
2871#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2872
2873/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2874#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2875#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2876#define SDVO_ENCODING_SDVO (0 << 10)
2877#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2878#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2879#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2880#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2881#define SDVO_AUDIO_ENABLE (1 << 6)
2882/* VSYNC/HSYNC bits new with 965, default is to be set */
2883#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2884#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2885
2886/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2887#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2888#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2889
2890/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2891#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2892#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2893
44f37d1f
CML
2894/* CHV SDVO/HDMI bits: */
2895#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2896#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2897
585fb111
JB
2898
2899/* DVO port control */
2900#define DVOA 0x61120
2901#define DVOB 0x61140
2902#define DVOC 0x61160
2903#define DVO_ENABLE (1 << 31)
2904#define DVO_PIPE_B_SELECT (1 << 30)
2905#define DVO_PIPE_STALL_UNUSED (0 << 28)
2906#define DVO_PIPE_STALL (1 << 28)
2907#define DVO_PIPE_STALL_TV (2 << 28)
2908#define DVO_PIPE_STALL_MASK (3 << 28)
2909#define DVO_USE_VGA_SYNC (1 << 15)
2910#define DVO_DATA_ORDER_I740 (0 << 14)
2911#define DVO_DATA_ORDER_FP (1 << 14)
2912#define DVO_VSYNC_DISABLE (1 << 11)
2913#define DVO_HSYNC_DISABLE (1 << 10)
2914#define DVO_VSYNC_TRISTATE (1 << 9)
2915#define DVO_HSYNC_TRISTATE (1 << 8)
2916#define DVO_BORDER_ENABLE (1 << 7)
2917#define DVO_DATA_ORDER_GBRG (1 << 6)
2918#define DVO_DATA_ORDER_RGGB (0 << 6)
2919#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2920#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2921#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2922#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2923#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2924#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2925#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2926#define DVO_PRESERVE_MASK (0x7<<24)
2927#define DVOA_SRCDIM 0x61124
2928#define DVOB_SRCDIM 0x61144
2929#define DVOC_SRCDIM 0x61164
2930#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2931#define DVO_SRCDIM_VERTICAL_SHIFT 0
2932
2933/* LVDS port control */
2934#define LVDS 0x61180
2935/*
2936 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2937 * the DPLL semantics change when the LVDS is assigned to that pipe.
2938 */
2939#define LVDS_PORT_EN (1 << 31)
2940/* Selects pipe B for LVDS data. Must be set on pre-965. */
2941#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2942#define LVDS_PIPE_MASK (1 << 30)
1519b995 2943#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2944/* LVDS dithering flag on 965/g4x platform */
2945#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2946/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2947#define LVDS_VSYNC_POLARITY (1 << 21)
2948#define LVDS_HSYNC_POLARITY (1 << 20)
2949
a3e17eb8
ZY
2950/* Enable border for unscaled (or aspect-scaled) display */
2951#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2952/*
2953 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2954 * pixel.
2955 */
2956#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2957#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2958#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2959/*
2960 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2961 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2962 * on.
2963 */
2964#define LVDS_A3_POWER_MASK (3 << 6)
2965#define LVDS_A3_POWER_DOWN (0 << 6)
2966#define LVDS_A3_POWER_UP (3 << 6)
2967/*
2968 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2969 * is set.
2970 */
2971#define LVDS_CLKB_POWER_MASK (3 << 4)
2972#define LVDS_CLKB_POWER_DOWN (0 << 4)
2973#define LVDS_CLKB_POWER_UP (3 << 4)
2974/*
2975 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2976 * setting for whether we are in dual-channel mode. The B3 pair will
2977 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2978 */
2979#define LVDS_B0B3_POWER_MASK (3 << 2)
2980#define LVDS_B0B3_POWER_DOWN (0 << 2)
2981#define LVDS_B0B3_POWER_UP (3 << 2)
2982
3c17fe4b
DH
2983/* Video Data Island Packet control */
2984#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2985/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2986 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2987 * of the infoframe structure specified by CEA-861. */
2988#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2989#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2990#define VIDEO_DIP_CTL 0x61170
2da8af54 2991/* Pre HSW: */
3c17fe4b 2992#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2993#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2994#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2995#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2996#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2997#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2998#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2999#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3000#define VIDEO_DIP_SELECT_AVI (0 << 19)
3001#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3002#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3003#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3004#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3005#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3006#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3007#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3008/* HSW and later: */
0dd87d20
PZ
3009#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3010#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3011#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3012#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3013#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3014#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3015
585fb111
JB
3016/* Panel power sequencing */
3017#define PP_STATUS 0x61200
3018#define PP_ON (1 << 31)
3019/*
3020 * Indicates that all dependencies of the panel are on:
3021 *
3022 * - PLL enabled
3023 * - pipe enabled
3024 * - LVDS/DVOB/DVOC on
3025 */
3026#define PP_READY (1 << 30)
3027#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3028#define PP_SEQUENCE_POWER_UP (1 << 28)
3029#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3030#define PP_SEQUENCE_MASK (3 << 28)
3031#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3032#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3033#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3034#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3035#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3036#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3037#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3038#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3039#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3040#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3041#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3042#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3043#define PP_CONTROL 0x61204
3044#define POWER_TARGET_ON (1 << 0)
3045#define PP_ON_DELAYS 0x61208
3046#define PP_OFF_DELAYS 0x6120c
3047#define PP_DIVISOR 0x61210
3048
3049/* Panel fitting */
5c969aa7 3050#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3051#define PFIT_ENABLE (1 << 31)
3052#define PFIT_PIPE_MASK (3 << 29)
3053#define PFIT_PIPE_SHIFT 29
3054#define VERT_INTERP_DISABLE (0 << 10)
3055#define VERT_INTERP_BILINEAR (1 << 10)
3056#define VERT_INTERP_MASK (3 << 10)
3057#define VERT_AUTO_SCALE (1 << 9)
3058#define HORIZ_INTERP_DISABLE (0 << 6)
3059#define HORIZ_INTERP_BILINEAR (1 << 6)
3060#define HORIZ_INTERP_MASK (3 << 6)
3061#define HORIZ_AUTO_SCALE (1 << 5)
3062#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3063#define PFIT_FILTER_FUZZY (0 << 24)
3064#define PFIT_SCALING_AUTO (0 << 26)
3065#define PFIT_SCALING_PROGRAMMED (1 << 26)
3066#define PFIT_SCALING_PILLAR (2 << 26)
3067#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3068#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3069/* Pre-965 */
3070#define PFIT_VERT_SCALE_SHIFT 20
3071#define PFIT_VERT_SCALE_MASK 0xfff00000
3072#define PFIT_HORIZ_SCALE_SHIFT 4
3073#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3074/* 965+ */
3075#define PFIT_VERT_SCALE_SHIFT_965 16
3076#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3077#define PFIT_HORIZ_SCALE_SHIFT_965 0
3078#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3079
5c969aa7 3080#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3081
5c969aa7
DL
3082#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3083#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3084#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3085 _VLV_BLC_PWM_CTL2_B)
3086
5c969aa7
DL
3087#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3088#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3089#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3090 _VLV_BLC_PWM_CTL_B)
3091
5c969aa7
DL
3092#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3093#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3094#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3095 _VLV_BLC_HIST_CTL_B)
3096
585fb111 3097/* Backlight control */
5c969aa7 3098#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3099#define BLM_PWM_ENABLE (1 << 31)
3100#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3101#define BLM_PIPE_SELECT (1 << 29)
3102#define BLM_PIPE_SELECT_IVB (3 << 29)
3103#define BLM_PIPE_A (0 << 29)
3104#define BLM_PIPE_B (1 << 29)
3105#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3106#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3107#define BLM_TRANSCODER_B BLM_PIPE_B
3108#define BLM_TRANSCODER_C BLM_PIPE_C
3109#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3110#define BLM_PIPE(pipe) ((pipe) << 29)
3111#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3112#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3113#define BLM_PHASE_IN_ENABLE (1 << 25)
3114#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3115#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3116#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3117#define BLM_PHASE_IN_COUNT_SHIFT (8)
3118#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3119#define BLM_PHASE_IN_INCR_SHIFT (0)
3120#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3121#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3122/*
3123 * This is the most significant 15 bits of the number of backlight cycles in a
3124 * complete cycle of the modulated backlight control.
3125 *
3126 * The actual value is this field multiplied by two.
3127 */
7cf41601
DV
3128#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3129#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3130#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3131/*
3132 * This is the number of cycles out of the backlight modulation cycle for which
3133 * the backlight is on.
3134 *
3135 * This field must be no greater than the number of cycles in the complete
3136 * backlight modulation cycle.
3137 */
3138#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3139#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3140#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3141#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3142
5c969aa7 3143#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3144
7cf41601
DV
3145/* New registers for PCH-split platforms. Safe where new bits show up, the
3146 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3147#define BLC_PWM_CPU_CTL2 0x48250
3148#define BLC_PWM_CPU_CTL 0x48254
3149
be256dc7
PZ
3150#define HSW_BLC_PWM2_CTL 0x48350
3151
7cf41601
DV
3152/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3153 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3154#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3155#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3156#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3157#define BLM_PCH_POLARITY (1 << 29)
3158#define BLC_PWM_PCH_CTL2 0xc8254
3159
be256dc7
PZ
3160#define UTIL_PIN_CTL 0x48400
3161#define UTIL_PIN_ENABLE (1 << 31)
3162
3163#define PCH_GTC_CTL 0xe7000
3164#define PCH_GTC_ENABLE (1 << 31)
3165
585fb111
JB
3166/* TV port control */
3167#define TV_CTL 0x68000
646b4269 3168/* Enables the TV encoder */
585fb111 3169# define TV_ENC_ENABLE (1 << 31)
646b4269 3170/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3171# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3172/* Outputs composite video (DAC A only) */
585fb111 3173# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3174/* Outputs SVideo video (DAC B/C) */
585fb111 3175# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3176/* Outputs Component video (DAC A/B/C) */
585fb111 3177# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3178/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3179# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3180# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3181/* Enables slow sync generation (945GM only) */
585fb111 3182# define TV_SLOW_SYNC (1 << 20)
646b4269 3183/* Selects 4x oversampling for 480i and 576p */
585fb111 3184# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3185/* Selects 2x oversampling for 720p and 1080i */
585fb111 3186# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3187/* Selects no oversampling for 1080p */
585fb111 3188# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3189/* Selects 8x oversampling */
585fb111 3190# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3191/* Selects progressive mode rather than interlaced */
585fb111 3192# define TV_PROGRESSIVE (1 << 17)
646b4269 3193/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3194# define TV_PAL_BURST (1 << 16)
646b4269 3195/* Field for setting delay of Y compared to C */
585fb111 3196# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3197/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3198# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3199/*
585fb111
JB
3200 * Enables a fix for the 915GM only.
3201 *
3202 * Not sure what it does.
3203 */
3204# define TV_ENC_C0_FIX (1 << 10)
646b4269 3205/* Bits that must be preserved by software */
d2d9f232 3206# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3207# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3208/* Read-only state that reports all features enabled */
585fb111 3209# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3210/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3211# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3212/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3213# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3214/* Normal operation */
585fb111 3215# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3216/* Encoder test pattern 1 - combo pattern */
585fb111 3217# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3218/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3219# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3220/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3221# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3222/* Encoder test pattern 4 - random noise */
585fb111 3223# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3224/* Encoder test pattern 5 - linear color ramps */
585fb111 3225# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3226/*
585fb111
JB
3227 * This test mode forces the DACs to 50% of full output.
3228 *
3229 * This is used for load detection in combination with TVDAC_SENSE_MASK
3230 */
3231# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3232# define TV_TEST_MODE_MASK (7 << 0)
3233
3234#define TV_DAC 0x68004
b8ed2a4f 3235# define TV_DAC_SAVE 0x00ffff00
646b4269 3236/*
585fb111
JB
3237 * Reports that DAC state change logic has reported change (RO).
3238 *
3239 * This gets cleared when TV_DAC_STATE_EN is cleared
3240*/
3241# define TVDAC_STATE_CHG (1 << 31)
3242# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3243/* Reports that DAC A voltage is above the detect threshold */
585fb111 3244# define TVDAC_A_SENSE (1 << 30)
646b4269 3245/* Reports that DAC B voltage is above the detect threshold */
585fb111 3246# define TVDAC_B_SENSE (1 << 29)
646b4269 3247/* Reports that DAC C voltage is above the detect threshold */
585fb111 3248# define TVDAC_C_SENSE (1 << 28)
646b4269 3249/*
585fb111
JB
3250 * Enables DAC state detection logic, for load-based TV detection.
3251 *
3252 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3253 * to off, for load detection to work.
3254 */
3255# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3256/* Sets the DAC A sense value to high */
585fb111 3257# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3258/* Sets the DAC B sense value to high */
585fb111 3259# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3260/* Sets the DAC C sense value to high */
585fb111 3261# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3262/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3263# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3264/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3265# define ENC_TVDAC_SLEW_FAST (1 << 6)
3266# define DAC_A_1_3_V (0 << 4)
3267# define DAC_A_1_1_V (1 << 4)
3268# define DAC_A_0_7_V (2 << 4)
cb66c692 3269# define DAC_A_MASK (3 << 4)
585fb111
JB
3270# define DAC_B_1_3_V (0 << 2)
3271# define DAC_B_1_1_V (1 << 2)
3272# define DAC_B_0_7_V (2 << 2)
cb66c692 3273# define DAC_B_MASK (3 << 2)
585fb111
JB
3274# define DAC_C_1_3_V (0 << 0)
3275# define DAC_C_1_1_V (1 << 0)
3276# define DAC_C_0_7_V (2 << 0)
cb66c692 3277# define DAC_C_MASK (3 << 0)
585fb111 3278
646b4269 3279/*
585fb111
JB
3280 * CSC coefficients are stored in a floating point format with 9 bits of
3281 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3282 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3283 * -1 (0x3) being the only legal negative value.
3284 */
3285#define TV_CSC_Y 0x68010
3286# define TV_RY_MASK 0x07ff0000
3287# define TV_RY_SHIFT 16
3288# define TV_GY_MASK 0x00000fff
3289# define TV_GY_SHIFT 0
3290
3291#define TV_CSC_Y2 0x68014
3292# define TV_BY_MASK 0x07ff0000
3293# define TV_BY_SHIFT 16
646b4269 3294/*
585fb111
JB
3295 * Y attenuation for component video.
3296 *
3297 * Stored in 1.9 fixed point.
3298 */
3299# define TV_AY_MASK 0x000003ff
3300# define TV_AY_SHIFT 0
3301
3302#define TV_CSC_U 0x68018
3303# define TV_RU_MASK 0x07ff0000
3304# define TV_RU_SHIFT 16
3305# define TV_GU_MASK 0x000007ff
3306# define TV_GU_SHIFT 0
3307
3308#define TV_CSC_U2 0x6801c
3309# define TV_BU_MASK 0x07ff0000
3310# define TV_BU_SHIFT 16
646b4269 3311/*
585fb111
JB
3312 * U attenuation for component video.
3313 *
3314 * Stored in 1.9 fixed point.
3315 */
3316# define TV_AU_MASK 0x000003ff
3317# define TV_AU_SHIFT 0
3318
3319#define TV_CSC_V 0x68020
3320# define TV_RV_MASK 0x0fff0000
3321# define TV_RV_SHIFT 16
3322# define TV_GV_MASK 0x000007ff
3323# define TV_GV_SHIFT 0
3324
3325#define TV_CSC_V2 0x68024
3326# define TV_BV_MASK 0x07ff0000
3327# define TV_BV_SHIFT 16
646b4269 3328/*
585fb111
JB
3329 * V attenuation for component video.
3330 *
3331 * Stored in 1.9 fixed point.
3332 */
3333# define TV_AV_MASK 0x000007ff
3334# define TV_AV_SHIFT 0
3335
3336#define TV_CLR_KNOBS 0x68028
646b4269 3337/* 2s-complement brightness adjustment */
585fb111
JB
3338# define TV_BRIGHTNESS_MASK 0xff000000
3339# define TV_BRIGHTNESS_SHIFT 24
646b4269 3340/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3341# define TV_CONTRAST_MASK 0x00ff0000
3342# define TV_CONTRAST_SHIFT 16
646b4269 3343/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3344# define TV_SATURATION_MASK 0x0000ff00
3345# define TV_SATURATION_SHIFT 8
646b4269 3346/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3347# define TV_HUE_MASK 0x000000ff
3348# define TV_HUE_SHIFT 0
3349
3350#define TV_CLR_LEVEL 0x6802c
646b4269 3351/* Controls the DAC level for black */
585fb111
JB
3352# define TV_BLACK_LEVEL_MASK 0x01ff0000
3353# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3354/* Controls the DAC level for blanking */
585fb111
JB
3355# define TV_BLANK_LEVEL_MASK 0x000001ff
3356# define TV_BLANK_LEVEL_SHIFT 0
3357
3358#define TV_H_CTL_1 0x68030
646b4269 3359/* Number of pixels in the hsync. */
585fb111
JB
3360# define TV_HSYNC_END_MASK 0x1fff0000
3361# define TV_HSYNC_END_SHIFT 16
646b4269 3362/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3363# define TV_HTOTAL_MASK 0x00001fff
3364# define TV_HTOTAL_SHIFT 0
3365
3366#define TV_H_CTL_2 0x68034
646b4269 3367/* Enables the colorburst (needed for non-component color) */
585fb111 3368# define TV_BURST_ENA (1 << 31)
646b4269 3369/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3370# define TV_HBURST_START_SHIFT 16
3371# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3372/* Length of the colorburst */
585fb111
JB
3373# define TV_HBURST_LEN_SHIFT 0
3374# define TV_HBURST_LEN_MASK 0x0001fff
3375
3376#define TV_H_CTL_3 0x68038
646b4269 3377/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3378# define TV_HBLANK_END_SHIFT 16
3379# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3380/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3381# define TV_HBLANK_START_SHIFT 0
3382# define TV_HBLANK_START_MASK 0x0001fff
3383
3384#define TV_V_CTL_1 0x6803c
646b4269 3385/* XXX */
585fb111
JB
3386# define TV_NBR_END_SHIFT 16
3387# define TV_NBR_END_MASK 0x07ff0000
646b4269 3388/* XXX */
585fb111
JB
3389# define TV_VI_END_F1_SHIFT 8
3390# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3391/* XXX */
585fb111
JB
3392# define TV_VI_END_F2_SHIFT 0
3393# define TV_VI_END_F2_MASK 0x0000003f
3394
3395#define TV_V_CTL_2 0x68040
646b4269 3396/* Length of vsync, in half lines */
585fb111
JB
3397# define TV_VSYNC_LEN_MASK 0x07ff0000
3398# define TV_VSYNC_LEN_SHIFT 16
646b4269 3399/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3400 * number of half lines.
3401 */
3402# define TV_VSYNC_START_F1_MASK 0x00007f00
3403# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3404/*
585fb111
JB
3405 * Offset of the start of vsync in field 2, measured in one less than the
3406 * number of half lines.
3407 */
3408# define TV_VSYNC_START_F2_MASK 0x0000007f
3409# define TV_VSYNC_START_F2_SHIFT 0
3410
3411#define TV_V_CTL_3 0x68044
646b4269 3412/* Enables generation of the equalization signal */
585fb111 3413# define TV_EQUAL_ENA (1 << 31)
646b4269 3414/* Length of vsync, in half lines */
585fb111
JB
3415# define TV_VEQ_LEN_MASK 0x007f0000
3416# define TV_VEQ_LEN_SHIFT 16
646b4269 3417/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3418 * the number of half lines.
3419 */
3420# define TV_VEQ_START_F1_MASK 0x0007f00
3421# define TV_VEQ_START_F1_SHIFT 8
646b4269 3422/*
585fb111
JB
3423 * Offset of the start of equalization in field 2, measured in one less than
3424 * the number of half lines.
3425 */
3426# define TV_VEQ_START_F2_MASK 0x000007f
3427# define TV_VEQ_START_F2_SHIFT 0
3428
3429#define TV_V_CTL_4 0x68048
646b4269 3430/*
585fb111
JB
3431 * Offset to start of vertical colorburst, measured in one less than the
3432 * number of lines from vertical start.
3433 */
3434# define TV_VBURST_START_F1_MASK 0x003f0000
3435# define TV_VBURST_START_F1_SHIFT 16
646b4269 3436/*
585fb111
JB
3437 * Offset to the end of vertical colorburst, measured in one less than the
3438 * number of lines from the start of NBR.
3439 */
3440# define TV_VBURST_END_F1_MASK 0x000000ff
3441# define TV_VBURST_END_F1_SHIFT 0
3442
3443#define TV_V_CTL_5 0x6804c
646b4269 3444/*
585fb111
JB
3445 * Offset to start of vertical colorburst, measured in one less than the
3446 * number of lines from vertical start.
3447 */
3448# define TV_VBURST_START_F2_MASK 0x003f0000
3449# define TV_VBURST_START_F2_SHIFT 16
646b4269 3450/*
585fb111
JB
3451 * Offset to the end of vertical colorburst, measured in one less than the
3452 * number of lines from the start of NBR.
3453 */
3454# define TV_VBURST_END_F2_MASK 0x000000ff
3455# define TV_VBURST_END_F2_SHIFT 0
3456
3457#define TV_V_CTL_6 0x68050
646b4269 3458/*
585fb111
JB
3459 * Offset to start of vertical colorburst, measured in one less than the
3460 * number of lines from vertical start.
3461 */
3462# define TV_VBURST_START_F3_MASK 0x003f0000
3463# define TV_VBURST_START_F3_SHIFT 16
646b4269 3464/*
585fb111
JB
3465 * Offset to the end of vertical colorburst, measured in one less than the
3466 * number of lines from the start of NBR.
3467 */
3468# define TV_VBURST_END_F3_MASK 0x000000ff
3469# define TV_VBURST_END_F3_SHIFT 0
3470
3471#define TV_V_CTL_7 0x68054
646b4269 3472/*
585fb111
JB
3473 * Offset to start of vertical colorburst, measured in one less than the
3474 * number of lines from vertical start.
3475 */
3476# define TV_VBURST_START_F4_MASK 0x003f0000
3477# define TV_VBURST_START_F4_SHIFT 16
646b4269 3478/*
585fb111
JB
3479 * Offset to the end of vertical colorburst, measured in one less than the
3480 * number of lines from the start of NBR.
3481 */
3482# define TV_VBURST_END_F4_MASK 0x000000ff
3483# define TV_VBURST_END_F4_SHIFT 0
3484
3485#define TV_SC_CTL_1 0x68060
646b4269 3486/* Turns on the first subcarrier phase generation DDA */
585fb111 3487# define TV_SC_DDA1_EN (1 << 31)
646b4269 3488/* Turns on the first subcarrier phase generation DDA */
585fb111 3489# define TV_SC_DDA2_EN (1 << 30)
646b4269 3490/* Turns on the first subcarrier phase generation DDA */
585fb111 3491# define TV_SC_DDA3_EN (1 << 29)
646b4269 3492/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3493# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3494/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3495# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3496/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3497# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3498/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3499# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3500/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3501# define TV_BURST_LEVEL_MASK 0x00ff0000
3502# define TV_BURST_LEVEL_SHIFT 16
646b4269 3503/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3504# define TV_SCDDA1_INC_MASK 0x00000fff
3505# define TV_SCDDA1_INC_SHIFT 0
3506
3507#define TV_SC_CTL_2 0x68064
646b4269 3508/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3509# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3510# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3511/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3512# define TV_SCDDA2_INC_MASK 0x00007fff
3513# define TV_SCDDA2_INC_SHIFT 0
3514
3515#define TV_SC_CTL_3 0x68068
646b4269 3516/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3517# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3518# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3519/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3520# define TV_SCDDA3_INC_MASK 0x00007fff
3521# define TV_SCDDA3_INC_SHIFT 0
3522
3523#define TV_WIN_POS 0x68070
646b4269 3524/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3525# define TV_XPOS_MASK 0x1fff0000
3526# define TV_XPOS_SHIFT 16
646b4269 3527/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3528# define TV_YPOS_MASK 0x00000fff
3529# define TV_YPOS_SHIFT 0
3530
3531#define TV_WIN_SIZE 0x68074
646b4269 3532/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3533# define TV_XSIZE_MASK 0x1fff0000
3534# define TV_XSIZE_SHIFT 16
646b4269 3535/*
585fb111
JB
3536 * Vertical size of the display window, measured in pixels.
3537 *
3538 * Must be even for interlaced modes.
3539 */
3540# define TV_YSIZE_MASK 0x00000fff
3541# define TV_YSIZE_SHIFT 0
3542
3543#define TV_FILTER_CTL_1 0x68080
646b4269 3544/*
585fb111
JB
3545 * Enables automatic scaling calculation.
3546 *
3547 * If set, the rest of the registers are ignored, and the calculated values can
3548 * be read back from the register.
3549 */
3550# define TV_AUTO_SCALE (1 << 31)
646b4269 3551/*
585fb111
JB
3552 * Disables the vertical filter.
3553 *
3554 * This is required on modes more than 1024 pixels wide */
3555# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3556/* Enables adaptive vertical filtering */
585fb111
JB
3557# define TV_VADAPT (1 << 28)
3558# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3559/* Selects the least adaptive vertical filtering mode */
585fb111 3560# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3561/* Selects the moderately adaptive vertical filtering mode */
585fb111 3562# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3563/* Selects the most adaptive vertical filtering mode */
585fb111 3564# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3565/*
585fb111
JB
3566 * Sets the horizontal scaling factor.
3567 *
3568 * This should be the fractional part of the horizontal scaling factor divided
3569 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3570 *
3571 * (src width - 1) / ((oversample * dest width) - 1)
3572 */
3573# define TV_HSCALE_FRAC_MASK 0x00003fff
3574# define TV_HSCALE_FRAC_SHIFT 0
3575
3576#define TV_FILTER_CTL_2 0x68084
646b4269 3577/*
585fb111
JB
3578 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3579 *
3580 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3581 */
3582# define TV_VSCALE_INT_MASK 0x00038000
3583# define TV_VSCALE_INT_SHIFT 15
646b4269 3584/*
585fb111
JB
3585 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3586 *
3587 * \sa TV_VSCALE_INT_MASK
3588 */
3589# define TV_VSCALE_FRAC_MASK 0x00007fff
3590# define TV_VSCALE_FRAC_SHIFT 0
3591
3592#define TV_FILTER_CTL_3 0x68088
646b4269 3593/*
585fb111
JB
3594 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3595 *
3596 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3597 *
3598 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3599 */
3600# define TV_VSCALE_IP_INT_MASK 0x00038000
3601# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3602/*
585fb111
JB
3603 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3604 *
3605 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3606 *
3607 * \sa TV_VSCALE_IP_INT_MASK
3608 */
3609# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3610# define TV_VSCALE_IP_FRAC_SHIFT 0
3611
3612#define TV_CC_CONTROL 0x68090
3613# define TV_CC_ENABLE (1 << 31)
646b4269 3614/*
585fb111
JB
3615 * Specifies which field to send the CC data in.
3616 *
3617 * CC data is usually sent in field 0.
3618 */
3619# define TV_CC_FID_MASK (1 << 27)
3620# define TV_CC_FID_SHIFT 27
646b4269 3621/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
3622# define TV_CC_HOFF_MASK 0x03ff0000
3623# define TV_CC_HOFF_SHIFT 16
646b4269 3624/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
3625# define TV_CC_LINE_MASK 0x0000003f
3626# define TV_CC_LINE_SHIFT 0
3627
3628#define TV_CC_DATA 0x68094
3629# define TV_CC_RDY (1 << 31)
646b4269 3630/* Second word of CC data to be transmitted. */
585fb111
JB
3631# define TV_CC_DATA_2_MASK 0x007f0000
3632# define TV_CC_DATA_2_SHIFT 16
646b4269 3633/* First word of CC data to be transmitted. */
585fb111
JB
3634# define TV_CC_DATA_1_MASK 0x0000007f
3635# define TV_CC_DATA_1_SHIFT 0
3636
3637#define TV_H_LUMA_0 0x68100
3638#define TV_H_LUMA_59 0x681ec
3639#define TV_H_CHROMA_0 0x68200
3640#define TV_H_CHROMA_59 0x682ec
3641#define TV_V_LUMA_0 0x68300
3642#define TV_V_LUMA_42 0x683a8
3643#define TV_V_CHROMA_0 0x68400
3644#define TV_V_CHROMA_42 0x684a8
3645
040d87f1 3646/* Display Port */
32f9d658 3647#define DP_A 0x64000 /* eDP */
040d87f1
KP
3648#define DP_B 0x64100
3649#define DP_C 0x64200
3650#define DP_D 0x64300
3651
3652#define DP_PORT_EN (1 << 31)
3653#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3654#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3655#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3656#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3657
040d87f1
KP
3658/* Link training mode - select a suitable mode for each stage */
3659#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3660#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3661#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3662#define DP_LINK_TRAIN_OFF (3 << 28)
3663#define DP_LINK_TRAIN_MASK (3 << 28)
3664#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
3665#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
3666#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 3667
8db9d77b
ZW
3668/* CPT Link training mode */
3669#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3670#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3671#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3672#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3673#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3674#define DP_LINK_TRAIN_SHIFT_CPT 8
3675
040d87f1
KP
3676/* Signal voltages. These are mostly controlled by the other end */
3677#define DP_VOLTAGE_0_4 (0 << 25)
3678#define DP_VOLTAGE_0_6 (1 << 25)
3679#define DP_VOLTAGE_0_8 (2 << 25)
3680#define DP_VOLTAGE_1_2 (3 << 25)
3681#define DP_VOLTAGE_MASK (7 << 25)
3682#define DP_VOLTAGE_SHIFT 25
3683
3684/* Signal pre-emphasis levels, like voltages, the other end tells us what
3685 * they want
3686 */
3687#define DP_PRE_EMPHASIS_0 (0 << 22)
3688#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3689#define DP_PRE_EMPHASIS_6 (2 << 22)
3690#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3691#define DP_PRE_EMPHASIS_MASK (7 << 22)
3692#define DP_PRE_EMPHASIS_SHIFT 22
3693
3694/* How many wires to use. I guess 3 was too hard */
17aa6be9 3695#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3696#define DP_PORT_WIDTH_MASK (7 << 19)
3697
3698/* Mystic DPCD version 1.1 special mode */
3699#define DP_ENHANCED_FRAMING (1 << 18)
3700
32f9d658
ZW
3701/* eDP */
3702#define DP_PLL_FREQ_270MHZ (0 << 16)
3703#define DP_PLL_FREQ_160MHZ (1 << 16)
3704#define DP_PLL_FREQ_MASK (3 << 16)
3705
646b4269 3706/* locked once port is enabled */
040d87f1
KP
3707#define DP_PORT_REVERSAL (1 << 15)
3708
32f9d658
ZW
3709/* eDP */
3710#define DP_PLL_ENABLE (1 << 14)
3711
646b4269 3712/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
3713#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3714
3715#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3716#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 3717
646b4269 3718/* limit RGB values to avoid confusing TVs */
040d87f1
KP
3719#define DP_COLOR_RANGE_16_235 (1 << 8)
3720
646b4269 3721/* Turn on the audio link */
040d87f1
KP
3722#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3723
646b4269 3724/* vs and hs sync polarity */
040d87f1
KP
3725#define DP_SYNC_VS_HIGH (1 << 4)
3726#define DP_SYNC_HS_HIGH (1 << 3)
3727
646b4269 3728/* A fantasy */
040d87f1
KP
3729#define DP_DETECTED (1 << 2)
3730
646b4269 3731/* The aux channel provides a way to talk to the
040d87f1
KP
3732 * signal sink for DDC etc. Max packet size supported
3733 * is 20 bytes in each direction, hence the 5 fixed
3734 * data registers
3735 */
32f9d658
ZW
3736#define DPA_AUX_CH_CTL 0x64010
3737#define DPA_AUX_CH_DATA1 0x64014
3738#define DPA_AUX_CH_DATA2 0x64018
3739#define DPA_AUX_CH_DATA3 0x6401c
3740#define DPA_AUX_CH_DATA4 0x64020
3741#define DPA_AUX_CH_DATA5 0x64024
3742
040d87f1
KP
3743#define DPB_AUX_CH_CTL 0x64110
3744#define DPB_AUX_CH_DATA1 0x64114
3745#define DPB_AUX_CH_DATA2 0x64118
3746#define DPB_AUX_CH_DATA3 0x6411c
3747#define DPB_AUX_CH_DATA4 0x64120
3748#define DPB_AUX_CH_DATA5 0x64124
3749
3750#define DPC_AUX_CH_CTL 0x64210
3751#define DPC_AUX_CH_DATA1 0x64214
3752#define DPC_AUX_CH_DATA2 0x64218
3753#define DPC_AUX_CH_DATA3 0x6421c
3754#define DPC_AUX_CH_DATA4 0x64220
3755#define DPC_AUX_CH_DATA5 0x64224
3756
3757#define DPD_AUX_CH_CTL 0x64310
3758#define DPD_AUX_CH_DATA1 0x64314
3759#define DPD_AUX_CH_DATA2 0x64318
3760#define DPD_AUX_CH_DATA3 0x6431c
3761#define DPD_AUX_CH_DATA4 0x64320
3762#define DPD_AUX_CH_DATA5 0x64324
3763
3764#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3765#define DP_AUX_CH_CTL_DONE (1 << 30)
3766#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3767#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3768#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3769#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3770#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3771#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3772#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3773#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3774#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3775#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3776#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3777#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3778#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3779#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3780#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3781#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3782#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3783#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3784#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
3785#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
3786#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
3787#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
3788#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
3789#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 3790#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
3791
3792/*
3793 * Computing GMCH M and N values for the Display Port link
3794 *
3795 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3796 *
3797 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3798 *
3799 * The GMCH value is used internally
3800 *
3801 * bytes_per_pixel is the number of bytes coming out of the plane,
3802 * which is after the LUTs, so we want the bytes for our color format.
3803 * For our current usage, this is always 3, one byte for R, G and B.
3804 */
e3b95f1e
DV
3805#define _PIPEA_DATA_M_G4X 0x70050
3806#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3807
3808/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3809#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3810#define TU_SIZE_SHIFT 25
a65851af 3811#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3812
a65851af
VS
3813#define DATA_LINK_M_N_MASK (0xffffff)
3814#define DATA_LINK_N_MAX (0x800000)
040d87f1 3815
e3b95f1e
DV
3816#define _PIPEA_DATA_N_G4X 0x70054
3817#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3818#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3819
3820/*
3821 * Computing Link M and N values for the Display Port link
3822 *
3823 * Link M / N = pixel_clock / ls_clk
3824 *
3825 * (the DP spec calls pixel_clock the 'strm_clk')
3826 *
3827 * The Link value is transmitted in the Main Stream
3828 * Attributes and VB-ID.
3829 */
3830
e3b95f1e
DV
3831#define _PIPEA_LINK_M_G4X 0x70060
3832#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3833#define PIPEA_DP_LINK_M_MASK (0xffffff)
3834
e3b95f1e
DV
3835#define _PIPEA_LINK_N_G4X 0x70064
3836#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3837#define PIPEA_DP_LINK_N_MASK (0xffffff)
3838
e3b95f1e
DV
3839#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3840#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3841#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3842#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3843
585fb111
JB
3844/* Display & cursor control */
3845
3846/* Pipe A */
a57c774a 3847#define _PIPEADSL 0x70000
837ba00f
PZ
3848#define DSL_LINEMASK_GEN2 0x00000fff
3849#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3850#define _PIPEACONF 0x70008
5eddb70b
CW
3851#define PIPECONF_ENABLE (1<<31)
3852#define PIPECONF_DISABLE 0
3853#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3854#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3855#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3856#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3857#define PIPECONF_SINGLE_WIDE 0
3858#define PIPECONF_PIPE_UNLOCKED 0
3859#define PIPECONF_PIPE_LOCKED (1<<25)
3860#define PIPECONF_PALETTE 0
3861#define PIPECONF_GAMMA (1<<24)
585fb111 3862#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3863#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3864#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3865/* Note that pre-gen3 does not support interlaced display directly. Panel
3866 * fitting must be disabled on pre-ilk for interlaced. */
3867#define PIPECONF_PROGRESSIVE (0 << 21)
3868#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3869#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3870#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3871#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3872/* Ironlake and later have a complete new set of values for interlaced. PFIT
3873 * means panel fitter required, PF means progressive fetch, DBL means power
3874 * saving pixel doubling. */
3875#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3876#define PIPECONF_INTERLACED_ILK (3 << 21)
3877#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3878#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3879#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3880#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3881#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3882#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3883#define PIPECONF_BPC_MASK (0x7 << 5)
3884#define PIPECONF_8BPC (0<<5)
3885#define PIPECONF_10BPC (1<<5)
3886#define PIPECONF_6BPC (2<<5)
3887#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3888#define PIPECONF_DITHER_EN (1<<4)
3889#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3890#define PIPECONF_DITHER_TYPE_SP (0<<2)
3891#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3892#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3893#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3894#define _PIPEASTAT 0x70024
585fb111 3895#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3896#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3897#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3898#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3899#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3900#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3901#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3902#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3903#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3904#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3905#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3906#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3907#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3908#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3909#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3910#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3911#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3912#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3913#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3914#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3915#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3916#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3917#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3918#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3919#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3920#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3921#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3922#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3923#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3924#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3925#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3926#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3927#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3928#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 3929#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3930#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3931#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3932#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3933#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3934#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3935#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3936#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3937#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3938#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3939#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3940#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3941
755e9019
ID
3942#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3943#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3944
84fd4f4e
RB
3945#define PIPE_A_OFFSET 0x70000
3946#define PIPE_B_OFFSET 0x71000
3947#define PIPE_C_OFFSET 0x72000
3948#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3949/*
3950 * There's actually no pipe EDP. Some pipe registers have
3951 * simply shifted from the pipe to the transcoder, while
3952 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3953 * to access such registers in transcoder EDP.
3954 */
3955#define PIPE_EDP_OFFSET 0x7f000
3956
5c969aa7
DL
3957#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3958 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3959 dev_priv->info.display_mmio_offset)
a57c774a
AK
3960
3961#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3962#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3963#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3964#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3965#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3966
756f85cf
PZ
3967#define _PIPE_MISC_A 0x70030
3968#define _PIPE_MISC_B 0x71030
3969#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3970#define PIPEMISC_DITHER_8_BPC (0<<5)
3971#define PIPEMISC_DITHER_10_BPC (1<<5)
3972#define PIPEMISC_DITHER_6_BPC (2<<5)
3973#define PIPEMISC_DITHER_12_BPC (3<<5)
3974#define PIPEMISC_DITHER_ENABLE (1<<4)
3975#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3976#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3977#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3978
b41fbda1 3979#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3980#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3981#define PIPEB_HLINE_INT_EN (1<<28)
3982#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3983#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3984#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3985#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3986#define PIPE_PSR_INT_EN (1<<22)
7983117f 3987#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3988#define PIPEA_HLINE_INT_EN (1<<20)
3989#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3990#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3991#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3992#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3993#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3994#define PIPEC_HLINE_INT_EN (1<<12)
3995#define PIPEC_VBLANK_INT_EN (1<<11)
3996#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3997#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3998#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3999
bf67a6fd
VS
4000#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4001#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4002#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4003#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4004#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4005#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4006#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4007#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4008#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4009#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4010#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4011#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4012#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4013#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4014#define DPINVGTT_EN_MASK_CHV 0xfff0000
4015#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4016#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4017#define PLANEC_INVALID_GTT_STATUS (1<<9)
4018#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4019#define CURSORB_INVALID_GTT_STATUS (1<<7)
4020#define CURSORA_INVALID_GTT_STATUS (1<<6)
4021#define SPRITED_INVALID_GTT_STATUS (1<<5)
4022#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4023#define PLANEB_INVALID_GTT_STATUS (1<<3)
4024#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4025#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4026#define PLANEA_INVALID_GTT_STATUS (1<<0)
4027#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4028#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4029
585fb111
JB
4030#define DSPARB 0x70030
4031#define DSPARB_CSTART_MASK (0x7f << 7)
4032#define DSPARB_CSTART_SHIFT 7
4033#define DSPARB_BSTART_MASK (0x7f)
4034#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4035#define DSPARB_BEND_SHIFT 9 /* on 855 */
4036#define DSPARB_AEND_SHIFT 0
4037
0a560674 4038/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4039#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4040#define DSPFW_SR_SHIFT 23
4041#define DSPFW_SR_MASK (0x1ff<<23)
4042#define DSPFW_CURSORB_SHIFT 16
4043#define DSPFW_CURSORB_MASK (0x3f<<16)
4044#define DSPFW_PLANEB_SHIFT 8
4045#define DSPFW_PLANEB_MASK (0x7f<<8)
4046#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4047#define DSPFW_PLANEA_SHIFT 0
4048#define DSPFW_PLANEA_MASK (0x7f<<0)
4049#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4050#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4051#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4052#define DSPFW_FBC_SR_SHIFT 28
4053#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4054#define DSPFW_FBC_HPLL_SR_SHIFT 24
4055#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4056#define DSPFW_SPRITEB_SHIFT (16)
4057#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4058#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4059#define DSPFW_CURSORA_SHIFT 8
4060#define DSPFW_CURSORA_MASK (0x3f<<8)
4061#define DSPFW_PLANEC_SHIFT_OLD 0
4062#define DSPFW_PLANEC_MASK_OLD (0x7f<<0) /* pre-gen4 sprite C */
4063#define DSPFW_SPRITEA_SHIFT 0
4064#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4065#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4066#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4067#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4068#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4069#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4070#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4071#define DSPFW_HPLL_CURSOR_SHIFT 16
4072#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4073#define DSPFW_HPLL_SR_SHIFT 0
4074#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4075
4076/* vlv/chv */
4077#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4078#define DSPFW_SPRITEB_WM1_SHIFT 16
4079#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4080#define DSPFW_CURSORA_WM1_SHIFT 8
4081#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4082#define DSPFW_SPRITEA_WM1_SHIFT 0
4083#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4084#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4085#define DSPFW_PLANEB_WM1_SHIFT 24
4086#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4087#define DSPFW_PLANEA_WM1_SHIFT 16
4088#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4089#define DSPFW_CURSORB_WM1_SHIFT 8
4090#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4091#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4092#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4093#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4094#define DSPFW_SR_WM1_SHIFT 0
4095#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4096#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4097#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4098#define DSPFW_SPRITED_WM1_SHIFT 24
4099#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4100#define DSPFW_SPRITED_SHIFT 16
4101#define DSPFW_SPRITED_MASK (0xff<<16)
4102#define DSPFW_SPRITEC_WM1_SHIFT 8
4103#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4104#define DSPFW_SPRITEC_SHIFT 0
4105#define DSPFW_SPRITEC_MASK (0xff<<0)
4106#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4107#define DSPFW_SPRITEF_WM1_SHIFT 24
4108#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4109#define DSPFW_SPRITEF_SHIFT 16
4110#define DSPFW_SPRITEF_MASK (0xff<<16)
4111#define DSPFW_SPRITEE_WM1_SHIFT 8
4112#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4113#define DSPFW_SPRITEE_SHIFT 0
4114#define DSPFW_SPRITEE_MASK (0xff<<0)
4115#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4116#define DSPFW_PLANEC_WM1_SHIFT 24
4117#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4118#define DSPFW_PLANEC_SHIFT 16
4119#define DSPFW_PLANEC_MASK (0xff<<16)
4120#define DSPFW_CURSORC_WM1_SHIFT 8
4121#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4122#define DSPFW_CURSORC_SHIFT 0
4123#define DSPFW_CURSORC_MASK (0x3f<<0)
4124
4125/* vlv/chv high order bits */
4126#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4127#define DSPFW_SR_HI_SHIFT 24
4128#define DSPFW_SR_HI_MASK (1<<24)
4129#define DSPFW_SPRITEF_HI_SHIFT 23
4130#define DSPFW_SPRITEF_HI_MASK (1<<23)
4131#define DSPFW_SPRITEE_HI_SHIFT 22
4132#define DSPFW_SPRITEE_HI_MASK (1<<22)
4133#define DSPFW_PLANEC_HI_SHIFT 21
4134#define DSPFW_PLANEC_HI_MASK (1<<21)
4135#define DSPFW_SPRITED_HI_SHIFT 20
4136#define DSPFW_SPRITED_HI_MASK (1<<20)
4137#define DSPFW_SPRITEC_HI_SHIFT 16
4138#define DSPFW_SPRITEC_HI_MASK (1<<16)
4139#define DSPFW_PLANEB_HI_SHIFT 12
4140#define DSPFW_PLANEB_HI_MASK (1<<12)
4141#define DSPFW_SPRITEB_HI_SHIFT 8
4142#define DSPFW_SPRITEB_HI_MASK (1<<8)
4143#define DSPFW_SPRITEA_HI_SHIFT 4
4144#define DSPFW_SPRITEA_HI_MASK (1<<4)
4145#define DSPFW_PLANEA_HI_SHIFT 0
4146#define DSPFW_PLANEA_HI_MASK (1<<0)
4147#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4148#define DSPFW_SR_WM1_HI_SHIFT 24
4149#define DSPFW_SR_WM1_HI_MASK (1<<24)
4150#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4151#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4152#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4153#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4154#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4155#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4156#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4157#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4158#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4159#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4160#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4161#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4162#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4163#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4164#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4165#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4166#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4167#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4168
12a3c055 4169/* drain latency register values*/
5e56ba45 4170#define DRAIN_LATENCY_PRECISION_16 16
12a3c055 4171#define DRAIN_LATENCY_PRECISION_32 32
22c5aee3 4172#define DRAIN_LATENCY_PRECISION_64 64
1abc4dc7 4173#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
5e56ba45
RV
4174#define DDL_CURSOR_PRECISION_HIGH (1<<31)
4175#define DDL_CURSOR_PRECISION_LOW (0<<31)
1abc4dc7 4176#define DDL_CURSOR_SHIFT 24
5e56ba45
RV
4177#define DDL_SPRITE_PRECISION_HIGH(sprite) (1<<(15+8*(sprite)))
4178#define DDL_SPRITE_PRECISION_LOW(sprite) (0<<(15+8*(sprite)))
01e184cc 4179#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
5e56ba45
RV
4180#define DDL_PLANE_PRECISION_HIGH (1<<7)
4181#define DDL_PLANE_PRECISION_LOW (0<<7)
1abc4dc7 4182#define DDL_PLANE_SHIFT 0
0948c265 4183#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4184
7662c8bd 4185/* FIFO watermark sizes etc */
0e442c60 4186#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4187#define I915_FIFO_LINE_SIZE 64
4188#define I830_FIFO_LINE_SIZE 32
0e442c60 4189
ceb04246 4190#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4191#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4192#define I965_FIFO_SIZE 512
4193#define I945_FIFO_SIZE 127
7662c8bd 4194#define I915_FIFO_SIZE 95
dff33cfc 4195#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4196#define I830_FIFO_SIZE 95
0e442c60 4197
ceb04246 4198#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4199#define G4X_MAX_WM 0x3f
7662c8bd
SL
4200#define I915_MAX_WM 0x3f
4201
f2b115e6
AJ
4202#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4203#define PINEVIEW_FIFO_LINE_SIZE 64
4204#define PINEVIEW_MAX_WM 0x1ff
4205#define PINEVIEW_DFT_WM 0x3f
4206#define PINEVIEW_DFT_HPLLOFF_WM 0
4207#define PINEVIEW_GUARD_WM 10
4208#define PINEVIEW_CURSOR_FIFO 64
4209#define PINEVIEW_CURSOR_MAX_WM 0x3f
4210#define PINEVIEW_CURSOR_DFT_WM 0
4211#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4212
ceb04246 4213#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4214#define I965_CURSOR_FIFO 64
4215#define I965_CURSOR_MAX_WM 32
4216#define I965_CURSOR_DFT_WM 8
7f8a8569 4217
fae1267d
PB
4218/* Watermark register definitions for SKL */
4219#define CUR_WM_A_0 0x70140
4220#define CUR_WM_B_0 0x71140
4221#define PLANE_WM_1_A_0 0x70240
4222#define PLANE_WM_1_B_0 0x71240
4223#define PLANE_WM_2_A_0 0x70340
4224#define PLANE_WM_2_B_0 0x71340
4225#define PLANE_WM_TRANS_1_A_0 0x70268
4226#define PLANE_WM_TRANS_1_B_0 0x71268
4227#define PLANE_WM_TRANS_2_A_0 0x70368
4228#define PLANE_WM_TRANS_2_B_0 0x71368
4229#define CUR_WM_TRANS_A_0 0x70168
4230#define CUR_WM_TRANS_B_0 0x71168
4231#define PLANE_WM_EN (1 << 31)
4232#define PLANE_WM_LINES_SHIFT 14
4233#define PLANE_WM_LINES_MASK 0x1f
4234#define PLANE_WM_BLOCKS_MASK 0x3ff
4235
4236#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4237#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4238#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4239
4240#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4241#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4242#define _PLANE_WM_BASE(pipe, plane) \
4243 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4244#define PLANE_WM(pipe, plane, level) \
4245 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4246#define _PLANE_WM_TRANS_1(pipe) \
4247 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4248#define _PLANE_WM_TRANS_2(pipe) \
4249 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4250#define PLANE_WM_TRANS(pipe, plane) \
4251 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4252
7f8a8569
ZW
4253/* define the Watermark register on Ironlake */
4254#define WM0_PIPEA_ILK 0x45100
1996d624 4255#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4256#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4257#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4258#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4259#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4260
4261#define WM0_PIPEB_ILK 0x45104
d6c892df 4262#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4263#define WM1_LP_ILK 0x45108
4264#define WM1_LP_SR_EN (1<<31)
4265#define WM1_LP_LATENCY_SHIFT 24
4266#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4267#define WM1_LP_FBC_MASK (0xf<<20)
4268#define WM1_LP_FBC_SHIFT 20
416f4727 4269#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4270#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4271#define WM1_LP_SR_SHIFT 8
1996d624 4272#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4273#define WM2_LP_ILK 0x4510c
4274#define WM2_LP_EN (1<<31)
4275#define WM3_LP_ILK 0x45110
4276#define WM3_LP_EN (1<<31)
4277#define WM1S_LP_ILK 0x45120
b840d907
JB
4278#define WM2S_LP_IVB 0x45124
4279#define WM3S_LP_IVB 0x45128
dd8849c8 4280#define WM1S_LP_EN (1<<31)
7f8a8569 4281
cca32e9a
PZ
4282#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4283 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4284 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4285
7f8a8569
ZW
4286/* Memory latency timer register */
4287#define MLTR_ILK 0x11222
b79d4990
JB
4288#define MLTR_WM1_SHIFT 0
4289#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4290/* the unit of memory self-refresh latency time is 0.5us */
4291#define ILK_SRLT_MASK 0x3f
4292
1398261a
YL
4293
4294/* the address where we get all kinds of latency value */
4295#define SSKPD 0x5d10
4296#define SSKPD_WM_MASK 0x3f
4297#define SSKPD_WM0_SHIFT 0
4298#define SSKPD_WM1_SHIFT 8
4299#define SSKPD_WM2_SHIFT 16
4300#define SSKPD_WM3_SHIFT 24
4301
585fb111
JB
4302/*
4303 * The two pipe frame counter registers are not synchronized, so
4304 * reading a stable value is somewhat tricky. The following code
4305 * should work:
4306 *
4307 * do {
4308 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4309 * PIPE_FRAME_HIGH_SHIFT;
4310 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4311 * PIPE_FRAME_LOW_SHIFT);
4312 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4313 * PIPE_FRAME_HIGH_SHIFT);
4314 * } while (high1 != high2);
4315 * frame = (high1 << 8) | low1;
4316 */
25a2e2d0 4317#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4318#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4319#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4320#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4321#define PIPE_FRAME_LOW_MASK 0xff000000
4322#define PIPE_FRAME_LOW_SHIFT 24
4323#define PIPE_PIXEL_MASK 0x00ffffff
4324#define PIPE_PIXEL_SHIFT 0
9880b7a5 4325/* GM45+ just has to be different */
eb6008ad
RB
4326#define _PIPEA_FRMCOUNT_GM45 0x70040
4327#define _PIPEA_FLIPCOUNT_GM45 0x70044
4328#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4329#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4330
4331/* Cursor A & B regs */
5efb3e28 4332#define _CURACNTR 0x70080
14b60391
JB
4333/* Old style CUR*CNTR flags (desktop 8xx) */
4334#define CURSOR_ENABLE 0x80000000
4335#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4336#define CURSOR_STRIDE_SHIFT 28
4337#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4338#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4339#define CURSOR_FORMAT_SHIFT 24
4340#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4341#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4342#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4343#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4344#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4345#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4346/* New style CUR*CNTR flags */
4347#define CURSOR_MODE 0x27
585fb111 4348#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4349#define CURSOR_MODE_128_32B_AX 0x02
4350#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4351#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4352#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4353#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4354#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4355#define MCURSOR_PIPE_SELECT (1 << 28)
4356#define MCURSOR_PIPE_A 0x00
4357#define MCURSOR_PIPE_B (1 << 28)
585fb111 4358#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4359#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4360#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4361#define _CURABASE 0x70084
4362#define _CURAPOS 0x70088
585fb111
JB
4363#define CURSOR_POS_MASK 0x007FF
4364#define CURSOR_POS_SIGN 0x8000
4365#define CURSOR_X_SHIFT 0
4366#define CURSOR_Y_SHIFT 16
14b60391 4367#define CURSIZE 0x700a0
5efb3e28
VS
4368#define _CURBCNTR 0x700c0
4369#define _CURBBASE 0x700c4
4370#define _CURBPOS 0x700c8
585fb111 4371
65a21cd6
JB
4372#define _CURBCNTR_IVB 0x71080
4373#define _CURBBASE_IVB 0x71084
4374#define _CURBPOS_IVB 0x71088
4375
5efb3e28
VS
4376#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4377 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4378 dev_priv->info.display_mmio_offset)
4379
4380#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4381#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4382#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4383
5efb3e28
VS
4384#define CURSOR_A_OFFSET 0x70080
4385#define CURSOR_B_OFFSET 0x700c0
4386#define CHV_CURSOR_C_OFFSET 0x700e0
4387#define IVB_CURSOR_B_OFFSET 0x71080
4388#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4389
585fb111 4390/* Display A control */
a57c774a 4391#define _DSPACNTR 0x70180
585fb111
JB
4392#define DISPLAY_PLANE_ENABLE (1<<31)
4393#define DISPLAY_PLANE_DISABLE 0
4394#define DISPPLANE_GAMMA_ENABLE (1<<30)
4395#define DISPPLANE_GAMMA_DISABLE 0
4396#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4397#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4398#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4399#define DISPPLANE_BGRA555 (0x3<<26)
4400#define DISPPLANE_BGRX555 (0x4<<26)
4401#define DISPPLANE_BGRX565 (0x5<<26)
4402#define DISPPLANE_BGRX888 (0x6<<26)
4403#define DISPPLANE_BGRA888 (0x7<<26)
4404#define DISPPLANE_RGBX101010 (0x8<<26)
4405#define DISPPLANE_RGBA101010 (0x9<<26)
4406#define DISPPLANE_BGRX101010 (0xa<<26)
4407#define DISPPLANE_RGBX161616 (0xc<<26)
4408#define DISPPLANE_RGBX888 (0xe<<26)
4409#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4410#define DISPPLANE_STEREO_ENABLE (1<<25)
4411#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4412#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4413#define DISPPLANE_SEL_PIPE_SHIFT 24
4414#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4415#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4416#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4417#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4418#define DISPPLANE_SRC_KEY_DISABLE 0
4419#define DISPPLANE_LINE_DOUBLE (1<<20)
4420#define DISPPLANE_NO_LINE_DOUBLE 0
4421#define DISPPLANE_STEREO_POLARITY_FIRST 0
4422#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4423#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4424#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4425#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4426#define DISPPLANE_TILED (1<<10)
c14b0485 4427#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4428#define _DSPAADDR 0x70184
4429#define _DSPASTRIDE 0x70188
4430#define _DSPAPOS 0x7018C /* reserved */
4431#define _DSPASIZE 0x70190
4432#define _DSPASURF 0x7019C /* 965+ only */
4433#define _DSPATILEOFF 0x701A4 /* 965+ only */
4434#define _DSPAOFFSET 0x701A4 /* HSW */
4435#define _DSPASURFLIVE 0x701AC
4436
4437#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4438#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4439#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4440#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4441#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4442#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4443#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4444#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4445#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4446#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4447
c14b0485
VS
4448/* CHV pipe B blender and primary plane */
4449#define _CHV_BLEND_A 0x60a00
4450#define CHV_BLEND_LEGACY (0<<30)
4451#define CHV_BLEND_ANDROID (1<<30)
4452#define CHV_BLEND_MPO (2<<30)
4453#define CHV_BLEND_MASK (3<<30)
4454#define _CHV_CANVAS_A 0x60a04
4455#define _PRIMPOS_A 0x60a08
4456#define _PRIMSIZE_A 0x60a0c
4457#define _PRIMCNSTALPHA_A 0x60a10
4458#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4459
4460#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4461#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4462#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4463#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4464#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4465
446f2545
AR
4466/* Display/Sprite base address macros */
4467#define DISP_BASEADDR_MASK (0xfffff000)
4468#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4469#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4470
585fb111 4471/* VBIOS flags */
5c969aa7
DL
4472#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4473#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4474#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4475#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4476#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4477#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4478#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4479#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4480#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4481#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4482#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4483#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4484#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4485
4486/* Pipe B */
5c969aa7
DL
4487#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4488#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4489#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4490#define _PIPEBFRAMEHIGH 0x71040
4491#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4492#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4493#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4494
585fb111
JB
4495
4496/* Display B control */
5c969aa7 4497#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4498#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4499#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4500#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4501#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4502#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4503#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4504#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4505#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4506#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4507#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4508#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4509#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4510
b840d907
JB
4511/* Sprite A control */
4512#define _DVSACNTR 0x72180
4513#define DVS_ENABLE (1<<31)
4514#define DVS_GAMMA_ENABLE (1<<30)
4515#define DVS_PIXFORMAT_MASK (3<<25)
4516#define DVS_FORMAT_YUV422 (0<<25)
4517#define DVS_FORMAT_RGBX101010 (1<<25)
4518#define DVS_FORMAT_RGBX888 (2<<25)
4519#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4520#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4521#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4522#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4523#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4524#define DVS_YUV_ORDER_YUYV (0<<16)
4525#define DVS_YUV_ORDER_UYVY (1<<16)
4526#define DVS_YUV_ORDER_YVYU (2<<16)
4527#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4528#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4529#define DVS_DEST_KEY (1<<2)
4530#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4531#define DVS_TILED (1<<10)
4532#define _DVSALINOFF 0x72184
4533#define _DVSASTRIDE 0x72188
4534#define _DVSAPOS 0x7218c
4535#define _DVSASIZE 0x72190
4536#define _DVSAKEYVAL 0x72194
4537#define _DVSAKEYMSK 0x72198
4538#define _DVSASURF 0x7219c
4539#define _DVSAKEYMAXVAL 0x721a0
4540#define _DVSATILEOFF 0x721a4
4541#define _DVSASURFLIVE 0x721ac
4542#define _DVSASCALE 0x72204
4543#define DVS_SCALE_ENABLE (1<<31)
4544#define DVS_FILTER_MASK (3<<29)
4545#define DVS_FILTER_MEDIUM (0<<29)
4546#define DVS_FILTER_ENHANCING (1<<29)
4547#define DVS_FILTER_SOFTENING (2<<29)
4548#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4549#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4550#define _DVSAGAMC 0x72300
4551
4552#define _DVSBCNTR 0x73180
4553#define _DVSBLINOFF 0x73184
4554#define _DVSBSTRIDE 0x73188
4555#define _DVSBPOS 0x7318c
4556#define _DVSBSIZE 0x73190
4557#define _DVSBKEYVAL 0x73194
4558#define _DVSBKEYMSK 0x73198
4559#define _DVSBSURF 0x7319c
4560#define _DVSBKEYMAXVAL 0x731a0
4561#define _DVSBTILEOFF 0x731a4
4562#define _DVSBSURFLIVE 0x731ac
4563#define _DVSBSCALE 0x73204
4564#define _DVSBGAMC 0x73300
4565
4566#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4567#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4568#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4569#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4570#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4571#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4572#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4573#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4574#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4575#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4576#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4577#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4578
4579#define _SPRA_CTL 0x70280
4580#define SPRITE_ENABLE (1<<31)
4581#define SPRITE_GAMMA_ENABLE (1<<30)
4582#define SPRITE_PIXFORMAT_MASK (7<<25)
4583#define SPRITE_FORMAT_YUV422 (0<<25)
4584#define SPRITE_FORMAT_RGBX101010 (1<<25)
4585#define SPRITE_FORMAT_RGBX888 (2<<25)
4586#define SPRITE_FORMAT_RGBX161616 (3<<25)
4587#define SPRITE_FORMAT_YUV444 (4<<25)
4588#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4589#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4590#define SPRITE_SOURCE_KEY (1<<22)
4591#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4592#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4593#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4594#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4595#define SPRITE_YUV_ORDER_YUYV (0<<16)
4596#define SPRITE_YUV_ORDER_UYVY (1<<16)
4597#define SPRITE_YUV_ORDER_YVYU (2<<16)
4598#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 4599#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
4600#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4601#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4602#define SPRITE_TILED (1<<10)
4603#define SPRITE_DEST_KEY (1<<2)
4604#define _SPRA_LINOFF 0x70284
4605#define _SPRA_STRIDE 0x70288
4606#define _SPRA_POS 0x7028c
4607#define _SPRA_SIZE 0x70290
4608#define _SPRA_KEYVAL 0x70294
4609#define _SPRA_KEYMSK 0x70298
4610#define _SPRA_SURF 0x7029c
4611#define _SPRA_KEYMAX 0x702a0
4612#define _SPRA_TILEOFF 0x702a4
c54173a8 4613#define _SPRA_OFFSET 0x702a4
32ae46bf 4614#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4615#define _SPRA_SCALE 0x70304
4616#define SPRITE_SCALE_ENABLE (1<<31)
4617#define SPRITE_FILTER_MASK (3<<29)
4618#define SPRITE_FILTER_MEDIUM (0<<29)
4619#define SPRITE_FILTER_ENHANCING (1<<29)
4620#define SPRITE_FILTER_SOFTENING (2<<29)
4621#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4622#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4623#define _SPRA_GAMC 0x70400
4624
4625#define _SPRB_CTL 0x71280
4626#define _SPRB_LINOFF 0x71284
4627#define _SPRB_STRIDE 0x71288
4628#define _SPRB_POS 0x7128c
4629#define _SPRB_SIZE 0x71290
4630#define _SPRB_KEYVAL 0x71294
4631#define _SPRB_KEYMSK 0x71298
4632#define _SPRB_SURF 0x7129c
4633#define _SPRB_KEYMAX 0x712a0
4634#define _SPRB_TILEOFF 0x712a4
c54173a8 4635#define _SPRB_OFFSET 0x712a4
32ae46bf 4636#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4637#define _SPRB_SCALE 0x71304
4638#define _SPRB_GAMC 0x71400
4639
4640#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4641#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4642#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4643#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4644#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4645#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4646#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4647#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4648#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4649#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4650#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4651#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4652#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4653#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4654
921c3b67 4655#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4656#define SP_ENABLE (1<<31)
4ea67bc7 4657#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4658#define SP_PIXFORMAT_MASK (0xf<<26)
4659#define SP_FORMAT_YUV422 (0<<26)
4660#define SP_FORMAT_BGR565 (5<<26)
4661#define SP_FORMAT_BGRX8888 (6<<26)
4662#define SP_FORMAT_BGRA8888 (7<<26)
4663#define SP_FORMAT_RGBX1010102 (8<<26)
4664#define SP_FORMAT_RGBA1010102 (9<<26)
4665#define SP_FORMAT_RGBX8888 (0xe<<26)
4666#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 4667#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
4668#define SP_SOURCE_KEY (1<<22)
4669#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4670#define SP_YUV_ORDER_YUYV (0<<16)
4671#define SP_YUV_ORDER_UYVY (1<<16)
4672#define SP_YUV_ORDER_YVYU (2<<16)
4673#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 4674#define SP_ROTATE_180 (1<<15)
7f1f3851 4675#define SP_TILED (1<<10)
c14b0485 4676#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
4677#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4678#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4679#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4680#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4681#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4682#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4683#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4684#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4685#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4686#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 4687#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
4688#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4689
4690#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4691#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4692#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4693#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4694#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4695#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4696#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4697#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4698#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4699#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4700#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4701#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4702
4703#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4704#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4705#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4706#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4707#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4708#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4709#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4710#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4711#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4712#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4713#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4714#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4715
6ca2aeb2
VS
4716/*
4717 * CHV pipe B sprite CSC
4718 *
4719 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
4720 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
4721 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
4722 */
4723#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
4724#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
4725#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
4726#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
4727#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
4728
4729#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
4730#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
4731#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
4732#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
4733#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
4734#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
4735#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
4736
4737#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
4738#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
4739#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
4740#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
4741#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
4742
4743#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
4744#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
4745#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
4746#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
4747#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
4748
70d21f0e
DL
4749/* Skylake plane registers */
4750
4751#define _PLANE_CTL_1_A 0x70180
4752#define _PLANE_CTL_2_A 0x70280
4753#define _PLANE_CTL_3_A 0x70380
4754#define PLANE_CTL_ENABLE (1 << 31)
4755#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
4756#define PLANE_CTL_FORMAT_MASK (0xf << 24)
4757#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
4758#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
4759#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
4760#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
4761#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
4762#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
4763#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
4764#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
4765#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
4766#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
4767#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
4768#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
4769#define PLANE_CTL_ORDER_BGRX (0 << 20)
4770#define PLANE_CTL_ORDER_RGBX (1 << 20)
4771#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
4772#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
4773#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
4774#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
4775#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
4776#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
4777#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
4778#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
4779#define PLANE_CTL_TILED_MASK (0x7 << 10)
4780#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
4781#define PLANE_CTL_TILED_X ( 1 << 10)
4782#define PLANE_CTL_TILED_Y ( 4 << 10)
4783#define PLANE_CTL_TILED_YF ( 5 << 10)
4784#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
4785#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
4786#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
4787#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
4788#define PLANE_CTL_ROTATE_MASK 0x3
4789#define PLANE_CTL_ROTATE_0 0x0
4790#define PLANE_CTL_ROTATE_180 0x2
70d21f0e
DL
4791#define _PLANE_STRIDE_1_A 0x70188
4792#define _PLANE_STRIDE_2_A 0x70288
4793#define _PLANE_STRIDE_3_A 0x70388
4794#define _PLANE_POS_1_A 0x7018c
4795#define _PLANE_POS_2_A 0x7028c
4796#define _PLANE_POS_3_A 0x7038c
4797#define _PLANE_SIZE_1_A 0x70190
4798#define _PLANE_SIZE_2_A 0x70290
4799#define _PLANE_SIZE_3_A 0x70390
4800#define _PLANE_SURF_1_A 0x7019c
4801#define _PLANE_SURF_2_A 0x7029c
4802#define _PLANE_SURF_3_A 0x7039c
4803#define _PLANE_OFFSET_1_A 0x701a4
4804#define _PLANE_OFFSET_2_A 0x702a4
4805#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
4806#define _PLANE_KEYVAL_1_A 0x70194
4807#define _PLANE_KEYVAL_2_A 0x70294
4808#define _PLANE_KEYMSK_1_A 0x70198
4809#define _PLANE_KEYMSK_2_A 0x70298
4810#define _PLANE_KEYMAX_1_A 0x701a0
4811#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
4812#define _PLANE_BUF_CFG_1_A 0x7027c
4813#define _PLANE_BUF_CFG_2_A 0x7037c
70d21f0e
DL
4814
4815#define _PLANE_CTL_1_B 0x71180
4816#define _PLANE_CTL_2_B 0x71280
4817#define _PLANE_CTL_3_B 0x71380
4818#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
4819#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
4820#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
4821#define PLANE_CTL(pipe, plane) \
4822 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
4823
4824#define _PLANE_STRIDE_1_B 0x71188
4825#define _PLANE_STRIDE_2_B 0x71288
4826#define _PLANE_STRIDE_3_B 0x71388
4827#define _PLANE_STRIDE_1(pipe) \
4828 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
4829#define _PLANE_STRIDE_2(pipe) \
4830 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
4831#define _PLANE_STRIDE_3(pipe) \
4832 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
4833#define PLANE_STRIDE(pipe, plane) \
4834 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
4835
4836#define _PLANE_POS_1_B 0x7118c
4837#define _PLANE_POS_2_B 0x7128c
4838#define _PLANE_POS_3_B 0x7138c
4839#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
4840#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
4841#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
4842#define PLANE_POS(pipe, plane) \
4843 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
4844
4845#define _PLANE_SIZE_1_B 0x71190
4846#define _PLANE_SIZE_2_B 0x71290
4847#define _PLANE_SIZE_3_B 0x71390
4848#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
4849#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
4850#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
4851#define PLANE_SIZE(pipe, plane) \
4852 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
4853
4854#define _PLANE_SURF_1_B 0x7119c
4855#define _PLANE_SURF_2_B 0x7129c
4856#define _PLANE_SURF_3_B 0x7139c
4857#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
4858#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
4859#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
4860#define PLANE_SURF(pipe, plane) \
4861 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
4862
4863#define _PLANE_OFFSET_1_B 0x711a4
4864#define _PLANE_OFFSET_2_B 0x712a4
4865#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
4866#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
4867#define PLANE_OFFSET(pipe, plane) \
4868 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
4869
dc2a41b4
DL
4870#define _PLANE_KEYVAL_1_B 0x71194
4871#define _PLANE_KEYVAL_2_B 0x71294
4872#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
4873#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
4874#define PLANE_KEYVAL(pipe, plane) \
4875 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
4876
4877#define _PLANE_KEYMSK_1_B 0x71198
4878#define _PLANE_KEYMSK_2_B 0x71298
4879#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
4880#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
4881#define PLANE_KEYMSK(pipe, plane) \
4882 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
4883
4884#define _PLANE_KEYMAX_1_B 0x711a0
4885#define _PLANE_KEYMAX_2_B 0x712a0
4886#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
4887#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
4888#define PLANE_KEYMAX(pipe, plane) \
4889 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
4890
8211bd5b
DL
4891#define _PLANE_BUF_CFG_1_B 0x7127c
4892#define _PLANE_BUF_CFG_2_B 0x7137c
4893#define _PLANE_BUF_CFG_1(pipe) \
4894 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
4895#define _PLANE_BUF_CFG_2(pipe) \
4896 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
4897#define PLANE_BUF_CFG(pipe, plane) \
4898 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
4899
4900/* SKL new cursor registers */
4901#define _CUR_BUF_CFG_A 0x7017c
4902#define _CUR_BUF_CFG_B 0x7117c
4903#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
4904
585fb111
JB
4905/* VBIOS regs */
4906#define VGACNTRL 0x71400
4907# define VGA_DISP_DISABLE (1 << 31)
4908# define VGA_2X_MODE (1 << 30)
4909# define VGA_PIPE_B_SELECT (1 << 29)
4910
766aa1c4
VS
4911#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4912
f2b115e6 4913/* Ironlake */
b9055052
ZW
4914
4915#define CPU_VGACNTRL 0x41000
4916
4917#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4918#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4919#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4920#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4921#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4922#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4923#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4924#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4925#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4926
4927/* refresh rate hardware control */
4928#define RR_HW_CTL 0x45300
4929#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4930#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4931
4932#define FDI_PLL_BIOS_0 0x46000
021357ac 4933#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4934#define FDI_PLL_BIOS_1 0x46004
4935#define FDI_PLL_BIOS_2 0x46008
4936#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4937#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4938#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4939
8956c8bb
EA
4940#define PCH_3DCGDIS0 0x46020
4941# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4942# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4943
06f37751
EA
4944#define PCH_3DCGDIS1 0x46024
4945# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4946
b9055052
ZW
4947#define FDI_PLL_FREQ_CTL 0x46030
4948#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4949#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4950#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4951
4952
a57c774a 4953#define _PIPEA_DATA_M1 0x60030
5eddb70b 4954#define PIPE_DATA_M1_OFFSET 0
a57c774a 4955#define _PIPEA_DATA_N1 0x60034
5eddb70b 4956#define PIPE_DATA_N1_OFFSET 0
b9055052 4957
a57c774a 4958#define _PIPEA_DATA_M2 0x60038
5eddb70b 4959#define PIPE_DATA_M2_OFFSET 0
a57c774a 4960#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4961#define PIPE_DATA_N2_OFFSET 0
b9055052 4962
a57c774a 4963#define _PIPEA_LINK_M1 0x60040
5eddb70b 4964#define PIPE_LINK_M1_OFFSET 0
a57c774a 4965#define _PIPEA_LINK_N1 0x60044
5eddb70b 4966#define PIPE_LINK_N1_OFFSET 0
b9055052 4967
a57c774a 4968#define _PIPEA_LINK_M2 0x60048
5eddb70b 4969#define PIPE_LINK_M2_OFFSET 0
a57c774a 4970#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4971#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4972
4973/* PIPEB timing regs are same start from 0x61000 */
4974
a57c774a
AK
4975#define _PIPEB_DATA_M1 0x61030
4976#define _PIPEB_DATA_N1 0x61034
4977#define _PIPEB_DATA_M2 0x61038
4978#define _PIPEB_DATA_N2 0x6103c
4979#define _PIPEB_LINK_M1 0x61040
4980#define _PIPEB_LINK_N1 0x61044
4981#define _PIPEB_LINK_M2 0x61048
4982#define _PIPEB_LINK_N2 0x6104c
4983
4984#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4985#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4986#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4987#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4988#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4989#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4990#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4991#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4992
4993/* CPU panel fitter */
9db4a9c7
JB
4994/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4995#define _PFA_CTL_1 0x68080
4996#define _PFB_CTL_1 0x68880
b9055052 4997#define PF_ENABLE (1<<31)
13888d78
PZ
4998#define PF_PIPE_SEL_MASK_IVB (3<<29)
4999#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5000#define PF_FILTER_MASK (3<<23)
5001#define PF_FILTER_PROGRAMMED (0<<23)
5002#define PF_FILTER_MED_3x3 (1<<23)
5003#define PF_FILTER_EDGE_ENHANCE (2<<23)
5004#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5005#define _PFA_WIN_SZ 0x68074
5006#define _PFB_WIN_SZ 0x68874
5007#define _PFA_WIN_POS 0x68070
5008#define _PFB_WIN_POS 0x68870
5009#define _PFA_VSCALE 0x68084
5010#define _PFB_VSCALE 0x68884
5011#define _PFA_HSCALE 0x68090
5012#define _PFB_HSCALE 0x68890
5013
5014#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5015#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5016#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5017#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5018#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5019
bd2e244f
JB
5020#define _PSA_CTL 0x68180
5021#define _PSB_CTL 0x68980
5022#define PS_ENABLE (1<<31)
5023#define _PSA_WIN_SZ 0x68174
5024#define _PSB_WIN_SZ 0x68974
5025#define _PSA_WIN_POS 0x68170
5026#define _PSB_WIN_POS 0x68970
5027
5028#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5029#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5030#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5031
b9055052 5032/* legacy palette */
9db4a9c7
JB
5033#define _LGC_PALETTE_A 0x4a000
5034#define _LGC_PALETTE_B 0x4a800
5035#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 5036
42db64ef
PZ
5037#define _GAMMA_MODE_A 0x4a480
5038#define _GAMMA_MODE_B 0x4ac80
5039#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5040#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5041#define GAMMA_MODE_MODE_8BIT (0 << 0)
5042#define GAMMA_MODE_MODE_10BIT (1 << 0)
5043#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5044#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5045
b9055052
ZW
5046/* interrupts */
5047#define DE_MASTER_IRQ_CONTROL (1 << 31)
5048#define DE_SPRITEB_FLIP_DONE (1 << 29)
5049#define DE_SPRITEA_FLIP_DONE (1 << 28)
5050#define DE_PLANEB_FLIP_DONE (1 << 27)
5051#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5052#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5053#define DE_PCU_EVENT (1 << 25)
5054#define DE_GTT_FAULT (1 << 24)
5055#define DE_POISON (1 << 23)
5056#define DE_PERFORM_COUNTER (1 << 22)
5057#define DE_PCH_EVENT (1 << 21)
5058#define DE_AUX_CHANNEL_A (1 << 20)
5059#define DE_DP_A_HOTPLUG (1 << 19)
5060#define DE_GSE (1 << 18)
5061#define DE_PIPEB_VBLANK (1 << 15)
5062#define DE_PIPEB_EVEN_FIELD (1 << 14)
5063#define DE_PIPEB_ODD_FIELD (1 << 13)
5064#define DE_PIPEB_LINE_COMPARE (1 << 12)
5065#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5066#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5067#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5068#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5069#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5070#define DE_PIPEA_EVEN_FIELD (1 << 6)
5071#define DE_PIPEA_ODD_FIELD (1 << 5)
5072#define DE_PIPEA_LINE_COMPARE (1 << 4)
5073#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5074#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5075#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5076#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5077#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5078
b1f14ad0 5079/* More Ivybridge lolz */
8664281b 5080#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5081#define DE_GSE_IVB (1<<29)
5082#define DE_PCH_EVENT_IVB (1<<28)
5083#define DE_DP_A_HOTPLUG_IVB (1<<27)
5084#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5085#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5086#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5087#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5088#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5089#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5090#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5091#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5092#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5093#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5094#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5095#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5096
7eea1ddf
JB
5097#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5098#define MASTER_INTERRUPT_ENABLE (1<<31)
5099
b9055052
ZW
5100#define DEISR 0x44000
5101#define DEIMR 0x44004
5102#define DEIIR 0x44008
5103#define DEIER 0x4400c
5104
b9055052
ZW
5105#define GTISR 0x44010
5106#define GTIMR 0x44014
5107#define GTIIR 0x44018
5108#define GTIER 0x4401c
5109
abd58f01
BW
5110#define GEN8_MASTER_IRQ 0x44200
5111#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5112#define GEN8_PCU_IRQ (1<<30)
5113#define GEN8_DE_PCH_IRQ (1<<23)
5114#define GEN8_DE_MISC_IRQ (1<<22)
5115#define GEN8_DE_PORT_IRQ (1<<20)
5116#define GEN8_DE_PIPE_C_IRQ (1<<18)
5117#define GEN8_DE_PIPE_B_IRQ (1<<17)
5118#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5119#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5120#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5121#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5122#define GEN8_GT_VCS2_IRQ (1<<3)
5123#define GEN8_GT_VCS1_IRQ (1<<2)
5124#define GEN8_GT_BCS_IRQ (1<<1)
5125#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5126
5127#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5128#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5129#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5130#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5131
5132#define GEN8_BCS_IRQ_SHIFT 16
5133#define GEN8_RCS_IRQ_SHIFT 0
5134#define GEN8_VCS2_IRQ_SHIFT 16
5135#define GEN8_VCS1_IRQ_SHIFT 0
5136#define GEN8_VECS_IRQ_SHIFT 0
5137
5138#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5139#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5140#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5141#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5142#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5143#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5144#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5145#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5146#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5147#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5148#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5149#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5150#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5151#define GEN8_PIPE_VSYNC (1 << 1)
5152#define GEN8_PIPE_VBLANK (1 << 0)
770de83d
DL
5153#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
5154#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5155#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5156#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
5157#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5158#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5159#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5160#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5161#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5162 (GEN8_PIPE_CURSOR_FAULT | \
5163 GEN8_PIPE_SPRITE_FAULT | \
5164 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5165#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5166 (GEN9_PIPE_CURSOR_FAULT | \
5167 GEN9_PIPE_PLANE3_FAULT | \
5168 GEN9_PIPE_PLANE2_FAULT | \
5169 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5170
5171#define GEN8_DE_PORT_ISR 0x44440
5172#define GEN8_DE_PORT_IMR 0x44444
5173#define GEN8_DE_PORT_IIR 0x44448
5174#define GEN8_DE_PORT_IER 0x4444c
6d766f02 5175#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
88e04703
JB
5176#define GEN9_AUX_CHANNEL_D (1 << 27)
5177#define GEN9_AUX_CHANNEL_C (1 << 26)
5178#define GEN9_AUX_CHANNEL_B (1 << 25)
6d766f02 5179#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5180
5181#define GEN8_DE_MISC_ISR 0x44460
5182#define GEN8_DE_MISC_IMR 0x44464
5183#define GEN8_DE_MISC_IIR 0x44468
5184#define GEN8_DE_MISC_IER 0x4446c
5185#define GEN8_DE_MISC_GSE (1 << 27)
5186
5187#define GEN8_PCU_ISR 0x444e0
5188#define GEN8_PCU_IMR 0x444e4
5189#define GEN8_PCU_IIR 0x444e8
5190#define GEN8_PCU_IER 0x444ec
5191
7f8a8569 5192#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5193/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5194#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5195#define ILK_DPARB_GATE (1<<22)
5196#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5197#define FUSE_STRAP 0x42014
5198#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5199#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5200#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5201#define ILK_HDCP_DISABLE (1 << 25)
5202#define ILK_eDP_A_DISABLE (1 << 24)
5203#define HSW_CDCLK_LIMIT (1 << 24)
5204#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5205
5206#define ILK_DSPCLK_GATE_D 0x42020
5207#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5208#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5209#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5210#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5211#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5212
116ac8d2
EA
5213#define IVB_CHICKEN3 0x4200c
5214# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5215# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5216
90a88643 5217#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5218#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5219#define FORCE_ARB_IDLE_PLANES (1 << 14)
5220
fe4ab3ce
BW
5221#define _CHICKEN_PIPESL_1_A 0x420b0
5222#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5223#define HSW_FBCQ_DIS (1 << 22)
5224#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5225#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5226
553bd149
ZW
5227#define DISP_ARB_CTL 0x45000
5228#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5229#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5230#define DISP_ARB_CTL2 0x45004
5231#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
5232#define GEN7_MSG_CTL 0x45010
5233#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5234#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5235#define HSW_NDE_RSTWRN_OPT 0x46408
5236#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5237
e4e0c058 5238/* GEN7 chicken */
d71de14d
KG
5239#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5240# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
5241#define COMMON_SLICE_CHICKEN2 0x7014
5242# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5243
d60de81d
KG
5244#define HIZ_CHICKEN 0x7018
5245# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5246
031994ee
VS
5247#define GEN7_L3SQCREG1 0xB010
5248#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5249
e4e0c058 5250#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5251#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5252#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5253#define GEN7_L3CNTLREG2 0xB020
5254#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5255
5256#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5257#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5258
61939d97
JB
5259#define GEN7_L3SQCREG4 0xb034
5260#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5261
8bc0ccf6
DL
5262#define GEN8_L3SQCREG4 0xb118
5263#define GEN8_LQSC_RO_PERF_DIS (1<<27)
5264
63801f21
BW
5265/* GEN8 chicken */
5266#define HDC_CHICKEN0 0x7300
da09654d 5267#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5268#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5269#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5270#define HDC_FORCE_NON_COHERENT (1<<4)
63801f21 5271
db099c8f
ED
5272/* WaCatErrorRejectionIssue */
5273#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5274#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5275
f3fc4884
FJ
5276#define HSW_SCRATCH1 0xb038
5277#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5278
b9055052
ZW
5279/* PCH */
5280
23e81d69 5281/* south display engine interrupt: IBX */
776ad806
JB
5282#define SDE_AUDIO_POWER_D (1 << 27)
5283#define SDE_AUDIO_POWER_C (1 << 26)
5284#define SDE_AUDIO_POWER_B (1 << 25)
5285#define SDE_AUDIO_POWER_SHIFT (25)
5286#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5287#define SDE_GMBUS (1 << 24)
5288#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5289#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5290#define SDE_AUDIO_HDCP_MASK (3 << 22)
5291#define SDE_AUDIO_TRANSB (1 << 21)
5292#define SDE_AUDIO_TRANSA (1 << 20)
5293#define SDE_AUDIO_TRANS_MASK (3 << 20)
5294#define SDE_POISON (1 << 19)
5295/* 18 reserved */
5296#define SDE_FDI_RXB (1 << 17)
5297#define SDE_FDI_RXA (1 << 16)
5298#define SDE_FDI_MASK (3 << 16)
5299#define SDE_AUXD (1 << 15)
5300#define SDE_AUXC (1 << 14)
5301#define SDE_AUXB (1 << 13)
5302#define SDE_AUX_MASK (7 << 13)
5303/* 12 reserved */
b9055052
ZW
5304#define SDE_CRT_HOTPLUG (1 << 11)
5305#define SDE_PORTD_HOTPLUG (1 << 10)
5306#define SDE_PORTC_HOTPLUG (1 << 9)
5307#define SDE_PORTB_HOTPLUG (1 << 8)
5308#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5309#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5310 SDE_SDVOB_HOTPLUG | \
5311 SDE_PORTB_HOTPLUG | \
5312 SDE_PORTC_HOTPLUG | \
5313 SDE_PORTD_HOTPLUG)
776ad806
JB
5314#define SDE_TRANSB_CRC_DONE (1 << 5)
5315#define SDE_TRANSB_CRC_ERR (1 << 4)
5316#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5317#define SDE_TRANSA_CRC_DONE (1 << 2)
5318#define SDE_TRANSA_CRC_ERR (1 << 1)
5319#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5320#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5321
5322/* south display engine interrupt: CPT/PPT */
5323#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5324#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5325#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5326#define SDE_AUDIO_POWER_SHIFT_CPT 29
5327#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5328#define SDE_AUXD_CPT (1 << 27)
5329#define SDE_AUXC_CPT (1 << 26)
5330#define SDE_AUXB_CPT (1 << 25)
5331#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5332#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5333#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5334#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5335#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5336#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5337#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5338 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5339 SDE_PORTD_HOTPLUG_CPT | \
5340 SDE_PORTC_HOTPLUG_CPT | \
5341 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5342#define SDE_GMBUS_CPT (1 << 17)
8664281b 5343#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5344#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5345#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5346#define SDE_FDI_RXC_CPT (1 << 8)
5347#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5348#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5349#define SDE_FDI_RXB_CPT (1 << 4)
5350#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5351#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5352#define SDE_FDI_RXA_CPT (1 << 0)
5353#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5354 SDE_AUDIO_CP_REQ_B_CPT | \
5355 SDE_AUDIO_CP_REQ_A_CPT)
5356#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5357 SDE_AUDIO_CP_CHG_B_CPT | \
5358 SDE_AUDIO_CP_CHG_A_CPT)
5359#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5360 SDE_FDI_RXB_CPT | \
5361 SDE_FDI_RXA_CPT)
b9055052
ZW
5362
5363#define SDEISR 0xc4000
5364#define SDEIMR 0xc4004
5365#define SDEIIR 0xc4008
5366#define SDEIER 0xc400c
5367
8664281b 5368#define SERR_INT 0xc4040
de032bf4 5369#define SERR_INT_POISON (1<<31)
8664281b
PZ
5370#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5371#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5372#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5373#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5374
b9055052 5375/* digital port hotplug */
7fe0b973 5376#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5377#define PORTD_HOTPLUG_ENABLE (1 << 20)
5378#define PORTD_PULSE_DURATION_2ms (0)
5379#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5380#define PORTD_PULSE_DURATION_6ms (2 << 18)
5381#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5382#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5383#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5384#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5385#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5386#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5387#define PORTC_HOTPLUG_ENABLE (1 << 12)
5388#define PORTC_PULSE_DURATION_2ms (0)
5389#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5390#define PORTC_PULSE_DURATION_6ms (2 << 10)
5391#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5392#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5393#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5394#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5395#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5396#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
5397#define PORTB_HOTPLUG_ENABLE (1 << 4)
5398#define PORTB_PULSE_DURATION_2ms (0)
5399#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5400#define PORTB_PULSE_DURATION_6ms (2 << 2)
5401#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 5402#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
5403#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5404#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5405#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5406#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5407
5408#define PCH_GPIOA 0xc5010
5409#define PCH_GPIOB 0xc5014
5410#define PCH_GPIOC 0xc5018
5411#define PCH_GPIOD 0xc501c
5412#define PCH_GPIOE 0xc5020
5413#define PCH_GPIOF 0xc5024
5414
f0217c42
EA
5415#define PCH_GMBUS0 0xc5100
5416#define PCH_GMBUS1 0xc5104
5417#define PCH_GMBUS2 0xc5108
5418#define PCH_GMBUS3 0xc510c
5419#define PCH_GMBUS4 0xc5110
5420#define PCH_GMBUS5 0xc5120
5421
9db4a9c7
JB
5422#define _PCH_DPLL_A 0xc6014
5423#define _PCH_DPLL_B 0xc6018
e9a632a5 5424#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 5425
9db4a9c7 5426#define _PCH_FPA0 0xc6040
c1858123 5427#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
5428#define _PCH_FPA1 0xc6044
5429#define _PCH_FPB0 0xc6048
5430#define _PCH_FPB1 0xc604c
e9a632a5
DV
5431#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5432#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
5433
5434#define PCH_DPLL_TEST 0xc606c
5435
5436#define PCH_DREF_CONTROL 0xC6200
5437#define DREF_CONTROL_MASK 0x7fc3
5438#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
5439#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
5440#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
5441#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
5442#define DREF_SSC_SOURCE_DISABLE (0<<11)
5443#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 5444#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
5445#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
5446#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
5447#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 5448#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
5449#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
5450#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 5451#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
5452#define DREF_SSC4_DOWNSPREAD (0<<6)
5453#define DREF_SSC4_CENTERSPREAD (1<<6)
5454#define DREF_SSC1_DISABLE (0<<1)
5455#define DREF_SSC1_ENABLE (1<<1)
5456#define DREF_SSC4_DISABLE (0)
5457#define DREF_SSC4_ENABLE (1)
5458
5459#define PCH_RAWCLK_FREQ 0xc6204
5460#define FDL_TP1_TIMER_SHIFT 12
5461#define FDL_TP1_TIMER_MASK (3<<12)
5462#define FDL_TP2_TIMER_SHIFT 10
5463#define FDL_TP2_TIMER_MASK (3<<10)
5464#define RAWCLK_FREQ_MASK 0x3ff
5465
5466#define PCH_DPLL_TMR_CFG 0xc6208
5467
5468#define PCH_SSC4_PARMS 0xc6210
5469#define PCH_SSC4_AUX_PARMS 0xc6214
5470
8db9d77b 5471#define PCH_DPLL_SEL 0xc7000
11887397
DV
5472#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
5473#define TRANS_DPLLA_SEL(pipe) 0
5474#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 5475
b9055052
ZW
5476/* transcoder */
5477
275f01b2
DV
5478#define _PCH_TRANS_HTOTAL_A 0xe0000
5479#define TRANS_HTOTAL_SHIFT 16
5480#define TRANS_HACTIVE_SHIFT 0
5481#define _PCH_TRANS_HBLANK_A 0xe0004
5482#define TRANS_HBLANK_END_SHIFT 16
5483#define TRANS_HBLANK_START_SHIFT 0
5484#define _PCH_TRANS_HSYNC_A 0xe0008
5485#define TRANS_HSYNC_END_SHIFT 16
5486#define TRANS_HSYNC_START_SHIFT 0
5487#define _PCH_TRANS_VTOTAL_A 0xe000c
5488#define TRANS_VTOTAL_SHIFT 16
5489#define TRANS_VACTIVE_SHIFT 0
5490#define _PCH_TRANS_VBLANK_A 0xe0010
5491#define TRANS_VBLANK_END_SHIFT 16
5492#define TRANS_VBLANK_START_SHIFT 0
5493#define _PCH_TRANS_VSYNC_A 0xe0014
5494#define TRANS_VSYNC_END_SHIFT 16
5495#define TRANS_VSYNC_START_SHIFT 0
5496#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 5497
e3b95f1e
DV
5498#define _PCH_TRANSA_DATA_M1 0xe0030
5499#define _PCH_TRANSA_DATA_N1 0xe0034
5500#define _PCH_TRANSA_DATA_M2 0xe0038
5501#define _PCH_TRANSA_DATA_N2 0xe003c
5502#define _PCH_TRANSA_LINK_M1 0xe0040
5503#define _PCH_TRANSA_LINK_N1 0xe0044
5504#define _PCH_TRANSA_LINK_M2 0xe0048
5505#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 5506
2dcbc34d 5507/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
5508#define _VIDEO_DIP_CTL_A 0xe0200
5509#define _VIDEO_DIP_DATA_A 0xe0208
5510#define _VIDEO_DIP_GCP_A 0xe0210
5511
5512#define _VIDEO_DIP_CTL_B 0xe1200
5513#define _VIDEO_DIP_DATA_B 0xe1208
5514#define _VIDEO_DIP_GCP_B 0xe1210
5515
5516#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
5517#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
5518#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
5519
2dcbc34d 5520/* Per-transcoder DIP controls (VLV) */
b906487c
VS
5521#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
5522#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
5523#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 5524
b906487c
VS
5525#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
5526#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
5527#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 5528
2dcbc34d
VS
5529#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
5530#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
5531#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
5532
90b107c8 5533#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
5534 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
5535 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 5536#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
5537 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
5538 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 5539#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
5540 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
5541 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 5542
8c5f5f7c
ED
5543/* Haswell DIP controls */
5544#define HSW_VIDEO_DIP_CTL_A 0x60200
5545#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
5546#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
5547#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
5548#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
5549#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
5550#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
5551#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
5552#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
5553#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
5554#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
5555#define HSW_VIDEO_DIP_GCP_A 0x60210
5556
5557#define HSW_VIDEO_DIP_CTL_B 0x61200
5558#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
5559#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
5560#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
5561#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
5562#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
5563#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
5564#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
5565#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
5566#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
5567#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
5568#define HSW_VIDEO_DIP_GCP_B 0x61210
5569
7d9bcebe 5570#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 5571 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 5572#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 5573 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 5574#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 5575 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 5576#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 5577 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 5578#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 5579 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 5580#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 5581 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 5582
3f51e471
RV
5583#define HSW_STEREO_3D_CTL_A 0x70020
5584#define S3D_ENABLE (1<<31)
5585#define HSW_STEREO_3D_CTL_B 0x71020
5586
5587#define HSW_STEREO_3D_CTL(trans) \
a57c774a 5588 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 5589
275f01b2
DV
5590#define _PCH_TRANS_HTOTAL_B 0xe1000
5591#define _PCH_TRANS_HBLANK_B 0xe1004
5592#define _PCH_TRANS_HSYNC_B 0xe1008
5593#define _PCH_TRANS_VTOTAL_B 0xe100c
5594#define _PCH_TRANS_VBLANK_B 0xe1010
5595#define _PCH_TRANS_VSYNC_B 0xe1014
5596#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
5597
5598#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
5599#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
5600#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
5601#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
5602#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
5603#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
5604#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
5605 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 5606
e3b95f1e
DV
5607#define _PCH_TRANSB_DATA_M1 0xe1030
5608#define _PCH_TRANSB_DATA_N1 0xe1034
5609#define _PCH_TRANSB_DATA_M2 0xe1038
5610#define _PCH_TRANSB_DATA_N2 0xe103c
5611#define _PCH_TRANSB_LINK_M1 0xe1040
5612#define _PCH_TRANSB_LINK_N1 0xe1044
5613#define _PCH_TRANSB_LINK_M2 0xe1048
5614#define _PCH_TRANSB_LINK_N2 0xe104c
5615
5616#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
5617#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
5618#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
5619#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
5620#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
5621#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
5622#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
5623#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 5624
ab9412ba
DV
5625#define _PCH_TRANSACONF 0xf0008
5626#define _PCH_TRANSBCONF 0xf1008
5627#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
5628#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
5629#define TRANS_DISABLE (0<<31)
5630#define TRANS_ENABLE (1<<31)
5631#define TRANS_STATE_MASK (1<<30)
5632#define TRANS_STATE_DISABLE (0<<30)
5633#define TRANS_STATE_ENABLE (1<<30)
5634#define TRANS_FSYNC_DELAY_HB1 (0<<27)
5635#define TRANS_FSYNC_DELAY_HB2 (1<<27)
5636#define TRANS_FSYNC_DELAY_HB3 (2<<27)
5637#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 5638#define TRANS_INTERLACE_MASK (7<<21)
b9055052 5639#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 5640#define TRANS_INTERLACED (3<<21)
7c26e5c6 5641#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
5642#define TRANS_8BPC (0<<5)
5643#define TRANS_10BPC (1<<5)
5644#define TRANS_6BPC (2<<5)
5645#define TRANS_12BPC (3<<5)
5646
ce40141f
DV
5647#define _TRANSA_CHICKEN1 0xf0060
5648#define _TRANSB_CHICKEN1 0xf1060
5649#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
5650#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
5651#define _TRANSA_CHICKEN2 0xf0064
5652#define _TRANSB_CHICKEN2 0xf1064
5653#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
5654#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
5655#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
5656#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
5657#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
5658#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 5659
291427f5
JB
5660#define SOUTH_CHICKEN1 0xc2000
5661#define FDIA_PHASE_SYNC_SHIFT_OVR 19
5662#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
5663#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
5664#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
5665#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 5666#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
5667#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
5668#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
5669#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 5670
9db4a9c7
JB
5671#define _FDI_RXA_CHICKEN 0xc200c
5672#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
5673#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
5674#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 5675#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 5676
382b0936 5677#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 5678#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 5679#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 5680#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 5681#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 5682
b9055052 5683/* CPU: FDI_TX */
9db4a9c7
JB
5684#define _FDI_TXA_CTL 0x60100
5685#define _FDI_TXB_CTL 0x61100
5686#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
5687#define FDI_TX_DISABLE (0<<31)
5688#define FDI_TX_ENABLE (1<<31)
5689#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
5690#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
5691#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
5692#define FDI_LINK_TRAIN_NONE (3<<28)
5693#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
5694#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
5695#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
5696#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
5697#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
5698#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
5699#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
5700#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
5701/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
5702 SNB has different settings. */
5703/* SNB A-stepping */
5704#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5705#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5706#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5707#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5708/* SNB B-stepping */
5709#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
5710#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
5711#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
5712#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
5713#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
5714#define FDI_DP_PORT_WIDTH_SHIFT 19
5715#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
5716#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 5717#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 5718/* Ironlake: hardwired to 1 */
b9055052 5719#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
5720
5721/* Ivybridge has different bits for lolz */
5722#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
5723#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
5724#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
5725#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
5726
b9055052 5727/* both Tx and Rx */
c4f9c4c2 5728#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 5729#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
5730#define FDI_SCRAMBLING_ENABLE (0<<7)
5731#define FDI_SCRAMBLING_DISABLE (1<<7)
5732
5733/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5734#define _FDI_RXA_CTL 0xf000c
5735#define _FDI_RXB_CTL 0xf100c
5736#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5737#define FDI_RX_ENABLE (1<<31)
b9055052 5738/* train, dp width same as FDI_TX */
357555c0
JB
5739#define FDI_FS_ERRC_ENABLE (1<<27)
5740#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5741#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5742#define FDI_8BPC (0<<16)
5743#define FDI_10BPC (1<<16)
5744#define FDI_6BPC (2<<16)
5745#define FDI_12BPC (3<<16)
3e68320e 5746#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5747#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5748#define FDI_RX_PLL_ENABLE (1<<13)
5749#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5750#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5751#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5752#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5753#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5754#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5755/* CPT */
5756#define FDI_AUTO_TRAINING (1<<10)
5757#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5758#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5759#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5760#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5761#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5762
04945641
PZ
5763#define _FDI_RXA_MISC 0xf0010
5764#define _FDI_RXB_MISC 0xf1010
5765#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5766#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5767#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5768#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5769#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5770#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5771#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5772#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5773
9db4a9c7
JB
5774#define _FDI_RXA_TUSIZE1 0xf0030
5775#define _FDI_RXA_TUSIZE2 0xf0038
5776#define _FDI_RXB_TUSIZE1 0xf1030
5777#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5778#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5779#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5780
5781/* FDI_RX interrupt register format */
5782#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5783#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5784#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5785#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5786#define FDI_RX_FS_CODE_ERR (1<<6)
5787#define FDI_RX_FE_CODE_ERR (1<<5)
5788#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5789#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5790#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5791#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5792#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5793
9db4a9c7
JB
5794#define _FDI_RXA_IIR 0xf0014
5795#define _FDI_RXA_IMR 0xf0018
5796#define _FDI_RXB_IIR 0xf1014
5797#define _FDI_RXB_IMR 0xf1018
5798#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5799#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5800
5801#define FDI_PLL_CTL_1 0xfe000
5802#define FDI_PLL_CTL_2 0xfe004
5803
b9055052
ZW
5804#define PCH_LVDS 0xe1180
5805#define LVDS_DETECTED (1 << 1)
5806
98364379 5807/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5808#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5809#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5810#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 5811#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
5812#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5813#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5814
5815#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5816#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5817#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5818#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5819#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5820
453c5420
JB
5821#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5822#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5823#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5824 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5825#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5826 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5827#define VLV_PIPE_PP_DIVISOR(pipe) \
5828 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5829
b9055052
ZW
5830#define PCH_PP_STATUS 0xc7200
5831#define PCH_PP_CONTROL 0xc7204
4a655f04 5832#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5833#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5834#define EDP_FORCE_VDD (1 << 3)
5835#define EDP_BLC_ENABLE (1 << 2)
5836#define PANEL_POWER_RESET (1 << 1)
5837#define PANEL_POWER_OFF (0 << 0)
5838#define PANEL_POWER_ON (1 << 0)
5839#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5840#define PANEL_PORT_SELECT_MASK (3 << 30)
5841#define PANEL_PORT_SELECT_LVDS (0 << 30)
5842#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5843#define PANEL_PORT_SELECT_DPC (2 << 30)
5844#define PANEL_PORT_SELECT_DPD (3 << 30)
5845#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5846#define PANEL_POWER_UP_DELAY_SHIFT 16
5847#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5848#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5849
b9055052 5850#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5851#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5852#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5853#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5854#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5855
b9055052 5856#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5857#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5858#define PP_REFERENCE_DIVIDER_SHIFT 8
5859#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5860#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5861
5eb08b69
ZW
5862#define PCH_DP_B 0xe4100
5863#define PCH_DPB_AUX_CH_CTL 0xe4110
5864#define PCH_DPB_AUX_CH_DATA1 0xe4114
5865#define PCH_DPB_AUX_CH_DATA2 0xe4118
5866#define PCH_DPB_AUX_CH_DATA3 0xe411c
5867#define PCH_DPB_AUX_CH_DATA4 0xe4120
5868#define PCH_DPB_AUX_CH_DATA5 0xe4124
5869
5870#define PCH_DP_C 0xe4200
5871#define PCH_DPC_AUX_CH_CTL 0xe4210
5872#define PCH_DPC_AUX_CH_DATA1 0xe4214
5873#define PCH_DPC_AUX_CH_DATA2 0xe4218
5874#define PCH_DPC_AUX_CH_DATA3 0xe421c
5875#define PCH_DPC_AUX_CH_DATA4 0xe4220
5876#define PCH_DPC_AUX_CH_DATA5 0xe4224
5877
5878#define PCH_DP_D 0xe4300
5879#define PCH_DPD_AUX_CH_CTL 0xe4310
5880#define PCH_DPD_AUX_CH_DATA1 0xe4314
5881#define PCH_DPD_AUX_CH_DATA2 0xe4318
5882#define PCH_DPD_AUX_CH_DATA3 0xe431c
5883#define PCH_DPD_AUX_CH_DATA4 0xe4320
5884#define PCH_DPD_AUX_CH_DATA5 0xe4324
5885
8db9d77b
ZW
5886/* CPT */
5887#define PORT_TRANS_A_SEL_CPT 0
5888#define PORT_TRANS_B_SEL_CPT (1<<29)
5889#define PORT_TRANS_C_SEL_CPT (2<<29)
5890#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5891#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5892#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5893#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5894#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5895#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5896
5897#define TRANS_DP_CTL_A 0xe0300
5898#define TRANS_DP_CTL_B 0xe1300
5899#define TRANS_DP_CTL_C 0xe2300
23670b32 5900#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5901#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5902#define TRANS_DP_PORT_SEL_B (0<<29)
5903#define TRANS_DP_PORT_SEL_C (1<<29)
5904#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5905#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5906#define TRANS_DP_PORT_SEL_MASK (3<<29)
5907#define TRANS_DP_AUDIO_ONLY (1<<26)
5908#define TRANS_DP_ENH_FRAMING (1<<18)
5909#define TRANS_DP_8BPC (0<<9)
5910#define TRANS_DP_10BPC (1<<9)
5911#define TRANS_DP_6BPC (2<<9)
5912#define TRANS_DP_12BPC (3<<9)
220cad3c 5913#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5914#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5915#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5916#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5917#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5918#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5919
5920/* SNB eDP training params */
5921/* SNB A-stepping */
5922#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5923#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5924#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5925#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5926/* SNB B-stepping */
3c5a62b5
YL
5927#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5928#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5929#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5930#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5931#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5932#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5933
1a2eb460
KP
5934/* IVB */
5935#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5936#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5937#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5938#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5939#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5940#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5941#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5942
5943/* legacy values */
5944#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5945#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5946#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5947#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5948#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5949
5950#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5951
9e72b46c
ID
5952#define VLV_PMWGICZ 0x1300a4
5953
cae5852d 5954#define FORCEWAKE 0xA18C
575155a9
JB
5955#define FORCEWAKE_VLV 0x1300b0
5956#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5957#define FORCEWAKE_MEDIA_VLV 0x1300b8
5958#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5959#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5960#define FORCEWAKE_ACK 0x130090
d62b4892 5961#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5962#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5963#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5964#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5965
d62b4892 5966#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5967#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5968#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5969#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5970#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5971#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
5972#define FORCEWAKE_MEDIA_GEN9 0xa270
5973#define FORCEWAKE_RENDER_GEN9 0xa278
5974#define FORCEWAKE_BLITTER_GEN9 0xa188
5975#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
5976#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
5977#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
5978#define FORCEWAKE_KERNEL 0x1
5979#define FORCEWAKE_USER 0x2
8d715f00
KP
5980#define FORCEWAKE_MT_ACK 0x130040
5981#define ECOBUS 0xa180
5982#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5983#define VLV_SPAREG2H 0xA194
8fd26859 5984
dd202c6d 5985#define GTFIFODBG 0x120000
90f256b5
VS
5986#define GT_FIFO_SBDROPERR (1<<6)
5987#define GT_FIFO_BLOBDROPERR (1<<5)
5988#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5989#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5990#define GT_FIFO_OVFERR (1<<2)
5991#define GT_FIFO_IAWRERR (1<<1)
5992#define GT_FIFO_IARDERR (1<<0)
5993
46520e2b
VS
5994#define GTFIFOCTL 0x120008
5995#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5996#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5997
05e21cc4
BW
5998#define HSW_IDICR 0x9008
5999#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6000#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6001#define EDRAM_ENABLED 0x1
05e21cc4 6002
80e829fa 6003#define GEN6_UCGCTL1 0x9400
e4443e45 6004# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6005# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6006# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6007
406478dc 6008#define GEN6_UCGCTL2 0x9404
0f846f81 6009# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6010# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6011# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6012# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6013# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6014
9e72b46c
ID
6015#define GEN6_UCGCTL3 0x9408
6016
e3f33d46
JB
6017#define GEN7_UCGCTL4 0x940c
6018#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6019
9e72b46c
ID
6020#define GEN6_RCGCTL1 0x9410
6021#define GEN6_RCGCTL2 0x9414
6022#define GEN6_RSTCTL 0x9420
6023
4f1ca9e9 6024#define GEN8_UCGCTL6 0x9430
9253c2e5 6025#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9
VS
6026#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
6027
9e72b46c 6028#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6029#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6030#define GEN6_TURBO_DISABLE (1<<31)
6031#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6032#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
6033#define GEN6_OFFSET(x) ((x)<<19)
6034#define GEN6_AGGRESSIVE_TURBO (0<<15)
6035#define GEN6_RC_VIDEO_FREQ 0xA00C
6036#define GEN6_RC_CONTROL 0xA090
6037#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6038#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6039#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6040#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6041#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6042#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6043#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6044#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6045#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6046#define GEN6_RP_DOWN_TIMEOUT 0xA010
6047#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6048#define GEN6_RPSTAT1 0xA01C
ccab5c82 6049#define GEN6_CAGF_SHIFT 8
f82855d3 6050#define HSW_CAGF_SHIFT 7
ccab5c82 6051#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6052#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
6053#define GEN6_RP_CONTROL 0xA024
6054#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6055#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6056#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6057#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6058#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6059#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6060#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6061#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6062#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6063#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6064#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6065#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6066#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6067#define GEN6_RP_UP_THRESHOLD 0xA02C
6068#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6069#define GEN6_RP_CUR_UP_EI 0xA050
6070#define GEN6_CURICONT_MASK 0xffffff
6071#define GEN6_RP_CUR_UP 0xA054
6072#define GEN6_CURBSYTAVG_MASK 0xffffff
6073#define GEN6_RP_PREV_UP 0xA058
6074#define GEN6_RP_CUR_DOWN_EI 0xA05C
6075#define GEN6_CURIAVG_MASK 0xffffff
6076#define GEN6_RP_CUR_DOWN 0xA060
6077#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6078#define GEN6_RP_UP_EI 0xA068
6079#define GEN6_RP_DOWN_EI 0xA06C
6080#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6081#define GEN6_RPDEUHWTC 0xA080
6082#define GEN6_RPDEUC 0xA084
6083#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6084#define GEN6_RC_STATE 0xA094
6085#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6086#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6087#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6088#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6089#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6090#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6091#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6092#define GEN6_RC1e_THRESHOLD 0xA0B4
6093#define GEN6_RC6_THRESHOLD 0xA0B8
6094#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6095#define VLV_RCEDATA 0xA0BC
8fd26859 6096#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6097#define GEN6_PMINTRMSK 0xA168
baccd458 6098#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6099#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6100#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6101#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6102#define GEN9_PG_ENABLE 0xA210
8fd26859 6103
a9da9bce
GS
6104#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6105#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6106#define PIXEL_OVERLAP_CNT_SHIFT 30
6107
8fd26859 6108#define GEN6_PMISR 0x44020
4912d041 6109#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6110#define GEN6_PMIIR 0x44028
6111#define GEN6_PMIER 0x4402C
6112#define GEN6_PM_MBOX_EVENT (1<<25)
6113#define GEN6_PM_THERMAL_EVENT (1<<24)
6114#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6115#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6116#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6117#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6118#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6119#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6120 GEN6_PM_RP_DOWN_THRESHOLD | \
6121 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6122
9e72b46c
ID
6123#define GEN7_GT_SCRATCH_BASE 0x4F100
6124#define GEN7_GT_SCRATCH_REG_NUM 8
6125
76c3552f
D
6126#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6127#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6128#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6129
cce66a28 6130#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6131#define VLV_COUNTER_CONTROL 0x138104
6132#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6133#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6134#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6135#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6136#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6137#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6138#define VLV_GT_RENDER_RC6 0x138108
6139#define VLV_GT_MEDIA_RC6 0x13810C
6140
cce66a28
BW
6141#define GEN6_GT_GFX_RC6p 0x13810C
6142#define GEN6_GT_GFX_RC6pp 0x138110
31685c25
D
6143#define VLV_RENDER_C0_COUNT_REG 0x138118
6144#define VLV_MEDIA_C0_COUNT_REG 0x13811C
cce66a28 6145
8fd26859
CW
6146#define GEN6_PCODE_MAILBOX 0x138124
6147#define GEN6_PCODE_READY (1<<31)
a6044e23 6148#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
6149#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6150#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
6151#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6152#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
6153#define GEN6_PCODE_READ_D_COMP 0x10
6154#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
6155#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6156#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 6157#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6158#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6159#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6160#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6161#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6162#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6163
2af30a5c
PB
6164#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6165#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6166#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6167#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6168#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
6169
4d85529d
BW
6170#define GEN6_GT_CORE_STATUS 0x138060
6171#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6172#define GEN6_RCn_MASK 7
6173#define GEN6_RC0 0
6174#define GEN6_RC3 2
6175#define GEN6_RC6 3
6176#define GEN6_RC7 4
6177
e3689190
BW
6178#define GEN7_MISCCPCTL (0x9424)
6179#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6180
6181/* IVYBRIDGE DPF */
6182#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6183#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6184#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6185#define GEN7_PARITY_ERROR_VALID (1<<13)
6186#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6187#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6188#define GEN7_PARITY_ERROR_ROW(reg) \
6189 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6190#define GEN7_PARITY_ERROR_BANK(reg) \
6191 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6192#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6193 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6194#define GEN7_L3CDERRST1_ENABLE (1<<7)
6195
b9524a1e 6196#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6197#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6198#define GEN7_L3LOG_SIZE 0x80
6199
12f3382b
JB
6200#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6201#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6202#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6203#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
6204#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6205
3ca5da43
DL
6206#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6207#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
6208
c8966e10
KG
6209#define GEN8_ROW_CHICKEN 0xe4f0
6210#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6211#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6212
8ab43976
JB
6213#define GEN7_ROW_CHICKEN2 0xe4f4
6214#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6215#define DOP_CLOCK_GATING_DISABLE (1<<0)
6216
f3fc4884
FJ
6217#define HSW_ROW_CHICKEN3 0xe49c
6218#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6219
fd392b60 6220#define HALF_SLICE_CHICKEN3 0xe184
94411593 6221#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6222#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6223#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6224#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6225
cac23df4
NH
6226#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6227#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6228
c46f111f 6229/* Audio */
5c969aa7 6230#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6231#define INTEL_AUDIO_DEVCL 0x808629FB
6232#define INTEL_AUDIO_DEVBLC 0x80862801
6233#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6234
6235#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6236#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6237#define G4X_ELDV_DEVCTG (1 << 14)
6238#define G4X_ELD_ADDR_MASK (0xf << 5)
6239#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6240#define G4X_HDMIW_HDMIEDID 0x6210C
6241
c46f111f
JN
6242#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6243#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6244#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6245 _IBX_HDMIW_HDMIEDID_A, \
6246 _IBX_HDMIW_HDMIEDID_B)
6247#define _IBX_AUD_CNTL_ST_A 0xE20B4
6248#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6249#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6250 _IBX_AUD_CNTL_ST_A, \
6251 _IBX_AUD_CNTL_ST_B)
6252#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6253#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6254#define IBX_ELD_ACK (1 << 4)
1202b4c6 6255#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6256#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6257#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6258
c46f111f
JN
6259#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6260#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6261#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6262 _CPT_HDMIW_HDMIEDID_A, \
6263 _CPT_HDMIW_HDMIEDID_B)
6264#define _CPT_AUD_CNTL_ST_A 0xE50B4
6265#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6266#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6267 _CPT_AUD_CNTL_ST_A, \
6268 _CPT_AUD_CNTL_ST_B)
1202b4c6 6269#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6270
c46f111f
JN
6271#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6272#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6273#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6274 _VLV_HDMIW_HDMIEDID_A, \
6275 _VLV_HDMIW_HDMIEDID_B)
6276#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6277#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6278#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6279 _VLV_AUD_CNTL_ST_A, \
6280 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6281#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6282
ae662d31
EA
6283/* These are the 4 32-bit write offset registers for each stream
6284 * output buffer. It determines the offset from the
6285 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6286 */
6287#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6288
c46f111f
JN
6289#define _IBX_AUD_CONFIG_A 0xe2000
6290#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6291#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6292 _IBX_AUD_CONFIG_A, \
6293 _IBX_AUD_CONFIG_B)
6294#define _CPT_AUD_CONFIG_A 0xe5000
6295#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6296#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6297 _CPT_AUD_CONFIG_A, \
6298 _CPT_AUD_CONFIG_B)
6299#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6300#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6301#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6302 _VLV_AUD_CONFIG_A, \
6303 _VLV_AUD_CONFIG_B)
9ca2fe73 6304
b6daa025
WF
6305#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6306#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6307#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6308#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6309#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6310#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6311#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6312#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6313#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6314#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6315#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6316#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6317#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6318#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6319#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6320#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6321#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6322#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6323#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6324
9a78b6cc 6325/* HSW Audio */
c46f111f
JN
6326#define _HSW_AUD_CONFIG_A 0x65000
6327#define _HSW_AUD_CONFIG_B 0x65100
6328#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6329 _HSW_AUD_CONFIG_A, \
6330 _HSW_AUD_CONFIG_B)
6331
6332#define _HSW_AUD_MISC_CTRL_A 0x65010
6333#define _HSW_AUD_MISC_CTRL_B 0x65110
6334#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6335 _HSW_AUD_MISC_CTRL_A, \
6336 _HSW_AUD_MISC_CTRL_B)
6337
6338#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6339#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6340#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6341 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6342 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
6343
6344/* Audio Digital Converter */
c46f111f
JN
6345#define _HSW_AUD_DIG_CNVT_1 0x65080
6346#define _HSW_AUD_DIG_CNVT_2 0x65180
6347#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6348 _HSW_AUD_DIG_CNVT_1, \
6349 _HSW_AUD_DIG_CNVT_2)
6350#define DIP_PORT_SEL_MASK 0x3
6351
6352#define _HSW_AUD_EDID_DATA_A 0x65050
6353#define _HSW_AUD_EDID_DATA_B 0x65150
6354#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6355 _HSW_AUD_EDID_DATA_A, \
6356 _HSW_AUD_EDID_DATA_B)
6357
6358#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6359#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
6360#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6361#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6362#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6363#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 6364
9eb3a752 6365/* HSW Power Wells */
fa42e23c
PZ
6366#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6367#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6368#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6369#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
6370#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6371#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 6372#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
6373#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6374#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
6375#define HSW_PWR_WELL_FORCE_ON (1<<19)
6376#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 6377
94dd5138
S
6378/* SKL Fuse Status */
6379#define SKL_FUSE_STATUS 0x42000
6380#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
6381#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
6382#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
6383#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
6384
e7e104c3 6385/* Per-pipe DDI Function Control */
ad80a810
PZ
6386#define TRANS_DDI_FUNC_CTL_A 0x60400
6387#define TRANS_DDI_FUNC_CTL_B 0x61400
6388#define TRANS_DDI_FUNC_CTL_C 0x62400
6389#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
6390#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
6391
ad80a810 6392#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 6393/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 6394#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 6395#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
6396#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
6397#define TRANS_DDI_PORT_NONE (0<<28)
6398#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
6399#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
6400#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
6401#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
6402#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
6403#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
6404#define TRANS_DDI_BPC_MASK (7<<20)
6405#define TRANS_DDI_BPC_8 (0<<20)
6406#define TRANS_DDI_BPC_10 (1<<20)
6407#define TRANS_DDI_BPC_6 (2<<20)
6408#define TRANS_DDI_BPC_12 (3<<20)
6409#define TRANS_DDI_PVSYNC (1<<17)
6410#define TRANS_DDI_PHSYNC (1<<16)
6411#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
6412#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
6413#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
6414#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
6415#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 6416#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 6417#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 6418
0e87f667
ED
6419/* DisplayPort Transport Control */
6420#define DP_TP_CTL_A 0x64040
6421#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
6422#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
6423#define DP_TP_CTL_ENABLE (1<<31)
6424#define DP_TP_CTL_MODE_SST (0<<27)
6425#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 6426#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 6427#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 6428#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
6429#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
6430#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
6431#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
6432#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
6433#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 6434#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 6435#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 6436
e411b2c1
ED
6437/* DisplayPort Transport Status */
6438#define DP_TP_STATUS_A 0x64044
6439#define DP_TP_STATUS_B 0x64144
5e49cea6 6440#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
6441#define DP_TP_STATUS_IDLE_DONE (1<<25)
6442#define DP_TP_STATUS_ACT_SENT (1<<24)
6443#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
6444#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
6445#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
6446#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
6447#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 6448
03f896a1
ED
6449/* DDI Buffer Control */
6450#define DDI_BUF_CTL_A 0x64000
6451#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
6452#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
6453#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 6454#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 6455#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 6456#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 6457#define DDI_BUF_IS_IDLE (1<<7)
79935fca 6458#define DDI_A_4_LANES (1<<4)
17aa6be9 6459#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
6460#define DDI_INIT_DISPLAY_DETECTED (1<<0)
6461
bb879a44
ED
6462/* DDI Buffer Translations */
6463#define DDI_BUF_TRANS_A 0x64E00
6464#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 6465#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 6466
7501a4d8
ED
6467/* Sideband Interface (SBI) is programmed indirectly, via
6468 * SBI_ADDR, which contains the register offset; and SBI_DATA,
6469 * which contains the payload */
5e49cea6
PZ
6470#define SBI_ADDR 0xC6000
6471#define SBI_DATA 0xC6004
7501a4d8 6472#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
6473#define SBI_CTL_DEST_ICLK (0x0<<16)
6474#define SBI_CTL_DEST_MPHY (0x1<<16)
6475#define SBI_CTL_OP_IORD (0x2<<8)
6476#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
6477#define SBI_CTL_OP_CRRD (0x6<<8)
6478#define SBI_CTL_OP_CRWR (0x7<<8)
6479#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
6480#define SBI_RESPONSE_SUCCESS (0x0<<1)
6481#define SBI_BUSY (0x1<<0)
6482#define SBI_READY (0x0<<0)
52f025ef 6483
ccf1c867 6484/* SBI offsets */
5e49cea6 6485#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
6486#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
6487#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
6488#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
6489#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 6490#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 6491#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 6492#define SBI_SSCCTL 0x020c
ccf1c867 6493#define SBI_SSCCTL6 0x060C
dde86e2d 6494#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 6495#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
6496#define SBI_SSCAUXDIV6 0x0610
6497#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 6498#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
6499#define SBI_GEN0 0x1f00
6500#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 6501
52f025ef 6502/* LPT PIXCLK_GATE */
5e49cea6 6503#define PIXCLK_GATE 0xC6020
745ca3be
PZ
6504#define PIXCLK_GATE_UNGATE (1<<0)
6505#define PIXCLK_GATE_GATE (0<<0)
52f025ef 6506
e93ea06a 6507/* SPLL */
5e49cea6 6508#define SPLL_CTL 0x46020
e93ea06a 6509#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
6510#define SPLL_PLL_SSC (1<<28)
6511#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
6512#define SPLL_PLL_LCPLL (3<<28)
6513#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
6514#define SPLL_PLL_FREQ_810MHz (0<<26)
6515#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
6516#define SPLL_PLL_FREQ_2700MHz (2<<26)
6517#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 6518
4dffc404 6519/* WRPLL */
5e49cea6
PZ
6520#define WRPLL_CTL1 0x46040
6521#define WRPLL_CTL2 0x46060
d452c5b6 6522#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 6523#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
6524#define WRPLL_PLL_SSC (1<<28)
6525#define WRPLL_PLL_NON_SSC (2<<28)
6526#define WRPLL_PLL_LCPLL (3<<28)
6527#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 6528/* WRPLL divider programming */
5e49cea6 6529#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 6530#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 6531#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
6532#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
6533#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 6534#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
6535#define WRPLL_DIVIDER_FB_SHIFT 16
6536#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 6537
fec9181c
ED
6538/* Port clock selection */
6539#define PORT_CLK_SEL_A 0x46100
6540#define PORT_CLK_SEL_B 0x46104
5e49cea6 6541#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
6542#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
6543#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
6544#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 6545#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 6546#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
6547#define PORT_CLK_SEL_WRPLL1 (4<<29)
6548#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 6549#define PORT_CLK_SEL_NONE (7<<29)
11578553 6550#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 6551
bb523fc0
PZ
6552/* Transcoder clock selection */
6553#define TRANS_CLK_SEL_A 0x46140
6554#define TRANS_CLK_SEL_B 0x46144
6555#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
6556/* For each transcoder, we need to select the corresponding port clock */
6557#define TRANS_CLK_SEL_DISABLED (0x0<<29)
6558#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 6559
a57c774a
AK
6560#define TRANSA_MSA_MISC 0x60410
6561#define TRANSB_MSA_MISC 0x61410
6562#define TRANSC_MSA_MISC 0x62410
6563#define TRANS_EDP_MSA_MISC 0x6f410
6564#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
6565
c9809791
PZ
6566#define TRANS_MSA_SYNC_CLK (1<<0)
6567#define TRANS_MSA_6_BPC (0<<5)
6568#define TRANS_MSA_8_BPC (1<<5)
6569#define TRANS_MSA_10_BPC (2<<5)
6570#define TRANS_MSA_12_BPC (3<<5)
6571#define TRANS_MSA_16_BPC (4<<5)
dae84799 6572
90e8d31c 6573/* LCPLL Control */
5e49cea6 6574#define LCPLL_CTL 0x130040
90e8d31c
ED
6575#define LCPLL_PLL_DISABLE (1<<31)
6576#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
6577#define LCPLL_CLK_FREQ_MASK (3<<26)
6578#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
6579#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
6580#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
6581#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 6582#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 6583#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 6584#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 6585#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
6586#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
6587
326ac39b
S
6588/*
6589 * SKL Clocks
6590 */
6591
6592/* CDCLK_CTL */
6593#define CDCLK_CTL 0x46000
6594#define CDCLK_FREQ_SEL_MASK (3<<26)
6595#define CDCLK_FREQ_450_432 (0<<26)
6596#define CDCLK_FREQ_540 (1<<26)
6597#define CDCLK_FREQ_337_308 (2<<26)
6598#define CDCLK_FREQ_675_617 (3<<26)
6599#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
6600
6601/* LCPLL_CTL */
6602#define LCPLL1_CTL 0x46010
6603#define LCPLL2_CTL 0x46014
6604#define LCPLL_PLL_ENABLE (1<<31)
6605
6606/* DPLL control1 */
6607#define DPLL_CTRL1 0x6C058
6608#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
6609#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
6610#define DPLL_CRTL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
540e732c 6611#define DPLL_CRTL1_LINK_RATE_SHIFT(id) ((id)*6+1)
326ac39b
S
6612#define DPLL_CRTL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
6613#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
6614#define DPLL_CRTL1_LINK_RATE_2700 0
6615#define DPLL_CRTL1_LINK_RATE_1350 1
6616#define DPLL_CRTL1_LINK_RATE_810 2
6617#define DPLL_CRTL1_LINK_RATE_1620 3
6618#define DPLL_CRTL1_LINK_RATE_1080 4
6619#define DPLL_CRTL1_LINK_RATE_2160 5
6620
6621/* DPLL control2 */
6622#define DPLL_CTRL2 0x6C05C
6623#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
6624#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 6625#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
6626#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
6627#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
6628
6629/* DPLL Status */
6630#define DPLL_STATUS 0x6C060
6631#define DPLL_LOCK(id) (1<<((id)*8))
6632
6633/* DPLL cfg */
6634#define DPLL1_CFGCR1 0x6C040
6635#define DPLL2_CFGCR1 0x6C048
6636#define DPLL3_CFGCR1 0x6C050
6637#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
6638#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
6639#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
6640#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
6641
6642#define DPLL1_CFGCR2 0x6C044
6643#define DPLL2_CFGCR2 0x6C04C
6644#define DPLL3_CFGCR2 0x6C054
6645#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
6646#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
6647#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
6648#define DPLL_CFGCR2_KDIV_MASK (3<<5)
6649#define DPLL_CFGCR2_KDIV(x) (x<<5)
6650#define DPLL_CFGCR2_KDIV_5 (0<<5)
6651#define DPLL_CFGCR2_KDIV_2 (1<<5)
6652#define DPLL_CFGCR2_KDIV_3 (2<<5)
6653#define DPLL_CFGCR2_KDIV_1 (3<<5)
6654#define DPLL_CFGCR2_PDIV_MASK (7<<2)
6655#define DPLL_CFGCR2_PDIV(x) (x<<2)
6656#define DPLL_CFGCR2_PDIV_1 (0<<2)
6657#define DPLL_CFGCR2_PDIV_2 (1<<2)
6658#define DPLL_CFGCR2_PDIV_3 (2<<2)
6659#define DPLL_CFGCR2_PDIV_7 (4<<2)
6660#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
6661
540e732c
S
6662#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
6663#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
6664
9ccd5aeb
PZ
6665/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
6666 * since on HSW we can't write to it using I915_WRITE. */
6667#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
6668#define D_COMP_BDW 0x138144
be256dc7
PZ
6669#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
6670#define D_COMP_COMP_FORCE (1<<8)
6671#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 6672
69e94b7e
ED
6673/* Pipe WM_LINETIME - watermark line time */
6674#define PIPE_WM_LINETIME_A 0x45270
6675#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
6676#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
6677 PIPE_WM_LINETIME_B)
6678#define PIPE_WM_LINETIME_MASK (0x1ff)
6679#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 6680#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 6681#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
6682
6683/* SFUSE_STRAP */
5e49cea6 6684#define SFUSE_STRAP 0xc2014
658ac4c6
DL
6685#define SFUSE_STRAP_FUSE_LOCK (1<<13)
6686#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
6687#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
6688#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
6689#define SFUSE_STRAP_DDID_DETECTED (1<<0)
6690
801bcfff
PZ
6691#define WM_MISC 0x45260
6692#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
6693
1544d9d5
ED
6694#define WM_DBG 0x45280
6695#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
6696#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
6697#define WM_DBG_DISALLOW_SPRITE (1<<2)
6698
86d3efce
VS
6699/* pipe CSC */
6700#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
6701#define _PIPE_A_CSC_COEFF_BY 0x49014
6702#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
6703#define _PIPE_A_CSC_COEFF_BU 0x4901c
6704#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
6705#define _PIPE_A_CSC_COEFF_BV 0x49024
6706#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
6707#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
6708#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
6709#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
6710#define _PIPE_A_CSC_PREOFF_HI 0x49030
6711#define _PIPE_A_CSC_PREOFF_ME 0x49034
6712#define _PIPE_A_CSC_PREOFF_LO 0x49038
6713#define _PIPE_A_CSC_POSTOFF_HI 0x49040
6714#define _PIPE_A_CSC_POSTOFF_ME 0x49044
6715#define _PIPE_A_CSC_POSTOFF_LO 0x49048
6716
6717#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
6718#define _PIPE_B_CSC_COEFF_BY 0x49114
6719#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
6720#define _PIPE_B_CSC_COEFF_BU 0x4911c
6721#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
6722#define _PIPE_B_CSC_COEFF_BV 0x49124
6723#define _PIPE_B_CSC_MODE 0x49128
6724#define _PIPE_B_CSC_PREOFF_HI 0x49130
6725#define _PIPE_B_CSC_PREOFF_ME 0x49134
6726#define _PIPE_B_CSC_PREOFF_LO 0x49138
6727#define _PIPE_B_CSC_POSTOFF_HI 0x49140
6728#define _PIPE_B_CSC_POSTOFF_ME 0x49144
6729#define _PIPE_B_CSC_POSTOFF_LO 0x49148
6730
86d3efce
VS
6731#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
6732#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
6733#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
6734#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
6735#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
6736#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
6737#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
6738#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
6739#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
6740#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
6741#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
6742#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
6743#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
6744
e7d7cad0
JN
6745/* MIPI DSI registers */
6746
6747#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14
JN
6748
6749#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
6750#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
6751#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
6752#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
6753#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
6754#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 6755#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
6756#define DUAL_LINK_MODE_MASK (1 << 26)
6757#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
6758#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 6759#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
6760#define FLOPPED_HSTX (1 << 23)
6761#define DE_INVERT (1 << 19) /* XXX */
6762#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
6763#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
6764#define AFE_LATCHOUT (1 << 17)
6765#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
6766#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
6767#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
6768#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
6769#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
6770#define CSB_SHIFT 9
6771#define CSB_MASK (3 << 9)
6772#define CSB_20MHZ (0 << 9)
6773#define CSB_10MHZ (1 << 9)
6774#define CSB_40MHZ (2 << 9)
6775#define BANDGAP_MASK (1 << 8)
6776#define BANDGAP_PNW_CIRCUIT (0 << 8)
6777#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
6778#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
6779#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
6780#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
6781#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
6782#define TEARING_EFFECT_MASK (3 << 2)
6783#define TEARING_EFFECT_OFF (0 << 2)
6784#define TEARING_EFFECT_DSI (1 << 2)
6785#define TEARING_EFFECT_GPIO (2 << 2)
6786#define LANE_CONFIGURATION_SHIFT 0
6787#define LANE_CONFIGURATION_MASK (3 << 0)
6788#define LANE_CONFIGURATION_4LANE (0 << 0)
6789#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
6790#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
6791
6792#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
6793#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
6794#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
6795 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
6796#define TEARING_EFFECT_DELAY_SHIFT 0
6797#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
6798
6799/* XXX: all bits reserved */
4ad83e94 6800#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
6801
6802/* MIPI DSI Controller and D-PHY registers */
6803
4ad83e94 6804#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
6805#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
6806#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
6807 _MIPIC_DEVICE_READY)
3230bf14
JN
6808#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
6809#define ULPS_STATE_MASK (3 << 1)
6810#define ULPS_STATE_ENTER (2 << 1)
6811#define ULPS_STATE_EXIT (1 << 1)
6812#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
6813#define DEVICE_READY (1 << 0)
6814
4ad83e94 6815#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
6816#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
6817#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
6818 _MIPIC_INTR_STAT)
4ad83e94 6819#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
6820#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
6821#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
6822 _MIPIC_INTR_EN)
3230bf14
JN
6823#define TEARING_EFFECT (1 << 31)
6824#define SPL_PKT_SENT_INTERRUPT (1 << 30)
6825#define GEN_READ_DATA_AVAIL (1 << 29)
6826#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
6827#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
6828#define RX_PROT_VIOLATION (1 << 26)
6829#define RX_INVALID_TX_LENGTH (1 << 25)
6830#define ACK_WITH_NO_ERROR (1 << 24)
6831#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
6832#define LP_RX_TIMEOUT (1 << 22)
6833#define HS_TX_TIMEOUT (1 << 21)
6834#define DPI_FIFO_UNDERRUN (1 << 20)
6835#define LOW_CONTENTION (1 << 19)
6836#define HIGH_CONTENTION (1 << 18)
6837#define TXDSI_VC_ID_INVALID (1 << 17)
6838#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
6839#define TXCHECKSUM_ERROR (1 << 15)
6840#define TXECC_MULTIBIT_ERROR (1 << 14)
6841#define TXECC_SINGLE_BIT_ERROR (1 << 13)
6842#define TXFALSE_CONTROL_ERROR (1 << 12)
6843#define RXDSI_VC_ID_INVALID (1 << 11)
6844#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
6845#define RXCHECKSUM_ERROR (1 << 9)
6846#define RXECC_MULTIBIT_ERROR (1 << 8)
6847#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6848#define RXFALSE_CONTROL_ERROR (1 << 6)
6849#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6850#define RX_LP_TX_SYNC_ERROR (1 << 4)
6851#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6852#define RXEOT_SYNC_ERROR (1 << 2)
6853#define RXSOT_SYNC_ERROR (1 << 1)
6854#define RXSOT_ERROR (1 << 0)
6855
4ad83e94 6856#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
6857#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
6858#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
6859 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
6860#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6861#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6862#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6863#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6864#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6865#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6866#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6867#define VID_MODE_FORMAT_MASK (0xf << 7)
6868#define VID_MODE_NOT_SUPPORTED (0 << 7)
6869#define VID_MODE_FORMAT_RGB565 (1 << 7)
6870#define VID_MODE_FORMAT_RGB666 (2 << 7)
6871#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6872#define VID_MODE_FORMAT_RGB888 (4 << 7)
6873#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6874#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6875#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6876#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6877#define DATA_LANES_PRG_REG_SHIFT 0
6878#define DATA_LANES_PRG_REG_MASK (7 << 0)
6879
4ad83e94 6880#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
6881#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
6882#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
6883 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
6884#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6885
4ad83e94 6886#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
6887#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
6888#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
6889 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
6890#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6891
4ad83e94 6892#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
6893#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
6894#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
6895 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
6896#define TURN_AROUND_TIMEOUT_MASK 0x3f
6897
4ad83e94 6898#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
6899#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
6900#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
6901 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
6902#define DEVICE_RESET_TIMER_MASK 0xffff
6903
4ad83e94 6904#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
6905#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
6906#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
6907 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
6908#define VERTICAL_ADDRESS_SHIFT 16
6909#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6910#define HORIZONTAL_ADDRESS_SHIFT 0
6911#define HORIZONTAL_ADDRESS_MASK 0xffff
6912
4ad83e94 6913#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
6914#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
6915#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
6916 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
6917#define DBI_FIFO_EMPTY_HALF (0 << 0)
6918#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6919#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6920
6921/* regs below are bits 15:0 */
4ad83e94 6922#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
6923#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
6924#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6925 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 6926
4ad83e94 6927#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
6928#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
6929#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
6930 _MIPIC_HBP_COUNT)
3230bf14 6931
4ad83e94 6932#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
6933#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
6934#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
6935 _MIPIC_HFP_COUNT)
3230bf14 6936
4ad83e94 6937#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
6938#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
6939#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
6940 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 6941
4ad83e94 6942#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
6943#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
6944#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
6945 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 6946
4ad83e94 6947#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
6948#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
6949#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
6950 _MIPIC_VBP_COUNT)
3230bf14 6951
4ad83e94 6952#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
6953#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
6954#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
6955 _MIPIC_VFP_COUNT)
3230bf14 6956
4ad83e94 6957#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
6958#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
6959#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
6960 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 6961
3230bf14
JN
6962/* regs above are bits 15:0 */
6963
4ad83e94 6964#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
6965#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
6966#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
6967 _MIPIC_DPI_CONTROL)
3230bf14
JN
6968#define DPI_LP_MODE (1 << 6)
6969#define BACKLIGHT_OFF (1 << 5)
6970#define BACKLIGHT_ON (1 << 4)
6971#define COLOR_MODE_OFF (1 << 3)
6972#define COLOR_MODE_ON (1 << 2)
6973#define TURN_ON (1 << 1)
6974#define SHUTDOWN (1 << 0)
6975
4ad83e94 6976#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
6977#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
6978#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
6979 _MIPIC_DPI_DATA)
3230bf14
JN
6980#define COMMAND_BYTE_SHIFT 0
6981#define COMMAND_BYTE_MASK (0x3f << 0)
6982
4ad83e94 6983#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
6984#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
6985#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
6986 _MIPIC_INIT_COUNT)
3230bf14
JN
6987#define MASTER_INIT_TIMER_SHIFT 0
6988#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6989
4ad83e94 6990#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
6991#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
6992#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
6993 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
6994#define MAX_RETURN_PKT_SIZE_SHIFT 0
6995#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6996
4ad83e94 6997#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
6998#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
6999#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7000 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7001#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7002#define DISABLE_VIDEO_BTA (1 << 3)
7003#define IP_TG_CONFIG (1 << 2)
7004#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7005#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7006#define VIDEO_MODE_BURST (3 << 0)
7007
4ad83e94 7008#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7009#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7010#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7011 _MIPIC_EOT_DISABLE)
3230bf14
JN
7012#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7013#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7014#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7015#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7016#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7017#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7018#define CLOCKSTOP (1 << 1)
7019#define EOT_DISABLE (1 << 0)
7020
4ad83e94 7021#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7022#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7023#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7024 _MIPIC_LP_BYTECLK)
3230bf14
JN
7025#define LP_BYTECLK_SHIFT 0
7026#define LP_BYTECLK_MASK (0xffff << 0)
7027
7028/* bits 31:0 */
4ad83e94 7029#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7030#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7031#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7032 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7033
7034/* bits 31:0 */
4ad83e94 7035#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7036#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7037#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7038 _MIPIC_HS_GEN_DATA)
3230bf14 7039
4ad83e94 7040#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7041#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7042#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7043 _MIPIC_LP_GEN_CTRL)
4ad83e94 7044#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7045#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7046#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7047 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7048#define LONG_PACKET_WORD_COUNT_SHIFT 8
7049#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7050#define SHORT_PACKET_PARAM_SHIFT 8
7051#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7052#define VIRTUAL_CHANNEL_SHIFT 6
7053#define VIRTUAL_CHANNEL_MASK (3 << 6)
7054#define DATA_TYPE_SHIFT 0
7055#define DATA_TYPE_MASK (3f << 0)
7056/* data type values, see include/video/mipi_display.h */
7057
4ad83e94 7058#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7059#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7060#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7061 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7062#define DPI_FIFO_EMPTY (1 << 28)
7063#define DBI_FIFO_EMPTY (1 << 27)
7064#define LP_CTRL_FIFO_EMPTY (1 << 26)
7065#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7066#define LP_CTRL_FIFO_FULL (1 << 24)
7067#define HS_CTRL_FIFO_EMPTY (1 << 18)
7068#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7069#define HS_CTRL_FIFO_FULL (1 << 16)
7070#define LP_DATA_FIFO_EMPTY (1 << 10)
7071#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7072#define LP_DATA_FIFO_FULL (1 << 8)
7073#define HS_DATA_FIFO_EMPTY (1 << 2)
7074#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7075#define HS_DATA_FIFO_FULL (1 << 0)
7076
4ad83e94 7077#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7078#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7079#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7080 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7081#define DBI_HS_LP_MODE_MASK (1 << 0)
7082#define DBI_LP_MODE (1 << 0)
7083#define DBI_HS_MODE (0 << 0)
7084
4ad83e94 7085#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7086#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7087#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7088 _MIPIC_DPHY_PARAM)
3230bf14
JN
7089#define EXIT_ZERO_COUNT_SHIFT 24
7090#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7091#define TRAIL_COUNT_SHIFT 16
7092#define TRAIL_COUNT_MASK (0x1f << 16)
7093#define CLK_ZERO_COUNT_SHIFT 8
7094#define CLK_ZERO_COUNT_MASK (0xff << 8)
7095#define PREPARE_COUNT_SHIFT 0
7096#define PREPARE_COUNT_MASK (0x3f << 0)
7097
7098/* bits 31:0 */
4ad83e94 7099#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7100#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7101#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7102 _MIPIC_DBI_BW_CTRL)
3230bf14 7103
4ad83e94
SS
7104#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7105 + 0xb088)
e7d7cad0 7106#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7107 + 0xb888)
e7d7cad0
JN
7108#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7109 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7110#define LP_HS_SSW_CNT_SHIFT 16
7111#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7112#define HS_LP_PWR_SW_CNT_SHIFT 0
7113#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7114
4ad83e94 7115#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7116#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7117#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7118 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7119#define STOP_STATE_STALL_COUNTER_SHIFT 0
7120#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7121
4ad83e94 7122#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7123#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7124#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7125 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7126#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7127#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7128#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7129 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7130#define RX_CONTENTION_DETECTED (1 << 0)
7131
7132/* XXX: only pipe A ?!? */
4ad83e94 7133#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7134#define DBI_TYPEC_ENABLE (1 << 31)
7135#define DBI_TYPEC_WIP (1 << 30)
7136#define DBI_TYPEC_OPTION_SHIFT 28
7137#define DBI_TYPEC_OPTION_MASK (3 << 28)
7138#define DBI_TYPEC_FREQ_SHIFT 24
7139#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7140#define DBI_TYPEC_OVERRIDE (1 << 8)
7141#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7142#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7143
7144
7145/* MIPI adapter registers */
7146
4ad83e94 7147#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7148#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7149#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7150 _MIPIC_CTRL)
3230bf14
JN
7151#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7152#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7153#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7154#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7155#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7156#define READ_REQUEST_PRIORITY_SHIFT 3
7157#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7158#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7159#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7160#define RGB_FLIP_TO_BGR (1 << 2)
7161
4ad83e94 7162#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7163#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7164#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7165 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7166#define DATA_MEM_ADDRESS_SHIFT 5
7167#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7168#define DATA_VALID (1 << 0)
7169
4ad83e94 7170#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7171#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7172#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7173 _MIPIC_DATA_LENGTH)
3230bf14
JN
7174#define DATA_LENGTH_SHIFT 0
7175#define DATA_LENGTH_MASK (0xfffff << 0)
7176
4ad83e94 7177#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
7178#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7179#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7180 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
7181#define COMMAND_MEM_ADDRESS_SHIFT 5
7182#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7183#define AUTO_PWG_ENABLE (1 << 2)
7184#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7185#define COMMAND_VALID (1 << 0)
7186
4ad83e94 7187#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
7188#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7189#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7190 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
7191#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7192#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7193
4ad83e94 7194#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
7195#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7196#define MIPI_READ_DATA_RETURN(port, n) \
7197 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 7198 + 4 * (n)) /* n: 0...7 */
3230bf14 7199
4ad83e94 7200#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
7201#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7202#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7203 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
7204#define READ_DATA_VALID(n) (1 << (n))
7205
a57c774a 7206/* For UMS only (deprecated): */
5c969aa7
DL
7207#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7208#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7209
585fb111 7210#endif /* _I915_REG_H_ */
This page took 1.117173 seconds and 5 git commands to generate.