drm/i915: Wrap ASSIGN_CTX_{PDP,PM4L} in do {} while(0)
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
1b1d2716
VS
53#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
58#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
f97108d1 64#define GCFGC2 0xda
585fb111
JB
65#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
69#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 75#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
76#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 95#define GCDGMBUS 0xcc
7f1bdbcb
DV
96#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
eeccdcac
KG
98
99/* Graphics reset regs */
59ea9054 100#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
8a5c2ae7 104#define GRDOM_MASK (3<<2)
73bbf6bd 105#define GRDOM_RESET_STATUS (1<<1)
5ccce180 106#define GRDOM_RESET_ENABLE (1<<0)
585fb111 107
c039b7f2 108#define ILK_GDSR (MCHBAR_MIRROR_BASE + 0x2ca4)
b3a3f03d
VS
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
07b7ddd9
JB
115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
9e72b46c
ID
123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
5eb719cd
DV
126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
cff458c2
EA
133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
5eb719cd
DV
139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
94e409c1
BW
144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
0cea6502
JM
147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
5eb719cd 160#define GAM_ECOCHK 0x4090
81e231af 161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 162#define ECOCHK_SNB_BIT (1<<10)
6381b550 163#define ECOCHK_DIS_TLB (1<<8)
e3dff585 164#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
165#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
166#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
167#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
168#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
169#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
170#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
171#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 172
48ecfa10 173#define GAC_ECO_BITS 0x14090
3b9d7888 174#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
175#define ECOBITS_PPGTT_CACHE64B (3<<8)
176#define ECOBITS_PPGTT_CACHE4B (0<<8)
177
be901a5a
DV
178#define GAB_CTL 0x24000
179#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
180
3774eb50
PZ
181#define GEN6_STOLEN_RESERVED 0x1082C0
182#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
183#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
184#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
185#define GEN6_STOLEN_RESERVED_1M (0 << 4)
186#define GEN6_STOLEN_RESERVED_512K (1 << 4)
187#define GEN6_STOLEN_RESERVED_256K (2 << 4)
188#define GEN6_STOLEN_RESERVED_128K (3 << 4)
189#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
190#define GEN7_STOLEN_RESERVED_1M (0 << 5)
191#define GEN7_STOLEN_RESERVED_256K (1 << 5)
192#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
193#define GEN8_STOLEN_RESERVED_1M (0 << 7)
194#define GEN8_STOLEN_RESERVED_2M (1 << 7)
195#define GEN8_STOLEN_RESERVED_4M (2 << 7)
196#define GEN8_STOLEN_RESERVED_8M (3 << 7)
40bae736 197
585fb111
JB
198/* VGA stuff */
199
200#define VGA_ST01_MDA 0x3ba
201#define VGA_ST01_CGA 0x3da
202
203#define VGA_MSR_WRITE 0x3c2
204#define VGA_MSR_READ 0x3cc
205#define VGA_MSR_MEM_EN (1<<1)
206#define VGA_MSR_CGA_MODE (1<<0)
207
5434fd92 208#define VGA_SR_INDEX 0x3c4
f930ddd0 209#define SR01 1
5434fd92 210#define VGA_SR_DATA 0x3c5
585fb111
JB
211
212#define VGA_AR_INDEX 0x3c0
213#define VGA_AR_VID_EN (1<<5)
214#define VGA_AR_DATA_WRITE 0x3c0
215#define VGA_AR_DATA_READ 0x3c1
216
217#define VGA_GR_INDEX 0x3ce
218#define VGA_GR_DATA 0x3cf
219/* GR05 */
220#define VGA_GR_MEM_READ_MODE_SHIFT 3
221#define VGA_GR_MEM_READ_MODE_PLANE 1
222/* GR06 */
223#define VGA_GR_MEM_MODE_MASK 0xc
224#define VGA_GR_MEM_MODE_SHIFT 2
225#define VGA_GR_MEM_A0000_AFFFF 0
226#define VGA_GR_MEM_A0000_BFFFF 1
227#define VGA_GR_MEM_B0000_B7FFF 2
228#define VGA_GR_MEM_B0000_BFFFF 3
229
230#define VGA_DACMASK 0x3c6
231#define VGA_DACRX 0x3c7
232#define VGA_DACWX 0x3c8
233#define VGA_DACDATA 0x3c9
234
235#define VGA_CR_INDEX_MDA 0x3b4
236#define VGA_CR_DATA_MDA 0x3b5
237#define VGA_CR_INDEX_CGA 0x3d4
238#define VGA_CR_DATA_CGA 0x3d5
239
351e3db2
BV
240/*
241 * Instruction field definitions used by the command parser
242 */
243#define INSTR_CLIENT_SHIFT 29
244#define INSTR_CLIENT_MASK 0xE0000000
245#define INSTR_MI_CLIENT 0x0
246#define INSTR_BC_CLIENT 0x2
247#define INSTR_RC_CLIENT 0x3
248#define INSTR_SUBCLIENT_SHIFT 27
249#define INSTR_SUBCLIENT_MASK 0x18000000
250#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
251#define INSTR_26_TO_24_MASK 0x7000000
252#define INSTR_26_TO_24_SHIFT 24
351e3db2 253
585fb111
JB
254/*
255 * Memory interface instructions used by the kernel
256 */
257#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
258/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
259#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
260
261#define MI_NOOP MI_INSTR(0, 0)
262#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
263#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 264#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
265#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
266#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
267#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
268#define MI_FLUSH MI_INSTR(0x04, 0)
269#define MI_READ_FLUSH (1 << 0)
270#define MI_EXE_FLUSH (1 << 1)
271#define MI_NO_WRITE_FLUSH (1 << 2)
272#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
273#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 274#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
275#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
276#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
277#define MI_ARB_ENABLE (1<<0)
278#define MI_ARB_DISABLE (0<<0)
585fb111 279#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
280#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
281#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 282#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 283#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
284#define MI_OVERLAY_CONTINUE (0x0<<21)
285#define MI_OVERLAY_ON (0x1<<21)
286#define MI_OVERLAY_OFF (0x2<<21)
585fb111 287#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 288#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 289#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 290#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
291/* IVB has funny definitions for which plane to flip. */
292#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
293#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
294#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
295#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
296#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
297#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
298/* SKL ones */
299#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
300#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
301#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
302#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
303#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
304#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
305#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
306#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
307#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 308#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
309#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
310#define MI_SEMAPHORE_UPDATE (1<<21)
311#define MI_SEMAPHORE_COMPARE (1<<20)
312#define MI_SEMAPHORE_REGISTER (1<<18)
313#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
314#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
315#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
316#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
317#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
318#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
319#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
320#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
321#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
322#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
323#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
324#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
325#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
326#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
327#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
328#define MI_MM_SPACE_GTT (1<<8)
329#define MI_MM_SPACE_PHYSICAL (0<<8)
330#define MI_SAVE_EXT_STATE_EN (1<<3)
331#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 332#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 333#define MI_RESTORE_INHIBIT (1<<0)
4c436d55
AJ
334#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
335#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
3e78998a
BW
336#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
337#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
338#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
339#define MI_SEMAPHORE_POLL (1<<15)
340#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 341#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
342#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
343#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
344#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
345#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
346#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
347/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
348 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
349 * simply ignores the register load under certain conditions.
350 * - One can actually load arbitrary many arbitrary registers: Simply issue x
351 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
352 */
7ec55f46 353#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 354#define MI_LRI_FORCE_POSTED (1<<12)
f1afe24f
AS
355#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
356#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
0e79284d 357#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 358#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
359#define MI_FLUSH_DW_STORE_INDEX (1<<21)
360#define MI_INVALIDATE_TLB (1<<18)
361#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 362#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 363#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
364#define MI_INVALIDATE_BSD (1<<7)
365#define MI_FLUSH_DW_USE_GTT (1<<2)
366#define MI_FLUSH_DW_USE_PPGTT (0<<2)
f1afe24f
AS
367#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
368#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
585fb111 369#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
370#define MI_BATCH_NON_SECURE (1)
371/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 372#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 373#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 374#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 375#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 376#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 377#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
919032ec 378#define MI_BATCH_RESOURCE_STREAMER (1<<10)
0e79284d 379
f1f55cc0 380#define MI_PREDICATE_SRC0 (0x2400)
e597ef40 381#define MI_PREDICATE_SRC0_UDW (0x2400 + 4)
f1f55cc0 382#define MI_PREDICATE_SRC1 (0x2408)
e597ef40 383#define MI_PREDICATE_SRC1_UDW (0x2408 + 4)
9435373e
RV
384
385#define MI_PREDICATE_RESULT_2 (0x2214)
386#define LOWER_SLICE_ENABLED (1<<0)
387#define LOWER_SLICE_DISABLED (0<<0)
388
585fb111
JB
389/*
390 * 3D instructions used by the kernel
391 */
392#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
393
394#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
395#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
396#define SC_UPDATE_SCISSOR (0x1<<1)
397#define SC_ENABLE_MASK (0x1<<0)
398#define SC_ENABLE (0x1<<0)
399#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
400#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
401#define SCI_YMIN_MASK (0xffff<<16)
402#define SCI_XMIN_MASK (0xffff<<0)
403#define SCI_YMAX_MASK (0xffff<<16)
404#define SCI_XMAX_MASK (0xffff<<0)
405#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
406#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
407#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
408#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
409#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
410#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
411#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
412#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
413#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
414
415#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
416#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
417#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
418#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
419#define BLT_WRITE_A (2<<20)
420#define BLT_WRITE_RGB (1<<20)
421#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
422#define BLT_DEPTH_8 (0<<24)
423#define BLT_DEPTH_16_565 (1<<24)
424#define BLT_DEPTH_16_1555 (2<<24)
425#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
426#define BLT_ROP_SRC_COPY (0xcc<<16)
427#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
428#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
429#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
430#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
431#define ASYNC_FLIP (1<<22)
432#define DISPLAY_PLANE_A (0<<20)
433#define DISPLAY_PLANE_B (1<<20)
68d97538 434#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
0160f055 435#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 436#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 437#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 438#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 439#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 440#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 441#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 442#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 443#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
444#define PIPE_CONTROL_DEPTH_STALL (1<<13)
445#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 446#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
447#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
448#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
449#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
450#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 451#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 452#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
453#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
454#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
455#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 456#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 457#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 458#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 459
3a6fa984
BV
460/*
461 * Commands used only by the command parser
462 */
463#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
464#define MI_ARB_CHECK MI_INSTR(0x05, 0)
465#define MI_RS_CONTROL MI_INSTR(0x06, 0)
466#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
467#define MI_PREDICATE MI_INSTR(0x0C, 0)
468#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
469#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 470#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
471#define MI_URB_CLEAR MI_INSTR(0x19, 0)
472#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
473#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
474#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
475#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
476#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
477#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
478#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
479#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
480#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
481
482#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
483#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
484#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
485#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
486#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
487#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
488#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
489 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
490#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
491 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
492#define GFX_OP_3DSTATE_SO_DECL_LIST \
493 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
494
495#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
496 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
497#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
498 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
499#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
500 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
501#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
502 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
503#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
504 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
505
506#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
507
508#define COLOR_BLT ((0x2<<29)|(0x40<<22))
509#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 510
5947de9b
BV
511/*
512 * Registers used only by the command parser
513 */
514#define BCS_SWCTRL 0x22200
515
c61200c2 516#define GPGPU_THREADS_DISPATCHED 0x2290
e597ef40 517#define GPGPU_THREADS_DISPATCHED_UDW (0x2290 + 4)
c61200c2 518#define HS_INVOCATION_COUNT 0x2300
e597ef40 519#define HS_INVOCATION_COUNT_UDW (0x2300 + 4)
c61200c2 520#define DS_INVOCATION_COUNT 0x2308
e597ef40 521#define DS_INVOCATION_COUNT_UDW (0x2308 + 4)
c61200c2 522#define IA_VERTICES_COUNT 0x2310
e597ef40 523#define IA_VERTICES_COUNT_UDW (0x2310 + 4)
c61200c2 524#define IA_PRIMITIVES_COUNT 0x2318
e597ef40 525#define IA_PRIMITIVES_COUNT_UDW (0x2318 + 4)
c61200c2 526#define VS_INVOCATION_COUNT 0x2320
e597ef40 527#define VS_INVOCATION_COUNT_UDW (0x2320 + 4)
c61200c2 528#define GS_INVOCATION_COUNT 0x2328
e597ef40 529#define GS_INVOCATION_COUNT_UDW (0x2328 + 4)
c61200c2 530#define GS_PRIMITIVES_COUNT 0x2330
e597ef40 531#define GS_PRIMITIVES_COUNT_UDW (0x2330 + 4)
c61200c2 532#define CL_INVOCATION_COUNT 0x2338
e597ef40 533#define CL_INVOCATION_COUNT_UDW (0x2338 + 4)
c61200c2 534#define CL_PRIMITIVES_COUNT 0x2340
e597ef40 535#define CL_PRIMITIVES_COUNT_UDW (0x2340 + 4)
c61200c2 536#define PS_INVOCATION_COUNT 0x2348
e597ef40 537#define PS_INVOCATION_COUNT_UDW (0x2348 + 4)
c61200c2 538#define PS_DEPTH_COUNT 0x2350
e597ef40 539#define PS_DEPTH_COUNT_UDW (0x2350 + 4)
5947de9b
BV
540
541/* There are the 4 64-bit counter registers, one for each stream output */
e597ef40
VS
542#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
543#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) (0x5200 + (n) * 8 + 4)
5947de9b 544
e597ef40
VS
545#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
546#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) (0x5240 + (n) * 8 + 4)
113a0476
BV
547
548#define GEN7_3DPRIM_END_OFFSET 0x2420
549#define GEN7_3DPRIM_START_VERTEX 0x2430
550#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
551#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
552#define GEN7_3DPRIM_START_INSTANCE 0x243C
553#define GEN7_3DPRIM_BASE_VERTEX 0x2440
554
7b9748cb
JJ
555#define GEN7_GPGPU_DISPATCHDIMX 0x2500
556#define GEN7_GPGPU_DISPATCHDIMY 0x2504
557#define GEN7_GPGPU_DISPATCHDIMZ 0x2508
558
180b813c
KG
559#define OACONTROL 0x2360
560
220375aa
BV
561#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
562#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
563#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
564 _GEN7_PIPEA_DE_LOAD_SL, \
565 _GEN7_PIPEB_DE_LOAD_SL)
566
dc96e9b8
CW
567/*
568 * Reset registers
569 */
570#define DEBUG_RESET_I830 0x6070
571#define DEBUG_RESET_FULL (1<<7)
572#define DEBUG_RESET_RENDER (1<<8)
573#define DEBUG_RESET_DISPLAY (1<<9)
574
57f350b6 575/*
5a09ae9f
JN
576 * IOSF sideband
577 */
578#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
579#define IOSF_DEVFN_SHIFT 24
580#define IOSF_OPCODE_SHIFT 16
581#define IOSF_PORT_SHIFT 8
582#define IOSF_BYTE_ENABLES_SHIFT 4
583#define IOSF_BAR_SHIFT 1
584#define IOSF_SB_BUSY (1<<0)
f3419158 585#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
586#define IOSF_PORT_PUNIT 0x4
587#define IOSF_PORT_NC 0x11
588#define IOSF_PORT_DPIO 0x12
a09caddd 589#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
590#define IOSF_PORT_GPIO_NC 0x13
591#define IOSF_PORT_CCK 0x14
592#define IOSF_PORT_CCU 0xA9
593#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 594#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
595#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
596#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
597
30a970c6
JB
598/* See configdb bunit SB addr map */
599#define BUNIT_REG_BISOC 0x11
600
30a970c6 601#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
602#define DSPFREQSTAT_SHIFT_CHV 24
603#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
604#define DSPFREQGUAR_SHIFT_CHV 8
605#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
606#define DSPFREQSTAT_SHIFT 30
607#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
608#define DSPFREQGUAR_SHIFT 14
609#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
610#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
611#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
612#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
613#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
614#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
615#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
616#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
617#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
618#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
619#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
620#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
621#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
622#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
623#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
624#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
625
626/* See the PUNIT HAS v0.8 for the below bits */
627enum punit_power_well {
cd02ac52 628 /* These numbers are fixed and must match the position of the pw bits */
a30180a5
ID
629 PUNIT_POWER_WELL_RENDER = 0,
630 PUNIT_POWER_WELL_MEDIA = 1,
631 PUNIT_POWER_WELL_DISP2D = 3,
632 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
633 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
634 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
635 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
636 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
637 PUNIT_POWER_WELL_DPIO_RX0 = 10,
638 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 639 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5 640
cd02ac52 641 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 642 PUNIT_POWER_WELL_ALWAYS_ON,
a30180a5
ID
643};
644
94dd5138 645enum skl_disp_power_wells {
cd02ac52 646 /* These numbers are fixed and must match the position of the pw bits */
94dd5138
S
647 SKL_DISP_PW_MISC_IO,
648 SKL_DISP_PW_DDI_A_E,
649 SKL_DISP_PW_DDI_B,
650 SKL_DISP_PW_DDI_C,
651 SKL_DISP_PW_DDI_D,
652 SKL_DISP_PW_1 = 14,
653 SKL_DISP_PW_2,
56fcfd63 654
cd02ac52 655 /* Not actual bit groups. Used as IDs for lookup_power_well() */
56fcfd63 656 SKL_DISP_PW_ALWAYS_ON,
9f836f90 657 SKL_DISP_PW_DC_OFF,
94dd5138
S
658};
659
660#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
661#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
662
02f4c9e0
CML
663#define PUNIT_REG_PWRGT_CTRL 0x60
664#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
665#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
666#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
667#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
668#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
669#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 670
5a09ae9f
JN
671#define PUNIT_REG_GPU_LFM 0xd3
672#define PUNIT_REG_GPU_FREQ_REQ 0xd4
673#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 674#define GPLLENABLE (1<<4)
e8474409 675#define GENFREQSTATUS (1<<0)
5a09ae9f 676#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 677#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
678
679#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
680#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
681
095acd5f
D
682#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
683#define FB_GFX_FREQ_FUSE_MASK 0xff
684#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
685#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
686#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
687
688#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
689#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
690
fc1ac8de
VS
691#define PUNIT_REG_DDR_SETUP2 0x139
692#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
693#define FORCE_DDR_LOW_FREQ (1 << 1)
694#define FORCE_DDR_HIGH_FREQ (1 << 0)
695
2b6b3a09
D
696#define PUNIT_GPU_STATUS_REG 0xdb
697#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
698#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
699#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
700#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
701
702#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
703#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
704#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
705
5a09ae9f
JN
706#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
707#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
708#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
709#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
710#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
711#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
712#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
713#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
714#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
715#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
716
3ef62342
D
717#define VLV_TURBO_SOC_OVERRIDE 0x04
718#define VLV_OVERRIDE_EN 1
719#define VLV_SOC_TDP_EN (1 << 1)
720#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
721#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
722
31685c25 723#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 724
be4fc046 725/* vlv2 north clock has */
24eb2d59
CML
726#define CCK_FUSE_REG 0x8
727#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 728#define CCK_REG_DSI_PLL_FUSE 0x44
729#define CCK_REG_DSI_PLL_CONTROL 0x48
730#define DSI_PLL_VCO_EN (1 << 31)
731#define DSI_PLL_LDO_GATE (1 << 30)
732#define DSI_PLL_P1_POST_DIV_SHIFT 17
733#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
734#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
735#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
736#define DSI_PLL_MUX_MASK (3 << 9)
737#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
738#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
739#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
740#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
741#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
742#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
743#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
744#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
745#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
746#define DSI_PLL_LOCK (1 << 0)
747#define CCK_REG_DSI_PLL_DIVIDER 0x4c
748#define DSI_PLL_LFSR (1 << 31)
749#define DSI_PLL_FRACTION_EN (1 << 30)
750#define DSI_PLL_FRAC_COUNTER_SHIFT 27
751#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
752#define DSI_PLL_USYNC_CNT_SHIFT 18
753#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
754#define DSI_PLL_N1_DIV_SHIFT 16
755#define DSI_PLL_N1_DIV_MASK (3 << 16)
756#define DSI_PLL_M1_DIV_SHIFT 0
757#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
bfa7df01 758#define CCK_CZ_CLOCK_CONTROL 0x62
30a970c6 759#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
87d5d259
VK
760#define CCK_TRUNK_FORCE_ON (1 << 17)
761#define CCK_TRUNK_FORCE_OFF (1 << 16)
762#define CCK_FREQUENCY_STATUS (0x1f << 8)
763#define CCK_FREQUENCY_STATUS_SHIFT 8
764#define CCK_FREQUENCY_VALUES (0x1f << 0)
be4fc046 765
0e767189
VS
766/**
767 * DOC: DPIO
768 *
eee21566 769 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
770 * ports. DPIO is the name given to such a display PHY. These PHYs
771 * don't follow the standard programming model using direct MMIO
772 * registers, and instead their registers must be accessed trough IOSF
773 * sideband. VLV has one such PHY for driving ports B and C, and CHV
774 * adds another PHY for driving port D. Each PHY responds to specific
775 * IOSF-SB port.
776 *
777 * Each display PHY is made up of one or two channels. Each channel
778 * houses a common lane part which contains the PLL and other common
779 * logic. CH0 common lane also contains the IOSF-SB logic for the
780 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
781 * must be running when any DPIO registers are accessed.
782 *
783 * In addition to having their own registers, the PHYs are also
784 * controlled through some dedicated signals from the display
785 * controller. These include PLL reference clock enable, PLL enable,
786 * and CRI clock selection, for example.
787 *
788 * Eeach channel also has two splines (also called data lanes), and
789 * each spline is made up of one Physical Access Coding Sub-Layer
790 * (PCS) block and two TX lanes. So each channel has two PCS blocks
791 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
792 * data/clock pairs depending on the output type.
793 *
794 * Additionally the PHY also contains an AUX lane with AUX blocks
795 * for each channel. This is used for DP AUX communication, but
796 * this fact isn't really relevant for the driver since AUX is
797 * controlled from the display controller side. No DPIO registers
798 * need to be accessed during AUX communication,
799 *
eee21566 800 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 801 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
802 *
803 * For dual channel PHY (VLV/CHV):
804 *
805 * pipe A == CMN/PLL/REF CH0
54d9d493 806 *
0e767189
VS
807 * pipe B == CMN/PLL/REF CH1
808 *
809 * port B == PCS/TX CH0
810 *
811 * port C == PCS/TX CH1
812 *
813 * This is especially important when we cross the streams
814 * ie. drive port B with pipe B, or port C with pipe A.
815 *
816 * For single channel PHY (CHV):
817 *
818 * pipe C == CMN/PLL/REF CH0
819 *
820 * port D == PCS/TX CH0
821 *
eee21566
ID
822 * On BXT the entire PHY channel corresponds to the port. That means
823 * the PLL is also now associated with the port rather than the pipe,
824 * and so the clock needs to be routed to the appropriate transcoder.
825 * Port A PLL is directly connected to transcoder EDP and port B/C
826 * PLLs can be routed to any transcoder A/B/C.
827 *
828 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
829 * digital port D (CHV) or port A (BXT).
0e767189
VS
830 */
831/*
eee21566 832 * Dual channel PHY (VLV/CHV/BXT)
0e767189
VS
833 * ---------------------------------
834 * | CH0 | CH1 |
835 * | CMN/PLL/REF | CMN/PLL/REF |
836 * |---------------|---------------| Display PHY
837 * | PCS01 | PCS23 | PCS01 | PCS23 |
838 * |-------|-------|-------|-------|
839 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
840 * ---------------------------------
841 * | DDI0 | DDI1 | DP/HDMI ports
842 * ---------------------------------
598fac6b 843 *
eee21566 844 * Single channel PHY (CHV/BXT)
0e767189
VS
845 * -----------------
846 * | CH0 |
847 * | CMN/PLL/REF |
848 * |---------------| Display PHY
849 * | PCS01 | PCS23 |
850 * |-------|-------|
851 * |TX0|TX1|TX2|TX3|
852 * -----------------
853 * | DDI2 | DP/HDMI port
854 * -----------------
57f350b6 855 */
5a09ae9f 856#define DPIO_DEVFN 0
5a09ae9f 857
54d9d493 858#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
859#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
860#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
861#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 862#define DPIO_CMNRST (1<<0)
57f350b6 863
e4607fcf
CML
864#define DPIO_PHY(pipe) ((pipe) >> 1)
865#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
866
598fac6b
DV
867/*
868 * Per pipe/PLL DPIO regs
869 */
ab3c759a 870#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 871#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
872#define DPIO_POST_DIV_DAC 0
873#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
874#define DPIO_POST_DIV_LVDS1 2
875#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
876#define DPIO_K_SHIFT (24) /* 4 bits */
877#define DPIO_P1_SHIFT (21) /* 3 bits */
878#define DPIO_P2_SHIFT (16) /* 5 bits */
879#define DPIO_N_SHIFT (12) /* 4 bits */
880#define DPIO_ENABLE_CALIBRATION (1<<11)
881#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
882#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
883#define _VLV_PLL_DW3_CH1 0x802c
884#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 885
ab3c759a 886#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
887#define DPIO_REFSEL_OVERRIDE 27
888#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
889#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
890#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 891#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
892#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
893#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
894#define _VLV_PLL_DW5_CH1 0x8034
895#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 896
ab3c759a
CML
897#define _VLV_PLL_DW7_CH0 0x801c
898#define _VLV_PLL_DW7_CH1 0x803c
899#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 900
ab3c759a
CML
901#define _VLV_PLL_DW8_CH0 0x8040
902#define _VLV_PLL_DW8_CH1 0x8060
903#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 904
ab3c759a
CML
905#define VLV_PLL_DW9_BCAST 0xc044
906#define _VLV_PLL_DW9_CH0 0x8044
907#define _VLV_PLL_DW9_CH1 0x8064
908#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 909
ab3c759a
CML
910#define _VLV_PLL_DW10_CH0 0x8048
911#define _VLV_PLL_DW10_CH1 0x8068
912#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 913
ab3c759a
CML
914#define _VLV_PLL_DW11_CH0 0x804c
915#define _VLV_PLL_DW11_CH1 0x806c
916#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 917
ab3c759a
CML
918/* Spec for ref block start counts at DW10 */
919#define VLV_REF_DW13 0x80ac
598fac6b 920
ab3c759a 921#define VLV_CMN_DW0 0x8100
dc96e9b8 922
598fac6b
DV
923/*
924 * Per DDI channel DPIO regs
925 */
926
ab3c759a
CML
927#define _VLV_PCS_DW0_CH0 0x8200
928#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
929#define DPIO_PCS_TX_LANE2_RESET (1<<16)
930#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
931#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
932#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 933#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 934
97fd4d5c
VS
935#define _VLV_PCS01_DW0_CH0 0x200
936#define _VLV_PCS23_DW0_CH0 0x400
937#define _VLV_PCS01_DW0_CH1 0x2600
938#define _VLV_PCS23_DW0_CH1 0x2800
939#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
940#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
941
ab3c759a
CML
942#define _VLV_PCS_DW1_CH0 0x8204
943#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 944#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
945#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
946#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
947#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
948#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
949#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
950
97fd4d5c
VS
951#define _VLV_PCS01_DW1_CH0 0x204
952#define _VLV_PCS23_DW1_CH0 0x404
953#define _VLV_PCS01_DW1_CH1 0x2604
954#define _VLV_PCS23_DW1_CH1 0x2804
955#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
956#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
957
ab3c759a
CML
958#define _VLV_PCS_DW8_CH0 0x8220
959#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
960#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
961#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
962#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
963
964#define _VLV_PCS01_DW8_CH0 0x0220
965#define _VLV_PCS23_DW8_CH0 0x0420
966#define _VLV_PCS01_DW8_CH1 0x2620
967#define _VLV_PCS23_DW8_CH1 0x2820
968#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
969#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
970
971#define _VLV_PCS_DW9_CH0 0x8224
972#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
973#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
974#define DPIO_PCS_TX2MARGIN_000 (0<<13)
975#define DPIO_PCS_TX2MARGIN_101 (1<<13)
976#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
977#define DPIO_PCS_TX1MARGIN_000 (0<<10)
978#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
979#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
980
a02ef3c7
VS
981#define _VLV_PCS01_DW9_CH0 0x224
982#define _VLV_PCS23_DW9_CH0 0x424
983#define _VLV_PCS01_DW9_CH1 0x2624
984#define _VLV_PCS23_DW9_CH1 0x2824
985#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
986#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
987
9d556c99
CML
988#define _CHV_PCS_DW10_CH0 0x8228
989#define _CHV_PCS_DW10_CH1 0x8428
990#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
991#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
992#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
993#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
994#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
995#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
996#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
997#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
998#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
999
1966e59e
VS
1000#define _VLV_PCS01_DW10_CH0 0x0228
1001#define _VLV_PCS23_DW10_CH0 0x0428
1002#define _VLV_PCS01_DW10_CH1 0x2628
1003#define _VLV_PCS23_DW10_CH1 0x2828
1004#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1005#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1006
ab3c759a
CML
1007#define _VLV_PCS_DW11_CH0 0x822c
1008#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 1009#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
1010#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1011#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1012#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
1013#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
1014
570e2a74
VS
1015#define _VLV_PCS01_DW11_CH0 0x022c
1016#define _VLV_PCS23_DW11_CH0 0x042c
1017#define _VLV_PCS01_DW11_CH1 0x262c
1018#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
1019#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1020#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 1021
2e523e98
VS
1022#define _VLV_PCS01_DW12_CH0 0x0230
1023#define _VLV_PCS23_DW12_CH0 0x0430
1024#define _VLV_PCS01_DW12_CH1 0x2630
1025#define _VLV_PCS23_DW12_CH1 0x2830
1026#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1027#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1028
ab3c759a
CML
1029#define _VLV_PCS_DW12_CH0 0x8230
1030#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
1031#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1032#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1033#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1034#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1035#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
1036#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
1037
1038#define _VLV_PCS_DW14_CH0 0x8238
1039#define _VLV_PCS_DW14_CH1 0x8438
1040#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
1041
1042#define _VLV_PCS_DW23_CH0 0x825c
1043#define _VLV_PCS_DW23_CH1 0x845c
1044#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1045
1046#define _VLV_TX_DW2_CH0 0x8288
1047#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1048#define DPIO_SWING_MARGIN000_SHIFT 16
1049#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1050#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1051#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1052
1053#define _VLV_TX_DW3_CH0 0x828c
1054#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1055/* The following bit for CHV phy */
1056#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1057#define DPIO_SWING_MARGIN101_SHIFT 16
1058#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1059#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1060
1061#define _VLV_TX_DW4_CH0 0x8290
1062#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1063#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1064#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1065#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1066#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1067#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1068
1069#define _VLV_TX3_DW4_CH0 0x690
1070#define _VLV_TX3_DW4_CH1 0x2a90
1071#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1072
1073#define _VLV_TX_DW5_CH0 0x8294
1074#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1075#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1076#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1077
1078#define _VLV_TX_DW11_CH0 0x82ac
1079#define _VLV_TX_DW11_CH1 0x84ac
1080#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1081
1082#define _VLV_TX_DW14_CH0 0x82b8
1083#define _VLV_TX_DW14_CH1 0x84b8
1084#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1085
9d556c99
CML
1086/* CHV dpPhy registers */
1087#define _CHV_PLL_DW0_CH0 0x8000
1088#define _CHV_PLL_DW0_CH1 0x8180
1089#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1090
1091#define _CHV_PLL_DW1_CH0 0x8004
1092#define _CHV_PLL_DW1_CH1 0x8184
1093#define DPIO_CHV_N_DIV_SHIFT 8
1094#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1095#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1096
1097#define _CHV_PLL_DW2_CH0 0x8008
1098#define _CHV_PLL_DW2_CH1 0x8188
1099#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1100
1101#define _CHV_PLL_DW3_CH0 0x800c
1102#define _CHV_PLL_DW3_CH1 0x818c
1103#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1104#define DPIO_CHV_FIRST_MOD (0 << 8)
1105#define DPIO_CHV_SECOND_MOD (1 << 8)
1106#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1107#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1108#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1109
1110#define _CHV_PLL_DW6_CH0 0x8018
1111#define _CHV_PLL_DW6_CH1 0x8198
1112#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1113#define DPIO_CHV_INT_COEFF_SHIFT 8
1114#define DPIO_CHV_PROP_COEFF_SHIFT 0
1115#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1116
d3eee4ba
VP
1117#define _CHV_PLL_DW8_CH0 0x8020
1118#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1119#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1120#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1121#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1122
1123#define _CHV_PLL_DW9_CH0 0x8024
1124#define _CHV_PLL_DW9_CH1 0x81A4
1125#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1126#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1127#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1128#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1129
6669e39f
VS
1130#define _CHV_CMN_DW0_CH0 0x8100
1131#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1132#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1133#define DPIO_ALLDL_POWERDOWN (1 << 1)
1134#define DPIO_ANYDL_POWERDOWN (1 << 0)
1135
b9e5ac3c
VS
1136#define _CHV_CMN_DW5_CH0 0x8114
1137#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1138#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1139#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1140#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1141#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1142#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1143#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1144#define CHV_BUFLEFTENA1_MASK (3 << 22)
1145
9d556c99
CML
1146#define _CHV_CMN_DW13_CH0 0x8134
1147#define _CHV_CMN_DW0_CH1 0x8080
1148#define DPIO_CHV_S1_DIV_SHIFT 21
1149#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1150#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1151#define DPIO_CHV_K_DIV_SHIFT 4
1152#define DPIO_PLL_FREQLOCK (1 << 1)
1153#define DPIO_PLL_LOCK (1 << 0)
1154#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1155
1156#define _CHV_CMN_DW14_CH0 0x8138
1157#define _CHV_CMN_DW1_CH1 0x8084
1158#define DPIO_AFC_RECAL (1 << 14)
1159#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1160#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1161#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1162#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1163#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1164#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1165#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1166#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1167#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1168#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1169
9197c88b
VS
1170#define _CHV_CMN_DW19_CH0 0x814c
1171#define _CHV_CMN_DW6_CH1 0x8098
6669e39f
VS
1172#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1173#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
e0fce78f 1174#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
9197c88b 1175#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
e0fce78f 1176
9197c88b
VS
1177#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1178
e0fce78f
VS
1179#define CHV_CMN_DW28 0x8170
1180#define DPIO_CL1POWERDOWNEN (1 << 23)
1181#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
ee279218
VS
1182#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1183#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1184#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1185#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
e0fce78f 1186
9d556c99 1187#define CHV_CMN_DW30 0x8178
3e288786 1188#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
9d556c99
CML
1189#define DPIO_LRC_BYPASS (1 << 3)
1190
1191#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1192 (lane) * 0x200 + (offset))
1193
f72df8db
VS
1194#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1195#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1196#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1197#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1198#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1199#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1200#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1201#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1202#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1203#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1204#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1205#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1206#define DPIO_FRC_LATENCY_SHFIT 8
1207#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1208#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1209
1210/* BXT PHY registers */
1211#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1212
1213#define BXT_P_CR_GT_DISP_PWRON 0x138090
1214#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1215
1216#define _PHY_CTL_FAMILY_EDP 0x64C80
1217#define _PHY_CTL_FAMILY_DDI 0x64C90
1218#define COMMON_RESET_DIS (1 << 31)
1219#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1220 _PHY_CTL_FAMILY_EDP)
1221
dfb82408
S
1222/* BXT PHY PLL registers */
1223#define _PORT_PLL_A 0x46074
1224#define _PORT_PLL_B 0x46078
1225#define _PORT_PLL_C 0x4607c
1226#define PORT_PLL_ENABLE (1 << 31)
1227#define PORT_PLL_LOCK (1 << 30)
1228#define PORT_PLL_REF_SEL (1 << 27)
1229#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1230
1231#define _PORT_PLL_EBB_0_A 0x162034
1232#define _PORT_PLL_EBB_0_B 0x6C034
1233#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1234#define PORT_PLL_P1_SHIFT 13
1235#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1236#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1237#define PORT_PLL_P2_SHIFT 8
1238#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1239#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
dfb82408
S
1240#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1241 _PORT_PLL_EBB_0_B, \
1242 _PORT_PLL_EBB_0_C)
1243
1244#define _PORT_PLL_EBB_4_A 0x162038
1245#define _PORT_PLL_EBB_4_B 0x6C038
1246#define _PORT_PLL_EBB_4_C 0x6C344
1247#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1248#define PORT_PLL_RECALIBRATE (1 << 14)
1249#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1250 _PORT_PLL_EBB_4_B, \
1251 _PORT_PLL_EBB_4_C)
1252
1253#define _PORT_PLL_0_A 0x162100
1254#define _PORT_PLL_0_B 0x6C100
1255#define _PORT_PLL_0_C 0x6C380
1256/* PORT_PLL_0_A */
1257#define PORT_PLL_M2_MASK 0xFF
1258/* PORT_PLL_1_A */
aa610dcb
ID
1259#define PORT_PLL_N_SHIFT 8
1260#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1261#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1262/* PORT_PLL_2_A */
1263#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1264/* PORT_PLL_3_A */
1265#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1266/* PORT_PLL_6_A */
1267#define PORT_PLL_PROP_COEFF_MASK 0xF
1268#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1269#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1270#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1271#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1272/* PORT_PLL_8_A */
1273#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1274/* PORT_PLL_9_A */
05712c15
ID
1275#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1276#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1277/* PORT_PLL_10_A */
1278#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1279#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3 1280#define PORT_PLL_DCO_AMP_MASK 0x3c00
68d97538 1281#define PORT_PLL_DCO_AMP(x) ((x)<<10)
dfb82408
S
1282#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1283 _PORT_PLL_0_B, \
1284 _PORT_PLL_0_C)
1285#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1286
5c6706e5
VK
1287/* BXT PHY common lane registers */
1288#define _PORT_CL1CM_DW0_A 0x162000
1289#define _PORT_CL1CM_DW0_BC 0x6C000
1290#define PHY_POWER_GOOD (1 << 16)
1291#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1292 _PORT_CL1CM_DW0_A)
1293
1294#define _PORT_CL1CM_DW9_A 0x162024
1295#define _PORT_CL1CM_DW9_BC 0x6C024
1296#define IREF0RC_OFFSET_SHIFT 8
1297#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1298#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1299 _PORT_CL1CM_DW9_A)
1300
1301#define _PORT_CL1CM_DW10_A 0x162028
1302#define _PORT_CL1CM_DW10_BC 0x6C028
1303#define IREF1RC_OFFSET_SHIFT 8
1304#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1305#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1306 _PORT_CL1CM_DW10_A)
1307
1308#define _PORT_CL1CM_DW28_A 0x162070
1309#define _PORT_CL1CM_DW28_BC 0x6C070
1310#define OCL1_POWER_DOWN_EN (1 << 23)
1311#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1312#define SUS_CLK_CONFIG 0x3
1313#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1314 _PORT_CL1CM_DW28_A)
1315
1316#define _PORT_CL1CM_DW30_A 0x162078
1317#define _PORT_CL1CM_DW30_BC 0x6C078
1318#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1319#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1320 _PORT_CL1CM_DW30_A)
1321
1322/* Defined for PHY0 only */
1323#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1324#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1325
1326/* BXT PHY Ref registers */
1327#define _PORT_REF_DW3_A 0x16218C
1328#define _PORT_REF_DW3_BC 0x6C18C
1329#define GRC_DONE (1 << 22)
1330#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1331 _PORT_REF_DW3_A)
1332
1333#define _PORT_REF_DW6_A 0x162198
1334#define _PORT_REF_DW6_BC 0x6C198
1335/*
1336 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1337 * after testing.
1338 */
1339#define GRC_CODE_SHIFT 23
1340#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1341#define GRC_CODE_FAST_SHIFT 16
1342#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1343#define GRC_CODE_SLOW_SHIFT 8
1344#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1345#define GRC_CODE_NOM_MASK 0xFF
1346#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1347 _PORT_REF_DW6_A)
1348
1349#define _PORT_REF_DW8_A 0x1621A0
1350#define _PORT_REF_DW8_BC 0x6C1A0
1351#define GRC_DIS (1 << 15)
1352#define GRC_RDY_OVRD (1 << 1)
1353#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1354 _PORT_REF_DW8_A)
1355
dfb82408 1356/* BXT PHY PCS registers */
96fb9f9b
VK
1357#define _PORT_PCS_DW10_LN01_A 0x162428
1358#define _PORT_PCS_DW10_LN01_B 0x6C428
1359#define _PORT_PCS_DW10_LN01_C 0x6C828
1360#define _PORT_PCS_DW10_GRP_A 0x162C28
1361#define _PORT_PCS_DW10_GRP_B 0x6CC28
1362#define _PORT_PCS_DW10_GRP_C 0x6CE28
1363#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1364 _PORT_PCS_DW10_LN01_B, \
1365 _PORT_PCS_DW10_LN01_C)
1366#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1367 _PORT_PCS_DW10_GRP_B, \
1368 _PORT_PCS_DW10_GRP_C)
1369#define TX2_SWING_CALC_INIT (1 << 31)
1370#define TX1_SWING_CALC_INIT (1 << 30)
1371
dfb82408
S
1372#define _PORT_PCS_DW12_LN01_A 0x162430
1373#define _PORT_PCS_DW12_LN01_B 0x6C430
1374#define _PORT_PCS_DW12_LN01_C 0x6C830
1375#define _PORT_PCS_DW12_LN23_A 0x162630
1376#define _PORT_PCS_DW12_LN23_B 0x6C630
1377#define _PORT_PCS_DW12_LN23_C 0x6CA30
1378#define _PORT_PCS_DW12_GRP_A 0x162c30
1379#define _PORT_PCS_DW12_GRP_B 0x6CC30
1380#define _PORT_PCS_DW12_GRP_C 0x6CE30
1381#define LANESTAGGER_STRAP_OVRD (1 << 6)
1382#define LANE_STAGGER_MASK 0x1F
1383#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1384 _PORT_PCS_DW12_LN01_B, \
1385 _PORT_PCS_DW12_LN01_C)
1386#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1387 _PORT_PCS_DW12_LN23_B, \
1388 _PORT_PCS_DW12_LN23_C)
1389#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1390 _PORT_PCS_DW12_GRP_B, \
1391 _PORT_PCS_DW12_GRP_C)
1392
5c6706e5
VK
1393/* BXT PHY TX registers */
1394#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1395 ((lane) & 1) * 0x80)
1396
96fb9f9b
VK
1397#define _PORT_TX_DW2_LN0_A 0x162508
1398#define _PORT_TX_DW2_LN0_B 0x6C508
1399#define _PORT_TX_DW2_LN0_C 0x6C908
1400#define _PORT_TX_DW2_GRP_A 0x162D08
1401#define _PORT_TX_DW2_GRP_B 0x6CD08
1402#define _PORT_TX_DW2_GRP_C 0x6CF08
1403#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1404 _PORT_TX_DW2_GRP_B, \
1405 _PORT_TX_DW2_GRP_C)
1406#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1407 _PORT_TX_DW2_LN0_B, \
1408 _PORT_TX_DW2_LN0_C)
1409#define MARGIN_000_SHIFT 16
1410#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1411#define UNIQ_TRANS_SCALE_SHIFT 8
1412#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1413
1414#define _PORT_TX_DW3_LN0_A 0x16250C
1415#define _PORT_TX_DW3_LN0_B 0x6C50C
1416#define _PORT_TX_DW3_LN0_C 0x6C90C
1417#define _PORT_TX_DW3_GRP_A 0x162D0C
1418#define _PORT_TX_DW3_GRP_B 0x6CD0C
1419#define _PORT_TX_DW3_GRP_C 0x6CF0C
1420#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1421 _PORT_TX_DW3_GRP_B, \
1422 _PORT_TX_DW3_GRP_C)
1423#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1424 _PORT_TX_DW3_LN0_B, \
1425 _PORT_TX_DW3_LN0_C)
9c58a049
SJ
1426#define SCALE_DCOMP_METHOD (1 << 26)
1427#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
96fb9f9b
VK
1428
1429#define _PORT_TX_DW4_LN0_A 0x162510
1430#define _PORT_TX_DW4_LN0_B 0x6C510
1431#define _PORT_TX_DW4_LN0_C 0x6C910
1432#define _PORT_TX_DW4_GRP_A 0x162D10
1433#define _PORT_TX_DW4_GRP_B 0x6CD10
1434#define _PORT_TX_DW4_GRP_C 0x6CF10
1435#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1436 _PORT_TX_DW4_LN0_B, \
1437 _PORT_TX_DW4_LN0_C)
1438#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1439 _PORT_TX_DW4_GRP_B, \
1440 _PORT_TX_DW4_GRP_C)
1441#define DEEMPH_SHIFT 24
1442#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1443
5c6706e5
VK
1444#define _PORT_TX_DW14_LN0_A 0x162538
1445#define _PORT_TX_DW14_LN0_B 0x6C538
1446#define _PORT_TX_DW14_LN0_C 0x6C938
1447#define LATENCY_OPTIM_SHIFT 30
1448#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1449#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1450 _PORT_TX_DW14_LN0_B, \
1451 _PORT_TX_DW14_LN0_C) + \
1452 _BXT_LANE_OFFSET(lane))
1453
f8896f5d
DW
1454/* UAIMI scratch pad register 1 */
1455#define UAIMI_SPR1 0x4F074
1456/* SKL VccIO mask */
1457#define SKL_VCCIO_MASK 0x1
1458/* SKL balance leg register */
1459#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1460/* I_boost values */
1461#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1462#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1463/* Balance leg disable bits */
1464#define BALANCE_LEG_DISABLE_SHIFT 23
1465
585fb111 1466/*
de151cf6 1467 * Fence registers
eecf613a
VS
1468 * [0-7] @ 0x2000 gen2,gen3
1469 * [8-15] @ 0x3000 945,g33,pnv
1470 *
1471 * [0-15] @ 0x3000 gen4,gen5
1472 *
1473 * [0-15] @ 0x100000 gen6,vlv,chv
1474 * [0-31] @ 0x100000 gen7+
585fb111 1475 */
eecf613a 1476#define FENCE_REG(i) (0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
de151cf6
JB
1477#define I830_FENCE_START_MASK 0x07f80000
1478#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1479#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1480#define I830_FENCE_PITCH_SHIFT 4
1481#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1482#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1483#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1484#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1485
1486#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1487#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1488
eecf613a
VS
1489#define FENCE_REG_965_LO(i) (0x03000 + (i) * 8)
1490#define FENCE_REG_965_HI(i) (0x03000 + (i) * 8 + 4)
de151cf6
JB
1491#define I965_FENCE_PITCH_SHIFT 2
1492#define I965_FENCE_TILING_Y_SHIFT 1
1493#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1494#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1495
eecf613a
VS
1496#define FENCE_REG_GEN6_LO(i) (0x100000 + (i) * 8)
1497#define FENCE_REG_GEN6_HI(i) (0x100000 + (i) * 8 + 4)
1498#define GEN6_FENCE_PITCH_SHIFT 32
3a062478 1499#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1500
2b6b3a09 1501
f691e2f4
DV
1502/* control register for cpu gtt access */
1503#define TILECTL 0x101000
1504#define TILECTL_SWZCTL (1 << 0)
e3a29055 1505#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1506#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1507#define TILECTL_BACKSNOOP_DIS (1 << 3)
1508
de151cf6
JB
1509/*
1510 * Instruction and interrupt control regs
1511 */
f1e1c212
VS
1512#define PGTBL_CTL 0x02020
1513#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1514#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1515#define PGTBL_ER 0x02024
81e7f200
VS
1516#define PRB0_BASE (0x2030-0x30)
1517#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1518#define PRB2_BASE (0x2050-0x30) /* gen3 */
1519#define SRB0_BASE (0x2100-0x30) /* gen2 */
1520#define SRB1_BASE (0x2110-0x30) /* gen2 */
1521#define SRB2_BASE (0x2120-0x30) /* 830 */
1522#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1523#define RENDER_RING_BASE 0x02000
1524#define BSD_RING_BASE 0x04000
1525#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1526#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1527#define VEBOX_RING_BASE 0x1a000
549f7365 1528#define BLT_RING_BASE 0x22000
3d281d8c
DV
1529#define RING_TAIL(base) ((base)+0x30)
1530#define RING_HEAD(base) ((base)+0x34)
1531#define RING_START(base) ((base)+0x38)
1532#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1533#define RING_SYNC_0(base) ((base)+0x40)
1534#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1535#define RING_SYNC_2(base) ((base)+0x48)
1536#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1537#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1538#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1539#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1540#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1541#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1542#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1543#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1544#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1545#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1546#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1547#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1548#define GEN6_NOSYNC 0
2c550183 1549#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1550#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1551#define RING_HWS_PGA(base) ((base)+0x80)
1552#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
7fd2d269
MK
1553#define RING_RESET_CTL(base) ((base)+0xd0)
1554#define RESET_CTL_REQUEST_RESET (1 << 0)
1555#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1556
6d50b065
VS
1557#define HSW_GTT_CACHE_EN 0x4024
1558#define GTT_CACHE_EN_ALL 0xF0007FFF
9e72b46c
ID
1559#define GEN7_WR_WATERMARK 0x4028
1560#define GEN7_GFX_PRIO_CTRL 0x402C
1561#define ARB_MODE 0x4030
f691e2f4
DV
1562#define ARB_MODE_SWIZZLE_SNB (1<<4)
1563#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1564#define GEN7_GFX_PEND_TLB0 0x4034
1565#define GEN7_GFX_PEND_TLB1 0x4038
1566/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
22dfe79f 1567#define GEN7_LRA_LIMITS(i) (0x403C + (i) * 4)
9e72b46c
ID
1568#define GEN7_LRA_LIMITS_REG_NUM 13
1569#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1570#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1571
31a5336e 1572#define GAMTARBMODE 0x04a08
4afe8d33 1573#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1574#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1575#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1576#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908 1577#define RING_FAULT_GTTSEL_MASK (1<<11)
68d97538
VS
1578#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1579#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
828c7908 1580#define RING_FAULT_VALID (1<<0)
33f3f518 1581#define DONE_REG 0x40b0
7e435ad2
VS
1582#define GEN8_PRIVATE_PAT_LO 0x40e0
1583#define GEN8_PRIVATE_PAT_HI (0x40e0 + 4)
4593010b
EA
1584#define BSD_HWS_PGA_GEN7 (0x04180)
1585#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1586#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1587#define RING_ACTHD(base) ((base)+0x74)
50877445 1588#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1589#define RING_NOPID(base) ((base)+0x94)
0f46832f 1590#define RING_IMR(base) ((base)+0xa8)
73d477f6 1591#define RING_HWSTAM(base) ((base)+0x98)
8697600b
VS
1592#define RING_TIMESTAMP(base) ((base)+0x358)
1593#define RING_TIMESTAMP_UDW(base) ((base)+0x358 + 4)
585fb111
JB
1594#define TAIL_ADDR 0x001FFFF8
1595#define HEAD_WRAP_COUNT 0xFFE00000
1596#define HEAD_WRAP_ONE 0x00200000
1597#define HEAD_ADDR 0x001FFFFC
1598#define RING_NR_PAGES 0x001FF000
1599#define RING_REPORT_MASK 0x00000006
1600#define RING_REPORT_64K 0x00000002
1601#define RING_REPORT_128K 0x00000004
1602#define RING_NO_REPORT 0x00000000
1603#define RING_VALID_MASK 0x00000001
1604#define RING_VALID 0x00000001
1605#define RING_INVALID 0x00000000
4b60e5cb
CW
1606#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1607#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1608#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1609
1610#define GEN7_TLB_RD_ADDR 0x4700
1611
8168bd48
CW
1612#if 0
1613#define PRB0_TAIL 0x02030
1614#define PRB0_HEAD 0x02034
1615#define PRB0_START 0x02038
1616#define PRB0_CTL 0x0203c
585fb111
JB
1617#define PRB1_TAIL 0x02040 /* 915+ only */
1618#define PRB1_HEAD 0x02044 /* 915+ only */
1619#define PRB1_START 0x02048 /* 915+ only */
1620#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1621#endif
63eeaf38
JB
1622#define IPEIR_I965 0x02064
1623#define IPEHR_I965 0x02068
d53bd484
BW
1624#define GEN7_SC_INSTDONE 0x07100
1625#define GEN7_SAMPLER_INSTDONE 0x0e160
1626#define GEN7_ROW_INSTDONE 0x0e164
1627#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1628#define RING_IPEIR(base) ((base)+0x64)
1629#define RING_IPEHR(base) ((base)+0x68)
f1d54348
ID
1630/*
1631 * On GEN4, only the render ring INSTDONE exists and has a different
1632 * layout than the GEN7+ version.
bd93a50e 1633 * The GEN2 counterpart of this register is GEN2_INSTDONE.
f1d54348 1634 */
d27b1e0e 1635#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1636#define RING_INSTPS(base) ((base)+0x70)
1637#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1638#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1639#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1640#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38 1641#define INSTPS 0x02070 /* 965+ only */
13d70b81 1642#define GEN4_INSTDONE1 0x0207c /* 965+ only, aka INSTDONE_2 on SNB */
585fb111
JB
1643#define ACTHD_I965 0x02074
1644#define HWS_PGA 0x02080
1645#define HWS_ADDRESS_MASK 0xfffff000
1646#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1647#define PWRCTXA 0x2088 /* 965GM+ only */
1648#define PWRCTX_EN (1<<0)
585fb111 1649#define IPEIR 0x02088
63eeaf38 1650#define IPEHR 0x0208c
bd93a50e 1651#define GEN2_INSTDONE 0x02090
585fb111
JB
1652#define NOPID 0x02094
1653#define HWSTAM 0x02098
9d2f41fa 1654#define DMA_FADD_I8XX 0x020d0
94e39e28 1655#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1656#define RING_BBADDR(base) ((base)+0x140)
1657#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1658
f406839f 1659#define ERROR_GEN6 0x040a0
71e172e8 1660#define GEN7_ERR_INT 0x44040
de032bf4 1661#define ERR_INT_POISON (1<<31)
8664281b 1662#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1663#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1664#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1665#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1666#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1667#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
68d97538 1668#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
8664281b 1669#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
68d97538 1670#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
f406839f 1671
6c826f34
MK
1672#define GEN8_FAULT_TLB_DATA0 0x04b10
1673#define GEN8_FAULT_TLB_DATA1 0x04b14
1674
3f1e109a
PZ
1675#define FPGA_DBG 0x42300
1676#define FPGA_DBG_RM_NOCLAIM (1<<31)
1677
0f3b6849 1678#define DERRMR 0x44050
4e0bbc31 1679/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1680#define DERRMR_PIPEA_SCANLINE (1<<0)
1681#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1682#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1683#define DERRMR_PIPEA_VBLANK (1<<3)
1684#define DERRMR_PIPEA_HBLANK (1<<5)
1685#define DERRMR_PIPEB_SCANLINE (1<<8)
1686#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1687#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1688#define DERRMR_PIPEB_VBLANK (1<<11)
1689#define DERRMR_PIPEB_HBLANK (1<<13)
1690/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1691#define DERRMR_PIPEC_SCANLINE (1<<14)
1692#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1693#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1694#define DERRMR_PIPEC_VBLANK (1<<21)
1695#define DERRMR_PIPEC_HBLANK (1<<22)
1696
0f3b6849 1697
de6e2eaf
EA
1698/* GM45+ chicken bits -- debug workaround bits that may be required
1699 * for various sorts of correct behavior. The top 16 bits of each are
1700 * the enables for writing to the corresponding low bit.
1701 */
1702#define _3D_CHICKEN 0x02084
4283908e 1703#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1704#define _3D_CHICKEN2 0x0208c
1705/* Disables pipelining of read flushes past the SF-WIZ interface.
1706 * Required on all Ironlake steppings according to the B-Spec, but the
1707 * particular danger of not doing so is not specified.
1708 */
1709# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1710#define _3D_CHICKEN3 0x02090
87f8020e 1711#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1712#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1713#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1714#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1715
71cf39b1
EA
1716#define MI_MODE 0x0209c
1717# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1718# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1719# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1720# define MODE_IDLE (1 << 9)
9991ae78 1721# define STOP_RING (1 << 8)
71cf39b1 1722
f8f2ac9a 1723#define GEN6_GT_MODE 0x20d0
a607c1a4 1724#define GEN7_GT_MODE 0x7008
8d85d272
VS
1725#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1726#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1727#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1728#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1729#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1730#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
68d97538
VS
1731#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1732#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
f8f2ac9a 1733
1ec14ad3 1734#define GFX_MODE 0x02520
b095cd0a 1735#define GFX_MODE_GEN7 0x0229c
5eb719cd 1736#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1737#define GFX_RUN_LIST_ENABLE (1<<15)
4df001d3 1738#define GFX_INTERRUPT_STEERING (1<<14)
aa83e30d 1739#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1740#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1741#define GFX_REPLAY_MODE (1<<11)
1742#define GFX_PSMI_GRANULARITY (1<<10)
1743#define GFX_PPGTT_ENABLE (1<<9)
2dba3239 1744#define GEN8_GFX_PPGTT_48B (1<<7)
1ec14ad3 1745
4df001d3
DG
1746#define GFX_FORWARD_VBLANK_MASK (3<<5)
1747#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1748#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1749#define GFX_FORWARD_VBLANK_COND (2<<5)
1750
a7e806de 1751#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1752#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1753
9e72b46c
ID
1754#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1755#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1756#define SCPD0 0x0209c /* 915+ only */
1757#define IER 0x020a0
1758#define IIR 0x020a4
1759#define IMR 0x020a8
1760#define ISR 0x020ac
07ec7ec5 1761#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1762#define GINT_DIS (1<<22)
2d809570 1763#define GCFG_DIS (1<<8)
9e72b46c 1764#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1765#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1766#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1767#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1768#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1769#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1770#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1771#define VLV_PCBR_ADDR_SHIFT 12
1772
90a72f87 1773#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1774#define EIR 0x020b0
1775#define EMR 0x020b4
1776#define ESR 0x020b8
63eeaf38
JB
1777#define GM45_ERROR_PAGE_TABLE (1<<5)
1778#define GM45_ERROR_MEM_PRIV (1<<4)
1779#define I915_ERROR_PAGE_TABLE (1<<4)
1780#define GM45_ERROR_CP_PRIV (1<<3)
1781#define I915_ERROR_MEMORY_REFRESH (1<<1)
1782#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1783#define INSTPM 0x020c0
ee980b80 1784#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1785#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1786 will not assert AGPBUSY# and will only
1787 be delivered when out of C3. */
84f9f938 1788#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1789#define INSTPM_TLB_INVALIDATE (1<<9)
1790#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1791#define ACTHD 0x020c8
1038392b
VS
1792#define MEM_MODE 0x020cc
1793#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1794#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1795#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1796#define FW_BLC 0x020d8
8692d00e 1797#define FW_BLC2 0x020dc
585fb111 1798#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1799#define FW_BLC_SELF_EN_MASK (1<<31)
1800#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1801#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1802#define MM_BURST_LENGTH 0x00700000
1803#define MM_FIFO_WATERMARK 0x0001F000
1804#define LM_BURST_LENGTH 0x00000700
1805#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1806#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1807
1808/* Make render/texture TLB fetches lower priorty than associated data
1809 * fetches. This is not turned on by default
1810 */
1811#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1812
1813/* Isoch request wait on GTT enable (Display A/B/C streams).
1814 * Make isoch requests stall on the TLB update. May cause
1815 * display underruns (test mode only)
1816 */
1817#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1818
1819/* Block grant count for isoch requests when block count is
1820 * set to a finite value.
1821 */
1822#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1823#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1824#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1825#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1826#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1827
1828/* Enable render writes to complete in C2/C3/C4 power states.
1829 * If this isn't enabled, render writes are prevented in low
1830 * power states. That seems bad to me.
1831 */
1832#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1833
1834/* This acknowledges an async flip immediately instead
1835 * of waiting for 2TLB fetches.
1836 */
1837#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1838
1839/* Enables non-sequential data reads through arbiter
1840 */
0206e353 1841#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1842
1843/* Disable FSB snooping of cacheable write cycles from binner/render
1844 * command stream
1845 */
1846#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1847
1848/* Arbiter time slice for non-isoch streams */
1849#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1850#define MI_ARB_TIME_SLICE_1 (0 << 5)
1851#define MI_ARB_TIME_SLICE_2 (1 << 5)
1852#define MI_ARB_TIME_SLICE_4 (2 << 5)
1853#define MI_ARB_TIME_SLICE_6 (3 << 5)
1854#define MI_ARB_TIME_SLICE_8 (4 << 5)
1855#define MI_ARB_TIME_SLICE_10 (5 << 5)
1856#define MI_ARB_TIME_SLICE_14 (6 << 5)
1857#define MI_ARB_TIME_SLICE_16 (7 << 5)
1858
1859/* Low priority grace period page size */
1860#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1861#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1862
1863/* Disable display A/B trickle feed */
1864#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1865
1866/* Set display plane priority */
1867#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1868#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1869
54e472ae
VS
1870#define MI_STATE 0x020e4 /* gen2 only */
1871#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1872#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1873
585fb111 1874#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1875#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1876#define CM0_IZ_OPT_DISABLE (1<<6)
1877#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1878#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1879#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1880#define CM0_COLOR_EVICT_DISABLE (1<<3)
1881#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1882#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1883#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1884#define GFX_FLSH_CNTL_GEN6 0x101008
1885#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1886#define ECOSKPD 0x021d0
1887#define ECO_GATING_CX_ONLY (1<<3)
1888#define ECO_FLIP_DONE (1<<0)
585fb111 1889
fe27c606 1890#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1891#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1892#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1893#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1894#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1895#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1896#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1897
4efe0708
JB
1898#define GEN6_BLITTER_ECOSKPD 0x221d0
1899#define GEN6_BLITTER_LOCK_SHIFT 16
1900#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1901
295e8bb7 1902#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1903#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1904#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1905#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1906
693d11c3
D
1907/* Fuse readout registers for GT */
1908#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1909#define CHV_FGT_DISABLE_SS0 (1 << 10)
1910#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1911#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1912#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1913#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1914#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1915#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1916#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1917#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1918#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1919
3873218f 1920#define GEN8_FUSE2 0x9120
91bedd34
ŁD
1921#define GEN8_F2_SS_DIS_SHIFT 21
1922#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
3873218f
JM
1923#define GEN8_F2_S_ENA_SHIFT 25
1924#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1925
1926#define GEN9_F2_SS_DIS_SHIFT 20
1927#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1928
91bedd34
ŁD
1929#define GEN8_EU_DISABLE0 0x9134
1930#define GEN8_EU_DIS0_S0_MASK 0xffffff
1931#define GEN8_EU_DIS0_S1_SHIFT 24
1932#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
1933
1934#define GEN8_EU_DISABLE1 0x9138
1935#define GEN8_EU_DIS1_S1_MASK 0xffff
1936#define GEN8_EU_DIS1_S2_SHIFT 16
1937#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
1938
1939#define GEN8_EU_DISABLE2 0x913c
1940#define GEN8_EU_DIS2_S2_MASK 0xff
1941
dead16e2 1942#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
3873218f 1943
881f47b6 1944#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1945#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1946#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1947#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1948#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1949
cc609d5d
BW
1950/* On modern GEN architectures interrupt control consists of two sets
1951 * of registers. The first set pertains to the ring generating the
1952 * interrupt. The second control is for the functional block generating the
1953 * interrupt. These are PM, GT, DE, etc.
1954 *
1955 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1956 * GT interrupt bits, so we don't need to duplicate the defines.
1957 *
1958 * These defines should cover us well from SNB->HSW with minor exceptions
1959 * it can also work on ILK.
1960 */
1961#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1962#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1963#define GT_BLT_USER_INTERRUPT (1 << 22)
1964#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1965#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1966#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1967#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1968#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1969#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1970#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1971#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1972#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1973#define GT_RENDER_USER_INTERRUPT (1 << 0)
1974
12638c57
BW
1975#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1976#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1977
35a85ac6
BW
1978#define GT_PARITY_ERROR(dev) \
1979 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1980 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1981
cc609d5d
BW
1982/* These are all the "old" interrupts */
1983#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1984
1985#define I915_PM_INTERRUPT (1<<31)
1986#define I915_ISP_INTERRUPT (1<<22)
1987#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1988#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1989#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1990#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1991#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1992#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1993#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1994#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1995#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1996#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1997#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1998#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1999#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 2000#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 2001#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 2002#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 2003#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 2004#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 2005#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 2006#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 2007#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 2008#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
2009#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2010#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2011#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2012#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2013#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
2014#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2015#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 2016#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 2017#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
2018#define I915_USER_INTERRUPT (1<<1)
2019#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 2020#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
2021
2022#define GEN6_BSD_RNCID 0x12198
2023
a1e969e0
BW
2024#define GEN7_FF_THREAD_MODE 0x20a0
2025#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 2026#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
2027#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2028#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2029#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2030#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 2031#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
2032#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2033#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2034#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2035#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2036#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2037#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2038#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2039#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2040
585fb111
JB
2041/*
2042 * Framebuffer compression (915+ only)
2043 */
2044
2045#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
2046#define FBC_LL_BASE 0x03204 /* 4k page aligned */
2047#define FBC_CONTROL 0x03208
2048#define FBC_CTL_EN (1<<31)
2049#define FBC_CTL_PERIODIC (1<<30)
2050#define FBC_CTL_INTERVAL_SHIFT (16)
2051#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 2052#define FBC_CTL_C3_IDLE (1<<13)
585fb111 2053#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 2054#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
2055#define FBC_COMMAND 0x0320c
2056#define FBC_CMD_COMPRESS (1<<0)
2057#define FBC_STATUS 0x03210
2058#define FBC_STAT_COMPRESSING (1<<31)
2059#define FBC_STAT_COMPRESSED (1<<30)
2060#define FBC_STAT_MODIFIED (1<<29)
82f34496 2061#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
2062#define FBC_CONTROL2 0x03214
2063#define FBC_CTL_FENCE_DBL (0<<4)
2064#define FBC_CTL_IDLE_IMM (0<<2)
2065#define FBC_CTL_IDLE_FULL (1<<2)
2066#define FBC_CTL_IDLE_LINE (2<<2)
2067#define FBC_CTL_IDLE_DEBUG (3<<2)
2068#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 2069#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 2070#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
4d110c71 2071#define FBC_TAG(i) (0x03300 + (i) * 4)
585fb111 2072
31b9df10
PZ
2073#define FBC_STATUS2 0x43214
2074#define FBC_COMPRESSION_MASK 0x7ff
2075
585fb111
JB
2076#define FBC_LL_SIZE (1536)
2077
74dff282
JB
2078/* Framebuffer compression for GM45+ */
2079#define DPFC_CB_BASE 0x3200
2080#define DPFC_CONTROL 0x3208
2081#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
2082#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2083#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 2084#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 2085#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 2086#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
2087#define DPFC_SR_EN (1<<10)
2088#define DPFC_CTL_LIMIT_1X (0<<6)
2089#define DPFC_CTL_LIMIT_2X (1<<6)
2090#define DPFC_CTL_LIMIT_4X (2<<6)
2091#define DPFC_RECOMP_CTL 0x320c
2092#define DPFC_RECOMP_STALL_EN (1<<27)
2093#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2094#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2095#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2096#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2097#define DPFC_STATUS 0x3210
2098#define DPFC_INVAL_SEG_SHIFT (16)
2099#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2100#define DPFC_COMP_SEG_SHIFT (0)
2101#define DPFC_COMP_SEG_MASK (0x000003ff)
2102#define DPFC_STATUS2 0x3214
2103#define DPFC_FENCE_YOFF 0x3218
2104#define DPFC_CHICKEN 0x3224
2105#define DPFC_HT_MODIFY (1<<31)
2106
b52eb4dc
ZY
2107/* Framebuffer compression for Ironlake */
2108#define ILK_DPFC_CB_BASE 0x43200
2109#define ILK_DPFC_CONTROL 0x43208
da46f936 2110#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2111/* The bit 28-8 is reserved */
2112#define DPFC_RESERVED (0x1FFFFF00)
2113#define ILK_DPFC_RECOMP_CTL 0x4320c
2114#define ILK_DPFC_STATUS 0x43210
2115#define ILK_DPFC_FENCE_YOFF 0x43218
2116#define ILK_DPFC_CHICKEN 0x43224
2117#define ILK_FBC_RT_BASE 0x2128
2118#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2119#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
2120
2121#define ILK_DISPLAY_CHICKEN1 0x42000
2122#define ILK_FBCQ_DIS (1<<22)
0206e353 2123#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2124
b52eb4dc 2125
9c04f015
YL
2126/*
2127 * Framebuffer compression for Sandybridge
2128 *
2129 * The following two registers are of type GTTMMADR
2130 */
2131#define SNB_DPFC_CTL_SA 0x100100
2132#define SNB_CPU_FENCE_ENABLE (1<<29)
2133#define DPFC_CPU_FENCE_OFFSET 0x100104
2134
abe959c7
RV
2135/* Framebuffer compression for Ivybridge */
2136#define IVB_FBC_RT_BASE 0x7020
2137
42db64ef
PZ
2138#define IPS_CTL 0x43408
2139#define IPS_ENABLE (1 << 31)
9c04f015 2140
fd3da6c9
RV
2141#define MSG_FBC_REND_STATE 0x50380
2142#define FBC_REND_NUKE (1<<2)
2143#define FBC_REND_CACHE_CLEAN (1<<1)
2144
585fb111
JB
2145/*
2146 * GPIO regs
2147 */
2148#define GPIOA 0x5010
2149#define GPIOB 0x5014
2150#define GPIOC 0x5018
2151#define GPIOD 0x501c
2152#define GPIOE 0x5020
2153#define GPIOF 0x5024
2154#define GPIOG 0x5028
2155#define GPIOH 0x502c
2156# define GPIO_CLOCK_DIR_MASK (1 << 0)
2157# define GPIO_CLOCK_DIR_IN (0 << 1)
2158# define GPIO_CLOCK_DIR_OUT (1 << 1)
2159# define GPIO_CLOCK_VAL_MASK (1 << 2)
2160# define GPIO_CLOCK_VAL_OUT (1 << 3)
2161# define GPIO_CLOCK_VAL_IN (1 << 4)
2162# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2163# define GPIO_DATA_DIR_MASK (1 << 8)
2164# define GPIO_DATA_DIR_IN (0 << 9)
2165# define GPIO_DATA_DIR_OUT (1 << 9)
2166# define GPIO_DATA_VAL_MASK (1 << 10)
2167# define GPIO_DATA_VAL_OUT (1 << 11)
2168# define GPIO_DATA_VAL_IN (1 << 12)
2169# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2170
699fc401 2171#define GMBUS0 (dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
f899fc64
CW
2172#define GMBUS_RATE_100KHZ (0<<8)
2173#define GMBUS_RATE_50KHZ (1<<8)
2174#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2175#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2176#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2177#define GMBUS_PIN_DISABLED 0
2178#define GMBUS_PIN_SSC 1
2179#define GMBUS_PIN_VGADDC 2
2180#define GMBUS_PIN_PANEL 3
2181#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2182#define GMBUS_PIN_DPC 4 /* HDMIC */
2183#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2184#define GMBUS_PIN_DPD 6 /* HDMID */
2185#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2186#define GMBUS_PIN_1_BXT 1
2187#define GMBUS_PIN_2_BXT 2
2188#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2189#define GMBUS_NUM_PINS 7 /* including 0 */
699fc401 2190#define GMBUS1 (dev_priv->gpio_mmio_base + 0x5104) /* command/status */
f899fc64
CW
2191#define GMBUS_SW_CLR_INT (1<<31)
2192#define GMBUS_SW_RDY (1<<30)
2193#define GMBUS_ENT (1<<29) /* enable timeout */
2194#define GMBUS_CYCLE_NONE (0<<25)
2195#define GMBUS_CYCLE_WAIT (1<<25)
2196#define GMBUS_CYCLE_INDEX (2<<25)
2197#define GMBUS_CYCLE_STOP (4<<25)
2198#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2199#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2200#define GMBUS_SLAVE_INDEX_SHIFT 8
2201#define GMBUS_SLAVE_ADDR_SHIFT 1
2202#define GMBUS_SLAVE_READ (1<<0)
2203#define GMBUS_SLAVE_WRITE (0<<0)
699fc401 2204#define GMBUS2 (dev_priv->gpio_mmio_base + 0x5108) /* status */
f899fc64
CW
2205#define GMBUS_INUSE (1<<15)
2206#define GMBUS_HW_WAIT_PHASE (1<<14)
2207#define GMBUS_STALL_TIMEOUT (1<<13)
2208#define GMBUS_INT (1<<12)
2209#define GMBUS_HW_RDY (1<<11)
2210#define GMBUS_SATOER (1<<10)
2211#define GMBUS_ACTIVE (1<<9)
699fc401
VS
2212#define GMBUS3 (dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2213#define GMBUS4 (dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
f899fc64
CW
2214#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2215#define GMBUS_NAK_EN (1<<3)
2216#define GMBUS_IDLE_EN (1<<2)
2217#define GMBUS_HW_WAIT_EN (1<<1)
2218#define GMBUS_HW_RDY_EN (1<<0)
699fc401 2219#define GMBUS5 (dev_priv->gpio_mmio_base + 0x5120) /* byte index */
f899fc64 2220#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2221
585fb111
JB
2222/*
2223 * Clock control & power management
2224 */
2d401b17
VS
2225#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2226#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2227#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2228#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
2229
2230#define VGA0 0x6000
2231#define VGA1 0x6004
2232#define VGA_PD 0x6010
2233#define VGA0_PD_P2_DIV_4 (1 << 7)
2234#define VGA0_PD_P1_DIV_2 (1 << 5)
2235#define VGA0_PD_P1_SHIFT 0
2236#define VGA0_PD_P1_MASK (0x1f << 0)
2237#define VGA1_PD_P2_DIV_4 (1 << 15)
2238#define VGA1_PD_P1_DIV_2 (1 << 13)
2239#define VGA1_PD_P1_SHIFT 8
2240#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2241#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2242#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2243#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2244#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2245#define DPLL_SYNCLOCK_ENABLE (1 << 29)
60bfe44f 2246#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2247#define DPLL_VGA_MODE_DIS (1 << 28)
2248#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2249#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2250#define DPLL_MODE_MASK (3 << 26)
2251#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2252#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2253#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2254#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2255#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2256#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2257#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2258#define DPLL_LOCK_VLV (1<<15)
598fac6b 2259#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
60bfe44f
VS
2260#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2261#define DPLL_SSC_REF_CLK_CHV (1<<13)
598fac6b
DV
2262#define DPLL_PORTC_READY_MASK (0xf << 4)
2263#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2264
585fb111 2265#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2266
2267/* Additional CHV pll/phy registers */
2268#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2269#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 2270#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
e0fce78f 2271#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
bc284542
VS
2272#define PHY_LDO_DELAY_0NS 0x0
2273#define PHY_LDO_DELAY_200NS 0x1
2274#define PHY_LDO_DELAY_600NS 0x2
2275#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
e0fce78f 2276#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
70722468
VS
2277#define PHY_CH_SU_PSR 0x1
2278#define PHY_CH_DEEP_PSR 0x7
2279#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2280#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 2281#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 2282#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
30142273
VS
2283#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2284#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
076ed3b2 2285
585fb111
JB
2286/*
2287 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2288 * this field (only one bit may be set).
2289 */
2290#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2291#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2292#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2293/* i830, required in DVO non-gang */
2294#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2295#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2296#define PLL_REF_INPUT_DREFCLK (0 << 13)
2297#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2298#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2299#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2300#define PLL_REF_INPUT_MASK (3 << 13)
2301#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2302/* Ironlake */
b9055052
ZW
2303# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2304# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2305# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2306# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2307# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2308
585fb111
JB
2309/*
2310 * Parallel to Serial Load Pulse phase selection.
2311 * Selects the phase for the 10X DPLL clock for the PCIe
2312 * digital display port. The range is 4 to 13; 10 or more
2313 * is just a flip delay. The default is 6
2314 */
2315#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2316#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2317/*
2318 * SDVO multiplier for 945G/GM. Not used on 965.
2319 */
2320#define SDVO_MULTIPLIER_MASK 0x000000ff
2321#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2322#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2323
2d401b17
VS
2324#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2325#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2326#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2327#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2328
585fb111
JB
2329/*
2330 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2331 *
2332 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2333 */
2334#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2335#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2336/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2337#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2338#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2339/*
2340 * SDVO/UDI pixel multiplier.
2341 *
2342 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2343 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2344 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2345 * dummy bytes in the datastream at an increased clock rate, with both sides of
2346 * the link knowing how many bytes are fill.
2347 *
2348 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2349 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2350 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2351 * through an SDVO command.
2352 *
2353 * This register field has values of multiplication factor minus 1, with
2354 * a maximum multiplier of 5 for SDVO.
2355 */
2356#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2357#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2358/*
2359 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2360 * This best be set to the default value (3) or the CRT won't work. No,
2361 * I don't entirely understand what this does...
2362 */
2363#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2364#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2365
9db4a9c7
JB
2366#define _FPA0 0x06040
2367#define _FPA1 0x06044
2368#define _FPB0 0x06048
2369#define _FPB1 0x0604c
2370#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2371#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 2372#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2373#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2374#define FP_N_DIV_SHIFT 16
2375#define FP_M1_DIV_MASK 0x00003f00
2376#define FP_M1_DIV_SHIFT 8
2377#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2378#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
2379#define FP_M2_DIV_SHIFT 0
2380#define DPLL_TEST 0x606c
2381#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2382#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2383#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2384#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2385#define DPLLB_TEST_N_BYPASS (1 << 19)
2386#define DPLLB_TEST_M_BYPASS (1 << 18)
2387#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2388#define DPLLA_TEST_N_BYPASS (1 << 3)
2389#define DPLLA_TEST_M_BYPASS (1 << 2)
2390#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2391#define D_STATE 0x6104
dc96e9b8 2392#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2393#define DSTATE_PLL_D3_OFF (1<<3)
2394#define DSTATE_GFX_CLOCK_GATING (1<<1)
2395#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 2396#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2397# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2398# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2399# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2400# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2401# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2402# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2403# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2404# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2405# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2406# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2407# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2408# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2409# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2410# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2411# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2412# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2413# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2414# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2415# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2416# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2417# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2418# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2419# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2420# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2421# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2422# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2423# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2424# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2425/*
652c393a
JB
2426 * This bit must be set on the 830 to prevent hangs when turning off the
2427 * overlay scaler.
2428 */
2429# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2430# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2431# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2432# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2433# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2434
2435#define RENCLK_GATE_D1 0x6204
2436# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2437# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2438# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2439# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2440# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2441# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2442# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2443# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2444# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2445/* This bit must be unset on 855,865 */
652c393a
JB
2446# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2447# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2448# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2449# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2450/* This bit must be set on 855,865. */
652c393a
JB
2451# define SV_CLOCK_GATE_DISABLE (1 << 0)
2452# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2453# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2454# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2455# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2456# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2457# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2458# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2459# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2460# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2461# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2462# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2463# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2464# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2465# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2466# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2467# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2468# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2469
2470# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2471/* This bit must always be set on 965G/965GM */
652c393a
JB
2472# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2473# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2474# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2475# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2476# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2477# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2478/* This bit must always be set on 965G */
652c393a
JB
2479# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2480# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2481# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2482# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2483# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2484# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2485# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2486# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2487# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2488# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2489# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2490# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2491# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2492# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2493# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2494# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2495# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2496# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2497# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2498
2499#define RENCLK_GATE_D2 0x6208
2500#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2501#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2502#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2503
2504#define VDECCLK_GATE_D 0x620C /* g4x only */
2505#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2506
652c393a
JB
2507#define RAMCLK_GATE_D 0x6210 /* CRL only */
2508#define DEUC 0x6214 /* CRL only */
585fb111 2509
d88b2270 2510#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2511#define FW_CSPWRDWNEN (1<<15)
2512
e0d8d59b
VS
2513#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2514
24eb2d59
CML
2515#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2516#define CDCLK_FREQ_SHIFT 4
2517#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2518#define CZCLK_FREQ_MASK 0xf
1e69cd74
VS
2519
2520#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2521#define PFI_CREDIT_63 (9 << 28) /* chv only */
2522#define PFI_CREDIT_31 (8 << 28) /* chv only */
2523#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2524#define PFI_CREDIT_RESEND (1 << 27)
2525#define VGA_FAST_MODE_DISABLE (1 << 14)
2526
24eb2d59
CML
2527#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2528
585fb111
JB
2529/*
2530 * Palette regs
2531 */
a57c774a
AK
2532#define PALETTE_A_OFFSET 0xa000
2533#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2534#define CHV_PALETTE_C_OFFSET 0xc000
f65a9c5b
VS
2535#define PALETTE(pipe, i) (dev_priv->info.palette_offsets[pipe] + \
2536 dev_priv->info.display_mmio_offset + (i) * 4)
585fb111 2537
673a394b
EA
2538/* MCH MMIO space */
2539
2540/*
2541 * MCHBAR mirror.
2542 *
2543 * This mirrors the MCHBAR MMIO space whose location is determined by
2544 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2545 * every way. It is not accessible from the CP register read instructions.
2546 *
515b2392
PZ
2547 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2548 * just read.
673a394b
EA
2549 */
2550#define MCHBAR_MIRROR_BASE 0x10000
2551
1398261a
YL
2552#define MCHBAR_MIRROR_BASE_SNB 0x140000
2553
7d316aec
VS
2554#define CTG_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x34)
2555#define ELK_STOLEN_RESERVED (MCHBAR_MIRROR_BASE + 0x48)
2556#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2557#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2558
3ebecd07 2559/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2560#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2561
646b4269 2562/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2563#define DCC 0x10200
2564#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2565#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2566#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2567#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2568#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2569#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2570#define DCC2 0x10204
2571#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2572
646b4269 2573/* Pineview MCH register contains DDR3 setting */
95534263
LP
2574#define CSHRDDR3CTL 0x101a8
2575#define CSHRDDR3CTL_DDR3 (1 << 2)
2576
646b4269 2577/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2578#define C0DRB3 0x10206
2579#define C1DRB3 0x10606
2580
646b4269 2581/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2582#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2583#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2584#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2585#define MAD_DIMM_ECC_MASK (0x3 << 24)
2586#define MAD_DIMM_ECC_OFF (0x0 << 24)
2587#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2588#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2589#define MAD_DIMM_ECC_ON (0x3 << 24)
2590#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2591#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2592#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2593#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2594#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2595#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2596#define MAD_DIMM_A_SELECT (0x1 << 16)
2597/* DIMM sizes are in multiples of 256mb. */
2598#define MAD_DIMM_B_SIZE_SHIFT 8
2599#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2600#define MAD_DIMM_A_SIZE_SHIFT 0
2601#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2602
646b4269 2603/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2604#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2605#define MCH_SSKPD_WM0_MASK 0x3f
2606#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2607
ec013e7f
JB
2608#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2609
b11248df
KP
2610/* Clocking configuration register */
2611#define CLKCFG 0x10c00
7662c8bd 2612#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2613#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2614#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2615#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2616#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2617#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2618/* Note, below two are guess */
b11248df 2619#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2620#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2621#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2622#define CLKCFG_MEM_533 (1 << 4)
2623#define CLKCFG_MEM_667 (2 << 4)
2624#define CLKCFG_MEM_800 (3 << 4)
2625#define CLKCFG_MEM_MASK (7 << 4)
2626
34edce2f
VS
2627#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2628#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2629
ea056c14
JB
2630#define TSC1 0x11001
2631#define TSE (1<<0)
7648fa99
JB
2632#define TR1 0x11006
2633#define TSFS 0x11020
2634#define TSFS_SLOPE_MASK 0x0000ff00
2635#define TSFS_SLOPE_SHIFT 8
2636#define TSFS_INTR_MASK 0x000000ff
2637
f97108d1 2638#define CRSTANDVID 0x11100
616847e7 2639#define PXVFREQ(i) (0x11110 + (i) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
f97108d1
JB
2640#define PXVFREQ_PX_MASK 0x7f000000
2641#define PXVFREQ_PX_SHIFT 24
2642#define VIDFREQ_BASE 0x11110
2643#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2644#define VIDFREQ2 0x11114
2645#define VIDFREQ3 0x11118
2646#define VIDFREQ4 0x1111c
2647#define VIDFREQ_P0_MASK 0x1f000000
2648#define VIDFREQ_P0_SHIFT 24
2649#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2650#define VIDFREQ_P0_CSCLK_SHIFT 20
2651#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2652#define VIDFREQ_P0_CRCLK_SHIFT 16
2653#define VIDFREQ_P1_MASK 0x00001f00
2654#define VIDFREQ_P1_SHIFT 8
2655#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2656#define VIDFREQ_P1_CSCLK_SHIFT 4
2657#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2658#define INTTOEXT_BASE_ILK 0x11300
2659#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2660#define INTTOEXT_MAP3_SHIFT 24
2661#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2662#define INTTOEXT_MAP2_SHIFT 16
2663#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2664#define INTTOEXT_MAP1_SHIFT 8
2665#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2666#define INTTOEXT_MAP0_SHIFT 0
2667#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2668#define MEMSWCTL 0x11170 /* Ironlake only */
2669#define MEMCTL_CMD_MASK 0xe000
2670#define MEMCTL_CMD_SHIFT 13
2671#define MEMCTL_CMD_RCLK_OFF 0
2672#define MEMCTL_CMD_RCLK_ON 1
2673#define MEMCTL_CMD_CHFREQ 2
2674#define MEMCTL_CMD_CHVID 3
2675#define MEMCTL_CMD_VMMOFF 4
2676#define MEMCTL_CMD_VMMON 5
2677#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2678 when command complete */
2679#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2680#define MEMCTL_FREQ_SHIFT 8
2681#define MEMCTL_SFCAVM (1<<7)
2682#define MEMCTL_TGT_VID_MASK 0x007f
2683#define MEMIHYST 0x1117c
2684#define MEMINTREN 0x11180 /* 16 bits */
2685#define MEMINT_RSEXIT_EN (1<<8)
2686#define MEMINT_CX_SUPR_EN (1<<7)
2687#define MEMINT_CONT_BUSY_EN (1<<6)
2688#define MEMINT_AVG_BUSY_EN (1<<5)
2689#define MEMINT_EVAL_CHG_EN (1<<4)
2690#define MEMINT_MON_IDLE_EN (1<<3)
2691#define MEMINT_UP_EVAL_EN (1<<2)
2692#define MEMINT_DOWN_EVAL_EN (1<<1)
2693#define MEMINT_SW_CMD_EN (1<<0)
2694#define MEMINTRSTR 0x11182 /* 16 bits */
2695#define MEM_RSEXIT_MASK 0xc000
2696#define MEM_RSEXIT_SHIFT 14
2697#define MEM_CONT_BUSY_MASK 0x3000
2698#define MEM_CONT_BUSY_SHIFT 12
2699#define MEM_AVG_BUSY_MASK 0x0c00
2700#define MEM_AVG_BUSY_SHIFT 10
2701#define MEM_EVAL_CHG_MASK 0x0300
2702#define MEM_EVAL_BUSY_SHIFT 8
2703#define MEM_MON_IDLE_MASK 0x00c0
2704#define MEM_MON_IDLE_SHIFT 6
2705#define MEM_UP_EVAL_MASK 0x0030
2706#define MEM_UP_EVAL_SHIFT 4
2707#define MEM_DOWN_EVAL_MASK 0x000c
2708#define MEM_DOWN_EVAL_SHIFT 2
2709#define MEM_SW_CMD_MASK 0x0003
2710#define MEM_INT_STEER_GFX 0
2711#define MEM_INT_STEER_CMR 1
2712#define MEM_INT_STEER_SMI 2
2713#define MEM_INT_STEER_SCI 3
2714#define MEMINTRSTS 0x11184
2715#define MEMINT_RSEXIT (1<<7)
2716#define MEMINT_CONT_BUSY (1<<6)
2717#define MEMINT_AVG_BUSY (1<<5)
2718#define MEMINT_EVAL_CHG (1<<4)
2719#define MEMINT_MON_IDLE (1<<3)
2720#define MEMINT_UP_EVAL (1<<2)
2721#define MEMINT_DOWN_EVAL (1<<1)
2722#define MEMINT_SW_CMD (1<<0)
2723#define MEMMODECTL 0x11190
2724#define MEMMODE_BOOST_EN (1<<31)
2725#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2726#define MEMMODE_BOOST_FREQ_SHIFT 24
2727#define MEMMODE_IDLE_MODE_MASK 0x00030000
2728#define MEMMODE_IDLE_MODE_SHIFT 16
2729#define MEMMODE_IDLE_MODE_EVAL 0
2730#define MEMMODE_IDLE_MODE_CONT 1
2731#define MEMMODE_HWIDLE_EN (1<<15)
2732#define MEMMODE_SWMODE_EN (1<<14)
2733#define MEMMODE_RCLK_GATE (1<<13)
2734#define MEMMODE_HW_UPDATE (1<<12)
2735#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2736#define MEMMODE_FSTART_SHIFT 8
2737#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2738#define MEMMODE_FMAX_SHIFT 4
2739#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2740#define RCBMAXAVG 0x1119c
2741#define MEMSWCTL2 0x1119e /* Cantiga only */
2742#define SWMEMCMD_RENDER_OFF (0 << 13)
2743#define SWMEMCMD_RENDER_ON (1 << 13)
2744#define SWMEMCMD_SWFREQ (2 << 13)
2745#define SWMEMCMD_TARVID (3 << 13)
2746#define SWMEMCMD_VRM_OFF (4 << 13)
2747#define SWMEMCMD_VRM_ON (5 << 13)
2748#define CMDSTS (1<<12)
2749#define SFCAVM (1<<11)
2750#define SWFREQ_MASK 0x0380 /* P0-7 */
2751#define SWFREQ_SHIFT 7
2752#define TARVID_MASK 0x001f
2753#define MEMSTAT_CTG 0x111a0
2754#define RCBMINAVG 0x111a0
2755#define RCUPEI 0x111b0
2756#define RCDNEI 0x111b4
88271da3
JB
2757#define RSTDBYCTL 0x111b8
2758#define RS1EN (1<<31)
2759#define RS2EN (1<<30)
2760#define RS3EN (1<<29)
2761#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2762#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2763#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2764#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2765#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2766#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2767#define RSX_STATUS_MASK (7<<20)
2768#define RSX_STATUS_ON (0<<20)
2769#define RSX_STATUS_RC1 (1<<20)
2770#define RSX_STATUS_RC1E (2<<20)
2771#define RSX_STATUS_RS1 (3<<20)
2772#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2773#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2774#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2775#define RSX_STATUS_RSVD2 (7<<20)
2776#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2777#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2778#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2779#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2780#define RS1CONTSAV_MASK (3<<14)
2781#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2782#define RS1CONTSAV_RSVD (1<<14)
2783#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2784#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2785#define NORMSLEXLAT_MASK (3<<12)
2786#define SLOW_RS123 (0<<12)
2787#define SLOW_RS23 (1<<12)
2788#define SLOW_RS3 (2<<12)
2789#define NORMAL_RS123 (3<<12)
2790#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2791#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2792#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2793#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2794#define RS_CSTATE_MASK (3<<4)
2795#define RS_CSTATE_C367_RS1 (0<<4)
2796#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2797#define RS_CSTATE_RSVD (2<<4)
2798#define RS_CSTATE_C367_RS2 (3<<4)
2799#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2800#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2801#define VIDCTL 0x111c0
2802#define VIDSTS 0x111c8
2803#define VIDSTART 0x111cc /* 8 bits */
2804#define MEMSTAT_ILK 0x111f8
2805#define MEMSTAT_VID_MASK 0x7f00
2806#define MEMSTAT_VID_SHIFT 8
2807#define MEMSTAT_PSTATE_MASK 0x00f8
2808#define MEMSTAT_PSTATE_SHIFT 3
2809#define MEMSTAT_MON_ACTV (1<<2)
2810#define MEMSTAT_SRC_CTL_MASK 0x0003
2811#define MEMSTAT_SRC_CTL_CORE 0
2812#define MEMSTAT_SRC_CTL_TRB 1
2813#define MEMSTAT_SRC_CTL_THM 2
2814#define MEMSTAT_SRC_CTL_STDBY 3
2815#define RCPREVBSYTUPAVG 0x113b8
2816#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2817#define PMMISC 0x11214
2818#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2819#define SDEW 0x1124c
2820#define CSIEW0 0x11250
2821#define CSIEW1 0x11254
2822#define CSIEW2 0x11258
616847e7
VS
2823#define PEW(i) (0x1125c + (i) * 4) /* 5 registers */
2824#define DEW(i) (0x11270 + (i) * 4) /* 3 registers */
7648fa99
JB
2825#define MCHAFE 0x112c0
2826#define CSIEC 0x112e0
2827#define DMIEC 0x112e4
2828#define DDREC 0x112e8
2829#define PEG0EC 0x112ec
2830#define PEG1EC 0x112f0
2831#define GFXEC 0x112f4
2832#define RPPREVBSYTUPAVG 0x113b8
2833#define RPPREVBSYTDNAVG 0x113bc
2834#define ECR 0x11600
2835#define ECR_GPFE (1<<31)
2836#define ECR_IMONE (1<<30)
2837#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2838#define OGW0 0x11608
2839#define OGW1 0x1160c
2840#define EG0 0x11610
2841#define EG1 0x11614
2842#define EG2 0x11618
2843#define EG3 0x1161c
2844#define EG4 0x11620
2845#define EG5 0x11624
2846#define EG6 0x11628
2847#define EG7 0x1162c
616847e7
VS
2848#define PXW(i) (0x11664 + (i) * 4) /* 4 registers */
2849#define PXWL(i) (0x11680 + (i) * 4) /* 8 registers */
7648fa99
JB
2850#define LCFUSE02 0x116c0
2851#define LCFUSE_HIV_MASK 0x000000ff
2852#define CSIPLL0 0x12c10
2853#define DDRMPLL1 0X12c20
7d57382e
EA
2854#define PEG_BAND_GAP_DATA 0x14d68
2855
c4de7b0f
CW
2856#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2857#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2858
153b4b95 2859#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
35040562 2860#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
153b4b95
BW
2861#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2862#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
35040562 2863#define BXT_RP_STATE_CAP 0x138170
3b8d8d91 2864
de43ae9d
AG
2865#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2866#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
26148bd3 2867#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
de43ae9d 2868#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
26148bd3
AG
2869 (IS_BROXTON(dev_priv) ? \
2870 INTERVAL_0_833_US(us) : \
2871 INTERVAL_1_33_US(us)) : \
de43ae9d
AG
2872 INTERVAL_1_28_US(us))
2873
aa40d6bb
ZN
2874/*
2875 * Logical Context regs
2876 */
2877#define CCID 0x2180
2878#define CCID_EN (1<<0)
e8016055
VS
2879/*
2880 * Notes on SNB/IVB/VLV context size:
2881 * - Power context is saved elsewhere (LLC or stolen)
2882 * - Ring/execlist context is saved on SNB, not on IVB
2883 * - Extended context size already includes render context size
2884 * - We always need to follow the extended context size.
2885 * SNB BSpec has comments indicating that we should use the
2886 * render context size instead if execlists are disabled, but
2887 * based on empirical testing that's just nonsense.
2888 * - Pipelined/VF state is saved on SNB/IVB respectively
2889 * - GT1 size just indicates how much of render context
2890 * doesn't need saving on GT1
2891 */
fe1cc68f 2892#define CXT_SIZE 0x21a0
68d97538
VS
2893#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
2894#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
2895#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
2896#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
2897#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
e8016055 2898#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2899 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2900 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2901#define GEN7_CXT_SIZE 0x21a8
68d97538
VS
2902#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
2903#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
2904#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
2905#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
2906#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
2907#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
e8016055 2908#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2909 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2910/* Haswell does have the CXT_SIZE register however it does not appear to be
2911 * valid. Now, docs explain in dwords what is in the context object. The full
2912 * size is 70720 bytes, however, the power context and execlist context will
2913 * never be saved (power context is stored elsewhere, and execlists don't work
4c436d55
AJ
2914 * on HSW) - so the final size, including the extra state required for the
2915 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
a0de80a0
BW
2916 */
2917#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2918/* Same as Haswell, but 72064 bytes now. */
2919#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2920
542a6b20 2921#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2922#define VLV_CLK_CTL2 0x101104
2923#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2924
585fb111
JB
2925/*
2926 * Overlay regs
2927 */
2928
2929#define OVADD 0x30000
2930#define DOVSTA 0x30008
2931#define OC_BUF (0x3<<20)
2932#define OGAMC5 0x30010
2933#define OGAMC4 0x30014
2934#define OGAMC3 0x30018
2935#define OGAMC2 0x3001c
2936#define OGAMC1 0x30020
2937#define OGAMC0 0x30024
2938
2939/*
2940 * Display engine regs
2941 */
2942
8bf1e9f1 2943/* Pipe A CRC regs */
a57c774a 2944#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2945#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2946/* ivb+ source selection */
8bf1e9f1
SH
2947#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2948#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2949#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2950/* ilk+ source selection */
5a6b5c84
DV
2951#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2952#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2953#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2954/* embedded DP port on the north display block, reserved on ivb */
2955#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2956#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2957/* vlv source selection */
2958#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2959#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2960#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2961/* with DP port the pipe source is invalid */
2962#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2963#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2964#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2965/* gen3+ source selection */
2966#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2967#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2968#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2969/* with DP/TV port the pipe source is invalid */
2970#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2971#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2972#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2973#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2974#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2975/* gen2 doesn't have source selection bits */
52f843f6 2976#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2977
5a6b5c84
DV
2978#define _PIPE_CRC_RES_1_A_IVB 0x60064
2979#define _PIPE_CRC_RES_2_A_IVB 0x60068
2980#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2981#define _PIPE_CRC_RES_4_A_IVB 0x60070
2982#define _PIPE_CRC_RES_5_A_IVB 0x60074
2983
a57c774a
AK
2984#define _PIPE_CRC_RES_RED_A 0x60060
2985#define _PIPE_CRC_RES_GREEN_A 0x60064
2986#define _PIPE_CRC_RES_BLUE_A 0x60068
2987#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2988#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2989
2990/* Pipe B CRC regs */
5a6b5c84
DV
2991#define _PIPE_CRC_RES_1_B_IVB 0x61064
2992#define _PIPE_CRC_RES_2_B_IVB 0x61068
2993#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2994#define _PIPE_CRC_RES_4_B_IVB 0x61070
2995#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2996
a57c774a 2997#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2998#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2999 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 3000#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 3001 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 3002#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 3003 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 3004#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 3005 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 3006#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 3007 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 3008
0b5c5ed0 3009#define PIPE_CRC_RES_RED(pipe) \
a57c774a 3010 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 3011#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 3012 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 3013#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 3014 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 3015#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 3016 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 3017#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 3018 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 3019
585fb111 3020/* Pipe A timing regs */
a57c774a
AK
3021#define _HTOTAL_A 0x60000
3022#define _HBLANK_A 0x60004
3023#define _HSYNC_A 0x60008
3024#define _VTOTAL_A 0x6000c
3025#define _VBLANK_A 0x60010
3026#define _VSYNC_A 0x60014
3027#define _PIPEASRC 0x6001c
3028#define _BCLRPAT_A 0x60020
3029#define _VSYNCSHIFT_A 0x60028
ebb69c95 3030#define _PIPE_MULT_A 0x6002c
585fb111
JB
3031
3032/* Pipe B timing regs */
a57c774a
AK
3033#define _HTOTAL_B 0x61000
3034#define _HBLANK_B 0x61004
3035#define _HSYNC_B 0x61008
3036#define _VTOTAL_B 0x6100c
3037#define _VBLANK_B 0x61010
3038#define _VSYNC_B 0x61014
3039#define _PIPEBSRC 0x6101c
3040#define _BCLRPAT_B 0x61020
3041#define _VSYNCSHIFT_B 0x61028
ebb69c95 3042#define _PIPE_MULT_B 0x6102c
a57c774a
AK
3043
3044#define TRANSCODER_A_OFFSET 0x60000
3045#define TRANSCODER_B_OFFSET 0x61000
3046#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 3047#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
3048#define TRANSCODER_EDP_OFFSET 0x6f000
3049
5c969aa7
DL
3050#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
3051 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3052 dev_priv->info.display_mmio_offset)
a57c774a
AK
3053
3054#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
3055#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
3056#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
3057#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
3058#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
3059#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
3060#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
3061#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
3062#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 3063#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 3064
c8f7df58
RV
3065/* VLV eDP PSR registers */
3066#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3067#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3068#define VLV_EDP_PSR_ENABLE (1<<0)
3069#define VLV_EDP_PSR_RESET (1<<1)
3070#define VLV_EDP_PSR_MODE_MASK (7<<2)
3071#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3072#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3073#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3074#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3075#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3076#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3077#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3078#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
3079#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
3080
3081#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3082#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3083#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3084#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3085#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
3086#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
3087
3088#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3089#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3090#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3091#define VLV_EDP_PSR_CURR_STATE_MASK 7
3092#define VLV_EDP_PSR_DISABLED (0<<0)
3093#define VLV_EDP_PSR_INACTIVE (1<<0)
3094#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3095#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3096#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3097#define VLV_EDP_PSR_EXIT (5<<0)
3098#define VLV_EDP_PSR_IN_TRANS (1<<7)
3099#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
3100
ed8546ac 3101/* HSW+ eDP PSR registers */
443a389f
VS
3102#define HSW_EDP_PSR_BASE 0x64800
3103#define BDW_EDP_PSR_BASE 0x6f800
3104#define EDP_PSR_CTL (dev_priv->psr_mmio_base + 0)
2b28bb1b 3105#define EDP_PSR_ENABLE (1<<31)
82c56254 3106#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
3107#define EDP_PSR_LINK_STANDBY (1<<27)
3108#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3109#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3110#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3111#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3112#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3113#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3114#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3115#define EDP_PSR_TP1_TP2_SEL (0<<11)
3116#define EDP_PSR_TP1_TP3_SEL (1<<11)
3117#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3118#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3119#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3120#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3121#define EDP_PSR_TP1_TIME_500us (0<<4)
3122#define EDP_PSR_TP1_TIME_100us (1<<4)
3123#define EDP_PSR_TP1_TIME_2500us (2<<4)
3124#define EDP_PSR_TP1_TIME_0us (3<<4)
3125#define EDP_PSR_IDLE_FRAME_SHIFT 0
3126
443a389f
VS
3127#define EDP_PSR_AUX_CTL (dev_priv->psr_mmio_base + 0x10)
3128#define EDP_PSR_AUX_DATA(i) (dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
2b28bb1b 3129
443a389f 3130#define EDP_PSR_STATUS_CTL (dev_priv->psr_mmio_base + 0x40)
2b28bb1b 3131#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3132#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3133#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3134#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3135#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3136#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3137#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3138#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3139#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3140#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3141#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3142#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3143#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3144#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3145#define EDP_PSR_STATUS_COUNT_SHIFT 16
3146#define EDP_PSR_STATUS_COUNT_MASK 0xf
3147#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3148#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3149#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3150#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3151#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3152#define EDP_PSR_STATUS_IDLE_MASK 0xf
3153
443a389f 3154#define EDP_PSR_PERF_CNT (dev_priv->psr_mmio_base + 0x44)
e91fd8c6 3155#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3156
443a389f 3157#define EDP_PSR_DEBUG_CTL (dev_priv->psr_mmio_base + 0x60)
2b28bb1b
RV
3158#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3159#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3160#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3161
474d1ec4
SJ
3162#define EDP_PSR2_CTL 0x6f900
3163#define EDP_PSR2_ENABLE (1<<31)
3164#define EDP_SU_TRACK_ENABLE (1<<30)
3165#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3166#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3167#define EDP_PSR2_TP2_TIME_500 (0<<8)
3168#define EDP_PSR2_TP2_TIME_100 (1<<8)
3169#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3170#define EDP_PSR2_TP2_TIME_50 (3<<8)
3171#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3172#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3173#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3174#define EDP_PSR2_IDLE_MASK 0xf
3175
585fb111
JB
3176/* VGA port control */
3177#define ADPA 0x61100
ebc0fd88 3178#define PCH_ADPA 0xe1100
540a8950 3179#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 3180
585fb111
JB
3181#define ADPA_DAC_ENABLE (1<<31)
3182#define ADPA_DAC_DISABLE 0
3183#define ADPA_PIPE_SELECT_MASK (1<<30)
3184#define ADPA_PIPE_A_SELECT 0
3185#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3186#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3187/* CPT uses bits 29:30 for pch transcoder select */
3188#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3189#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3190#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3191#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3192#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3193#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3194#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3195#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3196#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3197#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3198#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3199#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3200#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3201#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3202#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3203#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3204#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3205#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3206#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3207#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3208#define ADPA_SETS_HVPOLARITY 0
60222c0c 3209#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3210#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3211#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3212#define ADPA_HSYNC_CNTL_ENABLE 0
3213#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3214#define ADPA_VSYNC_ACTIVE_LOW 0
3215#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3216#define ADPA_HSYNC_ACTIVE_LOW 0
3217#define ADPA_DPMS_MASK (~(3<<10))
3218#define ADPA_DPMS_ON (0<<10)
3219#define ADPA_DPMS_SUSPEND (1<<10)
3220#define ADPA_DPMS_STANDBY (2<<10)
3221#define ADPA_DPMS_OFF (3<<10)
3222
939fe4d7 3223
585fb111 3224/* Hotplug control (945+ only) */
5c969aa7 3225#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3226#define PORTB_HOTPLUG_INT_EN (1 << 29)
3227#define PORTC_HOTPLUG_INT_EN (1 << 28)
3228#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3229#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3230#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3231#define TV_HOTPLUG_INT_EN (1 << 18)
3232#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3233#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3234 PORTC_HOTPLUG_INT_EN | \
3235 PORTD_HOTPLUG_INT_EN | \
3236 SDVOC_HOTPLUG_INT_EN | \
3237 SDVOB_HOTPLUG_INT_EN | \
3238 CRT_HOTPLUG_INT_EN)
585fb111 3239#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3240#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3241/* must use period 64 on GM45 according to docs */
3242#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3243#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3244#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3245#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3246#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3247#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3248#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3249#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3250#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3251#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3252#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3253#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3254
5c969aa7 3255#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
3256/*
3257 * HDMI/DP bits are gen4+
3258 *
3259 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3260 * Please check the detailed lore in the commit message for for experimental
3261 * evidence.
3262 */
232a6ee9
TP
3263#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3264#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3265#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3266/* VLV DP/HDMI bits again match Bspec */
3267#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3268#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3269#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 3270#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3271#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3272#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3273#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3274#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3275#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3276#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3277#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3278#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3279/* CRT/TV common between gen3+ */
585fb111
JB
3280#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3281#define TV_HOTPLUG_INT_STATUS (1 << 10)
3282#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3283#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3284#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3285#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3286#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3287#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3288#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3289#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3290
084b612e
CW
3291/* SDVO is different across gen3/4 */
3292#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3293#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3294/*
3295 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3296 * since reality corrobates that they're the same as on gen3. But keep these
3297 * bits here (and the comment!) to help any other lost wanderers back onto the
3298 * right tracks.
3299 */
084b612e
CW
3300#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3301#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3302#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3303#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3304#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3305 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3306 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3307 PORTB_HOTPLUG_INT_STATUS | \
3308 PORTC_HOTPLUG_INT_STATUS | \
3309 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3310
3311#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3312 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3313 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3314 PORTB_HOTPLUG_INT_STATUS | \
3315 PORTC_HOTPLUG_INT_STATUS | \
3316 PORTD_HOTPLUG_INT_STATUS)
585fb111 3317
c20cd312
PZ
3318/* SDVO and HDMI port control.
3319 * The same register may be used for SDVO or HDMI */
3320#define GEN3_SDVOB 0x61140
3321#define GEN3_SDVOC 0x61160
3322#define GEN4_HDMIB GEN3_SDVOB
3323#define GEN4_HDMIC GEN3_SDVOC
e66eb81d
VS
3324#define VLV_HDMIB (VLV_DISPLAY_BASE + GEN4_HDMIB)
3325#define VLV_HDMIC (VLV_DISPLAY_BASE + GEN4_HDMIC)
3326#define CHV_HDMID (VLV_DISPLAY_BASE + 0x6116C)
c20cd312
PZ
3327#define PCH_SDVOB 0xe1140
3328#define PCH_HDMIB PCH_SDVOB
3329#define PCH_HDMIC 0xe1150
3330#define PCH_HDMID 0xe1160
3331
84093603
DV
3332#define PORT_DFT_I9XX 0x61150
3333#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 3334#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 3335#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3336#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3337#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3338#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3339#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3340
c20cd312
PZ
3341/* Gen 3 SDVO bits: */
3342#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3343#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3344#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3345#define SDVO_PIPE_B_SELECT (1 << 30)
3346#define SDVO_STALL_SELECT (1 << 29)
3347#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3348/*
585fb111 3349 * 915G/GM SDVO pixel multiplier.
585fb111 3350 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3351 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3352 */
c20cd312 3353#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3354#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3355#define SDVO_PHASE_SELECT_MASK (15 << 19)
3356#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3357#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3358#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3359#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3360#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3361#define SDVO_DETECTED (1 << 2)
585fb111 3362/* Bits to be preserved when writing */
c20cd312
PZ
3363#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3364 SDVO_INTERRUPT_ENABLE)
3365#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3366
3367/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3368#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3369#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3370#define SDVO_ENCODING_SDVO (0 << 10)
3371#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3372#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3373#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3374#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3375#define SDVO_AUDIO_ENABLE (1 << 6)
3376/* VSYNC/HSYNC bits new with 965, default is to be set */
3377#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3378#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3379
3380/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3381#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3382#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3383
3384/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3385#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3386#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3387
44f37d1f
CML
3388/* CHV SDVO/HDMI bits: */
3389#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3390#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3391
585fb111
JB
3392
3393/* DVO port control */
3394#define DVOA 0x61120
3395#define DVOB 0x61140
3396#define DVOC 0x61160
3397#define DVO_ENABLE (1 << 31)
3398#define DVO_PIPE_B_SELECT (1 << 30)
3399#define DVO_PIPE_STALL_UNUSED (0 << 28)
3400#define DVO_PIPE_STALL (1 << 28)
3401#define DVO_PIPE_STALL_TV (2 << 28)
3402#define DVO_PIPE_STALL_MASK (3 << 28)
3403#define DVO_USE_VGA_SYNC (1 << 15)
3404#define DVO_DATA_ORDER_I740 (0 << 14)
3405#define DVO_DATA_ORDER_FP (1 << 14)
3406#define DVO_VSYNC_DISABLE (1 << 11)
3407#define DVO_HSYNC_DISABLE (1 << 10)
3408#define DVO_VSYNC_TRISTATE (1 << 9)
3409#define DVO_HSYNC_TRISTATE (1 << 8)
3410#define DVO_BORDER_ENABLE (1 << 7)
3411#define DVO_DATA_ORDER_GBRG (1 << 6)
3412#define DVO_DATA_ORDER_RGGB (0 << 6)
3413#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3414#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3415#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3416#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3417#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3418#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3419#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3420#define DVO_PRESERVE_MASK (0x7<<24)
3421#define DVOA_SRCDIM 0x61124
3422#define DVOB_SRCDIM 0x61144
3423#define DVOC_SRCDIM 0x61164
3424#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3425#define DVO_SRCDIM_VERTICAL_SHIFT 0
3426
3427/* LVDS port control */
3428#define LVDS 0x61180
3429/*
3430 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3431 * the DPLL semantics change when the LVDS is assigned to that pipe.
3432 */
3433#define LVDS_PORT_EN (1 << 31)
3434/* Selects pipe B for LVDS data. Must be set on pre-965. */
3435#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3436#define LVDS_PIPE_MASK (1 << 30)
1519b995 3437#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3438/* LVDS dithering flag on 965/g4x platform */
3439#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3440/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3441#define LVDS_VSYNC_POLARITY (1 << 21)
3442#define LVDS_HSYNC_POLARITY (1 << 20)
3443
a3e17eb8
ZY
3444/* Enable border for unscaled (or aspect-scaled) display */
3445#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3446/*
3447 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3448 * pixel.
3449 */
3450#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3451#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3452#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3453/*
3454 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3455 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3456 * on.
3457 */
3458#define LVDS_A3_POWER_MASK (3 << 6)
3459#define LVDS_A3_POWER_DOWN (0 << 6)
3460#define LVDS_A3_POWER_UP (3 << 6)
3461/*
3462 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3463 * is set.
3464 */
3465#define LVDS_CLKB_POWER_MASK (3 << 4)
3466#define LVDS_CLKB_POWER_DOWN (0 << 4)
3467#define LVDS_CLKB_POWER_UP (3 << 4)
3468/*
3469 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3470 * setting for whether we are in dual-channel mode. The B3 pair will
3471 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3472 */
3473#define LVDS_B0B3_POWER_MASK (3 << 2)
3474#define LVDS_B0B3_POWER_DOWN (0 << 2)
3475#define LVDS_B0B3_POWER_UP (3 << 2)
3476
3c17fe4b
DH
3477/* Video Data Island Packet control */
3478#define VIDEO_DIP_DATA 0x61178
fd0753cf 3479/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3480 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3481 * of the infoframe structure specified by CEA-861. */
3482#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3483#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3484#define VIDEO_DIP_CTL 0x61170
2da8af54 3485/* Pre HSW: */
3c17fe4b 3486#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3487#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3488#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3489#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3490#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3491#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3492#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3493#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3494#define VIDEO_DIP_SELECT_AVI (0 << 19)
3495#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3496#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3497#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3498#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3499#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3500#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3501#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3502/* HSW and later: */
0dd87d20
PZ
3503#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3504#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3505#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3506#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3507#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3508#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3509
585fb111
JB
3510/* Panel power sequencing */
3511#define PP_STATUS 0x61200
3512#define PP_ON (1 << 31)
3513/*
3514 * Indicates that all dependencies of the panel are on:
3515 *
3516 * - PLL enabled
3517 * - pipe enabled
3518 * - LVDS/DVOB/DVOC on
3519 */
3520#define PP_READY (1 << 30)
3521#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3522#define PP_SEQUENCE_POWER_UP (1 << 28)
3523#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3524#define PP_SEQUENCE_MASK (3 << 28)
3525#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3526#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3527#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3528#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3529#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3530#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3531#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3532#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3533#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3534#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3535#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3536#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3537#define PP_CONTROL 0x61204
3538#define POWER_TARGET_ON (1 << 0)
3539#define PP_ON_DELAYS 0x61208
3540#define PP_OFF_DELAYS 0x6120c
3541#define PP_DIVISOR 0x61210
3542
3543/* Panel fitting */
5c969aa7 3544#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3545#define PFIT_ENABLE (1 << 31)
3546#define PFIT_PIPE_MASK (3 << 29)
3547#define PFIT_PIPE_SHIFT 29
3548#define VERT_INTERP_DISABLE (0 << 10)
3549#define VERT_INTERP_BILINEAR (1 << 10)
3550#define VERT_INTERP_MASK (3 << 10)
3551#define VERT_AUTO_SCALE (1 << 9)
3552#define HORIZ_INTERP_DISABLE (0 << 6)
3553#define HORIZ_INTERP_BILINEAR (1 << 6)
3554#define HORIZ_INTERP_MASK (3 << 6)
3555#define HORIZ_AUTO_SCALE (1 << 5)
3556#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3557#define PFIT_FILTER_FUZZY (0 << 24)
3558#define PFIT_SCALING_AUTO (0 << 26)
3559#define PFIT_SCALING_PROGRAMMED (1 << 26)
3560#define PFIT_SCALING_PILLAR (2 << 26)
3561#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3562#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3563/* Pre-965 */
3564#define PFIT_VERT_SCALE_SHIFT 20
3565#define PFIT_VERT_SCALE_MASK 0xfff00000
3566#define PFIT_HORIZ_SCALE_SHIFT 4
3567#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3568/* 965+ */
3569#define PFIT_VERT_SCALE_SHIFT_965 16
3570#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3571#define PFIT_HORIZ_SCALE_SHIFT_965 0
3572#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3573
5c969aa7 3574#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3575
5c969aa7
DL
3576#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3577#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3578#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3579 _VLV_BLC_PWM_CTL2_B)
3580
5c969aa7
DL
3581#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3582#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3583#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3584 _VLV_BLC_PWM_CTL_B)
3585
5c969aa7
DL
3586#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3587#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3588#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3589 _VLV_BLC_HIST_CTL_B)
3590
585fb111 3591/* Backlight control */
5c969aa7 3592#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3593#define BLM_PWM_ENABLE (1 << 31)
3594#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3595#define BLM_PIPE_SELECT (1 << 29)
3596#define BLM_PIPE_SELECT_IVB (3 << 29)
3597#define BLM_PIPE_A (0 << 29)
3598#define BLM_PIPE_B (1 << 29)
3599#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3600#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3601#define BLM_TRANSCODER_B BLM_PIPE_B
3602#define BLM_TRANSCODER_C BLM_PIPE_C
3603#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3604#define BLM_PIPE(pipe) ((pipe) << 29)
3605#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3606#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3607#define BLM_PHASE_IN_ENABLE (1 << 25)
3608#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3609#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3610#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3611#define BLM_PHASE_IN_COUNT_SHIFT (8)
3612#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3613#define BLM_PHASE_IN_INCR_SHIFT (0)
3614#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3615#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3616/*
3617 * This is the most significant 15 bits of the number of backlight cycles in a
3618 * complete cycle of the modulated backlight control.
3619 *
3620 * The actual value is this field multiplied by two.
3621 */
7cf41601
DV
3622#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3623#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3624#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3625/*
3626 * This is the number of cycles out of the backlight modulation cycle for which
3627 * the backlight is on.
3628 *
3629 * This field must be no greater than the number of cycles in the complete
3630 * backlight modulation cycle.
3631 */
3632#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3633#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3634#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3635#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3636
5c969aa7 3637#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
2059ac3b 3638#define BLM_HISTOGRAM_ENABLE (1 << 31)
0eb96d6e 3639
7cf41601
DV
3640/* New registers for PCH-split platforms. Safe where new bits show up, the
3641 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3642#define BLC_PWM_CPU_CTL2 0x48250
3643#define BLC_PWM_CPU_CTL 0x48254
3644
be256dc7
PZ
3645#define HSW_BLC_PWM2_CTL 0x48350
3646
7cf41601
DV
3647/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3648 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3649#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3650#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3651#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3652#define BLM_PCH_POLARITY (1 << 29)
3653#define BLC_PWM_PCH_CTL2 0xc8254
3654
be256dc7
PZ
3655#define UTIL_PIN_CTL 0x48400
3656#define UTIL_PIN_ENABLE (1 << 31)
3657
022e4e52
SK
3658#define UTIL_PIN_PIPE(x) ((x) << 29)
3659#define UTIL_PIN_PIPE_MASK (3 << 29)
3660#define UTIL_PIN_MODE_PWM (1 << 24)
3661#define UTIL_PIN_MODE_MASK (0xf << 24)
3662#define UTIL_PIN_POLARITY (1 << 22)
3663
0fb890c0 3664/* BXT backlight register definition. */
022e4e52 3665#define _BXT_BLC_PWM_CTL1 0xC8250
0fb890c0
VK
3666#define BXT_BLC_PWM_ENABLE (1 << 31)
3667#define BXT_BLC_PWM_POLARITY (1 << 29)
022e4e52
SK
3668#define _BXT_BLC_PWM_FREQ1 0xC8254
3669#define _BXT_BLC_PWM_DUTY1 0xC8258
3670
3671#define _BXT_BLC_PWM_CTL2 0xC8350
3672#define _BXT_BLC_PWM_FREQ2 0xC8354
3673#define _BXT_BLC_PWM_DUTY2 0xC8358
3674
3675#define BXT_BLC_PWM_CTL(controller) _PIPE(controller, \
3676 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
3677#define BXT_BLC_PWM_FREQ(controller) _PIPE(controller, \
3678 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
3679#define BXT_BLC_PWM_DUTY(controller) _PIPE(controller, \
3680 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
0fb890c0 3681
be256dc7
PZ
3682#define PCH_GTC_CTL 0xe7000
3683#define PCH_GTC_ENABLE (1 << 31)
3684
585fb111
JB
3685/* TV port control */
3686#define TV_CTL 0x68000
646b4269 3687/* Enables the TV encoder */
585fb111 3688# define TV_ENC_ENABLE (1 << 31)
646b4269 3689/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3690# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3691/* Outputs composite video (DAC A only) */
585fb111 3692# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3693/* Outputs SVideo video (DAC B/C) */
585fb111 3694# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3695/* Outputs Component video (DAC A/B/C) */
585fb111 3696# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3697/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3698# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3699# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3700/* Enables slow sync generation (945GM only) */
585fb111 3701# define TV_SLOW_SYNC (1 << 20)
646b4269 3702/* Selects 4x oversampling for 480i and 576p */
585fb111 3703# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3704/* Selects 2x oversampling for 720p and 1080i */
585fb111 3705# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3706/* Selects no oversampling for 1080p */
585fb111 3707# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3708/* Selects 8x oversampling */
585fb111 3709# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3710/* Selects progressive mode rather than interlaced */
585fb111 3711# define TV_PROGRESSIVE (1 << 17)
646b4269 3712/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3713# define TV_PAL_BURST (1 << 16)
646b4269 3714/* Field for setting delay of Y compared to C */
585fb111 3715# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3716/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3717# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3718/*
585fb111
JB
3719 * Enables a fix for the 915GM only.
3720 *
3721 * Not sure what it does.
3722 */
3723# define TV_ENC_C0_FIX (1 << 10)
646b4269 3724/* Bits that must be preserved by software */
d2d9f232 3725# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3726# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3727/* Read-only state that reports all features enabled */
585fb111 3728# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3729/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3730# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3731/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3732# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3733/* Normal operation */
585fb111 3734# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3735/* Encoder test pattern 1 - combo pattern */
585fb111 3736# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3737/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3738# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3739/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3740# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3741/* Encoder test pattern 4 - random noise */
585fb111 3742# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3743/* Encoder test pattern 5 - linear color ramps */
585fb111 3744# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3745/*
585fb111
JB
3746 * This test mode forces the DACs to 50% of full output.
3747 *
3748 * This is used for load detection in combination with TVDAC_SENSE_MASK
3749 */
3750# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3751# define TV_TEST_MODE_MASK (7 << 0)
3752
3753#define TV_DAC 0x68004
b8ed2a4f 3754# define TV_DAC_SAVE 0x00ffff00
646b4269 3755/*
585fb111
JB
3756 * Reports that DAC state change logic has reported change (RO).
3757 *
3758 * This gets cleared when TV_DAC_STATE_EN is cleared
3759*/
3760# define TVDAC_STATE_CHG (1 << 31)
3761# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3762/* Reports that DAC A voltage is above the detect threshold */
585fb111 3763# define TVDAC_A_SENSE (1 << 30)
646b4269 3764/* Reports that DAC B voltage is above the detect threshold */
585fb111 3765# define TVDAC_B_SENSE (1 << 29)
646b4269 3766/* Reports that DAC C voltage is above the detect threshold */
585fb111 3767# define TVDAC_C_SENSE (1 << 28)
646b4269 3768/*
585fb111
JB
3769 * Enables DAC state detection logic, for load-based TV detection.
3770 *
3771 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3772 * to off, for load detection to work.
3773 */
3774# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3775/* Sets the DAC A sense value to high */
585fb111 3776# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3777/* Sets the DAC B sense value to high */
585fb111 3778# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3779/* Sets the DAC C sense value to high */
585fb111 3780# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3781/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3782# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3783/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3784# define ENC_TVDAC_SLEW_FAST (1 << 6)
3785# define DAC_A_1_3_V (0 << 4)
3786# define DAC_A_1_1_V (1 << 4)
3787# define DAC_A_0_7_V (2 << 4)
cb66c692 3788# define DAC_A_MASK (3 << 4)
585fb111
JB
3789# define DAC_B_1_3_V (0 << 2)
3790# define DAC_B_1_1_V (1 << 2)
3791# define DAC_B_0_7_V (2 << 2)
cb66c692 3792# define DAC_B_MASK (3 << 2)
585fb111
JB
3793# define DAC_C_1_3_V (0 << 0)
3794# define DAC_C_1_1_V (1 << 0)
3795# define DAC_C_0_7_V (2 << 0)
cb66c692 3796# define DAC_C_MASK (3 << 0)
585fb111 3797
646b4269 3798/*
585fb111
JB
3799 * CSC coefficients are stored in a floating point format with 9 bits of
3800 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3801 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3802 * -1 (0x3) being the only legal negative value.
3803 */
3804#define TV_CSC_Y 0x68010
3805# define TV_RY_MASK 0x07ff0000
3806# define TV_RY_SHIFT 16
3807# define TV_GY_MASK 0x00000fff
3808# define TV_GY_SHIFT 0
3809
3810#define TV_CSC_Y2 0x68014
3811# define TV_BY_MASK 0x07ff0000
3812# define TV_BY_SHIFT 16
646b4269 3813/*
585fb111
JB
3814 * Y attenuation for component video.
3815 *
3816 * Stored in 1.9 fixed point.
3817 */
3818# define TV_AY_MASK 0x000003ff
3819# define TV_AY_SHIFT 0
3820
3821#define TV_CSC_U 0x68018
3822# define TV_RU_MASK 0x07ff0000
3823# define TV_RU_SHIFT 16
3824# define TV_GU_MASK 0x000007ff
3825# define TV_GU_SHIFT 0
3826
3827#define TV_CSC_U2 0x6801c
3828# define TV_BU_MASK 0x07ff0000
3829# define TV_BU_SHIFT 16
646b4269 3830/*
585fb111
JB
3831 * U attenuation for component video.
3832 *
3833 * Stored in 1.9 fixed point.
3834 */
3835# define TV_AU_MASK 0x000003ff
3836# define TV_AU_SHIFT 0
3837
3838#define TV_CSC_V 0x68020
3839# define TV_RV_MASK 0x0fff0000
3840# define TV_RV_SHIFT 16
3841# define TV_GV_MASK 0x000007ff
3842# define TV_GV_SHIFT 0
3843
3844#define TV_CSC_V2 0x68024
3845# define TV_BV_MASK 0x07ff0000
3846# define TV_BV_SHIFT 16
646b4269 3847/*
585fb111
JB
3848 * V attenuation for component video.
3849 *
3850 * Stored in 1.9 fixed point.
3851 */
3852# define TV_AV_MASK 0x000007ff
3853# define TV_AV_SHIFT 0
3854
3855#define TV_CLR_KNOBS 0x68028
646b4269 3856/* 2s-complement brightness adjustment */
585fb111
JB
3857# define TV_BRIGHTNESS_MASK 0xff000000
3858# define TV_BRIGHTNESS_SHIFT 24
646b4269 3859/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3860# define TV_CONTRAST_MASK 0x00ff0000
3861# define TV_CONTRAST_SHIFT 16
646b4269 3862/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3863# define TV_SATURATION_MASK 0x0000ff00
3864# define TV_SATURATION_SHIFT 8
646b4269 3865/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3866# define TV_HUE_MASK 0x000000ff
3867# define TV_HUE_SHIFT 0
3868
3869#define TV_CLR_LEVEL 0x6802c
646b4269 3870/* Controls the DAC level for black */
585fb111
JB
3871# define TV_BLACK_LEVEL_MASK 0x01ff0000
3872# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3873/* Controls the DAC level for blanking */
585fb111
JB
3874# define TV_BLANK_LEVEL_MASK 0x000001ff
3875# define TV_BLANK_LEVEL_SHIFT 0
3876
3877#define TV_H_CTL_1 0x68030
646b4269 3878/* Number of pixels in the hsync. */
585fb111
JB
3879# define TV_HSYNC_END_MASK 0x1fff0000
3880# define TV_HSYNC_END_SHIFT 16
646b4269 3881/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3882# define TV_HTOTAL_MASK 0x00001fff
3883# define TV_HTOTAL_SHIFT 0
3884
3885#define TV_H_CTL_2 0x68034
646b4269 3886/* Enables the colorburst (needed for non-component color) */
585fb111 3887# define TV_BURST_ENA (1 << 31)
646b4269 3888/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3889# define TV_HBURST_START_SHIFT 16
3890# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3891/* Length of the colorburst */
585fb111
JB
3892# define TV_HBURST_LEN_SHIFT 0
3893# define TV_HBURST_LEN_MASK 0x0001fff
3894
3895#define TV_H_CTL_3 0x68038
646b4269 3896/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3897# define TV_HBLANK_END_SHIFT 16
3898# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3899/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3900# define TV_HBLANK_START_SHIFT 0
3901# define TV_HBLANK_START_MASK 0x0001fff
3902
3903#define TV_V_CTL_1 0x6803c
646b4269 3904/* XXX */
585fb111
JB
3905# define TV_NBR_END_SHIFT 16
3906# define TV_NBR_END_MASK 0x07ff0000
646b4269 3907/* XXX */
585fb111
JB
3908# define TV_VI_END_F1_SHIFT 8
3909# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3910/* XXX */
585fb111
JB
3911# define TV_VI_END_F2_SHIFT 0
3912# define TV_VI_END_F2_MASK 0x0000003f
3913
3914#define TV_V_CTL_2 0x68040
646b4269 3915/* Length of vsync, in half lines */
585fb111
JB
3916# define TV_VSYNC_LEN_MASK 0x07ff0000
3917# define TV_VSYNC_LEN_SHIFT 16
646b4269 3918/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3919 * number of half lines.
3920 */
3921# define TV_VSYNC_START_F1_MASK 0x00007f00
3922# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3923/*
585fb111
JB
3924 * Offset of the start of vsync in field 2, measured in one less than the
3925 * number of half lines.
3926 */
3927# define TV_VSYNC_START_F2_MASK 0x0000007f
3928# define TV_VSYNC_START_F2_SHIFT 0
3929
3930#define TV_V_CTL_3 0x68044
646b4269 3931/* Enables generation of the equalization signal */
585fb111 3932# define TV_EQUAL_ENA (1 << 31)
646b4269 3933/* Length of vsync, in half lines */
585fb111
JB
3934# define TV_VEQ_LEN_MASK 0x007f0000
3935# define TV_VEQ_LEN_SHIFT 16
646b4269 3936/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3937 * the number of half lines.
3938 */
3939# define TV_VEQ_START_F1_MASK 0x0007f00
3940# define TV_VEQ_START_F1_SHIFT 8
646b4269 3941/*
585fb111
JB
3942 * Offset of the start of equalization in field 2, measured in one less than
3943 * the number of half lines.
3944 */
3945# define TV_VEQ_START_F2_MASK 0x000007f
3946# define TV_VEQ_START_F2_SHIFT 0
3947
3948#define TV_V_CTL_4 0x68048
646b4269 3949/*
585fb111
JB
3950 * Offset to start of vertical colorburst, measured in one less than the
3951 * number of lines from vertical start.
3952 */
3953# define TV_VBURST_START_F1_MASK 0x003f0000
3954# define TV_VBURST_START_F1_SHIFT 16
646b4269 3955/*
585fb111
JB
3956 * Offset to the end of vertical colorburst, measured in one less than the
3957 * number of lines from the start of NBR.
3958 */
3959# define TV_VBURST_END_F1_MASK 0x000000ff
3960# define TV_VBURST_END_F1_SHIFT 0
3961
3962#define TV_V_CTL_5 0x6804c
646b4269 3963/*
585fb111
JB
3964 * Offset to start of vertical colorburst, measured in one less than the
3965 * number of lines from vertical start.
3966 */
3967# define TV_VBURST_START_F2_MASK 0x003f0000
3968# define TV_VBURST_START_F2_SHIFT 16
646b4269 3969/*
585fb111
JB
3970 * Offset to the end of vertical colorburst, measured in one less than the
3971 * number of lines from the start of NBR.
3972 */
3973# define TV_VBURST_END_F2_MASK 0x000000ff
3974# define TV_VBURST_END_F2_SHIFT 0
3975
3976#define TV_V_CTL_6 0x68050
646b4269 3977/*
585fb111
JB
3978 * Offset to start of vertical colorburst, measured in one less than the
3979 * number of lines from vertical start.
3980 */
3981# define TV_VBURST_START_F3_MASK 0x003f0000
3982# define TV_VBURST_START_F3_SHIFT 16
646b4269 3983/*
585fb111
JB
3984 * Offset to the end of vertical colorburst, measured in one less than the
3985 * number of lines from the start of NBR.
3986 */
3987# define TV_VBURST_END_F3_MASK 0x000000ff
3988# define TV_VBURST_END_F3_SHIFT 0
3989
3990#define TV_V_CTL_7 0x68054
646b4269 3991/*
585fb111
JB
3992 * Offset to start of vertical colorburst, measured in one less than the
3993 * number of lines from vertical start.
3994 */
3995# define TV_VBURST_START_F4_MASK 0x003f0000
3996# define TV_VBURST_START_F4_SHIFT 16
646b4269 3997/*
585fb111
JB
3998 * Offset to the end of vertical colorburst, measured in one less than the
3999 * number of lines from the start of NBR.
4000 */
4001# define TV_VBURST_END_F4_MASK 0x000000ff
4002# define TV_VBURST_END_F4_SHIFT 0
4003
4004#define TV_SC_CTL_1 0x68060
646b4269 4005/* Turns on the first subcarrier phase generation DDA */
585fb111 4006# define TV_SC_DDA1_EN (1 << 31)
646b4269 4007/* Turns on the first subcarrier phase generation DDA */
585fb111 4008# define TV_SC_DDA2_EN (1 << 30)
646b4269 4009/* Turns on the first subcarrier phase generation DDA */
585fb111 4010# define TV_SC_DDA3_EN (1 << 29)
646b4269 4011/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 4012# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 4013/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 4014# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 4015/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 4016# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 4017/* Sets the subcarrier DDA to never reset the frequency */
585fb111 4018# define TV_SC_RESET_NEVER (3 << 24)
646b4269 4019/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
4020# define TV_BURST_LEVEL_MASK 0x00ff0000
4021# define TV_BURST_LEVEL_SHIFT 16
646b4269 4022/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
4023# define TV_SCDDA1_INC_MASK 0x00000fff
4024# define TV_SCDDA1_INC_SHIFT 0
4025
4026#define TV_SC_CTL_2 0x68064
646b4269 4027/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
4028# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4029# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 4030/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
4031# define TV_SCDDA2_INC_MASK 0x00007fff
4032# define TV_SCDDA2_INC_SHIFT 0
4033
4034#define TV_SC_CTL_3 0x68068
646b4269 4035/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
4036# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4037# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 4038/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
4039# define TV_SCDDA3_INC_MASK 0x00007fff
4040# define TV_SCDDA3_INC_SHIFT 0
4041
4042#define TV_WIN_POS 0x68070
646b4269 4043/* X coordinate of the display from the start of horizontal active */
585fb111
JB
4044# define TV_XPOS_MASK 0x1fff0000
4045# define TV_XPOS_SHIFT 16
646b4269 4046/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
4047# define TV_YPOS_MASK 0x00000fff
4048# define TV_YPOS_SHIFT 0
4049
4050#define TV_WIN_SIZE 0x68074
646b4269 4051/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
4052# define TV_XSIZE_MASK 0x1fff0000
4053# define TV_XSIZE_SHIFT 16
646b4269 4054/*
585fb111
JB
4055 * Vertical size of the display window, measured in pixels.
4056 *
4057 * Must be even for interlaced modes.
4058 */
4059# define TV_YSIZE_MASK 0x00000fff
4060# define TV_YSIZE_SHIFT 0
4061
4062#define TV_FILTER_CTL_1 0x68080
646b4269 4063/*
585fb111
JB
4064 * Enables automatic scaling calculation.
4065 *
4066 * If set, the rest of the registers are ignored, and the calculated values can
4067 * be read back from the register.
4068 */
4069# define TV_AUTO_SCALE (1 << 31)
646b4269 4070/*
585fb111
JB
4071 * Disables the vertical filter.
4072 *
4073 * This is required on modes more than 1024 pixels wide */
4074# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 4075/* Enables adaptive vertical filtering */
585fb111
JB
4076# define TV_VADAPT (1 << 28)
4077# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 4078/* Selects the least adaptive vertical filtering mode */
585fb111 4079# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 4080/* Selects the moderately adaptive vertical filtering mode */
585fb111 4081# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 4082/* Selects the most adaptive vertical filtering mode */
585fb111 4083# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 4084/*
585fb111
JB
4085 * Sets the horizontal scaling factor.
4086 *
4087 * This should be the fractional part of the horizontal scaling factor divided
4088 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4089 *
4090 * (src width - 1) / ((oversample * dest width) - 1)
4091 */
4092# define TV_HSCALE_FRAC_MASK 0x00003fff
4093# define TV_HSCALE_FRAC_SHIFT 0
4094
4095#define TV_FILTER_CTL_2 0x68084
646b4269 4096/*
585fb111
JB
4097 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4098 *
4099 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4100 */
4101# define TV_VSCALE_INT_MASK 0x00038000
4102# define TV_VSCALE_INT_SHIFT 15
646b4269 4103/*
585fb111
JB
4104 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4105 *
4106 * \sa TV_VSCALE_INT_MASK
4107 */
4108# define TV_VSCALE_FRAC_MASK 0x00007fff
4109# define TV_VSCALE_FRAC_SHIFT 0
4110
4111#define TV_FILTER_CTL_3 0x68088
646b4269 4112/*
585fb111
JB
4113 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4114 *
4115 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4116 *
4117 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4118 */
4119# define TV_VSCALE_IP_INT_MASK 0x00038000
4120# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 4121/*
585fb111
JB
4122 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4123 *
4124 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4125 *
4126 * \sa TV_VSCALE_IP_INT_MASK
4127 */
4128# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4129# define TV_VSCALE_IP_FRAC_SHIFT 0
4130
4131#define TV_CC_CONTROL 0x68090
4132# define TV_CC_ENABLE (1 << 31)
646b4269 4133/*
585fb111
JB
4134 * Specifies which field to send the CC data in.
4135 *
4136 * CC data is usually sent in field 0.
4137 */
4138# define TV_CC_FID_MASK (1 << 27)
4139# define TV_CC_FID_SHIFT 27
646b4269 4140/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4141# define TV_CC_HOFF_MASK 0x03ff0000
4142# define TV_CC_HOFF_SHIFT 16
646b4269 4143/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4144# define TV_CC_LINE_MASK 0x0000003f
4145# define TV_CC_LINE_SHIFT 0
4146
4147#define TV_CC_DATA 0x68094
4148# define TV_CC_RDY (1 << 31)
646b4269 4149/* Second word of CC data to be transmitted. */
585fb111
JB
4150# define TV_CC_DATA_2_MASK 0x007f0000
4151# define TV_CC_DATA_2_SHIFT 16
646b4269 4152/* First word of CC data to be transmitted. */
585fb111
JB
4153# define TV_CC_DATA_1_MASK 0x0000007f
4154# define TV_CC_DATA_1_SHIFT 0
4155
184d7c06
VS
4156#define TV_H_LUMA(i) (0x68100 + (i) * 4) /* 60 registers */
4157#define TV_H_CHROMA(i) (0x68200 + (i) * 4) /* 60 registers */
4158#define TV_V_LUMA(i) (0x68300 + (i) * 4) /* 43 registers */
4159#define TV_V_CHROMA(i) (0x68400 + (i) * 4) /* 43 registers */
585fb111 4160
040d87f1 4161/* Display Port */
32f9d658 4162#define DP_A 0x64000 /* eDP */
040d87f1
KP
4163#define DP_B 0x64100
4164#define DP_C 0x64200
4165#define DP_D 0x64300
4166
e66eb81d
VS
4167#define VLV_DP_B (VLV_DISPLAY_BASE + DP_B)
4168#define VLV_DP_C (VLV_DISPLAY_BASE + DP_C)
4169#define CHV_DP_D (VLV_DISPLAY_BASE + DP_D)
4170
040d87f1
KP
4171#define DP_PORT_EN (1 << 31)
4172#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4173#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4174#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4175#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4176
040d87f1
KP
4177/* Link training mode - select a suitable mode for each stage */
4178#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4179#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4180#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4181#define DP_LINK_TRAIN_OFF (3 << 28)
4182#define DP_LINK_TRAIN_MASK (3 << 28)
4183#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4184#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4185#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4186
8db9d77b
ZW
4187/* CPT Link training mode */
4188#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4189#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4190#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4191#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4192#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4193#define DP_LINK_TRAIN_SHIFT_CPT 8
4194
040d87f1
KP
4195/* Signal voltages. These are mostly controlled by the other end */
4196#define DP_VOLTAGE_0_4 (0 << 25)
4197#define DP_VOLTAGE_0_6 (1 << 25)
4198#define DP_VOLTAGE_0_8 (2 << 25)
4199#define DP_VOLTAGE_1_2 (3 << 25)
4200#define DP_VOLTAGE_MASK (7 << 25)
4201#define DP_VOLTAGE_SHIFT 25
4202
4203/* Signal pre-emphasis levels, like voltages, the other end tells us what
4204 * they want
4205 */
4206#define DP_PRE_EMPHASIS_0 (0 << 22)
4207#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4208#define DP_PRE_EMPHASIS_6 (2 << 22)
4209#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4210#define DP_PRE_EMPHASIS_MASK (7 << 22)
4211#define DP_PRE_EMPHASIS_SHIFT 22
4212
4213/* How many wires to use. I guess 3 was too hard */
17aa6be9 4214#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1 4215#define DP_PORT_WIDTH_MASK (7 << 19)
90a6b7b0 4216#define DP_PORT_WIDTH_SHIFT 19
040d87f1
KP
4217
4218/* Mystic DPCD version 1.1 special mode */
4219#define DP_ENHANCED_FRAMING (1 << 18)
4220
32f9d658
ZW
4221/* eDP */
4222#define DP_PLL_FREQ_270MHZ (0 << 16)
b377e0df 4223#define DP_PLL_FREQ_162MHZ (1 << 16)
32f9d658
ZW
4224#define DP_PLL_FREQ_MASK (3 << 16)
4225
646b4269 4226/* locked once port is enabled */
040d87f1
KP
4227#define DP_PORT_REVERSAL (1 << 15)
4228
32f9d658
ZW
4229/* eDP */
4230#define DP_PLL_ENABLE (1 << 14)
4231
646b4269 4232/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4233#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4234
4235#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4236#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4237
646b4269 4238/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4239#define DP_COLOR_RANGE_16_235 (1 << 8)
4240
646b4269 4241/* Turn on the audio link */
040d87f1
KP
4242#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4243
646b4269 4244/* vs and hs sync polarity */
040d87f1
KP
4245#define DP_SYNC_VS_HIGH (1 << 4)
4246#define DP_SYNC_HS_HIGH (1 << 3)
4247
646b4269 4248/* A fantasy */
040d87f1
KP
4249#define DP_DETECTED (1 << 2)
4250
646b4269 4251/* The aux channel provides a way to talk to the
040d87f1
KP
4252 * signal sink for DDC etc. Max packet size supported
4253 * is 20 bytes in each direction, hence the 5 fixed
4254 * data registers
4255 */
da00bdcf
VS
4256#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4257#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4258#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4259#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4260#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4261#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
4262
4263#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4264#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4265#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4266#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4267#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4268#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
4269
4270#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4271#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4272#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4273#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4274#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4275#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
4276
4277#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4278#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4279#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4280#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4281#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4282#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
750a951f
VS
4283
4284#define DP_AUX_CH_CTL(port) _PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4285#define DP_AUX_CH_DATA(port, i) (_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
040d87f1
KP
4286
4287#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4288#define DP_AUX_CH_CTL_DONE (1 << 30)
4289#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4290#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4291#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4292#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4293#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4294#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4295#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4296#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4297#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4298#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4299#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4300#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4301#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4302#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4303#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4304#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4305#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4306#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4307#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4308#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4309#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4310#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
395b2913 4311#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
e3d99845 4312#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4313#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4314
4315/*
4316 * Computing GMCH M and N values for the Display Port link
4317 *
4318 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4319 *
4320 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4321 *
4322 * The GMCH value is used internally
4323 *
4324 * bytes_per_pixel is the number of bytes coming out of the plane,
4325 * which is after the LUTs, so we want the bytes for our color format.
4326 * For our current usage, this is always 3, one byte for R, G and B.
4327 */
e3b95f1e
DV
4328#define _PIPEA_DATA_M_G4X 0x70050
4329#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4330
4331/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4332#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4333#define TU_SIZE_SHIFT 25
a65851af 4334#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4335
a65851af
VS
4336#define DATA_LINK_M_N_MASK (0xffffff)
4337#define DATA_LINK_N_MAX (0x800000)
040d87f1 4338
e3b95f1e
DV
4339#define _PIPEA_DATA_N_G4X 0x70054
4340#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4341#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4342
4343/*
4344 * Computing Link M and N values for the Display Port link
4345 *
4346 * Link M / N = pixel_clock / ls_clk
4347 *
4348 * (the DP spec calls pixel_clock the 'strm_clk')
4349 *
4350 * The Link value is transmitted in the Main Stream
4351 * Attributes and VB-ID.
4352 */
4353
e3b95f1e
DV
4354#define _PIPEA_LINK_M_G4X 0x70060
4355#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4356#define PIPEA_DP_LINK_M_MASK (0xffffff)
4357
e3b95f1e
DV
4358#define _PIPEA_LINK_N_G4X 0x70064
4359#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4360#define PIPEA_DP_LINK_N_MASK (0xffffff)
4361
e3b95f1e
DV
4362#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4363#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4364#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4365#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4366
585fb111
JB
4367/* Display & cursor control */
4368
4369/* Pipe A */
a57c774a 4370#define _PIPEADSL 0x70000
837ba00f
PZ
4371#define DSL_LINEMASK_GEN2 0x00000fff
4372#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4373#define _PIPEACONF 0x70008
5eddb70b
CW
4374#define PIPECONF_ENABLE (1<<31)
4375#define PIPECONF_DISABLE 0
4376#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4377#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4378#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4379#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4380#define PIPECONF_SINGLE_WIDE 0
4381#define PIPECONF_PIPE_UNLOCKED 0
4382#define PIPECONF_PIPE_LOCKED (1<<25)
4383#define PIPECONF_PALETTE 0
4384#define PIPECONF_GAMMA (1<<24)
585fb111 4385#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4386#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4387#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4388/* Note that pre-gen3 does not support interlaced display directly. Panel
4389 * fitting must be disabled on pre-ilk for interlaced. */
4390#define PIPECONF_PROGRESSIVE (0 << 21)
4391#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4392#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4393#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4394#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4395/* Ironlake and later have a complete new set of values for interlaced. PFIT
4396 * means panel fitter required, PF means progressive fetch, DBL means power
4397 * saving pixel doubling. */
4398#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4399#define PIPECONF_INTERLACED_ILK (3 << 21)
4400#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4401#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4402#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4403#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4404#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4405#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4406#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4407#define PIPECONF_BPC_MASK (0x7 << 5)
4408#define PIPECONF_8BPC (0<<5)
4409#define PIPECONF_10BPC (1<<5)
4410#define PIPECONF_6BPC (2<<5)
4411#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4412#define PIPECONF_DITHER_EN (1<<4)
4413#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4414#define PIPECONF_DITHER_TYPE_SP (0<<2)
4415#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4416#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4417#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4418#define _PIPEASTAT 0x70024
585fb111 4419#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4420#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4421#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4422#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4423#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4424#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4425#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4426#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4427#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4428#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4429#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4430#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4431#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4432#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4433#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4434#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4435#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4436#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4437#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4438#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4439#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4440#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4441#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4442#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4443#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4444#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4445#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4446#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4447#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4448#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4449#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4450#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4451#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4452#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4453#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4454#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4455#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4456#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4457#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4458#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4459#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4460#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4461#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4462#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4463#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4464#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4465
755e9019
ID
4466#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4467#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4468
84fd4f4e
RB
4469#define PIPE_A_OFFSET 0x70000
4470#define PIPE_B_OFFSET 0x71000
4471#define PIPE_C_OFFSET 0x72000
4472#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4473/*
4474 * There's actually no pipe EDP. Some pipe registers have
4475 * simply shifted from the pipe to the transcoder, while
4476 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4477 * to access such registers in transcoder EDP.
4478 */
4479#define PIPE_EDP_OFFSET 0x7f000
4480
5c969aa7
DL
4481#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4482 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4483 dev_priv->info.display_mmio_offset)
a57c774a
AK
4484
4485#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4486#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4487#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4488#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4489#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 4490
756f85cf
PZ
4491#define _PIPE_MISC_A 0x70030
4492#define _PIPE_MISC_B 0x71030
4493#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4494#define PIPEMISC_DITHER_8_BPC (0<<5)
4495#define PIPEMISC_DITHER_10_BPC (1<<5)
4496#define PIPEMISC_DITHER_6_BPC (2<<5)
4497#define PIPEMISC_DITHER_12_BPC (3<<5)
4498#define PIPEMISC_DITHER_ENABLE (1<<4)
4499#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4500#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 4501#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4502
b41fbda1 4503#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4504#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4505#define PIPEB_HLINE_INT_EN (1<<28)
4506#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4507#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4508#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4509#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4510#define PIPE_PSR_INT_EN (1<<22)
7983117f 4511#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4512#define PIPEA_HLINE_INT_EN (1<<20)
4513#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4514#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4515#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4516#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4517#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4518#define PIPEC_HLINE_INT_EN (1<<12)
4519#define PIPEC_VBLANK_INT_EN (1<<11)
4520#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4521#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4522#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4523
bf67a6fd
VS
4524#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4525#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4526#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4527#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4528#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4529#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4530#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4531#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4532#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4533#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4534#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4535#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4536#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4537#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4538#define DPINVGTT_EN_MASK_CHV 0xfff0000
4539#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4540#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4541#define PLANEC_INVALID_GTT_STATUS (1<<9)
4542#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4543#define CURSORB_INVALID_GTT_STATUS (1<<7)
4544#define CURSORA_INVALID_GTT_STATUS (1<<6)
4545#define SPRITED_INVALID_GTT_STATUS (1<<5)
4546#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4547#define PLANEB_INVALID_GTT_STATUS (1<<3)
4548#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4549#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4550#define PLANEA_INVALID_GTT_STATUS (1<<0)
4551#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4552#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4553
b5004720 4554#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4555#define DSPARB_CSTART_MASK (0x7f << 7)
4556#define DSPARB_CSTART_SHIFT 7
4557#define DSPARB_BSTART_MASK (0x7f)
4558#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4559#define DSPARB_BEND_SHIFT 9 /* on 855 */
4560#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4561#define DSPARB_SPRITEA_SHIFT_VLV 0
4562#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4563#define DSPARB_SPRITEB_SHIFT_VLV 8
4564#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4565#define DSPARB_SPRITEC_SHIFT_VLV 16
4566#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4567#define DSPARB_SPRITED_SHIFT_VLV 24
4568#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
b5004720 4569#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4570#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4571#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4572#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4573#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4574#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4575#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4576#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4577#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4578#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4579#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4580#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4581#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
b5004720 4582#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4583#define DSPARB_SPRITEE_SHIFT_VLV 0
4584#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4585#define DSPARB_SPRITEF_SHIFT_VLV 8
4586#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4587
0a560674 4588/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4589#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4590#define DSPFW_SR_SHIFT 23
4591#define DSPFW_SR_MASK (0x1ff<<23)
4592#define DSPFW_CURSORB_SHIFT 16
4593#define DSPFW_CURSORB_MASK (0x3f<<16)
4594#define DSPFW_PLANEB_SHIFT 8
4595#define DSPFW_PLANEB_MASK (0x7f<<8)
4596#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4597#define DSPFW_PLANEA_SHIFT 0
4598#define DSPFW_PLANEA_MASK (0x7f<<0)
4599#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4600#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4601#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4602#define DSPFW_FBC_SR_SHIFT 28
4603#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4604#define DSPFW_FBC_HPLL_SR_SHIFT 24
4605#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4606#define DSPFW_SPRITEB_SHIFT (16)
4607#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4608#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4609#define DSPFW_CURSORA_SHIFT 8
4610#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4611#define DSPFW_PLANEC_OLD_SHIFT 0
4612#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4613#define DSPFW_SPRITEA_SHIFT 0
4614#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4615#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4616#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4617#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4618#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4619#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4620#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4621#define DSPFW_HPLL_CURSOR_SHIFT 16
4622#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4623#define DSPFW_HPLL_SR_SHIFT 0
4624#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4625
4626/* vlv/chv */
4627#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4628#define DSPFW_SPRITEB_WM1_SHIFT 16
4629#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4630#define DSPFW_CURSORA_WM1_SHIFT 8
4631#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4632#define DSPFW_SPRITEA_WM1_SHIFT 0
4633#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4634#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4635#define DSPFW_PLANEB_WM1_SHIFT 24
4636#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4637#define DSPFW_PLANEA_WM1_SHIFT 16
4638#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4639#define DSPFW_CURSORB_WM1_SHIFT 8
4640#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4641#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4642#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4643#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4644#define DSPFW_SR_WM1_SHIFT 0
4645#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4646#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4647#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4648#define DSPFW_SPRITED_WM1_SHIFT 24
4649#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4650#define DSPFW_SPRITED_SHIFT 16
15665979 4651#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4652#define DSPFW_SPRITEC_WM1_SHIFT 8
4653#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4654#define DSPFW_SPRITEC_SHIFT 0
15665979 4655#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
0a560674
VS
4656#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4657#define DSPFW_SPRITEF_WM1_SHIFT 24
4658#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4659#define DSPFW_SPRITEF_SHIFT 16
15665979 4660#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4661#define DSPFW_SPRITEE_WM1_SHIFT 8
4662#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4663#define DSPFW_SPRITEE_SHIFT 0
15665979 4664#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
0a560674
VS
4665#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4666#define DSPFW_PLANEC_WM1_SHIFT 24
4667#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4668#define DSPFW_PLANEC_SHIFT 16
15665979 4669#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4670#define DSPFW_CURSORC_WM1_SHIFT 8
4671#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4672#define DSPFW_CURSORC_SHIFT 0
4673#define DSPFW_CURSORC_MASK (0x3f<<0)
4674
4675/* vlv/chv high order bits */
4676#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4677#define DSPFW_SR_HI_SHIFT 24
ae80152d 4678#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4679#define DSPFW_SPRITEF_HI_SHIFT 23
4680#define DSPFW_SPRITEF_HI_MASK (1<<23)
4681#define DSPFW_SPRITEE_HI_SHIFT 22
4682#define DSPFW_SPRITEE_HI_MASK (1<<22)
4683#define DSPFW_PLANEC_HI_SHIFT 21
4684#define DSPFW_PLANEC_HI_MASK (1<<21)
4685#define DSPFW_SPRITED_HI_SHIFT 20
4686#define DSPFW_SPRITED_HI_MASK (1<<20)
4687#define DSPFW_SPRITEC_HI_SHIFT 16
4688#define DSPFW_SPRITEC_HI_MASK (1<<16)
4689#define DSPFW_PLANEB_HI_SHIFT 12
4690#define DSPFW_PLANEB_HI_MASK (1<<12)
4691#define DSPFW_SPRITEB_HI_SHIFT 8
4692#define DSPFW_SPRITEB_HI_MASK (1<<8)
4693#define DSPFW_SPRITEA_HI_SHIFT 4
4694#define DSPFW_SPRITEA_HI_MASK (1<<4)
4695#define DSPFW_PLANEA_HI_SHIFT 0
4696#define DSPFW_PLANEA_HI_MASK (1<<0)
4697#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4698#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4699#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4700#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4701#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4702#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4703#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4704#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4705#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4706#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4707#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4708#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4709#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4710#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4711#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4712#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4713#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4714#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4715#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4716#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4717#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4718
12a3c055 4719/* drain latency register values*/
1abc4dc7 4720#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4721#define DDL_CURSOR_SHIFT 24
01e184cc 4722#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4723#define DDL_PLANE_SHIFT 0
341c526f
VS
4724#define DDL_PRECISION_HIGH (1<<7)
4725#define DDL_PRECISION_LOW (0<<7)
0948c265 4726#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4727
c6beb13e
VS
4728#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4729#define CBR_PND_DEADLINE_DISABLE (1<<31)
aa17cdb4 4730#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
c6beb13e 4731
7662c8bd 4732/* FIFO watermark sizes etc */
0e442c60 4733#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4734#define I915_FIFO_LINE_SIZE 64
4735#define I830_FIFO_LINE_SIZE 32
0e442c60 4736
ceb04246 4737#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4738#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4739#define I965_FIFO_SIZE 512
4740#define I945_FIFO_SIZE 127
7662c8bd 4741#define I915_FIFO_SIZE 95
dff33cfc 4742#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4743#define I830_FIFO_SIZE 95
0e442c60 4744
ceb04246 4745#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4746#define G4X_MAX_WM 0x3f
7662c8bd
SL
4747#define I915_MAX_WM 0x3f
4748
f2b115e6
AJ
4749#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4750#define PINEVIEW_FIFO_LINE_SIZE 64
4751#define PINEVIEW_MAX_WM 0x1ff
4752#define PINEVIEW_DFT_WM 0x3f
4753#define PINEVIEW_DFT_HPLLOFF_WM 0
4754#define PINEVIEW_GUARD_WM 10
4755#define PINEVIEW_CURSOR_FIFO 64
4756#define PINEVIEW_CURSOR_MAX_WM 0x3f
4757#define PINEVIEW_CURSOR_DFT_WM 0
4758#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4759
ceb04246 4760#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4761#define I965_CURSOR_FIFO 64
4762#define I965_CURSOR_MAX_WM 32
4763#define I965_CURSOR_DFT_WM 8
7f8a8569 4764
fae1267d 4765/* Watermark register definitions for SKL */
086f8e84
VS
4766#define _CUR_WM_A_0 0x70140
4767#define _CUR_WM_B_0 0x71140
4768#define _PLANE_WM_1_A_0 0x70240
4769#define _PLANE_WM_1_B_0 0x71240
4770#define _PLANE_WM_2_A_0 0x70340
4771#define _PLANE_WM_2_B_0 0x71340
4772#define _PLANE_WM_TRANS_1_A_0 0x70268
4773#define _PLANE_WM_TRANS_1_B_0 0x71268
4774#define _PLANE_WM_TRANS_2_A_0 0x70368
4775#define _PLANE_WM_TRANS_2_B_0 0x71368
4776#define _CUR_WM_TRANS_A_0 0x70168
4777#define _CUR_WM_TRANS_B_0 0x71168
fae1267d
PB
4778#define PLANE_WM_EN (1 << 31)
4779#define PLANE_WM_LINES_SHIFT 14
4780#define PLANE_WM_LINES_MASK 0x1f
4781#define PLANE_WM_BLOCKS_MASK 0x3ff
4782
086f8e84
VS
4783#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
4784#define CUR_WM(pipe, level) (_CUR_WM_0(pipe) + ((4) * (level)))
4785#define CUR_WM_TRANS(pipe) _PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
fae1267d 4786
086f8e84
VS
4787#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4788#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
fae1267d
PB
4789#define _PLANE_WM_BASE(pipe, plane) \
4790 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4791#define PLANE_WM(pipe, plane, level) \
4792 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4793#define _PLANE_WM_TRANS_1(pipe) \
086f8e84 4794 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
fae1267d 4795#define _PLANE_WM_TRANS_2(pipe) \
086f8e84 4796 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
fae1267d
PB
4797#define PLANE_WM_TRANS(pipe, plane) \
4798 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4799
7f8a8569
ZW
4800/* define the Watermark register on Ironlake */
4801#define WM0_PIPEA_ILK 0x45100
1996d624 4802#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4803#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4804#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4805#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4806#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4807
4808#define WM0_PIPEB_ILK 0x45104
d6c892df 4809#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4810#define WM1_LP_ILK 0x45108
4811#define WM1_LP_SR_EN (1<<31)
4812#define WM1_LP_LATENCY_SHIFT 24
4813#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4814#define WM1_LP_FBC_MASK (0xf<<20)
4815#define WM1_LP_FBC_SHIFT 20
416f4727 4816#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4817#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4818#define WM1_LP_SR_SHIFT 8
1996d624 4819#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4820#define WM2_LP_ILK 0x4510c
4821#define WM2_LP_EN (1<<31)
4822#define WM3_LP_ILK 0x45110
4823#define WM3_LP_EN (1<<31)
4824#define WM1S_LP_ILK 0x45120
b840d907
JB
4825#define WM2S_LP_IVB 0x45124
4826#define WM3S_LP_IVB 0x45128
dd8849c8 4827#define WM1S_LP_EN (1<<31)
7f8a8569 4828
cca32e9a
PZ
4829#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4830 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4831 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4832
7f8a8569
ZW
4833/* Memory latency timer register */
4834#define MLTR_ILK 0x11222
b79d4990
JB
4835#define MLTR_WM1_SHIFT 0
4836#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4837/* the unit of memory self-refresh latency time is 0.5us */
4838#define ILK_SRLT_MASK 0x3f
4839
1398261a
YL
4840
4841/* the address where we get all kinds of latency value */
4842#define SSKPD 0x5d10
4843#define SSKPD_WM_MASK 0x3f
4844#define SSKPD_WM0_SHIFT 0
4845#define SSKPD_WM1_SHIFT 8
4846#define SSKPD_WM2_SHIFT 16
4847#define SSKPD_WM3_SHIFT 24
4848
585fb111
JB
4849/*
4850 * The two pipe frame counter registers are not synchronized, so
4851 * reading a stable value is somewhat tricky. The following code
4852 * should work:
4853 *
4854 * do {
4855 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4856 * PIPE_FRAME_HIGH_SHIFT;
4857 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4858 * PIPE_FRAME_LOW_SHIFT);
4859 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4860 * PIPE_FRAME_HIGH_SHIFT);
4861 * } while (high1 != high2);
4862 * frame = (high1 << 8) | low1;
4863 */
25a2e2d0 4864#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4865#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4866#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4867#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4868#define PIPE_FRAME_LOW_MASK 0xff000000
4869#define PIPE_FRAME_LOW_SHIFT 24
4870#define PIPE_PIXEL_MASK 0x00ffffff
4871#define PIPE_PIXEL_SHIFT 0
9880b7a5 4872/* GM45+ just has to be different */
fd8f507c
VS
4873#define _PIPEA_FRMCOUNT_G4X 0x70040
4874#define _PIPEA_FLIPCOUNT_G4X 0x70044
4875#define PIPE_FRMCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4876#define PIPE_FLIPCOUNT_G4X(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
585fb111
JB
4877
4878/* Cursor A & B regs */
5efb3e28 4879#define _CURACNTR 0x70080
14b60391
JB
4880/* Old style CUR*CNTR flags (desktop 8xx) */
4881#define CURSOR_ENABLE 0x80000000
4882#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4883#define CURSOR_STRIDE_SHIFT 28
4884#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4885#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4886#define CURSOR_FORMAT_SHIFT 24
4887#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4888#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4889#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4890#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4891#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4892#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4893/* New style CUR*CNTR flags */
4894#define CURSOR_MODE 0x27
585fb111 4895#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4896#define CURSOR_MODE_128_32B_AX 0x02
4897#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4898#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4899#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4900#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4901#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4902#define MCURSOR_PIPE_SELECT (1 << 28)
4903#define MCURSOR_PIPE_A 0x00
4904#define MCURSOR_PIPE_B (1 << 28)
585fb111 4905#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4906#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4907#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4908#define _CURABASE 0x70084
4909#define _CURAPOS 0x70088
585fb111
JB
4910#define CURSOR_POS_MASK 0x007FF
4911#define CURSOR_POS_SIGN 0x8000
4912#define CURSOR_X_SHIFT 0
4913#define CURSOR_Y_SHIFT 16
14b60391 4914#define CURSIZE 0x700a0
5efb3e28
VS
4915#define _CURBCNTR 0x700c0
4916#define _CURBBASE 0x700c4
4917#define _CURBPOS 0x700c8
585fb111 4918
65a21cd6
JB
4919#define _CURBCNTR_IVB 0x71080
4920#define _CURBBASE_IVB 0x71084
4921#define _CURBPOS_IVB 0x71088
4922
5efb3e28
VS
4923#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4924 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4925 dev_priv->info.display_mmio_offset)
4926
4927#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4928#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4929#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4930
5efb3e28
VS
4931#define CURSOR_A_OFFSET 0x70080
4932#define CURSOR_B_OFFSET 0x700c0
4933#define CHV_CURSOR_C_OFFSET 0x700e0
4934#define IVB_CURSOR_B_OFFSET 0x71080
4935#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4936
585fb111 4937/* Display A control */
a57c774a 4938#define _DSPACNTR 0x70180
585fb111
JB
4939#define DISPLAY_PLANE_ENABLE (1<<31)
4940#define DISPLAY_PLANE_DISABLE 0
4941#define DISPPLANE_GAMMA_ENABLE (1<<30)
4942#define DISPPLANE_GAMMA_DISABLE 0
4943#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4944#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4945#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4946#define DISPPLANE_BGRA555 (0x3<<26)
4947#define DISPPLANE_BGRX555 (0x4<<26)
4948#define DISPPLANE_BGRX565 (0x5<<26)
4949#define DISPPLANE_BGRX888 (0x6<<26)
4950#define DISPPLANE_BGRA888 (0x7<<26)
4951#define DISPPLANE_RGBX101010 (0x8<<26)
4952#define DISPPLANE_RGBA101010 (0x9<<26)
4953#define DISPPLANE_BGRX101010 (0xa<<26)
4954#define DISPPLANE_RGBX161616 (0xc<<26)
4955#define DISPPLANE_RGBX888 (0xe<<26)
4956#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4957#define DISPPLANE_STEREO_ENABLE (1<<25)
4958#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4959#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4960#define DISPPLANE_SEL_PIPE_SHIFT 24
4961#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4962#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4963#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4964#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4965#define DISPPLANE_SRC_KEY_DISABLE 0
4966#define DISPPLANE_LINE_DOUBLE (1<<20)
4967#define DISPPLANE_NO_LINE_DOUBLE 0
4968#define DISPPLANE_STEREO_POLARITY_FIRST 0
4969#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4970#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4971#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4972#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4973#define DISPPLANE_TILED (1<<10)
c14b0485 4974#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4975#define _DSPAADDR 0x70184
4976#define _DSPASTRIDE 0x70188
4977#define _DSPAPOS 0x7018C /* reserved */
4978#define _DSPASIZE 0x70190
4979#define _DSPASURF 0x7019C /* 965+ only */
4980#define _DSPATILEOFF 0x701A4 /* 965+ only */
4981#define _DSPAOFFSET 0x701A4 /* HSW */
4982#define _DSPASURFLIVE 0x701AC
4983
4984#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4985#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4986#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4987#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4988#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4989#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4990#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4991#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4992#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4993#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4994
c14b0485
VS
4995/* CHV pipe B blender and primary plane */
4996#define _CHV_BLEND_A 0x60a00
4997#define CHV_BLEND_LEGACY (0<<30)
4998#define CHV_BLEND_ANDROID (1<<30)
4999#define CHV_BLEND_MPO (2<<30)
5000#define CHV_BLEND_MASK (3<<30)
5001#define _CHV_CANVAS_A 0x60a04
5002#define _PRIMPOS_A 0x60a08
5003#define _PRIMSIZE_A 0x60a0c
5004#define _PRIMCNSTALPHA_A 0x60a10
5005#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5006
5007#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
5008#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
5009#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
5010#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
5011#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
5012
446f2545
AR
5013/* Display/Sprite base address macros */
5014#define DISP_BASEADDR_MASK (0xfffff000)
5015#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5016#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 5017
85fa792b
VS
5018/*
5019 * VBIOS flags
5020 * gen2:
5021 * [00:06] alm,mgm
5022 * [10:16] all
5023 * [30:32] alm,mgm
5024 * gen3+:
5025 * [00:0f] all
5026 * [10:1f] all
5027 * [30:32] all
5028 */
5029#define SWF0(i) (dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5030#define SWF1(i) (dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5031#define SWF3(i) (dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
f1b391a5 5032#define SWF_ILK(i) (0x4F000 + (i) * 4)
585fb111
JB
5033
5034/* Pipe B */
5c969aa7
DL
5035#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5036#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5037#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
5038#define _PIPEBFRAMEHIGH 0x71040
5039#define _PIPEBFRAMEPIXEL 0x71044
fd8f507c
VS
5040#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5041#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 5042
585fb111
JB
5043
5044/* Display B control */
5c969aa7 5045#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
5046#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5047#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5048#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5049#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
5050#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5051#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5052#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5053#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5054#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5055#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5056#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5057#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 5058
b840d907
JB
5059/* Sprite A control */
5060#define _DVSACNTR 0x72180
5061#define DVS_ENABLE (1<<31)
5062#define DVS_GAMMA_ENABLE (1<<30)
5063#define DVS_PIXFORMAT_MASK (3<<25)
5064#define DVS_FORMAT_YUV422 (0<<25)
5065#define DVS_FORMAT_RGBX101010 (1<<25)
5066#define DVS_FORMAT_RGBX888 (2<<25)
5067#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 5068#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 5069#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 5070#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
5071#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5072#define DVS_YUV_ORDER_YUYV (0<<16)
5073#define DVS_YUV_ORDER_UYVY (1<<16)
5074#define DVS_YUV_ORDER_YVYU (2<<16)
5075#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 5076#define DVS_ROTATE_180 (1<<15)
b840d907
JB
5077#define DVS_DEST_KEY (1<<2)
5078#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5079#define DVS_TILED (1<<10)
5080#define _DVSALINOFF 0x72184
5081#define _DVSASTRIDE 0x72188
5082#define _DVSAPOS 0x7218c
5083#define _DVSASIZE 0x72190
5084#define _DVSAKEYVAL 0x72194
5085#define _DVSAKEYMSK 0x72198
5086#define _DVSASURF 0x7219c
5087#define _DVSAKEYMAXVAL 0x721a0
5088#define _DVSATILEOFF 0x721a4
5089#define _DVSASURFLIVE 0x721ac
5090#define _DVSASCALE 0x72204
5091#define DVS_SCALE_ENABLE (1<<31)
5092#define DVS_FILTER_MASK (3<<29)
5093#define DVS_FILTER_MEDIUM (0<<29)
5094#define DVS_FILTER_ENHANCING (1<<29)
5095#define DVS_FILTER_SOFTENING (2<<29)
5096#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5097#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5098#define _DVSAGAMC 0x72300
5099
5100#define _DVSBCNTR 0x73180
5101#define _DVSBLINOFF 0x73184
5102#define _DVSBSTRIDE 0x73188
5103#define _DVSBPOS 0x7318c
5104#define _DVSBSIZE 0x73190
5105#define _DVSBKEYVAL 0x73194
5106#define _DVSBKEYMSK 0x73198
5107#define _DVSBSURF 0x7319c
5108#define _DVSBKEYMAXVAL 0x731a0
5109#define _DVSBTILEOFF 0x731a4
5110#define _DVSBSURFLIVE 0x731ac
5111#define _DVSBSCALE 0x73204
5112#define _DVSBGAMC 0x73300
5113
5114#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5115#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5116#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5117#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
5118#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 5119#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
5120#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5121#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5122#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
5123#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5124#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 5125#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
5126
5127#define _SPRA_CTL 0x70280
5128#define SPRITE_ENABLE (1<<31)
5129#define SPRITE_GAMMA_ENABLE (1<<30)
5130#define SPRITE_PIXFORMAT_MASK (7<<25)
5131#define SPRITE_FORMAT_YUV422 (0<<25)
5132#define SPRITE_FORMAT_RGBX101010 (1<<25)
5133#define SPRITE_FORMAT_RGBX888 (2<<25)
5134#define SPRITE_FORMAT_RGBX161616 (3<<25)
5135#define SPRITE_FORMAT_YUV444 (4<<25)
5136#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5137#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5138#define SPRITE_SOURCE_KEY (1<<22)
5139#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5140#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5141#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5142#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5143#define SPRITE_YUV_ORDER_YUYV (0<<16)
5144#define SPRITE_YUV_ORDER_UYVY (1<<16)
5145#define SPRITE_YUV_ORDER_YVYU (2<<16)
5146#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5147#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5148#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5149#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5150#define SPRITE_TILED (1<<10)
5151#define SPRITE_DEST_KEY (1<<2)
5152#define _SPRA_LINOFF 0x70284
5153#define _SPRA_STRIDE 0x70288
5154#define _SPRA_POS 0x7028c
5155#define _SPRA_SIZE 0x70290
5156#define _SPRA_KEYVAL 0x70294
5157#define _SPRA_KEYMSK 0x70298
5158#define _SPRA_SURF 0x7029c
5159#define _SPRA_KEYMAX 0x702a0
5160#define _SPRA_TILEOFF 0x702a4
c54173a8 5161#define _SPRA_OFFSET 0x702a4
32ae46bf 5162#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5163#define _SPRA_SCALE 0x70304
5164#define SPRITE_SCALE_ENABLE (1<<31)
5165#define SPRITE_FILTER_MASK (3<<29)
5166#define SPRITE_FILTER_MEDIUM (0<<29)
5167#define SPRITE_FILTER_ENHANCING (1<<29)
5168#define SPRITE_FILTER_SOFTENING (2<<29)
5169#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5170#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5171#define _SPRA_GAMC 0x70400
5172
5173#define _SPRB_CTL 0x71280
5174#define _SPRB_LINOFF 0x71284
5175#define _SPRB_STRIDE 0x71288
5176#define _SPRB_POS 0x7128c
5177#define _SPRB_SIZE 0x71290
5178#define _SPRB_KEYVAL 0x71294
5179#define _SPRB_KEYMSK 0x71298
5180#define _SPRB_SURF 0x7129c
5181#define _SPRB_KEYMAX 0x712a0
5182#define _SPRB_TILEOFF 0x712a4
c54173a8 5183#define _SPRB_OFFSET 0x712a4
32ae46bf 5184#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5185#define _SPRB_SCALE 0x71304
5186#define _SPRB_GAMC 0x71400
5187
5188#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5189#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5190#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5191#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5192#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5193#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5194#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5195#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5196#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5197#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 5198#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
5199#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5200#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 5201#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5202
921c3b67 5203#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5204#define SP_ENABLE (1<<31)
4ea67bc7 5205#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5206#define SP_PIXFORMAT_MASK (0xf<<26)
5207#define SP_FORMAT_YUV422 (0<<26)
5208#define SP_FORMAT_BGR565 (5<<26)
5209#define SP_FORMAT_BGRX8888 (6<<26)
5210#define SP_FORMAT_BGRA8888 (7<<26)
5211#define SP_FORMAT_RGBX1010102 (8<<26)
5212#define SP_FORMAT_RGBA1010102 (9<<26)
5213#define SP_FORMAT_RGBX8888 (0xe<<26)
5214#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5215#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5216#define SP_SOURCE_KEY (1<<22)
5217#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5218#define SP_YUV_ORDER_YUYV (0<<16)
5219#define SP_YUV_ORDER_UYVY (1<<16)
5220#define SP_YUV_ORDER_YVYU (2<<16)
5221#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5222#define SP_ROTATE_180 (1<<15)
7f1f3851 5223#define SP_TILED (1<<10)
c14b0485 5224#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5225#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5226#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5227#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5228#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5229#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5230#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5231#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5232#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5233#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5234#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5235#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5236#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5237
5238#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5239#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5240#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5241#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5242#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5243#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5244#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5245#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5246#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5247#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5248#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5249#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851 5250
68d97538
VS
5251#define SPCNTR(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5252#define SPLINOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5253#define SPSTRIDE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5254#define SPPOS(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5255#define SPSIZE(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5256#define SPKEYMINVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5257#define SPKEYMSK(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5258#define SPSURF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5259#define SPKEYMAXVAL(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5260#define SPTILEOFF(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5261#define SPCONSTALPHA(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5262#define SPGAMC(pipe, plane) _PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
7f1f3851 5263
6ca2aeb2
VS
5264/*
5265 * CHV pipe B sprite CSC
5266 *
5267 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5268 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5269 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5270 */
5271#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5272#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5273#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5274#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5275#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5276
5277#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5278#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5279#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5280#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5281#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5282#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5283#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5284
5285#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5286#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5287#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5288#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5289#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5290
5291#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5292#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5293#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5294#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5295#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5296
70d21f0e
DL
5297/* Skylake plane registers */
5298
5299#define _PLANE_CTL_1_A 0x70180
5300#define _PLANE_CTL_2_A 0x70280
5301#define _PLANE_CTL_3_A 0x70380
5302#define PLANE_CTL_ENABLE (1 << 31)
5303#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5304#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5305#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5306#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5307#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5308#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5309#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5310#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5311#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5312#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5313#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5314#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5315#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5316#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5317#define PLANE_CTL_ORDER_BGRX (0 << 20)
5318#define PLANE_CTL_ORDER_RGBX (1 << 20)
5319#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5320#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5321#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5322#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5323#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5324#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5325#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5326#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5327#define PLANE_CTL_TILED_MASK (0x7 << 10)
5328#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5329#define PLANE_CTL_TILED_X ( 1 << 10)
5330#define PLANE_CTL_TILED_Y ( 4 << 10)
5331#define PLANE_CTL_TILED_YF ( 5 << 10)
5332#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5333#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5334#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5335#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5336#define PLANE_CTL_ROTATE_MASK 0x3
5337#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5338#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5339#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5340#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5341#define _PLANE_STRIDE_1_A 0x70188
5342#define _PLANE_STRIDE_2_A 0x70288
5343#define _PLANE_STRIDE_3_A 0x70388
5344#define _PLANE_POS_1_A 0x7018c
5345#define _PLANE_POS_2_A 0x7028c
5346#define _PLANE_POS_3_A 0x7038c
5347#define _PLANE_SIZE_1_A 0x70190
5348#define _PLANE_SIZE_2_A 0x70290
5349#define _PLANE_SIZE_3_A 0x70390
5350#define _PLANE_SURF_1_A 0x7019c
5351#define _PLANE_SURF_2_A 0x7029c
5352#define _PLANE_SURF_3_A 0x7039c
5353#define _PLANE_OFFSET_1_A 0x701a4
5354#define _PLANE_OFFSET_2_A 0x702a4
5355#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5356#define _PLANE_KEYVAL_1_A 0x70194
5357#define _PLANE_KEYVAL_2_A 0x70294
5358#define _PLANE_KEYMSK_1_A 0x70198
5359#define _PLANE_KEYMSK_2_A 0x70298
5360#define _PLANE_KEYMAX_1_A 0x701a0
5361#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5362#define _PLANE_BUF_CFG_1_A 0x7027c
5363#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5364#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5365#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5366
5367#define _PLANE_CTL_1_B 0x71180
5368#define _PLANE_CTL_2_B 0x71280
5369#define _PLANE_CTL_3_B 0x71380
5370#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5371#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5372#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5373#define PLANE_CTL(pipe, plane) \
5374 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5375
5376#define _PLANE_STRIDE_1_B 0x71188
5377#define _PLANE_STRIDE_2_B 0x71288
5378#define _PLANE_STRIDE_3_B 0x71388
5379#define _PLANE_STRIDE_1(pipe) \
5380 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5381#define _PLANE_STRIDE_2(pipe) \
5382 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5383#define _PLANE_STRIDE_3(pipe) \
5384 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5385#define PLANE_STRIDE(pipe, plane) \
5386 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5387
5388#define _PLANE_POS_1_B 0x7118c
5389#define _PLANE_POS_2_B 0x7128c
5390#define _PLANE_POS_3_B 0x7138c
5391#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5392#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5393#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5394#define PLANE_POS(pipe, plane) \
5395 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5396
5397#define _PLANE_SIZE_1_B 0x71190
5398#define _PLANE_SIZE_2_B 0x71290
5399#define _PLANE_SIZE_3_B 0x71390
5400#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5401#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5402#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5403#define PLANE_SIZE(pipe, plane) \
5404 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5405
5406#define _PLANE_SURF_1_B 0x7119c
5407#define _PLANE_SURF_2_B 0x7129c
5408#define _PLANE_SURF_3_B 0x7139c
5409#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5410#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5411#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5412#define PLANE_SURF(pipe, plane) \
5413 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5414
5415#define _PLANE_OFFSET_1_B 0x711a4
5416#define _PLANE_OFFSET_2_B 0x712a4
5417#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5418#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5419#define PLANE_OFFSET(pipe, plane) \
5420 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5421
dc2a41b4
DL
5422#define _PLANE_KEYVAL_1_B 0x71194
5423#define _PLANE_KEYVAL_2_B 0x71294
5424#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5425#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5426#define PLANE_KEYVAL(pipe, plane) \
5427 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5428
5429#define _PLANE_KEYMSK_1_B 0x71198
5430#define _PLANE_KEYMSK_2_B 0x71298
5431#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5432#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5433#define PLANE_KEYMSK(pipe, plane) \
5434 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5435
5436#define _PLANE_KEYMAX_1_B 0x711a0
5437#define _PLANE_KEYMAX_2_B 0x712a0
5438#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5439#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5440#define PLANE_KEYMAX(pipe, plane) \
5441 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5442
8211bd5b
DL
5443#define _PLANE_BUF_CFG_1_B 0x7127c
5444#define _PLANE_BUF_CFG_2_B 0x7137c
5445#define _PLANE_BUF_CFG_1(pipe) \
5446 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5447#define _PLANE_BUF_CFG_2(pipe) \
5448 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5449#define PLANE_BUF_CFG(pipe, plane) \
5450 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5451
2cd601c6
CK
5452#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5453#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5454#define _PLANE_NV12_BUF_CFG_1(pipe) \
5455 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5456#define _PLANE_NV12_BUF_CFG_2(pipe) \
5457 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5458#define PLANE_NV12_BUF_CFG(pipe, plane) \
5459 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5460
8211bd5b
DL
5461/* SKL new cursor registers */
5462#define _CUR_BUF_CFG_A 0x7017c
5463#define _CUR_BUF_CFG_B 0x7117c
5464#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5465
585fb111
JB
5466/* VBIOS regs */
5467#define VGACNTRL 0x71400
5468# define VGA_DISP_DISABLE (1 << 31)
5469# define VGA_2X_MODE (1 << 30)
5470# define VGA_PIPE_B_SELECT (1 << 29)
5471
766aa1c4
VS
5472#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5473
f2b115e6 5474/* Ironlake */
b9055052
ZW
5475
5476#define CPU_VGACNTRL 0x41000
5477
40bfd7a3
VS
5478#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5479#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5480#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5481#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5482#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5483#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5484#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5485#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5486#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5487#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5488#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
5489
5490/* refresh rate hardware control */
5491#define RR_HW_CTL 0x45300
5492#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5493#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5494
5495#define FDI_PLL_BIOS_0 0x46000
021357ac 5496#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
5497#define FDI_PLL_BIOS_1 0x46004
5498#define FDI_PLL_BIOS_2 0x46008
5499#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5500#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5501#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5502
8956c8bb
EA
5503#define PCH_3DCGDIS0 0x46020
5504# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5505# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5506
06f37751
EA
5507#define PCH_3DCGDIS1 0x46024
5508# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5509
b9055052
ZW
5510#define FDI_PLL_FREQ_CTL 0x46030
5511#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5512#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5513#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5514
5515
a57c774a 5516#define _PIPEA_DATA_M1 0x60030
5eddb70b 5517#define PIPE_DATA_M1_OFFSET 0
a57c774a 5518#define _PIPEA_DATA_N1 0x60034
5eddb70b 5519#define PIPE_DATA_N1_OFFSET 0
b9055052 5520
a57c774a 5521#define _PIPEA_DATA_M2 0x60038
5eddb70b 5522#define PIPE_DATA_M2_OFFSET 0
a57c774a 5523#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5524#define PIPE_DATA_N2_OFFSET 0
b9055052 5525
a57c774a 5526#define _PIPEA_LINK_M1 0x60040
5eddb70b 5527#define PIPE_LINK_M1_OFFSET 0
a57c774a 5528#define _PIPEA_LINK_N1 0x60044
5eddb70b 5529#define PIPE_LINK_N1_OFFSET 0
b9055052 5530
a57c774a 5531#define _PIPEA_LINK_M2 0x60048
5eddb70b 5532#define PIPE_LINK_M2_OFFSET 0
a57c774a 5533#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5534#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5535
5536/* PIPEB timing regs are same start from 0x61000 */
5537
a57c774a
AK
5538#define _PIPEB_DATA_M1 0x61030
5539#define _PIPEB_DATA_N1 0x61034
5540#define _PIPEB_DATA_M2 0x61038
5541#define _PIPEB_DATA_N2 0x6103c
5542#define _PIPEB_LINK_M1 0x61040
5543#define _PIPEB_LINK_N1 0x61044
5544#define _PIPEB_LINK_M2 0x61048
5545#define _PIPEB_LINK_N2 0x6104c
5546
5547#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5548#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5549#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5550#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5551#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5552#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5553#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5554#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5555
5556/* CPU panel fitter */
9db4a9c7
JB
5557/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5558#define _PFA_CTL_1 0x68080
5559#define _PFB_CTL_1 0x68880
b9055052 5560#define PF_ENABLE (1<<31)
13888d78
PZ
5561#define PF_PIPE_SEL_MASK_IVB (3<<29)
5562#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5563#define PF_FILTER_MASK (3<<23)
5564#define PF_FILTER_PROGRAMMED (0<<23)
5565#define PF_FILTER_MED_3x3 (1<<23)
5566#define PF_FILTER_EDGE_ENHANCE (2<<23)
5567#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5568#define _PFA_WIN_SZ 0x68074
5569#define _PFB_WIN_SZ 0x68874
5570#define _PFA_WIN_POS 0x68070
5571#define _PFB_WIN_POS 0x68870
5572#define _PFA_VSCALE 0x68084
5573#define _PFB_VSCALE 0x68884
5574#define _PFA_HSCALE 0x68090
5575#define _PFB_HSCALE 0x68890
5576
5577#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5578#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5579#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5580#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5581#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5582
bd2e244f
JB
5583#define _PSA_CTL 0x68180
5584#define _PSB_CTL 0x68980
5585#define PS_ENABLE (1<<31)
5586#define _PSA_WIN_SZ 0x68174
5587#define _PSB_WIN_SZ 0x68974
5588#define _PSA_WIN_POS 0x68170
5589#define _PSB_WIN_POS 0x68970
5590
5591#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5592#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5593#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5594
1c9a2d4a
CK
5595/*
5596 * Skylake scalers
5597 */
5598#define _PS_1A_CTRL 0x68180
5599#define _PS_2A_CTRL 0x68280
5600#define _PS_1B_CTRL 0x68980
5601#define _PS_2B_CTRL 0x68A80
5602#define _PS_1C_CTRL 0x69180
5603#define PS_SCALER_EN (1 << 31)
5604#define PS_SCALER_MODE_MASK (3 << 28)
5605#define PS_SCALER_MODE_DYN (0 << 28)
5606#define PS_SCALER_MODE_HQ (1 << 28)
5607#define PS_PLANE_SEL_MASK (7 << 25)
68d97538 5608#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
1c9a2d4a
CK
5609#define PS_FILTER_MASK (3 << 23)
5610#define PS_FILTER_MEDIUM (0 << 23)
5611#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5612#define PS_FILTER_BILINEAR (3 << 23)
5613#define PS_VERT3TAP (1 << 21)
5614#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5615#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5616#define PS_PWRUP_PROGRESS (1 << 17)
5617#define PS_V_FILTER_BYPASS (1 << 8)
5618#define PS_VADAPT_EN (1 << 7)
5619#define PS_VADAPT_MODE_MASK (3 << 5)
5620#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5621#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5622#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5623
5624#define _PS_PWR_GATE_1A 0x68160
5625#define _PS_PWR_GATE_2A 0x68260
5626#define _PS_PWR_GATE_1B 0x68960
5627#define _PS_PWR_GATE_2B 0x68A60
5628#define _PS_PWR_GATE_1C 0x69160
5629#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5630#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5631#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5632#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5633#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5634#define PS_PWR_GATE_SLPEN_8 0
5635#define PS_PWR_GATE_SLPEN_16 1
5636#define PS_PWR_GATE_SLPEN_24 2
5637#define PS_PWR_GATE_SLPEN_32 3
5638
5639#define _PS_WIN_POS_1A 0x68170
5640#define _PS_WIN_POS_2A 0x68270
5641#define _PS_WIN_POS_1B 0x68970
5642#define _PS_WIN_POS_2B 0x68A70
5643#define _PS_WIN_POS_1C 0x69170
5644
5645#define _PS_WIN_SZ_1A 0x68174
5646#define _PS_WIN_SZ_2A 0x68274
5647#define _PS_WIN_SZ_1B 0x68974
5648#define _PS_WIN_SZ_2B 0x68A74
5649#define _PS_WIN_SZ_1C 0x69174
5650
5651#define _PS_VSCALE_1A 0x68184
5652#define _PS_VSCALE_2A 0x68284
5653#define _PS_VSCALE_1B 0x68984
5654#define _PS_VSCALE_2B 0x68A84
5655#define _PS_VSCALE_1C 0x69184
5656
5657#define _PS_HSCALE_1A 0x68190
5658#define _PS_HSCALE_2A 0x68290
5659#define _PS_HSCALE_1B 0x68990
5660#define _PS_HSCALE_2B 0x68A90
5661#define _PS_HSCALE_1C 0x69190
5662
5663#define _PS_VPHASE_1A 0x68188
5664#define _PS_VPHASE_2A 0x68288
5665#define _PS_VPHASE_1B 0x68988
5666#define _PS_VPHASE_2B 0x68A88
5667#define _PS_VPHASE_1C 0x69188
5668
5669#define _PS_HPHASE_1A 0x68194
5670#define _PS_HPHASE_2A 0x68294
5671#define _PS_HPHASE_1B 0x68994
5672#define _PS_HPHASE_2B 0x68A94
5673#define _PS_HPHASE_1C 0x69194
5674
5675#define _PS_ECC_STAT_1A 0x681D0
5676#define _PS_ECC_STAT_2A 0x682D0
5677#define _PS_ECC_STAT_1B 0x689D0
5678#define _PS_ECC_STAT_2B 0x68AD0
5679#define _PS_ECC_STAT_1C 0x691D0
5680
5681#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5682#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5683 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5684 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5685#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5686 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5687 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5688#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5689 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5690 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5691#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5692 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5693 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5694#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5695 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5696 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5697#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5698 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5699 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5700#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5701 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5702 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5703#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5704 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5705 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5706#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5707 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5708 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5709
b9055052 5710/* legacy palette */
9db4a9c7
JB
5711#define _LGC_PALETTE_A 0x4a000
5712#define _LGC_PALETTE_B 0x4a800
f65a9c5b 5713#define LGC_PALETTE(pipe, i) (_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
b9055052 5714
42db64ef
PZ
5715#define _GAMMA_MODE_A 0x4a480
5716#define _GAMMA_MODE_B 0x4ac80
5717#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5718#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5719#define GAMMA_MODE_MODE_8BIT (0 << 0)
5720#define GAMMA_MODE_MODE_10BIT (1 << 0)
5721#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5722#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5723
8337206d 5724/* DMC/CSR */
6fb403de
MK
5725#define CSR_PROGRAM(i) (0x80000 + (i) * 4)
5726#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5727#define CSR_HTP_ADDR_SKL 0x00500034
5728#define CSR_SSP_BASE 0x8F074
5729#define CSR_HTP_SKL 0x8F004
5730#define CSR_LAST_WRITE 0x8F034
5731#define CSR_LAST_WRITE_VALUE 0xc003b400
5732/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5733#define CSR_MMIO_START_RANGE 0x80000
5734#define CSR_MMIO_END_RANGE 0x8FFFF
8337206d
DL
5735#define SKL_CSR_DC3_DC5_COUNT 0x80030
5736#define SKL_CSR_DC5_DC6_COUNT 0x8002C
16e11b99 5737#define BXT_CSR_DC3_DC5_COUNT 0x80038
8337206d 5738
b9055052
ZW
5739/* interrupts */
5740#define DE_MASTER_IRQ_CONTROL (1 << 31)
5741#define DE_SPRITEB_FLIP_DONE (1 << 29)
5742#define DE_SPRITEA_FLIP_DONE (1 << 28)
5743#define DE_PLANEB_FLIP_DONE (1 << 27)
5744#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5745#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5746#define DE_PCU_EVENT (1 << 25)
5747#define DE_GTT_FAULT (1 << 24)
5748#define DE_POISON (1 << 23)
5749#define DE_PERFORM_COUNTER (1 << 22)
5750#define DE_PCH_EVENT (1 << 21)
5751#define DE_AUX_CHANNEL_A (1 << 20)
5752#define DE_DP_A_HOTPLUG (1 << 19)
5753#define DE_GSE (1 << 18)
5754#define DE_PIPEB_VBLANK (1 << 15)
5755#define DE_PIPEB_EVEN_FIELD (1 << 14)
5756#define DE_PIPEB_ODD_FIELD (1 << 13)
5757#define DE_PIPEB_LINE_COMPARE (1 << 12)
5758#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5759#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5760#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5761#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5762#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5763#define DE_PIPEA_EVEN_FIELD (1 << 6)
5764#define DE_PIPEA_ODD_FIELD (1 << 5)
5765#define DE_PIPEA_LINE_COMPARE (1 << 4)
5766#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5767#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5768#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5769#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5770#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5771
b1f14ad0 5772/* More Ivybridge lolz */
8664281b 5773#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5774#define DE_GSE_IVB (1<<29)
5775#define DE_PCH_EVENT_IVB (1<<28)
5776#define DE_DP_A_HOTPLUG_IVB (1<<27)
5777#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5778#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5779#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5780#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5781#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5782#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5783#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5784#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5785#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5786#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5787#define DE_PIPEA_VBLANK_IVB (1<<0)
68d97538 5788#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
b518421f 5789
7eea1ddf
JB
5790#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5791#define MASTER_INTERRUPT_ENABLE (1<<31)
5792
b9055052
ZW
5793#define DEISR 0x44000
5794#define DEIMR 0x44004
5795#define DEIIR 0x44008
5796#define DEIER 0x4400c
5797
b9055052
ZW
5798#define GTISR 0x44010
5799#define GTIMR 0x44014
5800#define GTIIR 0x44018
5801#define GTIER 0x4401c
5802
abd58f01
BW
5803#define GEN8_MASTER_IRQ 0x44200
5804#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5805#define GEN8_PCU_IRQ (1<<30)
5806#define GEN8_DE_PCH_IRQ (1<<23)
5807#define GEN8_DE_MISC_IRQ (1<<22)
5808#define GEN8_DE_PORT_IRQ (1<<20)
5809#define GEN8_DE_PIPE_C_IRQ (1<<18)
5810#define GEN8_DE_PIPE_B_IRQ (1<<17)
5811#define GEN8_DE_PIPE_A_IRQ (1<<16)
68d97538 5812#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
abd58f01 5813#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5814#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5815#define GEN8_GT_VCS2_IRQ (1<<3)
5816#define GEN8_GT_VCS1_IRQ (1<<2)
5817#define GEN8_GT_BCS_IRQ (1<<1)
5818#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5819
5820#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5821#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5822#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5823#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5824
abd58f01 5825#define GEN8_RCS_IRQ_SHIFT 0
4df001d3 5826#define GEN8_BCS_IRQ_SHIFT 16
abd58f01 5827#define GEN8_VCS1_IRQ_SHIFT 0
4df001d3 5828#define GEN8_VCS2_IRQ_SHIFT 16
abd58f01 5829#define GEN8_VECS_IRQ_SHIFT 0
4df001d3 5830#define GEN8_WD_IRQ_SHIFT 16
abd58f01
BW
5831
5832#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5833#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5834#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5835#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5836#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5837#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5838#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5839#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5840#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5841#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5842#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5843#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5844#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5845#define GEN8_PIPE_VSYNC (1 << 1)
5846#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5847#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5848#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5849#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5850#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5851#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5852#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5853#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5854#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5855#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
68d97538 5856#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
30100f2b
DV
5857#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5858 (GEN8_PIPE_CURSOR_FAULT | \
5859 GEN8_PIPE_SPRITE_FAULT | \
5860 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5861#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5862 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5863 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5864 GEN9_PIPE_PLANE3_FAULT | \
5865 GEN9_PIPE_PLANE2_FAULT | \
5866 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5867
5868#define GEN8_DE_PORT_ISR 0x44440
5869#define GEN8_DE_PORT_IMR 0x44444
5870#define GEN8_DE_PORT_IIR 0x44448
5871#define GEN8_DE_PORT_IER 0x4444c
88e04703
JB
5872#define GEN9_AUX_CHANNEL_D (1 << 27)
5873#define GEN9_AUX_CHANNEL_C (1 << 26)
5874#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5875#define BXT_DE_PORT_HP_DDIC (1 << 5)
5876#define BXT_DE_PORT_HP_DDIB (1 << 4)
5877#define BXT_DE_PORT_HP_DDIA (1 << 3)
5878#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5879 BXT_DE_PORT_HP_DDIB | \
5880 BXT_DE_PORT_HP_DDIC)
5881#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5882#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5883#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5884
5885#define GEN8_DE_MISC_ISR 0x44460
5886#define GEN8_DE_MISC_IMR 0x44464
5887#define GEN8_DE_MISC_IIR 0x44468
5888#define GEN8_DE_MISC_IER 0x4446c
5889#define GEN8_DE_MISC_GSE (1 << 27)
5890
5891#define GEN8_PCU_ISR 0x444e0
5892#define GEN8_PCU_IMR 0x444e4
5893#define GEN8_PCU_IIR 0x444e8
5894#define GEN8_PCU_IER 0x444ec
5895
7f8a8569 5896#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5897/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5898#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5899#define ILK_DPARB_GATE (1<<22)
5900#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5901#define FUSE_STRAP 0x42014
5902#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5903#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5904#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5905#define ILK_HDCP_DISABLE (1 << 25)
5906#define ILK_eDP_A_DISABLE (1 << 24)
5907#define HSW_CDCLK_LIMIT (1 << 24)
5908#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5909
5910#define ILK_DSPCLK_GATE_D 0x42020
5911#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5912#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5913#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5914#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5915#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5916
116ac8d2
EA
5917#define IVB_CHICKEN3 0x4200c
5918# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5919# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5920
90a88643 5921#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5922#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5923#define FORCE_ARB_IDLE_PLANES (1 << 14)
5924
fe4ab3ce
BW
5925#define _CHICKEN_PIPESL_1_A 0x420b0
5926#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5927#define HSW_FBCQ_DIS (1 << 22)
5928#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5929#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5930
553bd149
ZW
5931#define DISP_ARB_CTL 0x45000
5932#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5933#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5934#define DISP_ARB_CTL2 0x45004
5935#define DISP_DATA_PARTITION_5_6 (1<<6)
f8437dd1
VK
5936#define DBUF_CTL 0x45008
5937#define DBUF_POWER_REQUEST (1<<31)
5938#define DBUF_POWER_STATE (1<<30)
88a2b2a3
BW
5939#define GEN7_MSG_CTL 0x45010
5940#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5941#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5942#define HSW_NDE_RSTWRN_OPT 0x46408
5943#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5944
a9419e84
DL
5945#define SKL_DFSM 0x51000
5946#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5947#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5948#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5949#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5950#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5951
f1d3d34d 5952#define FF_SLICE_CS_CHICKEN2 0x20e4
2caa3b26
DL
5953#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5954
e4e0c058 5955/* GEN7 chicken */
d71de14d
KG
5956#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5957# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5958# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5959#define COMMON_SLICE_CHICKEN2 0x7014
5960# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5961
d0bbbc4f
DL
5962#define HIZ_CHICKEN 0x7018
5963# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5964# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5965
183c6dac
DL
5966#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5967#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5968
031994ee
VS
5969#define GEN7_L3SQCREG1 0xB010
5970#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5971
51ce4db1
RV
5972#define GEN8_L3SQCREG1 0xB100
5973#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5974
e4e0c058 5975#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5976#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5977#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5978#define GEN7_L3CNTLREG2 0xB020
5979#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5980
5981#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5982#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5983
61939d97
JB
5984#define GEN7_L3SQCREG4 0xb034
5985#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5986
8bc0ccf6
DL
5987#define GEN8_L3SQCREG4 0xb118
5988#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 5989#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 5990
63801f21
BW
5991/* GEN8 chicken */
5992#define HDC_CHICKEN0 0x7300
2a0ee94f 5993#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 5994#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5995#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5996#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5997#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5998#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5999
38a39a7b
BW
6000/* GEN9 chicken */
6001#define SLICE_ECO_CHICKEN0 0x7308
6002#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6003
db099c8f
ED
6004/* WaCatErrorRejectionIssue */
6005#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
6006#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6007
f3fc4884
FJ
6008#define HSW_SCRATCH1 0xb038
6009#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6010
77719d28
DL
6011#define BDW_SCRATCH1 0xb11c
6012#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6013
b9055052
ZW
6014/* PCH */
6015
23e81d69 6016/* south display engine interrupt: IBX */
776ad806
JB
6017#define SDE_AUDIO_POWER_D (1 << 27)
6018#define SDE_AUDIO_POWER_C (1 << 26)
6019#define SDE_AUDIO_POWER_B (1 << 25)
6020#define SDE_AUDIO_POWER_SHIFT (25)
6021#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6022#define SDE_GMBUS (1 << 24)
6023#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6024#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6025#define SDE_AUDIO_HDCP_MASK (3 << 22)
6026#define SDE_AUDIO_TRANSB (1 << 21)
6027#define SDE_AUDIO_TRANSA (1 << 20)
6028#define SDE_AUDIO_TRANS_MASK (3 << 20)
6029#define SDE_POISON (1 << 19)
6030/* 18 reserved */
6031#define SDE_FDI_RXB (1 << 17)
6032#define SDE_FDI_RXA (1 << 16)
6033#define SDE_FDI_MASK (3 << 16)
6034#define SDE_AUXD (1 << 15)
6035#define SDE_AUXC (1 << 14)
6036#define SDE_AUXB (1 << 13)
6037#define SDE_AUX_MASK (7 << 13)
6038/* 12 reserved */
b9055052
ZW
6039#define SDE_CRT_HOTPLUG (1 << 11)
6040#define SDE_PORTD_HOTPLUG (1 << 10)
6041#define SDE_PORTC_HOTPLUG (1 << 9)
6042#define SDE_PORTB_HOTPLUG (1 << 8)
6043#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
6044#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6045 SDE_SDVOB_HOTPLUG | \
6046 SDE_PORTB_HOTPLUG | \
6047 SDE_PORTC_HOTPLUG | \
6048 SDE_PORTD_HOTPLUG)
776ad806
JB
6049#define SDE_TRANSB_CRC_DONE (1 << 5)
6050#define SDE_TRANSB_CRC_ERR (1 << 4)
6051#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6052#define SDE_TRANSA_CRC_DONE (1 << 2)
6053#define SDE_TRANSA_CRC_ERR (1 << 1)
6054#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6055#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
6056
6057/* south display engine interrupt: CPT/PPT */
6058#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6059#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6060#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6061#define SDE_AUDIO_POWER_SHIFT_CPT 29
6062#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6063#define SDE_AUXD_CPT (1 << 27)
6064#define SDE_AUXC_CPT (1 << 26)
6065#define SDE_AUXB_CPT (1 << 25)
6066#define SDE_AUX_MASK_CPT (7 << 25)
26951caf 6067#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
74c0b395 6068#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
8db9d77b
ZW
6069#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6070#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6071#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 6072#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 6073#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 6074#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 6075 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
6076 SDE_PORTD_HOTPLUG_CPT | \
6077 SDE_PORTC_HOTPLUG_CPT | \
6078 SDE_PORTB_HOTPLUG_CPT)
26951caf
XZ
6079#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6080 SDE_PORTD_HOTPLUG_CPT | \
6081 SDE_PORTC_HOTPLUG_CPT | \
74c0b395
VS
6082 SDE_PORTB_HOTPLUG_CPT | \
6083 SDE_PORTA_HOTPLUG_SPT)
23e81d69 6084#define SDE_GMBUS_CPT (1 << 17)
8664281b 6085#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
6086#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6087#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6088#define SDE_FDI_RXC_CPT (1 << 8)
6089#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6090#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6091#define SDE_FDI_RXB_CPT (1 << 4)
6092#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6093#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6094#define SDE_FDI_RXA_CPT (1 << 0)
6095#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6096 SDE_AUDIO_CP_REQ_B_CPT | \
6097 SDE_AUDIO_CP_REQ_A_CPT)
6098#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6099 SDE_AUDIO_CP_CHG_B_CPT | \
6100 SDE_AUDIO_CP_CHG_A_CPT)
6101#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6102 SDE_FDI_RXB_CPT | \
6103 SDE_FDI_RXA_CPT)
b9055052
ZW
6104
6105#define SDEISR 0xc4000
6106#define SDEIMR 0xc4004
6107#define SDEIIR 0xc4008
6108#define SDEIER 0xc400c
6109
8664281b 6110#define SERR_INT 0xc4040
de032bf4 6111#define SERR_INT_POISON (1<<31)
8664281b
PZ
6112#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6113#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6114#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
68d97538 6115#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
8664281b 6116
b9055052 6117/* digital port hotplug */
40bfd7a3 6118#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
195baa06
VS
6119#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
6120#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6121#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6122#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6123#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
40bfd7a3
VS
6124#define PORTD_HOTPLUG_ENABLE (1 << 20)
6125#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6126#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6127#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6128#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6129#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6130#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
b696519e
DL
6131#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6132#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6133#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
40bfd7a3
VS
6134#define PORTC_HOTPLUG_ENABLE (1 << 12)
6135#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6136#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6137#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6138#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6139#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6140#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
b696519e
DL
6141#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6142#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6143#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
40bfd7a3
VS
6144#define PORTB_HOTPLUG_ENABLE (1 << 4)
6145#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6146#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6147#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6148#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6149#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6150#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
b696519e
DL
6151#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6152#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6153#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052 6154
40bfd7a3
VS
6155#define PCH_PORT_HOTPLUG2 0xc403C /* SHOTPLUG_CTL2 SPT+ */
6156#define PORTE_HOTPLUG_ENABLE (1 << 4)
6157#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
26951caf
XZ
6158#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6159#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6160#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6161
6162#define PCH_GPIOA 0xc5010
6163#define PCH_GPIOB 0xc5014
6164#define PCH_GPIOC 0xc5018
6165#define PCH_GPIOD 0xc501c
6166#define PCH_GPIOE 0xc5020
6167#define PCH_GPIOF 0xc5024
6168
f0217c42
EA
6169#define PCH_GMBUS0 0xc5100
6170#define PCH_GMBUS1 0xc5104
6171#define PCH_GMBUS2 0xc5108
6172#define PCH_GMBUS3 0xc510c
6173#define PCH_GMBUS4 0xc5110
6174#define PCH_GMBUS5 0xc5120
6175
9db4a9c7
JB
6176#define _PCH_DPLL_A 0xc6014
6177#define _PCH_DPLL_B 0xc6018
e9a632a5 6178#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6179
9db4a9c7 6180#define _PCH_FPA0 0xc6040
c1858123 6181#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6182#define _PCH_FPA1 0xc6044
6183#define _PCH_FPB0 0xc6048
6184#define _PCH_FPB1 0xc604c
e9a632a5
DV
6185#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6186#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
6187
6188#define PCH_DPLL_TEST 0xc606c
6189
6190#define PCH_DREF_CONTROL 0xC6200
6191#define DREF_CONTROL_MASK 0x7fc3
6192#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6193#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6194#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6195#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6196#define DREF_SSC_SOURCE_DISABLE (0<<11)
6197#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6198#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6199#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6200#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6201#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6202#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6203#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6204#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6205#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6206#define DREF_SSC4_DOWNSPREAD (0<<6)
6207#define DREF_SSC4_CENTERSPREAD (1<<6)
6208#define DREF_SSC1_DISABLE (0<<1)
6209#define DREF_SSC1_ENABLE (1<<1)
6210#define DREF_SSC4_DISABLE (0)
6211#define DREF_SSC4_ENABLE (1)
6212
6213#define PCH_RAWCLK_FREQ 0xc6204
6214#define FDL_TP1_TIMER_SHIFT 12
6215#define FDL_TP1_TIMER_MASK (3<<12)
6216#define FDL_TP2_TIMER_SHIFT 10
6217#define FDL_TP2_TIMER_MASK (3<<10)
6218#define RAWCLK_FREQ_MASK 0x3ff
6219
6220#define PCH_DPLL_TMR_CFG 0xc6208
6221
6222#define PCH_SSC4_PARMS 0xc6210
6223#define PCH_SSC4_AUX_PARMS 0xc6214
6224
8db9d77b 6225#define PCH_DPLL_SEL 0xc7000
68d97538 6226#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
11887397 6227#define TRANS_DPLLA_SEL(pipe) 0
68d97538 6228#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
8db9d77b 6229
b9055052
ZW
6230/* transcoder */
6231
275f01b2
DV
6232#define _PCH_TRANS_HTOTAL_A 0xe0000
6233#define TRANS_HTOTAL_SHIFT 16
6234#define TRANS_HACTIVE_SHIFT 0
6235#define _PCH_TRANS_HBLANK_A 0xe0004
6236#define TRANS_HBLANK_END_SHIFT 16
6237#define TRANS_HBLANK_START_SHIFT 0
6238#define _PCH_TRANS_HSYNC_A 0xe0008
6239#define TRANS_HSYNC_END_SHIFT 16
6240#define TRANS_HSYNC_START_SHIFT 0
6241#define _PCH_TRANS_VTOTAL_A 0xe000c
6242#define TRANS_VTOTAL_SHIFT 16
6243#define TRANS_VACTIVE_SHIFT 0
6244#define _PCH_TRANS_VBLANK_A 0xe0010
6245#define TRANS_VBLANK_END_SHIFT 16
6246#define TRANS_VBLANK_START_SHIFT 0
6247#define _PCH_TRANS_VSYNC_A 0xe0014
6248#define TRANS_VSYNC_END_SHIFT 16
6249#define TRANS_VSYNC_START_SHIFT 0
6250#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6251
e3b95f1e
DV
6252#define _PCH_TRANSA_DATA_M1 0xe0030
6253#define _PCH_TRANSA_DATA_N1 0xe0034
6254#define _PCH_TRANSA_DATA_M2 0xe0038
6255#define _PCH_TRANSA_DATA_N2 0xe003c
6256#define _PCH_TRANSA_LINK_M1 0xe0040
6257#define _PCH_TRANSA_LINK_N1 0xe0044
6258#define _PCH_TRANSA_LINK_M2 0xe0048
6259#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6260
2dcbc34d 6261/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6262#define _VIDEO_DIP_CTL_A 0xe0200
6263#define _VIDEO_DIP_DATA_A 0xe0208
6264#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6265#define GCP_COLOR_INDICATION (1 << 2)
6266#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6267#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6268
6269#define _VIDEO_DIP_CTL_B 0xe1200
6270#define _VIDEO_DIP_DATA_B 0xe1208
6271#define _VIDEO_DIP_GCP_B 0xe1210
6272
6273#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6274#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6275#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6276
2dcbc34d 6277/* Per-transcoder DIP controls (VLV) */
086f8e84
VS
6278#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6279#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6280#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6281
086f8e84
VS
6282#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6283#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6284#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6285
086f8e84
VS
6286#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6287#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6288#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
2dcbc34d 6289
90b107c8 6290#define VLV_TVIDEO_DIP_CTL(pipe) \
086f8e84
VS
6291 _PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
6292 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
90b107c8 6293#define VLV_TVIDEO_DIP_DATA(pipe) \
086f8e84
VS
6294 _PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
6295 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
90b107c8 6296#define VLV_TVIDEO_DIP_GCP(pipe) \
086f8e84
VS
6297 _PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6298 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6299
8c5f5f7c 6300/* Haswell DIP controls */
086f8e84
VS
6301#define _HSW_VIDEO_DIP_CTL_A 0x60200
6302#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6303#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6304#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6305#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6306#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6307#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6308#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6309#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6310#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6311#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6312#define _HSW_VIDEO_DIP_GCP_A 0x60210
6313
6314#define _HSW_VIDEO_DIP_CTL_B 0x61200
6315#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6316#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6317#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6318#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6319#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6320#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6321#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6322#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6323#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6324#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6325#define _HSW_VIDEO_DIP_GCP_B 0x61210
8c5f5f7c 6326
7d9bcebe 6327#define HSW_TVIDEO_DIP_CTL(trans) \
086f8e84 6328 _TRANSCODER2(trans, _HSW_VIDEO_DIP_CTL_A)
436c6d4a 6329#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) \
086f8e84 6330 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_AVI_DATA_A) + (i) * 4)
436c6d4a 6331#define HSW_TVIDEO_DIP_VS_DATA(trans, i) \
086f8e84 6332 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_VS_DATA_A) + (i) * 4)
436c6d4a 6333#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) \
086f8e84 6334 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_SPD_DATA_A) + (i) * 4)
7d9bcebe 6335#define HSW_TVIDEO_DIP_GCP(trans) \
086f8e84 6336 _TRANSCODER2(trans, _HSW_VIDEO_DIP_GCP_A)
436c6d4a 6337#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) \
086f8e84 6338 (_TRANSCODER2(trans, _HSW_VIDEO_DIP_VSC_DATA_A) + (i) * 4)
8c5f5f7c 6339
086f8e84 6340#define _HSW_STEREO_3D_CTL_A 0x70020
3f51e471 6341#define S3D_ENABLE (1<<31)
086f8e84 6342#define _HSW_STEREO_3D_CTL_B 0x71020
3f51e471
RV
6343
6344#define HSW_STEREO_3D_CTL(trans) \
086f8e84 6345 _PIPE2(trans, _HSW_STEREO_3D_CTL_A)
3f51e471 6346
275f01b2
DV
6347#define _PCH_TRANS_HTOTAL_B 0xe1000
6348#define _PCH_TRANS_HBLANK_B 0xe1004
6349#define _PCH_TRANS_HSYNC_B 0xe1008
6350#define _PCH_TRANS_VTOTAL_B 0xe100c
6351#define _PCH_TRANS_VBLANK_B 0xe1010
6352#define _PCH_TRANS_VSYNC_B 0xe1014
6353#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6354
6355#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6356#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6357#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6358#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6359#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6360#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6361#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6362 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6363
e3b95f1e
DV
6364#define _PCH_TRANSB_DATA_M1 0xe1030
6365#define _PCH_TRANSB_DATA_N1 0xe1034
6366#define _PCH_TRANSB_DATA_M2 0xe1038
6367#define _PCH_TRANSB_DATA_N2 0xe103c
6368#define _PCH_TRANSB_LINK_M1 0xe1040
6369#define _PCH_TRANSB_LINK_N1 0xe1044
6370#define _PCH_TRANSB_LINK_M2 0xe1048
6371#define _PCH_TRANSB_LINK_N2 0xe104c
6372
6373#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6374#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6375#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6376#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6377#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6378#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6379#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6380#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6381
ab9412ba
DV
6382#define _PCH_TRANSACONF 0xf0008
6383#define _PCH_TRANSBCONF 0xf1008
6384#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6385#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
6386#define TRANS_DISABLE (0<<31)
6387#define TRANS_ENABLE (1<<31)
6388#define TRANS_STATE_MASK (1<<30)
6389#define TRANS_STATE_DISABLE (0<<30)
6390#define TRANS_STATE_ENABLE (1<<30)
6391#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6392#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6393#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6394#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6395#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6396#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6397#define TRANS_INTERLACED (3<<21)
7c26e5c6 6398#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6399#define TRANS_8BPC (0<<5)
6400#define TRANS_10BPC (1<<5)
6401#define TRANS_6BPC (2<<5)
6402#define TRANS_12BPC (3<<5)
6403
ce40141f
DV
6404#define _TRANSA_CHICKEN1 0xf0060
6405#define _TRANSB_CHICKEN1 0xf1060
6406#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6407#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6408#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6409#define _TRANSA_CHICKEN2 0xf0064
6410#define _TRANSB_CHICKEN2 0xf1064
6411#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6412#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6413#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6414#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6415#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6416#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6417
291427f5
JB
6418#define SOUTH_CHICKEN1 0xc2000
6419#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6420#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6421#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6422#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6423#define FDI_BC_BIFURCATION_SELECT (1 << 12)
aa17cdb4 6424#define SPT_PWM_GRANULARITY (1<<0)
645c62a5 6425#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
6426#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6427#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
aa17cdb4 6428#define LPT_PWM_GRANULARITY (1<<5)
dde86e2d 6429#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6430
9db4a9c7
JB
6431#define _FDI_RXA_CHICKEN 0xc200c
6432#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6433#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6434#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 6435#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6436
382b0936 6437#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 6438#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6439#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6440#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6441#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6442
b9055052 6443/* CPU: FDI_TX */
9db4a9c7
JB
6444#define _FDI_TXA_CTL 0x60100
6445#define _FDI_TXB_CTL 0x61100
6446#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6447#define FDI_TX_DISABLE (0<<31)
6448#define FDI_TX_ENABLE (1<<31)
6449#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6450#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6451#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6452#define FDI_LINK_TRAIN_NONE (3<<28)
6453#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6454#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6455#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6456#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6457#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6458#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6459#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6460#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6461/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6462 SNB has different settings. */
6463/* SNB A-stepping */
6464#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6465#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6466#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6467#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6468/* SNB B-stepping */
6469#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6470#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6471#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6472#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6473#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6474#define FDI_DP_PORT_WIDTH_SHIFT 19
6475#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6476#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6477#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6478/* Ironlake: hardwired to 1 */
b9055052 6479#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6480
6481/* Ivybridge has different bits for lolz */
6482#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6483#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6484#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6485#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6486
b9055052 6487/* both Tx and Rx */
c4f9c4c2 6488#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6489#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6490#define FDI_SCRAMBLING_ENABLE (0<<7)
6491#define FDI_SCRAMBLING_DISABLE (1<<7)
6492
6493/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6494#define _FDI_RXA_CTL 0xf000c
6495#define _FDI_RXB_CTL 0xf100c
6496#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6497#define FDI_RX_ENABLE (1<<31)
b9055052 6498/* train, dp width same as FDI_TX */
357555c0
JB
6499#define FDI_FS_ERRC_ENABLE (1<<27)
6500#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6501#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6502#define FDI_8BPC (0<<16)
6503#define FDI_10BPC (1<<16)
6504#define FDI_6BPC (2<<16)
6505#define FDI_12BPC (3<<16)
3e68320e 6506#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6507#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6508#define FDI_RX_PLL_ENABLE (1<<13)
6509#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6510#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6511#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6512#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6513#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6514#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6515/* CPT */
6516#define FDI_AUTO_TRAINING (1<<10)
6517#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6518#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6519#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6520#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6521#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6522
04945641
PZ
6523#define _FDI_RXA_MISC 0xf0010
6524#define _FDI_RXB_MISC 0xf1010
6525#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6526#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6527#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6528#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6529#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6530#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6531#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6532#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6533
9db4a9c7
JB
6534#define _FDI_RXA_TUSIZE1 0xf0030
6535#define _FDI_RXA_TUSIZE2 0xf0038
6536#define _FDI_RXB_TUSIZE1 0xf1030
6537#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
6538#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6539#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6540
6541/* FDI_RX interrupt register format */
6542#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6543#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6544#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6545#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6546#define FDI_RX_FS_CODE_ERR (1<<6)
6547#define FDI_RX_FE_CODE_ERR (1<<5)
6548#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6549#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6550#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6551#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6552#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6553
9db4a9c7
JB
6554#define _FDI_RXA_IIR 0xf0014
6555#define _FDI_RXA_IMR 0xf0018
6556#define _FDI_RXB_IIR 0xf1014
6557#define _FDI_RXB_IMR 0xf1018
6558#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6559#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
6560
6561#define FDI_PLL_CTL_1 0xfe000
6562#define FDI_PLL_CTL_2 0xfe004
6563
b9055052
ZW
6564#define PCH_LVDS 0xe1180
6565#define LVDS_DETECTED (1 << 1)
6566
98364379 6567/* vlv has 2 sets of panel control regs. */
086f8e84
VS
6568#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6569#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6570#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6571#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
086f8e84
VS
6572#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6573#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
f12c47b2 6574
086f8e84
VS
6575#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6576#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6577#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6578#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6579#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 6580
086f8e84
VS
6581#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6582#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
453c5420 6583#define VLV_PIPE_PP_ON_DELAYS(pipe) \
086f8e84 6584 _PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
453c5420 6585#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
086f8e84 6586 _PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
453c5420 6587#define VLV_PIPE_PP_DIVISOR(pipe) \
086f8e84 6588 _PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
453c5420 6589
b9055052
ZW
6590#define PCH_PP_STATUS 0xc7200
6591#define PCH_PP_CONTROL 0xc7204
4a655f04 6592#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6593#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6594#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6595#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6596#define EDP_FORCE_VDD (1 << 3)
6597#define EDP_BLC_ENABLE (1 << 2)
6598#define PANEL_POWER_RESET (1 << 1)
6599#define PANEL_POWER_OFF (0 << 0)
6600#define PANEL_POWER_ON (1 << 0)
6601#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6602#define PANEL_PORT_SELECT_MASK (3 << 30)
6603#define PANEL_PORT_SELECT_LVDS (0 << 30)
6604#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6605#define PANEL_PORT_SELECT_DPC (2 << 30)
6606#define PANEL_PORT_SELECT_DPD (3 << 30)
6607#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6608#define PANEL_POWER_UP_DELAY_SHIFT 16
6609#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6610#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6611
b9055052 6612#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6613#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6614#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6615#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6616#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6617
b9055052 6618#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6619#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6620#define PP_REFERENCE_DIVIDER_SHIFT 8
6621#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6622#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6623
b0a08bec
VK
6624/* BXT PPS changes - 2nd set of PPS registers */
6625#define _BXT_PP_STATUS2 0xc7300
6626#define _BXT_PP_CONTROL2 0xc7304
6627#define _BXT_PP_ON_DELAYS2 0xc7308
6628#define _BXT_PP_OFF_DELAYS2 0xc730c
6629
03999f04
VS
6630#define BXT_PP_STATUS(n) _PIPE(n, PCH_PP_STATUS, _BXT_PP_STATUS2)
6631#define BXT_PP_CONTROL(n) _PIPE(n, PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6632#define BXT_PP_ON_DELAYS(n) _PIPE(n, PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6633#define BXT_PP_OFF_DELAYS(n) _PIPE(n, PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
b0a08bec 6634
5eb08b69 6635#define PCH_DP_B 0xe4100
750a951f
VS
6636#define _PCH_DPB_AUX_CH_CTL 0xe4110
6637#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6638#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6639#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6640#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6641#define _PCH_DPB_AUX_CH_DATA5 0xe4124
5eb08b69
ZW
6642
6643#define PCH_DP_C 0xe4200
750a951f
VS
6644#define _PCH_DPC_AUX_CH_CTL 0xe4210
6645#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6646#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6647#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6648#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6649#define _PCH_DPC_AUX_CH_DATA5 0xe4224
5eb08b69
ZW
6650
6651#define PCH_DP_D 0xe4300
750a951f
VS
6652#define _PCH_DPD_AUX_CH_CTL 0xe4310
6653#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6654#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6655#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6656#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6657#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6658
6659#define PCH_DP_AUX_CH_CTL(port) _PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6660#define PCH_DP_AUX_CH_DATA(port, i) (_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
5eb08b69 6661
8db9d77b
ZW
6662/* CPT */
6663#define PORT_TRANS_A_SEL_CPT 0
6664#define PORT_TRANS_B_SEL_CPT (1<<29)
6665#define PORT_TRANS_C_SEL_CPT (2<<29)
6666#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6667#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6668#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6669#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6670#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6671#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b 6672
086f8e84
VS
6673#define _TRANS_DP_CTL_A 0xe0300
6674#define _TRANS_DP_CTL_B 0xe1300
6675#define _TRANS_DP_CTL_C 0xe2300
6676#define TRANS_DP_CTL(pipe) _PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
8db9d77b
ZW
6677#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6678#define TRANS_DP_PORT_SEL_B (0<<29)
6679#define TRANS_DP_PORT_SEL_C (1<<29)
6680#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6681#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6682#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6683#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6684#define TRANS_DP_AUDIO_ONLY (1<<26)
6685#define TRANS_DP_ENH_FRAMING (1<<18)
6686#define TRANS_DP_8BPC (0<<9)
6687#define TRANS_DP_10BPC (1<<9)
6688#define TRANS_DP_6BPC (2<<9)
6689#define TRANS_DP_12BPC (3<<9)
220cad3c 6690#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6691#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6692#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6693#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6694#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6695#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6696
6697/* SNB eDP training params */
6698/* SNB A-stepping */
6699#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6700#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6701#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6702#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6703/* SNB B-stepping */
3c5a62b5
YL
6704#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6705#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6706#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6707#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6708#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6709#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6710
1a2eb460
KP
6711/* IVB */
6712#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6713#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6714#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6715#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6716#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6717#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6718#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6719
6720/* legacy values */
6721#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6722#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6723#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6724#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6725#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6726
6727#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6728
9e72b46c
ID
6729#define VLV_PMWGICZ 0x1300a4
6730
cae5852d 6731#define FORCEWAKE 0xA18C
575155a9
JB
6732#define FORCEWAKE_VLV 0x1300b0
6733#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
6734#define FORCEWAKE_MEDIA_VLV 0x1300b8
6735#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 6736#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 6737#define FORCEWAKE_ACK 0x130090
d62b4892 6738#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
6739#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6740#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6741#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6742
d62b4892 6743#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6744#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6745#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6746#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6747#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6748#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6749#define FORCEWAKE_MEDIA_GEN9 0xa270
6750#define FORCEWAKE_RENDER_GEN9 0xa278
6751#define FORCEWAKE_BLITTER_GEN9 0xa188
6752#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6753#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6754#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6755#define FORCEWAKE_KERNEL 0x1
6756#define FORCEWAKE_USER 0x2
8d715f00
KP
6757#define FORCEWAKE_MT_ACK 0x130040
6758#define ECOBUS 0xa180
6759#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6760#define VLV_SPAREG2H 0xA194
8fd26859 6761
dd202c6d 6762#define GTFIFODBG 0x120000
90f256b5
VS
6763#define GT_FIFO_SBDROPERR (1<<6)
6764#define GT_FIFO_BLOBDROPERR (1<<5)
6765#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6766#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6767#define GT_FIFO_OVFERR (1<<2)
6768#define GT_FIFO_IAWRERR (1<<1)
6769#define GT_FIFO_IARDERR (1<<0)
6770
46520e2b
VS
6771#define GTFIFOCTL 0x120008
6772#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6773#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6774#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6775#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6776
05e21cc4
BW
6777#define HSW_IDICR 0x9008
6778#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6779#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6780#define EDRAM_ENABLED 0x1
05e21cc4 6781
80e829fa 6782#define GEN6_UCGCTL1 0x9400
e4443e45 6783# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6784# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6785# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6786
406478dc 6787#define GEN6_UCGCTL2 0x9404
f9fc42f4 6788# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6789# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6790# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6791# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6792# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6793# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6794
9e72b46c
ID
6795#define GEN6_UCGCTL3 0x9408
6796
e3f33d46
JB
6797#define GEN7_UCGCTL4 0x940c
6798#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6799
9e72b46c
ID
6800#define GEN6_RCGCTL1 0x9410
6801#define GEN6_RCGCTL2 0x9414
6802#define GEN6_RSTCTL 0x9420
6803
4f1ca9e9 6804#define GEN8_UCGCTL6 0x9430
9253c2e5 6805#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6806#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6807#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6808
9e72b46c 6809#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6810#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6811#define GEN6_TURBO_DISABLE (1<<31)
6812#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6813#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6814#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6815#define GEN6_OFFSET(x) ((x)<<19)
6816#define GEN6_AGGRESSIVE_TURBO (0<<15)
6817#define GEN6_RC_VIDEO_FREQ 0xA00C
6818#define GEN6_RC_CONTROL 0xA090
6819#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6820#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6821#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6822#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6823#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6824#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6825#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6826#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6827#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6828#define GEN6_RP_DOWN_TIMEOUT 0xA010
6829#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6830#define GEN6_RPSTAT1 0xA01C
ccab5c82 6831#define GEN6_CAGF_SHIFT 8
f82855d3 6832#define HSW_CAGF_SHIFT 7
de43ae9d 6833#define GEN9_CAGF_SHIFT 23
ccab5c82 6834#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6835#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6836#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8fd26859
CW
6837#define GEN6_RP_CONTROL 0xA024
6838#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6839#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6840#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6841#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6842#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6843#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6844#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6845#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6846#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6847#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6848#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6849#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6850#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6851#define GEN6_RP_UP_THRESHOLD 0xA02C
6852#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6853#define GEN6_RP_CUR_UP_EI 0xA050
6854#define GEN6_CURICONT_MASK 0xffffff
6855#define GEN6_RP_CUR_UP 0xA054
6856#define GEN6_CURBSYTAVG_MASK 0xffffff
6857#define GEN6_RP_PREV_UP 0xA058
6858#define GEN6_RP_CUR_DOWN_EI 0xA05C
6859#define GEN6_CURIAVG_MASK 0xffffff
6860#define GEN6_RP_CUR_DOWN 0xA060
6861#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6862#define GEN6_RP_UP_EI 0xA068
6863#define GEN6_RP_DOWN_EI 0xA06C
6864#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6865#define GEN6_RPDEUHWTC 0xA080
6866#define GEN6_RPDEUC 0xA084
6867#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6868#define GEN6_RC_STATE 0xA094
6869#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6870#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6871#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6872#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6873#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6874#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6875#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6876#define GEN6_RC1e_THRESHOLD 0xA0B4
6877#define GEN6_RC6_THRESHOLD 0xA0B8
6878#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6879#define VLV_RCEDATA 0xA0BC
8fd26859 6880#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6881#define GEN6_PMINTRMSK 0xA168
baccd458 6882#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6883#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6884#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6885#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6886#define GEN9_PG_ENABLE 0xA210
a4104c55
SK
6887#define GEN9_RENDER_PG_ENABLE (1<<0)
6888#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6889
a9da9bce
GS
6890#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6891#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6892#define PIXEL_OVERLAP_CNT_SHIFT 30
6893
8fd26859 6894#define GEN6_PMISR 0x44020
4912d041 6895#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6896#define GEN6_PMIIR 0x44028
6897#define GEN6_PMIER 0x4402C
6898#define GEN6_PM_MBOX_EVENT (1<<25)
6899#define GEN6_PM_THERMAL_EVENT (1<<24)
6900#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6901#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6902#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6903#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6904#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6905#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6906 GEN6_PM_RP_DOWN_THRESHOLD | \
6907 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6908
22dfe79f 6909#define GEN7_GT_SCRATCH(i) (0x4F100 + (i) * 4)
9e72b46c
ID
6910#define GEN7_GT_SCRATCH_REG_NUM 8
6911
76c3552f
D
6912#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6913#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6914#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6915
cce66a28 6916#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6917#define VLV_COUNTER_CONTROL 0x138104
6918#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6919#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6920#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6921#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6922#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6923#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6924#define VLV_GT_RENDER_RC6 0x138108
6925#define VLV_GT_MEDIA_RC6 0x13810C
6926
cce66a28
BW
6927#define GEN6_GT_GFX_RC6p 0x13810C
6928#define GEN6_GT_GFX_RC6pp 0x138110
43cf3bf0
CW
6929#define VLV_RENDER_C0_COUNT 0x138118
6930#define VLV_MEDIA_C0_COUNT 0x13811C
cce66a28 6931
8fd26859
CW
6932#define GEN6_PCODE_MAILBOX 0x138124
6933#define GEN6_PCODE_READY (1<<31)
31643d54
BW
6934#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6935#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
6936#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6937#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 6938#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
6939#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6940#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6941#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6942#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6943#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
6944#define SKL_PCODE_CDCLK_CONTROL 0x7
6945#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6946#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
6947#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6948#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6949#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
6950#define GEN6_PCODE_READ_D_COMP 0x10
6951#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 6952#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6953#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6954#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6955#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6956#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6957#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6958#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6959
4d85529d
BW
6960#define GEN6_GT_CORE_STATUS 0x138060
6961#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6962#define GEN6_RCn_MASK 7
6963#define GEN6_RC0 0
6964#define GEN6_RC3 2
6965#define GEN6_RC6 3
6966#define GEN6_RC7 4
6967
91bedd34
ŁD
6968#define GEN8_GT_SLICE_INFO 0x138064
6969#define GEN8_LSLICESTAT_MASK 0x7
6970
5575f03a
JM
6971#define CHV_POWER_SS0_SIG1 0xa720
6972#define CHV_POWER_SS1_SIG1 0xa728
6973#define CHV_SS_PG_ENABLE (1<<1)
6974#define CHV_EU08_PG_ENABLE (1<<9)
6975#define CHV_EU19_PG_ENABLE (1<<17)
6976#define CHV_EU210_PG_ENABLE (1<<25)
6977
6978#define CHV_POWER_SS0_SIG2 0xa724
6979#define CHV_POWER_SS1_SIG2 0xa72c
6980#define CHV_EU311_PG_ENABLE (1<<1)
6981
1c046bc1 6982#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
7f992aba 6983#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 6984#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 6985
1c046bc1
JM
6986#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6987#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
7f992aba
JM
6988#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6989#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6990#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6991#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6992#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6993#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6994#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6995#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6996
e3689190 6997#define GEN7_MISCCPCTL (0x9424)
33a732f4
AD
6998#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6999#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7000#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
5b88abac 7001#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
e3689190 7002
245d9667
AS
7003#define GEN8_GARBCNTL 0xB004
7004#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7005
e3689190 7006/* IVYBRIDGE DPF */
6fa1c5f1 7007#define GEN7_L3CDERRST1(slice) (0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
e3689190
BW
7008#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7009#define GEN7_PARITY_ERROR_VALID (1<<13)
7010#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7011#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7012#define GEN7_PARITY_ERROR_ROW(reg) \
7013 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7014#define GEN7_PARITY_ERROR_BANK(reg) \
7015 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7016#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7017 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7018#define GEN7_L3CDERRST1_ENABLE (1<<7)
7019
6fa1c5f1 7020#define GEN7_L3LOG(slice, i) (0xB070 + (slice) * 0x200 + (i) * 4)
b9524a1e
BW
7021#define GEN7_L3LOG_SIZE 0x80
7022
12f3382b
JB
7023#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
7024#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
7025#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 7026#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 7027#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
7028#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7029
3ca5da43
DL
7030#define GEN9_HALF_SLICE_CHICKEN5 0xe188
7031#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 7032#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 7033
c8966e10
KG
7034#define GEN8_ROW_CHICKEN 0xe4f0
7035#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 7036#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 7037
8ab43976
JB
7038#define GEN7_ROW_CHICKEN2 0xe4f4
7039#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
7040#define DOP_CLOCK_GATING_DISABLE (1<<0)
7041
f3fc4884
FJ
7042#define HSW_ROW_CHICKEN3 0xe49c
7043#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7044
6b6d5626
RB
7045#define HALF_SLICE_CHICKEN2 0xe180
7046#define GEN8_ST_PO_DISABLE (1<<13)
7047
fd392b60 7048#define HALF_SLICE_CHICKEN3 0xe184
94411593 7049#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 7050#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 7051#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 7052#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 7053
cac23df4
NH
7054#define GEN9_HALF_SLICE_CHICKEN7 0xe194
7055#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
7056
c46f111f 7057/* Audio */
5c969aa7 7058#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
7059#define INTEL_AUDIO_DEVCL 0x808629FB
7060#define INTEL_AUDIO_DEVBLC 0x80862801
7061#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
7062
7063#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
7064#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7065#define G4X_ELDV_DEVCTG (1 << 14)
7066#define G4X_ELD_ADDR_MASK (0xf << 5)
7067#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
7068#define G4X_HDMIW_HDMIEDID 0x6210C
7069
c46f111f
JN
7070#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7071#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 7072#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
7073 _IBX_HDMIW_HDMIEDID_A, \
7074 _IBX_HDMIW_HDMIEDID_B)
7075#define _IBX_AUD_CNTL_ST_A 0xE20B4
7076#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 7077#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
7078 _IBX_AUD_CNTL_ST_A, \
7079 _IBX_AUD_CNTL_ST_B)
7080#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7081#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7082#define IBX_ELD_ACK (1 << 4)
1202b4c6 7083#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
7084#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7085#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 7086
c46f111f
JN
7087#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7088#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 7089#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
7090 _CPT_HDMIW_HDMIEDID_A, \
7091 _CPT_HDMIW_HDMIEDID_B)
7092#define _CPT_AUD_CNTL_ST_A 0xE50B4
7093#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 7094#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
7095 _CPT_AUD_CNTL_ST_A, \
7096 _CPT_AUD_CNTL_ST_B)
1202b4c6 7097#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 7098
c46f111f
JN
7099#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7100#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 7101#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
7102 _VLV_HDMIW_HDMIEDID_A, \
7103 _VLV_HDMIW_HDMIEDID_B)
7104#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7105#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 7106#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
7107 _VLV_AUD_CNTL_ST_A, \
7108 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
7109#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
7110
ae662d31
EA
7111/* These are the 4 32-bit write offset registers for each stream
7112 * output buffer. It determines the offset from the
7113 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7114 */
7115#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
7116
c46f111f
JN
7117#define _IBX_AUD_CONFIG_A 0xe2000
7118#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 7119#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7120 _IBX_AUD_CONFIG_A, \
7121 _IBX_AUD_CONFIG_B)
7122#define _CPT_AUD_CONFIG_A 0xe5000
7123#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 7124#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7125 _CPT_AUD_CONFIG_A, \
7126 _CPT_AUD_CONFIG_B)
7127#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7128#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 7129#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
7130 _VLV_AUD_CONFIG_A, \
7131 _VLV_AUD_CONFIG_B)
9ca2fe73 7132
b6daa025
WF
7133#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7134#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7135#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 7136#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 7137#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 7138#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 7139#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
7140#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7141#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7142#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7143#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7144#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7145#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7146#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7147#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7148#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7149#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7150#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
7151#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7152
9a78b6cc 7153/* HSW Audio */
c46f111f
JN
7154#define _HSW_AUD_CONFIG_A 0x65000
7155#define _HSW_AUD_CONFIG_B 0x65100
7156#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
7157 _HSW_AUD_CONFIG_A, \
7158 _HSW_AUD_CONFIG_B)
7159
7160#define _HSW_AUD_MISC_CTRL_A 0x65010
7161#define _HSW_AUD_MISC_CTRL_B 0x65110
7162#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
7163 _HSW_AUD_MISC_CTRL_A, \
7164 _HSW_AUD_MISC_CTRL_B)
7165
7166#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7167#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7168#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7169 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7170 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7171
7172/* Audio Digital Converter */
c46f111f
JN
7173#define _HSW_AUD_DIG_CNVT_1 0x65080
7174#define _HSW_AUD_DIG_CNVT_2 0x65180
7175#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7176 _HSW_AUD_DIG_CNVT_1, \
7177 _HSW_AUD_DIG_CNVT_2)
7178#define DIP_PORT_SEL_MASK 0x3
7179
7180#define _HSW_AUD_EDID_DATA_A 0x65050
7181#define _HSW_AUD_EDID_DATA_B 0x65150
7182#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7183 _HSW_AUD_EDID_DATA_A, \
7184 _HSW_AUD_EDID_DATA_B)
7185
7186#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7187#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
7188#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7189#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7190#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7191#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7192
632f3ab9
LH
7193#define HSW_AUD_CHICKENBIT 0x65f10
7194#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7195
9eb3a752 7196/* HSW Power Wells */
fa42e23c
PZ
7197#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7198#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7199#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7200#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
7201#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7202#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 7203#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
7204#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7205#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
7206#define HSW_PWR_WELL_FORCE_ON (1<<19)
7207#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 7208
94dd5138
S
7209/* SKL Fuse Status */
7210#define SKL_FUSE_STATUS 0x42000
7211#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7212#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7213#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7214#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7215
e7e104c3 7216/* Per-pipe DDI Function Control */
086f8e84
VS
7217#define _TRANS_DDI_FUNC_CTL_A 0x60400
7218#define _TRANS_DDI_FUNC_CTL_B 0x61400
7219#define _TRANS_DDI_FUNC_CTL_C 0x62400
7220#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
7221#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, _TRANS_DDI_FUNC_CTL_A)
a57c774a 7222
ad80a810 7223#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7224/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7225#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7226#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7227#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7228#define TRANS_DDI_PORT_NONE (0<<28)
7229#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7230#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7231#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7232#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7233#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7234#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7235#define TRANS_DDI_BPC_MASK (7<<20)
7236#define TRANS_DDI_BPC_8 (0<<20)
7237#define TRANS_DDI_BPC_10 (1<<20)
7238#define TRANS_DDI_BPC_6 (2<<20)
7239#define TRANS_DDI_BPC_12 (3<<20)
7240#define TRANS_DDI_PVSYNC (1<<17)
7241#define TRANS_DDI_PHSYNC (1<<16)
7242#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7243#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7244#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7245#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7246#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7247#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7248#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7249
0e87f667 7250/* DisplayPort Transport Control */
086f8e84
VS
7251#define _DP_TP_CTL_A 0x64040
7252#define _DP_TP_CTL_B 0x64140
7253#define DP_TP_CTL(port) _PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
5e49cea6
PZ
7254#define DP_TP_CTL_ENABLE (1<<31)
7255#define DP_TP_CTL_MODE_SST (0<<27)
7256#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7257#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7258#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7259#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7260#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7261#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7262#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7263#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7264#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7265#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7266#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7267
e411b2c1 7268/* DisplayPort Transport Status */
086f8e84
VS
7269#define _DP_TP_STATUS_A 0x64044
7270#define _DP_TP_STATUS_B 0x64144
7271#define DP_TP_STATUS(port) _PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
01b887c3
DA
7272#define DP_TP_STATUS_IDLE_DONE (1<<25)
7273#define DP_TP_STATUS_ACT_SENT (1<<24)
7274#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7275#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7276#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7277#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7278#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7279
03f896a1 7280/* DDI Buffer Control */
086f8e84
VS
7281#define _DDI_BUF_CTL_A 0x64000
7282#define _DDI_BUF_CTL_B 0x64100
7283#define DDI_BUF_CTL(port) _PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
5e49cea6 7284#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7285#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7286#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7287#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7288#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7289#define DDI_A_4_LANES (1<<4)
17aa6be9 7290#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
90a6b7b0
VS
7291#define DDI_PORT_WIDTH_MASK (7 << 1)
7292#define DDI_PORT_WIDTH_SHIFT 1
03f896a1
ED
7293#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7294
bb879a44 7295/* DDI Buffer Translations */
086f8e84
VS
7296#define _DDI_BUF_TRANS_A 0x64E00
7297#define _DDI_BUF_TRANS_B 0x64E60
7298#define DDI_BUF_TRANS_LO(port, i) (_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7299#define DDI_BUF_TRANS_HI(port, i) (_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
bb879a44 7300
7501a4d8
ED
7301/* Sideband Interface (SBI) is programmed indirectly, via
7302 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7303 * which contains the payload */
5e49cea6
PZ
7304#define SBI_ADDR 0xC6000
7305#define SBI_DATA 0xC6004
7501a4d8 7306#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
7307#define SBI_CTL_DEST_ICLK (0x0<<16)
7308#define SBI_CTL_DEST_MPHY (0x1<<16)
7309#define SBI_CTL_OP_IORD (0x2<<8)
7310#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7311#define SBI_CTL_OP_CRRD (0x6<<8)
7312#define SBI_CTL_OP_CRWR (0x7<<8)
7313#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7314#define SBI_RESPONSE_SUCCESS (0x0<<1)
7315#define SBI_BUSY (0x1<<0)
7316#define SBI_READY (0x0<<0)
52f025ef 7317
ccf1c867 7318/* SBI offsets */
5e49cea6 7319#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
7320#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7321#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7322#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7323#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7324#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7325#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 7326#define SBI_SSCCTL 0x020c
ccf1c867 7327#define SBI_SSCCTL6 0x060C
dde86e2d 7328#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7329#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
7330#define SBI_SSCAUXDIV6 0x0610
7331#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7332#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7333#define SBI_GEN0 0x1f00
7334#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7335
52f025ef 7336/* LPT PIXCLK_GATE */
5e49cea6 7337#define PIXCLK_GATE 0xC6020
745ca3be
PZ
7338#define PIXCLK_GATE_UNGATE (1<<0)
7339#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7340
e93ea06a 7341/* SPLL */
5e49cea6 7342#define SPLL_CTL 0x46020
e93ea06a 7343#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7344#define SPLL_PLL_SSC (1<<28)
7345#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7346#define SPLL_PLL_LCPLL (3<<28)
7347#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7348#define SPLL_PLL_FREQ_810MHz (0<<26)
7349#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7350#define SPLL_PLL_FREQ_2700MHz (2<<26)
7351#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7352
4dffc404 7353/* WRPLL */
086f8e84
VS
7354#define _WRPLL_CTL1 0x46040
7355#define _WRPLL_CTL2 0x46060
7356#define WRPLL_CTL(pll) _PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
5e49cea6 7357#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7358#define WRPLL_PLL_SSC (1<<28)
7359#define WRPLL_PLL_NON_SSC (2<<28)
7360#define WRPLL_PLL_LCPLL (3<<28)
7361#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7362/* WRPLL divider programming */
5e49cea6 7363#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7364#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7365#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7366#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7367#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7368#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7369#define WRPLL_DIVIDER_FB_SHIFT 16
7370#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7371
fec9181c 7372/* Port clock selection */
086f8e84
VS
7373#define _PORT_CLK_SEL_A 0x46100
7374#define _PORT_CLK_SEL_B 0x46104
7375#define PORT_CLK_SEL(port) _PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
fec9181c
ED
7376#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7377#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7378#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7379#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7380#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7381#define PORT_CLK_SEL_WRPLL1 (4<<29)
7382#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7383#define PORT_CLK_SEL_NONE (7<<29)
11578553 7384#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7385
bb523fc0 7386/* Transcoder clock selection */
086f8e84
VS
7387#define _TRANS_CLK_SEL_A 0x46140
7388#define _TRANS_CLK_SEL_B 0x46144
7389#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
bb523fc0
PZ
7390/* For each transcoder, we need to select the corresponding port clock */
7391#define TRANS_CLK_SEL_DISABLED (0x0<<29)
68d97538 7392#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
fec9181c 7393
086f8e84
VS
7394#define _TRANSA_MSA_MISC 0x60410
7395#define _TRANSB_MSA_MISC 0x61410
7396#define _TRANSC_MSA_MISC 0x62410
7397#define _TRANS_EDP_MSA_MISC 0x6f410
7398#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, _TRANSA_MSA_MISC)
a57c774a 7399
c9809791
PZ
7400#define TRANS_MSA_SYNC_CLK (1<<0)
7401#define TRANS_MSA_6_BPC (0<<5)
7402#define TRANS_MSA_8_BPC (1<<5)
7403#define TRANS_MSA_10_BPC (2<<5)
7404#define TRANS_MSA_12_BPC (3<<5)
7405#define TRANS_MSA_16_BPC (4<<5)
dae84799 7406
90e8d31c 7407/* LCPLL Control */
5e49cea6 7408#define LCPLL_CTL 0x130040
90e8d31c
ED
7409#define LCPLL_PLL_DISABLE (1<<31)
7410#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7411#define LCPLL_CLK_FREQ_MASK (3<<26)
7412#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7413#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7414#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7415#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7416#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7417#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7418#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7419#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7420#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7421#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7422
326ac39b
S
7423/*
7424 * SKL Clocks
7425 */
7426
7427/* CDCLK_CTL */
7428#define CDCLK_CTL 0x46000
7429#define CDCLK_FREQ_SEL_MASK (3<<26)
7430#define CDCLK_FREQ_450_432 (0<<26)
7431#define CDCLK_FREQ_540 (1<<26)
7432#define CDCLK_FREQ_337_308 (2<<26)
7433#define CDCLK_FREQ_675_617 (3<<26)
7434#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7435
f8437dd1
VK
7436#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7437#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7438#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7439#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7440#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7441#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7442
326ac39b
S
7443/* LCPLL_CTL */
7444#define LCPLL1_CTL 0x46010
7445#define LCPLL2_CTL 0x46014
7446#define LCPLL_PLL_ENABLE (1<<31)
7447
7448/* DPLL control1 */
7449#define DPLL_CTRL1 0x6C058
7450#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7451#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7452#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7453#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7454#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7455#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7456#define DPLL_CTRL1_LINK_RATE_2700 0
7457#define DPLL_CTRL1_LINK_RATE_1350 1
7458#define DPLL_CTRL1_LINK_RATE_810 2
7459#define DPLL_CTRL1_LINK_RATE_1620 3
7460#define DPLL_CTRL1_LINK_RATE_1080 4
7461#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7462
7463/* DPLL control2 */
7464#define DPLL_CTRL2 0x6C05C
68d97538 7465#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
326ac39b 7466#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7467#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
68d97538 7468#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
326ac39b
S
7469#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7470
7471/* DPLL Status */
7472#define DPLL_STATUS 0x6C060
7473#define DPLL_LOCK(id) (1<<((id)*8))
7474
7475/* DPLL cfg */
086f8e84
VS
7476#define _DPLL1_CFGCR1 0x6C040
7477#define _DPLL2_CFGCR1 0x6C048
7478#define _DPLL3_CFGCR1 0x6C050
326ac39b
S
7479#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7480#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
68d97538 7481#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
326ac39b
S
7482#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7483
086f8e84
VS
7484#define _DPLL1_CFGCR2 0x6C044
7485#define _DPLL2_CFGCR2 0x6C04C
7486#define _DPLL3_CFGCR2 0x6C054
326ac39b 7487#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
68d97538
VS
7488#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7489#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
326ac39b 7490#define DPLL_CFGCR2_KDIV_MASK (3<<5)
68d97538 7491#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
326ac39b
S
7492#define DPLL_CFGCR2_KDIV_5 (0<<5)
7493#define DPLL_CFGCR2_KDIV_2 (1<<5)
7494#define DPLL_CFGCR2_KDIV_3 (2<<5)
7495#define DPLL_CFGCR2_KDIV_1 (3<<5)
7496#define DPLL_CFGCR2_PDIV_MASK (7<<2)
68d97538 7497#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
326ac39b
S
7498#define DPLL_CFGCR2_PDIV_1 (0<<2)
7499#define DPLL_CFGCR2_PDIV_2 (1<<2)
7500#define DPLL_CFGCR2_PDIV_3 (2<<2)
7501#define DPLL_CFGCR2_PDIV_7 (4<<2)
7502#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7503
086f8e84
VS
7504#define DPLL_CFGCR1(id) _PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR2)
7505#define DPLL_CFGCR2(id) _PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
540e732c 7506
f8437dd1
VK
7507/* BXT display engine PLL */
7508#define BXT_DE_PLL_CTL 0x6d000
7509#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7510#define BXT_DE_PLL_RATIO_MASK 0xff
7511
7512#define BXT_DE_PLL_ENABLE 0x46070
7513#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7514#define BXT_DE_PLL_LOCK (1 << 30)
7515
664326f8
SK
7516/* GEN9 DC */
7517#define DC_STATE_EN 0x45504
13ae3a0d 7518#define DC_STATE_DISABLE 0
664326f8
SK
7519#define DC_STATE_EN_UPTO_DC5 (1<<0)
7520#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7521#define DC_STATE_EN_UPTO_DC6 (2<<0)
7522#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7523
7524#define DC_STATE_DEBUG 0x45520
7525#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7526
9ccd5aeb
PZ
7527/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7528 * since on HSW we can't write to it using I915_WRITE. */
7529#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7530#define D_COMP_BDW 0x138144
be256dc7
PZ
7531#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7532#define D_COMP_COMP_FORCE (1<<8)
7533#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7534
69e94b7e 7535/* Pipe WM_LINETIME - watermark line time */
086f8e84
VS
7536#define _PIPE_WM_LINETIME_A 0x45270
7537#define _PIPE_WM_LINETIME_B 0x45274
7538#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, _PIPE_WM_LINETIME_A, \
7539 _PIPE_WM_LINETIME_B)
5e49cea6
PZ
7540#define PIPE_WM_LINETIME_MASK (0x1ff)
7541#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7542#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7543#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7544
7545/* SFUSE_STRAP */
5e49cea6 7546#define SFUSE_STRAP 0xc2014
658ac4c6
DL
7547#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7548#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
7549#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7550#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7551#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7552
801bcfff
PZ
7553#define WM_MISC 0x45260
7554#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7555
1544d9d5
ED
7556#define WM_DBG 0x45280
7557#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7558#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7559#define WM_DBG_DISALLOW_SPRITE (1<<2)
7560
86d3efce
VS
7561/* pipe CSC */
7562#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7563#define _PIPE_A_CSC_COEFF_BY 0x49014
7564#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7565#define _PIPE_A_CSC_COEFF_BU 0x4901c
7566#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7567#define _PIPE_A_CSC_COEFF_BV 0x49024
7568#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7569#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7570#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7571#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7572#define _PIPE_A_CSC_PREOFF_HI 0x49030
7573#define _PIPE_A_CSC_PREOFF_ME 0x49034
7574#define _PIPE_A_CSC_PREOFF_LO 0x49038
7575#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7576#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7577#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7578
7579#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7580#define _PIPE_B_CSC_COEFF_BY 0x49114
7581#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7582#define _PIPE_B_CSC_COEFF_BU 0x4911c
7583#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7584#define _PIPE_B_CSC_COEFF_BV 0x49124
7585#define _PIPE_B_CSC_MODE 0x49128
7586#define _PIPE_B_CSC_PREOFF_HI 0x49130
7587#define _PIPE_B_CSC_PREOFF_ME 0x49134
7588#define _PIPE_B_CSC_PREOFF_LO 0x49138
7589#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7590#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7591#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7592
86d3efce
VS
7593#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7594#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7595#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7596#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7597#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7598#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7599#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7600#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7601#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7602#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7603#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7604#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7605#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7606
e7d7cad0
JN
7607/* MIPI DSI registers */
7608
7609#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14 7610
11b8e4f5
SS
7611/* BXT MIPI clock controls */
7612#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7613
7614#define BXT_MIPI_CLOCK_CTL 0x46090
7615#define BXT_MIPI1_DIV_SHIFT 26
7616#define BXT_MIPI2_DIV_SHIFT 10
7617#define BXT_MIPI_DIV_SHIFT(port) \
7618 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7619 BXT_MIPI2_DIV_SHIFT)
7620/* Var clock divider to generate TX source. Result must be < 39.5 M */
7621#define BXT_MIPI1_ESCLK_VAR_DIV_MASK (0x3F << 26)
7622#define BXT_MIPI2_ESCLK_VAR_DIV_MASK (0x3F << 10)
7623#define BXT_MIPI_ESCLK_VAR_DIV_MASK(port) \
7624 _MIPI_PORT(port, BXT_MIPI1_ESCLK_VAR_DIV_MASK, \
7625 BXT_MIPI2_ESCLK_VAR_DIV_MASK)
7626
7627#define BXT_MIPI_ESCLK_VAR_DIV(port, val) \
7628 (val << BXT_MIPI_DIV_SHIFT(port))
7629/* TX control divider to select actual TX clock output from (8x/var) */
7630#define BXT_MIPI1_TX_ESCLK_SHIFT 21
7631#define BXT_MIPI2_TX_ESCLK_SHIFT 5
7632#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7633 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7634 BXT_MIPI2_TX_ESCLK_SHIFT)
7635#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (3 << 21)
7636#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (3 << 5)
7637#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7638 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
7639 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7640#define BXT_MIPI_TX_ESCLK_8XDIV_BY2(port) \
7641 (0x0 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7642#define BXT_MIPI_TX_ESCLK_8XDIV_BY4(port) \
7643 (0x1 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7644#define BXT_MIPI_TX_ESCLK_8XDIV_BY8(port) \
7645 (0x2 << BXT_MIPI_TX_ESCLK_SHIFT(port))
7646/* RX control divider to select actual RX clock output from 8x*/
7647#define BXT_MIPI1_RX_ESCLK_SHIFT 19
7648#define BXT_MIPI2_RX_ESCLK_SHIFT 3
7649#define BXT_MIPI_RX_ESCLK_SHIFT(port) \
7650 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_SHIFT, \
7651 BXT_MIPI2_RX_ESCLK_SHIFT)
7652#define BXT_MIPI1_RX_ESCLK_FIXDIV_MASK (3 << 19)
7653#define BXT_MIPI2_RX_ESCLK_FIXDIV_MASK (3 << 3)
7654#define BXT_MIPI_RX_ESCLK_FIXDIV_MASK(port) \
7655 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7656#define BXT_MIPI_RX_ESCLK_8X_BY2(port) \
7657 (1 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7658#define BXT_MIPI_RX_ESCLK_8X_BY3(port) \
7659 (2 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7660#define BXT_MIPI_RX_ESCLK_8X_BY4(port) \
7661 (3 << BXT_MIPI_RX_ESCLK_SHIFT(port))
7662/* BXT-A WA: Always prog DPHY dividers to 00 */
7663#define BXT_MIPI1_DPHY_DIV_SHIFT 16
7664#define BXT_MIPI2_DPHY_DIV_SHIFT 0
7665#define BXT_MIPI_DPHY_DIV_SHIFT(port) \
7666 _MIPI_PORT(port, BXT_MIPI1_DPHY_DIV_SHIFT, \
7667 BXT_MIPI2_DPHY_DIV_SHIFT)
7668#define BXT_MIPI_1_DPHY_DIVIDER_MASK (3 << 16)
7669#define BXT_MIPI_2_DPHY_DIVIDER_MASK (3 << 0)
7670#define BXT_MIPI_DPHY_DIVIDER_MASK(port) \
7671 (3 << BXT_MIPI_DPHY_DIV_SHIFT(port))
7672
d2e08c0f
SS
7673/* BXT MIPI mode configure */
7674#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7675#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
7676#define BXT_MIPI_TRANS_HACTIVE(tc) _MIPI_PORT(tc, \
7677 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7678
7679#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7680#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
7681#define BXT_MIPI_TRANS_VACTIVE(tc) _MIPI_PORT(tc, \
7682 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7683
7684#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7685#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
7686#define BXT_MIPI_TRANS_VTOTAL(tc) _MIPI_PORT(tc, \
7687 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7688
cfe01a5e
SS
7689#define BXT_DSI_PLL_CTL 0x161000
7690#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7691#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7692#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7693#define BXT_DSIC_16X_BY2 (1 << 10)
7694#define BXT_DSIC_16X_BY3 (2 << 10)
7695#define BXT_DSIC_16X_BY4 (3 << 10)
7696#define BXT_DSIA_16X_BY2 (1 << 8)
7697#define BXT_DSIA_16X_BY3 (2 << 8)
7698#define BXT_DSIA_16X_BY4 (3 << 8)
7699#define BXT_DSI_FREQ_SEL_SHIFT 8
7700#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7701
7702#define BXT_DSI_PLL_RATIO_MAX 0x7D
7703#define BXT_DSI_PLL_RATIO_MIN 0x22
7704#define BXT_DSI_PLL_RATIO_MASK 0xFF
7705#define BXT_REF_CLOCK_KHZ 19500
7706
7707#define BXT_DSI_PLL_ENABLE 0x46080
7708#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7709#define BXT_DSI_PLL_LOCKED (1 << 30)
7710
3230bf14 7711#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
7712#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7713#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
37ab0810
SS
7714
7715 /* BXT port control */
7716#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7717#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
7718#define BXT_MIPI_PORT_CTRL(tc) _MIPI_PORT(tc, _BXT_MIPIA_PORT_CTRL, \
7719 _BXT_MIPIC_PORT_CTRL)
7720
e7d7cad0 7721#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7722#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7723#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7724#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7725#define DUAL_LINK_MODE_MASK (1 << 26)
7726#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7727#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7728#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7729#define FLOPPED_HSTX (1 << 23)
7730#define DE_INVERT (1 << 19) /* XXX */
7731#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7732#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7733#define AFE_LATCHOUT (1 << 17)
7734#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7735#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7736#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7737#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7738#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7739#define CSB_SHIFT 9
7740#define CSB_MASK (3 << 9)
7741#define CSB_20MHZ (0 << 9)
7742#define CSB_10MHZ (1 << 9)
7743#define CSB_40MHZ (2 << 9)
7744#define BANDGAP_MASK (1 << 8)
7745#define BANDGAP_PNW_CIRCUIT (0 << 8)
7746#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7747#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7748#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7749#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7750#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7751#define TEARING_EFFECT_MASK (3 << 2)
7752#define TEARING_EFFECT_OFF (0 << 2)
7753#define TEARING_EFFECT_DSI (1 << 2)
7754#define TEARING_EFFECT_GPIO (2 << 2)
7755#define LANE_CONFIGURATION_SHIFT 0
7756#define LANE_CONFIGURATION_MASK (3 << 0)
7757#define LANE_CONFIGURATION_4LANE (0 << 0)
7758#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7759#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7760
7761#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
7762#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7763#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7764 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7765#define TEARING_EFFECT_DELAY_SHIFT 0
7766#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7767
7768/* XXX: all bits reserved */
4ad83e94 7769#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7770
7771/* MIPI DSI Controller and D-PHY registers */
7772
4ad83e94 7773#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
7774#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7775#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7776 _MIPIC_DEVICE_READY)
3230bf14
JN
7777#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7778#define ULPS_STATE_MASK (3 << 1)
7779#define ULPS_STATE_ENTER (2 << 1)
7780#define ULPS_STATE_EXIT (1 << 1)
7781#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7782#define DEVICE_READY (1 << 0)
7783
4ad83e94 7784#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
7785#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7786#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7787 _MIPIC_INTR_STAT)
4ad83e94 7788#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
7789#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7790#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7791 _MIPIC_INTR_EN)
3230bf14
JN
7792#define TEARING_EFFECT (1 << 31)
7793#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7794#define GEN_READ_DATA_AVAIL (1 << 29)
7795#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7796#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7797#define RX_PROT_VIOLATION (1 << 26)
7798#define RX_INVALID_TX_LENGTH (1 << 25)
7799#define ACK_WITH_NO_ERROR (1 << 24)
7800#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7801#define LP_RX_TIMEOUT (1 << 22)
7802#define HS_TX_TIMEOUT (1 << 21)
7803#define DPI_FIFO_UNDERRUN (1 << 20)
7804#define LOW_CONTENTION (1 << 19)
7805#define HIGH_CONTENTION (1 << 18)
7806#define TXDSI_VC_ID_INVALID (1 << 17)
7807#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7808#define TXCHECKSUM_ERROR (1 << 15)
7809#define TXECC_MULTIBIT_ERROR (1 << 14)
7810#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7811#define TXFALSE_CONTROL_ERROR (1 << 12)
7812#define RXDSI_VC_ID_INVALID (1 << 11)
7813#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7814#define RXCHECKSUM_ERROR (1 << 9)
7815#define RXECC_MULTIBIT_ERROR (1 << 8)
7816#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7817#define RXFALSE_CONTROL_ERROR (1 << 6)
7818#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7819#define RX_LP_TX_SYNC_ERROR (1 << 4)
7820#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7821#define RXEOT_SYNC_ERROR (1 << 2)
7822#define RXSOT_SYNC_ERROR (1 << 1)
7823#define RXSOT_ERROR (1 << 0)
7824
4ad83e94 7825#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
7826#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7827#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7828 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7829#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7830#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7831#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7832#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7833#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7834#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7835#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7836#define VID_MODE_FORMAT_MASK (0xf << 7)
7837#define VID_MODE_NOT_SUPPORTED (0 << 7)
7838#define VID_MODE_FORMAT_RGB565 (1 << 7)
7839#define VID_MODE_FORMAT_RGB666 (2 << 7)
7840#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7841#define VID_MODE_FORMAT_RGB888 (4 << 7)
7842#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7843#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7844#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7845#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7846#define DATA_LANES_PRG_REG_SHIFT 0
7847#define DATA_LANES_PRG_REG_MASK (7 << 0)
7848
4ad83e94 7849#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
7850#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7851#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7852 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7853#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7854
4ad83e94 7855#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
7856#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7857#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7858 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7859#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7860
4ad83e94 7861#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
7862#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7863#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7864 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7865#define TURN_AROUND_TIMEOUT_MASK 0x3f
7866
4ad83e94 7867#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
7868#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7869#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7870 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7871#define DEVICE_RESET_TIMER_MASK 0xffff
7872
4ad83e94 7873#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
7874#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7875#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7876 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7877#define VERTICAL_ADDRESS_SHIFT 16
7878#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7879#define HORIZONTAL_ADDRESS_SHIFT 0
7880#define HORIZONTAL_ADDRESS_MASK 0xffff
7881
4ad83e94 7882#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
7883#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7884#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7885 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7886#define DBI_FIFO_EMPTY_HALF (0 << 0)
7887#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7888#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7889
7890/* regs below are bits 15:0 */
4ad83e94 7891#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
7892#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7893#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7894 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7895
4ad83e94 7896#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
7897#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7898#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7899 _MIPIC_HBP_COUNT)
3230bf14 7900
4ad83e94 7901#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
7902#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7903#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7904 _MIPIC_HFP_COUNT)
3230bf14 7905
4ad83e94 7906#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
7907#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7908#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7909 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7910
4ad83e94 7911#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
7912#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7913#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7914 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7915
4ad83e94 7916#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7917#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7918#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7919 _MIPIC_VBP_COUNT)
3230bf14 7920
4ad83e94 7921#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7922#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7923#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7924 _MIPIC_VFP_COUNT)
3230bf14 7925
4ad83e94 7926#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7927#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7928#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7929 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7930
3230bf14
JN
7931/* regs above are bits 15:0 */
7932
4ad83e94 7933#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7934#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7935#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7936 _MIPIC_DPI_CONTROL)
3230bf14
JN
7937#define DPI_LP_MODE (1 << 6)
7938#define BACKLIGHT_OFF (1 << 5)
7939#define BACKLIGHT_ON (1 << 4)
7940#define COLOR_MODE_OFF (1 << 3)
7941#define COLOR_MODE_ON (1 << 2)
7942#define TURN_ON (1 << 1)
7943#define SHUTDOWN (1 << 0)
7944
4ad83e94 7945#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7946#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7947#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7948 _MIPIC_DPI_DATA)
3230bf14
JN
7949#define COMMAND_BYTE_SHIFT 0
7950#define COMMAND_BYTE_MASK (0x3f << 0)
7951
4ad83e94 7952#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7953#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7954#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7955 _MIPIC_INIT_COUNT)
3230bf14
JN
7956#define MASTER_INIT_TIMER_SHIFT 0
7957#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7958
4ad83e94 7959#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7960#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7961#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7962 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7963#define MAX_RETURN_PKT_SIZE_SHIFT 0
7964#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7965
4ad83e94 7966#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7967#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7968#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7969 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7970#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7971#define DISABLE_VIDEO_BTA (1 << 3)
7972#define IP_TG_CONFIG (1 << 2)
7973#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7974#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7975#define VIDEO_MODE_BURST (3 << 0)
7976
4ad83e94 7977#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7978#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7979#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7980 _MIPIC_EOT_DISABLE)
3230bf14
JN
7981#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7982#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7983#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7984#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7985#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7986#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7987#define CLOCKSTOP (1 << 1)
7988#define EOT_DISABLE (1 << 0)
7989
4ad83e94 7990#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7991#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7992#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7993 _MIPIC_LP_BYTECLK)
3230bf14
JN
7994#define LP_BYTECLK_SHIFT 0
7995#define LP_BYTECLK_MASK (0xffff << 0)
7996
7997/* bits 31:0 */
4ad83e94 7998#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7999#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
8000#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
8001 _MIPIC_LP_GEN_DATA)
3230bf14
JN
8002
8003/* bits 31:0 */
4ad83e94 8004#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
8005#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
8006#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
8007 _MIPIC_HS_GEN_DATA)
3230bf14 8008
4ad83e94 8009#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
8010#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
8011#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
8012 _MIPIC_LP_GEN_CTRL)
4ad83e94 8013#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
8014#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
8015#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
8016 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
8017#define LONG_PACKET_WORD_COUNT_SHIFT 8
8018#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8019#define SHORT_PACKET_PARAM_SHIFT 8
8020#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8021#define VIRTUAL_CHANNEL_SHIFT 6
8022#define VIRTUAL_CHANNEL_MASK (3 << 6)
8023#define DATA_TYPE_SHIFT 0
395b2913 8024#define DATA_TYPE_MASK (0x3f << 0)
3230bf14
JN
8025/* data type values, see include/video/mipi_display.h */
8026
4ad83e94 8027#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
8028#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
8029#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
8030 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
8031#define DPI_FIFO_EMPTY (1 << 28)
8032#define DBI_FIFO_EMPTY (1 << 27)
8033#define LP_CTRL_FIFO_EMPTY (1 << 26)
8034#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8035#define LP_CTRL_FIFO_FULL (1 << 24)
8036#define HS_CTRL_FIFO_EMPTY (1 << 18)
8037#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8038#define HS_CTRL_FIFO_FULL (1 << 16)
8039#define LP_DATA_FIFO_EMPTY (1 << 10)
8040#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8041#define LP_DATA_FIFO_FULL (1 << 8)
8042#define HS_DATA_FIFO_EMPTY (1 << 2)
8043#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8044#define HS_DATA_FIFO_FULL (1 << 0)
8045
4ad83e94 8046#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
8047#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
8048#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
8049 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
8050#define DBI_HS_LP_MODE_MASK (1 << 0)
8051#define DBI_LP_MODE (1 << 0)
8052#define DBI_HS_MODE (0 << 0)
8053
4ad83e94 8054#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
8055#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
8056#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
8057 _MIPIC_DPHY_PARAM)
3230bf14
JN
8058#define EXIT_ZERO_COUNT_SHIFT 24
8059#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8060#define TRAIL_COUNT_SHIFT 16
8061#define TRAIL_COUNT_MASK (0x1f << 16)
8062#define CLK_ZERO_COUNT_SHIFT 8
8063#define CLK_ZERO_COUNT_MASK (0xff << 8)
8064#define PREPARE_COUNT_SHIFT 0
8065#define PREPARE_COUNT_MASK (0x3f << 0)
8066
8067/* bits 31:0 */
4ad83e94 8068#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
8069#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
8070#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
8071 _MIPIC_DBI_BW_CTRL)
3230bf14 8072
4ad83e94
SS
8073#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
8074 + 0xb088)
e7d7cad0 8075#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 8076 + 0xb888)
e7d7cad0
JN
8077#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
8078 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
8079#define LP_HS_SSW_CNT_SHIFT 16
8080#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8081#define HS_LP_PWR_SW_CNT_SHIFT 0
8082#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8083
4ad83e94 8084#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
8085#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
8086#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
8087 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
8088#define STOP_STATE_STALL_COUNTER_SHIFT 0
8089#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8090
4ad83e94 8091#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
8092#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
8093#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
8094 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 8095#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
8096#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
8097#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
8098 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
8099#define RX_CONTENTION_DETECTED (1 << 0)
8100
8101/* XXX: only pipe A ?!? */
4ad83e94 8102#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
8103#define DBI_TYPEC_ENABLE (1 << 31)
8104#define DBI_TYPEC_WIP (1 << 30)
8105#define DBI_TYPEC_OPTION_SHIFT 28
8106#define DBI_TYPEC_OPTION_MASK (3 << 28)
8107#define DBI_TYPEC_FREQ_SHIFT 24
8108#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8109#define DBI_TYPEC_OVERRIDE (1 << 8)
8110#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8111#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8112
8113
8114/* MIPI adapter registers */
8115
4ad83e94 8116#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
8117#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
8118#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
8119 _MIPIC_CTRL)
3230bf14
JN
8120#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8121#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8122#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8123#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8124#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8125#define READ_REQUEST_PRIORITY_SHIFT 3
8126#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8127#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8128#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8129#define RGB_FLIP_TO_BGR (1 << 2)
8130
d2e08c0f
SS
8131#define BXT_PIPE_SELECT_MASK (7 << 7)
8132#define BXT_PIPE_SELECT_C (2 << 7)
8133#define BXT_PIPE_SELECT_B (1 << 7)
8134#define BXT_PIPE_SELECT_A (0 << 7)
8135
4ad83e94 8136#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
8137#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
8138#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
8139 _MIPIC_DATA_ADDRESS)
3230bf14
JN
8140#define DATA_MEM_ADDRESS_SHIFT 5
8141#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8142#define DATA_VALID (1 << 0)
8143
4ad83e94 8144#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
8145#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
8146#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
8147 _MIPIC_DATA_LENGTH)
3230bf14
JN
8148#define DATA_LENGTH_SHIFT 0
8149#define DATA_LENGTH_MASK (0xfffff << 0)
8150
4ad83e94 8151#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
8152#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
8153#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
8154 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
8155#define COMMAND_MEM_ADDRESS_SHIFT 5
8156#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8157#define AUTO_PWG_ENABLE (1 << 2)
8158#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8159#define COMMAND_VALID (1 << 0)
8160
4ad83e94 8161#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
8162#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
8163#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
8164 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
8165#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8166#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8167
4ad83e94 8168#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
8169#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
8170#define MIPI_READ_DATA_RETURN(port, n) \
8171 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 8172 + 4 * (n)) /* n: 0...7 */
3230bf14 8173
4ad83e94 8174#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
8175#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
8176#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
8177 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
8178#define READ_DATA_VALID(n) (1 << (n))
8179
a57c774a 8180/* For UMS only (deprecated): */
5c969aa7
DL
8181#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8182#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 8183
3bbaba0c 8184/* MOCS (Memory Object Control State) registers */
e6c4c763 8185#define GEN9_LNCFCMOCS(i) (0xb020 + (i) * 4) /* L3 Cache Control */
3bbaba0c 8186
e6c4c763
VS
8187#define GEN9_GFX_MOCS(i) (0xc800 + (i) * 4) /* Graphics MOCS registers */
8188#define GEN9_MFX0_MOCS(i) (0xc900 + (i) * 4) /* Media 0 MOCS registers */
8189#define GEN9_MFX1_MOCS(i) (0xca00 + (i) * 4) /* Media 1 MOCS registers */
8190#define GEN9_VEBOX_MOCS(i) (0xcb00 + (i) * 4) /* Video MOCS registers */
8191#define GEN9_BLT_MOCS(i) (0xcc00 + (i) * 4) /* Blitter MOCS registers */
3bbaba0c 8192
585fb111 8193#endif /* _I915_REG_H_ */
This page took 1.261172 seconds and 5 git commands to generate.