drm/i915: Wait for vblank before unpinning old fb
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
cff458c2
EA
81#define GEN6_GDRST 0x941c
82#define GEN6_GRDOM_FULL (1 << 0)
83#define GEN6_GRDOM_RENDER (1 << 1)
84#define GEN6_GRDOM_MEDIA (1 << 2)
85#define GEN6_GRDOM_BLT (1 << 3)
86
585fb111
JB
87/* VGA stuff */
88
89#define VGA_ST01_MDA 0x3ba
90#define VGA_ST01_CGA 0x3da
91
92#define VGA_MSR_WRITE 0x3c2
93#define VGA_MSR_READ 0x3cc
94#define VGA_MSR_MEM_EN (1<<1)
95#define VGA_MSR_CGA_MODE (1<<0)
96
97#define VGA_SR_INDEX 0x3c4
98#define VGA_SR_DATA 0x3c5
99
100#define VGA_AR_INDEX 0x3c0
101#define VGA_AR_VID_EN (1<<5)
102#define VGA_AR_DATA_WRITE 0x3c0
103#define VGA_AR_DATA_READ 0x3c1
104
105#define VGA_GR_INDEX 0x3ce
106#define VGA_GR_DATA 0x3cf
107/* GR05 */
108#define VGA_GR_MEM_READ_MODE_SHIFT 3
109#define VGA_GR_MEM_READ_MODE_PLANE 1
110/* GR06 */
111#define VGA_GR_MEM_MODE_MASK 0xc
112#define VGA_GR_MEM_MODE_SHIFT 2
113#define VGA_GR_MEM_A0000_AFFFF 0
114#define VGA_GR_MEM_A0000_BFFFF 1
115#define VGA_GR_MEM_B0000_B7FFF 2
116#define VGA_GR_MEM_B0000_BFFFF 3
117
118#define VGA_DACMASK 0x3c6
119#define VGA_DACRX 0x3c7
120#define VGA_DACWX 0x3c8
121#define VGA_DACDATA 0x3c9
122
123#define VGA_CR_INDEX_MDA 0x3b4
124#define VGA_CR_DATA_MDA 0x3b5
125#define VGA_CR_INDEX_CGA 0x3d4
126#define VGA_CR_DATA_CGA 0x3d5
127
128/*
129 * Memory interface instructions used by the kernel
130 */
131#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
132
133#define MI_NOOP MI_INSTR(0, 0)
134#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
135#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 136#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
137#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
138#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
139#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
140#define MI_FLUSH MI_INSTR(0x04, 0)
141#define MI_READ_FLUSH (1 << 0)
142#define MI_EXE_FLUSH (1 << 1)
143#define MI_NO_WRITE_FLUSH (1 << 2)
144#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
145#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 146#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
147#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
148#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
149#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
150#define MI_OVERLAY_CONTINUE (0x0<<21)
151#define MI_OVERLAY_ON (0x1<<21)
152#define MI_OVERLAY_OFF (0x2<<21)
585fb111 153#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 154#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 155#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 156#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
157#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
158#define MI_MM_SPACE_GTT (1<<8)
159#define MI_MM_SPACE_PHYSICAL (0<<8)
160#define MI_SAVE_EXT_STATE_EN (1<<3)
161#define MI_RESTORE_EXT_STATE_EN (1<<2)
162#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
163#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
164#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
165#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
166#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
167/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
168 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
169 * simply ignores the register load under certain conditions.
170 * - One can actually load arbitrary many arbitrary registers: Simply issue x
171 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
172 */
173#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
881f47b6 174#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
585fb111
JB
175#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
176#define MI_BATCH_NON_SECURE (1)
177#define MI_BATCH_NON_SECURE_I965 (1<<8)
178#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
179#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
180#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
181#define MI_SEMAPHORE_UPDATE (1<<21)
182#define MI_SEMAPHORE_COMPARE (1<<20)
183#define MI_SEMAPHORE_REGISTER (1<<18)
585fb111
JB
184/*
185 * 3D instructions used by the kernel
186 */
187#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
188
189#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
190#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
191#define SC_UPDATE_SCISSOR (0x1<<1)
192#define SC_ENABLE_MASK (0x1<<0)
193#define SC_ENABLE (0x1<<0)
194#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
195#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
196#define SCI_YMIN_MASK (0xffff<<16)
197#define SCI_XMIN_MASK (0xffff<<0)
198#define SCI_YMAX_MASK (0xffff<<16)
199#define SCI_XMAX_MASK (0xffff<<0)
200#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
201#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
202#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
203#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
204#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
205#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
206#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
207#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
208#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
209#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
210#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
211#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
212#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
213#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
214#define BLT_DEPTH_8 (0<<24)
215#define BLT_DEPTH_16_565 (1<<24)
216#define BLT_DEPTH_16_1555 (2<<24)
217#define BLT_DEPTH_32 (3<<24)
218#define BLT_ROP_GXCOPY (0xcc<<16)
219#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
220#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
221#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
222#define ASYNC_FLIP (1<<22)
223#define DISPLAY_PLANE_A (0<<20)
224#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
225#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
226#define PIPE_CONTROL_QW_WRITE (1<<14)
227#define PIPE_CONTROL_DEPTH_STALL (1<<13)
228#define PIPE_CONTROL_WC_FLUSH (1<<12)
229#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
230#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
231#define PIPE_CONTROL_ISP_DIS (1<<9)
232#define PIPE_CONTROL_NOTIFY (1<<8)
233#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
234#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111 235
dc96e9b8
CW
236
237/*
238 * Reset registers
239 */
240#define DEBUG_RESET_I830 0x6070
241#define DEBUG_RESET_FULL (1<<7)
242#define DEBUG_RESET_RENDER (1<<8)
243#define DEBUG_RESET_DISPLAY (1<<9)
244
245
585fb111 246/*
de151cf6 247 * Fence registers
585fb111 248 */
de151cf6 249#define FENCE_REG_830_0 0x2000
dc529a4f 250#define FENCE_REG_945_8 0x3000
de151cf6
JB
251#define I830_FENCE_START_MASK 0x07f80000
252#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 253#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
254#define I830_FENCE_PITCH_SHIFT 4
255#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 256#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 257#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 258#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
259
260#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 261#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 262
de151cf6
JB
263#define FENCE_REG_965_0 0x03000
264#define I965_FENCE_PITCH_SHIFT 2
265#define I965_FENCE_TILING_Y_SHIFT 1
266#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 267#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 268
4e901fdc
EA
269#define FENCE_REG_SANDYBRIDGE_0 0x100000
270#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
271
de151cf6
JB
272/*
273 * Instruction and interrupt control regs
274 */
63eeaf38 275#define PGTBL_ER 0x02024
333e9fe9
DV
276#define RENDER_RING_BASE 0x02000
277#define BSD_RING_BASE 0x04000
278#define GEN6_BSD_RING_BASE 0x12000
549f7365 279#define BLT_RING_BASE 0x22000
3d281d8c
DV
280#define RING_TAIL(base) ((base)+0x30)
281#define RING_HEAD(base) ((base)+0x34)
282#define RING_START(base) ((base)+0x38)
283#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
284#define RING_SYNC_0(base) ((base)+0x40)
285#define RING_SYNC_1(base) ((base)+0x44)
8fd26859 286#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
287#define RING_HWS_PGA(base) ((base)+0x80)
288#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
289#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 290#define RING_NOPID(base) ((base)+0x94)
585fb111
JB
291#define TAIL_ADDR 0x001FFFF8
292#define HEAD_WRAP_COUNT 0xFFE00000
293#define HEAD_WRAP_ONE 0x00200000
294#define HEAD_ADDR 0x001FFFFC
295#define RING_NR_PAGES 0x001FF000
296#define RING_REPORT_MASK 0x00000006
297#define RING_REPORT_64K 0x00000002
298#define RING_REPORT_128K 0x00000004
299#define RING_NO_REPORT 0x00000000
300#define RING_VALID_MASK 0x00000001
301#define RING_VALID 0x00000001
302#define RING_INVALID 0x00000000
4b60e5cb
CW
303#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
304#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 305#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
306#if 0
307#define PRB0_TAIL 0x02030
308#define PRB0_HEAD 0x02034
309#define PRB0_START 0x02038
310#define PRB0_CTL 0x0203c
585fb111
JB
311#define PRB1_TAIL 0x02040 /* 915+ only */
312#define PRB1_HEAD 0x02044 /* 915+ only */
313#define PRB1_START 0x02048 /* 915+ only */
314#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 315#endif
63eeaf38
JB
316#define IPEIR_I965 0x02064
317#define IPEHR_I965 0x02068
318#define INSTDONE_I965 0x0206c
319#define INSTPS 0x02070 /* 965+ only */
320#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
321#define ACTHD_I965 0x02074
322#define HWS_PGA 0x02080
323#define HWS_ADDRESS_MASK 0xfffff000
324#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
325#define PWRCTXA 0x2088 /* 965GM+ only */
326#define PWRCTX_EN (1<<0)
585fb111 327#define IPEIR 0x02088
63eeaf38
JB
328#define IPEHR 0x0208c
329#define INSTDONE 0x02090
585fb111
JB
330#define NOPID 0x02094
331#define HWSTAM 0x02098
add354dd
CW
332#define VCS_INSTDONE 0x1206C
333#define VCS_IPEIR 0x12064
334#define VCS_IPEHR 0x12068
335#define VCS_ACTHD 0x12074
1d8f38f4
CW
336#define BCS_INSTDONE 0x2206C
337#define BCS_IPEIR 0x22064
338#define BCS_IPEHR 0x22068
339#define BCS_ACTHD 0x22074
71cf39b1 340
f406839f
CW
341#define ERROR_GEN6 0x040a0
342
de6e2eaf
EA
343/* GM45+ chicken bits -- debug workaround bits that may be required
344 * for various sorts of correct behavior. The top 16 bits of each are
345 * the enables for writing to the corresponding low bit.
346 */
347#define _3D_CHICKEN 0x02084
348#define _3D_CHICKEN2 0x0208c
349/* Disables pipelining of read flushes past the SF-WIZ interface.
350 * Required on all Ironlake steppings according to the B-Spec, but the
351 * particular danger of not doing so is not specified.
352 */
353# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
354#define _3D_CHICKEN3 0x02090
355
71cf39b1
EA
356#define MI_MODE 0x0209c
357# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 358# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 359
1ec14ad3
CW
360#define GFX_MODE 0x02520
361#define GFX_RUN_LIST_ENABLE (1<<15)
362#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
363#define GFX_SURFACE_FAULT_ENABLE (1<<12)
364#define GFX_REPLAY_MODE (1<<11)
365#define GFX_PSMI_GRANULARITY (1<<10)
366#define GFX_PPGTT_ENABLE (1<<9)
367
585fb111
JB
368#define SCPD0 0x0209c /* 915+ only */
369#define IER 0x020a0
370#define IIR 0x020a4
371#define IMR 0x020a8
372#define ISR 0x020ac
373#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
374#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
375#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 376#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
377#define I915_HWB_OOM_INTERRUPT (1<<13)
378#define I915_SYNC_STATUS_INTERRUPT (1<<12)
379#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
380#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
381#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
382#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
383#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
384#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
385#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
386#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
387#define I915_DEBUG_INTERRUPT (1<<2)
388#define I915_USER_INTERRUPT (1<<1)
389#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 390#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
391#define EIR 0x020b0
392#define EMR 0x020b4
393#define ESR 0x020b8
63eeaf38
JB
394#define GM45_ERROR_PAGE_TABLE (1<<5)
395#define GM45_ERROR_MEM_PRIV (1<<4)
396#define I915_ERROR_PAGE_TABLE (1<<4)
397#define GM45_ERROR_CP_PRIV (1<<3)
398#define I915_ERROR_MEMORY_REFRESH (1<<1)
399#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 400#define INSTPM 0x020c0
ee980b80 401#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
402#define ACTHD 0x020c8
403#define FW_BLC 0x020d8
7662c8bd 404#define FW_BLC2 0x020dc
585fb111 405#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
406#define FW_BLC_SELF_EN_MASK (1<<31)
407#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
408#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
409#define MM_BURST_LENGTH 0x00700000
410#define MM_FIFO_WATERMARK 0x0001F000
411#define LM_BURST_LENGTH 0x00000700
412#define LM_FIFO_WATERMARK 0x0000001F
585fb111 413#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
414#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
415
416/* Make render/texture TLB fetches lower priorty than associated data
417 * fetches. This is not turned on by default
418 */
419#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
420
421/* Isoch request wait on GTT enable (Display A/B/C streams).
422 * Make isoch requests stall on the TLB update. May cause
423 * display underruns (test mode only)
424 */
425#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
426
427/* Block grant count for isoch requests when block count is
428 * set to a finite value.
429 */
430#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
431#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
432#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
433#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
434#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
435
436/* Enable render writes to complete in C2/C3/C4 power states.
437 * If this isn't enabled, render writes are prevented in low
438 * power states. That seems bad to me.
439 */
440#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
441
442/* This acknowledges an async flip immediately instead
443 * of waiting for 2TLB fetches.
444 */
445#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
446
447/* Enables non-sequential data reads through arbiter
448 */
449#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
450
451/* Disable FSB snooping of cacheable write cycles from binner/render
452 * command stream
453 */
454#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
455
456/* Arbiter time slice for non-isoch streams */
457#define MI_ARB_TIME_SLICE_MASK (7 << 5)
458#define MI_ARB_TIME_SLICE_1 (0 << 5)
459#define MI_ARB_TIME_SLICE_2 (1 << 5)
460#define MI_ARB_TIME_SLICE_4 (2 << 5)
461#define MI_ARB_TIME_SLICE_6 (3 << 5)
462#define MI_ARB_TIME_SLICE_8 (4 << 5)
463#define MI_ARB_TIME_SLICE_10 (5 << 5)
464#define MI_ARB_TIME_SLICE_14 (6 << 5)
465#define MI_ARB_TIME_SLICE_16 (7 << 5)
466
467/* Low priority grace period page size */
468#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
469#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
470
471/* Disable display A/B trickle feed */
472#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
473
474/* Set display plane priority */
475#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
476#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
477
585fb111
JB
478#define CACHE_MODE_0 0x02120 /* 915+ only */
479#define CM0_MASK_SHIFT 16
480#define CM0_IZ_OPT_DISABLE (1<<6)
481#define CM0_ZR_OPT_DISABLE (1<<5)
482#define CM0_DEPTH_EVICT_DISABLE (1<<4)
483#define CM0_COLOR_EVICT_DISABLE (1<<3)
484#define CM0_DEPTH_WRITE_DISABLE (1<<1)
485#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 486#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 487#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
488#define ECOSKPD 0x021d0
489#define ECO_GATING_CX_ONLY (1<<3)
490#define ECO_FLIP_DONE (1<<0)
585fb111 491
a1786bd2
ZW
492/* GEN6 interrupt control */
493#define GEN6_RENDER_HWSTAM 0x2098
494#define GEN6_RENDER_IMR 0x20a8
495#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
496#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 497#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
498#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
499#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
500#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
501#define GEN6_RENDER_SYNC_STATUS (1 << 2)
502#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
503#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
504
505#define GEN6_BLITTER_HWSTAM 0x22098
506#define GEN6_BLITTER_IMR 0x220a8
507#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
508#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
509#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
510#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6
XH
511
512#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
513#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
514#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
515#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
516#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
517
518#define GEN6_BSD_IMR 0x120a8
1ec14ad3 519#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
520
521#define GEN6_BSD_RNCID 0x12198
522
585fb111
JB
523/*
524 * Framebuffer compression (915+ only)
525 */
526
527#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
528#define FBC_LL_BASE 0x03204 /* 4k page aligned */
529#define FBC_CONTROL 0x03208
530#define FBC_CTL_EN (1<<31)
531#define FBC_CTL_PERIODIC (1<<30)
532#define FBC_CTL_INTERVAL_SHIFT (16)
533#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 534#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
535#define FBC_CTL_STRIDE_SHIFT (5)
536#define FBC_CTL_FENCENO (1<<0)
537#define FBC_COMMAND 0x0320c
538#define FBC_CMD_COMPRESS (1<<0)
539#define FBC_STATUS 0x03210
540#define FBC_STAT_COMPRESSING (1<<31)
541#define FBC_STAT_COMPRESSED (1<<30)
542#define FBC_STAT_MODIFIED (1<<29)
543#define FBC_STAT_CURRENT_LINE (1<<0)
544#define FBC_CONTROL2 0x03214
545#define FBC_CTL_FENCE_DBL (0<<4)
546#define FBC_CTL_IDLE_IMM (0<<2)
547#define FBC_CTL_IDLE_FULL (1<<2)
548#define FBC_CTL_IDLE_LINE (2<<2)
549#define FBC_CTL_IDLE_DEBUG (3<<2)
550#define FBC_CTL_CPU_FENCE (1<<1)
551#define FBC_CTL_PLANEA (0<<0)
552#define FBC_CTL_PLANEB (1<<0)
553#define FBC_FENCE_OFF 0x0321b
80824003 554#define FBC_TAG 0x03300
585fb111
JB
555
556#define FBC_LL_SIZE (1536)
557
74dff282
JB
558/* Framebuffer compression for GM45+ */
559#define DPFC_CB_BASE 0x3200
560#define DPFC_CONTROL 0x3208
561#define DPFC_CTL_EN (1<<31)
562#define DPFC_CTL_PLANEA (0<<30)
563#define DPFC_CTL_PLANEB (1<<30)
564#define DPFC_CTL_FENCE_EN (1<<29)
565#define DPFC_SR_EN (1<<10)
566#define DPFC_CTL_LIMIT_1X (0<<6)
567#define DPFC_CTL_LIMIT_2X (1<<6)
568#define DPFC_CTL_LIMIT_4X (2<<6)
569#define DPFC_RECOMP_CTL 0x320c
570#define DPFC_RECOMP_STALL_EN (1<<27)
571#define DPFC_RECOMP_STALL_WM_SHIFT (16)
572#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
573#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
574#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
575#define DPFC_STATUS 0x3210
576#define DPFC_INVAL_SEG_SHIFT (16)
577#define DPFC_INVAL_SEG_MASK (0x07ff0000)
578#define DPFC_COMP_SEG_SHIFT (0)
579#define DPFC_COMP_SEG_MASK (0x000003ff)
580#define DPFC_STATUS2 0x3214
581#define DPFC_FENCE_YOFF 0x3218
582#define DPFC_CHICKEN 0x3224
583#define DPFC_HT_MODIFY (1<<31)
584
b52eb4dc
ZY
585/* Framebuffer compression for Ironlake */
586#define ILK_DPFC_CB_BASE 0x43200
587#define ILK_DPFC_CONTROL 0x43208
588/* The bit 28-8 is reserved */
589#define DPFC_RESERVED (0x1FFFFF00)
590#define ILK_DPFC_RECOMP_CTL 0x4320c
591#define ILK_DPFC_STATUS 0x43210
592#define ILK_DPFC_FENCE_YOFF 0x43218
593#define ILK_DPFC_CHICKEN 0x43224
594#define ILK_FBC_RT_BASE 0x2128
595#define ILK_FBC_RT_VALID (1<<0)
596
597#define ILK_DISPLAY_CHICKEN1 0x42000
598#define ILK_FBCQ_DIS (1<<22)
599
585fb111
JB
600/*
601 * GPIO regs
602 */
603#define GPIOA 0x5010
604#define GPIOB 0x5014
605#define GPIOC 0x5018
606#define GPIOD 0x501c
607#define GPIOE 0x5020
608#define GPIOF 0x5024
609#define GPIOG 0x5028
610#define GPIOH 0x502c
611# define GPIO_CLOCK_DIR_MASK (1 << 0)
612# define GPIO_CLOCK_DIR_IN (0 << 1)
613# define GPIO_CLOCK_DIR_OUT (1 << 1)
614# define GPIO_CLOCK_VAL_MASK (1 << 2)
615# define GPIO_CLOCK_VAL_OUT (1 << 3)
616# define GPIO_CLOCK_VAL_IN (1 << 4)
617# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
618# define GPIO_DATA_DIR_MASK (1 << 8)
619# define GPIO_DATA_DIR_IN (0 << 9)
620# define GPIO_DATA_DIR_OUT (1 << 9)
621# define GPIO_DATA_VAL_MASK (1 << 10)
622# define GPIO_DATA_VAL_OUT (1 << 11)
623# define GPIO_DATA_VAL_IN (1 << 12)
624# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
625
f899fc64
CW
626#define GMBUS0 0x5100 /* clock/port select */
627#define GMBUS_RATE_100KHZ (0<<8)
628#define GMBUS_RATE_50KHZ (1<<8)
629#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
630#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
631#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
632#define GMBUS_PORT_DISABLED 0
633#define GMBUS_PORT_SSC 1
634#define GMBUS_PORT_VGADDC 2
635#define GMBUS_PORT_PANEL 3
636#define GMBUS_PORT_DPC 4 /* HDMIC */
637#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
638 /* 6 reserved */
639#define GMBUS_PORT_DPD 7 /* HDMID */
640#define GMBUS_NUM_PORTS 8
641#define GMBUS1 0x5104 /* command/status */
642#define GMBUS_SW_CLR_INT (1<<31)
643#define GMBUS_SW_RDY (1<<30)
644#define GMBUS_ENT (1<<29) /* enable timeout */
645#define GMBUS_CYCLE_NONE (0<<25)
646#define GMBUS_CYCLE_WAIT (1<<25)
647#define GMBUS_CYCLE_INDEX (2<<25)
648#define GMBUS_CYCLE_STOP (4<<25)
649#define GMBUS_BYTE_COUNT_SHIFT 16
650#define GMBUS_SLAVE_INDEX_SHIFT 8
651#define GMBUS_SLAVE_ADDR_SHIFT 1
652#define GMBUS_SLAVE_READ (1<<0)
653#define GMBUS_SLAVE_WRITE (0<<0)
654#define GMBUS2 0x5108 /* status */
655#define GMBUS_INUSE (1<<15)
656#define GMBUS_HW_WAIT_PHASE (1<<14)
657#define GMBUS_STALL_TIMEOUT (1<<13)
658#define GMBUS_INT (1<<12)
659#define GMBUS_HW_RDY (1<<11)
660#define GMBUS_SATOER (1<<10)
661#define GMBUS_ACTIVE (1<<9)
662#define GMBUS3 0x510c /* data buffer bytes 3-0 */
663#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
664#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
665#define GMBUS_NAK_EN (1<<3)
666#define GMBUS_IDLE_EN (1<<2)
667#define GMBUS_HW_WAIT_EN (1<<1)
668#define GMBUS_HW_RDY_EN (1<<0)
669#define GMBUS5 0x5120 /* byte index */
670#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 671
585fb111
JB
672/*
673 * Clock control & power management
674 */
675
676#define VGA0 0x6000
677#define VGA1 0x6004
678#define VGA_PD 0x6010
679#define VGA0_PD_P2_DIV_4 (1 << 7)
680#define VGA0_PD_P1_DIV_2 (1 << 5)
681#define VGA0_PD_P1_SHIFT 0
682#define VGA0_PD_P1_MASK (0x1f << 0)
683#define VGA1_PD_P2_DIV_4 (1 << 15)
684#define VGA1_PD_P1_DIV_2 (1 << 13)
685#define VGA1_PD_P1_SHIFT 8
686#define VGA1_PD_P1_MASK (0x1f << 8)
687#define DPLL_A 0x06014
688#define DPLL_B 0x06018
5eddb70b 689#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
690#define DPLL_VCO_ENABLE (1 << 31)
691#define DPLL_DVO_HIGH_SPEED (1 << 30)
692#define DPLL_SYNCLOCK_ENABLE (1 << 29)
693#define DPLL_VGA_MODE_DIS (1 << 28)
694#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
695#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
696#define DPLL_MODE_MASK (3 << 26)
697#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
698#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
699#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
700#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
701#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
702#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 703#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 704
585fb111
JB
705#define SRX_INDEX 0x3c4
706#define SRX_DATA 0x3c5
707#define SR01 1
708#define SR01_SCREEN_OFF (1<<5)
709
710#define PPCR 0x61204
711#define PPCR_ON (1<<0)
712
713#define DVOB 0x61140
714#define DVOB_ON (1<<31)
715#define DVOC 0x61160
716#define DVOC_ON (1<<31)
717#define LVDS 0x61180
718#define LVDS_ON (1<<31)
719
585fb111
JB
720/* Scratch pad debug 0 reg:
721 */
722#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
723/*
724 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
725 * this field (only one bit may be set).
726 */
727#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
728#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 729#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
730/* i830, required in DVO non-gang */
731#define PLL_P2_DIVIDE_BY_4 (1 << 23)
732#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
733#define PLL_REF_INPUT_DREFCLK (0 << 13)
734#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
735#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
736#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
737#define PLL_REF_INPUT_MASK (3 << 13)
738#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 739/* Ironlake */
b9055052
ZW
740# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
741# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
742# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
743# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
744# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
745
585fb111
JB
746/*
747 * Parallel to Serial Load Pulse phase selection.
748 * Selects the phase for the 10X DPLL clock for the PCIe
749 * digital display port. The range is 4 to 13; 10 or more
750 * is just a flip delay. The default is 6
751 */
752#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
753#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
754/*
755 * SDVO multiplier for 945G/GM. Not used on 965.
756 */
757#define SDVO_MULTIPLIER_MASK 0x000000ff
758#define SDVO_MULTIPLIER_SHIFT_HIRES 4
759#define SDVO_MULTIPLIER_SHIFT_VGA 0
760#define DPLL_A_MD 0x0601c /* 965+ only */
761/*
762 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
763 *
764 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
765 */
766#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
767#define DPLL_MD_UDI_DIVIDER_SHIFT 24
768/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
769#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
770#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
771/*
772 * SDVO/UDI pixel multiplier.
773 *
774 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
775 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
776 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
777 * dummy bytes in the datastream at an increased clock rate, with both sides of
778 * the link knowing how many bytes are fill.
779 *
780 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
781 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
782 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
783 * through an SDVO command.
784 *
785 * This register field has values of multiplication factor minus 1, with
786 * a maximum multiplier of 5 for SDVO.
787 */
788#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
789#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
790/*
791 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
792 * This best be set to the default value (3) or the CRT won't work. No,
793 * I don't entirely understand what this does...
794 */
795#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
796#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
797#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 798#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
799#define FPA0 0x06040
800#define FPA1 0x06044
801#define FPB0 0x06048
802#define FPB1 0x0604c
5eddb70b
CW
803#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
804#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 805#define FP_N_DIV_MASK 0x003f0000
f2b115e6 806#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
807#define FP_N_DIV_SHIFT 16
808#define FP_M1_DIV_MASK 0x00003f00
809#define FP_M1_DIV_SHIFT 8
810#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 811#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
812#define FP_M2_DIV_SHIFT 0
813#define DPLL_TEST 0x606c
814#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
815#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
816#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
817#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
818#define DPLLB_TEST_N_BYPASS (1 << 19)
819#define DPLLB_TEST_M_BYPASS (1 << 18)
820#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
821#define DPLLA_TEST_N_BYPASS (1 << 3)
822#define DPLLA_TEST_M_BYPASS (1 << 2)
823#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
824#define D_STATE 0x6104
dc96e9b8 825#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
826#define DSTATE_PLL_D3_OFF (1<<3)
827#define DSTATE_GFX_CLOCK_GATING (1<<1)
828#define DSTATE_DOT_CLOCK_GATING (1<<0)
829#define DSPCLK_GATE_D 0x6200
830# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
831# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
832# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
833# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
834# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
835# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
836# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
837# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
838# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
839# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
840# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
841# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
842# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
843# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
844# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
845# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
846# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
847# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
848# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
849# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
850# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
851# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
852# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
853# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
854# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
855# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
856# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
857# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
858/**
859 * This bit must be set on the 830 to prevent hangs when turning off the
860 * overlay scaler.
861 */
862# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
863# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
864# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
865# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
866# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
867
868#define RENCLK_GATE_D1 0x6204
869# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
870# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
871# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
872# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
873# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
874# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
875# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
876# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
877# define MAG_CLOCK_GATE_DISABLE (1 << 5)
878/** This bit must be unset on 855,865 */
879# define MECI_CLOCK_GATE_DISABLE (1 << 4)
880# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
881# define MEC_CLOCK_GATE_DISABLE (1 << 2)
882# define MECO_CLOCK_GATE_DISABLE (1 << 1)
883/** This bit must be set on 855,865. */
884# define SV_CLOCK_GATE_DISABLE (1 << 0)
885# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
886# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
887# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
888# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
889# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
890# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
891# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
892# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
893# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
894# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
895# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
896# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
897# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
898# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
899# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
900# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
901# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
902
903# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
904/** This bit must always be set on 965G/965GM */
905# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
906# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
907# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
908# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
909# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
910# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
911/** This bit must always be set on 965G */
912# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
913# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
914# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
915# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
916# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
917# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
918# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
919# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
920# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
921# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
922# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
923# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
924# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
925# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
926# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
927# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
928# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
929# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
930# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
931
932#define RENCLK_GATE_D2 0x6208
933#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
934#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
935#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
936#define RAMCLK_GATE_D 0x6210 /* CRL only */
937#define DEUC 0x6214 /* CRL only */
585fb111
JB
938
939/*
940 * Palette regs
941 */
942
943#define PALETTE_A 0x0a000
944#define PALETTE_B 0x0a800
945
673a394b
EA
946/* MCH MMIO space */
947
948/*
949 * MCHBAR mirror.
950 *
951 * This mirrors the MCHBAR MMIO space whose location is determined by
952 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
953 * every way. It is not accessible from the CP register read instructions.
954 *
955 */
956#define MCHBAR_MIRROR_BASE 0x10000
957
958/** 915-945 and GM965 MCH register controlling DRAM channel access */
959#define DCC 0x10200
960#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
961#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
962#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
963#define DCC_ADDRESSING_MODE_MASK (3 << 0)
964#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 965#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 966
95534263
LP
967/** Pineview MCH register contains DDR3 setting */
968#define CSHRDDR3CTL 0x101a8
969#define CSHRDDR3CTL_DDR3 (1 << 2)
970
673a394b
EA
971/** 965 MCH register controlling DRAM channel configuration */
972#define C0DRB3 0x10206
973#define C1DRB3 0x10606
974
b11248df
KP
975/* Clocking configuration register */
976#define CLKCFG 0x10c00
7662c8bd 977#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
978#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
979#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
980#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
981#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
982#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 983/* Note, below two are guess */
b11248df 984#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 985#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 986#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
987#define CLKCFG_MEM_533 (1 << 4)
988#define CLKCFG_MEM_667 (2 << 4)
989#define CLKCFG_MEM_800 (3 << 4)
990#define CLKCFG_MEM_MASK (7 << 4)
991
ea056c14
JB
992#define TSC1 0x11001
993#define TSE (1<<0)
7648fa99
JB
994#define TR1 0x11006
995#define TSFS 0x11020
996#define TSFS_SLOPE_MASK 0x0000ff00
997#define TSFS_SLOPE_SHIFT 8
998#define TSFS_INTR_MASK 0x000000ff
999
f97108d1
JB
1000#define CRSTANDVID 0x11100
1001#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1002#define PXVFREQ_PX_MASK 0x7f000000
1003#define PXVFREQ_PX_SHIFT 24
1004#define VIDFREQ_BASE 0x11110
1005#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1006#define VIDFREQ2 0x11114
1007#define VIDFREQ3 0x11118
1008#define VIDFREQ4 0x1111c
1009#define VIDFREQ_P0_MASK 0x1f000000
1010#define VIDFREQ_P0_SHIFT 24
1011#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1012#define VIDFREQ_P0_CSCLK_SHIFT 20
1013#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1014#define VIDFREQ_P0_CRCLK_SHIFT 16
1015#define VIDFREQ_P1_MASK 0x00001f00
1016#define VIDFREQ_P1_SHIFT 8
1017#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1018#define VIDFREQ_P1_CSCLK_SHIFT 4
1019#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1020#define INTTOEXT_BASE_ILK 0x11300
1021#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1022#define INTTOEXT_MAP3_SHIFT 24
1023#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1024#define INTTOEXT_MAP2_SHIFT 16
1025#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1026#define INTTOEXT_MAP1_SHIFT 8
1027#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1028#define INTTOEXT_MAP0_SHIFT 0
1029#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1030#define MEMSWCTL 0x11170 /* Ironlake only */
1031#define MEMCTL_CMD_MASK 0xe000
1032#define MEMCTL_CMD_SHIFT 13
1033#define MEMCTL_CMD_RCLK_OFF 0
1034#define MEMCTL_CMD_RCLK_ON 1
1035#define MEMCTL_CMD_CHFREQ 2
1036#define MEMCTL_CMD_CHVID 3
1037#define MEMCTL_CMD_VMMOFF 4
1038#define MEMCTL_CMD_VMMON 5
1039#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1040 when command complete */
1041#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1042#define MEMCTL_FREQ_SHIFT 8
1043#define MEMCTL_SFCAVM (1<<7)
1044#define MEMCTL_TGT_VID_MASK 0x007f
1045#define MEMIHYST 0x1117c
1046#define MEMINTREN 0x11180 /* 16 bits */
1047#define MEMINT_RSEXIT_EN (1<<8)
1048#define MEMINT_CX_SUPR_EN (1<<7)
1049#define MEMINT_CONT_BUSY_EN (1<<6)
1050#define MEMINT_AVG_BUSY_EN (1<<5)
1051#define MEMINT_EVAL_CHG_EN (1<<4)
1052#define MEMINT_MON_IDLE_EN (1<<3)
1053#define MEMINT_UP_EVAL_EN (1<<2)
1054#define MEMINT_DOWN_EVAL_EN (1<<1)
1055#define MEMINT_SW_CMD_EN (1<<0)
1056#define MEMINTRSTR 0x11182 /* 16 bits */
1057#define MEM_RSEXIT_MASK 0xc000
1058#define MEM_RSEXIT_SHIFT 14
1059#define MEM_CONT_BUSY_MASK 0x3000
1060#define MEM_CONT_BUSY_SHIFT 12
1061#define MEM_AVG_BUSY_MASK 0x0c00
1062#define MEM_AVG_BUSY_SHIFT 10
1063#define MEM_EVAL_CHG_MASK 0x0300
1064#define MEM_EVAL_BUSY_SHIFT 8
1065#define MEM_MON_IDLE_MASK 0x00c0
1066#define MEM_MON_IDLE_SHIFT 6
1067#define MEM_UP_EVAL_MASK 0x0030
1068#define MEM_UP_EVAL_SHIFT 4
1069#define MEM_DOWN_EVAL_MASK 0x000c
1070#define MEM_DOWN_EVAL_SHIFT 2
1071#define MEM_SW_CMD_MASK 0x0003
1072#define MEM_INT_STEER_GFX 0
1073#define MEM_INT_STEER_CMR 1
1074#define MEM_INT_STEER_SMI 2
1075#define MEM_INT_STEER_SCI 3
1076#define MEMINTRSTS 0x11184
1077#define MEMINT_RSEXIT (1<<7)
1078#define MEMINT_CONT_BUSY (1<<6)
1079#define MEMINT_AVG_BUSY (1<<5)
1080#define MEMINT_EVAL_CHG (1<<4)
1081#define MEMINT_MON_IDLE (1<<3)
1082#define MEMINT_UP_EVAL (1<<2)
1083#define MEMINT_DOWN_EVAL (1<<1)
1084#define MEMINT_SW_CMD (1<<0)
1085#define MEMMODECTL 0x11190
1086#define MEMMODE_BOOST_EN (1<<31)
1087#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1088#define MEMMODE_BOOST_FREQ_SHIFT 24
1089#define MEMMODE_IDLE_MODE_MASK 0x00030000
1090#define MEMMODE_IDLE_MODE_SHIFT 16
1091#define MEMMODE_IDLE_MODE_EVAL 0
1092#define MEMMODE_IDLE_MODE_CONT 1
1093#define MEMMODE_HWIDLE_EN (1<<15)
1094#define MEMMODE_SWMODE_EN (1<<14)
1095#define MEMMODE_RCLK_GATE (1<<13)
1096#define MEMMODE_HW_UPDATE (1<<12)
1097#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1098#define MEMMODE_FSTART_SHIFT 8
1099#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1100#define MEMMODE_FMAX_SHIFT 4
1101#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1102#define RCBMAXAVG 0x1119c
1103#define MEMSWCTL2 0x1119e /* Cantiga only */
1104#define SWMEMCMD_RENDER_OFF (0 << 13)
1105#define SWMEMCMD_RENDER_ON (1 << 13)
1106#define SWMEMCMD_SWFREQ (2 << 13)
1107#define SWMEMCMD_TARVID (3 << 13)
1108#define SWMEMCMD_VRM_OFF (4 << 13)
1109#define SWMEMCMD_VRM_ON (5 << 13)
1110#define CMDSTS (1<<12)
1111#define SFCAVM (1<<11)
1112#define SWFREQ_MASK 0x0380 /* P0-7 */
1113#define SWFREQ_SHIFT 7
1114#define TARVID_MASK 0x001f
1115#define MEMSTAT_CTG 0x111a0
1116#define RCBMINAVG 0x111a0
1117#define RCUPEI 0x111b0
1118#define RCDNEI 0x111b4
b5b72e89 1119#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1120#define RCX_SW_EXIT (1<<23)
1121#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1122#define VIDCTL 0x111c0
1123#define VIDSTS 0x111c8
1124#define VIDSTART 0x111cc /* 8 bits */
1125#define MEMSTAT_ILK 0x111f8
1126#define MEMSTAT_VID_MASK 0x7f00
1127#define MEMSTAT_VID_SHIFT 8
1128#define MEMSTAT_PSTATE_MASK 0x00f8
1129#define MEMSTAT_PSTATE_SHIFT 3
1130#define MEMSTAT_MON_ACTV (1<<2)
1131#define MEMSTAT_SRC_CTL_MASK 0x0003
1132#define MEMSTAT_SRC_CTL_CORE 0
1133#define MEMSTAT_SRC_CTL_TRB 1
1134#define MEMSTAT_SRC_CTL_THM 2
1135#define MEMSTAT_SRC_CTL_STDBY 3
1136#define RCPREVBSYTUPAVG 0x113b8
1137#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1138#define PMMISC 0x11214
1139#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1140#define SDEW 0x1124c
1141#define CSIEW0 0x11250
1142#define CSIEW1 0x11254
1143#define CSIEW2 0x11258
1144#define PEW 0x1125c
1145#define DEW 0x11270
1146#define MCHAFE 0x112c0
1147#define CSIEC 0x112e0
1148#define DMIEC 0x112e4
1149#define DDREC 0x112e8
1150#define PEG0EC 0x112ec
1151#define PEG1EC 0x112f0
1152#define GFXEC 0x112f4
1153#define RPPREVBSYTUPAVG 0x113b8
1154#define RPPREVBSYTDNAVG 0x113bc
1155#define ECR 0x11600
1156#define ECR_GPFE (1<<31)
1157#define ECR_IMONE (1<<30)
1158#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1159#define OGW0 0x11608
1160#define OGW1 0x1160c
1161#define EG0 0x11610
1162#define EG1 0x11614
1163#define EG2 0x11618
1164#define EG3 0x1161c
1165#define EG4 0x11620
1166#define EG5 0x11624
1167#define EG6 0x11628
1168#define EG7 0x1162c
1169#define PXW 0x11664
1170#define PXWL 0x11680
1171#define LCFUSE02 0x116c0
1172#define LCFUSE_HIV_MASK 0x000000ff
1173#define CSIPLL0 0x12c10
1174#define DDRMPLL1 0X12c20
7d57382e
EA
1175#define PEG_BAND_GAP_DATA 0x14d68
1176
aa40d6bb
ZN
1177/*
1178 * Logical Context regs
1179 */
1180#define CCID 0x2180
1181#define CCID_EN (1<<0)
585fb111
JB
1182/*
1183 * Overlay regs
1184 */
1185
1186#define OVADD 0x30000
1187#define DOVSTA 0x30008
1188#define OC_BUF (0x3<<20)
1189#define OGAMC5 0x30010
1190#define OGAMC4 0x30014
1191#define OGAMC3 0x30018
1192#define OGAMC2 0x3001c
1193#define OGAMC1 0x30020
1194#define OGAMC0 0x30024
1195
1196/*
1197 * Display engine regs
1198 */
1199
1200/* Pipe A timing regs */
1201#define HTOTAL_A 0x60000
1202#define HBLANK_A 0x60004
1203#define HSYNC_A 0x60008
1204#define VTOTAL_A 0x6000c
1205#define VBLANK_A 0x60010
1206#define VSYNC_A 0x60014
1207#define PIPEASRC 0x6001c
1208#define BCLRPAT_A 0x60020
1209
1210/* Pipe B timing regs */
1211#define HTOTAL_B 0x61000
1212#define HBLANK_B 0x61004
1213#define HSYNC_B 0x61008
1214#define VTOTAL_B 0x6100c
1215#define VBLANK_B 0x61010
1216#define VSYNC_B 0x61014
1217#define PIPEBSRC 0x6101c
1218#define BCLRPAT_B 0x61020
1219
5eddb70b
CW
1220#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1221#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1222#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1223#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1224#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1225#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
5eddb70b
CW
1226#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1227
585fb111
JB
1228/* VGA port control */
1229#define ADPA 0x61100
1230#define ADPA_DAC_ENABLE (1<<31)
1231#define ADPA_DAC_DISABLE 0
1232#define ADPA_PIPE_SELECT_MASK (1<<30)
1233#define ADPA_PIPE_A_SELECT 0
1234#define ADPA_PIPE_B_SELECT (1<<30)
1235#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1236#define ADPA_SETS_HVPOLARITY 0
1237#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1238#define ADPA_VSYNC_CNTL_ENABLE 0
1239#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1240#define ADPA_HSYNC_CNTL_ENABLE 0
1241#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1242#define ADPA_VSYNC_ACTIVE_LOW 0
1243#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1244#define ADPA_HSYNC_ACTIVE_LOW 0
1245#define ADPA_DPMS_MASK (~(3<<10))
1246#define ADPA_DPMS_ON (0<<10)
1247#define ADPA_DPMS_SUSPEND (1<<10)
1248#define ADPA_DPMS_STANDBY (2<<10)
1249#define ADPA_DPMS_OFF (3<<10)
1250
939fe4d7 1251
585fb111
JB
1252/* Hotplug control (945+ only) */
1253#define PORT_HOTPLUG_EN 0x61110
7d57382e 1254#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1255#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1256#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1257#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1258#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1259#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1260#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1261#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1262#define TV_HOTPLUG_INT_EN (1 << 18)
1263#define CRT_HOTPLUG_INT_EN (1 << 9)
1264#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1265#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1266/* must use period 64 on GM45 according to docs */
1267#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1268#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1269#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1270#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1271#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1272#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1273#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1274#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1275#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1276#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1277#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1278#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1279
1280#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1281#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1282#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1283#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1284#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1285#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1286#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1287#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1288#define TV_HOTPLUG_INT_STATUS (1 << 10)
1289#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1290#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1291#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1292#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1293#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1294#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1295
1296/* SDVO port control */
1297#define SDVOB 0x61140
1298#define SDVOC 0x61160
1299#define SDVO_ENABLE (1 << 31)
1300#define SDVO_PIPE_B_SELECT (1 << 30)
1301#define SDVO_STALL_SELECT (1 << 29)
1302#define SDVO_INTERRUPT_ENABLE (1 << 26)
1303/**
1304 * 915G/GM SDVO pixel multiplier.
1305 *
1306 * Programmed value is multiplier - 1, up to 5x.
1307 *
1308 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1309 */
1310#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1311#define SDVO_PORT_MULTIPLY_SHIFT 23
1312#define SDVO_PHASE_SELECT_MASK (15 << 19)
1313#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1314#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1315#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1316#define SDVO_ENCODING_SDVO (0x0 << 10)
1317#define SDVO_ENCODING_HDMI (0x2 << 10)
1318/** Requird for HDMI operation */
1319#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1320#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1321#define SDVO_AUDIO_ENABLE (1 << 6)
1322/** New with 965, default is to be set */
1323#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1324/** New with 965, default is to be set */
1325#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1326#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1327#define SDVO_DETECTED (1 << 2)
1328/* Bits to be preserved when writing */
1329#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1330#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1331
1332/* DVO port control */
1333#define DVOA 0x61120
1334#define DVOB 0x61140
1335#define DVOC 0x61160
1336#define DVO_ENABLE (1 << 31)
1337#define DVO_PIPE_B_SELECT (1 << 30)
1338#define DVO_PIPE_STALL_UNUSED (0 << 28)
1339#define DVO_PIPE_STALL (1 << 28)
1340#define DVO_PIPE_STALL_TV (2 << 28)
1341#define DVO_PIPE_STALL_MASK (3 << 28)
1342#define DVO_USE_VGA_SYNC (1 << 15)
1343#define DVO_DATA_ORDER_I740 (0 << 14)
1344#define DVO_DATA_ORDER_FP (1 << 14)
1345#define DVO_VSYNC_DISABLE (1 << 11)
1346#define DVO_HSYNC_DISABLE (1 << 10)
1347#define DVO_VSYNC_TRISTATE (1 << 9)
1348#define DVO_HSYNC_TRISTATE (1 << 8)
1349#define DVO_BORDER_ENABLE (1 << 7)
1350#define DVO_DATA_ORDER_GBRG (1 << 6)
1351#define DVO_DATA_ORDER_RGGB (0 << 6)
1352#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1353#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1354#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1355#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1356#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1357#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1358#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1359#define DVO_PRESERVE_MASK (0x7<<24)
1360#define DVOA_SRCDIM 0x61124
1361#define DVOB_SRCDIM 0x61144
1362#define DVOC_SRCDIM 0x61164
1363#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1364#define DVO_SRCDIM_VERTICAL_SHIFT 0
1365
1366/* LVDS port control */
1367#define LVDS 0x61180
1368/*
1369 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1370 * the DPLL semantics change when the LVDS is assigned to that pipe.
1371 */
1372#define LVDS_PORT_EN (1 << 31)
1373/* Selects pipe B for LVDS data. Must be set on pre-965. */
1374#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1375/* LVDS dithering flag on 965/g4x platform */
1376#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1377/* Enable border for unscaled (or aspect-scaled) display */
1378#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1379/*
1380 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1381 * pixel.
1382 */
1383#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1384#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1385#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1386/*
1387 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1388 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1389 * on.
1390 */
1391#define LVDS_A3_POWER_MASK (3 << 6)
1392#define LVDS_A3_POWER_DOWN (0 << 6)
1393#define LVDS_A3_POWER_UP (3 << 6)
1394/*
1395 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1396 * is set.
1397 */
1398#define LVDS_CLKB_POWER_MASK (3 << 4)
1399#define LVDS_CLKB_POWER_DOWN (0 << 4)
1400#define LVDS_CLKB_POWER_UP (3 << 4)
1401/*
1402 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1403 * setting for whether we are in dual-channel mode. The B3 pair will
1404 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1405 */
1406#define LVDS_B0B3_POWER_MASK (3 << 2)
1407#define LVDS_B0B3_POWER_DOWN (0 << 2)
1408#define LVDS_B0B3_POWER_UP (3 << 2)
1409
3c17fe4b
DH
1410/* Video Data Island Packet control */
1411#define VIDEO_DIP_DATA 0x61178
1412#define VIDEO_DIP_CTL 0x61170
1413#define VIDEO_DIP_ENABLE (1 << 31)
1414#define VIDEO_DIP_PORT_B (1 << 29)
1415#define VIDEO_DIP_PORT_C (2 << 29)
1416#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1417#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1418#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1419#define VIDEO_DIP_SELECT_AVI (0 << 19)
1420#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1421#define VIDEO_DIP_SELECT_SPD (3 << 19)
1422#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1423#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1424#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1425
585fb111
JB
1426/* Panel power sequencing */
1427#define PP_STATUS 0x61200
1428#define PP_ON (1 << 31)
1429/*
1430 * Indicates that all dependencies of the panel are on:
1431 *
1432 * - PLL enabled
1433 * - pipe enabled
1434 * - LVDS/DVOB/DVOC on
1435 */
1436#define PP_READY (1 << 30)
1437#define PP_SEQUENCE_NONE (0 << 28)
1438#define PP_SEQUENCE_ON (1 << 28)
1439#define PP_SEQUENCE_OFF (2 << 28)
1440#define PP_SEQUENCE_MASK 0x30000000
01cb9ea6
JB
1441#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1442#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1443#define PP_SEQUENCE_STATE_MASK 0x0000000f
585fb111
JB
1444#define PP_CONTROL 0x61204
1445#define POWER_TARGET_ON (1 << 0)
1446#define PP_ON_DELAYS 0x61208
1447#define PP_OFF_DELAYS 0x6120c
1448#define PP_DIVISOR 0x61210
1449
1450/* Panel fitting */
1451#define PFIT_CONTROL 0x61230
1452#define PFIT_ENABLE (1 << 31)
1453#define PFIT_PIPE_MASK (3 << 29)
1454#define PFIT_PIPE_SHIFT 29
1455#define VERT_INTERP_DISABLE (0 << 10)
1456#define VERT_INTERP_BILINEAR (1 << 10)
1457#define VERT_INTERP_MASK (3 << 10)
1458#define VERT_AUTO_SCALE (1 << 9)
1459#define HORIZ_INTERP_DISABLE (0 << 6)
1460#define HORIZ_INTERP_BILINEAR (1 << 6)
1461#define HORIZ_INTERP_MASK (3 << 6)
1462#define HORIZ_AUTO_SCALE (1 << 5)
1463#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1464#define PFIT_FILTER_FUZZY (0 << 24)
1465#define PFIT_SCALING_AUTO (0 << 26)
1466#define PFIT_SCALING_PROGRAMMED (1 << 26)
1467#define PFIT_SCALING_PILLAR (2 << 26)
1468#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1469#define PFIT_PGM_RATIOS 0x61234
1470#define PFIT_VERT_SCALE_MASK 0xfff00000
1471#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1472/* Pre-965 */
1473#define PFIT_VERT_SCALE_SHIFT 20
1474#define PFIT_VERT_SCALE_MASK 0xfff00000
1475#define PFIT_HORIZ_SCALE_SHIFT 4
1476#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1477/* 965+ */
1478#define PFIT_VERT_SCALE_SHIFT_965 16
1479#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1480#define PFIT_HORIZ_SCALE_SHIFT_965 0
1481#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1482
585fb111
JB
1483#define PFIT_AUTO_RATIOS 0x61238
1484
1485/* Backlight control */
1486#define BLC_PWM_CTL 0x61254
1487#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1488#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1489#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1490/*
1491 * This is the most significant 15 bits of the number of backlight cycles in a
1492 * complete cycle of the modulated backlight control.
1493 *
1494 * The actual value is this field multiplied by two.
1495 */
1496#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1497#define BLM_LEGACY_MODE (1 << 16)
1498/*
1499 * This is the number of cycles out of the backlight modulation cycle for which
1500 * the backlight is on.
1501 *
1502 * This field must be no greater than the number of cycles in the complete
1503 * backlight modulation cycle.
1504 */
1505#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1506#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1507
0eb96d6e
JB
1508#define BLC_HIST_CTL 0x61260
1509
585fb111
JB
1510/* TV port control */
1511#define TV_CTL 0x68000
1512/** Enables the TV encoder */
1513# define TV_ENC_ENABLE (1 << 31)
1514/** Sources the TV encoder input from pipe B instead of A. */
1515# define TV_ENC_PIPEB_SELECT (1 << 30)
1516/** Outputs composite video (DAC A only) */
1517# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1518/** Outputs SVideo video (DAC B/C) */
1519# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1520/** Outputs Component video (DAC A/B/C) */
1521# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1522/** Outputs Composite and SVideo (DAC A/B/C) */
1523# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1524# define TV_TRILEVEL_SYNC (1 << 21)
1525/** Enables slow sync generation (945GM only) */
1526# define TV_SLOW_SYNC (1 << 20)
1527/** Selects 4x oversampling for 480i and 576p */
1528# define TV_OVERSAMPLE_4X (0 << 18)
1529/** Selects 2x oversampling for 720p and 1080i */
1530# define TV_OVERSAMPLE_2X (1 << 18)
1531/** Selects no oversampling for 1080p */
1532# define TV_OVERSAMPLE_NONE (2 << 18)
1533/** Selects 8x oversampling */
1534# define TV_OVERSAMPLE_8X (3 << 18)
1535/** Selects progressive mode rather than interlaced */
1536# define TV_PROGRESSIVE (1 << 17)
1537/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1538# define TV_PAL_BURST (1 << 16)
1539/** Field for setting delay of Y compared to C */
1540# define TV_YC_SKEW_MASK (7 << 12)
1541/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1542# define TV_ENC_SDP_FIX (1 << 11)
1543/**
1544 * Enables a fix for the 915GM only.
1545 *
1546 * Not sure what it does.
1547 */
1548# define TV_ENC_C0_FIX (1 << 10)
1549/** Bits that must be preserved by software */
d2d9f232 1550# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1551# define TV_FUSE_STATE_MASK (3 << 4)
1552/** Read-only state that reports all features enabled */
1553# define TV_FUSE_STATE_ENABLED (0 << 4)
1554/** Read-only state that reports that Macrovision is disabled in hardware*/
1555# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1556/** Read-only state that reports that TV-out is disabled in hardware. */
1557# define TV_FUSE_STATE_DISABLED (2 << 4)
1558/** Normal operation */
1559# define TV_TEST_MODE_NORMAL (0 << 0)
1560/** Encoder test pattern 1 - combo pattern */
1561# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1562/** Encoder test pattern 2 - full screen vertical 75% color bars */
1563# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1564/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1565# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1566/** Encoder test pattern 4 - random noise */
1567# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1568/** Encoder test pattern 5 - linear color ramps */
1569# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1570/**
1571 * This test mode forces the DACs to 50% of full output.
1572 *
1573 * This is used for load detection in combination with TVDAC_SENSE_MASK
1574 */
1575# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1576# define TV_TEST_MODE_MASK (7 << 0)
1577
1578#define TV_DAC 0x68004
b8ed2a4f 1579# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1580/**
1581 * Reports that DAC state change logic has reported change (RO).
1582 *
1583 * This gets cleared when TV_DAC_STATE_EN is cleared
1584*/
1585# define TVDAC_STATE_CHG (1 << 31)
1586# define TVDAC_SENSE_MASK (7 << 28)
1587/** Reports that DAC A voltage is above the detect threshold */
1588# define TVDAC_A_SENSE (1 << 30)
1589/** Reports that DAC B voltage is above the detect threshold */
1590# define TVDAC_B_SENSE (1 << 29)
1591/** Reports that DAC C voltage is above the detect threshold */
1592# define TVDAC_C_SENSE (1 << 28)
1593/**
1594 * Enables DAC state detection logic, for load-based TV detection.
1595 *
1596 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1597 * to off, for load detection to work.
1598 */
1599# define TVDAC_STATE_CHG_EN (1 << 27)
1600/** Sets the DAC A sense value to high */
1601# define TVDAC_A_SENSE_CTL (1 << 26)
1602/** Sets the DAC B sense value to high */
1603# define TVDAC_B_SENSE_CTL (1 << 25)
1604/** Sets the DAC C sense value to high */
1605# define TVDAC_C_SENSE_CTL (1 << 24)
1606/** Overrides the ENC_ENABLE and DAC voltage levels */
1607# define DAC_CTL_OVERRIDE (1 << 7)
1608/** Sets the slew rate. Must be preserved in software */
1609# define ENC_TVDAC_SLEW_FAST (1 << 6)
1610# define DAC_A_1_3_V (0 << 4)
1611# define DAC_A_1_1_V (1 << 4)
1612# define DAC_A_0_7_V (2 << 4)
cb66c692 1613# define DAC_A_MASK (3 << 4)
585fb111
JB
1614# define DAC_B_1_3_V (0 << 2)
1615# define DAC_B_1_1_V (1 << 2)
1616# define DAC_B_0_7_V (2 << 2)
cb66c692 1617# define DAC_B_MASK (3 << 2)
585fb111
JB
1618# define DAC_C_1_3_V (0 << 0)
1619# define DAC_C_1_1_V (1 << 0)
1620# define DAC_C_0_7_V (2 << 0)
cb66c692 1621# define DAC_C_MASK (3 << 0)
585fb111
JB
1622
1623/**
1624 * CSC coefficients are stored in a floating point format with 9 bits of
1625 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1626 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1627 * -1 (0x3) being the only legal negative value.
1628 */
1629#define TV_CSC_Y 0x68010
1630# define TV_RY_MASK 0x07ff0000
1631# define TV_RY_SHIFT 16
1632# define TV_GY_MASK 0x00000fff
1633# define TV_GY_SHIFT 0
1634
1635#define TV_CSC_Y2 0x68014
1636# define TV_BY_MASK 0x07ff0000
1637# define TV_BY_SHIFT 16
1638/**
1639 * Y attenuation for component video.
1640 *
1641 * Stored in 1.9 fixed point.
1642 */
1643# define TV_AY_MASK 0x000003ff
1644# define TV_AY_SHIFT 0
1645
1646#define TV_CSC_U 0x68018
1647# define TV_RU_MASK 0x07ff0000
1648# define TV_RU_SHIFT 16
1649# define TV_GU_MASK 0x000007ff
1650# define TV_GU_SHIFT 0
1651
1652#define TV_CSC_U2 0x6801c
1653# define TV_BU_MASK 0x07ff0000
1654# define TV_BU_SHIFT 16
1655/**
1656 * U attenuation for component video.
1657 *
1658 * Stored in 1.9 fixed point.
1659 */
1660# define TV_AU_MASK 0x000003ff
1661# define TV_AU_SHIFT 0
1662
1663#define TV_CSC_V 0x68020
1664# define TV_RV_MASK 0x0fff0000
1665# define TV_RV_SHIFT 16
1666# define TV_GV_MASK 0x000007ff
1667# define TV_GV_SHIFT 0
1668
1669#define TV_CSC_V2 0x68024
1670# define TV_BV_MASK 0x07ff0000
1671# define TV_BV_SHIFT 16
1672/**
1673 * V attenuation for component video.
1674 *
1675 * Stored in 1.9 fixed point.
1676 */
1677# define TV_AV_MASK 0x000007ff
1678# define TV_AV_SHIFT 0
1679
1680#define TV_CLR_KNOBS 0x68028
1681/** 2s-complement brightness adjustment */
1682# define TV_BRIGHTNESS_MASK 0xff000000
1683# define TV_BRIGHTNESS_SHIFT 24
1684/** Contrast adjustment, as a 2.6 unsigned floating point number */
1685# define TV_CONTRAST_MASK 0x00ff0000
1686# define TV_CONTRAST_SHIFT 16
1687/** Saturation adjustment, as a 2.6 unsigned floating point number */
1688# define TV_SATURATION_MASK 0x0000ff00
1689# define TV_SATURATION_SHIFT 8
1690/** Hue adjustment, as an integer phase angle in degrees */
1691# define TV_HUE_MASK 0x000000ff
1692# define TV_HUE_SHIFT 0
1693
1694#define TV_CLR_LEVEL 0x6802c
1695/** Controls the DAC level for black */
1696# define TV_BLACK_LEVEL_MASK 0x01ff0000
1697# define TV_BLACK_LEVEL_SHIFT 16
1698/** Controls the DAC level for blanking */
1699# define TV_BLANK_LEVEL_MASK 0x000001ff
1700# define TV_BLANK_LEVEL_SHIFT 0
1701
1702#define TV_H_CTL_1 0x68030
1703/** Number of pixels in the hsync. */
1704# define TV_HSYNC_END_MASK 0x1fff0000
1705# define TV_HSYNC_END_SHIFT 16
1706/** Total number of pixels minus one in the line (display and blanking). */
1707# define TV_HTOTAL_MASK 0x00001fff
1708# define TV_HTOTAL_SHIFT 0
1709
1710#define TV_H_CTL_2 0x68034
1711/** Enables the colorburst (needed for non-component color) */
1712# define TV_BURST_ENA (1 << 31)
1713/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1714# define TV_HBURST_START_SHIFT 16
1715# define TV_HBURST_START_MASK 0x1fff0000
1716/** Length of the colorburst */
1717# define TV_HBURST_LEN_SHIFT 0
1718# define TV_HBURST_LEN_MASK 0x0001fff
1719
1720#define TV_H_CTL_3 0x68038
1721/** End of hblank, measured in pixels minus one from start of hsync */
1722# define TV_HBLANK_END_SHIFT 16
1723# define TV_HBLANK_END_MASK 0x1fff0000
1724/** Start of hblank, measured in pixels minus one from start of hsync */
1725# define TV_HBLANK_START_SHIFT 0
1726# define TV_HBLANK_START_MASK 0x0001fff
1727
1728#define TV_V_CTL_1 0x6803c
1729/** XXX */
1730# define TV_NBR_END_SHIFT 16
1731# define TV_NBR_END_MASK 0x07ff0000
1732/** XXX */
1733# define TV_VI_END_F1_SHIFT 8
1734# define TV_VI_END_F1_MASK 0x00003f00
1735/** XXX */
1736# define TV_VI_END_F2_SHIFT 0
1737# define TV_VI_END_F2_MASK 0x0000003f
1738
1739#define TV_V_CTL_2 0x68040
1740/** Length of vsync, in half lines */
1741# define TV_VSYNC_LEN_MASK 0x07ff0000
1742# define TV_VSYNC_LEN_SHIFT 16
1743/** Offset of the start of vsync in field 1, measured in one less than the
1744 * number of half lines.
1745 */
1746# define TV_VSYNC_START_F1_MASK 0x00007f00
1747# define TV_VSYNC_START_F1_SHIFT 8
1748/**
1749 * Offset of the start of vsync in field 2, measured in one less than the
1750 * number of half lines.
1751 */
1752# define TV_VSYNC_START_F2_MASK 0x0000007f
1753# define TV_VSYNC_START_F2_SHIFT 0
1754
1755#define TV_V_CTL_3 0x68044
1756/** Enables generation of the equalization signal */
1757# define TV_EQUAL_ENA (1 << 31)
1758/** Length of vsync, in half lines */
1759# define TV_VEQ_LEN_MASK 0x007f0000
1760# define TV_VEQ_LEN_SHIFT 16
1761/** Offset of the start of equalization in field 1, measured in one less than
1762 * the number of half lines.
1763 */
1764# define TV_VEQ_START_F1_MASK 0x0007f00
1765# define TV_VEQ_START_F1_SHIFT 8
1766/**
1767 * Offset of the start of equalization in field 2, measured in one less than
1768 * the number of half lines.
1769 */
1770# define TV_VEQ_START_F2_MASK 0x000007f
1771# define TV_VEQ_START_F2_SHIFT 0
1772
1773#define TV_V_CTL_4 0x68048
1774/**
1775 * Offset to start of vertical colorburst, measured in one less than the
1776 * number of lines from vertical start.
1777 */
1778# define TV_VBURST_START_F1_MASK 0x003f0000
1779# define TV_VBURST_START_F1_SHIFT 16
1780/**
1781 * Offset to the end of vertical colorburst, measured in one less than the
1782 * number of lines from the start of NBR.
1783 */
1784# define TV_VBURST_END_F1_MASK 0x000000ff
1785# define TV_VBURST_END_F1_SHIFT 0
1786
1787#define TV_V_CTL_5 0x6804c
1788/**
1789 * Offset to start of vertical colorburst, measured in one less than the
1790 * number of lines from vertical start.
1791 */
1792# define TV_VBURST_START_F2_MASK 0x003f0000
1793# define TV_VBURST_START_F2_SHIFT 16
1794/**
1795 * Offset to the end of vertical colorburst, measured in one less than the
1796 * number of lines from the start of NBR.
1797 */
1798# define TV_VBURST_END_F2_MASK 0x000000ff
1799# define TV_VBURST_END_F2_SHIFT 0
1800
1801#define TV_V_CTL_6 0x68050
1802/**
1803 * Offset to start of vertical colorburst, measured in one less than the
1804 * number of lines from vertical start.
1805 */
1806# define TV_VBURST_START_F3_MASK 0x003f0000
1807# define TV_VBURST_START_F3_SHIFT 16
1808/**
1809 * Offset to the end of vertical colorburst, measured in one less than the
1810 * number of lines from the start of NBR.
1811 */
1812# define TV_VBURST_END_F3_MASK 0x000000ff
1813# define TV_VBURST_END_F3_SHIFT 0
1814
1815#define TV_V_CTL_7 0x68054
1816/**
1817 * Offset to start of vertical colorburst, measured in one less than the
1818 * number of lines from vertical start.
1819 */
1820# define TV_VBURST_START_F4_MASK 0x003f0000
1821# define TV_VBURST_START_F4_SHIFT 16
1822/**
1823 * Offset to the end of vertical colorburst, measured in one less than the
1824 * number of lines from the start of NBR.
1825 */
1826# define TV_VBURST_END_F4_MASK 0x000000ff
1827# define TV_VBURST_END_F4_SHIFT 0
1828
1829#define TV_SC_CTL_1 0x68060
1830/** Turns on the first subcarrier phase generation DDA */
1831# define TV_SC_DDA1_EN (1 << 31)
1832/** Turns on the first subcarrier phase generation DDA */
1833# define TV_SC_DDA2_EN (1 << 30)
1834/** Turns on the first subcarrier phase generation DDA */
1835# define TV_SC_DDA3_EN (1 << 29)
1836/** Sets the subcarrier DDA to reset frequency every other field */
1837# define TV_SC_RESET_EVERY_2 (0 << 24)
1838/** Sets the subcarrier DDA to reset frequency every fourth field */
1839# define TV_SC_RESET_EVERY_4 (1 << 24)
1840/** Sets the subcarrier DDA to reset frequency every eighth field */
1841# define TV_SC_RESET_EVERY_8 (2 << 24)
1842/** Sets the subcarrier DDA to never reset the frequency */
1843# define TV_SC_RESET_NEVER (3 << 24)
1844/** Sets the peak amplitude of the colorburst.*/
1845# define TV_BURST_LEVEL_MASK 0x00ff0000
1846# define TV_BURST_LEVEL_SHIFT 16
1847/** Sets the increment of the first subcarrier phase generation DDA */
1848# define TV_SCDDA1_INC_MASK 0x00000fff
1849# define TV_SCDDA1_INC_SHIFT 0
1850
1851#define TV_SC_CTL_2 0x68064
1852/** Sets the rollover for the second subcarrier phase generation DDA */
1853# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1854# define TV_SCDDA2_SIZE_SHIFT 16
1855/** Sets the increent of the second subcarrier phase generation DDA */
1856# define TV_SCDDA2_INC_MASK 0x00007fff
1857# define TV_SCDDA2_INC_SHIFT 0
1858
1859#define TV_SC_CTL_3 0x68068
1860/** Sets the rollover for the third subcarrier phase generation DDA */
1861# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1862# define TV_SCDDA3_SIZE_SHIFT 16
1863/** Sets the increent of the third subcarrier phase generation DDA */
1864# define TV_SCDDA3_INC_MASK 0x00007fff
1865# define TV_SCDDA3_INC_SHIFT 0
1866
1867#define TV_WIN_POS 0x68070
1868/** X coordinate of the display from the start of horizontal active */
1869# define TV_XPOS_MASK 0x1fff0000
1870# define TV_XPOS_SHIFT 16
1871/** Y coordinate of the display from the start of vertical active (NBR) */
1872# define TV_YPOS_MASK 0x00000fff
1873# define TV_YPOS_SHIFT 0
1874
1875#define TV_WIN_SIZE 0x68074
1876/** Horizontal size of the display window, measured in pixels*/
1877# define TV_XSIZE_MASK 0x1fff0000
1878# define TV_XSIZE_SHIFT 16
1879/**
1880 * Vertical size of the display window, measured in pixels.
1881 *
1882 * Must be even for interlaced modes.
1883 */
1884# define TV_YSIZE_MASK 0x00000fff
1885# define TV_YSIZE_SHIFT 0
1886
1887#define TV_FILTER_CTL_1 0x68080
1888/**
1889 * Enables automatic scaling calculation.
1890 *
1891 * If set, the rest of the registers are ignored, and the calculated values can
1892 * be read back from the register.
1893 */
1894# define TV_AUTO_SCALE (1 << 31)
1895/**
1896 * Disables the vertical filter.
1897 *
1898 * This is required on modes more than 1024 pixels wide */
1899# define TV_V_FILTER_BYPASS (1 << 29)
1900/** Enables adaptive vertical filtering */
1901# define TV_VADAPT (1 << 28)
1902# define TV_VADAPT_MODE_MASK (3 << 26)
1903/** Selects the least adaptive vertical filtering mode */
1904# define TV_VADAPT_MODE_LEAST (0 << 26)
1905/** Selects the moderately adaptive vertical filtering mode */
1906# define TV_VADAPT_MODE_MODERATE (1 << 26)
1907/** Selects the most adaptive vertical filtering mode */
1908# define TV_VADAPT_MODE_MOST (3 << 26)
1909/**
1910 * Sets the horizontal scaling factor.
1911 *
1912 * This should be the fractional part of the horizontal scaling factor divided
1913 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1914 *
1915 * (src width - 1) / ((oversample * dest width) - 1)
1916 */
1917# define TV_HSCALE_FRAC_MASK 0x00003fff
1918# define TV_HSCALE_FRAC_SHIFT 0
1919
1920#define TV_FILTER_CTL_2 0x68084
1921/**
1922 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1923 *
1924 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1925 */
1926# define TV_VSCALE_INT_MASK 0x00038000
1927# define TV_VSCALE_INT_SHIFT 15
1928/**
1929 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1930 *
1931 * \sa TV_VSCALE_INT_MASK
1932 */
1933# define TV_VSCALE_FRAC_MASK 0x00007fff
1934# define TV_VSCALE_FRAC_SHIFT 0
1935
1936#define TV_FILTER_CTL_3 0x68088
1937/**
1938 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1939 *
1940 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1941 *
1942 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1943 */
1944# define TV_VSCALE_IP_INT_MASK 0x00038000
1945# define TV_VSCALE_IP_INT_SHIFT 15
1946/**
1947 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1948 *
1949 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1950 *
1951 * \sa TV_VSCALE_IP_INT_MASK
1952 */
1953# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1954# define TV_VSCALE_IP_FRAC_SHIFT 0
1955
1956#define TV_CC_CONTROL 0x68090
1957# define TV_CC_ENABLE (1 << 31)
1958/**
1959 * Specifies which field to send the CC data in.
1960 *
1961 * CC data is usually sent in field 0.
1962 */
1963# define TV_CC_FID_MASK (1 << 27)
1964# define TV_CC_FID_SHIFT 27
1965/** Sets the horizontal position of the CC data. Usually 135. */
1966# define TV_CC_HOFF_MASK 0x03ff0000
1967# define TV_CC_HOFF_SHIFT 16
1968/** Sets the vertical position of the CC data. Usually 21 */
1969# define TV_CC_LINE_MASK 0x0000003f
1970# define TV_CC_LINE_SHIFT 0
1971
1972#define TV_CC_DATA 0x68094
1973# define TV_CC_RDY (1 << 31)
1974/** Second word of CC data to be transmitted. */
1975# define TV_CC_DATA_2_MASK 0x007f0000
1976# define TV_CC_DATA_2_SHIFT 16
1977/** First word of CC data to be transmitted. */
1978# define TV_CC_DATA_1_MASK 0x0000007f
1979# define TV_CC_DATA_1_SHIFT 0
1980
1981#define TV_H_LUMA_0 0x68100
1982#define TV_H_LUMA_59 0x681ec
1983#define TV_H_CHROMA_0 0x68200
1984#define TV_H_CHROMA_59 0x682ec
1985#define TV_V_LUMA_0 0x68300
1986#define TV_V_LUMA_42 0x683a8
1987#define TV_V_CHROMA_0 0x68400
1988#define TV_V_CHROMA_42 0x684a8
1989
040d87f1 1990/* Display Port */
32f9d658 1991#define DP_A 0x64000 /* eDP */
040d87f1
KP
1992#define DP_B 0x64100
1993#define DP_C 0x64200
1994#define DP_D 0x64300
1995
1996#define DP_PORT_EN (1 << 31)
1997#define DP_PIPEB_SELECT (1 << 30)
1998
1999/* Link training mode - select a suitable mode for each stage */
2000#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2001#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2002#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2003#define DP_LINK_TRAIN_OFF (3 << 28)
2004#define DP_LINK_TRAIN_MASK (3 << 28)
2005#define DP_LINK_TRAIN_SHIFT 28
2006
8db9d77b
ZW
2007/* CPT Link training mode */
2008#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2009#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2010#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2011#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2012#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2013#define DP_LINK_TRAIN_SHIFT_CPT 8
2014
040d87f1
KP
2015/* Signal voltages. These are mostly controlled by the other end */
2016#define DP_VOLTAGE_0_4 (0 << 25)
2017#define DP_VOLTAGE_0_6 (1 << 25)
2018#define DP_VOLTAGE_0_8 (2 << 25)
2019#define DP_VOLTAGE_1_2 (3 << 25)
2020#define DP_VOLTAGE_MASK (7 << 25)
2021#define DP_VOLTAGE_SHIFT 25
2022
2023/* Signal pre-emphasis levels, like voltages, the other end tells us what
2024 * they want
2025 */
2026#define DP_PRE_EMPHASIS_0 (0 << 22)
2027#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2028#define DP_PRE_EMPHASIS_6 (2 << 22)
2029#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2030#define DP_PRE_EMPHASIS_MASK (7 << 22)
2031#define DP_PRE_EMPHASIS_SHIFT 22
2032
2033/* How many wires to use. I guess 3 was too hard */
2034#define DP_PORT_WIDTH_1 (0 << 19)
2035#define DP_PORT_WIDTH_2 (1 << 19)
2036#define DP_PORT_WIDTH_4 (3 << 19)
2037#define DP_PORT_WIDTH_MASK (7 << 19)
2038
2039/* Mystic DPCD version 1.1 special mode */
2040#define DP_ENHANCED_FRAMING (1 << 18)
2041
32f9d658
ZW
2042/* eDP */
2043#define DP_PLL_FREQ_270MHZ (0 << 16)
2044#define DP_PLL_FREQ_160MHZ (1 << 16)
2045#define DP_PLL_FREQ_MASK (3 << 16)
2046
040d87f1
KP
2047/** locked once port is enabled */
2048#define DP_PORT_REVERSAL (1 << 15)
2049
32f9d658
ZW
2050/* eDP */
2051#define DP_PLL_ENABLE (1 << 14)
2052
040d87f1
KP
2053/** sends the clock on lane 15 of the PEG for debug */
2054#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2055
2056#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2057#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2058
2059/** limit RGB values to avoid confusing TVs */
2060#define DP_COLOR_RANGE_16_235 (1 << 8)
2061
2062/** Turn on the audio link */
2063#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2064
2065/** vs and hs sync polarity */
2066#define DP_SYNC_VS_HIGH (1 << 4)
2067#define DP_SYNC_HS_HIGH (1 << 3)
2068
2069/** A fantasy */
2070#define DP_DETECTED (1 << 2)
2071
2072/** The aux channel provides a way to talk to the
2073 * signal sink for DDC etc. Max packet size supported
2074 * is 20 bytes in each direction, hence the 5 fixed
2075 * data registers
2076 */
32f9d658
ZW
2077#define DPA_AUX_CH_CTL 0x64010
2078#define DPA_AUX_CH_DATA1 0x64014
2079#define DPA_AUX_CH_DATA2 0x64018
2080#define DPA_AUX_CH_DATA3 0x6401c
2081#define DPA_AUX_CH_DATA4 0x64020
2082#define DPA_AUX_CH_DATA5 0x64024
2083
040d87f1
KP
2084#define DPB_AUX_CH_CTL 0x64110
2085#define DPB_AUX_CH_DATA1 0x64114
2086#define DPB_AUX_CH_DATA2 0x64118
2087#define DPB_AUX_CH_DATA3 0x6411c
2088#define DPB_AUX_CH_DATA4 0x64120
2089#define DPB_AUX_CH_DATA5 0x64124
2090
2091#define DPC_AUX_CH_CTL 0x64210
2092#define DPC_AUX_CH_DATA1 0x64214
2093#define DPC_AUX_CH_DATA2 0x64218
2094#define DPC_AUX_CH_DATA3 0x6421c
2095#define DPC_AUX_CH_DATA4 0x64220
2096#define DPC_AUX_CH_DATA5 0x64224
2097
2098#define DPD_AUX_CH_CTL 0x64310
2099#define DPD_AUX_CH_DATA1 0x64314
2100#define DPD_AUX_CH_DATA2 0x64318
2101#define DPD_AUX_CH_DATA3 0x6431c
2102#define DPD_AUX_CH_DATA4 0x64320
2103#define DPD_AUX_CH_DATA5 0x64324
2104
2105#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2106#define DP_AUX_CH_CTL_DONE (1 << 30)
2107#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2108#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2109#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2110#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2111#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2112#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2113#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2114#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2115#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2116#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2117#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2118#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2119#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2120#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2121#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2122#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2123#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2124#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2125#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2126
2127/*
2128 * Computing GMCH M and N values for the Display Port link
2129 *
2130 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2131 *
2132 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2133 *
2134 * The GMCH value is used internally
2135 *
2136 * bytes_per_pixel is the number of bytes coming out of the plane,
2137 * which is after the LUTs, so we want the bytes for our color format.
2138 * For our current usage, this is always 3, one byte for R, G and B.
2139 */
2140#define PIPEA_GMCH_DATA_M 0x70050
2141#define PIPEB_GMCH_DATA_M 0x71050
2142
2143/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2144#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2145#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2146
2147#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2148
2149#define PIPEA_GMCH_DATA_N 0x70054
2150#define PIPEB_GMCH_DATA_N 0x71054
2151#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2152
2153/*
2154 * Computing Link M and N values for the Display Port link
2155 *
2156 * Link M / N = pixel_clock / ls_clk
2157 *
2158 * (the DP spec calls pixel_clock the 'strm_clk')
2159 *
2160 * The Link value is transmitted in the Main Stream
2161 * Attributes and VB-ID.
2162 */
2163
2164#define PIPEA_DP_LINK_M 0x70060
2165#define PIPEB_DP_LINK_M 0x71060
2166#define PIPEA_DP_LINK_M_MASK (0xffffff)
2167
2168#define PIPEA_DP_LINK_N 0x70064
2169#define PIPEB_DP_LINK_N 0x71064
2170#define PIPEA_DP_LINK_N_MASK (0xffffff)
2171
585fb111
JB
2172/* Display & cursor control */
2173
2174/* Pipe A */
2175#define PIPEADSL 0x70000
58e10eb9 2176#define DSL_LINEMASK 0x00000fff
585fb111 2177#define PIPEACONF 0x70008
5eddb70b
CW
2178#define PIPECONF_ENABLE (1<<31)
2179#define PIPECONF_DISABLE 0
2180#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2181#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2182#define PIPECONF_SINGLE_WIDE 0
2183#define PIPECONF_PIPE_UNLOCKED 0
2184#define PIPECONF_PIPE_LOCKED (1<<25)
2185#define PIPECONF_PALETTE 0
2186#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2187#define PIPECONF_FORCE_BORDER (1<<25)
2188#define PIPECONF_PROGRESSIVE (0 << 21)
2189#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2190#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2191#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2192#define PIPECONF_BPP_MASK (0x000000e0)
2193#define PIPECONF_BPP_8 (0<<5)
2194#define PIPECONF_BPP_10 (1<<5)
2195#define PIPECONF_BPP_6 (2<<5)
2196#define PIPECONF_BPP_12 (3<<5)
2197#define PIPECONF_DITHER_EN (1<<4)
2198#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2199#define PIPECONF_DITHER_TYPE_SP (0<<2)
2200#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2201#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2202#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2203#define PIPEASTAT 0x70024
2204#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2205#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2206#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2207#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2208#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2209#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2210#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2211#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2212#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2213#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2214#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2215#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2216#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2217#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2218#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2219#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2220#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2221#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2222#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2223#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2224#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2225#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2226#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2227#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2228#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2229#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2230#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2231#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2232#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2233#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2234#define PIPE_8BPC (0 << 5)
2235#define PIPE_10BPC (1 << 5)
2236#define PIPE_6BPC (2 << 5)
2237#define PIPE_12BPC (3 << 5)
585fb111 2238
c4a1d9e4 2239#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
5eddb70b 2240#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
58e10eb9 2241#define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
5eddb70b 2242
585fb111
JB
2243#define DSPARB 0x70030
2244#define DSPARB_CSTART_MASK (0x7f << 7)
2245#define DSPARB_CSTART_SHIFT 7
2246#define DSPARB_BSTART_MASK (0x7f)
2247#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2248#define DSPARB_BEND_SHIFT 9 /* on 855 */
2249#define DSPARB_AEND_SHIFT 0
2250
2251#define DSPFW1 0x70034
0e442c60 2252#define DSPFW_SR_SHIFT 23
d4294342 2253#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2254#define DSPFW_CURSORB_SHIFT 16
d4294342 2255#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2256#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2257#define DSPFW_PLANEB_MASK (0x7f<<8)
2258#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2259#define DSPFW2 0x70038
0e442c60 2260#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2261#define DSPFW_CURSORA_SHIFT 8
d4294342 2262#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2263#define DSPFW3 0x7003c
0e442c60
JB
2264#define DSPFW_HPLL_SR_EN (1<<31)
2265#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2266#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2267#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2268#define DSPFW_HPLL_CURSOR_SHIFT 16
2269#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2270#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2271
2272/* FIFO watermark sizes etc */
0e442c60 2273#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2274#define I915_FIFO_LINE_SIZE 64
2275#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2276
2277#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2278#define I965_FIFO_SIZE 512
2279#define I945_FIFO_SIZE 127
7662c8bd 2280#define I915_FIFO_SIZE 95
dff33cfc 2281#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2282#define I830_FIFO_SIZE 95
0e442c60
JB
2283
2284#define G4X_MAX_WM 0x3f
7662c8bd
SL
2285#define I915_MAX_WM 0x3f
2286
f2b115e6
AJ
2287#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2288#define PINEVIEW_FIFO_LINE_SIZE 64
2289#define PINEVIEW_MAX_WM 0x1ff
2290#define PINEVIEW_DFT_WM 0x3f
2291#define PINEVIEW_DFT_HPLLOFF_WM 0
2292#define PINEVIEW_GUARD_WM 10
2293#define PINEVIEW_CURSOR_FIFO 64
2294#define PINEVIEW_CURSOR_MAX_WM 0x3f
2295#define PINEVIEW_CURSOR_DFT_WM 0
2296#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2297
4fe5e611
ZY
2298#define I965_CURSOR_FIFO 64
2299#define I965_CURSOR_MAX_WM 32
2300#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2301
2302/* define the Watermark register on Ironlake */
2303#define WM0_PIPEA_ILK 0x45100
2304#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2305#define WM0_PIPE_PLANE_SHIFT 16
2306#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2307#define WM0_PIPE_SPRITE_SHIFT 8
2308#define WM0_PIPE_CURSOR_MASK (0x1f)
2309
2310#define WM0_PIPEB_ILK 0x45104
2311#define WM1_LP_ILK 0x45108
2312#define WM1_LP_SR_EN (1<<31)
2313#define WM1_LP_LATENCY_SHIFT 24
2314#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2315#define WM1_LP_FBC_MASK (0xf<<20)
2316#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2317#define WM1_LP_SR_MASK (0x1ff<<8)
2318#define WM1_LP_SR_SHIFT 8
2319#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2320#define WM2_LP_ILK 0x4510c
2321#define WM2_LP_EN (1<<31)
2322#define WM3_LP_ILK 0x45110
2323#define WM3_LP_EN (1<<31)
2324#define WM1S_LP_ILK 0x45120
2325#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2326
2327/* Memory latency timer register */
2328#define MLTR_ILK 0x11222
2329/* the unit of memory self-refresh latency time is 0.5us */
2330#define ILK_SRLT_MASK 0x3f
2331
2332/* define the fifo size on Ironlake */
2333#define ILK_DISPLAY_FIFO 128
2334#define ILK_DISPLAY_MAXWM 64
2335#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2336#define ILK_CURSOR_FIFO 32
2337#define ILK_CURSOR_MAXWM 16
2338#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2339
2340#define ILK_DISPLAY_SR_FIFO 512
2341#define ILK_DISPLAY_MAX_SRWM 0x1ff
2342#define ILK_DISPLAY_DFT_SRWM 0x3f
2343#define ILK_CURSOR_SR_FIFO 64
2344#define ILK_CURSOR_MAX_SRWM 0x3f
2345#define ILK_CURSOR_DFT_SRWM 8
2346
2347#define ILK_FIFO_LINE_SIZE 64
2348
585fb111
JB
2349/*
2350 * The two pipe frame counter registers are not synchronized, so
2351 * reading a stable value is somewhat tricky. The following code
2352 * should work:
2353 *
2354 * do {
2355 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2356 * PIPE_FRAME_HIGH_SHIFT;
2357 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2358 * PIPE_FRAME_LOW_SHIFT);
2359 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2360 * PIPE_FRAME_HIGH_SHIFT);
2361 * } while (high1 != high2);
2362 * frame = (high1 << 8) | low1;
2363 */
2364#define PIPEAFRAMEHIGH 0x70040
2365#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2366#define PIPE_FRAME_HIGH_SHIFT 0
2367#define PIPEAFRAMEPIXEL 0x70044
2368#define PIPE_FRAME_LOW_MASK 0xff000000
2369#define PIPE_FRAME_LOW_SHIFT 24
2370#define PIPE_PIXEL_MASK 0x00ffffff
2371#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2372/* GM45+ just has to be different */
2373#define PIPEA_FRMCOUNT_GM45 0x70040
2374#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2375
2376/* Cursor A & B regs */
2377#define CURACNTR 0x70080
14b60391
JB
2378/* Old style CUR*CNTR flags (desktop 8xx) */
2379#define CURSOR_ENABLE 0x80000000
2380#define CURSOR_GAMMA_ENABLE 0x40000000
2381#define CURSOR_STRIDE_MASK 0x30000000
2382#define CURSOR_FORMAT_SHIFT 24
2383#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2384#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2385#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2386#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2387#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2388#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2389/* New style CUR*CNTR flags */
2390#define CURSOR_MODE 0x27
585fb111
JB
2391#define CURSOR_MODE_DISABLE 0x00
2392#define CURSOR_MODE_64_32B_AX 0x07
2393#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2394#define MCURSOR_PIPE_SELECT (1 << 28)
2395#define MCURSOR_PIPE_A 0x00
2396#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2397#define MCURSOR_GAMMA_ENABLE (1 << 26)
2398#define CURABASE 0x70084
2399#define CURAPOS 0x70088
2400#define CURSOR_POS_MASK 0x007FF
2401#define CURSOR_POS_SIGN 0x8000
2402#define CURSOR_X_SHIFT 0
2403#define CURSOR_Y_SHIFT 16
14b60391 2404#define CURSIZE 0x700a0
585fb111
JB
2405#define CURBCNTR 0x700c0
2406#define CURBBASE 0x700c4
2407#define CURBPOS 0x700c8
2408
c4a1d9e4
CW
2409#define CURCNTR(pipe) _PIPE(pipe, CURACNTR, CURBCNTR)
2410#define CURBASE(pipe) _PIPE(pipe, CURABASE, CURBBASE)
2411#define CURPOS(pipe) _PIPE(pipe, CURAPOS, CURBPOS)
2412
585fb111
JB
2413/* Display A control */
2414#define DSPACNTR 0x70180
2415#define DISPLAY_PLANE_ENABLE (1<<31)
2416#define DISPLAY_PLANE_DISABLE 0
2417#define DISPPLANE_GAMMA_ENABLE (1<<30)
2418#define DISPPLANE_GAMMA_DISABLE 0
2419#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2420#define DISPPLANE_8BPP (0x2<<26)
2421#define DISPPLANE_15_16BPP (0x4<<26)
2422#define DISPPLANE_16BPP (0x5<<26)
2423#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2424#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2425#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2426#define DISPPLANE_STEREO_ENABLE (1<<25)
2427#define DISPPLANE_STEREO_DISABLE 0
2428#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2429#define DISPPLANE_SEL_PIPE_A 0
2430#define DISPPLANE_SEL_PIPE_B (1<<24)
2431#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2432#define DISPPLANE_SRC_KEY_DISABLE 0
2433#define DISPPLANE_LINE_DOUBLE (1<<20)
2434#define DISPPLANE_NO_LINE_DOUBLE 0
2435#define DISPPLANE_STEREO_POLARITY_FIRST 0
2436#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2437#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2438#define DISPPLANE_TILED (1<<10)
585fb111
JB
2439#define DSPAADDR 0x70184
2440#define DSPASTRIDE 0x70188
2441#define DSPAPOS 0x7018C /* reserved */
2442#define DSPASIZE 0x70190
2443#define DSPASURF 0x7019C /* 965+ only */
2444#define DSPATILEOFF 0x701A4 /* 965+ only */
2445
5eddb70b
CW
2446#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2447#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2448#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2449#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2450#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2451#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2452#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2453
585fb111
JB
2454/* VBIOS flags */
2455#define SWF00 0x71410
2456#define SWF01 0x71414
2457#define SWF02 0x71418
2458#define SWF03 0x7141c
2459#define SWF04 0x71420
2460#define SWF05 0x71424
2461#define SWF06 0x71428
2462#define SWF10 0x70410
2463#define SWF11 0x70414
2464#define SWF14 0x71420
2465#define SWF30 0x72414
2466#define SWF31 0x72418
2467#define SWF32 0x7241c
2468
2469/* Pipe B */
2470#define PIPEBDSL 0x71000
2471#define PIPEBCONF 0x71008
2472#define PIPEBSTAT 0x71024
2473#define PIPEBFRAMEHIGH 0x71040
2474#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2475#define PIPEB_FRMCOUNT_GM45 0x71040
2476#define PIPEB_FLIPCOUNT_GM45 0x71044
2477
585fb111
JB
2478
2479/* Display B control */
2480#define DSPBCNTR 0x71180
2481#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2482#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2483#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2484#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2485#define DSPBADDR 0x71184
2486#define DSPBSTRIDE 0x71188
2487#define DSPBPOS 0x7118C
2488#define DSPBSIZE 0x71190
2489#define DSPBSURF 0x7119C
2490#define DSPBTILEOFF 0x711A4
2491
2492/* VBIOS regs */
2493#define VGACNTRL 0x71400
2494# define VGA_DISP_DISABLE (1 << 31)
2495# define VGA_2X_MODE (1 << 30)
2496# define VGA_PIPE_B_SELECT (1 << 29)
2497
f2b115e6 2498/* Ironlake */
b9055052
ZW
2499
2500#define CPU_VGACNTRL 0x41000
2501
2502#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2503#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2504#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2505#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2506#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2507#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2508#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2509#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2510#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2511
2512/* refresh rate hardware control */
2513#define RR_HW_CTL 0x45300
2514#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2515#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2516
2517#define FDI_PLL_BIOS_0 0x46000
021357ac 2518#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2519#define FDI_PLL_BIOS_1 0x46004
2520#define FDI_PLL_BIOS_2 0x46008
2521#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2522#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2523#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2524
8956c8bb
EA
2525#define PCH_DSPCLK_GATE_D 0x42020
2526# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2527# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2528
2529#define PCH_3DCGDIS0 0x46020
2530# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2531# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2532
b9055052
ZW
2533#define FDI_PLL_FREQ_CTL 0x46030
2534#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2535#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2536#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2537
2538
2539#define PIPEA_DATA_M1 0x60030
2540#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2541#define TU_SIZE_MASK 0x7e000000
5eddb70b 2542#define PIPE_DATA_M1_OFFSET 0
b9055052 2543#define PIPEA_DATA_N1 0x60034
5eddb70b 2544#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2545
2546#define PIPEA_DATA_M2 0x60038
5eddb70b 2547#define PIPE_DATA_M2_OFFSET 0
b9055052 2548#define PIPEA_DATA_N2 0x6003c
5eddb70b 2549#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2550
2551#define PIPEA_LINK_M1 0x60040
5eddb70b 2552#define PIPE_LINK_M1_OFFSET 0
b9055052 2553#define PIPEA_LINK_N1 0x60044
5eddb70b 2554#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2555
2556#define PIPEA_LINK_M2 0x60048
5eddb70b 2557#define PIPE_LINK_M2_OFFSET 0
b9055052 2558#define PIPEA_LINK_N2 0x6004c
5eddb70b 2559#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2560
2561/* PIPEB timing regs are same start from 0x61000 */
2562
2563#define PIPEB_DATA_M1 0x61030
b9055052 2564#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2565
2566#define PIPEB_DATA_M2 0x61038
b9055052 2567#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2568
2569#define PIPEB_LINK_M1 0x61040
b9055052 2570#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2571
2572#define PIPEB_LINK_M2 0x61048
b9055052 2573#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2574
2575#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2576#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2577#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2578#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2579#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2580#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2581#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2582#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2583
2584/* CPU panel fitter */
2585#define PFA_CTL_1 0x68080
2586#define PFB_CTL_1 0x68880
2587#define PF_ENABLE (1<<31)
b1f60b70
ZW
2588#define PF_FILTER_MASK (3<<23)
2589#define PF_FILTER_PROGRAMMED (0<<23)
2590#define PF_FILTER_MED_3x3 (1<<23)
2591#define PF_FILTER_EDGE_ENHANCE (2<<23)
2592#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2593#define PFA_WIN_SZ 0x68074
2594#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2595#define PFA_WIN_POS 0x68070
2596#define PFB_WIN_POS 0x68870
b9055052
ZW
2597
2598/* legacy palette */
2599#define LGC_PALETTE_A 0x4a000
2600#define LGC_PALETTE_B 0x4a800
2601
2602/* interrupts */
2603#define DE_MASTER_IRQ_CONTROL (1 << 31)
2604#define DE_SPRITEB_FLIP_DONE (1 << 29)
2605#define DE_SPRITEA_FLIP_DONE (1 << 28)
2606#define DE_PLANEB_FLIP_DONE (1 << 27)
2607#define DE_PLANEA_FLIP_DONE (1 << 26)
2608#define DE_PCU_EVENT (1 << 25)
2609#define DE_GTT_FAULT (1 << 24)
2610#define DE_POISON (1 << 23)
2611#define DE_PERFORM_COUNTER (1 << 22)
2612#define DE_PCH_EVENT (1 << 21)
2613#define DE_AUX_CHANNEL_A (1 << 20)
2614#define DE_DP_A_HOTPLUG (1 << 19)
2615#define DE_GSE (1 << 18)
2616#define DE_PIPEB_VBLANK (1 << 15)
2617#define DE_PIPEB_EVEN_FIELD (1 << 14)
2618#define DE_PIPEB_ODD_FIELD (1 << 13)
2619#define DE_PIPEB_LINE_COMPARE (1 << 12)
2620#define DE_PIPEB_VSYNC (1 << 11)
2621#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2622#define DE_PIPEA_VBLANK (1 << 7)
2623#define DE_PIPEA_EVEN_FIELD (1 << 6)
2624#define DE_PIPEA_ODD_FIELD (1 << 5)
2625#define DE_PIPEA_LINE_COMPARE (1 << 4)
2626#define DE_PIPEA_VSYNC (1 << 3)
2627#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2628
2629#define DEISR 0x44000
2630#define DEIMR 0x44004
2631#define DEIIR 0x44008
2632#define DEIER 0x4400c
2633
2634/* GT interrupt */
e552eb70 2635#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2636#define GT_SYNC_STATUS (1 << 2)
2637#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2638#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2639#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 2640#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
2641
2642#define GTISR 0x44010
2643#define GTIMR 0x44014
2644#define GTIIR 0x44018
2645#define GTIER 0x4401c
2646
7f8a8569 2647#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
2648/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2649#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
2650#define ILK_DPARB_GATE (1<<22)
2651#define ILK_VSDPFD_FULL (1<<21)
2652#define ILK_DSPCLK_GATE 0x42020
2653#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2654/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2655#define ILK_CLK_FBC (1<<7)
2656#define ILK_DPFC_DIS1 (1<<8)
2657#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2658
553bd149
ZW
2659#define DISP_ARB_CTL 0x45000
2660#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2661#define DISP_FBC_WM_DIS (1<<15)
553bd149 2662
b9055052
ZW
2663/* PCH */
2664
2665/* south display engine interrupt */
2666#define SDE_CRT_HOTPLUG (1 << 11)
2667#define SDE_PORTD_HOTPLUG (1 << 10)
2668#define SDE_PORTC_HOTPLUG (1 << 9)
2669#define SDE_PORTB_HOTPLUG (1 << 8)
2670#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2671#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2672/* CPT */
2673#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2674#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2675#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2676#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
2677#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2678 SDE_PORTD_HOTPLUG_CPT | \
2679 SDE_PORTC_HOTPLUG_CPT | \
2680 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
2681
2682#define SDEISR 0xc4000
2683#define SDEIMR 0xc4004
2684#define SDEIIR 0xc4008
2685#define SDEIER 0xc400c
2686
2687/* digital port hotplug */
2688#define PCH_PORT_HOTPLUG 0xc4030
2689#define PORTD_HOTPLUG_ENABLE (1 << 20)
2690#define PORTD_PULSE_DURATION_2ms (0)
2691#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2692#define PORTD_PULSE_DURATION_6ms (2 << 18)
2693#define PORTD_PULSE_DURATION_100ms (3 << 18)
2694#define PORTD_HOTPLUG_NO_DETECT (0)
2695#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2696#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2697#define PORTC_HOTPLUG_ENABLE (1 << 12)
2698#define PORTC_PULSE_DURATION_2ms (0)
2699#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2700#define PORTC_PULSE_DURATION_6ms (2 << 10)
2701#define PORTC_PULSE_DURATION_100ms (3 << 10)
2702#define PORTC_HOTPLUG_NO_DETECT (0)
2703#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2704#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2705#define PORTB_HOTPLUG_ENABLE (1 << 4)
2706#define PORTB_PULSE_DURATION_2ms (0)
2707#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2708#define PORTB_PULSE_DURATION_6ms (2 << 2)
2709#define PORTB_PULSE_DURATION_100ms (3 << 2)
2710#define PORTB_HOTPLUG_NO_DETECT (0)
2711#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2712#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2713
2714#define PCH_GPIOA 0xc5010
2715#define PCH_GPIOB 0xc5014
2716#define PCH_GPIOC 0xc5018
2717#define PCH_GPIOD 0xc501c
2718#define PCH_GPIOE 0xc5020
2719#define PCH_GPIOF 0xc5024
2720
f0217c42
EA
2721#define PCH_GMBUS0 0xc5100
2722#define PCH_GMBUS1 0xc5104
2723#define PCH_GMBUS2 0xc5108
2724#define PCH_GMBUS3 0xc510c
2725#define PCH_GMBUS4 0xc5110
2726#define PCH_GMBUS5 0xc5120
2727
b9055052
ZW
2728#define PCH_DPLL_A 0xc6014
2729#define PCH_DPLL_B 0xc6018
5eddb70b 2730#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2731
2732#define PCH_FPA0 0xc6040
c1858123 2733#define FP_CB_TUNE (0x3<<22)
b9055052
ZW
2734#define PCH_FPA1 0xc6044
2735#define PCH_FPB0 0xc6048
2736#define PCH_FPB1 0xc604c
5eddb70b
CW
2737#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2738#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2739
2740#define PCH_DPLL_TEST 0xc606c
2741
2742#define PCH_DREF_CONTROL 0xC6200
2743#define DREF_CONTROL_MASK 0x7fc3
2744#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2745#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2746#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2747#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2748#define DREF_SSC_SOURCE_DISABLE (0<<11)
2749#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2750#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2751#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2752#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2753#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2754#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2755#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2756#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2757#define DREF_SSC4_DOWNSPREAD (0<<6)
2758#define DREF_SSC4_CENTERSPREAD (1<<6)
2759#define DREF_SSC1_DISABLE (0<<1)
2760#define DREF_SSC1_ENABLE (1<<1)
2761#define DREF_SSC4_DISABLE (0)
2762#define DREF_SSC4_ENABLE (1)
2763
2764#define PCH_RAWCLK_FREQ 0xc6204
2765#define FDL_TP1_TIMER_SHIFT 12
2766#define FDL_TP1_TIMER_MASK (3<<12)
2767#define FDL_TP2_TIMER_SHIFT 10
2768#define FDL_TP2_TIMER_MASK (3<<10)
2769#define RAWCLK_FREQ_MASK 0x3ff
2770
2771#define PCH_DPLL_TMR_CFG 0xc6208
2772
2773#define PCH_SSC4_PARMS 0xc6210
2774#define PCH_SSC4_AUX_PARMS 0xc6214
2775
8db9d77b
ZW
2776#define PCH_DPLL_SEL 0xc7000
2777#define TRANSA_DPLL_ENABLE (1<<3)
2778#define TRANSA_DPLLB_SEL (1<<0)
2779#define TRANSA_DPLLA_SEL 0
2780#define TRANSB_DPLL_ENABLE (1<<7)
2781#define TRANSB_DPLLB_SEL (1<<4)
2782#define TRANSB_DPLLA_SEL (0)
2783#define TRANSC_DPLL_ENABLE (1<<11)
2784#define TRANSC_DPLLB_SEL (1<<8)
2785#define TRANSC_DPLLA_SEL (0)
2786
b9055052
ZW
2787/* transcoder */
2788
2789#define TRANS_HTOTAL_A 0xe0000
2790#define TRANS_HTOTAL_SHIFT 16
2791#define TRANS_HACTIVE_SHIFT 0
2792#define TRANS_HBLANK_A 0xe0004
2793#define TRANS_HBLANK_END_SHIFT 16
2794#define TRANS_HBLANK_START_SHIFT 0
2795#define TRANS_HSYNC_A 0xe0008
2796#define TRANS_HSYNC_END_SHIFT 16
2797#define TRANS_HSYNC_START_SHIFT 0
2798#define TRANS_VTOTAL_A 0xe000c
2799#define TRANS_VTOTAL_SHIFT 16
2800#define TRANS_VACTIVE_SHIFT 0
2801#define TRANS_VBLANK_A 0xe0010
2802#define TRANS_VBLANK_END_SHIFT 16
2803#define TRANS_VBLANK_START_SHIFT 0
2804#define TRANS_VSYNC_A 0xe0014
2805#define TRANS_VSYNC_END_SHIFT 16
2806#define TRANS_VSYNC_START_SHIFT 0
2807
2808#define TRANSA_DATA_M1 0xe0030
2809#define TRANSA_DATA_N1 0xe0034
2810#define TRANSA_DATA_M2 0xe0038
2811#define TRANSA_DATA_N2 0xe003c
2812#define TRANSA_DP_LINK_M1 0xe0040
2813#define TRANSA_DP_LINK_N1 0xe0044
2814#define TRANSA_DP_LINK_M2 0xe0048
2815#define TRANSA_DP_LINK_N2 0xe004c
2816
2817#define TRANS_HTOTAL_B 0xe1000
2818#define TRANS_HBLANK_B 0xe1004
2819#define TRANS_HSYNC_B 0xe1008
2820#define TRANS_VTOTAL_B 0xe100c
2821#define TRANS_VBLANK_B 0xe1010
2822#define TRANS_VSYNC_B 0xe1014
2823
5eddb70b
CW
2824#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2825#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2826#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2827#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2828#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2829#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2830
b9055052
ZW
2831#define TRANSB_DATA_M1 0xe1030
2832#define TRANSB_DATA_N1 0xe1034
2833#define TRANSB_DATA_M2 0xe1038
2834#define TRANSB_DATA_N2 0xe103c
2835#define TRANSB_DP_LINK_M1 0xe1040
2836#define TRANSB_DP_LINK_N1 0xe1044
2837#define TRANSB_DP_LINK_M2 0xe1048
2838#define TRANSB_DP_LINK_N2 0xe104c
2839
2840#define TRANSACONF 0xf0008
2841#define TRANSBCONF 0xf1008
5eddb70b 2842#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2843#define TRANS_DISABLE (0<<31)
2844#define TRANS_ENABLE (1<<31)
2845#define TRANS_STATE_MASK (1<<30)
2846#define TRANS_STATE_DISABLE (0<<30)
2847#define TRANS_STATE_ENABLE (1<<30)
2848#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2849#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2850#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2851#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2852#define TRANS_DP_AUDIO_ONLY (1<<26)
2853#define TRANS_DP_VIDEO_AUDIO (0<<26)
2854#define TRANS_PROGRESSIVE (0<<21)
2855#define TRANS_8BPC (0<<5)
2856#define TRANS_10BPC (1<<5)
2857#define TRANS_6BPC (2<<5)
2858#define TRANS_12BPC (3<<5)
2859
2860#define FDI_RXA_CHICKEN 0xc200c
2861#define FDI_RXB_CHICKEN 0xc2010
2862#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
5b2adf89 2863#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
b9055052 2864
382b0936
JB
2865#define SOUTH_DSPCLK_GATE_D 0xc2020
2866#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2867
b9055052
ZW
2868/* CPU: FDI_TX */
2869#define FDI_TXA_CTL 0x60100
2870#define FDI_TXB_CTL 0x61100
5eddb70b 2871#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2872#define FDI_TX_DISABLE (0<<31)
2873#define FDI_TX_ENABLE (1<<31)
2874#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2875#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2876#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2877#define FDI_LINK_TRAIN_NONE (3<<28)
2878#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2879#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2880#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2881#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2882#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2883#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2884#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2885#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2886/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2887 SNB has different settings. */
2888/* SNB A-stepping */
2889#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2890#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2891#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2892#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2893/* SNB B-stepping */
2894#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2895#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2896#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2897#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2898#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2899#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2900#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2901#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2902#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2903#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2904/* Ironlake: hardwired to 1 */
b9055052
ZW
2905#define FDI_TX_PLL_ENABLE (1<<14)
2906/* both Tx and Rx */
2907#define FDI_SCRAMBLING_ENABLE (0<<7)
2908#define FDI_SCRAMBLING_DISABLE (1<<7)
2909
2910/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2911#define FDI_RXA_CTL 0xf000c
2912#define FDI_RXB_CTL 0xf100c
5eddb70b 2913#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2914#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2915/* train, dp width same as FDI_TX */
2916#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2917#define FDI_8BPC (0<<16)
2918#define FDI_10BPC (1<<16)
2919#define FDI_6BPC (2<<16)
2920#define FDI_12BPC (3<<16)
2921#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2922#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2923#define FDI_RX_PLL_ENABLE (1<<13)
2924#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2925#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2926#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2927#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2928#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2929#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2930/* CPT */
2931#define FDI_AUTO_TRAINING (1<<10)
2932#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2933#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2934#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2935#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2936#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2937
2938#define FDI_RXA_MISC 0xf0010
2939#define FDI_RXB_MISC 0xf1010
2940#define FDI_RXA_TUSIZE1 0xf0030
2941#define FDI_RXA_TUSIZE2 0xf0038
2942#define FDI_RXB_TUSIZE1 0xf1030
2943#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2944#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2945#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2946#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2947
2948/* FDI_RX interrupt register format */
2949#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2950#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2951#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2952#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2953#define FDI_RX_FS_CODE_ERR (1<<6)
2954#define FDI_RX_FE_CODE_ERR (1<<5)
2955#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2956#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2957#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2958#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2959#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2960
2961#define FDI_RXA_IIR 0xf0014
2962#define FDI_RXA_IMR 0xf0018
2963#define FDI_RXB_IIR 0xf1014
2964#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2965#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2966#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2967
2968#define FDI_PLL_CTL_1 0xfe000
2969#define FDI_PLL_CTL_2 0xfe004
2970
2971/* CRT */
2972#define PCH_ADPA 0xe1100
2973#define ADPA_TRANS_SELECT_MASK (1<<30)
2974#define ADPA_TRANS_A_SELECT 0
2975#define ADPA_TRANS_B_SELECT (1<<30)
2976#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2977#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2978#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2979#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2980#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2981#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2982#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2983#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2984#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2985#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2986#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2987#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2988#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2989#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2990#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2991#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2992#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2993#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2994#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2995
2996/* or SDVOB */
2997#define HDMIB 0xe1140
2998#define PORT_ENABLE (1 << 31)
2999#define TRANSCODER_A (0)
3000#define TRANSCODER_B (1 << 30)
3001#define COLOR_FORMAT_8bpc (0)
3002#define COLOR_FORMAT_12bpc (3 << 26)
3003#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3004#define SDVO_ENCODING (0)
3005#define TMDS_ENCODING (2 << 10)
3006#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3007/* CPT */
3008#define HDMI_MODE_SELECT (1 << 9)
3009#define DVI_MODE_SELECT (0)
b9055052
ZW
3010#define SDVOB_BORDER_ENABLE (1 << 7)
3011#define AUDIO_ENABLE (1 << 6)
3012#define VSYNC_ACTIVE_HIGH (1 << 4)
3013#define HSYNC_ACTIVE_HIGH (1 << 3)
3014#define PORT_DETECTED (1 << 2)
3015
461ed3ca
ZY
3016/* PCH SDVOB multiplex with HDMIB */
3017#define PCH_SDVOB HDMIB
3018
b9055052
ZW
3019#define HDMIC 0xe1150
3020#define HDMID 0xe1160
3021
3022#define PCH_LVDS 0xe1180
3023#define LVDS_DETECTED (1 << 1)
3024
3025#define BLC_PWM_CPU_CTL2 0x48250
3026#define PWM_ENABLE (1 << 31)
3027#define PWM_PIPE_A (0 << 29)
3028#define PWM_PIPE_B (1 << 29)
3029#define BLC_PWM_CPU_CTL 0x48254
3030
3031#define BLC_PWM_PCH_CTL1 0xc8250
3032#define PWM_PCH_ENABLE (1 << 31)
3033#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3034#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3035#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3036#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3037
3038#define BLC_PWM_PCH_CTL2 0xc8254
3039
3040#define PCH_PP_STATUS 0xc7200
3041#define PCH_PP_CONTROL 0xc7204
4a655f04 3042#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
3043#define EDP_FORCE_VDD (1 << 3)
3044#define EDP_BLC_ENABLE (1 << 2)
3045#define PANEL_POWER_RESET (1 << 1)
3046#define PANEL_POWER_OFF (0 << 0)
3047#define PANEL_POWER_ON (1 << 0)
3048#define PCH_PP_ON_DELAYS 0xc7208
3049#define EDP_PANEL (1 << 30)
3050#define PCH_PP_OFF_DELAYS 0xc720c
3051#define PCH_PP_DIVISOR 0xc7210
3052
5eb08b69
ZW
3053#define PCH_DP_B 0xe4100
3054#define PCH_DPB_AUX_CH_CTL 0xe4110
3055#define PCH_DPB_AUX_CH_DATA1 0xe4114
3056#define PCH_DPB_AUX_CH_DATA2 0xe4118
3057#define PCH_DPB_AUX_CH_DATA3 0xe411c
3058#define PCH_DPB_AUX_CH_DATA4 0xe4120
3059#define PCH_DPB_AUX_CH_DATA5 0xe4124
3060
3061#define PCH_DP_C 0xe4200
3062#define PCH_DPC_AUX_CH_CTL 0xe4210
3063#define PCH_DPC_AUX_CH_DATA1 0xe4214
3064#define PCH_DPC_AUX_CH_DATA2 0xe4218
3065#define PCH_DPC_AUX_CH_DATA3 0xe421c
3066#define PCH_DPC_AUX_CH_DATA4 0xe4220
3067#define PCH_DPC_AUX_CH_DATA5 0xe4224
3068
3069#define PCH_DP_D 0xe4300
3070#define PCH_DPD_AUX_CH_CTL 0xe4310
3071#define PCH_DPD_AUX_CH_DATA1 0xe4314
3072#define PCH_DPD_AUX_CH_DATA2 0xe4318
3073#define PCH_DPD_AUX_CH_DATA3 0xe431c
3074#define PCH_DPD_AUX_CH_DATA4 0xe4320
3075#define PCH_DPD_AUX_CH_DATA5 0xe4324
3076
8db9d77b
ZW
3077/* CPT */
3078#define PORT_TRANS_A_SEL_CPT 0
3079#define PORT_TRANS_B_SEL_CPT (1<<29)
3080#define PORT_TRANS_C_SEL_CPT (2<<29)
3081#define PORT_TRANS_SEL_MASK (3<<29)
3082
3083#define TRANS_DP_CTL_A 0xe0300
3084#define TRANS_DP_CTL_B 0xe1300
3085#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3086#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3087#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3088#define TRANS_DP_PORT_SEL_B (0<<29)
3089#define TRANS_DP_PORT_SEL_C (1<<29)
3090#define TRANS_DP_PORT_SEL_D (2<<29)
3091#define TRANS_DP_PORT_SEL_MASK (3<<29)
3092#define TRANS_DP_AUDIO_ONLY (1<<26)
3093#define TRANS_DP_ENH_FRAMING (1<<18)
3094#define TRANS_DP_8BPC (0<<9)
3095#define TRANS_DP_10BPC (1<<9)
3096#define TRANS_DP_6BPC (2<<9)
3097#define TRANS_DP_12BPC (3<<9)
220cad3c 3098#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3099#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3100#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3101#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3102#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3103#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3104
3105/* SNB eDP training params */
3106/* SNB A-stepping */
3107#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3108#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3109#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3110#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3111/* SNB B-stepping */
3112#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3113#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3114#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3115#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3116#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3117
cae5852d 3118#define FORCEWAKE 0xA18C
eb43f4af 3119#define FORCEWAKE_ACK 0x130090
8fd26859
CW
3120
3121#define GEN6_RC_NORMAL_FREQ 0xA008
3122#define GEN6_TURBO_DISABLE (1<<31)
3123#define GEN6_FREQUENCY(x) ((x)<<25)
3124#define GEN6_OFFSET(x) ((x)<<19)
3125#define GEN6_AGGRESSIVE_TURBO (0<<15)
3126#define GEN6_RC_VIDEO_FREQ 0xA00C
3127#define GEN6_RC_CONTROL 0xA090
3128#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3129#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3130#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3131#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3132#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3133#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3134#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3135#define GEN6_RP_DOWN_TIMEOUT 0xA010
3136#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3137#define GEN6_RP_CONTROL 0xA024
3138#define GEN6_RP_MEDIA_TURBO (1<<11)
3139#define GEN6_RP_USE_NORMAL_FREQ (1<<9)
3140#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3141#define GEN6_RP_ENABLE (1<<7)
3142#define GEN6_RP_UP_BUSY_MAX (0x2<<3)
3143#define GEN6_RP_DOWN_BUSY_MIN (0x2<<0)
3144#define GEN6_RP_UP_THRESHOLD 0xA02C
3145#define GEN6_RP_DOWN_THRESHOLD 0xA030
3146#define GEN6_RP_UP_EI 0xA068
3147#define GEN6_RP_DOWN_EI 0xA06C
3148#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3149#define GEN6_RC_STATE 0xA094
3150#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3151#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3152#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3153#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3154#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3155#define GEN6_RC_SLEEP 0xA0B0
3156#define GEN6_RC1e_THRESHOLD 0xA0B4
3157#define GEN6_RC6_THRESHOLD 0xA0B8
3158#define GEN6_RC6p_THRESHOLD 0xA0BC
3159#define GEN6_RC6pp_THRESHOLD 0xA0C0
3160
3161#define GEN6_PMISR 0x44020
3162#define GEN6_PMIMR 0x44024
3163#define GEN6_PMIIR 0x44028
3164#define GEN6_PMIER 0x4402C
3165#define GEN6_PM_MBOX_EVENT (1<<25)
3166#define GEN6_PM_THERMAL_EVENT (1<<24)
3167#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3168#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3169#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3170#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3171#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
3172
3173#define GEN6_PCODE_MAILBOX 0x138124
3174#define GEN6_PCODE_READY (1<<31)
3175#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x9
3176#define GEN6_PCODE_DATA 0x138128
3177
585fb111 3178#endif /* _I915_REG_H_ */
This page took 0.344402 seconds and 5 git commands to generate.