drm/i915: set w/a bit for snb pagefaults
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
2b139522
ED
30#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
31
585fb111
JB
32/*
33 * The Bridge device's PCI config space has information about the
34 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
35 * This is all handled in the intel-gtt.ko module. i915.ko only
36 * cares about the vga bit for the vga rbiter.
585fb111
JB
37 */
38#define INTEL_GMCH_CTRL 0x52
28d52043 39#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 40
585fb111
JB
41/* PCI config space */
42
43#define HPLLCC 0xc0 /* 855 only */
652c393a 44#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
45#define GC_CLOCK_133_200 (0 << 0)
46#define GC_CLOCK_100_200 (1 << 0)
47#define GC_CLOCK_100_133 (2 << 0)
48#define GC_CLOCK_166_250 (3 << 0)
f97108d1 49#define GCFGC2 0xda
585fb111
JB
50#define GCFGC 0xf0 /* 915+ only */
51#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
52#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
53#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
54#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
55#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
56#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
57#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
58#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
59#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
60#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
61#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
62#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
63#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
64#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
65#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
66#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
67#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
68#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
69#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
70#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
71#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
72#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
73#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 74#define LBB 0xf4
eeccdcac
KG
75
76/* Graphics reset regs */
0573ed4a
KG
77#define I965_GDRST 0xc0 /* PCI config register */
78#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
79#define GRDOM_FULL (0<<2)
80#define GRDOM_RENDER (1<<2)
81#define GRDOM_MEDIA (3<<2)
585fb111 82
07b7ddd9
JB
83#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
84#define GEN6_MBC_SNPCR_SHIFT 21
85#define GEN6_MBC_SNPCR_MASK (3<<21)
86#define GEN6_MBC_SNPCR_MAX (0<<21)
87#define GEN6_MBC_SNPCR_MED (1<<21)
88#define GEN6_MBC_SNPCR_LOW (2<<21)
89#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
90
5eb719cd
DV
91#define GEN6_MBCTL 0x0907c
92#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
93#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
94#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
95#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
96#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
97
cff458c2
EA
98#define GEN6_GDRST 0x941c
99#define GEN6_GRDOM_FULL (1 << 0)
100#define GEN6_GRDOM_RENDER (1 << 1)
101#define GEN6_GRDOM_MEDIA (1 << 2)
102#define GEN6_GRDOM_BLT (1 << 3)
103
1d2a314c
DV
104/* PPGTT stuff */
105#define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
106
107#define GEN6_PDE_VALID (1 << 0)
108#define GEN6_PDE_LARGE_PAGE (2 << 0) /* use 32kb pages */
109/* gen6+ has bit 11-4 for physical addr bit 39-32 */
110#define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
111
112#define GEN6_PTE_VALID (1 << 0)
113#define GEN6_PTE_UNCACHED (1 << 1)
114#define GEN6_PTE_CACHE_LLC (2 << 1)
115#define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
116#define GEN6_PTE_CACHE_BITS (3 << 1)
117#define GEN6_PTE_GFDT (1 << 3)
118#define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
119
5eb719cd
DV
120#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
121#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
122#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
123#define PP_DIR_DCLV_2G 0xffffffff
124
125#define GAM_ECOCHK 0x4090
126#define ECOCHK_SNB_BIT (1<<10)
127#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
128#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
129
be901a5a
DV
130#define GAB_CTL 0x24000
131#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
132
585fb111
JB
133/* VGA stuff */
134
135#define VGA_ST01_MDA 0x3ba
136#define VGA_ST01_CGA 0x3da
137
138#define VGA_MSR_WRITE 0x3c2
139#define VGA_MSR_READ 0x3cc
140#define VGA_MSR_MEM_EN (1<<1)
141#define VGA_MSR_CGA_MODE (1<<0)
142
143#define VGA_SR_INDEX 0x3c4
144#define VGA_SR_DATA 0x3c5
145
146#define VGA_AR_INDEX 0x3c0
147#define VGA_AR_VID_EN (1<<5)
148#define VGA_AR_DATA_WRITE 0x3c0
149#define VGA_AR_DATA_READ 0x3c1
150
151#define VGA_GR_INDEX 0x3ce
152#define VGA_GR_DATA 0x3cf
153/* GR05 */
154#define VGA_GR_MEM_READ_MODE_SHIFT 3
155#define VGA_GR_MEM_READ_MODE_PLANE 1
156/* GR06 */
157#define VGA_GR_MEM_MODE_MASK 0xc
158#define VGA_GR_MEM_MODE_SHIFT 2
159#define VGA_GR_MEM_A0000_AFFFF 0
160#define VGA_GR_MEM_A0000_BFFFF 1
161#define VGA_GR_MEM_B0000_B7FFF 2
162#define VGA_GR_MEM_B0000_BFFFF 3
163
164#define VGA_DACMASK 0x3c6
165#define VGA_DACRX 0x3c7
166#define VGA_DACWX 0x3c8
167#define VGA_DACDATA 0x3c9
168
169#define VGA_CR_INDEX_MDA 0x3b4
170#define VGA_CR_DATA_MDA 0x3b5
171#define VGA_CR_INDEX_CGA 0x3d4
172#define VGA_CR_DATA_CGA 0x3d5
173
174/*
175 * Memory interface instructions used by the kernel
176 */
177#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
178
179#define MI_NOOP MI_INSTR(0, 0)
180#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
181#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 182#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
183#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
184#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
185#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
186#define MI_FLUSH MI_INSTR(0x04, 0)
187#define MI_READ_FLUSH (1 << 0)
188#define MI_EXE_FLUSH (1 << 1)
189#define MI_NO_WRITE_FLUSH (1 << 2)
190#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
191#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 192#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 193#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
194#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
195#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 196#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 197#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
198#define MI_OVERLAY_CONTINUE (0x0<<21)
199#define MI_OVERLAY_ON (0x1<<21)
200#define MI_OVERLAY_OFF (0x2<<21)
585fb111 201#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 202#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 203#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 204#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
205#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
206#define MI_MM_SPACE_GTT (1<<8)
207#define MI_MM_SPACE_PHYSICAL (0<<8)
208#define MI_SAVE_EXT_STATE_EN (1<<3)
209#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 210#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 211#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
212#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
213#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
214#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
215#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
216/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
217 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
218 * simply ignores the register load under certain conditions.
219 * - One can actually load arbitrary many arbitrary registers: Simply issue x
220 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
221 */
222#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
223#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
224#define MI_INVALIDATE_TLB (1<<18)
225#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
226#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
227#define MI_BATCH_NON_SECURE (1)
228#define MI_BATCH_NON_SECURE_I965 (1<<8)
229#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
230#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
231#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
232#define MI_SEMAPHORE_UPDATE (1<<21)
233#define MI_SEMAPHORE_COMPARE (1<<20)
234#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
235#define MI_SEMAPHORE_SYNC_RV (2<<16)
236#define MI_SEMAPHORE_SYNC_RB (0<<16)
237#define MI_SEMAPHORE_SYNC_VR (0<<16)
238#define MI_SEMAPHORE_SYNC_VB (2<<16)
239#define MI_SEMAPHORE_SYNC_BR (2<<16)
240#define MI_SEMAPHORE_SYNC_BV (0<<16)
241#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
242/*
243 * 3D instructions used by the kernel
244 */
245#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
246
247#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
248#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
249#define SC_UPDATE_SCISSOR (0x1<<1)
250#define SC_ENABLE_MASK (0x1<<0)
251#define SC_ENABLE (0x1<<0)
252#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
253#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
254#define SCI_YMIN_MASK (0xffff<<16)
255#define SCI_XMIN_MASK (0xffff<<0)
256#define SCI_YMAX_MASK (0xffff<<16)
257#define SCI_XMAX_MASK (0xffff<<0)
258#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
259#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
260#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
261#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
262#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
263#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
264#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
265#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
266#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
267#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
268#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
269#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
270#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
271#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
272#define BLT_DEPTH_8 (0<<24)
273#define BLT_DEPTH_16_565 (1<<24)
274#define BLT_DEPTH_16_1555 (2<<24)
275#define BLT_DEPTH_32 (3<<24)
276#define BLT_ROP_GXCOPY (0xcc<<16)
277#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
278#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
279#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
280#define ASYNC_FLIP (1<<22)
281#define DISPLAY_PLANE_A (0<<20)
282#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 283#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 284#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
285#define PIPE_CONTROL_QW_WRITE (1<<14)
286#define PIPE_CONTROL_DEPTH_STALL (1<<13)
287#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 288#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
289#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
290#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
291#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
292#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
293#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
294#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
295#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 296#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 297#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 298#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 299
dc96e9b8
CW
300
301/*
302 * Reset registers
303 */
304#define DEBUG_RESET_I830 0x6070
305#define DEBUG_RESET_FULL (1<<7)
306#define DEBUG_RESET_RENDER (1<<8)
307#define DEBUG_RESET_DISPLAY (1<<9)
308
57f350b6
JB
309/*
310 * DPIO - a special bus for various display related registers to hide behind:
311 * 0x800c: m1, m2, n, p1, p2, k dividers
312 * 0x8014: REF and SFR select
313 * 0x8014: N divider, VCO select
314 * 0x801c/3c: core clock bits
315 * 0x8048/68: low pass filter coefficients
316 * 0x8100: fast clock controls
317 */
318#define DPIO_PKT 0x2100
319#define DPIO_RID (0<<24)
320#define DPIO_OP_WRITE (1<<16)
321#define DPIO_OP_READ (0<<16)
322#define DPIO_PORTID (0x12<<8)
323#define DPIO_BYTE (0xf<<4)
324#define DPIO_BUSY (1<<0) /* status only */
325#define DPIO_DATA 0x2104
326#define DPIO_REG 0x2108
327#define DPIO_CTL 0x2110
328#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
329#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
330#define DPIO_SFR_BYPASS (1<<1)
331#define DPIO_RESET (1<<0)
332
333#define _DPIO_DIV_A 0x800c
334#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
335#define DPIO_K_SHIFT (24) /* 4 bits */
336#define DPIO_P1_SHIFT (21) /* 3 bits */
337#define DPIO_P2_SHIFT (16) /* 5 bits */
338#define DPIO_N_SHIFT (12) /* 4 bits */
339#define DPIO_ENABLE_CALIBRATION (1<<11)
340#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
341#define DPIO_M2DIV_MASK 0xff
342#define _DPIO_DIV_B 0x802c
343#define DPIO_DIV(pipe) _PIPE(pipe, _DPIO_DIV_A, _DPIO_DIV_B)
344
345#define _DPIO_REFSFR_A 0x8014
346#define DPIO_REFSEL_OVERRIDE 27
347#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
348#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
349#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
350#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
351#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
352#define _DPIO_REFSFR_B 0x8034
353#define DPIO_REFSFR(pipe) _PIPE(pipe, _DPIO_REFSFR_A, _DPIO_REFSFR_B)
354
355#define _DPIO_CORE_CLK_A 0x801c
356#define _DPIO_CORE_CLK_B 0x803c
357#define DPIO_CORE_CLK(pipe) _PIPE(pipe, _DPIO_CORE_CLK_A, _DPIO_CORE_CLK_B)
358
359#define _DPIO_LFP_COEFF_A 0x8048
360#define _DPIO_LFP_COEFF_B 0x8068
361#define DPIO_LFP_COEFF(pipe) _PIPE(pipe, _DPIO_LFP_COEFF_A, _DPIO_LFP_COEFF_B)
362
363#define DPIO_FASTCLK_DISABLE 0x8100
dc96e9b8 364
585fb111 365/*
de151cf6 366 * Fence registers
585fb111 367 */
de151cf6 368#define FENCE_REG_830_0 0x2000
dc529a4f 369#define FENCE_REG_945_8 0x3000
de151cf6
JB
370#define I830_FENCE_START_MASK 0x07f80000
371#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 372#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
373#define I830_FENCE_PITCH_SHIFT 4
374#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 375#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 376#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 377#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
378
379#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 380#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 381
de151cf6
JB
382#define FENCE_REG_965_0 0x03000
383#define I965_FENCE_PITCH_SHIFT 2
384#define I965_FENCE_TILING_Y_SHIFT 1
385#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 386#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 387
4e901fdc
EA
388#define FENCE_REG_SANDYBRIDGE_0 0x100000
389#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
390
f691e2f4
DV
391/* control register for cpu gtt access */
392#define TILECTL 0x101000
393#define TILECTL_SWZCTL (1 << 0)
394#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
395#define TILECTL_BACKSNOOP_DIS (1 << 3)
396
de151cf6
JB
397/*
398 * Instruction and interrupt control regs
399 */
63eeaf38 400#define PGTBL_ER 0x02024
333e9fe9
DV
401#define RENDER_RING_BASE 0x02000
402#define BSD_RING_BASE 0x04000
403#define GEN6_BSD_RING_BASE 0x12000
549f7365 404#define BLT_RING_BASE 0x22000
3d281d8c
DV
405#define RING_TAIL(base) ((base)+0x30)
406#define RING_HEAD(base) ((base)+0x34)
407#define RING_START(base) ((base)+0x38)
408#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
409#define RING_SYNC_0(base) ((base)+0x40)
410#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
411#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
412#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
413#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
414#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
415#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
416#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 417#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
418#define RING_HWS_PGA(base) ((base)+0x80)
419#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
f691e2f4
DV
420#define ARB_MODE 0x04030
421#define ARB_MODE_SWIZZLE_SNB (1<<4)
422#define ARB_MODE_SWIZZLE_IVB (1<<5)
423#define ARB_MODE_ENABLE(x) GFX_MODE_ENABLE(x)
424#define ARB_MODE_DISABLE(x) GFX_MODE_DISABLE(x)
4593010b 425#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518
DV
426#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
427#define DONE_REG 0x40b0
4593010b
EA
428#define BSD_HWS_PGA_GEN7 (0x04180)
429#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 430#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 431#define RING_NOPID(base) ((base)+0x94)
0f46832f 432#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
433#define TAIL_ADDR 0x001FFFF8
434#define HEAD_WRAP_COUNT 0xFFE00000
435#define HEAD_WRAP_ONE 0x00200000
436#define HEAD_ADDR 0x001FFFFC
437#define RING_NR_PAGES 0x001FF000
438#define RING_REPORT_MASK 0x00000006
439#define RING_REPORT_64K 0x00000002
440#define RING_REPORT_128K 0x00000004
441#define RING_NO_REPORT 0x00000000
442#define RING_VALID_MASK 0x00000001
443#define RING_VALID 0x00000001
444#define RING_INVALID 0x00000000
4b60e5cb
CW
445#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
446#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 447#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
448#if 0
449#define PRB0_TAIL 0x02030
450#define PRB0_HEAD 0x02034
451#define PRB0_START 0x02038
452#define PRB0_CTL 0x0203c
585fb111
JB
453#define PRB1_TAIL 0x02040 /* 915+ only */
454#define PRB1_HEAD 0x02044 /* 915+ only */
455#define PRB1_START 0x02048 /* 915+ only */
456#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 457#endif
63eeaf38
JB
458#define IPEIR_I965 0x02064
459#define IPEHR_I965 0x02068
460#define INSTDONE_I965 0x0206c
d27b1e0e
DV
461#define RING_IPEIR(base) ((base)+0x64)
462#define RING_IPEHR(base) ((base)+0x68)
463#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
464#define RING_INSTPS(base) ((base)+0x70)
465#define RING_DMA_FADD(base) ((base)+0x78)
466#define RING_INSTPM(base) ((base)+0xc0)
63eeaf38
JB
467#define INSTPS 0x02070 /* 965+ only */
468#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
469#define ACTHD_I965 0x02074
470#define HWS_PGA 0x02080
471#define HWS_ADDRESS_MASK 0xfffff000
472#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
473#define PWRCTXA 0x2088 /* 965GM+ only */
474#define PWRCTX_EN (1<<0)
585fb111 475#define IPEIR 0x02088
63eeaf38
JB
476#define IPEHR 0x0208c
477#define INSTDONE 0x02090
585fb111
JB
478#define NOPID 0x02094
479#define HWSTAM 0x02098
9d2f41fa 480#define DMA_FADD_I8XX 0x020d0
71cf39b1 481
f406839f
CW
482#define ERROR_GEN6 0x040a0
483
de6e2eaf
EA
484/* GM45+ chicken bits -- debug workaround bits that may be required
485 * for various sorts of correct behavior. The top 16 bits of each are
486 * the enables for writing to the corresponding low bit.
487 */
488#define _3D_CHICKEN 0x02084
489#define _3D_CHICKEN2 0x0208c
490/* Disables pipelining of read flushes past the SF-WIZ interface.
491 * Required on all Ironlake steppings according to the B-Spec, but the
492 * particular danger of not doing so is not specified.
493 */
494# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
495#define _3D_CHICKEN3 0x02090
496
71cf39b1
EA
497#define MI_MODE 0x0209c
498# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 499# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 500
1ec14ad3 501#define GFX_MODE 0x02520
b095cd0a 502#define GFX_MODE_GEN7 0x0229c
5eb719cd 503#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3
CW
504#define GFX_RUN_LIST_ENABLE (1<<15)
505#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
506#define GFX_SURFACE_FAULT_ENABLE (1<<12)
507#define GFX_REPLAY_MODE (1<<11)
508#define GFX_PSMI_GRANULARITY (1<<10)
509#define GFX_PPGTT_ENABLE (1<<9)
510
b095cd0a
JB
511#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
512#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
513
585fb111
JB
514#define SCPD0 0x0209c /* 915+ only */
515#define IER 0x020a0
516#define IIR 0x020a4
517#define IMR 0x020a8
518#define ISR 0x020ac
7e231dbe
JB
519#define VLV_IIR_RW 0x182084
520#define VLV_IER 0x1820a0
521#define VLV_IIR 0x1820a4
522#define VLV_IMR 0x1820a8
523#define VLV_ISR 0x1820ac
585fb111
JB
524#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
525#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
526#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 527#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
528#define I915_HWB_OOM_INTERRUPT (1<<13)
529#define I915_SYNC_STATUS_INTERRUPT (1<<12)
530#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
531#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
532#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
533#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
534#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
535#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
536#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
537#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
538#define I915_DEBUG_INTERRUPT (1<<2)
539#define I915_USER_INTERRUPT (1<<1)
540#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 541#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
542#define EIR 0x020b0
543#define EMR 0x020b4
544#define ESR 0x020b8
63eeaf38
JB
545#define GM45_ERROR_PAGE_TABLE (1<<5)
546#define GM45_ERROR_MEM_PRIV (1<<4)
547#define I915_ERROR_PAGE_TABLE (1<<4)
548#define GM45_ERROR_CP_PRIV (1<<3)
549#define I915_ERROR_MEMORY_REFRESH (1<<1)
550#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 551#define INSTPM 0x020c0
ee980b80 552#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
553#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
554 will not assert AGPBUSY# and will only
555 be delivered when out of C3. */
84f9f938 556#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
557#define ACTHD 0x020c8
558#define FW_BLC 0x020d8
8692d00e 559#define FW_BLC2 0x020dc
585fb111 560#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
561#define FW_BLC_SELF_EN_MASK (1<<31)
562#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
563#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
564#define MM_BURST_LENGTH 0x00700000
565#define MM_FIFO_WATERMARK 0x0001F000
566#define LM_BURST_LENGTH 0x00000700
567#define LM_FIFO_WATERMARK 0x0000001F
585fb111 568#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
569#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
570
571/* Make render/texture TLB fetches lower priorty than associated data
572 * fetches. This is not turned on by default
573 */
574#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
575
576/* Isoch request wait on GTT enable (Display A/B/C streams).
577 * Make isoch requests stall on the TLB update. May cause
578 * display underruns (test mode only)
579 */
580#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
581
582/* Block grant count for isoch requests when block count is
583 * set to a finite value.
584 */
585#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
586#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
587#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
588#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
589#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
590
591/* Enable render writes to complete in C2/C3/C4 power states.
592 * If this isn't enabled, render writes are prevented in low
593 * power states. That seems bad to me.
594 */
595#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
596
597/* This acknowledges an async flip immediately instead
598 * of waiting for 2TLB fetches.
599 */
600#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
601
602/* Enables non-sequential data reads through arbiter
603 */
0206e353 604#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
605
606/* Disable FSB snooping of cacheable write cycles from binner/render
607 * command stream
608 */
609#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
610
611/* Arbiter time slice for non-isoch streams */
612#define MI_ARB_TIME_SLICE_MASK (7 << 5)
613#define MI_ARB_TIME_SLICE_1 (0 << 5)
614#define MI_ARB_TIME_SLICE_2 (1 << 5)
615#define MI_ARB_TIME_SLICE_4 (2 << 5)
616#define MI_ARB_TIME_SLICE_6 (3 << 5)
617#define MI_ARB_TIME_SLICE_8 (4 << 5)
618#define MI_ARB_TIME_SLICE_10 (5 << 5)
619#define MI_ARB_TIME_SLICE_14 (6 << 5)
620#define MI_ARB_TIME_SLICE_16 (7 << 5)
621
622/* Low priority grace period page size */
623#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
624#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
625
626/* Disable display A/B trickle feed */
627#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
628
629/* Set display plane priority */
630#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
631#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
632
585fb111
JB
633#define CACHE_MODE_0 0x02120 /* 915+ only */
634#define CM0_MASK_SHIFT 16
635#define CM0_IZ_OPT_DISABLE (1<<6)
636#define CM0_ZR_OPT_DISABLE (1<<5)
637#define CM0_DEPTH_EVICT_DISABLE (1<<4)
638#define CM0_COLOR_EVICT_DISABLE (1<<3)
639#define CM0_DEPTH_WRITE_DISABLE (1<<1)
640#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 641#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 642#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
643#define ECOSKPD 0x021d0
644#define ECO_GATING_CX_ONLY (1<<3)
645#define ECO_FLIP_DONE (1<<0)
585fb111 646
fb046853
JB
647#define CACHE_MODE_1 0x7004 /* IVB+ */
648#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
649
e2a1e2f0
BW
650/* GEN6 interrupt control
651 * Note that the per-ring interrupt bits do alias with the global interrupt bits
652 * in GTIMR. */
a1786bd2
ZW
653#define GEN6_RENDER_HWSTAM 0x2098
654#define GEN6_RENDER_IMR 0x20a8
655#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
656#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 657#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
658#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
659#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
660#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
661#define GEN6_RENDER_SYNC_STATUS (1 << 2)
662#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
663#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
664
665#define GEN6_BLITTER_HWSTAM 0x22098
666#define GEN6_BLITTER_IMR 0x220a8
667#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
668#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
669#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
670#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 671
4efe0708
JB
672#define GEN6_BLITTER_ECOSKPD 0x221d0
673#define GEN6_BLITTER_LOCK_SHIFT 16
674#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
675
881f47b6
XH
676#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
677#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
678#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
679#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
680#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
681
ec6a890d 682#define GEN6_BSD_HWSTAM 0x12098
881f47b6 683#define GEN6_BSD_IMR 0x120a8
1ec14ad3 684#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
685
686#define GEN6_BSD_RNCID 0x12198
687
585fb111
JB
688/*
689 * Framebuffer compression (915+ only)
690 */
691
692#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
693#define FBC_LL_BASE 0x03204 /* 4k page aligned */
694#define FBC_CONTROL 0x03208
695#define FBC_CTL_EN (1<<31)
696#define FBC_CTL_PERIODIC (1<<30)
697#define FBC_CTL_INTERVAL_SHIFT (16)
698#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 699#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
700#define FBC_CTL_STRIDE_SHIFT (5)
701#define FBC_CTL_FENCENO (1<<0)
702#define FBC_COMMAND 0x0320c
703#define FBC_CMD_COMPRESS (1<<0)
704#define FBC_STATUS 0x03210
705#define FBC_STAT_COMPRESSING (1<<31)
706#define FBC_STAT_COMPRESSED (1<<30)
707#define FBC_STAT_MODIFIED (1<<29)
708#define FBC_STAT_CURRENT_LINE (1<<0)
709#define FBC_CONTROL2 0x03214
710#define FBC_CTL_FENCE_DBL (0<<4)
711#define FBC_CTL_IDLE_IMM (0<<2)
712#define FBC_CTL_IDLE_FULL (1<<2)
713#define FBC_CTL_IDLE_LINE (2<<2)
714#define FBC_CTL_IDLE_DEBUG (3<<2)
715#define FBC_CTL_CPU_FENCE (1<<1)
716#define FBC_CTL_PLANEA (0<<0)
717#define FBC_CTL_PLANEB (1<<0)
718#define FBC_FENCE_OFF 0x0321b
80824003 719#define FBC_TAG 0x03300
585fb111
JB
720
721#define FBC_LL_SIZE (1536)
722
74dff282
JB
723/* Framebuffer compression for GM45+ */
724#define DPFC_CB_BASE 0x3200
725#define DPFC_CONTROL 0x3208
726#define DPFC_CTL_EN (1<<31)
727#define DPFC_CTL_PLANEA (0<<30)
728#define DPFC_CTL_PLANEB (1<<30)
729#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 730#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
731#define DPFC_SR_EN (1<<10)
732#define DPFC_CTL_LIMIT_1X (0<<6)
733#define DPFC_CTL_LIMIT_2X (1<<6)
734#define DPFC_CTL_LIMIT_4X (2<<6)
735#define DPFC_RECOMP_CTL 0x320c
736#define DPFC_RECOMP_STALL_EN (1<<27)
737#define DPFC_RECOMP_STALL_WM_SHIFT (16)
738#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
739#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
740#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
741#define DPFC_STATUS 0x3210
742#define DPFC_INVAL_SEG_SHIFT (16)
743#define DPFC_INVAL_SEG_MASK (0x07ff0000)
744#define DPFC_COMP_SEG_SHIFT (0)
745#define DPFC_COMP_SEG_MASK (0x000003ff)
746#define DPFC_STATUS2 0x3214
747#define DPFC_FENCE_YOFF 0x3218
748#define DPFC_CHICKEN 0x3224
749#define DPFC_HT_MODIFY (1<<31)
750
b52eb4dc
ZY
751/* Framebuffer compression for Ironlake */
752#define ILK_DPFC_CB_BASE 0x43200
753#define ILK_DPFC_CONTROL 0x43208
754/* The bit 28-8 is reserved */
755#define DPFC_RESERVED (0x1FFFFF00)
756#define ILK_DPFC_RECOMP_CTL 0x4320c
757#define ILK_DPFC_STATUS 0x43210
758#define ILK_DPFC_FENCE_YOFF 0x43218
759#define ILK_DPFC_CHICKEN 0x43224
760#define ILK_FBC_RT_BASE 0x2128
761#define ILK_FBC_RT_VALID (1<<0)
762
763#define ILK_DISPLAY_CHICKEN1 0x42000
764#define ILK_FBCQ_DIS (1<<22)
0206e353 765#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 766
b52eb4dc 767
9c04f015
YL
768/*
769 * Framebuffer compression for Sandybridge
770 *
771 * The following two registers are of type GTTMMADR
772 */
773#define SNB_DPFC_CTL_SA 0x100100
774#define SNB_CPU_FENCE_ENABLE (1<<29)
775#define DPFC_CPU_FENCE_OFFSET 0x100104
776
777
585fb111
JB
778/*
779 * GPIO regs
780 */
781#define GPIOA 0x5010
782#define GPIOB 0x5014
783#define GPIOC 0x5018
784#define GPIOD 0x501c
785#define GPIOE 0x5020
786#define GPIOF 0x5024
787#define GPIOG 0x5028
788#define GPIOH 0x502c
789# define GPIO_CLOCK_DIR_MASK (1 << 0)
790# define GPIO_CLOCK_DIR_IN (0 << 1)
791# define GPIO_CLOCK_DIR_OUT (1 << 1)
792# define GPIO_CLOCK_VAL_MASK (1 << 2)
793# define GPIO_CLOCK_VAL_OUT (1 << 3)
794# define GPIO_CLOCK_VAL_IN (1 << 4)
795# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
796# define GPIO_DATA_DIR_MASK (1 << 8)
797# define GPIO_DATA_DIR_IN (0 << 9)
798# define GPIO_DATA_DIR_OUT (1 << 9)
799# define GPIO_DATA_VAL_MASK (1 << 10)
800# define GPIO_DATA_VAL_OUT (1 << 11)
801# define GPIO_DATA_VAL_IN (1 << 12)
802# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
803
f899fc64
CW
804#define GMBUS0 0x5100 /* clock/port select */
805#define GMBUS_RATE_100KHZ (0<<8)
806#define GMBUS_RATE_50KHZ (1<<8)
807#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
808#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
809#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
810#define GMBUS_PORT_DISABLED 0
811#define GMBUS_PORT_SSC 1
812#define GMBUS_PORT_VGADDC 2
813#define GMBUS_PORT_PANEL 3
814#define GMBUS_PORT_DPC 4 /* HDMIC */
815#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
816#define GMBUS_PORT_DPD 6 /* HDMID */
817#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 818#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
819#define GMBUS1 0x5104 /* command/status */
820#define GMBUS_SW_CLR_INT (1<<31)
821#define GMBUS_SW_RDY (1<<30)
822#define GMBUS_ENT (1<<29) /* enable timeout */
823#define GMBUS_CYCLE_NONE (0<<25)
824#define GMBUS_CYCLE_WAIT (1<<25)
825#define GMBUS_CYCLE_INDEX (2<<25)
826#define GMBUS_CYCLE_STOP (4<<25)
827#define GMBUS_BYTE_COUNT_SHIFT 16
828#define GMBUS_SLAVE_INDEX_SHIFT 8
829#define GMBUS_SLAVE_ADDR_SHIFT 1
830#define GMBUS_SLAVE_READ (1<<0)
831#define GMBUS_SLAVE_WRITE (0<<0)
832#define GMBUS2 0x5108 /* status */
833#define GMBUS_INUSE (1<<15)
834#define GMBUS_HW_WAIT_PHASE (1<<14)
835#define GMBUS_STALL_TIMEOUT (1<<13)
836#define GMBUS_INT (1<<12)
837#define GMBUS_HW_RDY (1<<11)
838#define GMBUS_SATOER (1<<10)
839#define GMBUS_ACTIVE (1<<9)
840#define GMBUS3 0x510c /* data buffer bytes 3-0 */
841#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
842#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
843#define GMBUS_NAK_EN (1<<3)
844#define GMBUS_IDLE_EN (1<<2)
845#define GMBUS_HW_WAIT_EN (1<<1)
846#define GMBUS_HW_RDY_EN (1<<0)
847#define GMBUS5 0x5120 /* byte index */
848#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 849
585fb111
JB
850/*
851 * Clock control & power management
852 */
853
854#define VGA0 0x6000
855#define VGA1 0x6004
856#define VGA_PD 0x6010
857#define VGA0_PD_P2_DIV_4 (1 << 7)
858#define VGA0_PD_P1_DIV_2 (1 << 5)
859#define VGA0_PD_P1_SHIFT 0
860#define VGA0_PD_P1_MASK (0x1f << 0)
861#define VGA1_PD_P2_DIV_4 (1 << 15)
862#define VGA1_PD_P1_DIV_2 (1 << 13)
863#define VGA1_PD_P1_SHIFT 8
864#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
865#define _DPLL_A 0x06014
866#define _DPLL_B 0x06018
867#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
868#define DPLL_VCO_ENABLE (1 << 31)
869#define DPLL_DVO_HIGH_SPEED (1 << 30)
25eb05fc 870#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 871#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 872#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
873#define DPLL_VGA_MODE_DIS (1 << 28)
874#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
875#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
876#define DPLL_MODE_MASK (3 << 26)
877#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
878#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
879#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
880#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
881#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
882#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 883#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
25eb05fc 884#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
585fb111 885
585fb111
JB
886#define SRX_INDEX 0x3c4
887#define SRX_DATA 0x3c5
888#define SR01 1
889#define SR01_SCREEN_OFF (1<<5)
890
891#define PPCR 0x61204
892#define PPCR_ON (1<<0)
893
894#define DVOB 0x61140
895#define DVOB_ON (1<<31)
896#define DVOC 0x61160
897#define DVOC_ON (1<<31)
898#define LVDS 0x61180
899#define LVDS_ON (1<<31)
900
585fb111
JB
901/* Scratch pad debug 0 reg:
902 */
903#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
904/*
905 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
906 * this field (only one bit may be set).
907 */
908#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
909#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 910#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
911/* i830, required in DVO non-gang */
912#define PLL_P2_DIVIDE_BY_4 (1 << 23)
913#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
914#define PLL_REF_INPUT_DREFCLK (0 << 13)
915#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
916#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
917#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
918#define PLL_REF_INPUT_MASK (3 << 13)
919#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 920/* Ironlake */
b9055052
ZW
921# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
922# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
923# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
924# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
925# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
926
585fb111
JB
927/*
928 * Parallel to Serial Load Pulse phase selection.
929 * Selects the phase for the 10X DPLL clock for the PCIe
930 * digital display port. The range is 4 to 13; 10 or more
931 * is just a flip delay. The default is 6
932 */
933#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
934#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
935/*
936 * SDVO multiplier for 945G/GM. Not used on 965.
937 */
938#define SDVO_MULTIPLIER_MASK 0x000000ff
939#define SDVO_MULTIPLIER_SHIFT_HIRES 4
940#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 941#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
942/*
943 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
944 *
945 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
946 */
947#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
948#define DPLL_MD_UDI_DIVIDER_SHIFT 24
949/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
950#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
951#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
952/*
953 * SDVO/UDI pixel multiplier.
954 *
955 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
956 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
957 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
958 * dummy bytes in the datastream at an increased clock rate, with both sides of
959 * the link knowing how many bytes are fill.
960 *
961 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
962 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
963 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
964 * through an SDVO command.
965 *
966 * This register field has values of multiplication factor minus 1, with
967 * a maximum multiplier of 5 for SDVO.
968 */
969#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
970#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
971/*
972 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
973 * This best be set to the default value (3) or the CRT won't work. No,
974 * I don't entirely understand what this does...
975 */
976#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
977#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
978#define _DPLL_B_MD 0x06020 /* 965+ only */
979#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
25eb05fc 980
9db4a9c7
JB
981#define _FPA0 0x06040
982#define _FPA1 0x06044
983#define _FPB0 0x06048
984#define _FPB1 0x0604c
985#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
986#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 987#define FP_N_DIV_MASK 0x003f0000
f2b115e6 988#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
989#define FP_N_DIV_SHIFT 16
990#define FP_M1_DIV_MASK 0x00003f00
991#define FP_M1_DIV_SHIFT 8
992#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 993#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
994#define FP_M2_DIV_SHIFT 0
995#define DPLL_TEST 0x606c
996#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
997#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
998#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
999#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1000#define DPLLB_TEST_N_BYPASS (1 << 19)
1001#define DPLLB_TEST_M_BYPASS (1 << 18)
1002#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1003#define DPLLA_TEST_N_BYPASS (1 << 3)
1004#define DPLLA_TEST_M_BYPASS (1 << 2)
1005#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1006#define D_STATE 0x6104
dc96e9b8 1007#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1008#define DSTATE_PLL_D3_OFF (1<<3)
1009#define DSTATE_GFX_CLOCK_GATING (1<<1)
1010#define DSTATE_DOT_CLOCK_GATING (1<<0)
1011#define DSPCLK_GATE_D 0x6200
1012# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1013# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1014# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1015# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1016# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1017# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1018# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1019# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1020# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1021# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1022# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1023# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1024# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1025# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1026# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1027# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1028# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1029# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1030# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1031# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1032# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1033# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1034# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1035# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1036# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1037# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1038# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1039# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1040/**
1041 * This bit must be set on the 830 to prevent hangs when turning off the
1042 * overlay scaler.
1043 */
1044# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1045# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1046# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1047# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1048# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1049
1050#define RENCLK_GATE_D1 0x6204
1051# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1052# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1053# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1054# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1055# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1056# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1057# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1058# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1059# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1060/** This bit must be unset on 855,865 */
1061# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1062# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1063# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1064# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1065/** This bit must be set on 855,865. */
1066# define SV_CLOCK_GATE_DISABLE (1 << 0)
1067# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1068# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1069# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1070# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1071# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1072# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1073# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1074# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1075# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1076# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1077# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1078# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1079# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1080# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1081# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1082# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1083# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1084
1085# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1086/** This bit must always be set on 965G/965GM */
1087# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1088# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1089# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1090# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1091# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1092# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1093/** This bit must always be set on 965G */
1094# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1095# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1096# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1097# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1098# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1099# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1100# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1101# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1102# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1103# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1104# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1105# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1106# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1107# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1108# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1109# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1110# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1111# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1112# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1113
1114#define RENCLK_GATE_D2 0x6208
1115#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1116#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1117#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1118#define RAMCLK_GATE_D 0x6210 /* CRL only */
1119#define DEUC 0x6214 /* CRL only */
585fb111 1120
ceb04246
JB
1121#define FW_BLC_SELF_VLV 0x6500
1122#define FW_CSPWRDWNEN (1<<15)
1123
585fb111
JB
1124/*
1125 * Palette regs
1126 */
1127
9db4a9c7
JB
1128#define _PALETTE_A 0x0a000
1129#define _PALETTE_B 0x0a800
1130#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1131
673a394b
EA
1132/* MCH MMIO space */
1133
1134/*
1135 * MCHBAR mirror.
1136 *
1137 * This mirrors the MCHBAR MMIO space whose location is determined by
1138 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1139 * every way. It is not accessible from the CP register read instructions.
1140 *
1141 */
1142#define MCHBAR_MIRROR_BASE 0x10000
1143
1398261a
YL
1144#define MCHBAR_MIRROR_BASE_SNB 0x140000
1145
673a394b
EA
1146/** 915-945 and GM965 MCH register controlling DRAM channel access */
1147#define DCC 0x10200
1148#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1149#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1150#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1151#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1152#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1153#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1154
95534263
LP
1155/** Pineview MCH register contains DDR3 setting */
1156#define CSHRDDR3CTL 0x101a8
1157#define CSHRDDR3CTL_DDR3 (1 << 2)
1158
673a394b
EA
1159/** 965 MCH register controlling DRAM channel configuration */
1160#define C0DRB3 0x10206
1161#define C1DRB3 0x10606
1162
f691e2f4
DV
1163/** snb MCH registers for reading the DRAM channel configuration */
1164#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1165#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1166#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1167#define MAD_DIMM_ECC_MASK (0x3 << 24)
1168#define MAD_DIMM_ECC_OFF (0x0 << 24)
1169#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1170#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1171#define MAD_DIMM_ECC_ON (0x3 << 24)
1172#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1173#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1174#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1175#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1176#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1177#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1178#define MAD_DIMM_A_SELECT (0x1 << 16)
1179/* DIMM sizes are in multiples of 256mb. */
1180#define MAD_DIMM_B_SIZE_SHIFT 8
1181#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1182#define MAD_DIMM_A_SIZE_SHIFT 0
1183#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1184
1185
b11248df
KP
1186/* Clocking configuration register */
1187#define CLKCFG 0x10c00
7662c8bd 1188#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1189#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1190#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1191#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1192#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1193#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1194/* Note, below two are guess */
b11248df 1195#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1196#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1197#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1198#define CLKCFG_MEM_533 (1 << 4)
1199#define CLKCFG_MEM_667 (2 << 4)
1200#define CLKCFG_MEM_800 (3 << 4)
1201#define CLKCFG_MEM_MASK (7 << 4)
1202
ea056c14
JB
1203#define TSC1 0x11001
1204#define TSE (1<<0)
7648fa99
JB
1205#define TR1 0x11006
1206#define TSFS 0x11020
1207#define TSFS_SLOPE_MASK 0x0000ff00
1208#define TSFS_SLOPE_SHIFT 8
1209#define TSFS_INTR_MASK 0x000000ff
1210
f97108d1
JB
1211#define CRSTANDVID 0x11100
1212#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1213#define PXVFREQ_PX_MASK 0x7f000000
1214#define PXVFREQ_PX_SHIFT 24
1215#define VIDFREQ_BASE 0x11110
1216#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1217#define VIDFREQ2 0x11114
1218#define VIDFREQ3 0x11118
1219#define VIDFREQ4 0x1111c
1220#define VIDFREQ_P0_MASK 0x1f000000
1221#define VIDFREQ_P0_SHIFT 24
1222#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1223#define VIDFREQ_P0_CSCLK_SHIFT 20
1224#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1225#define VIDFREQ_P0_CRCLK_SHIFT 16
1226#define VIDFREQ_P1_MASK 0x00001f00
1227#define VIDFREQ_P1_SHIFT 8
1228#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1229#define VIDFREQ_P1_CSCLK_SHIFT 4
1230#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1231#define INTTOEXT_BASE_ILK 0x11300
1232#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1233#define INTTOEXT_MAP3_SHIFT 24
1234#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1235#define INTTOEXT_MAP2_SHIFT 16
1236#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1237#define INTTOEXT_MAP1_SHIFT 8
1238#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1239#define INTTOEXT_MAP0_SHIFT 0
1240#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1241#define MEMSWCTL 0x11170 /* Ironlake only */
1242#define MEMCTL_CMD_MASK 0xe000
1243#define MEMCTL_CMD_SHIFT 13
1244#define MEMCTL_CMD_RCLK_OFF 0
1245#define MEMCTL_CMD_RCLK_ON 1
1246#define MEMCTL_CMD_CHFREQ 2
1247#define MEMCTL_CMD_CHVID 3
1248#define MEMCTL_CMD_VMMOFF 4
1249#define MEMCTL_CMD_VMMON 5
1250#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1251 when command complete */
1252#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1253#define MEMCTL_FREQ_SHIFT 8
1254#define MEMCTL_SFCAVM (1<<7)
1255#define MEMCTL_TGT_VID_MASK 0x007f
1256#define MEMIHYST 0x1117c
1257#define MEMINTREN 0x11180 /* 16 bits */
1258#define MEMINT_RSEXIT_EN (1<<8)
1259#define MEMINT_CX_SUPR_EN (1<<7)
1260#define MEMINT_CONT_BUSY_EN (1<<6)
1261#define MEMINT_AVG_BUSY_EN (1<<5)
1262#define MEMINT_EVAL_CHG_EN (1<<4)
1263#define MEMINT_MON_IDLE_EN (1<<3)
1264#define MEMINT_UP_EVAL_EN (1<<2)
1265#define MEMINT_DOWN_EVAL_EN (1<<1)
1266#define MEMINT_SW_CMD_EN (1<<0)
1267#define MEMINTRSTR 0x11182 /* 16 bits */
1268#define MEM_RSEXIT_MASK 0xc000
1269#define MEM_RSEXIT_SHIFT 14
1270#define MEM_CONT_BUSY_MASK 0x3000
1271#define MEM_CONT_BUSY_SHIFT 12
1272#define MEM_AVG_BUSY_MASK 0x0c00
1273#define MEM_AVG_BUSY_SHIFT 10
1274#define MEM_EVAL_CHG_MASK 0x0300
1275#define MEM_EVAL_BUSY_SHIFT 8
1276#define MEM_MON_IDLE_MASK 0x00c0
1277#define MEM_MON_IDLE_SHIFT 6
1278#define MEM_UP_EVAL_MASK 0x0030
1279#define MEM_UP_EVAL_SHIFT 4
1280#define MEM_DOWN_EVAL_MASK 0x000c
1281#define MEM_DOWN_EVAL_SHIFT 2
1282#define MEM_SW_CMD_MASK 0x0003
1283#define MEM_INT_STEER_GFX 0
1284#define MEM_INT_STEER_CMR 1
1285#define MEM_INT_STEER_SMI 2
1286#define MEM_INT_STEER_SCI 3
1287#define MEMINTRSTS 0x11184
1288#define MEMINT_RSEXIT (1<<7)
1289#define MEMINT_CONT_BUSY (1<<6)
1290#define MEMINT_AVG_BUSY (1<<5)
1291#define MEMINT_EVAL_CHG (1<<4)
1292#define MEMINT_MON_IDLE (1<<3)
1293#define MEMINT_UP_EVAL (1<<2)
1294#define MEMINT_DOWN_EVAL (1<<1)
1295#define MEMINT_SW_CMD (1<<0)
1296#define MEMMODECTL 0x11190
1297#define MEMMODE_BOOST_EN (1<<31)
1298#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1299#define MEMMODE_BOOST_FREQ_SHIFT 24
1300#define MEMMODE_IDLE_MODE_MASK 0x00030000
1301#define MEMMODE_IDLE_MODE_SHIFT 16
1302#define MEMMODE_IDLE_MODE_EVAL 0
1303#define MEMMODE_IDLE_MODE_CONT 1
1304#define MEMMODE_HWIDLE_EN (1<<15)
1305#define MEMMODE_SWMODE_EN (1<<14)
1306#define MEMMODE_RCLK_GATE (1<<13)
1307#define MEMMODE_HW_UPDATE (1<<12)
1308#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1309#define MEMMODE_FSTART_SHIFT 8
1310#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1311#define MEMMODE_FMAX_SHIFT 4
1312#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1313#define RCBMAXAVG 0x1119c
1314#define MEMSWCTL2 0x1119e /* Cantiga only */
1315#define SWMEMCMD_RENDER_OFF (0 << 13)
1316#define SWMEMCMD_RENDER_ON (1 << 13)
1317#define SWMEMCMD_SWFREQ (2 << 13)
1318#define SWMEMCMD_TARVID (3 << 13)
1319#define SWMEMCMD_VRM_OFF (4 << 13)
1320#define SWMEMCMD_VRM_ON (5 << 13)
1321#define CMDSTS (1<<12)
1322#define SFCAVM (1<<11)
1323#define SWFREQ_MASK 0x0380 /* P0-7 */
1324#define SWFREQ_SHIFT 7
1325#define TARVID_MASK 0x001f
1326#define MEMSTAT_CTG 0x111a0
1327#define RCBMINAVG 0x111a0
1328#define RCUPEI 0x111b0
1329#define RCDNEI 0x111b4
88271da3
JB
1330#define RSTDBYCTL 0x111b8
1331#define RS1EN (1<<31)
1332#define RS2EN (1<<30)
1333#define RS3EN (1<<29)
1334#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1335#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1336#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1337#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1338#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1339#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1340#define RSX_STATUS_MASK (7<<20)
1341#define RSX_STATUS_ON (0<<20)
1342#define RSX_STATUS_RC1 (1<<20)
1343#define RSX_STATUS_RC1E (2<<20)
1344#define RSX_STATUS_RS1 (3<<20)
1345#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1346#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1347#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1348#define RSX_STATUS_RSVD2 (7<<20)
1349#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1350#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1351#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1352#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1353#define RS1CONTSAV_MASK (3<<14)
1354#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1355#define RS1CONTSAV_RSVD (1<<14)
1356#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1357#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1358#define NORMSLEXLAT_MASK (3<<12)
1359#define SLOW_RS123 (0<<12)
1360#define SLOW_RS23 (1<<12)
1361#define SLOW_RS3 (2<<12)
1362#define NORMAL_RS123 (3<<12)
1363#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1364#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1365#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1366#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1367#define RS_CSTATE_MASK (3<<4)
1368#define RS_CSTATE_C367_RS1 (0<<4)
1369#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1370#define RS_CSTATE_RSVD (2<<4)
1371#define RS_CSTATE_C367_RS2 (3<<4)
1372#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1373#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1374#define VIDCTL 0x111c0
1375#define VIDSTS 0x111c8
1376#define VIDSTART 0x111cc /* 8 bits */
1377#define MEMSTAT_ILK 0x111f8
1378#define MEMSTAT_VID_MASK 0x7f00
1379#define MEMSTAT_VID_SHIFT 8
1380#define MEMSTAT_PSTATE_MASK 0x00f8
1381#define MEMSTAT_PSTATE_SHIFT 3
1382#define MEMSTAT_MON_ACTV (1<<2)
1383#define MEMSTAT_SRC_CTL_MASK 0x0003
1384#define MEMSTAT_SRC_CTL_CORE 0
1385#define MEMSTAT_SRC_CTL_TRB 1
1386#define MEMSTAT_SRC_CTL_THM 2
1387#define MEMSTAT_SRC_CTL_STDBY 3
1388#define RCPREVBSYTUPAVG 0x113b8
1389#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1390#define PMMISC 0x11214
1391#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1392#define SDEW 0x1124c
1393#define CSIEW0 0x11250
1394#define CSIEW1 0x11254
1395#define CSIEW2 0x11258
1396#define PEW 0x1125c
1397#define DEW 0x11270
1398#define MCHAFE 0x112c0
1399#define CSIEC 0x112e0
1400#define DMIEC 0x112e4
1401#define DDREC 0x112e8
1402#define PEG0EC 0x112ec
1403#define PEG1EC 0x112f0
1404#define GFXEC 0x112f4
1405#define RPPREVBSYTUPAVG 0x113b8
1406#define RPPREVBSYTDNAVG 0x113bc
1407#define ECR 0x11600
1408#define ECR_GPFE (1<<31)
1409#define ECR_IMONE (1<<30)
1410#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1411#define OGW0 0x11608
1412#define OGW1 0x1160c
1413#define EG0 0x11610
1414#define EG1 0x11614
1415#define EG2 0x11618
1416#define EG3 0x1161c
1417#define EG4 0x11620
1418#define EG5 0x11624
1419#define EG6 0x11628
1420#define EG7 0x1162c
1421#define PXW 0x11664
1422#define PXWL 0x11680
1423#define LCFUSE02 0x116c0
1424#define LCFUSE_HIV_MASK 0x000000ff
1425#define CSIPLL0 0x12c10
1426#define DDRMPLL1 0X12c20
7d57382e
EA
1427#define PEG_BAND_GAP_DATA 0x14d68
1428
3b8d8d91
JB
1429#define GEN6_GT_PERF_STATUS 0x145948
1430#define GEN6_RP_STATE_LIMITS 0x145994
1431#define GEN6_RP_STATE_CAP 0x145998
1432
aa40d6bb
ZN
1433/*
1434 * Logical Context regs
1435 */
1436#define CCID 0x2180
1437#define CCID_EN (1<<0)
585fb111
JB
1438/*
1439 * Overlay regs
1440 */
1441
1442#define OVADD 0x30000
1443#define DOVSTA 0x30008
1444#define OC_BUF (0x3<<20)
1445#define OGAMC5 0x30010
1446#define OGAMC4 0x30014
1447#define OGAMC3 0x30018
1448#define OGAMC2 0x3001c
1449#define OGAMC1 0x30020
1450#define OGAMC0 0x30024
1451
1452/*
1453 * Display engine regs
1454 */
1455
1456/* Pipe A timing regs */
9db4a9c7
JB
1457#define _HTOTAL_A 0x60000
1458#define _HBLANK_A 0x60004
1459#define _HSYNC_A 0x60008
1460#define _VTOTAL_A 0x6000c
1461#define _VBLANK_A 0x60010
1462#define _VSYNC_A 0x60014
1463#define _PIPEASRC 0x6001c
1464#define _BCLRPAT_A 0x60020
0529a0d9 1465#define _VSYNCSHIFT_A 0x60028
585fb111
JB
1466
1467/* Pipe B timing regs */
9db4a9c7
JB
1468#define _HTOTAL_B 0x61000
1469#define _HBLANK_B 0x61004
1470#define _HSYNC_B 0x61008
1471#define _VTOTAL_B 0x6100c
1472#define _VBLANK_B 0x61010
1473#define _VSYNC_B 0x61014
1474#define _PIPEBSRC 0x6101c
1475#define _BCLRPAT_B 0x61020
0529a0d9
DV
1476#define _VSYNCSHIFT_B 0x61028
1477
9db4a9c7
JB
1478
1479#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1480#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1481#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1482#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1483#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1484#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1485#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
0529a0d9 1486#define VSYNCSHIFT(pipe) _PIPE(pipe, _VSYNCSHIFT_A, _VSYNCSHIFT_B)
5eddb70b 1487
585fb111
JB
1488/* VGA port control */
1489#define ADPA 0x61100
1490#define ADPA_DAC_ENABLE (1<<31)
1491#define ADPA_DAC_DISABLE 0
1492#define ADPA_PIPE_SELECT_MASK (1<<30)
1493#define ADPA_PIPE_A_SELECT 0
1494#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1495#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1496#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1497#define ADPA_SETS_HVPOLARITY 0
1498#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1499#define ADPA_VSYNC_CNTL_ENABLE 0
1500#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1501#define ADPA_HSYNC_CNTL_ENABLE 0
1502#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1503#define ADPA_VSYNC_ACTIVE_LOW 0
1504#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1505#define ADPA_HSYNC_ACTIVE_LOW 0
1506#define ADPA_DPMS_MASK (~(3<<10))
1507#define ADPA_DPMS_ON (0<<10)
1508#define ADPA_DPMS_SUSPEND (1<<10)
1509#define ADPA_DPMS_STANDBY (2<<10)
1510#define ADPA_DPMS_OFF (3<<10)
1511
939fe4d7 1512
585fb111
JB
1513/* Hotplug control (945+ only) */
1514#define PORT_HOTPLUG_EN 0x61110
7d57382e 1515#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1516#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1517#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1518#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1519#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1520#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1521#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1522#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1523#define TV_HOTPLUG_INT_EN (1 << 18)
1524#define CRT_HOTPLUG_INT_EN (1 << 9)
1525#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1526#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1527/* must use period 64 on GM45 according to docs */
1528#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1529#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1530#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1531#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1532#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1533#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1534#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1535#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1536#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1537#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1538#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1539#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1540
1541#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1542#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1543#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1544#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1545#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1546#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1547#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1548#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1549#define TV_HOTPLUG_INT_STATUS (1 << 10)
1550#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1551#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1552#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1553#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1554#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1555#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1556
1557/* SDVO port control */
1558#define SDVOB 0x61140
1559#define SDVOC 0x61160
1560#define SDVO_ENABLE (1 << 31)
1561#define SDVO_PIPE_B_SELECT (1 << 30)
1562#define SDVO_STALL_SELECT (1 << 29)
1563#define SDVO_INTERRUPT_ENABLE (1 << 26)
1564/**
1565 * 915G/GM SDVO pixel multiplier.
1566 *
1567 * Programmed value is multiplier - 1, up to 5x.
1568 *
1569 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1570 */
1571#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1572#define SDVO_PORT_MULTIPLY_SHIFT 23
1573#define SDVO_PHASE_SELECT_MASK (15 << 19)
1574#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1575#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1576#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1577#define SDVO_ENCODING_SDVO (0x0 << 10)
1578#define SDVO_ENCODING_HDMI (0x2 << 10)
1579/** Requird for HDMI operation */
1580#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1581#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1582#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1583#define SDVO_AUDIO_ENABLE (1 << 6)
1584/** New with 965, default is to be set */
1585#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1586/** New with 965, default is to be set */
1587#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1588#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1589#define SDVO_DETECTED (1 << 2)
1590/* Bits to be preserved when writing */
1591#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1592#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1593
1594/* DVO port control */
1595#define DVOA 0x61120
1596#define DVOB 0x61140
1597#define DVOC 0x61160
1598#define DVO_ENABLE (1 << 31)
1599#define DVO_PIPE_B_SELECT (1 << 30)
1600#define DVO_PIPE_STALL_UNUSED (0 << 28)
1601#define DVO_PIPE_STALL (1 << 28)
1602#define DVO_PIPE_STALL_TV (2 << 28)
1603#define DVO_PIPE_STALL_MASK (3 << 28)
1604#define DVO_USE_VGA_SYNC (1 << 15)
1605#define DVO_DATA_ORDER_I740 (0 << 14)
1606#define DVO_DATA_ORDER_FP (1 << 14)
1607#define DVO_VSYNC_DISABLE (1 << 11)
1608#define DVO_HSYNC_DISABLE (1 << 10)
1609#define DVO_VSYNC_TRISTATE (1 << 9)
1610#define DVO_HSYNC_TRISTATE (1 << 8)
1611#define DVO_BORDER_ENABLE (1 << 7)
1612#define DVO_DATA_ORDER_GBRG (1 << 6)
1613#define DVO_DATA_ORDER_RGGB (0 << 6)
1614#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1615#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1616#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1617#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1618#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1619#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1620#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1621#define DVO_PRESERVE_MASK (0x7<<24)
1622#define DVOA_SRCDIM 0x61124
1623#define DVOB_SRCDIM 0x61144
1624#define DVOC_SRCDIM 0x61164
1625#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1626#define DVO_SRCDIM_VERTICAL_SHIFT 0
1627
1628/* LVDS port control */
1629#define LVDS 0x61180
1630/*
1631 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1632 * the DPLL semantics change when the LVDS is assigned to that pipe.
1633 */
1634#define LVDS_PORT_EN (1 << 31)
1635/* Selects pipe B for LVDS data. Must be set on pre-965. */
1636#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1637#define LVDS_PIPE_MASK (1 << 30)
1519b995 1638#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1639/* LVDS dithering flag on 965/g4x platform */
1640#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1641/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1642#define LVDS_VSYNC_POLARITY (1 << 21)
1643#define LVDS_HSYNC_POLARITY (1 << 20)
1644
a3e17eb8
ZY
1645/* Enable border for unscaled (or aspect-scaled) display */
1646#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1647/*
1648 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1649 * pixel.
1650 */
1651#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1652#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1653#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1654/*
1655 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1656 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1657 * on.
1658 */
1659#define LVDS_A3_POWER_MASK (3 << 6)
1660#define LVDS_A3_POWER_DOWN (0 << 6)
1661#define LVDS_A3_POWER_UP (3 << 6)
1662/*
1663 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1664 * is set.
1665 */
1666#define LVDS_CLKB_POWER_MASK (3 << 4)
1667#define LVDS_CLKB_POWER_DOWN (0 << 4)
1668#define LVDS_CLKB_POWER_UP (3 << 4)
1669/*
1670 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1671 * setting for whether we are in dual-channel mode. The B3 pair will
1672 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1673 */
1674#define LVDS_B0B3_POWER_MASK (3 << 2)
1675#define LVDS_B0B3_POWER_DOWN (0 << 2)
1676#define LVDS_B0B3_POWER_UP (3 << 2)
1677
3c17fe4b
DH
1678/* Video Data Island Packet control */
1679#define VIDEO_DIP_DATA 0x61178
1680#define VIDEO_DIP_CTL 0x61170
1681#define VIDEO_DIP_ENABLE (1 << 31)
1682#define VIDEO_DIP_PORT_B (1 << 29)
1683#define VIDEO_DIP_PORT_C (2 << 29)
1684#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1685#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1686#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1687#define VIDEO_DIP_SELECT_AVI (0 << 19)
1688#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1689#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1690#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1691#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1692#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1693#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1694
585fb111
JB
1695/* Panel power sequencing */
1696#define PP_STATUS 0x61200
1697#define PP_ON (1 << 31)
1698/*
1699 * Indicates that all dependencies of the panel are on:
1700 *
1701 * - PLL enabled
1702 * - pipe enabled
1703 * - LVDS/DVOB/DVOC on
1704 */
1705#define PP_READY (1 << 30)
1706#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1707#define PP_SEQUENCE_POWER_UP (1 << 28)
1708#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1709#define PP_SEQUENCE_MASK (3 << 28)
1710#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1711#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1712#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1713#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1714#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1715#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1716#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1717#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1718#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1719#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1720#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1721#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1722#define PP_CONTROL 0x61204
1723#define POWER_TARGET_ON (1 << 0)
1724#define PP_ON_DELAYS 0x61208
1725#define PP_OFF_DELAYS 0x6120c
1726#define PP_DIVISOR 0x61210
1727
1728/* Panel fitting */
1729#define PFIT_CONTROL 0x61230
1730#define PFIT_ENABLE (1 << 31)
1731#define PFIT_PIPE_MASK (3 << 29)
1732#define PFIT_PIPE_SHIFT 29
1733#define VERT_INTERP_DISABLE (0 << 10)
1734#define VERT_INTERP_BILINEAR (1 << 10)
1735#define VERT_INTERP_MASK (3 << 10)
1736#define VERT_AUTO_SCALE (1 << 9)
1737#define HORIZ_INTERP_DISABLE (0 << 6)
1738#define HORIZ_INTERP_BILINEAR (1 << 6)
1739#define HORIZ_INTERP_MASK (3 << 6)
1740#define HORIZ_AUTO_SCALE (1 << 5)
1741#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1742#define PFIT_FILTER_FUZZY (0 << 24)
1743#define PFIT_SCALING_AUTO (0 << 26)
1744#define PFIT_SCALING_PROGRAMMED (1 << 26)
1745#define PFIT_SCALING_PILLAR (2 << 26)
1746#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1747#define PFIT_PGM_RATIOS 0x61234
1748#define PFIT_VERT_SCALE_MASK 0xfff00000
1749#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1750/* Pre-965 */
1751#define PFIT_VERT_SCALE_SHIFT 20
1752#define PFIT_VERT_SCALE_MASK 0xfff00000
1753#define PFIT_HORIZ_SCALE_SHIFT 4
1754#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1755/* 965+ */
1756#define PFIT_VERT_SCALE_SHIFT_965 16
1757#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1758#define PFIT_HORIZ_SCALE_SHIFT_965 0
1759#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1760
585fb111
JB
1761#define PFIT_AUTO_RATIOS 0x61238
1762
1763/* Backlight control */
1764#define BLC_PWM_CTL 0x61254
ba3820ad 1765#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1766#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1767#define BLM_COMBINATION_MODE (1 << 30)
1768/*
1769 * This is the most significant 15 bits of the number of backlight cycles in a
1770 * complete cycle of the modulated backlight control.
1771 *
1772 * The actual value is this field multiplied by two.
1773 */
1774#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1775#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1776/*
1777 * This is the number of cycles out of the backlight modulation cycle for which
1778 * the backlight is on.
1779 *
1780 * This field must be no greater than the number of cycles in the complete
1781 * backlight modulation cycle.
1782 */
1783#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1784#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1785
0eb96d6e
JB
1786#define BLC_HIST_CTL 0x61260
1787
585fb111
JB
1788/* TV port control */
1789#define TV_CTL 0x68000
1790/** Enables the TV encoder */
1791# define TV_ENC_ENABLE (1 << 31)
1792/** Sources the TV encoder input from pipe B instead of A. */
1793# define TV_ENC_PIPEB_SELECT (1 << 30)
1794/** Outputs composite video (DAC A only) */
1795# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1796/** Outputs SVideo video (DAC B/C) */
1797# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1798/** Outputs Component video (DAC A/B/C) */
1799# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1800/** Outputs Composite and SVideo (DAC A/B/C) */
1801# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1802# define TV_TRILEVEL_SYNC (1 << 21)
1803/** Enables slow sync generation (945GM only) */
1804# define TV_SLOW_SYNC (1 << 20)
1805/** Selects 4x oversampling for 480i and 576p */
1806# define TV_OVERSAMPLE_4X (0 << 18)
1807/** Selects 2x oversampling for 720p and 1080i */
1808# define TV_OVERSAMPLE_2X (1 << 18)
1809/** Selects no oversampling for 1080p */
1810# define TV_OVERSAMPLE_NONE (2 << 18)
1811/** Selects 8x oversampling */
1812# define TV_OVERSAMPLE_8X (3 << 18)
1813/** Selects progressive mode rather than interlaced */
1814# define TV_PROGRESSIVE (1 << 17)
1815/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1816# define TV_PAL_BURST (1 << 16)
1817/** Field for setting delay of Y compared to C */
1818# define TV_YC_SKEW_MASK (7 << 12)
1819/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1820# define TV_ENC_SDP_FIX (1 << 11)
1821/**
1822 * Enables a fix for the 915GM only.
1823 *
1824 * Not sure what it does.
1825 */
1826# define TV_ENC_C0_FIX (1 << 10)
1827/** Bits that must be preserved by software */
d2d9f232 1828# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1829# define TV_FUSE_STATE_MASK (3 << 4)
1830/** Read-only state that reports all features enabled */
1831# define TV_FUSE_STATE_ENABLED (0 << 4)
1832/** Read-only state that reports that Macrovision is disabled in hardware*/
1833# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1834/** Read-only state that reports that TV-out is disabled in hardware. */
1835# define TV_FUSE_STATE_DISABLED (2 << 4)
1836/** Normal operation */
1837# define TV_TEST_MODE_NORMAL (0 << 0)
1838/** Encoder test pattern 1 - combo pattern */
1839# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1840/** Encoder test pattern 2 - full screen vertical 75% color bars */
1841# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1842/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1843# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1844/** Encoder test pattern 4 - random noise */
1845# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1846/** Encoder test pattern 5 - linear color ramps */
1847# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1848/**
1849 * This test mode forces the DACs to 50% of full output.
1850 *
1851 * This is used for load detection in combination with TVDAC_SENSE_MASK
1852 */
1853# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1854# define TV_TEST_MODE_MASK (7 << 0)
1855
1856#define TV_DAC 0x68004
b8ed2a4f 1857# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1858/**
1859 * Reports that DAC state change logic has reported change (RO).
1860 *
1861 * This gets cleared when TV_DAC_STATE_EN is cleared
1862*/
1863# define TVDAC_STATE_CHG (1 << 31)
1864# define TVDAC_SENSE_MASK (7 << 28)
1865/** Reports that DAC A voltage is above the detect threshold */
1866# define TVDAC_A_SENSE (1 << 30)
1867/** Reports that DAC B voltage is above the detect threshold */
1868# define TVDAC_B_SENSE (1 << 29)
1869/** Reports that DAC C voltage is above the detect threshold */
1870# define TVDAC_C_SENSE (1 << 28)
1871/**
1872 * Enables DAC state detection logic, for load-based TV detection.
1873 *
1874 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1875 * to off, for load detection to work.
1876 */
1877# define TVDAC_STATE_CHG_EN (1 << 27)
1878/** Sets the DAC A sense value to high */
1879# define TVDAC_A_SENSE_CTL (1 << 26)
1880/** Sets the DAC B sense value to high */
1881# define TVDAC_B_SENSE_CTL (1 << 25)
1882/** Sets the DAC C sense value to high */
1883# define TVDAC_C_SENSE_CTL (1 << 24)
1884/** Overrides the ENC_ENABLE and DAC voltage levels */
1885# define DAC_CTL_OVERRIDE (1 << 7)
1886/** Sets the slew rate. Must be preserved in software */
1887# define ENC_TVDAC_SLEW_FAST (1 << 6)
1888# define DAC_A_1_3_V (0 << 4)
1889# define DAC_A_1_1_V (1 << 4)
1890# define DAC_A_0_7_V (2 << 4)
cb66c692 1891# define DAC_A_MASK (3 << 4)
585fb111
JB
1892# define DAC_B_1_3_V (0 << 2)
1893# define DAC_B_1_1_V (1 << 2)
1894# define DAC_B_0_7_V (2 << 2)
cb66c692 1895# define DAC_B_MASK (3 << 2)
585fb111
JB
1896# define DAC_C_1_3_V (0 << 0)
1897# define DAC_C_1_1_V (1 << 0)
1898# define DAC_C_0_7_V (2 << 0)
cb66c692 1899# define DAC_C_MASK (3 << 0)
585fb111
JB
1900
1901/**
1902 * CSC coefficients are stored in a floating point format with 9 bits of
1903 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1904 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1905 * -1 (0x3) being the only legal negative value.
1906 */
1907#define TV_CSC_Y 0x68010
1908# define TV_RY_MASK 0x07ff0000
1909# define TV_RY_SHIFT 16
1910# define TV_GY_MASK 0x00000fff
1911# define TV_GY_SHIFT 0
1912
1913#define TV_CSC_Y2 0x68014
1914# define TV_BY_MASK 0x07ff0000
1915# define TV_BY_SHIFT 16
1916/**
1917 * Y attenuation for component video.
1918 *
1919 * Stored in 1.9 fixed point.
1920 */
1921# define TV_AY_MASK 0x000003ff
1922# define TV_AY_SHIFT 0
1923
1924#define TV_CSC_U 0x68018
1925# define TV_RU_MASK 0x07ff0000
1926# define TV_RU_SHIFT 16
1927# define TV_GU_MASK 0x000007ff
1928# define TV_GU_SHIFT 0
1929
1930#define TV_CSC_U2 0x6801c
1931# define TV_BU_MASK 0x07ff0000
1932# define TV_BU_SHIFT 16
1933/**
1934 * U attenuation for component video.
1935 *
1936 * Stored in 1.9 fixed point.
1937 */
1938# define TV_AU_MASK 0x000003ff
1939# define TV_AU_SHIFT 0
1940
1941#define TV_CSC_V 0x68020
1942# define TV_RV_MASK 0x0fff0000
1943# define TV_RV_SHIFT 16
1944# define TV_GV_MASK 0x000007ff
1945# define TV_GV_SHIFT 0
1946
1947#define TV_CSC_V2 0x68024
1948# define TV_BV_MASK 0x07ff0000
1949# define TV_BV_SHIFT 16
1950/**
1951 * V attenuation for component video.
1952 *
1953 * Stored in 1.9 fixed point.
1954 */
1955# define TV_AV_MASK 0x000007ff
1956# define TV_AV_SHIFT 0
1957
1958#define TV_CLR_KNOBS 0x68028
1959/** 2s-complement brightness adjustment */
1960# define TV_BRIGHTNESS_MASK 0xff000000
1961# define TV_BRIGHTNESS_SHIFT 24
1962/** Contrast adjustment, as a 2.6 unsigned floating point number */
1963# define TV_CONTRAST_MASK 0x00ff0000
1964# define TV_CONTRAST_SHIFT 16
1965/** Saturation adjustment, as a 2.6 unsigned floating point number */
1966# define TV_SATURATION_MASK 0x0000ff00
1967# define TV_SATURATION_SHIFT 8
1968/** Hue adjustment, as an integer phase angle in degrees */
1969# define TV_HUE_MASK 0x000000ff
1970# define TV_HUE_SHIFT 0
1971
1972#define TV_CLR_LEVEL 0x6802c
1973/** Controls the DAC level for black */
1974# define TV_BLACK_LEVEL_MASK 0x01ff0000
1975# define TV_BLACK_LEVEL_SHIFT 16
1976/** Controls the DAC level for blanking */
1977# define TV_BLANK_LEVEL_MASK 0x000001ff
1978# define TV_BLANK_LEVEL_SHIFT 0
1979
1980#define TV_H_CTL_1 0x68030
1981/** Number of pixels in the hsync. */
1982# define TV_HSYNC_END_MASK 0x1fff0000
1983# define TV_HSYNC_END_SHIFT 16
1984/** Total number of pixels minus one in the line (display and blanking). */
1985# define TV_HTOTAL_MASK 0x00001fff
1986# define TV_HTOTAL_SHIFT 0
1987
1988#define TV_H_CTL_2 0x68034
1989/** Enables the colorburst (needed for non-component color) */
1990# define TV_BURST_ENA (1 << 31)
1991/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1992# define TV_HBURST_START_SHIFT 16
1993# define TV_HBURST_START_MASK 0x1fff0000
1994/** Length of the colorburst */
1995# define TV_HBURST_LEN_SHIFT 0
1996# define TV_HBURST_LEN_MASK 0x0001fff
1997
1998#define TV_H_CTL_3 0x68038
1999/** End of hblank, measured in pixels minus one from start of hsync */
2000# define TV_HBLANK_END_SHIFT 16
2001# define TV_HBLANK_END_MASK 0x1fff0000
2002/** Start of hblank, measured in pixels minus one from start of hsync */
2003# define TV_HBLANK_START_SHIFT 0
2004# define TV_HBLANK_START_MASK 0x0001fff
2005
2006#define TV_V_CTL_1 0x6803c
2007/** XXX */
2008# define TV_NBR_END_SHIFT 16
2009# define TV_NBR_END_MASK 0x07ff0000
2010/** XXX */
2011# define TV_VI_END_F1_SHIFT 8
2012# define TV_VI_END_F1_MASK 0x00003f00
2013/** XXX */
2014# define TV_VI_END_F2_SHIFT 0
2015# define TV_VI_END_F2_MASK 0x0000003f
2016
2017#define TV_V_CTL_2 0x68040
2018/** Length of vsync, in half lines */
2019# define TV_VSYNC_LEN_MASK 0x07ff0000
2020# define TV_VSYNC_LEN_SHIFT 16
2021/** Offset of the start of vsync in field 1, measured in one less than the
2022 * number of half lines.
2023 */
2024# define TV_VSYNC_START_F1_MASK 0x00007f00
2025# define TV_VSYNC_START_F1_SHIFT 8
2026/**
2027 * Offset of the start of vsync in field 2, measured in one less than the
2028 * number of half lines.
2029 */
2030# define TV_VSYNC_START_F2_MASK 0x0000007f
2031# define TV_VSYNC_START_F2_SHIFT 0
2032
2033#define TV_V_CTL_3 0x68044
2034/** Enables generation of the equalization signal */
2035# define TV_EQUAL_ENA (1 << 31)
2036/** Length of vsync, in half lines */
2037# define TV_VEQ_LEN_MASK 0x007f0000
2038# define TV_VEQ_LEN_SHIFT 16
2039/** Offset of the start of equalization in field 1, measured in one less than
2040 * the number of half lines.
2041 */
2042# define TV_VEQ_START_F1_MASK 0x0007f00
2043# define TV_VEQ_START_F1_SHIFT 8
2044/**
2045 * Offset of the start of equalization in field 2, measured in one less than
2046 * the number of half lines.
2047 */
2048# define TV_VEQ_START_F2_MASK 0x000007f
2049# define TV_VEQ_START_F2_SHIFT 0
2050
2051#define TV_V_CTL_4 0x68048
2052/**
2053 * Offset to start of vertical colorburst, measured in one less than the
2054 * number of lines from vertical start.
2055 */
2056# define TV_VBURST_START_F1_MASK 0x003f0000
2057# define TV_VBURST_START_F1_SHIFT 16
2058/**
2059 * Offset to the end of vertical colorburst, measured in one less than the
2060 * number of lines from the start of NBR.
2061 */
2062# define TV_VBURST_END_F1_MASK 0x000000ff
2063# define TV_VBURST_END_F1_SHIFT 0
2064
2065#define TV_V_CTL_5 0x6804c
2066/**
2067 * Offset to start of vertical colorburst, measured in one less than the
2068 * number of lines from vertical start.
2069 */
2070# define TV_VBURST_START_F2_MASK 0x003f0000
2071# define TV_VBURST_START_F2_SHIFT 16
2072/**
2073 * Offset to the end of vertical colorburst, measured in one less than the
2074 * number of lines from the start of NBR.
2075 */
2076# define TV_VBURST_END_F2_MASK 0x000000ff
2077# define TV_VBURST_END_F2_SHIFT 0
2078
2079#define TV_V_CTL_6 0x68050
2080/**
2081 * Offset to start of vertical colorburst, measured in one less than the
2082 * number of lines from vertical start.
2083 */
2084# define TV_VBURST_START_F3_MASK 0x003f0000
2085# define TV_VBURST_START_F3_SHIFT 16
2086/**
2087 * Offset to the end of vertical colorburst, measured in one less than the
2088 * number of lines from the start of NBR.
2089 */
2090# define TV_VBURST_END_F3_MASK 0x000000ff
2091# define TV_VBURST_END_F3_SHIFT 0
2092
2093#define TV_V_CTL_7 0x68054
2094/**
2095 * Offset to start of vertical colorburst, measured in one less than the
2096 * number of lines from vertical start.
2097 */
2098# define TV_VBURST_START_F4_MASK 0x003f0000
2099# define TV_VBURST_START_F4_SHIFT 16
2100/**
2101 * Offset to the end of vertical colorburst, measured in one less than the
2102 * number of lines from the start of NBR.
2103 */
2104# define TV_VBURST_END_F4_MASK 0x000000ff
2105# define TV_VBURST_END_F4_SHIFT 0
2106
2107#define TV_SC_CTL_1 0x68060
2108/** Turns on the first subcarrier phase generation DDA */
2109# define TV_SC_DDA1_EN (1 << 31)
2110/** Turns on the first subcarrier phase generation DDA */
2111# define TV_SC_DDA2_EN (1 << 30)
2112/** Turns on the first subcarrier phase generation DDA */
2113# define TV_SC_DDA3_EN (1 << 29)
2114/** Sets the subcarrier DDA to reset frequency every other field */
2115# define TV_SC_RESET_EVERY_2 (0 << 24)
2116/** Sets the subcarrier DDA to reset frequency every fourth field */
2117# define TV_SC_RESET_EVERY_4 (1 << 24)
2118/** Sets the subcarrier DDA to reset frequency every eighth field */
2119# define TV_SC_RESET_EVERY_8 (2 << 24)
2120/** Sets the subcarrier DDA to never reset the frequency */
2121# define TV_SC_RESET_NEVER (3 << 24)
2122/** Sets the peak amplitude of the colorburst.*/
2123# define TV_BURST_LEVEL_MASK 0x00ff0000
2124# define TV_BURST_LEVEL_SHIFT 16
2125/** Sets the increment of the first subcarrier phase generation DDA */
2126# define TV_SCDDA1_INC_MASK 0x00000fff
2127# define TV_SCDDA1_INC_SHIFT 0
2128
2129#define TV_SC_CTL_2 0x68064
2130/** Sets the rollover for the second subcarrier phase generation DDA */
2131# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2132# define TV_SCDDA2_SIZE_SHIFT 16
2133/** Sets the increent of the second subcarrier phase generation DDA */
2134# define TV_SCDDA2_INC_MASK 0x00007fff
2135# define TV_SCDDA2_INC_SHIFT 0
2136
2137#define TV_SC_CTL_3 0x68068
2138/** Sets the rollover for the third subcarrier phase generation DDA */
2139# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2140# define TV_SCDDA3_SIZE_SHIFT 16
2141/** Sets the increent of the third subcarrier phase generation DDA */
2142# define TV_SCDDA3_INC_MASK 0x00007fff
2143# define TV_SCDDA3_INC_SHIFT 0
2144
2145#define TV_WIN_POS 0x68070
2146/** X coordinate of the display from the start of horizontal active */
2147# define TV_XPOS_MASK 0x1fff0000
2148# define TV_XPOS_SHIFT 16
2149/** Y coordinate of the display from the start of vertical active (NBR) */
2150# define TV_YPOS_MASK 0x00000fff
2151# define TV_YPOS_SHIFT 0
2152
2153#define TV_WIN_SIZE 0x68074
2154/** Horizontal size of the display window, measured in pixels*/
2155# define TV_XSIZE_MASK 0x1fff0000
2156# define TV_XSIZE_SHIFT 16
2157/**
2158 * Vertical size of the display window, measured in pixels.
2159 *
2160 * Must be even for interlaced modes.
2161 */
2162# define TV_YSIZE_MASK 0x00000fff
2163# define TV_YSIZE_SHIFT 0
2164
2165#define TV_FILTER_CTL_1 0x68080
2166/**
2167 * Enables automatic scaling calculation.
2168 *
2169 * If set, the rest of the registers are ignored, and the calculated values can
2170 * be read back from the register.
2171 */
2172# define TV_AUTO_SCALE (1 << 31)
2173/**
2174 * Disables the vertical filter.
2175 *
2176 * This is required on modes more than 1024 pixels wide */
2177# define TV_V_FILTER_BYPASS (1 << 29)
2178/** Enables adaptive vertical filtering */
2179# define TV_VADAPT (1 << 28)
2180# define TV_VADAPT_MODE_MASK (3 << 26)
2181/** Selects the least adaptive vertical filtering mode */
2182# define TV_VADAPT_MODE_LEAST (0 << 26)
2183/** Selects the moderately adaptive vertical filtering mode */
2184# define TV_VADAPT_MODE_MODERATE (1 << 26)
2185/** Selects the most adaptive vertical filtering mode */
2186# define TV_VADAPT_MODE_MOST (3 << 26)
2187/**
2188 * Sets the horizontal scaling factor.
2189 *
2190 * This should be the fractional part of the horizontal scaling factor divided
2191 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2192 *
2193 * (src width - 1) / ((oversample * dest width) - 1)
2194 */
2195# define TV_HSCALE_FRAC_MASK 0x00003fff
2196# define TV_HSCALE_FRAC_SHIFT 0
2197
2198#define TV_FILTER_CTL_2 0x68084
2199/**
2200 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2201 *
2202 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2203 */
2204# define TV_VSCALE_INT_MASK 0x00038000
2205# define TV_VSCALE_INT_SHIFT 15
2206/**
2207 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2208 *
2209 * \sa TV_VSCALE_INT_MASK
2210 */
2211# define TV_VSCALE_FRAC_MASK 0x00007fff
2212# define TV_VSCALE_FRAC_SHIFT 0
2213
2214#define TV_FILTER_CTL_3 0x68088
2215/**
2216 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2217 *
2218 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2219 *
2220 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2221 */
2222# define TV_VSCALE_IP_INT_MASK 0x00038000
2223# define TV_VSCALE_IP_INT_SHIFT 15
2224/**
2225 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2226 *
2227 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2228 *
2229 * \sa TV_VSCALE_IP_INT_MASK
2230 */
2231# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2232# define TV_VSCALE_IP_FRAC_SHIFT 0
2233
2234#define TV_CC_CONTROL 0x68090
2235# define TV_CC_ENABLE (1 << 31)
2236/**
2237 * Specifies which field to send the CC data in.
2238 *
2239 * CC data is usually sent in field 0.
2240 */
2241# define TV_CC_FID_MASK (1 << 27)
2242# define TV_CC_FID_SHIFT 27
2243/** Sets the horizontal position of the CC data. Usually 135. */
2244# define TV_CC_HOFF_MASK 0x03ff0000
2245# define TV_CC_HOFF_SHIFT 16
2246/** Sets the vertical position of the CC data. Usually 21 */
2247# define TV_CC_LINE_MASK 0x0000003f
2248# define TV_CC_LINE_SHIFT 0
2249
2250#define TV_CC_DATA 0x68094
2251# define TV_CC_RDY (1 << 31)
2252/** Second word of CC data to be transmitted. */
2253# define TV_CC_DATA_2_MASK 0x007f0000
2254# define TV_CC_DATA_2_SHIFT 16
2255/** First word of CC data to be transmitted. */
2256# define TV_CC_DATA_1_MASK 0x0000007f
2257# define TV_CC_DATA_1_SHIFT 0
2258
2259#define TV_H_LUMA_0 0x68100
2260#define TV_H_LUMA_59 0x681ec
2261#define TV_H_CHROMA_0 0x68200
2262#define TV_H_CHROMA_59 0x682ec
2263#define TV_V_LUMA_0 0x68300
2264#define TV_V_LUMA_42 0x683a8
2265#define TV_V_CHROMA_0 0x68400
2266#define TV_V_CHROMA_42 0x684a8
2267
040d87f1 2268/* Display Port */
32f9d658 2269#define DP_A 0x64000 /* eDP */
040d87f1
KP
2270#define DP_B 0x64100
2271#define DP_C 0x64200
2272#define DP_D 0x64300
2273
2274#define DP_PORT_EN (1 << 31)
2275#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2276#define DP_PIPE_MASK (1 << 30)
2277
040d87f1
KP
2278/* Link training mode - select a suitable mode for each stage */
2279#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2280#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2281#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2282#define DP_LINK_TRAIN_OFF (3 << 28)
2283#define DP_LINK_TRAIN_MASK (3 << 28)
2284#define DP_LINK_TRAIN_SHIFT 28
2285
8db9d77b
ZW
2286/* CPT Link training mode */
2287#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2288#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2289#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2290#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2291#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2292#define DP_LINK_TRAIN_SHIFT_CPT 8
2293
040d87f1
KP
2294/* Signal voltages. These are mostly controlled by the other end */
2295#define DP_VOLTAGE_0_4 (0 << 25)
2296#define DP_VOLTAGE_0_6 (1 << 25)
2297#define DP_VOLTAGE_0_8 (2 << 25)
2298#define DP_VOLTAGE_1_2 (3 << 25)
2299#define DP_VOLTAGE_MASK (7 << 25)
2300#define DP_VOLTAGE_SHIFT 25
2301
2302/* Signal pre-emphasis levels, like voltages, the other end tells us what
2303 * they want
2304 */
2305#define DP_PRE_EMPHASIS_0 (0 << 22)
2306#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2307#define DP_PRE_EMPHASIS_6 (2 << 22)
2308#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2309#define DP_PRE_EMPHASIS_MASK (7 << 22)
2310#define DP_PRE_EMPHASIS_SHIFT 22
2311
2312/* How many wires to use. I guess 3 was too hard */
2313#define DP_PORT_WIDTH_1 (0 << 19)
2314#define DP_PORT_WIDTH_2 (1 << 19)
2315#define DP_PORT_WIDTH_4 (3 << 19)
2316#define DP_PORT_WIDTH_MASK (7 << 19)
2317
2318/* Mystic DPCD version 1.1 special mode */
2319#define DP_ENHANCED_FRAMING (1 << 18)
2320
32f9d658
ZW
2321/* eDP */
2322#define DP_PLL_FREQ_270MHZ (0 << 16)
2323#define DP_PLL_FREQ_160MHZ (1 << 16)
2324#define DP_PLL_FREQ_MASK (3 << 16)
2325
040d87f1
KP
2326/** locked once port is enabled */
2327#define DP_PORT_REVERSAL (1 << 15)
2328
32f9d658
ZW
2329/* eDP */
2330#define DP_PLL_ENABLE (1 << 14)
2331
040d87f1
KP
2332/** sends the clock on lane 15 of the PEG for debug */
2333#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2334
2335#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2336#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2337
2338/** limit RGB values to avoid confusing TVs */
2339#define DP_COLOR_RANGE_16_235 (1 << 8)
2340
2341/** Turn on the audio link */
2342#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2343
2344/** vs and hs sync polarity */
2345#define DP_SYNC_VS_HIGH (1 << 4)
2346#define DP_SYNC_HS_HIGH (1 << 3)
2347
2348/** A fantasy */
2349#define DP_DETECTED (1 << 2)
2350
2351/** The aux channel provides a way to talk to the
2352 * signal sink for DDC etc. Max packet size supported
2353 * is 20 bytes in each direction, hence the 5 fixed
2354 * data registers
2355 */
32f9d658
ZW
2356#define DPA_AUX_CH_CTL 0x64010
2357#define DPA_AUX_CH_DATA1 0x64014
2358#define DPA_AUX_CH_DATA2 0x64018
2359#define DPA_AUX_CH_DATA3 0x6401c
2360#define DPA_AUX_CH_DATA4 0x64020
2361#define DPA_AUX_CH_DATA5 0x64024
2362
040d87f1
KP
2363#define DPB_AUX_CH_CTL 0x64110
2364#define DPB_AUX_CH_DATA1 0x64114
2365#define DPB_AUX_CH_DATA2 0x64118
2366#define DPB_AUX_CH_DATA3 0x6411c
2367#define DPB_AUX_CH_DATA4 0x64120
2368#define DPB_AUX_CH_DATA5 0x64124
2369
2370#define DPC_AUX_CH_CTL 0x64210
2371#define DPC_AUX_CH_DATA1 0x64214
2372#define DPC_AUX_CH_DATA2 0x64218
2373#define DPC_AUX_CH_DATA3 0x6421c
2374#define DPC_AUX_CH_DATA4 0x64220
2375#define DPC_AUX_CH_DATA5 0x64224
2376
2377#define DPD_AUX_CH_CTL 0x64310
2378#define DPD_AUX_CH_DATA1 0x64314
2379#define DPD_AUX_CH_DATA2 0x64318
2380#define DPD_AUX_CH_DATA3 0x6431c
2381#define DPD_AUX_CH_DATA4 0x64320
2382#define DPD_AUX_CH_DATA5 0x64324
2383
2384#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2385#define DP_AUX_CH_CTL_DONE (1 << 30)
2386#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2387#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2388#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2389#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2390#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2391#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2392#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2393#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2394#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2395#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2396#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2397#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2398#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2399#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2400#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2401#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2402#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2403#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2404#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2405
2406/*
2407 * Computing GMCH M and N values for the Display Port link
2408 *
2409 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2410 *
2411 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2412 *
2413 * The GMCH value is used internally
2414 *
2415 * bytes_per_pixel is the number of bytes coming out of the plane,
2416 * which is after the LUTs, so we want the bytes for our color format.
2417 * For our current usage, this is always 3, one byte for R, G and B.
2418 */
9db4a9c7
JB
2419#define _PIPEA_GMCH_DATA_M 0x70050
2420#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2421
2422/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2423#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2424#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2425
2426#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2427
9db4a9c7
JB
2428#define _PIPEA_GMCH_DATA_N 0x70054
2429#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2430#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2431
2432/*
2433 * Computing Link M and N values for the Display Port link
2434 *
2435 * Link M / N = pixel_clock / ls_clk
2436 *
2437 * (the DP spec calls pixel_clock the 'strm_clk')
2438 *
2439 * The Link value is transmitted in the Main Stream
2440 * Attributes and VB-ID.
2441 */
2442
9db4a9c7
JB
2443#define _PIPEA_DP_LINK_M 0x70060
2444#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2445#define PIPEA_DP_LINK_M_MASK (0xffffff)
2446
9db4a9c7
JB
2447#define _PIPEA_DP_LINK_N 0x70064
2448#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2449#define PIPEA_DP_LINK_N_MASK (0xffffff)
2450
9db4a9c7
JB
2451#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2452#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2453#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2454#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2455
585fb111
JB
2456/* Display & cursor control */
2457
2458/* Pipe A */
9db4a9c7 2459#define _PIPEADSL 0x70000
58e10eb9 2460#define DSL_LINEMASK 0x00000fff
9db4a9c7 2461#define _PIPEACONF 0x70008
5eddb70b
CW
2462#define PIPECONF_ENABLE (1<<31)
2463#define PIPECONF_DISABLE 0
2464#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2465#define I965_PIPECONF_ACTIVE (1<<30)
f47166d2 2466#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
2467#define PIPECONF_SINGLE_WIDE 0
2468#define PIPECONF_PIPE_UNLOCKED 0
2469#define PIPECONF_PIPE_LOCKED (1<<25)
2470#define PIPECONF_PALETTE 0
2471#define PIPECONF_GAMMA (1<<24)
585fb111 2472#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 2473#define PIPECONF_INTERLACE_MASK (7 << 21)
d442ae18
DV
2474/* Note that pre-gen3 does not support interlaced display directly. Panel
2475 * fitting must be disabled on pre-ilk for interlaced. */
2476#define PIPECONF_PROGRESSIVE (0 << 21)
2477#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
2478#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
2479#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2480#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
2481/* Ironlake and later have a complete new set of values for interlaced. PFIT
2482 * means panel fitter required, PF means progressive fetch, DBL means power
2483 * saving pixel doubling. */
2484#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
2485#define PIPECONF_INTERLACED_ILK (3 << 21)
2486#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
2487#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
652c393a 2488#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2489#define PIPECONF_BPP_MASK (0x000000e0)
2490#define PIPECONF_BPP_8 (0<<5)
2491#define PIPECONF_BPP_10 (1<<5)
2492#define PIPECONF_BPP_6 (2<<5)
2493#define PIPECONF_BPP_12 (3<<5)
2494#define PIPECONF_DITHER_EN (1<<4)
2495#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2496#define PIPECONF_DITHER_TYPE_SP (0<<2)
2497#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2498#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2499#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2500#define _PIPEASTAT 0x70024
585fb111 2501#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
c46ce4d7 2502#define SPRITE1_FLIPDONE_INT_EN_VLV (1UL<<30)
585fb111
JB
2503#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2504#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2505#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 2506#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2507#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2508#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2509#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2510#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c46ce4d7 2511#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
2512#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2513#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2514#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2515#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2516#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2517#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 2518#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 2519#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
c46ce4d7
JB
2520#define SPRITE1_FLIPDONE_INT_STATUS_VLV (1UL<<15)
2521#define SPRITE0_FLIPDONE_INT_STATUS_VLV (1UL<<15)
585fb111
JB
2522#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2523#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2524#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
c46ce4d7 2525#define PLANE_FLIPDONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
2526#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2527#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2528#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2529#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2530#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2531#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2532#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2533#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2534#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2535#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2536#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2537#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2538#define PIPE_8BPC (0 << 5)
2539#define PIPE_10BPC (1 << 5)
2540#define PIPE_6BPC (2 << 5)
2541#define PIPE_12BPC (3 << 5)
585fb111 2542
9db4a9c7
JB
2543#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2544#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2545#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2546#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2547#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2548#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2549
7e231dbe 2550#define VLV_DPFLIPSTAT 0x70028
c46ce4d7
JB
2551#define PIPEB_LINE_COMPARE_STATUS (1<<29)
2552#define PIPEB_HLINE_INT_EN (1<<28)
2553#define PIPEB_VBLANK_INT_EN (1<<27)
2554#define SPRITED_FLIPDONE_INT_EN (1<<26)
2555#define SPRITEC_FLIPDONE_INT_EN (1<<25)
2556#define PLANEB_FLIPDONE_INT_EN (1<<24)
2557#define PIPEA_LINE_COMPARE_STATUS (1<<21)
2558#define PIPEA_HLINE_INT_EN (1<<20)
2559#define PIPEA_VBLANK_INT_EN (1<<19)
2560#define SPRITEB_FLIPDONE_INT_EN (1<<18)
2561#define SPRITEA_FLIPDONE_INT_EN (1<<17)
2562#define PLANEA_FLIPDONE_INT_EN (1<<16)
2563
2564#define DPINVGTT 0x7002c /* VLV only */
2565#define CURSORB_INVALID_GTT_INT_EN (1<<23)
2566#define CURSORA_INVALID_GTT_INT_EN (1<<22)
2567#define SPRITED_INVALID_GTT_INT_EN (1<<21)
2568#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
2569#define PLANEB_INVALID_GTT_INT_EN (1<<19)
2570#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
2571#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
2572#define PLANEA_INVALID_GTT_INT_EN (1<<16)
2573#define DPINVGTT_EN_MASK 0xff0000
2574#define CURSORB_INVALID_GTT_STATUS (1<<7)
2575#define CURSORA_INVALID_GTT_STATUS (1<<6)
2576#define SPRITED_INVALID_GTT_STATUS (1<<5)
2577#define SPRITEC_INVALID_GTT_STATUS (1<<4)
2578#define PLANEB_INVALID_GTT_STATUS (1<<3)
2579#define SPRITEB_INVALID_GTT_STATUS (1<<2)
2580#define SPRITEA_INVALID_GTT_STATUS (1<<1)
2581#define PLANEA_INVALID_GTT_STATUS (1<<0)
2582#define DPINVGTT_STATUS_MASK 0xff
2583
585fb111
JB
2584#define DSPARB 0x70030
2585#define DSPARB_CSTART_MASK (0x7f << 7)
2586#define DSPARB_CSTART_SHIFT 7
2587#define DSPARB_BSTART_MASK (0x7f)
2588#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2589#define DSPARB_BEND_SHIFT 9 /* on 855 */
2590#define DSPARB_AEND_SHIFT 0
2591
2592#define DSPFW1 0x70034
0e442c60 2593#define DSPFW_SR_SHIFT 23
0206e353 2594#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2595#define DSPFW_CURSORB_SHIFT 16
d4294342 2596#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2597#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2598#define DSPFW_PLANEB_MASK (0x7f<<8)
2599#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2600#define DSPFW2 0x70038
0e442c60 2601#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2602#define DSPFW_CURSORA_SHIFT 8
d4294342 2603#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2604#define DSPFW3 0x7003c
0e442c60
JB
2605#define DSPFW_HPLL_SR_EN (1<<31)
2606#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2607#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2608#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2609#define DSPFW_HPLL_CURSOR_SHIFT 16
2610#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2611#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd 2612
12a3c055
GB
2613/* drain latency register values*/
2614#define DRAIN_LATENCY_PRECISION_32 32
2615#define DRAIN_LATENCY_PRECISION_16 16
2616#define VLV_DDL1 0x70050
2617#define DDL_CURSORA_PRECISION_32 (1<<31)
2618#define DDL_CURSORA_PRECISION_16 (0<<31)
2619#define DDL_CURSORA_SHIFT 24
2620#define DDL_PLANEA_PRECISION_32 (1<<7)
2621#define DDL_PLANEA_PRECISION_16 (0<<7)
2622#define VLV_DDL2 0x70054
2623#define DDL_CURSORB_PRECISION_32 (1<<31)
2624#define DDL_CURSORB_PRECISION_16 (0<<31)
2625#define DDL_CURSORB_SHIFT 24
2626#define DDL_PLANEB_PRECISION_32 (1<<7)
2627#define DDL_PLANEB_PRECISION_16 (0<<7)
2628
7662c8bd 2629/* FIFO watermark sizes etc */
0e442c60 2630#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2631#define I915_FIFO_LINE_SIZE 64
2632#define I830_FIFO_LINE_SIZE 32
0e442c60 2633
ceb04246 2634#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 2635#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2636#define I965_FIFO_SIZE 512
2637#define I945_FIFO_SIZE 127
7662c8bd 2638#define I915_FIFO_SIZE 95
dff33cfc 2639#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2640#define I830_FIFO_SIZE 95
0e442c60 2641
ceb04246 2642#define VALLEYVIEW_MAX_WM 0xff
0e442c60 2643#define G4X_MAX_WM 0x3f
7662c8bd
SL
2644#define I915_MAX_WM 0x3f
2645
f2b115e6
AJ
2646#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2647#define PINEVIEW_FIFO_LINE_SIZE 64
2648#define PINEVIEW_MAX_WM 0x1ff
2649#define PINEVIEW_DFT_WM 0x3f
2650#define PINEVIEW_DFT_HPLLOFF_WM 0
2651#define PINEVIEW_GUARD_WM 10
2652#define PINEVIEW_CURSOR_FIFO 64
2653#define PINEVIEW_CURSOR_MAX_WM 0x3f
2654#define PINEVIEW_CURSOR_DFT_WM 0
2655#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2656
ceb04246 2657#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
2658#define I965_CURSOR_FIFO 64
2659#define I965_CURSOR_MAX_WM 32
2660#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2661
2662/* define the Watermark register on Ironlake */
2663#define WM0_PIPEA_ILK 0x45100
2664#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2665#define WM0_PIPE_PLANE_SHIFT 16
2666#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2667#define WM0_PIPE_SPRITE_SHIFT 8
2668#define WM0_PIPE_CURSOR_MASK (0x1f)
2669
2670#define WM0_PIPEB_ILK 0x45104
d6c892df 2671#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2672#define WM1_LP_ILK 0x45108
2673#define WM1_LP_SR_EN (1<<31)
2674#define WM1_LP_LATENCY_SHIFT 24
2675#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2676#define WM1_LP_FBC_MASK (0xf<<20)
2677#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2678#define WM1_LP_SR_MASK (0x1ff<<8)
2679#define WM1_LP_SR_SHIFT 8
2680#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2681#define WM2_LP_ILK 0x4510c
2682#define WM2_LP_EN (1<<31)
2683#define WM3_LP_ILK 0x45110
2684#define WM3_LP_EN (1<<31)
2685#define WM1S_LP_ILK 0x45120
b840d907
JB
2686#define WM2S_LP_IVB 0x45124
2687#define WM3S_LP_IVB 0x45128
dd8849c8 2688#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2689
2690/* Memory latency timer register */
2691#define MLTR_ILK 0x11222
b79d4990
JB
2692#define MLTR_WM1_SHIFT 0
2693#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2694/* the unit of memory self-refresh latency time is 0.5us */
2695#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2696#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2697#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2698#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2699
2700/* define the fifo size on Ironlake */
2701#define ILK_DISPLAY_FIFO 128
2702#define ILK_DISPLAY_MAXWM 64
2703#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2704#define ILK_CURSOR_FIFO 32
2705#define ILK_CURSOR_MAXWM 16
2706#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2707
2708#define ILK_DISPLAY_SR_FIFO 512
2709#define ILK_DISPLAY_MAX_SRWM 0x1ff
2710#define ILK_DISPLAY_DFT_SRWM 0x3f
2711#define ILK_CURSOR_SR_FIFO 64
2712#define ILK_CURSOR_MAX_SRWM 0x3f
2713#define ILK_CURSOR_DFT_SRWM 8
2714
2715#define ILK_FIFO_LINE_SIZE 64
2716
1398261a
YL
2717/* define the WM info on Sandybridge */
2718#define SNB_DISPLAY_FIFO 128
2719#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2720#define SNB_DISPLAY_DFTWM 8
2721#define SNB_CURSOR_FIFO 32
2722#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2723#define SNB_CURSOR_DFTWM 8
2724
2725#define SNB_DISPLAY_SR_FIFO 512
2726#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2727#define SNB_DISPLAY_DFT_SRWM 0x3f
2728#define SNB_CURSOR_SR_FIFO 64
2729#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2730#define SNB_CURSOR_DFT_SRWM 8
2731
2732#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2733
2734#define SNB_FIFO_LINE_SIZE 64
2735
2736
2737/* the address where we get all kinds of latency value */
2738#define SSKPD 0x5d10
2739#define SSKPD_WM_MASK 0x3f
2740#define SSKPD_WM0_SHIFT 0
2741#define SSKPD_WM1_SHIFT 8
2742#define SSKPD_WM2_SHIFT 16
2743#define SSKPD_WM3_SHIFT 24
2744
2745#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2746#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2747#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2748#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2749#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2750
585fb111
JB
2751/*
2752 * The two pipe frame counter registers are not synchronized, so
2753 * reading a stable value is somewhat tricky. The following code
2754 * should work:
2755 *
2756 * do {
2757 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2758 * PIPE_FRAME_HIGH_SHIFT;
2759 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2760 * PIPE_FRAME_LOW_SHIFT);
2761 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2762 * PIPE_FRAME_HIGH_SHIFT);
2763 * } while (high1 != high2);
2764 * frame = (high1 << 8) | low1;
2765 */
9db4a9c7 2766#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2767#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2768#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2769#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2770#define PIPE_FRAME_LOW_MASK 0xff000000
2771#define PIPE_FRAME_LOW_SHIFT 24
2772#define PIPE_PIXEL_MASK 0x00ffffff
2773#define PIPE_PIXEL_SHIFT 0
9880b7a5 2774/* GM45+ just has to be different */
9db4a9c7
JB
2775#define _PIPEA_FRMCOUNT_GM45 0x70040
2776#define _PIPEA_FLIPCOUNT_GM45 0x70044
2777#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2778
2779/* Cursor A & B regs */
9db4a9c7 2780#define _CURACNTR 0x70080
14b60391
JB
2781/* Old style CUR*CNTR flags (desktop 8xx) */
2782#define CURSOR_ENABLE 0x80000000
2783#define CURSOR_GAMMA_ENABLE 0x40000000
2784#define CURSOR_STRIDE_MASK 0x30000000
2785#define CURSOR_FORMAT_SHIFT 24
2786#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2787#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2788#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2789#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2790#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2791#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2792/* New style CUR*CNTR flags */
2793#define CURSOR_MODE 0x27
585fb111
JB
2794#define CURSOR_MODE_DISABLE 0x00
2795#define CURSOR_MODE_64_32B_AX 0x07
2796#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2797#define MCURSOR_PIPE_SELECT (1 << 28)
2798#define MCURSOR_PIPE_A 0x00
2799#define MCURSOR_PIPE_B (1 << 28)
585fb111 2800#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2801#define _CURABASE 0x70084
2802#define _CURAPOS 0x70088
585fb111
JB
2803#define CURSOR_POS_MASK 0x007FF
2804#define CURSOR_POS_SIGN 0x8000
2805#define CURSOR_X_SHIFT 0
2806#define CURSOR_Y_SHIFT 16
14b60391 2807#define CURSIZE 0x700a0
9db4a9c7
JB
2808#define _CURBCNTR 0x700c0
2809#define _CURBBASE 0x700c4
2810#define _CURBPOS 0x700c8
585fb111 2811
65a21cd6
JB
2812#define _CURBCNTR_IVB 0x71080
2813#define _CURBBASE_IVB 0x71084
2814#define _CURBPOS_IVB 0x71088
2815
9db4a9c7
JB
2816#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2817#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2818#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2819
65a21cd6
JB
2820#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2821#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2822#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2823
585fb111 2824/* Display A control */
9db4a9c7 2825#define _DSPACNTR 0x70180
585fb111
JB
2826#define DISPLAY_PLANE_ENABLE (1<<31)
2827#define DISPLAY_PLANE_DISABLE 0
2828#define DISPPLANE_GAMMA_ENABLE (1<<30)
2829#define DISPPLANE_GAMMA_DISABLE 0
2830#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2831#define DISPPLANE_8BPP (0x2<<26)
2832#define DISPPLANE_15_16BPP (0x4<<26)
2833#define DISPPLANE_16BPP (0x5<<26)
2834#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2835#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2836#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2837#define DISPPLANE_STEREO_ENABLE (1<<25)
2838#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2839#define DISPPLANE_SEL_PIPE_SHIFT 24
2840#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2841#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2842#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2843#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2844#define DISPPLANE_SRC_KEY_DISABLE 0
2845#define DISPPLANE_LINE_DOUBLE (1<<20)
2846#define DISPPLANE_NO_LINE_DOUBLE 0
2847#define DISPPLANE_STEREO_POLARITY_FIRST 0
2848#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2849#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2850#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2851#define _DSPAADDR 0x70184
2852#define _DSPASTRIDE 0x70188
2853#define _DSPAPOS 0x7018C /* reserved */
2854#define _DSPASIZE 0x70190
2855#define _DSPASURF 0x7019C /* 965+ only */
2856#define _DSPATILEOFF 0x701A4 /* 965+ only */
2857
2858#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2859#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2860#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2861#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2862#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2863#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2864#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2865
585fb111
JB
2866/* VBIOS flags */
2867#define SWF00 0x71410
2868#define SWF01 0x71414
2869#define SWF02 0x71418
2870#define SWF03 0x7141c
2871#define SWF04 0x71420
2872#define SWF05 0x71424
2873#define SWF06 0x71428
2874#define SWF10 0x70410
2875#define SWF11 0x70414
2876#define SWF14 0x71420
2877#define SWF30 0x72414
2878#define SWF31 0x72418
2879#define SWF32 0x7241c
2880
2881/* Pipe B */
9db4a9c7
JB
2882#define _PIPEBDSL 0x71000
2883#define _PIPEBCONF 0x71008
2884#define _PIPEBSTAT 0x71024
2885#define _PIPEBFRAMEHIGH 0x71040
2886#define _PIPEBFRAMEPIXEL 0x71044
2887#define _PIPEB_FRMCOUNT_GM45 0x71040
2888#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2889
585fb111
JB
2890
2891/* Display B control */
9db4a9c7 2892#define _DSPBCNTR 0x71180
585fb111
JB
2893#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2894#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2895#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2896#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2897#define _DSPBADDR 0x71184
2898#define _DSPBSTRIDE 0x71188
2899#define _DSPBPOS 0x7118C
2900#define _DSPBSIZE 0x71190
2901#define _DSPBSURF 0x7119C
2902#define _DSPBTILEOFF 0x711A4
585fb111 2903
b840d907
JB
2904/* Sprite A control */
2905#define _DVSACNTR 0x72180
2906#define DVS_ENABLE (1<<31)
2907#define DVS_GAMMA_ENABLE (1<<30)
2908#define DVS_PIXFORMAT_MASK (3<<25)
2909#define DVS_FORMAT_YUV422 (0<<25)
2910#define DVS_FORMAT_RGBX101010 (1<<25)
2911#define DVS_FORMAT_RGBX888 (2<<25)
2912#define DVS_FORMAT_RGBX161616 (3<<25)
2913#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 2914#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
2915#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2916#define DVS_YUV_ORDER_YUYV (0<<16)
2917#define DVS_YUV_ORDER_UYVY (1<<16)
2918#define DVS_YUV_ORDER_YVYU (2<<16)
2919#define DVS_YUV_ORDER_VYUY (3<<16)
2920#define DVS_DEST_KEY (1<<2)
2921#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2922#define DVS_TILED (1<<10)
2923#define _DVSALINOFF 0x72184
2924#define _DVSASTRIDE 0x72188
2925#define _DVSAPOS 0x7218c
2926#define _DVSASIZE 0x72190
2927#define _DVSAKEYVAL 0x72194
2928#define _DVSAKEYMSK 0x72198
2929#define _DVSASURF 0x7219c
2930#define _DVSAKEYMAXVAL 0x721a0
2931#define _DVSATILEOFF 0x721a4
2932#define _DVSASURFLIVE 0x721ac
2933#define _DVSASCALE 0x72204
2934#define DVS_SCALE_ENABLE (1<<31)
2935#define DVS_FILTER_MASK (3<<29)
2936#define DVS_FILTER_MEDIUM (0<<29)
2937#define DVS_FILTER_ENHANCING (1<<29)
2938#define DVS_FILTER_SOFTENING (2<<29)
2939#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2940#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2941#define _DVSAGAMC 0x72300
2942
2943#define _DVSBCNTR 0x73180
2944#define _DVSBLINOFF 0x73184
2945#define _DVSBSTRIDE 0x73188
2946#define _DVSBPOS 0x7318c
2947#define _DVSBSIZE 0x73190
2948#define _DVSBKEYVAL 0x73194
2949#define _DVSBKEYMSK 0x73198
2950#define _DVSBSURF 0x7319c
2951#define _DVSBKEYMAXVAL 0x731a0
2952#define _DVSBTILEOFF 0x731a4
2953#define _DVSBSURFLIVE 0x731ac
2954#define _DVSBSCALE 0x73204
2955#define _DVSBGAMC 0x73300
2956
2957#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2958#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2959#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2960#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2961#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2962#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2963#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2964#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2965#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2966#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2967#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2968
2969#define _SPRA_CTL 0x70280
2970#define SPRITE_ENABLE (1<<31)
2971#define SPRITE_GAMMA_ENABLE (1<<30)
2972#define SPRITE_PIXFORMAT_MASK (7<<25)
2973#define SPRITE_FORMAT_YUV422 (0<<25)
2974#define SPRITE_FORMAT_RGBX101010 (1<<25)
2975#define SPRITE_FORMAT_RGBX888 (2<<25)
2976#define SPRITE_FORMAT_RGBX161616 (3<<25)
2977#define SPRITE_FORMAT_YUV444 (4<<25)
2978#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2979#define SPRITE_CSC_ENABLE (1<<24)
2980#define SPRITE_SOURCE_KEY (1<<22)
2981#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2982#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2983#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2984#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2985#define SPRITE_YUV_ORDER_YUYV (0<<16)
2986#define SPRITE_YUV_ORDER_UYVY (1<<16)
2987#define SPRITE_YUV_ORDER_YVYU (2<<16)
2988#define SPRITE_YUV_ORDER_VYUY (3<<16)
2989#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2990#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2991#define SPRITE_TILED (1<<10)
2992#define SPRITE_DEST_KEY (1<<2)
2993#define _SPRA_LINOFF 0x70284
2994#define _SPRA_STRIDE 0x70288
2995#define _SPRA_POS 0x7028c
2996#define _SPRA_SIZE 0x70290
2997#define _SPRA_KEYVAL 0x70294
2998#define _SPRA_KEYMSK 0x70298
2999#define _SPRA_SURF 0x7029c
3000#define _SPRA_KEYMAX 0x702a0
3001#define _SPRA_TILEOFF 0x702a4
3002#define _SPRA_SCALE 0x70304
3003#define SPRITE_SCALE_ENABLE (1<<31)
3004#define SPRITE_FILTER_MASK (3<<29)
3005#define SPRITE_FILTER_MEDIUM (0<<29)
3006#define SPRITE_FILTER_ENHANCING (1<<29)
3007#define SPRITE_FILTER_SOFTENING (2<<29)
3008#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3009#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3010#define _SPRA_GAMC 0x70400
3011
3012#define _SPRB_CTL 0x71280
3013#define _SPRB_LINOFF 0x71284
3014#define _SPRB_STRIDE 0x71288
3015#define _SPRB_POS 0x7128c
3016#define _SPRB_SIZE 0x71290
3017#define _SPRB_KEYVAL 0x71294
3018#define _SPRB_KEYMSK 0x71298
3019#define _SPRB_SURF 0x7129c
3020#define _SPRB_KEYMAX 0x712a0
3021#define _SPRB_TILEOFF 0x712a4
3022#define _SPRB_SCALE 0x71304
3023#define _SPRB_GAMC 0x71400
3024
3025#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3026#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3027#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3028#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3029#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3030#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3031#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3032#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3033#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3034#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
3035#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3036#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
3037
585fb111
JB
3038/* VBIOS regs */
3039#define VGACNTRL 0x71400
3040# define VGA_DISP_DISABLE (1 << 31)
3041# define VGA_2X_MODE (1 << 30)
3042# define VGA_PIPE_B_SELECT (1 << 29)
3043
f2b115e6 3044/* Ironlake */
b9055052
ZW
3045
3046#define CPU_VGACNTRL 0x41000
3047
3048#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3049#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3050#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3051#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3052#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3053#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
3054#define DIGITAL_PORTA_NO_DETECT (0 << 0)
3055#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
3056#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
3057
3058/* refresh rate hardware control */
3059#define RR_HW_CTL 0x45300
3060#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
3061#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
3062
3063#define FDI_PLL_BIOS_0 0x46000
021357ac 3064#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
3065#define FDI_PLL_BIOS_1 0x46004
3066#define FDI_PLL_BIOS_2 0x46008
3067#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
3068#define DISPLAY_PORT_PLL_BIOS_1 0x46010
3069#define DISPLAY_PORT_PLL_BIOS_2 0x46014
3070
8956c8bb 3071#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
3072# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
3073# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
3074# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
3075# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
3076
3077#define PCH_3DCGDIS0 0x46020
3078# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
3079# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
3080
06f37751
EA
3081#define PCH_3DCGDIS1 0x46024
3082# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
3083
b9055052
ZW
3084#define FDI_PLL_FREQ_CTL 0x46030
3085#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
3086#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
3087#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
3088
3089
9db4a9c7 3090#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
3091#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
3092#define TU_SIZE_MASK 0x7e000000
5eddb70b 3093#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 3094#define _PIPEA_DATA_N1 0x60034
5eddb70b 3095#define PIPE_DATA_N1_OFFSET 0
b9055052 3096
9db4a9c7 3097#define _PIPEA_DATA_M2 0x60038
5eddb70b 3098#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 3099#define _PIPEA_DATA_N2 0x6003c
5eddb70b 3100#define PIPE_DATA_N2_OFFSET 0
b9055052 3101
9db4a9c7 3102#define _PIPEA_LINK_M1 0x60040
5eddb70b 3103#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 3104#define _PIPEA_LINK_N1 0x60044
5eddb70b 3105#define PIPE_LINK_N1_OFFSET 0
b9055052 3106
9db4a9c7 3107#define _PIPEA_LINK_M2 0x60048
5eddb70b 3108#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 3109#define _PIPEA_LINK_N2 0x6004c
5eddb70b 3110#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
3111
3112/* PIPEB timing regs are same start from 0x61000 */
3113
9db4a9c7
JB
3114#define _PIPEB_DATA_M1 0x61030
3115#define _PIPEB_DATA_N1 0x61034
b9055052 3116
9db4a9c7
JB
3117#define _PIPEB_DATA_M2 0x61038
3118#define _PIPEB_DATA_N2 0x6103c
b9055052 3119
9db4a9c7
JB
3120#define _PIPEB_LINK_M1 0x61040
3121#define _PIPEB_LINK_N1 0x61044
b9055052 3122
9db4a9c7
JB
3123#define _PIPEB_LINK_M2 0x61048
3124#define _PIPEB_LINK_N2 0x6104c
5eddb70b 3125
9db4a9c7
JB
3126#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
3127#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
3128#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
3129#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
3130#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
3131#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
3132#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
3133#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
3134
3135/* CPU panel fitter */
9db4a9c7
JB
3136/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
3137#define _PFA_CTL_1 0x68080
3138#define _PFB_CTL_1 0x68880
b9055052 3139#define PF_ENABLE (1<<31)
b1f60b70
ZW
3140#define PF_FILTER_MASK (3<<23)
3141#define PF_FILTER_PROGRAMMED (0<<23)
3142#define PF_FILTER_MED_3x3 (1<<23)
3143#define PF_FILTER_EDGE_ENHANCE (2<<23)
3144#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
3145#define _PFA_WIN_SZ 0x68074
3146#define _PFB_WIN_SZ 0x68874
3147#define _PFA_WIN_POS 0x68070
3148#define _PFB_WIN_POS 0x68870
3149#define _PFA_VSCALE 0x68084
3150#define _PFB_VSCALE 0x68884
3151#define _PFA_HSCALE 0x68090
3152#define _PFB_HSCALE 0x68890
3153
3154#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
3155#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
3156#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
3157#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
3158#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
3159
3160/* legacy palette */
9db4a9c7
JB
3161#define _LGC_PALETTE_A 0x4a000
3162#define _LGC_PALETTE_B 0x4a800
3163#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
3164
3165/* interrupts */
3166#define DE_MASTER_IRQ_CONTROL (1 << 31)
3167#define DE_SPRITEB_FLIP_DONE (1 << 29)
3168#define DE_SPRITEA_FLIP_DONE (1 << 28)
3169#define DE_PLANEB_FLIP_DONE (1 << 27)
3170#define DE_PLANEA_FLIP_DONE (1 << 26)
3171#define DE_PCU_EVENT (1 << 25)
3172#define DE_GTT_FAULT (1 << 24)
3173#define DE_POISON (1 << 23)
3174#define DE_PERFORM_COUNTER (1 << 22)
3175#define DE_PCH_EVENT (1 << 21)
3176#define DE_AUX_CHANNEL_A (1 << 20)
3177#define DE_DP_A_HOTPLUG (1 << 19)
3178#define DE_GSE (1 << 18)
3179#define DE_PIPEB_VBLANK (1 << 15)
3180#define DE_PIPEB_EVEN_FIELD (1 << 14)
3181#define DE_PIPEB_ODD_FIELD (1 << 13)
3182#define DE_PIPEB_LINE_COMPARE (1 << 12)
3183#define DE_PIPEB_VSYNC (1 << 11)
3184#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
3185#define DE_PIPEA_VBLANK (1 << 7)
3186#define DE_PIPEA_EVEN_FIELD (1 << 6)
3187#define DE_PIPEA_ODD_FIELD (1 << 5)
3188#define DE_PIPEA_LINE_COMPARE (1 << 4)
3189#define DE_PIPEA_VSYNC (1 << 3)
3190#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
3191
b1f14ad0
JB
3192/* More Ivybridge lolz */
3193#define DE_ERR_DEBUG_IVB (1<<30)
3194#define DE_GSE_IVB (1<<29)
3195#define DE_PCH_EVENT_IVB (1<<28)
3196#define DE_DP_A_HOTPLUG_IVB (1<<27)
3197#define DE_AUX_CHANNEL_A_IVB (1<<26)
3198#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
3199#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
3200#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
3201#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
3202#define DE_PIPEB_VBLANK_IVB (1<<5)
3203#define DE_PIPEA_VBLANK_IVB (1<<0)
3204
7eea1ddf
JB
3205#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
3206#define MASTER_INTERRUPT_ENABLE (1<<31)
3207
b9055052
ZW
3208#define DEISR 0x44000
3209#define DEIMR 0x44004
3210#define DEIIR 0x44008
3211#define DEIER 0x4400c
3212
e2a1e2f0
BW
3213/* GT interrupt.
3214 * Note that for gen6+ the ring-specific interrupt bits do alias with the
3215 * corresponding bits in the per-ring interrupt control registers. */
7eea1ddf
JB
3216#define GT_GEN6_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
3217#define GT_GEN6_BLT_CS_ERROR_INTERRUPT (1 << 25)
e2a1e2f0 3218#define GT_GEN6_BLT_USER_INTERRUPT (1 << 22)
7eea1ddf
JB
3219#define GT_GEN6_BSD_CS_ERROR_INTERRUPT (1 << 15)
3220#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
e2a1e2f0 3221#define GT_BSD_USER_INTERRUPT (1 << 5) /* ilk only */
7eea1ddf
JB
3222#define GT_GEN7_L3_PARITY_ERROR_INTERRUPT (1 << 5)
3223#define GT_PIPE_NOTIFY (1 << 4)
3224#define GT_RENDER_CS_ERROR_INTERRUPT (1 << 3)
3225#define GT_SYNC_STATUS (1 << 2)
3226#define GT_USER_INTERRUPT (1 << 0)
b9055052
ZW
3227
3228#define GTISR 0x44010
3229#define GTIMR 0x44014
3230#define GTIIR 0x44018
3231#define GTIER 0x4401c
3232
7f8a8569 3233#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
3234/* Required on all Ironlake and Sandybridge according to the B-Spec. */
3235#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
3236#define ILK_DPARB_GATE (1<<22)
3237#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3238#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3239#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3240#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3241#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3242#define ILK_HDCP_DISABLE (1<<25)
3243#define ILK_eDP_A_DISABLE (1<<24)
3244#define ILK_DESKTOP (1<<23)
7f8a8569 3245#define ILK_DSPCLK_GATE 0x42020
28963a3e 3246#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3247#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3248#define ILK_DPFD_CLK_GATE (1<<7)
3249
b52eb4dc
ZY
3250/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3251#define ILK_CLK_FBC (1<<7)
3252#define ILK_DPFC_DIS1 (1<<8)
3253#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3254
116ac8d2
EA
3255#define IVB_CHICKEN3 0x4200c
3256# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3257# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3258
553bd149
ZW
3259#define DISP_ARB_CTL 0x45000
3260#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3261#define DISP_FBC_WM_DIS (1<<15)
553bd149 3262
e4e0c058 3263/* GEN7 chicken */
d71de14d
KG
3264#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
3265# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
3266
e4e0c058
ED
3267#define GEN7_L3CNTLREG1 0xB01C
3268#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C4FFF8C
3269
3270#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
3271#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
3272
db099c8f
ED
3273/* WaCatErrorRejectionIssue */
3274#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
3275#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
3276
b9055052
ZW
3277/* PCH */
3278
3279/* south display engine interrupt */
776ad806
JB
3280#define SDE_AUDIO_POWER_D (1 << 27)
3281#define SDE_AUDIO_POWER_C (1 << 26)
3282#define SDE_AUDIO_POWER_B (1 << 25)
3283#define SDE_AUDIO_POWER_SHIFT (25)
3284#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3285#define SDE_GMBUS (1 << 24)
3286#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3287#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3288#define SDE_AUDIO_HDCP_MASK (3 << 22)
3289#define SDE_AUDIO_TRANSB (1 << 21)
3290#define SDE_AUDIO_TRANSA (1 << 20)
3291#define SDE_AUDIO_TRANS_MASK (3 << 20)
3292#define SDE_POISON (1 << 19)
3293/* 18 reserved */
3294#define SDE_FDI_RXB (1 << 17)
3295#define SDE_FDI_RXA (1 << 16)
3296#define SDE_FDI_MASK (3 << 16)
3297#define SDE_AUXD (1 << 15)
3298#define SDE_AUXC (1 << 14)
3299#define SDE_AUXB (1 << 13)
3300#define SDE_AUX_MASK (7 << 13)
3301/* 12 reserved */
b9055052
ZW
3302#define SDE_CRT_HOTPLUG (1 << 11)
3303#define SDE_PORTD_HOTPLUG (1 << 10)
3304#define SDE_PORTC_HOTPLUG (1 << 9)
3305#define SDE_PORTB_HOTPLUG (1 << 8)
3306#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3307#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3308#define SDE_TRANSB_CRC_DONE (1 << 5)
3309#define SDE_TRANSB_CRC_ERR (1 << 4)
3310#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3311#define SDE_TRANSA_CRC_DONE (1 << 2)
3312#define SDE_TRANSA_CRC_ERR (1 << 1)
3313#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3314#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3315/* CPT */
3316#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3317#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3318#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3319#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3320#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3321 SDE_PORTD_HOTPLUG_CPT | \
3322 SDE_PORTC_HOTPLUG_CPT | \
3323 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3324
3325#define SDEISR 0xc4000
3326#define SDEIMR 0xc4004
3327#define SDEIIR 0xc4008
3328#define SDEIER 0xc400c
3329
3330/* digital port hotplug */
7fe0b973 3331#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3332#define PORTD_HOTPLUG_ENABLE (1 << 20)
3333#define PORTD_PULSE_DURATION_2ms (0)
3334#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3335#define PORTD_PULSE_DURATION_6ms (2 << 18)
3336#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3337#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3338#define PORTD_HOTPLUG_NO_DETECT (0)
3339#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3340#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3341#define PORTC_HOTPLUG_ENABLE (1 << 12)
3342#define PORTC_PULSE_DURATION_2ms (0)
3343#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3344#define PORTC_PULSE_DURATION_6ms (2 << 10)
3345#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3346#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3347#define PORTC_HOTPLUG_NO_DETECT (0)
3348#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3349#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3350#define PORTB_HOTPLUG_ENABLE (1 << 4)
3351#define PORTB_PULSE_DURATION_2ms (0)
3352#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3353#define PORTB_PULSE_DURATION_6ms (2 << 2)
3354#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3355#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3356#define PORTB_HOTPLUG_NO_DETECT (0)
3357#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3358#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3359
3360#define PCH_GPIOA 0xc5010
3361#define PCH_GPIOB 0xc5014
3362#define PCH_GPIOC 0xc5018
3363#define PCH_GPIOD 0xc501c
3364#define PCH_GPIOE 0xc5020
3365#define PCH_GPIOF 0xc5024
3366
f0217c42
EA
3367#define PCH_GMBUS0 0xc5100
3368#define PCH_GMBUS1 0xc5104
3369#define PCH_GMBUS2 0xc5108
3370#define PCH_GMBUS3 0xc510c
3371#define PCH_GMBUS4 0xc5110
3372#define PCH_GMBUS5 0xc5120
3373
9db4a9c7
JB
3374#define _PCH_DPLL_A 0xc6014
3375#define _PCH_DPLL_B 0xc6018
4c609cb8 3376#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3377
9db4a9c7 3378#define _PCH_FPA0 0xc6040
c1858123 3379#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3380#define _PCH_FPA1 0xc6044
3381#define _PCH_FPB0 0xc6048
3382#define _PCH_FPB1 0xc604c
4c609cb8
JB
3383#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3384#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3385
3386#define PCH_DPLL_TEST 0xc606c
3387
3388#define PCH_DREF_CONTROL 0xC6200
3389#define DREF_CONTROL_MASK 0x7fc3
3390#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3391#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3392#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3393#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3394#define DREF_SSC_SOURCE_DISABLE (0<<11)
3395#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3396#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3397#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3398#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3399#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3400#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3401#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3402#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3403#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3404#define DREF_SSC4_DOWNSPREAD (0<<6)
3405#define DREF_SSC4_CENTERSPREAD (1<<6)
3406#define DREF_SSC1_DISABLE (0<<1)
3407#define DREF_SSC1_ENABLE (1<<1)
3408#define DREF_SSC4_DISABLE (0)
3409#define DREF_SSC4_ENABLE (1)
3410
3411#define PCH_RAWCLK_FREQ 0xc6204
3412#define FDL_TP1_TIMER_SHIFT 12
3413#define FDL_TP1_TIMER_MASK (3<<12)
3414#define FDL_TP2_TIMER_SHIFT 10
3415#define FDL_TP2_TIMER_MASK (3<<10)
3416#define RAWCLK_FREQ_MASK 0x3ff
3417
3418#define PCH_DPLL_TMR_CFG 0xc6208
3419
3420#define PCH_SSC4_PARMS 0xc6210
3421#define PCH_SSC4_AUX_PARMS 0xc6214
3422
8db9d77b
ZW
3423#define PCH_DPLL_SEL 0xc7000
3424#define TRANSA_DPLL_ENABLE (1<<3)
3425#define TRANSA_DPLLB_SEL (1<<0)
3426#define TRANSA_DPLLA_SEL 0
3427#define TRANSB_DPLL_ENABLE (1<<7)
3428#define TRANSB_DPLLB_SEL (1<<4)
3429#define TRANSB_DPLLA_SEL (0)
3430#define TRANSC_DPLL_ENABLE (1<<11)
3431#define TRANSC_DPLLB_SEL (1<<8)
3432#define TRANSC_DPLLA_SEL (0)
3433
b9055052
ZW
3434/* transcoder */
3435
9db4a9c7 3436#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3437#define TRANS_HTOTAL_SHIFT 16
3438#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3439#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3440#define TRANS_HBLANK_END_SHIFT 16
3441#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3442#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3443#define TRANS_HSYNC_END_SHIFT 16
3444#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3445#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3446#define TRANS_VTOTAL_SHIFT 16
3447#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3448#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3449#define TRANS_VBLANK_END_SHIFT 16
3450#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3451#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3452#define TRANS_VSYNC_END_SHIFT 16
3453#define TRANS_VSYNC_START_SHIFT 0
0529a0d9 3454#define _TRANS_VSYNCSHIFT_A 0xe0028
b9055052 3455
9db4a9c7
JB
3456#define _TRANSA_DATA_M1 0xe0030
3457#define _TRANSA_DATA_N1 0xe0034
3458#define _TRANSA_DATA_M2 0xe0038
3459#define _TRANSA_DATA_N2 0xe003c
3460#define _TRANSA_DP_LINK_M1 0xe0040
3461#define _TRANSA_DP_LINK_N1 0xe0044
3462#define _TRANSA_DP_LINK_M2 0xe0048
3463#define _TRANSA_DP_LINK_N2 0xe004c
3464
b055c8f3
JB
3465/* Per-transcoder DIP controls */
3466
3467#define _VIDEO_DIP_CTL_A 0xe0200
3468#define _VIDEO_DIP_DATA_A 0xe0208
3469#define _VIDEO_DIP_GCP_A 0xe0210
3470
3471#define _VIDEO_DIP_CTL_B 0xe1200
3472#define _VIDEO_DIP_DATA_B 0xe1208
3473#define _VIDEO_DIP_GCP_B 0xe1210
3474
3475#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3476#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3477#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3478
90b107c8
SK
3479#define VLV_VIDEO_DIP_CTL_A 0x60220
3480#define VLV_VIDEO_DIP_DATA_A 0x60208
3481#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A 0x60210
3482
3483#define VLV_VIDEO_DIP_CTL_B 0x61170
3484#define VLV_VIDEO_DIP_DATA_B 0x61174
3485#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B 0x61178
3486
3487#define VLV_TVIDEO_DIP_CTL(pipe) \
3488 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
3489#define VLV_TVIDEO_DIP_DATA(pipe) \
3490 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
3491#define VLV_TVIDEO_DIP_GCP(pipe) \
3492 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
3493
9db4a9c7
JB
3494#define _TRANS_HTOTAL_B 0xe1000
3495#define _TRANS_HBLANK_B 0xe1004
3496#define _TRANS_HSYNC_B 0xe1008
3497#define _TRANS_VTOTAL_B 0xe100c
3498#define _TRANS_VBLANK_B 0xe1010
3499#define _TRANS_VSYNC_B 0xe1014
0529a0d9 3500#define _TRANS_VSYNCSHIFT_B 0xe1028
9db4a9c7
JB
3501
3502#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3503#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3504#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3505#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3506#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3507#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
0529a0d9
DV
3508#define TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _TRANS_VSYNCSHIFT_A, \
3509 _TRANS_VSYNCSHIFT_B)
9db4a9c7
JB
3510
3511#define _TRANSB_DATA_M1 0xe1030
3512#define _TRANSB_DATA_N1 0xe1034
3513#define _TRANSB_DATA_M2 0xe1038
3514#define _TRANSB_DATA_N2 0xe103c
3515#define _TRANSB_DP_LINK_M1 0xe1040
3516#define _TRANSB_DP_LINK_N1 0xe1044
3517#define _TRANSB_DP_LINK_M2 0xe1048
3518#define _TRANSB_DP_LINK_N2 0xe104c
3519
3520#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3521#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3522#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3523#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3524#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3525#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3526#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3527#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3528
3529#define _TRANSACONF 0xf0008
3530#define _TRANSBCONF 0xf1008
3531#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3532#define TRANS_DISABLE (0<<31)
3533#define TRANS_ENABLE (1<<31)
3534#define TRANS_STATE_MASK (1<<30)
3535#define TRANS_STATE_DISABLE (0<<30)
3536#define TRANS_STATE_ENABLE (1<<30)
3537#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3538#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3539#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3540#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3541#define TRANS_DP_AUDIO_ONLY (1<<26)
3542#define TRANS_DP_VIDEO_AUDIO (0<<26)
5f7f726d 3543#define TRANS_INTERLACE_MASK (7<<21)
b9055052 3544#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 3545#define TRANS_INTERLACED (3<<21)
7c26e5c6 3546#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
3547#define TRANS_8BPC (0<<5)
3548#define TRANS_10BPC (1<<5)
3549#define TRANS_6BPC (2<<5)
3550#define TRANS_12BPC (3<<5)
3551
3bcf603f
JB
3552#define _TRANSA_CHICKEN2 0xf0064
3553#define _TRANSB_CHICKEN2 0xf1064
3554#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3555#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3556
291427f5
JB
3557#define SOUTH_CHICKEN1 0xc2000
3558#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3559#define FDIA_PHASE_SYNC_SHIFT_EN 18
3560#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3561#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3562#define SOUTH_CHICKEN2 0xc2004
3563#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3564
9db4a9c7
JB
3565#define _FDI_RXA_CHICKEN 0xc200c
3566#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3567#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3568#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3569#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3570
382b0936
JB
3571#define SOUTH_DSPCLK_GATE_D 0xc2020
3572#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3573
b9055052 3574/* CPU: FDI_TX */
9db4a9c7
JB
3575#define _FDI_TXA_CTL 0x60100
3576#define _FDI_TXB_CTL 0x61100
3577#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3578#define FDI_TX_DISABLE (0<<31)
3579#define FDI_TX_ENABLE (1<<31)
3580#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3581#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3582#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3583#define FDI_LINK_TRAIN_NONE (3<<28)
3584#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3585#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3586#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3587#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3588#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3589#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3590#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3591#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3592/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3593 SNB has different settings. */
3594/* SNB A-stepping */
3595#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3596#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3597#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3598#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3599/* SNB B-stepping */
3600#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3601#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3602#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3603#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3604#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3605#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3606#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3607#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3608#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3609#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3610/* Ironlake: hardwired to 1 */
b9055052 3611#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3612
3613/* Ivybridge has different bits for lolz */
3614#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3615#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3616#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3617#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3618
b9055052 3619/* both Tx and Rx */
c4f9c4c2 3620#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3621#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3622#define FDI_SCRAMBLING_ENABLE (0<<7)
3623#define FDI_SCRAMBLING_DISABLE (1<<7)
3624
3625/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3626#define _FDI_RXA_CTL 0xf000c
3627#define _FDI_RXB_CTL 0xf100c
3628#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3629#define FDI_RX_ENABLE (1<<31)
b9055052 3630/* train, dp width same as FDI_TX */
357555c0
JB
3631#define FDI_FS_ERRC_ENABLE (1<<27)
3632#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3633#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3634#define FDI_8BPC (0<<16)
3635#define FDI_10BPC (1<<16)
3636#define FDI_6BPC (2<<16)
3637#define FDI_12BPC (3<<16)
3638#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3639#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3640#define FDI_RX_PLL_ENABLE (1<<13)
3641#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3642#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3643#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3644#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3645#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3646#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3647/* CPT */
3648#define FDI_AUTO_TRAINING (1<<10)
3649#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3650#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3651#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3652#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3653#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3654
9db4a9c7
JB
3655#define _FDI_RXA_MISC 0xf0010
3656#define _FDI_RXB_MISC 0xf1010
3657#define _FDI_RXA_TUSIZE1 0xf0030
3658#define _FDI_RXA_TUSIZE2 0xf0038
3659#define _FDI_RXB_TUSIZE1 0xf1030
3660#define _FDI_RXB_TUSIZE2 0xf1038
3661#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3662#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3663#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3664
3665/* FDI_RX interrupt register format */
3666#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3667#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3668#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3669#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3670#define FDI_RX_FS_CODE_ERR (1<<6)
3671#define FDI_RX_FE_CODE_ERR (1<<5)
3672#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3673#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3674#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3675#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3676#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3677
9db4a9c7
JB
3678#define _FDI_RXA_IIR 0xf0014
3679#define _FDI_RXA_IMR 0xf0018
3680#define _FDI_RXB_IIR 0xf1014
3681#define _FDI_RXB_IMR 0xf1018
3682#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3683#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3684
3685#define FDI_PLL_CTL_1 0xfe000
3686#define FDI_PLL_CTL_2 0xfe004
3687
3688/* CRT */
3689#define PCH_ADPA 0xe1100
3690#define ADPA_TRANS_SELECT_MASK (1<<30)
3691#define ADPA_TRANS_A_SELECT 0
3692#define ADPA_TRANS_B_SELECT (1<<30)
3693#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3694#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3695#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3696#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3697#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3698#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3699#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3700#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3701#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3702#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3703#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3704#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3705#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3706#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3707#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3708#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3709#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3710#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3711#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3712
3713/* or SDVOB */
90b107c8 3714#define VLV_HDMIB 0x61140
b9055052
ZW
3715#define HDMIB 0xe1140
3716#define PORT_ENABLE (1 << 31)
3573c410
PZ
3717#define TRANSCODER(pipe) ((pipe) << 30)
3718#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3719#define TRANSCODER_MASK (1 << 30)
3720#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3721#define COLOR_FORMAT_8bpc (0)
3722#define COLOR_FORMAT_12bpc (3 << 26)
3723#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3724#define SDVO_ENCODING (0)
3725#define TMDS_ENCODING (2 << 10)
3726#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3727/* CPT */
3728#define HDMI_MODE_SELECT (1 << 9)
3729#define DVI_MODE_SELECT (0)
b9055052
ZW
3730#define SDVOB_BORDER_ENABLE (1 << 7)
3731#define AUDIO_ENABLE (1 << 6)
3732#define VSYNC_ACTIVE_HIGH (1 << 4)
3733#define HSYNC_ACTIVE_HIGH (1 << 3)
3734#define PORT_DETECTED (1 << 2)
3735
461ed3ca
ZY
3736/* PCH SDVOB multiplex with HDMIB */
3737#define PCH_SDVOB HDMIB
3738
b9055052
ZW
3739#define HDMIC 0xe1150
3740#define HDMID 0xe1160
3741
3742#define PCH_LVDS 0xe1180
3743#define LVDS_DETECTED (1 << 1)
3744
3745#define BLC_PWM_CPU_CTL2 0x48250
3746#define PWM_ENABLE (1 << 31)
3747#define PWM_PIPE_A (0 << 29)
3748#define PWM_PIPE_B (1 << 29)
3749#define BLC_PWM_CPU_CTL 0x48254
3750
3751#define BLC_PWM_PCH_CTL1 0xc8250
3752#define PWM_PCH_ENABLE (1 << 31)
3753#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3754#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3755#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3756#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3757
3758#define BLC_PWM_PCH_CTL2 0xc8254
3759
3760#define PCH_PP_STATUS 0xc7200
3761#define PCH_PP_CONTROL 0xc7204
4a655f04 3762#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3763#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3764#define EDP_FORCE_VDD (1 << 3)
3765#define EDP_BLC_ENABLE (1 << 2)
3766#define PANEL_POWER_RESET (1 << 1)
3767#define PANEL_POWER_OFF (0 << 0)
3768#define PANEL_POWER_ON (1 << 0)
3769#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3770#define PANEL_PORT_SELECT_MASK (3 << 30)
3771#define PANEL_PORT_SELECT_LVDS (0 << 30)
3772#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3773#define EDP_PANEL (1 << 30)
f01eca2e
KP
3774#define PANEL_PORT_SELECT_DPC (2 << 30)
3775#define PANEL_PORT_SELECT_DPD (3 << 30)
3776#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3777#define PANEL_POWER_UP_DELAY_SHIFT 16
3778#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3779#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3780
b9055052 3781#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3782#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3783#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3784#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3785#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3786
b9055052 3787#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3788#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3789#define PP_REFERENCE_DIVIDER_SHIFT 8
3790#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3791#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3792
5eb08b69
ZW
3793#define PCH_DP_B 0xe4100
3794#define PCH_DPB_AUX_CH_CTL 0xe4110
3795#define PCH_DPB_AUX_CH_DATA1 0xe4114
3796#define PCH_DPB_AUX_CH_DATA2 0xe4118
3797#define PCH_DPB_AUX_CH_DATA3 0xe411c
3798#define PCH_DPB_AUX_CH_DATA4 0xe4120
3799#define PCH_DPB_AUX_CH_DATA5 0xe4124
3800
3801#define PCH_DP_C 0xe4200
3802#define PCH_DPC_AUX_CH_CTL 0xe4210
3803#define PCH_DPC_AUX_CH_DATA1 0xe4214
3804#define PCH_DPC_AUX_CH_DATA2 0xe4218
3805#define PCH_DPC_AUX_CH_DATA3 0xe421c
3806#define PCH_DPC_AUX_CH_DATA4 0xe4220
3807#define PCH_DPC_AUX_CH_DATA5 0xe4224
3808
3809#define PCH_DP_D 0xe4300
3810#define PCH_DPD_AUX_CH_CTL 0xe4310
3811#define PCH_DPD_AUX_CH_DATA1 0xe4314
3812#define PCH_DPD_AUX_CH_DATA2 0xe4318
3813#define PCH_DPD_AUX_CH_DATA3 0xe431c
3814#define PCH_DPD_AUX_CH_DATA4 0xe4320
3815#define PCH_DPD_AUX_CH_DATA5 0xe4324
3816
8db9d77b
ZW
3817/* CPT */
3818#define PORT_TRANS_A_SEL_CPT 0
3819#define PORT_TRANS_B_SEL_CPT (1<<29)
3820#define PORT_TRANS_C_SEL_CPT (2<<29)
3821#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3822#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3823
3824#define TRANS_DP_CTL_A 0xe0300
3825#define TRANS_DP_CTL_B 0xe1300
3826#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3827#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3828#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3829#define TRANS_DP_PORT_SEL_B (0<<29)
3830#define TRANS_DP_PORT_SEL_C (1<<29)
3831#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3832#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3833#define TRANS_DP_PORT_SEL_MASK (3<<29)
3834#define TRANS_DP_AUDIO_ONLY (1<<26)
3835#define TRANS_DP_ENH_FRAMING (1<<18)
3836#define TRANS_DP_8BPC (0<<9)
3837#define TRANS_DP_10BPC (1<<9)
3838#define TRANS_DP_6BPC (2<<9)
3839#define TRANS_DP_12BPC (3<<9)
220cad3c 3840#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3841#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3842#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3843#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3844#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3845#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3846
3847/* SNB eDP training params */
3848/* SNB A-stepping */
3849#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3850#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3851#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3852#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3853/* SNB B-stepping */
3c5a62b5
YL
3854#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3855#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3856#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3857#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3858#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3859#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3860
1a2eb460
KP
3861/* IVB */
3862#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3863#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3864#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3865#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3866#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3867#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3868#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3869
3870/* legacy values */
3871#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3872#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3873#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3874#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3875#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3876
3877#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3878
cae5852d 3879#define FORCEWAKE 0xA18C
575155a9
JB
3880#define FORCEWAKE_VLV 0x1300b0
3881#define FORCEWAKE_ACK_VLV 0x1300b4
eb43f4af 3882#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3883#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3884#define FORCEWAKE_MT_ACK 0x130040
3885#define ECOBUS 0xa180
3886#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3887
dd202c6d
BW
3888#define GTFIFODBG 0x120000
3889#define GT_FIFO_CPU_ERROR_MASK 7
3890#define GT_FIFO_OVFERR (1<<2)
3891#define GT_FIFO_IAWRERR (1<<1)
3892#define GT_FIFO_IARDERR (1<<0)
3893
91355834 3894#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3895#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3896
80e829fa
DV
3897#define GEN6_UCGCTL1 0x9400
3898# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 3899# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 3900
406478dc 3901#define GEN6_UCGCTL2 0x9404
eae66b50 3902# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 3903# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3904# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3905
3b8d8d91 3906#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3907#define GEN6_TURBO_DISABLE (1<<31)
3908#define GEN6_FREQUENCY(x) ((x)<<25)
3909#define GEN6_OFFSET(x) ((x)<<19)
3910#define GEN6_AGGRESSIVE_TURBO (0<<15)
3911#define GEN6_RC_VIDEO_FREQ 0xA00C
3912#define GEN6_RC_CONTROL 0xA090
3913#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3914#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3915#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3916#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3917#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3918#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3919#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3920#define GEN6_RP_DOWN_TIMEOUT 0xA010
3921#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3922#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3923#define GEN6_CAGF_SHIFT 8
3924#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3925#define GEN6_RP_CONTROL 0xA024
3926#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3927#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3928#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3929#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3930#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3931#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3932#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3933#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3934#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3935#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3936#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3937#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3938#define GEN6_RP_UP_THRESHOLD 0xA02C
3939#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3940#define GEN6_RP_CUR_UP_EI 0xA050
3941#define GEN6_CURICONT_MASK 0xffffff
3942#define GEN6_RP_CUR_UP 0xA054
3943#define GEN6_CURBSYTAVG_MASK 0xffffff
3944#define GEN6_RP_PREV_UP 0xA058
3945#define GEN6_RP_CUR_DOWN_EI 0xA05C
3946#define GEN6_CURIAVG_MASK 0xffffff
3947#define GEN6_RP_CUR_DOWN 0xA060
3948#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3949#define GEN6_RP_UP_EI 0xA068
3950#define GEN6_RP_DOWN_EI 0xA06C
3951#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3952#define GEN6_RC_STATE 0xA094
3953#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3954#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3955#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3956#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3957#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3958#define GEN6_RC_SLEEP 0xA0B0
3959#define GEN6_RC1e_THRESHOLD 0xA0B4
3960#define GEN6_RC6_THRESHOLD 0xA0B8
3961#define GEN6_RC6p_THRESHOLD 0xA0BC
3962#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3963#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3964
3965#define GEN6_PMISR 0x44020
4912d041 3966#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3967#define GEN6_PMIIR 0x44028
3968#define GEN6_PMIER 0x4402C
3969#define GEN6_PM_MBOX_EVENT (1<<25)
3970#define GEN6_PM_THERMAL_EVENT (1<<24)
3971#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3972#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3973#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3974#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3975#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3976#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3977 GEN6_PM_RP_DOWN_THRESHOLD | \
3978 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 3979
cce66a28
BW
3980#define GEN6_GT_GFX_RC6_LOCKED 0x138104
3981#define GEN6_GT_GFX_RC6 0x138108
3982#define GEN6_GT_GFX_RC6p 0x13810C
3983#define GEN6_GT_GFX_RC6pp 0x138110
3984
8fd26859
CW
3985#define GEN6_PCODE_MAILBOX 0x138124
3986#define GEN6_PCODE_READY (1<<31)
a6044e23 3987#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3988#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3989#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3990#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3991#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3992
4d85529d
BW
3993#define GEN6_GT_CORE_STATUS 0x138060
3994#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3995#define GEN6_RCn_MASK 7
3996#define GEN6_RC0 0
3997#define GEN6_RC3 2
3998#define GEN6_RC6 3
3999#define GEN6_RC7 4
4000
e0dac65e
WF
4001#define G4X_AUD_VID_DID 0x62020
4002#define INTEL_AUDIO_DEVCL 0x808629FB
4003#define INTEL_AUDIO_DEVBLC 0x80862801
4004#define INTEL_AUDIO_DEVCTG 0x80862802
4005
4006#define G4X_AUD_CNTL_ST 0x620B4
4007#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
4008#define G4X_ELDV_DEVCTG (1 << 14)
4009#define G4X_ELD_ADDR (0xf << 5)
4010#define G4X_ELD_ACK (1 << 4)
4011#define G4X_HDMIW_HDMIEDID 0x6210C
4012
1202b4c6
WF
4013#define IBX_HDMIW_HDMIEDID_A 0xE2050
4014#define IBX_AUD_CNTL_ST_A 0xE20B4
4015#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
4016#define IBX_ELD_ADDRESS (0x1f << 5)
4017#define IBX_ELD_ACK (1 << 4)
4018#define IBX_AUD_CNTL_ST2 0xE20C0
4019#define IBX_ELD_VALIDB (1 << 0)
4020#define IBX_CP_READYB (1 << 1)
4021
4022#define CPT_HDMIW_HDMIEDID_A 0xE5050
4023#define CPT_AUD_CNTL_ST_A 0xE50B4
4024#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 4025
ae662d31
EA
4026/* These are the 4 32-bit write offset registers for each stream
4027 * output buffer. It determines the offset from the
4028 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
4029 */
4030#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
4031
b6daa025
WF
4032#define IBX_AUD_CONFIG_A 0xe2000
4033#define CPT_AUD_CONFIG_A 0xe5000
4034#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
4035#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
4036#define AUD_CONFIG_UPPER_N_SHIFT 20
4037#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
4038#define AUD_CONFIG_LOWER_N_SHIFT 4
4039#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
4040#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
4041#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
4042#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
4043
9eb3a752
ED
4044/* HSW Power Wells */
4045#define HSW_PWR_WELL_CTL1 0x45400 /* BIOS */
4046#define HSW_PWR_WELL_CTL2 0x45404 /* Driver */
4047#define HSW_PWR_WELL_CTL3 0x45408 /* KVMR */
4048#define HSW_PWR_WELL_CTL4 0x4540C /* Debug */
4049#define HSW_PWR_WELL_ENABLE (1<<31)
4050#define HSW_PWR_WELL_STATE (1<<30)
4051#define HSW_PWR_WELL_CTL5 0x45410
4052#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
4053#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
4054#define HSW_PWR_WELL_FORCE_ON (1<<19)
4055#define HSW_PWR_WELL_CTL6 0x45414
4056
e7e104c3
ED
4057/* Per-pipe DDI Function Control */
4058#define PIPE_DDI_FUNC_CTL_A 0x60400
4059#define PIPE_DDI_FUNC_CTL_B 0x61400
4060#define PIPE_DDI_FUNC_CTL_C 0x62400
4061#define PIPE_DDI_FUNC_CTL_EDP 0x6F400
4062#define DDI_FUNC_CTL(pipe) _PIPE(pipe, \
4063 PIPE_DDI_FUNC_CTL_A, \
4064 PIPE_DDI_FUNC_CTL_B)
4065#define PIPE_DDI_FUNC_ENABLE (1<<31)
4066/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
4067#define PIPE_DDI_PORT_MASK (0xf<<28)
4068#define PIPE_DDI_SELECT_PORT(x) ((x)<<28)
4069#define PIPE_DDI_MODE_SELECT_HDMI (0<<24)
4070#define PIPE_DDI_MODE_SELECT_DVI (1<<24)
4071#define PIPE_DDI_MODE_SELECT_DP_SST (2<<24)
4072#define PIPE_DDI_MODE_SELECT_DP_MST (3<<24)
4073#define PIPE_DDI_MODE_SELECT_FDI (4<<24)
4074#define PIPE_DDI_BPC_8 (0<<20)
4075#define PIPE_DDI_BPC_10 (1<<20)
4076#define PIPE_DDI_BPC_6 (2<<20)
4077#define PIPE_DDI_BPC_12 (3<<20)
4078#define PIPE_DDI_BFI_ENABLE (1<<4)
4079#define PIPE_DDI_PORT_WIDTH_X1 (0<<1)
4080#define PIPE_DDI_PORT_WIDTH_X2 (1<<1)
4081#define PIPE_DDI_PORT_WIDTH_X4 (3<<1)
4082
0e87f667
ED
4083/* DisplayPort Transport Control */
4084#define DP_TP_CTL_A 0x64040
4085#define DP_TP_CTL_B 0x64140
4086#define DP_TP_CTL(port) _PORT(port, \
4087 DP_TP_CTL_A, \
4088 DP_TP_CTL_B)
4089#define DP_TP_CTL_ENABLE (1<<31)
4090#define DP_TP_CTL_MODE_SST (0<<27)
4091#define DP_TP_CTL_MODE_MST (1<<27)
4092#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
4093#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
4094#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
4095#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
4096#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
4097#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
4098
e411b2c1
ED
4099/* DisplayPort Transport Status */
4100#define DP_TP_STATUS_A 0x64044
4101#define DP_TP_STATUS_B 0x64144
4102#define DP_TP_STATUS(port) _PORT(port, \
4103 DP_TP_STATUS_A, \
4104 DP_TP_STATUS_B)
4105#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
4106
03f896a1
ED
4107/* DDI Buffer Control */
4108#define DDI_BUF_CTL_A 0x64000
4109#define DDI_BUF_CTL_B 0x64100
4110#define DDI_BUF_CTL(port) _PORT(port, \
4111 DDI_BUF_CTL_A, \
4112 DDI_BUF_CTL_B)
4113#define DDI_BUF_CTL_ENABLE (1<<31)
4114#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
4115#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
4116#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
4117#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
4118#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
4119#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
4120#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
4121#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
4122#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
4123#define DDI_BUF_EMP_MASK (0xf<<24)
4124#define DDI_BUF_IS_IDLE (1<<7)
4125#define DDI_PORT_WIDTH_X1 (0<<1)
4126#define DDI_PORT_WIDTH_X2 (1<<1)
4127#define DDI_PORT_WIDTH_X4 (3<<1)
4128#define DDI_INIT_DISPLAY_DETECTED (1<<0)
4129
bb879a44
ED
4130/* DDI Buffer Translations */
4131#define DDI_BUF_TRANS_A 0x64E00
4132#define DDI_BUF_TRANS_B 0x64E60
4133#define DDI_BUF_TRANS(port) _PORT(port, \
4134 DDI_BUF_TRANS_A, \
4135 DDI_BUF_TRANS_B)
4136
7501a4d8
ED
4137/* Sideband Interface (SBI) is programmed indirectly, via
4138 * SBI_ADDR, which contains the register offset; and SBI_DATA,
4139 * which contains the payload */
4140#define SBI_ADDR 0xC6000
4141#define SBI_DATA 0xC6004
4142#define SBI_CTL_STAT 0xC6008
4143#define SBI_CTL_OP_CRRD (0x6<<8)
4144#define SBI_CTL_OP_CRWR (0x7<<8)
4145#define SBI_RESPONSE_FAIL (0x1<<1)
4146#define SBI_RESPONSE_SUCCESS (0x0<<1)
4147#define SBI_BUSY (0x1<<0)
4148#define SBI_READY (0x0<<0)
52f025ef 4149
ccf1c867
ED
4150/* SBI offsets */
4151#define SBI_SSCDIVINTPHASE6 0x0600
4152#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
4153#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
4154#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
4155#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
4156#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
4157#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
4158#define SBI_SSCCTL 0x020c
4159#define SBI_SSCCTL6 0x060C
4160#define SBI_SSCCTL_DISABLE (1<<0)
4161#define SBI_SSCAUXDIV6 0x0610
4162#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
4163#define SBI_DBUFF0 0x2a00
4164
52f025ef
ED
4165/* LPT PIXCLK_GATE */
4166#define PIXCLK_GATE 0xC6020
4167#define PIXCLK_GATE_UNGATE 1<<0
4168#define PIXCLK_GATE_GATE 0<<0
4169
e93ea06a
ED
4170/* SPLL */
4171#define SPLL_CTL 0x46020
4172#define SPLL_PLL_ENABLE (1<<31)
4173#define SPLL_PLL_SCC (1<<28)
4174#define SPLL_PLL_NON_SCC (2<<28)
4175#define SPLL_PLL_FREQ_810MHz (0<<26)
4176#define SPLL_PLL_FREQ_1350MHz (1<<26)
4177
4dffc404
ED
4178/* WRPLL */
4179#define WRPLL_CTL1 0x46040
4180#define WRPLL_CTL2 0x46060
4181#define WRPLL_PLL_ENABLE (1<<31)
4182#define WRPLL_PLL_SELECT_SSC (0x01<<28)
4183#define WRPLL_PLL_SELECT_NON_SCC (0x02<<28)
4184#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
4185
fec9181c
ED
4186/* Port clock selection */
4187#define PORT_CLK_SEL_A 0x46100
4188#define PORT_CLK_SEL_B 0x46104
4189#define PORT_CLK_SEL(port) _PORT(port, \
4190 PORT_CLK_SEL_A, \
4191 PORT_CLK_SEL_B)
4192#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
4193#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
4194#define PORT_CLK_SEL_LCPLL_810 (2<<29)
4195#define PORT_CLK_SEL_SPLL (3<<29)
4196#define PORT_CLK_SEL_WRPLL1 (4<<29)
4197#define PORT_CLK_SEL_WRPLL2 (5<<29)
4198
4199/* Pipe clock selection */
4200#define PIPE_CLK_SEL_A 0x46140
4201#define PIPE_CLK_SEL_B 0x46144
4202#define PIPE_CLK_SEL(pipe) _PIPE(pipe, \
4203 PIPE_CLK_SEL_A, \
4204 PIPE_CLK_SEL_B)
4205/* For each pipe, we need to select the corresponding port clock */
4206#define PIPE_CLK_SEL_DISABLED (0x0<<29)
4207#define PIPE_CLK_SEL_PORT(x) ((x+1)<<29)
4208
90e8d31c
ED
4209/* LCPLL Control */
4210#define LCPLL_CTL 0x130040
4211#define LCPLL_PLL_DISABLE (1<<31)
4212#define LCPLL_PLL_LOCK (1<<30)
4213#define LCPLL_CD_CLOCK_DISABLE (1<<25)
4214#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
4215
69e94b7e
ED
4216/* Pipe WM_LINETIME - watermark line time */
4217#define PIPE_WM_LINETIME_A 0x45270
4218#define PIPE_WM_LINETIME_B 0x45274
4219#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, \
4220 PIPE_WM_LINETIME_A, \
4221 PIPE_WM_LINETIME_A)
4222#define PIPE_WM_LINETIME_MASK (0x1ff)
4223#define PIPE_WM_LINETIME_TIME(x) ((x))
4224#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
4225#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
4226
4227/* SFUSE_STRAP */
4228#define SFUSE_STRAP 0xc2014
4229#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
4230#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
4231#define SFUSE_STRAP_DDID_DETECTED (1<<0)
4232
585fb111 4233#endif /* _I915_REG_H_ */
This page took 0.56791 seconds and 5 git commands to generate.