Commit | Line | Data |
---|---|---|
585fb111 JB |
1 | /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas. |
2 | * All Rights Reserved. | |
3 | * | |
4 | * Permission is hereby granted, free of charge, to any person obtaining a | |
5 | * copy of this software and associated documentation files (the | |
6 | * "Software"), to deal in the Software without restriction, including | |
7 | * without limitation the rights to use, copy, modify, merge, publish, | |
8 | * distribute, sub license, and/or sell copies of the Software, and to | |
9 | * permit persons to whom the Software is furnished to do so, subject to | |
10 | * the following conditions: | |
11 | * | |
12 | * The above copyright notice and this permission notice (including the | |
13 | * next paragraph) shall be included in all copies or substantial portions | |
14 | * of the Software. | |
15 | * | |
16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS | |
17 | * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF | |
18 | * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. | |
19 | * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR | |
20 | * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, | |
21 | * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE | |
22 | * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. | |
23 | */ | |
24 | ||
25 | #ifndef _I915_REG_H_ | |
26 | #define _I915_REG_H_ | |
27 | ||
5eddb70b | 28 | #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a))) |
a5c961d1 | 29 | #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a))) |
5eddb70b | 30 | |
2b139522 ED |
31 | #define _PORT(port, a, b) ((a) + (port)*((b)-(a))) |
32 | ||
6b26c86d DV |
33 | #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a)) |
34 | #define _MASKED_BIT_DISABLE(a) ((a) << 16) | |
35 | ||
585fb111 JB |
36 | /* PCI config space */ |
37 | ||
38 | #define HPLLCC 0xc0 /* 855 only */ | |
652c393a | 39 | #define GC_CLOCK_CONTROL_MASK (0xf << 0) |
585fb111 JB |
40 | #define GC_CLOCK_133_200 (0 << 0) |
41 | #define GC_CLOCK_100_200 (1 << 0) | |
42 | #define GC_CLOCK_100_133 (2 << 0) | |
43 | #define GC_CLOCK_166_250 (3 << 0) | |
f97108d1 | 44 | #define GCFGC2 0xda |
585fb111 JB |
45 | #define GCFGC 0xf0 /* 915+ only */ |
46 | #define GC_LOW_FREQUENCY_ENABLE (1 << 7) | |
47 | #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4) | |
48 | #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4) | |
257a7ffc DV |
49 | #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4) |
50 | #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4) | |
51 | #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4) | |
52 | #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4) | |
53 | #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4) | |
54 | #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4) | |
585fb111 | 55 | #define GC_DISPLAY_CLOCK_MASK (7 << 4) |
652c393a JB |
56 | #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0) |
57 | #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0) | |
58 | #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0) | |
59 | #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0) | |
60 | #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0) | |
61 | #define I965_GC_RENDER_CLOCK_MASK (0xf << 0) | |
62 | #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0) | |
63 | #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0) | |
64 | #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0) | |
65 | #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0) | |
66 | #define I945_GC_RENDER_CLOCK_MASK (7 << 0) | |
67 | #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0) | |
68 | #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0) | |
69 | #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0) | |
70 | #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0) | |
71 | #define I915_GC_RENDER_CLOCK_MASK (7 << 0) | |
72 | #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0) | |
73 | #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0) | |
74 | #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0) | |
7f1bdbcb DV |
75 | #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */ |
76 | ||
eeccdcac KG |
77 | |
78 | /* Graphics reset regs */ | |
0573ed4a KG |
79 | #define I965_GDRST 0xc0 /* PCI config register */ |
80 | #define ILK_GDSR 0x2ca4 /* MCHBAR offset */ | |
eeccdcac KG |
81 | #define GRDOM_FULL (0<<2) |
82 | #define GRDOM_RENDER (1<<2) | |
83 | #define GRDOM_MEDIA (3<<2) | |
8a5c2ae7 | 84 | #define GRDOM_MASK (3<<2) |
5ccce180 | 85 | #define GRDOM_RESET_ENABLE (1<<0) |
585fb111 | 86 | |
07b7ddd9 JB |
87 | #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */ |
88 | #define GEN6_MBC_SNPCR_SHIFT 21 | |
89 | #define GEN6_MBC_SNPCR_MASK (3<<21) | |
90 | #define GEN6_MBC_SNPCR_MAX (0<<21) | |
91 | #define GEN6_MBC_SNPCR_MED (1<<21) | |
92 | #define GEN6_MBC_SNPCR_LOW (2<<21) | |
93 | #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */ | |
94 | ||
5eb719cd DV |
95 | #define GEN6_MBCTL 0x0907c |
96 | #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4) | |
97 | #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3) | |
98 | #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2) | |
99 | #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1) | |
100 | #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0) | |
101 | ||
cff458c2 EA |
102 | #define GEN6_GDRST 0x941c |
103 | #define GEN6_GRDOM_FULL (1 << 0) | |
104 | #define GEN6_GRDOM_RENDER (1 << 1) | |
105 | #define GEN6_GRDOM_MEDIA (1 << 2) | |
106 | #define GEN6_GRDOM_BLT (1 << 3) | |
107 | ||
5eb719cd DV |
108 | #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228) |
109 | #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518) | |
110 | #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220) | |
111 | #define PP_DIR_DCLV_2G 0xffffffff | |
112 | ||
94e409c1 BW |
113 | #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4)) |
114 | #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8) | |
115 | ||
5eb719cd DV |
116 | #define GAM_ECOCHK 0x4090 |
117 | #define ECOCHK_SNB_BIT (1<<10) | |
e3dff585 | 118 | #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6) |
5eb719cd DV |
119 | #define ECOCHK_PPGTT_CACHE64B (0x3<<3) |
120 | #define ECOCHK_PPGTT_CACHE4B (0x0<<3) | |
a6f429a5 VS |
121 | #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4) |
122 | #define ECOCHK_PPGTT_LLC_IVB (0x1<<3) | |
123 | #define ECOCHK_PPGTT_UC_HSW (0x1<<3) | |
124 | #define ECOCHK_PPGTT_WT_HSW (0x2<<3) | |
125 | #define ECOCHK_PPGTT_WB_HSW (0x3<<3) | |
5eb719cd | 126 | |
48ecfa10 | 127 | #define GAC_ECO_BITS 0x14090 |
3b9d7888 | 128 | #define ECOBITS_SNB_BIT (1<<13) |
48ecfa10 DV |
129 | #define ECOBITS_PPGTT_CACHE64B (3<<8) |
130 | #define ECOBITS_PPGTT_CACHE4B (0<<8) | |
131 | ||
be901a5a DV |
132 | #define GAB_CTL 0x24000 |
133 | #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8) | |
134 | ||
585fb111 JB |
135 | /* VGA stuff */ |
136 | ||
137 | #define VGA_ST01_MDA 0x3ba | |
138 | #define VGA_ST01_CGA 0x3da | |
139 | ||
140 | #define VGA_MSR_WRITE 0x3c2 | |
141 | #define VGA_MSR_READ 0x3cc | |
142 | #define VGA_MSR_MEM_EN (1<<1) | |
143 | #define VGA_MSR_CGA_MODE (1<<0) | |
144 | ||
5434fd92 | 145 | #define VGA_SR_INDEX 0x3c4 |
f930ddd0 | 146 | #define SR01 1 |
5434fd92 | 147 | #define VGA_SR_DATA 0x3c5 |
585fb111 JB |
148 | |
149 | #define VGA_AR_INDEX 0x3c0 | |
150 | #define VGA_AR_VID_EN (1<<5) | |
151 | #define VGA_AR_DATA_WRITE 0x3c0 | |
152 | #define VGA_AR_DATA_READ 0x3c1 | |
153 | ||
154 | #define VGA_GR_INDEX 0x3ce | |
155 | #define VGA_GR_DATA 0x3cf | |
156 | /* GR05 */ | |
157 | #define VGA_GR_MEM_READ_MODE_SHIFT 3 | |
158 | #define VGA_GR_MEM_READ_MODE_PLANE 1 | |
159 | /* GR06 */ | |
160 | #define VGA_GR_MEM_MODE_MASK 0xc | |
161 | #define VGA_GR_MEM_MODE_SHIFT 2 | |
162 | #define VGA_GR_MEM_A0000_AFFFF 0 | |
163 | #define VGA_GR_MEM_A0000_BFFFF 1 | |
164 | #define VGA_GR_MEM_B0000_B7FFF 2 | |
165 | #define VGA_GR_MEM_B0000_BFFFF 3 | |
166 | ||
167 | #define VGA_DACMASK 0x3c6 | |
168 | #define VGA_DACRX 0x3c7 | |
169 | #define VGA_DACWX 0x3c8 | |
170 | #define VGA_DACDATA 0x3c9 | |
171 | ||
172 | #define VGA_CR_INDEX_MDA 0x3b4 | |
173 | #define VGA_CR_DATA_MDA 0x3b5 | |
174 | #define VGA_CR_INDEX_CGA 0x3d4 | |
175 | #define VGA_CR_DATA_CGA 0x3d5 | |
176 | ||
351e3db2 BV |
177 | /* |
178 | * Instruction field definitions used by the command parser | |
179 | */ | |
180 | #define INSTR_CLIENT_SHIFT 29 | |
181 | #define INSTR_CLIENT_MASK 0xE0000000 | |
182 | #define INSTR_MI_CLIENT 0x0 | |
183 | #define INSTR_BC_CLIENT 0x2 | |
184 | #define INSTR_RC_CLIENT 0x3 | |
185 | #define INSTR_SUBCLIENT_SHIFT 27 | |
186 | #define INSTR_SUBCLIENT_MASK 0x18000000 | |
187 | #define INSTR_MEDIA_SUBCLIENT 0x2 | |
188 | ||
585fb111 JB |
189 | /* |
190 | * Memory interface instructions used by the kernel | |
191 | */ | |
192 | #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags)) | |
d4d48035 BV |
193 | /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */ |
194 | #define MI_GLOBAL_GTT (1<<22) | |
585fb111 JB |
195 | |
196 | #define MI_NOOP MI_INSTR(0, 0) | |
197 | #define MI_USER_INTERRUPT MI_INSTR(0x02, 0) | |
198 | #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0) | |
02e792fb | 199 | #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16) |
585fb111 JB |
200 | #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6) |
201 | #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2) | |
202 | #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1) | |
203 | #define MI_FLUSH MI_INSTR(0x04, 0) | |
204 | #define MI_READ_FLUSH (1 << 0) | |
205 | #define MI_EXE_FLUSH (1 << 1) | |
206 | #define MI_NO_WRITE_FLUSH (1 << 2) | |
207 | #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */ | |
208 | #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */ | |
1cafd347 | 209 | #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */ |
0e79284d BW |
210 | #define MI_REPORT_HEAD MI_INSTR(0x07, 0) |
211 | #define MI_ARB_ON_OFF MI_INSTR(0x08, 0) | |
212 | #define MI_ARB_ENABLE (1<<0) | |
213 | #define MI_ARB_DISABLE (0<<0) | |
585fb111 | 214 | #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0) |
88271da3 JB |
215 | #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0) |
216 | #define MI_SUSPEND_FLUSH_EN (1<<0) | |
0206e353 | 217 | #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0) |
02e792fb DV |
218 | #define MI_OVERLAY_CONTINUE (0x0<<21) |
219 | #define MI_OVERLAY_ON (0x1<<21) | |
220 | #define MI_OVERLAY_OFF (0x2<<21) | |
585fb111 | 221 | #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0) |
6b95a207 | 222 | #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2) |
1afe3e9d | 223 | #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1) |
6b95a207 | 224 | #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20) |
cb05d8de DV |
225 | /* IVB has funny definitions for which plane to flip. */ |
226 | #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19) | |
227 | #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19) | |
228 | #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19) | |
229 | #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19) | |
230 | #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19) | |
231 | #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19) | |
0e79284d BW |
232 | #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */ |
233 | #define MI_SEMAPHORE_GLOBAL_GTT (1<<22) | |
234 | #define MI_SEMAPHORE_UPDATE (1<<21) | |
235 | #define MI_SEMAPHORE_COMPARE (1<<20) | |
236 | #define MI_SEMAPHORE_REGISTER (1<<18) | |
237 | #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */ | |
238 | #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */ | |
239 | #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */ | |
240 | #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */ | |
241 | #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */ | |
242 | #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */ | |
243 | #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */ | |
244 | #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */ | |
245 | #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */ | |
246 | #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */ | |
247 | #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */ | |
248 | #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */ | |
a028c4b0 DV |
249 | #define MI_SEMAPHORE_SYNC_INVALID (3<<16) |
250 | #define MI_SEMAPHORE_SYNC_MASK (3<<16) | |
aa40d6bb ZN |
251 | #define MI_SET_CONTEXT MI_INSTR(0x18, 0) |
252 | #define MI_MM_SPACE_GTT (1<<8) | |
253 | #define MI_MM_SPACE_PHYSICAL (0<<8) | |
254 | #define MI_SAVE_EXT_STATE_EN (1<<3) | |
255 | #define MI_RESTORE_EXT_STATE_EN (1<<2) | |
88271da3 | 256 | #define MI_FORCE_RESTORE (1<<1) |
aa40d6bb | 257 | #define MI_RESTORE_INHIBIT (1<<0) |
585fb111 JB |
258 | #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1) |
259 | #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */ | |
260 | #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1) | |
261 | #define MI_STORE_DWORD_INDEX_SHIFT 2 | |
c6642782 DV |
262 | /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM: |
263 | * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw | |
264 | * simply ignores the register load under certain conditions. | |
265 | * - One can actually load arbitrary many arbitrary registers: Simply issue x | |
266 | * address/value pairs. Don't overdue it, though, x <= 2^4 must hold! | |
267 | */ | |
7ec55f46 DL |
268 | #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1) |
269 | #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1) | |
b76bfeba | 270 | #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1) |
0e79284d | 271 | #define MI_SRM_LRM_GLOBAL_GTT (1<<22) |
71a77e07 | 272 | #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */ |
9a289771 JB |
273 | #define MI_FLUSH_DW_STORE_INDEX (1<<21) |
274 | #define MI_INVALIDATE_TLB (1<<18) | |
275 | #define MI_FLUSH_DW_OP_STOREDW (1<<14) | |
d4d48035 | 276 | #define MI_FLUSH_DW_OP_MASK (3<<14) |
b18b396b | 277 | #define MI_FLUSH_DW_NOTIFY (1<<8) |
9a289771 JB |
278 | #define MI_INVALIDATE_BSD (1<<7) |
279 | #define MI_FLUSH_DW_USE_GTT (1<<2) | |
280 | #define MI_FLUSH_DW_USE_PPGTT (0<<2) | |
585fb111 | 281 | #define MI_BATCH_BUFFER MI_INSTR(0x30, 1) |
d7d4eedd CW |
282 | #define MI_BATCH_NON_SECURE (1) |
283 | /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */ | |
0e79284d | 284 | #define MI_BATCH_NON_SECURE_I965 (1<<8) |
d7d4eedd | 285 | #define MI_BATCH_PPGTT_HSW (1<<8) |
0e79284d | 286 | #define MI_BATCH_NON_SECURE_HSW (1<<13) |
585fb111 | 287 | #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0) |
65f56876 | 288 | #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */ |
1c7a0623 | 289 | #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1) |
0e79284d | 290 | |
9435373e RV |
291 | |
292 | #define MI_PREDICATE_RESULT_2 (0x2214) | |
293 | #define LOWER_SLICE_ENABLED (1<<0) | |
294 | #define LOWER_SLICE_DISABLED (0<<0) | |
295 | ||
585fb111 JB |
296 | /* |
297 | * 3D instructions used by the kernel | |
298 | */ | |
299 | #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags)) | |
300 | ||
301 | #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24)) | |
302 | #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19)) | |
303 | #define SC_UPDATE_SCISSOR (0x1<<1) | |
304 | #define SC_ENABLE_MASK (0x1<<0) | |
305 | #define SC_ENABLE (0x1<<0) | |
306 | #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16)) | |
307 | #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1)) | |
308 | #define SCI_YMIN_MASK (0xffff<<16) | |
309 | #define SCI_XMIN_MASK (0xffff<<0) | |
310 | #define SCI_YMAX_MASK (0xffff<<16) | |
311 | #define SCI_XMAX_MASK (0xffff<<0) | |
312 | #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19)) | |
313 | #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1) | |
314 | #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0) | |
315 | #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16)) | |
316 | #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4) | |
317 | #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0) | |
318 | #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1) | |
319 | #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3)) | |
320 | #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2) | |
321 | #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4) | |
322 | #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6) | |
323 | #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5) | |
324 | #define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21) | |
325 | #define XY_SRC_COPY_BLT_WRITE_RGB (1<<20) | |
326 | #define BLT_DEPTH_8 (0<<24) | |
327 | #define BLT_DEPTH_16_565 (1<<24) | |
328 | #define BLT_DEPTH_16_1555 (2<<24) | |
329 | #define BLT_DEPTH_32 (3<<24) | |
330 | #define BLT_ROP_GXCOPY (0xcc<<16) | |
331 | #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */ | |
332 | #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */ | |
333 | #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2) | |
334 | #define ASYNC_FLIP (1<<22) | |
335 | #define DISPLAY_PLANE_A (0<<20) | |
336 | #define DISPLAY_PLANE_B (1<<20) | |
fcbc34e4 | 337 | #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2)) |
b9e1faa7 | 338 | #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */ |
f0a346bd | 339 | #define PIPE_CONTROL_MMIO_WRITE (1<<23) |
114d4f70 | 340 | #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21) |
8d315287 | 341 | #define PIPE_CONTROL_CS_STALL (1<<20) |
cc0f6398 | 342 | #define PIPE_CONTROL_TLB_INVALIDATE (1<<18) |
9d971b37 | 343 | #define PIPE_CONTROL_QW_WRITE (1<<14) |
d4d48035 | 344 | #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14) |
9d971b37 KG |
345 | #define PIPE_CONTROL_DEPTH_STALL (1<<13) |
346 | #define PIPE_CONTROL_WRITE_FLUSH (1<<12) | |
8d315287 | 347 | #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */ |
9d971b37 KG |
348 | #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */ |
349 | #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */ | |
350 | #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9) | |
351 | #define PIPE_CONTROL_NOTIFY (1<<8) | |
8d315287 JB |
352 | #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4) |
353 | #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3) | |
354 | #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2) | |
9d971b37 | 355 | #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1) |
8d315287 | 356 | #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0) |
e552eb70 | 357 | #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */ |
585fb111 | 358 | |
3a6fa984 BV |
359 | /* |
360 | * Commands used only by the command parser | |
361 | */ | |
362 | #define MI_SET_PREDICATE MI_INSTR(0x01, 0) | |
363 | #define MI_ARB_CHECK MI_INSTR(0x05, 0) | |
364 | #define MI_RS_CONTROL MI_INSTR(0x06, 0) | |
365 | #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0) | |
366 | #define MI_PREDICATE MI_INSTR(0x0C, 0) | |
367 | #define MI_RS_CONTEXT MI_INSTR(0x0F, 0) | |
368 | #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0) | |
9c640d1d | 369 | #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0) |
3a6fa984 BV |
370 | #define MI_URB_CLEAR MI_INSTR(0x19, 0) |
371 | #define MI_UPDATE_GTT MI_INSTR(0x23, 0) | |
372 | #define MI_CLFLUSH MI_INSTR(0x27, 0) | |
d4d48035 BV |
373 | #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0) |
374 | #define MI_REPORT_PERF_COUNT_GGTT (1<<0) | |
3a6fa984 BV |
375 | #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0) |
376 | #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0) | |
377 | #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0) | |
378 | #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0) | |
379 | #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0) | |
380 | #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0) | |
381 | ||
382 | #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16)) | |
383 | #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16)) | |
f0a346bd BV |
384 | #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16)) |
385 | #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18) | |
3a6fa984 BV |
386 | #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16)) |
387 | #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16)) | |
388 | #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \ | |
389 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16)) | |
390 | #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \ | |
391 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16)) | |
392 | #define GFX_OP_3DSTATE_SO_DECL_LIST \ | |
393 | ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16)) | |
394 | ||
395 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \ | |
396 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16)) | |
397 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \ | |
398 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16)) | |
399 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \ | |
400 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16)) | |
401 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \ | |
402 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16)) | |
403 | #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \ | |
404 | ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16)) | |
405 | ||
406 | #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16)) | |
407 | ||
408 | #define COLOR_BLT ((0x2<<29)|(0x40<<22)) | |
409 | #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22)) | |
dc96e9b8 | 410 | |
5947de9b BV |
411 | /* |
412 | * Registers used only by the command parser | |
413 | */ | |
414 | #define BCS_SWCTRL 0x22200 | |
415 | ||
416 | #define HS_INVOCATION_COUNT 0x2300 | |
417 | #define DS_INVOCATION_COUNT 0x2308 | |
418 | #define IA_VERTICES_COUNT 0x2310 | |
419 | #define IA_PRIMITIVES_COUNT 0x2318 | |
420 | #define VS_INVOCATION_COUNT 0x2320 | |
421 | #define GS_INVOCATION_COUNT 0x2328 | |
422 | #define GS_PRIMITIVES_COUNT 0x2330 | |
423 | #define CL_INVOCATION_COUNT 0x2338 | |
424 | #define CL_PRIMITIVES_COUNT 0x2340 | |
425 | #define PS_INVOCATION_COUNT 0x2348 | |
426 | #define PS_DEPTH_COUNT 0x2350 | |
427 | ||
428 | /* There are the 4 64-bit counter registers, one for each stream output */ | |
429 | #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8) | |
430 | ||
113a0476 BV |
431 | #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8) |
432 | ||
433 | #define GEN7_3DPRIM_END_OFFSET 0x2420 | |
434 | #define GEN7_3DPRIM_START_VERTEX 0x2430 | |
435 | #define GEN7_3DPRIM_VERTEX_COUNT 0x2434 | |
436 | #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438 | |
437 | #define GEN7_3DPRIM_START_INSTANCE 0x243C | |
438 | #define GEN7_3DPRIM_BASE_VERTEX 0x2440 | |
439 | ||
180b813c KG |
440 | #define OACONTROL 0x2360 |
441 | ||
220375aa BV |
442 | #define _GEN7_PIPEA_DE_LOAD_SL 0x70068 |
443 | #define _GEN7_PIPEB_DE_LOAD_SL 0x71068 | |
444 | #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \ | |
445 | _GEN7_PIPEA_DE_LOAD_SL, \ | |
446 | _GEN7_PIPEB_DE_LOAD_SL) | |
447 | ||
dc96e9b8 CW |
448 | /* |
449 | * Reset registers | |
450 | */ | |
451 | #define DEBUG_RESET_I830 0x6070 | |
452 | #define DEBUG_RESET_FULL (1<<7) | |
453 | #define DEBUG_RESET_RENDER (1<<8) | |
454 | #define DEBUG_RESET_DISPLAY (1<<9) | |
455 | ||
57f350b6 | 456 | /* |
5a09ae9f JN |
457 | * IOSF sideband |
458 | */ | |
459 | #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100) | |
460 | #define IOSF_DEVFN_SHIFT 24 | |
461 | #define IOSF_OPCODE_SHIFT 16 | |
462 | #define IOSF_PORT_SHIFT 8 | |
463 | #define IOSF_BYTE_ENABLES_SHIFT 4 | |
464 | #define IOSF_BAR_SHIFT 1 | |
465 | #define IOSF_SB_BUSY (1<<0) | |
f3419158 | 466 | #define IOSF_PORT_BUNIT 0x3 |
5a09ae9f JN |
467 | #define IOSF_PORT_PUNIT 0x4 |
468 | #define IOSF_PORT_NC 0x11 | |
469 | #define IOSF_PORT_DPIO 0x12 | |
e9f882a3 JN |
470 | #define IOSF_PORT_GPIO_NC 0x13 |
471 | #define IOSF_PORT_CCK 0x14 | |
472 | #define IOSF_PORT_CCU 0xA9 | |
473 | #define IOSF_PORT_GPS_CORE 0x48 | |
e9fe51c6 | 474 | #define IOSF_PORT_FLISDSI 0x1B |
5a09ae9f JN |
475 | #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104) |
476 | #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108) | |
477 | ||
30a970c6 JB |
478 | /* See configdb bunit SB addr map */ |
479 | #define BUNIT_REG_BISOC 0x11 | |
480 | ||
5a09ae9f JN |
481 | #define PUNIT_OPCODE_REG_READ 6 |
482 | #define PUNIT_OPCODE_REG_WRITE 7 | |
483 | ||
30a970c6 JB |
484 | #define PUNIT_REG_DSPFREQ 0x36 |
485 | #define DSPFREQSTAT_SHIFT 30 | |
486 | #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT) | |
487 | #define DSPFREQGUAR_SHIFT 14 | |
488 | #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT) | |
a30180a5 ID |
489 | |
490 | /* See the PUNIT HAS v0.8 for the below bits */ | |
491 | enum punit_power_well { | |
492 | PUNIT_POWER_WELL_RENDER = 0, | |
493 | PUNIT_POWER_WELL_MEDIA = 1, | |
494 | PUNIT_POWER_WELL_DISP2D = 3, | |
495 | PUNIT_POWER_WELL_DPIO_CMN_BC = 5, | |
496 | PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6, | |
497 | PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7, | |
498 | PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8, | |
499 | PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9, | |
500 | PUNIT_POWER_WELL_DPIO_RX0 = 10, | |
501 | PUNIT_POWER_WELL_DPIO_RX1 = 11, | |
502 | ||
503 | PUNIT_POWER_WELL_NUM, | |
504 | }; | |
505 | ||
02f4c9e0 CML |
506 | #define PUNIT_REG_PWRGT_CTRL 0x60 |
507 | #define PUNIT_REG_PWRGT_STATUS 0x61 | |
a30180a5 ID |
508 | #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2)) |
509 | #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2)) | |
510 | #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2)) | |
511 | #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2)) | |
512 | #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2)) | |
02f4c9e0 | 513 | |
5a09ae9f JN |
514 | #define PUNIT_REG_GPU_LFM 0xd3 |
515 | #define PUNIT_REG_GPU_FREQ_REQ 0xd4 | |
516 | #define PUNIT_REG_GPU_FREQ_STS 0xd8 | |
e8474409 | 517 | #define GENFREQSTATUS (1<<0) |
5a09ae9f JN |
518 | #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc |
519 | ||
520 | #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */ | |
521 | #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */ | |
522 | ||
523 | #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c | |
524 | #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3 | |
525 | #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8 | |
526 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11 | |
527 | #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800 | |
528 | #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34 | |
529 | #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007 | |
530 | #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30 | |
531 | #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27 | |
532 | #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000 | |
533 | ||
be4fc046 | 534 | /* vlv2 north clock has */ |
24eb2d59 CML |
535 | #define CCK_FUSE_REG 0x8 |
536 | #define CCK_FUSE_HPLL_FREQ_MASK 0x3 | |
be4fc046 | 537 | #define CCK_REG_DSI_PLL_FUSE 0x44 |
538 | #define CCK_REG_DSI_PLL_CONTROL 0x48 | |
539 | #define DSI_PLL_VCO_EN (1 << 31) | |
540 | #define DSI_PLL_LDO_GATE (1 << 30) | |
541 | #define DSI_PLL_P1_POST_DIV_SHIFT 17 | |
542 | #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17) | |
543 | #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13) | |
544 | #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12) | |
545 | #define DSI_PLL_MUX_MASK (3 << 9) | |
546 | #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10) | |
547 | #define DSI_PLL_MUX_DSI0_CCK (1 << 10) | |
548 | #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9) | |
549 | #define DSI_PLL_MUX_DSI1_CCK (1 << 9) | |
550 | #define DSI_PLL_CLK_GATE_MASK (0xf << 5) | |
551 | #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8) | |
552 | #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7) | |
553 | #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6) | |
554 | #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5) | |
555 | #define DSI_PLL_LOCK (1 << 0) | |
556 | #define CCK_REG_DSI_PLL_DIVIDER 0x4c | |
557 | #define DSI_PLL_LFSR (1 << 31) | |
558 | #define DSI_PLL_FRACTION_EN (1 << 30) | |
559 | #define DSI_PLL_FRAC_COUNTER_SHIFT 27 | |
560 | #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27) | |
561 | #define DSI_PLL_USYNC_CNT_SHIFT 18 | |
562 | #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18) | |
563 | #define DSI_PLL_N1_DIV_SHIFT 16 | |
564 | #define DSI_PLL_N1_DIV_MASK (3 << 16) | |
565 | #define DSI_PLL_M1_DIV_SHIFT 0 | |
566 | #define DSI_PLL_M1_DIV_MASK (0x1ff << 0) | |
30a970c6 | 567 | #define CCK_DISPLAY_CLOCK_CONTROL 0x6b |
be4fc046 | 568 | |
5a09ae9f JN |
569 | /* |
570 | * DPIO - a special bus for various display related registers to hide behind | |
54d9d493 VS |
571 | * |
572 | * DPIO is VLV only. | |
598fac6b DV |
573 | * |
574 | * Note: digital port B is DDI0, digital pot C is DDI1 | |
57f350b6 | 575 | */ |
5a09ae9f JN |
576 | #define DPIO_DEVFN 0 |
577 | #define DPIO_OPCODE_REG_WRITE 1 | |
578 | #define DPIO_OPCODE_REG_READ 0 | |
579 | ||
54d9d493 | 580 | #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110) |
57f350b6 JB |
581 | #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */ |
582 | #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */ | |
583 | #define DPIO_SFR_BYPASS (1<<1) | |
40e9cf64 | 584 | #define DPIO_CMNRST (1<<0) |
57f350b6 | 585 | |
e4607fcf CML |
586 | #define DPIO_PHY(pipe) ((pipe) >> 1) |
587 | #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy]) | |
588 | ||
598fac6b DV |
589 | /* |
590 | * Per pipe/PLL DPIO regs | |
591 | */ | |
ab3c759a | 592 | #define _VLV_PLL_DW3_CH0 0x800c |
57f350b6 | 593 | #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */ |
598fac6b DV |
594 | #define DPIO_POST_DIV_DAC 0 |
595 | #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */ | |
596 | #define DPIO_POST_DIV_LVDS1 2 | |
597 | #define DPIO_POST_DIV_LVDS2 3 | |
57f350b6 JB |
598 | #define DPIO_K_SHIFT (24) /* 4 bits */ |
599 | #define DPIO_P1_SHIFT (21) /* 3 bits */ | |
600 | #define DPIO_P2_SHIFT (16) /* 5 bits */ | |
601 | #define DPIO_N_SHIFT (12) /* 4 bits */ | |
602 | #define DPIO_ENABLE_CALIBRATION (1<<11) | |
603 | #define DPIO_M1DIV_SHIFT (8) /* 3 bits */ | |
604 | #define DPIO_M2DIV_MASK 0xff | |
ab3c759a CML |
605 | #define _VLV_PLL_DW3_CH1 0x802c |
606 | #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1) | |
57f350b6 | 607 | |
ab3c759a | 608 | #define _VLV_PLL_DW5_CH0 0x8014 |
57f350b6 JB |
609 | #define DPIO_REFSEL_OVERRIDE 27 |
610 | #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */ | |
611 | #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */ | |
612 | #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */ | |
b56747aa | 613 | #define DPIO_PLL_REFCLK_SEL_MASK 3 |
57f350b6 JB |
614 | #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */ |
615 | #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */ | |
ab3c759a CML |
616 | #define _VLV_PLL_DW5_CH1 0x8034 |
617 | #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1) | |
57f350b6 | 618 | |
ab3c759a CML |
619 | #define _VLV_PLL_DW7_CH0 0x801c |
620 | #define _VLV_PLL_DW7_CH1 0x803c | |
621 | #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1) | |
57f350b6 | 622 | |
ab3c759a CML |
623 | #define _VLV_PLL_DW8_CH0 0x8040 |
624 | #define _VLV_PLL_DW8_CH1 0x8060 | |
625 | #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1) | |
598fac6b | 626 | |
ab3c759a CML |
627 | #define VLV_PLL_DW9_BCAST 0xc044 |
628 | #define _VLV_PLL_DW9_CH0 0x8044 | |
629 | #define _VLV_PLL_DW9_CH1 0x8064 | |
630 | #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1) | |
598fac6b | 631 | |
ab3c759a CML |
632 | #define _VLV_PLL_DW10_CH0 0x8048 |
633 | #define _VLV_PLL_DW10_CH1 0x8068 | |
634 | #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1) | |
598fac6b | 635 | |
ab3c759a CML |
636 | #define _VLV_PLL_DW11_CH0 0x804c |
637 | #define _VLV_PLL_DW11_CH1 0x806c | |
638 | #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1) | |
57f350b6 | 639 | |
ab3c759a CML |
640 | /* Spec for ref block start counts at DW10 */ |
641 | #define VLV_REF_DW13 0x80ac | |
598fac6b | 642 | |
ab3c759a | 643 | #define VLV_CMN_DW0 0x8100 |
dc96e9b8 | 644 | |
598fac6b DV |
645 | /* |
646 | * Per DDI channel DPIO regs | |
647 | */ | |
648 | ||
ab3c759a CML |
649 | #define _VLV_PCS_DW0_CH0 0x8200 |
650 | #define _VLV_PCS_DW0_CH1 0x8400 | |
598fac6b DV |
651 | #define DPIO_PCS_TX_LANE2_RESET (1<<16) |
652 | #define DPIO_PCS_TX_LANE1_RESET (1<<7) | |
ab3c759a | 653 | #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1) |
598fac6b | 654 | |
ab3c759a CML |
655 | #define _VLV_PCS_DW1_CH0 0x8204 |
656 | #define _VLV_PCS_DW1_CH1 0x8404 | |
598fac6b DV |
657 | #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22) |
658 | #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21) | |
659 | #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6) | |
660 | #define DPIO_PCS_CLK_SOFT_RESET (1<<5) | |
ab3c759a CML |
661 | #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1) |
662 | ||
663 | #define _VLV_PCS_DW8_CH0 0x8220 | |
664 | #define _VLV_PCS_DW8_CH1 0x8420 | |
665 | #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1) | |
666 | ||
667 | #define _VLV_PCS01_DW8_CH0 0x0220 | |
668 | #define _VLV_PCS23_DW8_CH0 0x0420 | |
669 | #define _VLV_PCS01_DW8_CH1 0x2620 | |
670 | #define _VLV_PCS23_DW8_CH1 0x2820 | |
671 | #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1) | |
672 | #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1) | |
673 | ||
674 | #define _VLV_PCS_DW9_CH0 0x8224 | |
675 | #define _VLV_PCS_DW9_CH1 0x8424 | |
676 | #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1) | |
677 | ||
678 | #define _VLV_PCS_DW11_CH0 0x822c | |
679 | #define _VLV_PCS_DW11_CH1 0x842c | |
680 | #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1) | |
681 | ||
682 | #define _VLV_PCS_DW12_CH0 0x8230 | |
683 | #define _VLV_PCS_DW12_CH1 0x8430 | |
684 | #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1) | |
685 | ||
686 | #define _VLV_PCS_DW14_CH0 0x8238 | |
687 | #define _VLV_PCS_DW14_CH1 0x8438 | |
688 | #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1) | |
689 | ||
690 | #define _VLV_PCS_DW23_CH0 0x825c | |
691 | #define _VLV_PCS_DW23_CH1 0x845c | |
692 | #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1) | |
693 | ||
694 | #define _VLV_TX_DW2_CH0 0x8288 | |
695 | #define _VLV_TX_DW2_CH1 0x8488 | |
696 | #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1) | |
697 | ||
698 | #define _VLV_TX_DW3_CH0 0x828c | |
699 | #define _VLV_TX_DW3_CH1 0x848c | |
700 | #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1) | |
701 | ||
702 | #define _VLV_TX_DW4_CH0 0x8290 | |
703 | #define _VLV_TX_DW4_CH1 0x8490 | |
704 | #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1) | |
705 | ||
706 | #define _VLV_TX3_DW4_CH0 0x690 | |
707 | #define _VLV_TX3_DW4_CH1 0x2a90 | |
708 | #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1) | |
709 | ||
710 | #define _VLV_TX_DW5_CH0 0x8294 | |
711 | #define _VLV_TX_DW5_CH1 0x8494 | |
598fac6b | 712 | #define DPIO_TX_OCALINIT_EN (1<<31) |
ab3c759a CML |
713 | #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1) |
714 | ||
715 | #define _VLV_TX_DW11_CH0 0x82ac | |
716 | #define _VLV_TX_DW11_CH1 0x84ac | |
717 | #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1) | |
718 | ||
719 | #define _VLV_TX_DW14_CH0 0x82b8 | |
720 | #define _VLV_TX_DW14_CH1 0x84b8 | |
721 | #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1) | |
b56747aa | 722 | |
585fb111 | 723 | /* |
de151cf6 | 724 | * Fence registers |
585fb111 | 725 | */ |
de151cf6 | 726 | #define FENCE_REG_830_0 0x2000 |
dc529a4f | 727 | #define FENCE_REG_945_8 0x3000 |
de151cf6 JB |
728 | #define I830_FENCE_START_MASK 0x07f80000 |
729 | #define I830_FENCE_TILING_Y_SHIFT 12 | |
0f973f27 | 730 | #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8) |
de151cf6 JB |
731 | #define I830_FENCE_PITCH_SHIFT 4 |
732 | #define I830_FENCE_REG_VALID (1<<0) | |
c36a2a6d | 733 | #define I915_FENCE_MAX_PITCH_VAL 4 |
e76a16de | 734 | #define I830_FENCE_MAX_PITCH_VAL 6 |
8d7773a3 | 735 | #define I830_FENCE_MAX_SIZE_VAL (1<<8) |
de151cf6 JB |
736 | |
737 | #define I915_FENCE_START_MASK 0x0ff00000 | |
0f973f27 | 738 | #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8) |
585fb111 | 739 | |
de151cf6 JB |
740 | #define FENCE_REG_965_0 0x03000 |
741 | #define I965_FENCE_PITCH_SHIFT 2 | |
742 | #define I965_FENCE_TILING_Y_SHIFT 1 | |
743 | #define I965_FENCE_REG_VALID (1<<0) | |
8d7773a3 | 744 | #define I965_FENCE_MAX_PITCH_VAL 0x0400 |
de151cf6 | 745 | |
4e901fdc EA |
746 | #define FENCE_REG_SANDYBRIDGE_0 0x100000 |
747 | #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32 | |
3a062478 | 748 | #define GEN7_FENCE_MAX_PITCH_VAL 0x0800 |
4e901fdc | 749 | |
f691e2f4 DV |
750 | /* control register for cpu gtt access */ |
751 | #define TILECTL 0x101000 | |
752 | #define TILECTL_SWZCTL (1 << 0) | |
753 | #define TILECTL_TLB_PREFETCH_DIS (1 << 2) | |
754 | #define TILECTL_BACKSNOOP_DIS (1 << 3) | |
755 | ||
de151cf6 JB |
756 | /* |
757 | * Instruction and interrupt control regs | |
758 | */ | |
63eeaf38 | 759 | #define PGTBL_ER 0x02024 |
333e9fe9 DV |
760 | #define RENDER_RING_BASE 0x02000 |
761 | #define BSD_RING_BASE 0x04000 | |
762 | #define GEN6_BSD_RING_BASE 0x12000 | |
845f74a7 | 763 | #define GEN8_BSD2_RING_BASE 0x1c000 |
1950de14 | 764 | #define VEBOX_RING_BASE 0x1a000 |
549f7365 | 765 | #define BLT_RING_BASE 0x22000 |
3d281d8c DV |
766 | #define RING_TAIL(base) ((base)+0x30) |
767 | #define RING_HEAD(base) ((base)+0x34) | |
768 | #define RING_START(base) ((base)+0x38) | |
769 | #define RING_CTL(base) ((base)+0x3c) | |
1ec14ad3 CW |
770 | #define RING_SYNC_0(base) ((base)+0x40) |
771 | #define RING_SYNC_1(base) ((base)+0x44) | |
1950de14 BW |
772 | #define RING_SYNC_2(base) ((base)+0x48) |
773 | #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE)) | |
774 | #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE)) | |
775 | #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE)) | |
776 | #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE)) | |
777 | #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE)) | |
778 | #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE)) | |
779 | #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE)) | |
780 | #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE)) | |
781 | #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE)) | |
782 | #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE)) | |
783 | #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE)) | |
784 | #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE)) | |
ad776f8b | 785 | #define GEN6_NOSYNC 0 |
8fd26859 | 786 | #define RING_MAX_IDLE(base) ((base)+0x54) |
3d281d8c DV |
787 | #define RING_HWS_PGA(base) ((base)+0x80) |
788 | #define RING_HWS_PGA_GEN6(base) ((base)+0x2080) | |
f691e2f4 DV |
789 | #define ARB_MODE 0x04030 |
790 | #define ARB_MODE_SWIZZLE_SNB (1<<4) | |
791 | #define ARB_MODE_SWIZZLE_IVB (1<<5) | |
31a5336e | 792 | #define GAMTARBMODE 0x04a08 |
4afe8d33 | 793 | #define ARB_MODE_BWGTLB_DISABLE (1<<9) |
31a5336e | 794 | #define ARB_MODE_SWIZZLE_BDW (1<<1) |
4593010b | 795 | #define RENDER_HWS_PGA_GEN7 (0x04080) |
33f3f518 | 796 | #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id) |
828c7908 BW |
797 | #define RING_FAULT_GTTSEL_MASK (1<<11) |
798 | #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff) | |
799 | #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3) | |
800 | #define RING_FAULT_VALID (1<<0) | |
33f3f518 | 801 | #define DONE_REG 0x40b0 |
fbe5d36e | 802 | #define GEN8_PRIVATE_PAT 0x40e0 |
4593010b EA |
803 | #define BSD_HWS_PGA_GEN7 (0x04180) |
804 | #define BLT_HWS_PGA_GEN7 (0x04280) | |
9a8a2213 | 805 | #define VEBOX_HWS_PGA_GEN7 (0x04380) |
3d281d8c | 806 | #define RING_ACTHD(base) ((base)+0x74) |
50877445 | 807 | #define RING_ACTHD_UDW(base) ((base)+0x5c) |
1ec14ad3 | 808 | #define RING_NOPID(base) ((base)+0x94) |
0f46832f | 809 | #define RING_IMR(base) ((base)+0xa8) |
c0c7babc | 810 | #define RING_TIMESTAMP(base) ((base)+0x358) |
585fb111 JB |
811 | #define TAIL_ADDR 0x001FFFF8 |
812 | #define HEAD_WRAP_COUNT 0xFFE00000 | |
813 | #define HEAD_WRAP_ONE 0x00200000 | |
814 | #define HEAD_ADDR 0x001FFFFC | |
815 | #define RING_NR_PAGES 0x001FF000 | |
816 | #define RING_REPORT_MASK 0x00000006 | |
817 | #define RING_REPORT_64K 0x00000002 | |
818 | #define RING_REPORT_128K 0x00000004 | |
819 | #define RING_NO_REPORT 0x00000000 | |
820 | #define RING_VALID_MASK 0x00000001 | |
821 | #define RING_VALID 0x00000001 | |
822 | #define RING_INVALID 0x00000000 | |
4b60e5cb CW |
823 | #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */ |
824 | #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */ | |
1ec14ad3 | 825 | #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */ |
8168bd48 CW |
826 | #if 0 |
827 | #define PRB0_TAIL 0x02030 | |
828 | #define PRB0_HEAD 0x02034 | |
829 | #define PRB0_START 0x02038 | |
830 | #define PRB0_CTL 0x0203c | |
585fb111 JB |
831 | #define PRB1_TAIL 0x02040 /* 915+ only */ |
832 | #define PRB1_HEAD 0x02044 /* 915+ only */ | |
833 | #define PRB1_START 0x02048 /* 915+ only */ | |
834 | #define PRB1_CTL 0x0204c /* 915+ only */ | |
8168bd48 | 835 | #endif |
63eeaf38 JB |
836 | #define IPEIR_I965 0x02064 |
837 | #define IPEHR_I965 0x02068 | |
838 | #define INSTDONE_I965 0x0206c | |
d53bd484 BW |
839 | #define GEN7_INSTDONE_1 0x0206c |
840 | #define GEN7_SC_INSTDONE 0x07100 | |
841 | #define GEN7_SAMPLER_INSTDONE 0x0e160 | |
842 | #define GEN7_ROW_INSTDONE 0x0e164 | |
843 | #define I915_NUM_INSTDONE_REG 4 | |
d27b1e0e DV |
844 | #define RING_IPEIR(base) ((base)+0x64) |
845 | #define RING_IPEHR(base) ((base)+0x68) | |
846 | #define RING_INSTDONE(base) ((base)+0x6c) | |
c1cd90ed DV |
847 | #define RING_INSTPS(base) ((base)+0x70) |
848 | #define RING_DMA_FADD(base) ((base)+0x78) | |
13ffadd1 | 849 | #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */ |
c1cd90ed | 850 | #define RING_INSTPM(base) ((base)+0xc0) |
e9fea574 | 851 | #define RING_MI_MODE(base) ((base)+0x9c) |
63eeaf38 JB |
852 | #define INSTPS 0x02070 /* 965+ only */ |
853 | #define INSTDONE1 0x0207c /* 965+ only */ | |
585fb111 JB |
854 | #define ACTHD_I965 0x02074 |
855 | #define HWS_PGA 0x02080 | |
856 | #define HWS_ADDRESS_MASK 0xfffff000 | |
857 | #define HWS_START_ADDRESS_SHIFT 4 | |
97f5ab66 JB |
858 | #define PWRCTXA 0x2088 /* 965GM+ only */ |
859 | #define PWRCTX_EN (1<<0) | |
585fb111 | 860 | #define IPEIR 0x02088 |
63eeaf38 JB |
861 | #define IPEHR 0x0208c |
862 | #define INSTDONE 0x02090 | |
585fb111 JB |
863 | #define NOPID 0x02094 |
864 | #define HWSTAM 0x02098 | |
9d2f41fa | 865 | #define DMA_FADD_I8XX 0x020d0 |
94e39e28 | 866 | #define RING_BBSTATE(base) ((base)+0x110) |
3dda20a9 VS |
867 | #define RING_BBADDR(base) ((base)+0x140) |
868 | #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */ | |
71cf39b1 | 869 | |
f406839f | 870 | #define ERROR_GEN6 0x040a0 |
71e172e8 | 871 | #define GEN7_ERR_INT 0x44040 |
de032bf4 | 872 | #define ERR_INT_POISON (1<<31) |
8664281b | 873 | #define ERR_INT_MMIO_UNCLAIMED (1<<13) |
8bf1e9f1 | 874 | #define ERR_INT_PIPE_CRC_DONE_C (1<<8) |
8664281b | 875 | #define ERR_INT_FIFO_UNDERRUN_C (1<<6) |
8bf1e9f1 | 876 | #define ERR_INT_PIPE_CRC_DONE_B (1<<5) |
8664281b | 877 | #define ERR_INT_FIFO_UNDERRUN_B (1<<3) |
8bf1e9f1 | 878 | #define ERR_INT_PIPE_CRC_DONE_A (1<<2) |
5a69b89f | 879 | #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3)) |
8664281b | 880 | #define ERR_INT_FIFO_UNDERRUN_A (1<<0) |
7336df65 | 881 | #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3)) |
f406839f | 882 | |
3f1e109a PZ |
883 | #define FPGA_DBG 0x42300 |
884 | #define FPGA_DBG_RM_NOCLAIM (1<<31) | |
885 | ||
0f3b6849 | 886 | #define DERRMR 0x44050 |
4e0bbc31 | 887 | /* Note that HBLANK events are reserved on bdw+ */ |
ffe74d75 CW |
888 | #define DERRMR_PIPEA_SCANLINE (1<<0) |
889 | #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1) | |
890 | #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2) | |
891 | #define DERRMR_PIPEA_VBLANK (1<<3) | |
892 | #define DERRMR_PIPEA_HBLANK (1<<5) | |
893 | #define DERRMR_PIPEB_SCANLINE (1<<8) | |
894 | #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9) | |
895 | #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10) | |
896 | #define DERRMR_PIPEB_VBLANK (1<<11) | |
897 | #define DERRMR_PIPEB_HBLANK (1<<13) | |
898 | /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */ | |
899 | #define DERRMR_PIPEC_SCANLINE (1<<14) | |
900 | #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15) | |
901 | #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20) | |
902 | #define DERRMR_PIPEC_VBLANK (1<<21) | |
903 | #define DERRMR_PIPEC_HBLANK (1<<22) | |
904 | ||
0f3b6849 | 905 | |
de6e2eaf EA |
906 | /* GM45+ chicken bits -- debug workaround bits that may be required |
907 | * for various sorts of correct behavior. The top 16 bits of each are | |
908 | * the enables for writing to the corresponding low bit. | |
909 | */ | |
910 | #define _3D_CHICKEN 0x02084 | |
4283908e | 911 | #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10) |
de6e2eaf EA |
912 | #define _3D_CHICKEN2 0x0208c |
913 | /* Disables pipelining of read flushes past the SF-WIZ interface. | |
914 | * Required on all Ironlake steppings according to the B-Spec, but the | |
915 | * particular danger of not doing so is not specified. | |
916 | */ | |
917 | # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14) | |
918 | #define _3D_CHICKEN3 0x02090 | |
87f8020e | 919 | #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10) |
26b6e44a | 920 | #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5) |
e927ecde VS |
921 | #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */ |
922 | #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */ | |
de6e2eaf | 923 | |
71cf39b1 EA |
924 | #define MI_MODE 0x0209c |
925 | # define VS_TIMER_DISPATCH (1 << 6) | |
fc74d8e0 | 926 | # define MI_FLUSH_ENABLE (1 << 12) |
1c8c38c5 | 927 | # define ASYNC_FLIP_PERF_DISABLE (1 << 14) |
e9fea574 | 928 | # define MODE_IDLE (1 << 9) |
9991ae78 | 929 | # define STOP_RING (1 << 8) |
71cf39b1 | 930 | |
f8f2ac9a | 931 | #define GEN6_GT_MODE 0x20d0 |
a607c1a4 | 932 | #define GEN7_GT_MODE 0x7008 |
8d85d272 VS |
933 | #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7)) |
934 | #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0) | |
935 | #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1) | |
936 | #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0) | |
937 | #define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16) | |
6547fbdb | 938 | #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5) |
f8f2ac9a | 939 | |
1ec14ad3 | 940 | #define GFX_MODE 0x02520 |
b095cd0a | 941 | #define GFX_MODE_GEN7 0x0229c |
5eb719cd | 942 | #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c) |
1ec14ad3 | 943 | #define GFX_RUN_LIST_ENABLE (1<<15) |
aa83e30d | 944 | #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13) |
1ec14ad3 CW |
945 | #define GFX_SURFACE_FAULT_ENABLE (1<<12) |
946 | #define GFX_REPLAY_MODE (1<<11) | |
947 | #define GFX_PSMI_GRANULARITY (1<<10) | |
948 | #define GFX_PPGTT_ENABLE (1<<9) | |
949 | ||
a7e806de DV |
950 | #define VLV_DISPLAY_BASE 0x180000 |
951 | ||
585fb111 JB |
952 | #define SCPD0 0x0209c /* 915+ only */ |
953 | #define IER 0x020a0 | |
954 | #define IIR 0x020a4 | |
955 | #define IMR 0x020a8 | |
956 | #define ISR 0x020ac | |
07ec7ec5 | 957 | #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060) |
2d809570 | 958 | #define GCFG_DIS (1<<8) |
ff763010 VS |
959 | #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084) |
960 | #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0) | |
961 | #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4) | |
962 | #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8) | |
963 | #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac) | |
c9cddffc | 964 | #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120) |
90a72f87 | 965 | #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */ |
585fb111 JB |
966 | #define EIR 0x020b0 |
967 | #define EMR 0x020b4 | |
968 | #define ESR 0x020b8 | |
63eeaf38 JB |
969 | #define GM45_ERROR_PAGE_TABLE (1<<5) |
970 | #define GM45_ERROR_MEM_PRIV (1<<4) | |
971 | #define I915_ERROR_PAGE_TABLE (1<<4) | |
972 | #define GM45_ERROR_CP_PRIV (1<<3) | |
973 | #define I915_ERROR_MEMORY_REFRESH (1<<1) | |
974 | #define I915_ERROR_INSTRUCTION (1<<0) | |
585fb111 | 975 | #define INSTPM 0x020c0 |
ee980b80 | 976 | #define INSTPM_SELF_EN (1<<12) /* 915GM only */ |
8692d00e CW |
977 | #define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts |
978 | will not assert AGPBUSY# and will only | |
979 | be delivered when out of C3. */ | |
84f9f938 | 980 | #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */ |
884020bf CW |
981 | #define INSTPM_TLB_INVALIDATE (1<<9) |
982 | #define INSTPM_SYNC_FLUSH (1<<5) | |
585fb111 JB |
983 | #define ACTHD 0x020c8 |
984 | #define FW_BLC 0x020d8 | |
8692d00e | 985 | #define FW_BLC2 0x020dc |
585fb111 | 986 | #define FW_BLC_SELF 0x020e0 /* 915+ only */ |
ee980b80 LP |
987 | #define FW_BLC_SELF_EN_MASK (1<<31) |
988 | #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */ | |
989 | #define FW_BLC_SELF_EN (1<<15) /* 945 only */ | |
7662c8bd SL |
990 | #define MM_BURST_LENGTH 0x00700000 |
991 | #define MM_FIFO_WATERMARK 0x0001F000 | |
992 | #define LM_BURST_LENGTH 0x00000700 | |
993 | #define LM_FIFO_WATERMARK 0x0000001F | |
585fb111 | 994 | #define MI_ARB_STATE 0x020e4 /* 915+ only */ |
45503ded KP |
995 | |
996 | /* Make render/texture TLB fetches lower priorty than associated data | |
997 | * fetches. This is not turned on by default | |
998 | */ | |
999 | #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15) | |
1000 | ||
1001 | /* Isoch request wait on GTT enable (Display A/B/C streams). | |
1002 | * Make isoch requests stall on the TLB update. May cause | |
1003 | * display underruns (test mode only) | |
1004 | */ | |
1005 | #define MI_ARB_ISOCH_WAIT_GTT (1 << 14) | |
1006 | ||
1007 | /* Block grant count for isoch requests when block count is | |
1008 | * set to a finite value. | |
1009 | */ | |
1010 | #define MI_ARB_BLOCK_GRANT_MASK (3 << 12) | |
1011 | #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */ | |
1012 | #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */ | |
1013 | #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */ | |
1014 | #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */ | |
1015 | ||
1016 | /* Enable render writes to complete in C2/C3/C4 power states. | |
1017 | * If this isn't enabled, render writes are prevented in low | |
1018 | * power states. That seems bad to me. | |
1019 | */ | |
1020 | #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11) | |
1021 | ||
1022 | /* This acknowledges an async flip immediately instead | |
1023 | * of waiting for 2TLB fetches. | |
1024 | */ | |
1025 | #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10) | |
1026 | ||
1027 | /* Enables non-sequential data reads through arbiter | |
1028 | */ | |
0206e353 | 1029 | #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9) |
45503ded KP |
1030 | |
1031 | /* Disable FSB snooping of cacheable write cycles from binner/render | |
1032 | * command stream | |
1033 | */ | |
1034 | #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8) | |
1035 | ||
1036 | /* Arbiter time slice for non-isoch streams */ | |
1037 | #define MI_ARB_TIME_SLICE_MASK (7 << 5) | |
1038 | #define MI_ARB_TIME_SLICE_1 (0 << 5) | |
1039 | #define MI_ARB_TIME_SLICE_2 (1 << 5) | |
1040 | #define MI_ARB_TIME_SLICE_4 (2 << 5) | |
1041 | #define MI_ARB_TIME_SLICE_6 (3 << 5) | |
1042 | #define MI_ARB_TIME_SLICE_8 (4 << 5) | |
1043 | #define MI_ARB_TIME_SLICE_10 (5 << 5) | |
1044 | #define MI_ARB_TIME_SLICE_14 (6 << 5) | |
1045 | #define MI_ARB_TIME_SLICE_16 (7 << 5) | |
1046 | ||
1047 | /* Low priority grace period page size */ | |
1048 | #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */ | |
1049 | #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4) | |
1050 | ||
1051 | /* Disable display A/B trickle feed */ | |
1052 | #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2) | |
1053 | ||
1054 | /* Set display plane priority */ | |
1055 | #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */ | |
1056 | #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */ | |
1057 | ||
585fb111 | 1058 | #define CACHE_MODE_0 0x02120 /* 915+ only */ |
4358a374 | 1059 | #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8) |
585fb111 JB |
1060 | #define CM0_IZ_OPT_DISABLE (1<<6) |
1061 | #define CM0_ZR_OPT_DISABLE (1<<5) | |
009be664 | 1062 | #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5) |
585fb111 JB |
1063 | #define CM0_DEPTH_EVICT_DISABLE (1<<4) |
1064 | #define CM0_COLOR_EVICT_DISABLE (1<<3) | |
1065 | #define CM0_DEPTH_WRITE_DISABLE (1<<1) | |
1066 | #define CM0_RC_OP_FLUSH_DISABLE (1<<0) | |
1067 | #define GFX_FLSH_CNTL 0x02170 /* 915+ only */ | |
0f9b91c7 BW |
1068 | #define GFX_FLSH_CNTL_GEN6 0x101008 |
1069 | #define GFX_FLSH_CNTL_EN (1<<0) | |
1afe3e9d JB |
1070 | #define ECOSKPD 0x021d0 |
1071 | #define ECO_GATING_CX_ONLY (1<<3) | |
1072 | #define ECO_FLIP_DONE (1<<0) | |
585fb111 | 1073 | |
fe27c606 | 1074 | #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */ |
4e04632e | 1075 | #define RC_OP_FLUSH_ENABLE (1<<0) |
fe27c606 | 1076 | #define HIZ_RAW_STALL_OPT_DISABLE (1<<2) |
fb046853 | 1077 | #define CACHE_MODE_1 0x7004 /* IVB+ */ |
5d708680 DL |
1078 | #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6) |
1079 | #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6) | |
fb046853 | 1080 | |
4efe0708 JB |
1081 | #define GEN6_BLITTER_ECOSKPD 0x221d0 |
1082 | #define GEN6_BLITTER_LOCK_SHIFT 16 | |
1083 | #define GEN6_BLITTER_FBC_NOTIFY (1<<3) | |
1084 | ||
295e8bb7 VS |
1085 | #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050 |
1086 | #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12) | |
1087 | ||
881f47b6 | 1088 | #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050 |
12f55818 CW |
1089 | #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0) |
1090 | #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2) | |
1091 | #define GEN6_BSD_SLEEP_INDICATOR (1 << 3) | |
1092 | #define GEN6_BSD_GO_INDICATOR (1 << 4) | |
881f47b6 | 1093 | |
cc609d5d BW |
1094 | /* On modern GEN architectures interrupt control consists of two sets |
1095 | * of registers. The first set pertains to the ring generating the | |
1096 | * interrupt. The second control is for the functional block generating the | |
1097 | * interrupt. These are PM, GT, DE, etc. | |
1098 | * | |
1099 | * Luckily *knocks on wood* all the ring interrupt bits match up with the | |
1100 | * GT interrupt bits, so we don't need to duplicate the defines. | |
1101 | * | |
1102 | * These defines should cover us well from SNB->HSW with minor exceptions | |
1103 | * it can also work on ILK. | |
1104 | */ | |
1105 | #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26) | |
1106 | #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25) | |
1107 | #define GT_BLT_USER_INTERRUPT (1 << 22) | |
1108 | #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15) | |
1109 | #define GT_BSD_USER_INTERRUPT (1 << 12) | |
35a85ac6 | 1110 | #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */ |
cc609d5d BW |
1111 | #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */ |
1112 | #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4) | |
1113 | #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3) | |
1114 | #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2) | |
1115 | #define GT_RENDER_DEBUG_INTERRUPT (1 << 1) | |
1116 | #define GT_RENDER_USER_INTERRUPT (1 << 0) | |
1117 | ||
12638c57 BW |
1118 | #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */ |
1119 | #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */ | |
1120 | ||
35a85ac6 BW |
1121 | #define GT_PARITY_ERROR(dev) \ |
1122 | (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \ | |
45f80d53 | 1123 | (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0)) |
35a85ac6 | 1124 | |
cc609d5d BW |
1125 | /* These are all the "old" interrupts */ |
1126 | #define ILK_BSD_USER_INTERRUPT (1<<5) | |
fac12f6c VS |
1127 | |
1128 | #define I915_PM_INTERRUPT (1<<31) | |
1129 | #define I915_ISP_INTERRUPT (1<<22) | |
1130 | #define I915_LPE_PIPE_B_INTERRUPT (1<<21) | |
1131 | #define I915_LPE_PIPE_A_INTERRUPT (1<<20) | |
1132 | #define I915_MIPIB_INTERRUPT (1<<19) | |
1133 | #define I915_MIPIA_INTERRUPT (1<<18) | |
cc609d5d BW |
1134 | #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18) |
1135 | #define I915_DISPLAY_PORT_INTERRUPT (1<<17) | |
fac12f6c VS |
1136 | #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16) |
1137 | #define I915_MASTER_ERROR_INTERRUPT (1<<15) | |
cc609d5d | 1138 | #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15) |
fac12f6c | 1139 | #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14) |
cc609d5d | 1140 | #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */ |
fac12f6c | 1141 | #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13) |
cc609d5d | 1142 | #define I915_HWB_OOM_INTERRUPT (1<<13) |
fac12f6c | 1143 | #define I915_LPE_PIPE_C_INTERRUPT (1<<12) |
cc609d5d | 1144 | #define I915_SYNC_STATUS_INTERRUPT (1<<12) |
fac12f6c | 1145 | #define I915_MISC_INTERRUPT (1<<11) |
cc609d5d | 1146 | #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11) |
fac12f6c | 1147 | #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10) |
cc609d5d | 1148 | #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10) |
fac12f6c | 1149 | #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9) |
cc609d5d | 1150 | #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9) |
fac12f6c | 1151 | #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8) |
cc609d5d BW |
1152 | #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8) |
1153 | #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7) | |
1154 | #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6) | |
1155 | #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5) | |
1156 | #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4) | |
fac12f6c VS |
1157 | #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3) |
1158 | #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2) | |
cc609d5d | 1159 | #define I915_DEBUG_INTERRUPT (1<<2) |
fac12f6c | 1160 | #define I915_WINVALID_INTERRUPT (1<<1) |
cc609d5d BW |
1161 | #define I915_USER_INTERRUPT (1<<1) |
1162 | #define I915_ASLE_INTERRUPT (1<<0) | |
fac12f6c | 1163 | #define I915_BSD_USER_INTERRUPT (1<<25) |
881f47b6 XH |
1164 | |
1165 | #define GEN6_BSD_RNCID 0x12198 | |
1166 | ||
a1e969e0 BW |
1167 | #define GEN7_FF_THREAD_MODE 0x20a0 |
1168 | #define GEN7_FF_SCHED_MASK 0x0077070 | |
ab57fff1 | 1169 | #define GEN8_FF_DS_REF_CNT_FFME (1 << 19) |
a1e969e0 BW |
1170 | #define GEN7_FF_TS_SCHED_HS1 (0x5<<16) |
1171 | #define GEN7_FF_TS_SCHED_HS0 (0x3<<16) | |
1172 | #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16) | |
1173 | #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */ | |
41c0b3a8 | 1174 | #define GEN7_FF_VS_REF_CNT_FFME (1 << 15) |
a1e969e0 BW |
1175 | #define GEN7_FF_VS_SCHED_HS1 (0x5<<12) |
1176 | #define GEN7_FF_VS_SCHED_HS0 (0x3<<12) | |
1177 | #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */ | |
1178 | #define GEN7_FF_VS_SCHED_HW (0x0<<12) | |
1179 | #define GEN7_FF_DS_SCHED_HS1 (0x5<<4) | |
1180 | #define GEN7_FF_DS_SCHED_HS0 (0x3<<4) | |
1181 | #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */ | |
1182 | #define GEN7_FF_DS_SCHED_HW (0x0<<4) | |
1183 | ||
585fb111 JB |
1184 | /* |
1185 | * Framebuffer compression (915+ only) | |
1186 | */ | |
1187 | ||
1188 | #define FBC_CFB_BASE 0x03200 /* 4k page aligned */ | |
1189 | #define FBC_LL_BASE 0x03204 /* 4k page aligned */ | |
1190 | #define FBC_CONTROL 0x03208 | |
1191 | #define FBC_CTL_EN (1<<31) | |
1192 | #define FBC_CTL_PERIODIC (1<<30) | |
1193 | #define FBC_CTL_INTERVAL_SHIFT (16) | |
1194 | #define FBC_CTL_UNCOMPRESSIBLE (1<<14) | |
49677901 | 1195 | #define FBC_CTL_C3_IDLE (1<<13) |
585fb111 | 1196 | #define FBC_CTL_STRIDE_SHIFT (5) |
82f34496 | 1197 | #define FBC_CTL_FENCENO_SHIFT (0) |
585fb111 JB |
1198 | #define FBC_COMMAND 0x0320c |
1199 | #define FBC_CMD_COMPRESS (1<<0) | |
1200 | #define FBC_STATUS 0x03210 | |
1201 | #define FBC_STAT_COMPRESSING (1<<31) | |
1202 | #define FBC_STAT_COMPRESSED (1<<30) | |
1203 | #define FBC_STAT_MODIFIED (1<<29) | |
82f34496 | 1204 | #define FBC_STAT_CURRENT_LINE_SHIFT (0) |
585fb111 JB |
1205 | #define FBC_CONTROL2 0x03214 |
1206 | #define FBC_CTL_FENCE_DBL (0<<4) | |
1207 | #define FBC_CTL_IDLE_IMM (0<<2) | |
1208 | #define FBC_CTL_IDLE_FULL (1<<2) | |
1209 | #define FBC_CTL_IDLE_LINE (2<<2) | |
1210 | #define FBC_CTL_IDLE_DEBUG (3<<2) | |
1211 | #define FBC_CTL_CPU_FENCE (1<<1) | |
7f2cf220 | 1212 | #define FBC_CTL_PLANE(plane) ((plane)<<0) |
f64f1726 | 1213 | #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */ |
80824003 | 1214 | #define FBC_TAG 0x03300 |
585fb111 JB |
1215 | |
1216 | #define FBC_LL_SIZE (1536) | |
1217 | ||
74dff282 JB |
1218 | /* Framebuffer compression for GM45+ */ |
1219 | #define DPFC_CB_BASE 0x3200 | |
1220 | #define DPFC_CONTROL 0x3208 | |
1221 | #define DPFC_CTL_EN (1<<31) | |
7f2cf220 VS |
1222 | #define DPFC_CTL_PLANE(plane) ((plane)<<30) |
1223 | #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29) | |
74dff282 | 1224 | #define DPFC_CTL_FENCE_EN (1<<29) |
abe959c7 | 1225 | #define IVB_DPFC_CTL_FENCE_EN (1<<28) |
9ce9d069 | 1226 | #define DPFC_CTL_PERSISTENT_MODE (1<<25) |
74dff282 JB |
1227 | #define DPFC_SR_EN (1<<10) |
1228 | #define DPFC_CTL_LIMIT_1X (0<<6) | |
1229 | #define DPFC_CTL_LIMIT_2X (1<<6) | |
1230 | #define DPFC_CTL_LIMIT_4X (2<<6) | |
1231 | #define DPFC_RECOMP_CTL 0x320c | |
1232 | #define DPFC_RECOMP_STALL_EN (1<<27) | |
1233 | #define DPFC_RECOMP_STALL_WM_SHIFT (16) | |
1234 | #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000) | |
1235 | #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0) | |
1236 | #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f) | |
1237 | #define DPFC_STATUS 0x3210 | |
1238 | #define DPFC_INVAL_SEG_SHIFT (16) | |
1239 | #define DPFC_INVAL_SEG_MASK (0x07ff0000) | |
1240 | #define DPFC_COMP_SEG_SHIFT (0) | |
1241 | #define DPFC_COMP_SEG_MASK (0x000003ff) | |
1242 | #define DPFC_STATUS2 0x3214 | |
1243 | #define DPFC_FENCE_YOFF 0x3218 | |
1244 | #define DPFC_CHICKEN 0x3224 | |
1245 | #define DPFC_HT_MODIFY (1<<31) | |
1246 | ||
b52eb4dc ZY |
1247 | /* Framebuffer compression for Ironlake */ |
1248 | #define ILK_DPFC_CB_BASE 0x43200 | |
1249 | #define ILK_DPFC_CONTROL 0x43208 | |
1250 | /* The bit 28-8 is reserved */ | |
1251 | #define DPFC_RESERVED (0x1FFFFF00) | |
1252 | #define ILK_DPFC_RECOMP_CTL 0x4320c | |
1253 | #define ILK_DPFC_STATUS 0x43210 | |
1254 | #define ILK_DPFC_FENCE_YOFF 0x43218 | |
1255 | #define ILK_DPFC_CHICKEN 0x43224 | |
1256 | #define ILK_FBC_RT_BASE 0x2128 | |
1257 | #define ILK_FBC_RT_VALID (1<<0) | |
abe959c7 | 1258 | #define SNB_FBC_FRONT_BUFFER (1<<1) |
b52eb4dc ZY |
1259 | |
1260 | #define ILK_DISPLAY_CHICKEN1 0x42000 | |
1261 | #define ILK_FBCQ_DIS (1<<22) | |
0206e353 | 1262 | #define ILK_PABSTRETCH_DIS (1<<21) |
1398261a | 1263 | |
b52eb4dc | 1264 | |
9c04f015 YL |
1265 | /* |
1266 | * Framebuffer compression for Sandybridge | |
1267 | * | |
1268 | * The following two registers are of type GTTMMADR | |
1269 | */ | |
1270 | #define SNB_DPFC_CTL_SA 0x100100 | |
1271 | #define SNB_CPU_FENCE_ENABLE (1<<29) | |
1272 | #define DPFC_CPU_FENCE_OFFSET 0x100104 | |
1273 | ||
abe959c7 RV |
1274 | /* Framebuffer compression for Ivybridge */ |
1275 | #define IVB_FBC_RT_BASE 0x7020 | |
1276 | ||
42db64ef PZ |
1277 | #define IPS_CTL 0x43408 |
1278 | #define IPS_ENABLE (1 << 31) | |
9c04f015 | 1279 | |
fd3da6c9 RV |
1280 | #define MSG_FBC_REND_STATE 0x50380 |
1281 | #define FBC_REND_NUKE (1<<2) | |
1282 | #define FBC_REND_CACHE_CLEAN (1<<1) | |
1283 | ||
585fb111 JB |
1284 | /* |
1285 | * GPIO regs | |
1286 | */ | |
1287 | #define GPIOA 0x5010 | |
1288 | #define GPIOB 0x5014 | |
1289 | #define GPIOC 0x5018 | |
1290 | #define GPIOD 0x501c | |
1291 | #define GPIOE 0x5020 | |
1292 | #define GPIOF 0x5024 | |
1293 | #define GPIOG 0x5028 | |
1294 | #define GPIOH 0x502c | |
1295 | # define GPIO_CLOCK_DIR_MASK (1 << 0) | |
1296 | # define GPIO_CLOCK_DIR_IN (0 << 1) | |
1297 | # define GPIO_CLOCK_DIR_OUT (1 << 1) | |
1298 | # define GPIO_CLOCK_VAL_MASK (1 << 2) | |
1299 | # define GPIO_CLOCK_VAL_OUT (1 << 3) | |
1300 | # define GPIO_CLOCK_VAL_IN (1 << 4) | |
1301 | # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5) | |
1302 | # define GPIO_DATA_DIR_MASK (1 << 8) | |
1303 | # define GPIO_DATA_DIR_IN (0 << 9) | |
1304 | # define GPIO_DATA_DIR_OUT (1 << 9) | |
1305 | # define GPIO_DATA_VAL_MASK (1 << 10) | |
1306 | # define GPIO_DATA_VAL_OUT (1 << 11) | |
1307 | # define GPIO_DATA_VAL_IN (1 << 12) | |
1308 | # define GPIO_DATA_PULLUP_DISABLE (1 << 13) | |
1309 | ||
f899fc64 CW |
1310 | #define GMBUS0 0x5100 /* clock/port select */ |
1311 | #define GMBUS_RATE_100KHZ (0<<8) | |
1312 | #define GMBUS_RATE_50KHZ (1<<8) | |
1313 | #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */ | |
1314 | #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */ | |
1315 | #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */ | |
1316 | #define GMBUS_PORT_DISABLED 0 | |
1317 | #define GMBUS_PORT_SSC 1 | |
1318 | #define GMBUS_PORT_VGADDC 2 | |
1319 | #define GMBUS_PORT_PANEL 3 | |
1320 | #define GMBUS_PORT_DPC 4 /* HDMIC */ | |
1321 | #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */ | |
e4fd17af DK |
1322 | #define GMBUS_PORT_DPD 6 /* HDMID */ |
1323 | #define GMBUS_PORT_RESERVED 7 /* 7 reserved */ | |
2ed06c93 | 1324 | #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1) |
f899fc64 CW |
1325 | #define GMBUS1 0x5104 /* command/status */ |
1326 | #define GMBUS_SW_CLR_INT (1<<31) | |
1327 | #define GMBUS_SW_RDY (1<<30) | |
1328 | #define GMBUS_ENT (1<<29) /* enable timeout */ | |
1329 | #define GMBUS_CYCLE_NONE (0<<25) | |
1330 | #define GMBUS_CYCLE_WAIT (1<<25) | |
1331 | #define GMBUS_CYCLE_INDEX (2<<25) | |
1332 | #define GMBUS_CYCLE_STOP (4<<25) | |
1333 | #define GMBUS_BYTE_COUNT_SHIFT 16 | |
1334 | #define GMBUS_SLAVE_INDEX_SHIFT 8 | |
1335 | #define GMBUS_SLAVE_ADDR_SHIFT 1 | |
1336 | #define GMBUS_SLAVE_READ (1<<0) | |
1337 | #define GMBUS_SLAVE_WRITE (0<<0) | |
1338 | #define GMBUS2 0x5108 /* status */ | |
1339 | #define GMBUS_INUSE (1<<15) | |
1340 | #define GMBUS_HW_WAIT_PHASE (1<<14) | |
1341 | #define GMBUS_STALL_TIMEOUT (1<<13) | |
1342 | #define GMBUS_INT (1<<12) | |
1343 | #define GMBUS_HW_RDY (1<<11) | |
1344 | #define GMBUS_SATOER (1<<10) | |
1345 | #define GMBUS_ACTIVE (1<<9) | |
1346 | #define GMBUS3 0x510c /* data buffer bytes 3-0 */ | |
1347 | #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */ | |
1348 | #define GMBUS_SLAVE_TIMEOUT_EN (1<<4) | |
1349 | #define GMBUS_NAK_EN (1<<3) | |
1350 | #define GMBUS_IDLE_EN (1<<2) | |
1351 | #define GMBUS_HW_WAIT_EN (1<<1) | |
1352 | #define GMBUS_HW_RDY_EN (1<<0) | |
1353 | #define GMBUS5 0x5120 /* byte index */ | |
1354 | #define GMBUS_2BYTE_INDEX_EN (1<<31) | |
f0217c42 | 1355 | |
585fb111 JB |
1356 | /* |
1357 | * Clock control & power management | |
1358 | */ | |
a57c774a AK |
1359 | #define DPLL_A_OFFSET 0x6014 |
1360 | #define DPLL_B_OFFSET 0x6018 | |
5c969aa7 DL |
1361 | #define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \ |
1362 | dev_priv->info.display_mmio_offset) | |
585fb111 JB |
1363 | |
1364 | #define VGA0 0x6000 | |
1365 | #define VGA1 0x6004 | |
1366 | #define VGA_PD 0x6010 | |
1367 | #define VGA0_PD_P2_DIV_4 (1 << 7) | |
1368 | #define VGA0_PD_P1_DIV_2 (1 << 5) | |
1369 | #define VGA0_PD_P1_SHIFT 0 | |
1370 | #define VGA0_PD_P1_MASK (0x1f << 0) | |
1371 | #define VGA1_PD_P2_DIV_4 (1 << 15) | |
1372 | #define VGA1_PD_P1_DIV_2 (1 << 13) | |
1373 | #define VGA1_PD_P1_SHIFT 8 | |
1374 | #define VGA1_PD_P1_MASK (0x1f << 8) | |
585fb111 | 1375 | #define DPLL_VCO_ENABLE (1 << 31) |
4a33e48d DV |
1376 | #define DPLL_SDVO_HIGH_SPEED (1 << 30) |
1377 | #define DPLL_DVO_2X_MODE (1 << 30) | |
25eb05fc | 1378 | #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30) |
585fb111 | 1379 | #define DPLL_SYNCLOCK_ENABLE (1 << 29) |
25eb05fc | 1380 | #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29) |
585fb111 JB |
1381 | #define DPLL_VGA_MODE_DIS (1 << 28) |
1382 | #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */ | |
1383 | #define DPLLB_MODE_LVDS (2 << 26) /* i915 */ | |
1384 | #define DPLL_MODE_MASK (3 << 26) | |
1385 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */ | |
1386 | #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */ | |
1387 | #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */ | |
1388 | #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */ | |
1389 | #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */ | |
1390 | #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */ | |
f2b115e6 | 1391 | #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */ |
a0c4da24 | 1392 | #define DPLL_LOCK_VLV (1<<15) |
598fac6b | 1393 | #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14) |
25eb05fc | 1394 | #define DPLL_INTEGRATED_CLOCK_VLV (1<<13) |
598fac6b DV |
1395 | #define DPLL_PORTC_READY_MASK (0xf << 4) |
1396 | #define DPLL_PORTB_READY_MASK (0xf) | |
585fb111 | 1397 | |
585fb111 JB |
1398 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000 |
1399 | /* | |
1400 | * The i830 generation, in LVDS mode, defines P1 as the bit number set within | |
1401 | * this field (only one bit may be set). | |
1402 | */ | |
1403 | #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000 | |
1404 | #define DPLL_FPA01_P1_POST_DIV_SHIFT 16 | |
f2b115e6 | 1405 | #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15 |
585fb111 JB |
1406 | /* i830, required in DVO non-gang */ |
1407 | #define PLL_P2_DIVIDE_BY_4 (1 << 23) | |
1408 | #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */ | |
1409 | #define PLL_REF_INPUT_DREFCLK (0 << 13) | |
1410 | #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */ | |
1411 | #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */ | |
1412 | #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13) | |
1413 | #define PLL_REF_INPUT_MASK (3 << 13) | |
1414 | #define PLL_LOAD_PULSE_PHASE_SHIFT 9 | |
f2b115e6 | 1415 | /* Ironlake */ |
b9055052 ZW |
1416 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9 |
1417 | # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9) | |
1418 | # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9) | |
1419 | # define DPLL_FPA1_P1_POST_DIV_SHIFT 0 | |
1420 | # define DPLL_FPA1_P1_POST_DIV_MASK 0xff | |
1421 | ||
585fb111 JB |
1422 | /* |
1423 | * Parallel to Serial Load Pulse phase selection. | |
1424 | * Selects the phase for the 10X DPLL clock for the PCIe | |
1425 | * digital display port. The range is 4 to 13; 10 or more | |
1426 | * is just a flip delay. The default is 6 | |
1427 | */ | |
1428 | #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT) | |
1429 | #define DISPLAY_RATE_SELECT_FPA1 (1 << 8) | |
1430 | /* | |
1431 | * SDVO multiplier for 945G/GM. Not used on 965. | |
1432 | */ | |
1433 | #define SDVO_MULTIPLIER_MASK 0x000000ff | |
1434 | #define SDVO_MULTIPLIER_SHIFT_HIRES 4 | |
1435 | #define SDVO_MULTIPLIER_SHIFT_VGA 0 | |
a57c774a AK |
1436 | |
1437 | #define DPLL_A_MD_OFFSET 0x601c /* 965+ only */ | |
1438 | #define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */ | |
5c969aa7 DL |
1439 | #define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \ |
1440 | dev_priv->info.display_mmio_offset) | |
a57c774a | 1441 | |
585fb111 JB |
1442 | /* |
1443 | * UDI pixel divider, controlling how many pixels are stuffed into a packet. | |
1444 | * | |
1445 | * Value is pixels minus 1. Must be set to 1 pixel for SDVO. | |
1446 | */ | |
1447 | #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000 | |
1448 | #define DPLL_MD_UDI_DIVIDER_SHIFT 24 | |
1449 | /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */ | |
1450 | #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000 | |
1451 | #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16 | |
1452 | /* | |
1453 | * SDVO/UDI pixel multiplier. | |
1454 | * | |
1455 | * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus | |
1456 | * clock rate is 10 times the DPLL clock. At low resolution/refresh rate | |
1457 | * modes, the bus rate would be below the limits, so SDVO allows for stuffing | |
1458 | * dummy bytes in the datastream at an increased clock rate, with both sides of | |
1459 | * the link knowing how many bytes are fill. | |
1460 | * | |
1461 | * So, for a mode with a dotclock of 65Mhz, we would want to double the clock | |
1462 | * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be | |
1463 | * set to 130Mhz, and the SDVO multiplier set to 2x in this register and | |
1464 | * through an SDVO command. | |
1465 | * | |
1466 | * This register field has values of multiplication factor minus 1, with | |
1467 | * a maximum multiplier of 5 for SDVO. | |
1468 | */ | |
1469 | #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00 | |
1470 | #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8 | |
1471 | /* | |
1472 | * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK. | |
1473 | * This best be set to the default value (3) or the CRT won't work. No, | |
1474 | * I don't entirely understand what this does... | |
1475 | */ | |
1476 | #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f | |
1477 | #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0 | |
25eb05fc | 1478 | |
9db4a9c7 JB |
1479 | #define _FPA0 0x06040 |
1480 | #define _FPA1 0x06044 | |
1481 | #define _FPB0 0x06048 | |
1482 | #define _FPB1 0x0604c | |
1483 | #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0) | |
1484 | #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1) | |
585fb111 | 1485 | #define FP_N_DIV_MASK 0x003f0000 |
f2b115e6 | 1486 | #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000 |
585fb111 JB |
1487 | #define FP_N_DIV_SHIFT 16 |
1488 | #define FP_M1_DIV_MASK 0x00003f00 | |
1489 | #define FP_M1_DIV_SHIFT 8 | |
1490 | #define FP_M2_DIV_MASK 0x0000003f | |
f2b115e6 | 1491 | #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff |
585fb111 JB |
1492 | #define FP_M2_DIV_SHIFT 0 |
1493 | #define DPLL_TEST 0x606c | |
1494 | #define DPLLB_TEST_SDVO_DIV_1 (0 << 22) | |
1495 | #define DPLLB_TEST_SDVO_DIV_2 (1 << 22) | |
1496 | #define DPLLB_TEST_SDVO_DIV_4 (2 << 22) | |
1497 | #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22) | |
1498 | #define DPLLB_TEST_N_BYPASS (1 << 19) | |
1499 | #define DPLLB_TEST_M_BYPASS (1 << 18) | |
1500 | #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16) | |
1501 | #define DPLLA_TEST_N_BYPASS (1 << 3) | |
1502 | #define DPLLA_TEST_M_BYPASS (1 << 2) | |
1503 | #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0) | |
1504 | #define D_STATE 0x6104 | |
dc96e9b8 | 1505 | #define DSTATE_GFX_RESET_I830 (1<<6) |
652c393a JB |
1506 | #define DSTATE_PLL_D3_OFF (1<<3) |
1507 | #define DSTATE_GFX_CLOCK_GATING (1<<1) | |
1508 | #define DSTATE_DOT_CLOCK_GATING (1<<0) | |
5c969aa7 | 1509 | #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200) |
652c393a JB |
1510 | # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */ |
1511 | # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */ | |
1512 | # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */ | |
1513 | # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */ | |
1514 | # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */ | |
1515 | # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */ | |
1516 | # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */ | |
1517 | # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */ | |
1518 | # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */ | |
1519 | # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */ | |
1520 | # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */ | |
1521 | # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */ | |
1522 | # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */ | |
1523 | # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */ | |
1524 | # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */ | |
1525 | # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */ | |
1526 | # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */ | |
1527 | # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */ | |
1528 | # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */ | |
1529 | # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11) | |
1530 | # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10) | |
1531 | # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9) | |
1532 | # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8) | |
1533 | # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */ | |
1534 | # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */ | |
1535 | # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */ | |
1536 | # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5) | |
1537 | # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4) | |
1538 | /** | |
1539 | * This bit must be set on the 830 to prevent hangs when turning off the | |
1540 | * overlay scaler. | |
1541 | */ | |
1542 | # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3) | |
1543 | # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2) | |
1544 | # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1) | |
1545 | # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */ | |
1546 | # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */ | |
1547 | ||
1548 | #define RENCLK_GATE_D1 0x6204 | |
1549 | # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */ | |
1550 | # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */ | |
1551 | # define PC_FE_CLOCK_GATE_DISABLE (1 << 11) | |
1552 | # define PC_BE_CLOCK_GATE_DISABLE (1 << 10) | |
1553 | # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9) | |
1554 | # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8) | |
1555 | # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7) | |
1556 | # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6) | |
1557 | # define MAG_CLOCK_GATE_DISABLE (1 << 5) | |
1558 | /** This bit must be unset on 855,865 */ | |
1559 | # define MECI_CLOCK_GATE_DISABLE (1 << 4) | |
1560 | # define DCMP_CLOCK_GATE_DISABLE (1 << 3) | |
1561 | # define MEC_CLOCK_GATE_DISABLE (1 << 2) | |
1562 | # define MECO_CLOCK_GATE_DISABLE (1 << 1) | |
1563 | /** This bit must be set on 855,865. */ | |
1564 | # define SV_CLOCK_GATE_DISABLE (1 << 0) | |
1565 | # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16) | |
1566 | # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15) | |
1567 | # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14) | |
1568 | # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13) | |
1569 | # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12) | |
1570 | # define I915_WM_CLOCK_GATE_DISABLE (1 << 11) | |
1571 | # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10) | |
1572 | # define I915_PI_CLOCK_GATE_DISABLE (1 << 9) | |
1573 | # define I915_DI_CLOCK_GATE_DISABLE (1 << 8) | |
1574 | # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7) | |
1575 | # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6) | |
1576 | # define I915_SC_CLOCK_GATE_DISABLE (1 << 5) | |
1577 | # define I915_FL_CLOCK_GATE_DISABLE (1 << 4) | |
1578 | # define I915_DM_CLOCK_GATE_DISABLE (1 << 3) | |
1579 | # define I915_PS_CLOCK_GATE_DISABLE (1 << 2) | |
1580 | # define I915_CC_CLOCK_GATE_DISABLE (1 << 1) | |
1581 | # define I915_BY_CLOCK_GATE_DISABLE (1 << 0) | |
1582 | ||
1583 | # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30) | |
1584 | /** This bit must always be set on 965G/965GM */ | |
1585 | # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29) | |
1586 | # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28) | |
1587 | # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27) | |
1588 | # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26) | |
1589 | # define I965_GW_CLOCK_GATE_DISABLE (1 << 25) | |
1590 | # define I965_TD_CLOCK_GATE_DISABLE (1 << 24) | |
1591 | /** This bit must always be set on 965G */ | |
1592 | # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23) | |
1593 | # define I965_IC_CLOCK_GATE_DISABLE (1 << 22) | |
1594 | # define I965_EU_CLOCK_GATE_DISABLE (1 << 21) | |
1595 | # define I965_IF_CLOCK_GATE_DISABLE (1 << 20) | |
1596 | # define I965_TC_CLOCK_GATE_DISABLE (1 << 19) | |
1597 | # define I965_SO_CLOCK_GATE_DISABLE (1 << 17) | |
1598 | # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16) | |
1599 | # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15) | |
1600 | # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14) | |
1601 | # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13) | |
1602 | # define I965_EM_CLOCK_GATE_DISABLE (1 << 12) | |
1603 | # define I965_UC_CLOCK_GATE_DISABLE (1 << 11) | |
1604 | # define I965_SI_CLOCK_GATE_DISABLE (1 << 6) | |
1605 | # define I965_MT_CLOCK_GATE_DISABLE (1 << 5) | |
1606 | # define I965_PL_CLOCK_GATE_DISABLE (1 << 4) | |
1607 | # define I965_DG_CLOCK_GATE_DISABLE (1 << 3) | |
1608 | # define I965_QC_CLOCK_GATE_DISABLE (1 << 2) | |
1609 | # define I965_FT_CLOCK_GATE_DISABLE (1 << 1) | |
1610 | # define I965_DM_CLOCK_GATE_DISABLE (1 << 0) | |
1611 | ||
1612 | #define RENCLK_GATE_D2 0x6208 | |
1613 | #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9) | |
1614 | #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7) | |
1615 | #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6) | |
1616 | #define RAMCLK_GATE_D 0x6210 /* CRL only */ | |
1617 | #define DEUC 0x6214 /* CRL only */ | |
585fb111 | 1618 | |
d88b2270 | 1619 | #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500) |
ceb04246 JB |
1620 | #define FW_CSPWRDWNEN (1<<15) |
1621 | ||
e0d8d59b VS |
1622 | #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504) |
1623 | ||
24eb2d59 CML |
1624 | #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508) |
1625 | #define CDCLK_FREQ_SHIFT 4 | |
1626 | #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT) | |
1627 | #define CZCLK_FREQ_MASK 0xf | |
1628 | #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510) | |
1629 | ||
585fb111 JB |
1630 | /* |
1631 | * Palette regs | |
1632 | */ | |
a57c774a AK |
1633 | #define PALETTE_A_OFFSET 0xa000 |
1634 | #define PALETTE_B_OFFSET 0xa800 | |
5c969aa7 DL |
1635 | #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \ |
1636 | dev_priv->info.display_mmio_offset) | |
585fb111 | 1637 | |
673a394b EA |
1638 | /* MCH MMIO space */ |
1639 | ||
1640 | /* | |
1641 | * MCHBAR mirror. | |
1642 | * | |
1643 | * This mirrors the MCHBAR MMIO space whose location is determined by | |
1644 | * device 0 function 0's pci config register 0x44 or 0x48 and matches it in | |
1645 | * every way. It is not accessible from the CP register read instructions. | |
1646 | * | |
515b2392 PZ |
1647 | * Starting from Haswell, you can't write registers using the MCHBAR mirror, |
1648 | * just read. | |
673a394b EA |
1649 | */ |
1650 | #define MCHBAR_MIRROR_BASE 0x10000 | |
1651 | ||
1398261a YL |
1652 | #define MCHBAR_MIRROR_BASE_SNB 0x140000 |
1653 | ||
3ebecd07 | 1654 | /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */ |
153b4b95 | 1655 | #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04) |
3ebecd07 | 1656 | |
673a394b EA |
1657 | /** 915-945 and GM965 MCH register controlling DRAM channel access */ |
1658 | #define DCC 0x10200 | |
1659 | #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0) | |
1660 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0) | |
1661 | #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0) | |
1662 | #define DCC_ADDRESSING_MODE_MASK (3 << 0) | |
1663 | #define DCC_CHANNEL_XOR_DISABLE (1 << 10) | |
a7f014f2 | 1664 | #define DCC_CHANNEL_XOR_BIT_17 (1 << 9) |
673a394b | 1665 | |
95534263 LP |
1666 | /** Pineview MCH register contains DDR3 setting */ |
1667 | #define CSHRDDR3CTL 0x101a8 | |
1668 | #define CSHRDDR3CTL_DDR3 (1 << 2) | |
1669 | ||
673a394b EA |
1670 | /** 965 MCH register controlling DRAM channel configuration */ |
1671 | #define C0DRB3 0x10206 | |
1672 | #define C1DRB3 0x10606 | |
1673 | ||
f691e2f4 DV |
1674 | /** snb MCH registers for reading the DRAM channel configuration */ |
1675 | #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004) | |
1676 | #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008) | |
1677 | #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C) | |
1678 | #define MAD_DIMM_ECC_MASK (0x3 << 24) | |
1679 | #define MAD_DIMM_ECC_OFF (0x0 << 24) | |
1680 | #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24) | |
1681 | #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24) | |
1682 | #define MAD_DIMM_ECC_ON (0x3 << 24) | |
1683 | #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22) | |
1684 | #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21) | |
1685 | #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */ | |
1686 | #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */ | |
1687 | #define MAD_DIMM_B_DUAL_RANK (0x1 << 18) | |
1688 | #define MAD_DIMM_A_DUAL_RANK (0x1 << 17) | |
1689 | #define MAD_DIMM_A_SELECT (0x1 << 16) | |
1690 | /* DIMM sizes are in multiples of 256mb. */ | |
1691 | #define MAD_DIMM_B_SIZE_SHIFT 8 | |
1692 | #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT) | |
1693 | #define MAD_DIMM_A_SIZE_SHIFT 0 | |
1694 | #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT) | |
1695 | ||
1d7aaa0c DV |
1696 | /** snb MCH registers for priority tuning */ |
1697 | #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10) | |
1698 | #define MCH_SSKPD_WM0_MASK 0x3f | |
1699 | #define MCH_SSKPD_WM0_VAL 0xc | |
f691e2f4 | 1700 | |
ec013e7f JB |
1701 | #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c) |
1702 | ||
b11248df KP |
1703 | /* Clocking configuration register */ |
1704 | #define CLKCFG 0x10c00 | |
7662c8bd | 1705 | #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */ |
b11248df KP |
1706 | #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */ |
1707 | #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */ | |
1708 | #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */ | |
1709 | #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */ | |
1710 | #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */ | |
7662c8bd | 1711 | /* Note, below two are guess */ |
b11248df | 1712 | #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */ |
7662c8bd | 1713 | #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */ |
b11248df | 1714 | #define CLKCFG_FSB_MASK (7 << 0) |
7662c8bd SL |
1715 | #define CLKCFG_MEM_533 (1 << 4) |
1716 | #define CLKCFG_MEM_667 (2 << 4) | |
1717 | #define CLKCFG_MEM_800 (3 << 4) | |
1718 | #define CLKCFG_MEM_MASK (7 << 4) | |
1719 | ||
ea056c14 JB |
1720 | #define TSC1 0x11001 |
1721 | #define TSE (1<<0) | |
7648fa99 JB |
1722 | #define TR1 0x11006 |
1723 | #define TSFS 0x11020 | |
1724 | #define TSFS_SLOPE_MASK 0x0000ff00 | |
1725 | #define TSFS_SLOPE_SHIFT 8 | |
1726 | #define TSFS_INTR_MASK 0x000000ff | |
1727 | ||
f97108d1 JB |
1728 | #define CRSTANDVID 0x11100 |
1729 | #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */ | |
1730 | #define PXVFREQ_PX_MASK 0x7f000000 | |
1731 | #define PXVFREQ_PX_SHIFT 24 | |
1732 | #define VIDFREQ_BASE 0x11110 | |
1733 | #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */ | |
1734 | #define VIDFREQ2 0x11114 | |
1735 | #define VIDFREQ3 0x11118 | |
1736 | #define VIDFREQ4 0x1111c | |
1737 | #define VIDFREQ_P0_MASK 0x1f000000 | |
1738 | #define VIDFREQ_P0_SHIFT 24 | |
1739 | #define VIDFREQ_P0_CSCLK_MASK 0x00f00000 | |
1740 | #define VIDFREQ_P0_CSCLK_SHIFT 20 | |
1741 | #define VIDFREQ_P0_CRCLK_MASK 0x000f0000 | |
1742 | #define VIDFREQ_P0_CRCLK_SHIFT 16 | |
1743 | #define VIDFREQ_P1_MASK 0x00001f00 | |
1744 | #define VIDFREQ_P1_SHIFT 8 | |
1745 | #define VIDFREQ_P1_CSCLK_MASK 0x000000f0 | |
1746 | #define VIDFREQ_P1_CSCLK_SHIFT 4 | |
1747 | #define VIDFREQ_P1_CRCLK_MASK 0x0000000f | |
1748 | #define INTTOEXT_BASE_ILK 0x11300 | |
1749 | #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */ | |
1750 | #define INTTOEXT_MAP3_SHIFT 24 | |
1751 | #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT) | |
1752 | #define INTTOEXT_MAP2_SHIFT 16 | |
1753 | #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT) | |
1754 | #define INTTOEXT_MAP1_SHIFT 8 | |
1755 | #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT) | |
1756 | #define INTTOEXT_MAP0_SHIFT 0 | |
1757 | #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT) | |
1758 | #define MEMSWCTL 0x11170 /* Ironlake only */ | |
1759 | #define MEMCTL_CMD_MASK 0xe000 | |
1760 | #define MEMCTL_CMD_SHIFT 13 | |
1761 | #define MEMCTL_CMD_RCLK_OFF 0 | |
1762 | #define MEMCTL_CMD_RCLK_ON 1 | |
1763 | #define MEMCTL_CMD_CHFREQ 2 | |
1764 | #define MEMCTL_CMD_CHVID 3 | |
1765 | #define MEMCTL_CMD_VMMOFF 4 | |
1766 | #define MEMCTL_CMD_VMMON 5 | |
1767 | #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears | |
1768 | when command complete */ | |
1769 | #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */ | |
1770 | #define MEMCTL_FREQ_SHIFT 8 | |
1771 | #define MEMCTL_SFCAVM (1<<7) | |
1772 | #define MEMCTL_TGT_VID_MASK 0x007f | |
1773 | #define MEMIHYST 0x1117c | |
1774 | #define MEMINTREN 0x11180 /* 16 bits */ | |
1775 | #define MEMINT_RSEXIT_EN (1<<8) | |
1776 | #define MEMINT_CX_SUPR_EN (1<<7) | |
1777 | #define MEMINT_CONT_BUSY_EN (1<<6) | |
1778 | #define MEMINT_AVG_BUSY_EN (1<<5) | |
1779 | #define MEMINT_EVAL_CHG_EN (1<<4) | |
1780 | #define MEMINT_MON_IDLE_EN (1<<3) | |
1781 | #define MEMINT_UP_EVAL_EN (1<<2) | |
1782 | #define MEMINT_DOWN_EVAL_EN (1<<1) | |
1783 | #define MEMINT_SW_CMD_EN (1<<0) | |
1784 | #define MEMINTRSTR 0x11182 /* 16 bits */ | |
1785 | #define MEM_RSEXIT_MASK 0xc000 | |
1786 | #define MEM_RSEXIT_SHIFT 14 | |
1787 | #define MEM_CONT_BUSY_MASK 0x3000 | |
1788 | #define MEM_CONT_BUSY_SHIFT 12 | |
1789 | #define MEM_AVG_BUSY_MASK 0x0c00 | |
1790 | #define MEM_AVG_BUSY_SHIFT 10 | |
1791 | #define MEM_EVAL_CHG_MASK 0x0300 | |
1792 | #define MEM_EVAL_BUSY_SHIFT 8 | |
1793 | #define MEM_MON_IDLE_MASK 0x00c0 | |
1794 | #define MEM_MON_IDLE_SHIFT 6 | |
1795 | #define MEM_UP_EVAL_MASK 0x0030 | |
1796 | #define MEM_UP_EVAL_SHIFT 4 | |
1797 | #define MEM_DOWN_EVAL_MASK 0x000c | |
1798 | #define MEM_DOWN_EVAL_SHIFT 2 | |
1799 | #define MEM_SW_CMD_MASK 0x0003 | |
1800 | #define MEM_INT_STEER_GFX 0 | |
1801 | #define MEM_INT_STEER_CMR 1 | |
1802 | #define MEM_INT_STEER_SMI 2 | |
1803 | #define MEM_INT_STEER_SCI 3 | |
1804 | #define MEMINTRSTS 0x11184 | |
1805 | #define MEMINT_RSEXIT (1<<7) | |
1806 | #define MEMINT_CONT_BUSY (1<<6) | |
1807 | #define MEMINT_AVG_BUSY (1<<5) | |
1808 | #define MEMINT_EVAL_CHG (1<<4) | |
1809 | #define MEMINT_MON_IDLE (1<<3) | |
1810 | #define MEMINT_UP_EVAL (1<<2) | |
1811 | #define MEMINT_DOWN_EVAL (1<<1) | |
1812 | #define MEMINT_SW_CMD (1<<0) | |
1813 | #define MEMMODECTL 0x11190 | |
1814 | #define MEMMODE_BOOST_EN (1<<31) | |
1815 | #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */ | |
1816 | #define MEMMODE_BOOST_FREQ_SHIFT 24 | |
1817 | #define MEMMODE_IDLE_MODE_MASK 0x00030000 | |
1818 | #define MEMMODE_IDLE_MODE_SHIFT 16 | |
1819 | #define MEMMODE_IDLE_MODE_EVAL 0 | |
1820 | #define MEMMODE_IDLE_MODE_CONT 1 | |
1821 | #define MEMMODE_HWIDLE_EN (1<<15) | |
1822 | #define MEMMODE_SWMODE_EN (1<<14) | |
1823 | #define MEMMODE_RCLK_GATE (1<<13) | |
1824 | #define MEMMODE_HW_UPDATE (1<<12) | |
1825 | #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */ | |
1826 | #define MEMMODE_FSTART_SHIFT 8 | |
1827 | #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */ | |
1828 | #define MEMMODE_FMAX_SHIFT 4 | |
1829 | #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */ | |
1830 | #define RCBMAXAVG 0x1119c | |
1831 | #define MEMSWCTL2 0x1119e /* Cantiga only */ | |
1832 | #define SWMEMCMD_RENDER_OFF (0 << 13) | |
1833 | #define SWMEMCMD_RENDER_ON (1 << 13) | |
1834 | #define SWMEMCMD_SWFREQ (2 << 13) | |
1835 | #define SWMEMCMD_TARVID (3 << 13) | |
1836 | #define SWMEMCMD_VRM_OFF (4 << 13) | |
1837 | #define SWMEMCMD_VRM_ON (5 << 13) | |
1838 | #define CMDSTS (1<<12) | |
1839 | #define SFCAVM (1<<11) | |
1840 | #define SWFREQ_MASK 0x0380 /* P0-7 */ | |
1841 | #define SWFREQ_SHIFT 7 | |
1842 | #define TARVID_MASK 0x001f | |
1843 | #define MEMSTAT_CTG 0x111a0 | |
1844 | #define RCBMINAVG 0x111a0 | |
1845 | #define RCUPEI 0x111b0 | |
1846 | #define RCDNEI 0x111b4 | |
88271da3 JB |
1847 | #define RSTDBYCTL 0x111b8 |
1848 | #define RS1EN (1<<31) | |
1849 | #define RS2EN (1<<30) | |
1850 | #define RS3EN (1<<29) | |
1851 | #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */ | |
1852 | #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */ | |
1853 | #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */ | |
1854 | #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */ | |
1855 | #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */ | |
1856 | #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */ | |
1857 | #define RSX_STATUS_MASK (7<<20) | |
1858 | #define RSX_STATUS_ON (0<<20) | |
1859 | #define RSX_STATUS_RC1 (1<<20) | |
1860 | #define RSX_STATUS_RC1E (2<<20) | |
1861 | #define RSX_STATUS_RS1 (3<<20) | |
1862 | #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */ | |
1863 | #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */ | |
1864 | #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */ | |
1865 | #define RSX_STATUS_RSVD2 (7<<20) | |
1866 | #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */ | |
1867 | #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */ | |
1868 | #define JRSC (1<<17) /* rsx coupled to cpu c-state */ | |
1869 | #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */ | |
1870 | #define RS1CONTSAV_MASK (3<<14) | |
1871 | #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */ | |
1872 | #define RS1CONTSAV_RSVD (1<<14) | |
1873 | #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */ | |
1874 | #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */ | |
1875 | #define NORMSLEXLAT_MASK (3<<12) | |
1876 | #define SLOW_RS123 (0<<12) | |
1877 | #define SLOW_RS23 (1<<12) | |
1878 | #define SLOW_RS3 (2<<12) | |
1879 | #define NORMAL_RS123 (3<<12) | |
1880 | #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */ | |
1881 | #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */ | |
1882 | #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */ | |
1883 | #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */ | |
1884 | #define RS_CSTATE_MASK (3<<4) | |
1885 | #define RS_CSTATE_C367_RS1 (0<<4) | |
1886 | #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4) | |
1887 | #define RS_CSTATE_RSVD (2<<4) | |
1888 | #define RS_CSTATE_C367_RS2 (3<<4) | |
1889 | #define REDSAVES (1<<3) /* no context save if was idle during rs0 */ | |
1890 | #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */ | |
f97108d1 JB |
1891 | #define VIDCTL 0x111c0 |
1892 | #define VIDSTS 0x111c8 | |
1893 | #define VIDSTART 0x111cc /* 8 bits */ | |
1894 | #define MEMSTAT_ILK 0x111f8 | |
1895 | #define MEMSTAT_VID_MASK 0x7f00 | |
1896 | #define MEMSTAT_VID_SHIFT 8 | |
1897 | #define MEMSTAT_PSTATE_MASK 0x00f8 | |
1898 | #define MEMSTAT_PSTATE_SHIFT 3 | |
1899 | #define MEMSTAT_MON_ACTV (1<<2) | |
1900 | #define MEMSTAT_SRC_CTL_MASK 0x0003 | |
1901 | #define MEMSTAT_SRC_CTL_CORE 0 | |
1902 | #define MEMSTAT_SRC_CTL_TRB 1 | |
1903 | #define MEMSTAT_SRC_CTL_THM 2 | |
1904 | #define MEMSTAT_SRC_CTL_STDBY 3 | |
1905 | #define RCPREVBSYTUPAVG 0x113b8 | |
1906 | #define RCPREVBSYTDNAVG 0x113bc | |
ea056c14 JB |
1907 | #define PMMISC 0x11214 |
1908 | #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */ | |
7648fa99 JB |
1909 | #define SDEW 0x1124c |
1910 | #define CSIEW0 0x11250 | |
1911 | #define CSIEW1 0x11254 | |
1912 | #define CSIEW2 0x11258 | |
1913 | #define PEW 0x1125c | |
1914 | #define DEW 0x11270 | |
1915 | #define MCHAFE 0x112c0 | |
1916 | #define CSIEC 0x112e0 | |
1917 | #define DMIEC 0x112e4 | |
1918 | #define DDREC 0x112e8 | |
1919 | #define PEG0EC 0x112ec | |
1920 | #define PEG1EC 0x112f0 | |
1921 | #define GFXEC 0x112f4 | |
1922 | #define RPPREVBSYTUPAVG 0x113b8 | |
1923 | #define RPPREVBSYTDNAVG 0x113bc | |
1924 | #define ECR 0x11600 | |
1925 | #define ECR_GPFE (1<<31) | |
1926 | #define ECR_IMONE (1<<30) | |
1927 | #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */ | |
1928 | #define OGW0 0x11608 | |
1929 | #define OGW1 0x1160c | |
1930 | #define EG0 0x11610 | |
1931 | #define EG1 0x11614 | |
1932 | #define EG2 0x11618 | |
1933 | #define EG3 0x1161c | |
1934 | #define EG4 0x11620 | |
1935 | #define EG5 0x11624 | |
1936 | #define EG6 0x11628 | |
1937 | #define EG7 0x1162c | |
1938 | #define PXW 0x11664 | |
1939 | #define PXWL 0x11680 | |
1940 | #define LCFUSE02 0x116c0 | |
1941 | #define LCFUSE_HIV_MASK 0x000000ff | |
1942 | #define CSIPLL0 0x12c10 | |
1943 | #define DDRMPLL1 0X12c20 | |
7d57382e EA |
1944 | #define PEG_BAND_GAP_DATA 0x14d68 |
1945 | ||
c4de7b0f CW |
1946 | #define GEN6_GT_THREAD_STATUS_REG 0x13805c |
1947 | #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7 | |
1948 | #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16)) | |
1949 | ||
153b4b95 BW |
1950 | #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948) |
1951 | #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994) | |
1952 | #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998) | |
3b8d8d91 | 1953 | |
aa40d6bb ZN |
1954 | /* |
1955 | * Logical Context regs | |
1956 | */ | |
1957 | #define CCID 0x2180 | |
1958 | #define CCID_EN (1<<0) | |
e8016055 VS |
1959 | /* |
1960 | * Notes on SNB/IVB/VLV context size: | |
1961 | * - Power context is saved elsewhere (LLC or stolen) | |
1962 | * - Ring/execlist context is saved on SNB, not on IVB | |
1963 | * - Extended context size already includes render context size | |
1964 | * - We always need to follow the extended context size. | |
1965 | * SNB BSpec has comments indicating that we should use the | |
1966 | * render context size instead if execlists are disabled, but | |
1967 | * based on empirical testing that's just nonsense. | |
1968 | * - Pipelined/VF state is saved on SNB/IVB respectively | |
1969 | * - GT1 size just indicates how much of render context | |
1970 | * doesn't need saving on GT1 | |
1971 | */ | |
fe1cc68f BW |
1972 | #define CXT_SIZE 0x21a0 |
1973 | #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f) | |
1974 | #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f) | |
1975 | #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f) | |
1976 | #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f) | |
1977 | #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f) | |
e8016055 | 1978 | #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \ |
fe1cc68f BW |
1979 | GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \ |
1980 | GEN6_CXT_PIPELINE_SIZE(cxt_reg)) | |
4f91dd6f | 1981 | #define GEN7_CXT_SIZE 0x21a8 |
6a4ea124 BW |
1982 | #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f) |
1983 | #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7) | |
4f91dd6f BW |
1984 | #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f) |
1985 | #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f) | |
1986 | #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7) | |
1987 | #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f) | |
e8016055 | 1988 | #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \ |
4f91dd6f | 1989 | GEN7_CXT_VFSTATE_SIZE(ctx_reg)) |
a0de80a0 BW |
1990 | /* Haswell does have the CXT_SIZE register however it does not appear to be |
1991 | * valid. Now, docs explain in dwords what is in the context object. The full | |
1992 | * size is 70720 bytes, however, the power context and execlist context will | |
1993 | * never be saved (power context is stored elsewhere, and execlists don't work | |
1994 | * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages. | |
1995 | */ | |
1996 | #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE) | |
8897644a BW |
1997 | /* Same as Haswell, but 72064 bytes now. */ |
1998 | #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE) | |
1999 | ||
fe1cc68f | 2000 | |
e454a05d JB |
2001 | #define VLV_CLK_CTL2 0x101104 |
2002 | #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28 | |
2003 | ||
585fb111 JB |
2004 | /* |
2005 | * Overlay regs | |
2006 | */ | |
2007 | ||
2008 | #define OVADD 0x30000 | |
2009 | #define DOVSTA 0x30008 | |
2010 | #define OC_BUF (0x3<<20) | |
2011 | #define OGAMC5 0x30010 | |
2012 | #define OGAMC4 0x30014 | |
2013 | #define OGAMC3 0x30018 | |
2014 | #define OGAMC2 0x3001c | |
2015 | #define OGAMC1 0x30020 | |
2016 | #define OGAMC0 0x30024 | |
2017 | ||
2018 | /* | |
2019 | * Display engine regs | |
2020 | */ | |
2021 | ||
8bf1e9f1 | 2022 | /* Pipe A CRC regs */ |
a57c774a | 2023 | #define _PIPE_CRC_CTL_A 0x60050 |
8bf1e9f1 | 2024 | #define PIPE_CRC_ENABLE (1 << 31) |
b4437a41 | 2025 | /* ivb+ source selection */ |
8bf1e9f1 SH |
2026 | #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29) |
2027 | #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29) | |
2028 | #define PIPE_CRC_SOURCE_PF_IVB (2 << 29) | |
b4437a41 | 2029 | /* ilk+ source selection */ |
5a6b5c84 DV |
2030 | #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28) |
2031 | #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28) | |
2032 | #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28) | |
2033 | /* embedded DP port on the north display block, reserved on ivb */ | |
2034 | #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28) | |
2035 | #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */ | |
b4437a41 DV |
2036 | /* vlv source selection */ |
2037 | #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27) | |
2038 | #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27) | |
2039 | #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27) | |
2040 | /* with DP port the pipe source is invalid */ | |
2041 | #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27) | |
2042 | #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27) | |
2043 | #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27) | |
2044 | /* gen3+ source selection */ | |
2045 | #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28) | |
2046 | #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28) | |
2047 | #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28) | |
2048 | /* with DP/TV port the pipe source is invalid */ | |
2049 | #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28) | |
2050 | #define PIPE_CRC_SOURCE_TV_PRE (4 << 28) | |
2051 | #define PIPE_CRC_SOURCE_TV_POST (5 << 28) | |
2052 | #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28) | |
2053 | #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28) | |
2054 | /* gen2 doesn't have source selection bits */ | |
52f843f6 | 2055 | #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30) |
b4437a41 | 2056 | |
5a6b5c84 DV |
2057 | #define _PIPE_CRC_RES_1_A_IVB 0x60064 |
2058 | #define _PIPE_CRC_RES_2_A_IVB 0x60068 | |
2059 | #define _PIPE_CRC_RES_3_A_IVB 0x6006c | |
2060 | #define _PIPE_CRC_RES_4_A_IVB 0x60070 | |
2061 | #define _PIPE_CRC_RES_5_A_IVB 0x60074 | |
2062 | ||
a57c774a AK |
2063 | #define _PIPE_CRC_RES_RED_A 0x60060 |
2064 | #define _PIPE_CRC_RES_GREEN_A 0x60064 | |
2065 | #define _PIPE_CRC_RES_BLUE_A 0x60068 | |
2066 | #define _PIPE_CRC_RES_RES1_A_I915 0x6006c | |
2067 | #define _PIPE_CRC_RES_RES2_A_G4X 0x60080 | |
8bf1e9f1 SH |
2068 | |
2069 | /* Pipe B CRC regs */ | |
5a6b5c84 DV |
2070 | #define _PIPE_CRC_RES_1_B_IVB 0x61064 |
2071 | #define _PIPE_CRC_RES_2_B_IVB 0x61068 | |
2072 | #define _PIPE_CRC_RES_3_B_IVB 0x6106c | |
2073 | #define _PIPE_CRC_RES_4_B_IVB 0x61070 | |
2074 | #define _PIPE_CRC_RES_5_B_IVB 0x61074 | |
8bf1e9f1 | 2075 | |
a57c774a | 2076 | #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A) |
8bf1e9f1 | 2077 | #define PIPE_CRC_RES_1_IVB(pipe) \ |
a57c774a | 2078 | _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB) |
8bf1e9f1 | 2079 | #define PIPE_CRC_RES_2_IVB(pipe) \ |
a57c774a | 2080 | _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB) |
8bf1e9f1 | 2081 | #define PIPE_CRC_RES_3_IVB(pipe) \ |
a57c774a | 2082 | _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB) |
8bf1e9f1 | 2083 | #define PIPE_CRC_RES_4_IVB(pipe) \ |
a57c774a | 2084 | _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB) |
8bf1e9f1 | 2085 | #define PIPE_CRC_RES_5_IVB(pipe) \ |
a57c774a | 2086 | _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB) |
8bf1e9f1 | 2087 | |
0b5c5ed0 | 2088 | #define PIPE_CRC_RES_RED(pipe) \ |
a57c774a | 2089 | _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A) |
0b5c5ed0 | 2090 | #define PIPE_CRC_RES_GREEN(pipe) \ |
a57c774a | 2091 | _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A) |
0b5c5ed0 | 2092 | #define PIPE_CRC_RES_BLUE(pipe) \ |
a57c774a | 2093 | _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A) |
0b5c5ed0 | 2094 | #define PIPE_CRC_RES_RES1_I915(pipe) \ |
a57c774a | 2095 | _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915) |
0b5c5ed0 | 2096 | #define PIPE_CRC_RES_RES2_G4X(pipe) \ |
a57c774a | 2097 | _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X) |
5a6b5c84 | 2098 | |
585fb111 | 2099 | /* Pipe A timing regs */ |
a57c774a AK |
2100 | #define _HTOTAL_A 0x60000 |
2101 | #define _HBLANK_A 0x60004 | |
2102 | #define _HSYNC_A 0x60008 | |
2103 | #define _VTOTAL_A 0x6000c | |
2104 | #define _VBLANK_A 0x60010 | |
2105 | #define _VSYNC_A 0x60014 | |
2106 | #define _PIPEASRC 0x6001c | |
2107 | #define _BCLRPAT_A 0x60020 | |
2108 | #define _VSYNCSHIFT_A 0x60028 | |
585fb111 JB |
2109 | |
2110 | /* Pipe B timing regs */ | |
a57c774a AK |
2111 | #define _HTOTAL_B 0x61000 |
2112 | #define _HBLANK_B 0x61004 | |
2113 | #define _HSYNC_B 0x61008 | |
2114 | #define _VTOTAL_B 0x6100c | |
2115 | #define _VBLANK_B 0x61010 | |
2116 | #define _VSYNC_B 0x61014 | |
2117 | #define _PIPEBSRC 0x6101c | |
2118 | #define _BCLRPAT_B 0x61020 | |
2119 | #define _VSYNCSHIFT_B 0x61028 | |
2120 | ||
2121 | #define TRANSCODER_A_OFFSET 0x60000 | |
2122 | #define TRANSCODER_B_OFFSET 0x61000 | |
2123 | #define TRANSCODER_C_OFFSET 0x62000 | |
2124 | #define TRANSCODER_EDP_OFFSET 0x6f000 | |
2125 | ||
5c969aa7 DL |
2126 | #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \ |
2127 | dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \ | |
2128 | dev_priv->info.display_mmio_offset) | |
a57c774a AK |
2129 | |
2130 | #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A) | |
2131 | #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A) | |
2132 | #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A) | |
2133 | #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A) | |
2134 | #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A) | |
2135 | #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A) | |
2136 | #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A) | |
2137 | #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A) | |
2138 | #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC) | |
5eddb70b | 2139 | |
ed8546ac BW |
2140 | /* HSW+ eDP PSR registers */ |
2141 | #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800) | |
18b5992c | 2142 | #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0) |
2b28bb1b RV |
2143 | #define EDP_PSR_ENABLE (1<<31) |
2144 | #define EDP_PSR_LINK_DISABLE (0<<27) | |
2145 | #define EDP_PSR_LINK_STANDBY (1<<27) | |
2146 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25) | |
2147 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25) | |
2148 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25) | |
2149 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25) | |
2150 | #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25) | |
2151 | #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20 | |
2152 | #define EDP_PSR_SKIP_AUX_EXIT (1<<12) | |
2153 | #define EDP_PSR_TP1_TP2_SEL (0<<11) | |
2154 | #define EDP_PSR_TP1_TP3_SEL (1<<11) | |
2155 | #define EDP_PSR_TP2_TP3_TIME_500us (0<<8) | |
2156 | #define EDP_PSR_TP2_TP3_TIME_100us (1<<8) | |
2157 | #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8) | |
2158 | #define EDP_PSR_TP2_TP3_TIME_0us (3<<8) | |
2159 | #define EDP_PSR_TP1_TIME_500us (0<<4) | |
2160 | #define EDP_PSR_TP1_TIME_100us (1<<4) | |
2161 | #define EDP_PSR_TP1_TIME_2500us (2<<4) | |
2162 | #define EDP_PSR_TP1_TIME_0us (3<<4) | |
2163 | #define EDP_PSR_IDLE_FRAME_SHIFT 0 | |
2164 | ||
18b5992c BW |
2165 | #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10) |
2166 | #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14) | |
2b28bb1b | 2167 | #define EDP_PSR_DPCD_COMMAND 0x80060000 |
18b5992c | 2168 | #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18) |
2b28bb1b | 2169 | #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24) |
18b5992c BW |
2170 | #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c) |
2171 | #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20) | |
2172 | #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24) | |
2b28bb1b | 2173 | |
18b5992c | 2174 | #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40) |
2b28bb1b | 2175 | #define EDP_PSR_STATUS_STATE_MASK (7<<29) |
e91fd8c6 RV |
2176 | #define EDP_PSR_STATUS_STATE_IDLE (0<<29) |
2177 | #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29) | |
2178 | #define EDP_PSR_STATUS_STATE_SRDENT (2<<29) | |
2179 | #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29) | |
2180 | #define EDP_PSR_STATUS_STATE_BUFON (4<<29) | |
2181 | #define EDP_PSR_STATUS_STATE_AUXACK (5<<29) | |
2182 | #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29) | |
2183 | #define EDP_PSR_STATUS_LINK_MASK (3<<26) | |
2184 | #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26) | |
2185 | #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26) | |
2186 | #define EDP_PSR_STATUS_LINK_STANDBY (2<<26) | |
2187 | #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20 | |
2188 | #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f | |
2189 | #define EDP_PSR_STATUS_COUNT_SHIFT 16 | |
2190 | #define EDP_PSR_STATUS_COUNT_MASK 0xf | |
2191 | #define EDP_PSR_STATUS_AUX_ERROR (1<<15) | |
2192 | #define EDP_PSR_STATUS_AUX_SENDING (1<<12) | |
2193 | #define EDP_PSR_STATUS_SENDING_IDLE (1<<9) | |
2194 | #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8) | |
2195 | #define EDP_PSR_STATUS_SENDING_TP1 (1<<4) | |
2196 | #define EDP_PSR_STATUS_IDLE_MASK 0xf | |
2197 | ||
18b5992c | 2198 | #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44) |
e91fd8c6 | 2199 | #define EDP_PSR_PERF_CNT_MASK 0xffffff |
2b28bb1b | 2200 | |
18b5992c | 2201 | #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60) |
2b28bb1b RV |
2202 | #define EDP_PSR_DEBUG_MASK_LPSP (1<<27) |
2203 | #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26) | |
2204 | #define EDP_PSR_DEBUG_MASK_HPD (1<<25) | |
2205 | ||
585fb111 JB |
2206 | /* VGA port control */ |
2207 | #define ADPA 0x61100 | |
ebc0fd88 | 2208 | #define PCH_ADPA 0xe1100 |
540a8950 | 2209 | #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA) |
ebc0fd88 | 2210 | |
585fb111 JB |
2211 | #define ADPA_DAC_ENABLE (1<<31) |
2212 | #define ADPA_DAC_DISABLE 0 | |
2213 | #define ADPA_PIPE_SELECT_MASK (1<<30) | |
2214 | #define ADPA_PIPE_A_SELECT 0 | |
2215 | #define ADPA_PIPE_B_SELECT (1<<30) | |
1519b995 | 2216 | #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30) |
ebc0fd88 DV |
2217 | /* CPT uses bits 29:30 for pch transcoder select */ |
2218 | #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */ | |
2219 | #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24) | |
2220 | #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24) | |
2221 | #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24) | |
2222 | #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24) | |
2223 | #define ADPA_CRT_HOTPLUG_ENABLE (1<<23) | |
2224 | #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22) | |
2225 | #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22) | |
2226 | #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21) | |
2227 | #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21) | |
2228 | #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20) | |
2229 | #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20) | |
2230 | #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18) | |
2231 | #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18) | |
2232 | #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18) | |
2233 | #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18) | |
2234 | #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17) | |
2235 | #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17) | |
2236 | #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16) | |
585fb111 JB |
2237 | #define ADPA_USE_VGA_HVPOLARITY (1<<15) |
2238 | #define ADPA_SETS_HVPOLARITY 0 | |
60222c0c | 2239 | #define ADPA_VSYNC_CNTL_DISABLE (1<<10) |
585fb111 | 2240 | #define ADPA_VSYNC_CNTL_ENABLE 0 |
60222c0c | 2241 | #define ADPA_HSYNC_CNTL_DISABLE (1<<11) |
585fb111 JB |
2242 | #define ADPA_HSYNC_CNTL_ENABLE 0 |
2243 | #define ADPA_VSYNC_ACTIVE_HIGH (1<<4) | |
2244 | #define ADPA_VSYNC_ACTIVE_LOW 0 | |
2245 | #define ADPA_HSYNC_ACTIVE_HIGH (1<<3) | |
2246 | #define ADPA_HSYNC_ACTIVE_LOW 0 | |
2247 | #define ADPA_DPMS_MASK (~(3<<10)) | |
2248 | #define ADPA_DPMS_ON (0<<10) | |
2249 | #define ADPA_DPMS_SUSPEND (1<<10) | |
2250 | #define ADPA_DPMS_STANDBY (2<<10) | |
2251 | #define ADPA_DPMS_OFF (3<<10) | |
2252 | ||
939fe4d7 | 2253 | |
585fb111 | 2254 | /* Hotplug control (945+ only) */ |
5c969aa7 | 2255 | #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110) |
26739f12 DV |
2256 | #define PORTB_HOTPLUG_INT_EN (1 << 29) |
2257 | #define PORTC_HOTPLUG_INT_EN (1 << 28) | |
2258 | #define PORTD_HOTPLUG_INT_EN (1 << 27) | |
585fb111 JB |
2259 | #define SDVOB_HOTPLUG_INT_EN (1 << 26) |
2260 | #define SDVOC_HOTPLUG_INT_EN (1 << 25) | |
2261 | #define TV_HOTPLUG_INT_EN (1 << 18) | |
2262 | #define CRT_HOTPLUG_INT_EN (1 << 9) | |
e5868a31 EE |
2263 | #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \ |
2264 | PORTC_HOTPLUG_INT_EN | \ | |
2265 | PORTD_HOTPLUG_INT_EN | \ | |
2266 | SDVOC_HOTPLUG_INT_EN | \ | |
2267 | SDVOB_HOTPLUG_INT_EN | \ | |
2268 | CRT_HOTPLUG_INT_EN) | |
585fb111 | 2269 | #define CRT_HOTPLUG_FORCE_DETECT (1 << 3) |
771cb081 ZY |
2270 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8) |
2271 | /* must use period 64 on GM45 according to docs */ | |
2272 | #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8) | |
2273 | #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7) | |
2274 | #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7) | |
2275 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5) | |
2276 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5) | |
2277 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5) | |
2278 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5) | |
2279 | #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5) | |
2280 | #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4) | |
2281 | #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4) | |
2282 | #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2) | |
2283 | #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2) | |
585fb111 | 2284 | |
5c969aa7 | 2285 | #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114) |
0ce99f74 DV |
2286 | /* |
2287 | * HDMI/DP bits are gen4+ | |
2288 | * | |
2289 | * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused. | |
2290 | * Please check the detailed lore in the commit message for for experimental | |
2291 | * evidence. | |
2292 | */ | |
232a6ee9 TP |
2293 | #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29) |
2294 | #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28) | |
2295 | #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27) | |
2296 | /* VLV DP/HDMI bits again match Bspec */ | |
2297 | #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27) | |
2298 | #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28) | |
2299 | #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29) | |
26739f12 DV |
2300 | #define PORTD_HOTPLUG_INT_STATUS (3 << 21) |
2301 | #define PORTC_HOTPLUG_INT_STATUS (3 << 19) | |
2302 | #define PORTB_HOTPLUG_INT_STATUS (3 << 17) | |
084b612e | 2303 | /* CRT/TV common between gen3+ */ |
585fb111 JB |
2304 | #define CRT_HOTPLUG_INT_STATUS (1 << 11) |
2305 | #define TV_HOTPLUG_INT_STATUS (1 << 10) | |
2306 | #define CRT_HOTPLUG_MONITOR_MASK (3 << 8) | |
2307 | #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8) | |
2308 | #define CRT_HOTPLUG_MONITOR_MONO (2 << 8) | |
2309 | #define CRT_HOTPLUG_MONITOR_NONE (0 << 8) | |
4aeebd74 DV |
2310 | #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6) |
2311 | #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5) | |
2312 | #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4) | |
bfbdb420 ID |
2313 | #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4) |
2314 | ||
084b612e CW |
2315 | /* SDVO is different across gen3/4 */ |
2316 | #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3) | |
2317 | #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2) | |
4f7fd709 DV |
2318 | /* |
2319 | * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm, | |
2320 | * since reality corrobates that they're the same as on gen3. But keep these | |
2321 | * bits here (and the comment!) to help any other lost wanderers back onto the | |
2322 | * right tracks. | |
2323 | */ | |
084b612e CW |
2324 | #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4) |
2325 | #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2) | |
2326 | #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7) | |
2327 | #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6) | |
e5868a31 EE |
2328 | #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \ |
2329 | SDVOB_HOTPLUG_INT_STATUS_G4X | \ | |
2330 | SDVOC_HOTPLUG_INT_STATUS_G4X | \ | |
2331 | PORTB_HOTPLUG_INT_STATUS | \ | |
2332 | PORTC_HOTPLUG_INT_STATUS | \ | |
2333 | PORTD_HOTPLUG_INT_STATUS) | |
e5868a31 EE |
2334 | |
2335 | #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \ | |
2336 | SDVOB_HOTPLUG_INT_STATUS_I915 | \ | |
2337 | SDVOC_HOTPLUG_INT_STATUS_I915 | \ | |
2338 | PORTB_HOTPLUG_INT_STATUS | \ | |
2339 | PORTC_HOTPLUG_INT_STATUS | \ | |
2340 | PORTD_HOTPLUG_INT_STATUS) | |
585fb111 | 2341 | |
c20cd312 PZ |
2342 | /* SDVO and HDMI port control. |
2343 | * The same register may be used for SDVO or HDMI */ | |
2344 | #define GEN3_SDVOB 0x61140 | |
2345 | #define GEN3_SDVOC 0x61160 | |
2346 | #define GEN4_HDMIB GEN3_SDVOB | |
2347 | #define GEN4_HDMIC GEN3_SDVOC | |
2348 | #define PCH_SDVOB 0xe1140 | |
2349 | #define PCH_HDMIB PCH_SDVOB | |
2350 | #define PCH_HDMIC 0xe1150 | |
2351 | #define PCH_HDMID 0xe1160 | |
2352 | ||
84093603 DV |
2353 | #define PORT_DFT_I9XX 0x61150 |
2354 | #define DC_BALANCE_RESET (1 << 25) | |
2355 | #define PORT_DFT2_G4X 0x61154 | |
2356 | #define DC_BALANCE_RESET_VLV (1 << 31) | |
2357 | #define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0) | |
2358 | #define PIPE_B_SCRAMBLE_RESET (1 << 1) | |
2359 | #define PIPE_A_SCRAMBLE_RESET (1 << 0) | |
2360 | ||
c20cd312 PZ |
2361 | /* Gen 3 SDVO bits: */ |
2362 | #define SDVO_ENABLE (1 << 31) | |
dc0fa718 PZ |
2363 | #define SDVO_PIPE_SEL(pipe) ((pipe) << 30) |
2364 | #define SDVO_PIPE_SEL_MASK (1 << 30) | |
c20cd312 PZ |
2365 | #define SDVO_PIPE_B_SELECT (1 << 30) |
2366 | #define SDVO_STALL_SELECT (1 << 29) | |
2367 | #define SDVO_INTERRUPT_ENABLE (1 << 26) | |
585fb111 JB |
2368 | /** |
2369 | * 915G/GM SDVO pixel multiplier. | |
585fb111 | 2370 | * Programmed value is multiplier - 1, up to 5x. |
585fb111 JB |
2371 | * \sa DPLL_MD_UDI_MULTIPLIER_MASK |
2372 | */ | |
c20cd312 | 2373 | #define SDVO_PORT_MULTIPLY_MASK (7 << 23) |
585fb111 | 2374 | #define SDVO_PORT_MULTIPLY_SHIFT 23 |
c20cd312 PZ |
2375 | #define SDVO_PHASE_SELECT_MASK (15 << 19) |
2376 | #define SDVO_PHASE_SELECT_DEFAULT (6 << 19) | |
2377 | #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18) | |
2378 | #define SDVOC_GANG_MODE (1 << 16) /* Port C only */ | |
2379 | #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */ | |
2380 | #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */ | |
2381 | #define SDVO_DETECTED (1 << 2) | |
585fb111 | 2382 | /* Bits to be preserved when writing */ |
c20cd312 PZ |
2383 | #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \ |
2384 | SDVO_INTERRUPT_ENABLE) | |
2385 | #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE) | |
2386 | ||
2387 | /* Gen 4 SDVO/HDMI bits: */ | |
4f3a8bc7 | 2388 | #define SDVO_COLOR_FORMAT_8bpc (0 << 26) |
18442d08 | 2389 | #define SDVO_COLOR_FORMAT_MASK (7 << 26) |
c20cd312 PZ |
2390 | #define SDVO_ENCODING_SDVO (0 << 10) |
2391 | #define SDVO_ENCODING_HDMI (2 << 10) | |
dc0fa718 PZ |
2392 | #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */ |
2393 | #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */ | |
4f3a8bc7 | 2394 | #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */ |
c20cd312 PZ |
2395 | #define SDVO_AUDIO_ENABLE (1 << 6) |
2396 | /* VSYNC/HSYNC bits new with 965, default is to be set */ | |
2397 | #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4) | |
2398 | #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3) | |
2399 | ||
2400 | /* Gen 5 (IBX) SDVO/HDMI bits: */ | |
4f3a8bc7 | 2401 | #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */ |
c20cd312 PZ |
2402 | #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */ |
2403 | ||
2404 | /* Gen 6 (CPT) SDVO/HDMI bits: */ | |
dc0fa718 PZ |
2405 | #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29) |
2406 | #define SDVO_PIPE_SEL_MASK_CPT (3 << 29) | |
c20cd312 | 2407 | |
585fb111 JB |
2408 | |
2409 | /* DVO port control */ | |
2410 | #define DVOA 0x61120 | |
2411 | #define DVOB 0x61140 | |
2412 | #define DVOC 0x61160 | |
2413 | #define DVO_ENABLE (1 << 31) | |
2414 | #define DVO_PIPE_B_SELECT (1 << 30) | |
2415 | #define DVO_PIPE_STALL_UNUSED (0 << 28) | |
2416 | #define DVO_PIPE_STALL (1 << 28) | |
2417 | #define DVO_PIPE_STALL_TV (2 << 28) | |
2418 | #define DVO_PIPE_STALL_MASK (3 << 28) | |
2419 | #define DVO_USE_VGA_SYNC (1 << 15) | |
2420 | #define DVO_DATA_ORDER_I740 (0 << 14) | |
2421 | #define DVO_DATA_ORDER_FP (1 << 14) | |
2422 | #define DVO_VSYNC_DISABLE (1 << 11) | |
2423 | #define DVO_HSYNC_DISABLE (1 << 10) | |
2424 | #define DVO_VSYNC_TRISTATE (1 << 9) | |
2425 | #define DVO_HSYNC_TRISTATE (1 << 8) | |
2426 | #define DVO_BORDER_ENABLE (1 << 7) | |
2427 | #define DVO_DATA_ORDER_GBRG (1 << 6) | |
2428 | #define DVO_DATA_ORDER_RGGB (0 << 6) | |
2429 | #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6) | |
2430 | #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6) | |
2431 | #define DVO_VSYNC_ACTIVE_HIGH (1 << 4) | |
2432 | #define DVO_HSYNC_ACTIVE_HIGH (1 << 3) | |
2433 | #define DVO_BLANK_ACTIVE_HIGH (1 << 2) | |
2434 | #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */ | |
2435 | #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */ | |
2436 | #define DVO_PRESERVE_MASK (0x7<<24) | |
2437 | #define DVOA_SRCDIM 0x61124 | |
2438 | #define DVOB_SRCDIM 0x61144 | |
2439 | #define DVOC_SRCDIM 0x61164 | |
2440 | #define DVO_SRCDIM_HORIZONTAL_SHIFT 12 | |
2441 | #define DVO_SRCDIM_VERTICAL_SHIFT 0 | |
2442 | ||
2443 | /* LVDS port control */ | |
2444 | #define LVDS 0x61180 | |
2445 | /* | |
2446 | * Enables the LVDS port. This bit must be set before DPLLs are enabled, as | |
2447 | * the DPLL semantics change when the LVDS is assigned to that pipe. | |
2448 | */ | |
2449 | #define LVDS_PORT_EN (1 << 31) | |
2450 | /* Selects pipe B for LVDS data. Must be set on pre-965. */ | |
2451 | #define LVDS_PIPEB_SELECT (1 << 30) | |
47a05eca | 2452 | #define LVDS_PIPE_MASK (1 << 30) |
1519b995 | 2453 | #define LVDS_PIPE(pipe) ((pipe) << 30) |
898822ce ZY |
2454 | /* LVDS dithering flag on 965/g4x platform */ |
2455 | #define LVDS_ENABLE_DITHER (1 << 25) | |
aa9b500d BF |
2456 | /* LVDS sync polarity flags. Set to invert (i.e. negative) */ |
2457 | #define LVDS_VSYNC_POLARITY (1 << 21) | |
2458 | #define LVDS_HSYNC_POLARITY (1 << 20) | |
2459 | ||
a3e17eb8 ZY |
2460 | /* Enable border for unscaled (or aspect-scaled) display */ |
2461 | #define LVDS_BORDER_ENABLE (1 << 15) | |
585fb111 JB |
2462 | /* |
2463 | * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per | |
2464 | * pixel. | |
2465 | */ | |
2466 | #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8) | |
2467 | #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8) | |
2468 | #define LVDS_A0A2_CLKA_POWER_UP (3 << 8) | |
2469 | /* | |
2470 | * Controls the A3 data pair, which contains the additional LSBs for 24 bit | |
2471 | * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be | |
2472 | * on. | |
2473 | */ | |
2474 | #define LVDS_A3_POWER_MASK (3 << 6) | |
2475 | #define LVDS_A3_POWER_DOWN (0 << 6) | |
2476 | #define LVDS_A3_POWER_UP (3 << 6) | |
2477 | /* | |
2478 | * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP | |
2479 | * is set. | |
2480 | */ | |
2481 | #define LVDS_CLKB_POWER_MASK (3 << 4) | |
2482 | #define LVDS_CLKB_POWER_DOWN (0 << 4) | |
2483 | #define LVDS_CLKB_POWER_UP (3 << 4) | |
2484 | /* | |
2485 | * Controls the B0-B3 data pairs. This must be set to match the DPLL p2 | |
2486 | * setting for whether we are in dual-channel mode. The B3 pair will | |
2487 | * additionally only be powered up when LVDS_A3_POWER_UP is set. | |
2488 | */ | |
2489 | #define LVDS_B0B3_POWER_MASK (3 << 2) | |
2490 | #define LVDS_B0B3_POWER_DOWN (0 << 2) | |
2491 | #define LVDS_B0B3_POWER_UP (3 << 2) | |
2492 | ||
3c17fe4b DH |
2493 | /* Video Data Island Packet control */ |
2494 | #define VIDEO_DIP_DATA 0x61178 | |
adf00b26 PZ |
2495 | /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC |
2496 | * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte | |
2497 | * of the infoframe structure specified by CEA-861. */ | |
2498 | #define VIDEO_DIP_DATA_SIZE 32 | |
2b28bb1b | 2499 | #define VIDEO_DIP_VSC_DATA_SIZE 36 |
3c17fe4b | 2500 | #define VIDEO_DIP_CTL 0x61170 |
2da8af54 | 2501 | /* Pre HSW: */ |
3c17fe4b | 2502 | #define VIDEO_DIP_ENABLE (1 << 31) |
822cdc52 | 2503 | #define VIDEO_DIP_PORT(port) ((port) << 29) |
3e6e6395 | 2504 | #define VIDEO_DIP_PORT_MASK (3 << 29) |
0dd87d20 | 2505 | #define VIDEO_DIP_ENABLE_GCP (1 << 25) |
3c17fe4b DH |
2506 | #define VIDEO_DIP_ENABLE_AVI (1 << 21) |
2507 | #define VIDEO_DIP_ENABLE_VENDOR (2 << 21) | |
0dd87d20 | 2508 | #define VIDEO_DIP_ENABLE_GAMUT (4 << 21) |
3c17fe4b DH |
2509 | #define VIDEO_DIP_ENABLE_SPD (8 << 21) |
2510 | #define VIDEO_DIP_SELECT_AVI (0 << 19) | |
2511 | #define VIDEO_DIP_SELECT_VENDOR (1 << 19) | |
2512 | #define VIDEO_DIP_SELECT_SPD (3 << 19) | |
45187ace | 2513 | #define VIDEO_DIP_SELECT_MASK (3 << 19) |
3c17fe4b DH |
2514 | #define VIDEO_DIP_FREQ_ONCE (0 << 16) |
2515 | #define VIDEO_DIP_FREQ_VSYNC (1 << 16) | |
2516 | #define VIDEO_DIP_FREQ_2VSYNC (2 << 16) | |
60c5ea2d | 2517 | #define VIDEO_DIP_FREQ_MASK (3 << 16) |
2da8af54 | 2518 | /* HSW and later: */ |
0dd87d20 PZ |
2519 | #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20) |
2520 | #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16) | |
2da8af54 | 2521 | #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12) |
0dd87d20 PZ |
2522 | #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8) |
2523 | #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4) | |
2da8af54 | 2524 | #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0) |
3c17fe4b | 2525 | |
585fb111 JB |
2526 | /* Panel power sequencing */ |
2527 | #define PP_STATUS 0x61200 | |
2528 | #define PP_ON (1 << 31) | |
2529 | /* | |
2530 | * Indicates that all dependencies of the panel are on: | |
2531 | * | |
2532 | * - PLL enabled | |
2533 | * - pipe enabled | |
2534 | * - LVDS/DVOB/DVOC on | |
2535 | */ | |
2536 | #define PP_READY (1 << 30) | |
2537 | #define PP_SEQUENCE_NONE (0 << 28) | |
99ea7127 KP |
2538 | #define PP_SEQUENCE_POWER_UP (1 << 28) |
2539 | #define PP_SEQUENCE_POWER_DOWN (2 << 28) | |
2540 | #define PP_SEQUENCE_MASK (3 << 28) | |
2541 | #define PP_SEQUENCE_SHIFT 28 | |
01cb9ea6 | 2542 | #define PP_CYCLE_DELAY_ACTIVE (1 << 27) |
01cb9ea6 | 2543 | #define PP_SEQUENCE_STATE_MASK 0x0000000f |
99ea7127 KP |
2544 | #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0) |
2545 | #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0) | |
2546 | #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0) | |
2547 | #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0) | |
2548 | #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0) | |
2549 | #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0) | |
2550 | #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0) | |
2551 | #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0) | |
2552 | #define PP_SEQUENCE_STATE_RESET (0xf << 0) | |
585fb111 JB |
2553 | #define PP_CONTROL 0x61204 |
2554 | #define POWER_TARGET_ON (1 << 0) | |
2555 | #define PP_ON_DELAYS 0x61208 | |
2556 | #define PP_OFF_DELAYS 0x6120c | |
2557 | #define PP_DIVISOR 0x61210 | |
2558 | ||
2559 | /* Panel fitting */ | |
5c969aa7 | 2560 | #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230) |
585fb111 JB |
2561 | #define PFIT_ENABLE (1 << 31) |
2562 | #define PFIT_PIPE_MASK (3 << 29) | |
2563 | #define PFIT_PIPE_SHIFT 29 | |
2564 | #define VERT_INTERP_DISABLE (0 << 10) | |
2565 | #define VERT_INTERP_BILINEAR (1 << 10) | |
2566 | #define VERT_INTERP_MASK (3 << 10) | |
2567 | #define VERT_AUTO_SCALE (1 << 9) | |
2568 | #define HORIZ_INTERP_DISABLE (0 << 6) | |
2569 | #define HORIZ_INTERP_BILINEAR (1 << 6) | |
2570 | #define HORIZ_INTERP_MASK (3 << 6) | |
2571 | #define HORIZ_AUTO_SCALE (1 << 5) | |
2572 | #define PANEL_8TO6_DITHER_ENABLE (1 << 3) | |
3fbe18d6 ZY |
2573 | #define PFIT_FILTER_FUZZY (0 << 24) |
2574 | #define PFIT_SCALING_AUTO (0 << 26) | |
2575 | #define PFIT_SCALING_PROGRAMMED (1 << 26) | |
2576 | #define PFIT_SCALING_PILLAR (2 << 26) | |
2577 | #define PFIT_SCALING_LETTER (3 << 26) | |
5c969aa7 | 2578 | #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234) |
3fbe18d6 ZY |
2579 | /* Pre-965 */ |
2580 | #define PFIT_VERT_SCALE_SHIFT 20 | |
2581 | #define PFIT_VERT_SCALE_MASK 0xfff00000 | |
2582 | #define PFIT_HORIZ_SCALE_SHIFT 4 | |
2583 | #define PFIT_HORIZ_SCALE_MASK 0x0000fff0 | |
2584 | /* 965+ */ | |
2585 | #define PFIT_VERT_SCALE_SHIFT_965 16 | |
2586 | #define PFIT_VERT_SCALE_MASK_965 0x1fff0000 | |
2587 | #define PFIT_HORIZ_SCALE_SHIFT_965 0 | |
2588 | #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff | |
2589 | ||
5c969aa7 | 2590 | #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238) |
585fb111 | 2591 | |
5c969aa7 DL |
2592 | #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250) |
2593 | #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350) | |
07bf139b JB |
2594 | #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \ |
2595 | _VLV_BLC_PWM_CTL2_B) | |
2596 | ||
5c969aa7 DL |
2597 | #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254) |
2598 | #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354) | |
07bf139b JB |
2599 | #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \ |
2600 | _VLV_BLC_PWM_CTL_B) | |
2601 | ||
5c969aa7 DL |
2602 | #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260) |
2603 | #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360) | |
07bf139b JB |
2604 | #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \ |
2605 | _VLV_BLC_HIST_CTL_B) | |
2606 | ||
585fb111 | 2607 | /* Backlight control */ |
5c969aa7 | 2608 | #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */ |
7cf41601 DV |
2609 | #define BLM_PWM_ENABLE (1 << 31) |
2610 | #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */ | |
2611 | #define BLM_PIPE_SELECT (1 << 29) | |
2612 | #define BLM_PIPE_SELECT_IVB (3 << 29) | |
2613 | #define BLM_PIPE_A (0 << 29) | |
2614 | #define BLM_PIPE_B (1 << 29) | |
2615 | #define BLM_PIPE_C (2 << 29) /* ivb + */ | |
35ffda48 JN |
2616 | #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */ |
2617 | #define BLM_TRANSCODER_B BLM_PIPE_B | |
2618 | #define BLM_TRANSCODER_C BLM_PIPE_C | |
2619 | #define BLM_TRANSCODER_EDP (3 << 29) | |
7cf41601 DV |
2620 | #define BLM_PIPE(pipe) ((pipe) << 29) |
2621 | #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */ | |
2622 | #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26) | |
2623 | #define BLM_PHASE_IN_ENABLE (1 << 25) | |
2624 | #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24) | |
2625 | #define BLM_PHASE_IN_TIME_BASE_SHIFT (16) | |
2626 | #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16) | |
2627 | #define BLM_PHASE_IN_COUNT_SHIFT (8) | |
2628 | #define BLM_PHASE_IN_COUNT_MASK (0xff << 8) | |
2629 | #define BLM_PHASE_IN_INCR_SHIFT (0) | |
2630 | #define BLM_PHASE_IN_INCR_MASK (0xff << 0) | |
5c969aa7 | 2631 | #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254) |
ba3820ad TI |
2632 | /* |
2633 | * This is the most significant 15 bits of the number of backlight cycles in a | |
2634 | * complete cycle of the modulated backlight control. | |
2635 | * | |
2636 | * The actual value is this field multiplied by two. | |
2637 | */ | |
7cf41601 DV |
2638 | #define BACKLIGHT_MODULATION_FREQ_SHIFT (17) |
2639 | #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17) | |
2640 | #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */ | |
585fb111 JB |
2641 | /* |
2642 | * This is the number of cycles out of the backlight modulation cycle for which | |
2643 | * the backlight is on. | |
2644 | * | |
2645 | * This field must be no greater than the number of cycles in the complete | |
2646 | * backlight modulation cycle. | |
2647 | */ | |
2648 | #define BACKLIGHT_DUTY_CYCLE_SHIFT (0) | |
2649 | #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff) | |
534b5a53 DV |
2650 | #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe) |
2651 | #define BLM_POLARITY_PNV (1 << 0) /* pnv only */ | |
585fb111 | 2652 | |
5c969aa7 | 2653 | #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260) |
0eb96d6e | 2654 | |
7cf41601 DV |
2655 | /* New registers for PCH-split platforms. Safe where new bits show up, the |
2656 | * register layout machtes with gen4 BLC_PWM_CTL[12]. */ | |
2657 | #define BLC_PWM_CPU_CTL2 0x48250 | |
2658 | #define BLC_PWM_CPU_CTL 0x48254 | |
2659 | ||
be256dc7 PZ |
2660 | #define HSW_BLC_PWM2_CTL 0x48350 |
2661 | ||
7cf41601 DV |
2662 | /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is |
2663 | * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */ | |
2664 | #define BLC_PWM_PCH_CTL1 0xc8250 | |
4b4147c3 | 2665 | #define BLM_PCH_PWM_ENABLE (1 << 31) |
7cf41601 DV |
2666 | #define BLM_PCH_OVERRIDE_ENABLE (1 << 30) |
2667 | #define BLM_PCH_POLARITY (1 << 29) | |
2668 | #define BLC_PWM_PCH_CTL2 0xc8254 | |
2669 | ||
be256dc7 PZ |
2670 | #define UTIL_PIN_CTL 0x48400 |
2671 | #define UTIL_PIN_ENABLE (1 << 31) | |
2672 | ||
2673 | #define PCH_GTC_CTL 0xe7000 | |
2674 | #define PCH_GTC_ENABLE (1 << 31) | |
2675 | ||
585fb111 JB |
2676 | /* TV port control */ |
2677 | #define TV_CTL 0x68000 | |
2678 | /** Enables the TV encoder */ | |
2679 | # define TV_ENC_ENABLE (1 << 31) | |
2680 | /** Sources the TV encoder input from pipe B instead of A. */ | |
2681 | # define TV_ENC_PIPEB_SELECT (1 << 30) | |
2682 | /** Outputs composite video (DAC A only) */ | |
2683 | # define TV_ENC_OUTPUT_COMPOSITE (0 << 28) | |
2684 | /** Outputs SVideo video (DAC B/C) */ | |
2685 | # define TV_ENC_OUTPUT_SVIDEO (1 << 28) | |
2686 | /** Outputs Component video (DAC A/B/C) */ | |
2687 | # define TV_ENC_OUTPUT_COMPONENT (2 << 28) | |
2688 | /** Outputs Composite and SVideo (DAC A/B/C) */ | |
2689 | # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28) | |
2690 | # define TV_TRILEVEL_SYNC (1 << 21) | |
2691 | /** Enables slow sync generation (945GM only) */ | |
2692 | # define TV_SLOW_SYNC (1 << 20) | |
2693 | /** Selects 4x oversampling for 480i and 576p */ | |
2694 | # define TV_OVERSAMPLE_4X (0 << 18) | |
2695 | /** Selects 2x oversampling for 720p and 1080i */ | |
2696 | # define TV_OVERSAMPLE_2X (1 << 18) | |
2697 | /** Selects no oversampling for 1080p */ | |
2698 | # define TV_OVERSAMPLE_NONE (2 << 18) | |
2699 | /** Selects 8x oversampling */ | |
2700 | # define TV_OVERSAMPLE_8X (3 << 18) | |
2701 | /** Selects progressive mode rather than interlaced */ | |
2702 | # define TV_PROGRESSIVE (1 << 17) | |
2703 | /** Sets the colorburst to PAL mode. Required for non-M PAL modes. */ | |
2704 | # define TV_PAL_BURST (1 << 16) | |
2705 | /** Field for setting delay of Y compared to C */ | |
2706 | # define TV_YC_SKEW_MASK (7 << 12) | |
2707 | /** Enables a fix for 480p/576p standard definition modes on the 915GM only */ | |
2708 | # define TV_ENC_SDP_FIX (1 << 11) | |
2709 | /** | |
2710 | * Enables a fix for the 915GM only. | |
2711 | * | |
2712 | * Not sure what it does. | |
2713 | */ | |
2714 | # define TV_ENC_C0_FIX (1 << 10) | |
2715 | /** Bits that must be preserved by software */ | |
d2d9f232 | 2716 | # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf) |
585fb111 JB |
2717 | # define TV_FUSE_STATE_MASK (3 << 4) |
2718 | /** Read-only state that reports all features enabled */ | |
2719 | # define TV_FUSE_STATE_ENABLED (0 << 4) | |
2720 | /** Read-only state that reports that Macrovision is disabled in hardware*/ | |
2721 | # define TV_FUSE_STATE_NO_MACROVISION (1 << 4) | |
2722 | /** Read-only state that reports that TV-out is disabled in hardware. */ | |
2723 | # define TV_FUSE_STATE_DISABLED (2 << 4) | |
2724 | /** Normal operation */ | |
2725 | # define TV_TEST_MODE_NORMAL (0 << 0) | |
2726 | /** Encoder test pattern 1 - combo pattern */ | |
2727 | # define TV_TEST_MODE_PATTERN_1 (1 << 0) | |
2728 | /** Encoder test pattern 2 - full screen vertical 75% color bars */ | |
2729 | # define TV_TEST_MODE_PATTERN_2 (2 << 0) | |
2730 | /** Encoder test pattern 3 - full screen horizontal 75% color bars */ | |
2731 | # define TV_TEST_MODE_PATTERN_3 (3 << 0) | |
2732 | /** Encoder test pattern 4 - random noise */ | |
2733 | # define TV_TEST_MODE_PATTERN_4 (4 << 0) | |
2734 | /** Encoder test pattern 5 - linear color ramps */ | |
2735 | # define TV_TEST_MODE_PATTERN_5 (5 << 0) | |
2736 | /** | |
2737 | * This test mode forces the DACs to 50% of full output. | |
2738 | * | |
2739 | * This is used for load detection in combination with TVDAC_SENSE_MASK | |
2740 | */ | |
2741 | # define TV_TEST_MODE_MONITOR_DETECT (7 << 0) | |
2742 | # define TV_TEST_MODE_MASK (7 << 0) | |
2743 | ||
2744 | #define TV_DAC 0x68004 | |
b8ed2a4f | 2745 | # define TV_DAC_SAVE 0x00ffff00 |
585fb111 JB |
2746 | /** |
2747 | * Reports that DAC state change logic has reported change (RO). | |
2748 | * | |
2749 | * This gets cleared when TV_DAC_STATE_EN is cleared | |
2750 | */ | |
2751 | # define TVDAC_STATE_CHG (1 << 31) | |
2752 | # define TVDAC_SENSE_MASK (7 << 28) | |
2753 | /** Reports that DAC A voltage is above the detect threshold */ | |
2754 | # define TVDAC_A_SENSE (1 << 30) | |
2755 | /** Reports that DAC B voltage is above the detect threshold */ | |
2756 | # define TVDAC_B_SENSE (1 << 29) | |
2757 | /** Reports that DAC C voltage is above the detect threshold */ | |
2758 | # define TVDAC_C_SENSE (1 << 28) | |
2759 | /** | |
2760 | * Enables DAC state detection logic, for load-based TV detection. | |
2761 | * | |
2762 | * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set | |
2763 | * to off, for load detection to work. | |
2764 | */ | |
2765 | # define TVDAC_STATE_CHG_EN (1 << 27) | |
2766 | /** Sets the DAC A sense value to high */ | |
2767 | # define TVDAC_A_SENSE_CTL (1 << 26) | |
2768 | /** Sets the DAC B sense value to high */ | |
2769 | # define TVDAC_B_SENSE_CTL (1 << 25) | |
2770 | /** Sets the DAC C sense value to high */ | |
2771 | # define TVDAC_C_SENSE_CTL (1 << 24) | |
2772 | /** Overrides the ENC_ENABLE and DAC voltage levels */ | |
2773 | # define DAC_CTL_OVERRIDE (1 << 7) | |
2774 | /** Sets the slew rate. Must be preserved in software */ | |
2775 | # define ENC_TVDAC_SLEW_FAST (1 << 6) | |
2776 | # define DAC_A_1_3_V (0 << 4) | |
2777 | # define DAC_A_1_1_V (1 << 4) | |
2778 | # define DAC_A_0_7_V (2 << 4) | |
cb66c692 | 2779 | # define DAC_A_MASK (3 << 4) |
585fb111 JB |
2780 | # define DAC_B_1_3_V (0 << 2) |
2781 | # define DAC_B_1_1_V (1 << 2) | |
2782 | # define DAC_B_0_7_V (2 << 2) | |
cb66c692 | 2783 | # define DAC_B_MASK (3 << 2) |
585fb111 JB |
2784 | # define DAC_C_1_3_V (0 << 0) |
2785 | # define DAC_C_1_1_V (1 << 0) | |
2786 | # define DAC_C_0_7_V (2 << 0) | |
cb66c692 | 2787 | # define DAC_C_MASK (3 << 0) |
585fb111 JB |
2788 | |
2789 | /** | |
2790 | * CSC coefficients are stored in a floating point format with 9 bits of | |
2791 | * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n, | |
2792 | * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with | |
2793 | * -1 (0x3) being the only legal negative value. | |
2794 | */ | |
2795 | #define TV_CSC_Y 0x68010 | |
2796 | # define TV_RY_MASK 0x07ff0000 | |
2797 | # define TV_RY_SHIFT 16 | |
2798 | # define TV_GY_MASK 0x00000fff | |
2799 | # define TV_GY_SHIFT 0 | |
2800 | ||
2801 | #define TV_CSC_Y2 0x68014 | |
2802 | # define TV_BY_MASK 0x07ff0000 | |
2803 | # define TV_BY_SHIFT 16 | |
2804 | /** | |
2805 | * Y attenuation for component video. | |
2806 | * | |
2807 | * Stored in 1.9 fixed point. | |
2808 | */ | |
2809 | # define TV_AY_MASK 0x000003ff | |
2810 | # define TV_AY_SHIFT 0 | |
2811 | ||
2812 | #define TV_CSC_U 0x68018 | |
2813 | # define TV_RU_MASK 0x07ff0000 | |
2814 | # define TV_RU_SHIFT 16 | |
2815 | # define TV_GU_MASK 0x000007ff | |
2816 | # define TV_GU_SHIFT 0 | |
2817 | ||
2818 | #define TV_CSC_U2 0x6801c | |
2819 | # define TV_BU_MASK 0x07ff0000 | |
2820 | # define TV_BU_SHIFT 16 | |
2821 | /** | |
2822 | * U attenuation for component video. | |
2823 | * | |
2824 | * Stored in 1.9 fixed point. | |
2825 | */ | |
2826 | # define TV_AU_MASK 0x000003ff | |
2827 | # define TV_AU_SHIFT 0 | |
2828 | ||
2829 | #define TV_CSC_V 0x68020 | |
2830 | # define TV_RV_MASK 0x0fff0000 | |
2831 | # define TV_RV_SHIFT 16 | |
2832 | # define TV_GV_MASK 0x000007ff | |
2833 | # define TV_GV_SHIFT 0 | |
2834 | ||
2835 | #define TV_CSC_V2 0x68024 | |
2836 | # define TV_BV_MASK 0x07ff0000 | |
2837 | # define TV_BV_SHIFT 16 | |
2838 | /** | |
2839 | * V attenuation for component video. | |
2840 | * | |
2841 | * Stored in 1.9 fixed point. | |
2842 | */ | |
2843 | # define TV_AV_MASK 0x000007ff | |
2844 | # define TV_AV_SHIFT 0 | |
2845 | ||
2846 | #define TV_CLR_KNOBS 0x68028 | |
2847 | /** 2s-complement brightness adjustment */ | |
2848 | # define TV_BRIGHTNESS_MASK 0xff000000 | |
2849 | # define TV_BRIGHTNESS_SHIFT 24 | |
2850 | /** Contrast adjustment, as a 2.6 unsigned floating point number */ | |
2851 | # define TV_CONTRAST_MASK 0x00ff0000 | |
2852 | # define TV_CONTRAST_SHIFT 16 | |
2853 | /** Saturation adjustment, as a 2.6 unsigned floating point number */ | |
2854 | # define TV_SATURATION_MASK 0x0000ff00 | |
2855 | # define TV_SATURATION_SHIFT 8 | |
2856 | /** Hue adjustment, as an integer phase angle in degrees */ | |
2857 | # define TV_HUE_MASK 0x000000ff | |
2858 | # define TV_HUE_SHIFT 0 | |
2859 | ||
2860 | #define TV_CLR_LEVEL 0x6802c | |
2861 | /** Controls the DAC level for black */ | |
2862 | # define TV_BLACK_LEVEL_MASK 0x01ff0000 | |
2863 | # define TV_BLACK_LEVEL_SHIFT 16 | |
2864 | /** Controls the DAC level for blanking */ | |
2865 | # define TV_BLANK_LEVEL_MASK 0x000001ff | |
2866 | # define TV_BLANK_LEVEL_SHIFT 0 | |
2867 | ||
2868 | #define TV_H_CTL_1 0x68030 | |
2869 | /** Number of pixels in the hsync. */ | |
2870 | # define TV_HSYNC_END_MASK 0x1fff0000 | |
2871 | # define TV_HSYNC_END_SHIFT 16 | |
2872 | /** Total number of pixels minus one in the line (display and blanking). */ | |
2873 | # define TV_HTOTAL_MASK 0x00001fff | |
2874 | # define TV_HTOTAL_SHIFT 0 | |
2875 | ||
2876 | #define TV_H_CTL_2 0x68034 | |
2877 | /** Enables the colorburst (needed for non-component color) */ | |
2878 | # define TV_BURST_ENA (1 << 31) | |
2879 | /** Offset of the colorburst from the start of hsync, in pixels minus one. */ | |
2880 | # define TV_HBURST_START_SHIFT 16 | |
2881 | # define TV_HBURST_START_MASK 0x1fff0000 | |
2882 | /** Length of the colorburst */ | |
2883 | # define TV_HBURST_LEN_SHIFT 0 | |
2884 | # define TV_HBURST_LEN_MASK 0x0001fff | |
2885 | ||
2886 | #define TV_H_CTL_3 0x68038 | |
2887 | /** End of hblank, measured in pixels minus one from start of hsync */ | |
2888 | # define TV_HBLANK_END_SHIFT 16 | |
2889 | # define TV_HBLANK_END_MASK 0x1fff0000 | |
2890 | /** Start of hblank, measured in pixels minus one from start of hsync */ | |
2891 | # define TV_HBLANK_START_SHIFT 0 | |
2892 | # define TV_HBLANK_START_MASK 0x0001fff | |
2893 | ||
2894 | #define TV_V_CTL_1 0x6803c | |
2895 | /** XXX */ | |
2896 | # define TV_NBR_END_SHIFT 16 | |
2897 | # define TV_NBR_END_MASK 0x07ff0000 | |
2898 | /** XXX */ | |
2899 | # define TV_VI_END_F1_SHIFT 8 | |
2900 | # define TV_VI_END_F1_MASK 0x00003f00 | |
2901 | /** XXX */ | |
2902 | # define TV_VI_END_F2_SHIFT 0 | |
2903 | # define TV_VI_END_F2_MASK 0x0000003f | |
2904 | ||
2905 | #define TV_V_CTL_2 0x68040 | |
2906 | /** Length of vsync, in half lines */ | |
2907 | # define TV_VSYNC_LEN_MASK 0x07ff0000 | |
2908 | # define TV_VSYNC_LEN_SHIFT 16 | |
2909 | /** Offset of the start of vsync in field 1, measured in one less than the | |
2910 | * number of half lines. | |
2911 | */ | |
2912 | # define TV_VSYNC_START_F1_MASK 0x00007f00 | |
2913 | # define TV_VSYNC_START_F1_SHIFT 8 | |
2914 | /** | |
2915 | * Offset of the start of vsync in field 2, measured in one less than the | |
2916 | * number of half lines. | |
2917 | */ | |
2918 | # define TV_VSYNC_START_F2_MASK 0x0000007f | |
2919 | # define TV_VSYNC_START_F2_SHIFT 0 | |
2920 | ||
2921 | #define TV_V_CTL_3 0x68044 | |
2922 | /** Enables generation of the equalization signal */ | |
2923 | # define TV_EQUAL_ENA (1 << 31) | |
2924 | /** Length of vsync, in half lines */ | |
2925 | # define TV_VEQ_LEN_MASK 0x007f0000 | |
2926 | # define TV_VEQ_LEN_SHIFT 16 | |
2927 | /** Offset of the start of equalization in field 1, measured in one less than | |
2928 | * the number of half lines. | |
2929 | */ | |
2930 | # define TV_VEQ_START_F1_MASK 0x0007f00 | |
2931 | # define TV_VEQ_START_F1_SHIFT 8 | |
2932 | /** | |
2933 | * Offset of the start of equalization in field 2, measured in one less than | |
2934 | * the number of half lines. | |
2935 | */ | |
2936 | # define TV_VEQ_START_F2_MASK 0x000007f | |
2937 | # define TV_VEQ_START_F2_SHIFT 0 | |
2938 | ||
2939 | #define TV_V_CTL_4 0x68048 | |
2940 | /** | |
2941 | * Offset to start of vertical colorburst, measured in one less than the | |
2942 | * number of lines from vertical start. | |
2943 | */ | |
2944 | # define TV_VBURST_START_F1_MASK 0x003f0000 | |
2945 | # define TV_VBURST_START_F1_SHIFT 16 | |
2946 | /** | |
2947 | * Offset to the end of vertical colorburst, measured in one less than the | |
2948 | * number of lines from the start of NBR. | |
2949 | */ | |
2950 | # define TV_VBURST_END_F1_MASK 0x000000ff | |
2951 | # define TV_VBURST_END_F1_SHIFT 0 | |
2952 | ||
2953 | #define TV_V_CTL_5 0x6804c | |
2954 | /** | |
2955 | * Offset to start of vertical colorburst, measured in one less than the | |
2956 | * number of lines from vertical start. | |
2957 | */ | |
2958 | # define TV_VBURST_START_F2_MASK 0x003f0000 | |
2959 | # define TV_VBURST_START_F2_SHIFT 16 | |
2960 | /** | |
2961 | * Offset to the end of vertical colorburst, measured in one less than the | |
2962 | * number of lines from the start of NBR. | |
2963 | */ | |
2964 | # define TV_VBURST_END_F2_MASK 0x000000ff | |
2965 | # define TV_VBURST_END_F2_SHIFT 0 | |
2966 | ||
2967 | #define TV_V_CTL_6 0x68050 | |
2968 | /** | |
2969 | * Offset to start of vertical colorburst, measured in one less than the | |
2970 | * number of lines from vertical start. | |
2971 | */ | |
2972 | # define TV_VBURST_START_F3_MASK 0x003f0000 | |
2973 | # define TV_VBURST_START_F3_SHIFT 16 | |
2974 | /** | |
2975 | * Offset to the end of vertical colorburst, measured in one less than the | |
2976 | * number of lines from the start of NBR. | |
2977 | */ | |
2978 | # define TV_VBURST_END_F3_MASK 0x000000ff | |
2979 | # define TV_VBURST_END_F3_SHIFT 0 | |
2980 | ||
2981 | #define TV_V_CTL_7 0x68054 | |
2982 | /** | |
2983 | * Offset to start of vertical colorburst, measured in one less than the | |
2984 | * number of lines from vertical start. | |
2985 | */ | |
2986 | # define TV_VBURST_START_F4_MASK 0x003f0000 | |
2987 | # define TV_VBURST_START_F4_SHIFT 16 | |
2988 | /** | |
2989 | * Offset to the end of vertical colorburst, measured in one less than the | |
2990 | * number of lines from the start of NBR. | |
2991 | */ | |
2992 | # define TV_VBURST_END_F4_MASK 0x000000ff | |
2993 | # define TV_VBURST_END_F4_SHIFT 0 | |
2994 | ||
2995 | #define TV_SC_CTL_1 0x68060 | |
2996 | /** Turns on the first subcarrier phase generation DDA */ | |
2997 | # define TV_SC_DDA1_EN (1 << 31) | |
2998 | /** Turns on the first subcarrier phase generation DDA */ | |
2999 | # define TV_SC_DDA2_EN (1 << 30) | |
3000 | /** Turns on the first subcarrier phase generation DDA */ | |
3001 | # define TV_SC_DDA3_EN (1 << 29) | |
3002 | /** Sets the subcarrier DDA to reset frequency every other field */ | |
3003 | # define TV_SC_RESET_EVERY_2 (0 << 24) | |
3004 | /** Sets the subcarrier DDA to reset frequency every fourth field */ | |
3005 | # define TV_SC_RESET_EVERY_4 (1 << 24) | |
3006 | /** Sets the subcarrier DDA to reset frequency every eighth field */ | |
3007 | # define TV_SC_RESET_EVERY_8 (2 << 24) | |
3008 | /** Sets the subcarrier DDA to never reset the frequency */ | |
3009 | # define TV_SC_RESET_NEVER (3 << 24) | |
3010 | /** Sets the peak amplitude of the colorburst.*/ | |
3011 | # define TV_BURST_LEVEL_MASK 0x00ff0000 | |
3012 | # define TV_BURST_LEVEL_SHIFT 16 | |
3013 | /** Sets the increment of the first subcarrier phase generation DDA */ | |
3014 | # define TV_SCDDA1_INC_MASK 0x00000fff | |
3015 | # define TV_SCDDA1_INC_SHIFT 0 | |
3016 | ||
3017 | #define TV_SC_CTL_2 0x68064 | |
3018 | /** Sets the rollover for the second subcarrier phase generation DDA */ | |
3019 | # define TV_SCDDA2_SIZE_MASK 0x7fff0000 | |
3020 | # define TV_SCDDA2_SIZE_SHIFT 16 | |
3021 | /** Sets the increent of the second subcarrier phase generation DDA */ | |
3022 | # define TV_SCDDA2_INC_MASK 0x00007fff | |
3023 | # define TV_SCDDA2_INC_SHIFT 0 | |
3024 | ||
3025 | #define TV_SC_CTL_3 0x68068 | |
3026 | /** Sets the rollover for the third subcarrier phase generation DDA */ | |
3027 | # define TV_SCDDA3_SIZE_MASK 0x7fff0000 | |
3028 | # define TV_SCDDA3_SIZE_SHIFT 16 | |
3029 | /** Sets the increent of the third subcarrier phase generation DDA */ | |
3030 | # define TV_SCDDA3_INC_MASK 0x00007fff | |
3031 | # define TV_SCDDA3_INC_SHIFT 0 | |
3032 | ||
3033 | #define TV_WIN_POS 0x68070 | |
3034 | /** X coordinate of the display from the start of horizontal active */ | |
3035 | # define TV_XPOS_MASK 0x1fff0000 | |
3036 | # define TV_XPOS_SHIFT 16 | |
3037 | /** Y coordinate of the display from the start of vertical active (NBR) */ | |
3038 | # define TV_YPOS_MASK 0x00000fff | |
3039 | # define TV_YPOS_SHIFT 0 | |
3040 | ||
3041 | #define TV_WIN_SIZE 0x68074 | |
3042 | /** Horizontal size of the display window, measured in pixels*/ | |
3043 | # define TV_XSIZE_MASK 0x1fff0000 | |
3044 | # define TV_XSIZE_SHIFT 16 | |
3045 | /** | |
3046 | * Vertical size of the display window, measured in pixels. | |
3047 | * | |
3048 | * Must be even for interlaced modes. | |
3049 | */ | |
3050 | # define TV_YSIZE_MASK 0x00000fff | |
3051 | # define TV_YSIZE_SHIFT 0 | |
3052 | ||
3053 | #define TV_FILTER_CTL_1 0x68080 | |
3054 | /** | |
3055 | * Enables automatic scaling calculation. | |
3056 | * | |
3057 | * If set, the rest of the registers are ignored, and the calculated values can | |
3058 | * be read back from the register. | |
3059 | */ | |
3060 | # define TV_AUTO_SCALE (1 << 31) | |
3061 | /** | |
3062 | * Disables the vertical filter. | |
3063 | * | |
3064 | * This is required on modes more than 1024 pixels wide */ | |
3065 | # define TV_V_FILTER_BYPASS (1 << 29) | |
3066 | /** Enables adaptive vertical filtering */ | |
3067 | # define TV_VADAPT (1 << 28) | |
3068 | # define TV_VADAPT_MODE_MASK (3 << 26) | |
3069 | /** Selects the least adaptive vertical filtering mode */ | |
3070 | # define TV_VADAPT_MODE_LEAST (0 << 26) | |
3071 | /** Selects the moderately adaptive vertical filtering mode */ | |
3072 | # define TV_VADAPT_MODE_MODERATE (1 << 26) | |
3073 | /** Selects the most adaptive vertical filtering mode */ | |
3074 | # define TV_VADAPT_MODE_MOST (3 << 26) | |
3075 | /** | |
3076 | * Sets the horizontal scaling factor. | |
3077 | * | |
3078 | * This should be the fractional part of the horizontal scaling factor divided | |
3079 | * by the oversampling rate. TV_HSCALE should be less than 1, and set to: | |
3080 | * | |
3081 | * (src width - 1) / ((oversample * dest width) - 1) | |
3082 | */ | |
3083 | # define TV_HSCALE_FRAC_MASK 0x00003fff | |
3084 | # define TV_HSCALE_FRAC_SHIFT 0 | |
3085 | ||
3086 | #define TV_FILTER_CTL_2 0x68084 | |
3087 | /** | |
3088 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. | |
3089 | * | |
3090 | * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1) | |
3091 | */ | |
3092 | # define TV_VSCALE_INT_MASK 0x00038000 | |
3093 | # define TV_VSCALE_INT_SHIFT 15 | |
3094 | /** | |
3095 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. | |
3096 | * | |
3097 | * \sa TV_VSCALE_INT_MASK | |
3098 | */ | |
3099 | # define TV_VSCALE_FRAC_MASK 0x00007fff | |
3100 | # define TV_VSCALE_FRAC_SHIFT 0 | |
3101 | ||
3102 | #define TV_FILTER_CTL_3 0x68088 | |
3103 | /** | |
3104 | * Sets the integer part of the 3.15 fixed-point vertical scaling factor. | |
3105 | * | |
3106 | * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1)) | |
3107 | * | |
3108 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. | |
3109 | */ | |
3110 | # define TV_VSCALE_IP_INT_MASK 0x00038000 | |
3111 | # define TV_VSCALE_IP_INT_SHIFT 15 | |
3112 | /** | |
3113 | * Sets the fractional part of the 3.15 fixed-point vertical scaling factor. | |
3114 | * | |
3115 | * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes. | |
3116 | * | |
3117 | * \sa TV_VSCALE_IP_INT_MASK | |
3118 | */ | |
3119 | # define TV_VSCALE_IP_FRAC_MASK 0x00007fff | |
3120 | # define TV_VSCALE_IP_FRAC_SHIFT 0 | |
3121 | ||
3122 | #define TV_CC_CONTROL 0x68090 | |
3123 | # define TV_CC_ENABLE (1 << 31) | |
3124 | /** | |
3125 | * Specifies which field to send the CC data in. | |
3126 | * | |
3127 | * CC data is usually sent in field 0. | |
3128 | */ | |
3129 | # define TV_CC_FID_MASK (1 << 27) | |
3130 | # define TV_CC_FID_SHIFT 27 | |
3131 | /** Sets the horizontal position of the CC data. Usually 135. */ | |
3132 | # define TV_CC_HOFF_MASK 0x03ff0000 | |
3133 | # define TV_CC_HOFF_SHIFT 16 | |
3134 | /** Sets the vertical position of the CC data. Usually 21 */ | |
3135 | # define TV_CC_LINE_MASK 0x0000003f | |
3136 | # define TV_CC_LINE_SHIFT 0 | |
3137 | ||
3138 | #define TV_CC_DATA 0x68094 | |
3139 | # define TV_CC_RDY (1 << 31) | |
3140 | /** Second word of CC data to be transmitted. */ | |
3141 | # define TV_CC_DATA_2_MASK 0x007f0000 | |
3142 | # define TV_CC_DATA_2_SHIFT 16 | |
3143 | /** First word of CC data to be transmitted. */ | |
3144 | # define TV_CC_DATA_1_MASK 0x0000007f | |
3145 | # define TV_CC_DATA_1_SHIFT 0 | |
3146 | ||
3147 | #define TV_H_LUMA_0 0x68100 | |
3148 | #define TV_H_LUMA_59 0x681ec | |
3149 | #define TV_H_CHROMA_0 0x68200 | |
3150 | #define TV_H_CHROMA_59 0x682ec | |
3151 | #define TV_V_LUMA_0 0x68300 | |
3152 | #define TV_V_LUMA_42 0x683a8 | |
3153 | #define TV_V_CHROMA_0 0x68400 | |
3154 | #define TV_V_CHROMA_42 0x684a8 | |
3155 | ||
040d87f1 | 3156 | /* Display Port */ |
32f9d658 | 3157 | #define DP_A 0x64000 /* eDP */ |
040d87f1 KP |
3158 | #define DP_B 0x64100 |
3159 | #define DP_C 0x64200 | |
3160 | #define DP_D 0x64300 | |
3161 | ||
3162 | #define DP_PORT_EN (1 << 31) | |
3163 | #define DP_PIPEB_SELECT (1 << 30) | |
47a05eca JB |
3164 | #define DP_PIPE_MASK (1 << 30) |
3165 | ||
040d87f1 KP |
3166 | /* Link training mode - select a suitable mode for each stage */ |
3167 | #define DP_LINK_TRAIN_PAT_1 (0 << 28) | |
3168 | #define DP_LINK_TRAIN_PAT_2 (1 << 28) | |
3169 | #define DP_LINK_TRAIN_PAT_IDLE (2 << 28) | |
3170 | #define DP_LINK_TRAIN_OFF (3 << 28) | |
3171 | #define DP_LINK_TRAIN_MASK (3 << 28) | |
3172 | #define DP_LINK_TRAIN_SHIFT 28 | |
3173 | ||
8db9d77b ZW |
3174 | /* CPT Link training mode */ |
3175 | #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8) | |
3176 | #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8) | |
3177 | #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8) | |
3178 | #define DP_LINK_TRAIN_OFF_CPT (3 << 8) | |
3179 | #define DP_LINK_TRAIN_MASK_CPT (7 << 8) | |
3180 | #define DP_LINK_TRAIN_SHIFT_CPT 8 | |
3181 | ||
040d87f1 KP |
3182 | /* Signal voltages. These are mostly controlled by the other end */ |
3183 | #define DP_VOLTAGE_0_4 (0 << 25) | |
3184 | #define DP_VOLTAGE_0_6 (1 << 25) | |
3185 | #define DP_VOLTAGE_0_8 (2 << 25) | |
3186 | #define DP_VOLTAGE_1_2 (3 << 25) | |
3187 | #define DP_VOLTAGE_MASK (7 << 25) | |
3188 | #define DP_VOLTAGE_SHIFT 25 | |
3189 | ||
3190 | /* Signal pre-emphasis levels, like voltages, the other end tells us what | |
3191 | * they want | |
3192 | */ | |
3193 | #define DP_PRE_EMPHASIS_0 (0 << 22) | |
3194 | #define DP_PRE_EMPHASIS_3_5 (1 << 22) | |
3195 | #define DP_PRE_EMPHASIS_6 (2 << 22) | |
3196 | #define DP_PRE_EMPHASIS_9_5 (3 << 22) | |
3197 | #define DP_PRE_EMPHASIS_MASK (7 << 22) | |
3198 | #define DP_PRE_EMPHASIS_SHIFT 22 | |
3199 | ||
3200 | /* How many wires to use. I guess 3 was too hard */ | |
17aa6be9 | 3201 | #define DP_PORT_WIDTH(width) (((width) - 1) << 19) |
040d87f1 KP |
3202 | #define DP_PORT_WIDTH_MASK (7 << 19) |
3203 | ||
3204 | /* Mystic DPCD version 1.1 special mode */ | |
3205 | #define DP_ENHANCED_FRAMING (1 << 18) | |
3206 | ||
32f9d658 ZW |
3207 | /* eDP */ |
3208 | #define DP_PLL_FREQ_270MHZ (0 << 16) | |
3209 | #define DP_PLL_FREQ_160MHZ (1 << 16) | |
3210 | #define DP_PLL_FREQ_MASK (3 << 16) | |
3211 | ||
040d87f1 KP |
3212 | /** locked once port is enabled */ |
3213 | #define DP_PORT_REVERSAL (1 << 15) | |
3214 | ||
32f9d658 ZW |
3215 | /* eDP */ |
3216 | #define DP_PLL_ENABLE (1 << 14) | |
3217 | ||
040d87f1 KP |
3218 | /** sends the clock on lane 15 of the PEG for debug */ |
3219 | #define DP_CLOCK_OUTPUT_ENABLE (1 << 13) | |
3220 | ||
3221 | #define DP_SCRAMBLING_DISABLE (1 << 12) | |
f2b115e6 | 3222 | #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7) |
040d87f1 KP |
3223 | |
3224 | /** limit RGB values to avoid confusing TVs */ | |
3225 | #define DP_COLOR_RANGE_16_235 (1 << 8) | |
3226 | ||
3227 | /** Turn on the audio link */ | |
3228 | #define DP_AUDIO_OUTPUT_ENABLE (1 << 6) | |
3229 | ||
3230 | /** vs and hs sync polarity */ | |
3231 | #define DP_SYNC_VS_HIGH (1 << 4) | |
3232 | #define DP_SYNC_HS_HIGH (1 << 3) | |
3233 | ||
3234 | /** A fantasy */ | |
3235 | #define DP_DETECTED (1 << 2) | |
3236 | ||
3237 | /** The aux channel provides a way to talk to the | |
3238 | * signal sink for DDC etc. Max packet size supported | |
3239 | * is 20 bytes in each direction, hence the 5 fixed | |
3240 | * data registers | |
3241 | */ | |
32f9d658 ZW |
3242 | #define DPA_AUX_CH_CTL 0x64010 |
3243 | #define DPA_AUX_CH_DATA1 0x64014 | |
3244 | #define DPA_AUX_CH_DATA2 0x64018 | |
3245 | #define DPA_AUX_CH_DATA3 0x6401c | |
3246 | #define DPA_AUX_CH_DATA4 0x64020 | |
3247 | #define DPA_AUX_CH_DATA5 0x64024 | |
3248 | ||
040d87f1 KP |
3249 | #define DPB_AUX_CH_CTL 0x64110 |
3250 | #define DPB_AUX_CH_DATA1 0x64114 | |
3251 | #define DPB_AUX_CH_DATA2 0x64118 | |
3252 | #define DPB_AUX_CH_DATA3 0x6411c | |
3253 | #define DPB_AUX_CH_DATA4 0x64120 | |
3254 | #define DPB_AUX_CH_DATA5 0x64124 | |
3255 | ||
3256 | #define DPC_AUX_CH_CTL 0x64210 | |
3257 | #define DPC_AUX_CH_DATA1 0x64214 | |
3258 | #define DPC_AUX_CH_DATA2 0x64218 | |
3259 | #define DPC_AUX_CH_DATA3 0x6421c | |
3260 | #define DPC_AUX_CH_DATA4 0x64220 | |
3261 | #define DPC_AUX_CH_DATA5 0x64224 | |
3262 | ||
3263 | #define DPD_AUX_CH_CTL 0x64310 | |
3264 | #define DPD_AUX_CH_DATA1 0x64314 | |
3265 | #define DPD_AUX_CH_DATA2 0x64318 | |
3266 | #define DPD_AUX_CH_DATA3 0x6431c | |
3267 | #define DPD_AUX_CH_DATA4 0x64320 | |
3268 | #define DPD_AUX_CH_DATA5 0x64324 | |
3269 | ||
3270 | #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31) | |
3271 | #define DP_AUX_CH_CTL_DONE (1 << 30) | |
3272 | #define DP_AUX_CH_CTL_INTERRUPT (1 << 29) | |
3273 | #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28) | |
3274 | #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26) | |
3275 | #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26) | |
3276 | #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26) | |
3277 | #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26) | |
3278 | #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26) | |
3279 | #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25) | |
3280 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20) | |
3281 | #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20 | |
3282 | #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16) | |
3283 | #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16 | |
3284 | #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15) | |
3285 | #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14) | |
3286 | #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13) | |
3287 | #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12) | |
3288 | #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11) | |
3289 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff) | |
3290 | #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0 | |
3291 | ||
3292 | /* | |
3293 | * Computing GMCH M and N values for the Display Port link | |
3294 | * | |
3295 | * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes | |
3296 | * | |
3297 | * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz) | |
3298 | * | |
3299 | * The GMCH value is used internally | |
3300 | * | |
3301 | * bytes_per_pixel is the number of bytes coming out of the plane, | |
3302 | * which is after the LUTs, so we want the bytes for our color format. | |
3303 | * For our current usage, this is always 3, one byte for R, G and B. | |
3304 | */ | |
e3b95f1e DV |
3305 | #define _PIPEA_DATA_M_G4X 0x70050 |
3306 | #define _PIPEB_DATA_M_G4X 0x71050 | |
040d87f1 KP |
3307 | |
3308 | /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */ | |
a65851af | 3309 | #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */ |
72419203 | 3310 | #define TU_SIZE_SHIFT 25 |
a65851af | 3311 | #define TU_SIZE_MASK (0x3f << 25) |
040d87f1 | 3312 | |
a65851af VS |
3313 | #define DATA_LINK_M_N_MASK (0xffffff) |
3314 | #define DATA_LINK_N_MAX (0x800000) | |
040d87f1 | 3315 | |
e3b95f1e DV |
3316 | #define _PIPEA_DATA_N_G4X 0x70054 |
3317 | #define _PIPEB_DATA_N_G4X 0x71054 | |
040d87f1 KP |
3318 | #define PIPE_GMCH_DATA_N_MASK (0xffffff) |
3319 | ||
3320 | /* | |
3321 | * Computing Link M and N values for the Display Port link | |
3322 | * | |
3323 | * Link M / N = pixel_clock / ls_clk | |
3324 | * | |
3325 | * (the DP spec calls pixel_clock the 'strm_clk') | |
3326 | * | |
3327 | * The Link value is transmitted in the Main Stream | |
3328 | * Attributes and VB-ID. | |
3329 | */ | |
3330 | ||
e3b95f1e DV |
3331 | #define _PIPEA_LINK_M_G4X 0x70060 |
3332 | #define _PIPEB_LINK_M_G4X 0x71060 | |
040d87f1 KP |
3333 | #define PIPEA_DP_LINK_M_MASK (0xffffff) |
3334 | ||
e3b95f1e DV |
3335 | #define _PIPEA_LINK_N_G4X 0x70064 |
3336 | #define _PIPEB_LINK_N_G4X 0x71064 | |
040d87f1 KP |
3337 | #define PIPEA_DP_LINK_N_MASK (0xffffff) |
3338 | ||
e3b95f1e DV |
3339 | #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X) |
3340 | #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X) | |
3341 | #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X) | |
3342 | #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X) | |
9db4a9c7 | 3343 | |
585fb111 JB |
3344 | /* Display & cursor control */ |
3345 | ||
3346 | /* Pipe A */ | |
a57c774a | 3347 | #define _PIPEADSL 0x70000 |
837ba00f PZ |
3348 | #define DSL_LINEMASK_GEN2 0x00000fff |
3349 | #define DSL_LINEMASK_GEN3 0x00001fff | |
a57c774a | 3350 | #define _PIPEACONF 0x70008 |
5eddb70b CW |
3351 | #define PIPECONF_ENABLE (1<<31) |
3352 | #define PIPECONF_DISABLE 0 | |
3353 | #define PIPECONF_DOUBLE_WIDE (1<<30) | |
585fb111 | 3354 | #define I965_PIPECONF_ACTIVE (1<<30) |
b6ec10b3 | 3355 | #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */ |
f47166d2 | 3356 | #define PIPECONF_FRAME_START_DELAY_MASK (3<<27) |
5eddb70b CW |
3357 | #define PIPECONF_SINGLE_WIDE 0 |
3358 | #define PIPECONF_PIPE_UNLOCKED 0 | |
3359 | #define PIPECONF_PIPE_LOCKED (1<<25) | |
3360 | #define PIPECONF_PALETTE 0 | |
3361 | #define PIPECONF_GAMMA (1<<24) | |
585fb111 | 3362 | #define PIPECONF_FORCE_BORDER (1<<25) |
59df7b17 | 3363 | #define PIPECONF_INTERLACE_MASK (7 << 21) |
ee2b0b38 | 3364 | #define PIPECONF_INTERLACE_MASK_HSW (3 << 21) |
d442ae18 DV |
3365 | /* Note that pre-gen3 does not support interlaced display directly. Panel |
3366 | * fitting must be disabled on pre-ilk for interlaced. */ | |
3367 | #define PIPECONF_PROGRESSIVE (0 << 21) | |
3368 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */ | |
3369 | #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */ | |
3370 | #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21) | |
3371 | #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */ | |
3372 | /* Ironlake and later have a complete new set of values for interlaced. PFIT | |
3373 | * means panel fitter required, PF means progressive fetch, DBL means power | |
3374 | * saving pixel doubling. */ | |
3375 | #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21) | |
3376 | #define PIPECONF_INTERLACED_ILK (3 << 21) | |
3377 | #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */ | |
3378 | #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */ | |
1bd1bd80 | 3379 | #define PIPECONF_INTERLACE_MODE_MASK (7 << 21) |
439d7ac0 | 3380 | #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20) |
652c393a | 3381 | #define PIPECONF_CXSR_DOWNCLOCK (1<<16) |
3685a8f3 | 3382 | #define PIPECONF_COLOR_RANGE_SELECT (1 << 13) |
dfd07d72 DV |
3383 | #define PIPECONF_BPC_MASK (0x7 << 5) |
3384 | #define PIPECONF_8BPC (0<<5) | |
3385 | #define PIPECONF_10BPC (1<<5) | |
3386 | #define PIPECONF_6BPC (2<<5) | |
3387 | #define PIPECONF_12BPC (3<<5) | |
4f0d1aff JB |
3388 | #define PIPECONF_DITHER_EN (1<<4) |
3389 | #define PIPECONF_DITHER_TYPE_MASK (0x0000000c) | |
3390 | #define PIPECONF_DITHER_TYPE_SP (0<<2) | |
3391 | #define PIPECONF_DITHER_TYPE_ST1 (1<<2) | |
3392 | #define PIPECONF_DITHER_TYPE_ST2 (2<<2) | |
3393 | #define PIPECONF_DITHER_TYPE_TEMP (3<<2) | |
a57c774a | 3394 | #define _PIPEASTAT 0x70024 |
585fb111 | 3395 | #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31) |
579a9b0e | 3396 | #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30) |
585fb111 JB |
3397 | #define PIPE_CRC_ERROR_ENABLE (1UL<<29) |
3398 | #define PIPE_CRC_DONE_ENABLE (1UL<<28) | |
8cc96e7c | 3399 | #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27) |
585fb111 | 3400 | #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27) |
c46ce4d7 | 3401 | #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26) |
585fb111 JB |
3402 | #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26) |
3403 | #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25) | |
3404 | #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24) | |
3405 | #define PIPE_DPST_EVENT_ENABLE (1UL<<23) | |
c70af1e4 | 3406 | #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22) |
585fb111 JB |
3407 | #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22) |
3408 | #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21) | |
3409 | #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20) | |
10c59c51 | 3410 | #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19) |
8cc96e7c | 3411 | #define PERF_COUNTER_INTERRUPT_EN (1UL<<19) |
585fb111 JB |
3412 | #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */ |
3413 | #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */ | |
8cc96e7c | 3414 | #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17) |
585fb111 | 3415 | #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17) |
c46ce4d7 | 3416 | #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16) |
585fb111 | 3417 | #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16) |
579a9b0e ID |
3418 | #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15) |
3419 | #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14) | |
585fb111 JB |
3420 | #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13) |
3421 | #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12) | |
8cc96e7c | 3422 | #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11) |
585fb111 | 3423 | #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11) |
579a9b0e | 3424 | #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10) |
585fb111 JB |
3425 | #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10) |
3426 | #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9) | |
3427 | #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8) | |
3428 | #define PIPE_DPST_EVENT_STATUS (1UL<<7) | |
3429 | #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) | |
10c59c51 | 3430 | #define PIPE_A_PSR_STATUS_VLV (1UL<<6) |
8cc96e7c | 3431 | #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6) |
585fb111 JB |
3432 | #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5) |
3433 | #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4) | |
10c59c51 | 3434 | #define PIPE_B_PSR_STATUS_VLV (1UL<<3) |
8cc96e7c | 3435 | #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3) |
585fb111 JB |
3436 | #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */ |
3437 | #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */ | |
8cc96e7c | 3438 | #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1) |
585fb111 | 3439 | #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1) |
8cc96e7c | 3440 | #define PIPE_HBLANK_INT_STATUS (1UL<<0) |
585fb111 JB |
3441 | #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0) |
3442 | ||
755e9019 ID |
3443 | #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000 |
3444 | #define PIPESTAT_INT_STATUS_MASK 0x0000ffff | |
3445 | ||
a57c774a AK |
3446 | #define PIPE_A_OFFSET 0x70000 |
3447 | #define PIPE_B_OFFSET 0x71000 | |
3448 | #define PIPE_C_OFFSET 0x72000 | |
3449 | /* | |
3450 | * There's actually no pipe EDP. Some pipe registers have | |
3451 | * simply shifted from the pipe to the transcoder, while | |
3452 | * keeping their original offset. Thus we need PIPE_EDP_OFFSET | |
3453 | * to access such registers in transcoder EDP. | |
3454 | */ | |
3455 | #define PIPE_EDP_OFFSET 0x7f000 | |
3456 | ||
5c969aa7 DL |
3457 | #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \ |
3458 | dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \ | |
3459 | dev_priv->info.display_mmio_offset) | |
a57c774a AK |
3460 | |
3461 | #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF) | |
3462 | #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL) | |
3463 | #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH) | |
3464 | #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL) | |
3465 | #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT) | |
5eddb70b | 3466 | |
756f85cf PZ |
3467 | #define _PIPE_MISC_A 0x70030 |
3468 | #define _PIPE_MISC_B 0x71030 | |
3469 | #define PIPEMISC_DITHER_BPC_MASK (7<<5) | |
3470 | #define PIPEMISC_DITHER_8_BPC (0<<5) | |
3471 | #define PIPEMISC_DITHER_10_BPC (1<<5) | |
3472 | #define PIPEMISC_DITHER_6_BPC (2<<5) | |
3473 | #define PIPEMISC_DITHER_12_BPC (3<<5) | |
3474 | #define PIPEMISC_DITHER_ENABLE (1<<4) | |
3475 | #define PIPEMISC_DITHER_TYPE_MASK (3<<2) | |
3476 | #define PIPEMISC_DITHER_TYPE_SP (0<<2) | |
a57c774a | 3477 | #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A) |
756f85cf | 3478 | |
b41fbda1 | 3479 | #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028) |
7983117f | 3480 | #define PIPEB_LINE_COMPARE_INT_EN (1<<29) |
c46ce4d7 JB |
3481 | #define PIPEB_HLINE_INT_EN (1<<28) |
3482 | #define PIPEB_VBLANK_INT_EN (1<<27) | |
579a9b0e ID |
3483 | #define SPRITED_FLIP_DONE_INT_EN (1<<26) |
3484 | #define SPRITEC_FLIP_DONE_INT_EN (1<<25) | |
3485 | #define PLANEB_FLIP_DONE_INT_EN (1<<24) | |
f3c67fdd | 3486 | #define PIPE_PSR_INT_EN (1<<22) |
7983117f | 3487 | #define PIPEA_LINE_COMPARE_INT_EN (1<<21) |
c46ce4d7 JB |
3488 | #define PIPEA_HLINE_INT_EN (1<<20) |
3489 | #define PIPEA_VBLANK_INT_EN (1<<19) | |
579a9b0e ID |
3490 | #define SPRITEB_FLIP_DONE_INT_EN (1<<18) |
3491 | #define SPRITEA_FLIP_DONE_INT_EN (1<<17) | |
c46ce4d7 | 3492 | #define PLANEA_FLIPDONE_INT_EN (1<<16) |
f3c67fdd VS |
3493 | #define PIPEC_LINE_COMPARE_INT_EN (1<<13) |
3494 | #define PIPEC_HLINE_INT_EN (1<<12) | |
3495 | #define PIPEC_VBLANK_INT_EN (1<<11) | |
3496 | #define SPRITEF_FLIPDONE_INT_EN (1<<10) | |
3497 | #define SPRITEE_FLIPDONE_INT_EN (1<<9) | |
3498 | #define PLANEC_FLIPDONE_INT_EN (1<<8) | |
c46ce4d7 | 3499 | |
bf67a6fd VS |
3500 | #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */ |
3501 | #define SPRITEF_INVALID_GTT_INT_EN (1<<27) | |
3502 | #define SPRITEE_INVALID_GTT_INT_EN (1<<26) | |
3503 | #define PLANEC_INVALID_GTT_INT_EN (1<<25) | |
3504 | #define CURSORC_INVALID_GTT_INT_EN (1<<24) | |
c46ce4d7 JB |
3505 | #define CURSORB_INVALID_GTT_INT_EN (1<<23) |
3506 | #define CURSORA_INVALID_GTT_INT_EN (1<<22) | |
3507 | #define SPRITED_INVALID_GTT_INT_EN (1<<21) | |
3508 | #define SPRITEC_INVALID_GTT_INT_EN (1<<20) | |
3509 | #define PLANEB_INVALID_GTT_INT_EN (1<<19) | |
3510 | #define SPRITEB_INVALID_GTT_INT_EN (1<<18) | |
3511 | #define SPRITEA_INVALID_GTT_INT_EN (1<<17) | |
3512 | #define PLANEA_INVALID_GTT_INT_EN (1<<16) | |
3513 | #define DPINVGTT_EN_MASK 0xff0000 | |
bf67a6fd VS |
3514 | #define DPINVGTT_EN_MASK_CHV 0xfff0000 |
3515 | #define SPRITEF_INVALID_GTT_STATUS (1<<11) | |
3516 | #define SPRITEE_INVALID_GTT_STATUS (1<<10) | |
3517 | #define PLANEC_INVALID_GTT_STATUS (1<<9) | |
3518 | #define CURSORC_INVALID_GTT_STATUS (1<<8) | |
c46ce4d7 JB |
3519 | #define CURSORB_INVALID_GTT_STATUS (1<<7) |
3520 | #define CURSORA_INVALID_GTT_STATUS (1<<6) | |
3521 | #define SPRITED_INVALID_GTT_STATUS (1<<5) | |
3522 | #define SPRITEC_INVALID_GTT_STATUS (1<<4) | |
3523 | #define PLANEB_INVALID_GTT_STATUS (1<<3) | |
3524 | #define SPRITEB_INVALID_GTT_STATUS (1<<2) | |
3525 | #define SPRITEA_INVALID_GTT_STATUS (1<<1) | |
3526 | #define PLANEA_INVALID_GTT_STATUS (1<<0) | |
3527 | #define DPINVGTT_STATUS_MASK 0xff | |
bf67a6fd | 3528 | #define DPINVGTT_STATUS_MASK_CHV 0xfff |
c46ce4d7 | 3529 | |
585fb111 JB |
3530 | #define DSPARB 0x70030 |
3531 | #define DSPARB_CSTART_MASK (0x7f << 7) | |
3532 | #define DSPARB_CSTART_SHIFT 7 | |
3533 | #define DSPARB_BSTART_MASK (0x7f) | |
3534 | #define DSPARB_BSTART_SHIFT 0 | |
7662c8bd SL |
3535 | #define DSPARB_BEND_SHIFT 9 /* on 855 */ |
3536 | #define DSPARB_AEND_SHIFT 0 | |
3537 | ||
5c969aa7 | 3538 | #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034) |
0e442c60 | 3539 | #define DSPFW_SR_SHIFT 23 |
0206e353 | 3540 | #define DSPFW_SR_MASK (0x1ff<<23) |
0e442c60 | 3541 | #define DSPFW_CURSORB_SHIFT 16 |
d4294342 | 3542 | #define DSPFW_CURSORB_MASK (0x3f<<16) |
0e442c60 | 3543 | #define DSPFW_PLANEB_SHIFT 8 |
d4294342 ZY |
3544 | #define DSPFW_PLANEB_MASK (0x7f<<8) |
3545 | #define DSPFW_PLANEA_MASK (0x7f) | |
5c969aa7 | 3546 | #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038) |
0e442c60 | 3547 | #define DSPFW_CURSORA_MASK 0x00003f00 |
21bd770b | 3548 | #define DSPFW_CURSORA_SHIFT 8 |
d4294342 | 3549 | #define DSPFW_PLANEC_MASK (0x7f) |
5c969aa7 | 3550 | #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c) |
0e442c60 JB |
3551 | #define DSPFW_HPLL_SR_EN (1<<31) |
3552 | #define DSPFW_CURSOR_SR_SHIFT 24 | |
f2b115e6 | 3553 | #define PINEVIEW_SELF_REFRESH_EN (1<<30) |
d4294342 ZY |
3554 | #define DSPFW_CURSOR_SR_MASK (0x3f<<24) |
3555 | #define DSPFW_HPLL_CURSOR_SHIFT 16 | |
3556 | #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16) | |
3557 | #define DSPFW_HPLL_SR_MASK (0x1ff) | |
5c969aa7 DL |
3558 | #define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070) |
3559 | #define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c) | |
7662c8bd | 3560 | |
12a3c055 GB |
3561 | /* drain latency register values*/ |
3562 | #define DRAIN_LATENCY_PRECISION_32 32 | |
3563 | #define DRAIN_LATENCY_PRECISION_16 16 | |
8f6d8ee9 | 3564 | #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050) |
12a3c055 GB |
3565 | #define DDL_CURSORA_PRECISION_32 (1<<31) |
3566 | #define DDL_CURSORA_PRECISION_16 (0<<31) | |
3567 | #define DDL_CURSORA_SHIFT 24 | |
3568 | #define DDL_PLANEA_PRECISION_32 (1<<7) | |
3569 | #define DDL_PLANEA_PRECISION_16 (0<<7) | |
8f6d8ee9 | 3570 | #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054) |
12a3c055 GB |
3571 | #define DDL_CURSORB_PRECISION_32 (1<<31) |
3572 | #define DDL_CURSORB_PRECISION_16 (0<<31) | |
3573 | #define DDL_CURSORB_SHIFT 24 | |
3574 | #define DDL_PLANEB_PRECISION_32 (1<<7) | |
3575 | #define DDL_PLANEB_PRECISION_16 (0<<7) | |
3576 | ||
7662c8bd | 3577 | /* FIFO watermark sizes etc */ |
0e442c60 | 3578 | #define G4X_FIFO_LINE_SIZE 64 |
7662c8bd SL |
3579 | #define I915_FIFO_LINE_SIZE 64 |
3580 | #define I830_FIFO_LINE_SIZE 32 | |
0e442c60 | 3581 | |
ceb04246 | 3582 | #define VALLEYVIEW_FIFO_SIZE 255 |
0e442c60 | 3583 | #define G4X_FIFO_SIZE 127 |
1b07e04e ZY |
3584 | #define I965_FIFO_SIZE 512 |
3585 | #define I945_FIFO_SIZE 127 | |
7662c8bd | 3586 | #define I915_FIFO_SIZE 95 |
dff33cfc | 3587 | #define I855GM_FIFO_SIZE 127 /* In cachelines */ |
7662c8bd | 3588 | #define I830_FIFO_SIZE 95 |
0e442c60 | 3589 | |
ceb04246 | 3590 | #define VALLEYVIEW_MAX_WM 0xff |
0e442c60 | 3591 | #define G4X_MAX_WM 0x3f |
7662c8bd SL |
3592 | #define I915_MAX_WM 0x3f |
3593 | ||
f2b115e6 AJ |
3594 | #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */ |
3595 | #define PINEVIEW_FIFO_LINE_SIZE 64 | |
3596 | #define PINEVIEW_MAX_WM 0x1ff | |
3597 | #define PINEVIEW_DFT_WM 0x3f | |
3598 | #define PINEVIEW_DFT_HPLLOFF_WM 0 | |
3599 | #define PINEVIEW_GUARD_WM 10 | |
3600 | #define PINEVIEW_CURSOR_FIFO 64 | |
3601 | #define PINEVIEW_CURSOR_MAX_WM 0x3f | |
3602 | #define PINEVIEW_CURSOR_DFT_WM 0 | |
3603 | #define PINEVIEW_CURSOR_GUARD_WM 5 | |
7662c8bd | 3604 | |
ceb04246 | 3605 | #define VALLEYVIEW_CURSOR_MAX_WM 64 |
4fe5e611 ZY |
3606 | #define I965_CURSOR_FIFO 64 |
3607 | #define I965_CURSOR_MAX_WM 32 | |
3608 | #define I965_CURSOR_DFT_WM 8 | |
7f8a8569 ZW |
3609 | |
3610 | /* define the Watermark register on Ironlake */ | |
3611 | #define WM0_PIPEA_ILK 0x45100 | |
1996d624 | 3612 | #define WM0_PIPE_PLANE_MASK (0xffff<<16) |
7f8a8569 | 3613 | #define WM0_PIPE_PLANE_SHIFT 16 |
1996d624 | 3614 | #define WM0_PIPE_SPRITE_MASK (0xff<<8) |
7f8a8569 | 3615 | #define WM0_PIPE_SPRITE_SHIFT 8 |
1996d624 | 3616 | #define WM0_PIPE_CURSOR_MASK (0xff) |
7f8a8569 ZW |
3617 | |
3618 | #define WM0_PIPEB_ILK 0x45104 | |
d6c892df | 3619 | #define WM0_PIPEC_IVB 0x45200 |
7f8a8569 ZW |
3620 | #define WM1_LP_ILK 0x45108 |
3621 | #define WM1_LP_SR_EN (1<<31) | |
3622 | #define WM1_LP_LATENCY_SHIFT 24 | |
3623 | #define WM1_LP_LATENCY_MASK (0x7f<<24) | |
4ed765f9 CW |
3624 | #define WM1_LP_FBC_MASK (0xf<<20) |
3625 | #define WM1_LP_FBC_SHIFT 20 | |
416f4727 | 3626 | #define WM1_LP_FBC_SHIFT_BDW 19 |
1996d624 | 3627 | #define WM1_LP_SR_MASK (0x7ff<<8) |
7f8a8569 | 3628 | #define WM1_LP_SR_SHIFT 8 |
1996d624 | 3629 | #define WM1_LP_CURSOR_MASK (0xff) |
dd8849c8 JB |
3630 | #define WM2_LP_ILK 0x4510c |
3631 | #define WM2_LP_EN (1<<31) | |
3632 | #define WM3_LP_ILK 0x45110 | |
3633 | #define WM3_LP_EN (1<<31) | |
3634 | #define WM1S_LP_ILK 0x45120 | |
b840d907 JB |
3635 | #define WM2S_LP_IVB 0x45124 |
3636 | #define WM3S_LP_IVB 0x45128 | |
dd8849c8 | 3637 | #define WM1S_LP_EN (1<<31) |
7f8a8569 | 3638 | |
cca32e9a PZ |
3639 | #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \ |
3640 | (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \ | |
3641 | ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur)) | |
3642 | ||
7f8a8569 ZW |
3643 | /* Memory latency timer register */ |
3644 | #define MLTR_ILK 0x11222 | |
b79d4990 JB |
3645 | #define MLTR_WM1_SHIFT 0 |
3646 | #define MLTR_WM2_SHIFT 8 | |
7f8a8569 ZW |
3647 | /* the unit of memory self-refresh latency time is 0.5us */ |
3648 | #define ILK_SRLT_MASK 0x3f | |
3649 | ||
1398261a YL |
3650 | |
3651 | /* the address where we get all kinds of latency value */ | |
3652 | #define SSKPD 0x5d10 | |
3653 | #define SSKPD_WM_MASK 0x3f | |
3654 | #define SSKPD_WM0_SHIFT 0 | |
3655 | #define SSKPD_WM1_SHIFT 8 | |
3656 | #define SSKPD_WM2_SHIFT 16 | |
3657 | #define SSKPD_WM3_SHIFT 24 | |
3658 | ||
585fb111 JB |
3659 | /* |
3660 | * The two pipe frame counter registers are not synchronized, so | |
3661 | * reading a stable value is somewhat tricky. The following code | |
3662 | * should work: | |
3663 | * | |
3664 | * do { | |
3665 | * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> | |
3666 | * PIPE_FRAME_HIGH_SHIFT; | |
3667 | * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >> | |
3668 | * PIPE_FRAME_LOW_SHIFT); | |
3669 | * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >> | |
3670 | * PIPE_FRAME_HIGH_SHIFT); | |
3671 | * } while (high1 != high2); | |
3672 | * frame = (high1 << 8) | low1; | |
3673 | */ | |
25a2e2d0 | 3674 | #define _PIPEAFRAMEHIGH 0x70040 |
585fb111 JB |
3675 | #define PIPE_FRAME_HIGH_MASK 0x0000ffff |
3676 | #define PIPE_FRAME_HIGH_SHIFT 0 | |
25a2e2d0 | 3677 | #define _PIPEAFRAMEPIXEL 0x70044 |
585fb111 JB |
3678 | #define PIPE_FRAME_LOW_MASK 0xff000000 |
3679 | #define PIPE_FRAME_LOW_SHIFT 24 | |
3680 | #define PIPE_PIXEL_MASK 0x00ffffff | |
3681 | #define PIPE_PIXEL_SHIFT 0 | |
9880b7a5 | 3682 | /* GM45+ just has to be different */ |
eb6008ad RB |
3683 | #define _PIPEA_FRMCOUNT_GM45 0x70040 |
3684 | #define _PIPEA_FLIPCOUNT_GM45 0x70044 | |
3685 | #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45) | |
585fb111 JB |
3686 | |
3687 | /* Cursor A & B regs */ | |
5c969aa7 | 3688 | #define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080) |
14b60391 JB |
3689 | /* Old style CUR*CNTR flags (desktop 8xx) */ |
3690 | #define CURSOR_ENABLE 0x80000000 | |
3691 | #define CURSOR_GAMMA_ENABLE 0x40000000 | |
3692 | #define CURSOR_STRIDE_MASK 0x30000000 | |
86d3efce | 3693 | #define CURSOR_PIPE_CSC_ENABLE (1<<24) |
14b60391 JB |
3694 | #define CURSOR_FORMAT_SHIFT 24 |
3695 | #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT) | |
3696 | #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT) | |
3697 | #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT) | |
3698 | #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT) | |
3699 | #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT) | |
3700 | #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT) | |
3701 | /* New style CUR*CNTR flags */ | |
3702 | #define CURSOR_MODE 0x27 | |
585fb111 | 3703 | #define CURSOR_MODE_DISABLE 0x00 |
4726e0b0 SK |
3704 | #define CURSOR_MODE_128_32B_AX 0x02 |
3705 | #define CURSOR_MODE_256_32B_AX 0x03 | |
585fb111 | 3706 | #define CURSOR_MODE_64_32B_AX 0x07 |
4726e0b0 SK |
3707 | #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX) |
3708 | #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX) | |
585fb111 | 3709 | #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX) |
14b60391 JB |
3710 | #define MCURSOR_PIPE_SELECT (1 << 28) |
3711 | #define MCURSOR_PIPE_A 0x00 | |
3712 | #define MCURSOR_PIPE_B (1 << 28) | |
585fb111 | 3713 | #define MCURSOR_GAMMA_ENABLE (1 << 26) |
1f5d76db | 3714 | #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14) |
5c969aa7 DL |
3715 | #define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084) |
3716 | #define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088) | |
585fb111 JB |
3717 | #define CURSOR_POS_MASK 0x007FF |
3718 | #define CURSOR_POS_SIGN 0x8000 | |
3719 | #define CURSOR_X_SHIFT 0 | |
3720 | #define CURSOR_Y_SHIFT 16 | |
14b60391 | 3721 | #define CURSIZE 0x700a0 |
5c969aa7 DL |
3722 | #define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0) |
3723 | #define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4) | |
3724 | #define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8) | |
585fb111 | 3725 | |
65a21cd6 JB |
3726 | #define _CURBCNTR_IVB 0x71080 |
3727 | #define _CURBBASE_IVB 0x71084 | |
3728 | #define _CURBPOS_IVB 0x71088 | |
3729 | ||
9db4a9c7 JB |
3730 | #define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR) |
3731 | #define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE) | |
3732 | #define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS) | |
c4a1d9e4 | 3733 | |
65a21cd6 JB |
3734 | #define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB) |
3735 | #define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB) | |
3736 | #define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB) | |
3737 | ||
585fb111 | 3738 | /* Display A control */ |
a57c774a | 3739 | #define _DSPACNTR 0x70180 |
585fb111 JB |
3740 | #define DISPLAY_PLANE_ENABLE (1<<31) |
3741 | #define DISPLAY_PLANE_DISABLE 0 | |
3742 | #define DISPPLANE_GAMMA_ENABLE (1<<30) | |
3743 | #define DISPPLANE_GAMMA_DISABLE 0 | |
3744 | #define DISPPLANE_PIXFORMAT_MASK (0xf<<26) | |
57779d06 | 3745 | #define DISPPLANE_YUV422 (0x0<<26) |
585fb111 | 3746 | #define DISPPLANE_8BPP (0x2<<26) |
57779d06 VS |
3747 | #define DISPPLANE_BGRA555 (0x3<<26) |
3748 | #define DISPPLANE_BGRX555 (0x4<<26) | |
3749 | #define DISPPLANE_BGRX565 (0x5<<26) | |
3750 | #define DISPPLANE_BGRX888 (0x6<<26) | |
3751 | #define DISPPLANE_BGRA888 (0x7<<26) | |
3752 | #define DISPPLANE_RGBX101010 (0x8<<26) | |
3753 | #define DISPPLANE_RGBA101010 (0x9<<26) | |
3754 | #define DISPPLANE_BGRX101010 (0xa<<26) | |
3755 | #define DISPPLANE_RGBX161616 (0xc<<26) | |
3756 | #define DISPPLANE_RGBX888 (0xe<<26) | |
3757 | #define DISPPLANE_RGBA888 (0xf<<26) | |
585fb111 JB |
3758 | #define DISPPLANE_STEREO_ENABLE (1<<25) |
3759 | #define DISPPLANE_STEREO_DISABLE 0 | |
86d3efce | 3760 | #define DISPPLANE_PIPE_CSC_ENABLE (1<<24) |
b24e7179 JB |
3761 | #define DISPPLANE_SEL_PIPE_SHIFT 24 |
3762 | #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT) | |
585fb111 | 3763 | #define DISPPLANE_SEL_PIPE_A 0 |
b24e7179 | 3764 | #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT) |
585fb111 JB |
3765 | #define DISPPLANE_SRC_KEY_ENABLE (1<<22) |
3766 | #define DISPPLANE_SRC_KEY_DISABLE 0 | |
3767 | #define DISPPLANE_LINE_DOUBLE (1<<20) | |
3768 | #define DISPPLANE_NO_LINE_DOUBLE 0 | |
3769 | #define DISPPLANE_STEREO_POLARITY_FIRST 0 | |
3770 | #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18) | |
f2b115e6 | 3771 | #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */ |
f544847f | 3772 | #define DISPPLANE_TILED (1<<10) |
a57c774a AK |
3773 | #define _DSPAADDR 0x70184 |
3774 | #define _DSPASTRIDE 0x70188 | |
3775 | #define _DSPAPOS 0x7018C /* reserved */ | |
3776 | #define _DSPASIZE 0x70190 | |
3777 | #define _DSPASURF 0x7019C /* 965+ only */ | |
3778 | #define _DSPATILEOFF 0x701A4 /* 965+ only */ | |
3779 | #define _DSPAOFFSET 0x701A4 /* HSW */ | |
3780 | #define _DSPASURFLIVE 0x701AC | |
3781 | ||
3782 | #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR) | |
3783 | #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR) | |
3784 | #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE) | |
3785 | #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS) | |
3786 | #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE) | |
3787 | #define DSPSURF(plane) _PIPE2(plane, _DSPASURF) | |
3788 | #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF) | |
e506a0c6 | 3789 | #define DSPLINOFF(plane) DSPADDR(plane) |
a57c774a AK |
3790 | #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET) |
3791 | #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE) | |
5eddb70b | 3792 | |
446f2545 AR |
3793 | /* Display/Sprite base address macros */ |
3794 | #define DISP_BASEADDR_MASK (0xfffff000) | |
3795 | #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK) | |
3796 | #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK) | |
446f2545 | 3797 | |
585fb111 | 3798 | /* VBIOS flags */ |
5c969aa7 DL |
3799 | #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410) |
3800 | #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414) | |
3801 | #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418) | |
3802 | #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c) | |
3803 | #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420) | |
3804 | #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424) | |
3805 | #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428) | |
3806 | #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410) | |
3807 | #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414) | |
3808 | #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420) | |
3809 | #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414) | |
3810 | #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418) | |
3811 | #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c) | |
585fb111 JB |
3812 | |
3813 | /* Pipe B */ | |
5c969aa7 DL |
3814 | #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000) |
3815 | #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008) | |
3816 | #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024) | |
25a2e2d0 VS |
3817 | #define _PIPEBFRAMEHIGH 0x71040 |
3818 | #define _PIPEBFRAMEPIXEL 0x71044 | |
5c969aa7 DL |
3819 | #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040) |
3820 | #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044) | |
9880b7a5 | 3821 | |
585fb111 JB |
3822 | |
3823 | /* Display B control */ | |
5c969aa7 | 3824 | #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180) |
585fb111 JB |
3825 | #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15) |
3826 | #define DISPPLANE_ALPHA_TRANS_DISABLE 0 | |
3827 | #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0 | |
3828 | #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1) | |
5c969aa7 DL |
3829 | #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184) |
3830 | #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188) | |
3831 | #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C) | |
3832 | #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190) | |
3833 | #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C) | |
3834 | #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4) | |
3835 | #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4) | |
3836 | #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC) | |
585fb111 | 3837 | |
b840d907 JB |
3838 | /* Sprite A control */ |
3839 | #define _DVSACNTR 0x72180 | |
3840 | #define DVS_ENABLE (1<<31) | |
3841 | #define DVS_GAMMA_ENABLE (1<<30) | |
3842 | #define DVS_PIXFORMAT_MASK (3<<25) | |
3843 | #define DVS_FORMAT_YUV422 (0<<25) | |
3844 | #define DVS_FORMAT_RGBX101010 (1<<25) | |
3845 | #define DVS_FORMAT_RGBX888 (2<<25) | |
3846 | #define DVS_FORMAT_RGBX161616 (3<<25) | |
86d3efce | 3847 | #define DVS_PIPE_CSC_ENABLE (1<<24) |
b840d907 | 3848 | #define DVS_SOURCE_KEY (1<<22) |
ab2f9df1 | 3849 | #define DVS_RGB_ORDER_XBGR (1<<20) |
b840d907 JB |
3850 | #define DVS_YUV_BYTE_ORDER_MASK (3<<16) |
3851 | #define DVS_YUV_ORDER_YUYV (0<<16) | |
3852 | #define DVS_YUV_ORDER_UYVY (1<<16) | |
3853 | #define DVS_YUV_ORDER_YVYU (2<<16) | |
3854 | #define DVS_YUV_ORDER_VYUY (3<<16) | |
3855 | #define DVS_DEST_KEY (1<<2) | |
3856 | #define DVS_TRICKLE_FEED_DISABLE (1<<14) | |
3857 | #define DVS_TILED (1<<10) | |
3858 | #define _DVSALINOFF 0x72184 | |
3859 | #define _DVSASTRIDE 0x72188 | |
3860 | #define _DVSAPOS 0x7218c | |
3861 | #define _DVSASIZE 0x72190 | |
3862 | #define _DVSAKEYVAL 0x72194 | |
3863 | #define _DVSAKEYMSK 0x72198 | |
3864 | #define _DVSASURF 0x7219c | |
3865 | #define _DVSAKEYMAXVAL 0x721a0 | |
3866 | #define _DVSATILEOFF 0x721a4 | |
3867 | #define _DVSASURFLIVE 0x721ac | |
3868 | #define _DVSASCALE 0x72204 | |
3869 | #define DVS_SCALE_ENABLE (1<<31) | |
3870 | #define DVS_FILTER_MASK (3<<29) | |
3871 | #define DVS_FILTER_MEDIUM (0<<29) | |
3872 | #define DVS_FILTER_ENHANCING (1<<29) | |
3873 | #define DVS_FILTER_SOFTENING (2<<29) | |
3874 | #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ | |
3875 | #define DVS_VERTICAL_OFFSET_ENABLE (1<<27) | |
3876 | #define _DVSAGAMC 0x72300 | |
3877 | ||
3878 | #define _DVSBCNTR 0x73180 | |
3879 | #define _DVSBLINOFF 0x73184 | |
3880 | #define _DVSBSTRIDE 0x73188 | |
3881 | #define _DVSBPOS 0x7318c | |
3882 | #define _DVSBSIZE 0x73190 | |
3883 | #define _DVSBKEYVAL 0x73194 | |
3884 | #define _DVSBKEYMSK 0x73198 | |
3885 | #define _DVSBSURF 0x7319c | |
3886 | #define _DVSBKEYMAXVAL 0x731a0 | |
3887 | #define _DVSBTILEOFF 0x731a4 | |
3888 | #define _DVSBSURFLIVE 0x731ac | |
3889 | #define _DVSBSCALE 0x73204 | |
3890 | #define _DVSBGAMC 0x73300 | |
3891 | ||
3892 | #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR) | |
3893 | #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF) | |
3894 | #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE) | |
3895 | #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS) | |
3896 | #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF) | |
8ea30864 | 3897 | #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL) |
b840d907 JB |
3898 | #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE) |
3899 | #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE) | |
3900 | #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF) | |
8ea30864 JB |
3901 | #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL) |
3902 | #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK) | |
32ae46bf | 3903 | #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE) |
b840d907 JB |
3904 | |
3905 | #define _SPRA_CTL 0x70280 | |
3906 | #define SPRITE_ENABLE (1<<31) | |
3907 | #define SPRITE_GAMMA_ENABLE (1<<30) | |
3908 | #define SPRITE_PIXFORMAT_MASK (7<<25) | |
3909 | #define SPRITE_FORMAT_YUV422 (0<<25) | |
3910 | #define SPRITE_FORMAT_RGBX101010 (1<<25) | |
3911 | #define SPRITE_FORMAT_RGBX888 (2<<25) | |
3912 | #define SPRITE_FORMAT_RGBX161616 (3<<25) | |
3913 | #define SPRITE_FORMAT_YUV444 (4<<25) | |
3914 | #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */ | |
86d3efce | 3915 | #define SPRITE_PIPE_CSC_ENABLE (1<<24) |
b840d907 JB |
3916 | #define SPRITE_SOURCE_KEY (1<<22) |
3917 | #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */ | |
3918 | #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19) | |
3919 | #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */ | |
3920 | #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16) | |
3921 | #define SPRITE_YUV_ORDER_YUYV (0<<16) | |
3922 | #define SPRITE_YUV_ORDER_UYVY (1<<16) | |
3923 | #define SPRITE_YUV_ORDER_YVYU (2<<16) | |
3924 | #define SPRITE_YUV_ORDER_VYUY (3<<16) | |
3925 | #define SPRITE_TRICKLE_FEED_DISABLE (1<<14) | |
3926 | #define SPRITE_INT_GAMMA_ENABLE (1<<13) | |
3927 | #define SPRITE_TILED (1<<10) | |
3928 | #define SPRITE_DEST_KEY (1<<2) | |
3929 | #define _SPRA_LINOFF 0x70284 | |
3930 | #define _SPRA_STRIDE 0x70288 | |
3931 | #define _SPRA_POS 0x7028c | |
3932 | #define _SPRA_SIZE 0x70290 | |
3933 | #define _SPRA_KEYVAL 0x70294 | |
3934 | #define _SPRA_KEYMSK 0x70298 | |
3935 | #define _SPRA_SURF 0x7029c | |
3936 | #define _SPRA_KEYMAX 0x702a0 | |
3937 | #define _SPRA_TILEOFF 0x702a4 | |
c54173a8 | 3938 | #define _SPRA_OFFSET 0x702a4 |
32ae46bf | 3939 | #define _SPRA_SURFLIVE 0x702ac |
b840d907 JB |
3940 | #define _SPRA_SCALE 0x70304 |
3941 | #define SPRITE_SCALE_ENABLE (1<<31) | |
3942 | #define SPRITE_FILTER_MASK (3<<29) | |
3943 | #define SPRITE_FILTER_MEDIUM (0<<29) | |
3944 | #define SPRITE_FILTER_ENHANCING (1<<29) | |
3945 | #define SPRITE_FILTER_SOFTENING (2<<29) | |
3946 | #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */ | |
3947 | #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27) | |
3948 | #define _SPRA_GAMC 0x70400 | |
3949 | ||
3950 | #define _SPRB_CTL 0x71280 | |
3951 | #define _SPRB_LINOFF 0x71284 | |
3952 | #define _SPRB_STRIDE 0x71288 | |
3953 | #define _SPRB_POS 0x7128c | |
3954 | #define _SPRB_SIZE 0x71290 | |
3955 | #define _SPRB_KEYVAL 0x71294 | |
3956 | #define _SPRB_KEYMSK 0x71298 | |
3957 | #define _SPRB_SURF 0x7129c | |
3958 | #define _SPRB_KEYMAX 0x712a0 | |
3959 | #define _SPRB_TILEOFF 0x712a4 | |
c54173a8 | 3960 | #define _SPRB_OFFSET 0x712a4 |
32ae46bf | 3961 | #define _SPRB_SURFLIVE 0x712ac |
b840d907 JB |
3962 | #define _SPRB_SCALE 0x71304 |
3963 | #define _SPRB_GAMC 0x71400 | |
3964 | ||
3965 | #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL) | |
3966 | #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF) | |
3967 | #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE) | |
3968 | #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS) | |
3969 | #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE) | |
3970 | #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL) | |
3971 | #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK) | |
3972 | #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF) | |
3973 | #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX) | |
3974 | #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF) | |
c54173a8 | 3975 | #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET) |
b840d907 JB |
3976 | #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE) |
3977 | #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC) | |
32ae46bf | 3978 | #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE) |
b840d907 | 3979 | |
921c3b67 | 3980 | #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180) |
7f1f3851 | 3981 | #define SP_ENABLE (1<<31) |
4ea67bc7 | 3982 | #define SP_GAMMA_ENABLE (1<<30) |
7f1f3851 JB |
3983 | #define SP_PIXFORMAT_MASK (0xf<<26) |
3984 | #define SP_FORMAT_YUV422 (0<<26) | |
3985 | #define SP_FORMAT_BGR565 (5<<26) | |
3986 | #define SP_FORMAT_BGRX8888 (6<<26) | |
3987 | #define SP_FORMAT_BGRA8888 (7<<26) | |
3988 | #define SP_FORMAT_RGBX1010102 (8<<26) | |
3989 | #define SP_FORMAT_RGBA1010102 (9<<26) | |
3990 | #define SP_FORMAT_RGBX8888 (0xe<<26) | |
3991 | #define SP_FORMAT_RGBA8888 (0xf<<26) | |
3992 | #define SP_SOURCE_KEY (1<<22) | |
3993 | #define SP_YUV_BYTE_ORDER_MASK (3<<16) | |
3994 | #define SP_YUV_ORDER_YUYV (0<<16) | |
3995 | #define SP_YUV_ORDER_UYVY (1<<16) | |
3996 | #define SP_YUV_ORDER_YVYU (2<<16) | |
3997 | #define SP_YUV_ORDER_VYUY (3<<16) | |
3998 | #define SP_TILED (1<<10) | |
921c3b67 VS |
3999 | #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184) |
4000 | #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188) | |
4001 | #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c) | |
4002 | #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190) | |
4003 | #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194) | |
4004 | #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198) | |
4005 | #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c) | |
4006 | #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0) | |
4007 | #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4) | |
4008 | #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8) | |
4009 | #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4) | |
4010 | ||
4011 | #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280) | |
4012 | #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284) | |
4013 | #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288) | |
4014 | #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c) | |
4015 | #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290) | |
4016 | #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294) | |
4017 | #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298) | |
4018 | #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c) | |
4019 | #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0) | |
4020 | #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4) | |
4021 | #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8) | |
4022 | #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4) | |
7f1f3851 JB |
4023 | |
4024 | #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR) | |
4025 | #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF) | |
4026 | #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE) | |
4027 | #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS) | |
4028 | #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE) | |
4029 | #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL) | |
4030 | #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK) | |
4031 | #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF) | |
4032 | #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL) | |
4033 | #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF) | |
4034 | #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA) | |
4035 | #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC) | |
4036 | ||
585fb111 JB |
4037 | /* VBIOS regs */ |
4038 | #define VGACNTRL 0x71400 | |
4039 | # define VGA_DISP_DISABLE (1 << 31) | |
4040 | # define VGA_2X_MODE (1 << 30) | |
4041 | # define VGA_PIPE_B_SELECT (1 << 29) | |
4042 | ||
766aa1c4 VS |
4043 | #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400) |
4044 | ||
f2b115e6 | 4045 | /* Ironlake */ |
b9055052 ZW |
4046 | |
4047 | #define CPU_VGACNTRL 0x41000 | |
4048 | ||
4049 | #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030 | |
4050 | #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4) | |
4051 | #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2) | |
4052 | #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2) | |
4053 | #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2) | |
4054 | #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2) | |
4055 | #define DIGITAL_PORTA_NO_DETECT (0 << 0) | |
4056 | #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1) | |
4057 | #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0) | |
4058 | ||
4059 | /* refresh rate hardware control */ | |
4060 | #define RR_HW_CTL 0x45300 | |
4061 | #define RR_HW_LOW_POWER_FRAMES_MASK 0xff | |
4062 | #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00 | |
4063 | ||
4064 | #define FDI_PLL_BIOS_0 0x46000 | |
021357ac | 4065 | #define FDI_PLL_FB_CLOCK_MASK 0xff |
b9055052 ZW |
4066 | #define FDI_PLL_BIOS_1 0x46004 |
4067 | #define FDI_PLL_BIOS_2 0x46008 | |
4068 | #define DISPLAY_PORT_PLL_BIOS_0 0x4600c | |
4069 | #define DISPLAY_PORT_PLL_BIOS_1 0x46010 | |
4070 | #define DISPLAY_PORT_PLL_BIOS_2 0x46014 | |
4071 | ||
8956c8bb EA |
4072 | #define PCH_3DCGDIS0 0x46020 |
4073 | # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18) | |
4074 | # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1) | |
4075 | ||
06f37751 EA |
4076 | #define PCH_3DCGDIS1 0x46024 |
4077 | # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11) | |
4078 | ||
b9055052 ZW |
4079 | #define FDI_PLL_FREQ_CTL 0x46030 |
4080 | #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24) | |
4081 | #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00 | |
4082 | #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff | |
4083 | ||
4084 | ||
a57c774a | 4085 | #define _PIPEA_DATA_M1 0x60030 |
5eddb70b | 4086 | #define PIPE_DATA_M1_OFFSET 0 |
a57c774a | 4087 | #define _PIPEA_DATA_N1 0x60034 |
5eddb70b | 4088 | #define PIPE_DATA_N1_OFFSET 0 |
b9055052 | 4089 | |
a57c774a | 4090 | #define _PIPEA_DATA_M2 0x60038 |
5eddb70b | 4091 | #define PIPE_DATA_M2_OFFSET 0 |
a57c774a | 4092 | #define _PIPEA_DATA_N2 0x6003c |
5eddb70b | 4093 | #define PIPE_DATA_N2_OFFSET 0 |
b9055052 | 4094 | |
a57c774a | 4095 | #define _PIPEA_LINK_M1 0x60040 |
5eddb70b | 4096 | #define PIPE_LINK_M1_OFFSET 0 |
a57c774a | 4097 | #define _PIPEA_LINK_N1 0x60044 |
5eddb70b | 4098 | #define PIPE_LINK_N1_OFFSET 0 |
b9055052 | 4099 | |
a57c774a | 4100 | #define _PIPEA_LINK_M2 0x60048 |
5eddb70b | 4101 | #define PIPE_LINK_M2_OFFSET 0 |
a57c774a | 4102 | #define _PIPEA_LINK_N2 0x6004c |
5eddb70b | 4103 | #define PIPE_LINK_N2_OFFSET 0 |
b9055052 ZW |
4104 | |
4105 | /* PIPEB timing regs are same start from 0x61000 */ | |
4106 | ||
a57c774a AK |
4107 | #define _PIPEB_DATA_M1 0x61030 |
4108 | #define _PIPEB_DATA_N1 0x61034 | |
4109 | #define _PIPEB_DATA_M2 0x61038 | |
4110 | #define _PIPEB_DATA_N2 0x6103c | |
4111 | #define _PIPEB_LINK_M1 0x61040 | |
4112 | #define _PIPEB_LINK_N1 0x61044 | |
4113 | #define _PIPEB_LINK_M2 0x61048 | |
4114 | #define _PIPEB_LINK_N2 0x6104c | |
4115 | ||
4116 | #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1) | |
4117 | #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1) | |
4118 | #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2) | |
4119 | #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2) | |
4120 | #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1) | |
4121 | #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1) | |
4122 | #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2) | |
4123 | #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2) | |
b9055052 ZW |
4124 | |
4125 | /* CPU panel fitter */ | |
9db4a9c7 JB |
4126 | /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */ |
4127 | #define _PFA_CTL_1 0x68080 | |
4128 | #define _PFB_CTL_1 0x68880 | |
b9055052 | 4129 | #define PF_ENABLE (1<<31) |
13888d78 PZ |
4130 | #define PF_PIPE_SEL_MASK_IVB (3<<29) |
4131 | #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29) | |
b1f60b70 ZW |
4132 | #define PF_FILTER_MASK (3<<23) |
4133 | #define PF_FILTER_PROGRAMMED (0<<23) | |
4134 | #define PF_FILTER_MED_3x3 (1<<23) | |
4135 | #define PF_FILTER_EDGE_ENHANCE (2<<23) | |
4136 | #define PF_FILTER_EDGE_SOFTEN (3<<23) | |
9db4a9c7 JB |
4137 | #define _PFA_WIN_SZ 0x68074 |
4138 | #define _PFB_WIN_SZ 0x68874 | |
4139 | #define _PFA_WIN_POS 0x68070 | |
4140 | #define _PFB_WIN_POS 0x68870 | |
4141 | #define _PFA_VSCALE 0x68084 | |
4142 | #define _PFB_VSCALE 0x68884 | |
4143 | #define _PFA_HSCALE 0x68090 | |
4144 | #define _PFB_HSCALE 0x68890 | |
4145 | ||
4146 | #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1) | |
4147 | #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ) | |
4148 | #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS) | |
4149 | #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE) | |
4150 | #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE) | |
b9055052 ZW |
4151 | |
4152 | /* legacy palette */ | |
9db4a9c7 JB |
4153 | #define _LGC_PALETTE_A 0x4a000 |
4154 | #define _LGC_PALETTE_B 0x4a800 | |
4155 | #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) | |
b9055052 | 4156 | |
42db64ef PZ |
4157 | #define _GAMMA_MODE_A 0x4a480 |
4158 | #define _GAMMA_MODE_B 0x4ac80 | |
4159 | #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B) | |
4160 | #define GAMMA_MODE_MODE_MASK (3 << 0) | |
3eff4faa DV |
4161 | #define GAMMA_MODE_MODE_8BIT (0 << 0) |
4162 | #define GAMMA_MODE_MODE_10BIT (1 << 0) | |
4163 | #define GAMMA_MODE_MODE_12BIT (2 << 0) | |
42db64ef PZ |
4164 | #define GAMMA_MODE_MODE_SPLIT (3 << 0) |
4165 | ||
b9055052 ZW |
4166 | /* interrupts */ |
4167 | #define DE_MASTER_IRQ_CONTROL (1 << 31) | |
4168 | #define DE_SPRITEB_FLIP_DONE (1 << 29) | |
4169 | #define DE_SPRITEA_FLIP_DONE (1 << 28) | |
4170 | #define DE_PLANEB_FLIP_DONE (1 << 27) | |
4171 | #define DE_PLANEA_FLIP_DONE (1 << 26) | |
40da17c2 | 4172 | #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane))) |
b9055052 ZW |
4173 | #define DE_PCU_EVENT (1 << 25) |
4174 | #define DE_GTT_FAULT (1 << 24) | |
4175 | #define DE_POISON (1 << 23) | |
4176 | #define DE_PERFORM_COUNTER (1 << 22) | |
4177 | #define DE_PCH_EVENT (1 << 21) | |
4178 | #define DE_AUX_CHANNEL_A (1 << 20) | |
4179 | #define DE_DP_A_HOTPLUG (1 << 19) | |
4180 | #define DE_GSE (1 << 18) | |
4181 | #define DE_PIPEB_VBLANK (1 << 15) | |
4182 | #define DE_PIPEB_EVEN_FIELD (1 << 14) | |
4183 | #define DE_PIPEB_ODD_FIELD (1 << 13) | |
4184 | #define DE_PIPEB_LINE_COMPARE (1 << 12) | |
4185 | #define DE_PIPEB_VSYNC (1 << 11) | |
5b3a856b | 4186 | #define DE_PIPEB_CRC_DONE (1 << 10) |
b9055052 ZW |
4187 | #define DE_PIPEB_FIFO_UNDERRUN (1 << 8) |
4188 | #define DE_PIPEA_VBLANK (1 << 7) | |
40da17c2 | 4189 | #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe))) |
b9055052 ZW |
4190 | #define DE_PIPEA_EVEN_FIELD (1 << 6) |
4191 | #define DE_PIPEA_ODD_FIELD (1 << 5) | |
4192 | #define DE_PIPEA_LINE_COMPARE (1 << 4) | |
4193 | #define DE_PIPEA_VSYNC (1 << 3) | |
5b3a856b | 4194 | #define DE_PIPEA_CRC_DONE (1 << 2) |
40da17c2 | 4195 | #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe))) |
b9055052 | 4196 | #define DE_PIPEA_FIFO_UNDERRUN (1 << 0) |
40da17c2 | 4197 | #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe))) |
b9055052 | 4198 | |
b1f14ad0 | 4199 | /* More Ivybridge lolz */ |
8664281b | 4200 | #define DE_ERR_INT_IVB (1<<30) |
b1f14ad0 JB |
4201 | #define DE_GSE_IVB (1<<29) |
4202 | #define DE_PCH_EVENT_IVB (1<<28) | |
4203 | #define DE_DP_A_HOTPLUG_IVB (1<<27) | |
4204 | #define DE_AUX_CHANNEL_A_IVB (1<<26) | |
b615b57a CW |
4205 | #define DE_SPRITEC_FLIP_DONE_IVB (1<<14) |
4206 | #define DE_PLANEC_FLIP_DONE_IVB (1<<13) | |
4207 | #define DE_PIPEC_VBLANK_IVB (1<<10) | |
b1f14ad0 | 4208 | #define DE_SPRITEB_FLIP_DONE_IVB (1<<9) |
b1f14ad0 | 4209 | #define DE_PLANEB_FLIP_DONE_IVB (1<<8) |
b1f14ad0 | 4210 | #define DE_PIPEB_VBLANK_IVB (1<<5) |
b615b57a CW |
4211 | #define DE_SPRITEA_FLIP_DONE_IVB (1<<4) |
4212 | #define DE_PLANEA_FLIP_DONE_IVB (1<<3) | |
40da17c2 | 4213 | #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane))) |
b1f14ad0 | 4214 | #define DE_PIPEA_VBLANK_IVB (1<<0) |
b518421f PZ |
4215 | #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5)) |
4216 | ||
7eea1ddf JB |
4217 | #define VLV_MASTER_IER 0x4400c /* Gunit master IER */ |
4218 | #define MASTER_INTERRUPT_ENABLE (1<<31) | |
4219 | ||
b9055052 ZW |
4220 | #define DEISR 0x44000 |
4221 | #define DEIMR 0x44004 | |
4222 | #define DEIIR 0x44008 | |
4223 | #define DEIER 0x4400c | |
4224 | ||
b9055052 ZW |
4225 | #define GTISR 0x44010 |
4226 | #define GTIMR 0x44014 | |
4227 | #define GTIIR 0x44018 | |
4228 | #define GTIER 0x4401c | |
4229 | ||
abd58f01 BW |
4230 | #define GEN8_MASTER_IRQ 0x44200 |
4231 | #define GEN8_MASTER_IRQ_CONTROL (1<<31) | |
4232 | #define GEN8_PCU_IRQ (1<<30) | |
4233 | #define GEN8_DE_PCH_IRQ (1<<23) | |
4234 | #define GEN8_DE_MISC_IRQ (1<<22) | |
4235 | #define GEN8_DE_PORT_IRQ (1<<20) | |
4236 | #define GEN8_DE_PIPE_C_IRQ (1<<18) | |
4237 | #define GEN8_DE_PIPE_B_IRQ (1<<17) | |
4238 | #define GEN8_DE_PIPE_A_IRQ (1<<16) | |
c42664cc | 4239 | #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe)) |
abd58f01 BW |
4240 | #define GEN8_GT_VECS_IRQ (1<<6) |
4241 | #define GEN8_GT_VCS2_IRQ (1<<3) | |
4242 | #define GEN8_GT_VCS1_IRQ (1<<2) | |
4243 | #define GEN8_GT_BCS_IRQ (1<<1) | |
4244 | #define GEN8_GT_RCS_IRQ (1<<0) | |
abd58f01 BW |
4245 | |
4246 | #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which))) | |
4247 | #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which))) | |
4248 | #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which))) | |
4249 | #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which))) | |
4250 | ||
4251 | #define GEN8_BCS_IRQ_SHIFT 16 | |
4252 | #define GEN8_RCS_IRQ_SHIFT 0 | |
4253 | #define GEN8_VCS2_IRQ_SHIFT 16 | |
4254 | #define GEN8_VCS1_IRQ_SHIFT 0 | |
4255 | #define GEN8_VECS_IRQ_SHIFT 0 | |
4256 | ||
4257 | #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe))) | |
4258 | #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe))) | |
4259 | #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe))) | |
4260 | #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe))) | |
38d83c96 | 4261 | #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31) |
abd58f01 BW |
4262 | #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29) |
4263 | #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28) | |
4264 | #define GEN8_PIPE_CURSOR_FAULT (1 << 10) | |
4265 | #define GEN8_PIPE_SPRITE_FAULT (1 << 9) | |
4266 | #define GEN8_PIPE_PRIMARY_FAULT (1 << 8) | |
4267 | #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5) | |
d0e1f1cb | 4268 | #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4) |
abd58f01 BW |
4269 | #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2) |
4270 | #define GEN8_PIPE_VSYNC (1 << 1) | |
4271 | #define GEN8_PIPE_VBLANK (1 << 0) | |
30100f2b DV |
4272 | #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \ |
4273 | (GEN8_PIPE_CURSOR_FAULT | \ | |
4274 | GEN8_PIPE_SPRITE_FAULT | \ | |
4275 | GEN8_PIPE_PRIMARY_FAULT) | |
abd58f01 BW |
4276 | |
4277 | #define GEN8_DE_PORT_ISR 0x44440 | |
4278 | #define GEN8_DE_PORT_IMR 0x44444 | |
4279 | #define GEN8_DE_PORT_IIR 0x44448 | |
4280 | #define GEN8_DE_PORT_IER 0x4444c | |
6d766f02 DV |
4281 | #define GEN8_PORT_DP_A_HOTPLUG (1 << 3) |
4282 | #define GEN8_AUX_CHANNEL_A (1 << 0) | |
abd58f01 BW |
4283 | |
4284 | #define GEN8_DE_MISC_ISR 0x44460 | |
4285 | #define GEN8_DE_MISC_IMR 0x44464 | |
4286 | #define GEN8_DE_MISC_IIR 0x44468 | |
4287 | #define GEN8_DE_MISC_IER 0x4446c | |
4288 | #define GEN8_DE_MISC_GSE (1 << 27) | |
4289 | ||
4290 | #define GEN8_PCU_ISR 0x444e0 | |
4291 | #define GEN8_PCU_IMR 0x444e4 | |
4292 | #define GEN8_PCU_IIR 0x444e8 | |
4293 | #define GEN8_PCU_IER 0x444ec | |
4294 | ||
7f8a8569 | 4295 | #define ILK_DISPLAY_CHICKEN2 0x42004 |
67e92af0 EA |
4296 | /* Required on all Ironlake and Sandybridge according to the B-Spec. */ |
4297 | #define ILK_ELPIN_409_SELECT (1 << 25) | |
7f8a8569 ZW |
4298 | #define ILK_DPARB_GATE (1<<22) |
4299 | #define ILK_VSDPFD_FULL (1<<21) | |
e3589908 DL |
4300 | #define FUSE_STRAP 0x42014 |
4301 | #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31) | |
4302 | #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30) | |
4303 | #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29) | |
4304 | #define ILK_HDCP_DISABLE (1 << 25) | |
4305 | #define ILK_eDP_A_DISABLE (1 << 24) | |
4306 | #define HSW_CDCLK_LIMIT (1 << 24) | |
4307 | #define ILK_DESKTOP (1 << 23) | |
231e54f6 DL |
4308 | |
4309 | #define ILK_DSPCLK_GATE_D 0x42020 | |
4310 | #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) | |
4311 | #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9) | |
4312 | #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8) | |
4313 | #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7) | |
4314 | #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5) | |
7f8a8569 | 4315 | |
116ac8d2 EA |
4316 | #define IVB_CHICKEN3 0x4200c |
4317 | # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5) | |
4318 | # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2) | |
4319 | ||
90a88643 | 4320 | #define CHICKEN_PAR1_1 0x42080 |
fe4ab3ce | 4321 | #define DPA_MASK_VBLANK_SRD (1 << 15) |
90a88643 PZ |
4322 | #define FORCE_ARB_IDLE_PLANES (1 << 14) |
4323 | ||
fe4ab3ce BW |
4324 | #define _CHICKEN_PIPESL_1_A 0x420b0 |
4325 | #define _CHICKEN_PIPESL_1_B 0x420b4 | |
8f670bb1 VS |
4326 | #define HSW_FBCQ_DIS (1 << 22) |
4327 | #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0) | |
fe4ab3ce BW |
4328 | #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B) |
4329 | ||
553bd149 ZW |
4330 | #define DISP_ARB_CTL 0x45000 |
4331 | #define DISP_TILE_SURFACE_SWIZZLING (1<<13) | |
7f8a8569 | 4332 | #define DISP_FBC_WM_DIS (1<<15) |
ac9545fd VS |
4333 | #define DISP_ARB_CTL2 0x45004 |
4334 | #define DISP_DATA_PARTITION_5_6 (1<<6) | |
88a2b2a3 BW |
4335 | #define GEN7_MSG_CTL 0x45010 |
4336 | #define WAIT_FOR_PCH_RESET_ACK (1<<1) | |
4337 | #define WAIT_FOR_PCH_FLR_ACK (1<<0) | |
6ba844b0 DV |
4338 | #define HSW_NDE_RSTWRN_OPT 0x46408 |
4339 | #define RESET_PCH_HANDSHAKE_ENABLE (1<<4) | |
553bd149 | 4340 | |
e4e0c058 | 4341 | /* GEN7 chicken */ |
d71de14d KG |
4342 | #define GEN7_COMMON_SLICE_CHICKEN1 0x7010 |
4343 | # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26)) | |
a75f3628 BW |
4344 | #define COMMON_SLICE_CHICKEN2 0x7014 |
4345 | # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0) | |
d71de14d | 4346 | |
031994ee VS |
4347 | #define GEN7_L3SQCREG1 0xB010 |
4348 | #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000 | |
4349 | ||
e4e0c058 | 4350 | #define GEN7_L3CNTLREG1 0xB01C |
1af8452f | 4351 | #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C |
d0cf5ead | 4352 | #define GEN7_L3AGDIS (1<<19) |
e4e0c058 ED |
4353 | |
4354 | #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030 | |
4355 | #define GEN7_WA_L3_CHICKEN_MODE 0x20000000 | |
4356 | ||
61939d97 JB |
4357 | #define GEN7_L3SQCREG4 0xb034 |
4358 | #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27) | |
4359 | ||
63801f21 BW |
4360 | /* GEN8 chicken */ |
4361 | #define HDC_CHICKEN0 0x7300 | |
4362 | #define HDC_FORCE_NON_COHERENT (1<<4) | |
4363 | ||
db099c8f ED |
4364 | /* WaCatErrorRejectionIssue */ |
4365 | #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030 | |
4366 | #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11) | |
4367 | ||
f3fc4884 FJ |
4368 | #define HSW_SCRATCH1 0xb038 |
4369 | #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27) | |
4370 | ||
b9055052 ZW |
4371 | /* PCH */ |
4372 | ||
23e81d69 | 4373 | /* south display engine interrupt: IBX */ |
776ad806 JB |
4374 | #define SDE_AUDIO_POWER_D (1 << 27) |
4375 | #define SDE_AUDIO_POWER_C (1 << 26) | |
4376 | #define SDE_AUDIO_POWER_B (1 << 25) | |
4377 | #define SDE_AUDIO_POWER_SHIFT (25) | |
4378 | #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT) | |
4379 | #define SDE_GMBUS (1 << 24) | |
4380 | #define SDE_AUDIO_HDCP_TRANSB (1 << 23) | |
4381 | #define SDE_AUDIO_HDCP_TRANSA (1 << 22) | |
4382 | #define SDE_AUDIO_HDCP_MASK (3 << 22) | |
4383 | #define SDE_AUDIO_TRANSB (1 << 21) | |
4384 | #define SDE_AUDIO_TRANSA (1 << 20) | |
4385 | #define SDE_AUDIO_TRANS_MASK (3 << 20) | |
4386 | #define SDE_POISON (1 << 19) | |
4387 | /* 18 reserved */ | |
4388 | #define SDE_FDI_RXB (1 << 17) | |
4389 | #define SDE_FDI_RXA (1 << 16) | |
4390 | #define SDE_FDI_MASK (3 << 16) | |
4391 | #define SDE_AUXD (1 << 15) | |
4392 | #define SDE_AUXC (1 << 14) | |
4393 | #define SDE_AUXB (1 << 13) | |
4394 | #define SDE_AUX_MASK (7 << 13) | |
4395 | /* 12 reserved */ | |
b9055052 ZW |
4396 | #define SDE_CRT_HOTPLUG (1 << 11) |
4397 | #define SDE_PORTD_HOTPLUG (1 << 10) | |
4398 | #define SDE_PORTC_HOTPLUG (1 << 9) | |
4399 | #define SDE_PORTB_HOTPLUG (1 << 8) | |
4400 | #define SDE_SDVOB_HOTPLUG (1 << 6) | |
e5868a31 EE |
4401 | #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \ |
4402 | SDE_SDVOB_HOTPLUG | \ | |
4403 | SDE_PORTB_HOTPLUG | \ | |
4404 | SDE_PORTC_HOTPLUG | \ | |
4405 | SDE_PORTD_HOTPLUG) | |
776ad806 JB |
4406 | #define SDE_TRANSB_CRC_DONE (1 << 5) |
4407 | #define SDE_TRANSB_CRC_ERR (1 << 4) | |
4408 | #define SDE_TRANSB_FIFO_UNDER (1 << 3) | |
4409 | #define SDE_TRANSA_CRC_DONE (1 << 2) | |
4410 | #define SDE_TRANSA_CRC_ERR (1 << 1) | |
4411 | #define SDE_TRANSA_FIFO_UNDER (1 << 0) | |
4412 | #define SDE_TRANS_MASK (0x3f) | |
23e81d69 AJ |
4413 | |
4414 | /* south display engine interrupt: CPT/PPT */ | |
4415 | #define SDE_AUDIO_POWER_D_CPT (1 << 31) | |
4416 | #define SDE_AUDIO_POWER_C_CPT (1 << 30) | |
4417 | #define SDE_AUDIO_POWER_B_CPT (1 << 29) | |
4418 | #define SDE_AUDIO_POWER_SHIFT_CPT 29 | |
4419 | #define SDE_AUDIO_POWER_MASK_CPT (7 << 29) | |
4420 | #define SDE_AUXD_CPT (1 << 27) | |
4421 | #define SDE_AUXC_CPT (1 << 26) | |
4422 | #define SDE_AUXB_CPT (1 << 25) | |
4423 | #define SDE_AUX_MASK_CPT (7 << 25) | |
8db9d77b ZW |
4424 | #define SDE_PORTD_HOTPLUG_CPT (1 << 23) |
4425 | #define SDE_PORTC_HOTPLUG_CPT (1 << 22) | |
4426 | #define SDE_PORTB_HOTPLUG_CPT (1 << 21) | |
23e81d69 | 4427 | #define SDE_CRT_HOTPLUG_CPT (1 << 19) |
73c352a2 | 4428 | #define SDE_SDVOB_HOTPLUG_CPT (1 << 18) |
2d7b8366 | 4429 | #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \ |
73c352a2 | 4430 | SDE_SDVOB_HOTPLUG_CPT | \ |
2d7b8366 YL |
4431 | SDE_PORTD_HOTPLUG_CPT | \ |
4432 | SDE_PORTC_HOTPLUG_CPT | \ | |
4433 | SDE_PORTB_HOTPLUG_CPT) | |
23e81d69 | 4434 | #define SDE_GMBUS_CPT (1 << 17) |
8664281b | 4435 | #define SDE_ERROR_CPT (1 << 16) |
23e81d69 AJ |
4436 | #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10) |
4437 | #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9) | |
4438 | #define SDE_FDI_RXC_CPT (1 << 8) | |
4439 | #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6) | |
4440 | #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5) | |
4441 | #define SDE_FDI_RXB_CPT (1 << 4) | |
4442 | #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2) | |
4443 | #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1) | |
4444 | #define SDE_FDI_RXA_CPT (1 << 0) | |
4445 | #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \ | |
4446 | SDE_AUDIO_CP_REQ_B_CPT | \ | |
4447 | SDE_AUDIO_CP_REQ_A_CPT) | |
4448 | #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \ | |
4449 | SDE_AUDIO_CP_CHG_B_CPT | \ | |
4450 | SDE_AUDIO_CP_CHG_A_CPT) | |
4451 | #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \ | |
4452 | SDE_FDI_RXB_CPT | \ | |
4453 | SDE_FDI_RXA_CPT) | |
b9055052 ZW |
4454 | |
4455 | #define SDEISR 0xc4000 | |
4456 | #define SDEIMR 0xc4004 | |
4457 | #define SDEIIR 0xc4008 | |
4458 | #define SDEIER 0xc400c | |
4459 | ||
8664281b | 4460 | #define SERR_INT 0xc4040 |
de032bf4 | 4461 | #define SERR_INT_POISON (1<<31) |
8664281b PZ |
4462 | #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6) |
4463 | #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3) | |
4464 | #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0) | |
1dd246fb | 4465 | #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3)) |
8664281b | 4466 | |
b9055052 | 4467 | /* digital port hotplug */ |
7fe0b973 | 4468 | #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */ |
b9055052 ZW |
4469 | #define PORTD_HOTPLUG_ENABLE (1 << 20) |
4470 | #define PORTD_PULSE_DURATION_2ms (0) | |
4471 | #define PORTD_PULSE_DURATION_4_5ms (1 << 18) | |
4472 | #define PORTD_PULSE_DURATION_6ms (2 << 18) | |
4473 | #define PORTD_PULSE_DURATION_100ms (3 << 18) | |
7fe0b973 | 4474 | #define PORTD_PULSE_DURATION_MASK (3 << 18) |
b696519e DL |
4475 | #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16) |
4476 | #define PORTD_HOTPLUG_NO_DETECT (0 << 16) | |
4477 | #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16) | |
4478 | #define PORTD_HOTPLUG_LONG_DETECT (2 << 16) | |
b9055052 ZW |
4479 | #define PORTC_HOTPLUG_ENABLE (1 << 12) |
4480 | #define PORTC_PULSE_DURATION_2ms (0) | |
4481 | #define PORTC_PULSE_DURATION_4_5ms (1 << 10) | |
4482 | #define PORTC_PULSE_DURATION_6ms (2 << 10) | |
4483 | #define PORTC_PULSE_DURATION_100ms (3 << 10) | |
7fe0b973 | 4484 | #define PORTC_PULSE_DURATION_MASK (3 << 10) |
b696519e DL |
4485 | #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8) |
4486 | #define PORTC_HOTPLUG_NO_DETECT (0 << 8) | |
4487 | #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8) | |
4488 | #define PORTC_HOTPLUG_LONG_DETECT (2 << 8) | |
b9055052 ZW |
4489 | #define PORTB_HOTPLUG_ENABLE (1 << 4) |
4490 | #define PORTB_PULSE_DURATION_2ms (0) | |
4491 | #define PORTB_PULSE_DURATION_4_5ms (1 << 2) | |
4492 | #define PORTB_PULSE_DURATION_6ms (2 << 2) | |
4493 | #define PORTB_PULSE_DURATION_100ms (3 << 2) | |
7fe0b973 | 4494 | #define PORTB_PULSE_DURATION_MASK (3 << 2) |
b696519e DL |
4495 | #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0) |
4496 | #define PORTB_HOTPLUG_NO_DETECT (0 << 0) | |
4497 | #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0) | |
4498 | #define PORTB_HOTPLUG_LONG_DETECT (2 << 0) | |
b9055052 ZW |
4499 | |
4500 | #define PCH_GPIOA 0xc5010 | |
4501 | #define PCH_GPIOB 0xc5014 | |
4502 | #define PCH_GPIOC 0xc5018 | |
4503 | #define PCH_GPIOD 0xc501c | |
4504 | #define PCH_GPIOE 0xc5020 | |
4505 | #define PCH_GPIOF 0xc5024 | |
4506 | ||
f0217c42 EA |
4507 | #define PCH_GMBUS0 0xc5100 |
4508 | #define PCH_GMBUS1 0xc5104 | |
4509 | #define PCH_GMBUS2 0xc5108 | |
4510 | #define PCH_GMBUS3 0xc510c | |
4511 | #define PCH_GMBUS4 0xc5110 | |
4512 | #define PCH_GMBUS5 0xc5120 | |
4513 | ||
9db4a9c7 JB |
4514 | #define _PCH_DPLL_A 0xc6014 |
4515 | #define _PCH_DPLL_B 0xc6018 | |
e9a632a5 | 4516 | #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B) |
b9055052 | 4517 | |
9db4a9c7 | 4518 | #define _PCH_FPA0 0xc6040 |
c1858123 | 4519 | #define FP_CB_TUNE (0x3<<22) |
9db4a9c7 JB |
4520 | #define _PCH_FPA1 0xc6044 |
4521 | #define _PCH_FPB0 0xc6048 | |
4522 | #define _PCH_FPB1 0xc604c | |
e9a632a5 DV |
4523 | #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0) |
4524 | #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1) | |
b9055052 ZW |
4525 | |
4526 | #define PCH_DPLL_TEST 0xc606c | |
4527 | ||
4528 | #define PCH_DREF_CONTROL 0xC6200 | |
4529 | #define DREF_CONTROL_MASK 0x7fc3 | |
4530 | #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13) | |
4531 | #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13) | |
4532 | #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13) | |
4533 | #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13) | |
4534 | #define DREF_SSC_SOURCE_DISABLE (0<<11) | |
4535 | #define DREF_SSC_SOURCE_ENABLE (2<<11) | |
c038e51e | 4536 | #define DREF_SSC_SOURCE_MASK (3<<11) |
b9055052 ZW |
4537 | #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9) |
4538 | #define DREF_NONSPREAD_CK505_ENABLE (1<<9) | |
4539 | #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9) | |
c038e51e | 4540 | #define DREF_NONSPREAD_SOURCE_MASK (3<<9) |
b9055052 ZW |
4541 | #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7) |
4542 | #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7) | |
92f2584a | 4543 | #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7) |
b9055052 ZW |
4544 | #define DREF_SSC4_DOWNSPREAD (0<<6) |
4545 | #define DREF_SSC4_CENTERSPREAD (1<<6) | |
4546 | #define DREF_SSC1_DISABLE (0<<1) | |
4547 | #define DREF_SSC1_ENABLE (1<<1) | |
4548 | #define DREF_SSC4_DISABLE (0) | |
4549 | #define DREF_SSC4_ENABLE (1) | |
4550 | ||
4551 | #define PCH_RAWCLK_FREQ 0xc6204 | |
4552 | #define FDL_TP1_TIMER_SHIFT 12 | |
4553 | #define FDL_TP1_TIMER_MASK (3<<12) | |
4554 | #define FDL_TP2_TIMER_SHIFT 10 | |
4555 | #define FDL_TP2_TIMER_MASK (3<<10) | |
4556 | #define RAWCLK_FREQ_MASK 0x3ff | |
4557 | ||
4558 | #define PCH_DPLL_TMR_CFG 0xc6208 | |
4559 | ||
4560 | #define PCH_SSC4_PARMS 0xc6210 | |
4561 | #define PCH_SSC4_AUX_PARMS 0xc6214 | |
4562 | ||
8db9d77b | 4563 | #define PCH_DPLL_SEL 0xc7000 |
11887397 DV |
4564 | #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4)) |
4565 | #define TRANS_DPLLA_SEL(pipe) 0 | |
4566 | #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3)) | |
8db9d77b | 4567 | |
b9055052 ZW |
4568 | /* transcoder */ |
4569 | ||
275f01b2 DV |
4570 | #define _PCH_TRANS_HTOTAL_A 0xe0000 |
4571 | #define TRANS_HTOTAL_SHIFT 16 | |
4572 | #define TRANS_HACTIVE_SHIFT 0 | |
4573 | #define _PCH_TRANS_HBLANK_A 0xe0004 | |
4574 | #define TRANS_HBLANK_END_SHIFT 16 | |
4575 | #define TRANS_HBLANK_START_SHIFT 0 | |
4576 | #define _PCH_TRANS_HSYNC_A 0xe0008 | |
4577 | #define TRANS_HSYNC_END_SHIFT 16 | |
4578 | #define TRANS_HSYNC_START_SHIFT 0 | |
4579 | #define _PCH_TRANS_VTOTAL_A 0xe000c | |
4580 | #define TRANS_VTOTAL_SHIFT 16 | |
4581 | #define TRANS_VACTIVE_SHIFT 0 | |
4582 | #define _PCH_TRANS_VBLANK_A 0xe0010 | |
4583 | #define TRANS_VBLANK_END_SHIFT 16 | |
4584 | #define TRANS_VBLANK_START_SHIFT 0 | |
4585 | #define _PCH_TRANS_VSYNC_A 0xe0014 | |
4586 | #define TRANS_VSYNC_END_SHIFT 16 | |
4587 | #define TRANS_VSYNC_START_SHIFT 0 | |
4588 | #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028 | |
b9055052 | 4589 | |
e3b95f1e DV |
4590 | #define _PCH_TRANSA_DATA_M1 0xe0030 |
4591 | #define _PCH_TRANSA_DATA_N1 0xe0034 | |
4592 | #define _PCH_TRANSA_DATA_M2 0xe0038 | |
4593 | #define _PCH_TRANSA_DATA_N2 0xe003c | |
4594 | #define _PCH_TRANSA_LINK_M1 0xe0040 | |
4595 | #define _PCH_TRANSA_LINK_N1 0xe0044 | |
4596 | #define _PCH_TRANSA_LINK_M2 0xe0048 | |
4597 | #define _PCH_TRANSA_LINK_N2 0xe004c | |
9db4a9c7 | 4598 | |
b055c8f3 JB |
4599 | /* Per-transcoder DIP controls */ |
4600 | ||
4601 | #define _VIDEO_DIP_CTL_A 0xe0200 | |
4602 | #define _VIDEO_DIP_DATA_A 0xe0208 | |
4603 | #define _VIDEO_DIP_GCP_A 0xe0210 | |
4604 | ||
4605 | #define _VIDEO_DIP_CTL_B 0xe1200 | |
4606 | #define _VIDEO_DIP_DATA_B 0xe1208 | |
4607 | #define _VIDEO_DIP_GCP_B 0xe1210 | |
4608 | ||
4609 | #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B) | |
4610 | #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B) | |
4611 | #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B) | |
4612 | ||
b906487c VS |
4613 | #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200) |
4614 | #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208) | |
4615 | #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210) | |
90b107c8 | 4616 | |
b906487c VS |
4617 | #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170) |
4618 | #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174) | |
4619 | #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178) | |
90b107c8 SK |
4620 | |
4621 | #define VLV_TVIDEO_DIP_CTL(pipe) \ | |
4622 | _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B) | |
4623 | #define VLV_TVIDEO_DIP_DATA(pipe) \ | |
4624 | _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B) | |
4625 | #define VLV_TVIDEO_DIP_GCP(pipe) \ | |
4626 | _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B) | |
4627 | ||
8c5f5f7c ED |
4628 | /* Haswell DIP controls */ |
4629 | #define HSW_VIDEO_DIP_CTL_A 0x60200 | |
4630 | #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220 | |
4631 | #define HSW_VIDEO_DIP_VS_DATA_A 0x60260 | |
4632 | #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0 | |
4633 | #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0 | |
4634 | #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320 | |
4635 | #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240 | |
4636 | #define HSW_VIDEO_DIP_VS_ECC_A 0x60280 | |
4637 | #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0 | |
4638 | #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300 | |
4639 | #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344 | |
4640 | #define HSW_VIDEO_DIP_GCP_A 0x60210 | |
4641 | ||
4642 | #define HSW_VIDEO_DIP_CTL_B 0x61200 | |
4643 | #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220 | |
4644 | #define HSW_VIDEO_DIP_VS_DATA_B 0x61260 | |
4645 | #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0 | |
4646 | #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0 | |
4647 | #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320 | |
4648 | #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240 | |
4649 | #define HSW_VIDEO_DIP_VS_ECC_B 0x61280 | |
4650 | #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0 | |
4651 | #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300 | |
4652 | #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344 | |
4653 | #define HSW_VIDEO_DIP_GCP_B 0x61210 | |
4654 | ||
7d9bcebe | 4655 | #define HSW_TVIDEO_DIP_CTL(trans) \ |
a57c774a | 4656 | _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A) |
7d9bcebe | 4657 | #define HSW_TVIDEO_DIP_AVI_DATA(trans) \ |
a57c774a | 4658 | _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A) |
c8bb75af | 4659 | #define HSW_TVIDEO_DIP_VS_DATA(trans) \ |
a57c774a | 4660 | _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A) |
7d9bcebe | 4661 | #define HSW_TVIDEO_DIP_SPD_DATA(trans) \ |
a57c774a | 4662 | _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A) |
7d9bcebe | 4663 | #define HSW_TVIDEO_DIP_GCP(trans) \ |
a57c774a | 4664 | _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A) |
7d9bcebe | 4665 | #define HSW_TVIDEO_DIP_VSC_DATA(trans) \ |
a57c774a | 4666 | _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A) |
8c5f5f7c | 4667 | |
3f51e471 RV |
4668 | #define HSW_STEREO_3D_CTL_A 0x70020 |
4669 | #define S3D_ENABLE (1<<31) | |
4670 | #define HSW_STEREO_3D_CTL_B 0x71020 | |
4671 | ||
4672 | #define HSW_STEREO_3D_CTL(trans) \ | |
a57c774a | 4673 | _PIPE2(trans, HSW_STEREO_3D_CTL_A) |
3f51e471 | 4674 | |
275f01b2 DV |
4675 | #define _PCH_TRANS_HTOTAL_B 0xe1000 |
4676 | #define _PCH_TRANS_HBLANK_B 0xe1004 | |
4677 | #define _PCH_TRANS_HSYNC_B 0xe1008 | |
4678 | #define _PCH_TRANS_VTOTAL_B 0xe100c | |
4679 | #define _PCH_TRANS_VBLANK_B 0xe1010 | |
4680 | #define _PCH_TRANS_VSYNC_B 0xe1014 | |
4681 | #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028 | |
4682 | ||
4683 | #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B) | |
4684 | #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B) | |
4685 | #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B) | |
4686 | #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B) | |
4687 | #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B) | |
4688 | #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B) | |
4689 | #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \ | |
4690 | _PCH_TRANS_VSYNCSHIFT_B) | |
9db4a9c7 | 4691 | |
e3b95f1e DV |
4692 | #define _PCH_TRANSB_DATA_M1 0xe1030 |
4693 | #define _PCH_TRANSB_DATA_N1 0xe1034 | |
4694 | #define _PCH_TRANSB_DATA_M2 0xe1038 | |
4695 | #define _PCH_TRANSB_DATA_N2 0xe103c | |
4696 | #define _PCH_TRANSB_LINK_M1 0xe1040 | |
4697 | #define _PCH_TRANSB_LINK_N1 0xe1044 | |
4698 | #define _PCH_TRANSB_LINK_M2 0xe1048 | |
4699 | #define _PCH_TRANSB_LINK_N2 0xe104c | |
4700 | ||
4701 | #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1) | |
4702 | #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1) | |
4703 | #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2) | |
4704 | #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2) | |
4705 | #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1) | |
4706 | #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1) | |
4707 | #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2) | |
4708 | #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2) | |
9db4a9c7 | 4709 | |
ab9412ba DV |
4710 | #define _PCH_TRANSACONF 0xf0008 |
4711 | #define _PCH_TRANSBCONF 0xf1008 | |
4712 | #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF) | |
4713 | #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */ | |
b9055052 ZW |
4714 | #define TRANS_DISABLE (0<<31) |
4715 | #define TRANS_ENABLE (1<<31) | |
4716 | #define TRANS_STATE_MASK (1<<30) | |
4717 | #define TRANS_STATE_DISABLE (0<<30) | |
4718 | #define TRANS_STATE_ENABLE (1<<30) | |
4719 | #define TRANS_FSYNC_DELAY_HB1 (0<<27) | |
4720 | #define TRANS_FSYNC_DELAY_HB2 (1<<27) | |
4721 | #define TRANS_FSYNC_DELAY_HB3 (2<<27) | |
4722 | #define TRANS_FSYNC_DELAY_HB4 (3<<27) | |
5f7f726d | 4723 | #define TRANS_INTERLACE_MASK (7<<21) |
b9055052 | 4724 | #define TRANS_PROGRESSIVE (0<<21) |
5f7f726d | 4725 | #define TRANS_INTERLACED (3<<21) |
7c26e5c6 | 4726 | #define TRANS_LEGACY_INTERLACED_ILK (2<<21) |
b9055052 ZW |
4727 | #define TRANS_8BPC (0<<5) |
4728 | #define TRANS_10BPC (1<<5) | |
4729 | #define TRANS_6BPC (2<<5) | |
4730 | #define TRANS_12BPC (3<<5) | |
4731 | ||
ce40141f DV |
4732 | #define _TRANSA_CHICKEN1 0xf0060 |
4733 | #define _TRANSB_CHICKEN1 0xf1060 | |
4734 | #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1) | |
4735 | #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4) | |
3bcf603f JB |
4736 | #define _TRANSA_CHICKEN2 0xf0064 |
4737 | #define _TRANSB_CHICKEN2 0xf1064 | |
4738 | #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2) | |
dc4bd2d1 PZ |
4739 | #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31) |
4740 | #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29) | |
4741 | #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27) | |
4742 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26) | |
4743 | #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25) | |
3bcf603f | 4744 | |
291427f5 JB |
4745 | #define SOUTH_CHICKEN1 0xc2000 |
4746 | #define FDIA_PHASE_SYNC_SHIFT_OVR 19 | |
4747 | #define FDIA_PHASE_SYNC_SHIFT_EN 18 | |
01a415fd DV |
4748 | #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2))) |
4749 | #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2))) | |
4750 | #define FDI_BC_BIFURCATION_SELECT (1 << 12) | |
645c62a5 | 4751 | #define SOUTH_CHICKEN2 0xc2004 |
dde86e2d PZ |
4752 | #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13) |
4753 | #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12) | |
4754 | #define DPLS_EDP_PPS_FIX_DIS (1<<0) | |
645c62a5 | 4755 | |
9db4a9c7 JB |
4756 | #define _FDI_RXA_CHICKEN 0xc200c |
4757 | #define _FDI_RXB_CHICKEN 0xc2010 | |
6f06ce18 JB |
4758 | #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1) |
4759 | #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0) | |
9db4a9c7 | 4760 | #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN) |
b9055052 | 4761 | |
382b0936 | 4762 | #define SOUTH_DSPCLK_GATE_D 0xc2020 |
cd664078 | 4763 | #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30) |
382b0936 | 4764 | #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29) |
cd664078 | 4765 | #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14) |
17a303ec | 4766 | #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12) |
382b0936 | 4767 | |
b9055052 | 4768 | /* CPU: FDI_TX */ |
9db4a9c7 JB |
4769 | #define _FDI_TXA_CTL 0x60100 |
4770 | #define _FDI_TXB_CTL 0x61100 | |
4771 | #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL) | |
b9055052 ZW |
4772 | #define FDI_TX_DISABLE (0<<31) |
4773 | #define FDI_TX_ENABLE (1<<31) | |
4774 | #define FDI_LINK_TRAIN_PATTERN_1 (0<<28) | |
4775 | #define FDI_LINK_TRAIN_PATTERN_2 (1<<28) | |
4776 | #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28) | |
4777 | #define FDI_LINK_TRAIN_NONE (3<<28) | |
4778 | #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25) | |
4779 | #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25) | |
4780 | #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25) | |
4781 | #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25) | |
4782 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22) | |
4783 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22) | |
4784 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22) | |
4785 | #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22) | |
8db9d77b ZW |
4786 | /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level. |
4787 | SNB has different settings. */ | |
4788 | /* SNB A-stepping */ | |
4789 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) | |
4790 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) | |
4791 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) | |
4792 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) | |
4793 | /* SNB B-stepping */ | |
4794 | #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22) | |
4795 | #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22) | |
4796 | #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22) | |
4797 | #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22) | |
4798 | #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22) | |
627eb5a3 DV |
4799 | #define FDI_DP_PORT_WIDTH_SHIFT 19 |
4800 | #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT) | |
4801 | #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT) | |
b9055052 | 4802 | #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18) |
f2b115e6 | 4803 | /* Ironlake: hardwired to 1 */ |
b9055052 | 4804 | #define FDI_TX_PLL_ENABLE (1<<14) |
357555c0 JB |
4805 | |
4806 | /* Ivybridge has different bits for lolz */ | |
4807 | #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8) | |
4808 | #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8) | |
4809 | #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8) | |
4810 | #define FDI_LINK_TRAIN_NONE_IVB (3<<8) | |
4811 | ||
b9055052 | 4812 | /* both Tx and Rx */ |
c4f9c4c2 | 4813 | #define FDI_COMPOSITE_SYNC (1<<11) |
357555c0 | 4814 | #define FDI_LINK_TRAIN_AUTO (1<<10) |
b9055052 ZW |
4815 | #define FDI_SCRAMBLING_ENABLE (0<<7) |
4816 | #define FDI_SCRAMBLING_DISABLE (1<<7) | |
4817 | ||
4818 | /* FDI_RX, FDI_X is hard-wired to Transcoder_X */ | |
9db4a9c7 JB |
4819 | #define _FDI_RXA_CTL 0xf000c |
4820 | #define _FDI_RXB_CTL 0xf100c | |
4821 | #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL) | |
b9055052 | 4822 | #define FDI_RX_ENABLE (1<<31) |
b9055052 | 4823 | /* train, dp width same as FDI_TX */ |
357555c0 JB |
4824 | #define FDI_FS_ERRC_ENABLE (1<<27) |
4825 | #define FDI_FE_ERRC_ENABLE (1<<26) | |
68d18ad7 | 4826 | #define FDI_RX_POLARITY_REVERSED_LPT (1<<16) |
b9055052 ZW |
4827 | #define FDI_8BPC (0<<16) |
4828 | #define FDI_10BPC (1<<16) | |
4829 | #define FDI_6BPC (2<<16) | |
4830 | #define FDI_12BPC (3<<16) | |
3e68320e | 4831 | #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15) |
b9055052 ZW |
4832 | #define FDI_DMI_LINK_REVERSE_MASK (1<<14) |
4833 | #define FDI_RX_PLL_ENABLE (1<<13) | |
4834 | #define FDI_FS_ERR_CORRECT_ENABLE (1<<11) | |
4835 | #define FDI_FE_ERR_CORRECT_ENABLE (1<<10) | |
4836 | #define FDI_FS_ERR_REPORT_ENABLE (1<<9) | |
4837 | #define FDI_FE_ERR_REPORT_ENABLE (1<<8) | |
4838 | #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6) | |
5eddb70b | 4839 | #define FDI_PCDCLK (1<<4) |
8db9d77b ZW |
4840 | /* CPT */ |
4841 | #define FDI_AUTO_TRAINING (1<<10) | |
4842 | #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8) | |
4843 | #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8) | |
4844 | #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8) | |
4845 | #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8) | |
4846 | #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8) | |
b9055052 | 4847 | |
04945641 PZ |
4848 | #define _FDI_RXA_MISC 0xf0010 |
4849 | #define _FDI_RXB_MISC 0xf1010 | |
4850 | #define FDI_RX_PWRDN_LANE1_MASK (3<<26) | |
4851 | #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26) | |
4852 | #define FDI_RX_PWRDN_LANE0_MASK (3<<24) | |
4853 | #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24) | |
4854 | #define FDI_RX_TP1_TO_TP2_48 (2<<20) | |
4855 | #define FDI_RX_TP1_TO_TP2_64 (3<<20) | |
4856 | #define FDI_RX_FDI_DELAY_90 (0x90<<0) | |
4857 | #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC) | |
4858 | ||
9db4a9c7 JB |
4859 | #define _FDI_RXA_TUSIZE1 0xf0030 |
4860 | #define _FDI_RXA_TUSIZE2 0xf0038 | |
4861 | #define _FDI_RXB_TUSIZE1 0xf1030 | |
4862 | #define _FDI_RXB_TUSIZE2 0xf1038 | |
9db4a9c7 JB |
4863 | #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1) |
4864 | #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2) | |
b9055052 ZW |
4865 | |
4866 | /* FDI_RX interrupt register format */ | |
4867 | #define FDI_RX_INTER_LANE_ALIGN (1<<10) | |
4868 | #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */ | |
4869 | #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */ | |
4870 | #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7) | |
4871 | #define FDI_RX_FS_CODE_ERR (1<<6) | |
4872 | #define FDI_RX_FE_CODE_ERR (1<<5) | |
4873 | #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4) | |
4874 | #define FDI_RX_HDCP_LINK_FAIL (1<<3) | |
4875 | #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2) | |
4876 | #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1) | |
4877 | #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0) | |
4878 | ||
9db4a9c7 JB |
4879 | #define _FDI_RXA_IIR 0xf0014 |
4880 | #define _FDI_RXA_IMR 0xf0018 | |
4881 | #define _FDI_RXB_IIR 0xf1014 | |
4882 | #define _FDI_RXB_IMR 0xf1018 | |
4883 | #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR) | |
4884 | #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR) | |
b9055052 ZW |
4885 | |
4886 | #define FDI_PLL_CTL_1 0xfe000 | |
4887 | #define FDI_PLL_CTL_2 0xfe004 | |
4888 | ||
b9055052 ZW |
4889 | #define PCH_LVDS 0xe1180 |
4890 | #define LVDS_DETECTED (1 << 1) | |
4891 | ||
98364379 | 4892 | /* vlv has 2 sets of panel control regs. */ |
f12c47b2 VS |
4893 | #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200) |
4894 | #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204) | |
4895 | #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208) | |
a24c144c JN |
4896 | #define PANEL_PORT_SELECT_DPB_VLV (1 << 30) |
4897 | #define PANEL_PORT_SELECT_DPC_VLV (2 << 30) | |
f12c47b2 VS |
4898 | #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c) |
4899 | #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210) | |
4900 | ||
4901 | #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300) | |
4902 | #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304) | |
4903 | #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308) | |
4904 | #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c) | |
4905 | #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310) | |
98364379 | 4906 | |
453c5420 JB |
4907 | #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS) |
4908 | #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL) | |
4909 | #define VLV_PIPE_PP_ON_DELAYS(pipe) \ | |
4910 | _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS) | |
4911 | #define VLV_PIPE_PP_OFF_DELAYS(pipe) \ | |
4912 | _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS) | |
4913 | #define VLV_PIPE_PP_DIVISOR(pipe) \ | |
4914 | _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR) | |
4915 | ||
b9055052 ZW |
4916 | #define PCH_PP_STATUS 0xc7200 |
4917 | #define PCH_PP_CONTROL 0xc7204 | |
4a655f04 | 4918 | #define PANEL_UNLOCK_REGS (0xabcd << 16) |
1c0ae80a | 4919 | #define PANEL_UNLOCK_MASK (0xffff << 16) |
b9055052 ZW |
4920 | #define EDP_FORCE_VDD (1 << 3) |
4921 | #define EDP_BLC_ENABLE (1 << 2) | |
4922 | #define PANEL_POWER_RESET (1 << 1) | |
4923 | #define PANEL_POWER_OFF (0 << 0) | |
4924 | #define PANEL_POWER_ON (1 << 0) | |
4925 | #define PCH_PP_ON_DELAYS 0xc7208 | |
f01eca2e KP |
4926 | #define PANEL_PORT_SELECT_MASK (3 << 30) |
4927 | #define PANEL_PORT_SELECT_LVDS (0 << 30) | |
4928 | #define PANEL_PORT_SELECT_DPA (1 << 30) | |
f01eca2e KP |
4929 | #define PANEL_PORT_SELECT_DPC (2 << 30) |
4930 | #define PANEL_PORT_SELECT_DPD (3 << 30) | |
4931 | #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000) | |
4932 | #define PANEL_POWER_UP_DELAY_SHIFT 16 | |
4933 | #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff) | |
4934 | #define PANEL_LIGHT_ON_DELAY_SHIFT 0 | |
4935 | ||
b9055052 | 4936 | #define PCH_PP_OFF_DELAYS 0xc720c |
f01eca2e KP |
4937 | #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000) |
4938 | #define PANEL_POWER_DOWN_DELAY_SHIFT 16 | |
4939 | #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff) | |
4940 | #define PANEL_LIGHT_OFF_DELAY_SHIFT 0 | |
4941 | ||
b9055052 | 4942 | #define PCH_PP_DIVISOR 0xc7210 |
f01eca2e KP |
4943 | #define PP_REFERENCE_DIVIDER_MASK (0xffffff00) |
4944 | #define PP_REFERENCE_DIVIDER_SHIFT 8 | |
4945 | #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f) | |
4946 | #define PANEL_POWER_CYCLE_DELAY_SHIFT 0 | |
b9055052 | 4947 | |
5eb08b69 ZW |
4948 | #define PCH_DP_B 0xe4100 |
4949 | #define PCH_DPB_AUX_CH_CTL 0xe4110 | |
4950 | #define PCH_DPB_AUX_CH_DATA1 0xe4114 | |
4951 | #define PCH_DPB_AUX_CH_DATA2 0xe4118 | |
4952 | #define PCH_DPB_AUX_CH_DATA3 0xe411c | |
4953 | #define PCH_DPB_AUX_CH_DATA4 0xe4120 | |
4954 | #define PCH_DPB_AUX_CH_DATA5 0xe4124 | |
4955 | ||
4956 | #define PCH_DP_C 0xe4200 | |
4957 | #define PCH_DPC_AUX_CH_CTL 0xe4210 | |
4958 | #define PCH_DPC_AUX_CH_DATA1 0xe4214 | |
4959 | #define PCH_DPC_AUX_CH_DATA2 0xe4218 | |
4960 | #define PCH_DPC_AUX_CH_DATA3 0xe421c | |
4961 | #define PCH_DPC_AUX_CH_DATA4 0xe4220 | |
4962 | #define PCH_DPC_AUX_CH_DATA5 0xe4224 | |
4963 | ||
4964 | #define PCH_DP_D 0xe4300 | |
4965 | #define PCH_DPD_AUX_CH_CTL 0xe4310 | |
4966 | #define PCH_DPD_AUX_CH_DATA1 0xe4314 | |
4967 | #define PCH_DPD_AUX_CH_DATA2 0xe4318 | |
4968 | #define PCH_DPD_AUX_CH_DATA3 0xe431c | |
4969 | #define PCH_DPD_AUX_CH_DATA4 0xe4320 | |
4970 | #define PCH_DPD_AUX_CH_DATA5 0xe4324 | |
4971 | ||
8db9d77b ZW |
4972 | /* CPT */ |
4973 | #define PORT_TRANS_A_SEL_CPT 0 | |
4974 | #define PORT_TRANS_B_SEL_CPT (1<<29) | |
4975 | #define PORT_TRANS_C_SEL_CPT (2<<29) | |
4976 | #define PORT_TRANS_SEL_MASK (3<<29) | |
1519b995 | 4977 | #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29) |
19d8fe15 DV |
4978 | #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30) |
4979 | #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29) | |
8db9d77b ZW |
4980 | |
4981 | #define TRANS_DP_CTL_A 0xe0300 | |
4982 | #define TRANS_DP_CTL_B 0xe1300 | |
4983 | #define TRANS_DP_CTL_C 0xe2300 | |
23670b32 | 4984 | #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B) |
8db9d77b ZW |
4985 | #define TRANS_DP_OUTPUT_ENABLE (1<<31) |
4986 | #define TRANS_DP_PORT_SEL_B (0<<29) | |
4987 | #define TRANS_DP_PORT_SEL_C (1<<29) | |
4988 | #define TRANS_DP_PORT_SEL_D (2<<29) | |
cb3543c6 | 4989 | #define TRANS_DP_PORT_SEL_NONE (3<<29) |
8db9d77b ZW |
4990 | #define TRANS_DP_PORT_SEL_MASK (3<<29) |
4991 | #define TRANS_DP_AUDIO_ONLY (1<<26) | |
4992 | #define TRANS_DP_ENH_FRAMING (1<<18) | |
4993 | #define TRANS_DP_8BPC (0<<9) | |
4994 | #define TRANS_DP_10BPC (1<<9) | |
4995 | #define TRANS_DP_6BPC (2<<9) | |
4996 | #define TRANS_DP_12BPC (3<<9) | |
220cad3c | 4997 | #define TRANS_DP_BPC_MASK (3<<9) |
8db9d77b ZW |
4998 | #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4) |
4999 | #define TRANS_DP_VSYNC_ACTIVE_LOW 0 | |
5000 | #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3) | |
5001 | #define TRANS_DP_HSYNC_ACTIVE_LOW 0 | |
94113cec | 5002 | #define TRANS_DP_SYNC_MASK (3<<3) |
8db9d77b ZW |
5003 | |
5004 | /* SNB eDP training params */ | |
5005 | /* SNB A-stepping */ | |
5006 | #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22) | |
5007 | #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22) | |
5008 | #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22) | |
5009 | #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22) | |
5010 | /* SNB B-stepping */ | |
3c5a62b5 YL |
5011 | #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22) |
5012 | #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22) | |
5013 | #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22) | |
5014 | #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22) | |
5015 | #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22) | |
8db9d77b ZW |
5016 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22) |
5017 | ||
1a2eb460 KP |
5018 | /* IVB */ |
5019 | #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22) | |
5020 | #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22) | |
5021 | #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22) | |
5022 | #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22) | |
5023 | #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22) | |
5024 | #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22) | |
77fa4cbd | 5025 | #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22) |
1a2eb460 KP |
5026 | |
5027 | /* legacy values */ | |
5028 | #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22) | |
5029 | #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22) | |
5030 | #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22) | |
5031 | #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22) | |
5032 | #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22) | |
5033 | ||
5034 | #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22) | |
5035 | ||
cae5852d | 5036 | #define FORCEWAKE 0xA18C |
575155a9 JB |
5037 | #define FORCEWAKE_VLV 0x1300b0 |
5038 | #define FORCEWAKE_ACK_VLV 0x1300b4 | |
ed5de399 JB |
5039 | #define FORCEWAKE_MEDIA_VLV 0x1300b8 |
5040 | #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc | |
e7911c48 | 5041 | #define FORCEWAKE_ACK_HSW 0x130044 |
eb43f4af | 5042 | #define FORCEWAKE_ACK 0x130090 |
d62b4892 | 5043 | #define VLV_GTLC_WAKE_CTRL 0x130090 |
981a5aea ID |
5044 | #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25) |
5045 | #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24) | |
5046 | #define VLV_GTLC_ALLOWWAKEREQ (1 << 0) | |
5047 | ||
d62b4892 | 5048 | #define VLV_GTLC_PW_STATUS 0x130094 |
981a5aea ID |
5049 | #define VLV_GTLC_ALLOWWAKEACK (1 << 0) |
5050 | #define VLV_GTLC_ALLOWWAKEERR (1 << 1) | |
5051 | #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5) | |
5052 | #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7) | |
8d715f00 | 5053 | #define FORCEWAKE_MT 0xa188 /* multi-threaded */ |
c5836c27 CW |
5054 | #define FORCEWAKE_KERNEL 0x1 |
5055 | #define FORCEWAKE_USER 0x2 | |
8d715f00 KP |
5056 | #define FORCEWAKE_MT_ACK 0x130040 |
5057 | #define ECOBUS 0xa180 | |
5058 | #define FORCEWAKE_MT_ENABLE (1<<5) | |
8fd26859 | 5059 | |
dd202c6d | 5060 | #define GTFIFODBG 0x120000 |
90f256b5 VS |
5061 | #define GT_FIFO_SBDROPERR (1<<6) |
5062 | #define GT_FIFO_BLOBDROPERR (1<<5) | |
5063 | #define GT_FIFO_SB_READ_ABORTERR (1<<4) | |
5064 | #define GT_FIFO_DROPERR (1<<3) | |
dd202c6d BW |
5065 | #define GT_FIFO_OVFERR (1<<2) |
5066 | #define GT_FIFO_IAWRERR (1<<1) | |
5067 | #define GT_FIFO_IARDERR (1<<0) | |
5068 | ||
46520e2b VS |
5069 | #define GTFIFOCTL 0x120008 |
5070 | #define GT_FIFO_FREE_ENTRIES_MASK 0x7f | |
95736720 | 5071 | #define GT_FIFO_NUM_RESERVED_ENTRIES 20 |
91355834 | 5072 | |
05e21cc4 BW |
5073 | #define HSW_IDICR 0x9008 |
5074 | #define IDIHASHMSK(x) (((x) & 0x3f) << 16) | |
5075 | #define HSW_EDRAM_PRESENT 0x120010 | |
5076 | ||
80e829fa DV |
5077 | #define GEN6_UCGCTL1 0x9400 |
5078 | # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5) | |
de4a8bd1 | 5079 | # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7) |
80e829fa | 5080 | |
406478dc | 5081 | #define GEN6_UCGCTL2 0x9404 |
0f846f81 | 5082 | # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30) |
6edaa7fc | 5083 | # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22) |
eae66b50 | 5084 | # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13) |
406478dc | 5085 | # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12) |
9ca1d10d | 5086 | # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11) |
406478dc | 5087 | |
e3f33d46 JB |
5088 | #define GEN7_UCGCTL4 0x940c |
5089 | #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25) | |
5090 | ||
4f1ca9e9 VS |
5091 | #define GEN8_UCGCTL6 0x9430 |
5092 | #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14) | |
5093 | ||
3b8d8d91 | 5094 | #define GEN6_RPNSWREQ 0xA008 |
8fd26859 CW |
5095 | #define GEN6_TURBO_DISABLE (1<<31) |
5096 | #define GEN6_FREQUENCY(x) ((x)<<25) | |
92bd1bf0 | 5097 | #define HSW_FREQUENCY(x) ((x)<<24) |
8fd26859 CW |
5098 | #define GEN6_OFFSET(x) ((x)<<19) |
5099 | #define GEN6_AGGRESSIVE_TURBO (0<<15) | |
5100 | #define GEN6_RC_VIDEO_FREQ 0xA00C | |
5101 | #define GEN6_RC_CONTROL 0xA090 | |
5102 | #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16) | |
5103 | #define GEN6_RC_CTL_RC6p_ENABLE (1<<17) | |
5104 | #define GEN6_RC_CTL_RC6_ENABLE (1<<18) | |
5105 | #define GEN6_RC_CTL_RC1e_ENABLE (1<<20) | |
5106 | #define GEN6_RC_CTL_RC7_ENABLE (1<<22) | |
6b88f295 | 5107 | #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24) |
0a073b84 | 5108 | #define GEN7_RC_CTL_TO_MODE (1<<28) |
8fd26859 CW |
5109 | #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27) |
5110 | #define GEN6_RC_CTL_HW_ENABLE (1<<31) | |
5111 | #define GEN6_RP_DOWN_TIMEOUT 0xA010 | |
5112 | #define GEN6_RP_INTERRUPT_LIMITS 0xA014 | |
3b8d8d91 | 5113 | #define GEN6_RPSTAT1 0xA01C |
ccab5c82 | 5114 | #define GEN6_CAGF_SHIFT 8 |
f82855d3 | 5115 | #define HSW_CAGF_SHIFT 7 |
ccab5c82 | 5116 | #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT) |
f82855d3 | 5117 | #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT) |
8fd26859 CW |
5118 | #define GEN6_RP_CONTROL 0xA024 |
5119 | #define GEN6_RP_MEDIA_TURBO (1<<11) | |
6ed55ee7 BW |
5120 | #define GEN6_RP_MEDIA_MODE_MASK (3<<9) |
5121 | #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9) | |
5122 | #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9) | |
5123 | #define GEN6_RP_MEDIA_HW_MODE (1<<9) | |
5124 | #define GEN6_RP_MEDIA_SW_MODE (0<<9) | |
8fd26859 CW |
5125 | #define GEN6_RP_MEDIA_IS_GFX (1<<8) |
5126 | #define GEN6_RP_ENABLE (1<<7) | |
ccab5c82 JB |
5127 | #define GEN6_RP_UP_IDLE_MIN (0x1<<3) |
5128 | #define GEN6_RP_UP_BUSY_AVG (0x2<<3) | |
5129 | #define GEN6_RP_UP_BUSY_CONT (0x4<<3) | |
dd75fdc8 | 5130 | #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0) |
ccab5c82 | 5131 | #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0) |
8fd26859 CW |
5132 | #define GEN6_RP_UP_THRESHOLD 0xA02C |
5133 | #define GEN6_RP_DOWN_THRESHOLD 0xA030 | |
ccab5c82 JB |
5134 | #define GEN6_RP_CUR_UP_EI 0xA050 |
5135 | #define GEN6_CURICONT_MASK 0xffffff | |
5136 | #define GEN6_RP_CUR_UP 0xA054 | |
5137 | #define GEN6_CURBSYTAVG_MASK 0xffffff | |
5138 | #define GEN6_RP_PREV_UP 0xA058 | |
5139 | #define GEN6_RP_CUR_DOWN_EI 0xA05C | |
5140 | #define GEN6_CURIAVG_MASK 0xffffff | |
5141 | #define GEN6_RP_CUR_DOWN 0xA060 | |
5142 | #define GEN6_RP_PREV_DOWN 0xA064 | |
8fd26859 CW |
5143 | #define GEN6_RP_UP_EI 0xA068 |
5144 | #define GEN6_RP_DOWN_EI 0xA06C | |
5145 | #define GEN6_RP_IDLE_HYSTERSIS 0xA070 | |
5146 | #define GEN6_RC_STATE 0xA094 | |
5147 | #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098 | |
5148 | #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C | |
5149 | #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0 | |
5150 | #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8 | |
5151 | #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC | |
5152 | #define GEN6_RC_SLEEP 0xA0B0 | |
5153 | #define GEN6_RC1e_THRESHOLD 0xA0B4 | |
5154 | #define GEN6_RC6_THRESHOLD 0xA0B8 | |
5155 | #define GEN6_RC6p_THRESHOLD 0xA0BC | |
5156 | #define GEN6_RC6pp_THRESHOLD 0xA0C0 | |
3b8d8d91 | 5157 | #define GEN6_PMINTRMSK 0xA168 |
8fd26859 CW |
5158 | |
5159 | #define GEN6_PMISR 0x44020 | |
4912d041 | 5160 | #define GEN6_PMIMR 0x44024 /* rps_lock */ |
8fd26859 CW |
5161 | #define GEN6_PMIIR 0x44028 |
5162 | #define GEN6_PMIER 0x4402C | |
5163 | #define GEN6_PM_MBOX_EVENT (1<<25) | |
5164 | #define GEN6_PM_THERMAL_EVENT (1<<24) | |
5165 | #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6) | |
5166 | #define GEN6_PM_RP_UP_THRESHOLD (1<<5) | |
5167 | #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4) | |
5168 | #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2) | |
5169 | #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1) | |
4848405c | 5170 | #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \ |
4912d041 BW |
5171 | GEN6_PM_RP_DOWN_THRESHOLD | \ |
5172 | GEN6_PM_RP_DOWN_TIMEOUT) | |
8fd26859 | 5173 | |
76c3552f D |
5174 | #define VLV_GTLC_SURVIVABILITY_REG 0x130098 |
5175 | #define VLV_GFX_CLK_STATUS_BIT (1<<3) | |
5176 | #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2) | |
5177 | ||
cce66a28 | 5178 | #define GEN6_GT_GFX_RC6_LOCKED 0x138104 |
49798eb2 JB |
5179 | #define VLV_COUNTER_CONTROL 0x138104 |
5180 | #define VLV_COUNT_RANGE_HIGH (1<<15) | |
5181 | #define VLV_MEDIA_RC6_COUNT_EN (1<<1) | |
5182 | #define VLV_RENDER_RC6_COUNT_EN (1<<0) | |
cce66a28 | 5183 | #define GEN6_GT_GFX_RC6 0x138108 |
9cc19be5 ID |
5184 | #define VLV_GT_RENDER_RC6 0x138108 |
5185 | #define VLV_GT_MEDIA_RC6 0x13810C | |
5186 | ||
cce66a28 BW |
5187 | #define GEN6_GT_GFX_RC6p 0x13810C |
5188 | #define GEN6_GT_GFX_RC6pp 0x138110 | |
5189 | ||
8fd26859 CW |
5190 | #define GEN6_PCODE_MAILBOX 0x138124 |
5191 | #define GEN6_PCODE_READY (1<<31) | |
a6044e23 | 5192 | #define GEN6_READ_OC_PARAMS 0xc |
23b2f8bb JB |
5193 | #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8 |
5194 | #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9 | |
31643d54 BW |
5195 | #define GEN6_PCODE_WRITE_RC6VIDS 0x4 |
5196 | #define GEN6_PCODE_READ_RC6VIDS 0x5 | |
515b2392 PZ |
5197 | #define GEN6_PCODE_READ_D_COMP 0x10 |
5198 | #define GEN6_PCODE_WRITE_D_COMP 0x11 | |
7083e050 BW |
5199 | #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5) |
5200 | #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245) | |
2a114cc1 | 5201 | #define DISPLAY_IPS_CONTROL 0x19 |
8fd26859 | 5202 | #define GEN6_PCODE_DATA 0x138128 |
23b2f8bb | 5203 | #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8 |
3ebecd07 | 5204 | #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16 |
8fd26859 | 5205 | |
4d85529d BW |
5206 | #define GEN6_GT_CORE_STATUS 0x138060 |
5207 | #define GEN6_CORE_CPD_STATE_MASK (7<<4) | |
5208 | #define GEN6_RCn_MASK 7 | |
5209 | #define GEN6_RC0 0 | |
5210 | #define GEN6_RC3 2 | |
5211 | #define GEN6_RC6 3 | |
5212 | #define GEN6_RC7 4 | |
5213 | ||
e3689190 BW |
5214 | #define GEN7_MISCCPCTL (0x9424) |
5215 | #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0) | |
5216 | ||
5217 | /* IVYBRIDGE DPF */ | |
5218 | #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */ | |
35a85ac6 | 5219 | #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */ |
e3689190 BW |
5220 | #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14) |
5221 | #define GEN7_PARITY_ERROR_VALID (1<<13) | |
5222 | #define GEN7_L3CDERRST1_BANK_MASK (3<<11) | |
5223 | #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8) | |
5224 | #define GEN7_PARITY_ERROR_ROW(reg) \ | |
5225 | ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14) | |
5226 | #define GEN7_PARITY_ERROR_BANK(reg) \ | |
5227 | ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11) | |
5228 | #define GEN7_PARITY_ERROR_SUBBANK(reg) \ | |
5229 | ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8) | |
5230 | #define GEN7_L3CDERRST1_ENABLE (1<<7) | |
5231 | ||
b9524a1e | 5232 | #define GEN7_L3LOG_BASE 0xB070 |
35a85ac6 | 5233 | #define HSW_L3LOG_BASE_SLICE1 0xB270 |
b9524a1e BW |
5234 | #define GEN7_L3LOG_SIZE 0x80 |
5235 | ||
12f3382b JB |
5236 | #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */ |
5237 | #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100 | |
5238 | #define GEN7_MAX_PS_THREAD_DEP (8<<12) | |
4c2e7a5f | 5239 | #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10) |
12f3382b JB |
5240 | #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3) |
5241 | ||
c8966e10 KG |
5242 | #define GEN8_ROW_CHICKEN 0xe4f0 |
5243 | #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8) | |
1411e6a5 | 5244 | #define STALL_DOP_GATING_DISABLE (1<<5) |
c8966e10 | 5245 | |
8ab43976 JB |
5246 | #define GEN7_ROW_CHICKEN2 0xe4f4 |
5247 | #define GEN7_ROW_CHICKEN2_GT2 0xf4f4 | |
5248 | #define DOP_CLOCK_GATING_DISABLE (1<<0) | |
5249 | ||
f3fc4884 FJ |
5250 | #define HSW_ROW_CHICKEN3 0xe49c |
5251 | #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6) | |
5252 | ||
fd392b60 BW |
5253 | #define HALF_SLICE_CHICKEN3 0xe184 |
5254 | #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8) | |
bf66347c | 5255 | #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1) |
fd392b60 | 5256 | |
5c969aa7 | 5257 | #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020) |
e0dac65e WF |
5258 | #define INTEL_AUDIO_DEVCL 0x808629FB |
5259 | #define INTEL_AUDIO_DEVBLC 0x80862801 | |
5260 | #define INTEL_AUDIO_DEVCTG 0x80862802 | |
5261 | ||
5262 | #define G4X_AUD_CNTL_ST 0x620B4 | |
5263 | #define G4X_ELDV_DEVCL_DEVBLC (1 << 13) | |
5264 | #define G4X_ELDV_DEVCTG (1 << 14) | |
5265 | #define G4X_ELD_ADDR (0xf << 5) | |
5266 | #define G4X_ELD_ACK (1 << 4) | |
5267 | #define G4X_HDMIW_HDMIEDID 0x6210C | |
5268 | ||
1202b4c6 | 5269 | #define IBX_HDMIW_HDMIEDID_A 0xE2050 |
9b138a83 WX |
5270 | #define IBX_HDMIW_HDMIEDID_B 0xE2150 |
5271 | #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ | |
5272 | IBX_HDMIW_HDMIEDID_A, \ | |
5273 | IBX_HDMIW_HDMIEDID_B) | |
1202b4c6 | 5274 | #define IBX_AUD_CNTL_ST_A 0xE20B4 |
9b138a83 WX |
5275 | #define IBX_AUD_CNTL_ST_B 0xE21B4 |
5276 | #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \ | |
5277 | IBX_AUD_CNTL_ST_A, \ | |
5278 | IBX_AUD_CNTL_ST_B) | |
1202b4c6 WF |
5279 | #define IBX_ELD_BUFFER_SIZE (0x1f << 10) |
5280 | #define IBX_ELD_ADDRESS (0x1f << 5) | |
5281 | #define IBX_ELD_ACK (1 << 4) | |
5282 | #define IBX_AUD_CNTL_ST2 0xE20C0 | |
5283 | #define IBX_ELD_VALIDB (1 << 0) | |
5284 | #define IBX_CP_READYB (1 << 1) | |
5285 | ||
5286 | #define CPT_HDMIW_HDMIEDID_A 0xE5050 | |
9b138a83 WX |
5287 | #define CPT_HDMIW_HDMIEDID_B 0xE5150 |
5288 | #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ | |
5289 | CPT_HDMIW_HDMIEDID_A, \ | |
5290 | CPT_HDMIW_HDMIEDID_B) | |
1202b4c6 | 5291 | #define CPT_AUD_CNTL_ST_A 0xE50B4 |
9b138a83 WX |
5292 | #define CPT_AUD_CNTL_ST_B 0xE51B4 |
5293 | #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \ | |
5294 | CPT_AUD_CNTL_ST_A, \ | |
5295 | CPT_AUD_CNTL_ST_B) | |
1202b4c6 | 5296 | #define CPT_AUD_CNTRL_ST2 0xE50C0 |
e0dac65e | 5297 | |
9ca2fe73 ML |
5298 | #define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050) |
5299 | #define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150) | |
5300 | #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \ | |
5301 | VLV_HDMIW_HDMIEDID_A, \ | |
5302 | VLV_HDMIW_HDMIEDID_B) | |
5303 | #define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4) | |
5304 | #define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4) | |
5305 | #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \ | |
5306 | VLV_AUD_CNTL_ST_A, \ | |
5307 | VLV_AUD_CNTL_ST_B) | |
5308 | #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0) | |
5309 | ||
ae662d31 EA |
5310 | /* These are the 4 32-bit write offset registers for each stream |
5311 | * output buffer. It determines the offset from the | |
5312 | * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to. | |
5313 | */ | |
5314 | #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4) | |
5315 | ||
b6daa025 | 5316 | #define IBX_AUD_CONFIG_A 0xe2000 |
9b138a83 WX |
5317 | #define IBX_AUD_CONFIG_B 0xe2100 |
5318 | #define IBX_AUD_CFG(pipe) _PIPE(pipe, \ | |
5319 | IBX_AUD_CONFIG_A, \ | |
5320 | IBX_AUD_CONFIG_B) | |
b6daa025 | 5321 | #define CPT_AUD_CONFIG_A 0xe5000 |
9b138a83 WX |
5322 | #define CPT_AUD_CONFIG_B 0xe5100 |
5323 | #define CPT_AUD_CFG(pipe) _PIPE(pipe, \ | |
5324 | CPT_AUD_CONFIG_A, \ | |
5325 | CPT_AUD_CONFIG_B) | |
9ca2fe73 ML |
5326 | #define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000) |
5327 | #define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100) | |
5328 | #define VLV_AUD_CFG(pipe) _PIPE(pipe, \ | |
5329 | VLV_AUD_CONFIG_A, \ | |
5330 | VLV_AUD_CONFIG_B) | |
5331 | ||
b6daa025 WF |
5332 | #define AUD_CONFIG_N_VALUE_INDEX (1 << 29) |
5333 | #define AUD_CONFIG_N_PROG_ENABLE (1 << 28) | |
5334 | #define AUD_CONFIG_UPPER_N_SHIFT 20 | |
5335 | #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20) | |
5336 | #define AUD_CONFIG_LOWER_N_SHIFT 4 | |
5337 | #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4) | |
5338 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16 | |
1a91510d JN |
5339 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16) |
5340 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16) | |
5341 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16) | |
5342 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16) | |
5343 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16) | |
5344 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16) | |
5345 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16) | |
5346 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16) | |
5347 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16) | |
5348 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16) | |
5349 | #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16) | |
b6daa025 WF |
5350 | #define AUD_CONFIG_DISABLE_NCTS (1 << 3) |
5351 | ||
9a78b6cc WX |
5352 | /* HSW Audio */ |
5353 | #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */ | |
5354 | #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */ | |
5355 | #define HSW_AUD_CFG(pipe) _PIPE(pipe, \ | |
5356 | HSW_AUD_CONFIG_A, \ | |
5357 | HSW_AUD_CONFIG_B) | |
5358 | ||
5359 | #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */ | |
5360 | #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */ | |
5361 | #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \ | |
5362 | HSW_AUD_MISC_CTRL_A, \ | |
5363 | HSW_AUD_MISC_CTRL_B) | |
5364 | ||
5365 | #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */ | |
5366 | #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */ | |
5367 | #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \ | |
5368 | HSW_AUD_DIP_ELD_CTRL_ST_A, \ | |
5369 | HSW_AUD_DIP_ELD_CTRL_ST_B) | |
5370 | ||
5371 | /* Audio Digital Converter */ | |
5372 | #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */ | |
5373 | #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */ | |
5374 | #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \ | |
5375 | HSW_AUD_DIG_CNVT_1, \ | |
5376 | HSW_AUD_DIG_CNVT_2) | |
9b138a83 | 5377 | #define DIP_PORT_SEL_MASK 0x3 |
9a78b6cc WX |
5378 | |
5379 | #define HSW_AUD_EDID_DATA_A 0x65050 | |
5380 | #define HSW_AUD_EDID_DATA_B 0x65150 | |
5381 | #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \ | |
5382 | HSW_AUD_EDID_DATA_A, \ | |
5383 | HSW_AUD_EDID_DATA_B) | |
5384 | ||
5385 | #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */ | |
5386 | #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */ | |
5387 | #define AUDIO_INACTIVE_C (1<<11) | |
5388 | #define AUDIO_INACTIVE_B (1<<7) | |
5389 | #define AUDIO_INACTIVE_A (1<<3) | |
5390 | #define AUDIO_OUTPUT_ENABLE_A (1<<2) | |
5391 | #define AUDIO_OUTPUT_ENABLE_B (1<<6) | |
5392 | #define AUDIO_OUTPUT_ENABLE_C (1<<10) | |
5393 | #define AUDIO_ELD_VALID_A (1<<0) | |
5394 | #define AUDIO_ELD_VALID_B (1<<4) | |
5395 | #define AUDIO_ELD_VALID_C (1<<8) | |
5396 | #define AUDIO_CP_READY_A (1<<1) | |
5397 | #define AUDIO_CP_READY_B (1<<5) | |
5398 | #define AUDIO_CP_READY_C (1<<9) | |
5399 | ||
9eb3a752 | 5400 | /* HSW Power Wells */ |
fa42e23c PZ |
5401 | #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */ |
5402 | #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */ | |
5403 | #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */ | |
5404 | #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */ | |
6aedd1f5 PZ |
5405 | #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31) |
5406 | #define HSW_PWR_WELL_STATE_ENABLED (1<<30) | |
5e49cea6 | 5407 | #define HSW_PWR_WELL_CTL5 0x45410 |
9eb3a752 ED |
5408 | #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31) |
5409 | #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20) | |
5e49cea6 PZ |
5410 | #define HSW_PWR_WELL_FORCE_ON (1<<19) |
5411 | #define HSW_PWR_WELL_CTL6 0x45414 | |
9eb3a752 | 5412 | |
e7e104c3 | 5413 | /* Per-pipe DDI Function Control */ |
ad80a810 PZ |
5414 | #define TRANS_DDI_FUNC_CTL_A 0x60400 |
5415 | #define TRANS_DDI_FUNC_CTL_B 0x61400 | |
5416 | #define TRANS_DDI_FUNC_CTL_C 0x62400 | |
5417 | #define TRANS_DDI_FUNC_CTL_EDP 0x6F400 | |
a57c774a AK |
5418 | #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A) |
5419 | ||
ad80a810 | 5420 | #define TRANS_DDI_FUNC_ENABLE (1<<31) |
e7e104c3 | 5421 | /* Those bits are ignored by pipe EDP since it can only connect to DDI A */ |
ad80a810 PZ |
5422 | #define TRANS_DDI_PORT_MASK (7<<28) |
5423 | #define TRANS_DDI_SELECT_PORT(x) ((x)<<28) | |
5424 | #define TRANS_DDI_PORT_NONE (0<<28) | |
5425 | #define TRANS_DDI_MODE_SELECT_MASK (7<<24) | |
5426 | #define TRANS_DDI_MODE_SELECT_HDMI (0<<24) | |
5427 | #define TRANS_DDI_MODE_SELECT_DVI (1<<24) | |
5428 | #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24) | |
5429 | #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24) | |
5430 | #define TRANS_DDI_MODE_SELECT_FDI (4<<24) | |
5431 | #define TRANS_DDI_BPC_MASK (7<<20) | |
5432 | #define TRANS_DDI_BPC_8 (0<<20) | |
5433 | #define TRANS_DDI_BPC_10 (1<<20) | |
5434 | #define TRANS_DDI_BPC_6 (2<<20) | |
5435 | #define TRANS_DDI_BPC_12 (3<<20) | |
5436 | #define TRANS_DDI_PVSYNC (1<<17) | |
5437 | #define TRANS_DDI_PHSYNC (1<<16) | |
5438 | #define TRANS_DDI_EDP_INPUT_MASK (7<<12) | |
5439 | #define TRANS_DDI_EDP_INPUT_A_ON (0<<12) | |
5440 | #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12) | |
5441 | #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12) | |
5442 | #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12) | |
5443 | #define TRANS_DDI_BFI_ENABLE (1<<4) | |
e7e104c3 | 5444 | |
0e87f667 ED |
5445 | /* DisplayPort Transport Control */ |
5446 | #define DP_TP_CTL_A 0x64040 | |
5447 | #define DP_TP_CTL_B 0x64140 | |
5e49cea6 PZ |
5448 | #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B) |
5449 | #define DP_TP_CTL_ENABLE (1<<31) | |
5450 | #define DP_TP_CTL_MODE_SST (0<<27) | |
5451 | #define DP_TP_CTL_MODE_MST (1<<27) | |
0e87f667 | 5452 | #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18) |
5e49cea6 | 5453 | #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15) |
0e87f667 ED |
5454 | #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8) |
5455 | #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8) | |
5456 | #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8) | |
d6c0d722 PZ |
5457 | #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8) |
5458 | #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8) | |
5e49cea6 | 5459 | #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8) |
d6c0d722 | 5460 | #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7) |
0e87f667 | 5461 | |
e411b2c1 ED |
5462 | /* DisplayPort Transport Status */ |
5463 | #define DP_TP_STATUS_A 0x64044 | |
5464 | #define DP_TP_STATUS_B 0x64144 | |
5e49cea6 | 5465 | #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B) |
d6c0d722 | 5466 | #define DP_TP_STATUS_IDLE_DONE (1<<25) |
e411b2c1 ED |
5467 | #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12) |
5468 | ||
03f896a1 ED |
5469 | /* DDI Buffer Control */ |
5470 | #define DDI_BUF_CTL_A 0x64000 | |
5471 | #define DDI_BUF_CTL_B 0x64100 | |
5e49cea6 PZ |
5472 | #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B) |
5473 | #define DDI_BUF_CTL_ENABLE (1<<31) | |
8f93f4f1 | 5474 | /* Haswell */ |
03f896a1 | 5475 | #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */ |
5e49cea6 | 5476 | #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */ |
03f896a1 | 5477 | #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */ |
5e49cea6 | 5478 | #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */ |
03f896a1 | 5479 | #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */ |
5e49cea6 | 5480 | #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */ |
03f896a1 ED |
5481 | #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */ |
5482 | #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */ | |
5e49cea6 | 5483 | #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */ |
8f93f4f1 PZ |
5484 | /* Broadwell */ |
5485 | #define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */ | |
5486 | #define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */ | |
5487 | #define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */ | |
5488 | #define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */ | |
5489 | #define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */ | |
5490 | #define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */ | |
5491 | #define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */ | |
5492 | #define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */ | |
5493 | #define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */ | |
5e49cea6 | 5494 | #define DDI_BUF_EMP_MASK (0xf<<24) |
876a8cdf | 5495 | #define DDI_BUF_PORT_REVERSAL (1<<16) |
5e49cea6 | 5496 | #define DDI_BUF_IS_IDLE (1<<7) |
79935fca | 5497 | #define DDI_A_4_LANES (1<<4) |
17aa6be9 | 5498 | #define DDI_PORT_WIDTH(width) (((width) - 1) << 1) |
03f896a1 ED |
5499 | #define DDI_INIT_DISPLAY_DETECTED (1<<0) |
5500 | ||
bb879a44 ED |
5501 | /* DDI Buffer Translations */ |
5502 | #define DDI_BUF_TRANS_A 0x64E00 | |
5503 | #define DDI_BUF_TRANS_B 0x64E60 | |
5e49cea6 | 5504 | #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B) |
bb879a44 | 5505 | |
7501a4d8 ED |
5506 | /* Sideband Interface (SBI) is programmed indirectly, via |
5507 | * SBI_ADDR, which contains the register offset; and SBI_DATA, | |
5508 | * which contains the payload */ | |
5e49cea6 PZ |
5509 | #define SBI_ADDR 0xC6000 |
5510 | #define SBI_DATA 0xC6004 | |
7501a4d8 | 5511 | #define SBI_CTL_STAT 0xC6008 |
988d6ee8 PZ |
5512 | #define SBI_CTL_DEST_ICLK (0x0<<16) |
5513 | #define SBI_CTL_DEST_MPHY (0x1<<16) | |
5514 | #define SBI_CTL_OP_IORD (0x2<<8) | |
5515 | #define SBI_CTL_OP_IOWR (0x3<<8) | |
7501a4d8 ED |
5516 | #define SBI_CTL_OP_CRRD (0x6<<8) |
5517 | #define SBI_CTL_OP_CRWR (0x7<<8) | |
5518 | #define SBI_RESPONSE_FAIL (0x1<<1) | |
5e49cea6 PZ |
5519 | #define SBI_RESPONSE_SUCCESS (0x0<<1) |
5520 | #define SBI_BUSY (0x1<<0) | |
5521 | #define SBI_READY (0x0<<0) | |
52f025ef | 5522 | |
ccf1c867 | 5523 | /* SBI offsets */ |
5e49cea6 | 5524 | #define SBI_SSCDIVINTPHASE6 0x0600 |
ccf1c867 ED |
5525 | #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1) |
5526 | #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1) | |
5527 | #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8) | |
5528 | #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8) | |
5e49cea6 | 5529 | #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15) |
ccf1c867 | 5530 | #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0) |
5e49cea6 | 5531 | #define SBI_SSCCTL 0x020c |
ccf1c867 | 5532 | #define SBI_SSCCTL6 0x060C |
dde86e2d | 5533 | #define SBI_SSCCTL_PATHALT (1<<3) |
5e49cea6 | 5534 | #define SBI_SSCCTL_DISABLE (1<<0) |
ccf1c867 ED |
5535 | #define SBI_SSCAUXDIV6 0x0610 |
5536 | #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4) | |
5e49cea6 | 5537 | #define SBI_DBUFF0 0x2a00 |
2fa86a1f PZ |
5538 | #define SBI_GEN0 0x1f00 |
5539 | #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0) | |
ccf1c867 | 5540 | |
52f025ef | 5541 | /* LPT PIXCLK_GATE */ |
5e49cea6 | 5542 | #define PIXCLK_GATE 0xC6020 |
745ca3be PZ |
5543 | #define PIXCLK_GATE_UNGATE (1<<0) |
5544 | #define PIXCLK_GATE_GATE (0<<0) | |
52f025ef | 5545 | |
e93ea06a | 5546 | /* SPLL */ |
5e49cea6 | 5547 | #define SPLL_CTL 0x46020 |
e93ea06a | 5548 | #define SPLL_PLL_ENABLE (1<<31) |
39bc66c9 DL |
5549 | #define SPLL_PLL_SSC (1<<28) |
5550 | #define SPLL_PLL_NON_SSC (2<<28) | |
11578553 JB |
5551 | #define SPLL_PLL_LCPLL (3<<28) |
5552 | #define SPLL_PLL_REF_MASK (3<<28) | |
5e49cea6 PZ |
5553 | #define SPLL_PLL_FREQ_810MHz (0<<26) |
5554 | #define SPLL_PLL_FREQ_1350MHz (1<<26) | |
11578553 JB |
5555 | #define SPLL_PLL_FREQ_2700MHz (2<<26) |
5556 | #define SPLL_PLL_FREQ_MASK (3<<26) | |
e93ea06a | 5557 | |
4dffc404 | 5558 | /* WRPLL */ |
5e49cea6 PZ |
5559 | #define WRPLL_CTL1 0x46040 |
5560 | #define WRPLL_CTL2 0x46060 | |
5561 | #define WRPLL_PLL_ENABLE (1<<31) | |
5562 | #define WRPLL_PLL_SELECT_SSC (0x01<<28) | |
39bc66c9 | 5563 | #define WRPLL_PLL_SELECT_NON_SSC (0x02<<28) |
4dffc404 | 5564 | #define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28) |
ef4d084f | 5565 | /* WRPLL divider programming */ |
5e49cea6 | 5566 | #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0) |
11578553 | 5567 | #define WRPLL_DIVIDER_REF_MASK (0xff) |
5e49cea6 | 5568 | #define WRPLL_DIVIDER_POST(x) ((x)<<8) |
11578553 JB |
5569 | #define WRPLL_DIVIDER_POST_MASK (0x3f<<8) |
5570 | #define WRPLL_DIVIDER_POST_SHIFT 8 | |
5e49cea6 | 5571 | #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16) |
11578553 JB |
5572 | #define WRPLL_DIVIDER_FB_SHIFT 16 |
5573 | #define WRPLL_DIVIDER_FB_MASK (0xff<<16) | |
4dffc404 | 5574 | |
fec9181c ED |
5575 | /* Port clock selection */ |
5576 | #define PORT_CLK_SEL_A 0x46100 | |
5577 | #define PORT_CLK_SEL_B 0x46104 | |
5e49cea6 | 5578 | #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B) |
fec9181c ED |
5579 | #define PORT_CLK_SEL_LCPLL_2700 (0<<29) |
5580 | #define PORT_CLK_SEL_LCPLL_1350 (1<<29) | |
5581 | #define PORT_CLK_SEL_LCPLL_810 (2<<29) | |
5e49cea6 | 5582 | #define PORT_CLK_SEL_SPLL (3<<29) |
fec9181c ED |
5583 | #define PORT_CLK_SEL_WRPLL1 (4<<29) |
5584 | #define PORT_CLK_SEL_WRPLL2 (5<<29) | |
6441ab5f | 5585 | #define PORT_CLK_SEL_NONE (7<<29) |
11578553 | 5586 | #define PORT_CLK_SEL_MASK (7<<29) |
fec9181c | 5587 | |
bb523fc0 PZ |
5588 | /* Transcoder clock selection */ |
5589 | #define TRANS_CLK_SEL_A 0x46140 | |
5590 | #define TRANS_CLK_SEL_B 0x46144 | |
5591 | #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B) | |
5592 | /* For each transcoder, we need to select the corresponding port clock */ | |
5593 | #define TRANS_CLK_SEL_DISABLED (0x0<<29) | |
5594 | #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29) | |
fec9181c | 5595 | |
a57c774a AK |
5596 | #define TRANSA_MSA_MISC 0x60410 |
5597 | #define TRANSB_MSA_MISC 0x61410 | |
5598 | #define TRANSC_MSA_MISC 0x62410 | |
5599 | #define TRANS_EDP_MSA_MISC 0x6f410 | |
5600 | #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC) | |
5601 | ||
c9809791 PZ |
5602 | #define TRANS_MSA_SYNC_CLK (1<<0) |
5603 | #define TRANS_MSA_6_BPC (0<<5) | |
5604 | #define TRANS_MSA_8_BPC (1<<5) | |
5605 | #define TRANS_MSA_10_BPC (2<<5) | |
5606 | #define TRANS_MSA_12_BPC (3<<5) | |
5607 | #define TRANS_MSA_16_BPC (4<<5) | |
dae84799 | 5608 | |
90e8d31c | 5609 | /* LCPLL Control */ |
5e49cea6 | 5610 | #define LCPLL_CTL 0x130040 |
90e8d31c ED |
5611 | #define LCPLL_PLL_DISABLE (1<<31) |
5612 | #define LCPLL_PLL_LOCK (1<<30) | |
79f689aa PZ |
5613 | #define LCPLL_CLK_FREQ_MASK (3<<26) |
5614 | #define LCPLL_CLK_FREQ_450 (0<<26) | |
e39bf98a PZ |
5615 | #define LCPLL_CLK_FREQ_54O_BDW (1<<26) |
5616 | #define LCPLL_CLK_FREQ_337_5_BDW (2<<26) | |
5617 | #define LCPLL_CLK_FREQ_675_BDW (3<<26) | |
5e49cea6 | 5618 | #define LCPLL_CD_CLOCK_DISABLE (1<<25) |
90e8d31c | 5619 | #define LCPLL_CD2X_CLOCK_DISABLE (1<<23) |
be256dc7 | 5620 | #define LCPLL_POWER_DOWN_ALLOW (1<<22) |
79f689aa | 5621 | #define LCPLL_CD_SOURCE_FCLK (1<<21) |
be256dc7 PZ |
5622 | #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19) |
5623 | ||
5624 | #define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C) | |
5625 | #define D_COMP_RCOMP_IN_PROGRESS (1<<9) | |
5626 | #define D_COMP_COMP_FORCE (1<<8) | |
5627 | #define D_COMP_COMP_DISABLE (1<<0) | |
90e8d31c | 5628 | |
69e94b7e ED |
5629 | /* Pipe WM_LINETIME - watermark line time */ |
5630 | #define PIPE_WM_LINETIME_A 0x45270 | |
5631 | #define PIPE_WM_LINETIME_B 0x45274 | |
5e49cea6 PZ |
5632 | #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \ |
5633 | PIPE_WM_LINETIME_B) | |
5634 | #define PIPE_WM_LINETIME_MASK (0x1ff) | |
5635 | #define PIPE_WM_LINETIME_TIME(x) ((x)) | |
69e94b7e | 5636 | #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16) |
5e49cea6 | 5637 | #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16) |
96d6e350 ED |
5638 | |
5639 | /* SFUSE_STRAP */ | |
5e49cea6 | 5640 | #define SFUSE_STRAP 0xc2014 |
658ac4c6 DL |
5641 | #define SFUSE_STRAP_FUSE_LOCK (1<<13) |
5642 | #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7) | |
96d6e350 ED |
5643 | #define SFUSE_STRAP_DDIB_DETECTED (1<<2) |
5644 | #define SFUSE_STRAP_DDIC_DETECTED (1<<1) | |
5645 | #define SFUSE_STRAP_DDID_DETECTED (1<<0) | |
5646 | ||
801bcfff PZ |
5647 | #define WM_MISC 0x45260 |
5648 | #define WM_MISC_DATA_PARTITION_5_6 (1 << 0) | |
5649 | ||
1544d9d5 ED |
5650 | #define WM_DBG 0x45280 |
5651 | #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0) | |
5652 | #define WM_DBG_DISALLOW_MAXFIFO (1<<1) | |
5653 | #define WM_DBG_DISALLOW_SPRITE (1<<2) | |
5654 | ||
86d3efce VS |
5655 | /* pipe CSC */ |
5656 | #define _PIPE_A_CSC_COEFF_RY_GY 0x49010 | |
5657 | #define _PIPE_A_CSC_COEFF_BY 0x49014 | |
5658 | #define _PIPE_A_CSC_COEFF_RU_GU 0x49018 | |
5659 | #define _PIPE_A_CSC_COEFF_BU 0x4901c | |
5660 | #define _PIPE_A_CSC_COEFF_RV_GV 0x49020 | |
5661 | #define _PIPE_A_CSC_COEFF_BV 0x49024 | |
5662 | #define _PIPE_A_CSC_MODE 0x49028 | |
29a397ba VS |
5663 | #define CSC_BLACK_SCREEN_OFFSET (1 << 2) |
5664 | #define CSC_POSITION_BEFORE_GAMMA (1 << 1) | |
5665 | #define CSC_MODE_YUV_TO_RGB (1 << 0) | |
86d3efce VS |
5666 | #define _PIPE_A_CSC_PREOFF_HI 0x49030 |
5667 | #define _PIPE_A_CSC_PREOFF_ME 0x49034 | |
5668 | #define _PIPE_A_CSC_PREOFF_LO 0x49038 | |
5669 | #define _PIPE_A_CSC_POSTOFF_HI 0x49040 | |
5670 | #define _PIPE_A_CSC_POSTOFF_ME 0x49044 | |
5671 | #define _PIPE_A_CSC_POSTOFF_LO 0x49048 | |
5672 | ||
5673 | #define _PIPE_B_CSC_COEFF_RY_GY 0x49110 | |
5674 | #define _PIPE_B_CSC_COEFF_BY 0x49114 | |
5675 | #define _PIPE_B_CSC_COEFF_RU_GU 0x49118 | |
5676 | #define _PIPE_B_CSC_COEFF_BU 0x4911c | |
5677 | #define _PIPE_B_CSC_COEFF_RV_GV 0x49120 | |
5678 | #define _PIPE_B_CSC_COEFF_BV 0x49124 | |
5679 | #define _PIPE_B_CSC_MODE 0x49128 | |
5680 | #define _PIPE_B_CSC_PREOFF_HI 0x49130 | |
5681 | #define _PIPE_B_CSC_PREOFF_ME 0x49134 | |
5682 | #define _PIPE_B_CSC_PREOFF_LO 0x49138 | |
5683 | #define _PIPE_B_CSC_POSTOFF_HI 0x49140 | |
5684 | #define _PIPE_B_CSC_POSTOFF_ME 0x49144 | |
5685 | #define _PIPE_B_CSC_POSTOFF_LO 0x49148 | |
5686 | ||
86d3efce VS |
5687 | #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY) |
5688 | #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY) | |
5689 | #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU) | |
5690 | #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU) | |
5691 | #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV) | |
5692 | #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV) | |
5693 | #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE) | |
5694 | #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI) | |
5695 | #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME) | |
5696 | #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO) | |
5697 | #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI) | |
5698 | #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME) | |
5699 | #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO) | |
5700 | ||
3230bf14 JN |
5701 | /* VLV MIPI registers */ |
5702 | ||
5703 | #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190) | |
5704 | #define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700) | |
5705 | #define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL) | |
5706 | #define DPI_ENABLE (1 << 31) /* A + B */ | |
5707 | #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27 | |
5708 | #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27) | |
5709 | #define DUAL_LINK_MODE_MASK (1 << 26) | |
5710 | #define DUAL_LINK_MODE_FRONT_BACK (0 << 26) | |
5711 | #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26) | |
5712 | #define DITHERING_ENABLE (1 << 25) /* A + B */ | |
5713 | #define FLOPPED_HSTX (1 << 23) | |
5714 | #define DE_INVERT (1 << 19) /* XXX */ | |
5715 | #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18 | |
5716 | #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18) | |
5717 | #define AFE_LATCHOUT (1 << 17) | |
5718 | #define LP_OUTPUT_HOLD (1 << 16) | |
5719 | #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15 | |
5720 | #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15) | |
5721 | #define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11 | |
5722 | #define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11) | |
5723 | #define CSB_SHIFT 9 | |
5724 | #define CSB_MASK (3 << 9) | |
5725 | #define CSB_20MHZ (0 << 9) | |
5726 | #define CSB_10MHZ (1 << 9) | |
5727 | #define CSB_40MHZ (2 << 9) | |
5728 | #define BANDGAP_MASK (1 << 8) | |
5729 | #define BANDGAP_PNW_CIRCUIT (0 << 8) | |
5730 | #define BANDGAP_LNC_CIRCUIT (1 << 8) | |
5731 | #define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5 | |
5732 | #define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5) | |
5733 | #define TEARING_EFFECT_DELAY (1 << 4) /* A + B */ | |
5734 | #define TEARING_EFFECT_SHIFT 2 /* A + B */ | |
5735 | #define TEARING_EFFECT_MASK (3 << 2) | |
5736 | #define TEARING_EFFECT_OFF (0 << 2) | |
5737 | #define TEARING_EFFECT_DSI (1 << 2) | |
5738 | #define TEARING_EFFECT_GPIO (2 << 2) | |
5739 | #define LANE_CONFIGURATION_SHIFT 0 | |
5740 | #define LANE_CONFIGURATION_MASK (3 << 0) | |
5741 | #define LANE_CONFIGURATION_4LANE (0 << 0) | |
5742 | #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0) | |
5743 | #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0) | |
5744 | ||
5745 | #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194) | |
5746 | #define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704) | |
5747 | #define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL) | |
5748 | #define TEARING_EFFECT_DELAY_SHIFT 0 | |
5749 | #define TEARING_EFFECT_DELAY_MASK (0xffff << 0) | |
5750 | ||
5751 | /* XXX: all bits reserved */ | |
5752 | #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0) | |
5753 | ||
5754 | /* MIPI DSI Controller and D-PHY registers */ | |
5755 | ||
5756 | #define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000) | |
5757 | #define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800) | |
5758 | #define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY) | |
5759 | #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */ | |
5760 | #define ULPS_STATE_MASK (3 << 1) | |
5761 | #define ULPS_STATE_ENTER (2 << 1) | |
5762 | #define ULPS_STATE_EXIT (1 << 1) | |
5763 | #define ULPS_STATE_NORMAL_OPERATION (0 << 1) | |
5764 | #define DEVICE_READY (1 << 0) | |
5765 | ||
5766 | #define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004) | |
5767 | #define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804) | |
5768 | #define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT) | |
5769 | #define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008) | |
5770 | #define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808) | |
5771 | #define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN) | |
5772 | #define TEARING_EFFECT (1 << 31) | |
5773 | #define SPL_PKT_SENT_INTERRUPT (1 << 30) | |
5774 | #define GEN_READ_DATA_AVAIL (1 << 29) | |
5775 | #define LP_GENERIC_WR_FIFO_FULL (1 << 28) | |
5776 | #define HS_GENERIC_WR_FIFO_FULL (1 << 27) | |
5777 | #define RX_PROT_VIOLATION (1 << 26) | |
5778 | #define RX_INVALID_TX_LENGTH (1 << 25) | |
5779 | #define ACK_WITH_NO_ERROR (1 << 24) | |
5780 | #define TURN_AROUND_ACK_TIMEOUT (1 << 23) | |
5781 | #define LP_RX_TIMEOUT (1 << 22) | |
5782 | #define HS_TX_TIMEOUT (1 << 21) | |
5783 | #define DPI_FIFO_UNDERRUN (1 << 20) | |
5784 | #define LOW_CONTENTION (1 << 19) | |
5785 | #define HIGH_CONTENTION (1 << 18) | |
5786 | #define TXDSI_VC_ID_INVALID (1 << 17) | |
5787 | #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16) | |
5788 | #define TXCHECKSUM_ERROR (1 << 15) | |
5789 | #define TXECC_MULTIBIT_ERROR (1 << 14) | |
5790 | #define TXECC_SINGLE_BIT_ERROR (1 << 13) | |
5791 | #define TXFALSE_CONTROL_ERROR (1 << 12) | |
5792 | #define RXDSI_VC_ID_INVALID (1 << 11) | |
5793 | #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10) | |
5794 | #define RXCHECKSUM_ERROR (1 << 9) | |
5795 | #define RXECC_MULTIBIT_ERROR (1 << 8) | |
5796 | #define RXECC_SINGLE_BIT_ERROR (1 << 7) | |
5797 | #define RXFALSE_CONTROL_ERROR (1 << 6) | |
5798 | #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5) | |
5799 | #define RX_LP_TX_SYNC_ERROR (1 << 4) | |
5800 | #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3) | |
5801 | #define RXEOT_SYNC_ERROR (1 << 2) | |
5802 | #define RXSOT_SYNC_ERROR (1 << 1) | |
5803 | #define RXSOT_ERROR (1 << 0) | |
5804 | ||
5805 | #define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c) | |
5806 | #define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c) | |
5807 | #define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG) | |
5808 | #define CMD_MODE_DATA_WIDTH_MASK (7 << 13) | |
5809 | #define CMD_MODE_NOT_SUPPORTED (0 << 13) | |
5810 | #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13) | |
5811 | #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13) | |
5812 | #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13) | |
5813 | #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13) | |
5814 | #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13) | |
5815 | #define VID_MODE_FORMAT_MASK (0xf << 7) | |
5816 | #define VID_MODE_NOT_SUPPORTED (0 << 7) | |
5817 | #define VID_MODE_FORMAT_RGB565 (1 << 7) | |
5818 | #define VID_MODE_FORMAT_RGB666 (2 << 7) | |
5819 | #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7) | |
5820 | #define VID_MODE_FORMAT_RGB888 (4 << 7) | |
5821 | #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5 | |
5822 | #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5) | |
5823 | #define VID_MODE_CHANNEL_NUMBER_SHIFT 3 | |
5824 | #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3) | |
5825 | #define DATA_LANES_PRG_REG_SHIFT 0 | |
5826 | #define DATA_LANES_PRG_REG_MASK (7 << 0) | |
5827 | ||
5828 | #define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010) | |
5829 | #define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810) | |
5830 | #define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT) | |
5831 | #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff | |
5832 | ||
5833 | #define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014) | |
5834 | #define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814) | |
5835 | #define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT) | |
5836 | #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff | |
5837 | ||
5838 | #define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018) | |
5839 | #define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818) | |
5840 | #define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT) | |
5841 | #define TURN_AROUND_TIMEOUT_MASK 0x3f | |
5842 | ||
5843 | #define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c) | |
5844 | #define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c) | |
5845 | #define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER) | |
5846 | #define DEVICE_RESET_TIMER_MASK 0xffff | |
5847 | ||
5848 | #define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020) | |
5849 | #define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820) | |
5850 | #define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION) | |
5851 | #define VERTICAL_ADDRESS_SHIFT 16 | |
5852 | #define VERTICAL_ADDRESS_MASK (0xffff << 16) | |
5853 | #define HORIZONTAL_ADDRESS_SHIFT 0 | |
5854 | #define HORIZONTAL_ADDRESS_MASK 0xffff | |
5855 | ||
5856 | #define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024) | |
5857 | #define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824) | |
5858 | #define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE) | |
5859 | #define DBI_FIFO_EMPTY_HALF (0 << 0) | |
5860 | #define DBI_FIFO_EMPTY_QUARTER (1 << 0) | |
5861 | #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0) | |
5862 | ||
5863 | /* regs below are bits 15:0 */ | |
5864 | #define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028) | |
5865 | #define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828) | |
5866 | #define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT) | |
5867 | ||
5868 | #define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c) | |
5869 | #define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c) | |
5870 | #define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT) | |
5871 | ||
5872 | #define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030) | |
5873 | #define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830) | |
5874 | #define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT) | |
5875 | ||
5876 | #define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034) | |
5877 | #define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834) | |
5878 | #define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT) | |
5879 | ||
5880 | #define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038) | |
5881 | #define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838) | |
5882 | #define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT) | |
5883 | ||
5884 | #define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c) | |
5885 | #define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c) | |
5886 | #define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT) | |
5887 | ||
5888 | #define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040) | |
5889 | #define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840) | |
5890 | #define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT) | |
5891 | ||
5892 | #define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044) | |
5893 | #define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844) | |
5894 | #define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT) | |
5895 | /* regs above are bits 15:0 */ | |
5896 | ||
5897 | #define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048) | |
5898 | #define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848) | |
5899 | #define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL) | |
5900 | #define DPI_LP_MODE (1 << 6) | |
5901 | #define BACKLIGHT_OFF (1 << 5) | |
5902 | #define BACKLIGHT_ON (1 << 4) | |
5903 | #define COLOR_MODE_OFF (1 << 3) | |
5904 | #define COLOR_MODE_ON (1 << 2) | |
5905 | #define TURN_ON (1 << 1) | |
5906 | #define SHUTDOWN (1 << 0) | |
5907 | ||
5908 | #define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c) | |
5909 | #define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c) | |
5910 | #define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA) | |
5911 | #define COMMAND_BYTE_SHIFT 0 | |
5912 | #define COMMAND_BYTE_MASK (0x3f << 0) | |
5913 | ||
5914 | #define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050) | |
5915 | #define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850) | |
5916 | #define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT) | |
5917 | #define MASTER_INIT_TIMER_SHIFT 0 | |
5918 | #define MASTER_INIT_TIMER_MASK (0xffff << 0) | |
5919 | ||
5920 | #define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054) | |
5921 | #define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854) | |
5922 | #define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE) | |
5923 | #define MAX_RETURN_PKT_SIZE_SHIFT 0 | |
5924 | #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0) | |
5925 | ||
5926 | #define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058) | |
5927 | #define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858) | |
5928 | #define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT) | |
5929 | #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4) | |
5930 | #define DISABLE_VIDEO_BTA (1 << 3) | |
5931 | #define IP_TG_CONFIG (1 << 2) | |
5932 | #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0) | |
5933 | #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0) | |
5934 | #define VIDEO_MODE_BURST (3 << 0) | |
5935 | ||
5936 | #define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c) | |
5937 | #define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c) | |
5938 | #define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE) | |
5939 | #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7) | |
5940 | #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6) | |
5941 | #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5) | |
5942 | #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4) | |
5943 | #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3) | |
5944 | #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2) | |
5945 | #define CLOCKSTOP (1 << 1) | |
5946 | #define EOT_DISABLE (1 << 0) | |
5947 | ||
5948 | #define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060) | |
5949 | #define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860) | |
5950 | #define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK) | |
5951 | #define LP_BYTECLK_SHIFT 0 | |
5952 | #define LP_BYTECLK_MASK (0xffff << 0) | |
5953 | ||
5954 | /* bits 31:0 */ | |
5955 | #define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064) | |
5956 | #define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864) | |
5957 | #define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA) | |
5958 | ||
5959 | /* bits 31:0 */ | |
5960 | #define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068) | |
5961 | #define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868) | |
5962 | #define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA) | |
5963 | ||
5964 | #define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c) | |
5965 | #define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c) | |
5966 | #define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL) | |
5967 | #define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070) | |
5968 | #define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870) | |
5969 | #define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL) | |
5970 | #define LONG_PACKET_WORD_COUNT_SHIFT 8 | |
5971 | #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8) | |
5972 | #define SHORT_PACKET_PARAM_SHIFT 8 | |
5973 | #define SHORT_PACKET_PARAM_MASK (0xffff << 8) | |
5974 | #define VIRTUAL_CHANNEL_SHIFT 6 | |
5975 | #define VIRTUAL_CHANNEL_MASK (3 << 6) | |
5976 | #define DATA_TYPE_SHIFT 0 | |
5977 | #define DATA_TYPE_MASK (3f << 0) | |
5978 | /* data type values, see include/video/mipi_display.h */ | |
5979 | ||
5980 | #define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074) | |
5981 | #define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874) | |
5982 | #define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT) | |
5983 | #define DPI_FIFO_EMPTY (1 << 28) | |
5984 | #define DBI_FIFO_EMPTY (1 << 27) | |
5985 | #define LP_CTRL_FIFO_EMPTY (1 << 26) | |
5986 | #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25) | |
5987 | #define LP_CTRL_FIFO_FULL (1 << 24) | |
5988 | #define HS_CTRL_FIFO_EMPTY (1 << 18) | |
5989 | #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17) | |
5990 | #define HS_CTRL_FIFO_FULL (1 << 16) | |
5991 | #define LP_DATA_FIFO_EMPTY (1 << 10) | |
5992 | #define LP_DATA_FIFO_HALF_EMPTY (1 << 9) | |
5993 | #define LP_DATA_FIFO_FULL (1 << 8) | |
5994 | #define HS_DATA_FIFO_EMPTY (1 << 2) | |
5995 | #define HS_DATA_FIFO_HALF_EMPTY (1 << 1) | |
5996 | #define HS_DATA_FIFO_FULL (1 << 0) | |
5997 | ||
5998 | #define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078) | |
5999 | #define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878) | |
6000 | #define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE) | |
6001 | #define DBI_HS_LP_MODE_MASK (1 << 0) | |
6002 | #define DBI_LP_MODE (1 << 0) | |
6003 | #define DBI_HS_MODE (0 << 0) | |
6004 | ||
6005 | #define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080) | |
6006 | #define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880) | |
6007 | #define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM) | |
6008 | #define EXIT_ZERO_COUNT_SHIFT 24 | |
6009 | #define EXIT_ZERO_COUNT_MASK (0x3f << 24) | |
6010 | #define TRAIL_COUNT_SHIFT 16 | |
6011 | #define TRAIL_COUNT_MASK (0x1f << 16) | |
6012 | #define CLK_ZERO_COUNT_SHIFT 8 | |
6013 | #define CLK_ZERO_COUNT_MASK (0xff << 8) | |
6014 | #define PREPARE_COUNT_SHIFT 0 | |
6015 | #define PREPARE_COUNT_MASK (0x3f << 0) | |
6016 | ||
6017 | /* bits 31:0 */ | |
6018 | #define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084) | |
6019 | #define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884) | |
6020 | #define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL) | |
6021 | ||
6022 | #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088) | |
6023 | #define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888) | |
6024 | #define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT) | |
6025 | #define LP_HS_SSW_CNT_SHIFT 16 | |
6026 | #define LP_HS_SSW_CNT_MASK (0xffff << 16) | |
6027 | #define HS_LP_PWR_SW_CNT_SHIFT 0 | |
6028 | #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0) | |
6029 | ||
6030 | #define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c) | |
6031 | #define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c) | |
6032 | #define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL) | |
6033 | #define STOP_STATE_STALL_COUNTER_SHIFT 0 | |
6034 | #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0) | |
6035 | ||
6036 | #define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090) | |
6037 | #define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890) | |
6038 | #define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1) | |
6039 | #define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094) | |
6040 | #define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894) | |
6041 | #define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1) | |
6042 | #define RX_CONTENTION_DETECTED (1 << 0) | |
6043 | ||
6044 | /* XXX: only pipe A ?!? */ | |
6045 | #define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100) | |
6046 | #define DBI_TYPEC_ENABLE (1 << 31) | |
6047 | #define DBI_TYPEC_WIP (1 << 30) | |
6048 | #define DBI_TYPEC_OPTION_SHIFT 28 | |
6049 | #define DBI_TYPEC_OPTION_MASK (3 << 28) | |
6050 | #define DBI_TYPEC_FREQ_SHIFT 24 | |
6051 | #define DBI_TYPEC_FREQ_MASK (0xf << 24) | |
6052 | #define DBI_TYPEC_OVERRIDE (1 << 8) | |
6053 | #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0 | |
6054 | #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0) | |
6055 | ||
6056 | ||
6057 | /* MIPI adapter registers */ | |
6058 | ||
6059 | #define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104) | |
6060 | #define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904) | |
6061 | #define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL) | |
6062 | #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */ | |
6063 | #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5) | |
6064 | #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5) | |
6065 | #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5) | |
6066 | #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5) | |
6067 | #define READ_REQUEST_PRIORITY_SHIFT 3 | |
6068 | #define READ_REQUEST_PRIORITY_MASK (3 << 3) | |
6069 | #define READ_REQUEST_PRIORITY_LOW (0 << 3) | |
6070 | #define READ_REQUEST_PRIORITY_HIGH (3 << 3) | |
6071 | #define RGB_FLIP_TO_BGR (1 << 2) | |
6072 | ||
6073 | #define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108) | |
6074 | #define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908) | |
6075 | #define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS) | |
6076 | #define DATA_MEM_ADDRESS_SHIFT 5 | |
6077 | #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5) | |
6078 | #define DATA_VALID (1 << 0) | |
6079 | ||
6080 | #define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c) | |
6081 | #define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c) | |
6082 | #define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH) | |
6083 | #define DATA_LENGTH_SHIFT 0 | |
6084 | #define DATA_LENGTH_MASK (0xfffff << 0) | |
6085 | ||
6086 | #define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110) | |
6087 | #define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910) | |
6088 | #define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS) | |
6089 | #define COMMAND_MEM_ADDRESS_SHIFT 5 | |
6090 | #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5) | |
6091 | #define AUTO_PWG_ENABLE (1 << 2) | |
6092 | #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1) | |
6093 | #define COMMAND_VALID (1 << 0) | |
6094 | ||
6095 | #define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114) | |
6096 | #define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914) | |
6097 | #define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH) | |
6098 | #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */ | |
6099 | #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n))) | |
6100 | ||
6101 | #define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118) | |
6102 | #define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918) | |
6103 | #define MIPI_READ_DATA_RETURN(pipe, n) \ | |
6104 | (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */ | |
6105 | ||
6106 | #define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138) | |
6107 | #define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938) | |
6108 | #define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID) | |
6109 | #define READ_DATA_VALID(n) (1 << (n)) | |
6110 | ||
a57c774a | 6111 | /* For UMS only (deprecated): */ |
5c969aa7 DL |
6112 | #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000) |
6113 | #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800) | |
6114 | #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014) | |
6115 | #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018) | |
6116 | #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c) | |
6117 | #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020) | |
a57c774a | 6118 | |
585fb111 | 6119 | #endif /* _I915_REG_H_ */ |