drm/i915: refactor ring error state capture to use arrays
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
07b7ddd9
JB
81#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
cff458c2
EA
89#define GEN6_GDRST 0x941c
90#define GEN6_GRDOM_FULL (1 << 0)
91#define GEN6_GRDOM_RENDER (1 << 1)
92#define GEN6_GRDOM_MEDIA (1 << 2)
93#define GEN6_GRDOM_BLT (1 << 3)
94
585fb111
JB
95/* VGA stuff */
96
97#define VGA_ST01_MDA 0x3ba
98#define VGA_ST01_CGA 0x3da
99
100#define VGA_MSR_WRITE 0x3c2
101#define VGA_MSR_READ 0x3cc
102#define VGA_MSR_MEM_EN (1<<1)
103#define VGA_MSR_CGA_MODE (1<<0)
104
105#define VGA_SR_INDEX 0x3c4
106#define VGA_SR_DATA 0x3c5
107
108#define VGA_AR_INDEX 0x3c0
109#define VGA_AR_VID_EN (1<<5)
110#define VGA_AR_DATA_WRITE 0x3c0
111#define VGA_AR_DATA_READ 0x3c1
112
113#define VGA_GR_INDEX 0x3ce
114#define VGA_GR_DATA 0x3cf
115/* GR05 */
116#define VGA_GR_MEM_READ_MODE_SHIFT 3
117#define VGA_GR_MEM_READ_MODE_PLANE 1
118/* GR06 */
119#define VGA_GR_MEM_MODE_MASK 0xc
120#define VGA_GR_MEM_MODE_SHIFT 2
121#define VGA_GR_MEM_A0000_AFFFF 0
122#define VGA_GR_MEM_A0000_BFFFF 1
123#define VGA_GR_MEM_B0000_B7FFF 2
124#define VGA_GR_MEM_B0000_BFFFF 3
125
126#define VGA_DACMASK 0x3c6
127#define VGA_DACRX 0x3c7
128#define VGA_DACWX 0x3c8
129#define VGA_DACDATA 0x3c9
130
131#define VGA_CR_INDEX_MDA 0x3b4
132#define VGA_CR_DATA_MDA 0x3b5
133#define VGA_CR_INDEX_CGA 0x3d4
134#define VGA_CR_DATA_CGA 0x3d5
135
136/*
137 * Memory interface instructions used by the kernel
138 */
139#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
140
141#define MI_NOOP MI_INSTR(0, 0)
142#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
143#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 144#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
145#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
146#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
147#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
148#define MI_FLUSH MI_INSTR(0x04, 0)
149#define MI_READ_FLUSH (1 << 0)
150#define MI_EXE_FLUSH (1 << 1)
151#define MI_NO_WRITE_FLUSH (1 << 2)
152#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
153#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 154#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 155#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
156#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
157#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 158#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 159#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
160#define MI_OVERLAY_CONTINUE (0x0<<21)
161#define MI_OVERLAY_ON (0x1<<21)
162#define MI_OVERLAY_OFF (0x2<<21)
585fb111 163#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 164#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 165#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 166#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
167#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
168#define MI_MM_SPACE_GTT (1<<8)
169#define MI_MM_SPACE_PHYSICAL (0<<8)
170#define MI_SAVE_EXT_STATE_EN (1<<3)
171#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 172#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 173#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
174#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
175#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
176#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
177#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
178/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
179 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
180 * simply ignores the register load under certain conditions.
181 * - One can actually load arbitrary many arbitrary registers: Simply issue x
182 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
183 */
184#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
185#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
186#define MI_INVALIDATE_TLB (1<<18)
187#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
192#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
193#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
194#define MI_SEMAPHORE_UPDATE (1<<21)
195#define MI_SEMAPHORE_COMPARE (1<<20)
196#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
197#define MI_SEMAPHORE_SYNC_RV (2<<16)
198#define MI_SEMAPHORE_SYNC_RB (0<<16)
199#define MI_SEMAPHORE_SYNC_VR (0<<16)
200#define MI_SEMAPHORE_SYNC_VB (2<<16)
201#define MI_SEMAPHORE_SYNC_BR (2<<16)
202#define MI_SEMAPHORE_SYNC_BV (0<<16)
203#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
204/*
205 * 3D instructions used by the kernel
206 */
207#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
208
209#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
210#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
211#define SC_UPDATE_SCISSOR (0x1<<1)
212#define SC_ENABLE_MASK (0x1<<0)
213#define SC_ENABLE (0x1<<0)
214#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
215#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
216#define SCI_YMIN_MASK (0xffff<<16)
217#define SCI_XMIN_MASK (0xffff<<0)
218#define SCI_YMAX_MASK (0xffff<<16)
219#define SCI_XMAX_MASK (0xffff<<0)
220#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
221#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
222#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
223#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
224#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
225#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
226#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
227#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
228#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
229#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
230#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
231#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
232#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
233#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
234#define BLT_DEPTH_8 (0<<24)
235#define BLT_DEPTH_16_565 (1<<24)
236#define BLT_DEPTH_16_1555 (2<<24)
237#define BLT_DEPTH_32 (3<<24)
238#define BLT_ROP_GXCOPY (0xcc<<16)
239#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
240#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
241#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
242#define ASYNC_FLIP (1<<22)
243#define DISPLAY_PLANE_A (0<<20)
244#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 245#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
8d315287 246#define PIPE_CONTROL_CS_STALL (1<<20)
9d971b37
KG
247#define PIPE_CONTROL_QW_WRITE (1<<14)
248#define PIPE_CONTROL_DEPTH_STALL (1<<13)
249#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 250#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
251#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
252#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
253#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
254#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
255#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
256#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
257#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 258#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 259#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 260#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 261
dc96e9b8
CW
262
263/*
264 * Reset registers
265 */
266#define DEBUG_RESET_I830 0x6070
267#define DEBUG_RESET_FULL (1<<7)
268#define DEBUG_RESET_RENDER (1<<8)
269#define DEBUG_RESET_DISPLAY (1<<9)
270
271
585fb111 272/*
de151cf6 273 * Fence registers
585fb111 274 */
de151cf6 275#define FENCE_REG_830_0 0x2000
dc529a4f 276#define FENCE_REG_945_8 0x3000
de151cf6
JB
277#define I830_FENCE_START_MASK 0x07f80000
278#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 279#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
280#define I830_FENCE_PITCH_SHIFT 4
281#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 282#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 283#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 284#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
285
286#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 287#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 288
de151cf6
JB
289#define FENCE_REG_965_0 0x03000
290#define I965_FENCE_PITCH_SHIFT 2
291#define I965_FENCE_TILING_Y_SHIFT 1
292#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 293#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 294
4e901fdc
EA
295#define FENCE_REG_SANDYBRIDGE_0 0x100000
296#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
297
de151cf6
JB
298/*
299 * Instruction and interrupt control regs
300 */
63eeaf38 301#define PGTBL_ER 0x02024
333e9fe9
DV
302#define RENDER_RING_BASE 0x02000
303#define BSD_RING_BASE 0x04000
304#define GEN6_BSD_RING_BASE 0x12000
549f7365 305#define BLT_RING_BASE 0x22000
3d281d8c
DV
306#define RING_TAIL(base) ((base)+0x30)
307#define RING_HEAD(base) ((base)+0x34)
308#define RING_START(base) ((base)+0x38)
309#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
310#define RING_SYNC_0(base) ((base)+0x40)
311#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
312#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
313#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
314#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
315#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
316#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
317#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 318#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
319#define RING_HWS_PGA(base) ((base)+0x80)
320#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
4593010b
EA
321#define RENDER_HWS_PGA_GEN7 (0x04080)
322#define BSD_HWS_PGA_GEN7 (0x04180)
323#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 324#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 325#define RING_NOPID(base) ((base)+0x94)
0f46832f 326#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
327#define TAIL_ADDR 0x001FFFF8
328#define HEAD_WRAP_COUNT 0xFFE00000
329#define HEAD_WRAP_ONE 0x00200000
330#define HEAD_ADDR 0x001FFFFC
331#define RING_NR_PAGES 0x001FF000
332#define RING_REPORT_MASK 0x00000006
333#define RING_REPORT_64K 0x00000002
334#define RING_REPORT_128K 0x00000004
335#define RING_NO_REPORT 0x00000000
336#define RING_VALID_MASK 0x00000001
337#define RING_VALID 0x00000001
338#define RING_INVALID 0x00000000
4b60e5cb
CW
339#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
340#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 341#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
342#if 0
343#define PRB0_TAIL 0x02030
344#define PRB0_HEAD 0x02034
345#define PRB0_START 0x02038
346#define PRB0_CTL 0x0203c
585fb111
JB
347#define PRB1_TAIL 0x02040 /* 915+ only */
348#define PRB1_HEAD 0x02044 /* 915+ only */
349#define PRB1_START 0x02048 /* 915+ only */
350#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 351#endif
63eeaf38
JB
352#define IPEIR_I965 0x02064
353#define IPEHR_I965 0x02068
354#define INSTDONE_I965 0x0206c
d27b1e0e
DV
355#define RING_IPEIR(base) ((base)+0x64)
356#define RING_IPEHR(base) ((base)+0x68)
357#define RING_INSTDONE(base) ((base)+0x6c)
63eeaf38
JB
358#define INSTPS 0x02070 /* 965+ only */
359#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
360#define ACTHD_I965 0x02074
361#define HWS_PGA 0x02080
362#define HWS_ADDRESS_MASK 0xfffff000
363#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
364#define PWRCTXA 0x2088 /* 965GM+ only */
365#define PWRCTX_EN (1<<0)
585fb111 366#define IPEIR 0x02088
63eeaf38
JB
367#define IPEHR 0x0208c
368#define INSTDONE 0x02090
585fb111
JB
369#define NOPID 0x02094
370#define HWSTAM 0x02098
71cf39b1 371
f406839f
CW
372#define ERROR_GEN6 0x040a0
373
de6e2eaf
EA
374/* GM45+ chicken bits -- debug workaround bits that may be required
375 * for various sorts of correct behavior. The top 16 bits of each are
376 * the enables for writing to the corresponding low bit.
377 */
378#define _3D_CHICKEN 0x02084
379#define _3D_CHICKEN2 0x0208c
380/* Disables pipelining of read flushes past the SF-WIZ interface.
381 * Required on all Ironlake steppings according to the B-Spec, but the
382 * particular danger of not doing so is not specified.
383 */
384# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
385#define _3D_CHICKEN3 0x02090
386
71cf39b1
EA
387#define MI_MODE 0x0209c
388# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 389# define MI_FLUSH_ENABLE (1 << 12)
71cf39b1 390
1ec14ad3 391#define GFX_MODE 0x02520
b095cd0a 392#define GFX_MODE_GEN7 0x0229c
1ec14ad3
CW
393#define GFX_RUN_LIST_ENABLE (1<<15)
394#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
395#define GFX_SURFACE_FAULT_ENABLE (1<<12)
396#define GFX_REPLAY_MODE (1<<11)
397#define GFX_PSMI_GRANULARITY (1<<10)
398#define GFX_PPGTT_ENABLE (1<<9)
399
b095cd0a
JB
400#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
401#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
402
585fb111
JB
403#define SCPD0 0x0209c /* 915+ only */
404#define IER 0x020a0
405#define IIR 0x020a4
406#define IMR 0x020a8
407#define ISR 0x020ac
408#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
409#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
410#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 411#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
412#define I915_HWB_OOM_INTERRUPT (1<<13)
413#define I915_SYNC_STATUS_INTERRUPT (1<<12)
414#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
415#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
416#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
417#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
418#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
419#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
420#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
421#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
422#define I915_DEBUG_INTERRUPT (1<<2)
423#define I915_USER_INTERRUPT (1<<1)
424#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 425#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
426#define EIR 0x020b0
427#define EMR 0x020b4
428#define ESR 0x020b8
63eeaf38
JB
429#define GM45_ERROR_PAGE_TABLE (1<<5)
430#define GM45_ERROR_MEM_PRIV (1<<4)
431#define I915_ERROR_PAGE_TABLE (1<<4)
432#define GM45_ERROR_CP_PRIV (1<<3)
433#define I915_ERROR_MEMORY_REFRESH (1<<1)
434#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 435#define INSTPM 0x020c0
ee980b80 436#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
437#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
438 will not assert AGPBUSY# and will only
439 be delivered when out of C3. */
84f9f938 440#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
585fb111
JB
441#define ACTHD 0x020c8
442#define FW_BLC 0x020d8
8692d00e 443#define FW_BLC2 0x020dc
585fb111 444#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
445#define FW_BLC_SELF_EN_MASK (1<<31)
446#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
447#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
448#define MM_BURST_LENGTH 0x00700000
449#define MM_FIFO_WATERMARK 0x0001F000
450#define LM_BURST_LENGTH 0x00000700
451#define LM_FIFO_WATERMARK 0x0000001F
585fb111 452#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
453#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
454
455/* Make render/texture TLB fetches lower priorty than associated data
456 * fetches. This is not turned on by default
457 */
458#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
459
460/* Isoch request wait on GTT enable (Display A/B/C streams).
461 * Make isoch requests stall on the TLB update. May cause
462 * display underruns (test mode only)
463 */
464#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
465
466/* Block grant count for isoch requests when block count is
467 * set to a finite value.
468 */
469#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
470#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
471#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
472#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
473#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
474
475/* Enable render writes to complete in C2/C3/C4 power states.
476 * If this isn't enabled, render writes are prevented in low
477 * power states. That seems bad to me.
478 */
479#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
480
481/* This acknowledges an async flip immediately instead
482 * of waiting for 2TLB fetches.
483 */
484#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
485
486/* Enables non-sequential data reads through arbiter
487 */
0206e353 488#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
489
490/* Disable FSB snooping of cacheable write cycles from binner/render
491 * command stream
492 */
493#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
494
495/* Arbiter time slice for non-isoch streams */
496#define MI_ARB_TIME_SLICE_MASK (7 << 5)
497#define MI_ARB_TIME_SLICE_1 (0 << 5)
498#define MI_ARB_TIME_SLICE_2 (1 << 5)
499#define MI_ARB_TIME_SLICE_4 (2 << 5)
500#define MI_ARB_TIME_SLICE_6 (3 << 5)
501#define MI_ARB_TIME_SLICE_8 (4 << 5)
502#define MI_ARB_TIME_SLICE_10 (5 << 5)
503#define MI_ARB_TIME_SLICE_14 (6 << 5)
504#define MI_ARB_TIME_SLICE_16 (7 << 5)
505
506/* Low priority grace period page size */
507#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
508#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
509
510/* Disable display A/B trickle feed */
511#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
512
513/* Set display plane priority */
514#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
515#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
516
585fb111
JB
517#define CACHE_MODE_0 0x02120 /* 915+ only */
518#define CM0_MASK_SHIFT 16
519#define CM0_IZ_OPT_DISABLE (1<<6)
520#define CM0_ZR_OPT_DISABLE (1<<5)
521#define CM0_DEPTH_EVICT_DISABLE (1<<4)
522#define CM0_COLOR_EVICT_DISABLE (1<<3)
523#define CM0_DEPTH_WRITE_DISABLE (1<<1)
524#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 525#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 526#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
527#define ECOSKPD 0x021d0
528#define ECO_GATING_CX_ONLY (1<<3)
529#define ECO_FLIP_DONE (1<<0)
585fb111 530
a1786bd2
ZW
531/* GEN6 interrupt control */
532#define GEN6_RENDER_HWSTAM 0x2098
533#define GEN6_RENDER_IMR 0x20a8
534#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
535#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 536#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
537#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
538#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
539#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
540#define GEN6_RENDER_SYNC_STATUS (1 << 2)
541#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
542#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
543
544#define GEN6_BLITTER_HWSTAM 0x22098
545#define GEN6_BLITTER_IMR 0x220a8
546#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
547#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
548#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
549#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 550
4efe0708
JB
551#define GEN6_BLITTER_ECOSKPD 0x221d0
552#define GEN6_BLITTER_LOCK_SHIFT 16
553#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
554
881f47b6
XH
555#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
556#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
557#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
558#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
559#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
560
ec6a890d 561#define GEN6_BSD_HWSTAM 0x12098
881f47b6 562#define GEN6_BSD_IMR 0x120a8
1ec14ad3 563#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
564
565#define GEN6_BSD_RNCID 0x12198
566
585fb111
JB
567/*
568 * Framebuffer compression (915+ only)
569 */
570
571#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
572#define FBC_LL_BASE 0x03204 /* 4k page aligned */
573#define FBC_CONTROL 0x03208
574#define FBC_CTL_EN (1<<31)
575#define FBC_CTL_PERIODIC (1<<30)
576#define FBC_CTL_INTERVAL_SHIFT (16)
577#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 578#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
579#define FBC_CTL_STRIDE_SHIFT (5)
580#define FBC_CTL_FENCENO (1<<0)
581#define FBC_COMMAND 0x0320c
582#define FBC_CMD_COMPRESS (1<<0)
583#define FBC_STATUS 0x03210
584#define FBC_STAT_COMPRESSING (1<<31)
585#define FBC_STAT_COMPRESSED (1<<30)
586#define FBC_STAT_MODIFIED (1<<29)
587#define FBC_STAT_CURRENT_LINE (1<<0)
588#define FBC_CONTROL2 0x03214
589#define FBC_CTL_FENCE_DBL (0<<4)
590#define FBC_CTL_IDLE_IMM (0<<2)
591#define FBC_CTL_IDLE_FULL (1<<2)
592#define FBC_CTL_IDLE_LINE (2<<2)
593#define FBC_CTL_IDLE_DEBUG (3<<2)
594#define FBC_CTL_CPU_FENCE (1<<1)
595#define FBC_CTL_PLANEA (0<<0)
596#define FBC_CTL_PLANEB (1<<0)
597#define FBC_FENCE_OFF 0x0321b
80824003 598#define FBC_TAG 0x03300
585fb111
JB
599
600#define FBC_LL_SIZE (1536)
601
74dff282
JB
602/* Framebuffer compression for GM45+ */
603#define DPFC_CB_BASE 0x3200
604#define DPFC_CONTROL 0x3208
605#define DPFC_CTL_EN (1<<31)
606#define DPFC_CTL_PLANEA (0<<30)
607#define DPFC_CTL_PLANEB (1<<30)
608#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 609#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
610#define DPFC_SR_EN (1<<10)
611#define DPFC_CTL_LIMIT_1X (0<<6)
612#define DPFC_CTL_LIMIT_2X (1<<6)
613#define DPFC_CTL_LIMIT_4X (2<<6)
614#define DPFC_RECOMP_CTL 0x320c
615#define DPFC_RECOMP_STALL_EN (1<<27)
616#define DPFC_RECOMP_STALL_WM_SHIFT (16)
617#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
618#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
619#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
620#define DPFC_STATUS 0x3210
621#define DPFC_INVAL_SEG_SHIFT (16)
622#define DPFC_INVAL_SEG_MASK (0x07ff0000)
623#define DPFC_COMP_SEG_SHIFT (0)
624#define DPFC_COMP_SEG_MASK (0x000003ff)
625#define DPFC_STATUS2 0x3214
626#define DPFC_FENCE_YOFF 0x3218
627#define DPFC_CHICKEN 0x3224
628#define DPFC_HT_MODIFY (1<<31)
629
b52eb4dc
ZY
630/* Framebuffer compression for Ironlake */
631#define ILK_DPFC_CB_BASE 0x43200
632#define ILK_DPFC_CONTROL 0x43208
633/* The bit 28-8 is reserved */
634#define DPFC_RESERVED (0x1FFFFF00)
635#define ILK_DPFC_RECOMP_CTL 0x4320c
636#define ILK_DPFC_STATUS 0x43210
637#define ILK_DPFC_FENCE_YOFF 0x43218
638#define ILK_DPFC_CHICKEN 0x43224
639#define ILK_FBC_RT_BASE 0x2128
640#define ILK_FBC_RT_VALID (1<<0)
641
642#define ILK_DISPLAY_CHICKEN1 0x42000
643#define ILK_FBCQ_DIS (1<<22)
0206e353 644#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 645
b52eb4dc 646
9c04f015
YL
647/*
648 * Framebuffer compression for Sandybridge
649 *
650 * The following two registers are of type GTTMMADR
651 */
652#define SNB_DPFC_CTL_SA 0x100100
653#define SNB_CPU_FENCE_ENABLE (1<<29)
654#define DPFC_CPU_FENCE_OFFSET 0x100104
655
656
585fb111
JB
657/*
658 * GPIO regs
659 */
660#define GPIOA 0x5010
661#define GPIOB 0x5014
662#define GPIOC 0x5018
663#define GPIOD 0x501c
664#define GPIOE 0x5020
665#define GPIOF 0x5024
666#define GPIOG 0x5028
667#define GPIOH 0x502c
668# define GPIO_CLOCK_DIR_MASK (1 << 0)
669# define GPIO_CLOCK_DIR_IN (0 << 1)
670# define GPIO_CLOCK_DIR_OUT (1 << 1)
671# define GPIO_CLOCK_VAL_MASK (1 << 2)
672# define GPIO_CLOCK_VAL_OUT (1 << 3)
673# define GPIO_CLOCK_VAL_IN (1 << 4)
674# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
675# define GPIO_DATA_DIR_MASK (1 << 8)
676# define GPIO_DATA_DIR_IN (0 << 9)
677# define GPIO_DATA_DIR_OUT (1 << 9)
678# define GPIO_DATA_VAL_MASK (1 << 10)
679# define GPIO_DATA_VAL_OUT (1 << 11)
680# define GPIO_DATA_VAL_IN (1 << 12)
681# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
682
f899fc64
CW
683#define GMBUS0 0x5100 /* clock/port select */
684#define GMBUS_RATE_100KHZ (0<<8)
685#define GMBUS_RATE_50KHZ (1<<8)
686#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
687#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
688#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
689#define GMBUS_PORT_DISABLED 0
690#define GMBUS_PORT_SSC 1
691#define GMBUS_PORT_VGADDC 2
692#define GMBUS_PORT_PANEL 3
693#define GMBUS_PORT_DPC 4 /* HDMIC */
694#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
695 /* 6 reserved */
696#define GMBUS_PORT_DPD 7 /* HDMID */
697#define GMBUS_NUM_PORTS 8
698#define GMBUS1 0x5104 /* command/status */
699#define GMBUS_SW_CLR_INT (1<<31)
700#define GMBUS_SW_RDY (1<<30)
701#define GMBUS_ENT (1<<29) /* enable timeout */
702#define GMBUS_CYCLE_NONE (0<<25)
703#define GMBUS_CYCLE_WAIT (1<<25)
704#define GMBUS_CYCLE_INDEX (2<<25)
705#define GMBUS_CYCLE_STOP (4<<25)
706#define GMBUS_BYTE_COUNT_SHIFT 16
707#define GMBUS_SLAVE_INDEX_SHIFT 8
708#define GMBUS_SLAVE_ADDR_SHIFT 1
709#define GMBUS_SLAVE_READ (1<<0)
710#define GMBUS_SLAVE_WRITE (0<<0)
711#define GMBUS2 0x5108 /* status */
712#define GMBUS_INUSE (1<<15)
713#define GMBUS_HW_WAIT_PHASE (1<<14)
714#define GMBUS_STALL_TIMEOUT (1<<13)
715#define GMBUS_INT (1<<12)
716#define GMBUS_HW_RDY (1<<11)
717#define GMBUS_SATOER (1<<10)
718#define GMBUS_ACTIVE (1<<9)
719#define GMBUS3 0x510c /* data buffer bytes 3-0 */
720#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
721#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
722#define GMBUS_NAK_EN (1<<3)
723#define GMBUS_IDLE_EN (1<<2)
724#define GMBUS_HW_WAIT_EN (1<<1)
725#define GMBUS_HW_RDY_EN (1<<0)
726#define GMBUS5 0x5120 /* byte index */
727#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 728
585fb111
JB
729/*
730 * Clock control & power management
731 */
732
733#define VGA0 0x6000
734#define VGA1 0x6004
735#define VGA_PD 0x6010
736#define VGA0_PD_P2_DIV_4 (1 << 7)
737#define VGA0_PD_P1_DIV_2 (1 << 5)
738#define VGA0_PD_P1_SHIFT 0
739#define VGA0_PD_P1_MASK (0x1f << 0)
740#define VGA1_PD_P2_DIV_4 (1 << 15)
741#define VGA1_PD_P1_DIV_2 (1 << 13)
742#define VGA1_PD_P1_SHIFT 8
743#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
744#define _DPLL_A 0x06014
745#define _DPLL_B 0x06018
746#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
747#define DPLL_VCO_ENABLE (1 << 31)
748#define DPLL_DVO_HIGH_SPEED (1 << 30)
749#define DPLL_SYNCLOCK_ENABLE (1 << 29)
750#define DPLL_VGA_MODE_DIS (1 << 28)
751#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
752#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
753#define DPLL_MODE_MASK (3 << 26)
754#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
755#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
756#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
757#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
758#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
759#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 760#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 761
585fb111
JB
762#define SRX_INDEX 0x3c4
763#define SRX_DATA 0x3c5
764#define SR01 1
765#define SR01_SCREEN_OFF (1<<5)
766
767#define PPCR 0x61204
768#define PPCR_ON (1<<0)
769
770#define DVOB 0x61140
771#define DVOB_ON (1<<31)
772#define DVOC 0x61160
773#define DVOC_ON (1<<31)
774#define LVDS 0x61180
775#define LVDS_ON (1<<31)
776
585fb111
JB
777/* Scratch pad debug 0 reg:
778 */
779#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
780/*
781 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
782 * this field (only one bit may be set).
783 */
784#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
785#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 786#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
787/* i830, required in DVO non-gang */
788#define PLL_P2_DIVIDE_BY_4 (1 << 23)
789#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
790#define PLL_REF_INPUT_DREFCLK (0 << 13)
791#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
792#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
793#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
794#define PLL_REF_INPUT_MASK (3 << 13)
795#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 796/* Ironlake */
b9055052
ZW
797# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
798# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
799# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
800# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
801# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
802
585fb111
JB
803/*
804 * Parallel to Serial Load Pulse phase selection.
805 * Selects the phase for the 10X DPLL clock for the PCIe
806 * digital display port. The range is 4 to 13; 10 or more
807 * is just a flip delay. The default is 6
808 */
809#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
810#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
811/*
812 * SDVO multiplier for 945G/GM. Not used on 965.
813 */
814#define SDVO_MULTIPLIER_MASK 0x000000ff
815#define SDVO_MULTIPLIER_SHIFT_HIRES 4
816#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 817#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
818/*
819 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
820 *
821 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
822 */
823#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
824#define DPLL_MD_UDI_DIVIDER_SHIFT 24
825/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
826#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
827#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
828/*
829 * SDVO/UDI pixel multiplier.
830 *
831 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
832 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
833 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
834 * dummy bytes in the datastream at an increased clock rate, with both sides of
835 * the link knowing how many bytes are fill.
836 *
837 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
838 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
839 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
840 * through an SDVO command.
841 *
842 * This register field has values of multiplication factor minus 1, with
843 * a maximum multiplier of 5 for SDVO.
844 */
845#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
846#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
847/*
848 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
849 * This best be set to the default value (3) or the CRT won't work. No,
850 * I don't entirely understand what this does...
851 */
852#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
853#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
854#define _DPLL_B_MD 0x06020 /* 965+ only */
855#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
856#define _FPA0 0x06040
857#define _FPA1 0x06044
858#define _FPB0 0x06048
859#define _FPB1 0x0604c
860#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
861#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 862#define FP_N_DIV_MASK 0x003f0000
f2b115e6 863#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
864#define FP_N_DIV_SHIFT 16
865#define FP_M1_DIV_MASK 0x00003f00
866#define FP_M1_DIV_SHIFT 8
867#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 868#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
869#define FP_M2_DIV_SHIFT 0
870#define DPLL_TEST 0x606c
871#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
872#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
873#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
874#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
875#define DPLLB_TEST_N_BYPASS (1 << 19)
876#define DPLLB_TEST_M_BYPASS (1 << 18)
877#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
878#define DPLLA_TEST_N_BYPASS (1 << 3)
879#define DPLLA_TEST_M_BYPASS (1 << 2)
880#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
881#define D_STATE 0x6104
dc96e9b8 882#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
883#define DSTATE_PLL_D3_OFF (1<<3)
884#define DSTATE_GFX_CLOCK_GATING (1<<1)
885#define DSTATE_DOT_CLOCK_GATING (1<<0)
886#define DSPCLK_GATE_D 0x6200
887# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
888# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
889# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
890# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
891# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
892# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
893# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
894# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
895# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
896# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
897# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
898# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
899# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
900# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
901# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
902# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
903# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
904# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
905# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
906# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
907# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
908# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
909# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
910# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
911# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
912# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
913# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
914# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
915/**
916 * This bit must be set on the 830 to prevent hangs when turning off the
917 * overlay scaler.
918 */
919# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
920# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
921# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
922# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
923# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
924
925#define RENCLK_GATE_D1 0x6204
926# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
927# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
928# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
929# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
930# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
931# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
932# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
933# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
934# define MAG_CLOCK_GATE_DISABLE (1 << 5)
935/** This bit must be unset on 855,865 */
936# define MECI_CLOCK_GATE_DISABLE (1 << 4)
937# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
938# define MEC_CLOCK_GATE_DISABLE (1 << 2)
939# define MECO_CLOCK_GATE_DISABLE (1 << 1)
940/** This bit must be set on 855,865. */
941# define SV_CLOCK_GATE_DISABLE (1 << 0)
942# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
943# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
944# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
945# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
946# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
947# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
948# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
949# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
950# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
951# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
952# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
953# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
954# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
955# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
956# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
957# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
958# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
959
960# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
961/** This bit must always be set on 965G/965GM */
962# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
963# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
964# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
965# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
966# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
967# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
968/** This bit must always be set on 965G */
969# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
970# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
971# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
972# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
973# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
974# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
975# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
976# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
977# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
978# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
979# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
980# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
981# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
982# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
983# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
984# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
985# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
986# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
987# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
988
989#define RENCLK_GATE_D2 0x6208
990#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
991#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
992#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
993#define RAMCLK_GATE_D 0x6210 /* CRL only */
994#define DEUC 0x6214 /* CRL only */
585fb111
JB
995
996/*
997 * Palette regs
998 */
999
9db4a9c7
JB
1000#define _PALETTE_A 0x0a000
1001#define _PALETTE_B 0x0a800
1002#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1003
673a394b
EA
1004/* MCH MMIO space */
1005
1006/*
1007 * MCHBAR mirror.
1008 *
1009 * This mirrors the MCHBAR MMIO space whose location is determined by
1010 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1011 * every way. It is not accessible from the CP register read instructions.
1012 *
1013 */
1014#define MCHBAR_MIRROR_BASE 0x10000
1015
1398261a
YL
1016#define MCHBAR_MIRROR_BASE_SNB 0x140000
1017
673a394b
EA
1018/** 915-945 and GM965 MCH register controlling DRAM channel access */
1019#define DCC 0x10200
1020#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1021#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1022#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1023#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1024#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1025#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1026
95534263
LP
1027/** Pineview MCH register contains DDR3 setting */
1028#define CSHRDDR3CTL 0x101a8
1029#define CSHRDDR3CTL_DDR3 (1 << 2)
1030
673a394b
EA
1031/** 965 MCH register controlling DRAM channel configuration */
1032#define C0DRB3 0x10206
1033#define C1DRB3 0x10606
1034
b11248df
KP
1035/* Clocking configuration register */
1036#define CLKCFG 0x10c00
7662c8bd 1037#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1038#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1039#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1040#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1041#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1042#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1043/* Note, below two are guess */
b11248df 1044#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1045#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1046#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1047#define CLKCFG_MEM_533 (1 << 4)
1048#define CLKCFG_MEM_667 (2 << 4)
1049#define CLKCFG_MEM_800 (3 << 4)
1050#define CLKCFG_MEM_MASK (7 << 4)
1051
ea056c14
JB
1052#define TSC1 0x11001
1053#define TSE (1<<0)
7648fa99
JB
1054#define TR1 0x11006
1055#define TSFS 0x11020
1056#define TSFS_SLOPE_MASK 0x0000ff00
1057#define TSFS_SLOPE_SHIFT 8
1058#define TSFS_INTR_MASK 0x000000ff
1059
f97108d1
JB
1060#define CRSTANDVID 0x11100
1061#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1062#define PXVFREQ_PX_MASK 0x7f000000
1063#define PXVFREQ_PX_SHIFT 24
1064#define VIDFREQ_BASE 0x11110
1065#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1066#define VIDFREQ2 0x11114
1067#define VIDFREQ3 0x11118
1068#define VIDFREQ4 0x1111c
1069#define VIDFREQ_P0_MASK 0x1f000000
1070#define VIDFREQ_P0_SHIFT 24
1071#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1072#define VIDFREQ_P0_CSCLK_SHIFT 20
1073#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1074#define VIDFREQ_P0_CRCLK_SHIFT 16
1075#define VIDFREQ_P1_MASK 0x00001f00
1076#define VIDFREQ_P1_SHIFT 8
1077#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1078#define VIDFREQ_P1_CSCLK_SHIFT 4
1079#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1080#define INTTOEXT_BASE_ILK 0x11300
1081#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1082#define INTTOEXT_MAP3_SHIFT 24
1083#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1084#define INTTOEXT_MAP2_SHIFT 16
1085#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1086#define INTTOEXT_MAP1_SHIFT 8
1087#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1088#define INTTOEXT_MAP0_SHIFT 0
1089#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1090#define MEMSWCTL 0x11170 /* Ironlake only */
1091#define MEMCTL_CMD_MASK 0xe000
1092#define MEMCTL_CMD_SHIFT 13
1093#define MEMCTL_CMD_RCLK_OFF 0
1094#define MEMCTL_CMD_RCLK_ON 1
1095#define MEMCTL_CMD_CHFREQ 2
1096#define MEMCTL_CMD_CHVID 3
1097#define MEMCTL_CMD_VMMOFF 4
1098#define MEMCTL_CMD_VMMON 5
1099#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1100 when command complete */
1101#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1102#define MEMCTL_FREQ_SHIFT 8
1103#define MEMCTL_SFCAVM (1<<7)
1104#define MEMCTL_TGT_VID_MASK 0x007f
1105#define MEMIHYST 0x1117c
1106#define MEMINTREN 0x11180 /* 16 bits */
1107#define MEMINT_RSEXIT_EN (1<<8)
1108#define MEMINT_CX_SUPR_EN (1<<7)
1109#define MEMINT_CONT_BUSY_EN (1<<6)
1110#define MEMINT_AVG_BUSY_EN (1<<5)
1111#define MEMINT_EVAL_CHG_EN (1<<4)
1112#define MEMINT_MON_IDLE_EN (1<<3)
1113#define MEMINT_UP_EVAL_EN (1<<2)
1114#define MEMINT_DOWN_EVAL_EN (1<<1)
1115#define MEMINT_SW_CMD_EN (1<<0)
1116#define MEMINTRSTR 0x11182 /* 16 bits */
1117#define MEM_RSEXIT_MASK 0xc000
1118#define MEM_RSEXIT_SHIFT 14
1119#define MEM_CONT_BUSY_MASK 0x3000
1120#define MEM_CONT_BUSY_SHIFT 12
1121#define MEM_AVG_BUSY_MASK 0x0c00
1122#define MEM_AVG_BUSY_SHIFT 10
1123#define MEM_EVAL_CHG_MASK 0x0300
1124#define MEM_EVAL_BUSY_SHIFT 8
1125#define MEM_MON_IDLE_MASK 0x00c0
1126#define MEM_MON_IDLE_SHIFT 6
1127#define MEM_UP_EVAL_MASK 0x0030
1128#define MEM_UP_EVAL_SHIFT 4
1129#define MEM_DOWN_EVAL_MASK 0x000c
1130#define MEM_DOWN_EVAL_SHIFT 2
1131#define MEM_SW_CMD_MASK 0x0003
1132#define MEM_INT_STEER_GFX 0
1133#define MEM_INT_STEER_CMR 1
1134#define MEM_INT_STEER_SMI 2
1135#define MEM_INT_STEER_SCI 3
1136#define MEMINTRSTS 0x11184
1137#define MEMINT_RSEXIT (1<<7)
1138#define MEMINT_CONT_BUSY (1<<6)
1139#define MEMINT_AVG_BUSY (1<<5)
1140#define MEMINT_EVAL_CHG (1<<4)
1141#define MEMINT_MON_IDLE (1<<3)
1142#define MEMINT_UP_EVAL (1<<2)
1143#define MEMINT_DOWN_EVAL (1<<1)
1144#define MEMINT_SW_CMD (1<<0)
1145#define MEMMODECTL 0x11190
1146#define MEMMODE_BOOST_EN (1<<31)
1147#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1148#define MEMMODE_BOOST_FREQ_SHIFT 24
1149#define MEMMODE_IDLE_MODE_MASK 0x00030000
1150#define MEMMODE_IDLE_MODE_SHIFT 16
1151#define MEMMODE_IDLE_MODE_EVAL 0
1152#define MEMMODE_IDLE_MODE_CONT 1
1153#define MEMMODE_HWIDLE_EN (1<<15)
1154#define MEMMODE_SWMODE_EN (1<<14)
1155#define MEMMODE_RCLK_GATE (1<<13)
1156#define MEMMODE_HW_UPDATE (1<<12)
1157#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1158#define MEMMODE_FSTART_SHIFT 8
1159#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1160#define MEMMODE_FMAX_SHIFT 4
1161#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1162#define RCBMAXAVG 0x1119c
1163#define MEMSWCTL2 0x1119e /* Cantiga only */
1164#define SWMEMCMD_RENDER_OFF (0 << 13)
1165#define SWMEMCMD_RENDER_ON (1 << 13)
1166#define SWMEMCMD_SWFREQ (2 << 13)
1167#define SWMEMCMD_TARVID (3 << 13)
1168#define SWMEMCMD_VRM_OFF (4 << 13)
1169#define SWMEMCMD_VRM_ON (5 << 13)
1170#define CMDSTS (1<<12)
1171#define SFCAVM (1<<11)
1172#define SWFREQ_MASK 0x0380 /* P0-7 */
1173#define SWFREQ_SHIFT 7
1174#define TARVID_MASK 0x001f
1175#define MEMSTAT_CTG 0x111a0
1176#define RCBMINAVG 0x111a0
1177#define RCUPEI 0x111b0
1178#define RCDNEI 0x111b4
88271da3
JB
1179#define RSTDBYCTL 0x111b8
1180#define RS1EN (1<<31)
1181#define RS2EN (1<<30)
1182#define RS3EN (1<<29)
1183#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1184#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1185#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1186#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1187#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1188#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1189#define RSX_STATUS_MASK (7<<20)
1190#define RSX_STATUS_ON (0<<20)
1191#define RSX_STATUS_RC1 (1<<20)
1192#define RSX_STATUS_RC1E (2<<20)
1193#define RSX_STATUS_RS1 (3<<20)
1194#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1195#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1196#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1197#define RSX_STATUS_RSVD2 (7<<20)
1198#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1199#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1200#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1201#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1202#define RS1CONTSAV_MASK (3<<14)
1203#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1204#define RS1CONTSAV_RSVD (1<<14)
1205#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1206#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1207#define NORMSLEXLAT_MASK (3<<12)
1208#define SLOW_RS123 (0<<12)
1209#define SLOW_RS23 (1<<12)
1210#define SLOW_RS3 (2<<12)
1211#define NORMAL_RS123 (3<<12)
1212#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1213#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1214#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1215#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1216#define RS_CSTATE_MASK (3<<4)
1217#define RS_CSTATE_C367_RS1 (0<<4)
1218#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1219#define RS_CSTATE_RSVD (2<<4)
1220#define RS_CSTATE_C367_RS2 (3<<4)
1221#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1222#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1223#define VIDCTL 0x111c0
1224#define VIDSTS 0x111c8
1225#define VIDSTART 0x111cc /* 8 bits */
1226#define MEMSTAT_ILK 0x111f8
1227#define MEMSTAT_VID_MASK 0x7f00
1228#define MEMSTAT_VID_SHIFT 8
1229#define MEMSTAT_PSTATE_MASK 0x00f8
1230#define MEMSTAT_PSTATE_SHIFT 3
1231#define MEMSTAT_MON_ACTV (1<<2)
1232#define MEMSTAT_SRC_CTL_MASK 0x0003
1233#define MEMSTAT_SRC_CTL_CORE 0
1234#define MEMSTAT_SRC_CTL_TRB 1
1235#define MEMSTAT_SRC_CTL_THM 2
1236#define MEMSTAT_SRC_CTL_STDBY 3
1237#define RCPREVBSYTUPAVG 0x113b8
1238#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1239#define PMMISC 0x11214
1240#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1241#define SDEW 0x1124c
1242#define CSIEW0 0x11250
1243#define CSIEW1 0x11254
1244#define CSIEW2 0x11258
1245#define PEW 0x1125c
1246#define DEW 0x11270
1247#define MCHAFE 0x112c0
1248#define CSIEC 0x112e0
1249#define DMIEC 0x112e4
1250#define DDREC 0x112e8
1251#define PEG0EC 0x112ec
1252#define PEG1EC 0x112f0
1253#define GFXEC 0x112f4
1254#define RPPREVBSYTUPAVG 0x113b8
1255#define RPPREVBSYTDNAVG 0x113bc
1256#define ECR 0x11600
1257#define ECR_GPFE (1<<31)
1258#define ECR_IMONE (1<<30)
1259#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1260#define OGW0 0x11608
1261#define OGW1 0x1160c
1262#define EG0 0x11610
1263#define EG1 0x11614
1264#define EG2 0x11618
1265#define EG3 0x1161c
1266#define EG4 0x11620
1267#define EG5 0x11624
1268#define EG6 0x11628
1269#define EG7 0x1162c
1270#define PXW 0x11664
1271#define PXWL 0x11680
1272#define LCFUSE02 0x116c0
1273#define LCFUSE_HIV_MASK 0x000000ff
1274#define CSIPLL0 0x12c10
1275#define DDRMPLL1 0X12c20
7d57382e
EA
1276#define PEG_BAND_GAP_DATA 0x14d68
1277
3b8d8d91
JB
1278#define GEN6_GT_PERF_STATUS 0x145948
1279#define GEN6_RP_STATE_LIMITS 0x145994
1280#define GEN6_RP_STATE_CAP 0x145998
1281
aa40d6bb
ZN
1282/*
1283 * Logical Context regs
1284 */
1285#define CCID 0x2180
1286#define CCID_EN (1<<0)
585fb111
JB
1287/*
1288 * Overlay regs
1289 */
1290
1291#define OVADD 0x30000
1292#define DOVSTA 0x30008
1293#define OC_BUF (0x3<<20)
1294#define OGAMC5 0x30010
1295#define OGAMC4 0x30014
1296#define OGAMC3 0x30018
1297#define OGAMC2 0x3001c
1298#define OGAMC1 0x30020
1299#define OGAMC0 0x30024
1300
1301/*
1302 * Display engine regs
1303 */
1304
1305/* Pipe A timing regs */
9db4a9c7
JB
1306#define _HTOTAL_A 0x60000
1307#define _HBLANK_A 0x60004
1308#define _HSYNC_A 0x60008
1309#define _VTOTAL_A 0x6000c
1310#define _VBLANK_A 0x60010
1311#define _VSYNC_A 0x60014
1312#define _PIPEASRC 0x6001c
1313#define _BCLRPAT_A 0x60020
585fb111
JB
1314
1315/* Pipe B timing regs */
9db4a9c7
JB
1316#define _HTOTAL_B 0x61000
1317#define _HBLANK_B 0x61004
1318#define _HSYNC_B 0x61008
1319#define _VTOTAL_B 0x6100c
1320#define _VBLANK_B 0x61010
1321#define _VSYNC_B 0x61014
1322#define _PIPEBSRC 0x6101c
1323#define _BCLRPAT_B 0x61020
1324
1325#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1326#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1327#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1328#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1329#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1330#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1331#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
5eddb70b 1332
585fb111
JB
1333/* VGA port control */
1334#define ADPA 0x61100
1335#define ADPA_DAC_ENABLE (1<<31)
1336#define ADPA_DAC_DISABLE 0
1337#define ADPA_PIPE_SELECT_MASK (1<<30)
1338#define ADPA_PIPE_A_SELECT 0
1339#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1340#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1341#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1342#define ADPA_SETS_HVPOLARITY 0
1343#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1344#define ADPA_VSYNC_CNTL_ENABLE 0
1345#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1346#define ADPA_HSYNC_CNTL_ENABLE 0
1347#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1348#define ADPA_VSYNC_ACTIVE_LOW 0
1349#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1350#define ADPA_HSYNC_ACTIVE_LOW 0
1351#define ADPA_DPMS_MASK (~(3<<10))
1352#define ADPA_DPMS_ON (0<<10)
1353#define ADPA_DPMS_SUSPEND (1<<10)
1354#define ADPA_DPMS_STANDBY (2<<10)
1355#define ADPA_DPMS_OFF (3<<10)
1356
939fe4d7 1357
585fb111
JB
1358/* Hotplug control (945+ only) */
1359#define PORT_HOTPLUG_EN 0x61110
7d57382e 1360#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1361#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1362#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1363#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1364#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1365#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1366#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1367#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1368#define TV_HOTPLUG_INT_EN (1 << 18)
1369#define CRT_HOTPLUG_INT_EN (1 << 9)
1370#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1371#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1372/* must use period 64 on GM45 according to docs */
1373#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1374#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1375#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1376#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1377#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1378#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1379#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1380#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1381#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1382#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1383#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1384#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1385
1386#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1387#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1388#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1389#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1390#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1391#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1392#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1393#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1394#define TV_HOTPLUG_INT_STATUS (1 << 10)
1395#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1396#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1397#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1398#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1399#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1400#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1401
1402/* SDVO port control */
1403#define SDVOB 0x61140
1404#define SDVOC 0x61160
1405#define SDVO_ENABLE (1 << 31)
1406#define SDVO_PIPE_B_SELECT (1 << 30)
1407#define SDVO_STALL_SELECT (1 << 29)
1408#define SDVO_INTERRUPT_ENABLE (1 << 26)
1409/**
1410 * 915G/GM SDVO pixel multiplier.
1411 *
1412 * Programmed value is multiplier - 1, up to 5x.
1413 *
1414 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1415 */
1416#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1417#define SDVO_PORT_MULTIPLY_SHIFT 23
1418#define SDVO_PHASE_SELECT_MASK (15 << 19)
1419#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1420#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1421#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1422#define SDVO_ENCODING_SDVO (0x0 << 10)
1423#define SDVO_ENCODING_HDMI (0x2 << 10)
1424/** Requird for HDMI operation */
1425#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1426#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1427#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1428#define SDVO_AUDIO_ENABLE (1 << 6)
1429/** New with 965, default is to be set */
1430#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1431/** New with 965, default is to be set */
1432#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1433#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1434#define SDVO_DETECTED (1 << 2)
1435/* Bits to be preserved when writing */
1436#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1437#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1438
1439/* DVO port control */
1440#define DVOA 0x61120
1441#define DVOB 0x61140
1442#define DVOC 0x61160
1443#define DVO_ENABLE (1 << 31)
1444#define DVO_PIPE_B_SELECT (1 << 30)
1445#define DVO_PIPE_STALL_UNUSED (0 << 28)
1446#define DVO_PIPE_STALL (1 << 28)
1447#define DVO_PIPE_STALL_TV (2 << 28)
1448#define DVO_PIPE_STALL_MASK (3 << 28)
1449#define DVO_USE_VGA_SYNC (1 << 15)
1450#define DVO_DATA_ORDER_I740 (0 << 14)
1451#define DVO_DATA_ORDER_FP (1 << 14)
1452#define DVO_VSYNC_DISABLE (1 << 11)
1453#define DVO_HSYNC_DISABLE (1 << 10)
1454#define DVO_VSYNC_TRISTATE (1 << 9)
1455#define DVO_HSYNC_TRISTATE (1 << 8)
1456#define DVO_BORDER_ENABLE (1 << 7)
1457#define DVO_DATA_ORDER_GBRG (1 << 6)
1458#define DVO_DATA_ORDER_RGGB (0 << 6)
1459#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1460#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1461#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1462#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1463#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1464#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1465#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1466#define DVO_PRESERVE_MASK (0x7<<24)
1467#define DVOA_SRCDIM 0x61124
1468#define DVOB_SRCDIM 0x61144
1469#define DVOC_SRCDIM 0x61164
1470#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1471#define DVO_SRCDIM_VERTICAL_SHIFT 0
1472
1473/* LVDS port control */
1474#define LVDS 0x61180
1475/*
1476 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1477 * the DPLL semantics change when the LVDS is assigned to that pipe.
1478 */
1479#define LVDS_PORT_EN (1 << 31)
1480/* Selects pipe B for LVDS data. Must be set on pre-965. */
1481#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1482#define LVDS_PIPE_MASK (1 << 30)
1519b995 1483#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1484/* LVDS dithering flag on 965/g4x platform */
1485#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1486/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1487#define LVDS_VSYNC_POLARITY (1 << 21)
1488#define LVDS_HSYNC_POLARITY (1 << 20)
1489
a3e17eb8
ZY
1490/* Enable border for unscaled (or aspect-scaled) display */
1491#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1492/*
1493 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1494 * pixel.
1495 */
1496#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1497#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1498#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1499/*
1500 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1501 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1502 * on.
1503 */
1504#define LVDS_A3_POWER_MASK (3 << 6)
1505#define LVDS_A3_POWER_DOWN (0 << 6)
1506#define LVDS_A3_POWER_UP (3 << 6)
1507/*
1508 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1509 * is set.
1510 */
1511#define LVDS_CLKB_POWER_MASK (3 << 4)
1512#define LVDS_CLKB_POWER_DOWN (0 << 4)
1513#define LVDS_CLKB_POWER_UP (3 << 4)
1514/*
1515 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1516 * setting for whether we are in dual-channel mode. The B3 pair will
1517 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1518 */
1519#define LVDS_B0B3_POWER_MASK (3 << 2)
1520#define LVDS_B0B3_POWER_DOWN (0 << 2)
1521#define LVDS_B0B3_POWER_UP (3 << 2)
1522
3c17fe4b
DH
1523/* Video Data Island Packet control */
1524#define VIDEO_DIP_DATA 0x61178
1525#define VIDEO_DIP_CTL 0x61170
1526#define VIDEO_DIP_ENABLE (1 << 31)
1527#define VIDEO_DIP_PORT_B (1 << 29)
1528#define VIDEO_DIP_PORT_C (2 << 29)
1529#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1530#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1531#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1532#define VIDEO_DIP_SELECT_AVI (0 << 19)
1533#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1534#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1535#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1536#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1537#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1538#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1539
585fb111
JB
1540/* Panel power sequencing */
1541#define PP_STATUS 0x61200
1542#define PP_ON (1 << 31)
1543/*
1544 * Indicates that all dependencies of the panel are on:
1545 *
1546 * - PLL enabled
1547 * - pipe enabled
1548 * - LVDS/DVOB/DVOC on
1549 */
1550#define PP_READY (1 << 30)
1551#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
1552#define PP_SEQUENCE_POWER_UP (1 << 28)
1553#define PP_SEQUENCE_POWER_DOWN (2 << 28)
1554#define PP_SEQUENCE_MASK (3 << 28)
1555#define PP_SEQUENCE_SHIFT 28
01cb9ea6 1556#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 1557#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
1558#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
1559#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
1560#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
1561#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
1562#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
1563#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
1564#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
1565#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
1566#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
1567#define PP_CONTROL 0x61204
1568#define POWER_TARGET_ON (1 << 0)
1569#define PP_ON_DELAYS 0x61208
1570#define PP_OFF_DELAYS 0x6120c
1571#define PP_DIVISOR 0x61210
1572
1573/* Panel fitting */
1574#define PFIT_CONTROL 0x61230
1575#define PFIT_ENABLE (1 << 31)
1576#define PFIT_PIPE_MASK (3 << 29)
1577#define PFIT_PIPE_SHIFT 29
1578#define VERT_INTERP_DISABLE (0 << 10)
1579#define VERT_INTERP_BILINEAR (1 << 10)
1580#define VERT_INTERP_MASK (3 << 10)
1581#define VERT_AUTO_SCALE (1 << 9)
1582#define HORIZ_INTERP_DISABLE (0 << 6)
1583#define HORIZ_INTERP_BILINEAR (1 << 6)
1584#define HORIZ_INTERP_MASK (3 << 6)
1585#define HORIZ_AUTO_SCALE (1 << 5)
1586#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1587#define PFIT_FILTER_FUZZY (0 << 24)
1588#define PFIT_SCALING_AUTO (0 << 26)
1589#define PFIT_SCALING_PROGRAMMED (1 << 26)
1590#define PFIT_SCALING_PILLAR (2 << 26)
1591#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1592#define PFIT_PGM_RATIOS 0x61234
1593#define PFIT_VERT_SCALE_MASK 0xfff00000
1594#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1595/* Pre-965 */
1596#define PFIT_VERT_SCALE_SHIFT 20
1597#define PFIT_VERT_SCALE_MASK 0xfff00000
1598#define PFIT_HORIZ_SCALE_SHIFT 4
1599#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1600/* 965+ */
1601#define PFIT_VERT_SCALE_SHIFT_965 16
1602#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1603#define PFIT_HORIZ_SCALE_SHIFT_965 0
1604#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1605
585fb111
JB
1606#define PFIT_AUTO_RATIOS 0x61238
1607
1608/* Backlight control */
1609#define BLC_PWM_CTL 0x61254
ba3820ad 1610#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1611#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1612#define BLM_COMBINATION_MODE (1 << 30)
1613/*
1614 * This is the most significant 15 bits of the number of backlight cycles in a
1615 * complete cycle of the modulated backlight control.
1616 *
1617 * The actual value is this field multiplied by two.
1618 */
1619#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1620#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1621/*
1622 * This is the number of cycles out of the backlight modulation cycle for which
1623 * the backlight is on.
1624 *
1625 * This field must be no greater than the number of cycles in the complete
1626 * backlight modulation cycle.
1627 */
1628#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1629#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1630
0eb96d6e
JB
1631#define BLC_HIST_CTL 0x61260
1632
585fb111
JB
1633/* TV port control */
1634#define TV_CTL 0x68000
1635/** Enables the TV encoder */
1636# define TV_ENC_ENABLE (1 << 31)
1637/** Sources the TV encoder input from pipe B instead of A. */
1638# define TV_ENC_PIPEB_SELECT (1 << 30)
1639/** Outputs composite video (DAC A only) */
1640# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1641/** Outputs SVideo video (DAC B/C) */
1642# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1643/** Outputs Component video (DAC A/B/C) */
1644# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1645/** Outputs Composite and SVideo (DAC A/B/C) */
1646# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1647# define TV_TRILEVEL_SYNC (1 << 21)
1648/** Enables slow sync generation (945GM only) */
1649# define TV_SLOW_SYNC (1 << 20)
1650/** Selects 4x oversampling for 480i and 576p */
1651# define TV_OVERSAMPLE_4X (0 << 18)
1652/** Selects 2x oversampling for 720p and 1080i */
1653# define TV_OVERSAMPLE_2X (1 << 18)
1654/** Selects no oversampling for 1080p */
1655# define TV_OVERSAMPLE_NONE (2 << 18)
1656/** Selects 8x oversampling */
1657# define TV_OVERSAMPLE_8X (3 << 18)
1658/** Selects progressive mode rather than interlaced */
1659# define TV_PROGRESSIVE (1 << 17)
1660/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1661# define TV_PAL_BURST (1 << 16)
1662/** Field for setting delay of Y compared to C */
1663# define TV_YC_SKEW_MASK (7 << 12)
1664/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1665# define TV_ENC_SDP_FIX (1 << 11)
1666/**
1667 * Enables a fix for the 915GM only.
1668 *
1669 * Not sure what it does.
1670 */
1671# define TV_ENC_C0_FIX (1 << 10)
1672/** Bits that must be preserved by software */
d2d9f232 1673# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1674# define TV_FUSE_STATE_MASK (3 << 4)
1675/** Read-only state that reports all features enabled */
1676# define TV_FUSE_STATE_ENABLED (0 << 4)
1677/** Read-only state that reports that Macrovision is disabled in hardware*/
1678# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1679/** Read-only state that reports that TV-out is disabled in hardware. */
1680# define TV_FUSE_STATE_DISABLED (2 << 4)
1681/** Normal operation */
1682# define TV_TEST_MODE_NORMAL (0 << 0)
1683/** Encoder test pattern 1 - combo pattern */
1684# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1685/** Encoder test pattern 2 - full screen vertical 75% color bars */
1686# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1687/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1688# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1689/** Encoder test pattern 4 - random noise */
1690# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1691/** Encoder test pattern 5 - linear color ramps */
1692# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1693/**
1694 * This test mode forces the DACs to 50% of full output.
1695 *
1696 * This is used for load detection in combination with TVDAC_SENSE_MASK
1697 */
1698# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1699# define TV_TEST_MODE_MASK (7 << 0)
1700
1701#define TV_DAC 0x68004
b8ed2a4f 1702# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1703/**
1704 * Reports that DAC state change logic has reported change (RO).
1705 *
1706 * This gets cleared when TV_DAC_STATE_EN is cleared
1707*/
1708# define TVDAC_STATE_CHG (1 << 31)
1709# define TVDAC_SENSE_MASK (7 << 28)
1710/** Reports that DAC A voltage is above the detect threshold */
1711# define TVDAC_A_SENSE (1 << 30)
1712/** Reports that DAC B voltage is above the detect threshold */
1713# define TVDAC_B_SENSE (1 << 29)
1714/** Reports that DAC C voltage is above the detect threshold */
1715# define TVDAC_C_SENSE (1 << 28)
1716/**
1717 * Enables DAC state detection logic, for load-based TV detection.
1718 *
1719 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1720 * to off, for load detection to work.
1721 */
1722# define TVDAC_STATE_CHG_EN (1 << 27)
1723/** Sets the DAC A sense value to high */
1724# define TVDAC_A_SENSE_CTL (1 << 26)
1725/** Sets the DAC B sense value to high */
1726# define TVDAC_B_SENSE_CTL (1 << 25)
1727/** Sets the DAC C sense value to high */
1728# define TVDAC_C_SENSE_CTL (1 << 24)
1729/** Overrides the ENC_ENABLE and DAC voltage levels */
1730# define DAC_CTL_OVERRIDE (1 << 7)
1731/** Sets the slew rate. Must be preserved in software */
1732# define ENC_TVDAC_SLEW_FAST (1 << 6)
1733# define DAC_A_1_3_V (0 << 4)
1734# define DAC_A_1_1_V (1 << 4)
1735# define DAC_A_0_7_V (2 << 4)
cb66c692 1736# define DAC_A_MASK (3 << 4)
585fb111
JB
1737# define DAC_B_1_3_V (0 << 2)
1738# define DAC_B_1_1_V (1 << 2)
1739# define DAC_B_0_7_V (2 << 2)
cb66c692 1740# define DAC_B_MASK (3 << 2)
585fb111
JB
1741# define DAC_C_1_3_V (0 << 0)
1742# define DAC_C_1_1_V (1 << 0)
1743# define DAC_C_0_7_V (2 << 0)
cb66c692 1744# define DAC_C_MASK (3 << 0)
585fb111
JB
1745
1746/**
1747 * CSC coefficients are stored in a floating point format with 9 bits of
1748 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1749 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1750 * -1 (0x3) being the only legal negative value.
1751 */
1752#define TV_CSC_Y 0x68010
1753# define TV_RY_MASK 0x07ff0000
1754# define TV_RY_SHIFT 16
1755# define TV_GY_MASK 0x00000fff
1756# define TV_GY_SHIFT 0
1757
1758#define TV_CSC_Y2 0x68014
1759# define TV_BY_MASK 0x07ff0000
1760# define TV_BY_SHIFT 16
1761/**
1762 * Y attenuation for component video.
1763 *
1764 * Stored in 1.9 fixed point.
1765 */
1766# define TV_AY_MASK 0x000003ff
1767# define TV_AY_SHIFT 0
1768
1769#define TV_CSC_U 0x68018
1770# define TV_RU_MASK 0x07ff0000
1771# define TV_RU_SHIFT 16
1772# define TV_GU_MASK 0x000007ff
1773# define TV_GU_SHIFT 0
1774
1775#define TV_CSC_U2 0x6801c
1776# define TV_BU_MASK 0x07ff0000
1777# define TV_BU_SHIFT 16
1778/**
1779 * U attenuation for component video.
1780 *
1781 * Stored in 1.9 fixed point.
1782 */
1783# define TV_AU_MASK 0x000003ff
1784# define TV_AU_SHIFT 0
1785
1786#define TV_CSC_V 0x68020
1787# define TV_RV_MASK 0x0fff0000
1788# define TV_RV_SHIFT 16
1789# define TV_GV_MASK 0x000007ff
1790# define TV_GV_SHIFT 0
1791
1792#define TV_CSC_V2 0x68024
1793# define TV_BV_MASK 0x07ff0000
1794# define TV_BV_SHIFT 16
1795/**
1796 * V attenuation for component video.
1797 *
1798 * Stored in 1.9 fixed point.
1799 */
1800# define TV_AV_MASK 0x000007ff
1801# define TV_AV_SHIFT 0
1802
1803#define TV_CLR_KNOBS 0x68028
1804/** 2s-complement brightness adjustment */
1805# define TV_BRIGHTNESS_MASK 0xff000000
1806# define TV_BRIGHTNESS_SHIFT 24
1807/** Contrast adjustment, as a 2.6 unsigned floating point number */
1808# define TV_CONTRAST_MASK 0x00ff0000
1809# define TV_CONTRAST_SHIFT 16
1810/** Saturation adjustment, as a 2.6 unsigned floating point number */
1811# define TV_SATURATION_MASK 0x0000ff00
1812# define TV_SATURATION_SHIFT 8
1813/** Hue adjustment, as an integer phase angle in degrees */
1814# define TV_HUE_MASK 0x000000ff
1815# define TV_HUE_SHIFT 0
1816
1817#define TV_CLR_LEVEL 0x6802c
1818/** Controls the DAC level for black */
1819# define TV_BLACK_LEVEL_MASK 0x01ff0000
1820# define TV_BLACK_LEVEL_SHIFT 16
1821/** Controls the DAC level for blanking */
1822# define TV_BLANK_LEVEL_MASK 0x000001ff
1823# define TV_BLANK_LEVEL_SHIFT 0
1824
1825#define TV_H_CTL_1 0x68030
1826/** Number of pixels in the hsync. */
1827# define TV_HSYNC_END_MASK 0x1fff0000
1828# define TV_HSYNC_END_SHIFT 16
1829/** Total number of pixels minus one in the line (display and blanking). */
1830# define TV_HTOTAL_MASK 0x00001fff
1831# define TV_HTOTAL_SHIFT 0
1832
1833#define TV_H_CTL_2 0x68034
1834/** Enables the colorburst (needed for non-component color) */
1835# define TV_BURST_ENA (1 << 31)
1836/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1837# define TV_HBURST_START_SHIFT 16
1838# define TV_HBURST_START_MASK 0x1fff0000
1839/** Length of the colorburst */
1840# define TV_HBURST_LEN_SHIFT 0
1841# define TV_HBURST_LEN_MASK 0x0001fff
1842
1843#define TV_H_CTL_3 0x68038
1844/** End of hblank, measured in pixels minus one from start of hsync */
1845# define TV_HBLANK_END_SHIFT 16
1846# define TV_HBLANK_END_MASK 0x1fff0000
1847/** Start of hblank, measured in pixels minus one from start of hsync */
1848# define TV_HBLANK_START_SHIFT 0
1849# define TV_HBLANK_START_MASK 0x0001fff
1850
1851#define TV_V_CTL_1 0x6803c
1852/** XXX */
1853# define TV_NBR_END_SHIFT 16
1854# define TV_NBR_END_MASK 0x07ff0000
1855/** XXX */
1856# define TV_VI_END_F1_SHIFT 8
1857# define TV_VI_END_F1_MASK 0x00003f00
1858/** XXX */
1859# define TV_VI_END_F2_SHIFT 0
1860# define TV_VI_END_F2_MASK 0x0000003f
1861
1862#define TV_V_CTL_2 0x68040
1863/** Length of vsync, in half lines */
1864# define TV_VSYNC_LEN_MASK 0x07ff0000
1865# define TV_VSYNC_LEN_SHIFT 16
1866/** Offset of the start of vsync in field 1, measured in one less than the
1867 * number of half lines.
1868 */
1869# define TV_VSYNC_START_F1_MASK 0x00007f00
1870# define TV_VSYNC_START_F1_SHIFT 8
1871/**
1872 * Offset of the start of vsync in field 2, measured in one less than the
1873 * number of half lines.
1874 */
1875# define TV_VSYNC_START_F2_MASK 0x0000007f
1876# define TV_VSYNC_START_F2_SHIFT 0
1877
1878#define TV_V_CTL_3 0x68044
1879/** Enables generation of the equalization signal */
1880# define TV_EQUAL_ENA (1 << 31)
1881/** Length of vsync, in half lines */
1882# define TV_VEQ_LEN_MASK 0x007f0000
1883# define TV_VEQ_LEN_SHIFT 16
1884/** Offset of the start of equalization in field 1, measured in one less than
1885 * the number of half lines.
1886 */
1887# define TV_VEQ_START_F1_MASK 0x0007f00
1888# define TV_VEQ_START_F1_SHIFT 8
1889/**
1890 * Offset of the start of equalization in field 2, measured in one less than
1891 * the number of half lines.
1892 */
1893# define TV_VEQ_START_F2_MASK 0x000007f
1894# define TV_VEQ_START_F2_SHIFT 0
1895
1896#define TV_V_CTL_4 0x68048
1897/**
1898 * Offset to start of vertical colorburst, measured in one less than the
1899 * number of lines from vertical start.
1900 */
1901# define TV_VBURST_START_F1_MASK 0x003f0000
1902# define TV_VBURST_START_F1_SHIFT 16
1903/**
1904 * Offset to the end of vertical colorburst, measured in one less than the
1905 * number of lines from the start of NBR.
1906 */
1907# define TV_VBURST_END_F1_MASK 0x000000ff
1908# define TV_VBURST_END_F1_SHIFT 0
1909
1910#define TV_V_CTL_5 0x6804c
1911/**
1912 * Offset to start of vertical colorburst, measured in one less than the
1913 * number of lines from vertical start.
1914 */
1915# define TV_VBURST_START_F2_MASK 0x003f0000
1916# define TV_VBURST_START_F2_SHIFT 16
1917/**
1918 * Offset to the end of vertical colorburst, measured in one less than the
1919 * number of lines from the start of NBR.
1920 */
1921# define TV_VBURST_END_F2_MASK 0x000000ff
1922# define TV_VBURST_END_F2_SHIFT 0
1923
1924#define TV_V_CTL_6 0x68050
1925/**
1926 * Offset to start of vertical colorburst, measured in one less than the
1927 * number of lines from vertical start.
1928 */
1929# define TV_VBURST_START_F3_MASK 0x003f0000
1930# define TV_VBURST_START_F3_SHIFT 16
1931/**
1932 * Offset to the end of vertical colorburst, measured in one less than the
1933 * number of lines from the start of NBR.
1934 */
1935# define TV_VBURST_END_F3_MASK 0x000000ff
1936# define TV_VBURST_END_F3_SHIFT 0
1937
1938#define TV_V_CTL_7 0x68054
1939/**
1940 * Offset to start of vertical colorburst, measured in one less than the
1941 * number of lines from vertical start.
1942 */
1943# define TV_VBURST_START_F4_MASK 0x003f0000
1944# define TV_VBURST_START_F4_SHIFT 16
1945/**
1946 * Offset to the end of vertical colorburst, measured in one less than the
1947 * number of lines from the start of NBR.
1948 */
1949# define TV_VBURST_END_F4_MASK 0x000000ff
1950# define TV_VBURST_END_F4_SHIFT 0
1951
1952#define TV_SC_CTL_1 0x68060
1953/** Turns on the first subcarrier phase generation DDA */
1954# define TV_SC_DDA1_EN (1 << 31)
1955/** Turns on the first subcarrier phase generation DDA */
1956# define TV_SC_DDA2_EN (1 << 30)
1957/** Turns on the first subcarrier phase generation DDA */
1958# define TV_SC_DDA3_EN (1 << 29)
1959/** Sets the subcarrier DDA to reset frequency every other field */
1960# define TV_SC_RESET_EVERY_2 (0 << 24)
1961/** Sets the subcarrier DDA to reset frequency every fourth field */
1962# define TV_SC_RESET_EVERY_4 (1 << 24)
1963/** Sets the subcarrier DDA to reset frequency every eighth field */
1964# define TV_SC_RESET_EVERY_8 (2 << 24)
1965/** Sets the subcarrier DDA to never reset the frequency */
1966# define TV_SC_RESET_NEVER (3 << 24)
1967/** Sets the peak amplitude of the colorburst.*/
1968# define TV_BURST_LEVEL_MASK 0x00ff0000
1969# define TV_BURST_LEVEL_SHIFT 16
1970/** Sets the increment of the first subcarrier phase generation DDA */
1971# define TV_SCDDA1_INC_MASK 0x00000fff
1972# define TV_SCDDA1_INC_SHIFT 0
1973
1974#define TV_SC_CTL_2 0x68064
1975/** Sets the rollover for the second subcarrier phase generation DDA */
1976# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1977# define TV_SCDDA2_SIZE_SHIFT 16
1978/** Sets the increent of the second subcarrier phase generation DDA */
1979# define TV_SCDDA2_INC_MASK 0x00007fff
1980# define TV_SCDDA2_INC_SHIFT 0
1981
1982#define TV_SC_CTL_3 0x68068
1983/** Sets the rollover for the third subcarrier phase generation DDA */
1984# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1985# define TV_SCDDA3_SIZE_SHIFT 16
1986/** Sets the increent of the third subcarrier phase generation DDA */
1987# define TV_SCDDA3_INC_MASK 0x00007fff
1988# define TV_SCDDA3_INC_SHIFT 0
1989
1990#define TV_WIN_POS 0x68070
1991/** X coordinate of the display from the start of horizontal active */
1992# define TV_XPOS_MASK 0x1fff0000
1993# define TV_XPOS_SHIFT 16
1994/** Y coordinate of the display from the start of vertical active (NBR) */
1995# define TV_YPOS_MASK 0x00000fff
1996# define TV_YPOS_SHIFT 0
1997
1998#define TV_WIN_SIZE 0x68074
1999/** Horizontal size of the display window, measured in pixels*/
2000# define TV_XSIZE_MASK 0x1fff0000
2001# define TV_XSIZE_SHIFT 16
2002/**
2003 * Vertical size of the display window, measured in pixels.
2004 *
2005 * Must be even for interlaced modes.
2006 */
2007# define TV_YSIZE_MASK 0x00000fff
2008# define TV_YSIZE_SHIFT 0
2009
2010#define TV_FILTER_CTL_1 0x68080
2011/**
2012 * Enables automatic scaling calculation.
2013 *
2014 * If set, the rest of the registers are ignored, and the calculated values can
2015 * be read back from the register.
2016 */
2017# define TV_AUTO_SCALE (1 << 31)
2018/**
2019 * Disables the vertical filter.
2020 *
2021 * This is required on modes more than 1024 pixels wide */
2022# define TV_V_FILTER_BYPASS (1 << 29)
2023/** Enables adaptive vertical filtering */
2024# define TV_VADAPT (1 << 28)
2025# define TV_VADAPT_MODE_MASK (3 << 26)
2026/** Selects the least adaptive vertical filtering mode */
2027# define TV_VADAPT_MODE_LEAST (0 << 26)
2028/** Selects the moderately adaptive vertical filtering mode */
2029# define TV_VADAPT_MODE_MODERATE (1 << 26)
2030/** Selects the most adaptive vertical filtering mode */
2031# define TV_VADAPT_MODE_MOST (3 << 26)
2032/**
2033 * Sets the horizontal scaling factor.
2034 *
2035 * This should be the fractional part of the horizontal scaling factor divided
2036 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2037 *
2038 * (src width - 1) / ((oversample * dest width) - 1)
2039 */
2040# define TV_HSCALE_FRAC_MASK 0x00003fff
2041# define TV_HSCALE_FRAC_SHIFT 0
2042
2043#define TV_FILTER_CTL_2 0x68084
2044/**
2045 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2046 *
2047 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2048 */
2049# define TV_VSCALE_INT_MASK 0x00038000
2050# define TV_VSCALE_INT_SHIFT 15
2051/**
2052 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2053 *
2054 * \sa TV_VSCALE_INT_MASK
2055 */
2056# define TV_VSCALE_FRAC_MASK 0x00007fff
2057# define TV_VSCALE_FRAC_SHIFT 0
2058
2059#define TV_FILTER_CTL_3 0x68088
2060/**
2061 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2062 *
2063 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2064 *
2065 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2066 */
2067# define TV_VSCALE_IP_INT_MASK 0x00038000
2068# define TV_VSCALE_IP_INT_SHIFT 15
2069/**
2070 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2071 *
2072 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2073 *
2074 * \sa TV_VSCALE_IP_INT_MASK
2075 */
2076# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2077# define TV_VSCALE_IP_FRAC_SHIFT 0
2078
2079#define TV_CC_CONTROL 0x68090
2080# define TV_CC_ENABLE (1 << 31)
2081/**
2082 * Specifies which field to send the CC data in.
2083 *
2084 * CC data is usually sent in field 0.
2085 */
2086# define TV_CC_FID_MASK (1 << 27)
2087# define TV_CC_FID_SHIFT 27
2088/** Sets the horizontal position of the CC data. Usually 135. */
2089# define TV_CC_HOFF_MASK 0x03ff0000
2090# define TV_CC_HOFF_SHIFT 16
2091/** Sets the vertical position of the CC data. Usually 21 */
2092# define TV_CC_LINE_MASK 0x0000003f
2093# define TV_CC_LINE_SHIFT 0
2094
2095#define TV_CC_DATA 0x68094
2096# define TV_CC_RDY (1 << 31)
2097/** Second word of CC data to be transmitted. */
2098# define TV_CC_DATA_2_MASK 0x007f0000
2099# define TV_CC_DATA_2_SHIFT 16
2100/** First word of CC data to be transmitted. */
2101# define TV_CC_DATA_1_MASK 0x0000007f
2102# define TV_CC_DATA_1_SHIFT 0
2103
2104#define TV_H_LUMA_0 0x68100
2105#define TV_H_LUMA_59 0x681ec
2106#define TV_H_CHROMA_0 0x68200
2107#define TV_H_CHROMA_59 0x682ec
2108#define TV_V_LUMA_0 0x68300
2109#define TV_V_LUMA_42 0x683a8
2110#define TV_V_CHROMA_0 0x68400
2111#define TV_V_CHROMA_42 0x684a8
2112
040d87f1 2113/* Display Port */
32f9d658 2114#define DP_A 0x64000 /* eDP */
040d87f1
KP
2115#define DP_B 0x64100
2116#define DP_C 0x64200
2117#define DP_D 0x64300
2118
2119#define DP_PORT_EN (1 << 31)
2120#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2121#define DP_PIPE_MASK (1 << 30)
2122
040d87f1
KP
2123/* Link training mode - select a suitable mode for each stage */
2124#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2125#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2126#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2127#define DP_LINK_TRAIN_OFF (3 << 28)
2128#define DP_LINK_TRAIN_MASK (3 << 28)
2129#define DP_LINK_TRAIN_SHIFT 28
2130
8db9d77b
ZW
2131/* CPT Link training mode */
2132#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2133#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2134#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2135#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2136#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2137#define DP_LINK_TRAIN_SHIFT_CPT 8
2138
040d87f1
KP
2139/* Signal voltages. These are mostly controlled by the other end */
2140#define DP_VOLTAGE_0_4 (0 << 25)
2141#define DP_VOLTAGE_0_6 (1 << 25)
2142#define DP_VOLTAGE_0_8 (2 << 25)
2143#define DP_VOLTAGE_1_2 (3 << 25)
2144#define DP_VOLTAGE_MASK (7 << 25)
2145#define DP_VOLTAGE_SHIFT 25
2146
2147/* Signal pre-emphasis levels, like voltages, the other end tells us what
2148 * they want
2149 */
2150#define DP_PRE_EMPHASIS_0 (0 << 22)
2151#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2152#define DP_PRE_EMPHASIS_6 (2 << 22)
2153#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2154#define DP_PRE_EMPHASIS_MASK (7 << 22)
2155#define DP_PRE_EMPHASIS_SHIFT 22
2156
2157/* How many wires to use. I guess 3 was too hard */
2158#define DP_PORT_WIDTH_1 (0 << 19)
2159#define DP_PORT_WIDTH_2 (1 << 19)
2160#define DP_PORT_WIDTH_4 (3 << 19)
2161#define DP_PORT_WIDTH_MASK (7 << 19)
2162
2163/* Mystic DPCD version 1.1 special mode */
2164#define DP_ENHANCED_FRAMING (1 << 18)
2165
32f9d658
ZW
2166/* eDP */
2167#define DP_PLL_FREQ_270MHZ (0 << 16)
2168#define DP_PLL_FREQ_160MHZ (1 << 16)
2169#define DP_PLL_FREQ_MASK (3 << 16)
2170
040d87f1
KP
2171/** locked once port is enabled */
2172#define DP_PORT_REVERSAL (1 << 15)
2173
32f9d658
ZW
2174/* eDP */
2175#define DP_PLL_ENABLE (1 << 14)
2176
040d87f1
KP
2177/** sends the clock on lane 15 of the PEG for debug */
2178#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2179
2180#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2181#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2182
2183/** limit RGB values to avoid confusing TVs */
2184#define DP_COLOR_RANGE_16_235 (1 << 8)
2185
2186/** Turn on the audio link */
2187#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2188
2189/** vs and hs sync polarity */
2190#define DP_SYNC_VS_HIGH (1 << 4)
2191#define DP_SYNC_HS_HIGH (1 << 3)
2192
2193/** A fantasy */
2194#define DP_DETECTED (1 << 2)
2195
2196/** The aux channel provides a way to talk to the
2197 * signal sink for DDC etc. Max packet size supported
2198 * is 20 bytes in each direction, hence the 5 fixed
2199 * data registers
2200 */
32f9d658
ZW
2201#define DPA_AUX_CH_CTL 0x64010
2202#define DPA_AUX_CH_DATA1 0x64014
2203#define DPA_AUX_CH_DATA2 0x64018
2204#define DPA_AUX_CH_DATA3 0x6401c
2205#define DPA_AUX_CH_DATA4 0x64020
2206#define DPA_AUX_CH_DATA5 0x64024
2207
040d87f1
KP
2208#define DPB_AUX_CH_CTL 0x64110
2209#define DPB_AUX_CH_DATA1 0x64114
2210#define DPB_AUX_CH_DATA2 0x64118
2211#define DPB_AUX_CH_DATA3 0x6411c
2212#define DPB_AUX_CH_DATA4 0x64120
2213#define DPB_AUX_CH_DATA5 0x64124
2214
2215#define DPC_AUX_CH_CTL 0x64210
2216#define DPC_AUX_CH_DATA1 0x64214
2217#define DPC_AUX_CH_DATA2 0x64218
2218#define DPC_AUX_CH_DATA3 0x6421c
2219#define DPC_AUX_CH_DATA4 0x64220
2220#define DPC_AUX_CH_DATA5 0x64224
2221
2222#define DPD_AUX_CH_CTL 0x64310
2223#define DPD_AUX_CH_DATA1 0x64314
2224#define DPD_AUX_CH_DATA2 0x64318
2225#define DPD_AUX_CH_DATA3 0x6431c
2226#define DPD_AUX_CH_DATA4 0x64320
2227#define DPD_AUX_CH_DATA5 0x64324
2228
2229#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2230#define DP_AUX_CH_CTL_DONE (1 << 30)
2231#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2232#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2233#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2234#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2235#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2236#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2237#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2238#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2239#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2240#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2241#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2242#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2243#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2244#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2245#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2246#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2247#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2248#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2249#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2250
2251/*
2252 * Computing GMCH M and N values for the Display Port link
2253 *
2254 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2255 *
2256 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2257 *
2258 * The GMCH value is used internally
2259 *
2260 * bytes_per_pixel is the number of bytes coming out of the plane,
2261 * which is after the LUTs, so we want the bytes for our color format.
2262 * For our current usage, this is always 3, one byte for R, G and B.
2263 */
9db4a9c7
JB
2264#define _PIPEA_GMCH_DATA_M 0x70050
2265#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2266
2267/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2268#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2269#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2270
2271#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2272
9db4a9c7
JB
2273#define _PIPEA_GMCH_DATA_N 0x70054
2274#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2275#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2276
2277/*
2278 * Computing Link M and N values for the Display Port link
2279 *
2280 * Link M / N = pixel_clock / ls_clk
2281 *
2282 * (the DP spec calls pixel_clock the 'strm_clk')
2283 *
2284 * The Link value is transmitted in the Main Stream
2285 * Attributes and VB-ID.
2286 */
2287
9db4a9c7
JB
2288#define _PIPEA_DP_LINK_M 0x70060
2289#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2290#define PIPEA_DP_LINK_M_MASK (0xffffff)
2291
9db4a9c7
JB
2292#define _PIPEA_DP_LINK_N 0x70064
2293#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2294#define PIPEA_DP_LINK_N_MASK (0xffffff)
2295
9db4a9c7
JB
2296#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2297#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2298#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2299#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2300
585fb111
JB
2301/* Display & cursor control */
2302
2303/* Pipe A */
9db4a9c7 2304#define _PIPEADSL 0x70000
58e10eb9 2305#define DSL_LINEMASK 0x00000fff
9db4a9c7 2306#define _PIPEACONF 0x70008
5eddb70b
CW
2307#define PIPECONF_ENABLE (1<<31)
2308#define PIPECONF_DISABLE 0
2309#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2310#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2311#define PIPECONF_SINGLE_WIDE 0
2312#define PIPECONF_PIPE_UNLOCKED 0
2313#define PIPECONF_PIPE_LOCKED (1<<25)
2314#define PIPECONF_PALETTE 0
2315#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2316#define PIPECONF_FORCE_BORDER (1<<25)
2317#define PIPECONF_PROGRESSIVE (0 << 21)
2318#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2319#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
59df7b17 2320#define PIPECONF_INTERLACE_MASK (7 << 21)
652c393a 2321#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2322#define PIPECONF_BPP_MASK (0x000000e0)
2323#define PIPECONF_BPP_8 (0<<5)
2324#define PIPECONF_BPP_10 (1<<5)
2325#define PIPECONF_BPP_6 (2<<5)
2326#define PIPECONF_BPP_12 (3<<5)
2327#define PIPECONF_DITHER_EN (1<<4)
2328#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2329#define PIPECONF_DITHER_TYPE_SP (0<<2)
2330#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2331#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2332#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2333#define _PIPEASTAT 0x70024
585fb111
JB
2334#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2335#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2336#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2337#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2338#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2339#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2340#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2341#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2342#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2343#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2344#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2345#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2346#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2347#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2348#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2349#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2350#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2351#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2352#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2353#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2354#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2355#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2356#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2357#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2358#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2359#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2360#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2361#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2362#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2363#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2364#define PIPE_8BPC (0 << 5)
2365#define PIPE_10BPC (1 << 5)
2366#define PIPE_6BPC (2 << 5)
2367#define PIPE_12BPC (3 << 5)
585fb111 2368
9db4a9c7
JB
2369#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2370#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2371#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2372#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2373#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2374#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2375
585fb111
JB
2376#define DSPARB 0x70030
2377#define DSPARB_CSTART_MASK (0x7f << 7)
2378#define DSPARB_CSTART_SHIFT 7
2379#define DSPARB_BSTART_MASK (0x7f)
2380#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2381#define DSPARB_BEND_SHIFT 9 /* on 855 */
2382#define DSPARB_AEND_SHIFT 0
2383
2384#define DSPFW1 0x70034
0e442c60 2385#define DSPFW_SR_SHIFT 23
0206e353 2386#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2387#define DSPFW_CURSORB_SHIFT 16
d4294342 2388#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2389#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2390#define DSPFW_PLANEB_MASK (0x7f<<8)
2391#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2392#define DSPFW2 0x70038
0e442c60 2393#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2394#define DSPFW_CURSORA_SHIFT 8
d4294342 2395#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2396#define DSPFW3 0x7003c
0e442c60
JB
2397#define DSPFW_HPLL_SR_EN (1<<31)
2398#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2399#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2400#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2401#define DSPFW_HPLL_CURSOR_SHIFT 16
2402#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2403#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2404
2405/* FIFO watermark sizes etc */
0e442c60 2406#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2407#define I915_FIFO_LINE_SIZE 64
2408#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2409
2410#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2411#define I965_FIFO_SIZE 512
2412#define I945_FIFO_SIZE 127
7662c8bd 2413#define I915_FIFO_SIZE 95
dff33cfc 2414#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2415#define I830_FIFO_SIZE 95
0e442c60
JB
2416
2417#define G4X_MAX_WM 0x3f
7662c8bd
SL
2418#define I915_MAX_WM 0x3f
2419
f2b115e6
AJ
2420#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2421#define PINEVIEW_FIFO_LINE_SIZE 64
2422#define PINEVIEW_MAX_WM 0x1ff
2423#define PINEVIEW_DFT_WM 0x3f
2424#define PINEVIEW_DFT_HPLLOFF_WM 0
2425#define PINEVIEW_GUARD_WM 10
2426#define PINEVIEW_CURSOR_FIFO 64
2427#define PINEVIEW_CURSOR_MAX_WM 0x3f
2428#define PINEVIEW_CURSOR_DFT_WM 0
2429#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2430
4fe5e611
ZY
2431#define I965_CURSOR_FIFO 64
2432#define I965_CURSOR_MAX_WM 32
2433#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2434
2435/* define the Watermark register on Ironlake */
2436#define WM0_PIPEA_ILK 0x45100
2437#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2438#define WM0_PIPE_PLANE_SHIFT 16
2439#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2440#define WM0_PIPE_SPRITE_SHIFT 8
2441#define WM0_PIPE_CURSOR_MASK (0x1f)
2442
2443#define WM0_PIPEB_ILK 0x45104
d6c892df 2444#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
2445#define WM1_LP_ILK 0x45108
2446#define WM1_LP_SR_EN (1<<31)
2447#define WM1_LP_LATENCY_SHIFT 24
2448#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2449#define WM1_LP_FBC_MASK (0xf<<20)
2450#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2451#define WM1_LP_SR_MASK (0x1ff<<8)
2452#define WM1_LP_SR_SHIFT 8
2453#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2454#define WM2_LP_ILK 0x4510c
2455#define WM2_LP_EN (1<<31)
2456#define WM3_LP_ILK 0x45110
2457#define WM3_LP_EN (1<<31)
2458#define WM1S_LP_ILK 0x45120
b840d907
JB
2459#define WM2S_LP_IVB 0x45124
2460#define WM3S_LP_IVB 0x45128
dd8849c8 2461#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2462
2463/* Memory latency timer register */
2464#define MLTR_ILK 0x11222
b79d4990
JB
2465#define MLTR_WM1_SHIFT 0
2466#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2467/* the unit of memory self-refresh latency time is 0.5us */
2468#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2469#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2470#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2471#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2472
2473/* define the fifo size on Ironlake */
2474#define ILK_DISPLAY_FIFO 128
2475#define ILK_DISPLAY_MAXWM 64
2476#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2477#define ILK_CURSOR_FIFO 32
2478#define ILK_CURSOR_MAXWM 16
2479#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2480
2481#define ILK_DISPLAY_SR_FIFO 512
2482#define ILK_DISPLAY_MAX_SRWM 0x1ff
2483#define ILK_DISPLAY_DFT_SRWM 0x3f
2484#define ILK_CURSOR_SR_FIFO 64
2485#define ILK_CURSOR_MAX_SRWM 0x3f
2486#define ILK_CURSOR_DFT_SRWM 8
2487
2488#define ILK_FIFO_LINE_SIZE 64
2489
1398261a
YL
2490/* define the WM info on Sandybridge */
2491#define SNB_DISPLAY_FIFO 128
2492#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2493#define SNB_DISPLAY_DFTWM 8
2494#define SNB_CURSOR_FIFO 32
2495#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2496#define SNB_CURSOR_DFTWM 8
2497
2498#define SNB_DISPLAY_SR_FIFO 512
2499#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2500#define SNB_DISPLAY_DFT_SRWM 0x3f
2501#define SNB_CURSOR_SR_FIFO 64
2502#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2503#define SNB_CURSOR_DFT_SRWM 8
2504
2505#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2506
2507#define SNB_FIFO_LINE_SIZE 64
2508
2509
2510/* the address where we get all kinds of latency value */
2511#define SSKPD 0x5d10
2512#define SSKPD_WM_MASK 0x3f
2513#define SSKPD_WM0_SHIFT 0
2514#define SSKPD_WM1_SHIFT 8
2515#define SSKPD_WM2_SHIFT 16
2516#define SSKPD_WM3_SHIFT 24
2517
2518#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2519#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2520#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2521#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2522#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2523
585fb111
JB
2524/*
2525 * The two pipe frame counter registers are not synchronized, so
2526 * reading a stable value is somewhat tricky. The following code
2527 * should work:
2528 *
2529 * do {
2530 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2531 * PIPE_FRAME_HIGH_SHIFT;
2532 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2533 * PIPE_FRAME_LOW_SHIFT);
2534 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2535 * PIPE_FRAME_HIGH_SHIFT);
2536 * } while (high1 != high2);
2537 * frame = (high1 << 8) | low1;
2538 */
9db4a9c7 2539#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2540#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2541#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2542#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2543#define PIPE_FRAME_LOW_MASK 0xff000000
2544#define PIPE_FRAME_LOW_SHIFT 24
2545#define PIPE_PIXEL_MASK 0x00ffffff
2546#define PIPE_PIXEL_SHIFT 0
9880b7a5 2547/* GM45+ just has to be different */
9db4a9c7
JB
2548#define _PIPEA_FRMCOUNT_GM45 0x70040
2549#define _PIPEA_FLIPCOUNT_GM45 0x70044
2550#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2551
2552/* Cursor A & B regs */
9db4a9c7 2553#define _CURACNTR 0x70080
14b60391
JB
2554/* Old style CUR*CNTR flags (desktop 8xx) */
2555#define CURSOR_ENABLE 0x80000000
2556#define CURSOR_GAMMA_ENABLE 0x40000000
2557#define CURSOR_STRIDE_MASK 0x30000000
2558#define CURSOR_FORMAT_SHIFT 24
2559#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2560#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2561#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2562#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2563#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2564#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2565/* New style CUR*CNTR flags */
2566#define CURSOR_MODE 0x27
585fb111
JB
2567#define CURSOR_MODE_DISABLE 0x00
2568#define CURSOR_MODE_64_32B_AX 0x07
2569#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2570#define MCURSOR_PIPE_SELECT (1 << 28)
2571#define MCURSOR_PIPE_A 0x00
2572#define MCURSOR_PIPE_B (1 << 28)
585fb111 2573#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2574#define _CURABASE 0x70084
2575#define _CURAPOS 0x70088
585fb111
JB
2576#define CURSOR_POS_MASK 0x007FF
2577#define CURSOR_POS_SIGN 0x8000
2578#define CURSOR_X_SHIFT 0
2579#define CURSOR_Y_SHIFT 16
14b60391 2580#define CURSIZE 0x700a0
9db4a9c7
JB
2581#define _CURBCNTR 0x700c0
2582#define _CURBBASE 0x700c4
2583#define _CURBPOS 0x700c8
585fb111 2584
65a21cd6
JB
2585#define _CURBCNTR_IVB 0x71080
2586#define _CURBBASE_IVB 0x71084
2587#define _CURBPOS_IVB 0x71088
2588
9db4a9c7
JB
2589#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2590#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2591#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2592
65a21cd6
JB
2593#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
2594#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
2595#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
2596
585fb111 2597/* Display A control */
9db4a9c7 2598#define _DSPACNTR 0x70180
585fb111
JB
2599#define DISPLAY_PLANE_ENABLE (1<<31)
2600#define DISPLAY_PLANE_DISABLE 0
2601#define DISPPLANE_GAMMA_ENABLE (1<<30)
2602#define DISPPLANE_GAMMA_DISABLE 0
2603#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2604#define DISPPLANE_8BPP (0x2<<26)
2605#define DISPPLANE_15_16BPP (0x4<<26)
2606#define DISPPLANE_16BPP (0x5<<26)
2607#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2608#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2609#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2610#define DISPPLANE_STEREO_ENABLE (1<<25)
2611#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2612#define DISPPLANE_SEL_PIPE_SHIFT 24
2613#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2614#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2615#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2616#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2617#define DISPPLANE_SRC_KEY_DISABLE 0
2618#define DISPPLANE_LINE_DOUBLE (1<<20)
2619#define DISPPLANE_NO_LINE_DOUBLE 0
2620#define DISPPLANE_STEREO_POLARITY_FIRST 0
2621#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2622#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2623#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2624#define _DSPAADDR 0x70184
2625#define _DSPASTRIDE 0x70188
2626#define _DSPAPOS 0x7018C /* reserved */
2627#define _DSPASIZE 0x70190
2628#define _DSPASURF 0x7019C /* 965+ only */
2629#define _DSPATILEOFF 0x701A4 /* 965+ only */
2630
2631#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2632#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2633#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2634#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2635#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2636#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2637#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2638
585fb111
JB
2639/* VBIOS flags */
2640#define SWF00 0x71410
2641#define SWF01 0x71414
2642#define SWF02 0x71418
2643#define SWF03 0x7141c
2644#define SWF04 0x71420
2645#define SWF05 0x71424
2646#define SWF06 0x71428
2647#define SWF10 0x70410
2648#define SWF11 0x70414
2649#define SWF14 0x71420
2650#define SWF30 0x72414
2651#define SWF31 0x72418
2652#define SWF32 0x7241c
2653
2654/* Pipe B */
9db4a9c7
JB
2655#define _PIPEBDSL 0x71000
2656#define _PIPEBCONF 0x71008
2657#define _PIPEBSTAT 0x71024
2658#define _PIPEBFRAMEHIGH 0x71040
2659#define _PIPEBFRAMEPIXEL 0x71044
2660#define _PIPEB_FRMCOUNT_GM45 0x71040
2661#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2662
585fb111
JB
2663
2664/* Display B control */
9db4a9c7 2665#define _DSPBCNTR 0x71180
585fb111
JB
2666#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2667#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2668#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2669#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2670#define _DSPBADDR 0x71184
2671#define _DSPBSTRIDE 0x71188
2672#define _DSPBPOS 0x7118C
2673#define _DSPBSIZE 0x71190
2674#define _DSPBSURF 0x7119C
2675#define _DSPBTILEOFF 0x711A4
585fb111 2676
b840d907
JB
2677/* Sprite A control */
2678#define _DVSACNTR 0x72180
2679#define DVS_ENABLE (1<<31)
2680#define DVS_GAMMA_ENABLE (1<<30)
2681#define DVS_PIXFORMAT_MASK (3<<25)
2682#define DVS_FORMAT_YUV422 (0<<25)
2683#define DVS_FORMAT_RGBX101010 (1<<25)
2684#define DVS_FORMAT_RGBX888 (2<<25)
2685#define DVS_FORMAT_RGBX161616 (3<<25)
2686#define DVS_SOURCE_KEY (1<<22)
2687#define DVS_RGB_ORDER_RGBX (1<<20)
2688#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
2689#define DVS_YUV_ORDER_YUYV (0<<16)
2690#define DVS_YUV_ORDER_UYVY (1<<16)
2691#define DVS_YUV_ORDER_YVYU (2<<16)
2692#define DVS_YUV_ORDER_VYUY (3<<16)
2693#define DVS_DEST_KEY (1<<2)
2694#define DVS_TRICKLE_FEED_DISABLE (1<<14)
2695#define DVS_TILED (1<<10)
2696#define _DVSALINOFF 0x72184
2697#define _DVSASTRIDE 0x72188
2698#define _DVSAPOS 0x7218c
2699#define _DVSASIZE 0x72190
2700#define _DVSAKEYVAL 0x72194
2701#define _DVSAKEYMSK 0x72198
2702#define _DVSASURF 0x7219c
2703#define _DVSAKEYMAXVAL 0x721a0
2704#define _DVSATILEOFF 0x721a4
2705#define _DVSASURFLIVE 0x721ac
2706#define _DVSASCALE 0x72204
2707#define DVS_SCALE_ENABLE (1<<31)
2708#define DVS_FILTER_MASK (3<<29)
2709#define DVS_FILTER_MEDIUM (0<<29)
2710#define DVS_FILTER_ENHANCING (1<<29)
2711#define DVS_FILTER_SOFTENING (2<<29)
2712#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2713#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
2714#define _DVSAGAMC 0x72300
2715
2716#define _DVSBCNTR 0x73180
2717#define _DVSBLINOFF 0x73184
2718#define _DVSBSTRIDE 0x73188
2719#define _DVSBPOS 0x7318c
2720#define _DVSBSIZE 0x73190
2721#define _DVSBKEYVAL 0x73194
2722#define _DVSBKEYMSK 0x73198
2723#define _DVSBSURF 0x7319c
2724#define _DVSBKEYMAXVAL 0x731a0
2725#define _DVSBTILEOFF 0x731a4
2726#define _DVSBSURFLIVE 0x731ac
2727#define _DVSBSCALE 0x73204
2728#define _DVSBGAMC 0x73300
2729
2730#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
2731#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
2732#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
2733#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
2734#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 2735#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
2736#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
2737#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
2738#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
2739#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
2740#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
b840d907
JB
2741
2742#define _SPRA_CTL 0x70280
2743#define SPRITE_ENABLE (1<<31)
2744#define SPRITE_GAMMA_ENABLE (1<<30)
2745#define SPRITE_PIXFORMAT_MASK (7<<25)
2746#define SPRITE_FORMAT_YUV422 (0<<25)
2747#define SPRITE_FORMAT_RGBX101010 (1<<25)
2748#define SPRITE_FORMAT_RGBX888 (2<<25)
2749#define SPRITE_FORMAT_RGBX161616 (3<<25)
2750#define SPRITE_FORMAT_YUV444 (4<<25)
2751#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
2752#define SPRITE_CSC_ENABLE (1<<24)
2753#define SPRITE_SOURCE_KEY (1<<22)
2754#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
2755#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
2756#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
2757#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
2758#define SPRITE_YUV_ORDER_YUYV (0<<16)
2759#define SPRITE_YUV_ORDER_UYVY (1<<16)
2760#define SPRITE_YUV_ORDER_YVYU (2<<16)
2761#define SPRITE_YUV_ORDER_VYUY (3<<16)
2762#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
2763#define SPRITE_INT_GAMMA_ENABLE (1<<13)
2764#define SPRITE_TILED (1<<10)
2765#define SPRITE_DEST_KEY (1<<2)
2766#define _SPRA_LINOFF 0x70284
2767#define _SPRA_STRIDE 0x70288
2768#define _SPRA_POS 0x7028c
2769#define _SPRA_SIZE 0x70290
2770#define _SPRA_KEYVAL 0x70294
2771#define _SPRA_KEYMSK 0x70298
2772#define _SPRA_SURF 0x7029c
2773#define _SPRA_KEYMAX 0x702a0
2774#define _SPRA_TILEOFF 0x702a4
2775#define _SPRA_SCALE 0x70304
2776#define SPRITE_SCALE_ENABLE (1<<31)
2777#define SPRITE_FILTER_MASK (3<<29)
2778#define SPRITE_FILTER_MEDIUM (0<<29)
2779#define SPRITE_FILTER_ENHANCING (1<<29)
2780#define SPRITE_FILTER_SOFTENING (2<<29)
2781#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
2782#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
2783#define _SPRA_GAMC 0x70400
2784
2785#define _SPRB_CTL 0x71280
2786#define _SPRB_LINOFF 0x71284
2787#define _SPRB_STRIDE 0x71288
2788#define _SPRB_POS 0x7128c
2789#define _SPRB_SIZE 0x71290
2790#define _SPRB_KEYVAL 0x71294
2791#define _SPRB_KEYMSK 0x71298
2792#define _SPRB_SURF 0x7129c
2793#define _SPRB_KEYMAX 0x712a0
2794#define _SPRB_TILEOFF 0x712a4
2795#define _SPRB_SCALE 0x71304
2796#define _SPRB_GAMC 0x71400
2797
2798#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
2799#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
2800#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
2801#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
2802#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
2803#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
2804#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
2805#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
2806#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
2807#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
2808#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
2809#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
2810
585fb111
JB
2811/* VBIOS regs */
2812#define VGACNTRL 0x71400
2813# define VGA_DISP_DISABLE (1 << 31)
2814# define VGA_2X_MODE (1 << 30)
2815# define VGA_PIPE_B_SELECT (1 << 29)
2816
f2b115e6 2817/* Ironlake */
b9055052
ZW
2818
2819#define CPU_VGACNTRL 0x41000
2820
2821#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2822#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2823#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2824#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2825#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2826#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2827#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2828#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2829#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2830
2831/* refresh rate hardware control */
2832#define RR_HW_CTL 0x45300
2833#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2834#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2835
2836#define FDI_PLL_BIOS_0 0x46000
021357ac 2837#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2838#define FDI_PLL_BIOS_1 0x46004
2839#define FDI_PLL_BIOS_2 0x46008
2840#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2841#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2842#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2843
8956c8bb 2844#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
2845# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2846# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
2847# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2848# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2849
2850#define PCH_3DCGDIS0 0x46020
2851# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2852# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2853
06f37751
EA
2854#define PCH_3DCGDIS1 0x46024
2855# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
2856
b9055052
ZW
2857#define FDI_PLL_FREQ_CTL 0x46030
2858#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2859#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2860#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2861
2862
9db4a9c7 2863#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
2864#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2865#define TU_SIZE_MASK 0x7e000000
5eddb70b 2866#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 2867#define _PIPEA_DATA_N1 0x60034
5eddb70b 2868#define PIPE_DATA_N1_OFFSET 0
b9055052 2869
9db4a9c7 2870#define _PIPEA_DATA_M2 0x60038
5eddb70b 2871#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 2872#define _PIPEA_DATA_N2 0x6003c
5eddb70b 2873#define PIPE_DATA_N2_OFFSET 0
b9055052 2874
9db4a9c7 2875#define _PIPEA_LINK_M1 0x60040
5eddb70b 2876#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 2877#define _PIPEA_LINK_N1 0x60044
5eddb70b 2878#define PIPE_LINK_N1_OFFSET 0
b9055052 2879
9db4a9c7 2880#define _PIPEA_LINK_M2 0x60048
5eddb70b 2881#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 2882#define _PIPEA_LINK_N2 0x6004c
5eddb70b 2883#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2884
2885/* PIPEB timing regs are same start from 0x61000 */
2886
9db4a9c7
JB
2887#define _PIPEB_DATA_M1 0x61030
2888#define _PIPEB_DATA_N1 0x61034
b9055052 2889
9db4a9c7
JB
2890#define _PIPEB_DATA_M2 0x61038
2891#define _PIPEB_DATA_N2 0x6103c
b9055052 2892
9db4a9c7
JB
2893#define _PIPEB_LINK_M1 0x61040
2894#define _PIPEB_LINK_N1 0x61044
b9055052 2895
9db4a9c7
JB
2896#define _PIPEB_LINK_M2 0x61048
2897#define _PIPEB_LINK_N2 0x6104c
5eddb70b 2898
9db4a9c7
JB
2899#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
2900#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
2901#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
2902#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
2903#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
2904#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
2905#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
2906#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
2907
2908/* CPU panel fitter */
9db4a9c7
JB
2909/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
2910#define _PFA_CTL_1 0x68080
2911#define _PFB_CTL_1 0x68880
b9055052 2912#define PF_ENABLE (1<<31)
b1f60b70
ZW
2913#define PF_FILTER_MASK (3<<23)
2914#define PF_FILTER_PROGRAMMED (0<<23)
2915#define PF_FILTER_MED_3x3 (1<<23)
2916#define PF_FILTER_EDGE_ENHANCE (2<<23)
2917#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
2918#define _PFA_WIN_SZ 0x68074
2919#define _PFB_WIN_SZ 0x68874
2920#define _PFA_WIN_POS 0x68070
2921#define _PFB_WIN_POS 0x68870
2922#define _PFA_VSCALE 0x68084
2923#define _PFB_VSCALE 0x68884
2924#define _PFA_HSCALE 0x68090
2925#define _PFB_HSCALE 0x68890
2926
2927#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
2928#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
2929#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
2930#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
2931#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
2932
2933/* legacy palette */
9db4a9c7
JB
2934#define _LGC_PALETTE_A 0x4a000
2935#define _LGC_PALETTE_B 0x4a800
2936#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
2937
2938/* interrupts */
2939#define DE_MASTER_IRQ_CONTROL (1 << 31)
2940#define DE_SPRITEB_FLIP_DONE (1 << 29)
2941#define DE_SPRITEA_FLIP_DONE (1 << 28)
2942#define DE_PLANEB_FLIP_DONE (1 << 27)
2943#define DE_PLANEA_FLIP_DONE (1 << 26)
2944#define DE_PCU_EVENT (1 << 25)
2945#define DE_GTT_FAULT (1 << 24)
2946#define DE_POISON (1 << 23)
2947#define DE_PERFORM_COUNTER (1 << 22)
2948#define DE_PCH_EVENT (1 << 21)
2949#define DE_AUX_CHANNEL_A (1 << 20)
2950#define DE_DP_A_HOTPLUG (1 << 19)
2951#define DE_GSE (1 << 18)
2952#define DE_PIPEB_VBLANK (1 << 15)
2953#define DE_PIPEB_EVEN_FIELD (1 << 14)
2954#define DE_PIPEB_ODD_FIELD (1 << 13)
2955#define DE_PIPEB_LINE_COMPARE (1 << 12)
2956#define DE_PIPEB_VSYNC (1 << 11)
2957#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2958#define DE_PIPEA_VBLANK (1 << 7)
2959#define DE_PIPEA_EVEN_FIELD (1 << 6)
2960#define DE_PIPEA_ODD_FIELD (1 << 5)
2961#define DE_PIPEA_LINE_COMPARE (1 << 4)
2962#define DE_PIPEA_VSYNC (1 << 3)
2963#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2964
b1f14ad0
JB
2965/* More Ivybridge lolz */
2966#define DE_ERR_DEBUG_IVB (1<<30)
2967#define DE_GSE_IVB (1<<29)
2968#define DE_PCH_EVENT_IVB (1<<28)
2969#define DE_DP_A_HOTPLUG_IVB (1<<27)
2970#define DE_AUX_CHANNEL_A_IVB (1<<26)
2971#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
2972#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
2973#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
2974#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
2975#define DE_PIPEB_VBLANK_IVB (1<<5)
2976#define DE_PIPEA_VBLANK_IVB (1<<0)
2977
b9055052
ZW
2978#define DEISR 0x44000
2979#define DEIMR 0x44004
2980#define DEIIR 0x44008
2981#define DEIER 0x4400c
2982
2983/* GT interrupt */
e552eb70 2984#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2985#define GT_SYNC_STATUS (1 << 2)
2986#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2987#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2988#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 2989#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
2990
2991#define GTISR 0x44010
2992#define GTIMR 0x44014
2993#define GTIIR 0x44018
2994#define GTIER 0x4401c
2995
7f8a8569 2996#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
2997/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2998#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
2999#define ILK_DPARB_GATE (1<<22)
3000#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
3001#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
3002#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
3003#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
3004#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
3005#define ILK_HDCP_DISABLE (1<<25)
3006#define ILK_eDP_A_DISABLE (1<<24)
3007#define ILK_DESKTOP (1<<23)
7f8a8569 3008#define ILK_DSPCLK_GATE 0x42020
28963a3e 3009#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 3010#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
3011#define ILK_DPFD_CLK_GATE (1<<7)
3012
b52eb4dc
ZY
3013/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
3014#define ILK_CLK_FBC (1<<7)
3015#define ILK_DPFC_DIS1 (1<<8)
3016#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 3017
116ac8d2
EA
3018#define IVB_CHICKEN3 0x4200c
3019# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
3020# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
3021
553bd149
ZW
3022#define DISP_ARB_CTL 0x45000
3023#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 3024#define DISP_FBC_WM_DIS (1<<15)
553bd149 3025
b9055052
ZW
3026/* PCH */
3027
3028/* south display engine interrupt */
776ad806
JB
3029#define SDE_AUDIO_POWER_D (1 << 27)
3030#define SDE_AUDIO_POWER_C (1 << 26)
3031#define SDE_AUDIO_POWER_B (1 << 25)
3032#define SDE_AUDIO_POWER_SHIFT (25)
3033#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
3034#define SDE_GMBUS (1 << 24)
3035#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
3036#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
3037#define SDE_AUDIO_HDCP_MASK (3 << 22)
3038#define SDE_AUDIO_TRANSB (1 << 21)
3039#define SDE_AUDIO_TRANSA (1 << 20)
3040#define SDE_AUDIO_TRANS_MASK (3 << 20)
3041#define SDE_POISON (1 << 19)
3042/* 18 reserved */
3043#define SDE_FDI_RXB (1 << 17)
3044#define SDE_FDI_RXA (1 << 16)
3045#define SDE_FDI_MASK (3 << 16)
3046#define SDE_AUXD (1 << 15)
3047#define SDE_AUXC (1 << 14)
3048#define SDE_AUXB (1 << 13)
3049#define SDE_AUX_MASK (7 << 13)
3050/* 12 reserved */
b9055052
ZW
3051#define SDE_CRT_HOTPLUG (1 << 11)
3052#define SDE_PORTD_HOTPLUG (1 << 10)
3053#define SDE_PORTC_HOTPLUG (1 << 9)
3054#define SDE_PORTB_HOTPLUG (1 << 8)
3055#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 3056#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
3057#define SDE_TRANSB_CRC_DONE (1 << 5)
3058#define SDE_TRANSB_CRC_ERR (1 << 4)
3059#define SDE_TRANSB_FIFO_UNDER (1 << 3)
3060#define SDE_TRANSA_CRC_DONE (1 << 2)
3061#define SDE_TRANSA_CRC_ERR (1 << 1)
3062#define SDE_TRANSA_FIFO_UNDER (1 << 0)
3063#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
3064/* CPT */
3065#define SDE_CRT_HOTPLUG_CPT (1 << 19)
3066#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
3067#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
3068#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
3069#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
3070 SDE_PORTD_HOTPLUG_CPT | \
3071 SDE_PORTC_HOTPLUG_CPT | \
3072 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
3073
3074#define SDEISR 0xc4000
3075#define SDEIMR 0xc4004
3076#define SDEIIR 0xc4008
3077#define SDEIER 0xc400c
3078
3079/* digital port hotplug */
7fe0b973 3080#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
3081#define PORTD_HOTPLUG_ENABLE (1 << 20)
3082#define PORTD_PULSE_DURATION_2ms (0)
3083#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
3084#define PORTD_PULSE_DURATION_6ms (2 << 18)
3085#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 3086#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
3087#define PORTD_HOTPLUG_NO_DETECT (0)
3088#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
3089#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
3090#define PORTC_HOTPLUG_ENABLE (1 << 12)
3091#define PORTC_PULSE_DURATION_2ms (0)
3092#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
3093#define PORTC_PULSE_DURATION_6ms (2 << 10)
3094#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 3095#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
3096#define PORTC_HOTPLUG_NO_DETECT (0)
3097#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
3098#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
3099#define PORTB_HOTPLUG_ENABLE (1 << 4)
3100#define PORTB_PULSE_DURATION_2ms (0)
3101#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
3102#define PORTB_PULSE_DURATION_6ms (2 << 2)
3103#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 3104#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
3105#define PORTB_HOTPLUG_NO_DETECT (0)
3106#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
3107#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
3108
3109#define PCH_GPIOA 0xc5010
3110#define PCH_GPIOB 0xc5014
3111#define PCH_GPIOC 0xc5018
3112#define PCH_GPIOD 0xc501c
3113#define PCH_GPIOE 0xc5020
3114#define PCH_GPIOF 0xc5024
3115
f0217c42
EA
3116#define PCH_GMBUS0 0xc5100
3117#define PCH_GMBUS1 0xc5104
3118#define PCH_GMBUS2 0xc5108
3119#define PCH_GMBUS3 0xc510c
3120#define PCH_GMBUS4 0xc5110
3121#define PCH_GMBUS5 0xc5120
3122
9db4a9c7
JB
3123#define _PCH_DPLL_A 0xc6014
3124#define _PCH_DPLL_B 0xc6018
4c609cb8 3125#define PCH_DPLL(pipe) (pipe == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 3126
9db4a9c7 3127#define _PCH_FPA0 0xc6040
c1858123 3128#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
3129#define _PCH_FPA1 0xc6044
3130#define _PCH_FPB0 0xc6048
3131#define _PCH_FPB1 0xc604c
4c609cb8
JB
3132#define PCH_FP0(pipe) (pipe == 0 ? _PCH_FPA0 : _PCH_FPB0)
3133#define PCH_FP1(pipe) (pipe == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
3134
3135#define PCH_DPLL_TEST 0xc606c
3136
3137#define PCH_DREF_CONTROL 0xC6200
3138#define DREF_CONTROL_MASK 0x7fc3
3139#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
3140#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
3141#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
3142#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
3143#define DREF_SSC_SOURCE_DISABLE (0<<11)
3144#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 3145#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
3146#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
3147#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
3148#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 3149#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
3150#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
3151#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 3152#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
3153#define DREF_SSC4_DOWNSPREAD (0<<6)
3154#define DREF_SSC4_CENTERSPREAD (1<<6)
3155#define DREF_SSC1_DISABLE (0<<1)
3156#define DREF_SSC1_ENABLE (1<<1)
3157#define DREF_SSC4_DISABLE (0)
3158#define DREF_SSC4_ENABLE (1)
3159
3160#define PCH_RAWCLK_FREQ 0xc6204
3161#define FDL_TP1_TIMER_SHIFT 12
3162#define FDL_TP1_TIMER_MASK (3<<12)
3163#define FDL_TP2_TIMER_SHIFT 10
3164#define FDL_TP2_TIMER_MASK (3<<10)
3165#define RAWCLK_FREQ_MASK 0x3ff
3166
3167#define PCH_DPLL_TMR_CFG 0xc6208
3168
3169#define PCH_SSC4_PARMS 0xc6210
3170#define PCH_SSC4_AUX_PARMS 0xc6214
3171
8db9d77b
ZW
3172#define PCH_DPLL_SEL 0xc7000
3173#define TRANSA_DPLL_ENABLE (1<<3)
3174#define TRANSA_DPLLB_SEL (1<<0)
3175#define TRANSA_DPLLA_SEL 0
3176#define TRANSB_DPLL_ENABLE (1<<7)
3177#define TRANSB_DPLLB_SEL (1<<4)
3178#define TRANSB_DPLLA_SEL (0)
3179#define TRANSC_DPLL_ENABLE (1<<11)
3180#define TRANSC_DPLLB_SEL (1<<8)
3181#define TRANSC_DPLLA_SEL (0)
3182
b9055052
ZW
3183/* transcoder */
3184
9db4a9c7 3185#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3186#define TRANS_HTOTAL_SHIFT 16
3187#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3188#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3189#define TRANS_HBLANK_END_SHIFT 16
3190#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3191#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3192#define TRANS_HSYNC_END_SHIFT 16
3193#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3194#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3195#define TRANS_VTOTAL_SHIFT 16
3196#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3197#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3198#define TRANS_VBLANK_END_SHIFT 16
3199#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3200#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3201#define TRANS_VSYNC_END_SHIFT 16
3202#define TRANS_VSYNC_START_SHIFT 0
3203
9db4a9c7
JB
3204#define _TRANSA_DATA_M1 0xe0030
3205#define _TRANSA_DATA_N1 0xe0034
3206#define _TRANSA_DATA_M2 0xe0038
3207#define _TRANSA_DATA_N2 0xe003c
3208#define _TRANSA_DP_LINK_M1 0xe0040
3209#define _TRANSA_DP_LINK_N1 0xe0044
3210#define _TRANSA_DP_LINK_M2 0xe0048
3211#define _TRANSA_DP_LINK_N2 0xe004c
3212
b055c8f3
JB
3213/* Per-transcoder DIP controls */
3214
3215#define _VIDEO_DIP_CTL_A 0xe0200
3216#define _VIDEO_DIP_DATA_A 0xe0208
3217#define _VIDEO_DIP_GCP_A 0xe0210
3218
3219#define _VIDEO_DIP_CTL_B 0xe1200
3220#define _VIDEO_DIP_DATA_B 0xe1208
3221#define _VIDEO_DIP_GCP_B 0xe1210
3222
3223#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3224#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3225#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3226
9db4a9c7
JB
3227#define _TRANS_HTOTAL_B 0xe1000
3228#define _TRANS_HBLANK_B 0xe1004
3229#define _TRANS_HSYNC_B 0xe1008
3230#define _TRANS_VTOTAL_B 0xe100c
3231#define _TRANS_VBLANK_B 0xe1010
3232#define _TRANS_VSYNC_B 0xe1014
3233
3234#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3235#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3236#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3237#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3238#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3239#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
3240
3241#define _TRANSB_DATA_M1 0xe1030
3242#define _TRANSB_DATA_N1 0xe1034
3243#define _TRANSB_DATA_M2 0xe1038
3244#define _TRANSB_DATA_N2 0xe103c
3245#define _TRANSB_DP_LINK_M1 0xe1040
3246#define _TRANSB_DP_LINK_N1 0xe1044
3247#define _TRANSB_DP_LINK_M2 0xe1048
3248#define _TRANSB_DP_LINK_N2 0xe104c
3249
3250#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3251#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3252#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3253#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3254#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3255#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3256#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3257#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3258
3259#define _TRANSACONF 0xf0008
3260#define _TRANSBCONF 0xf1008
3261#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3262#define TRANS_DISABLE (0<<31)
3263#define TRANS_ENABLE (1<<31)
3264#define TRANS_STATE_MASK (1<<30)
3265#define TRANS_STATE_DISABLE (0<<30)
3266#define TRANS_STATE_ENABLE (1<<30)
3267#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3268#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3269#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3270#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3271#define TRANS_DP_AUDIO_ONLY (1<<26)
3272#define TRANS_DP_VIDEO_AUDIO (0<<26)
3273#define TRANS_PROGRESSIVE (0<<21)
3274#define TRANS_8BPC (0<<5)
3275#define TRANS_10BPC (1<<5)
3276#define TRANS_6BPC (2<<5)
3277#define TRANS_12BPC (3<<5)
3278
3bcf603f
JB
3279#define _TRANSA_CHICKEN2 0xf0064
3280#define _TRANSB_CHICKEN2 0xf1064
3281#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3282#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3283
291427f5
JB
3284#define SOUTH_CHICKEN1 0xc2000
3285#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3286#define FDIA_PHASE_SYNC_SHIFT_EN 18
3287#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3288#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3289#define SOUTH_CHICKEN2 0xc2004
3290#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3291
9db4a9c7
JB
3292#define _FDI_RXA_CHICKEN 0xc200c
3293#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3294#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3295#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3296#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3297
382b0936
JB
3298#define SOUTH_DSPCLK_GATE_D 0xc2020
3299#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3300
b9055052 3301/* CPU: FDI_TX */
9db4a9c7
JB
3302#define _FDI_TXA_CTL 0x60100
3303#define _FDI_TXB_CTL 0x61100
3304#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3305#define FDI_TX_DISABLE (0<<31)
3306#define FDI_TX_ENABLE (1<<31)
3307#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3308#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3309#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3310#define FDI_LINK_TRAIN_NONE (3<<28)
3311#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3312#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3313#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3314#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3315#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3316#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3317#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3318#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3319/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3320 SNB has different settings. */
3321/* SNB A-stepping */
3322#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3323#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3324#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3325#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3326/* SNB B-stepping */
3327#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3328#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3329#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3330#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3331#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3332#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3333#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3334#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3335#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3336#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3337/* Ironlake: hardwired to 1 */
b9055052 3338#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3339
3340/* Ivybridge has different bits for lolz */
3341#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3342#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3343#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3344#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3345
b9055052 3346/* both Tx and Rx */
c4f9c4c2 3347#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 3348#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3349#define FDI_SCRAMBLING_ENABLE (0<<7)
3350#define FDI_SCRAMBLING_DISABLE (1<<7)
3351
3352/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3353#define _FDI_RXA_CTL 0xf000c
3354#define _FDI_RXB_CTL 0xf100c
3355#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3356#define FDI_RX_ENABLE (1<<31)
b9055052 3357/* train, dp width same as FDI_TX */
357555c0
JB
3358#define FDI_FS_ERRC_ENABLE (1<<27)
3359#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3360#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3361#define FDI_8BPC (0<<16)
3362#define FDI_10BPC (1<<16)
3363#define FDI_6BPC (2<<16)
3364#define FDI_12BPC (3<<16)
3365#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3366#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3367#define FDI_RX_PLL_ENABLE (1<<13)
3368#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3369#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3370#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3371#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3372#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3373#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3374/* CPT */
3375#define FDI_AUTO_TRAINING (1<<10)
3376#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3377#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3378#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3379#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3380#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3381
9db4a9c7
JB
3382#define _FDI_RXA_MISC 0xf0010
3383#define _FDI_RXB_MISC 0xf1010
3384#define _FDI_RXA_TUSIZE1 0xf0030
3385#define _FDI_RXA_TUSIZE2 0xf0038
3386#define _FDI_RXB_TUSIZE1 0xf1030
3387#define _FDI_RXB_TUSIZE2 0xf1038
3388#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3389#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3390#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3391
3392/* FDI_RX interrupt register format */
3393#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3394#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3395#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3396#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3397#define FDI_RX_FS_CODE_ERR (1<<6)
3398#define FDI_RX_FE_CODE_ERR (1<<5)
3399#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3400#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3401#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3402#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3403#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3404
9db4a9c7
JB
3405#define _FDI_RXA_IIR 0xf0014
3406#define _FDI_RXA_IMR 0xf0018
3407#define _FDI_RXB_IIR 0xf1014
3408#define _FDI_RXB_IMR 0xf1018
3409#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3410#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3411
3412#define FDI_PLL_CTL_1 0xfe000
3413#define FDI_PLL_CTL_2 0xfe004
3414
3415/* CRT */
3416#define PCH_ADPA 0xe1100
3417#define ADPA_TRANS_SELECT_MASK (1<<30)
3418#define ADPA_TRANS_A_SELECT 0
3419#define ADPA_TRANS_B_SELECT (1<<30)
3420#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3421#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3422#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3423#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3424#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3425#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3426#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3427#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3428#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3429#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3430#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3431#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3432#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3433#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3434#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3435#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3436#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3437#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3438#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3439
3440/* or SDVOB */
3441#define HDMIB 0xe1140
3442#define PORT_ENABLE (1 << 31)
3573c410
PZ
3443#define TRANSCODER(pipe) ((pipe) << 30)
3444#define TRANSCODER_CPT(pipe) ((pipe) << 29)
3445#define TRANSCODER_MASK (1 << 30)
3446#define TRANSCODER_MASK_CPT (3 << 29)
b9055052
ZW
3447#define COLOR_FORMAT_8bpc (0)
3448#define COLOR_FORMAT_12bpc (3 << 26)
3449#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3450#define SDVO_ENCODING (0)
3451#define TMDS_ENCODING (2 << 10)
3452#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3453/* CPT */
3454#define HDMI_MODE_SELECT (1 << 9)
3455#define DVI_MODE_SELECT (0)
b9055052
ZW
3456#define SDVOB_BORDER_ENABLE (1 << 7)
3457#define AUDIO_ENABLE (1 << 6)
3458#define VSYNC_ACTIVE_HIGH (1 << 4)
3459#define HSYNC_ACTIVE_HIGH (1 << 3)
3460#define PORT_DETECTED (1 << 2)
3461
461ed3ca
ZY
3462/* PCH SDVOB multiplex with HDMIB */
3463#define PCH_SDVOB HDMIB
3464
b9055052
ZW
3465#define HDMIC 0xe1150
3466#define HDMID 0xe1160
3467
3468#define PCH_LVDS 0xe1180
3469#define LVDS_DETECTED (1 << 1)
3470
3471#define BLC_PWM_CPU_CTL2 0x48250
3472#define PWM_ENABLE (1 << 31)
3473#define PWM_PIPE_A (0 << 29)
3474#define PWM_PIPE_B (1 << 29)
3475#define BLC_PWM_CPU_CTL 0x48254
3476
3477#define BLC_PWM_PCH_CTL1 0xc8250
3478#define PWM_PCH_ENABLE (1 << 31)
3479#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3480#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3481#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3482#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3483
3484#define BLC_PWM_PCH_CTL2 0xc8254
3485
3486#define PCH_PP_STATUS 0xc7200
3487#define PCH_PP_CONTROL 0xc7204
4a655f04 3488#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3489#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3490#define EDP_FORCE_VDD (1 << 3)
3491#define EDP_BLC_ENABLE (1 << 2)
3492#define PANEL_POWER_RESET (1 << 1)
3493#define PANEL_POWER_OFF (0 << 0)
3494#define PANEL_POWER_ON (1 << 0)
3495#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3496#define PANEL_PORT_SELECT_MASK (3 << 30)
3497#define PANEL_PORT_SELECT_LVDS (0 << 30)
3498#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3499#define EDP_PANEL (1 << 30)
f01eca2e
KP
3500#define PANEL_PORT_SELECT_DPC (2 << 30)
3501#define PANEL_PORT_SELECT_DPD (3 << 30)
3502#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3503#define PANEL_POWER_UP_DELAY_SHIFT 16
3504#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3505#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3506
b9055052 3507#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3508#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3509#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3510#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3511#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3512
b9055052 3513#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3514#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3515#define PP_REFERENCE_DIVIDER_SHIFT 8
3516#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3517#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3518
5eb08b69
ZW
3519#define PCH_DP_B 0xe4100
3520#define PCH_DPB_AUX_CH_CTL 0xe4110
3521#define PCH_DPB_AUX_CH_DATA1 0xe4114
3522#define PCH_DPB_AUX_CH_DATA2 0xe4118
3523#define PCH_DPB_AUX_CH_DATA3 0xe411c
3524#define PCH_DPB_AUX_CH_DATA4 0xe4120
3525#define PCH_DPB_AUX_CH_DATA5 0xe4124
3526
3527#define PCH_DP_C 0xe4200
3528#define PCH_DPC_AUX_CH_CTL 0xe4210
3529#define PCH_DPC_AUX_CH_DATA1 0xe4214
3530#define PCH_DPC_AUX_CH_DATA2 0xe4218
3531#define PCH_DPC_AUX_CH_DATA3 0xe421c
3532#define PCH_DPC_AUX_CH_DATA4 0xe4220
3533#define PCH_DPC_AUX_CH_DATA5 0xe4224
3534
3535#define PCH_DP_D 0xe4300
3536#define PCH_DPD_AUX_CH_CTL 0xe4310
3537#define PCH_DPD_AUX_CH_DATA1 0xe4314
3538#define PCH_DPD_AUX_CH_DATA2 0xe4318
3539#define PCH_DPD_AUX_CH_DATA3 0xe431c
3540#define PCH_DPD_AUX_CH_DATA4 0xe4320
3541#define PCH_DPD_AUX_CH_DATA5 0xe4324
3542
8db9d77b
ZW
3543/* CPT */
3544#define PORT_TRANS_A_SEL_CPT 0
3545#define PORT_TRANS_B_SEL_CPT (1<<29)
3546#define PORT_TRANS_C_SEL_CPT (2<<29)
3547#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3548#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3549
3550#define TRANS_DP_CTL_A 0xe0300
3551#define TRANS_DP_CTL_B 0xe1300
3552#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3553#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3554#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3555#define TRANS_DP_PORT_SEL_B (0<<29)
3556#define TRANS_DP_PORT_SEL_C (1<<29)
3557#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3558#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3559#define TRANS_DP_PORT_SEL_MASK (3<<29)
3560#define TRANS_DP_AUDIO_ONLY (1<<26)
3561#define TRANS_DP_ENH_FRAMING (1<<18)
3562#define TRANS_DP_8BPC (0<<9)
3563#define TRANS_DP_10BPC (1<<9)
3564#define TRANS_DP_6BPC (2<<9)
3565#define TRANS_DP_12BPC (3<<9)
220cad3c 3566#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3567#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3568#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3569#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3570#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3571#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3572
3573/* SNB eDP training params */
3574/* SNB A-stepping */
3575#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3576#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3577#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3578#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3579/* SNB B-stepping */
3c5a62b5
YL
3580#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3581#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3582#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3583#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3584#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3585#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3586
1a2eb460
KP
3587/* IVB */
3588#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
3589#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
3590#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
3591#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
3592#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
3593#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
3594#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x33 <<22)
3595
3596/* legacy values */
3597#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
3598#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
3599#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
3600#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
3601#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
3602
3603#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
3604
cae5852d 3605#define FORCEWAKE 0xA18C
eb43f4af 3606#define FORCEWAKE_ACK 0x130090
8d715f00
KP
3607#define FORCEWAKE_MT 0xa188 /* multi-threaded */
3608#define FORCEWAKE_MT_ACK 0x130040
3609#define ECOBUS 0xa180
3610#define FORCEWAKE_MT_ENABLE (1<<5)
8fd26859 3611
91355834 3612#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3613#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3614
406478dc
EA
3615#define GEN6_UCGCTL2 0x9404
3616# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 3617# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 3618
3b8d8d91 3619#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3620#define GEN6_TURBO_DISABLE (1<<31)
3621#define GEN6_FREQUENCY(x) ((x)<<25)
3622#define GEN6_OFFSET(x) ((x)<<19)
3623#define GEN6_AGGRESSIVE_TURBO (0<<15)
3624#define GEN6_RC_VIDEO_FREQ 0xA00C
3625#define GEN6_RC_CONTROL 0xA090
3626#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3627#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3628#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3629#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3630#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3631#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3632#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3633#define GEN6_RP_DOWN_TIMEOUT 0xA010
3634#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3635#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3636#define GEN6_CAGF_SHIFT 8
3637#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3638#define GEN6_RP_CONTROL 0xA024
3639#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
3640#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
3641#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
3642#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
3643#define GEN6_RP_MEDIA_HW_MODE (1<<9)
3644#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
3645#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3646#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3647#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3648#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3649#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3650#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3651#define GEN6_RP_UP_THRESHOLD 0xA02C
3652#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3653#define GEN6_RP_CUR_UP_EI 0xA050
3654#define GEN6_CURICONT_MASK 0xffffff
3655#define GEN6_RP_CUR_UP 0xA054
3656#define GEN6_CURBSYTAVG_MASK 0xffffff
3657#define GEN6_RP_PREV_UP 0xA058
3658#define GEN6_RP_CUR_DOWN_EI 0xA05C
3659#define GEN6_CURIAVG_MASK 0xffffff
3660#define GEN6_RP_CUR_DOWN 0xA060
3661#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3662#define GEN6_RP_UP_EI 0xA068
3663#define GEN6_RP_DOWN_EI 0xA06C
3664#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3665#define GEN6_RC_STATE 0xA094
3666#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3667#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3668#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3669#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3670#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3671#define GEN6_RC_SLEEP 0xA0B0
3672#define GEN6_RC1e_THRESHOLD 0xA0B4
3673#define GEN6_RC6_THRESHOLD 0xA0B8
3674#define GEN6_RC6p_THRESHOLD 0xA0BC
3675#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3676#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3677
3678#define GEN6_PMISR 0x44020
4912d041 3679#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3680#define GEN6_PMIIR 0x44028
3681#define GEN6_PMIER 0x4402C
3682#define GEN6_PM_MBOX_EVENT (1<<25)
3683#define GEN6_PM_THERMAL_EVENT (1<<24)
3684#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3685#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3686#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3687#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3688#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3689#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3690 GEN6_PM_RP_DOWN_THRESHOLD | \
3691 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3692
3693#define GEN6_PCODE_MAILBOX 0x138124
3694#define GEN6_PCODE_READY (1<<31)
a6044e23 3695#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3696#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3697#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3698#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3699#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3700
4d85529d
BW
3701#define GEN6_GT_CORE_STATUS 0x138060
3702#define GEN6_CORE_CPD_STATE_MASK (7<<4)
3703#define GEN6_RCn_MASK 7
3704#define GEN6_RC0 0
3705#define GEN6_RC3 2
3706#define GEN6_RC6 3
3707#define GEN6_RC7 4
3708
e0dac65e
WF
3709#define G4X_AUD_VID_DID 0x62020
3710#define INTEL_AUDIO_DEVCL 0x808629FB
3711#define INTEL_AUDIO_DEVBLC 0x80862801
3712#define INTEL_AUDIO_DEVCTG 0x80862802
3713
3714#define G4X_AUD_CNTL_ST 0x620B4
3715#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3716#define G4X_ELDV_DEVCTG (1 << 14)
3717#define G4X_ELD_ADDR (0xf << 5)
3718#define G4X_ELD_ACK (1 << 4)
3719#define G4X_HDMIW_HDMIEDID 0x6210C
3720
1202b4c6
WF
3721#define IBX_HDMIW_HDMIEDID_A 0xE2050
3722#define IBX_AUD_CNTL_ST_A 0xE20B4
3723#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
3724#define IBX_ELD_ADDRESS (0x1f << 5)
3725#define IBX_ELD_ACK (1 << 4)
3726#define IBX_AUD_CNTL_ST2 0xE20C0
3727#define IBX_ELD_VALIDB (1 << 0)
3728#define IBX_CP_READYB (1 << 1)
3729
3730#define CPT_HDMIW_HDMIEDID_A 0xE5050
3731#define CPT_AUD_CNTL_ST_A 0xE50B4
3732#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 3733
ae662d31
EA
3734/* These are the 4 32-bit write offset registers for each stream
3735 * output buffer. It determines the offset from the
3736 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
3737 */
3738#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
3739
b6daa025
WF
3740#define IBX_AUD_CONFIG_A 0xe2000
3741#define CPT_AUD_CONFIG_A 0xe5000
3742#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
3743#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
3744#define AUD_CONFIG_UPPER_N_SHIFT 20
3745#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
3746#define AUD_CONFIG_LOWER_N_SHIFT 4
3747#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
3748#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
3749#define AUD_CONFIG_PIXEL_CLOCK_HDMI (0xf << 16)
3750#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
3751
585fb111 3752#endif /* _I915_REG_H_ */
This page took 0.731612 seconds and 5 git commands to generate.