drm/i915/ringbuffer: Remove broken intel_fill_struct()
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111
JB
80
81/* VGA stuff */
82
83#define VGA_ST01_MDA 0x3ba
84#define VGA_ST01_CGA 0x3da
85
86#define VGA_MSR_WRITE 0x3c2
87#define VGA_MSR_READ 0x3cc
88#define VGA_MSR_MEM_EN (1<<1)
89#define VGA_MSR_CGA_MODE (1<<0)
90
91#define VGA_SR_INDEX 0x3c4
92#define VGA_SR_DATA 0x3c5
93
94#define VGA_AR_INDEX 0x3c0
95#define VGA_AR_VID_EN (1<<5)
96#define VGA_AR_DATA_WRITE 0x3c0
97#define VGA_AR_DATA_READ 0x3c1
98
99#define VGA_GR_INDEX 0x3ce
100#define VGA_GR_DATA 0x3cf
101/* GR05 */
102#define VGA_GR_MEM_READ_MODE_SHIFT 3
103#define VGA_GR_MEM_READ_MODE_PLANE 1
104/* GR06 */
105#define VGA_GR_MEM_MODE_MASK 0xc
106#define VGA_GR_MEM_MODE_SHIFT 2
107#define VGA_GR_MEM_A0000_AFFFF 0
108#define VGA_GR_MEM_A0000_BFFFF 1
109#define VGA_GR_MEM_B0000_B7FFF 2
110#define VGA_GR_MEM_B0000_BFFFF 3
111
112#define VGA_DACMASK 0x3c6
113#define VGA_DACRX 0x3c7
114#define VGA_DACWX 0x3c8
115#define VGA_DACDATA 0x3c9
116
117#define VGA_CR_INDEX_MDA 0x3b4
118#define VGA_CR_DATA_MDA 0x3b5
119#define VGA_CR_INDEX_CGA 0x3d4
120#define VGA_CR_DATA_CGA 0x3d5
121
122/*
123 * Memory interface instructions used by the kernel
124 */
125#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
126
127#define MI_NOOP MI_INSTR(0, 0)
128#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
129#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 130#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
131#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
132#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
133#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
134#define MI_FLUSH MI_INSTR(0x04, 0)
135#define MI_READ_FLUSH (1 << 0)
136#define MI_EXE_FLUSH (1 << 1)
137#define MI_NO_WRITE_FLUSH (1 << 2)
138#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
139#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 140#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111
JB
141#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
142#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
02e792fb
DV
143#define MI_OVERLAY_FLIP MI_INSTR(0x11,0)
144#define MI_OVERLAY_CONTINUE (0x0<<21)
145#define MI_OVERLAY_ON (0x1<<21)
146#define MI_OVERLAY_OFF (0x2<<21)
585fb111 147#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 148#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 149#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 150#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
151#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
152#define MI_MM_SPACE_GTT (1<<8)
153#define MI_MM_SPACE_PHYSICAL (0<<8)
154#define MI_SAVE_EXT_STATE_EN (1<<3)
155#define MI_RESTORE_EXT_STATE_EN (1<<2)
156#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
157#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
158#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
159#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
160#define MI_STORE_DWORD_INDEX_SHIFT 2
161#define MI_LOAD_REGISTER_IMM MI_INSTR(0x22, 1)
881f47b6 162#define MI_FLUSH_DW MI_INSTR(0x26, 2) /* for GEN6 */
585fb111
JB
163#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
164#define MI_BATCH_NON_SECURE (1)
165#define MI_BATCH_NON_SECURE_I965 (1<<8)
166#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
585fb111
JB
167/*
168 * 3D instructions used by the kernel
169 */
170#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
171
172#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
173#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
174#define SC_UPDATE_SCISSOR (0x1<<1)
175#define SC_ENABLE_MASK (0x1<<0)
176#define SC_ENABLE (0x1<<0)
177#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
178#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
179#define SCI_YMIN_MASK (0xffff<<16)
180#define SCI_XMIN_MASK (0xffff<<0)
181#define SCI_YMAX_MASK (0xffff<<16)
182#define SCI_XMAX_MASK (0xffff<<0)
183#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
184#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
185#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
186#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
187#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
188#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
189#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
190#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
191#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
192#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
193#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
194#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
195#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
196#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
197#define BLT_DEPTH_8 (0<<24)
198#define BLT_DEPTH_16_565 (1<<24)
199#define BLT_DEPTH_16_1555 (2<<24)
200#define BLT_DEPTH_32 (3<<24)
201#define BLT_ROP_GXCOPY (0xcc<<16)
202#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
203#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
204#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
205#define ASYNC_FLIP (1<<22)
206#define DISPLAY_PLANE_A (0<<20)
207#define DISPLAY_PLANE_B (1<<20)
e552eb70
JB
208#define GFX_OP_PIPE_CONTROL ((0x3<<29)|(0x3<<27)|(0x2<<24)|2)
209#define PIPE_CONTROL_QW_WRITE (1<<14)
210#define PIPE_CONTROL_DEPTH_STALL (1<<13)
211#define PIPE_CONTROL_WC_FLUSH (1<<12)
212#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
213#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
214#define PIPE_CONTROL_ISP_DIS (1<<9)
215#define PIPE_CONTROL_NOTIFY (1<<8)
216#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
217#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111 218
dc96e9b8
CW
219
220/*
221 * Reset registers
222 */
223#define DEBUG_RESET_I830 0x6070
224#define DEBUG_RESET_FULL (1<<7)
225#define DEBUG_RESET_RENDER (1<<8)
226#define DEBUG_RESET_DISPLAY (1<<9)
227
228
585fb111 229/*
de151cf6 230 * Fence registers
585fb111 231 */
de151cf6 232#define FENCE_REG_830_0 0x2000
dc529a4f 233#define FENCE_REG_945_8 0x3000
de151cf6
JB
234#define I830_FENCE_START_MASK 0x07f80000
235#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 236#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
237#define I830_FENCE_PITCH_SHIFT 4
238#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 239#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 240#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 241#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
242
243#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 244#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 245
de151cf6
JB
246#define FENCE_REG_965_0 0x03000
247#define I965_FENCE_PITCH_SHIFT 2
248#define I965_FENCE_TILING_Y_SHIFT 1
249#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 250#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 251
4e901fdc
EA
252#define FENCE_REG_SANDYBRIDGE_0 0x100000
253#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
254
de151cf6
JB
255/*
256 * Instruction and interrupt control regs
257 */
63eeaf38 258#define PGTBL_ER 0x02024
585fb111
JB
259#define PRB0_TAIL 0x02030
260#define PRB0_HEAD 0x02034
261#define PRB0_START 0x02038
262#define PRB0_CTL 0x0203c
333e9fe9
DV
263#define RENDER_RING_BASE 0x02000
264#define BSD_RING_BASE 0x04000
265#define GEN6_BSD_RING_BASE 0x12000
3d281d8c
DV
266#define RING_TAIL(base) ((base)+0x30)
267#define RING_HEAD(base) ((base)+0x34)
268#define RING_START(base) ((base)+0x38)
269#define RING_CTL(base) ((base)+0x3c)
270#define RING_HWS_PGA(base) ((base)+0x80)
271#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
272#define RING_ACTHD(base) ((base)+0x74)
585fb111
JB
273#define TAIL_ADDR 0x001FFFF8
274#define HEAD_WRAP_COUNT 0xFFE00000
275#define HEAD_WRAP_ONE 0x00200000
276#define HEAD_ADDR 0x001FFFFC
277#define RING_NR_PAGES 0x001FF000
278#define RING_REPORT_MASK 0x00000006
279#define RING_REPORT_64K 0x00000002
280#define RING_REPORT_128K 0x00000004
281#define RING_NO_REPORT 0x00000000
282#define RING_VALID_MASK 0x00000001
283#define RING_VALID 0x00000001
284#define RING_INVALID 0x00000000
4b60e5cb
CW
285#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
286#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
585fb111
JB
287#define PRB1_TAIL 0x02040 /* 915+ only */
288#define PRB1_HEAD 0x02044 /* 915+ only */
289#define PRB1_START 0x02048 /* 915+ only */
290#define PRB1_CTL 0x0204c /* 915+ only */
63eeaf38
JB
291#define IPEIR_I965 0x02064
292#define IPEHR_I965 0x02068
293#define INSTDONE_I965 0x0206c
294#define INSTPS 0x02070 /* 965+ only */
295#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
296#define ACTHD_I965 0x02074
297#define HWS_PGA 0x02080
298#define HWS_ADDRESS_MASK 0xfffff000
299#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
300#define PWRCTXA 0x2088 /* 965GM+ only */
301#define PWRCTX_EN (1<<0)
585fb111 302#define IPEIR 0x02088
63eeaf38
JB
303#define IPEHR 0x0208c
304#define INSTDONE 0x02090
585fb111
JB
305#define NOPID 0x02094
306#define HWSTAM 0x02098
71cf39b1
EA
307
308#define MI_MODE 0x0209c
309# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 310# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 311
585fb111
JB
312#define SCPD0 0x0209c /* 915+ only */
313#define IER 0x020a0
314#define IIR 0x020a4
315#define IMR 0x020a8
316#define ISR 0x020ac
317#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
318#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
319#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 320#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
321#define I915_HWB_OOM_INTERRUPT (1<<13)
322#define I915_SYNC_STATUS_INTERRUPT (1<<12)
323#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
324#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
325#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
326#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
327#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
328#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
329#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
330#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
331#define I915_DEBUG_INTERRUPT (1<<2)
332#define I915_USER_INTERRUPT (1<<1)
333#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 334#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
335#define EIR 0x020b0
336#define EMR 0x020b4
337#define ESR 0x020b8
63eeaf38
JB
338#define GM45_ERROR_PAGE_TABLE (1<<5)
339#define GM45_ERROR_MEM_PRIV (1<<4)
340#define I915_ERROR_PAGE_TABLE (1<<4)
341#define GM45_ERROR_CP_PRIV (1<<3)
342#define I915_ERROR_MEMORY_REFRESH (1<<1)
343#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 344#define INSTPM 0x020c0
ee980b80 345#define INSTPM_SELF_EN (1<<12) /* 915GM only */
585fb111
JB
346#define ACTHD 0x020c8
347#define FW_BLC 0x020d8
7662c8bd 348#define FW_BLC2 0x020dc
585fb111 349#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
350#define FW_BLC_SELF_EN_MASK (1<<31)
351#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
352#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
353#define MM_BURST_LENGTH 0x00700000
354#define MM_FIFO_WATERMARK 0x0001F000
355#define LM_BURST_LENGTH 0x00000700
356#define LM_FIFO_WATERMARK 0x0000001F
585fb111 357#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
358#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
359
360/* Make render/texture TLB fetches lower priorty than associated data
361 * fetches. This is not turned on by default
362 */
363#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
364
365/* Isoch request wait on GTT enable (Display A/B/C streams).
366 * Make isoch requests stall on the TLB update. May cause
367 * display underruns (test mode only)
368 */
369#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
370
371/* Block grant count for isoch requests when block count is
372 * set to a finite value.
373 */
374#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
375#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
376#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
377#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
378#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
379
380/* Enable render writes to complete in C2/C3/C4 power states.
381 * If this isn't enabled, render writes are prevented in low
382 * power states. That seems bad to me.
383 */
384#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
385
386/* This acknowledges an async flip immediately instead
387 * of waiting for 2TLB fetches.
388 */
389#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
390
391/* Enables non-sequential data reads through arbiter
392 */
393#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
394
395/* Disable FSB snooping of cacheable write cycles from binner/render
396 * command stream
397 */
398#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
399
400/* Arbiter time slice for non-isoch streams */
401#define MI_ARB_TIME_SLICE_MASK (7 << 5)
402#define MI_ARB_TIME_SLICE_1 (0 << 5)
403#define MI_ARB_TIME_SLICE_2 (1 << 5)
404#define MI_ARB_TIME_SLICE_4 (2 << 5)
405#define MI_ARB_TIME_SLICE_6 (3 << 5)
406#define MI_ARB_TIME_SLICE_8 (4 << 5)
407#define MI_ARB_TIME_SLICE_10 (5 << 5)
408#define MI_ARB_TIME_SLICE_14 (6 << 5)
409#define MI_ARB_TIME_SLICE_16 (7 << 5)
410
411/* Low priority grace period page size */
412#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
413#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
414
415/* Disable display A/B trickle feed */
416#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
417
418/* Set display plane priority */
419#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
420#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
421
585fb111
JB
422#define CACHE_MODE_0 0x02120 /* 915+ only */
423#define CM0_MASK_SHIFT 16
424#define CM0_IZ_OPT_DISABLE (1<<6)
425#define CM0_ZR_OPT_DISABLE (1<<5)
426#define CM0_DEPTH_EVICT_DISABLE (1<<4)
427#define CM0_COLOR_EVICT_DISABLE (1<<3)
428#define CM0_DEPTH_WRITE_DISABLE (1<<1)
429#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 430#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 431#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
432#define ECOSKPD 0x021d0
433#define ECO_GATING_CX_ONLY (1<<3)
434#define ECO_FLIP_DONE (1<<0)
585fb111 435
a1786bd2
ZW
436/* GEN6 interrupt control */
437#define GEN6_RENDER_HWSTAM 0x2098
438#define GEN6_RENDER_IMR 0x20a8
439#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
440#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 441#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
442#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
443#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
444#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
445#define GEN6_RENDER_SYNC_STATUS (1 << 2)
446#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
447#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
448
449#define GEN6_BLITTER_HWSTAM 0x22098
450#define GEN6_BLITTER_IMR 0x220a8
451#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
452#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
453#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
454#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6
XH
455
456#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
457#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
458#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
459#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
460#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
461
462#define GEN6_BSD_IMR 0x120a8
463#define GEN6_BSD_IMR_USER_INTERRUPT (1 << 12)
464
465#define GEN6_BSD_RNCID 0x12198
466
585fb111
JB
467/*
468 * Framebuffer compression (915+ only)
469 */
470
471#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
472#define FBC_LL_BASE 0x03204 /* 4k page aligned */
473#define FBC_CONTROL 0x03208
474#define FBC_CTL_EN (1<<31)
475#define FBC_CTL_PERIODIC (1<<30)
476#define FBC_CTL_INTERVAL_SHIFT (16)
477#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 478#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
479#define FBC_CTL_STRIDE_SHIFT (5)
480#define FBC_CTL_FENCENO (1<<0)
481#define FBC_COMMAND 0x0320c
482#define FBC_CMD_COMPRESS (1<<0)
483#define FBC_STATUS 0x03210
484#define FBC_STAT_COMPRESSING (1<<31)
485#define FBC_STAT_COMPRESSED (1<<30)
486#define FBC_STAT_MODIFIED (1<<29)
487#define FBC_STAT_CURRENT_LINE (1<<0)
488#define FBC_CONTROL2 0x03214
489#define FBC_CTL_FENCE_DBL (0<<4)
490#define FBC_CTL_IDLE_IMM (0<<2)
491#define FBC_CTL_IDLE_FULL (1<<2)
492#define FBC_CTL_IDLE_LINE (2<<2)
493#define FBC_CTL_IDLE_DEBUG (3<<2)
494#define FBC_CTL_CPU_FENCE (1<<1)
495#define FBC_CTL_PLANEA (0<<0)
496#define FBC_CTL_PLANEB (1<<0)
497#define FBC_FENCE_OFF 0x0321b
80824003 498#define FBC_TAG 0x03300
585fb111
JB
499
500#define FBC_LL_SIZE (1536)
501
74dff282
JB
502/* Framebuffer compression for GM45+ */
503#define DPFC_CB_BASE 0x3200
504#define DPFC_CONTROL 0x3208
505#define DPFC_CTL_EN (1<<31)
506#define DPFC_CTL_PLANEA (0<<30)
507#define DPFC_CTL_PLANEB (1<<30)
508#define DPFC_CTL_FENCE_EN (1<<29)
509#define DPFC_SR_EN (1<<10)
510#define DPFC_CTL_LIMIT_1X (0<<6)
511#define DPFC_CTL_LIMIT_2X (1<<6)
512#define DPFC_CTL_LIMIT_4X (2<<6)
513#define DPFC_RECOMP_CTL 0x320c
514#define DPFC_RECOMP_STALL_EN (1<<27)
515#define DPFC_RECOMP_STALL_WM_SHIFT (16)
516#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
517#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
518#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
519#define DPFC_STATUS 0x3210
520#define DPFC_INVAL_SEG_SHIFT (16)
521#define DPFC_INVAL_SEG_MASK (0x07ff0000)
522#define DPFC_COMP_SEG_SHIFT (0)
523#define DPFC_COMP_SEG_MASK (0x000003ff)
524#define DPFC_STATUS2 0x3214
525#define DPFC_FENCE_YOFF 0x3218
526#define DPFC_CHICKEN 0x3224
527#define DPFC_HT_MODIFY (1<<31)
528
b52eb4dc
ZY
529/* Framebuffer compression for Ironlake */
530#define ILK_DPFC_CB_BASE 0x43200
531#define ILK_DPFC_CONTROL 0x43208
532/* The bit 28-8 is reserved */
533#define DPFC_RESERVED (0x1FFFFF00)
534#define ILK_DPFC_RECOMP_CTL 0x4320c
535#define ILK_DPFC_STATUS 0x43210
536#define ILK_DPFC_FENCE_YOFF 0x43218
537#define ILK_DPFC_CHICKEN 0x43224
538#define ILK_FBC_RT_BASE 0x2128
539#define ILK_FBC_RT_VALID (1<<0)
540
541#define ILK_DISPLAY_CHICKEN1 0x42000
542#define ILK_FBCQ_DIS (1<<22)
543
585fb111
JB
544/*
545 * GPIO regs
546 */
547#define GPIOA 0x5010
548#define GPIOB 0x5014
549#define GPIOC 0x5018
550#define GPIOD 0x501c
551#define GPIOE 0x5020
552#define GPIOF 0x5024
553#define GPIOG 0x5028
554#define GPIOH 0x502c
555# define GPIO_CLOCK_DIR_MASK (1 << 0)
556# define GPIO_CLOCK_DIR_IN (0 << 1)
557# define GPIO_CLOCK_DIR_OUT (1 << 1)
558# define GPIO_CLOCK_VAL_MASK (1 << 2)
559# define GPIO_CLOCK_VAL_OUT (1 << 3)
560# define GPIO_CLOCK_VAL_IN (1 << 4)
561# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
562# define GPIO_DATA_DIR_MASK (1 << 8)
563# define GPIO_DATA_DIR_IN (0 << 9)
564# define GPIO_DATA_DIR_OUT (1 << 9)
565# define GPIO_DATA_VAL_MASK (1 << 10)
566# define GPIO_DATA_VAL_OUT (1 << 11)
567# define GPIO_DATA_VAL_IN (1 << 12)
568# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
569
f899fc64
CW
570#define GMBUS0 0x5100 /* clock/port select */
571#define GMBUS_RATE_100KHZ (0<<8)
572#define GMBUS_RATE_50KHZ (1<<8)
573#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
574#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
575#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
576#define GMBUS_PORT_DISABLED 0
577#define GMBUS_PORT_SSC 1
578#define GMBUS_PORT_VGADDC 2
579#define GMBUS_PORT_PANEL 3
580#define GMBUS_PORT_DPC 4 /* HDMIC */
581#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
582 /* 6 reserved */
583#define GMBUS_PORT_DPD 7 /* HDMID */
584#define GMBUS_NUM_PORTS 8
585#define GMBUS1 0x5104 /* command/status */
586#define GMBUS_SW_CLR_INT (1<<31)
587#define GMBUS_SW_RDY (1<<30)
588#define GMBUS_ENT (1<<29) /* enable timeout */
589#define GMBUS_CYCLE_NONE (0<<25)
590#define GMBUS_CYCLE_WAIT (1<<25)
591#define GMBUS_CYCLE_INDEX (2<<25)
592#define GMBUS_CYCLE_STOP (4<<25)
593#define GMBUS_BYTE_COUNT_SHIFT 16
594#define GMBUS_SLAVE_INDEX_SHIFT 8
595#define GMBUS_SLAVE_ADDR_SHIFT 1
596#define GMBUS_SLAVE_READ (1<<0)
597#define GMBUS_SLAVE_WRITE (0<<0)
598#define GMBUS2 0x5108 /* status */
599#define GMBUS_INUSE (1<<15)
600#define GMBUS_HW_WAIT_PHASE (1<<14)
601#define GMBUS_STALL_TIMEOUT (1<<13)
602#define GMBUS_INT (1<<12)
603#define GMBUS_HW_RDY (1<<11)
604#define GMBUS_SATOER (1<<10)
605#define GMBUS_ACTIVE (1<<9)
606#define GMBUS3 0x510c /* data buffer bytes 3-0 */
607#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
608#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
609#define GMBUS_NAK_EN (1<<3)
610#define GMBUS_IDLE_EN (1<<2)
611#define GMBUS_HW_WAIT_EN (1<<1)
612#define GMBUS_HW_RDY_EN (1<<0)
613#define GMBUS5 0x5120 /* byte index */
614#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 615
585fb111
JB
616/*
617 * Clock control & power management
618 */
619
620#define VGA0 0x6000
621#define VGA1 0x6004
622#define VGA_PD 0x6010
623#define VGA0_PD_P2_DIV_4 (1 << 7)
624#define VGA0_PD_P1_DIV_2 (1 << 5)
625#define VGA0_PD_P1_SHIFT 0
626#define VGA0_PD_P1_MASK (0x1f << 0)
627#define VGA1_PD_P2_DIV_4 (1 << 15)
628#define VGA1_PD_P1_DIV_2 (1 << 13)
629#define VGA1_PD_P1_SHIFT 8
630#define VGA1_PD_P1_MASK (0x1f << 8)
631#define DPLL_A 0x06014
632#define DPLL_B 0x06018
5eddb70b 633#define DPLL(pipe) _PIPE(pipe, DPLL_A, DPLL_B)
585fb111
JB
634#define DPLL_VCO_ENABLE (1 << 31)
635#define DPLL_DVO_HIGH_SPEED (1 << 30)
636#define DPLL_SYNCLOCK_ENABLE (1 << 29)
637#define DPLL_VGA_MODE_DIS (1 << 28)
638#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
639#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
640#define DPLL_MODE_MASK (3 << 26)
641#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
642#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
643#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
644#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
645#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
646#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 647#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 648
585fb111
JB
649#define SRX_INDEX 0x3c4
650#define SRX_DATA 0x3c5
651#define SR01 1
652#define SR01_SCREEN_OFF (1<<5)
653
654#define PPCR 0x61204
655#define PPCR_ON (1<<0)
656
657#define DVOB 0x61140
658#define DVOB_ON (1<<31)
659#define DVOC 0x61160
660#define DVOC_ON (1<<31)
661#define LVDS 0x61180
662#define LVDS_ON (1<<31)
663
585fb111
JB
664/* Scratch pad debug 0 reg:
665 */
666#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
667/*
668 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
669 * this field (only one bit may be set).
670 */
671#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
672#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 673#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
674/* i830, required in DVO non-gang */
675#define PLL_P2_DIVIDE_BY_4 (1 << 23)
676#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
677#define PLL_REF_INPUT_DREFCLK (0 << 13)
678#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
679#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
680#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
681#define PLL_REF_INPUT_MASK (3 << 13)
682#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 683/* Ironlake */
b9055052
ZW
684# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
685# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
686# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
687# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
688# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
689
585fb111
JB
690/*
691 * Parallel to Serial Load Pulse phase selection.
692 * Selects the phase for the 10X DPLL clock for the PCIe
693 * digital display port. The range is 4 to 13; 10 or more
694 * is just a flip delay. The default is 6
695 */
696#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
697#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
698/*
699 * SDVO multiplier for 945G/GM. Not used on 965.
700 */
701#define SDVO_MULTIPLIER_MASK 0x000000ff
702#define SDVO_MULTIPLIER_SHIFT_HIRES 4
703#define SDVO_MULTIPLIER_SHIFT_VGA 0
704#define DPLL_A_MD 0x0601c /* 965+ only */
705/*
706 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
707 *
708 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
709 */
710#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
711#define DPLL_MD_UDI_DIVIDER_SHIFT 24
712/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
713#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
714#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
715/*
716 * SDVO/UDI pixel multiplier.
717 *
718 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
719 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
720 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
721 * dummy bytes in the datastream at an increased clock rate, with both sides of
722 * the link knowing how many bytes are fill.
723 *
724 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
725 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
726 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
727 * through an SDVO command.
728 *
729 * This register field has values of multiplication factor minus 1, with
730 * a maximum multiplier of 5 for SDVO.
731 */
732#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
733#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
734/*
735 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
736 * This best be set to the default value (3) or the CRT won't work. No,
737 * I don't entirely understand what this does...
738 */
739#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
740#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
741#define DPLL_B_MD 0x06020 /* 965+ only */
5eddb70b 742#define DPLL_MD(pipe) _PIPE(pipe, DPLL_A_MD, DPLL_B_MD)
585fb111
JB
743#define FPA0 0x06040
744#define FPA1 0x06044
745#define FPB0 0x06048
746#define FPB1 0x0604c
5eddb70b
CW
747#define FP0(pipe) _PIPE(pipe, FPA0, FPB0)
748#define FP1(pipe) _PIPE(pipe, FPA1, FPB1)
585fb111 749#define FP_N_DIV_MASK 0x003f0000
f2b115e6 750#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
751#define FP_N_DIV_SHIFT 16
752#define FP_M1_DIV_MASK 0x00003f00
753#define FP_M1_DIV_SHIFT 8
754#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 755#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
756#define FP_M2_DIV_SHIFT 0
757#define DPLL_TEST 0x606c
758#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
759#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
760#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
761#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
762#define DPLLB_TEST_N_BYPASS (1 << 19)
763#define DPLLB_TEST_M_BYPASS (1 << 18)
764#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
765#define DPLLA_TEST_N_BYPASS (1 << 3)
766#define DPLLA_TEST_M_BYPASS (1 << 2)
767#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
768#define D_STATE 0x6104
dc96e9b8 769#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
770#define DSTATE_PLL_D3_OFF (1<<3)
771#define DSTATE_GFX_CLOCK_GATING (1<<1)
772#define DSTATE_DOT_CLOCK_GATING (1<<0)
773#define DSPCLK_GATE_D 0x6200
774# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
775# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
776# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
777# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
778# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
779# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
780# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
781# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
782# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
783# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
784# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
785# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
786# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
787# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
788# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
789# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
790# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
791# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
792# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
793# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
794# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
795# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
796# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
797# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
798# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
799# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
800# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
801# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
802/**
803 * This bit must be set on the 830 to prevent hangs when turning off the
804 * overlay scaler.
805 */
806# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
807# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
808# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
809# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
810# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
811
812#define RENCLK_GATE_D1 0x6204
813# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
814# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
815# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
816# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
817# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
818# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
819# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
820# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
821# define MAG_CLOCK_GATE_DISABLE (1 << 5)
822/** This bit must be unset on 855,865 */
823# define MECI_CLOCK_GATE_DISABLE (1 << 4)
824# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
825# define MEC_CLOCK_GATE_DISABLE (1 << 2)
826# define MECO_CLOCK_GATE_DISABLE (1 << 1)
827/** This bit must be set on 855,865. */
828# define SV_CLOCK_GATE_DISABLE (1 << 0)
829# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
830# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
831# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
832# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
833# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
834# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
835# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
836# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
837# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
838# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
839# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
840# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
841# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
842# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
843# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
844# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
845# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
846
847# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
848/** This bit must always be set on 965G/965GM */
849# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
850# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
851# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
852# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
853# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
854# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
855/** This bit must always be set on 965G */
856# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
857# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
858# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
859# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
860# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
861# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
862# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
863# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
864# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
865# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
866# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
867# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
868# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
869# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
870# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
871# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
872# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
873# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
874# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
875
876#define RENCLK_GATE_D2 0x6208
877#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
878#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
879#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
880#define RAMCLK_GATE_D 0x6210 /* CRL only */
881#define DEUC 0x6214 /* CRL only */
585fb111
JB
882
883/*
884 * Palette regs
885 */
886
887#define PALETTE_A 0x0a000
888#define PALETTE_B 0x0a800
889
673a394b
EA
890/* MCH MMIO space */
891
892/*
893 * MCHBAR mirror.
894 *
895 * This mirrors the MCHBAR MMIO space whose location is determined by
896 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
897 * every way. It is not accessible from the CP register read instructions.
898 *
899 */
900#define MCHBAR_MIRROR_BASE 0x10000
901
902/** 915-945 and GM965 MCH register controlling DRAM channel access */
903#define DCC 0x10200
904#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
905#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
906#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
907#define DCC_ADDRESSING_MODE_MASK (3 << 0)
908#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 909#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 910
95534263
LP
911/** Pineview MCH register contains DDR3 setting */
912#define CSHRDDR3CTL 0x101a8
913#define CSHRDDR3CTL_DDR3 (1 << 2)
914
673a394b
EA
915/** 965 MCH register controlling DRAM channel configuration */
916#define C0DRB3 0x10206
917#define C1DRB3 0x10606
918
b11248df
KP
919/* Clocking configuration register */
920#define CLKCFG 0x10c00
7662c8bd 921#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
922#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
923#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
924#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
925#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
926#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 927/* Note, below two are guess */
b11248df 928#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 929#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 930#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
931#define CLKCFG_MEM_533 (1 << 4)
932#define CLKCFG_MEM_667 (2 << 4)
933#define CLKCFG_MEM_800 (3 << 4)
934#define CLKCFG_MEM_MASK (7 << 4)
935
ea056c14
JB
936#define TSC1 0x11001
937#define TSE (1<<0)
7648fa99
JB
938#define TR1 0x11006
939#define TSFS 0x11020
940#define TSFS_SLOPE_MASK 0x0000ff00
941#define TSFS_SLOPE_SHIFT 8
942#define TSFS_INTR_MASK 0x000000ff
943
f97108d1
JB
944#define CRSTANDVID 0x11100
945#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
946#define PXVFREQ_PX_MASK 0x7f000000
947#define PXVFREQ_PX_SHIFT 24
948#define VIDFREQ_BASE 0x11110
949#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
950#define VIDFREQ2 0x11114
951#define VIDFREQ3 0x11118
952#define VIDFREQ4 0x1111c
953#define VIDFREQ_P0_MASK 0x1f000000
954#define VIDFREQ_P0_SHIFT 24
955#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
956#define VIDFREQ_P0_CSCLK_SHIFT 20
957#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
958#define VIDFREQ_P0_CRCLK_SHIFT 16
959#define VIDFREQ_P1_MASK 0x00001f00
960#define VIDFREQ_P1_SHIFT 8
961#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
962#define VIDFREQ_P1_CSCLK_SHIFT 4
963#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
964#define INTTOEXT_BASE_ILK 0x11300
965#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
966#define INTTOEXT_MAP3_SHIFT 24
967#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
968#define INTTOEXT_MAP2_SHIFT 16
969#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
970#define INTTOEXT_MAP1_SHIFT 8
971#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
972#define INTTOEXT_MAP0_SHIFT 0
973#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
974#define MEMSWCTL 0x11170 /* Ironlake only */
975#define MEMCTL_CMD_MASK 0xe000
976#define MEMCTL_CMD_SHIFT 13
977#define MEMCTL_CMD_RCLK_OFF 0
978#define MEMCTL_CMD_RCLK_ON 1
979#define MEMCTL_CMD_CHFREQ 2
980#define MEMCTL_CMD_CHVID 3
981#define MEMCTL_CMD_VMMOFF 4
982#define MEMCTL_CMD_VMMON 5
983#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
984 when command complete */
985#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
986#define MEMCTL_FREQ_SHIFT 8
987#define MEMCTL_SFCAVM (1<<7)
988#define MEMCTL_TGT_VID_MASK 0x007f
989#define MEMIHYST 0x1117c
990#define MEMINTREN 0x11180 /* 16 bits */
991#define MEMINT_RSEXIT_EN (1<<8)
992#define MEMINT_CX_SUPR_EN (1<<7)
993#define MEMINT_CONT_BUSY_EN (1<<6)
994#define MEMINT_AVG_BUSY_EN (1<<5)
995#define MEMINT_EVAL_CHG_EN (1<<4)
996#define MEMINT_MON_IDLE_EN (1<<3)
997#define MEMINT_UP_EVAL_EN (1<<2)
998#define MEMINT_DOWN_EVAL_EN (1<<1)
999#define MEMINT_SW_CMD_EN (1<<0)
1000#define MEMINTRSTR 0x11182 /* 16 bits */
1001#define MEM_RSEXIT_MASK 0xc000
1002#define MEM_RSEXIT_SHIFT 14
1003#define MEM_CONT_BUSY_MASK 0x3000
1004#define MEM_CONT_BUSY_SHIFT 12
1005#define MEM_AVG_BUSY_MASK 0x0c00
1006#define MEM_AVG_BUSY_SHIFT 10
1007#define MEM_EVAL_CHG_MASK 0x0300
1008#define MEM_EVAL_BUSY_SHIFT 8
1009#define MEM_MON_IDLE_MASK 0x00c0
1010#define MEM_MON_IDLE_SHIFT 6
1011#define MEM_UP_EVAL_MASK 0x0030
1012#define MEM_UP_EVAL_SHIFT 4
1013#define MEM_DOWN_EVAL_MASK 0x000c
1014#define MEM_DOWN_EVAL_SHIFT 2
1015#define MEM_SW_CMD_MASK 0x0003
1016#define MEM_INT_STEER_GFX 0
1017#define MEM_INT_STEER_CMR 1
1018#define MEM_INT_STEER_SMI 2
1019#define MEM_INT_STEER_SCI 3
1020#define MEMINTRSTS 0x11184
1021#define MEMINT_RSEXIT (1<<7)
1022#define MEMINT_CONT_BUSY (1<<6)
1023#define MEMINT_AVG_BUSY (1<<5)
1024#define MEMINT_EVAL_CHG (1<<4)
1025#define MEMINT_MON_IDLE (1<<3)
1026#define MEMINT_UP_EVAL (1<<2)
1027#define MEMINT_DOWN_EVAL (1<<1)
1028#define MEMINT_SW_CMD (1<<0)
1029#define MEMMODECTL 0x11190
1030#define MEMMODE_BOOST_EN (1<<31)
1031#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1032#define MEMMODE_BOOST_FREQ_SHIFT 24
1033#define MEMMODE_IDLE_MODE_MASK 0x00030000
1034#define MEMMODE_IDLE_MODE_SHIFT 16
1035#define MEMMODE_IDLE_MODE_EVAL 0
1036#define MEMMODE_IDLE_MODE_CONT 1
1037#define MEMMODE_HWIDLE_EN (1<<15)
1038#define MEMMODE_SWMODE_EN (1<<14)
1039#define MEMMODE_RCLK_GATE (1<<13)
1040#define MEMMODE_HW_UPDATE (1<<12)
1041#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1042#define MEMMODE_FSTART_SHIFT 8
1043#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1044#define MEMMODE_FMAX_SHIFT 4
1045#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1046#define RCBMAXAVG 0x1119c
1047#define MEMSWCTL2 0x1119e /* Cantiga only */
1048#define SWMEMCMD_RENDER_OFF (0 << 13)
1049#define SWMEMCMD_RENDER_ON (1 << 13)
1050#define SWMEMCMD_SWFREQ (2 << 13)
1051#define SWMEMCMD_TARVID (3 << 13)
1052#define SWMEMCMD_VRM_OFF (4 << 13)
1053#define SWMEMCMD_VRM_ON (5 << 13)
1054#define CMDSTS (1<<12)
1055#define SFCAVM (1<<11)
1056#define SWFREQ_MASK 0x0380 /* P0-7 */
1057#define SWFREQ_SHIFT 7
1058#define TARVID_MASK 0x001f
1059#define MEMSTAT_CTG 0x111a0
1060#define RCBMINAVG 0x111a0
1061#define RCUPEI 0x111b0
1062#define RCDNEI 0x111b4
b5b72e89 1063#define MCHBAR_RENDER_STANDBY 0x111b8
97f5ab66
JB
1064#define RCX_SW_EXIT (1<<23)
1065#define RSX_STATUS_MASK 0x00700000
f97108d1
JB
1066#define VIDCTL 0x111c0
1067#define VIDSTS 0x111c8
1068#define VIDSTART 0x111cc /* 8 bits */
1069#define MEMSTAT_ILK 0x111f8
1070#define MEMSTAT_VID_MASK 0x7f00
1071#define MEMSTAT_VID_SHIFT 8
1072#define MEMSTAT_PSTATE_MASK 0x00f8
1073#define MEMSTAT_PSTATE_SHIFT 3
1074#define MEMSTAT_MON_ACTV (1<<2)
1075#define MEMSTAT_SRC_CTL_MASK 0x0003
1076#define MEMSTAT_SRC_CTL_CORE 0
1077#define MEMSTAT_SRC_CTL_TRB 1
1078#define MEMSTAT_SRC_CTL_THM 2
1079#define MEMSTAT_SRC_CTL_STDBY 3
1080#define RCPREVBSYTUPAVG 0x113b8
1081#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1082#define PMMISC 0x11214
1083#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1084#define SDEW 0x1124c
1085#define CSIEW0 0x11250
1086#define CSIEW1 0x11254
1087#define CSIEW2 0x11258
1088#define PEW 0x1125c
1089#define DEW 0x11270
1090#define MCHAFE 0x112c0
1091#define CSIEC 0x112e0
1092#define DMIEC 0x112e4
1093#define DDREC 0x112e8
1094#define PEG0EC 0x112ec
1095#define PEG1EC 0x112f0
1096#define GFXEC 0x112f4
1097#define RPPREVBSYTUPAVG 0x113b8
1098#define RPPREVBSYTDNAVG 0x113bc
1099#define ECR 0x11600
1100#define ECR_GPFE (1<<31)
1101#define ECR_IMONE (1<<30)
1102#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1103#define OGW0 0x11608
1104#define OGW1 0x1160c
1105#define EG0 0x11610
1106#define EG1 0x11614
1107#define EG2 0x11618
1108#define EG3 0x1161c
1109#define EG4 0x11620
1110#define EG5 0x11624
1111#define EG6 0x11628
1112#define EG7 0x1162c
1113#define PXW 0x11664
1114#define PXWL 0x11680
1115#define LCFUSE02 0x116c0
1116#define LCFUSE_HIV_MASK 0x000000ff
1117#define CSIPLL0 0x12c10
1118#define DDRMPLL1 0X12c20
7d57382e
EA
1119#define PEG_BAND_GAP_DATA 0x14d68
1120
aa40d6bb
ZN
1121/*
1122 * Logical Context regs
1123 */
1124#define CCID 0x2180
1125#define CCID_EN (1<<0)
585fb111
JB
1126/*
1127 * Overlay regs
1128 */
1129
1130#define OVADD 0x30000
1131#define DOVSTA 0x30008
1132#define OC_BUF (0x3<<20)
1133#define OGAMC5 0x30010
1134#define OGAMC4 0x30014
1135#define OGAMC3 0x30018
1136#define OGAMC2 0x3001c
1137#define OGAMC1 0x30020
1138#define OGAMC0 0x30024
1139
1140/*
1141 * Display engine regs
1142 */
1143
1144/* Pipe A timing regs */
1145#define HTOTAL_A 0x60000
1146#define HBLANK_A 0x60004
1147#define HSYNC_A 0x60008
1148#define VTOTAL_A 0x6000c
1149#define VBLANK_A 0x60010
1150#define VSYNC_A 0x60014
1151#define PIPEASRC 0x6001c
1152#define BCLRPAT_A 0x60020
1153
1154/* Pipe B timing regs */
1155#define HTOTAL_B 0x61000
1156#define HBLANK_B 0x61004
1157#define HSYNC_B 0x61008
1158#define VTOTAL_B 0x6100c
1159#define VBLANK_B 0x61010
1160#define VSYNC_B 0x61014
1161#define PIPEBSRC 0x6101c
1162#define BCLRPAT_B 0x61020
1163
5eddb70b
CW
1164#define HTOTAL(pipe) _PIPE(pipe, HTOTAL_A, HTOTAL_B)
1165#define HBLANK(pipe) _PIPE(pipe, HBLANK_A, HBLANK_B)
1166#define HSYNC(pipe) _PIPE(pipe, HSYNC_A, HSYNC_B)
1167#define VTOTAL(pipe) _PIPE(pipe, VTOTAL_A, VTOTAL_B)
1168#define VBLANK(pipe) _PIPE(pipe, VBLANK_A, VBLANK_B)
1169#define VSYNC(pipe) _PIPE(pipe, VSYNC_A, VSYNC_B)
1170#define PIPESRC(pipe) _PIPE(pipe, PIPEASRC, PIPEBSRC)
1171#define BCLRPAT(pipe) _PIPE(pipe, BCLRPAT_A, BCLRPAT_B)
1172
585fb111
JB
1173/* VGA port control */
1174#define ADPA 0x61100
1175#define ADPA_DAC_ENABLE (1<<31)
1176#define ADPA_DAC_DISABLE 0
1177#define ADPA_PIPE_SELECT_MASK (1<<30)
1178#define ADPA_PIPE_A_SELECT 0
1179#define ADPA_PIPE_B_SELECT (1<<30)
1180#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1181#define ADPA_SETS_HVPOLARITY 0
1182#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1183#define ADPA_VSYNC_CNTL_ENABLE 0
1184#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1185#define ADPA_HSYNC_CNTL_ENABLE 0
1186#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1187#define ADPA_VSYNC_ACTIVE_LOW 0
1188#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1189#define ADPA_HSYNC_ACTIVE_LOW 0
1190#define ADPA_DPMS_MASK (~(3<<10))
1191#define ADPA_DPMS_ON (0<<10)
1192#define ADPA_DPMS_SUSPEND (1<<10)
1193#define ADPA_DPMS_STANDBY (2<<10)
1194#define ADPA_DPMS_OFF (3<<10)
1195
939fe4d7 1196
585fb111
JB
1197/* Hotplug control (945+ only) */
1198#define PORT_HOTPLUG_EN 0x61110
7d57382e 1199#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1200#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1201#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1202#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1203#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1204#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1205#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1206#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1207#define TV_HOTPLUG_INT_EN (1 << 18)
1208#define CRT_HOTPLUG_INT_EN (1 << 9)
1209#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1210#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1211/* must use period 64 on GM45 according to docs */
1212#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1213#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1214#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1215#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1216#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1217#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1218#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1219#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1220#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1221#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1222#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1223#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1224
1225#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1226#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1227#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1228#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1229#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1230#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1231#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1232#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1233#define TV_HOTPLUG_INT_STATUS (1 << 10)
1234#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1235#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1236#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1237#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1238#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1239#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1240
1241/* SDVO port control */
1242#define SDVOB 0x61140
1243#define SDVOC 0x61160
1244#define SDVO_ENABLE (1 << 31)
1245#define SDVO_PIPE_B_SELECT (1 << 30)
1246#define SDVO_STALL_SELECT (1 << 29)
1247#define SDVO_INTERRUPT_ENABLE (1 << 26)
1248/**
1249 * 915G/GM SDVO pixel multiplier.
1250 *
1251 * Programmed value is multiplier - 1, up to 5x.
1252 *
1253 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1254 */
1255#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1256#define SDVO_PORT_MULTIPLY_SHIFT 23
1257#define SDVO_PHASE_SELECT_MASK (15 << 19)
1258#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1259#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1260#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1261#define SDVO_ENCODING_SDVO (0x0 << 10)
1262#define SDVO_ENCODING_HDMI (0x2 << 10)
1263/** Requird for HDMI operation */
1264#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
585fb111 1265#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1266#define SDVO_AUDIO_ENABLE (1 << 6)
1267/** New with 965, default is to be set */
1268#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1269/** New with 965, default is to be set */
1270#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1271#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1272#define SDVO_DETECTED (1 << 2)
1273/* Bits to be preserved when writing */
1274#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1275#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1276
1277/* DVO port control */
1278#define DVOA 0x61120
1279#define DVOB 0x61140
1280#define DVOC 0x61160
1281#define DVO_ENABLE (1 << 31)
1282#define DVO_PIPE_B_SELECT (1 << 30)
1283#define DVO_PIPE_STALL_UNUSED (0 << 28)
1284#define DVO_PIPE_STALL (1 << 28)
1285#define DVO_PIPE_STALL_TV (2 << 28)
1286#define DVO_PIPE_STALL_MASK (3 << 28)
1287#define DVO_USE_VGA_SYNC (1 << 15)
1288#define DVO_DATA_ORDER_I740 (0 << 14)
1289#define DVO_DATA_ORDER_FP (1 << 14)
1290#define DVO_VSYNC_DISABLE (1 << 11)
1291#define DVO_HSYNC_DISABLE (1 << 10)
1292#define DVO_VSYNC_TRISTATE (1 << 9)
1293#define DVO_HSYNC_TRISTATE (1 << 8)
1294#define DVO_BORDER_ENABLE (1 << 7)
1295#define DVO_DATA_ORDER_GBRG (1 << 6)
1296#define DVO_DATA_ORDER_RGGB (0 << 6)
1297#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1298#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1299#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1300#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1301#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1302#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1303#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1304#define DVO_PRESERVE_MASK (0x7<<24)
1305#define DVOA_SRCDIM 0x61124
1306#define DVOB_SRCDIM 0x61144
1307#define DVOC_SRCDIM 0x61164
1308#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1309#define DVO_SRCDIM_VERTICAL_SHIFT 0
1310
1311/* LVDS port control */
1312#define LVDS 0x61180
1313/*
1314 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1315 * the DPLL semantics change when the LVDS is assigned to that pipe.
1316 */
1317#define LVDS_PORT_EN (1 << 31)
1318/* Selects pipe B for LVDS data. Must be set on pre-965. */
1319#define LVDS_PIPEB_SELECT (1 << 30)
898822ce
ZY
1320/* LVDS dithering flag on 965/g4x platform */
1321#define LVDS_ENABLE_DITHER (1 << 25)
a3e17eb8
ZY
1322/* Enable border for unscaled (or aspect-scaled) display */
1323#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1324/*
1325 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1326 * pixel.
1327 */
1328#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1329#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1330#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1331/*
1332 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1333 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1334 * on.
1335 */
1336#define LVDS_A3_POWER_MASK (3 << 6)
1337#define LVDS_A3_POWER_DOWN (0 << 6)
1338#define LVDS_A3_POWER_UP (3 << 6)
1339/*
1340 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1341 * is set.
1342 */
1343#define LVDS_CLKB_POWER_MASK (3 << 4)
1344#define LVDS_CLKB_POWER_DOWN (0 << 4)
1345#define LVDS_CLKB_POWER_UP (3 << 4)
1346/*
1347 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1348 * setting for whether we are in dual-channel mode. The B3 pair will
1349 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1350 */
1351#define LVDS_B0B3_POWER_MASK (3 << 2)
1352#define LVDS_B0B3_POWER_DOWN (0 << 2)
1353#define LVDS_B0B3_POWER_UP (3 << 2)
1354
1355/* Panel power sequencing */
1356#define PP_STATUS 0x61200
1357#define PP_ON (1 << 31)
1358/*
1359 * Indicates that all dependencies of the panel are on:
1360 *
1361 * - PLL enabled
1362 * - pipe enabled
1363 * - LVDS/DVOB/DVOC on
1364 */
1365#define PP_READY (1 << 30)
1366#define PP_SEQUENCE_NONE (0 << 28)
1367#define PP_SEQUENCE_ON (1 << 28)
1368#define PP_SEQUENCE_OFF (2 << 28)
1369#define PP_SEQUENCE_MASK 0x30000000
01cb9ea6
JB
1370#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1371#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1372#define PP_SEQUENCE_STATE_MASK 0x0000000f
585fb111
JB
1373#define PP_CONTROL 0x61204
1374#define POWER_TARGET_ON (1 << 0)
1375#define PP_ON_DELAYS 0x61208
1376#define PP_OFF_DELAYS 0x6120c
1377#define PP_DIVISOR 0x61210
1378
1379/* Panel fitting */
1380#define PFIT_CONTROL 0x61230
1381#define PFIT_ENABLE (1 << 31)
1382#define PFIT_PIPE_MASK (3 << 29)
1383#define PFIT_PIPE_SHIFT 29
1384#define VERT_INTERP_DISABLE (0 << 10)
1385#define VERT_INTERP_BILINEAR (1 << 10)
1386#define VERT_INTERP_MASK (3 << 10)
1387#define VERT_AUTO_SCALE (1 << 9)
1388#define HORIZ_INTERP_DISABLE (0 << 6)
1389#define HORIZ_INTERP_BILINEAR (1 << 6)
1390#define HORIZ_INTERP_MASK (3 << 6)
1391#define HORIZ_AUTO_SCALE (1 << 5)
1392#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1393#define PFIT_FILTER_FUZZY (0 << 24)
1394#define PFIT_SCALING_AUTO (0 << 26)
1395#define PFIT_SCALING_PROGRAMMED (1 << 26)
1396#define PFIT_SCALING_PILLAR (2 << 26)
1397#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1398#define PFIT_PGM_RATIOS 0x61234
1399#define PFIT_VERT_SCALE_MASK 0xfff00000
1400#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1401/* Pre-965 */
1402#define PFIT_VERT_SCALE_SHIFT 20
1403#define PFIT_VERT_SCALE_MASK 0xfff00000
1404#define PFIT_HORIZ_SCALE_SHIFT 4
1405#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1406/* 965+ */
1407#define PFIT_VERT_SCALE_SHIFT_965 16
1408#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1409#define PFIT_HORIZ_SCALE_SHIFT_965 0
1410#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1411
585fb111
JB
1412#define PFIT_AUTO_RATIOS 0x61238
1413
1414/* Backlight control */
1415#define BLC_PWM_CTL 0x61254
1416#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
1417#define BLC_PWM_CTL2 0x61250 /* 965+ only */
8ee1c3db 1418#define BLM_COMBINATION_MODE (1 << 30)
585fb111
JB
1419/*
1420 * This is the most significant 15 bits of the number of backlight cycles in a
1421 * complete cycle of the modulated backlight control.
1422 *
1423 * The actual value is this field multiplied by two.
1424 */
1425#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1426#define BLM_LEGACY_MODE (1 << 16)
1427/*
1428 * This is the number of cycles out of the backlight modulation cycle for which
1429 * the backlight is on.
1430 *
1431 * This field must be no greater than the number of cycles in the complete
1432 * backlight modulation cycle.
1433 */
1434#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1435#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1436
0eb96d6e
JB
1437#define BLC_HIST_CTL 0x61260
1438
585fb111
JB
1439/* TV port control */
1440#define TV_CTL 0x68000
1441/** Enables the TV encoder */
1442# define TV_ENC_ENABLE (1 << 31)
1443/** Sources the TV encoder input from pipe B instead of A. */
1444# define TV_ENC_PIPEB_SELECT (1 << 30)
1445/** Outputs composite video (DAC A only) */
1446# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1447/** Outputs SVideo video (DAC B/C) */
1448# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1449/** Outputs Component video (DAC A/B/C) */
1450# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1451/** Outputs Composite and SVideo (DAC A/B/C) */
1452# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1453# define TV_TRILEVEL_SYNC (1 << 21)
1454/** Enables slow sync generation (945GM only) */
1455# define TV_SLOW_SYNC (1 << 20)
1456/** Selects 4x oversampling for 480i and 576p */
1457# define TV_OVERSAMPLE_4X (0 << 18)
1458/** Selects 2x oversampling for 720p and 1080i */
1459# define TV_OVERSAMPLE_2X (1 << 18)
1460/** Selects no oversampling for 1080p */
1461# define TV_OVERSAMPLE_NONE (2 << 18)
1462/** Selects 8x oversampling */
1463# define TV_OVERSAMPLE_8X (3 << 18)
1464/** Selects progressive mode rather than interlaced */
1465# define TV_PROGRESSIVE (1 << 17)
1466/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1467# define TV_PAL_BURST (1 << 16)
1468/** Field for setting delay of Y compared to C */
1469# define TV_YC_SKEW_MASK (7 << 12)
1470/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1471# define TV_ENC_SDP_FIX (1 << 11)
1472/**
1473 * Enables a fix for the 915GM only.
1474 *
1475 * Not sure what it does.
1476 */
1477# define TV_ENC_C0_FIX (1 << 10)
1478/** Bits that must be preserved by software */
d2d9f232 1479# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1480# define TV_FUSE_STATE_MASK (3 << 4)
1481/** Read-only state that reports all features enabled */
1482# define TV_FUSE_STATE_ENABLED (0 << 4)
1483/** Read-only state that reports that Macrovision is disabled in hardware*/
1484# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1485/** Read-only state that reports that TV-out is disabled in hardware. */
1486# define TV_FUSE_STATE_DISABLED (2 << 4)
1487/** Normal operation */
1488# define TV_TEST_MODE_NORMAL (0 << 0)
1489/** Encoder test pattern 1 - combo pattern */
1490# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1491/** Encoder test pattern 2 - full screen vertical 75% color bars */
1492# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1493/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1494# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1495/** Encoder test pattern 4 - random noise */
1496# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1497/** Encoder test pattern 5 - linear color ramps */
1498# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1499/**
1500 * This test mode forces the DACs to 50% of full output.
1501 *
1502 * This is used for load detection in combination with TVDAC_SENSE_MASK
1503 */
1504# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1505# define TV_TEST_MODE_MASK (7 << 0)
1506
1507#define TV_DAC 0x68004
b8ed2a4f 1508# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1509/**
1510 * Reports that DAC state change logic has reported change (RO).
1511 *
1512 * This gets cleared when TV_DAC_STATE_EN is cleared
1513*/
1514# define TVDAC_STATE_CHG (1 << 31)
1515# define TVDAC_SENSE_MASK (7 << 28)
1516/** Reports that DAC A voltage is above the detect threshold */
1517# define TVDAC_A_SENSE (1 << 30)
1518/** Reports that DAC B voltage is above the detect threshold */
1519# define TVDAC_B_SENSE (1 << 29)
1520/** Reports that DAC C voltage is above the detect threshold */
1521# define TVDAC_C_SENSE (1 << 28)
1522/**
1523 * Enables DAC state detection logic, for load-based TV detection.
1524 *
1525 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1526 * to off, for load detection to work.
1527 */
1528# define TVDAC_STATE_CHG_EN (1 << 27)
1529/** Sets the DAC A sense value to high */
1530# define TVDAC_A_SENSE_CTL (1 << 26)
1531/** Sets the DAC B sense value to high */
1532# define TVDAC_B_SENSE_CTL (1 << 25)
1533/** Sets the DAC C sense value to high */
1534# define TVDAC_C_SENSE_CTL (1 << 24)
1535/** Overrides the ENC_ENABLE and DAC voltage levels */
1536# define DAC_CTL_OVERRIDE (1 << 7)
1537/** Sets the slew rate. Must be preserved in software */
1538# define ENC_TVDAC_SLEW_FAST (1 << 6)
1539# define DAC_A_1_3_V (0 << 4)
1540# define DAC_A_1_1_V (1 << 4)
1541# define DAC_A_0_7_V (2 << 4)
cb66c692 1542# define DAC_A_MASK (3 << 4)
585fb111
JB
1543# define DAC_B_1_3_V (0 << 2)
1544# define DAC_B_1_1_V (1 << 2)
1545# define DAC_B_0_7_V (2 << 2)
cb66c692 1546# define DAC_B_MASK (3 << 2)
585fb111
JB
1547# define DAC_C_1_3_V (0 << 0)
1548# define DAC_C_1_1_V (1 << 0)
1549# define DAC_C_0_7_V (2 << 0)
cb66c692 1550# define DAC_C_MASK (3 << 0)
585fb111
JB
1551
1552/**
1553 * CSC coefficients are stored in a floating point format with 9 bits of
1554 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1555 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1556 * -1 (0x3) being the only legal negative value.
1557 */
1558#define TV_CSC_Y 0x68010
1559# define TV_RY_MASK 0x07ff0000
1560# define TV_RY_SHIFT 16
1561# define TV_GY_MASK 0x00000fff
1562# define TV_GY_SHIFT 0
1563
1564#define TV_CSC_Y2 0x68014
1565# define TV_BY_MASK 0x07ff0000
1566# define TV_BY_SHIFT 16
1567/**
1568 * Y attenuation for component video.
1569 *
1570 * Stored in 1.9 fixed point.
1571 */
1572# define TV_AY_MASK 0x000003ff
1573# define TV_AY_SHIFT 0
1574
1575#define TV_CSC_U 0x68018
1576# define TV_RU_MASK 0x07ff0000
1577# define TV_RU_SHIFT 16
1578# define TV_GU_MASK 0x000007ff
1579# define TV_GU_SHIFT 0
1580
1581#define TV_CSC_U2 0x6801c
1582# define TV_BU_MASK 0x07ff0000
1583# define TV_BU_SHIFT 16
1584/**
1585 * U attenuation for component video.
1586 *
1587 * Stored in 1.9 fixed point.
1588 */
1589# define TV_AU_MASK 0x000003ff
1590# define TV_AU_SHIFT 0
1591
1592#define TV_CSC_V 0x68020
1593# define TV_RV_MASK 0x0fff0000
1594# define TV_RV_SHIFT 16
1595# define TV_GV_MASK 0x000007ff
1596# define TV_GV_SHIFT 0
1597
1598#define TV_CSC_V2 0x68024
1599# define TV_BV_MASK 0x07ff0000
1600# define TV_BV_SHIFT 16
1601/**
1602 * V attenuation for component video.
1603 *
1604 * Stored in 1.9 fixed point.
1605 */
1606# define TV_AV_MASK 0x000007ff
1607# define TV_AV_SHIFT 0
1608
1609#define TV_CLR_KNOBS 0x68028
1610/** 2s-complement brightness adjustment */
1611# define TV_BRIGHTNESS_MASK 0xff000000
1612# define TV_BRIGHTNESS_SHIFT 24
1613/** Contrast adjustment, as a 2.6 unsigned floating point number */
1614# define TV_CONTRAST_MASK 0x00ff0000
1615# define TV_CONTRAST_SHIFT 16
1616/** Saturation adjustment, as a 2.6 unsigned floating point number */
1617# define TV_SATURATION_MASK 0x0000ff00
1618# define TV_SATURATION_SHIFT 8
1619/** Hue adjustment, as an integer phase angle in degrees */
1620# define TV_HUE_MASK 0x000000ff
1621# define TV_HUE_SHIFT 0
1622
1623#define TV_CLR_LEVEL 0x6802c
1624/** Controls the DAC level for black */
1625# define TV_BLACK_LEVEL_MASK 0x01ff0000
1626# define TV_BLACK_LEVEL_SHIFT 16
1627/** Controls the DAC level for blanking */
1628# define TV_BLANK_LEVEL_MASK 0x000001ff
1629# define TV_BLANK_LEVEL_SHIFT 0
1630
1631#define TV_H_CTL_1 0x68030
1632/** Number of pixels in the hsync. */
1633# define TV_HSYNC_END_MASK 0x1fff0000
1634# define TV_HSYNC_END_SHIFT 16
1635/** Total number of pixels minus one in the line (display and blanking). */
1636# define TV_HTOTAL_MASK 0x00001fff
1637# define TV_HTOTAL_SHIFT 0
1638
1639#define TV_H_CTL_2 0x68034
1640/** Enables the colorburst (needed for non-component color) */
1641# define TV_BURST_ENA (1 << 31)
1642/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1643# define TV_HBURST_START_SHIFT 16
1644# define TV_HBURST_START_MASK 0x1fff0000
1645/** Length of the colorburst */
1646# define TV_HBURST_LEN_SHIFT 0
1647# define TV_HBURST_LEN_MASK 0x0001fff
1648
1649#define TV_H_CTL_3 0x68038
1650/** End of hblank, measured in pixels minus one from start of hsync */
1651# define TV_HBLANK_END_SHIFT 16
1652# define TV_HBLANK_END_MASK 0x1fff0000
1653/** Start of hblank, measured in pixels minus one from start of hsync */
1654# define TV_HBLANK_START_SHIFT 0
1655# define TV_HBLANK_START_MASK 0x0001fff
1656
1657#define TV_V_CTL_1 0x6803c
1658/** XXX */
1659# define TV_NBR_END_SHIFT 16
1660# define TV_NBR_END_MASK 0x07ff0000
1661/** XXX */
1662# define TV_VI_END_F1_SHIFT 8
1663# define TV_VI_END_F1_MASK 0x00003f00
1664/** XXX */
1665# define TV_VI_END_F2_SHIFT 0
1666# define TV_VI_END_F2_MASK 0x0000003f
1667
1668#define TV_V_CTL_2 0x68040
1669/** Length of vsync, in half lines */
1670# define TV_VSYNC_LEN_MASK 0x07ff0000
1671# define TV_VSYNC_LEN_SHIFT 16
1672/** Offset of the start of vsync in field 1, measured in one less than the
1673 * number of half lines.
1674 */
1675# define TV_VSYNC_START_F1_MASK 0x00007f00
1676# define TV_VSYNC_START_F1_SHIFT 8
1677/**
1678 * Offset of the start of vsync in field 2, measured in one less than the
1679 * number of half lines.
1680 */
1681# define TV_VSYNC_START_F2_MASK 0x0000007f
1682# define TV_VSYNC_START_F2_SHIFT 0
1683
1684#define TV_V_CTL_3 0x68044
1685/** Enables generation of the equalization signal */
1686# define TV_EQUAL_ENA (1 << 31)
1687/** Length of vsync, in half lines */
1688# define TV_VEQ_LEN_MASK 0x007f0000
1689# define TV_VEQ_LEN_SHIFT 16
1690/** Offset of the start of equalization in field 1, measured in one less than
1691 * the number of half lines.
1692 */
1693# define TV_VEQ_START_F1_MASK 0x0007f00
1694# define TV_VEQ_START_F1_SHIFT 8
1695/**
1696 * Offset of the start of equalization in field 2, measured in one less than
1697 * the number of half lines.
1698 */
1699# define TV_VEQ_START_F2_MASK 0x000007f
1700# define TV_VEQ_START_F2_SHIFT 0
1701
1702#define TV_V_CTL_4 0x68048
1703/**
1704 * Offset to start of vertical colorburst, measured in one less than the
1705 * number of lines from vertical start.
1706 */
1707# define TV_VBURST_START_F1_MASK 0x003f0000
1708# define TV_VBURST_START_F1_SHIFT 16
1709/**
1710 * Offset to the end of vertical colorburst, measured in one less than the
1711 * number of lines from the start of NBR.
1712 */
1713# define TV_VBURST_END_F1_MASK 0x000000ff
1714# define TV_VBURST_END_F1_SHIFT 0
1715
1716#define TV_V_CTL_5 0x6804c
1717/**
1718 * Offset to start of vertical colorburst, measured in one less than the
1719 * number of lines from vertical start.
1720 */
1721# define TV_VBURST_START_F2_MASK 0x003f0000
1722# define TV_VBURST_START_F2_SHIFT 16
1723/**
1724 * Offset to the end of vertical colorburst, measured in one less than the
1725 * number of lines from the start of NBR.
1726 */
1727# define TV_VBURST_END_F2_MASK 0x000000ff
1728# define TV_VBURST_END_F2_SHIFT 0
1729
1730#define TV_V_CTL_6 0x68050
1731/**
1732 * Offset to start of vertical colorburst, measured in one less than the
1733 * number of lines from vertical start.
1734 */
1735# define TV_VBURST_START_F3_MASK 0x003f0000
1736# define TV_VBURST_START_F3_SHIFT 16
1737/**
1738 * Offset to the end of vertical colorburst, measured in one less than the
1739 * number of lines from the start of NBR.
1740 */
1741# define TV_VBURST_END_F3_MASK 0x000000ff
1742# define TV_VBURST_END_F3_SHIFT 0
1743
1744#define TV_V_CTL_7 0x68054
1745/**
1746 * Offset to start of vertical colorburst, measured in one less than the
1747 * number of lines from vertical start.
1748 */
1749# define TV_VBURST_START_F4_MASK 0x003f0000
1750# define TV_VBURST_START_F4_SHIFT 16
1751/**
1752 * Offset to the end of vertical colorburst, measured in one less than the
1753 * number of lines from the start of NBR.
1754 */
1755# define TV_VBURST_END_F4_MASK 0x000000ff
1756# define TV_VBURST_END_F4_SHIFT 0
1757
1758#define TV_SC_CTL_1 0x68060
1759/** Turns on the first subcarrier phase generation DDA */
1760# define TV_SC_DDA1_EN (1 << 31)
1761/** Turns on the first subcarrier phase generation DDA */
1762# define TV_SC_DDA2_EN (1 << 30)
1763/** Turns on the first subcarrier phase generation DDA */
1764# define TV_SC_DDA3_EN (1 << 29)
1765/** Sets the subcarrier DDA to reset frequency every other field */
1766# define TV_SC_RESET_EVERY_2 (0 << 24)
1767/** Sets the subcarrier DDA to reset frequency every fourth field */
1768# define TV_SC_RESET_EVERY_4 (1 << 24)
1769/** Sets the subcarrier DDA to reset frequency every eighth field */
1770# define TV_SC_RESET_EVERY_8 (2 << 24)
1771/** Sets the subcarrier DDA to never reset the frequency */
1772# define TV_SC_RESET_NEVER (3 << 24)
1773/** Sets the peak amplitude of the colorburst.*/
1774# define TV_BURST_LEVEL_MASK 0x00ff0000
1775# define TV_BURST_LEVEL_SHIFT 16
1776/** Sets the increment of the first subcarrier phase generation DDA */
1777# define TV_SCDDA1_INC_MASK 0x00000fff
1778# define TV_SCDDA1_INC_SHIFT 0
1779
1780#define TV_SC_CTL_2 0x68064
1781/** Sets the rollover for the second subcarrier phase generation DDA */
1782# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1783# define TV_SCDDA2_SIZE_SHIFT 16
1784/** Sets the increent of the second subcarrier phase generation DDA */
1785# define TV_SCDDA2_INC_MASK 0x00007fff
1786# define TV_SCDDA2_INC_SHIFT 0
1787
1788#define TV_SC_CTL_3 0x68068
1789/** Sets the rollover for the third subcarrier phase generation DDA */
1790# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1791# define TV_SCDDA3_SIZE_SHIFT 16
1792/** Sets the increent of the third subcarrier phase generation DDA */
1793# define TV_SCDDA3_INC_MASK 0x00007fff
1794# define TV_SCDDA3_INC_SHIFT 0
1795
1796#define TV_WIN_POS 0x68070
1797/** X coordinate of the display from the start of horizontal active */
1798# define TV_XPOS_MASK 0x1fff0000
1799# define TV_XPOS_SHIFT 16
1800/** Y coordinate of the display from the start of vertical active (NBR) */
1801# define TV_YPOS_MASK 0x00000fff
1802# define TV_YPOS_SHIFT 0
1803
1804#define TV_WIN_SIZE 0x68074
1805/** Horizontal size of the display window, measured in pixels*/
1806# define TV_XSIZE_MASK 0x1fff0000
1807# define TV_XSIZE_SHIFT 16
1808/**
1809 * Vertical size of the display window, measured in pixels.
1810 *
1811 * Must be even for interlaced modes.
1812 */
1813# define TV_YSIZE_MASK 0x00000fff
1814# define TV_YSIZE_SHIFT 0
1815
1816#define TV_FILTER_CTL_1 0x68080
1817/**
1818 * Enables automatic scaling calculation.
1819 *
1820 * If set, the rest of the registers are ignored, and the calculated values can
1821 * be read back from the register.
1822 */
1823# define TV_AUTO_SCALE (1 << 31)
1824/**
1825 * Disables the vertical filter.
1826 *
1827 * This is required on modes more than 1024 pixels wide */
1828# define TV_V_FILTER_BYPASS (1 << 29)
1829/** Enables adaptive vertical filtering */
1830# define TV_VADAPT (1 << 28)
1831# define TV_VADAPT_MODE_MASK (3 << 26)
1832/** Selects the least adaptive vertical filtering mode */
1833# define TV_VADAPT_MODE_LEAST (0 << 26)
1834/** Selects the moderately adaptive vertical filtering mode */
1835# define TV_VADAPT_MODE_MODERATE (1 << 26)
1836/** Selects the most adaptive vertical filtering mode */
1837# define TV_VADAPT_MODE_MOST (3 << 26)
1838/**
1839 * Sets the horizontal scaling factor.
1840 *
1841 * This should be the fractional part of the horizontal scaling factor divided
1842 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
1843 *
1844 * (src width - 1) / ((oversample * dest width) - 1)
1845 */
1846# define TV_HSCALE_FRAC_MASK 0x00003fff
1847# define TV_HSCALE_FRAC_SHIFT 0
1848
1849#define TV_FILTER_CTL_2 0x68084
1850/**
1851 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1852 *
1853 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
1854 */
1855# define TV_VSCALE_INT_MASK 0x00038000
1856# define TV_VSCALE_INT_SHIFT 15
1857/**
1858 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1859 *
1860 * \sa TV_VSCALE_INT_MASK
1861 */
1862# define TV_VSCALE_FRAC_MASK 0x00007fff
1863# define TV_VSCALE_FRAC_SHIFT 0
1864
1865#define TV_FILTER_CTL_3 0x68088
1866/**
1867 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
1868 *
1869 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
1870 *
1871 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1872 */
1873# define TV_VSCALE_IP_INT_MASK 0x00038000
1874# define TV_VSCALE_IP_INT_SHIFT 15
1875/**
1876 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
1877 *
1878 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
1879 *
1880 * \sa TV_VSCALE_IP_INT_MASK
1881 */
1882# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
1883# define TV_VSCALE_IP_FRAC_SHIFT 0
1884
1885#define TV_CC_CONTROL 0x68090
1886# define TV_CC_ENABLE (1 << 31)
1887/**
1888 * Specifies which field to send the CC data in.
1889 *
1890 * CC data is usually sent in field 0.
1891 */
1892# define TV_CC_FID_MASK (1 << 27)
1893# define TV_CC_FID_SHIFT 27
1894/** Sets the horizontal position of the CC data. Usually 135. */
1895# define TV_CC_HOFF_MASK 0x03ff0000
1896# define TV_CC_HOFF_SHIFT 16
1897/** Sets the vertical position of the CC data. Usually 21 */
1898# define TV_CC_LINE_MASK 0x0000003f
1899# define TV_CC_LINE_SHIFT 0
1900
1901#define TV_CC_DATA 0x68094
1902# define TV_CC_RDY (1 << 31)
1903/** Second word of CC data to be transmitted. */
1904# define TV_CC_DATA_2_MASK 0x007f0000
1905# define TV_CC_DATA_2_SHIFT 16
1906/** First word of CC data to be transmitted. */
1907# define TV_CC_DATA_1_MASK 0x0000007f
1908# define TV_CC_DATA_1_SHIFT 0
1909
1910#define TV_H_LUMA_0 0x68100
1911#define TV_H_LUMA_59 0x681ec
1912#define TV_H_CHROMA_0 0x68200
1913#define TV_H_CHROMA_59 0x682ec
1914#define TV_V_LUMA_0 0x68300
1915#define TV_V_LUMA_42 0x683a8
1916#define TV_V_CHROMA_0 0x68400
1917#define TV_V_CHROMA_42 0x684a8
1918
040d87f1 1919/* Display Port */
32f9d658 1920#define DP_A 0x64000 /* eDP */
040d87f1
KP
1921#define DP_B 0x64100
1922#define DP_C 0x64200
1923#define DP_D 0x64300
1924
1925#define DP_PORT_EN (1 << 31)
1926#define DP_PIPEB_SELECT (1 << 30)
1927
1928/* Link training mode - select a suitable mode for each stage */
1929#define DP_LINK_TRAIN_PAT_1 (0 << 28)
1930#define DP_LINK_TRAIN_PAT_2 (1 << 28)
1931#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
1932#define DP_LINK_TRAIN_OFF (3 << 28)
1933#define DP_LINK_TRAIN_MASK (3 << 28)
1934#define DP_LINK_TRAIN_SHIFT 28
1935
8db9d77b
ZW
1936/* CPT Link training mode */
1937#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
1938#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
1939#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
1940#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
1941#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
1942#define DP_LINK_TRAIN_SHIFT_CPT 8
1943
040d87f1
KP
1944/* Signal voltages. These are mostly controlled by the other end */
1945#define DP_VOLTAGE_0_4 (0 << 25)
1946#define DP_VOLTAGE_0_6 (1 << 25)
1947#define DP_VOLTAGE_0_8 (2 << 25)
1948#define DP_VOLTAGE_1_2 (3 << 25)
1949#define DP_VOLTAGE_MASK (7 << 25)
1950#define DP_VOLTAGE_SHIFT 25
1951
1952/* Signal pre-emphasis levels, like voltages, the other end tells us what
1953 * they want
1954 */
1955#define DP_PRE_EMPHASIS_0 (0 << 22)
1956#define DP_PRE_EMPHASIS_3_5 (1 << 22)
1957#define DP_PRE_EMPHASIS_6 (2 << 22)
1958#define DP_PRE_EMPHASIS_9_5 (3 << 22)
1959#define DP_PRE_EMPHASIS_MASK (7 << 22)
1960#define DP_PRE_EMPHASIS_SHIFT 22
1961
1962/* How many wires to use. I guess 3 was too hard */
1963#define DP_PORT_WIDTH_1 (0 << 19)
1964#define DP_PORT_WIDTH_2 (1 << 19)
1965#define DP_PORT_WIDTH_4 (3 << 19)
1966#define DP_PORT_WIDTH_MASK (7 << 19)
1967
1968/* Mystic DPCD version 1.1 special mode */
1969#define DP_ENHANCED_FRAMING (1 << 18)
1970
32f9d658
ZW
1971/* eDP */
1972#define DP_PLL_FREQ_270MHZ (0 << 16)
1973#define DP_PLL_FREQ_160MHZ (1 << 16)
1974#define DP_PLL_FREQ_MASK (3 << 16)
1975
040d87f1
KP
1976/** locked once port is enabled */
1977#define DP_PORT_REVERSAL (1 << 15)
1978
32f9d658
ZW
1979/* eDP */
1980#define DP_PLL_ENABLE (1 << 14)
1981
040d87f1
KP
1982/** sends the clock on lane 15 of the PEG for debug */
1983#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
1984
1985#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 1986#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
1987
1988/** limit RGB values to avoid confusing TVs */
1989#define DP_COLOR_RANGE_16_235 (1 << 8)
1990
1991/** Turn on the audio link */
1992#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
1993
1994/** vs and hs sync polarity */
1995#define DP_SYNC_VS_HIGH (1 << 4)
1996#define DP_SYNC_HS_HIGH (1 << 3)
1997
1998/** A fantasy */
1999#define DP_DETECTED (1 << 2)
2000
2001/** The aux channel provides a way to talk to the
2002 * signal sink for DDC etc. Max packet size supported
2003 * is 20 bytes in each direction, hence the 5 fixed
2004 * data registers
2005 */
32f9d658
ZW
2006#define DPA_AUX_CH_CTL 0x64010
2007#define DPA_AUX_CH_DATA1 0x64014
2008#define DPA_AUX_CH_DATA2 0x64018
2009#define DPA_AUX_CH_DATA3 0x6401c
2010#define DPA_AUX_CH_DATA4 0x64020
2011#define DPA_AUX_CH_DATA5 0x64024
2012
040d87f1
KP
2013#define DPB_AUX_CH_CTL 0x64110
2014#define DPB_AUX_CH_DATA1 0x64114
2015#define DPB_AUX_CH_DATA2 0x64118
2016#define DPB_AUX_CH_DATA3 0x6411c
2017#define DPB_AUX_CH_DATA4 0x64120
2018#define DPB_AUX_CH_DATA5 0x64124
2019
2020#define DPC_AUX_CH_CTL 0x64210
2021#define DPC_AUX_CH_DATA1 0x64214
2022#define DPC_AUX_CH_DATA2 0x64218
2023#define DPC_AUX_CH_DATA3 0x6421c
2024#define DPC_AUX_CH_DATA4 0x64220
2025#define DPC_AUX_CH_DATA5 0x64224
2026
2027#define DPD_AUX_CH_CTL 0x64310
2028#define DPD_AUX_CH_DATA1 0x64314
2029#define DPD_AUX_CH_DATA2 0x64318
2030#define DPD_AUX_CH_DATA3 0x6431c
2031#define DPD_AUX_CH_DATA4 0x64320
2032#define DPD_AUX_CH_DATA5 0x64324
2033
2034#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2035#define DP_AUX_CH_CTL_DONE (1 << 30)
2036#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2037#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2038#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2039#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2040#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2041#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2042#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2043#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2044#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2045#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2046#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2047#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2048#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2049#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2050#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2051#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2052#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2053#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2054#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2055
2056/*
2057 * Computing GMCH M and N values for the Display Port link
2058 *
2059 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2060 *
2061 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2062 *
2063 * The GMCH value is used internally
2064 *
2065 * bytes_per_pixel is the number of bytes coming out of the plane,
2066 * which is after the LUTs, so we want the bytes for our color format.
2067 * For our current usage, this is always 3, one byte for R, G and B.
2068 */
2069#define PIPEA_GMCH_DATA_M 0x70050
2070#define PIPEB_GMCH_DATA_M 0x71050
2071
2072/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2073#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2074#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2075
2076#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2077
2078#define PIPEA_GMCH_DATA_N 0x70054
2079#define PIPEB_GMCH_DATA_N 0x71054
2080#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2081
2082/*
2083 * Computing Link M and N values for the Display Port link
2084 *
2085 * Link M / N = pixel_clock / ls_clk
2086 *
2087 * (the DP spec calls pixel_clock the 'strm_clk')
2088 *
2089 * The Link value is transmitted in the Main Stream
2090 * Attributes and VB-ID.
2091 */
2092
2093#define PIPEA_DP_LINK_M 0x70060
2094#define PIPEB_DP_LINK_M 0x71060
2095#define PIPEA_DP_LINK_M_MASK (0xffffff)
2096
2097#define PIPEA_DP_LINK_N 0x70064
2098#define PIPEB_DP_LINK_N 0x71064
2099#define PIPEA_DP_LINK_N_MASK (0xffffff)
2100
585fb111
JB
2101/* Display & cursor control */
2102
2103/* Pipe A */
2104#define PIPEADSL 0x70000
58e10eb9 2105#define DSL_LINEMASK 0x00000fff
585fb111 2106#define PIPEACONF 0x70008
5eddb70b
CW
2107#define PIPECONF_ENABLE (1<<31)
2108#define PIPECONF_DISABLE 0
2109#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2110#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2111#define PIPECONF_SINGLE_WIDE 0
2112#define PIPECONF_PIPE_UNLOCKED 0
2113#define PIPECONF_PIPE_LOCKED (1<<25)
2114#define PIPECONF_PALETTE 0
2115#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2116#define PIPECONF_FORCE_BORDER (1<<25)
2117#define PIPECONF_PROGRESSIVE (0 << 21)
2118#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2119#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2120#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2121#define PIPECONF_BPP_MASK (0x000000e0)
2122#define PIPECONF_BPP_8 (0<<5)
2123#define PIPECONF_BPP_10 (1<<5)
2124#define PIPECONF_BPP_6 (2<<5)
2125#define PIPECONF_BPP_12 (3<<5)
2126#define PIPECONF_DITHER_EN (1<<4)
2127#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2128#define PIPECONF_DITHER_TYPE_SP (0<<2)
2129#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2130#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2131#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
585fb111
JB
2132#define PIPEASTAT 0x70024
2133#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2134#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2135#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2136#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2137#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2138#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2139#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2140#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2141#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2142#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2143#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2144#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2145#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2146#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2147#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2148#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2149#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2150#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2151#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2152#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2153#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2154#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2155#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2156#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2157#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2158#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2159#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2160#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2161#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2162#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2163#define PIPE_8BPC (0 << 5)
2164#define PIPE_10BPC (1 << 5)
2165#define PIPE_6BPC (2 << 5)
2166#define PIPE_12BPC (3 << 5)
585fb111 2167
5eddb70b 2168#define PIPECONF(pipe) _PIPE(pipe, PIPEACONF, PIPEBCONF)
58e10eb9 2169#define PIPEDSL(pipe) _PIPE(pipe, PIPEADSL, PIPEBDSL)
5eddb70b 2170
585fb111
JB
2171#define DSPARB 0x70030
2172#define DSPARB_CSTART_MASK (0x7f << 7)
2173#define DSPARB_CSTART_SHIFT 7
2174#define DSPARB_BSTART_MASK (0x7f)
2175#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2176#define DSPARB_BEND_SHIFT 9 /* on 855 */
2177#define DSPARB_AEND_SHIFT 0
2178
2179#define DSPFW1 0x70034
0e442c60 2180#define DSPFW_SR_SHIFT 23
d4294342 2181#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2182#define DSPFW_CURSORB_SHIFT 16
d4294342 2183#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2184#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2185#define DSPFW_PLANEB_MASK (0x7f<<8)
2186#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2187#define DSPFW2 0x70038
0e442c60 2188#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2189#define DSPFW_CURSORA_SHIFT 8
d4294342 2190#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2191#define DSPFW3 0x7003c
0e442c60
JB
2192#define DSPFW_HPLL_SR_EN (1<<31)
2193#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2194#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2195#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2196#define DSPFW_HPLL_CURSOR_SHIFT 16
2197#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2198#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2199
2200/* FIFO watermark sizes etc */
0e442c60 2201#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2202#define I915_FIFO_LINE_SIZE 64
2203#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2204
2205#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2206#define I965_FIFO_SIZE 512
2207#define I945_FIFO_SIZE 127
7662c8bd 2208#define I915_FIFO_SIZE 95
dff33cfc 2209#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2210#define I830_FIFO_SIZE 95
0e442c60
JB
2211
2212#define G4X_MAX_WM 0x3f
7662c8bd
SL
2213#define I915_MAX_WM 0x3f
2214
f2b115e6
AJ
2215#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2216#define PINEVIEW_FIFO_LINE_SIZE 64
2217#define PINEVIEW_MAX_WM 0x1ff
2218#define PINEVIEW_DFT_WM 0x3f
2219#define PINEVIEW_DFT_HPLLOFF_WM 0
2220#define PINEVIEW_GUARD_WM 10
2221#define PINEVIEW_CURSOR_FIFO 64
2222#define PINEVIEW_CURSOR_MAX_WM 0x3f
2223#define PINEVIEW_CURSOR_DFT_WM 0
2224#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2225
4fe5e611
ZY
2226#define I965_CURSOR_FIFO 64
2227#define I965_CURSOR_MAX_WM 32
2228#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2229
2230/* define the Watermark register on Ironlake */
2231#define WM0_PIPEA_ILK 0x45100
2232#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2233#define WM0_PIPE_PLANE_SHIFT 16
2234#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2235#define WM0_PIPE_SPRITE_SHIFT 8
2236#define WM0_PIPE_CURSOR_MASK (0x1f)
2237
2238#define WM0_PIPEB_ILK 0x45104
2239#define WM1_LP_ILK 0x45108
2240#define WM1_LP_SR_EN (1<<31)
2241#define WM1_LP_LATENCY_SHIFT 24
2242#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2243#define WM1_LP_FBC_MASK (0xf<<20)
2244#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2245#define WM1_LP_SR_MASK (0x1ff<<8)
2246#define WM1_LP_SR_SHIFT 8
2247#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2248#define WM2_LP_ILK 0x4510c
2249#define WM2_LP_EN (1<<31)
2250#define WM3_LP_ILK 0x45110
2251#define WM3_LP_EN (1<<31)
2252#define WM1S_LP_ILK 0x45120
2253#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2254
2255/* Memory latency timer register */
2256#define MLTR_ILK 0x11222
2257/* the unit of memory self-refresh latency time is 0.5us */
2258#define ILK_SRLT_MASK 0x3f
2259
2260/* define the fifo size on Ironlake */
2261#define ILK_DISPLAY_FIFO 128
2262#define ILK_DISPLAY_MAXWM 64
2263#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2264#define ILK_CURSOR_FIFO 32
2265#define ILK_CURSOR_MAXWM 16
2266#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2267
2268#define ILK_DISPLAY_SR_FIFO 512
2269#define ILK_DISPLAY_MAX_SRWM 0x1ff
2270#define ILK_DISPLAY_DFT_SRWM 0x3f
2271#define ILK_CURSOR_SR_FIFO 64
2272#define ILK_CURSOR_MAX_SRWM 0x3f
2273#define ILK_CURSOR_DFT_SRWM 8
2274
2275#define ILK_FIFO_LINE_SIZE 64
2276
585fb111
JB
2277/*
2278 * The two pipe frame counter registers are not synchronized, so
2279 * reading a stable value is somewhat tricky. The following code
2280 * should work:
2281 *
2282 * do {
2283 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2284 * PIPE_FRAME_HIGH_SHIFT;
2285 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2286 * PIPE_FRAME_LOW_SHIFT);
2287 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2288 * PIPE_FRAME_HIGH_SHIFT);
2289 * } while (high1 != high2);
2290 * frame = (high1 << 8) | low1;
2291 */
2292#define PIPEAFRAMEHIGH 0x70040
2293#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2294#define PIPE_FRAME_HIGH_SHIFT 0
2295#define PIPEAFRAMEPIXEL 0x70044
2296#define PIPE_FRAME_LOW_MASK 0xff000000
2297#define PIPE_FRAME_LOW_SHIFT 24
2298#define PIPE_PIXEL_MASK 0x00ffffff
2299#define PIPE_PIXEL_SHIFT 0
9880b7a5
JB
2300/* GM45+ just has to be different */
2301#define PIPEA_FRMCOUNT_GM45 0x70040
2302#define PIPEA_FLIPCOUNT_GM45 0x70044
585fb111
JB
2303
2304/* Cursor A & B regs */
2305#define CURACNTR 0x70080
14b60391
JB
2306/* Old style CUR*CNTR flags (desktop 8xx) */
2307#define CURSOR_ENABLE 0x80000000
2308#define CURSOR_GAMMA_ENABLE 0x40000000
2309#define CURSOR_STRIDE_MASK 0x30000000
2310#define CURSOR_FORMAT_SHIFT 24
2311#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2312#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2313#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2314#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2315#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2316#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2317/* New style CUR*CNTR flags */
2318#define CURSOR_MODE 0x27
585fb111
JB
2319#define CURSOR_MODE_DISABLE 0x00
2320#define CURSOR_MODE_64_32B_AX 0x07
2321#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2322#define MCURSOR_PIPE_SELECT (1 << 28)
2323#define MCURSOR_PIPE_A 0x00
2324#define MCURSOR_PIPE_B (1 << 28)
585fb111
JB
2325#define MCURSOR_GAMMA_ENABLE (1 << 26)
2326#define CURABASE 0x70084
2327#define CURAPOS 0x70088
2328#define CURSOR_POS_MASK 0x007FF
2329#define CURSOR_POS_SIGN 0x8000
2330#define CURSOR_X_SHIFT 0
2331#define CURSOR_Y_SHIFT 16
14b60391 2332#define CURSIZE 0x700a0
585fb111
JB
2333#define CURBCNTR 0x700c0
2334#define CURBBASE 0x700c4
2335#define CURBPOS 0x700c8
2336
2337/* Display A control */
2338#define DSPACNTR 0x70180
2339#define DISPLAY_PLANE_ENABLE (1<<31)
2340#define DISPLAY_PLANE_DISABLE 0
2341#define DISPPLANE_GAMMA_ENABLE (1<<30)
2342#define DISPPLANE_GAMMA_DISABLE 0
2343#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2344#define DISPPLANE_8BPP (0x2<<26)
2345#define DISPPLANE_15_16BPP (0x4<<26)
2346#define DISPPLANE_16BPP (0x5<<26)
2347#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2348#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2349#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2350#define DISPPLANE_STEREO_ENABLE (1<<25)
2351#define DISPPLANE_STEREO_DISABLE 0
2352#define DISPPLANE_SEL_PIPE_MASK (1<<24)
2353#define DISPPLANE_SEL_PIPE_A 0
2354#define DISPPLANE_SEL_PIPE_B (1<<24)
2355#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2356#define DISPPLANE_SRC_KEY_DISABLE 0
2357#define DISPPLANE_LINE_DOUBLE (1<<20)
2358#define DISPPLANE_NO_LINE_DOUBLE 0
2359#define DISPPLANE_STEREO_POLARITY_FIRST 0
2360#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2361#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2362#define DISPPLANE_TILED (1<<10)
585fb111
JB
2363#define DSPAADDR 0x70184
2364#define DSPASTRIDE 0x70188
2365#define DSPAPOS 0x7018C /* reserved */
2366#define DSPASIZE 0x70190
2367#define DSPASURF 0x7019C /* 965+ only */
2368#define DSPATILEOFF 0x701A4 /* 965+ only */
2369
5eddb70b
CW
2370#define DSPCNTR(plane) _PIPE(plane, DSPACNTR, DSPBCNTR)
2371#define DSPADDR(plane) _PIPE(plane, DSPAADDR, DSPBADDR)
2372#define DSPSTRIDE(plane) _PIPE(plane, DSPASTRIDE, DSPBSTRIDE)
2373#define DSPPOS(plane) _PIPE(plane, DSPAPOS, DSPBPOS)
2374#define DSPSIZE(plane) _PIPE(plane, DSPASIZE, DSPBSIZE)
2375#define DSPSURF(plane) _PIPE(plane, DSPASURF, DSPBSURF)
2376#define DSPTILEOFF(plane) _PIPE(plane, DSPATILEOFF, DSPBTILEOFF)
2377
585fb111
JB
2378/* VBIOS flags */
2379#define SWF00 0x71410
2380#define SWF01 0x71414
2381#define SWF02 0x71418
2382#define SWF03 0x7141c
2383#define SWF04 0x71420
2384#define SWF05 0x71424
2385#define SWF06 0x71428
2386#define SWF10 0x70410
2387#define SWF11 0x70414
2388#define SWF14 0x71420
2389#define SWF30 0x72414
2390#define SWF31 0x72418
2391#define SWF32 0x7241c
2392
2393/* Pipe B */
2394#define PIPEBDSL 0x71000
2395#define PIPEBCONF 0x71008
2396#define PIPEBSTAT 0x71024
2397#define PIPEBFRAMEHIGH 0x71040
2398#define PIPEBFRAMEPIXEL 0x71044
9880b7a5
JB
2399#define PIPEB_FRMCOUNT_GM45 0x71040
2400#define PIPEB_FLIPCOUNT_GM45 0x71044
2401
585fb111
JB
2402
2403/* Display B control */
2404#define DSPBCNTR 0x71180
2405#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2406#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2407#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2408#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
2409#define DSPBADDR 0x71184
2410#define DSPBSTRIDE 0x71188
2411#define DSPBPOS 0x7118C
2412#define DSPBSIZE 0x71190
2413#define DSPBSURF 0x7119C
2414#define DSPBTILEOFF 0x711A4
2415
2416/* VBIOS regs */
2417#define VGACNTRL 0x71400
2418# define VGA_DISP_DISABLE (1 << 31)
2419# define VGA_2X_MODE (1 << 30)
2420# define VGA_PIPE_B_SELECT (1 << 29)
2421
f2b115e6 2422/* Ironlake */
b9055052
ZW
2423
2424#define CPU_VGACNTRL 0x41000
2425
2426#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2427#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2428#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2429#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2430#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2431#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2432#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2433#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2434#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2435
2436/* refresh rate hardware control */
2437#define RR_HW_CTL 0x45300
2438#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2439#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2440
2441#define FDI_PLL_BIOS_0 0x46000
021357ac 2442#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2443#define FDI_PLL_BIOS_1 0x46004
2444#define FDI_PLL_BIOS_2 0x46008
2445#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2446#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2447#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2448
8956c8bb
EA
2449#define PCH_DSPCLK_GATE_D 0x42020
2450# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2451# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2452
2453#define PCH_3DCGDIS0 0x46020
2454# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2455# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2456
b9055052
ZW
2457#define FDI_PLL_FREQ_CTL 0x46030
2458#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2459#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2460#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2461
2462
2463#define PIPEA_DATA_M1 0x60030
2464#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2465#define TU_SIZE_MASK 0x7e000000
5eddb70b 2466#define PIPE_DATA_M1_OFFSET 0
b9055052 2467#define PIPEA_DATA_N1 0x60034
5eddb70b 2468#define PIPE_DATA_N1_OFFSET 0
b9055052
ZW
2469
2470#define PIPEA_DATA_M2 0x60038
5eddb70b 2471#define PIPE_DATA_M2_OFFSET 0
b9055052 2472#define PIPEA_DATA_N2 0x6003c
5eddb70b 2473#define PIPE_DATA_N2_OFFSET 0
b9055052
ZW
2474
2475#define PIPEA_LINK_M1 0x60040
5eddb70b 2476#define PIPE_LINK_M1_OFFSET 0
b9055052 2477#define PIPEA_LINK_N1 0x60044
5eddb70b 2478#define PIPE_LINK_N1_OFFSET 0
b9055052
ZW
2479
2480#define PIPEA_LINK_M2 0x60048
5eddb70b 2481#define PIPE_LINK_M2_OFFSET 0
b9055052 2482#define PIPEA_LINK_N2 0x6004c
5eddb70b 2483#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2484
2485/* PIPEB timing regs are same start from 0x61000 */
2486
2487#define PIPEB_DATA_M1 0x61030
b9055052 2488#define PIPEB_DATA_N1 0x61034
b9055052
ZW
2489
2490#define PIPEB_DATA_M2 0x61038
b9055052 2491#define PIPEB_DATA_N2 0x6103c
b9055052
ZW
2492
2493#define PIPEB_LINK_M1 0x61040
b9055052 2494#define PIPEB_LINK_N1 0x61044
b9055052
ZW
2495
2496#define PIPEB_LINK_M2 0x61048
b9055052 2497#define PIPEB_LINK_N2 0x6104c
5eddb70b
CW
2498
2499#define PIPE_DATA_M1(pipe) _PIPE(pipe, PIPEA_DATA_M1, PIPEB_DATA_M1)
2500#define PIPE_DATA_N1(pipe) _PIPE(pipe, PIPEA_DATA_N1, PIPEB_DATA_N1)
2501#define PIPE_DATA_M2(pipe) _PIPE(pipe, PIPEA_DATA_M2, PIPEB_DATA_M2)
2502#define PIPE_DATA_N2(pipe) _PIPE(pipe, PIPEA_DATA_N2, PIPEB_DATA_N2)
2503#define PIPE_LINK_M1(pipe) _PIPE(pipe, PIPEA_LINK_M1, PIPEB_LINK_M1)
2504#define PIPE_LINK_N1(pipe) _PIPE(pipe, PIPEA_LINK_N1, PIPEB_LINK_N1)
2505#define PIPE_LINK_M2(pipe) _PIPE(pipe, PIPEA_LINK_M2, PIPEB_LINK_M2)
2506#define PIPE_LINK_N2(pipe) _PIPE(pipe, PIPEA_LINK_N2, PIPEB_LINK_N2)
b9055052
ZW
2507
2508/* CPU panel fitter */
2509#define PFA_CTL_1 0x68080
2510#define PFB_CTL_1 0x68880
2511#define PF_ENABLE (1<<31)
b1f60b70
ZW
2512#define PF_FILTER_MASK (3<<23)
2513#define PF_FILTER_PROGRAMMED (0<<23)
2514#define PF_FILTER_MED_3x3 (1<<23)
2515#define PF_FILTER_EDGE_ENHANCE (2<<23)
2516#define PF_FILTER_EDGE_SOFTEN (3<<23)
249c0e64
ZW
2517#define PFA_WIN_SZ 0x68074
2518#define PFB_WIN_SZ 0x68874
8dd81a38
ZW
2519#define PFA_WIN_POS 0x68070
2520#define PFB_WIN_POS 0x68870
b9055052
ZW
2521
2522/* legacy palette */
2523#define LGC_PALETTE_A 0x4a000
2524#define LGC_PALETTE_B 0x4a800
2525
2526/* interrupts */
2527#define DE_MASTER_IRQ_CONTROL (1 << 31)
2528#define DE_SPRITEB_FLIP_DONE (1 << 29)
2529#define DE_SPRITEA_FLIP_DONE (1 << 28)
2530#define DE_PLANEB_FLIP_DONE (1 << 27)
2531#define DE_PLANEA_FLIP_DONE (1 << 26)
2532#define DE_PCU_EVENT (1 << 25)
2533#define DE_GTT_FAULT (1 << 24)
2534#define DE_POISON (1 << 23)
2535#define DE_PERFORM_COUNTER (1 << 22)
2536#define DE_PCH_EVENT (1 << 21)
2537#define DE_AUX_CHANNEL_A (1 << 20)
2538#define DE_DP_A_HOTPLUG (1 << 19)
2539#define DE_GSE (1 << 18)
2540#define DE_PIPEB_VBLANK (1 << 15)
2541#define DE_PIPEB_EVEN_FIELD (1 << 14)
2542#define DE_PIPEB_ODD_FIELD (1 << 13)
2543#define DE_PIPEB_LINE_COMPARE (1 << 12)
2544#define DE_PIPEB_VSYNC (1 << 11)
2545#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2546#define DE_PIPEA_VBLANK (1 << 7)
2547#define DE_PIPEA_EVEN_FIELD (1 << 6)
2548#define DE_PIPEA_ODD_FIELD (1 << 5)
2549#define DE_PIPEA_LINE_COMPARE (1 << 4)
2550#define DE_PIPEA_VSYNC (1 << 3)
2551#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2552
2553#define DEISR 0x44000
2554#define DEIMR 0x44004
2555#define DEIIR 0x44008
2556#define DEIER 0x4400c
2557
2558/* GT interrupt */
e552eb70 2559#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2560#define GT_SYNC_STATUS (1 << 2)
2561#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2562#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2563#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
b9055052
ZW
2564
2565#define GTISR 0x44010
2566#define GTIMR 0x44014
2567#define GTIIR 0x44018
2568#define GTIER 0x4401c
2569
7f8a8569
ZW
2570#define ILK_DISPLAY_CHICKEN2 0x42004
2571#define ILK_DPARB_GATE (1<<22)
2572#define ILK_VSDPFD_FULL (1<<21)
2573#define ILK_DSPCLK_GATE 0x42020
2574#define ILK_DPARB_CLK_GATE (1<<5)
b52eb4dc
ZY
2575/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2576#define ILK_CLK_FBC (1<<7)
2577#define ILK_DPFC_DIS1 (1<<8)
2578#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2579
553bd149
ZW
2580#define DISP_ARB_CTL 0x45000
2581#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2582#define DISP_FBC_WM_DIS (1<<15)
553bd149 2583
b9055052
ZW
2584/* PCH */
2585
2586/* south display engine interrupt */
2587#define SDE_CRT_HOTPLUG (1 << 11)
2588#define SDE_PORTD_HOTPLUG (1 << 10)
2589#define SDE_PORTC_HOTPLUG (1 << 9)
2590#define SDE_PORTB_HOTPLUG (1 << 8)
2591#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2592#define SDE_HOTPLUG_MASK (0xf << 8)
8db9d77b
ZW
2593/* CPT */
2594#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2595#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2596#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2597#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
2598#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2599 SDE_PORTD_HOTPLUG_CPT | \
2600 SDE_PORTC_HOTPLUG_CPT | \
2601 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
2602
2603#define SDEISR 0xc4000
2604#define SDEIMR 0xc4004
2605#define SDEIIR 0xc4008
2606#define SDEIER 0xc400c
2607
2608/* digital port hotplug */
2609#define PCH_PORT_HOTPLUG 0xc4030
2610#define PORTD_HOTPLUG_ENABLE (1 << 20)
2611#define PORTD_PULSE_DURATION_2ms (0)
2612#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2613#define PORTD_PULSE_DURATION_6ms (2 << 18)
2614#define PORTD_PULSE_DURATION_100ms (3 << 18)
2615#define PORTD_HOTPLUG_NO_DETECT (0)
2616#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2617#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2618#define PORTC_HOTPLUG_ENABLE (1 << 12)
2619#define PORTC_PULSE_DURATION_2ms (0)
2620#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2621#define PORTC_PULSE_DURATION_6ms (2 << 10)
2622#define PORTC_PULSE_DURATION_100ms (3 << 10)
2623#define PORTC_HOTPLUG_NO_DETECT (0)
2624#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2625#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2626#define PORTB_HOTPLUG_ENABLE (1 << 4)
2627#define PORTB_PULSE_DURATION_2ms (0)
2628#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2629#define PORTB_PULSE_DURATION_6ms (2 << 2)
2630#define PORTB_PULSE_DURATION_100ms (3 << 2)
2631#define PORTB_HOTPLUG_NO_DETECT (0)
2632#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2633#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2634
2635#define PCH_GPIOA 0xc5010
2636#define PCH_GPIOB 0xc5014
2637#define PCH_GPIOC 0xc5018
2638#define PCH_GPIOD 0xc501c
2639#define PCH_GPIOE 0xc5020
2640#define PCH_GPIOF 0xc5024
2641
f0217c42
EA
2642#define PCH_GMBUS0 0xc5100
2643#define PCH_GMBUS1 0xc5104
2644#define PCH_GMBUS2 0xc5108
2645#define PCH_GMBUS3 0xc510c
2646#define PCH_GMBUS4 0xc5110
2647#define PCH_GMBUS5 0xc5120
2648
b9055052
ZW
2649#define PCH_DPLL_A 0xc6014
2650#define PCH_DPLL_B 0xc6018
5eddb70b 2651#define PCH_DPLL(pipe) _PIPE(pipe, PCH_DPLL_A, PCH_DPLL_B)
b9055052
ZW
2652
2653#define PCH_FPA0 0xc6040
2654#define PCH_FPA1 0xc6044
2655#define PCH_FPB0 0xc6048
2656#define PCH_FPB1 0xc604c
5eddb70b
CW
2657#define PCH_FP0(pipe) _PIPE(pipe, PCH_FPA0, PCH_FPB0)
2658#define PCH_FP1(pipe) _PIPE(pipe, PCH_FPA1, PCH_FPB1)
b9055052
ZW
2659
2660#define PCH_DPLL_TEST 0xc606c
2661
2662#define PCH_DREF_CONTROL 0xC6200
2663#define DREF_CONTROL_MASK 0x7fc3
2664#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2665#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2666#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2667#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2668#define DREF_SSC_SOURCE_DISABLE (0<<11)
2669#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2670#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2671#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2672#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2673#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2674#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2675#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2676#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
2677#define DREF_SSC4_DOWNSPREAD (0<<6)
2678#define DREF_SSC4_CENTERSPREAD (1<<6)
2679#define DREF_SSC1_DISABLE (0<<1)
2680#define DREF_SSC1_ENABLE (1<<1)
2681#define DREF_SSC4_DISABLE (0)
2682#define DREF_SSC4_ENABLE (1)
2683
2684#define PCH_RAWCLK_FREQ 0xc6204
2685#define FDL_TP1_TIMER_SHIFT 12
2686#define FDL_TP1_TIMER_MASK (3<<12)
2687#define FDL_TP2_TIMER_SHIFT 10
2688#define FDL_TP2_TIMER_MASK (3<<10)
2689#define RAWCLK_FREQ_MASK 0x3ff
2690
2691#define PCH_DPLL_TMR_CFG 0xc6208
2692
2693#define PCH_SSC4_PARMS 0xc6210
2694#define PCH_SSC4_AUX_PARMS 0xc6214
2695
8db9d77b
ZW
2696#define PCH_DPLL_SEL 0xc7000
2697#define TRANSA_DPLL_ENABLE (1<<3)
2698#define TRANSA_DPLLB_SEL (1<<0)
2699#define TRANSA_DPLLA_SEL 0
2700#define TRANSB_DPLL_ENABLE (1<<7)
2701#define TRANSB_DPLLB_SEL (1<<4)
2702#define TRANSB_DPLLA_SEL (0)
2703#define TRANSC_DPLL_ENABLE (1<<11)
2704#define TRANSC_DPLLB_SEL (1<<8)
2705#define TRANSC_DPLLA_SEL (0)
2706
b9055052
ZW
2707/* transcoder */
2708
2709#define TRANS_HTOTAL_A 0xe0000
2710#define TRANS_HTOTAL_SHIFT 16
2711#define TRANS_HACTIVE_SHIFT 0
2712#define TRANS_HBLANK_A 0xe0004
2713#define TRANS_HBLANK_END_SHIFT 16
2714#define TRANS_HBLANK_START_SHIFT 0
2715#define TRANS_HSYNC_A 0xe0008
2716#define TRANS_HSYNC_END_SHIFT 16
2717#define TRANS_HSYNC_START_SHIFT 0
2718#define TRANS_VTOTAL_A 0xe000c
2719#define TRANS_VTOTAL_SHIFT 16
2720#define TRANS_VACTIVE_SHIFT 0
2721#define TRANS_VBLANK_A 0xe0010
2722#define TRANS_VBLANK_END_SHIFT 16
2723#define TRANS_VBLANK_START_SHIFT 0
2724#define TRANS_VSYNC_A 0xe0014
2725#define TRANS_VSYNC_END_SHIFT 16
2726#define TRANS_VSYNC_START_SHIFT 0
2727
2728#define TRANSA_DATA_M1 0xe0030
2729#define TRANSA_DATA_N1 0xe0034
2730#define TRANSA_DATA_M2 0xe0038
2731#define TRANSA_DATA_N2 0xe003c
2732#define TRANSA_DP_LINK_M1 0xe0040
2733#define TRANSA_DP_LINK_N1 0xe0044
2734#define TRANSA_DP_LINK_M2 0xe0048
2735#define TRANSA_DP_LINK_N2 0xe004c
2736
2737#define TRANS_HTOTAL_B 0xe1000
2738#define TRANS_HBLANK_B 0xe1004
2739#define TRANS_HSYNC_B 0xe1008
2740#define TRANS_VTOTAL_B 0xe100c
2741#define TRANS_VBLANK_B 0xe1010
2742#define TRANS_VSYNC_B 0xe1014
2743
5eddb70b
CW
2744#define TRANS_HTOTAL(pipe) _PIPE(pipe, TRANS_HTOTAL_A, TRANS_HTOTAL_B)
2745#define TRANS_HBLANK(pipe) _PIPE(pipe, TRANS_HBLANK_A, TRANS_HBLANK_B)
2746#define TRANS_HSYNC(pipe) _PIPE(pipe, TRANS_HSYNC_A, TRANS_HSYNC_B)
2747#define TRANS_VTOTAL(pipe) _PIPE(pipe, TRANS_VTOTAL_A, TRANS_VTOTAL_B)
2748#define TRANS_VBLANK(pipe) _PIPE(pipe, TRANS_VBLANK_A, TRANS_VBLANK_B)
2749#define TRANS_VSYNC(pipe) _PIPE(pipe, TRANS_VSYNC_A, TRANS_VSYNC_B)
2750
b9055052
ZW
2751#define TRANSB_DATA_M1 0xe1030
2752#define TRANSB_DATA_N1 0xe1034
2753#define TRANSB_DATA_M2 0xe1038
2754#define TRANSB_DATA_N2 0xe103c
2755#define TRANSB_DP_LINK_M1 0xe1040
2756#define TRANSB_DP_LINK_N1 0xe1044
2757#define TRANSB_DP_LINK_M2 0xe1048
2758#define TRANSB_DP_LINK_N2 0xe104c
2759
2760#define TRANSACONF 0xf0008
2761#define TRANSBCONF 0xf1008
5eddb70b 2762#define TRANSCONF(plane) _PIPE(plane, TRANSACONF, TRANSBCONF)
b9055052
ZW
2763#define TRANS_DISABLE (0<<31)
2764#define TRANS_ENABLE (1<<31)
2765#define TRANS_STATE_MASK (1<<30)
2766#define TRANS_STATE_DISABLE (0<<30)
2767#define TRANS_STATE_ENABLE (1<<30)
2768#define TRANS_FSYNC_DELAY_HB1 (0<<27)
2769#define TRANS_FSYNC_DELAY_HB2 (1<<27)
2770#define TRANS_FSYNC_DELAY_HB3 (2<<27)
2771#define TRANS_FSYNC_DELAY_HB4 (3<<27)
2772#define TRANS_DP_AUDIO_ONLY (1<<26)
2773#define TRANS_DP_VIDEO_AUDIO (0<<26)
2774#define TRANS_PROGRESSIVE (0<<21)
2775#define TRANS_8BPC (0<<5)
2776#define TRANS_10BPC (1<<5)
2777#define TRANS_6BPC (2<<5)
2778#define TRANS_12BPC (3<<5)
2779
2780#define FDI_RXA_CHICKEN 0xc200c
2781#define FDI_RXB_CHICKEN 0xc2010
2782#define FDI_RX_PHASE_SYNC_POINTER_ENABLE (1)
5b2adf89 2783#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, FDI_RXA_CHICKEN, FDI_RXB_CHICKEN)
b9055052 2784
382b0936
JB
2785#define SOUTH_DSPCLK_GATE_D 0xc2020
2786#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
2787
b9055052
ZW
2788/* CPU: FDI_TX */
2789#define FDI_TXA_CTL 0x60100
2790#define FDI_TXB_CTL 0x61100
5eddb70b 2791#define FDI_TX_CTL(pipe) _PIPE(pipe, FDI_TXA_CTL, FDI_TXB_CTL)
b9055052
ZW
2792#define FDI_TX_DISABLE (0<<31)
2793#define FDI_TX_ENABLE (1<<31)
2794#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
2795#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
2796#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
2797#define FDI_LINK_TRAIN_NONE (3<<28)
2798#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
2799#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
2800#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
2801#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
2802#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
2803#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
2804#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
2805#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
2806/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
2807 SNB has different settings. */
2808/* SNB A-stepping */
2809#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
2810#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
2811#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
2812#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
2813/* SNB B-stepping */
2814#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
2815#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
2816#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
2817#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
2818#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
2819#define FDI_DP_PORT_WIDTH_X1 (0<<19)
2820#define FDI_DP_PORT_WIDTH_X2 (1<<19)
2821#define FDI_DP_PORT_WIDTH_X3 (2<<19)
2822#define FDI_DP_PORT_WIDTH_X4 (3<<19)
2823#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 2824/* Ironlake: hardwired to 1 */
b9055052
ZW
2825#define FDI_TX_PLL_ENABLE (1<<14)
2826/* both Tx and Rx */
2827#define FDI_SCRAMBLING_ENABLE (0<<7)
2828#define FDI_SCRAMBLING_DISABLE (1<<7)
2829
2830/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
2831#define FDI_RXA_CTL 0xf000c
2832#define FDI_RXB_CTL 0xf100c
5eddb70b 2833#define FDI_RX_CTL(pipe) _PIPE(pipe, FDI_RXA_CTL, FDI_RXB_CTL)
b9055052 2834#define FDI_RX_ENABLE (1<<31)
b9055052
ZW
2835/* train, dp width same as FDI_TX */
2836#define FDI_DP_PORT_WIDTH_X8 (7<<19)
2837#define FDI_8BPC (0<<16)
2838#define FDI_10BPC (1<<16)
2839#define FDI_6BPC (2<<16)
2840#define FDI_12BPC (3<<16)
2841#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
2842#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
2843#define FDI_RX_PLL_ENABLE (1<<13)
2844#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
2845#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
2846#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
2847#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
2848#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 2849#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
2850/* CPT */
2851#define FDI_AUTO_TRAINING (1<<10)
2852#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
2853#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
2854#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
2855#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
2856#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052
ZW
2857
2858#define FDI_RXA_MISC 0xf0010
2859#define FDI_RXB_MISC 0xf1010
2860#define FDI_RXA_TUSIZE1 0xf0030
2861#define FDI_RXA_TUSIZE2 0xf0038
2862#define FDI_RXB_TUSIZE1 0xf1030
2863#define FDI_RXB_TUSIZE2 0xf1038
5eddb70b
CW
2864#define FDI_RX_MISC(pipe) _PIPE(pipe, FDI_RXA_MISC, FDI_RXB_MISC)
2865#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, FDI_RXA_TUSIZE1, FDI_RXB_TUSIZE1)
2866#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, FDI_RXA_TUSIZE2, FDI_RXB_TUSIZE2)
b9055052
ZW
2867
2868/* FDI_RX interrupt register format */
2869#define FDI_RX_INTER_LANE_ALIGN (1<<10)
2870#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
2871#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
2872#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
2873#define FDI_RX_FS_CODE_ERR (1<<6)
2874#define FDI_RX_FE_CODE_ERR (1<<5)
2875#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
2876#define FDI_RX_HDCP_LINK_FAIL (1<<3)
2877#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
2878#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
2879#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
2880
2881#define FDI_RXA_IIR 0xf0014
2882#define FDI_RXA_IMR 0xf0018
2883#define FDI_RXB_IIR 0xf1014
2884#define FDI_RXB_IMR 0xf1018
5eddb70b
CW
2885#define FDI_RX_IIR(pipe) _PIPE(pipe, FDI_RXA_IIR, FDI_RXB_IIR)
2886#define FDI_RX_IMR(pipe) _PIPE(pipe, FDI_RXA_IMR, FDI_RXB_IMR)
b9055052
ZW
2887
2888#define FDI_PLL_CTL_1 0xfe000
2889#define FDI_PLL_CTL_2 0xfe004
2890
2891/* CRT */
2892#define PCH_ADPA 0xe1100
2893#define ADPA_TRANS_SELECT_MASK (1<<30)
2894#define ADPA_TRANS_A_SELECT 0
2895#define ADPA_TRANS_B_SELECT (1<<30)
2896#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2897#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2898#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2899#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2900#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2901#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2902#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2903#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2904#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2905#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2906#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2907#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2908#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2909#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2910#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2911#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2912#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2913#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2914#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
2915
2916/* or SDVOB */
2917#define HDMIB 0xe1140
2918#define PORT_ENABLE (1 << 31)
2919#define TRANSCODER_A (0)
2920#define TRANSCODER_B (1 << 30)
2921#define COLOR_FORMAT_8bpc (0)
2922#define COLOR_FORMAT_12bpc (3 << 26)
2923#define SDVOB_HOTPLUG_ENABLE (1 << 23)
2924#define SDVO_ENCODING (0)
2925#define TMDS_ENCODING (2 << 10)
2926#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
2927/* CPT */
2928#define HDMI_MODE_SELECT (1 << 9)
2929#define DVI_MODE_SELECT (0)
b9055052
ZW
2930#define SDVOB_BORDER_ENABLE (1 << 7)
2931#define AUDIO_ENABLE (1 << 6)
2932#define VSYNC_ACTIVE_HIGH (1 << 4)
2933#define HSYNC_ACTIVE_HIGH (1 << 3)
2934#define PORT_DETECTED (1 << 2)
2935
461ed3ca
ZY
2936/* PCH SDVOB multiplex with HDMIB */
2937#define PCH_SDVOB HDMIB
2938
b9055052
ZW
2939#define HDMIC 0xe1150
2940#define HDMID 0xe1160
2941
2942#define PCH_LVDS 0xe1180
2943#define LVDS_DETECTED (1 << 1)
2944
2945#define BLC_PWM_CPU_CTL2 0x48250
2946#define PWM_ENABLE (1 << 31)
2947#define PWM_PIPE_A (0 << 29)
2948#define PWM_PIPE_B (1 << 29)
2949#define BLC_PWM_CPU_CTL 0x48254
2950
2951#define BLC_PWM_PCH_CTL1 0xc8250
2952#define PWM_PCH_ENABLE (1 << 31)
2953#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
2954#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
2955#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
2956#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
2957
2958#define BLC_PWM_PCH_CTL2 0xc8254
2959
2960#define PCH_PP_STATUS 0xc7200
2961#define PCH_PP_CONTROL 0xc7204
4a655f04 2962#define PANEL_UNLOCK_REGS (0xabcd << 16)
b9055052
ZW
2963#define EDP_FORCE_VDD (1 << 3)
2964#define EDP_BLC_ENABLE (1 << 2)
2965#define PANEL_POWER_RESET (1 << 1)
2966#define PANEL_POWER_OFF (0 << 0)
2967#define PANEL_POWER_ON (1 << 0)
2968#define PCH_PP_ON_DELAYS 0xc7208
2969#define EDP_PANEL (1 << 30)
2970#define PCH_PP_OFF_DELAYS 0xc720c
2971#define PCH_PP_DIVISOR 0xc7210
2972
5eb08b69
ZW
2973#define PCH_DP_B 0xe4100
2974#define PCH_DPB_AUX_CH_CTL 0xe4110
2975#define PCH_DPB_AUX_CH_DATA1 0xe4114
2976#define PCH_DPB_AUX_CH_DATA2 0xe4118
2977#define PCH_DPB_AUX_CH_DATA3 0xe411c
2978#define PCH_DPB_AUX_CH_DATA4 0xe4120
2979#define PCH_DPB_AUX_CH_DATA5 0xe4124
2980
2981#define PCH_DP_C 0xe4200
2982#define PCH_DPC_AUX_CH_CTL 0xe4210
2983#define PCH_DPC_AUX_CH_DATA1 0xe4214
2984#define PCH_DPC_AUX_CH_DATA2 0xe4218
2985#define PCH_DPC_AUX_CH_DATA3 0xe421c
2986#define PCH_DPC_AUX_CH_DATA4 0xe4220
2987#define PCH_DPC_AUX_CH_DATA5 0xe4224
2988
2989#define PCH_DP_D 0xe4300
2990#define PCH_DPD_AUX_CH_CTL 0xe4310
2991#define PCH_DPD_AUX_CH_DATA1 0xe4314
2992#define PCH_DPD_AUX_CH_DATA2 0xe4318
2993#define PCH_DPD_AUX_CH_DATA3 0xe431c
2994#define PCH_DPD_AUX_CH_DATA4 0xe4320
2995#define PCH_DPD_AUX_CH_DATA5 0xe4324
2996
8db9d77b
ZW
2997/* CPT */
2998#define PORT_TRANS_A_SEL_CPT 0
2999#define PORT_TRANS_B_SEL_CPT (1<<29)
3000#define PORT_TRANS_C_SEL_CPT (2<<29)
3001#define PORT_TRANS_SEL_MASK (3<<29)
3002
3003#define TRANS_DP_CTL_A 0xe0300
3004#define TRANS_DP_CTL_B 0xe1300
3005#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3006#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3007#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3008#define TRANS_DP_PORT_SEL_B (0<<29)
3009#define TRANS_DP_PORT_SEL_C (1<<29)
3010#define TRANS_DP_PORT_SEL_D (2<<29)
3011#define TRANS_DP_PORT_SEL_MASK (3<<29)
3012#define TRANS_DP_AUDIO_ONLY (1<<26)
3013#define TRANS_DP_ENH_FRAMING (1<<18)
3014#define TRANS_DP_8BPC (0<<9)
3015#define TRANS_DP_10BPC (1<<9)
3016#define TRANS_DP_6BPC (2<<9)
3017#define TRANS_DP_12BPC (3<<9)
3018#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3019#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3020#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3021#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3022#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3023
3024/* SNB eDP training params */
3025/* SNB A-stepping */
3026#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3027#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3028#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3029#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3030/* SNB B-stepping */
3031#define EDP_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3032#define EDP_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3033#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3034#define EDP_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3035#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3036
585fb111 3037#endif /* _I915_REG_H_ */
This page took 0.378207 seconds and 5 git commands to generate.