drm/i915/bxt: BUNs related to port PLL
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
70d21f0e 29#define _PLANE(plane, a, b) _PIPE(plane, a, b)
a5c961d1 30#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
2d401b17
VS
32#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
e7d7cad0
JN
34#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
2b139522 36
98533251
DL
37#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
6b26c86d 50
585fb111
JB
51/* PCI config space */
52
1b1d2716
VS
53#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
585fb111
JB
55#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
1b1d2716
VS
58#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
f97108d1 64#define GCFGC2 0xda
585fb111
JB
65#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
69#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 75#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
76#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
9f49c376 95#define GCDGMBUS 0xcc
7f1bdbcb
DV
96#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
eeccdcac
KG
98
99/* Graphics reset regs */
59ea9054 100#define I915_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
8a5c2ae7 104#define GRDOM_MASK (3<<2)
73bbf6bd 105#define GRDOM_RESET_STATUS (1<<1)
5ccce180 106#define GRDOM_RESET_ENABLE (1<<0)
585fb111 107
b3a3f03d
VS
108#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
07b7ddd9
JB
115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
9e72b46c
ID
123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
5eb719cd
DV
126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
cff458c2
EA
133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
5eb719cd
DV
139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
94e409c1
BW
144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
0cea6502
JM
147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
5eb719cd 160#define GAM_ECOCHK 0x4090
81e231af 161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
5eb719cd 162#define ECOCHK_SNB_BIT (1<<10)
e3dff585 163#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
164#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
165#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
166#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
167#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
168#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
169#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
170#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 171
48ecfa10 172#define GAC_ECO_BITS 0x14090
3b9d7888 173#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
174#define ECOBITS_PPGTT_CACHE64B (3<<8)
175#define ECOBITS_PPGTT_CACHE4B (0<<8)
176
be901a5a
DV
177#define GAB_CTL 0x24000
178#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
179
40bae736
DV
180#define GEN7_BIOS_RESERVED 0x1082C0
181#define GEN7_BIOS_RESERVED_1M (0 << 5)
182#define GEN7_BIOS_RESERVED_256K (1 << 5)
183#define GEN8_BIOS_RESERVED_SHIFT 7
184#define GEN7_BIOS_RESERVED_MASK 0x1
185#define GEN8_BIOS_RESERVED_MASK 0x3
186
187
585fb111
JB
188/* VGA stuff */
189
190#define VGA_ST01_MDA 0x3ba
191#define VGA_ST01_CGA 0x3da
192
193#define VGA_MSR_WRITE 0x3c2
194#define VGA_MSR_READ 0x3cc
195#define VGA_MSR_MEM_EN (1<<1)
196#define VGA_MSR_CGA_MODE (1<<0)
197
5434fd92 198#define VGA_SR_INDEX 0x3c4
f930ddd0 199#define SR01 1
5434fd92 200#define VGA_SR_DATA 0x3c5
585fb111
JB
201
202#define VGA_AR_INDEX 0x3c0
203#define VGA_AR_VID_EN (1<<5)
204#define VGA_AR_DATA_WRITE 0x3c0
205#define VGA_AR_DATA_READ 0x3c1
206
207#define VGA_GR_INDEX 0x3ce
208#define VGA_GR_DATA 0x3cf
209/* GR05 */
210#define VGA_GR_MEM_READ_MODE_SHIFT 3
211#define VGA_GR_MEM_READ_MODE_PLANE 1
212/* GR06 */
213#define VGA_GR_MEM_MODE_MASK 0xc
214#define VGA_GR_MEM_MODE_SHIFT 2
215#define VGA_GR_MEM_A0000_AFFFF 0
216#define VGA_GR_MEM_A0000_BFFFF 1
217#define VGA_GR_MEM_B0000_B7FFF 2
218#define VGA_GR_MEM_B0000_BFFFF 3
219
220#define VGA_DACMASK 0x3c6
221#define VGA_DACRX 0x3c7
222#define VGA_DACWX 0x3c8
223#define VGA_DACDATA 0x3c9
224
225#define VGA_CR_INDEX_MDA 0x3b4
226#define VGA_CR_DATA_MDA 0x3b5
227#define VGA_CR_INDEX_CGA 0x3d4
228#define VGA_CR_DATA_CGA 0x3d5
229
351e3db2
BV
230/*
231 * Instruction field definitions used by the command parser
232 */
233#define INSTR_CLIENT_SHIFT 29
234#define INSTR_CLIENT_MASK 0xE0000000
235#define INSTR_MI_CLIENT 0x0
236#define INSTR_BC_CLIENT 0x2
237#define INSTR_RC_CLIENT 0x3
238#define INSTR_SUBCLIENT_SHIFT 27
239#define INSTR_SUBCLIENT_MASK 0x18000000
240#define INSTR_MEDIA_SUBCLIENT 0x2
86ef630d
MN
241#define INSTR_26_TO_24_MASK 0x7000000
242#define INSTR_26_TO_24_SHIFT 24
351e3db2 243
585fb111
JB
244/*
245 * Memory interface instructions used by the kernel
246 */
247#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
248/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
249#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
250
251#define MI_NOOP MI_INSTR(0, 0)
252#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
253#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 254#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
255#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
256#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
257#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
258#define MI_FLUSH MI_INSTR(0x04, 0)
259#define MI_READ_FLUSH (1 << 0)
260#define MI_EXE_FLUSH (1 << 1)
261#define MI_NO_WRITE_FLUSH (1 << 2)
262#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
263#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 264#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
265#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
266#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
267#define MI_ARB_ENABLE (1<<0)
268#define MI_ARB_DISABLE (0<<0)
585fb111 269#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
270#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
271#define MI_SUSPEND_FLUSH_EN (1<<0)
86ef630d 272#define MI_SET_APPID MI_INSTR(0x0e, 0)
0206e353 273#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
274#define MI_OVERLAY_CONTINUE (0x0<<21)
275#define MI_OVERLAY_ON (0x1<<21)
276#define MI_OVERLAY_OFF (0x2<<21)
585fb111 277#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 278#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 279#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 280#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
281/* IVB has funny definitions for which plane to flip. */
282#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
283#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
284#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
285#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
286#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
287#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
830c81db
DL
288/* SKL ones */
289#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
290#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
291#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
292#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
293#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
294#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
295#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
296#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
297#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
3e78998a 298#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
0e79284d
BW
299#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
300#define MI_SEMAPHORE_UPDATE (1<<21)
301#define MI_SEMAPHORE_COMPARE (1<<20)
302#define MI_SEMAPHORE_REGISTER (1<<18)
303#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
304#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
305#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
306#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
307#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
308#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
309#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
310#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
311#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
312#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
313#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
314#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
315#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
316#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
317#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
318#define MI_MM_SPACE_GTT (1<<8)
319#define MI_MM_SPACE_PHYSICAL (0<<8)
320#define MI_SAVE_EXT_STATE_EN (1<<3)
321#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 322#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 323#define MI_RESTORE_INHIBIT (1<<0)
3e78998a
BW
324#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
325#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
5ee426ca
BW
326#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
327#define MI_SEMAPHORE_POLL (1<<15)
328#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
585fb111 329#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
8edfbb8b
VS
330#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
331#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
332#define MI_USE_GGTT (1 << 22) /* g4x+ */
585fb111
JB
333#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
334#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
335/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
336 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
337 * simply ignores the register load under certain conditions.
338 * - One can actually load arbitrary many arbitrary registers: Simply issue x
339 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
340 */
7ec55f46 341#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
8670d6f9 342#define MI_LRI_FORCE_POSTED (1<<12)
7ec55f46 343#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 344#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 345#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 346#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
347#define MI_FLUSH_DW_STORE_INDEX (1<<21)
348#define MI_INVALIDATE_TLB (1<<18)
349#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 350#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 351#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
352#define MI_INVALIDATE_BSD (1<<7)
353#define MI_FLUSH_DW_USE_GTT (1<<2)
354#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 355#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
356#define MI_BATCH_NON_SECURE (1)
357/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 358#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 359#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 360#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 361#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 362#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 363#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 364
f1f55cc0
NR
365#define MI_PREDICATE_SRC0 (0x2400)
366#define MI_PREDICATE_SRC1 (0x2408)
9435373e
RV
367
368#define MI_PREDICATE_RESULT_2 (0x2214)
369#define LOWER_SLICE_ENABLED (1<<0)
370#define LOWER_SLICE_DISABLED (0<<0)
371
585fb111
JB
372/*
373 * 3D instructions used by the kernel
374 */
375#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
376
377#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
378#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
379#define SC_UPDATE_SCISSOR (0x1<<1)
380#define SC_ENABLE_MASK (0x1<<0)
381#define SC_ENABLE (0x1<<0)
382#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
383#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
384#define SCI_YMIN_MASK (0xffff<<16)
385#define SCI_XMIN_MASK (0xffff<<0)
386#define SCI_YMAX_MASK (0xffff<<16)
387#define SCI_XMAX_MASK (0xffff<<0)
388#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
389#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
390#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
391#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
392#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
393#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
394#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
395#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
396#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
c4d69da1
CW
397
398#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
399#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
585fb111
JB
400#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
401#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
c4d69da1
CW
402#define BLT_WRITE_A (2<<20)
403#define BLT_WRITE_RGB (1<<20)
404#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
585fb111
JB
405#define BLT_DEPTH_8 (0<<24)
406#define BLT_DEPTH_16_565 (1<<24)
407#define BLT_DEPTH_16_1555 (2<<24)
408#define BLT_DEPTH_32 (3<<24)
c4d69da1
CW
409#define BLT_ROP_SRC_COPY (0xcc<<16)
410#define BLT_ROP_COLOR_COPY (0xf0<<16)
585fb111
JB
411#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
412#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
413#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
414#define ASYNC_FLIP (1<<22)
415#define DISPLAY_PLANE_A (0<<20)
416#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 417#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
0160f055 418#define PIPE_CONTROL_FLUSH_L3 (1<<27)
b9e1faa7 419#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 420#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 421#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 422#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 423#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
148b83d0 424#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
9d971b37 425#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 426#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
427#define PIPE_CONTROL_DEPTH_STALL (1<<13)
428#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 429#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
430#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
431#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
432#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
433#define PIPE_CONTROL_NOTIFY (1<<8)
3e78998a 434#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
c82435bb 435#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
8d315287
JB
436#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
437#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
438#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 439#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 440#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 441#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 442
3a6fa984
BV
443/*
444 * Commands used only by the command parser
445 */
446#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
447#define MI_ARB_CHECK MI_INSTR(0x05, 0)
448#define MI_RS_CONTROL MI_INSTR(0x06, 0)
449#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
450#define MI_PREDICATE MI_INSTR(0x0C, 0)
451#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
452#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 453#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
454#define MI_URB_CLEAR MI_INSTR(0x19, 0)
455#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
456#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
457#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
458#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
459#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
460#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
461#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
462#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
463#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
464#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
465
466#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
467#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
468#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
469#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
470#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
471#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
472#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
474#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
475 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
476#define GFX_OP_3DSTATE_SO_DECL_LIST \
477 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
478
479#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
480 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
481#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
482 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
483#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
484 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
485#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
486 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
487#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
488 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
489
490#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
491
492#define COLOR_BLT ((0x2<<29)|(0x40<<22))
493#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 494
5947de9b
BV
495/*
496 * Registers used only by the command parser
497 */
498#define BCS_SWCTRL 0x22200
499
c61200c2
JJ
500#define GPGPU_THREADS_DISPATCHED 0x2290
501#define HS_INVOCATION_COUNT 0x2300
502#define DS_INVOCATION_COUNT 0x2308
503#define IA_VERTICES_COUNT 0x2310
504#define IA_PRIMITIVES_COUNT 0x2318
505#define VS_INVOCATION_COUNT 0x2320
506#define GS_INVOCATION_COUNT 0x2328
507#define GS_PRIMITIVES_COUNT 0x2330
508#define CL_INVOCATION_COUNT 0x2338
509#define CL_PRIMITIVES_COUNT 0x2340
510#define PS_INVOCATION_COUNT 0x2348
511#define PS_DEPTH_COUNT 0x2350
5947de9b
BV
512
513/* There are the 4 64-bit counter registers, one for each stream output */
514#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
515
113a0476
BV
516#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
517
518#define GEN7_3DPRIM_END_OFFSET 0x2420
519#define GEN7_3DPRIM_START_VERTEX 0x2430
520#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
521#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
522#define GEN7_3DPRIM_START_INSTANCE 0x243C
523#define GEN7_3DPRIM_BASE_VERTEX 0x2440
524
180b813c
KG
525#define OACONTROL 0x2360
526
220375aa
BV
527#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
528#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
529#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
530 _GEN7_PIPEA_DE_LOAD_SL, \
531 _GEN7_PIPEB_DE_LOAD_SL)
532
dc96e9b8
CW
533/*
534 * Reset registers
535 */
536#define DEBUG_RESET_I830 0x6070
537#define DEBUG_RESET_FULL (1<<7)
538#define DEBUG_RESET_RENDER (1<<8)
539#define DEBUG_RESET_DISPLAY (1<<9)
540
57f350b6 541/*
5a09ae9f
JN
542 * IOSF sideband
543 */
544#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
545#define IOSF_DEVFN_SHIFT 24
546#define IOSF_OPCODE_SHIFT 16
547#define IOSF_PORT_SHIFT 8
548#define IOSF_BYTE_ENABLES_SHIFT 4
549#define IOSF_BAR_SHIFT 1
550#define IOSF_SB_BUSY (1<<0)
f3419158 551#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
552#define IOSF_PORT_PUNIT 0x4
553#define IOSF_PORT_NC 0x11
554#define IOSF_PORT_DPIO 0x12
a09caddd 555#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
556#define IOSF_PORT_GPIO_NC 0x13
557#define IOSF_PORT_CCK 0x14
558#define IOSF_PORT_CCU 0xA9
559#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 560#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
561#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
562#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
563
30a970c6
JB
564/* See configdb bunit SB addr map */
565#define BUNIT_REG_BISOC 0x11
566
30a970c6 567#define PUNIT_REG_DSPFREQ 0x36
383c5a6a
VS
568#define DSPFREQSTAT_SHIFT_CHV 24
569#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
570#define DSPFREQGUAR_SHIFT_CHV 8
571#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
30a970c6
JB
572#define DSPFREQSTAT_SHIFT 30
573#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
574#define DSPFREQGUAR_SHIFT 14
575#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
cfb41411
VS
576#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
577#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
578#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
26972b0a
VS
579#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
580#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
581#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
582#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
583#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
584#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
585#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
586#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
587#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
588#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
589#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
590#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
a30180a5
ID
591
592/* See the PUNIT HAS v0.8 for the below bits */
593enum punit_power_well {
594 PUNIT_POWER_WELL_RENDER = 0,
595 PUNIT_POWER_WELL_MEDIA = 1,
596 PUNIT_POWER_WELL_DISP2D = 3,
597 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
598 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
599 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
600 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
601 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
602 PUNIT_POWER_WELL_DPIO_RX0 = 10,
603 PUNIT_POWER_WELL_DPIO_RX1 = 11,
5d6f7ea7 604 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
a30180a5
ID
605
606 PUNIT_POWER_WELL_NUM,
607};
608
94dd5138
S
609enum skl_disp_power_wells {
610 SKL_DISP_PW_MISC_IO,
611 SKL_DISP_PW_DDI_A_E,
612 SKL_DISP_PW_DDI_B,
613 SKL_DISP_PW_DDI_C,
614 SKL_DISP_PW_DDI_D,
615 SKL_DISP_PW_1 = 14,
616 SKL_DISP_PW_2,
617};
618
619#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
620#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
621
02f4c9e0
CML
622#define PUNIT_REG_PWRGT_CTRL 0x60
623#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
624#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
625#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
626#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
627#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
628#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 629
5a09ae9f
JN
630#define PUNIT_REG_GPU_LFM 0xd3
631#define PUNIT_REG_GPU_FREQ_REQ 0xd4
632#define PUNIT_REG_GPU_FREQ_STS 0xd8
c8e9627d 633#define GPLLENABLE (1<<4)
e8474409 634#define GENFREQSTATUS (1<<0)
5a09ae9f 635#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
31685c25 636#define PUNIT_REG_CZ_TIMESTAMP 0xce
5a09ae9f
JN
637
638#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
639#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
640
095acd5f
D
641#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
642#define FB_GFX_FREQ_FUSE_MASK 0xff
643#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
644#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
645#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
646
647#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
648#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
649
fc1ac8de
VS
650#define PUNIT_REG_DDR_SETUP2 0x139
651#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
652#define FORCE_DDR_LOW_FREQ (1 << 1)
653#define FORCE_DDR_HIGH_FREQ (1 << 0)
654
2b6b3a09
D
655#define PUNIT_GPU_STATUS_REG 0xdb
656#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
657#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
658#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
659#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
660
661#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
662#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
663#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
664
5a09ae9f
JN
665#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
666#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
667#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
668#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
669#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
670#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
671#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
672#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
673#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
674#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
675
3ef62342
D
676#define VLV_TURBO_SOC_OVERRIDE 0x04
677#define VLV_OVERRIDE_EN 1
678#define VLV_SOC_TDP_EN (1 << 1)
679#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
680#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
681
31685c25 682#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
31685c25 683
be4fc046 684/* vlv2 north clock has */
24eb2d59
CML
685#define CCK_FUSE_REG 0x8
686#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 687#define CCK_REG_DSI_PLL_FUSE 0x44
688#define CCK_REG_DSI_PLL_CONTROL 0x48
689#define DSI_PLL_VCO_EN (1 << 31)
690#define DSI_PLL_LDO_GATE (1 << 30)
691#define DSI_PLL_P1_POST_DIV_SHIFT 17
692#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
693#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
694#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
695#define DSI_PLL_MUX_MASK (3 << 9)
696#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
697#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
698#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
699#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
700#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
701#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
702#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
703#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
704#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
705#define DSI_PLL_LOCK (1 << 0)
706#define CCK_REG_DSI_PLL_DIVIDER 0x4c
707#define DSI_PLL_LFSR (1 << 31)
708#define DSI_PLL_FRACTION_EN (1 << 30)
709#define DSI_PLL_FRAC_COUNTER_SHIFT 27
710#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
711#define DSI_PLL_USYNC_CNT_SHIFT 18
712#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
713#define DSI_PLL_N1_DIV_SHIFT 16
714#define DSI_PLL_N1_DIV_MASK (3 << 16)
715#define DSI_PLL_M1_DIV_SHIFT 0
716#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 717#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
9cf33db5
VS
718#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
719#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
720#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
721#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
722#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
be4fc046 723
0e767189
VS
724/**
725 * DOC: DPIO
726 *
eee21566 727 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
0e767189
VS
728 * ports. DPIO is the name given to such a display PHY. These PHYs
729 * don't follow the standard programming model using direct MMIO
730 * registers, and instead their registers must be accessed trough IOSF
731 * sideband. VLV has one such PHY for driving ports B and C, and CHV
732 * adds another PHY for driving port D. Each PHY responds to specific
733 * IOSF-SB port.
734 *
735 * Each display PHY is made up of one or two channels. Each channel
736 * houses a common lane part which contains the PLL and other common
737 * logic. CH0 common lane also contains the IOSF-SB logic for the
738 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
739 * must be running when any DPIO registers are accessed.
740 *
741 * In addition to having their own registers, the PHYs are also
742 * controlled through some dedicated signals from the display
743 * controller. These include PLL reference clock enable, PLL enable,
744 * and CRI clock selection, for example.
745 *
746 * Eeach channel also has two splines (also called data lanes), and
747 * each spline is made up of one Physical Access Coding Sub-Layer
748 * (PCS) block and two TX lanes. So each channel has two PCS blocks
749 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
750 * data/clock pairs depending on the output type.
751 *
752 * Additionally the PHY also contains an AUX lane with AUX blocks
753 * for each channel. This is used for DP AUX communication, but
754 * this fact isn't really relevant for the driver since AUX is
755 * controlled from the display controller side. No DPIO registers
756 * need to be accessed during AUX communication,
757 *
eee21566 758 * Generally on VLV/CHV the common lane corresponds to the pipe and
32197aab 759 * the spline (PCS/TX) corresponds to the port.
0e767189
VS
760 *
761 * For dual channel PHY (VLV/CHV):
762 *
763 * pipe A == CMN/PLL/REF CH0
54d9d493 764 *
0e767189
VS
765 * pipe B == CMN/PLL/REF CH1
766 *
767 * port B == PCS/TX CH0
768 *
769 * port C == PCS/TX CH1
770 *
771 * This is especially important when we cross the streams
772 * ie. drive port B with pipe B, or port C with pipe A.
773 *
774 * For single channel PHY (CHV):
775 *
776 * pipe C == CMN/PLL/REF CH0
777 *
778 * port D == PCS/TX CH0
779 *
eee21566
ID
780 * On BXT the entire PHY channel corresponds to the port. That means
781 * the PLL is also now associated with the port rather than the pipe,
782 * and so the clock needs to be routed to the appropriate transcoder.
783 * Port A PLL is directly connected to transcoder EDP and port B/C
784 * PLLs can be routed to any transcoder A/B/C.
785 *
786 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
787 * digital port D (CHV) or port A (BXT).
0e767189
VS
788 */
789/*
eee21566 790 * Dual channel PHY (VLV/CHV/BXT)
0e767189
VS
791 * ---------------------------------
792 * | CH0 | CH1 |
793 * | CMN/PLL/REF | CMN/PLL/REF |
794 * |---------------|---------------| Display PHY
795 * | PCS01 | PCS23 | PCS01 | PCS23 |
796 * |-------|-------|-------|-------|
797 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
798 * ---------------------------------
799 * | DDI0 | DDI1 | DP/HDMI ports
800 * ---------------------------------
598fac6b 801 *
eee21566 802 * Single channel PHY (CHV/BXT)
0e767189
VS
803 * -----------------
804 * | CH0 |
805 * | CMN/PLL/REF |
806 * |---------------| Display PHY
807 * | PCS01 | PCS23 |
808 * |-------|-------|
809 * |TX0|TX1|TX2|TX3|
810 * -----------------
811 * | DDI2 | DP/HDMI port
812 * -----------------
57f350b6 813 */
5a09ae9f 814#define DPIO_DEVFN 0
5a09ae9f 815
54d9d493 816#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
817#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
818#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
819#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 820#define DPIO_CMNRST (1<<0)
57f350b6 821
e4607fcf
CML
822#define DPIO_PHY(pipe) ((pipe) >> 1)
823#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
824
598fac6b
DV
825/*
826 * Per pipe/PLL DPIO regs
827 */
ab3c759a 828#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 829#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
830#define DPIO_POST_DIV_DAC 0
831#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
832#define DPIO_POST_DIV_LVDS1 2
833#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
834#define DPIO_K_SHIFT (24) /* 4 bits */
835#define DPIO_P1_SHIFT (21) /* 3 bits */
836#define DPIO_P2_SHIFT (16) /* 5 bits */
837#define DPIO_N_SHIFT (12) /* 4 bits */
838#define DPIO_ENABLE_CALIBRATION (1<<11)
839#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
840#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
841#define _VLV_PLL_DW3_CH1 0x802c
842#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 843
ab3c759a 844#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
845#define DPIO_REFSEL_OVERRIDE 27
846#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
847#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
848#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 849#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
850#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
851#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
852#define _VLV_PLL_DW5_CH1 0x8034
853#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 854
ab3c759a
CML
855#define _VLV_PLL_DW7_CH0 0x801c
856#define _VLV_PLL_DW7_CH1 0x803c
857#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 858
ab3c759a
CML
859#define _VLV_PLL_DW8_CH0 0x8040
860#define _VLV_PLL_DW8_CH1 0x8060
861#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 862
ab3c759a
CML
863#define VLV_PLL_DW9_BCAST 0xc044
864#define _VLV_PLL_DW9_CH0 0x8044
865#define _VLV_PLL_DW9_CH1 0x8064
866#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 867
ab3c759a
CML
868#define _VLV_PLL_DW10_CH0 0x8048
869#define _VLV_PLL_DW10_CH1 0x8068
870#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 871
ab3c759a
CML
872#define _VLV_PLL_DW11_CH0 0x804c
873#define _VLV_PLL_DW11_CH1 0x806c
874#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 875
ab3c759a
CML
876/* Spec for ref block start counts at DW10 */
877#define VLV_REF_DW13 0x80ac
598fac6b 878
ab3c759a 879#define VLV_CMN_DW0 0x8100
dc96e9b8 880
598fac6b
DV
881/*
882 * Per DDI channel DPIO regs
883 */
884
ab3c759a
CML
885#define _VLV_PCS_DW0_CH0 0x8200
886#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
887#define DPIO_PCS_TX_LANE2_RESET (1<<16)
888#define DPIO_PCS_TX_LANE1_RESET (1<<7)
570e2a74
VS
889#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
890#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
ab3c759a 891#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 892
97fd4d5c
VS
893#define _VLV_PCS01_DW0_CH0 0x200
894#define _VLV_PCS23_DW0_CH0 0x400
895#define _VLV_PCS01_DW0_CH1 0x2600
896#define _VLV_PCS23_DW0_CH1 0x2800
897#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
898#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
899
ab3c759a
CML
900#define _VLV_PCS_DW1_CH0 0x8204
901#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 902#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
903#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
904#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
905#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
906#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
907#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
908
97fd4d5c
VS
909#define _VLV_PCS01_DW1_CH0 0x204
910#define _VLV_PCS23_DW1_CH0 0x404
911#define _VLV_PCS01_DW1_CH1 0x2604
912#define _VLV_PCS23_DW1_CH1 0x2804
913#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
914#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
915
ab3c759a
CML
916#define _VLV_PCS_DW8_CH0 0x8220
917#define _VLV_PCS_DW8_CH1 0x8420
9197c88b
VS
918#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
919#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
ab3c759a
CML
920#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
921
922#define _VLV_PCS01_DW8_CH0 0x0220
923#define _VLV_PCS23_DW8_CH0 0x0420
924#define _VLV_PCS01_DW8_CH1 0x2620
925#define _VLV_PCS23_DW8_CH1 0x2820
926#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
927#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
928
929#define _VLV_PCS_DW9_CH0 0x8224
930#define _VLV_PCS_DW9_CH1 0x8424
a02ef3c7
VS
931#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
932#define DPIO_PCS_TX2MARGIN_000 (0<<13)
933#define DPIO_PCS_TX2MARGIN_101 (1<<13)
934#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
935#define DPIO_PCS_TX1MARGIN_000 (0<<10)
936#define DPIO_PCS_TX1MARGIN_101 (1<<10)
ab3c759a
CML
937#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
938
a02ef3c7
VS
939#define _VLV_PCS01_DW9_CH0 0x224
940#define _VLV_PCS23_DW9_CH0 0x424
941#define _VLV_PCS01_DW9_CH1 0x2624
942#define _VLV_PCS23_DW9_CH1 0x2824
943#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
944#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
945
9d556c99
CML
946#define _CHV_PCS_DW10_CH0 0x8228
947#define _CHV_PCS_DW10_CH1 0x8428
948#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
949#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
a02ef3c7
VS
950#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
951#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
952#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
953#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
954#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
955#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
9d556c99
CML
956#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
957
1966e59e
VS
958#define _VLV_PCS01_DW10_CH0 0x0228
959#define _VLV_PCS23_DW10_CH0 0x0428
960#define _VLV_PCS01_DW10_CH1 0x2628
961#define _VLV_PCS23_DW10_CH1 0x2828
962#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
963#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
964
ab3c759a
CML
965#define _VLV_PCS_DW11_CH0 0x822c
966#define _VLV_PCS_DW11_CH1 0x842c
2e523e98 967#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
570e2a74
VS
968#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
969#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
970#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
ab3c759a
CML
971#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
972
570e2a74
VS
973#define _VLV_PCS01_DW11_CH0 0x022c
974#define _VLV_PCS23_DW11_CH0 0x042c
975#define _VLV_PCS01_DW11_CH1 0x262c
976#define _VLV_PCS23_DW11_CH1 0x282c
142d2eca
VS
977#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
978#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
570e2a74 979
2e523e98
VS
980#define _VLV_PCS01_DW12_CH0 0x0230
981#define _VLV_PCS23_DW12_CH0 0x0430
982#define _VLV_PCS01_DW12_CH1 0x2630
983#define _VLV_PCS23_DW12_CH1 0x2830
984#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
985#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
986
ab3c759a
CML
987#define _VLV_PCS_DW12_CH0 0x8230
988#define _VLV_PCS_DW12_CH1 0x8430
2e523e98
VS
989#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
990#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
991#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
992#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
993#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
ab3c759a
CML
994#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
995
996#define _VLV_PCS_DW14_CH0 0x8238
997#define _VLV_PCS_DW14_CH1 0x8438
998#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
999
1000#define _VLV_PCS_DW23_CH0 0x825c
1001#define _VLV_PCS_DW23_CH1 0x845c
1002#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
1003
1004#define _VLV_TX_DW2_CH0 0x8288
1005#define _VLV_TX_DW2_CH1 0x8488
1fb44505
VS
1006#define DPIO_SWING_MARGIN000_SHIFT 16
1007#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
9d556c99 1008#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
1009#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
1010
1011#define _VLV_TX_DW3_CH0 0x828c
1012#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
1013/* The following bit for CHV phy */
1014#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
1fb44505
VS
1015#define DPIO_SWING_MARGIN101_SHIFT 16
1016#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
ab3c759a
CML
1017#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1018
1019#define _VLV_TX_DW4_CH0 0x8290
1020#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
1021#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1022#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
1fb44505
VS
1023#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1024#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
ab3c759a
CML
1025#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1026
1027#define _VLV_TX3_DW4_CH0 0x690
1028#define _VLV_TX3_DW4_CH1 0x2a90
1029#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1030
1031#define _VLV_TX_DW5_CH0 0x8294
1032#define _VLV_TX_DW5_CH1 0x8494
598fac6b 1033#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
1034#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
1035
1036#define _VLV_TX_DW11_CH0 0x82ac
1037#define _VLV_TX_DW11_CH1 0x84ac
1038#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
1039
1040#define _VLV_TX_DW14_CH0 0x82b8
1041#define _VLV_TX_DW14_CH1 0x84b8
1042#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 1043
9d556c99
CML
1044/* CHV dpPhy registers */
1045#define _CHV_PLL_DW0_CH0 0x8000
1046#define _CHV_PLL_DW0_CH1 0x8180
1047#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1048
1049#define _CHV_PLL_DW1_CH0 0x8004
1050#define _CHV_PLL_DW1_CH1 0x8184
1051#define DPIO_CHV_N_DIV_SHIFT 8
1052#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1053#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1054
1055#define _CHV_PLL_DW2_CH0 0x8008
1056#define _CHV_PLL_DW2_CH1 0x8188
1057#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1058
1059#define _CHV_PLL_DW3_CH0 0x800c
1060#define _CHV_PLL_DW3_CH1 0x818c
1061#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1062#define DPIO_CHV_FIRST_MOD (0 << 8)
1063#define DPIO_CHV_SECOND_MOD (1 << 8)
1064#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
a945ce7e 1065#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
9d556c99
CML
1066#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1067
1068#define _CHV_PLL_DW6_CH0 0x8018
1069#define _CHV_PLL_DW6_CH1 0x8198
1070#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1071#define DPIO_CHV_INT_COEFF_SHIFT 8
1072#define DPIO_CHV_PROP_COEFF_SHIFT 0
1073#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1074
d3eee4ba
VP
1075#define _CHV_PLL_DW8_CH0 0x8020
1076#define _CHV_PLL_DW8_CH1 0x81A0
9cbe40c1
VP
1077#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1078#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
d3eee4ba
VP
1079#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1080
1081#define _CHV_PLL_DW9_CH0 0x8024
1082#define _CHV_PLL_DW9_CH1 0x81A4
1083#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
de3a0fde 1084#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
d3eee4ba
VP
1085#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1086#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1087
b9e5ac3c
VS
1088#define _CHV_CMN_DW5_CH0 0x8114
1089#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1090#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1091#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1092#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1093#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1094#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1095#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1096#define CHV_BUFLEFTENA1_MASK (3 << 22)
1097
9d556c99
CML
1098#define _CHV_CMN_DW13_CH0 0x8134
1099#define _CHV_CMN_DW0_CH1 0x8080
1100#define DPIO_CHV_S1_DIV_SHIFT 21
1101#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1102#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1103#define DPIO_CHV_K_DIV_SHIFT 4
1104#define DPIO_PLL_FREQLOCK (1 << 1)
1105#define DPIO_PLL_LOCK (1 << 0)
1106#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1107
1108#define _CHV_CMN_DW14_CH0 0x8138
1109#define _CHV_CMN_DW1_CH1 0x8084
1110#define DPIO_AFC_RECAL (1 << 14)
1111#define DPIO_DCLKP_EN (1 << 13)
b9e5ac3c
VS
1112#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1113#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1114#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1115#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1116#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1117#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1118#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1119#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
9d556c99
CML
1120#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1121
9197c88b
VS
1122#define _CHV_CMN_DW19_CH0 0x814c
1123#define _CHV_CMN_DW6_CH1 0x8098
1124#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1125#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1126
9d556c99
CML
1127#define CHV_CMN_DW30 0x8178
1128#define DPIO_LRC_BYPASS (1 << 3)
1129
1130#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1131 (lane) * 0x200 + (offset))
1132
f72df8db
VS
1133#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1134#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1135#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1136#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1137#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1138#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1139#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1140#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1141#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1142#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1143#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
1144#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1145#define DPIO_FRC_LATENCY_SHFIT 8
1146#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1147#define DPIO_UPAR_SHIFT 30
5c6706e5
VK
1148
1149/* BXT PHY registers */
1150#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1151
1152#define BXT_P_CR_GT_DISP_PWRON 0x138090
1153#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1154
1155#define _PHY_CTL_FAMILY_EDP 0x64C80
1156#define _PHY_CTL_FAMILY_DDI 0x64C90
1157#define COMMON_RESET_DIS (1 << 31)
1158#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1159 _PHY_CTL_FAMILY_EDP)
1160
dfb82408
S
1161/* BXT PHY PLL registers */
1162#define _PORT_PLL_A 0x46074
1163#define _PORT_PLL_B 0x46078
1164#define _PORT_PLL_C 0x4607c
1165#define PORT_PLL_ENABLE (1 << 31)
1166#define PORT_PLL_LOCK (1 << 30)
1167#define PORT_PLL_REF_SEL (1 << 27)
1168#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1169
1170#define _PORT_PLL_EBB_0_A 0x162034
1171#define _PORT_PLL_EBB_0_B 0x6C034
1172#define _PORT_PLL_EBB_0_C 0x6C340
aa610dcb
ID
1173#define PORT_PLL_P1_SHIFT 13
1174#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1175#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1176#define PORT_PLL_P2_SHIFT 8
1177#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1178#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
dfb82408
S
1179#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1180 _PORT_PLL_EBB_0_B, \
1181 _PORT_PLL_EBB_0_C)
1182
1183#define _PORT_PLL_EBB_4_A 0x162038
1184#define _PORT_PLL_EBB_4_B 0x6C038
1185#define _PORT_PLL_EBB_4_C 0x6C344
1186#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1187#define PORT_PLL_RECALIBRATE (1 << 14)
1188#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1189 _PORT_PLL_EBB_4_B, \
1190 _PORT_PLL_EBB_4_C)
1191
1192#define _PORT_PLL_0_A 0x162100
1193#define _PORT_PLL_0_B 0x6C100
1194#define _PORT_PLL_0_C 0x6C380
1195/* PORT_PLL_0_A */
1196#define PORT_PLL_M2_MASK 0xFF
1197/* PORT_PLL_1_A */
aa610dcb
ID
1198#define PORT_PLL_N_SHIFT 8
1199#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1200#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
dfb82408
S
1201/* PORT_PLL_2_A */
1202#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1203/* PORT_PLL_3_A */
1204#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1205/* PORT_PLL_6_A */
1206#define PORT_PLL_PROP_COEFF_MASK 0xF
1207#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1208#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1209#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1210#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1211/* PORT_PLL_8_A */
1212#define PORT_PLL_TARGET_CNT_MASK 0x3FF
b6dc71f3 1213/* PORT_PLL_9_A */
05712c15
ID
1214#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1215#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
b6dc71f3
VK
1216/* PORT_PLL_10_A */
1217#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
e6292556 1218#define PORT_PLL_DCO_AMP_DEFAULT 15
b6dc71f3
VK
1219#define PORT_PLL_DCO_AMP_MASK 0x3c00
1220#define PORT_PLL_DCO_AMP(x) (x<<10)
dfb82408
S
1221#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1222 _PORT_PLL_0_B, \
1223 _PORT_PLL_0_C)
1224#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1225
5c6706e5
VK
1226/* BXT PHY common lane registers */
1227#define _PORT_CL1CM_DW0_A 0x162000
1228#define _PORT_CL1CM_DW0_BC 0x6C000
1229#define PHY_POWER_GOOD (1 << 16)
1230#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1231 _PORT_CL1CM_DW0_A)
1232
1233#define _PORT_CL1CM_DW9_A 0x162024
1234#define _PORT_CL1CM_DW9_BC 0x6C024
1235#define IREF0RC_OFFSET_SHIFT 8
1236#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1237#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1238 _PORT_CL1CM_DW9_A)
1239
1240#define _PORT_CL1CM_DW10_A 0x162028
1241#define _PORT_CL1CM_DW10_BC 0x6C028
1242#define IREF1RC_OFFSET_SHIFT 8
1243#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1244#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1245 _PORT_CL1CM_DW10_A)
1246
1247#define _PORT_CL1CM_DW28_A 0x162070
1248#define _PORT_CL1CM_DW28_BC 0x6C070
1249#define OCL1_POWER_DOWN_EN (1 << 23)
1250#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1251#define SUS_CLK_CONFIG 0x3
1252#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1253 _PORT_CL1CM_DW28_A)
1254
1255#define _PORT_CL1CM_DW30_A 0x162078
1256#define _PORT_CL1CM_DW30_BC 0x6C078
1257#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1258#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1259 _PORT_CL1CM_DW30_A)
1260
1261/* Defined for PHY0 only */
1262#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1263#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1264
1265/* BXT PHY Ref registers */
1266#define _PORT_REF_DW3_A 0x16218C
1267#define _PORT_REF_DW3_BC 0x6C18C
1268#define GRC_DONE (1 << 22)
1269#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1270 _PORT_REF_DW3_A)
1271
1272#define _PORT_REF_DW6_A 0x162198
1273#define _PORT_REF_DW6_BC 0x6C198
1274/*
1275 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1276 * after testing.
1277 */
1278#define GRC_CODE_SHIFT 23
1279#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1280#define GRC_CODE_FAST_SHIFT 16
1281#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1282#define GRC_CODE_SLOW_SHIFT 8
1283#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1284#define GRC_CODE_NOM_MASK 0xFF
1285#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1286 _PORT_REF_DW6_A)
1287
1288#define _PORT_REF_DW8_A 0x1621A0
1289#define _PORT_REF_DW8_BC 0x6C1A0
1290#define GRC_DIS (1 << 15)
1291#define GRC_RDY_OVRD (1 << 1)
1292#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1293 _PORT_REF_DW8_A)
1294
dfb82408 1295/* BXT PHY PCS registers */
96fb9f9b
VK
1296#define _PORT_PCS_DW10_LN01_A 0x162428
1297#define _PORT_PCS_DW10_LN01_B 0x6C428
1298#define _PORT_PCS_DW10_LN01_C 0x6C828
1299#define _PORT_PCS_DW10_GRP_A 0x162C28
1300#define _PORT_PCS_DW10_GRP_B 0x6CC28
1301#define _PORT_PCS_DW10_GRP_C 0x6CE28
1302#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1303 _PORT_PCS_DW10_LN01_B, \
1304 _PORT_PCS_DW10_LN01_C)
1305#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1306 _PORT_PCS_DW10_GRP_B, \
1307 _PORT_PCS_DW10_GRP_C)
1308#define TX2_SWING_CALC_INIT (1 << 31)
1309#define TX1_SWING_CALC_INIT (1 << 30)
1310
dfb82408
S
1311#define _PORT_PCS_DW12_LN01_A 0x162430
1312#define _PORT_PCS_DW12_LN01_B 0x6C430
1313#define _PORT_PCS_DW12_LN01_C 0x6C830
1314#define _PORT_PCS_DW12_LN23_A 0x162630
1315#define _PORT_PCS_DW12_LN23_B 0x6C630
1316#define _PORT_PCS_DW12_LN23_C 0x6CA30
1317#define _PORT_PCS_DW12_GRP_A 0x162c30
1318#define _PORT_PCS_DW12_GRP_B 0x6CC30
1319#define _PORT_PCS_DW12_GRP_C 0x6CE30
1320#define LANESTAGGER_STRAP_OVRD (1 << 6)
1321#define LANE_STAGGER_MASK 0x1F
1322#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1323 _PORT_PCS_DW12_LN01_B, \
1324 _PORT_PCS_DW12_LN01_C)
1325#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1326 _PORT_PCS_DW12_LN23_B, \
1327 _PORT_PCS_DW12_LN23_C)
1328#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1329 _PORT_PCS_DW12_GRP_B, \
1330 _PORT_PCS_DW12_GRP_C)
1331
5c6706e5
VK
1332/* BXT PHY TX registers */
1333#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1334 ((lane) & 1) * 0x80)
1335
96fb9f9b
VK
1336#define _PORT_TX_DW2_LN0_A 0x162508
1337#define _PORT_TX_DW2_LN0_B 0x6C508
1338#define _PORT_TX_DW2_LN0_C 0x6C908
1339#define _PORT_TX_DW2_GRP_A 0x162D08
1340#define _PORT_TX_DW2_GRP_B 0x6CD08
1341#define _PORT_TX_DW2_GRP_C 0x6CF08
1342#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1343 _PORT_TX_DW2_GRP_B, \
1344 _PORT_TX_DW2_GRP_C)
1345#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1346 _PORT_TX_DW2_LN0_B, \
1347 _PORT_TX_DW2_LN0_C)
1348#define MARGIN_000_SHIFT 16
1349#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1350#define UNIQ_TRANS_SCALE_SHIFT 8
1351#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1352
1353#define _PORT_TX_DW3_LN0_A 0x16250C
1354#define _PORT_TX_DW3_LN0_B 0x6C50C
1355#define _PORT_TX_DW3_LN0_C 0x6C90C
1356#define _PORT_TX_DW3_GRP_A 0x162D0C
1357#define _PORT_TX_DW3_GRP_B 0x6CD0C
1358#define _PORT_TX_DW3_GRP_C 0x6CF0C
1359#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1360 _PORT_TX_DW3_GRP_B, \
1361 _PORT_TX_DW3_GRP_C)
1362#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1363 _PORT_TX_DW3_LN0_B, \
1364 _PORT_TX_DW3_LN0_C)
1365#define UNIQE_TRANGE_EN_METHOD (1 << 27)
1366
1367#define _PORT_TX_DW4_LN0_A 0x162510
1368#define _PORT_TX_DW4_LN0_B 0x6C510
1369#define _PORT_TX_DW4_LN0_C 0x6C910
1370#define _PORT_TX_DW4_GRP_A 0x162D10
1371#define _PORT_TX_DW4_GRP_B 0x6CD10
1372#define _PORT_TX_DW4_GRP_C 0x6CF10
1373#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1374 _PORT_TX_DW4_LN0_B, \
1375 _PORT_TX_DW4_LN0_C)
1376#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1377 _PORT_TX_DW4_GRP_B, \
1378 _PORT_TX_DW4_GRP_C)
1379#define DEEMPH_SHIFT 24
1380#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1381
5c6706e5
VK
1382#define _PORT_TX_DW14_LN0_A 0x162538
1383#define _PORT_TX_DW14_LN0_B 0x6C538
1384#define _PORT_TX_DW14_LN0_C 0x6C938
1385#define LATENCY_OPTIM_SHIFT 30
1386#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1387#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1388 _PORT_TX_DW14_LN0_B, \
1389 _PORT_TX_DW14_LN0_C) + \
1390 _BXT_LANE_OFFSET(lane))
1391
f8896f5d
DW
1392/* UAIMI scratch pad register 1 */
1393#define UAIMI_SPR1 0x4F074
1394/* SKL VccIO mask */
1395#define SKL_VCCIO_MASK 0x1
1396/* SKL balance leg register */
1397#define DISPIO_CR_TX_BMU_CR0 0x6C00C
1398/* I_boost values */
1399#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1400#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1401/* Balance leg disable bits */
1402#define BALANCE_LEG_DISABLE_SHIFT 23
1403
585fb111 1404/*
de151cf6 1405 * Fence registers
585fb111 1406 */
de151cf6 1407#define FENCE_REG_830_0 0x2000
dc529a4f 1408#define FENCE_REG_945_8 0x3000
de151cf6
JB
1409#define I830_FENCE_START_MASK 0x07f80000
1410#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 1411#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
1412#define I830_FENCE_PITCH_SHIFT 4
1413#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 1414#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 1415#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 1416#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
1417
1418#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 1419#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 1420
de151cf6
JB
1421#define FENCE_REG_965_0 0x03000
1422#define I965_FENCE_PITCH_SHIFT 2
1423#define I965_FENCE_TILING_Y_SHIFT 1
1424#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 1425#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 1426
4e901fdc
EA
1427#define FENCE_REG_SANDYBRIDGE_0 0x100000
1428#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 1429#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 1430
2b6b3a09 1431
f691e2f4
DV
1432/* control register for cpu gtt access */
1433#define TILECTL 0x101000
1434#define TILECTL_SWZCTL (1 << 0)
e3a29055 1435#define TILECTL_TLBPF (1 << 1)
f691e2f4
DV
1436#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1437#define TILECTL_BACKSNOOP_DIS (1 << 3)
1438
de151cf6
JB
1439/*
1440 * Instruction and interrupt control regs
1441 */
f1e1c212
VS
1442#define PGTBL_CTL 0x02020
1443#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1444#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
63eeaf38 1445#define PGTBL_ER 0x02024
81e7f200
VS
1446#define PRB0_BASE (0x2030-0x30)
1447#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1448#define PRB2_BASE (0x2050-0x30) /* gen3 */
1449#define SRB0_BASE (0x2100-0x30) /* gen2 */
1450#define SRB1_BASE (0x2110-0x30) /* gen2 */
1451#define SRB2_BASE (0x2120-0x30) /* 830 */
1452#define SRB3_BASE (0x2130-0x30) /* 830 */
333e9fe9
DV
1453#define RENDER_RING_BASE 0x02000
1454#define BSD_RING_BASE 0x04000
1455#define GEN6_BSD_RING_BASE 0x12000
845f74a7 1456#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 1457#define VEBOX_RING_BASE 0x1a000
549f7365 1458#define BLT_RING_BASE 0x22000
3d281d8c
DV
1459#define RING_TAIL(base) ((base)+0x30)
1460#define RING_HEAD(base) ((base)+0x34)
1461#define RING_START(base) ((base)+0x38)
1462#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
1463#define RING_SYNC_0(base) ((base)+0x40)
1464#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
1465#define RING_SYNC_2(base) ((base)+0x48)
1466#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1467#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1468#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1469#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1470#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1471#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1472#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1473#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1474#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1475#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1476#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1477#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 1478#define GEN6_NOSYNC 0
2c550183 1479#define RING_PSMI_CTL(base) ((base)+0x50)
8fd26859 1480#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
1481#define RING_HWS_PGA(base) ((base)+0x80)
1482#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
7fd2d269
MK
1483#define RING_RESET_CTL(base) ((base)+0xd0)
1484#define RESET_CTL_REQUEST_RESET (1 << 0)
1485#define RESET_CTL_READY_TO_RESET (1 << 1)
9e72b46c 1486
6d50b065
VS
1487#define HSW_GTT_CACHE_EN 0x4024
1488#define GTT_CACHE_EN_ALL 0xF0007FFF
9e72b46c
ID
1489#define GEN7_WR_WATERMARK 0x4028
1490#define GEN7_GFX_PRIO_CTRL 0x402C
1491#define ARB_MODE 0x4030
f691e2f4
DV
1492#define ARB_MODE_SWIZZLE_SNB (1<<4)
1493#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
1494#define GEN7_GFX_PEND_TLB0 0x4034
1495#define GEN7_GFX_PEND_TLB1 0x4038
1496/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1497#define GEN7_LRA_LIMITS_BASE 0x403C
1498#define GEN7_LRA_LIMITS_REG_NUM 13
1499#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1500#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1501
31a5336e 1502#define GAMTARBMODE 0x04a08
4afe8d33 1503#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 1504#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 1505#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 1506#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
1507#define RING_FAULT_GTTSEL_MASK (1<<11)
1508#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1509#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1510#define RING_FAULT_VALID (1<<0)
33f3f518 1511#define DONE_REG 0x40b0
fbe5d36e 1512#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
1513#define BSD_HWS_PGA_GEN7 (0x04180)
1514#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 1515#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 1516#define RING_ACTHD(base) ((base)+0x74)
50877445 1517#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 1518#define RING_NOPID(base) ((base)+0x94)
0f46832f 1519#define RING_IMR(base) ((base)+0xa8)
73d477f6 1520#define RING_HWSTAM(base) ((base)+0x98)
c0c7babc 1521#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
1522#define TAIL_ADDR 0x001FFFF8
1523#define HEAD_WRAP_COUNT 0xFFE00000
1524#define HEAD_WRAP_ONE 0x00200000
1525#define HEAD_ADDR 0x001FFFFC
1526#define RING_NR_PAGES 0x001FF000
1527#define RING_REPORT_MASK 0x00000006
1528#define RING_REPORT_64K 0x00000002
1529#define RING_REPORT_128K 0x00000004
1530#define RING_NO_REPORT 0x00000000
1531#define RING_VALID_MASK 0x00000001
1532#define RING_VALID 0x00000001
1533#define RING_INVALID 0x00000000
4b60e5cb
CW
1534#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1535#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 1536#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
1537
1538#define GEN7_TLB_RD_ADDR 0x4700
1539
8168bd48
CW
1540#if 0
1541#define PRB0_TAIL 0x02030
1542#define PRB0_HEAD 0x02034
1543#define PRB0_START 0x02038
1544#define PRB0_CTL 0x0203c
585fb111
JB
1545#define PRB1_TAIL 0x02040 /* 915+ only */
1546#define PRB1_HEAD 0x02044 /* 915+ only */
1547#define PRB1_START 0x02048 /* 915+ only */
1548#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 1549#endif
63eeaf38
JB
1550#define IPEIR_I965 0x02064
1551#define IPEHR_I965 0x02068
1552#define INSTDONE_I965 0x0206c
d53bd484
BW
1553#define GEN7_INSTDONE_1 0x0206c
1554#define GEN7_SC_INSTDONE 0x07100
1555#define GEN7_SAMPLER_INSTDONE 0x0e160
1556#define GEN7_ROW_INSTDONE 0x0e164
1557#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
1558#define RING_IPEIR(base) ((base)+0x64)
1559#define RING_IPEHR(base) ((base)+0x68)
1560#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
1561#define RING_INSTPS(base) ((base)+0x70)
1562#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 1563#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 1564#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 1565#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
1566#define INSTPS 0x02070 /* 965+ only */
1567#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
1568#define ACTHD_I965 0x02074
1569#define HWS_PGA 0x02080
1570#define HWS_ADDRESS_MASK 0xfffff000
1571#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
1572#define PWRCTXA 0x2088 /* 965GM+ only */
1573#define PWRCTX_EN (1<<0)
585fb111 1574#define IPEIR 0x02088
63eeaf38
JB
1575#define IPEHR 0x0208c
1576#define INSTDONE 0x02090
585fb111
JB
1577#define NOPID 0x02094
1578#define HWSTAM 0x02098
9d2f41fa 1579#define DMA_FADD_I8XX 0x020d0
94e39e28 1580#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
1581#define RING_BBADDR(base) ((base)+0x140)
1582#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 1583
f406839f 1584#define ERROR_GEN6 0x040a0
71e172e8 1585#define GEN7_ERR_INT 0x44040
de032bf4 1586#define ERR_INT_POISON (1<<31)
8664281b 1587#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 1588#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 1589#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 1590#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 1591#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 1592#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 1593#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 1594#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 1595#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 1596
6c826f34
MK
1597#define GEN8_FAULT_TLB_DATA0 0x04b10
1598#define GEN8_FAULT_TLB_DATA1 0x04b14
1599
3f1e109a
PZ
1600#define FPGA_DBG 0x42300
1601#define FPGA_DBG_RM_NOCLAIM (1<<31)
1602
0f3b6849 1603#define DERRMR 0x44050
4e0bbc31 1604/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1605#define DERRMR_PIPEA_SCANLINE (1<<0)
1606#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1607#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1608#define DERRMR_PIPEA_VBLANK (1<<3)
1609#define DERRMR_PIPEA_HBLANK (1<<5)
1610#define DERRMR_PIPEB_SCANLINE (1<<8)
1611#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1612#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1613#define DERRMR_PIPEB_VBLANK (1<<11)
1614#define DERRMR_PIPEB_HBLANK (1<<13)
1615/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1616#define DERRMR_PIPEC_SCANLINE (1<<14)
1617#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1618#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1619#define DERRMR_PIPEC_VBLANK (1<<21)
1620#define DERRMR_PIPEC_HBLANK (1<<22)
1621
0f3b6849 1622
de6e2eaf
EA
1623/* GM45+ chicken bits -- debug workaround bits that may be required
1624 * for various sorts of correct behavior. The top 16 bits of each are
1625 * the enables for writing to the corresponding low bit.
1626 */
1627#define _3D_CHICKEN 0x02084
4283908e 1628#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1629#define _3D_CHICKEN2 0x0208c
1630/* Disables pipelining of read flushes past the SF-WIZ interface.
1631 * Required on all Ironlake steppings according to the B-Spec, but the
1632 * particular danger of not doing so is not specified.
1633 */
1634# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1635#define _3D_CHICKEN3 0x02090
87f8020e 1636#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1637#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1638#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1639#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1640
71cf39b1
EA
1641#define MI_MODE 0x0209c
1642# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1643# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1644# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1645# define MODE_IDLE (1 << 9)
9991ae78 1646# define STOP_RING (1 << 8)
71cf39b1 1647
f8f2ac9a 1648#define GEN6_GT_MODE 0x20d0
a607c1a4 1649#define GEN7_GT_MODE 0x7008
8d85d272
VS
1650#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1651#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1652#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1653#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
98533251 1654#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
6547fbdb 1655#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
b7668791
DL
1656#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1657#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
f8f2ac9a 1658
1ec14ad3 1659#define GFX_MODE 0x02520
b095cd0a 1660#define GFX_MODE_GEN7 0x0229c
5eb719cd 1661#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1662#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1663#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1664#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1665#define GFX_REPLAY_MODE (1<<11)
1666#define GFX_PSMI_GRANULARITY (1<<10)
1667#define GFX_PPGTT_ENABLE (1<<9)
1668
a7e806de 1669#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1670#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1671
9e72b46c
ID
1672#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1673#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1674#define SCPD0 0x0209c /* 915+ only */
1675#define IER 0x020a0
1676#define IIR 0x020a4
1677#define IMR 0x020a8
1678#define ISR 0x020ac
07ec7ec5 1679#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
e4443e45 1680#define GINT_DIS (1<<22)
2d809570 1681#define GCFG_DIS (1<<8)
9e72b46c 1682#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1683#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1684#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1685#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1686#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1687#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1688#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
38807746
D
1689#define VLV_PCBR_ADDR_SHIFT 12
1690
90a72f87 1691#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1692#define EIR 0x020b0
1693#define EMR 0x020b4
1694#define ESR 0x020b8
63eeaf38
JB
1695#define GM45_ERROR_PAGE_TABLE (1<<5)
1696#define GM45_ERROR_MEM_PRIV (1<<4)
1697#define I915_ERROR_PAGE_TABLE (1<<4)
1698#define GM45_ERROR_CP_PRIV (1<<3)
1699#define I915_ERROR_MEMORY_REFRESH (1<<1)
1700#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1701#define INSTPM 0x020c0
ee980b80 1702#define INSTPM_SELF_EN (1<<12) /* 915GM only */
3299254f 1703#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
8692d00e
CW
1704 will not assert AGPBUSY# and will only
1705 be delivered when out of C3. */
84f9f938 1706#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1707#define INSTPM_TLB_INVALIDATE (1<<9)
1708#define INSTPM_SYNC_FLUSH (1<<5)
585fb111 1709#define ACTHD 0x020c8
1038392b
VS
1710#define MEM_MODE 0x020cc
1711#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1712#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1713#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
585fb111 1714#define FW_BLC 0x020d8
8692d00e 1715#define FW_BLC2 0x020dc
585fb111 1716#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1717#define FW_BLC_SELF_EN_MASK (1<<31)
1718#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1719#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1720#define MM_BURST_LENGTH 0x00700000
1721#define MM_FIFO_WATERMARK 0x0001F000
1722#define LM_BURST_LENGTH 0x00000700
1723#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1724#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1725
1726/* Make render/texture TLB fetches lower priorty than associated data
1727 * fetches. This is not turned on by default
1728 */
1729#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1730
1731/* Isoch request wait on GTT enable (Display A/B/C streams).
1732 * Make isoch requests stall on the TLB update. May cause
1733 * display underruns (test mode only)
1734 */
1735#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1736
1737/* Block grant count for isoch requests when block count is
1738 * set to a finite value.
1739 */
1740#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1741#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1742#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1743#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1744#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1745
1746/* Enable render writes to complete in C2/C3/C4 power states.
1747 * If this isn't enabled, render writes are prevented in low
1748 * power states. That seems bad to me.
1749 */
1750#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1751
1752/* This acknowledges an async flip immediately instead
1753 * of waiting for 2TLB fetches.
1754 */
1755#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1756
1757/* Enables non-sequential data reads through arbiter
1758 */
0206e353 1759#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1760
1761/* Disable FSB snooping of cacheable write cycles from binner/render
1762 * command stream
1763 */
1764#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1765
1766/* Arbiter time slice for non-isoch streams */
1767#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1768#define MI_ARB_TIME_SLICE_1 (0 << 5)
1769#define MI_ARB_TIME_SLICE_2 (1 << 5)
1770#define MI_ARB_TIME_SLICE_4 (2 << 5)
1771#define MI_ARB_TIME_SLICE_6 (3 << 5)
1772#define MI_ARB_TIME_SLICE_8 (4 << 5)
1773#define MI_ARB_TIME_SLICE_10 (5 << 5)
1774#define MI_ARB_TIME_SLICE_14 (6 << 5)
1775#define MI_ARB_TIME_SLICE_16 (7 << 5)
1776
1777/* Low priority grace period page size */
1778#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1779#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1780
1781/* Disable display A/B trickle feed */
1782#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1783
1784/* Set display plane priority */
1785#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1786#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1787
54e472ae
VS
1788#define MI_STATE 0x020e4 /* gen2 only */
1789#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1790#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1791
585fb111 1792#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1793#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1794#define CM0_IZ_OPT_DISABLE (1<<6)
1795#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1796#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1797#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1798#define CM0_COLOR_EVICT_DISABLE (1<<3)
1799#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1800#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1801#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1802#define GFX_FLSH_CNTL_GEN6 0x101008
1803#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1804#define ECOSKPD 0x021d0
1805#define ECO_GATING_CX_ONLY (1<<3)
1806#define ECO_FLIP_DONE (1<<0)
585fb111 1807
fe27c606 1808#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1809#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1810#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1811#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1812#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1813#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
9370cd98 1814#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
fb046853 1815
4efe0708
JB
1816#define GEN6_BLITTER_ECOSKPD 0x221d0
1817#define GEN6_BLITTER_LOCK_SHIFT 16
1818#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1819
295e8bb7 1820#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
2c550183 1821#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
295e8bb7 1822#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
e4443e45 1823#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
295e8bb7 1824
693d11c3
D
1825/* Fuse readout registers for GT */
1826#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
c93043ae
JM
1827#define CHV_FGT_DISABLE_SS0 (1 << 10)
1828#define CHV_FGT_DISABLE_SS1 (1 << 11)
693d11c3
D
1829#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1830#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1831#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1832#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1833#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1834#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1835#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1836#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1837
3873218f
JM
1838#define GEN8_FUSE2 0x9120
1839#define GEN8_F2_S_ENA_SHIFT 25
1840#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1841
1842#define GEN9_F2_SS_DIS_SHIFT 20
1843#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1844
dead16e2 1845#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
3873218f 1846
881f47b6 1847#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1848#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1849#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1850#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1851#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1852
cc609d5d
BW
1853/* On modern GEN architectures interrupt control consists of two sets
1854 * of registers. The first set pertains to the ring generating the
1855 * interrupt. The second control is for the functional block generating the
1856 * interrupt. These are PM, GT, DE, etc.
1857 *
1858 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1859 * GT interrupt bits, so we don't need to duplicate the defines.
1860 *
1861 * These defines should cover us well from SNB->HSW with minor exceptions
1862 * it can also work on ILK.
1863 */
1864#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1865#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1866#define GT_BLT_USER_INTERRUPT (1 << 22)
1867#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1868#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1869#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
73d477f6 1870#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
cc609d5d
BW
1871#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1872#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1873#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1874#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1875#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1876#define GT_RENDER_USER_INTERRUPT (1 << 0)
1877
12638c57
BW
1878#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1879#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1880
35a85ac6
BW
1881#define GT_PARITY_ERROR(dev) \
1882 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1883 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1884
cc609d5d
BW
1885/* These are all the "old" interrupts */
1886#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1887
1888#define I915_PM_INTERRUPT (1<<31)
1889#define I915_ISP_INTERRUPT (1<<22)
1890#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1891#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
e7d7cad0 1892#define I915_MIPIC_INTERRUPT (1<<19)
fac12f6c 1893#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1894#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1895#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1896#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1897#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1898#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1899#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1900#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1901#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1902#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1903#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1904#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1905#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1906#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1907#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1908#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1909#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1910#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1911#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1912#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1913#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1914#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1915#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1916#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1917#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1918#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1919#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1920#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1921#define I915_USER_INTERRUPT (1<<1)
1922#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1923#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1924
1925#define GEN6_BSD_RNCID 0x12198
1926
a1e969e0
BW
1927#define GEN7_FF_THREAD_MODE 0x20a0
1928#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1929#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1930#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1931#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1932#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1933#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1934#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1935#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1936#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1937#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1938#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1939#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1940#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1941#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1942#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1943
585fb111
JB
1944/*
1945 * Framebuffer compression (915+ only)
1946 */
1947
1948#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1949#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1950#define FBC_CONTROL 0x03208
1951#define FBC_CTL_EN (1<<31)
1952#define FBC_CTL_PERIODIC (1<<30)
1953#define FBC_CTL_INTERVAL_SHIFT (16)
1954#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1955#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1956#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1957#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1958#define FBC_COMMAND 0x0320c
1959#define FBC_CMD_COMPRESS (1<<0)
1960#define FBC_STATUS 0x03210
1961#define FBC_STAT_COMPRESSING (1<<31)
1962#define FBC_STAT_COMPRESSED (1<<30)
1963#define FBC_STAT_MODIFIED (1<<29)
82f34496 1964#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1965#define FBC_CONTROL2 0x03214
1966#define FBC_CTL_FENCE_DBL (0<<4)
1967#define FBC_CTL_IDLE_IMM (0<<2)
1968#define FBC_CTL_IDLE_FULL (1<<2)
1969#define FBC_CTL_IDLE_LINE (2<<2)
1970#define FBC_CTL_IDLE_DEBUG (3<<2)
1971#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1972#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1973#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1974#define FBC_TAG 0x03300
585fb111 1975
31b9df10
PZ
1976#define FBC_STATUS2 0x43214
1977#define FBC_COMPRESSION_MASK 0x7ff
1978
585fb111
JB
1979#define FBC_LL_SIZE (1536)
1980
74dff282
JB
1981/* Framebuffer compression for GM45+ */
1982#define DPFC_CB_BASE 0x3200
1983#define DPFC_CONTROL 0x3208
1984#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1985#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1986#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1987#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1988#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1989#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1990#define DPFC_SR_EN (1<<10)
1991#define DPFC_CTL_LIMIT_1X (0<<6)
1992#define DPFC_CTL_LIMIT_2X (1<<6)
1993#define DPFC_CTL_LIMIT_4X (2<<6)
1994#define DPFC_RECOMP_CTL 0x320c
1995#define DPFC_RECOMP_STALL_EN (1<<27)
1996#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1997#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1998#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1999#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
2000#define DPFC_STATUS 0x3210
2001#define DPFC_INVAL_SEG_SHIFT (16)
2002#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2003#define DPFC_COMP_SEG_SHIFT (0)
2004#define DPFC_COMP_SEG_MASK (0x000003ff)
2005#define DPFC_STATUS2 0x3214
2006#define DPFC_FENCE_YOFF 0x3218
2007#define DPFC_CHICKEN 0x3224
2008#define DPFC_HT_MODIFY (1<<31)
2009
b52eb4dc
ZY
2010/* Framebuffer compression for Ironlake */
2011#define ILK_DPFC_CB_BASE 0x43200
2012#define ILK_DPFC_CONTROL 0x43208
da46f936 2013#define FBC_CTL_FALSE_COLOR (1<<10)
b52eb4dc
ZY
2014/* The bit 28-8 is reserved */
2015#define DPFC_RESERVED (0x1FFFFF00)
2016#define ILK_DPFC_RECOMP_CTL 0x4320c
2017#define ILK_DPFC_STATUS 0x43210
2018#define ILK_DPFC_FENCE_YOFF 0x43218
2019#define ILK_DPFC_CHICKEN 0x43224
2020#define ILK_FBC_RT_BASE 0x2128
2021#define ILK_FBC_RT_VALID (1<<0)
abe959c7 2022#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
2023
2024#define ILK_DISPLAY_CHICKEN1 0x42000
2025#define ILK_FBCQ_DIS (1<<22)
0206e353 2026#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 2027
b52eb4dc 2028
9c04f015
YL
2029/*
2030 * Framebuffer compression for Sandybridge
2031 *
2032 * The following two registers are of type GTTMMADR
2033 */
2034#define SNB_DPFC_CTL_SA 0x100100
2035#define SNB_CPU_FENCE_ENABLE (1<<29)
2036#define DPFC_CPU_FENCE_OFFSET 0x100104
2037
abe959c7
RV
2038/* Framebuffer compression for Ivybridge */
2039#define IVB_FBC_RT_BASE 0x7020
2040
42db64ef
PZ
2041#define IPS_CTL 0x43408
2042#define IPS_ENABLE (1 << 31)
9c04f015 2043
fd3da6c9
RV
2044#define MSG_FBC_REND_STATE 0x50380
2045#define FBC_REND_NUKE (1<<2)
2046#define FBC_REND_CACHE_CLEAN (1<<1)
2047
585fb111
JB
2048/*
2049 * GPIO regs
2050 */
2051#define GPIOA 0x5010
2052#define GPIOB 0x5014
2053#define GPIOC 0x5018
2054#define GPIOD 0x501c
2055#define GPIOE 0x5020
2056#define GPIOF 0x5024
2057#define GPIOG 0x5028
2058#define GPIOH 0x502c
2059# define GPIO_CLOCK_DIR_MASK (1 << 0)
2060# define GPIO_CLOCK_DIR_IN (0 << 1)
2061# define GPIO_CLOCK_DIR_OUT (1 << 1)
2062# define GPIO_CLOCK_VAL_MASK (1 << 2)
2063# define GPIO_CLOCK_VAL_OUT (1 << 3)
2064# define GPIO_CLOCK_VAL_IN (1 << 4)
2065# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2066# define GPIO_DATA_DIR_MASK (1 << 8)
2067# define GPIO_DATA_DIR_IN (0 << 9)
2068# define GPIO_DATA_DIR_OUT (1 << 9)
2069# define GPIO_DATA_VAL_MASK (1 << 10)
2070# define GPIO_DATA_VAL_OUT (1 << 11)
2071# define GPIO_DATA_VAL_IN (1 << 12)
2072# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2073
f899fc64
CW
2074#define GMBUS0 0x5100 /* clock/port select */
2075#define GMBUS_RATE_100KHZ (0<<8)
2076#define GMBUS_RATE_50KHZ (1<<8)
2077#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2078#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2079#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
988c7015
JN
2080#define GMBUS_PIN_DISABLED 0
2081#define GMBUS_PIN_SSC 1
2082#define GMBUS_PIN_VGADDC 2
2083#define GMBUS_PIN_PANEL 3
2084#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2085#define GMBUS_PIN_DPC 4 /* HDMIC */
2086#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2087#define GMBUS_PIN_DPD 6 /* HDMID */
2088#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
4c272834
JN
2089#define GMBUS_PIN_1_BXT 1
2090#define GMBUS_PIN_2_BXT 2
2091#define GMBUS_PIN_3_BXT 3
5ea6e5e3 2092#define GMBUS_NUM_PINS 7 /* including 0 */
f899fc64
CW
2093#define GMBUS1 0x5104 /* command/status */
2094#define GMBUS_SW_CLR_INT (1<<31)
2095#define GMBUS_SW_RDY (1<<30)
2096#define GMBUS_ENT (1<<29) /* enable timeout */
2097#define GMBUS_CYCLE_NONE (0<<25)
2098#define GMBUS_CYCLE_WAIT (1<<25)
2099#define GMBUS_CYCLE_INDEX (2<<25)
2100#define GMBUS_CYCLE_STOP (4<<25)
2101#define GMBUS_BYTE_COUNT_SHIFT 16
9535c475 2102#define GMBUS_BYTE_COUNT_MAX 256U
f899fc64
CW
2103#define GMBUS_SLAVE_INDEX_SHIFT 8
2104#define GMBUS_SLAVE_ADDR_SHIFT 1
2105#define GMBUS_SLAVE_READ (1<<0)
2106#define GMBUS_SLAVE_WRITE (0<<0)
2107#define GMBUS2 0x5108 /* status */
2108#define GMBUS_INUSE (1<<15)
2109#define GMBUS_HW_WAIT_PHASE (1<<14)
2110#define GMBUS_STALL_TIMEOUT (1<<13)
2111#define GMBUS_INT (1<<12)
2112#define GMBUS_HW_RDY (1<<11)
2113#define GMBUS_SATOER (1<<10)
2114#define GMBUS_ACTIVE (1<<9)
2115#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2116#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2117#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2118#define GMBUS_NAK_EN (1<<3)
2119#define GMBUS_IDLE_EN (1<<2)
2120#define GMBUS_HW_WAIT_EN (1<<1)
2121#define GMBUS_HW_RDY_EN (1<<0)
2122#define GMBUS5 0x5120 /* byte index */
2123#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 2124
585fb111
JB
2125/*
2126 * Clock control & power management
2127 */
2d401b17
VS
2128#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2129#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2130#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2131#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
585fb111
JB
2132
2133#define VGA0 0x6000
2134#define VGA1 0x6004
2135#define VGA_PD 0x6010
2136#define VGA0_PD_P2_DIV_4 (1 << 7)
2137#define VGA0_PD_P1_DIV_2 (1 << 5)
2138#define VGA0_PD_P1_SHIFT 0
2139#define VGA0_PD_P1_MASK (0x1f << 0)
2140#define VGA1_PD_P2_DIV_4 (1 << 15)
2141#define VGA1_PD_P1_DIV_2 (1 << 13)
2142#define VGA1_PD_P1_SHIFT 8
2143#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 2144#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
2145#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2146#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 2147#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 2148#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 2149#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
2150#define DPLL_VGA_MODE_DIS (1 << 28)
2151#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2152#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2153#define DPLL_MODE_MASK (3 << 26)
2154#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2155#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2156#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2157#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2158#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2159#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 2160#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 2161#define DPLL_LOCK_VLV (1<<15)
598fac6b 2162#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 2163#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 2164#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
2165#define DPLL_PORTC_READY_MASK (0xf << 4)
2166#define DPLL_PORTB_READY_MASK (0xf)
585fb111 2167
585fb111 2168#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
2169
2170/* Additional CHV pll/phy registers */
2171#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2172#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2 2173#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
bc284542
VS
2174#define PHY_LDO_DELAY_0NS 0x0
2175#define PHY_LDO_DELAY_200NS 0x1
2176#define PHY_LDO_DELAY_600NS 0x2
2177#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
70722468
VS
2178#define PHY_CH_SU_PSR 0x1
2179#define PHY_CH_DEEP_PSR 0x7
2180#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2181#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
076ed3b2 2182#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
efd814b7 2183#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
076ed3b2 2184
585fb111
JB
2185/*
2186 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2187 * this field (only one bit may be set).
2188 */
2189#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2190#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 2191#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
2192/* i830, required in DVO non-gang */
2193#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2194#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2195#define PLL_REF_INPUT_DREFCLK (0 << 13)
2196#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2197#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2198#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2199#define PLL_REF_INPUT_MASK (3 << 13)
2200#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 2201/* Ironlake */
b9055052
ZW
2202# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2203# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2204# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2205# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2206# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2207
585fb111
JB
2208/*
2209 * Parallel to Serial Load Pulse phase selection.
2210 * Selects the phase for the 10X DPLL clock for the PCIe
2211 * digital display port. The range is 4 to 13; 10 or more
2212 * is just a flip delay. The default is 6
2213 */
2214#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2215#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2216/*
2217 * SDVO multiplier for 945G/GM. Not used on 965.
2218 */
2219#define SDVO_MULTIPLIER_MASK 0x000000ff
2220#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2221#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a 2222
2d401b17
VS
2223#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2224#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2225#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2226#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
a57c774a 2227
585fb111
JB
2228/*
2229 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2230 *
2231 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2232 */
2233#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2234#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2235/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2236#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2237#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2238/*
2239 * SDVO/UDI pixel multiplier.
2240 *
2241 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2242 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2243 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2244 * dummy bytes in the datastream at an increased clock rate, with both sides of
2245 * the link knowing how many bytes are fill.
2246 *
2247 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2248 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2249 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2250 * through an SDVO command.
2251 *
2252 * This register field has values of multiplication factor minus 1, with
2253 * a maximum multiplier of 5 for SDVO.
2254 */
2255#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2256#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2257/*
2258 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2259 * This best be set to the default value (3) or the CRT won't work. No,
2260 * I don't entirely understand what this does...
2261 */
2262#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2263#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 2264
9db4a9c7
JB
2265#define _FPA0 0x06040
2266#define _FPA1 0x06044
2267#define _FPB0 0x06048
2268#define _FPB1 0x0604c
2269#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2270#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 2271#define FP_N_DIV_MASK 0x003f0000
f2b115e6 2272#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
2273#define FP_N_DIV_SHIFT 16
2274#define FP_M1_DIV_MASK 0x00003f00
2275#define FP_M1_DIV_SHIFT 8
2276#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 2277#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
2278#define FP_M2_DIV_SHIFT 0
2279#define DPLL_TEST 0x606c
2280#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2281#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2282#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2283#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2284#define DPLLB_TEST_N_BYPASS (1 << 19)
2285#define DPLLB_TEST_M_BYPASS (1 << 18)
2286#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2287#define DPLLA_TEST_N_BYPASS (1 << 3)
2288#define DPLLA_TEST_M_BYPASS (1 << 2)
2289#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2290#define D_STATE 0x6104
dc96e9b8 2291#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
2292#define DSTATE_PLL_D3_OFF (1<<3)
2293#define DSTATE_GFX_CLOCK_GATING (1<<1)
2294#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 2295#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
2296# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2297# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2298# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2299# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2300# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2301# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2302# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2303# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2304# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2305# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2306# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2307# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2308# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2309# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2310# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2311# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2312# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2313# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2314# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2315# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2316# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2317# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2318# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2319# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2320# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2321# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2322# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2323# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
646b4269 2324/*
652c393a
JB
2325 * This bit must be set on the 830 to prevent hangs when turning off the
2326 * overlay scaler.
2327 */
2328# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2329# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2330# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2331# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2332# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2333
2334#define RENCLK_GATE_D1 0x6204
2335# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2336# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2337# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2338# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2339# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2340# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2341# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2342# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2343# define MAG_CLOCK_GATE_DISABLE (1 << 5)
646b4269 2344/* This bit must be unset on 855,865 */
652c393a
JB
2345# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2346# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2347# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2348# define MECO_CLOCK_GATE_DISABLE (1 << 1)
646b4269 2349/* This bit must be set on 855,865. */
652c393a
JB
2350# define SV_CLOCK_GATE_DISABLE (1 << 0)
2351# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2352# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2353# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2354# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2355# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2356# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2357# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2358# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2359# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2360# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2361# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2362# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2363# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2364# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2365# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2366# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2367# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2368
2369# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
646b4269 2370/* This bit must always be set on 965G/965GM */
652c393a
JB
2371# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2372# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2373# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2374# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2375# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2376# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
646b4269 2377/* This bit must always be set on 965G */
652c393a
JB
2378# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2379# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2380# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2381# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2382# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2383# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2384# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2385# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2386# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2387# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2388# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2389# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2390# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2391# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2392# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2393# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2394# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2395# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2396# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2397
2398#define RENCLK_GATE_D2 0x6208
2399#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2400#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2401#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
fa4f53c4
VS
2402
2403#define VDECCLK_GATE_D 0x620C /* g4x only */
2404#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2405
652c393a
JB
2406#define RAMCLK_GATE_D 0x6210 /* CRL only */
2407#define DEUC 0x6214 /* CRL only */
585fb111 2408
d88b2270 2409#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
2410#define FW_CSPWRDWNEN (1<<15)
2411
e0d8d59b
VS
2412#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2413
24eb2d59
CML
2414#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2415#define CDCLK_FREQ_SHIFT 4
2416#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2417#define CZCLK_FREQ_MASK 0xf
1e69cd74
VS
2418
2419#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2420#define PFI_CREDIT_63 (9 << 28) /* chv only */
2421#define PFI_CREDIT_31 (8 << 28) /* chv only */
2422#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2423#define PFI_CREDIT_RESEND (1 << 27)
2424#define VGA_FAST_MODE_DISABLE (1 << 14)
2425
24eb2d59
CML
2426#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2427
585fb111
JB
2428/*
2429 * Palette regs
2430 */
a57c774a
AK
2431#define PALETTE_A_OFFSET 0xa000
2432#define PALETTE_B_OFFSET 0xa800
84fd4f4e 2433#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
2434#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2435 dev_priv->info.display_mmio_offset)
585fb111 2436
673a394b
EA
2437/* MCH MMIO space */
2438
2439/*
2440 * MCHBAR mirror.
2441 *
2442 * This mirrors the MCHBAR MMIO space whose location is determined by
2443 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2444 * every way. It is not accessible from the CP register read instructions.
2445 *
515b2392
PZ
2446 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2447 * just read.
673a394b
EA
2448 */
2449#define MCHBAR_MIRROR_BASE 0x10000
2450
1398261a
YL
2451#define MCHBAR_MIRROR_BASE_SNB 0x140000
2452
3ebecd07 2453/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 2454#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 2455
646b4269 2456/* 915-945 and GM965 MCH register controlling DRAM channel access */
673a394b
EA
2457#define DCC 0x10200
2458#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2459#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2460#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2461#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2462#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 2463#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
656bfa3a
DV
2464#define DCC2 0x10204
2465#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
673a394b 2466
646b4269 2467/* Pineview MCH register contains DDR3 setting */
95534263
LP
2468#define CSHRDDR3CTL 0x101a8
2469#define CSHRDDR3CTL_DDR3 (1 << 2)
2470
646b4269 2471/* 965 MCH register controlling DRAM channel configuration */
673a394b
EA
2472#define C0DRB3 0x10206
2473#define C1DRB3 0x10606
2474
646b4269 2475/* snb MCH registers for reading the DRAM channel configuration */
f691e2f4
DV
2476#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2477#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2478#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2479#define MAD_DIMM_ECC_MASK (0x3 << 24)
2480#define MAD_DIMM_ECC_OFF (0x0 << 24)
2481#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2482#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2483#define MAD_DIMM_ECC_ON (0x3 << 24)
2484#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2485#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2486#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2487#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2488#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2489#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2490#define MAD_DIMM_A_SELECT (0x1 << 16)
2491/* DIMM sizes are in multiples of 256mb. */
2492#define MAD_DIMM_B_SIZE_SHIFT 8
2493#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2494#define MAD_DIMM_A_SIZE_SHIFT 0
2495#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2496
646b4269 2497/* snb MCH registers for priority tuning */
1d7aaa0c
DV
2498#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2499#define MCH_SSKPD_WM0_MASK 0x3f
2500#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 2501
ec013e7f
JB
2502#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2503
b11248df
KP
2504/* Clocking configuration register */
2505#define CLKCFG 0x10c00
7662c8bd 2506#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
2507#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2508#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2509#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2510#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2511#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 2512/* Note, below two are guess */
b11248df 2513#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 2514#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 2515#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
2516#define CLKCFG_MEM_533 (1 << 4)
2517#define CLKCFG_MEM_667 (2 << 4)
2518#define CLKCFG_MEM_800 (3 << 4)
2519#define CLKCFG_MEM_MASK (7 << 4)
2520
34edce2f
VS
2521#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2522#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2523
ea056c14
JB
2524#define TSC1 0x11001
2525#define TSE (1<<0)
7648fa99
JB
2526#define TR1 0x11006
2527#define TSFS 0x11020
2528#define TSFS_SLOPE_MASK 0x0000ff00
2529#define TSFS_SLOPE_SHIFT 8
2530#define TSFS_INTR_MASK 0x000000ff
2531
f97108d1
JB
2532#define CRSTANDVID 0x11100
2533#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2534#define PXVFREQ_PX_MASK 0x7f000000
2535#define PXVFREQ_PX_SHIFT 24
2536#define VIDFREQ_BASE 0x11110
2537#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2538#define VIDFREQ2 0x11114
2539#define VIDFREQ3 0x11118
2540#define VIDFREQ4 0x1111c
2541#define VIDFREQ_P0_MASK 0x1f000000
2542#define VIDFREQ_P0_SHIFT 24
2543#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2544#define VIDFREQ_P0_CSCLK_SHIFT 20
2545#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2546#define VIDFREQ_P0_CRCLK_SHIFT 16
2547#define VIDFREQ_P1_MASK 0x00001f00
2548#define VIDFREQ_P1_SHIFT 8
2549#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2550#define VIDFREQ_P1_CSCLK_SHIFT 4
2551#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2552#define INTTOEXT_BASE_ILK 0x11300
2553#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2554#define INTTOEXT_MAP3_SHIFT 24
2555#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2556#define INTTOEXT_MAP2_SHIFT 16
2557#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2558#define INTTOEXT_MAP1_SHIFT 8
2559#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2560#define INTTOEXT_MAP0_SHIFT 0
2561#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2562#define MEMSWCTL 0x11170 /* Ironlake only */
2563#define MEMCTL_CMD_MASK 0xe000
2564#define MEMCTL_CMD_SHIFT 13
2565#define MEMCTL_CMD_RCLK_OFF 0
2566#define MEMCTL_CMD_RCLK_ON 1
2567#define MEMCTL_CMD_CHFREQ 2
2568#define MEMCTL_CMD_CHVID 3
2569#define MEMCTL_CMD_VMMOFF 4
2570#define MEMCTL_CMD_VMMON 5
2571#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2572 when command complete */
2573#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2574#define MEMCTL_FREQ_SHIFT 8
2575#define MEMCTL_SFCAVM (1<<7)
2576#define MEMCTL_TGT_VID_MASK 0x007f
2577#define MEMIHYST 0x1117c
2578#define MEMINTREN 0x11180 /* 16 bits */
2579#define MEMINT_RSEXIT_EN (1<<8)
2580#define MEMINT_CX_SUPR_EN (1<<7)
2581#define MEMINT_CONT_BUSY_EN (1<<6)
2582#define MEMINT_AVG_BUSY_EN (1<<5)
2583#define MEMINT_EVAL_CHG_EN (1<<4)
2584#define MEMINT_MON_IDLE_EN (1<<3)
2585#define MEMINT_UP_EVAL_EN (1<<2)
2586#define MEMINT_DOWN_EVAL_EN (1<<1)
2587#define MEMINT_SW_CMD_EN (1<<0)
2588#define MEMINTRSTR 0x11182 /* 16 bits */
2589#define MEM_RSEXIT_MASK 0xc000
2590#define MEM_RSEXIT_SHIFT 14
2591#define MEM_CONT_BUSY_MASK 0x3000
2592#define MEM_CONT_BUSY_SHIFT 12
2593#define MEM_AVG_BUSY_MASK 0x0c00
2594#define MEM_AVG_BUSY_SHIFT 10
2595#define MEM_EVAL_CHG_MASK 0x0300
2596#define MEM_EVAL_BUSY_SHIFT 8
2597#define MEM_MON_IDLE_MASK 0x00c0
2598#define MEM_MON_IDLE_SHIFT 6
2599#define MEM_UP_EVAL_MASK 0x0030
2600#define MEM_UP_EVAL_SHIFT 4
2601#define MEM_DOWN_EVAL_MASK 0x000c
2602#define MEM_DOWN_EVAL_SHIFT 2
2603#define MEM_SW_CMD_MASK 0x0003
2604#define MEM_INT_STEER_GFX 0
2605#define MEM_INT_STEER_CMR 1
2606#define MEM_INT_STEER_SMI 2
2607#define MEM_INT_STEER_SCI 3
2608#define MEMINTRSTS 0x11184
2609#define MEMINT_RSEXIT (1<<7)
2610#define MEMINT_CONT_BUSY (1<<6)
2611#define MEMINT_AVG_BUSY (1<<5)
2612#define MEMINT_EVAL_CHG (1<<4)
2613#define MEMINT_MON_IDLE (1<<3)
2614#define MEMINT_UP_EVAL (1<<2)
2615#define MEMINT_DOWN_EVAL (1<<1)
2616#define MEMINT_SW_CMD (1<<0)
2617#define MEMMODECTL 0x11190
2618#define MEMMODE_BOOST_EN (1<<31)
2619#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2620#define MEMMODE_BOOST_FREQ_SHIFT 24
2621#define MEMMODE_IDLE_MODE_MASK 0x00030000
2622#define MEMMODE_IDLE_MODE_SHIFT 16
2623#define MEMMODE_IDLE_MODE_EVAL 0
2624#define MEMMODE_IDLE_MODE_CONT 1
2625#define MEMMODE_HWIDLE_EN (1<<15)
2626#define MEMMODE_SWMODE_EN (1<<14)
2627#define MEMMODE_RCLK_GATE (1<<13)
2628#define MEMMODE_HW_UPDATE (1<<12)
2629#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2630#define MEMMODE_FSTART_SHIFT 8
2631#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2632#define MEMMODE_FMAX_SHIFT 4
2633#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2634#define RCBMAXAVG 0x1119c
2635#define MEMSWCTL2 0x1119e /* Cantiga only */
2636#define SWMEMCMD_RENDER_OFF (0 << 13)
2637#define SWMEMCMD_RENDER_ON (1 << 13)
2638#define SWMEMCMD_SWFREQ (2 << 13)
2639#define SWMEMCMD_TARVID (3 << 13)
2640#define SWMEMCMD_VRM_OFF (4 << 13)
2641#define SWMEMCMD_VRM_ON (5 << 13)
2642#define CMDSTS (1<<12)
2643#define SFCAVM (1<<11)
2644#define SWFREQ_MASK 0x0380 /* P0-7 */
2645#define SWFREQ_SHIFT 7
2646#define TARVID_MASK 0x001f
2647#define MEMSTAT_CTG 0x111a0
2648#define RCBMINAVG 0x111a0
2649#define RCUPEI 0x111b0
2650#define RCDNEI 0x111b4
88271da3
JB
2651#define RSTDBYCTL 0x111b8
2652#define RS1EN (1<<31)
2653#define RS2EN (1<<30)
2654#define RS3EN (1<<29)
2655#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2656#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2657#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2658#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2659#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2660#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2661#define RSX_STATUS_MASK (7<<20)
2662#define RSX_STATUS_ON (0<<20)
2663#define RSX_STATUS_RC1 (1<<20)
2664#define RSX_STATUS_RC1E (2<<20)
2665#define RSX_STATUS_RS1 (3<<20)
2666#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2667#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2668#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2669#define RSX_STATUS_RSVD2 (7<<20)
2670#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2671#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2672#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2673#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2674#define RS1CONTSAV_MASK (3<<14)
2675#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2676#define RS1CONTSAV_RSVD (1<<14)
2677#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2678#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2679#define NORMSLEXLAT_MASK (3<<12)
2680#define SLOW_RS123 (0<<12)
2681#define SLOW_RS23 (1<<12)
2682#define SLOW_RS3 (2<<12)
2683#define NORMAL_RS123 (3<<12)
2684#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2685#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2686#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2687#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2688#define RS_CSTATE_MASK (3<<4)
2689#define RS_CSTATE_C367_RS1 (0<<4)
2690#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2691#define RS_CSTATE_RSVD (2<<4)
2692#define RS_CSTATE_C367_RS2 (3<<4)
2693#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2694#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2695#define VIDCTL 0x111c0
2696#define VIDSTS 0x111c8
2697#define VIDSTART 0x111cc /* 8 bits */
2698#define MEMSTAT_ILK 0x111f8
2699#define MEMSTAT_VID_MASK 0x7f00
2700#define MEMSTAT_VID_SHIFT 8
2701#define MEMSTAT_PSTATE_MASK 0x00f8
2702#define MEMSTAT_PSTATE_SHIFT 3
2703#define MEMSTAT_MON_ACTV (1<<2)
2704#define MEMSTAT_SRC_CTL_MASK 0x0003
2705#define MEMSTAT_SRC_CTL_CORE 0
2706#define MEMSTAT_SRC_CTL_TRB 1
2707#define MEMSTAT_SRC_CTL_THM 2
2708#define MEMSTAT_SRC_CTL_STDBY 3
2709#define RCPREVBSYTUPAVG 0x113b8
2710#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2711#define PMMISC 0x11214
2712#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2713#define SDEW 0x1124c
2714#define CSIEW0 0x11250
2715#define CSIEW1 0x11254
2716#define CSIEW2 0x11258
2717#define PEW 0x1125c
2718#define DEW 0x11270
2719#define MCHAFE 0x112c0
2720#define CSIEC 0x112e0
2721#define DMIEC 0x112e4
2722#define DDREC 0x112e8
2723#define PEG0EC 0x112ec
2724#define PEG1EC 0x112f0
2725#define GFXEC 0x112f4
2726#define RPPREVBSYTUPAVG 0x113b8
2727#define RPPREVBSYTDNAVG 0x113bc
2728#define ECR 0x11600
2729#define ECR_GPFE (1<<31)
2730#define ECR_IMONE (1<<30)
2731#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2732#define OGW0 0x11608
2733#define OGW1 0x1160c
2734#define EG0 0x11610
2735#define EG1 0x11614
2736#define EG2 0x11618
2737#define EG3 0x1161c
2738#define EG4 0x11620
2739#define EG5 0x11624
2740#define EG6 0x11628
2741#define EG7 0x1162c
2742#define PXW 0x11664
2743#define PXWL 0x11680
2744#define LCFUSE02 0x116c0
2745#define LCFUSE_HIV_MASK 0x000000ff
2746#define CSIPLL0 0x12c10
2747#define DDRMPLL1 0X12c20
7d57382e
EA
2748#define PEG_BAND_GAP_DATA 0x14d68
2749
c4de7b0f
CW
2750#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2751#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
c4de7b0f 2752
153b4b95 2753#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
35040562 2754#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
153b4b95
BW
2755#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2756#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
35040562 2757#define BXT_RP_STATE_CAP 0x138170
3b8d8d91 2758
de43ae9d
AG
2759#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2760#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2761#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2762 INTERVAL_1_33_US(us) : \
2763 INTERVAL_1_28_US(us))
2764
aa40d6bb
ZN
2765/*
2766 * Logical Context regs
2767 */
2768#define CCID 0x2180
2769#define CCID_EN (1<<0)
e8016055
VS
2770/*
2771 * Notes on SNB/IVB/VLV context size:
2772 * - Power context is saved elsewhere (LLC or stolen)
2773 * - Ring/execlist context is saved on SNB, not on IVB
2774 * - Extended context size already includes render context size
2775 * - We always need to follow the extended context size.
2776 * SNB BSpec has comments indicating that we should use the
2777 * render context size instead if execlists are disabled, but
2778 * based on empirical testing that's just nonsense.
2779 * - Pipelined/VF state is saved on SNB/IVB respectively
2780 * - GT1 size just indicates how much of render context
2781 * doesn't need saving on GT1
2782 */
fe1cc68f
BW
2783#define CXT_SIZE 0x21a0
2784#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2785#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2786#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2787#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2788#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2789#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2790 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2791 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2792#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2793#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2794#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2795#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2796#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2797#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2798#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2799#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2800 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2801/* Haswell does have the CXT_SIZE register however it does not appear to be
2802 * valid. Now, docs explain in dwords what is in the context object. The full
2803 * size is 70720 bytes, however, the power context and execlist context will
2804 * never be saved (power context is stored elsewhere, and execlists don't work
2805 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2806 */
2807#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2808/* Same as Haswell, but 72064 bytes now. */
2809#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2810
542a6b20 2811#define CHV_CLK_CTL1 0x101100
e454a05d
JB
2812#define VLV_CLK_CTL2 0x101104
2813#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2814
585fb111
JB
2815/*
2816 * Overlay regs
2817 */
2818
2819#define OVADD 0x30000
2820#define DOVSTA 0x30008
2821#define OC_BUF (0x3<<20)
2822#define OGAMC5 0x30010
2823#define OGAMC4 0x30014
2824#define OGAMC3 0x30018
2825#define OGAMC2 0x3001c
2826#define OGAMC1 0x30020
2827#define OGAMC0 0x30024
2828
2829/*
2830 * Display engine regs
2831 */
2832
8bf1e9f1 2833/* Pipe A CRC regs */
a57c774a 2834#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2835#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2836/* ivb+ source selection */
8bf1e9f1
SH
2837#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2838#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2839#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2840/* ilk+ source selection */
5a6b5c84
DV
2841#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2842#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2843#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2844/* embedded DP port on the north display block, reserved on ivb */
2845#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2846#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2847/* vlv source selection */
2848#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2849#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2850#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2851/* with DP port the pipe source is invalid */
2852#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2853#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2854#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2855/* gen3+ source selection */
2856#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2857#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2858#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2859/* with DP/TV port the pipe source is invalid */
2860#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2861#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2862#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2863#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2864#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2865/* gen2 doesn't have source selection bits */
52f843f6 2866#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2867
5a6b5c84
DV
2868#define _PIPE_CRC_RES_1_A_IVB 0x60064
2869#define _PIPE_CRC_RES_2_A_IVB 0x60068
2870#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2871#define _PIPE_CRC_RES_4_A_IVB 0x60070
2872#define _PIPE_CRC_RES_5_A_IVB 0x60074
2873
a57c774a
AK
2874#define _PIPE_CRC_RES_RED_A 0x60060
2875#define _PIPE_CRC_RES_GREEN_A 0x60064
2876#define _PIPE_CRC_RES_BLUE_A 0x60068
2877#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2878#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2879
2880/* Pipe B CRC regs */
5a6b5c84
DV
2881#define _PIPE_CRC_RES_1_B_IVB 0x61064
2882#define _PIPE_CRC_RES_2_B_IVB 0x61068
2883#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2884#define _PIPE_CRC_RES_4_B_IVB 0x61070
2885#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2886
a57c774a 2887#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2888#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2889 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2890#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2891 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2892#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2893 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2894#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2895 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2896#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2897 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2898
0b5c5ed0 2899#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2900 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2901#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2902 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2903#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2904 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2905#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2906 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2907#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2908 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2909
585fb111 2910/* Pipe A timing regs */
a57c774a
AK
2911#define _HTOTAL_A 0x60000
2912#define _HBLANK_A 0x60004
2913#define _HSYNC_A 0x60008
2914#define _VTOTAL_A 0x6000c
2915#define _VBLANK_A 0x60010
2916#define _VSYNC_A 0x60014
2917#define _PIPEASRC 0x6001c
2918#define _BCLRPAT_A 0x60020
2919#define _VSYNCSHIFT_A 0x60028
ebb69c95 2920#define _PIPE_MULT_A 0x6002c
585fb111
JB
2921
2922/* Pipe B timing regs */
a57c774a
AK
2923#define _HTOTAL_B 0x61000
2924#define _HBLANK_B 0x61004
2925#define _HSYNC_B 0x61008
2926#define _VTOTAL_B 0x6100c
2927#define _VBLANK_B 0x61010
2928#define _VSYNC_B 0x61014
2929#define _PIPEBSRC 0x6101c
2930#define _BCLRPAT_B 0x61020
2931#define _VSYNCSHIFT_B 0x61028
ebb69c95 2932#define _PIPE_MULT_B 0x6102c
a57c774a
AK
2933
2934#define TRANSCODER_A_OFFSET 0x60000
2935#define TRANSCODER_B_OFFSET 0x61000
2936#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2937#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2938#define TRANSCODER_EDP_OFFSET 0x6f000
2939
5c969aa7
DL
2940#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2941 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2942 dev_priv->info.display_mmio_offset)
a57c774a
AK
2943
2944#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2945#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2946#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2947#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2948#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2949#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2950#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2951#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2952#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
ebb69c95 2953#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
5eddb70b 2954
c8f7df58
RV
2955/* VLV eDP PSR registers */
2956#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2957#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2958#define VLV_EDP_PSR_ENABLE (1<<0)
2959#define VLV_EDP_PSR_RESET (1<<1)
2960#define VLV_EDP_PSR_MODE_MASK (7<<2)
2961#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2962#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2963#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2964#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2965#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2966#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2967#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2968#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2969#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2970
2971#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2972#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2973#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2974#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2975#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2976#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2977
2978#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2979#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2980#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2981#define VLV_EDP_PSR_CURR_STATE_MASK 7
2982#define VLV_EDP_PSR_DISABLED (0<<0)
2983#define VLV_EDP_PSR_INACTIVE (1<<0)
2984#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2985#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2986#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2987#define VLV_EDP_PSR_EXIT (5<<0)
2988#define VLV_EDP_PSR_IN_TRANS (1<<7)
2989#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2990
ed8546ac
BW
2991/* HSW+ eDP PSR registers */
2992#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2993#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b 2994#define EDP_PSR_ENABLE (1<<31)
82c56254 2995#define BDW_PSR_SINGLE_FRAME (1<<30)
2b28bb1b
RV
2996#define EDP_PSR_LINK_STANDBY (1<<27)
2997#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2998#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2999#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3000#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3001#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3002#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3003#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3004#define EDP_PSR_TP1_TP2_SEL (0<<11)
3005#define EDP_PSR_TP1_TP3_SEL (1<<11)
3006#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3007#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3008#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3009#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3010#define EDP_PSR_TP1_TIME_500us (0<<4)
3011#define EDP_PSR_TP1_TIME_100us (1<<4)
3012#define EDP_PSR_TP1_TIME_2500us (2<<4)
3013#define EDP_PSR_TP1_TIME_0us (3<<4)
3014#define EDP_PSR_IDLE_FRAME_SHIFT 0
3015
18b5992c
BW
3016#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
3017#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
18b5992c 3018#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
18b5992c
BW
3019#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
3020#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
3021#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 3022
18b5992c 3023#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 3024#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
3025#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3026#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3027#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3028#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3029#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3030#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3031#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3032#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3033#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3034#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3035#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3036#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3037#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3038#define EDP_PSR_STATUS_COUNT_SHIFT 16
3039#define EDP_PSR_STATUS_COUNT_MASK 0xf
3040#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3041#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3042#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3043#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3044#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3045#define EDP_PSR_STATUS_IDLE_MASK 0xf
3046
18b5992c 3047#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 3048#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 3049
18b5992c 3050#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
3051#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3052#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3053#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3054
474d1ec4
SJ
3055#define EDP_PSR2_CTL 0x6f900
3056#define EDP_PSR2_ENABLE (1<<31)
3057#define EDP_SU_TRACK_ENABLE (1<<30)
3058#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3059#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3060#define EDP_PSR2_TP2_TIME_500 (0<<8)
3061#define EDP_PSR2_TP2_TIME_100 (1<<8)
3062#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3063#define EDP_PSR2_TP2_TIME_50 (3<<8)
3064#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3065#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3066#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3067#define EDP_PSR2_IDLE_MASK 0xf
3068
585fb111
JB
3069/* VGA port control */
3070#define ADPA 0x61100
ebc0fd88 3071#define PCH_ADPA 0xe1100
540a8950 3072#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 3073
585fb111
JB
3074#define ADPA_DAC_ENABLE (1<<31)
3075#define ADPA_DAC_DISABLE 0
3076#define ADPA_PIPE_SELECT_MASK (1<<30)
3077#define ADPA_PIPE_A_SELECT 0
3078#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 3079#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
3080/* CPT uses bits 29:30 for pch transcoder select */
3081#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3082#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3083#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3084#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3085#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3086#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3087#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3088#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3089#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3090#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3091#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3092#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3093#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3094#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3095#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3096#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3097#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3098#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3099#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
3100#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3101#define ADPA_SETS_HVPOLARITY 0
60222c0c 3102#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 3103#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 3104#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
3105#define ADPA_HSYNC_CNTL_ENABLE 0
3106#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3107#define ADPA_VSYNC_ACTIVE_LOW 0
3108#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3109#define ADPA_HSYNC_ACTIVE_LOW 0
3110#define ADPA_DPMS_MASK (~(3<<10))
3111#define ADPA_DPMS_ON (0<<10)
3112#define ADPA_DPMS_SUSPEND (1<<10)
3113#define ADPA_DPMS_STANDBY (2<<10)
3114#define ADPA_DPMS_OFF (3<<10)
3115
939fe4d7 3116
585fb111 3117/* Hotplug control (945+ only) */
5c969aa7 3118#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
3119#define PORTB_HOTPLUG_INT_EN (1 << 29)
3120#define PORTC_HOTPLUG_INT_EN (1 << 28)
3121#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
3122#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3123#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3124#define TV_HOTPLUG_INT_EN (1 << 18)
3125#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
3126#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3127 PORTC_HOTPLUG_INT_EN | \
3128 PORTD_HOTPLUG_INT_EN | \
3129 SDVOC_HOTPLUG_INT_EN | \
3130 SDVOB_HOTPLUG_INT_EN | \
3131 CRT_HOTPLUG_INT_EN)
585fb111 3132#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
3133#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3134/* must use period 64 on GM45 according to docs */
3135#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3136#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3137#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3138#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3139#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3140#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3141#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3142#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3143#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3144#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3145#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3146#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 3147
5c969aa7 3148#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
3149/*
3150 * HDMI/DP bits are gen4+
3151 *
3152 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3153 * Please check the detailed lore in the commit message for for experimental
3154 * evidence.
3155 */
232a6ee9
TP
3156#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3157#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3158#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3159/* VLV DP/HDMI bits again match Bspec */
3160#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3161#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3162#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12 3163#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
a211b497
DV
3164#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3165#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
26739f12 3166#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
a211b497
DV
3167#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3168#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
26739f12 3169#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
a211b497
DV
3170#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3171#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
084b612e 3172/* CRT/TV common between gen3+ */
585fb111
JB
3173#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3174#define TV_HOTPLUG_INT_STATUS (1 << 10)
3175#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3176#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3177#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3178#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
3179#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3180#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3181#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
3182#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3183
084b612e
CW
3184/* SDVO is different across gen3/4 */
3185#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3186#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
3187/*
3188 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3189 * since reality corrobates that they're the same as on gen3. But keep these
3190 * bits here (and the comment!) to help any other lost wanderers back onto the
3191 * right tracks.
3192 */
084b612e
CW
3193#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3194#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3195#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3196#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
3197#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3198 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3199 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3200 PORTB_HOTPLUG_INT_STATUS | \
3201 PORTC_HOTPLUG_INT_STATUS | \
3202 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
3203
3204#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3205 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3206 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3207 PORTB_HOTPLUG_INT_STATUS | \
3208 PORTC_HOTPLUG_INT_STATUS | \
3209 PORTD_HOTPLUG_INT_STATUS)
585fb111 3210
c20cd312
PZ
3211/* SDVO and HDMI port control.
3212 * The same register may be used for SDVO or HDMI */
3213#define GEN3_SDVOB 0x61140
3214#define GEN3_SDVOC 0x61160
3215#define GEN4_HDMIB GEN3_SDVOB
3216#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 3217#define CHV_HDMID 0x6116C
c20cd312
PZ
3218#define PCH_SDVOB 0xe1140
3219#define PCH_HDMIB PCH_SDVOB
3220#define PCH_HDMIC 0xe1150
3221#define PCH_HDMID 0xe1160
3222
84093603
DV
3223#define PORT_DFT_I9XX 0x61150
3224#define DC_BALANCE_RESET (1 << 25)
a8aab8bd 3225#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
84093603 3226#define DC_BALANCE_RESET_VLV (1 << 31)
eb736679
VS
3227#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3228#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
84093603
DV
3229#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3230#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3231
c20cd312
PZ
3232/* Gen 3 SDVO bits: */
3233#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
3234#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3235#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
3236#define SDVO_PIPE_B_SELECT (1 << 30)
3237#define SDVO_STALL_SELECT (1 << 29)
3238#define SDVO_INTERRUPT_ENABLE (1 << 26)
646b4269 3239/*
585fb111 3240 * 915G/GM SDVO pixel multiplier.
585fb111 3241 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
3242 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3243 */
c20cd312 3244#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 3245#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
3246#define SDVO_PHASE_SELECT_MASK (15 << 19)
3247#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3248#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3249#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3250#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3251#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3252#define SDVO_DETECTED (1 << 2)
585fb111 3253/* Bits to be preserved when writing */
c20cd312
PZ
3254#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3255 SDVO_INTERRUPT_ENABLE)
3256#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3257
3258/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 3259#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 3260#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
3261#define SDVO_ENCODING_SDVO (0 << 10)
3262#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
3263#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3264#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 3265#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
3266#define SDVO_AUDIO_ENABLE (1 << 6)
3267/* VSYNC/HSYNC bits new with 965, default is to be set */
3268#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3269#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3270
3271/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 3272#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
3273#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3274
3275/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
3276#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3277#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 3278
44f37d1f
CML
3279/* CHV SDVO/HDMI bits: */
3280#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3281#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3282
585fb111
JB
3283
3284/* DVO port control */
3285#define DVOA 0x61120
3286#define DVOB 0x61140
3287#define DVOC 0x61160
3288#define DVO_ENABLE (1 << 31)
3289#define DVO_PIPE_B_SELECT (1 << 30)
3290#define DVO_PIPE_STALL_UNUSED (0 << 28)
3291#define DVO_PIPE_STALL (1 << 28)
3292#define DVO_PIPE_STALL_TV (2 << 28)
3293#define DVO_PIPE_STALL_MASK (3 << 28)
3294#define DVO_USE_VGA_SYNC (1 << 15)
3295#define DVO_DATA_ORDER_I740 (0 << 14)
3296#define DVO_DATA_ORDER_FP (1 << 14)
3297#define DVO_VSYNC_DISABLE (1 << 11)
3298#define DVO_HSYNC_DISABLE (1 << 10)
3299#define DVO_VSYNC_TRISTATE (1 << 9)
3300#define DVO_HSYNC_TRISTATE (1 << 8)
3301#define DVO_BORDER_ENABLE (1 << 7)
3302#define DVO_DATA_ORDER_GBRG (1 << 6)
3303#define DVO_DATA_ORDER_RGGB (0 << 6)
3304#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3305#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3306#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3307#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3308#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3309#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3310#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3311#define DVO_PRESERVE_MASK (0x7<<24)
3312#define DVOA_SRCDIM 0x61124
3313#define DVOB_SRCDIM 0x61144
3314#define DVOC_SRCDIM 0x61164
3315#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3316#define DVO_SRCDIM_VERTICAL_SHIFT 0
3317
3318/* LVDS port control */
3319#define LVDS 0x61180
3320/*
3321 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3322 * the DPLL semantics change when the LVDS is assigned to that pipe.
3323 */
3324#define LVDS_PORT_EN (1 << 31)
3325/* Selects pipe B for LVDS data. Must be set on pre-965. */
3326#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 3327#define LVDS_PIPE_MASK (1 << 30)
1519b995 3328#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
3329/* LVDS dithering flag on 965/g4x platform */
3330#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
3331/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3332#define LVDS_VSYNC_POLARITY (1 << 21)
3333#define LVDS_HSYNC_POLARITY (1 << 20)
3334
a3e17eb8
ZY
3335/* Enable border for unscaled (or aspect-scaled) display */
3336#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
3337/*
3338 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3339 * pixel.
3340 */
3341#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3342#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3343#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3344/*
3345 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3346 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3347 * on.
3348 */
3349#define LVDS_A3_POWER_MASK (3 << 6)
3350#define LVDS_A3_POWER_DOWN (0 << 6)
3351#define LVDS_A3_POWER_UP (3 << 6)
3352/*
3353 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3354 * is set.
3355 */
3356#define LVDS_CLKB_POWER_MASK (3 << 4)
3357#define LVDS_CLKB_POWER_DOWN (0 << 4)
3358#define LVDS_CLKB_POWER_UP (3 << 4)
3359/*
3360 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3361 * setting for whether we are in dual-channel mode. The B3 pair will
3362 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3363 */
3364#define LVDS_B0B3_POWER_MASK (3 << 2)
3365#define LVDS_B0B3_POWER_DOWN (0 << 2)
3366#define LVDS_B0B3_POWER_UP (3 << 2)
3367
3c17fe4b
DH
3368/* Video Data Island Packet control */
3369#define VIDEO_DIP_DATA 0x61178
fd0753cf 3370/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
adf00b26
PZ
3371 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3372 * of the infoframe structure specified by CEA-861. */
3373#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 3374#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 3375#define VIDEO_DIP_CTL 0x61170
2da8af54 3376/* Pre HSW: */
3c17fe4b 3377#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 3378#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 3379#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 3380#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
3381#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3382#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 3383#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
3384#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3385#define VIDEO_DIP_SELECT_AVI (0 << 19)
3386#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3387#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 3388#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
3389#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3390#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3391#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 3392#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 3393/* HSW and later: */
0dd87d20
PZ
3394#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3395#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 3396#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
3397#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3398#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 3399#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 3400
585fb111
JB
3401/* Panel power sequencing */
3402#define PP_STATUS 0x61200
3403#define PP_ON (1 << 31)
3404/*
3405 * Indicates that all dependencies of the panel are on:
3406 *
3407 * - PLL enabled
3408 * - pipe enabled
3409 * - LVDS/DVOB/DVOC on
3410 */
3411#define PP_READY (1 << 30)
3412#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
3413#define PP_SEQUENCE_POWER_UP (1 << 28)
3414#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3415#define PP_SEQUENCE_MASK (3 << 28)
3416#define PP_SEQUENCE_SHIFT 28
01cb9ea6 3417#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 3418#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
3419#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3420#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3421#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3422#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3423#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3424#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3425#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3426#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3427#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
3428#define PP_CONTROL 0x61204
3429#define POWER_TARGET_ON (1 << 0)
3430#define PP_ON_DELAYS 0x61208
3431#define PP_OFF_DELAYS 0x6120c
3432#define PP_DIVISOR 0x61210
3433
3434/* Panel fitting */
5c969aa7 3435#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
3436#define PFIT_ENABLE (1 << 31)
3437#define PFIT_PIPE_MASK (3 << 29)
3438#define PFIT_PIPE_SHIFT 29
3439#define VERT_INTERP_DISABLE (0 << 10)
3440#define VERT_INTERP_BILINEAR (1 << 10)
3441#define VERT_INTERP_MASK (3 << 10)
3442#define VERT_AUTO_SCALE (1 << 9)
3443#define HORIZ_INTERP_DISABLE (0 << 6)
3444#define HORIZ_INTERP_BILINEAR (1 << 6)
3445#define HORIZ_INTERP_MASK (3 << 6)
3446#define HORIZ_AUTO_SCALE (1 << 5)
3447#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
3448#define PFIT_FILTER_FUZZY (0 << 24)
3449#define PFIT_SCALING_AUTO (0 << 26)
3450#define PFIT_SCALING_PROGRAMMED (1 << 26)
3451#define PFIT_SCALING_PILLAR (2 << 26)
3452#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 3453#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
3454/* Pre-965 */
3455#define PFIT_VERT_SCALE_SHIFT 20
3456#define PFIT_VERT_SCALE_MASK 0xfff00000
3457#define PFIT_HORIZ_SCALE_SHIFT 4
3458#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3459/* 965+ */
3460#define PFIT_VERT_SCALE_SHIFT_965 16
3461#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3462#define PFIT_HORIZ_SCALE_SHIFT_965 0
3463#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3464
5c969aa7 3465#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 3466
5c969aa7
DL
3467#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3468#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
3469#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3470 _VLV_BLC_PWM_CTL2_B)
3471
5c969aa7
DL
3472#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3473#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
3474#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3475 _VLV_BLC_PWM_CTL_B)
3476
5c969aa7
DL
3477#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3478#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
3479#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3480 _VLV_BLC_HIST_CTL_B)
3481
585fb111 3482/* Backlight control */
5c969aa7 3483#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
3484#define BLM_PWM_ENABLE (1 << 31)
3485#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3486#define BLM_PIPE_SELECT (1 << 29)
3487#define BLM_PIPE_SELECT_IVB (3 << 29)
3488#define BLM_PIPE_A (0 << 29)
3489#define BLM_PIPE_B (1 << 29)
3490#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
3491#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3492#define BLM_TRANSCODER_B BLM_PIPE_B
3493#define BLM_TRANSCODER_C BLM_PIPE_C
3494#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
3495#define BLM_PIPE(pipe) ((pipe) << 29)
3496#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3497#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3498#define BLM_PHASE_IN_ENABLE (1 << 25)
3499#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3500#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3501#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3502#define BLM_PHASE_IN_COUNT_SHIFT (8)
3503#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3504#define BLM_PHASE_IN_INCR_SHIFT (0)
3505#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 3506#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
3507/*
3508 * This is the most significant 15 bits of the number of backlight cycles in a
3509 * complete cycle of the modulated backlight control.
3510 *
3511 * The actual value is this field multiplied by two.
3512 */
7cf41601
DV
3513#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3514#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3515#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
3516/*
3517 * This is the number of cycles out of the backlight modulation cycle for which
3518 * the backlight is on.
3519 *
3520 * This field must be no greater than the number of cycles in the complete
3521 * backlight modulation cycle.
3522 */
3523#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3524#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
3525#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3526#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 3527
5c969aa7 3528#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 3529
7cf41601
DV
3530/* New registers for PCH-split platforms. Safe where new bits show up, the
3531 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3532#define BLC_PWM_CPU_CTL2 0x48250
3533#define BLC_PWM_CPU_CTL 0x48254
3534
be256dc7
PZ
3535#define HSW_BLC_PWM2_CTL 0x48350
3536
7cf41601
DV
3537/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3538 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3539#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 3540#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
3541#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3542#define BLM_PCH_POLARITY (1 << 29)
3543#define BLC_PWM_PCH_CTL2 0xc8254
3544
be256dc7
PZ
3545#define UTIL_PIN_CTL 0x48400
3546#define UTIL_PIN_ENABLE (1 << 31)
3547
0fb890c0
VK
3548/* BXT backlight register definition. */
3549#define BXT_BLC_PWM_CTL1 0xC8250
3550#define BXT_BLC_PWM_ENABLE (1 << 31)
3551#define BXT_BLC_PWM_POLARITY (1 << 29)
3552#define BXT_BLC_PWM_FREQ1 0xC8254
3553#define BXT_BLC_PWM_DUTY1 0xC8258
3554
3555#define BXT_BLC_PWM_CTL2 0xC8350
3556#define BXT_BLC_PWM_FREQ2 0xC8354
3557#define BXT_BLC_PWM_DUTY2 0xC8358
3558
3559
be256dc7
PZ
3560#define PCH_GTC_CTL 0xe7000
3561#define PCH_GTC_ENABLE (1 << 31)
3562
585fb111
JB
3563/* TV port control */
3564#define TV_CTL 0x68000
646b4269 3565/* Enables the TV encoder */
585fb111 3566# define TV_ENC_ENABLE (1 << 31)
646b4269 3567/* Sources the TV encoder input from pipe B instead of A. */
585fb111 3568# define TV_ENC_PIPEB_SELECT (1 << 30)
646b4269 3569/* Outputs composite video (DAC A only) */
585fb111 3570# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
646b4269 3571/* Outputs SVideo video (DAC B/C) */
585fb111 3572# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
646b4269 3573/* Outputs Component video (DAC A/B/C) */
585fb111 3574# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
646b4269 3575/* Outputs Composite and SVideo (DAC A/B/C) */
585fb111
JB
3576# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3577# define TV_TRILEVEL_SYNC (1 << 21)
646b4269 3578/* Enables slow sync generation (945GM only) */
585fb111 3579# define TV_SLOW_SYNC (1 << 20)
646b4269 3580/* Selects 4x oversampling for 480i and 576p */
585fb111 3581# define TV_OVERSAMPLE_4X (0 << 18)
646b4269 3582/* Selects 2x oversampling for 720p and 1080i */
585fb111 3583# define TV_OVERSAMPLE_2X (1 << 18)
646b4269 3584/* Selects no oversampling for 1080p */
585fb111 3585# define TV_OVERSAMPLE_NONE (2 << 18)
646b4269 3586/* Selects 8x oversampling */
585fb111 3587# define TV_OVERSAMPLE_8X (3 << 18)
646b4269 3588/* Selects progressive mode rather than interlaced */
585fb111 3589# define TV_PROGRESSIVE (1 << 17)
646b4269 3590/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
585fb111 3591# define TV_PAL_BURST (1 << 16)
646b4269 3592/* Field for setting delay of Y compared to C */
585fb111 3593# define TV_YC_SKEW_MASK (7 << 12)
646b4269 3594/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
585fb111 3595# define TV_ENC_SDP_FIX (1 << 11)
646b4269 3596/*
585fb111
JB
3597 * Enables a fix for the 915GM only.
3598 *
3599 * Not sure what it does.
3600 */
3601# define TV_ENC_C0_FIX (1 << 10)
646b4269 3602/* Bits that must be preserved by software */
d2d9f232 3603# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111 3604# define TV_FUSE_STATE_MASK (3 << 4)
646b4269 3605/* Read-only state that reports all features enabled */
585fb111 3606# define TV_FUSE_STATE_ENABLED (0 << 4)
646b4269 3607/* Read-only state that reports that Macrovision is disabled in hardware*/
585fb111 3608# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
646b4269 3609/* Read-only state that reports that TV-out is disabled in hardware. */
585fb111 3610# define TV_FUSE_STATE_DISABLED (2 << 4)
646b4269 3611/* Normal operation */
585fb111 3612# define TV_TEST_MODE_NORMAL (0 << 0)
646b4269 3613/* Encoder test pattern 1 - combo pattern */
585fb111 3614# define TV_TEST_MODE_PATTERN_1 (1 << 0)
646b4269 3615/* Encoder test pattern 2 - full screen vertical 75% color bars */
585fb111 3616# define TV_TEST_MODE_PATTERN_2 (2 << 0)
646b4269 3617/* Encoder test pattern 3 - full screen horizontal 75% color bars */
585fb111 3618# define TV_TEST_MODE_PATTERN_3 (3 << 0)
646b4269 3619/* Encoder test pattern 4 - random noise */
585fb111 3620# define TV_TEST_MODE_PATTERN_4 (4 << 0)
646b4269 3621/* Encoder test pattern 5 - linear color ramps */
585fb111 3622# define TV_TEST_MODE_PATTERN_5 (5 << 0)
646b4269 3623/*
585fb111
JB
3624 * This test mode forces the DACs to 50% of full output.
3625 *
3626 * This is used for load detection in combination with TVDAC_SENSE_MASK
3627 */
3628# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3629# define TV_TEST_MODE_MASK (7 << 0)
3630
3631#define TV_DAC 0x68004
b8ed2a4f 3632# define TV_DAC_SAVE 0x00ffff00
646b4269 3633/*
585fb111
JB
3634 * Reports that DAC state change logic has reported change (RO).
3635 *
3636 * This gets cleared when TV_DAC_STATE_EN is cleared
3637*/
3638# define TVDAC_STATE_CHG (1 << 31)
3639# define TVDAC_SENSE_MASK (7 << 28)
646b4269 3640/* Reports that DAC A voltage is above the detect threshold */
585fb111 3641# define TVDAC_A_SENSE (1 << 30)
646b4269 3642/* Reports that DAC B voltage is above the detect threshold */
585fb111 3643# define TVDAC_B_SENSE (1 << 29)
646b4269 3644/* Reports that DAC C voltage is above the detect threshold */
585fb111 3645# define TVDAC_C_SENSE (1 << 28)
646b4269 3646/*
585fb111
JB
3647 * Enables DAC state detection logic, for load-based TV detection.
3648 *
3649 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3650 * to off, for load detection to work.
3651 */
3652# define TVDAC_STATE_CHG_EN (1 << 27)
646b4269 3653/* Sets the DAC A sense value to high */
585fb111 3654# define TVDAC_A_SENSE_CTL (1 << 26)
646b4269 3655/* Sets the DAC B sense value to high */
585fb111 3656# define TVDAC_B_SENSE_CTL (1 << 25)
646b4269 3657/* Sets the DAC C sense value to high */
585fb111 3658# define TVDAC_C_SENSE_CTL (1 << 24)
646b4269 3659/* Overrides the ENC_ENABLE and DAC voltage levels */
585fb111 3660# define DAC_CTL_OVERRIDE (1 << 7)
646b4269 3661/* Sets the slew rate. Must be preserved in software */
585fb111
JB
3662# define ENC_TVDAC_SLEW_FAST (1 << 6)
3663# define DAC_A_1_3_V (0 << 4)
3664# define DAC_A_1_1_V (1 << 4)
3665# define DAC_A_0_7_V (2 << 4)
cb66c692 3666# define DAC_A_MASK (3 << 4)
585fb111
JB
3667# define DAC_B_1_3_V (0 << 2)
3668# define DAC_B_1_1_V (1 << 2)
3669# define DAC_B_0_7_V (2 << 2)
cb66c692 3670# define DAC_B_MASK (3 << 2)
585fb111
JB
3671# define DAC_C_1_3_V (0 << 0)
3672# define DAC_C_1_1_V (1 << 0)
3673# define DAC_C_0_7_V (2 << 0)
cb66c692 3674# define DAC_C_MASK (3 << 0)
585fb111 3675
646b4269 3676/*
585fb111
JB
3677 * CSC coefficients are stored in a floating point format with 9 bits of
3678 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3679 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3680 * -1 (0x3) being the only legal negative value.
3681 */
3682#define TV_CSC_Y 0x68010
3683# define TV_RY_MASK 0x07ff0000
3684# define TV_RY_SHIFT 16
3685# define TV_GY_MASK 0x00000fff
3686# define TV_GY_SHIFT 0
3687
3688#define TV_CSC_Y2 0x68014
3689# define TV_BY_MASK 0x07ff0000
3690# define TV_BY_SHIFT 16
646b4269 3691/*
585fb111
JB
3692 * Y attenuation for component video.
3693 *
3694 * Stored in 1.9 fixed point.
3695 */
3696# define TV_AY_MASK 0x000003ff
3697# define TV_AY_SHIFT 0
3698
3699#define TV_CSC_U 0x68018
3700# define TV_RU_MASK 0x07ff0000
3701# define TV_RU_SHIFT 16
3702# define TV_GU_MASK 0x000007ff
3703# define TV_GU_SHIFT 0
3704
3705#define TV_CSC_U2 0x6801c
3706# define TV_BU_MASK 0x07ff0000
3707# define TV_BU_SHIFT 16
646b4269 3708/*
585fb111
JB
3709 * U attenuation for component video.
3710 *
3711 * Stored in 1.9 fixed point.
3712 */
3713# define TV_AU_MASK 0x000003ff
3714# define TV_AU_SHIFT 0
3715
3716#define TV_CSC_V 0x68020
3717# define TV_RV_MASK 0x0fff0000
3718# define TV_RV_SHIFT 16
3719# define TV_GV_MASK 0x000007ff
3720# define TV_GV_SHIFT 0
3721
3722#define TV_CSC_V2 0x68024
3723# define TV_BV_MASK 0x07ff0000
3724# define TV_BV_SHIFT 16
646b4269 3725/*
585fb111
JB
3726 * V attenuation for component video.
3727 *
3728 * Stored in 1.9 fixed point.
3729 */
3730# define TV_AV_MASK 0x000007ff
3731# define TV_AV_SHIFT 0
3732
3733#define TV_CLR_KNOBS 0x68028
646b4269 3734/* 2s-complement brightness adjustment */
585fb111
JB
3735# define TV_BRIGHTNESS_MASK 0xff000000
3736# define TV_BRIGHTNESS_SHIFT 24
646b4269 3737/* Contrast adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3738# define TV_CONTRAST_MASK 0x00ff0000
3739# define TV_CONTRAST_SHIFT 16
646b4269 3740/* Saturation adjustment, as a 2.6 unsigned floating point number */
585fb111
JB
3741# define TV_SATURATION_MASK 0x0000ff00
3742# define TV_SATURATION_SHIFT 8
646b4269 3743/* Hue adjustment, as an integer phase angle in degrees */
585fb111
JB
3744# define TV_HUE_MASK 0x000000ff
3745# define TV_HUE_SHIFT 0
3746
3747#define TV_CLR_LEVEL 0x6802c
646b4269 3748/* Controls the DAC level for black */
585fb111
JB
3749# define TV_BLACK_LEVEL_MASK 0x01ff0000
3750# define TV_BLACK_LEVEL_SHIFT 16
646b4269 3751/* Controls the DAC level for blanking */
585fb111
JB
3752# define TV_BLANK_LEVEL_MASK 0x000001ff
3753# define TV_BLANK_LEVEL_SHIFT 0
3754
3755#define TV_H_CTL_1 0x68030
646b4269 3756/* Number of pixels in the hsync. */
585fb111
JB
3757# define TV_HSYNC_END_MASK 0x1fff0000
3758# define TV_HSYNC_END_SHIFT 16
646b4269 3759/* Total number of pixels minus one in the line (display and blanking). */
585fb111
JB
3760# define TV_HTOTAL_MASK 0x00001fff
3761# define TV_HTOTAL_SHIFT 0
3762
3763#define TV_H_CTL_2 0x68034
646b4269 3764/* Enables the colorburst (needed for non-component color) */
585fb111 3765# define TV_BURST_ENA (1 << 31)
646b4269 3766/* Offset of the colorburst from the start of hsync, in pixels minus one. */
585fb111
JB
3767# define TV_HBURST_START_SHIFT 16
3768# define TV_HBURST_START_MASK 0x1fff0000
646b4269 3769/* Length of the colorburst */
585fb111
JB
3770# define TV_HBURST_LEN_SHIFT 0
3771# define TV_HBURST_LEN_MASK 0x0001fff
3772
3773#define TV_H_CTL_3 0x68038
646b4269 3774/* End of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3775# define TV_HBLANK_END_SHIFT 16
3776# define TV_HBLANK_END_MASK 0x1fff0000
646b4269 3777/* Start of hblank, measured in pixels minus one from start of hsync */
585fb111
JB
3778# define TV_HBLANK_START_SHIFT 0
3779# define TV_HBLANK_START_MASK 0x0001fff
3780
3781#define TV_V_CTL_1 0x6803c
646b4269 3782/* XXX */
585fb111
JB
3783# define TV_NBR_END_SHIFT 16
3784# define TV_NBR_END_MASK 0x07ff0000
646b4269 3785/* XXX */
585fb111
JB
3786# define TV_VI_END_F1_SHIFT 8
3787# define TV_VI_END_F1_MASK 0x00003f00
646b4269 3788/* XXX */
585fb111
JB
3789# define TV_VI_END_F2_SHIFT 0
3790# define TV_VI_END_F2_MASK 0x0000003f
3791
3792#define TV_V_CTL_2 0x68040
646b4269 3793/* Length of vsync, in half lines */
585fb111
JB
3794# define TV_VSYNC_LEN_MASK 0x07ff0000
3795# define TV_VSYNC_LEN_SHIFT 16
646b4269 3796/* Offset of the start of vsync in field 1, measured in one less than the
585fb111
JB
3797 * number of half lines.
3798 */
3799# define TV_VSYNC_START_F1_MASK 0x00007f00
3800# define TV_VSYNC_START_F1_SHIFT 8
646b4269 3801/*
585fb111
JB
3802 * Offset of the start of vsync in field 2, measured in one less than the
3803 * number of half lines.
3804 */
3805# define TV_VSYNC_START_F2_MASK 0x0000007f
3806# define TV_VSYNC_START_F2_SHIFT 0
3807
3808#define TV_V_CTL_3 0x68044
646b4269 3809/* Enables generation of the equalization signal */
585fb111 3810# define TV_EQUAL_ENA (1 << 31)
646b4269 3811/* Length of vsync, in half lines */
585fb111
JB
3812# define TV_VEQ_LEN_MASK 0x007f0000
3813# define TV_VEQ_LEN_SHIFT 16
646b4269 3814/* Offset of the start of equalization in field 1, measured in one less than
585fb111
JB
3815 * the number of half lines.
3816 */
3817# define TV_VEQ_START_F1_MASK 0x0007f00
3818# define TV_VEQ_START_F1_SHIFT 8
646b4269 3819/*
585fb111
JB
3820 * Offset of the start of equalization in field 2, measured in one less than
3821 * the number of half lines.
3822 */
3823# define TV_VEQ_START_F2_MASK 0x000007f
3824# define TV_VEQ_START_F2_SHIFT 0
3825
3826#define TV_V_CTL_4 0x68048
646b4269 3827/*
585fb111
JB
3828 * Offset to start of vertical colorburst, measured in one less than the
3829 * number of lines from vertical start.
3830 */
3831# define TV_VBURST_START_F1_MASK 0x003f0000
3832# define TV_VBURST_START_F1_SHIFT 16
646b4269 3833/*
585fb111
JB
3834 * Offset to the end of vertical colorburst, measured in one less than the
3835 * number of lines from the start of NBR.
3836 */
3837# define TV_VBURST_END_F1_MASK 0x000000ff
3838# define TV_VBURST_END_F1_SHIFT 0
3839
3840#define TV_V_CTL_5 0x6804c
646b4269 3841/*
585fb111
JB
3842 * Offset to start of vertical colorburst, measured in one less than the
3843 * number of lines from vertical start.
3844 */
3845# define TV_VBURST_START_F2_MASK 0x003f0000
3846# define TV_VBURST_START_F2_SHIFT 16
646b4269 3847/*
585fb111
JB
3848 * Offset to the end of vertical colorburst, measured in one less than the
3849 * number of lines from the start of NBR.
3850 */
3851# define TV_VBURST_END_F2_MASK 0x000000ff
3852# define TV_VBURST_END_F2_SHIFT 0
3853
3854#define TV_V_CTL_6 0x68050
646b4269 3855/*
585fb111
JB
3856 * Offset to start of vertical colorburst, measured in one less than the
3857 * number of lines from vertical start.
3858 */
3859# define TV_VBURST_START_F3_MASK 0x003f0000
3860# define TV_VBURST_START_F3_SHIFT 16
646b4269 3861/*
585fb111
JB
3862 * Offset to the end of vertical colorburst, measured in one less than the
3863 * number of lines from the start of NBR.
3864 */
3865# define TV_VBURST_END_F3_MASK 0x000000ff
3866# define TV_VBURST_END_F3_SHIFT 0
3867
3868#define TV_V_CTL_7 0x68054
646b4269 3869/*
585fb111
JB
3870 * Offset to start of vertical colorburst, measured in one less than the
3871 * number of lines from vertical start.
3872 */
3873# define TV_VBURST_START_F4_MASK 0x003f0000
3874# define TV_VBURST_START_F4_SHIFT 16
646b4269 3875/*
585fb111
JB
3876 * Offset to the end of vertical colorburst, measured in one less than the
3877 * number of lines from the start of NBR.
3878 */
3879# define TV_VBURST_END_F4_MASK 0x000000ff
3880# define TV_VBURST_END_F4_SHIFT 0
3881
3882#define TV_SC_CTL_1 0x68060
646b4269 3883/* Turns on the first subcarrier phase generation DDA */
585fb111 3884# define TV_SC_DDA1_EN (1 << 31)
646b4269 3885/* Turns on the first subcarrier phase generation DDA */
585fb111 3886# define TV_SC_DDA2_EN (1 << 30)
646b4269 3887/* Turns on the first subcarrier phase generation DDA */
585fb111 3888# define TV_SC_DDA3_EN (1 << 29)
646b4269 3889/* Sets the subcarrier DDA to reset frequency every other field */
585fb111 3890# define TV_SC_RESET_EVERY_2 (0 << 24)
646b4269 3891/* Sets the subcarrier DDA to reset frequency every fourth field */
585fb111 3892# define TV_SC_RESET_EVERY_4 (1 << 24)
646b4269 3893/* Sets the subcarrier DDA to reset frequency every eighth field */
585fb111 3894# define TV_SC_RESET_EVERY_8 (2 << 24)
646b4269 3895/* Sets the subcarrier DDA to never reset the frequency */
585fb111 3896# define TV_SC_RESET_NEVER (3 << 24)
646b4269 3897/* Sets the peak amplitude of the colorburst.*/
585fb111
JB
3898# define TV_BURST_LEVEL_MASK 0x00ff0000
3899# define TV_BURST_LEVEL_SHIFT 16
646b4269 3900/* Sets the increment of the first subcarrier phase generation DDA */
585fb111
JB
3901# define TV_SCDDA1_INC_MASK 0x00000fff
3902# define TV_SCDDA1_INC_SHIFT 0
3903
3904#define TV_SC_CTL_2 0x68064
646b4269 3905/* Sets the rollover for the second subcarrier phase generation DDA */
585fb111
JB
3906# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3907# define TV_SCDDA2_SIZE_SHIFT 16
646b4269 3908/* Sets the increent of the second subcarrier phase generation DDA */
585fb111
JB
3909# define TV_SCDDA2_INC_MASK 0x00007fff
3910# define TV_SCDDA2_INC_SHIFT 0
3911
3912#define TV_SC_CTL_3 0x68068
646b4269 3913/* Sets the rollover for the third subcarrier phase generation DDA */
585fb111
JB
3914# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3915# define TV_SCDDA3_SIZE_SHIFT 16
646b4269 3916/* Sets the increent of the third subcarrier phase generation DDA */
585fb111
JB
3917# define TV_SCDDA3_INC_MASK 0x00007fff
3918# define TV_SCDDA3_INC_SHIFT 0
3919
3920#define TV_WIN_POS 0x68070
646b4269 3921/* X coordinate of the display from the start of horizontal active */
585fb111
JB
3922# define TV_XPOS_MASK 0x1fff0000
3923# define TV_XPOS_SHIFT 16
646b4269 3924/* Y coordinate of the display from the start of vertical active (NBR) */
585fb111
JB
3925# define TV_YPOS_MASK 0x00000fff
3926# define TV_YPOS_SHIFT 0
3927
3928#define TV_WIN_SIZE 0x68074
646b4269 3929/* Horizontal size of the display window, measured in pixels*/
585fb111
JB
3930# define TV_XSIZE_MASK 0x1fff0000
3931# define TV_XSIZE_SHIFT 16
646b4269 3932/*
585fb111
JB
3933 * Vertical size of the display window, measured in pixels.
3934 *
3935 * Must be even for interlaced modes.
3936 */
3937# define TV_YSIZE_MASK 0x00000fff
3938# define TV_YSIZE_SHIFT 0
3939
3940#define TV_FILTER_CTL_1 0x68080
646b4269 3941/*
585fb111
JB
3942 * Enables automatic scaling calculation.
3943 *
3944 * If set, the rest of the registers are ignored, and the calculated values can
3945 * be read back from the register.
3946 */
3947# define TV_AUTO_SCALE (1 << 31)
646b4269 3948/*
585fb111
JB
3949 * Disables the vertical filter.
3950 *
3951 * This is required on modes more than 1024 pixels wide */
3952# define TV_V_FILTER_BYPASS (1 << 29)
646b4269 3953/* Enables adaptive vertical filtering */
585fb111
JB
3954# define TV_VADAPT (1 << 28)
3955# define TV_VADAPT_MODE_MASK (3 << 26)
646b4269 3956/* Selects the least adaptive vertical filtering mode */
585fb111 3957# define TV_VADAPT_MODE_LEAST (0 << 26)
646b4269 3958/* Selects the moderately adaptive vertical filtering mode */
585fb111 3959# define TV_VADAPT_MODE_MODERATE (1 << 26)
646b4269 3960/* Selects the most adaptive vertical filtering mode */
585fb111 3961# define TV_VADAPT_MODE_MOST (3 << 26)
646b4269 3962/*
585fb111
JB
3963 * Sets the horizontal scaling factor.
3964 *
3965 * This should be the fractional part of the horizontal scaling factor divided
3966 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3967 *
3968 * (src width - 1) / ((oversample * dest width) - 1)
3969 */
3970# define TV_HSCALE_FRAC_MASK 0x00003fff
3971# define TV_HSCALE_FRAC_SHIFT 0
3972
3973#define TV_FILTER_CTL_2 0x68084
646b4269 3974/*
585fb111
JB
3975 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3976 *
3977 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3978 */
3979# define TV_VSCALE_INT_MASK 0x00038000
3980# define TV_VSCALE_INT_SHIFT 15
646b4269 3981/*
585fb111
JB
3982 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3983 *
3984 * \sa TV_VSCALE_INT_MASK
3985 */
3986# define TV_VSCALE_FRAC_MASK 0x00007fff
3987# define TV_VSCALE_FRAC_SHIFT 0
3988
3989#define TV_FILTER_CTL_3 0x68088
646b4269 3990/*
585fb111
JB
3991 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3992 *
3993 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3994 *
3995 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3996 */
3997# define TV_VSCALE_IP_INT_MASK 0x00038000
3998# define TV_VSCALE_IP_INT_SHIFT 15
646b4269 3999/*
585fb111
JB
4000 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4001 *
4002 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4003 *
4004 * \sa TV_VSCALE_IP_INT_MASK
4005 */
4006# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4007# define TV_VSCALE_IP_FRAC_SHIFT 0
4008
4009#define TV_CC_CONTROL 0x68090
4010# define TV_CC_ENABLE (1 << 31)
646b4269 4011/*
585fb111
JB
4012 * Specifies which field to send the CC data in.
4013 *
4014 * CC data is usually sent in field 0.
4015 */
4016# define TV_CC_FID_MASK (1 << 27)
4017# define TV_CC_FID_SHIFT 27
646b4269 4018/* Sets the horizontal position of the CC data. Usually 135. */
585fb111
JB
4019# define TV_CC_HOFF_MASK 0x03ff0000
4020# define TV_CC_HOFF_SHIFT 16
646b4269 4021/* Sets the vertical position of the CC data. Usually 21 */
585fb111
JB
4022# define TV_CC_LINE_MASK 0x0000003f
4023# define TV_CC_LINE_SHIFT 0
4024
4025#define TV_CC_DATA 0x68094
4026# define TV_CC_RDY (1 << 31)
646b4269 4027/* Second word of CC data to be transmitted. */
585fb111
JB
4028# define TV_CC_DATA_2_MASK 0x007f0000
4029# define TV_CC_DATA_2_SHIFT 16
646b4269 4030/* First word of CC data to be transmitted. */
585fb111
JB
4031# define TV_CC_DATA_1_MASK 0x0000007f
4032# define TV_CC_DATA_1_SHIFT 0
4033
4034#define TV_H_LUMA_0 0x68100
4035#define TV_H_LUMA_59 0x681ec
4036#define TV_H_CHROMA_0 0x68200
4037#define TV_H_CHROMA_59 0x682ec
4038#define TV_V_LUMA_0 0x68300
4039#define TV_V_LUMA_42 0x683a8
4040#define TV_V_CHROMA_0 0x68400
4041#define TV_V_CHROMA_42 0x684a8
4042
040d87f1 4043/* Display Port */
32f9d658 4044#define DP_A 0x64000 /* eDP */
040d87f1
KP
4045#define DP_B 0x64100
4046#define DP_C 0x64200
4047#define DP_D 0x64300
4048
4049#define DP_PORT_EN (1 << 31)
4050#define DP_PIPEB_SELECT (1 << 30)
47a05eca 4051#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
4052#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4053#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 4054
040d87f1
KP
4055/* Link training mode - select a suitable mode for each stage */
4056#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4057#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4058#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4059#define DP_LINK_TRAIN_OFF (3 << 28)
4060#define DP_LINK_TRAIN_MASK (3 << 28)
4061#define DP_LINK_TRAIN_SHIFT 28
aad3d14d
VS
4062#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4063#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
040d87f1 4064
8db9d77b
ZW
4065/* CPT Link training mode */
4066#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4067#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4068#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4069#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4070#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4071#define DP_LINK_TRAIN_SHIFT_CPT 8
4072
040d87f1
KP
4073/* Signal voltages. These are mostly controlled by the other end */
4074#define DP_VOLTAGE_0_4 (0 << 25)
4075#define DP_VOLTAGE_0_6 (1 << 25)
4076#define DP_VOLTAGE_0_8 (2 << 25)
4077#define DP_VOLTAGE_1_2 (3 << 25)
4078#define DP_VOLTAGE_MASK (7 << 25)
4079#define DP_VOLTAGE_SHIFT 25
4080
4081/* Signal pre-emphasis levels, like voltages, the other end tells us what
4082 * they want
4083 */
4084#define DP_PRE_EMPHASIS_0 (0 << 22)
4085#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4086#define DP_PRE_EMPHASIS_6 (2 << 22)
4087#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4088#define DP_PRE_EMPHASIS_MASK (7 << 22)
4089#define DP_PRE_EMPHASIS_SHIFT 22
4090
4091/* How many wires to use. I guess 3 was too hard */
17aa6be9 4092#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
4093#define DP_PORT_WIDTH_MASK (7 << 19)
4094
4095/* Mystic DPCD version 1.1 special mode */
4096#define DP_ENHANCED_FRAMING (1 << 18)
4097
32f9d658
ZW
4098/* eDP */
4099#define DP_PLL_FREQ_270MHZ (0 << 16)
4100#define DP_PLL_FREQ_160MHZ (1 << 16)
4101#define DP_PLL_FREQ_MASK (3 << 16)
4102
646b4269 4103/* locked once port is enabled */
040d87f1
KP
4104#define DP_PORT_REVERSAL (1 << 15)
4105
32f9d658
ZW
4106/* eDP */
4107#define DP_PLL_ENABLE (1 << 14)
4108
646b4269 4109/* sends the clock on lane 15 of the PEG for debug */
040d87f1
KP
4110#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4111
4112#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 4113#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1 4114
646b4269 4115/* limit RGB values to avoid confusing TVs */
040d87f1
KP
4116#define DP_COLOR_RANGE_16_235 (1 << 8)
4117
646b4269 4118/* Turn on the audio link */
040d87f1
KP
4119#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4120
646b4269 4121/* vs and hs sync polarity */
040d87f1
KP
4122#define DP_SYNC_VS_HIGH (1 << 4)
4123#define DP_SYNC_HS_HIGH (1 << 3)
4124
646b4269 4125/* A fantasy */
040d87f1
KP
4126#define DP_DETECTED (1 << 2)
4127
646b4269 4128/* The aux channel provides a way to talk to the
040d87f1
KP
4129 * signal sink for DDC etc. Max packet size supported
4130 * is 20 bytes in each direction, hence the 5 fixed
4131 * data registers
4132 */
32f9d658
ZW
4133#define DPA_AUX_CH_CTL 0x64010
4134#define DPA_AUX_CH_DATA1 0x64014
4135#define DPA_AUX_CH_DATA2 0x64018
4136#define DPA_AUX_CH_DATA3 0x6401c
4137#define DPA_AUX_CH_DATA4 0x64020
4138#define DPA_AUX_CH_DATA5 0x64024
4139
040d87f1
KP
4140#define DPB_AUX_CH_CTL 0x64110
4141#define DPB_AUX_CH_DATA1 0x64114
4142#define DPB_AUX_CH_DATA2 0x64118
4143#define DPB_AUX_CH_DATA3 0x6411c
4144#define DPB_AUX_CH_DATA4 0x64120
4145#define DPB_AUX_CH_DATA5 0x64124
4146
4147#define DPC_AUX_CH_CTL 0x64210
4148#define DPC_AUX_CH_DATA1 0x64214
4149#define DPC_AUX_CH_DATA2 0x64218
4150#define DPC_AUX_CH_DATA3 0x6421c
4151#define DPC_AUX_CH_DATA4 0x64220
4152#define DPC_AUX_CH_DATA5 0x64224
4153
4154#define DPD_AUX_CH_CTL 0x64310
4155#define DPD_AUX_CH_DATA1 0x64314
4156#define DPD_AUX_CH_DATA2 0x64318
4157#define DPD_AUX_CH_DATA3 0x6431c
4158#define DPD_AUX_CH_DATA4 0x64320
4159#define DPD_AUX_CH_DATA5 0x64324
4160
4161#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4162#define DP_AUX_CH_CTL_DONE (1 << 30)
4163#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4164#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4165#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4166#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4167#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4168#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4169#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4170#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4171#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4172#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4173#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4174#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4175#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4176#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4177#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4178#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4179#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4180#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4181#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
e3d99845
SJ
4182#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4183#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4184#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4185#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4186#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
b9ca5fad 4187#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
040d87f1
KP
4188
4189/*
4190 * Computing GMCH M and N values for the Display Port link
4191 *
4192 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4193 *
4194 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4195 *
4196 * The GMCH value is used internally
4197 *
4198 * bytes_per_pixel is the number of bytes coming out of the plane,
4199 * which is after the LUTs, so we want the bytes for our color format.
4200 * For our current usage, this is always 3, one byte for R, G and B.
4201 */
e3b95f1e
DV
4202#define _PIPEA_DATA_M_G4X 0x70050
4203#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
4204
4205/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 4206#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 4207#define TU_SIZE_SHIFT 25
a65851af 4208#define TU_SIZE_MASK (0x3f << 25)
040d87f1 4209
a65851af
VS
4210#define DATA_LINK_M_N_MASK (0xffffff)
4211#define DATA_LINK_N_MAX (0x800000)
040d87f1 4212
e3b95f1e
DV
4213#define _PIPEA_DATA_N_G4X 0x70054
4214#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
4215#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4216
4217/*
4218 * Computing Link M and N values for the Display Port link
4219 *
4220 * Link M / N = pixel_clock / ls_clk
4221 *
4222 * (the DP spec calls pixel_clock the 'strm_clk')
4223 *
4224 * The Link value is transmitted in the Main Stream
4225 * Attributes and VB-ID.
4226 */
4227
e3b95f1e
DV
4228#define _PIPEA_LINK_M_G4X 0x70060
4229#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
4230#define PIPEA_DP_LINK_M_MASK (0xffffff)
4231
e3b95f1e
DV
4232#define _PIPEA_LINK_N_G4X 0x70064
4233#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
4234#define PIPEA_DP_LINK_N_MASK (0xffffff)
4235
e3b95f1e
DV
4236#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4237#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4238#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4239#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 4240
585fb111
JB
4241/* Display & cursor control */
4242
4243/* Pipe A */
a57c774a 4244#define _PIPEADSL 0x70000
837ba00f
PZ
4245#define DSL_LINEMASK_GEN2 0x00000fff
4246#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 4247#define _PIPEACONF 0x70008
5eddb70b
CW
4248#define PIPECONF_ENABLE (1<<31)
4249#define PIPECONF_DISABLE 0
4250#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 4251#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 4252#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 4253#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
4254#define PIPECONF_SINGLE_WIDE 0
4255#define PIPECONF_PIPE_UNLOCKED 0
4256#define PIPECONF_PIPE_LOCKED (1<<25)
4257#define PIPECONF_PALETTE 0
4258#define PIPECONF_GAMMA (1<<24)
585fb111 4259#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 4260#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 4261#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
4262/* Note that pre-gen3 does not support interlaced display directly. Panel
4263 * fitting must be disabled on pre-ilk for interlaced. */
4264#define PIPECONF_PROGRESSIVE (0 << 21)
4265#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4266#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4267#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4268#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4269/* Ironlake and later have a complete new set of values for interlaced. PFIT
4270 * means panel fitter required, PF means progressive fetch, DBL means power
4271 * saving pixel doubling. */
4272#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4273#define PIPECONF_INTERLACED_ILK (3 << 21)
4274#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4275#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 4276#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 4277#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 4278#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
6fa7aec1 4279#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
3685a8f3 4280#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
4281#define PIPECONF_BPC_MASK (0x7 << 5)
4282#define PIPECONF_8BPC (0<<5)
4283#define PIPECONF_10BPC (1<<5)
4284#define PIPECONF_6BPC (2<<5)
4285#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
4286#define PIPECONF_DITHER_EN (1<<4)
4287#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4288#define PIPECONF_DITHER_TYPE_SP (0<<2)
4289#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4290#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4291#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 4292#define _PIPEASTAT 0x70024
585fb111 4293#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 4294#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
4295#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4296#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 4297#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 4298#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 4299#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
4300#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4301#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4302#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4303#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 4304#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
4305#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4306#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4307#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 4308#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 4309#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
4310#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4311#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 4312#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 4313#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 4314#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 4315#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
4316#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4317#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
4318#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4319#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 4320#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 4321#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 4322#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
4323#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4324#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4325#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4326#define PIPE_DPST_EVENT_STATUS (1UL<<7)
10c59c51 4327#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 4328#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
4329#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4330#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 4331#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 4332#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
4333#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4334#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 4335#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 4336#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 4337#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
4338#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4339
755e9019
ID
4340#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4341#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4342
84fd4f4e
RB
4343#define PIPE_A_OFFSET 0x70000
4344#define PIPE_B_OFFSET 0x71000
4345#define PIPE_C_OFFSET 0x72000
4346#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
4347/*
4348 * There's actually no pipe EDP. Some pipe registers have
4349 * simply shifted from the pipe to the transcoder, while
4350 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4351 * to access such registers in transcoder EDP.
4352 */
4353#define PIPE_EDP_OFFSET 0x7f000
4354
5c969aa7
DL
4355#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4356 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4357 dev_priv->info.display_mmio_offset)
a57c774a
AK
4358
4359#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4360#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4361#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4362#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4363#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 4364
756f85cf
PZ
4365#define _PIPE_MISC_A 0x70030
4366#define _PIPE_MISC_B 0x71030
4367#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4368#define PIPEMISC_DITHER_8_BPC (0<<5)
4369#define PIPEMISC_DITHER_10_BPC (1<<5)
4370#define PIPEMISC_DITHER_6_BPC (2<<5)
4371#define PIPEMISC_DITHER_12_BPC (3<<5)
4372#define PIPEMISC_DITHER_ENABLE (1<<4)
4373#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4374#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 4375#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 4376
b41fbda1 4377#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 4378#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
4379#define PIPEB_HLINE_INT_EN (1<<28)
4380#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
4381#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4382#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4383#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 4384#define PIPE_PSR_INT_EN (1<<22)
7983117f 4385#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
4386#define PIPEA_HLINE_INT_EN (1<<20)
4387#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
4388#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4389#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 4390#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
4391#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4392#define PIPEC_HLINE_INT_EN (1<<12)
4393#define PIPEC_VBLANK_INT_EN (1<<11)
4394#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4395#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4396#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 4397
bf67a6fd
VS
4398#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4399#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4400#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4401#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4402#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
4403#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4404#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4405#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4406#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4407#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4408#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4409#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4410#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4411#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
4412#define DPINVGTT_EN_MASK_CHV 0xfff0000
4413#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4414#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4415#define PLANEC_INVALID_GTT_STATUS (1<<9)
4416#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
4417#define CURSORB_INVALID_GTT_STATUS (1<<7)
4418#define CURSORA_INVALID_GTT_STATUS (1<<6)
4419#define SPRITED_INVALID_GTT_STATUS (1<<5)
4420#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4421#define PLANEB_INVALID_GTT_STATUS (1<<3)
4422#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4423#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4424#define PLANEA_INVALID_GTT_STATUS (1<<0)
4425#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 4426#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 4427
b5004720 4428#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
585fb111
JB
4429#define DSPARB_CSTART_MASK (0x7f << 7)
4430#define DSPARB_CSTART_SHIFT 7
4431#define DSPARB_BSTART_MASK (0x7f)
4432#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
4433#define DSPARB_BEND_SHIFT 9 /* on 855 */
4434#define DSPARB_AEND_SHIFT 0
54f1b6e1
VS
4435#define DSPARB_SPRITEA_SHIFT_VLV 0
4436#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4437#define DSPARB_SPRITEB_SHIFT_VLV 8
4438#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4439#define DSPARB_SPRITEC_SHIFT_VLV 16
4440#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4441#define DSPARB_SPRITED_SHIFT_VLV 24
4442#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
b5004720 4443#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
54f1b6e1
VS
4444#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4445#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4446#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4447#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4448#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4449#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4450#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4451#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4452#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4453#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4454#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4455#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
b5004720 4456#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
54f1b6e1
VS
4457#define DSPARB_SPRITEE_SHIFT_VLV 0
4458#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4459#define DSPARB_SPRITEF_SHIFT_VLV 8
4460#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
b5004720 4461
0a560674 4462/* pnv/gen4/g4x/vlv/chv */
5c969aa7 4463#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0a560674
VS
4464#define DSPFW_SR_SHIFT 23
4465#define DSPFW_SR_MASK (0x1ff<<23)
4466#define DSPFW_CURSORB_SHIFT 16
4467#define DSPFW_CURSORB_MASK (0x3f<<16)
4468#define DSPFW_PLANEB_SHIFT 8
4469#define DSPFW_PLANEB_MASK (0x7f<<8)
4470#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4471#define DSPFW_PLANEA_SHIFT 0
4472#define DSPFW_PLANEA_MASK (0x7f<<0)
4473#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4474#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0a560674
VS
4475#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4476#define DSPFW_FBC_SR_SHIFT 28
4477#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4478#define DSPFW_FBC_HPLL_SR_SHIFT 24
4479#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4480#define DSPFW_SPRITEB_SHIFT (16)
4481#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4482#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4483#define DSPFW_CURSORA_SHIFT 8
4484#define DSPFW_CURSORA_MASK (0x3f<<8)
f4998963
VS
4485#define DSPFW_PLANEC_OLD_SHIFT 0
4486#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
0a560674
VS
4487#define DSPFW_SPRITEA_SHIFT 0
4488#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4489#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
5c969aa7 4490#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0a560674 4491#define DSPFW_HPLL_SR_EN (1<<31)
f2b115e6 4492#define PINEVIEW_SELF_REFRESH_EN (1<<30)
0a560674 4493#define DSPFW_CURSOR_SR_SHIFT 24
d4294342
ZY
4494#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4495#define DSPFW_HPLL_CURSOR_SHIFT 16
4496#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
0a560674
VS
4497#define DSPFW_HPLL_SR_SHIFT 0
4498#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4499
4500/* vlv/chv */
4501#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4502#define DSPFW_SPRITEB_WM1_SHIFT 16
4503#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4504#define DSPFW_CURSORA_WM1_SHIFT 8
4505#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4506#define DSPFW_SPRITEA_WM1_SHIFT 0
4507#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4508#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4509#define DSPFW_PLANEB_WM1_SHIFT 24
4510#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4511#define DSPFW_PLANEA_WM1_SHIFT 16
4512#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4513#define DSPFW_CURSORB_WM1_SHIFT 8
4514#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4515#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4516#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4517#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4518#define DSPFW_SR_WM1_SHIFT 0
4519#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4520#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4521#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4522#define DSPFW_SPRITED_WM1_SHIFT 24
4523#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4524#define DSPFW_SPRITED_SHIFT 16
15665979 4525#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
0a560674
VS
4526#define DSPFW_SPRITEC_WM1_SHIFT 8
4527#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4528#define DSPFW_SPRITEC_SHIFT 0
15665979 4529#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
0a560674
VS
4530#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4531#define DSPFW_SPRITEF_WM1_SHIFT 24
4532#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4533#define DSPFW_SPRITEF_SHIFT 16
15665979 4534#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
0a560674
VS
4535#define DSPFW_SPRITEE_WM1_SHIFT 8
4536#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4537#define DSPFW_SPRITEE_SHIFT 0
15665979 4538#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
0a560674
VS
4539#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4540#define DSPFW_PLANEC_WM1_SHIFT 24
4541#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4542#define DSPFW_PLANEC_SHIFT 16
15665979 4543#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
0a560674
VS
4544#define DSPFW_CURSORC_WM1_SHIFT 8
4545#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4546#define DSPFW_CURSORC_SHIFT 0
4547#define DSPFW_CURSORC_MASK (0x3f<<0)
4548
4549/* vlv/chv high order bits */
4550#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4551#define DSPFW_SR_HI_SHIFT 24
ae80152d 4552#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4553#define DSPFW_SPRITEF_HI_SHIFT 23
4554#define DSPFW_SPRITEF_HI_MASK (1<<23)
4555#define DSPFW_SPRITEE_HI_SHIFT 22
4556#define DSPFW_SPRITEE_HI_MASK (1<<22)
4557#define DSPFW_PLANEC_HI_SHIFT 21
4558#define DSPFW_PLANEC_HI_MASK (1<<21)
4559#define DSPFW_SPRITED_HI_SHIFT 20
4560#define DSPFW_SPRITED_HI_MASK (1<<20)
4561#define DSPFW_SPRITEC_HI_SHIFT 16
4562#define DSPFW_SPRITEC_HI_MASK (1<<16)
4563#define DSPFW_PLANEB_HI_SHIFT 12
4564#define DSPFW_PLANEB_HI_MASK (1<<12)
4565#define DSPFW_SPRITEB_HI_SHIFT 8
4566#define DSPFW_SPRITEB_HI_MASK (1<<8)
4567#define DSPFW_SPRITEA_HI_SHIFT 4
4568#define DSPFW_SPRITEA_HI_MASK (1<<4)
4569#define DSPFW_PLANEA_HI_SHIFT 0
4570#define DSPFW_PLANEA_HI_MASK (1<<0)
4571#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4572#define DSPFW_SR_WM1_HI_SHIFT 24
ae80152d 4573#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
0a560674
VS
4574#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4575#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4576#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4577#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4578#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4579#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4580#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4581#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4582#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4583#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4584#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4585#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4586#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4587#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4588#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4589#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4590#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4591#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
7662c8bd 4592
12a3c055 4593/* drain latency register values*/
1abc4dc7 4594#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
1abc4dc7 4595#define DDL_CURSOR_SHIFT 24
01e184cc 4596#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
1abc4dc7 4597#define DDL_PLANE_SHIFT 0
341c526f
VS
4598#define DDL_PRECISION_HIGH (1<<7)
4599#define DDL_PRECISION_LOW (0<<7)
0948c265 4600#define DRAIN_LATENCY_MASK 0x7f
12a3c055 4601
c6beb13e
VS
4602#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4603#define CBR_PND_DEADLINE_DISABLE (1<<31)
4604
7662c8bd 4605/* FIFO watermark sizes etc */
0e442c60 4606#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
4607#define I915_FIFO_LINE_SIZE 64
4608#define I830_FIFO_LINE_SIZE 32
0e442c60 4609
ceb04246 4610#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 4611#define G4X_FIFO_SIZE 127
1b07e04e
ZY
4612#define I965_FIFO_SIZE 512
4613#define I945_FIFO_SIZE 127
7662c8bd 4614#define I915_FIFO_SIZE 95
dff33cfc 4615#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 4616#define I830_FIFO_SIZE 95
0e442c60 4617
ceb04246 4618#define VALLEYVIEW_MAX_WM 0xff
0e442c60 4619#define G4X_MAX_WM 0x3f
7662c8bd
SL
4620#define I915_MAX_WM 0x3f
4621
f2b115e6
AJ
4622#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4623#define PINEVIEW_FIFO_LINE_SIZE 64
4624#define PINEVIEW_MAX_WM 0x1ff
4625#define PINEVIEW_DFT_WM 0x3f
4626#define PINEVIEW_DFT_HPLLOFF_WM 0
4627#define PINEVIEW_GUARD_WM 10
4628#define PINEVIEW_CURSOR_FIFO 64
4629#define PINEVIEW_CURSOR_MAX_WM 0x3f
4630#define PINEVIEW_CURSOR_DFT_WM 0
4631#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 4632
ceb04246 4633#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
4634#define I965_CURSOR_FIFO 64
4635#define I965_CURSOR_MAX_WM 32
4636#define I965_CURSOR_DFT_WM 8
7f8a8569 4637
fae1267d
PB
4638/* Watermark register definitions for SKL */
4639#define CUR_WM_A_0 0x70140
4640#define CUR_WM_B_0 0x71140
4641#define PLANE_WM_1_A_0 0x70240
4642#define PLANE_WM_1_B_0 0x71240
4643#define PLANE_WM_2_A_0 0x70340
4644#define PLANE_WM_2_B_0 0x71340
4645#define PLANE_WM_TRANS_1_A_0 0x70268
4646#define PLANE_WM_TRANS_1_B_0 0x71268
4647#define PLANE_WM_TRANS_2_A_0 0x70368
4648#define PLANE_WM_TRANS_2_B_0 0x71368
4649#define CUR_WM_TRANS_A_0 0x70168
4650#define CUR_WM_TRANS_B_0 0x71168
4651#define PLANE_WM_EN (1 << 31)
4652#define PLANE_WM_LINES_SHIFT 14
4653#define PLANE_WM_LINES_MASK 0x1f
4654#define PLANE_WM_BLOCKS_MASK 0x3ff
4655
4656#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4657#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4658#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4659
4660#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4661#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4662#define _PLANE_WM_BASE(pipe, plane) \
4663 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4664#define PLANE_WM(pipe, plane, level) \
4665 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4666#define _PLANE_WM_TRANS_1(pipe) \
4667 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4668#define _PLANE_WM_TRANS_2(pipe) \
4669 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4670#define PLANE_WM_TRANS(pipe, plane) \
4671 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4672
7f8a8569
ZW
4673/* define the Watermark register on Ironlake */
4674#define WM0_PIPEA_ILK 0x45100
1996d624 4675#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 4676#define WM0_PIPE_PLANE_SHIFT 16
1996d624 4677#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 4678#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 4679#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
4680
4681#define WM0_PIPEB_ILK 0x45104
d6c892df 4682#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
4683#define WM1_LP_ILK 0x45108
4684#define WM1_LP_SR_EN (1<<31)
4685#define WM1_LP_LATENCY_SHIFT 24
4686#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
4687#define WM1_LP_FBC_MASK (0xf<<20)
4688#define WM1_LP_FBC_SHIFT 20
416f4727 4689#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 4690#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 4691#define WM1_LP_SR_SHIFT 8
1996d624 4692#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
4693#define WM2_LP_ILK 0x4510c
4694#define WM2_LP_EN (1<<31)
4695#define WM3_LP_ILK 0x45110
4696#define WM3_LP_EN (1<<31)
4697#define WM1S_LP_ILK 0x45120
b840d907
JB
4698#define WM2S_LP_IVB 0x45124
4699#define WM3S_LP_IVB 0x45128
dd8849c8 4700#define WM1S_LP_EN (1<<31)
7f8a8569 4701
cca32e9a
PZ
4702#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4703 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4704 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4705
7f8a8569
ZW
4706/* Memory latency timer register */
4707#define MLTR_ILK 0x11222
b79d4990
JB
4708#define MLTR_WM1_SHIFT 0
4709#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
4710/* the unit of memory self-refresh latency time is 0.5us */
4711#define ILK_SRLT_MASK 0x3f
4712
1398261a
YL
4713
4714/* the address where we get all kinds of latency value */
4715#define SSKPD 0x5d10
4716#define SSKPD_WM_MASK 0x3f
4717#define SSKPD_WM0_SHIFT 0
4718#define SSKPD_WM1_SHIFT 8
4719#define SSKPD_WM2_SHIFT 16
4720#define SSKPD_WM3_SHIFT 24
4721
585fb111
JB
4722/*
4723 * The two pipe frame counter registers are not synchronized, so
4724 * reading a stable value is somewhat tricky. The following code
4725 * should work:
4726 *
4727 * do {
4728 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4729 * PIPE_FRAME_HIGH_SHIFT;
4730 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4731 * PIPE_FRAME_LOW_SHIFT);
4732 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4733 * PIPE_FRAME_HIGH_SHIFT);
4734 * } while (high1 != high2);
4735 * frame = (high1 << 8) | low1;
4736 */
25a2e2d0 4737#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
4738#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4739#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 4740#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
4741#define PIPE_FRAME_LOW_MASK 0xff000000
4742#define PIPE_FRAME_LOW_SHIFT 24
4743#define PIPE_PIXEL_MASK 0x00ffffff
4744#define PIPE_PIXEL_SHIFT 0
9880b7a5 4745/* GM45+ just has to be different */
eb6008ad
RB
4746#define _PIPEA_FRMCOUNT_GM45 0x70040
4747#define _PIPEA_FLIPCOUNT_GM45 0x70044
4748#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
75f7f3ec 4749#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
585fb111
JB
4750
4751/* Cursor A & B regs */
5efb3e28 4752#define _CURACNTR 0x70080
14b60391
JB
4753/* Old style CUR*CNTR flags (desktop 8xx) */
4754#define CURSOR_ENABLE 0x80000000
4755#define CURSOR_GAMMA_ENABLE 0x40000000
dc41c154
VS
4756#define CURSOR_STRIDE_SHIFT 28
4757#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
86d3efce 4758#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
4759#define CURSOR_FORMAT_SHIFT 24
4760#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4761#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4762#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4763#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4764#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4765#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4766/* New style CUR*CNTR flags */
4767#define CURSOR_MODE 0x27
585fb111 4768#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
4769#define CURSOR_MODE_128_32B_AX 0x02
4770#define CURSOR_MODE_256_32B_AX 0x03
585fb111 4771#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
4772#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4773#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 4774#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
4775#define MCURSOR_PIPE_SELECT (1 << 28)
4776#define MCURSOR_PIPE_A 0x00
4777#define MCURSOR_PIPE_B (1 << 28)
585fb111 4778#define MCURSOR_GAMMA_ENABLE (1 << 26)
4398ad45 4779#define CURSOR_ROTATE_180 (1<<15)
1f5d76db 4780#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
4781#define _CURABASE 0x70084
4782#define _CURAPOS 0x70088
585fb111
JB
4783#define CURSOR_POS_MASK 0x007FF
4784#define CURSOR_POS_SIGN 0x8000
4785#define CURSOR_X_SHIFT 0
4786#define CURSOR_Y_SHIFT 16
14b60391 4787#define CURSIZE 0x700a0
5efb3e28
VS
4788#define _CURBCNTR 0x700c0
4789#define _CURBBASE 0x700c4
4790#define _CURBPOS 0x700c8
585fb111 4791
65a21cd6
JB
4792#define _CURBCNTR_IVB 0x71080
4793#define _CURBBASE_IVB 0x71084
4794#define _CURBPOS_IVB 0x71088
4795
5efb3e28
VS
4796#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4797 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4798 dev_priv->info.display_mmio_offset)
4799
4800#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4801#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4802#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 4803
5efb3e28
VS
4804#define CURSOR_A_OFFSET 0x70080
4805#define CURSOR_B_OFFSET 0x700c0
4806#define CHV_CURSOR_C_OFFSET 0x700e0
4807#define IVB_CURSOR_B_OFFSET 0x71080
4808#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 4809
585fb111 4810/* Display A control */
a57c774a 4811#define _DSPACNTR 0x70180
585fb111
JB
4812#define DISPLAY_PLANE_ENABLE (1<<31)
4813#define DISPLAY_PLANE_DISABLE 0
4814#define DISPPLANE_GAMMA_ENABLE (1<<30)
4815#define DISPPLANE_GAMMA_DISABLE 0
4816#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 4817#define DISPPLANE_YUV422 (0x0<<26)
585fb111 4818#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
4819#define DISPPLANE_BGRA555 (0x3<<26)
4820#define DISPPLANE_BGRX555 (0x4<<26)
4821#define DISPPLANE_BGRX565 (0x5<<26)
4822#define DISPPLANE_BGRX888 (0x6<<26)
4823#define DISPPLANE_BGRA888 (0x7<<26)
4824#define DISPPLANE_RGBX101010 (0x8<<26)
4825#define DISPPLANE_RGBA101010 (0x9<<26)
4826#define DISPPLANE_BGRX101010 (0xa<<26)
4827#define DISPPLANE_RGBX161616 (0xc<<26)
4828#define DISPPLANE_RGBX888 (0xe<<26)
4829#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
4830#define DISPPLANE_STEREO_ENABLE (1<<25)
4831#define DISPPLANE_STEREO_DISABLE 0
86d3efce 4832#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
4833#define DISPPLANE_SEL_PIPE_SHIFT 24
4834#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 4835#define DISPPLANE_SEL_PIPE_A 0
b24e7179 4836#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
4837#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4838#define DISPPLANE_SRC_KEY_DISABLE 0
4839#define DISPPLANE_LINE_DOUBLE (1<<20)
4840#define DISPPLANE_NO_LINE_DOUBLE 0
4841#define DISPPLANE_STEREO_POLARITY_FIRST 0
4842#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
c14b0485
VS
4843#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4844#define DISPPLANE_ROTATE_180 (1<<15)
f2b115e6 4845#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 4846#define DISPPLANE_TILED (1<<10)
c14b0485 4847#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
a57c774a
AK
4848#define _DSPAADDR 0x70184
4849#define _DSPASTRIDE 0x70188
4850#define _DSPAPOS 0x7018C /* reserved */
4851#define _DSPASIZE 0x70190
4852#define _DSPASURF 0x7019C /* 965+ only */
4853#define _DSPATILEOFF 0x701A4 /* 965+ only */
4854#define _DSPAOFFSET 0x701A4 /* HSW */
4855#define _DSPASURFLIVE 0x701AC
4856
4857#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4858#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4859#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4860#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4861#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4862#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4863#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 4864#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
4865#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4866#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 4867
c14b0485
VS
4868/* CHV pipe B blender and primary plane */
4869#define _CHV_BLEND_A 0x60a00
4870#define CHV_BLEND_LEGACY (0<<30)
4871#define CHV_BLEND_ANDROID (1<<30)
4872#define CHV_BLEND_MPO (2<<30)
4873#define CHV_BLEND_MASK (3<<30)
4874#define _CHV_CANVAS_A 0x60a04
4875#define _PRIMPOS_A 0x60a08
4876#define _PRIMSIZE_A 0x60a0c
4877#define _PRIMCNSTALPHA_A 0x60a10
4878#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4879
4880#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4881#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4882#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4883#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4884#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4885
446f2545
AR
4886/* Display/Sprite base address macros */
4887#define DISP_BASEADDR_MASK (0xfffff000)
4888#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4889#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 4890
585fb111 4891/* VBIOS flags */
5c969aa7
DL
4892#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4893#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4894#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4895#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4896#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4897#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4898#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4899#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4900#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4901#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4902#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4903#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4904#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
4905
4906/* Pipe B */
5c969aa7
DL
4907#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4908#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4909#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
4910#define _PIPEBFRAMEHIGH 0x71040
4911#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4912#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4913#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4914
585fb111
JB
4915
4916/* Display B control */
5c969aa7 4917#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4918#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4919#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4920#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4921#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4922#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4923#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4924#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4925#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4926#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4927#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4928#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4929#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4930
b840d907
JB
4931/* Sprite A control */
4932#define _DVSACNTR 0x72180
4933#define DVS_ENABLE (1<<31)
4934#define DVS_GAMMA_ENABLE (1<<30)
4935#define DVS_PIXFORMAT_MASK (3<<25)
4936#define DVS_FORMAT_YUV422 (0<<25)
4937#define DVS_FORMAT_RGBX101010 (1<<25)
4938#define DVS_FORMAT_RGBX888 (2<<25)
4939#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4940#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4941#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4942#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4943#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4944#define DVS_YUV_ORDER_YUYV (0<<16)
4945#define DVS_YUV_ORDER_UYVY (1<<16)
4946#define DVS_YUV_ORDER_YVYU (2<<16)
4947#define DVS_YUV_ORDER_VYUY (3<<16)
76eebda7 4948#define DVS_ROTATE_180 (1<<15)
b840d907
JB
4949#define DVS_DEST_KEY (1<<2)
4950#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4951#define DVS_TILED (1<<10)
4952#define _DVSALINOFF 0x72184
4953#define _DVSASTRIDE 0x72188
4954#define _DVSAPOS 0x7218c
4955#define _DVSASIZE 0x72190
4956#define _DVSAKEYVAL 0x72194
4957#define _DVSAKEYMSK 0x72198
4958#define _DVSASURF 0x7219c
4959#define _DVSAKEYMAXVAL 0x721a0
4960#define _DVSATILEOFF 0x721a4
4961#define _DVSASURFLIVE 0x721ac
4962#define _DVSASCALE 0x72204
4963#define DVS_SCALE_ENABLE (1<<31)
4964#define DVS_FILTER_MASK (3<<29)
4965#define DVS_FILTER_MEDIUM (0<<29)
4966#define DVS_FILTER_ENHANCING (1<<29)
4967#define DVS_FILTER_SOFTENING (2<<29)
4968#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4969#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4970#define _DVSAGAMC 0x72300
4971
4972#define _DVSBCNTR 0x73180
4973#define _DVSBLINOFF 0x73184
4974#define _DVSBSTRIDE 0x73188
4975#define _DVSBPOS 0x7318c
4976#define _DVSBSIZE 0x73190
4977#define _DVSBKEYVAL 0x73194
4978#define _DVSBKEYMSK 0x73198
4979#define _DVSBSURF 0x7319c
4980#define _DVSBKEYMAXVAL 0x731a0
4981#define _DVSBTILEOFF 0x731a4
4982#define _DVSBSURFLIVE 0x731ac
4983#define _DVSBSCALE 0x73204
4984#define _DVSBGAMC 0x73300
4985
4986#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4987#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4988#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4989#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4990#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4991#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4992#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4993#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4994#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4995#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4996#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4997#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4998
4999#define _SPRA_CTL 0x70280
5000#define SPRITE_ENABLE (1<<31)
5001#define SPRITE_GAMMA_ENABLE (1<<30)
5002#define SPRITE_PIXFORMAT_MASK (7<<25)
5003#define SPRITE_FORMAT_YUV422 (0<<25)
5004#define SPRITE_FORMAT_RGBX101010 (1<<25)
5005#define SPRITE_FORMAT_RGBX888 (2<<25)
5006#define SPRITE_FORMAT_RGBX161616 (3<<25)
5007#define SPRITE_FORMAT_YUV444 (4<<25)
5008#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 5009#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
5010#define SPRITE_SOURCE_KEY (1<<22)
5011#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5012#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5013#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5014#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5015#define SPRITE_YUV_ORDER_YUYV (0<<16)
5016#define SPRITE_YUV_ORDER_UYVY (1<<16)
5017#define SPRITE_YUV_ORDER_YVYU (2<<16)
5018#define SPRITE_YUV_ORDER_VYUY (3<<16)
76eebda7 5019#define SPRITE_ROTATE_180 (1<<15)
b840d907
JB
5020#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5021#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5022#define SPRITE_TILED (1<<10)
5023#define SPRITE_DEST_KEY (1<<2)
5024#define _SPRA_LINOFF 0x70284
5025#define _SPRA_STRIDE 0x70288
5026#define _SPRA_POS 0x7028c
5027#define _SPRA_SIZE 0x70290
5028#define _SPRA_KEYVAL 0x70294
5029#define _SPRA_KEYMSK 0x70298
5030#define _SPRA_SURF 0x7029c
5031#define _SPRA_KEYMAX 0x702a0
5032#define _SPRA_TILEOFF 0x702a4
c54173a8 5033#define _SPRA_OFFSET 0x702a4
32ae46bf 5034#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
5035#define _SPRA_SCALE 0x70304
5036#define SPRITE_SCALE_ENABLE (1<<31)
5037#define SPRITE_FILTER_MASK (3<<29)
5038#define SPRITE_FILTER_MEDIUM (0<<29)
5039#define SPRITE_FILTER_ENHANCING (1<<29)
5040#define SPRITE_FILTER_SOFTENING (2<<29)
5041#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5042#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5043#define _SPRA_GAMC 0x70400
5044
5045#define _SPRB_CTL 0x71280
5046#define _SPRB_LINOFF 0x71284
5047#define _SPRB_STRIDE 0x71288
5048#define _SPRB_POS 0x7128c
5049#define _SPRB_SIZE 0x71290
5050#define _SPRB_KEYVAL 0x71294
5051#define _SPRB_KEYMSK 0x71298
5052#define _SPRB_SURF 0x7129c
5053#define _SPRB_KEYMAX 0x712a0
5054#define _SPRB_TILEOFF 0x712a4
c54173a8 5055#define _SPRB_OFFSET 0x712a4
32ae46bf 5056#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
5057#define _SPRB_SCALE 0x71304
5058#define _SPRB_GAMC 0x71400
5059
5060#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5061#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5062#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5063#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5064#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5065#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5066#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5067#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5068#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5069#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 5070#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
5071#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5072#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 5073#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 5074
921c3b67 5075#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 5076#define SP_ENABLE (1<<31)
4ea67bc7 5077#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
5078#define SP_PIXFORMAT_MASK (0xf<<26)
5079#define SP_FORMAT_YUV422 (0<<26)
5080#define SP_FORMAT_BGR565 (5<<26)
5081#define SP_FORMAT_BGRX8888 (6<<26)
5082#define SP_FORMAT_BGRA8888 (7<<26)
5083#define SP_FORMAT_RGBX1010102 (8<<26)
5084#define SP_FORMAT_RGBA1010102 (9<<26)
5085#define SP_FORMAT_RGBX8888 (0xe<<26)
5086#define SP_FORMAT_RGBA8888 (0xf<<26)
c14b0485 5087#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
7f1f3851
JB
5088#define SP_SOURCE_KEY (1<<22)
5089#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5090#define SP_YUV_ORDER_YUYV (0<<16)
5091#define SP_YUV_ORDER_UYVY (1<<16)
5092#define SP_YUV_ORDER_YVYU (2<<16)
5093#define SP_YUV_ORDER_VYUY (3<<16)
76eebda7 5094#define SP_ROTATE_180 (1<<15)
7f1f3851 5095#define SP_TILED (1<<10)
c14b0485 5096#define SP_MIRROR (1<<8) /* CHV pipe B */
921c3b67
VS
5097#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5098#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5099#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5100#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5101#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5102#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5103#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5104#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5105#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5106#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
c14b0485 5107#define SP_CONST_ALPHA_ENABLE (1<<31)
921c3b67
VS
5108#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
5109
5110#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5111#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5112#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5113#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5114#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5115#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5116#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5117#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5118#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5119#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5120#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5121#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
5122
5123#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5124#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5125#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5126#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5127#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5128#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5129#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5130#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5131#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5132#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5133#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5134#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5135
6ca2aeb2
VS
5136/*
5137 * CHV pipe B sprite CSC
5138 *
5139 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5140 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5141 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5142 */
5143#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5144#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5145#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5146#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5147#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5148
5149#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5150#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5151#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5152#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5153#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5154#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5155#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5156
5157#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5158#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5159#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5160#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5161#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5162
5163#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5164#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5165#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5166#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5167#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5168
70d21f0e
DL
5169/* Skylake plane registers */
5170
5171#define _PLANE_CTL_1_A 0x70180
5172#define _PLANE_CTL_2_A 0x70280
5173#define _PLANE_CTL_3_A 0x70380
5174#define PLANE_CTL_ENABLE (1 << 31)
5175#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5176#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5177#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5178#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5179#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5180#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5181#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5182#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5183#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5184#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5185#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
dc2a41b4
DL
5186#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5187#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5188#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
70d21f0e
DL
5189#define PLANE_CTL_ORDER_BGRX (0 << 20)
5190#define PLANE_CTL_ORDER_RGBX (1 << 20)
5191#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5192#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5193#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5194#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5195#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5196#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5197#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5198#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5199#define PLANE_CTL_TILED_MASK (0x7 << 10)
5200#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5201#define PLANE_CTL_TILED_X ( 1 << 10)
5202#define PLANE_CTL_TILED_Y ( 4 << 10)
5203#define PLANE_CTL_TILED_YF ( 5 << 10)
5204#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5205#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5206#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5207#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
1447dde0
SJ
5208#define PLANE_CTL_ROTATE_MASK 0x3
5209#define PLANE_CTL_ROTATE_0 0x0
3b7a5119 5210#define PLANE_CTL_ROTATE_90 0x1
1447dde0 5211#define PLANE_CTL_ROTATE_180 0x2
3b7a5119 5212#define PLANE_CTL_ROTATE_270 0x3
70d21f0e
DL
5213#define _PLANE_STRIDE_1_A 0x70188
5214#define _PLANE_STRIDE_2_A 0x70288
5215#define _PLANE_STRIDE_3_A 0x70388
5216#define _PLANE_POS_1_A 0x7018c
5217#define _PLANE_POS_2_A 0x7028c
5218#define _PLANE_POS_3_A 0x7038c
5219#define _PLANE_SIZE_1_A 0x70190
5220#define _PLANE_SIZE_2_A 0x70290
5221#define _PLANE_SIZE_3_A 0x70390
5222#define _PLANE_SURF_1_A 0x7019c
5223#define _PLANE_SURF_2_A 0x7029c
5224#define _PLANE_SURF_3_A 0x7039c
5225#define _PLANE_OFFSET_1_A 0x701a4
5226#define _PLANE_OFFSET_2_A 0x702a4
5227#define _PLANE_OFFSET_3_A 0x703a4
dc2a41b4
DL
5228#define _PLANE_KEYVAL_1_A 0x70194
5229#define _PLANE_KEYVAL_2_A 0x70294
5230#define _PLANE_KEYMSK_1_A 0x70198
5231#define _PLANE_KEYMSK_2_A 0x70298
5232#define _PLANE_KEYMAX_1_A 0x701a0
5233#define _PLANE_KEYMAX_2_A 0x702a0
8211bd5b
DL
5234#define _PLANE_BUF_CFG_1_A 0x7027c
5235#define _PLANE_BUF_CFG_2_A 0x7037c
2cd601c6
CK
5236#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5237#define _PLANE_NV12_BUF_CFG_2_A 0x70378
70d21f0e
DL
5238
5239#define _PLANE_CTL_1_B 0x71180
5240#define _PLANE_CTL_2_B 0x71280
5241#define _PLANE_CTL_3_B 0x71380
5242#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5243#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5244#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5245#define PLANE_CTL(pipe, plane) \
5246 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5247
5248#define _PLANE_STRIDE_1_B 0x71188
5249#define _PLANE_STRIDE_2_B 0x71288
5250#define _PLANE_STRIDE_3_B 0x71388
5251#define _PLANE_STRIDE_1(pipe) \
5252 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5253#define _PLANE_STRIDE_2(pipe) \
5254 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5255#define _PLANE_STRIDE_3(pipe) \
5256 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5257#define PLANE_STRIDE(pipe, plane) \
5258 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5259
5260#define _PLANE_POS_1_B 0x7118c
5261#define _PLANE_POS_2_B 0x7128c
5262#define _PLANE_POS_3_B 0x7138c
5263#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5264#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5265#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5266#define PLANE_POS(pipe, plane) \
5267 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5268
5269#define _PLANE_SIZE_1_B 0x71190
5270#define _PLANE_SIZE_2_B 0x71290
5271#define _PLANE_SIZE_3_B 0x71390
5272#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5273#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5274#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5275#define PLANE_SIZE(pipe, plane) \
5276 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5277
5278#define _PLANE_SURF_1_B 0x7119c
5279#define _PLANE_SURF_2_B 0x7129c
5280#define _PLANE_SURF_3_B 0x7139c
5281#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5282#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5283#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5284#define PLANE_SURF(pipe, plane) \
5285 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5286
5287#define _PLANE_OFFSET_1_B 0x711a4
5288#define _PLANE_OFFSET_2_B 0x712a4
5289#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5290#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5291#define PLANE_OFFSET(pipe, plane) \
5292 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5293
dc2a41b4
DL
5294#define _PLANE_KEYVAL_1_B 0x71194
5295#define _PLANE_KEYVAL_2_B 0x71294
5296#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5297#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5298#define PLANE_KEYVAL(pipe, plane) \
5299 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5300
5301#define _PLANE_KEYMSK_1_B 0x71198
5302#define _PLANE_KEYMSK_2_B 0x71298
5303#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5304#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5305#define PLANE_KEYMSK(pipe, plane) \
5306 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5307
5308#define _PLANE_KEYMAX_1_B 0x711a0
5309#define _PLANE_KEYMAX_2_B 0x712a0
5310#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5311#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5312#define PLANE_KEYMAX(pipe, plane) \
5313 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5314
8211bd5b
DL
5315#define _PLANE_BUF_CFG_1_B 0x7127c
5316#define _PLANE_BUF_CFG_2_B 0x7137c
5317#define _PLANE_BUF_CFG_1(pipe) \
5318 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5319#define _PLANE_BUF_CFG_2(pipe) \
5320 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5321#define PLANE_BUF_CFG(pipe, plane) \
5322 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5323
2cd601c6
CK
5324#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5325#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5326#define _PLANE_NV12_BUF_CFG_1(pipe) \
5327 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5328#define _PLANE_NV12_BUF_CFG_2(pipe) \
5329 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5330#define PLANE_NV12_BUF_CFG(pipe, plane) \
5331 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5332
8211bd5b
DL
5333/* SKL new cursor registers */
5334#define _CUR_BUF_CFG_A 0x7017c
5335#define _CUR_BUF_CFG_B 0x7117c
5336#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5337
585fb111
JB
5338/* VBIOS regs */
5339#define VGACNTRL 0x71400
5340# define VGA_DISP_DISABLE (1 << 31)
5341# define VGA_2X_MODE (1 << 30)
5342# define VGA_PIPE_B_SELECT (1 << 29)
5343
766aa1c4
VS
5344#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5345
f2b115e6 5346/* Ironlake */
b9055052
ZW
5347
5348#define CPU_VGACNTRL 0x41000
5349
5350#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5351#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5352#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5353#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5354#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5355#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5356#define DIGITAL_PORTA_NO_DETECT (0 << 0)
5357#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5358#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5359
5360/* refresh rate hardware control */
5361#define RR_HW_CTL 0x45300
5362#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5363#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5364
5365#define FDI_PLL_BIOS_0 0x46000
021357ac 5366#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
5367#define FDI_PLL_BIOS_1 0x46004
5368#define FDI_PLL_BIOS_2 0x46008
5369#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5370#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5371#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5372
8956c8bb
EA
5373#define PCH_3DCGDIS0 0x46020
5374# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5375# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5376
06f37751
EA
5377#define PCH_3DCGDIS1 0x46024
5378# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5379
b9055052
ZW
5380#define FDI_PLL_FREQ_CTL 0x46030
5381#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5382#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5383#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5384
5385
a57c774a 5386#define _PIPEA_DATA_M1 0x60030
5eddb70b 5387#define PIPE_DATA_M1_OFFSET 0
a57c774a 5388#define _PIPEA_DATA_N1 0x60034
5eddb70b 5389#define PIPE_DATA_N1_OFFSET 0
b9055052 5390
a57c774a 5391#define _PIPEA_DATA_M2 0x60038
5eddb70b 5392#define PIPE_DATA_M2_OFFSET 0
a57c774a 5393#define _PIPEA_DATA_N2 0x6003c
5eddb70b 5394#define PIPE_DATA_N2_OFFSET 0
b9055052 5395
a57c774a 5396#define _PIPEA_LINK_M1 0x60040
5eddb70b 5397#define PIPE_LINK_M1_OFFSET 0
a57c774a 5398#define _PIPEA_LINK_N1 0x60044
5eddb70b 5399#define PIPE_LINK_N1_OFFSET 0
b9055052 5400
a57c774a 5401#define _PIPEA_LINK_M2 0x60048
5eddb70b 5402#define PIPE_LINK_M2_OFFSET 0
a57c774a 5403#define _PIPEA_LINK_N2 0x6004c
5eddb70b 5404#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
5405
5406/* PIPEB timing regs are same start from 0x61000 */
5407
a57c774a
AK
5408#define _PIPEB_DATA_M1 0x61030
5409#define _PIPEB_DATA_N1 0x61034
5410#define _PIPEB_DATA_M2 0x61038
5411#define _PIPEB_DATA_N2 0x6103c
5412#define _PIPEB_LINK_M1 0x61040
5413#define _PIPEB_LINK_N1 0x61044
5414#define _PIPEB_LINK_M2 0x61048
5415#define _PIPEB_LINK_N2 0x6104c
5416
5417#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5418#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5419#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5420#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5421#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5422#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5423#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5424#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
5425
5426/* CPU panel fitter */
9db4a9c7
JB
5427/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5428#define _PFA_CTL_1 0x68080
5429#define _PFB_CTL_1 0x68880
b9055052 5430#define PF_ENABLE (1<<31)
13888d78
PZ
5431#define PF_PIPE_SEL_MASK_IVB (3<<29)
5432#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
5433#define PF_FILTER_MASK (3<<23)
5434#define PF_FILTER_PROGRAMMED (0<<23)
5435#define PF_FILTER_MED_3x3 (1<<23)
5436#define PF_FILTER_EDGE_ENHANCE (2<<23)
5437#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
5438#define _PFA_WIN_SZ 0x68074
5439#define _PFB_WIN_SZ 0x68874
5440#define _PFA_WIN_POS 0x68070
5441#define _PFB_WIN_POS 0x68870
5442#define _PFA_VSCALE 0x68084
5443#define _PFB_VSCALE 0x68884
5444#define _PFA_HSCALE 0x68090
5445#define _PFB_HSCALE 0x68890
5446
5447#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5448#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5449#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5450#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5451#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052 5452
bd2e244f
JB
5453#define _PSA_CTL 0x68180
5454#define _PSB_CTL 0x68980
5455#define PS_ENABLE (1<<31)
5456#define _PSA_WIN_SZ 0x68174
5457#define _PSB_WIN_SZ 0x68974
5458#define _PSA_WIN_POS 0x68170
5459#define _PSB_WIN_POS 0x68970
5460
5461#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5462#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5463#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5464
1c9a2d4a
CK
5465/*
5466 * Skylake scalers
5467 */
5468#define _PS_1A_CTRL 0x68180
5469#define _PS_2A_CTRL 0x68280
5470#define _PS_1B_CTRL 0x68980
5471#define _PS_2B_CTRL 0x68A80
5472#define _PS_1C_CTRL 0x69180
5473#define PS_SCALER_EN (1 << 31)
5474#define PS_SCALER_MODE_MASK (3 << 28)
5475#define PS_SCALER_MODE_DYN (0 << 28)
5476#define PS_SCALER_MODE_HQ (1 << 28)
5477#define PS_PLANE_SEL_MASK (7 << 25)
5478#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5479#define PS_FILTER_MASK (3 << 23)
5480#define PS_FILTER_MEDIUM (0 << 23)
5481#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5482#define PS_FILTER_BILINEAR (3 << 23)
5483#define PS_VERT3TAP (1 << 21)
5484#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5485#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5486#define PS_PWRUP_PROGRESS (1 << 17)
5487#define PS_V_FILTER_BYPASS (1 << 8)
5488#define PS_VADAPT_EN (1 << 7)
5489#define PS_VADAPT_MODE_MASK (3 << 5)
5490#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5491#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5492#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5493
5494#define _PS_PWR_GATE_1A 0x68160
5495#define _PS_PWR_GATE_2A 0x68260
5496#define _PS_PWR_GATE_1B 0x68960
5497#define _PS_PWR_GATE_2B 0x68A60
5498#define _PS_PWR_GATE_1C 0x69160
5499#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5500#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5501#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5502#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5503#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5504#define PS_PWR_GATE_SLPEN_8 0
5505#define PS_PWR_GATE_SLPEN_16 1
5506#define PS_PWR_GATE_SLPEN_24 2
5507#define PS_PWR_GATE_SLPEN_32 3
5508
5509#define _PS_WIN_POS_1A 0x68170
5510#define _PS_WIN_POS_2A 0x68270
5511#define _PS_WIN_POS_1B 0x68970
5512#define _PS_WIN_POS_2B 0x68A70
5513#define _PS_WIN_POS_1C 0x69170
5514
5515#define _PS_WIN_SZ_1A 0x68174
5516#define _PS_WIN_SZ_2A 0x68274
5517#define _PS_WIN_SZ_1B 0x68974
5518#define _PS_WIN_SZ_2B 0x68A74
5519#define _PS_WIN_SZ_1C 0x69174
5520
5521#define _PS_VSCALE_1A 0x68184
5522#define _PS_VSCALE_2A 0x68284
5523#define _PS_VSCALE_1B 0x68984
5524#define _PS_VSCALE_2B 0x68A84
5525#define _PS_VSCALE_1C 0x69184
5526
5527#define _PS_HSCALE_1A 0x68190
5528#define _PS_HSCALE_2A 0x68290
5529#define _PS_HSCALE_1B 0x68990
5530#define _PS_HSCALE_2B 0x68A90
5531#define _PS_HSCALE_1C 0x69190
5532
5533#define _PS_VPHASE_1A 0x68188
5534#define _PS_VPHASE_2A 0x68288
5535#define _PS_VPHASE_1B 0x68988
5536#define _PS_VPHASE_2B 0x68A88
5537#define _PS_VPHASE_1C 0x69188
5538
5539#define _PS_HPHASE_1A 0x68194
5540#define _PS_HPHASE_2A 0x68294
5541#define _PS_HPHASE_1B 0x68994
5542#define _PS_HPHASE_2B 0x68A94
5543#define _PS_HPHASE_1C 0x69194
5544
5545#define _PS_ECC_STAT_1A 0x681D0
5546#define _PS_ECC_STAT_2A 0x682D0
5547#define _PS_ECC_STAT_1B 0x689D0
5548#define _PS_ECC_STAT_2B 0x68AD0
5549#define _PS_ECC_STAT_1C 0x691D0
5550
5551#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5552#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5553 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5554 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5555#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5556 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5557 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5558#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5559 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5560 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5561#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5562 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5563 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5564#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5565 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5566 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5567#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5568 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5569 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5570#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5571 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5572 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5573#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5574 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5575 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5576#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5577 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5578 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5579
b9055052 5580/* legacy palette */
9db4a9c7
JB
5581#define _LGC_PALETTE_A 0x4a000
5582#define _LGC_PALETTE_B 0x4a800
5583#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 5584
42db64ef
PZ
5585#define _GAMMA_MODE_A 0x4a480
5586#define _GAMMA_MODE_B 0x4ac80
5587#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5588#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
5589#define GAMMA_MODE_MODE_8BIT (0 << 0)
5590#define GAMMA_MODE_MODE_10BIT (1 << 0)
5591#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
5592#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5593
b9055052
ZW
5594/* interrupts */
5595#define DE_MASTER_IRQ_CONTROL (1 << 31)
5596#define DE_SPRITEB_FLIP_DONE (1 << 29)
5597#define DE_SPRITEA_FLIP_DONE (1 << 28)
5598#define DE_PLANEB_FLIP_DONE (1 << 27)
5599#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 5600#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
5601#define DE_PCU_EVENT (1 << 25)
5602#define DE_GTT_FAULT (1 << 24)
5603#define DE_POISON (1 << 23)
5604#define DE_PERFORM_COUNTER (1 << 22)
5605#define DE_PCH_EVENT (1 << 21)
5606#define DE_AUX_CHANNEL_A (1 << 20)
5607#define DE_DP_A_HOTPLUG (1 << 19)
5608#define DE_GSE (1 << 18)
5609#define DE_PIPEB_VBLANK (1 << 15)
5610#define DE_PIPEB_EVEN_FIELD (1 << 14)
5611#define DE_PIPEB_ODD_FIELD (1 << 13)
5612#define DE_PIPEB_LINE_COMPARE (1 << 12)
5613#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 5614#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
5615#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5616#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 5617#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
5618#define DE_PIPEA_EVEN_FIELD (1 << 6)
5619#define DE_PIPEA_ODD_FIELD (1 << 5)
5620#define DE_PIPEA_LINE_COMPARE (1 << 4)
5621#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 5622#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 5623#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 5624#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 5625#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 5626
b1f14ad0 5627/* More Ivybridge lolz */
8664281b 5628#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
5629#define DE_GSE_IVB (1<<29)
5630#define DE_PCH_EVENT_IVB (1<<28)
5631#define DE_DP_A_HOTPLUG_IVB (1<<27)
5632#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
5633#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5634#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5635#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 5636#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 5637#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 5638#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
5639#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5640#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 5641#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 5642#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
5643#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5644
7eea1ddf
JB
5645#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5646#define MASTER_INTERRUPT_ENABLE (1<<31)
5647
b9055052
ZW
5648#define DEISR 0x44000
5649#define DEIMR 0x44004
5650#define DEIIR 0x44008
5651#define DEIER 0x4400c
5652
b9055052
ZW
5653#define GTISR 0x44010
5654#define GTIMR 0x44014
5655#define GTIIR 0x44018
5656#define GTIER 0x4401c
5657
abd58f01
BW
5658#define GEN8_MASTER_IRQ 0x44200
5659#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5660#define GEN8_PCU_IRQ (1<<30)
5661#define GEN8_DE_PCH_IRQ (1<<23)
5662#define GEN8_DE_MISC_IRQ (1<<22)
5663#define GEN8_DE_PORT_IRQ (1<<20)
5664#define GEN8_DE_PIPE_C_IRQ (1<<18)
5665#define GEN8_DE_PIPE_B_IRQ (1<<17)
5666#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 5667#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 5668#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 5669#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
5670#define GEN8_GT_VCS2_IRQ (1<<3)
5671#define GEN8_GT_VCS1_IRQ (1<<2)
5672#define GEN8_GT_BCS_IRQ (1<<1)
5673#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
5674
5675#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5676#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5677#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5678#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5679
5680#define GEN8_BCS_IRQ_SHIFT 16
5681#define GEN8_RCS_IRQ_SHIFT 0
5682#define GEN8_VCS2_IRQ_SHIFT 16
5683#define GEN8_VCS1_IRQ_SHIFT 0
5684#define GEN8_VECS_IRQ_SHIFT 0
5685
5686#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5687#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5688#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5689#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 5690#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
5691#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5692#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5693#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5694#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5695#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5696#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 5697#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
5698#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5699#define GEN8_PIPE_VSYNC (1 << 1)
5700#define GEN8_PIPE_VBLANK (1 << 0)
770de83d 5701#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
b21249c9 5702#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
770de83d
DL
5703#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5704#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5705#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
b21249c9 5706#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
770de83d
DL
5707#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5708#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5709#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5710#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
30100f2b
DV
5711#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5712 (GEN8_PIPE_CURSOR_FAULT | \
5713 GEN8_PIPE_SPRITE_FAULT | \
5714 GEN8_PIPE_PRIMARY_FAULT)
770de83d
DL
5715#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5716 (GEN9_PIPE_CURSOR_FAULT | \
b21249c9 5717 GEN9_PIPE_PLANE4_FAULT | \
770de83d
DL
5718 GEN9_PIPE_PLANE3_FAULT | \
5719 GEN9_PIPE_PLANE2_FAULT | \
5720 GEN9_PIPE_PLANE1_FAULT)
abd58f01
BW
5721
5722#define GEN8_DE_PORT_ISR 0x44440
5723#define GEN8_DE_PORT_IMR 0x44444
5724#define GEN8_DE_PORT_IIR 0x44448
5725#define GEN8_DE_PORT_IER 0x4444c
88e04703
JB
5726#define GEN9_AUX_CHANNEL_D (1 << 27)
5727#define GEN9_AUX_CHANNEL_C (1 << 26)
5728#define GEN9_AUX_CHANNEL_B (1 << 25)
e0a20ad7
SS
5729#define BXT_DE_PORT_HP_DDIC (1 << 5)
5730#define BXT_DE_PORT_HP_DDIB (1 << 4)
5731#define BXT_DE_PORT_HP_DDIA (1 << 3)
5732#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5733 BXT_DE_PORT_HP_DDIB | \
5734 BXT_DE_PORT_HP_DDIC)
5735#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
9e63743e 5736#define BXT_DE_PORT_GMBUS (1 << 1)
6d766f02 5737#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
5738
5739#define GEN8_DE_MISC_ISR 0x44460
5740#define GEN8_DE_MISC_IMR 0x44464
5741#define GEN8_DE_MISC_IIR 0x44468
5742#define GEN8_DE_MISC_IER 0x4446c
5743#define GEN8_DE_MISC_GSE (1 << 27)
5744
5745#define GEN8_PCU_ISR 0x444e0
5746#define GEN8_PCU_IMR 0x444e4
5747#define GEN8_PCU_IIR 0x444e8
5748#define GEN8_PCU_IER 0x444ec
5749
e0a20ad7
SS
5750/* BXT hotplug control */
5751#define BXT_HOTPLUG_CTL 0xC4030
5752#define BXT_DDIA_HPD_ENABLE (1 << 28)
5753#define BXT_DDIA_HPD_STATUS (3 << 24)
5754#define BXT_DDIC_HPD_ENABLE (1 << 12)
5755#define BXT_DDIC_HPD_STATUS (3 << 8)
5756#define BXT_DDIB_HPD_ENABLE (1 << 4)
5757#define BXT_DDIB_HPD_STATUS (3 << 0)
5758#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5759 BXT_DDIB_HPD_ENABLE | \
5760 BXT_DDIC_HPD_ENABLE)
5761#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5762 BXT_DDIB_HPD_STATUS | \
5763 BXT_DDIC_HPD_STATUS)
5764
7f8a8569 5765#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
5766/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5767#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
5768#define ILK_DPARB_GATE (1<<22)
5769#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
5770#define FUSE_STRAP 0x42014
5771#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5772#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5773#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5774#define ILK_HDCP_DISABLE (1 << 25)
5775#define ILK_eDP_A_DISABLE (1 << 24)
5776#define HSW_CDCLK_LIMIT (1 << 24)
5777#define ILK_DESKTOP (1 << 23)
231e54f6
DL
5778
5779#define ILK_DSPCLK_GATE_D 0x42020
5780#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5781#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5782#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5783#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5784#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 5785
116ac8d2
EA
5786#define IVB_CHICKEN3 0x4200c
5787# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5788# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5789
90a88643 5790#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 5791#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
5792#define FORCE_ARB_IDLE_PLANES (1 << 14)
5793
fe4ab3ce
BW
5794#define _CHICKEN_PIPESL_1_A 0x420b0
5795#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
5796#define HSW_FBCQ_DIS (1 << 22)
5797#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
5798#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5799
553bd149
ZW
5800#define DISP_ARB_CTL 0x45000
5801#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 5802#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
5803#define DISP_ARB_CTL2 0x45004
5804#define DISP_DATA_PARTITION_5_6 (1<<6)
f8437dd1
VK
5805#define DBUF_CTL 0x45008
5806#define DBUF_POWER_REQUEST (1<<31)
5807#define DBUF_POWER_STATE (1<<30)
88a2b2a3
BW
5808#define GEN7_MSG_CTL 0x45010
5809#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5810#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
5811#define HSW_NDE_RSTWRN_OPT 0x46408
5812#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 5813
a9419e84
DL
5814#define SKL_DFSM 0x51000
5815#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5816#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5817#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5818#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5819#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5820
f1d3d34d 5821#define FF_SLICE_CS_CHICKEN2 0x20e4
2caa3b26
DL
5822#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5823
e4e0c058 5824/* GEN7 chicken */
d71de14d
KG
5825#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5826# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
183c6dac 5827# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
a75f3628
BW
5828#define COMMON_SLICE_CHICKEN2 0x7014
5829# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 5830
d0bbbc4f
DL
5831#define HIZ_CHICKEN 0x7018
5832# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5833# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
d60de81d 5834
183c6dac
DL
5835#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5836#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5837
031994ee
VS
5838#define GEN7_L3SQCREG1 0xB010
5839#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5840
51ce4db1
RV
5841#define GEN8_L3SQCREG1 0xB100
5842#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5843
e4e0c058 5844#define GEN7_L3CNTLREG1 0xB01C
1af8452f 5845#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 5846#define GEN7_L3AGDIS (1<<19)
c9224faa
BV
5847#define GEN7_L3CNTLREG2 0xB020
5848#define GEN7_L3CNTLREG3 0xB024
e4e0c058
ED
5849
5850#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5851#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5852
61939d97
JB
5853#define GEN7_L3SQCREG4 0xb034
5854#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5855
8bc0ccf6
DL
5856#define GEN8_L3SQCREG4 0xb118
5857#define GEN8_LQSC_RO_PERF_DIS (1<<27)
c82435bb 5858#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
8bc0ccf6 5859
63801f21
BW
5860/* GEN8 chicken */
5861#define HDC_CHICKEN0 0x7300
2a0ee94f 5862#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
da09654d 5863#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
35cb6f3b
DL
5864#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5865#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5866#define HDC_FORCE_NON_COHERENT (1<<4)
65ca7514 5867#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
63801f21 5868
38a39a7b
BW
5869/* GEN9 chicken */
5870#define SLICE_ECO_CHICKEN0 0x7308
5871#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5872
db099c8f
ED
5873/* WaCatErrorRejectionIssue */
5874#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5875#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5876
f3fc4884
FJ
5877#define HSW_SCRATCH1 0xb038
5878#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5879
77719d28
DL
5880#define BDW_SCRATCH1 0xb11c
5881#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5882
b9055052
ZW
5883/* PCH */
5884
23e81d69 5885/* south display engine interrupt: IBX */
776ad806
JB
5886#define SDE_AUDIO_POWER_D (1 << 27)
5887#define SDE_AUDIO_POWER_C (1 << 26)
5888#define SDE_AUDIO_POWER_B (1 << 25)
5889#define SDE_AUDIO_POWER_SHIFT (25)
5890#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5891#define SDE_GMBUS (1 << 24)
5892#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5893#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5894#define SDE_AUDIO_HDCP_MASK (3 << 22)
5895#define SDE_AUDIO_TRANSB (1 << 21)
5896#define SDE_AUDIO_TRANSA (1 << 20)
5897#define SDE_AUDIO_TRANS_MASK (3 << 20)
5898#define SDE_POISON (1 << 19)
5899/* 18 reserved */
5900#define SDE_FDI_RXB (1 << 17)
5901#define SDE_FDI_RXA (1 << 16)
5902#define SDE_FDI_MASK (3 << 16)
5903#define SDE_AUXD (1 << 15)
5904#define SDE_AUXC (1 << 14)
5905#define SDE_AUXB (1 << 13)
5906#define SDE_AUX_MASK (7 << 13)
5907/* 12 reserved */
b9055052
ZW
5908#define SDE_CRT_HOTPLUG (1 << 11)
5909#define SDE_PORTD_HOTPLUG (1 << 10)
5910#define SDE_PORTC_HOTPLUG (1 << 9)
5911#define SDE_PORTB_HOTPLUG (1 << 8)
5912#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
5913#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5914 SDE_SDVOB_HOTPLUG | \
5915 SDE_PORTB_HOTPLUG | \
5916 SDE_PORTC_HOTPLUG | \
5917 SDE_PORTD_HOTPLUG)
776ad806
JB
5918#define SDE_TRANSB_CRC_DONE (1 << 5)
5919#define SDE_TRANSB_CRC_ERR (1 << 4)
5920#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5921#define SDE_TRANSA_CRC_DONE (1 << 2)
5922#define SDE_TRANSA_CRC_ERR (1 << 1)
5923#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5924#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
5925
5926/* south display engine interrupt: CPT/PPT */
5927#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5928#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5929#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5930#define SDE_AUDIO_POWER_SHIFT_CPT 29
5931#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5932#define SDE_AUXD_CPT (1 << 27)
5933#define SDE_AUXC_CPT (1 << 26)
5934#define SDE_AUXB_CPT (1 << 25)
5935#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
5936#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5937#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5938#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 5939#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 5940#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 5941#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 5942 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
5943 SDE_PORTD_HOTPLUG_CPT | \
5944 SDE_PORTC_HOTPLUG_CPT | \
5945 SDE_PORTB_HOTPLUG_CPT)
23e81d69 5946#define SDE_GMBUS_CPT (1 << 17)
8664281b 5947#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
5948#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5949#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5950#define SDE_FDI_RXC_CPT (1 << 8)
5951#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5952#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5953#define SDE_FDI_RXB_CPT (1 << 4)
5954#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5955#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5956#define SDE_FDI_RXA_CPT (1 << 0)
5957#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5958 SDE_AUDIO_CP_REQ_B_CPT | \
5959 SDE_AUDIO_CP_REQ_A_CPT)
5960#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5961 SDE_AUDIO_CP_CHG_B_CPT | \
5962 SDE_AUDIO_CP_CHG_A_CPT)
5963#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5964 SDE_FDI_RXB_CPT | \
5965 SDE_FDI_RXA_CPT)
b9055052
ZW
5966
5967#define SDEISR 0xc4000
5968#define SDEIMR 0xc4004
5969#define SDEIIR 0xc4008
5970#define SDEIER 0xc400c
5971
8664281b 5972#define SERR_INT 0xc4040
de032bf4 5973#define SERR_INT_POISON (1<<31)
8664281b
PZ
5974#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5975#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5976#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 5977#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 5978
b9055052 5979/* digital port hotplug */
7fe0b973 5980#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
5981#define PORTD_HOTPLUG_ENABLE (1 << 20)
5982#define PORTD_PULSE_DURATION_2ms (0)
5983#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5984#define PORTD_PULSE_DURATION_6ms (2 << 18)
5985#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 5986#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
5987#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5988#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5989#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5990#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
5991#define PORTC_HOTPLUG_ENABLE (1 << 12)
5992#define PORTC_PULSE_DURATION_2ms (0)
5993#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5994#define PORTC_PULSE_DURATION_6ms (2 << 10)
5995#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 5996#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
5997#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5998#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5999#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6000#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
6001#define PORTB_HOTPLUG_ENABLE (1 << 4)
6002#define PORTB_PULSE_DURATION_2ms (0)
6003#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
6004#define PORTB_PULSE_DURATION_6ms (2 << 2)
6005#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 6006#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
6007#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
6008#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6009#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6010#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
6011
6012#define PCH_GPIOA 0xc5010
6013#define PCH_GPIOB 0xc5014
6014#define PCH_GPIOC 0xc5018
6015#define PCH_GPIOD 0xc501c
6016#define PCH_GPIOE 0xc5020
6017#define PCH_GPIOF 0xc5024
6018
f0217c42
EA
6019#define PCH_GMBUS0 0xc5100
6020#define PCH_GMBUS1 0xc5104
6021#define PCH_GMBUS2 0xc5108
6022#define PCH_GMBUS3 0xc510c
6023#define PCH_GMBUS4 0xc5110
6024#define PCH_GMBUS5 0xc5120
6025
9db4a9c7
JB
6026#define _PCH_DPLL_A 0xc6014
6027#define _PCH_DPLL_B 0xc6018
e9a632a5 6028#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 6029
9db4a9c7 6030#define _PCH_FPA0 0xc6040
c1858123 6031#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
6032#define _PCH_FPA1 0xc6044
6033#define _PCH_FPB0 0xc6048
6034#define _PCH_FPB1 0xc604c
e9a632a5
DV
6035#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6036#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
6037
6038#define PCH_DPLL_TEST 0xc606c
6039
6040#define PCH_DREF_CONTROL 0xC6200
6041#define DREF_CONTROL_MASK 0x7fc3
6042#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6043#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6044#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6045#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6046#define DREF_SSC_SOURCE_DISABLE (0<<11)
6047#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 6048#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
6049#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6050#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6051#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 6052#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
6053#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6054#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 6055#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
6056#define DREF_SSC4_DOWNSPREAD (0<<6)
6057#define DREF_SSC4_CENTERSPREAD (1<<6)
6058#define DREF_SSC1_DISABLE (0<<1)
6059#define DREF_SSC1_ENABLE (1<<1)
6060#define DREF_SSC4_DISABLE (0)
6061#define DREF_SSC4_ENABLE (1)
6062
6063#define PCH_RAWCLK_FREQ 0xc6204
6064#define FDL_TP1_TIMER_SHIFT 12
6065#define FDL_TP1_TIMER_MASK (3<<12)
6066#define FDL_TP2_TIMER_SHIFT 10
6067#define FDL_TP2_TIMER_MASK (3<<10)
6068#define RAWCLK_FREQ_MASK 0x3ff
6069
6070#define PCH_DPLL_TMR_CFG 0xc6208
6071
6072#define PCH_SSC4_PARMS 0xc6210
6073#define PCH_SSC4_AUX_PARMS 0xc6214
6074
8db9d77b 6075#define PCH_DPLL_SEL 0xc7000
11887397
DV
6076#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6077#define TRANS_DPLLA_SEL(pipe) 0
6078#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 6079
b9055052
ZW
6080/* transcoder */
6081
275f01b2
DV
6082#define _PCH_TRANS_HTOTAL_A 0xe0000
6083#define TRANS_HTOTAL_SHIFT 16
6084#define TRANS_HACTIVE_SHIFT 0
6085#define _PCH_TRANS_HBLANK_A 0xe0004
6086#define TRANS_HBLANK_END_SHIFT 16
6087#define TRANS_HBLANK_START_SHIFT 0
6088#define _PCH_TRANS_HSYNC_A 0xe0008
6089#define TRANS_HSYNC_END_SHIFT 16
6090#define TRANS_HSYNC_START_SHIFT 0
6091#define _PCH_TRANS_VTOTAL_A 0xe000c
6092#define TRANS_VTOTAL_SHIFT 16
6093#define TRANS_VACTIVE_SHIFT 0
6094#define _PCH_TRANS_VBLANK_A 0xe0010
6095#define TRANS_VBLANK_END_SHIFT 16
6096#define TRANS_VBLANK_START_SHIFT 0
6097#define _PCH_TRANS_VSYNC_A 0xe0014
6098#define TRANS_VSYNC_END_SHIFT 16
6099#define TRANS_VSYNC_START_SHIFT 0
6100#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 6101
e3b95f1e
DV
6102#define _PCH_TRANSA_DATA_M1 0xe0030
6103#define _PCH_TRANSA_DATA_N1 0xe0034
6104#define _PCH_TRANSA_DATA_M2 0xe0038
6105#define _PCH_TRANSA_DATA_N2 0xe003c
6106#define _PCH_TRANSA_LINK_M1 0xe0040
6107#define _PCH_TRANSA_LINK_N1 0xe0044
6108#define _PCH_TRANSA_LINK_M2 0xe0048
6109#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 6110
2dcbc34d 6111/* Per-transcoder DIP controls (PCH) */
b055c8f3
JB
6112#define _VIDEO_DIP_CTL_A 0xe0200
6113#define _VIDEO_DIP_DATA_A 0xe0208
6114#define _VIDEO_DIP_GCP_A 0xe0210
6d67415f
VS
6115#define GCP_COLOR_INDICATION (1 << 2)
6116#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6117#define GCP_AV_MUTE (1 << 0)
b055c8f3
JB
6118
6119#define _VIDEO_DIP_CTL_B 0xe1200
6120#define _VIDEO_DIP_DATA_B 0xe1208
6121#define _VIDEO_DIP_GCP_B 0xe1210
6122
6123#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6124#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6125#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6126
2dcbc34d 6127/* Per-transcoder DIP controls (VLV) */
b906487c
VS
6128#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6129#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6130#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 6131
b906487c
VS
6132#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6133#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6134#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8 6135
2dcbc34d
VS
6136#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6137#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6138#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6139
90b107c8 6140#define VLV_TVIDEO_DIP_CTL(pipe) \
2dcbc34d
VS
6141 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6142 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
90b107c8 6143#define VLV_TVIDEO_DIP_DATA(pipe) \
2dcbc34d
VS
6144 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6145 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
90b107c8 6146#define VLV_TVIDEO_DIP_GCP(pipe) \
2dcbc34d
VS
6147 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6148 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
90b107c8 6149
8c5f5f7c
ED
6150/* Haswell DIP controls */
6151#define HSW_VIDEO_DIP_CTL_A 0x60200
6152#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6153#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6154#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6155#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6156#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6157#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6158#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6159#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6160#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6161#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6162#define HSW_VIDEO_DIP_GCP_A 0x60210
6163
6164#define HSW_VIDEO_DIP_CTL_B 0x61200
6165#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6166#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6167#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6168#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6169#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6170#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6171#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6172#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6173#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6174#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6175#define HSW_VIDEO_DIP_GCP_B 0x61210
6176
7d9bcebe 6177#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 6178 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 6179#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 6180 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 6181#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 6182 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 6183#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 6184 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 6185#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 6186 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 6187#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 6188 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 6189
3f51e471
RV
6190#define HSW_STEREO_3D_CTL_A 0x70020
6191#define S3D_ENABLE (1<<31)
6192#define HSW_STEREO_3D_CTL_B 0x71020
6193
6194#define HSW_STEREO_3D_CTL(trans) \
a57c774a 6195 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 6196
275f01b2
DV
6197#define _PCH_TRANS_HTOTAL_B 0xe1000
6198#define _PCH_TRANS_HBLANK_B 0xe1004
6199#define _PCH_TRANS_HSYNC_B 0xe1008
6200#define _PCH_TRANS_VTOTAL_B 0xe100c
6201#define _PCH_TRANS_VBLANK_B 0xe1010
6202#define _PCH_TRANS_VSYNC_B 0xe1014
6203#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
6204
6205#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6206#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6207#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6208#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6209#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6210#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6211#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6212 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 6213
e3b95f1e
DV
6214#define _PCH_TRANSB_DATA_M1 0xe1030
6215#define _PCH_TRANSB_DATA_N1 0xe1034
6216#define _PCH_TRANSB_DATA_M2 0xe1038
6217#define _PCH_TRANSB_DATA_N2 0xe103c
6218#define _PCH_TRANSB_LINK_M1 0xe1040
6219#define _PCH_TRANSB_LINK_N1 0xe1044
6220#define _PCH_TRANSB_LINK_M2 0xe1048
6221#define _PCH_TRANSB_LINK_N2 0xe104c
6222
6223#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6224#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6225#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6226#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6227#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6228#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6229#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6230#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 6231
ab9412ba
DV
6232#define _PCH_TRANSACONF 0xf0008
6233#define _PCH_TRANSBCONF 0xf1008
6234#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6235#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
6236#define TRANS_DISABLE (0<<31)
6237#define TRANS_ENABLE (1<<31)
6238#define TRANS_STATE_MASK (1<<30)
6239#define TRANS_STATE_DISABLE (0<<30)
6240#define TRANS_STATE_ENABLE (1<<30)
6241#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6242#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6243#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6244#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 6245#define TRANS_INTERLACE_MASK (7<<21)
b9055052 6246#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 6247#define TRANS_INTERLACED (3<<21)
7c26e5c6 6248#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
6249#define TRANS_8BPC (0<<5)
6250#define TRANS_10BPC (1<<5)
6251#define TRANS_6BPC (2<<5)
6252#define TRANS_12BPC (3<<5)
6253
ce40141f
DV
6254#define _TRANSA_CHICKEN1 0xf0060
6255#define _TRANSB_CHICKEN1 0xf1060
6256#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
d1b1589c 6257#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
ce40141f 6258#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
6259#define _TRANSA_CHICKEN2 0xf0064
6260#define _TRANSB_CHICKEN2 0xf1064
6261#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
6262#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6263#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6264#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6265#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6266#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 6267
291427f5
JB
6268#define SOUTH_CHICKEN1 0xc2000
6269#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6270#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
6271#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6272#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6273#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 6274#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
6275#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6276#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6277#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 6278
9db4a9c7
JB
6279#define _FDI_RXA_CHICKEN 0xc200c
6280#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
6281#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6282#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 6283#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 6284
382b0936 6285#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 6286#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 6287#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 6288#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 6289#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 6290
b9055052 6291/* CPU: FDI_TX */
9db4a9c7
JB
6292#define _FDI_TXA_CTL 0x60100
6293#define _FDI_TXB_CTL 0x61100
6294#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
6295#define FDI_TX_DISABLE (0<<31)
6296#define FDI_TX_ENABLE (1<<31)
6297#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6298#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6299#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6300#define FDI_LINK_TRAIN_NONE (3<<28)
6301#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6302#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6303#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6304#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6305#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6306#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6307#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6308#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
6309/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6310 SNB has different settings. */
6311/* SNB A-stepping */
6312#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6313#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6314#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6315#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6316/* SNB B-stepping */
6317#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6318#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6319#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6320#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6321#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
6322#define FDI_DP_PORT_WIDTH_SHIFT 19
6323#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6324#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 6325#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 6326/* Ironlake: hardwired to 1 */
b9055052 6327#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
6328
6329/* Ivybridge has different bits for lolz */
6330#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6331#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6332#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6333#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6334
b9055052 6335/* both Tx and Rx */
c4f9c4c2 6336#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 6337#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
6338#define FDI_SCRAMBLING_ENABLE (0<<7)
6339#define FDI_SCRAMBLING_DISABLE (1<<7)
6340
6341/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
6342#define _FDI_RXA_CTL 0xf000c
6343#define _FDI_RXB_CTL 0xf100c
6344#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 6345#define FDI_RX_ENABLE (1<<31)
b9055052 6346/* train, dp width same as FDI_TX */
357555c0
JB
6347#define FDI_FS_ERRC_ENABLE (1<<27)
6348#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 6349#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
6350#define FDI_8BPC (0<<16)
6351#define FDI_10BPC (1<<16)
6352#define FDI_6BPC (2<<16)
6353#define FDI_12BPC (3<<16)
3e68320e 6354#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
6355#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6356#define FDI_RX_PLL_ENABLE (1<<13)
6357#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6358#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6359#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6360#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6361#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 6362#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
6363/* CPT */
6364#define FDI_AUTO_TRAINING (1<<10)
6365#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6366#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6367#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6368#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6369#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 6370
04945641
PZ
6371#define _FDI_RXA_MISC 0xf0010
6372#define _FDI_RXB_MISC 0xf1010
6373#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6374#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6375#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6376#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6377#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6378#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6379#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6380#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6381
9db4a9c7
JB
6382#define _FDI_RXA_TUSIZE1 0xf0030
6383#define _FDI_RXA_TUSIZE2 0xf0038
6384#define _FDI_RXB_TUSIZE1 0xf1030
6385#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
6386#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6387#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
6388
6389/* FDI_RX interrupt register format */
6390#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6391#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6392#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6393#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6394#define FDI_RX_FS_CODE_ERR (1<<6)
6395#define FDI_RX_FE_CODE_ERR (1<<5)
6396#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6397#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6398#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6399#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6400#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6401
9db4a9c7
JB
6402#define _FDI_RXA_IIR 0xf0014
6403#define _FDI_RXA_IMR 0xf0018
6404#define _FDI_RXB_IIR 0xf1014
6405#define _FDI_RXB_IMR 0xf1018
6406#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6407#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
6408
6409#define FDI_PLL_CTL_1 0xfe000
6410#define FDI_PLL_CTL_2 0xfe004
6411
b9055052
ZW
6412#define PCH_LVDS 0xe1180
6413#define LVDS_DETECTED (1 << 1)
6414
98364379 6415/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
6416#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6417#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6418#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
ad933b56 6419#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
f12c47b2
VS
6420#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6421#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
6422
6423#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6424#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6425#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6426#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6427#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 6428
453c5420
JB
6429#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6430#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6431#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6432 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6433#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6434 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6435#define VLV_PIPE_PP_DIVISOR(pipe) \
6436 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6437
b9055052
ZW
6438#define PCH_PP_STATUS 0xc7200
6439#define PCH_PP_CONTROL 0xc7204
4a655f04 6440#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 6441#define PANEL_UNLOCK_MASK (0xffff << 16)
b0a08bec
VK
6442#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6443#define BXT_POWER_CYCLE_DELAY_SHIFT 4
b9055052
ZW
6444#define EDP_FORCE_VDD (1 << 3)
6445#define EDP_BLC_ENABLE (1 << 2)
6446#define PANEL_POWER_RESET (1 << 1)
6447#define PANEL_POWER_OFF (0 << 0)
6448#define PANEL_POWER_ON (1 << 0)
6449#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
6450#define PANEL_PORT_SELECT_MASK (3 << 30)
6451#define PANEL_PORT_SELECT_LVDS (0 << 30)
6452#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
6453#define PANEL_PORT_SELECT_DPC (2 << 30)
6454#define PANEL_PORT_SELECT_DPD (3 << 30)
6455#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6456#define PANEL_POWER_UP_DELAY_SHIFT 16
6457#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6458#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6459
b9055052 6460#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
6461#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6462#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6463#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6464#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6465
b9055052 6466#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
6467#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6468#define PP_REFERENCE_DIVIDER_SHIFT 8
6469#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6470#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 6471
b0a08bec
VK
6472/* BXT PPS changes - 2nd set of PPS registers */
6473#define _BXT_PP_STATUS2 0xc7300
6474#define _BXT_PP_CONTROL2 0xc7304
6475#define _BXT_PP_ON_DELAYS2 0xc7308
6476#define _BXT_PP_OFF_DELAYS2 0xc730c
6477
6478#define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2)
6479#define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2)
6480#define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2)
6481#define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2)
6482
5eb08b69
ZW
6483#define PCH_DP_B 0xe4100
6484#define PCH_DPB_AUX_CH_CTL 0xe4110
6485#define PCH_DPB_AUX_CH_DATA1 0xe4114
6486#define PCH_DPB_AUX_CH_DATA2 0xe4118
6487#define PCH_DPB_AUX_CH_DATA3 0xe411c
6488#define PCH_DPB_AUX_CH_DATA4 0xe4120
6489#define PCH_DPB_AUX_CH_DATA5 0xe4124
6490
6491#define PCH_DP_C 0xe4200
6492#define PCH_DPC_AUX_CH_CTL 0xe4210
6493#define PCH_DPC_AUX_CH_DATA1 0xe4214
6494#define PCH_DPC_AUX_CH_DATA2 0xe4218
6495#define PCH_DPC_AUX_CH_DATA3 0xe421c
6496#define PCH_DPC_AUX_CH_DATA4 0xe4220
6497#define PCH_DPC_AUX_CH_DATA5 0xe4224
6498
6499#define PCH_DP_D 0xe4300
6500#define PCH_DPD_AUX_CH_CTL 0xe4310
6501#define PCH_DPD_AUX_CH_DATA1 0xe4314
6502#define PCH_DPD_AUX_CH_DATA2 0xe4318
6503#define PCH_DPD_AUX_CH_DATA3 0xe431c
6504#define PCH_DPD_AUX_CH_DATA4 0xe4320
6505#define PCH_DPD_AUX_CH_DATA5 0xe4324
6506
8db9d77b
ZW
6507/* CPT */
6508#define PORT_TRANS_A_SEL_CPT 0
6509#define PORT_TRANS_B_SEL_CPT (1<<29)
6510#define PORT_TRANS_C_SEL_CPT (2<<29)
6511#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 6512#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
6513#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6514#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
6515#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6516#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
6517
6518#define TRANS_DP_CTL_A 0xe0300
6519#define TRANS_DP_CTL_B 0xe1300
6520#define TRANS_DP_CTL_C 0xe2300
23670b32 6521#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
6522#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6523#define TRANS_DP_PORT_SEL_B (0<<29)
6524#define TRANS_DP_PORT_SEL_C (1<<29)
6525#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 6526#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b 6527#define TRANS_DP_PORT_SEL_MASK (3<<29)
adc289d7 6528#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
8db9d77b
ZW
6529#define TRANS_DP_AUDIO_ONLY (1<<26)
6530#define TRANS_DP_ENH_FRAMING (1<<18)
6531#define TRANS_DP_8BPC (0<<9)
6532#define TRANS_DP_10BPC (1<<9)
6533#define TRANS_DP_6BPC (2<<9)
6534#define TRANS_DP_12BPC (3<<9)
220cad3c 6535#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
6536#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6537#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6538#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6539#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 6540#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
6541
6542/* SNB eDP training params */
6543/* SNB A-stepping */
6544#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6545#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6546#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6547#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6548/* SNB B-stepping */
3c5a62b5
YL
6549#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6550#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6551#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6552#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6553#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
6554#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6555
1a2eb460
KP
6556/* IVB */
6557#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6558#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6559#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6560#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6561#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6562#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 6563#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
6564
6565/* legacy values */
6566#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6567#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6568#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6569#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6570#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6571
6572#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6573
9e72b46c
ID
6574#define VLV_PMWGICZ 0x1300a4
6575
cae5852d 6576#define FORCEWAKE 0xA18C
575155a9
JB
6577#define FORCEWAKE_VLV 0x1300b0
6578#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
6579#define FORCEWAKE_MEDIA_VLV 0x1300b8
6580#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 6581#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 6582#define FORCEWAKE_ACK 0x130090
d62b4892 6583#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
6584#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6585#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6586#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6587
d62b4892 6588#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
6589#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6590#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6591#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6592#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 6593#define FORCEWAKE_MT 0xa188 /* multi-threaded */
38cff0b1
ZW
6594#define FORCEWAKE_MEDIA_GEN9 0xa270
6595#define FORCEWAKE_RENDER_GEN9 0xa278
6596#define FORCEWAKE_BLITTER_GEN9 0xa188
6597#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6598#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6599#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
c5836c27
CW
6600#define FORCEWAKE_KERNEL 0x1
6601#define FORCEWAKE_USER 0x2
8d715f00
KP
6602#define FORCEWAKE_MT_ACK 0x130040
6603#define ECOBUS 0xa180
6604#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 6605#define VLV_SPAREG2H 0xA194
8fd26859 6606
dd202c6d 6607#define GTFIFODBG 0x120000
90f256b5
VS
6608#define GT_FIFO_SBDROPERR (1<<6)
6609#define GT_FIFO_BLOBDROPERR (1<<5)
6610#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6611#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
6612#define GT_FIFO_OVFERR (1<<2)
6613#define GT_FIFO_IAWRERR (1<<1)
6614#define GT_FIFO_IARDERR (1<<0)
6615
46520e2b
VS
6616#define GTFIFOCTL 0x120008
6617#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 6618#define GT_FIFO_NUM_RESERVED_ENTRIES 20
a04f90a3
D
6619#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6620#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
91355834 6621
05e21cc4
BW
6622#define HSW_IDICR 0x9008
6623#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6624#define HSW_EDRAM_PRESENT 0x120010
2db59d53 6625#define EDRAM_ENABLED 0x1
05e21cc4 6626
80e829fa 6627#define GEN6_UCGCTL1 0x9400
e4443e45 6628# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
80e829fa 6629# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 6630# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 6631
406478dc 6632#define GEN6_UCGCTL2 0x9404
f9fc42f4 6633# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
0f846f81 6634# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 6635# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 6636# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 6637# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 6638# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 6639
9e72b46c
ID
6640#define GEN6_UCGCTL3 0x9408
6641
e3f33d46
JB
6642#define GEN7_UCGCTL4 0x940c
6643#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6644
9e72b46c
ID
6645#define GEN6_RCGCTL1 0x9410
6646#define GEN6_RCGCTL2 0x9414
6647#define GEN6_RSTCTL 0x9420
6648
4f1ca9e9 6649#define GEN8_UCGCTL6 0x9430
9253c2e5 6650#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
4f1ca9e9 6651#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
868434c5 6652#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
4f1ca9e9 6653
9e72b46c 6654#define GEN6_GFXPAUSE 0xA000
3b8d8d91 6655#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
6656#define GEN6_TURBO_DISABLE (1<<31)
6657#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 6658#define HSW_FREQUENCY(x) ((x)<<24)
de43ae9d 6659#define GEN9_FREQUENCY(x) ((x)<<23)
8fd26859
CW
6660#define GEN6_OFFSET(x) ((x)<<19)
6661#define GEN6_AGGRESSIVE_TURBO (0<<15)
6662#define GEN6_RC_VIDEO_FREQ 0xA00C
6663#define GEN6_RC_CONTROL 0xA090
6664#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6665#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6666#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6667#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6668#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 6669#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 6670#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
6671#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6672#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6673#define GEN6_RP_DOWN_TIMEOUT 0xA010
6674#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 6675#define GEN6_RPSTAT1 0xA01C
ccab5c82 6676#define GEN6_CAGF_SHIFT 8
f82855d3 6677#define HSW_CAGF_SHIFT 7
de43ae9d 6678#define GEN9_CAGF_SHIFT 23
ccab5c82 6679#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 6680#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
de43ae9d 6681#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
8fd26859
CW
6682#define GEN6_RP_CONTROL 0xA024
6683#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
6684#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6685#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6686#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6687#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6688#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
6689#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6690#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
6691#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6692#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6693#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 6694#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 6695#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
6696#define GEN6_RP_UP_THRESHOLD 0xA02C
6697#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
6698#define GEN6_RP_CUR_UP_EI 0xA050
6699#define GEN6_CURICONT_MASK 0xffffff
6700#define GEN6_RP_CUR_UP 0xA054
6701#define GEN6_CURBSYTAVG_MASK 0xffffff
6702#define GEN6_RP_PREV_UP 0xA058
6703#define GEN6_RP_CUR_DOWN_EI 0xA05C
6704#define GEN6_CURIAVG_MASK 0xffffff
6705#define GEN6_RP_CUR_DOWN 0xA060
6706#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
6707#define GEN6_RP_UP_EI 0xA068
6708#define GEN6_RP_DOWN_EI 0xA06C
6709#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
6710#define GEN6_RPDEUHWTC 0xA080
6711#define GEN6_RPDEUC 0xA084
6712#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
6713#define GEN6_RC_STATE 0xA094
6714#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6715#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6716#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6717#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6718#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6719#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 6720#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
6721#define GEN6_RC1e_THRESHOLD 0xA0B4
6722#define GEN6_RC6_THRESHOLD 0xA0B8
6723#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 6724#define VLV_RCEDATA 0xA0BC
8fd26859 6725#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 6726#define GEN6_PMINTRMSK 0xA168
baccd458 6727#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 6728#define VLV_PWRDWNUPCTL 0xA294
38c23527
ZW
6729#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6730#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6731#define GEN9_PG_ENABLE 0xA210
a4104c55
SK
6732#define GEN9_RENDER_PG_ENABLE (1<<0)
6733#define GEN9_MEDIA_PG_ENABLE (1<<1)
8fd26859 6734
a9da9bce
GS
6735#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6736#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6737#define PIXEL_OVERLAP_CNT_SHIFT 30
6738
8fd26859 6739#define GEN6_PMISR 0x44020
4912d041 6740#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
6741#define GEN6_PMIIR 0x44028
6742#define GEN6_PMIER 0x4402C
6743#define GEN6_PM_MBOX_EVENT (1<<25)
6744#define GEN6_PM_THERMAL_EVENT (1<<24)
6745#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6746#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6747#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6748#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6749#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 6750#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
6751 GEN6_PM_RP_DOWN_THRESHOLD | \
6752 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 6753
9e72b46c
ID
6754#define GEN7_GT_SCRATCH_BASE 0x4F100
6755#define GEN7_GT_SCRATCH_REG_NUM 8
6756
76c3552f
D
6757#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6758#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6759#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6760
cce66a28 6761#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
6762#define VLV_COUNTER_CONTROL 0x138104
6763#define VLV_COUNT_RANGE_HIGH (1<<15)
31685c25
D
6764#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6765#define VLV_RENDER_RC0_COUNT_EN (1<<4)
49798eb2
JB
6766#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6767#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 6768#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
6769#define VLV_GT_RENDER_RC6 0x138108
6770#define VLV_GT_MEDIA_RC6 0x13810C
6771
cce66a28
BW
6772#define GEN6_GT_GFX_RC6p 0x13810C
6773#define GEN6_GT_GFX_RC6pp 0x138110
43cf3bf0
CW
6774#define VLV_RENDER_C0_COUNT 0x138118
6775#define VLV_MEDIA_C0_COUNT 0x13811C
cce66a28 6776
8fd26859
CW
6777#define GEN6_PCODE_MAILBOX 0x138124
6778#define GEN6_PCODE_READY (1<<31)
31643d54
BW
6779#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6780#define GEN6_PCODE_READ_RC6VIDS 0x5
9043ae02
DL
6781#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6782#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
b432e5cf 6783#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
57520bc5
DL
6784#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6785#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6786#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6787#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6788#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
5d96d8af
DL
6789#define SKL_PCODE_CDCLK_CONTROL 0x7
6790#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6791#define SKL_CDCLK_READY_FOR_CHANGE 0x1
9043ae02
DL
6792#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6793#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6794#define GEN6_READ_OC_PARAMS 0xc
515b2392
PZ
6795#define GEN6_PCODE_READ_D_COMP 0x10
6796#define GEN6_PCODE_WRITE_D_COMP 0x11
f8437dd1 6797#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
2a114cc1 6798#define DISPLAY_IPS_CONTROL 0x19
93ee2920 6799#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
8fd26859 6800#define GEN6_PCODE_DATA 0x138128
23b2f8bb 6801#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 6802#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
dddab346 6803#define GEN6_PCODE_DATA1 0x13812C
8fd26859 6804
4d85529d
BW
6805#define GEN6_GT_CORE_STATUS 0x138060
6806#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6807#define GEN6_RCn_MASK 7
6808#define GEN6_RC0 0
6809#define GEN6_RC3 2
6810#define GEN6_RC6 3
6811#define GEN6_RC7 4
6812
5575f03a
JM
6813#define CHV_POWER_SS0_SIG1 0xa720
6814#define CHV_POWER_SS1_SIG1 0xa728
6815#define CHV_SS_PG_ENABLE (1<<1)
6816#define CHV_EU08_PG_ENABLE (1<<9)
6817#define CHV_EU19_PG_ENABLE (1<<17)
6818#define CHV_EU210_PG_ENABLE (1<<25)
6819
6820#define CHV_POWER_SS0_SIG2 0xa724
6821#define CHV_POWER_SS1_SIG2 0xa72c
6822#define CHV_EU311_PG_ENABLE (1<<1)
6823
1c046bc1 6824#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
7f992aba 6825#define GEN9_PGCTL_SLICE_ACK (1 << 0)
1c046bc1 6826#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
7f992aba 6827
1c046bc1
JM
6828#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6829#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
7f992aba
JM
6830#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6831#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6832#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6833#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6834#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6835#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6836#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6837#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6838
e3689190
BW
6839#define GEN7_MISCCPCTL (0x9424)
6840#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6841
6842/* IVYBRIDGE DPF */
6843#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 6844#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
6845#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6846#define GEN7_PARITY_ERROR_VALID (1<<13)
6847#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6848#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6849#define GEN7_PARITY_ERROR_ROW(reg) \
6850 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6851#define GEN7_PARITY_ERROR_BANK(reg) \
6852 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6853#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6854 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6855#define GEN7_L3CDERRST1_ENABLE (1<<7)
6856
b9524a1e 6857#define GEN7_L3LOG_BASE 0xB070
35a85ac6 6858#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
6859#define GEN7_L3LOG_SIZE 0x80
6860
12f3382b
JB
6861#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6862#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6863#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 6864#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
983b4b9d 6865#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
12f3382b
JB
6866#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6867
3ca5da43
DL
6868#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6869#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
e2db7071 6870#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
3ca5da43 6871
c8966e10
KG
6872#define GEN8_ROW_CHICKEN 0xe4f0
6873#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 6874#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 6875
8ab43976
JB
6876#define GEN7_ROW_CHICKEN2 0xe4f4
6877#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6878#define DOP_CLOCK_GATING_DISABLE (1<<0)
6879
f3fc4884
FJ
6880#define HSW_ROW_CHICKEN3 0xe49c
6881#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6882
fd392b60 6883#define HALF_SLICE_CHICKEN3 0xe184
94411593 6884#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
fd392b60 6885#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
8424171e 6886#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
bf66347c 6887#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 6888
cac23df4
NH
6889#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6890#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6891
c46f111f 6892/* Audio */
5c969aa7 6893#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
c46f111f
JN
6894#define INTEL_AUDIO_DEVCL 0x808629FB
6895#define INTEL_AUDIO_DEVBLC 0x80862801
6896#define INTEL_AUDIO_DEVCTG 0x80862802
e0dac65e
WF
6897
6898#define G4X_AUD_CNTL_ST 0x620B4
c46f111f
JN
6899#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6900#define G4X_ELDV_DEVCTG (1 << 14)
6901#define G4X_ELD_ADDR_MASK (0xf << 5)
6902#define G4X_ELD_ACK (1 << 4)
e0dac65e
WF
6903#define G4X_HDMIW_HDMIEDID 0x6210C
6904
c46f111f
JN
6905#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6906#define _IBX_HDMIW_HDMIEDID_B 0xE2150
9b138a83 6907#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6908 _IBX_HDMIW_HDMIEDID_A, \
6909 _IBX_HDMIW_HDMIEDID_B)
6910#define _IBX_AUD_CNTL_ST_A 0xE20B4
6911#define _IBX_AUD_CNTL_ST_B 0xE21B4
9b138a83 6912#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6913 _IBX_AUD_CNTL_ST_A, \
6914 _IBX_AUD_CNTL_ST_B)
6915#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6916#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6917#define IBX_ELD_ACK (1 << 4)
1202b4c6 6918#define IBX_AUD_CNTL_ST2 0xE20C0
82910ac6
JN
6919#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6920#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
1202b4c6 6921
c46f111f
JN
6922#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6923#define _CPT_HDMIW_HDMIEDID_B 0xE5150
9b138a83 6924#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6925 _CPT_HDMIW_HDMIEDID_A, \
6926 _CPT_HDMIW_HDMIEDID_B)
6927#define _CPT_AUD_CNTL_ST_A 0xE50B4
6928#define _CPT_AUD_CNTL_ST_B 0xE51B4
9b138a83 6929#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6930 _CPT_AUD_CNTL_ST_A, \
6931 _CPT_AUD_CNTL_ST_B)
1202b4c6 6932#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 6933
c46f111f
JN
6934#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6935#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
9ca2fe73 6936#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
c46f111f
JN
6937 _VLV_HDMIW_HDMIEDID_A, \
6938 _VLV_HDMIW_HDMIEDID_B)
6939#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6940#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
9ca2fe73 6941#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
c46f111f
JN
6942 _VLV_AUD_CNTL_ST_A, \
6943 _VLV_AUD_CNTL_ST_B)
9ca2fe73
ML
6944#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6945
ae662d31
EA
6946/* These are the 4 32-bit write offset registers for each stream
6947 * output buffer. It determines the offset from the
6948 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6949 */
6950#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6951
c46f111f
JN
6952#define _IBX_AUD_CONFIG_A 0xe2000
6953#define _IBX_AUD_CONFIG_B 0xe2100
9b138a83 6954#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6955 _IBX_AUD_CONFIG_A, \
6956 _IBX_AUD_CONFIG_B)
6957#define _CPT_AUD_CONFIG_A 0xe5000
6958#define _CPT_AUD_CONFIG_B 0xe5100
9b138a83 6959#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6960 _CPT_AUD_CONFIG_A, \
6961 _CPT_AUD_CONFIG_B)
6962#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6963#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
9ca2fe73 6964#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
c46f111f
JN
6965 _VLV_AUD_CONFIG_A, \
6966 _VLV_AUD_CONFIG_B)
9ca2fe73 6967
b6daa025
WF
6968#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6969#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6970#define AUD_CONFIG_UPPER_N_SHIFT 20
c46f111f 6971#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
b6daa025 6972#define AUD_CONFIG_LOWER_N_SHIFT 4
c46f111f 6973#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
b6daa025 6974#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
6975#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6976#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6977#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6978#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6979#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6980#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6981#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6982#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6983#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6984#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6985#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
6986#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6987
9a78b6cc 6988/* HSW Audio */
c46f111f
JN
6989#define _HSW_AUD_CONFIG_A 0x65000
6990#define _HSW_AUD_CONFIG_B 0x65100
6991#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6992 _HSW_AUD_CONFIG_A, \
6993 _HSW_AUD_CONFIG_B)
6994
6995#define _HSW_AUD_MISC_CTRL_A 0x65010
6996#define _HSW_AUD_MISC_CTRL_B 0x65110
6997#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6998 _HSW_AUD_MISC_CTRL_A, \
6999 _HSW_AUD_MISC_CTRL_B)
7000
7001#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7002#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
7003#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
7004 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
7005 _HSW_AUD_DIP_ELD_CTRL_ST_B)
9a78b6cc
WX
7006
7007/* Audio Digital Converter */
c46f111f
JN
7008#define _HSW_AUD_DIG_CNVT_1 0x65080
7009#define _HSW_AUD_DIG_CNVT_2 0x65180
7010#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
7011 _HSW_AUD_DIG_CNVT_1, \
7012 _HSW_AUD_DIG_CNVT_2)
7013#define DIP_PORT_SEL_MASK 0x3
7014
7015#define _HSW_AUD_EDID_DATA_A 0x65050
7016#define _HSW_AUD_EDID_DATA_B 0x65150
7017#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
7018 _HSW_AUD_EDID_DATA_A, \
7019 _HSW_AUD_EDID_DATA_B)
7020
7021#define HSW_AUD_PIPE_CONV_CFG 0x6507c
7022#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
82910ac6
JN
7023#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7024#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7025#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7026#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
9a78b6cc 7027
9eb3a752 7028/* HSW Power Wells */
fa42e23c
PZ
7029#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
7030#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
7031#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
7032#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
7033#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7034#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 7035#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
7036#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7037#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
7038#define HSW_PWR_WELL_FORCE_ON (1<<19)
7039#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 7040
94dd5138
S
7041/* SKL Fuse Status */
7042#define SKL_FUSE_STATUS 0x42000
7043#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7044#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7045#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7046#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7047
e7e104c3 7048/* Per-pipe DDI Function Control */
ad80a810
PZ
7049#define TRANS_DDI_FUNC_CTL_A 0x60400
7050#define TRANS_DDI_FUNC_CTL_B 0x61400
7051#define TRANS_DDI_FUNC_CTL_C 0x62400
7052#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
7053#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7054
ad80a810 7055#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 7056/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810 7057#define TRANS_DDI_PORT_MASK (7<<28)
26804afd 7058#define TRANS_DDI_PORT_SHIFT 28
ad80a810
PZ
7059#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7060#define TRANS_DDI_PORT_NONE (0<<28)
7061#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7062#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7063#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7064#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7065#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7066#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7067#define TRANS_DDI_BPC_MASK (7<<20)
7068#define TRANS_DDI_BPC_8 (0<<20)
7069#define TRANS_DDI_BPC_10 (1<<20)
7070#define TRANS_DDI_BPC_6 (2<<20)
7071#define TRANS_DDI_BPC_12 (3<<20)
7072#define TRANS_DDI_PVSYNC (1<<17)
7073#define TRANS_DDI_PHSYNC (1<<16)
7074#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7075#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7076#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7077#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7078#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
01b887c3 7079#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
ad80a810 7080#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 7081
0e87f667
ED
7082/* DisplayPort Transport Control */
7083#define DP_TP_CTL_A 0x64040
7084#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
7085#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7086#define DP_TP_CTL_ENABLE (1<<31)
7087#define DP_TP_CTL_MODE_SST (0<<27)
7088#define DP_TP_CTL_MODE_MST (1<<27)
01b887c3 7089#define DP_TP_CTL_FORCE_ACT (1<<25)
0e87f667 7090#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 7091#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
7092#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7093#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7094#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
7095#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7096#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 7097#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 7098#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 7099
e411b2c1
ED
7100/* DisplayPort Transport Status */
7101#define DP_TP_STATUS_A 0x64044
7102#define DP_TP_STATUS_B 0x64144
5e49cea6 7103#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
01b887c3
DA
7104#define DP_TP_STATUS_IDLE_DONE (1<<25)
7105#define DP_TP_STATUS_ACT_SENT (1<<24)
7106#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7107#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7108#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7109#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7110#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
e411b2c1 7111
03f896a1
ED
7112/* DDI Buffer Control */
7113#define DDI_BUF_CTL_A 0x64000
7114#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
7115#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7116#define DDI_BUF_CTL_ENABLE (1<<31)
c5fe6a06 7117#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
5e49cea6 7118#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 7119#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 7120#define DDI_BUF_IS_IDLE (1<<7)
79935fca 7121#define DDI_A_4_LANES (1<<4)
17aa6be9 7122#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
7123#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7124
bb879a44
ED
7125/* DDI Buffer Translations */
7126#define DDI_BUF_TRANS_A 0x64E00
7127#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 7128#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 7129
7501a4d8
ED
7130/* Sideband Interface (SBI) is programmed indirectly, via
7131 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7132 * which contains the payload */
5e49cea6
PZ
7133#define SBI_ADDR 0xC6000
7134#define SBI_DATA 0xC6004
7501a4d8 7135#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
7136#define SBI_CTL_DEST_ICLK (0x0<<16)
7137#define SBI_CTL_DEST_MPHY (0x1<<16)
7138#define SBI_CTL_OP_IORD (0x2<<8)
7139#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
7140#define SBI_CTL_OP_CRRD (0x6<<8)
7141#define SBI_CTL_OP_CRWR (0x7<<8)
7142#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
7143#define SBI_RESPONSE_SUCCESS (0x0<<1)
7144#define SBI_BUSY (0x1<<0)
7145#define SBI_READY (0x0<<0)
52f025ef 7146
ccf1c867 7147/* SBI offsets */
5e49cea6 7148#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
7149#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7150#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7151#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7152#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 7153#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 7154#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 7155#define SBI_SSCCTL 0x020c
ccf1c867 7156#define SBI_SSCCTL6 0x060C
dde86e2d 7157#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 7158#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
7159#define SBI_SSCAUXDIV6 0x0610
7160#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 7161#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
7162#define SBI_GEN0 0x1f00
7163#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 7164
52f025ef 7165/* LPT PIXCLK_GATE */
5e49cea6 7166#define PIXCLK_GATE 0xC6020
745ca3be
PZ
7167#define PIXCLK_GATE_UNGATE (1<<0)
7168#define PIXCLK_GATE_GATE (0<<0)
52f025ef 7169
e93ea06a 7170/* SPLL */
5e49cea6 7171#define SPLL_CTL 0x46020
e93ea06a 7172#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
7173#define SPLL_PLL_SSC (1<<28)
7174#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
7175#define SPLL_PLL_LCPLL (3<<28)
7176#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
7177#define SPLL_PLL_FREQ_810MHz (0<<26)
7178#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
7179#define SPLL_PLL_FREQ_2700MHz (2<<26)
7180#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 7181
4dffc404 7182/* WRPLL */
5e49cea6
PZ
7183#define WRPLL_CTL1 0x46040
7184#define WRPLL_CTL2 0x46060
d452c5b6 7185#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
5e49cea6 7186#define WRPLL_PLL_ENABLE (1<<31)
114fe488
DV
7187#define WRPLL_PLL_SSC (1<<28)
7188#define WRPLL_PLL_NON_SSC (2<<28)
7189#define WRPLL_PLL_LCPLL (3<<28)
7190#define WRPLL_PLL_REF_MASK (3<<28)
ef4d084f 7191/* WRPLL divider programming */
5e49cea6 7192#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 7193#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 7194#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
7195#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7196#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 7197#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
7198#define WRPLL_DIVIDER_FB_SHIFT 16
7199#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 7200
fec9181c
ED
7201/* Port clock selection */
7202#define PORT_CLK_SEL_A 0x46100
7203#define PORT_CLK_SEL_B 0x46104
5e49cea6 7204#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
7205#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7206#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7207#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 7208#define PORT_CLK_SEL_SPLL (3<<29)
716c2e55 7209#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
fec9181c
ED
7210#define PORT_CLK_SEL_WRPLL1 (4<<29)
7211#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 7212#define PORT_CLK_SEL_NONE (7<<29)
11578553 7213#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 7214
bb523fc0
PZ
7215/* Transcoder clock selection */
7216#define TRANS_CLK_SEL_A 0x46140
7217#define TRANS_CLK_SEL_B 0x46144
7218#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7219/* For each transcoder, we need to select the corresponding port clock */
7220#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7221#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 7222
a57c774a
AK
7223#define TRANSA_MSA_MISC 0x60410
7224#define TRANSB_MSA_MISC 0x61410
7225#define TRANSC_MSA_MISC 0x62410
7226#define TRANS_EDP_MSA_MISC 0x6f410
7227#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7228
c9809791
PZ
7229#define TRANS_MSA_SYNC_CLK (1<<0)
7230#define TRANS_MSA_6_BPC (0<<5)
7231#define TRANS_MSA_8_BPC (1<<5)
7232#define TRANS_MSA_10_BPC (2<<5)
7233#define TRANS_MSA_12_BPC (3<<5)
7234#define TRANS_MSA_16_BPC (4<<5)
dae84799 7235
90e8d31c 7236/* LCPLL Control */
5e49cea6 7237#define LCPLL_CTL 0x130040
90e8d31c
ED
7238#define LCPLL_PLL_DISABLE (1<<31)
7239#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
7240#define LCPLL_CLK_FREQ_MASK (3<<26)
7241#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
7242#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7243#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7244#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 7245#define LCPLL_CD_CLOCK_DISABLE (1<<25)
b432e5cf 7246#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
90e8d31c 7247#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 7248#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 7249#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
7250#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7251
326ac39b
S
7252/*
7253 * SKL Clocks
7254 */
7255
7256/* CDCLK_CTL */
7257#define CDCLK_CTL 0x46000
7258#define CDCLK_FREQ_SEL_MASK (3<<26)
7259#define CDCLK_FREQ_450_432 (0<<26)
7260#define CDCLK_FREQ_540 (1<<26)
7261#define CDCLK_FREQ_337_308 (2<<26)
7262#define CDCLK_FREQ_675_617 (3<<26)
7263#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7264
f8437dd1
VK
7265#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7266#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7267#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7268#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7269#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7270#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7271
326ac39b
S
7272/* LCPLL_CTL */
7273#define LCPLL1_CTL 0x46010
7274#define LCPLL2_CTL 0x46014
7275#define LCPLL_PLL_ENABLE (1<<31)
7276
7277/* DPLL control1 */
7278#define DPLL_CTRL1 0x6C058
7279#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7280#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
71cd8423
DL
7281#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7282#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7283#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
326ac39b 7284#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
71cd8423
DL
7285#define DPLL_CTRL1_LINK_RATE_2700 0
7286#define DPLL_CTRL1_LINK_RATE_1350 1
7287#define DPLL_CTRL1_LINK_RATE_810 2
7288#define DPLL_CTRL1_LINK_RATE_1620 3
7289#define DPLL_CTRL1_LINK_RATE_1080 4
7290#define DPLL_CTRL1_LINK_RATE_2160 5
326ac39b
S
7291
7292/* DPLL control2 */
7293#define DPLL_CTRL2 0x6C05C
7294#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7295#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
540e732c 7296#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
326ac39b
S
7297#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7298#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7299
7300/* DPLL Status */
7301#define DPLL_STATUS 0x6C060
7302#define DPLL_LOCK(id) (1<<((id)*8))
7303
7304/* DPLL cfg */
7305#define DPLL1_CFGCR1 0x6C040
7306#define DPLL2_CFGCR1 0x6C048
7307#define DPLL3_CFGCR1 0x6C050
7308#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7309#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7310#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7311#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7312
7313#define DPLL1_CFGCR2 0x6C044
7314#define DPLL2_CFGCR2 0x6C04C
7315#define DPLL3_CFGCR2 0x6C054
7316#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7317#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7318#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7319#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7320#define DPLL_CFGCR2_KDIV(x) (x<<5)
7321#define DPLL_CFGCR2_KDIV_5 (0<<5)
7322#define DPLL_CFGCR2_KDIV_2 (1<<5)
7323#define DPLL_CFGCR2_KDIV_3 (2<<5)
7324#define DPLL_CFGCR2_KDIV_1 (3<<5)
7325#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7326#define DPLL_CFGCR2_PDIV(x) (x<<2)
7327#define DPLL_CFGCR2_PDIV_1 (0<<2)
7328#define DPLL_CFGCR2_PDIV_2 (1<<2)
7329#define DPLL_CFGCR2_PDIV_3 (2<<2)
7330#define DPLL_CFGCR2_PDIV_7 (4<<2)
7331#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7332
540e732c
S
7333#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7334#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7335
f8437dd1
VK
7336/* BXT display engine PLL */
7337#define BXT_DE_PLL_CTL 0x6d000
7338#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7339#define BXT_DE_PLL_RATIO_MASK 0xff
7340
7341#define BXT_DE_PLL_ENABLE 0x46070
7342#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7343#define BXT_DE_PLL_LOCK (1 << 30)
7344
664326f8
SK
7345/* GEN9 DC */
7346#define DC_STATE_EN 0x45504
7347#define DC_STATE_EN_UPTO_DC5 (1<<0)
7348#define DC_STATE_EN_DC9 (1<<3)
6b457d31
SK
7349#define DC_STATE_EN_UPTO_DC6 (2<<0)
7350#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7351
7352#define DC_STATE_DEBUG 0x45520
7353#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7354
9ccd5aeb
PZ
7355/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7356 * since on HSW we can't write to it using I915_WRITE. */
7357#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7358#define D_COMP_BDW 0x138144
be256dc7
PZ
7359#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7360#define D_COMP_COMP_FORCE (1<<8)
7361#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 7362
69e94b7e
ED
7363/* Pipe WM_LINETIME - watermark line time */
7364#define PIPE_WM_LINETIME_A 0x45270
7365#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
7366#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7367 PIPE_WM_LINETIME_B)
7368#define PIPE_WM_LINETIME_MASK (0x1ff)
7369#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 7370#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 7371#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
7372
7373/* SFUSE_STRAP */
5e49cea6 7374#define SFUSE_STRAP 0xc2014
658ac4c6
DL
7375#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7376#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
7377#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7378#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7379#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7380
801bcfff
PZ
7381#define WM_MISC 0x45260
7382#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7383
1544d9d5
ED
7384#define WM_DBG 0x45280
7385#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7386#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7387#define WM_DBG_DISALLOW_SPRITE (1<<2)
7388
86d3efce
VS
7389/* pipe CSC */
7390#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7391#define _PIPE_A_CSC_COEFF_BY 0x49014
7392#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7393#define _PIPE_A_CSC_COEFF_BU 0x4901c
7394#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7395#define _PIPE_A_CSC_COEFF_BV 0x49024
7396#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
7397#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7398#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7399#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
7400#define _PIPE_A_CSC_PREOFF_HI 0x49030
7401#define _PIPE_A_CSC_PREOFF_ME 0x49034
7402#define _PIPE_A_CSC_PREOFF_LO 0x49038
7403#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7404#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7405#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7406
7407#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7408#define _PIPE_B_CSC_COEFF_BY 0x49114
7409#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7410#define _PIPE_B_CSC_COEFF_BU 0x4911c
7411#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7412#define _PIPE_B_CSC_COEFF_BV 0x49124
7413#define _PIPE_B_CSC_MODE 0x49128
7414#define _PIPE_B_CSC_PREOFF_HI 0x49130
7415#define _PIPE_B_CSC_PREOFF_ME 0x49134
7416#define _PIPE_B_CSC_PREOFF_LO 0x49138
7417#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7418#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7419#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7420
86d3efce
VS
7421#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7422#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7423#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7424#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7425#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7426#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7427#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7428#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7429#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7430#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7431#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7432#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7433#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7434
e7d7cad0
JN
7435/* MIPI DSI registers */
7436
7437#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
3230bf14
JN
7438
7439#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
e7d7cad0
JN
7440#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7441#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7442#define DPI_ENABLE (1 << 31) /* A + C */
3230bf14
JN
7443#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7444#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
369602d3 7445#define DUAL_LINK_MODE_SHIFT 26
3230bf14
JN
7446#define DUAL_LINK_MODE_MASK (1 << 26)
7447#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7448#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
e7d7cad0 7449#define DITHERING_ENABLE (1 << 25) /* A + C */
3230bf14
JN
7450#define FLOPPED_HSTX (1 << 23)
7451#define DE_INVERT (1 << 19) /* XXX */
7452#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7453#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7454#define AFE_LATCHOUT (1 << 17)
7455#define LP_OUTPUT_HOLD (1 << 16)
e7d7cad0
JN
7456#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7457#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7458#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7459#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
3230bf14
JN
7460#define CSB_SHIFT 9
7461#define CSB_MASK (3 << 9)
7462#define CSB_20MHZ (0 << 9)
7463#define CSB_10MHZ (1 << 9)
7464#define CSB_40MHZ (2 << 9)
7465#define BANDGAP_MASK (1 << 8)
7466#define BANDGAP_PNW_CIRCUIT (0 << 8)
7467#define BANDGAP_LNC_CIRCUIT (1 << 8)
e7d7cad0
JN
7468#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7469#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7470#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7471#define TEARING_EFFECT_SHIFT 2 /* A + C */
3230bf14
JN
7472#define TEARING_EFFECT_MASK (3 << 2)
7473#define TEARING_EFFECT_OFF (0 << 2)
7474#define TEARING_EFFECT_DSI (1 << 2)
7475#define TEARING_EFFECT_GPIO (2 << 2)
7476#define LANE_CONFIGURATION_SHIFT 0
7477#define LANE_CONFIGURATION_MASK (3 << 0)
7478#define LANE_CONFIGURATION_4LANE (0 << 0)
7479#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7480#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7481
7482#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
e7d7cad0
JN
7483#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7484#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7485 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
3230bf14
JN
7486#define TEARING_EFFECT_DELAY_SHIFT 0
7487#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7488
7489/* XXX: all bits reserved */
4ad83e94 7490#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
3230bf14
JN
7491
7492/* MIPI DSI Controller and D-PHY registers */
7493
4ad83e94 7494#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
e7d7cad0
JN
7495#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7496#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7497 _MIPIC_DEVICE_READY)
3230bf14
JN
7498#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7499#define ULPS_STATE_MASK (3 << 1)
7500#define ULPS_STATE_ENTER (2 << 1)
7501#define ULPS_STATE_EXIT (1 << 1)
7502#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7503#define DEVICE_READY (1 << 0)
7504
4ad83e94 7505#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
e7d7cad0
JN
7506#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7507#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7508 _MIPIC_INTR_STAT)
4ad83e94 7509#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
e7d7cad0
JN
7510#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7511#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7512 _MIPIC_INTR_EN)
3230bf14
JN
7513#define TEARING_EFFECT (1 << 31)
7514#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7515#define GEN_READ_DATA_AVAIL (1 << 29)
7516#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7517#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7518#define RX_PROT_VIOLATION (1 << 26)
7519#define RX_INVALID_TX_LENGTH (1 << 25)
7520#define ACK_WITH_NO_ERROR (1 << 24)
7521#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7522#define LP_RX_TIMEOUT (1 << 22)
7523#define HS_TX_TIMEOUT (1 << 21)
7524#define DPI_FIFO_UNDERRUN (1 << 20)
7525#define LOW_CONTENTION (1 << 19)
7526#define HIGH_CONTENTION (1 << 18)
7527#define TXDSI_VC_ID_INVALID (1 << 17)
7528#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7529#define TXCHECKSUM_ERROR (1 << 15)
7530#define TXECC_MULTIBIT_ERROR (1 << 14)
7531#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7532#define TXFALSE_CONTROL_ERROR (1 << 12)
7533#define RXDSI_VC_ID_INVALID (1 << 11)
7534#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7535#define RXCHECKSUM_ERROR (1 << 9)
7536#define RXECC_MULTIBIT_ERROR (1 << 8)
7537#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7538#define RXFALSE_CONTROL_ERROR (1 << 6)
7539#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7540#define RX_LP_TX_SYNC_ERROR (1 << 4)
7541#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7542#define RXEOT_SYNC_ERROR (1 << 2)
7543#define RXSOT_SYNC_ERROR (1 << 1)
7544#define RXSOT_ERROR (1 << 0)
7545
4ad83e94 7546#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
e7d7cad0
JN
7547#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7548#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7549 _MIPIC_DSI_FUNC_PRG)
3230bf14
JN
7550#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7551#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7552#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7553#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7554#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7555#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7556#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7557#define VID_MODE_FORMAT_MASK (0xf << 7)
7558#define VID_MODE_NOT_SUPPORTED (0 << 7)
7559#define VID_MODE_FORMAT_RGB565 (1 << 7)
7560#define VID_MODE_FORMAT_RGB666 (2 << 7)
7561#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7562#define VID_MODE_FORMAT_RGB888 (4 << 7)
7563#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7564#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7565#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7566#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7567#define DATA_LANES_PRG_REG_SHIFT 0
7568#define DATA_LANES_PRG_REG_MASK (7 << 0)
7569
4ad83e94 7570#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
e7d7cad0
JN
7571#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7572#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7573 _MIPIC_HS_TX_TIMEOUT)
3230bf14
JN
7574#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7575
4ad83e94 7576#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
e7d7cad0
JN
7577#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7578#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7579 _MIPIC_LP_RX_TIMEOUT)
3230bf14
JN
7580#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7581
4ad83e94 7582#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
e7d7cad0
JN
7583#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7584#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7585 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
3230bf14
JN
7586#define TURN_AROUND_TIMEOUT_MASK 0x3f
7587
4ad83e94 7588#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
e7d7cad0
JN
7589#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7590#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7591 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
3230bf14
JN
7592#define DEVICE_RESET_TIMER_MASK 0xffff
7593
4ad83e94 7594#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
e7d7cad0
JN
7595#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7596#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7597 _MIPIC_DPI_RESOLUTION)
3230bf14
JN
7598#define VERTICAL_ADDRESS_SHIFT 16
7599#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7600#define HORIZONTAL_ADDRESS_SHIFT 0
7601#define HORIZONTAL_ADDRESS_MASK 0xffff
7602
4ad83e94 7603#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
e7d7cad0
JN
7604#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7605#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7606 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
3230bf14
JN
7607#define DBI_FIFO_EMPTY_HALF (0 << 0)
7608#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7609#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7610
7611/* regs below are bits 15:0 */
4ad83e94 7612#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
e7d7cad0
JN
7613#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7614#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7615 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
3230bf14 7616
4ad83e94 7617#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
e7d7cad0
JN
7618#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7619#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7620 _MIPIC_HBP_COUNT)
3230bf14 7621
4ad83e94 7622#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
e7d7cad0
JN
7623#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7624#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7625 _MIPIC_HFP_COUNT)
3230bf14 7626
4ad83e94 7627#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
e7d7cad0
JN
7628#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7629#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7630 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
3230bf14 7631
4ad83e94 7632#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
e7d7cad0
JN
7633#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7634#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7635 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
3230bf14 7636
4ad83e94 7637#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
e7d7cad0
JN
7638#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7639#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7640 _MIPIC_VBP_COUNT)
3230bf14 7641
4ad83e94 7642#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
e7d7cad0
JN
7643#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7644#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7645 _MIPIC_VFP_COUNT)
3230bf14 7646
4ad83e94 7647#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
e7d7cad0
JN
7648#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7649#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7650 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
4ad83e94 7651
3230bf14
JN
7652/* regs above are bits 15:0 */
7653
4ad83e94 7654#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
e7d7cad0
JN
7655#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7656#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7657 _MIPIC_DPI_CONTROL)
3230bf14
JN
7658#define DPI_LP_MODE (1 << 6)
7659#define BACKLIGHT_OFF (1 << 5)
7660#define BACKLIGHT_ON (1 << 4)
7661#define COLOR_MODE_OFF (1 << 3)
7662#define COLOR_MODE_ON (1 << 2)
7663#define TURN_ON (1 << 1)
7664#define SHUTDOWN (1 << 0)
7665
4ad83e94 7666#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
e7d7cad0
JN
7667#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7668#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7669 _MIPIC_DPI_DATA)
3230bf14
JN
7670#define COMMAND_BYTE_SHIFT 0
7671#define COMMAND_BYTE_MASK (0x3f << 0)
7672
4ad83e94 7673#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
e7d7cad0
JN
7674#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7675#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7676 _MIPIC_INIT_COUNT)
3230bf14
JN
7677#define MASTER_INIT_TIMER_SHIFT 0
7678#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7679
4ad83e94 7680#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
e7d7cad0
JN
7681#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7682#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7683 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
3230bf14
JN
7684#define MAX_RETURN_PKT_SIZE_SHIFT 0
7685#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7686
4ad83e94 7687#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
e7d7cad0
JN
7688#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7689#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7690 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
3230bf14
JN
7691#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7692#define DISABLE_VIDEO_BTA (1 << 3)
7693#define IP_TG_CONFIG (1 << 2)
7694#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7695#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7696#define VIDEO_MODE_BURST (3 << 0)
7697
4ad83e94 7698#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
e7d7cad0
JN
7699#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7700#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7701 _MIPIC_EOT_DISABLE)
3230bf14
JN
7702#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7703#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7704#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7705#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7706#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7707#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7708#define CLOCKSTOP (1 << 1)
7709#define EOT_DISABLE (1 << 0)
7710
4ad83e94 7711#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
e7d7cad0
JN
7712#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7713#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7714 _MIPIC_LP_BYTECLK)
3230bf14
JN
7715#define LP_BYTECLK_SHIFT 0
7716#define LP_BYTECLK_MASK (0xffff << 0)
7717
7718/* bits 31:0 */
4ad83e94 7719#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
e7d7cad0
JN
7720#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7721#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7722 _MIPIC_LP_GEN_DATA)
3230bf14
JN
7723
7724/* bits 31:0 */
4ad83e94 7725#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
e7d7cad0
JN
7726#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7727#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7728 _MIPIC_HS_GEN_DATA)
3230bf14 7729
4ad83e94 7730#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
e7d7cad0
JN
7731#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7732#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7733 _MIPIC_LP_GEN_CTRL)
4ad83e94 7734#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
e7d7cad0
JN
7735#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7736#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7737 _MIPIC_HS_GEN_CTRL)
3230bf14
JN
7738#define LONG_PACKET_WORD_COUNT_SHIFT 8
7739#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7740#define SHORT_PACKET_PARAM_SHIFT 8
7741#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7742#define VIRTUAL_CHANNEL_SHIFT 6
7743#define VIRTUAL_CHANNEL_MASK (3 << 6)
7744#define DATA_TYPE_SHIFT 0
7745#define DATA_TYPE_MASK (3f << 0)
7746/* data type values, see include/video/mipi_display.h */
7747
4ad83e94 7748#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
e7d7cad0
JN
7749#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7750#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7751 _MIPIC_GEN_FIFO_STAT)
3230bf14
JN
7752#define DPI_FIFO_EMPTY (1 << 28)
7753#define DBI_FIFO_EMPTY (1 << 27)
7754#define LP_CTRL_FIFO_EMPTY (1 << 26)
7755#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7756#define LP_CTRL_FIFO_FULL (1 << 24)
7757#define HS_CTRL_FIFO_EMPTY (1 << 18)
7758#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7759#define HS_CTRL_FIFO_FULL (1 << 16)
7760#define LP_DATA_FIFO_EMPTY (1 << 10)
7761#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7762#define LP_DATA_FIFO_FULL (1 << 8)
7763#define HS_DATA_FIFO_EMPTY (1 << 2)
7764#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7765#define HS_DATA_FIFO_FULL (1 << 0)
7766
4ad83e94 7767#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
e7d7cad0
JN
7768#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7769#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7770 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
3230bf14
JN
7771#define DBI_HS_LP_MODE_MASK (1 << 0)
7772#define DBI_LP_MODE (1 << 0)
7773#define DBI_HS_MODE (0 << 0)
7774
4ad83e94 7775#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
e7d7cad0
JN
7776#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7777#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7778 _MIPIC_DPHY_PARAM)
3230bf14
JN
7779#define EXIT_ZERO_COUNT_SHIFT 24
7780#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7781#define TRAIL_COUNT_SHIFT 16
7782#define TRAIL_COUNT_MASK (0x1f << 16)
7783#define CLK_ZERO_COUNT_SHIFT 8
7784#define CLK_ZERO_COUNT_MASK (0xff << 8)
7785#define PREPARE_COUNT_SHIFT 0
7786#define PREPARE_COUNT_MASK (0x3f << 0)
7787
7788/* bits 31:0 */
4ad83e94 7789#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
e7d7cad0
JN
7790#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7791#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7792 _MIPIC_DBI_BW_CTRL)
3230bf14 7793
4ad83e94
SS
7794#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7795 + 0xb088)
e7d7cad0 7796#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
4ad83e94 7797 + 0xb888)
e7d7cad0
JN
7798#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7799 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
3230bf14
JN
7800#define LP_HS_SSW_CNT_SHIFT 16
7801#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7802#define HS_LP_PWR_SW_CNT_SHIFT 0
7803#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7804
4ad83e94 7805#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
e7d7cad0
JN
7806#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7807#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7808 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
3230bf14
JN
7809#define STOP_STATE_STALL_COUNTER_SHIFT 0
7810#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7811
4ad83e94 7812#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
e7d7cad0
JN
7813#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7814#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7815 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
4ad83e94 7816#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
e7d7cad0
JN
7817#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7818#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7819 _MIPIC_INTR_EN_REG_1)
3230bf14
JN
7820#define RX_CONTENTION_DETECTED (1 << 0)
7821
7822/* XXX: only pipe A ?!? */
4ad83e94 7823#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
3230bf14
JN
7824#define DBI_TYPEC_ENABLE (1 << 31)
7825#define DBI_TYPEC_WIP (1 << 30)
7826#define DBI_TYPEC_OPTION_SHIFT 28
7827#define DBI_TYPEC_OPTION_MASK (3 << 28)
7828#define DBI_TYPEC_FREQ_SHIFT 24
7829#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7830#define DBI_TYPEC_OVERRIDE (1 << 8)
7831#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7832#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7833
7834
7835/* MIPI adapter registers */
7836
4ad83e94 7837#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
e7d7cad0
JN
7838#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7839#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7840 _MIPIC_CTRL)
3230bf14
JN
7841#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7842#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7843#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7844#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7845#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7846#define READ_REQUEST_PRIORITY_SHIFT 3
7847#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7848#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7849#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7850#define RGB_FLIP_TO_BGR (1 << 2)
7851
4ad83e94 7852#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
e7d7cad0
JN
7853#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7854#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7855 _MIPIC_DATA_ADDRESS)
3230bf14
JN
7856#define DATA_MEM_ADDRESS_SHIFT 5
7857#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7858#define DATA_VALID (1 << 0)
7859
4ad83e94 7860#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
e7d7cad0
JN
7861#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7862#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7863 _MIPIC_DATA_LENGTH)
3230bf14
JN
7864#define DATA_LENGTH_SHIFT 0
7865#define DATA_LENGTH_MASK (0xfffff << 0)
7866
4ad83e94 7867#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
e7d7cad0
JN
7868#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7869#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7870 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
3230bf14
JN
7871#define COMMAND_MEM_ADDRESS_SHIFT 5
7872#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7873#define AUTO_PWG_ENABLE (1 << 2)
7874#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7875#define COMMAND_VALID (1 << 0)
7876
4ad83e94 7877#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
e7d7cad0
JN
7878#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7879#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7880 _MIPIC_COMMAND_LENGTH)
3230bf14
JN
7881#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7882#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7883
4ad83e94 7884#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
e7d7cad0
JN
7885#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7886#define MIPI_READ_DATA_RETURN(port, n) \
7887 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
a2560a66 7888 + 4 * (n)) /* n: 0...7 */
3230bf14 7889
4ad83e94 7890#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
e7d7cad0
JN
7891#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7892#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7893 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
3230bf14
JN
7894#define READ_DATA_VALID(n) (1 << (n))
7895
a57c774a 7896/* For UMS only (deprecated): */
5c969aa7
DL
7897#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7898#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
a57c774a 7899
585fb111 7900#endif /* _I915_REG_H_ */
This page took 1.345799 seconds and 5 git commands to generate.