drm/i915/chv: Don't do group access reads from TX lanes either
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b 28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
a5c961d1 29#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
5eddb70b 30
2b139522 31#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
00fc31b7
CML
32#define _PIPE3(pipe, a, b, c) (pipe < 2 ? _PIPE(pipe, a, b) : c)
33#define _PORT3(port, a, b, c) (port < 2 ? _PORT(port, a, b) : c)
2b139522 34
6b26c86d
DV
35#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
585fb111
JB
38/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
652c393a 41#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
42#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
f97108d1 46#define GCFGC2 0xda
585fb111
JB
47#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
257a7ffc
DV
51#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
585fb111 57#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
58#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
7f1bdbcb
DV
77#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
eeccdcac
KG
79
80/* Graphics reset regs */
0573ed4a 81#define I965_GDRST 0xc0 /* PCI config register */
eeccdcac
KG
82#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
8a5c2ae7 85#define GRDOM_MASK (3<<2)
5ccce180 86#define GRDOM_RESET_ENABLE (1<<0)
585fb111 87
b3a3f03d
VS
88#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
07b7ddd9
JB
95#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
9e72b46c
ID
103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
5eb719cd
DV
106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
cff458c2
EA
113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
5eb719cd
DV
119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
94e409c1
BW
124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
5eb719cd
DV
127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
e3dff585 129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
5eb719cd
DV
130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
a6f429a5
VS
132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
5eb719cd 137
48ecfa10 138#define GAC_ECO_BITS 0x14090
3b9d7888 139#define ECOBITS_SNB_BIT (1<<13)
48ecfa10
DV
140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
be901a5a
DV
143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
585fb111
JB
146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
5434fd92 156#define VGA_SR_INDEX 0x3c4
f930ddd0 157#define SR01 1
5434fd92 158#define VGA_SR_DATA 0x3c5
585fb111
JB
159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
351e3db2
BV
188/*
189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
585fb111
JB
200/*
201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
d4d48035
BV
204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
585fb111
JB
206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
0e79284d
BW
221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
585fb111 225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
0206e353 228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
585fb111 232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
cb05d8de
DV
236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
0e79284d
BW
243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
a028c4b0
DV
260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
aa40d6bb
ZN
262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 267#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 268#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
269#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
270#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
271#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
272#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
273/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
274 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
275 * simply ignores the register load under certain conditions.
276 * - One can actually load arbitrary many arbitrary registers: Simply issue x
277 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
278 */
7ec55f46
DL
279#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
280#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
b76bfeba 281#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
0e79284d 282#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
71a77e07 283#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
9a289771
JB
284#define MI_FLUSH_DW_STORE_INDEX (1<<21)
285#define MI_INVALIDATE_TLB (1<<18)
286#define MI_FLUSH_DW_OP_STOREDW (1<<14)
d4d48035 287#define MI_FLUSH_DW_OP_MASK (3<<14)
b18b396b 288#define MI_FLUSH_DW_NOTIFY (1<<8)
9a289771
JB
289#define MI_INVALIDATE_BSD (1<<7)
290#define MI_FLUSH_DW_USE_GTT (1<<2)
291#define MI_FLUSH_DW_USE_PPGTT (0<<2)
585fb111 292#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
d7d4eedd
CW
293#define MI_BATCH_NON_SECURE (1)
294/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
0e79284d 295#define MI_BATCH_NON_SECURE_I965 (1<<8)
d7d4eedd 296#define MI_BATCH_PPGTT_HSW (1<<8)
0e79284d 297#define MI_BATCH_NON_SECURE_HSW (1<<13)
585fb111 298#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
65f56876 299#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
1c7a0623 300#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
0e79284d 301
9435373e
RV
302
303#define MI_PREDICATE_RESULT_2 (0x2214)
304#define LOWER_SLICE_ENABLED (1<<0)
305#define LOWER_SLICE_DISABLED (0<<0)
306
585fb111
JB
307/*
308 * 3D instructions used by the kernel
309 */
310#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
311
312#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
313#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
314#define SC_UPDATE_SCISSOR (0x1<<1)
315#define SC_ENABLE_MASK (0x1<<0)
316#define SC_ENABLE (0x1<<0)
317#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
318#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
319#define SCI_YMIN_MASK (0xffff<<16)
320#define SCI_XMIN_MASK (0xffff<<0)
321#define SCI_YMAX_MASK (0xffff<<16)
322#define SCI_XMAX_MASK (0xffff<<0)
323#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
324#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
325#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
326#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
327#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
328#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
329#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
330#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
331#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
332#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
333#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
334#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
335#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
336#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
337#define BLT_DEPTH_8 (0<<24)
338#define BLT_DEPTH_16_565 (1<<24)
339#define BLT_DEPTH_16_1555 (2<<24)
340#define BLT_DEPTH_32 (3<<24)
341#define BLT_ROP_GXCOPY (0xcc<<16)
342#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
343#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
344#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
345#define ASYNC_FLIP (1<<22)
346#define DISPLAY_PLANE_A (0<<20)
347#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 348#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
b9e1faa7 349#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
f0a346bd 350#define PIPE_CONTROL_MMIO_WRITE (1<<23)
114d4f70 351#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
8d315287 352#define PIPE_CONTROL_CS_STALL (1<<20)
cc0f6398 353#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
9d971b37 354#define PIPE_CONTROL_QW_WRITE (1<<14)
d4d48035 355#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
9d971b37
KG
356#define PIPE_CONTROL_DEPTH_STALL (1<<13)
357#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
8d315287 358#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
9d971b37
KG
359#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
360#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
361#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
362#define PIPE_CONTROL_NOTIFY (1<<8)
8d315287
JB
363#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
364#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
365#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
9d971b37 366#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
8d315287 367#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
e552eb70 368#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
585fb111 369
3a6fa984
BV
370/*
371 * Commands used only by the command parser
372 */
373#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
374#define MI_ARB_CHECK MI_INSTR(0x05, 0)
375#define MI_RS_CONTROL MI_INSTR(0x06, 0)
376#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
377#define MI_PREDICATE MI_INSTR(0x0C, 0)
378#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
379#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
9c640d1d 380#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
3a6fa984
BV
381#define MI_URB_CLEAR MI_INSTR(0x19, 0)
382#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
383#define MI_CLFLUSH MI_INSTR(0x27, 0)
d4d48035
BV
384#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
385#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
3a6fa984
BV
386#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
387#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
388#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
389#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
390#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
391#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
392
393#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
394#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
f0a346bd
BV
395#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
396#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
3a6fa984
BV
397#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
398#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
399#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
401#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
403#define GFX_OP_3DSTATE_SO_DECL_LIST \
404 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
405
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
410#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
411 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
416
417#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
418
419#define COLOR_BLT ((0x2<<29)|(0x40<<22))
420#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
dc96e9b8 421
5947de9b
BV
422/*
423 * Registers used only by the command parser
424 */
425#define BCS_SWCTRL 0x22200
426
427#define HS_INVOCATION_COUNT 0x2300
428#define DS_INVOCATION_COUNT 0x2308
429#define IA_VERTICES_COUNT 0x2310
430#define IA_PRIMITIVES_COUNT 0x2318
431#define VS_INVOCATION_COUNT 0x2320
432#define GS_INVOCATION_COUNT 0x2328
433#define GS_PRIMITIVES_COUNT 0x2330
434#define CL_INVOCATION_COUNT 0x2338
435#define CL_PRIMITIVES_COUNT 0x2340
436#define PS_INVOCATION_COUNT 0x2348
437#define PS_DEPTH_COUNT 0x2350
438
439/* There are the 4 64-bit counter registers, one for each stream output */
440#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
441
113a0476
BV
442#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
443
444#define GEN7_3DPRIM_END_OFFSET 0x2420
445#define GEN7_3DPRIM_START_VERTEX 0x2430
446#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
447#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
448#define GEN7_3DPRIM_START_INSTANCE 0x243C
449#define GEN7_3DPRIM_BASE_VERTEX 0x2440
450
180b813c
KG
451#define OACONTROL 0x2360
452
220375aa
BV
453#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
454#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
455#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
456 _GEN7_PIPEA_DE_LOAD_SL, \
457 _GEN7_PIPEB_DE_LOAD_SL)
458
dc96e9b8
CW
459/*
460 * Reset registers
461 */
462#define DEBUG_RESET_I830 0x6070
463#define DEBUG_RESET_FULL (1<<7)
464#define DEBUG_RESET_RENDER (1<<8)
465#define DEBUG_RESET_DISPLAY (1<<9)
466
57f350b6 467/*
5a09ae9f
JN
468 * IOSF sideband
469 */
470#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
471#define IOSF_DEVFN_SHIFT 24
472#define IOSF_OPCODE_SHIFT 16
473#define IOSF_PORT_SHIFT 8
474#define IOSF_BYTE_ENABLES_SHIFT 4
475#define IOSF_BAR_SHIFT 1
476#define IOSF_SB_BUSY (1<<0)
f3419158 477#define IOSF_PORT_BUNIT 0x3
5a09ae9f
JN
478#define IOSF_PORT_PUNIT 0x4
479#define IOSF_PORT_NC 0x11
480#define IOSF_PORT_DPIO 0x12
a09caddd 481#define IOSF_PORT_DPIO_2 0x1a
e9f882a3
JN
482#define IOSF_PORT_GPIO_NC 0x13
483#define IOSF_PORT_CCK 0x14
484#define IOSF_PORT_CCU 0xA9
485#define IOSF_PORT_GPS_CORE 0x48
e9fe51c6 486#define IOSF_PORT_FLISDSI 0x1B
5a09ae9f
JN
487#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
488#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
489
30a970c6
JB
490/* See configdb bunit SB addr map */
491#define BUNIT_REG_BISOC 0x11
492
30a970c6
JB
493#define PUNIT_REG_DSPFREQ 0x36
494#define DSPFREQSTAT_SHIFT 30
495#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
496#define DSPFREQGUAR_SHIFT 14
497#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
a30180a5
ID
498
499/* See the PUNIT HAS v0.8 for the below bits */
500enum punit_power_well {
501 PUNIT_POWER_WELL_RENDER = 0,
502 PUNIT_POWER_WELL_MEDIA = 1,
503 PUNIT_POWER_WELL_DISP2D = 3,
504 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
505 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
506 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
507 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
508 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
509 PUNIT_POWER_WELL_DPIO_RX0 = 10,
510 PUNIT_POWER_WELL_DPIO_RX1 = 11,
511
512 PUNIT_POWER_WELL_NUM,
513};
514
02f4c9e0
CML
515#define PUNIT_REG_PWRGT_CTRL 0x60
516#define PUNIT_REG_PWRGT_STATUS 0x61
a30180a5
ID
517#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
519#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
520#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
521#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
02f4c9e0 522
5a09ae9f
JN
523#define PUNIT_REG_GPU_LFM 0xd3
524#define PUNIT_REG_GPU_FREQ_REQ 0xd4
525#define PUNIT_REG_GPU_FREQ_STS 0xd8
e8474409 526#define GENFREQSTATUS (1<<0)
5a09ae9f
JN
527#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
528
529#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
530#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
531
532#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
533#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
534#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
535#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
536#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
537#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
538#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
539#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
540#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
541#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
542
be4fc046 543/* vlv2 north clock has */
24eb2d59
CML
544#define CCK_FUSE_REG 0x8
545#define CCK_FUSE_HPLL_FREQ_MASK 0x3
be4fc046 546#define CCK_REG_DSI_PLL_FUSE 0x44
547#define CCK_REG_DSI_PLL_CONTROL 0x48
548#define DSI_PLL_VCO_EN (1 << 31)
549#define DSI_PLL_LDO_GATE (1 << 30)
550#define DSI_PLL_P1_POST_DIV_SHIFT 17
551#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
552#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
553#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
554#define DSI_PLL_MUX_MASK (3 << 9)
555#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
556#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
557#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
558#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
559#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
560#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
561#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
562#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
563#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
564#define DSI_PLL_LOCK (1 << 0)
565#define CCK_REG_DSI_PLL_DIVIDER 0x4c
566#define DSI_PLL_LFSR (1 << 31)
567#define DSI_PLL_FRACTION_EN (1 << 30)
568#define DSI_PLL_FRAC_COUNTER_SHIFT 27
569#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
570#define DSI_PLL_USYNC_CNT_SHIFT 18
571#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
572#define DSI_PLL_N1_DIV_SHIFT 16
573#define DSI_PLL_N1_DIV_MASK (3 << 16)
574#define DSI_PLL_M1_DIV_SHIFT 0
575#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
30a970c6 576#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
be4fc046 577
5a09ae9f
JN
578/*
579 * DPIO - a special bus for various display related registers to hide behind
54d9d493
VS
580 *
581 * DPIO is VLV only.
598fac6b
DV
582 *
583 * Note: digital port B is DDI0, digital pot C is DDI1
57f350b6 584 */
5a09ae9f 585#define DPIO_DEVFN 0
5a09ae9f 586
54d9d493 587#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
57f350b6
JB
588#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
589#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
590#define DPIO_SFR_BYPASS (1<<1)
40e9cf64 591#define DPIO_CMNRST (1<<0)
57f350b6 592
e4607fcf
CML
593#define DPIO_PHY(pipe) ((pipe) >> 1)
594#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
595
598fac6b
DV
596/*
597 * Per pipe/PLL DPIO regs
598 */
ab3c759a 599#define _VLV_PLL_DW3_CH0 0x800c
57f350b6 600#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
598fac6b
DV
601#define DPIO_POST_DIV_DAC 0
602#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
603#define DPIO_POST_DIV_LVDS1 2
604#define DPIO_POST_DIV_LVDS2 3
57f350b6
JB
605#define DPIO_K_SHIFT (24) /* 4 bits */
606#define DPIO_P1_SHIFT (21) /* 3 bits */
607#define DPIO_P2_SHIFT (16) /* 5 bits */
608#define DPIO_N_SHIFT (12) /* 4 bits */
609#define DPIO_ENABLE_CALIBRATION (1<<11)
610#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
611#define DPIO_M2DIV_MASK 0xff
ab3c759a
CML
612#define _VLV_PLL_DW3_CH1 0x802c
613#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
57f350b6 614
ab3c759a 615#define _VLV_PLL_DW5_CH0 0x8014
57f350b6
JB
616#define DPIO_REFSEL_OVERRIDE 27
617#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
618#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
619#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
b56747aa 620#define DPIO_PLL_REFCLK_SEL_MASK 3
57f350b6
JB
621#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
622#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
ab3c759a
CML
623#define _VLV_PLL_DW5_CH1 0x8034
624#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
57f350b6 625
ab3c759a
CML
626#define _VLV_PLL_DW7_CH0 0x801c
627#define _VLV_PLL_DW7_CH1 0x803c
628#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
57f350b6 629
ab3c759a
CML
630#define _VLV_PLL_DW8_CH0 0x8040
631#define _VLV_PLL_DW8_CH1 0x8060
632#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
598fac6b 633
ab3c759a
CML
634#define VLV_PLL_DW9_BCAST 0xc044
635#define _VLV_PLL_DW9_CH0 0x8044
636#define _VLV_PLL_DW9_CH1 0x8064
637#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
598fac6b 638
ab3c759a
CML
639#define _VLV_PLL_DW10_CH0 0x8048
640#define _VLV_PLL_DW10_CH1 0x8068
641#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
598fac6b 642
ab3c759a
CML
643#define _VLV_PLL_DW11_CH0 0x804c
644#define _VLV_PLL_DW11_CH1 0x806c
645#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
57f350b6 646
ab3c759a
CML
647/* Spec for ref block start counts at DW10 */
648#define VLV_REF_DW13 0x80ac
598fac6b 649
ab3c759a 650#define VLV_CMN_DW0 0x8100
dc96e9b8 651
598fac6b
DV
652/*
653 * Per DDI channel DPIO regs
654 */
655
ab3c759a
CML
656#define _VLV_PCS_DW0_CH0 0x8200
657#define _VLV_PCS_DW0_CH1 0x8400
598fac6b
DV
658#define DPIO_PCS_TX_LANE2_RESET (1<<16)
659#define DPIO_PCS_TX_LANE1_RESET (1<<7)
ab3c759a 660#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
598fac6b 661
97fd4d5c
VS
662#define _VLV_PCS01_DW0_CH0 0x200
663#define _VLV_PCS23_DW0_CH0 0x400
664#define _VLV_PCS01_DW0_CH1 0x2600
665#define _VLV_PCS23_DW0_CH1 0x2800
666#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
667#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
668
ab3c759a
CML
669#define _VLV_PCS_DW1_CH0 0x8204
670#define _VLV_PCS_DW1_CH1 0x8404
d2152b25 671#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
598fac6b
DV
672#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
673#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
674#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
675#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
ab3c759a
CML
676#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
677
97fd4d5c
VS
678#define _VLV_PCS01_DW1_CH0 0x204
679#define _VLV_PCS23_DW1_CH0 0x404
680#define _VLV_PCS01_DW1_CH1 0x2604
681#define _VLV_PCS23_DW1_CH1 0x2804
682#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
683#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
684
ab3c759a
CML
685#define _VLV_PCS_DW8_CH0 0x8220
686#define _VLV_PCS_DW8_CH1 0x8420
687#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
688
689#define _VLV_PCS01_DW8_CH0 0x0220
690#define _VLV_PCS23_DW8_CH0 0x0420
691#define _VLV_PCS01_DW8_CH1 0x2620
692#define _VLV_PCS23_DW8_CH1 0x2820
693#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
694#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
695
696#define _VLV_PCS_DW9_CH0 0x8224
697#define _VLV_PCS_DW9_CH1 0x8424
698#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
699
9d556c99
CML
700#define _CHV_PCS_DW10_CH0 0x8228
701#define _CHV_PCS_DW10_CH1 0x8428
702#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
703#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
704#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
705
ab3c759a
CML
706#define _VLV_PCS_DW11_CH0 0x822c
707#define _VLV_PCS_DW11_CH1 0x842c
708#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
709
710#define _VLV_PCS_DW12_CH0 0x8230
711#define _VLV_PCS_DW12_CH1 0x8430
712#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
713
714#define _VLV_PCS_DW14_CH0 0x8238
715#define _VLV_PCS_DW14_CH1 0x8438
716#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
717
718#define _VLV_PCS_DW23_CH0 0x825c
719#define _VLV_PCS_DW23_CH1 0x845c
720#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
721
722#define _VLV_TX_DW2_CH0 0x8288
723#define _VLV_TX_DW2_CH1 0x8488
9d556c99
CML
724#define DPIO_SWING_MARGIN_SHIFT 16
725#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
726#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
ab3c759a
CML
727#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
728
729#define _VLV_TX_DW3_CH0 0x828c
730#define _VLV_TX_DW3_CH1 0x848c
9d556c99
CML
731/* The following bit for CHV phy */
732#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
ab3c759a
CML
733#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
734
735#define _VLV_TX_DW4_CH0 0x8290
736#define _VLV_TX_DW4_CH1 0x8490
9d556c99
CML
737#define DPIO_SWING_DEEMPH9P5_SHIFT 24
738#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
ab3c759a
CML
739#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
740
741#define _VLV_TX3_DW4_CH0 0x690
742#define _VLV_TX3_DW4_CH1 0x2a90
743#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
744
745#define _VLV_TX_DW5_CH0 0x8294
746#define _VLV_TX_DW5_CH1 0x8494
598fac6b 747#define DPIO_TX_OCALINIT_EN (1<<31)
ab3c759a
CML
748#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
749
750#define _VLV_TX_DW11_CH0 0x82ac
751#define _VLV_TX_DW11_CH1 0x84ac
752#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
753
754#define _VLV_TX_DW14_CH0 0x82b8
755#define _VLV_TX_DW14_CH1 0x84b8
756#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
b56747aa 757
9d556c99
CML
758/* CHV dpPhy registers */
759#define _CHV_PLL_DW0_CH0 0x8000
760#define _CHV_PLL_DW0_CH1 0x8180
761#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
762
763#define _CHV_PLL_DW1_CH0 0x8004
764#define _CHV_PLL_DW1_CH1 0x8184
765#define DPIO_CHV_N_DIV_SHIFT 8
766#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
767#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
768
769#define _CHV_PLL_DW2_CH0 0x8008
770#define _CHV_PLL_DW2_CH1 0x8188
771#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
772
773#define _CHV_PLL_DW3_CH0 0x800c
774#define _CHV_PLL_DW3_CH1 0x818c
775#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
776#define DPIO_CHV_FIRST_MOD (0 << 8)
777#define DPIO_CHV_SECOND_MOD (1 << 8)
778#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
779#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
780
781#define _CHV_PLL_DW6_CH0 0x8018
782#define _CHV_PLL_DW6_CH1 0x8198
783#define DPIO_CHV_GAIN_CTRL_SHIFT 16
784#define DPIO_CHV_INT_COEFF_SHIFT 8
785#define DPIO_CHV_PROP_COEFF_SHIFT 0
786#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
787
788#define _CHV_CMN_DW13_CH0 0x8134
789#define _CHV_CMN_DW0_CH1 0x8080
790#define DPIO_CHV_S1_DIV_SHIFT 21
791#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
792#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
793#define DPIO_CHV_K_DIV_SHIFT 4
794#define DPIO_PLL_FREQLOCK (1 << 1)
795#define DPIO_PLL_LOCK (1 << 0)
796#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
797
798#define _CHV_CMN_DW14_CH0 0x8138
799#define _CHV_CMN_DW1_CH1 0x8084
800#define DPIO_AFC_RECAL (1 << 14)
801#define DPIO_DCLKP_EN (1 << 13)
802#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
803
804#define CHV_CMN_DW30 0x8178
805#define DPIO_LRC_BYPASS (1 << 3)
806
807#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
808 (lane) * 0x200 + (offset))
809
f72df8db
VS
810#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
811#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
812#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
813#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
814#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
815#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
816#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
817#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
818#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
819#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
820#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
9d556c99
CML
821#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
822#define DPIO_FRC_LATENCY_SHFIT 8
823#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
824#define DPIO_UPAR_SHIFT 30
585fb111 825/*
de151cf6 826 * Fence registers
585fb111 827 */
de151cf6 828#define FENCE_REG_830_0 0x2000
dc529a4f 829#define FENCE_REG_945_8 0x3000
de151cf6
JB
830#define I830_FENCE_START_MASK 0x07f80000
831#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 832#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
833#define I830_FENCE_PITCH_SHIFT 4
834#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 835#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 836#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 837#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
838
839#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 840#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 841
de151cf6
JB
842#define FENCE_REG_965_0 0x03000
843#define I965_FENCE_PITCH_SHIFT 2
844#define I965_FENCE_TILING_Y_SHIFT 1
845#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 846#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 847
4e901fdc
EA
848#define FENCE_REG_SANDYBRIDGE_0 0x100000
849#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
3a062478 850#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
4e901fdc 851
f691e2f4
DV
852/* control register for cpu gtt access */
853#define TILECTL 0x101000
854#define TILECTL_SWZCTL (1 << 0)
855#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
856#define TILECTL_BACKSNOOP_DIS (1 << 3)
857
de151cf6
JB
858/*
859 * Instruction and interrupt control regs
860 */
63eeaf38 861#define PGTBL_ER 0x02024
333e9fe9
DV
862#define RENDER_RING_BASE 0x02000
863#define BSD_RING_BASE 0x04000
864#define GEN6_BSD_RING_BASE 0x12000
845f74a7 865#define GEN8_BSD2_RING_BASE 0x1c000
1950de14 866#define VEBOX_RING_BASE 0x1a000
549f7365 867#define BLT_RING_BASE 0x22000
3d281d8c
DV
868#define RING_TAIL(base) ((base)+0x30)
869#define RING_HEAD(base) ((base)+0x34)
870#define RING_START(base) ((base)+0x38)
871#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
872#define RING_SYNC_0(base) ((base)+0x40)
873#define RING_SYNC_1(base) ((base)+0x44)
1950de14
BW
874#define RING_SYNC_2(base) ((base)+0x48)
875#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
876#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
877#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
878#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
879#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
880#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
881#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
882#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
883#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
884#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
885#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
886#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
ad776f8b 887#define GEN6_NOSYNC 0
8fd26859 888#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
889#define RING_HWS_PGA(base) ((base)+0x80)
890#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
9e72b46c
ID
891
892#define GEN7_WR_WATERMARK 0x4028
893#define GEN7_GFX_PRIO_CTRL 0x402C
894#define ARB_MODE 0x4030
f691e2f4
DV
895#define ARB_MODE_SWIZZLE_SNB (1<<4)
896#define ARB_MODE_SWIZZLE_IVB (1<<5)
9e72b46c
ID
897#define GEN7_GFX_PEND_TLB0 0x4034
898#define GEN7_GFX_PEND_TLB1 0x4038
899/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
900#define GEN7_LRA_LIMITS_BASE 0x403C
901#define GEN7_LRA_LIMITS_REG_NUM 13
902#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
903#define GEN7_GFX_MAX_REQ_COUNT 0x4074
904
31a5336e 905#define GAMTARBMODE 0x04a08
4afe8d33 906#define ARB_MODE_BWGTLB_DISABLE (1<<9)
31a5336e 907#define ARB_MODE_SWIZZLE_BDW (1<<1)
4593010b 908#define RENDER_HWS_PGA_GEN7 (0x04080)
33f3f518 909#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
828c7908
BW
910#define RING_FAULT_GTTSEL_MASK (1<<11)
911#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
912#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
913#define RING_FAULT_VALID (1<<0)
33f3f518 914#define DONE_REG 0x40b0
fbe5d36e 915#define GEN8_PRIVATE_PAT 0x40e0
4593010b
EA
916#define BSD_HWS_PGA_GEN7 (0x04180)
917#define BLT_HWS_PGA_GEN7 (0x04280)
9a8a2213 918#define VEBOX_HWS_PGA_GEN7 (0x04380)
3d281d8c 919#define RING_ACTHD(base) ((base)+0x74)
50877445 920#define RING_ACTHD_UDW(base) ((base)+0x5c)
1ec14ad3 921#define RING_NOPID(base) ((base)+0x94)
0f46832f 922#define RING_IMR(base) ((base)+0xa8)
c0c7babc 923#define RING_TIMESTAMP(base) ((base)+0x358)
585fb111
JB
924#define TAIL_ADDR 0x001FFFF8
925#define HEAD_WRAP_COUNT 0xFFE00000
926#define HEAD_WRAP_ONE 0x00200000
927#define HEAD_ADDR 0x001FFFFC
928#define RING_NR_PAGES 0x001FF000
929#define RING_REPORT_MASK 0x00000006
930#define RING_REPORT_64K 0x00000002
931#define RING_REPORT_128K 0x00000004
932#define RING_NO_REPORT 0x00000000
933#define RING_VALID_MASK 0x00000001
934#define RING_VALID 0x00000001
935#define RING_INVALID 0x00000000
4b60e5cb
CW
936#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
937#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 938#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
9e72b46c
ID
939
940#define GEN7_TLB_RD_ADDR 0x4700
941
8168bd48
CW
942#if 0
943#define PRB0_TAIL 0x02030
944#define PRB0_HEAD 0x02034
945#define PRB0_START 0x02038
946#define PRB0_CTL 0x0203c
585fb111
JB
947#define PRB1_TAIL 0x02040 /* 915+ only */
948#define PRB1_HEAD 0x02044 /* 915+ only */
949#define PRB1_START 0x02048 /* 915+ only */
950#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 951#endif
63eeaf38
JB
952#define IPEIR_I965 0x02064
953#define IPEHR_I965 0x02068
954#define INSTDONE_I965 0x0206c
d53bd484
BW
955#define GEN7_INSTDONE_1 0x0206c
956#define GEN7_SC_INSTDONE 0x07100
957#define GEN7_SAMPLER_INSTDONE 0x0e160
958#define GEN7_ROW_INSTDONE 0x0e164
959#define I915_NUM_INSTDONE_REG 4
d27b1e0e
DV
960#define RING_IPEIR(base) ((base)+0x64)
961#define RING_IPEHR(base) ((base)+0x68)
962#define RING_INSTDONE(base) ((base)+0x6c)
c1cd90ed
DV
963#define RING_INSTPS(base) ((base)+0x70)
964#define RING_DMA_FADD(base) ((base)+0x78)
13ffadd1 965#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
c1cd90ed 966#define RING_INSTPM(base) ((base)+0xc0)
e9fea574 967#define RING_MI_MODE(base) ((base)+0x9c)
63eeaf38
JB
968#define INSTPS 0x02070 /* 965+ only */
969#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
970#define ACTHD_I965 0x02074
971#define HWS_PGA 0x02080
972#define HWS_ADDRESS_MASK 0xfffff000
973#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
974#define PWRCTXA 0x2088 /* 965GM+ only */
975#define PWRCTX_EN (1<<0)
585fb111 976#define IPEIR 0x02088
63eeaf38
JB
977#define IPEHR 0x0208c
978#define INSTDONE 0x02090
585fb111
JB
979#define NOPID 0x02094
980#define HWSTAM 0x02098
9d2f41fa 981#define DMA_FADD_I8XX 0x020d0
94e39e28 982#define RING_BBSTATE(base) ((base)+0x110)
3dda20a9
VS
983#define RING_BBADDR(base) ((base)+0x140)
984#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
71cf39b1 985
f406839f 986#define ERROR_GEN6 0x040a0
71e172e8 987#define GEN7_ERR_INT 0x44040
de032bf4 988#define ERR_INT_POISON (1<<31)
8664281b 989#define ERR_INT_MMIO_UNCLAIMED (1<<13)
8bf1e9f1 990#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
8664281b 991#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
8bf1e9f1 992#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
8664281b 993#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
8bf1e9f1 994#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
5a69b89f 995#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
8664281b 996#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
7336df65 997#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
f406839f 998
3f1e109a
PZ
999#define FPGA_DBG 0x42300
1000#define FPGA_DBG_RM_NOCLAIM (1<<31)
1001
0f3b6849 1002#define DERRMR 0x44050
4e0bbc31 1003/* Note that HBLANK events are reserved on bdw+ */
ffe74d75
CW
1004#define DERRMR_PIPEA_SCANLINE (1<<0)
1005#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1006#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1007#define DERRMR_PIPEA_VBLANK (1<<3)
1008#define DERRMR_PIPEA_HBLANK (1<<5)
1009#define DERRMR_PIPEB_SCANLINE (1<<8)
1010#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1011#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1012#define DERRMR_PIPEB_VBLANK (1<<11)
1013#define DERRMR_PIPEB_HBLANK (1<<13)
1014/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1015#define DERRMR_PIPEC_SCANLINE (1<<14)
1016#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1017#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1018#define DERRMR_PIPEC_VBLANK (1<<21)
1019#define DERRMR_PIPEC_HBLANK (1<<22)
1020
0f3b6849 1021
de6e2eaf
EA
1022/* GM45+ chicken bits -- debug workaround bits that may be required
1023 * for various sorts of correct behavior. The top 16 bits of each are
1024 * the enables for writing to the corresponding low bit.
1025 */
1026#define _3D_CHICKEN 0x02084
4283908e 1027#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
de6e2eaf
EA
1028#define _3D_CHICKEN2 0x0208c
1029/* Disables pipelining of read flushes past the SF-WIZ interface.
1030 * Required on all Ironlake steppings according to the B-Spec, but the
1031 * particular danger of not doing so is not specified.
1032 */
1033# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1034#define _3D_CHICKEN3 0x02090
87f8020e 1035#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
26b6e44a 1036#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
e927ecde
VS
1037#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1038#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
de6e2eaf 1039
71cf39b1
EA
1040#define MI_MODE 0x0209c
1041# define VS_TIMER_DISPATCH (1 << 6)
fc74d8e0 1042# define MI_FLUSH_ENABLE (1 << 12)
1c8c38c5 1043# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
e9fea574 1044# define MODE_IDLE (1 << 9)
9991ae78 1045# define STOP_RING (1 << 8)
71cf39b1 1046
f8f2ac9a 1047#define GEN6_GT_MODE 0x20d0
a607c1a4 1048#define GEN7_GT_MODE 0x7008
8d85d272
VS
1049#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1050#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1051#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1052#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1053#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
6547fbdb 1054#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
f8f2ac9a 1055
1ec14ad3 1056#define GFX_MODE 0x02520
b095cd0a 1057#define GFX_MODE_GEN7 0x0229c
5eb719cd 1058#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
1ec14ad3 1059#define GFX_RUN_LIST_ENABLE (1<<15)
aa83e30d 1060#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
1ec14ad3
CW
1061#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1062#define GFX_REPLAY_MODE (1<<11)
1063#define GFX_PSMI_GRANULARITY (1<<10)
1064#define GFX_PPGTT_ENABLE (1<<9)
1065
a7e806de 1066#define VLV_DISPLAY_BASE 0x180000
b6fdd0f2 1067#define VLV_MIPI_BASE VLV_DISPLAY_BASE
a7e806de 1068
9e72b46c
ID
1069#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1070#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
585fb111
JB
1071#define SCPD0 0x0209c /* 915+ only */
1072#define IER 0x020a0
1073#define IIR 0x020a4
1074#define IMR 0x020a8
1075#define ISR 0x020ac
07ec7ec5 1076#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
2d809570 1077#define GCFG_DIS (1<<8)
9e72b46c 1078#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
ff763010
VS
1079#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1080#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1081#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1082#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1083#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
c9cddffc 1084#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
90a72f87 1085#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
585fb111
JB
1086#define EIR 0x020b0
1087#define EMR 0x020b4
1088#define ESR 0x020b8
63eeaf38
JB
1089#define GM45_ERROR_PAGE_TABLE (1<<5)
1090#define GM45_ERROR_MEM_PRIV (1<<4)
1091#define I915_ERROR_PAGE_TABLE (1<<4)
1092#define GM45_ERROR_CP_PRIV (1<<3)
1093#define I915_ERROR_MEMORY_REFRESH (1<<1)
1094#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 1095#define INSTPM 0x020c0
ee980b80 1096#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
1097#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
1098 will not assert AGPBUSY# and will only
1099 be delivered when out of C3. */
84f9f938 1100#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
884020bf
CW
1101#define INSTPM_TLB_INVALIDATE (1<<9)
1102#define INSTPM_SYNC_FLUSH (1<<5)
585fb111
JB
1103#define ACTHD 0x020c8
1104#define FW_BLC 0x020d8
8692d00e 1105#define FW_BLC2 0x020dc
585fb111 1106#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
1107#define FW_BLC_SELF_EN_MASK (1<<31)
1108#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1109#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
1110#define MM_BURST_LENGTH 0x00700000
1111#define MM_FIFO_WATERMARK 0x0001F000
1112#define LM_BURST_LENGTH 0x00000700
1113#define LM_FIFO_WATERMARK 0x0000001F
585fb111 1114#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
1115
1116/* Make render/texture TLB fetches lower priorty than associated data
1117 * fetches. This is not turned on by default
1118 */
1119#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1120
1121/* Isoch request wait on GTT enable (Display A/B/C streams).
1122 * Make isoch requests stall on the TLB update. May cause
1123 * display underruns (test mode only)
1124 */
1125#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1126
1127/* Block grant count for isoch requests when block count is
1128 * set to a finite value.
1129 */
1130#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1131#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1132#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1133#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1134#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1135
1136/* Enable render writes to complete in C2/C3/C4 power states.
1137 * If this isn't enabled, render writes are prevented in low
1138 * power states. That seems bad to me.
1139 */
1140#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1141
1142/* This acknowledges an async flip immediately instead
1143 * of waiting for 2TLB fetches.
1144 */
1145#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1146
1147/* Enables non-sequential data reads through arbiter
1148 */
0206e353 1149#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
1150
1151/* Disable FSB snooping of cacheable write cycles from binner/render
1152 * command stream
1153 */
1154#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1155
1156/* Arbiter time slice for non-isoch streams */
1157#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1158#define MI_ARB_TIME_SLICE_1 (0 << 5)
1159#define MI_ARB_TIME_SLICE_2 (1 << 5)
1160#define MI_ARB_TIME_SLICE_4 (2 << 5)
1161#define MI_ARB_TIME_SLICE_6 (3 << 5)
1162#define MI_ARB_TIME_SLICE_8 (4 << 5)
1163#define MI_ARB_TIME_SLICE_10 (5 << 5)
1164#define MI_ARB_TIME_SLICE_14 (6 << 5)
1165#define MI_ARB_TIME_SLICE_16 (7 << 5)
1166
1167/* Low priority grace period page size */
1168#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1169#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1170
1171/* Disable display A/B trickle feed */
1172#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1173
1174/* Set display plane priority */
1175#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1176#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1177
585fb111 1178#define CACHE_MODE_0 0x02120 /* 915+ only */
4358a374 1179#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
585fb111
JB
1180#define CM0_IZ_OPT_DISABLE (1<<6)
1181#define CM0_ZR_OPT_DISABLE (1<<5)
009be664 1182#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
585fb111
JB
1183#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1184#define CM0_COLOR_EVICT_DISABLE (1<<3)
1185#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1186#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1187#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
0f9b91c7
BW
1188#define GFX_FLSH_CNTL_GEN6 0x101008
1189#define GFX_FLSH_CNTL_EN (1<<0)
1afe3e9d
JB
1190#define ECOSKPD 0x021d0
1191#define ECO_GATING_CX_ONLY (1<<3)
1192#define ECO_FLIP_DONE (1<<0)
585fb111 1193
fe27c606 1194#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
4e04632e 1195#define RC_OP_FLUSH_ENABLE (1<<0)
fe27c606 1196#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
fb046853 1197#define CACHE_MODE_1 0x7004 /* IVB+ */
5d708680
DL
1198#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1199#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
fb046853 1200
4efe0708
JB
1201#define GEN6_BLITTER_ECOSKPD 0x221d0
1202#define GEN6_BLITTER_LOCK_SHIFT 16
1203#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1204
295e8bb7
VS
1205#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1206#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1207
881f47b6 1208#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
12f55818
CW
1209#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1210#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1211#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1212#define GEN6_BSD_GO_INDICATOR (1 << 4)
881f47b6 1213
cc609d5d
BW
1214/* On modern GEN architectures interrupt control consists of two sets
1215 * of registers. The first set pertains to the ring generating the
1216 * interrupt. The second control is for the functional block generating the
1217 * interrupt. These are PM, GT, DE, etc.
1218 *
1219 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1220 * GT interrupt bits, so we don't need to duplicate the defines.
1221 *
1222 * These defines should cover us well from SNB->HSW with minor exceptions
1223 * it can also work on ILK.
1224 */
1225#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1226#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1227#define GT_BLT_USER_INTERRUPT (1 << 22)
1228#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1229#define GT_BSD_USER_INTERRUPT (1 << 12)
35a85ac6 1230#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
cc609d5d
BW
1231#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1232#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1233#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1234#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1235#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1236#define GT_RENDER_USER_INTERRUPT (1 << 0)
1237
12638c57
BW
1238#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1239#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1240
35a85ac6
BW
1241#define GT_PARITY_ERROR(dev) \
1242 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
45f80d53 1243 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
35a85ac6 1244
cc609d5d
BW
1245/* These are all the "old" interrupts */
1246#define ILK_BSD_USER_INTERRUPT (1<<5)
fac12f6c
VS
1247
1248#define I915_PM_INTERRUPT (1<<31)
1249#define I915_ISP_INTERRUPT (1<<22)
1250#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1251#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1252#define I915_MIPIB_INTERRUPT (1<<19)
1253#define I915_MIPIA_INTERRUPT (1<<18)
cc609d5d
BW
1254#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1255#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
fac12f6c
VS
1256#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1257#define I915_MASTER_ERROR_INTERRUPT (1<<15)
cc609d5d 1258#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
fac12f6c 1259#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
cc609d5d 1260#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
fac12f6c 1261#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
cc609d5d 1262#define I915_HWB_OOM_INTERRUPT (1<<13)
fac12f6c 1263#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
cc609d5d 1264#define I915_SYNC_STATUS_INTERRUPT (1<<12)
fac12f6c 1265#define I915_MISC_INTERRUPT (1<<11)
cc609d5d 1266#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
fac12f6c 1267#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
cc609d5d 1268#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
fac12f6c 1269#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
cc609d5d 1270#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
fac12f6c 1271#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
cc609d5d
BW
1272#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1273#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1274#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1275#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1276#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
fac12f6c
VS
1277#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1278#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
cc609d5d 1279#define I915_DEBUG_INTERRUPT (1<<2)
fac12f6c 1280#define I915_WINVALID_INTERRUPT (1<<1)
cc609d5d
BW
1281#define I915_USER_INTERRUPT (1<<1)
1282#define I915_ASLE_INTERRUPT (1<<0)
fac12f6c 1283#define I915_BSD_USER_INTERRUPT (1<<25)
881f47b6
XH
1284
1285#define GEN6_BSD_RNCID 0x12198
1286
a1e969e0
BW
1287#define GEN7_FF_THREAD_MODE 0x20a0
1288#define GEN7_FF_SCHED_MASK 0x0077070
ab57fff1 1289#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
a1e969e0
BW
1290#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1291#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1292#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1293#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
41c0b3a8 1294#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
a1e969e0
BW
1295#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1296#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1297#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1298#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1299#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1300#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1301#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1302#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1303
585fb111
JB
1304/*
1305 * Framebuffer compression (915+ only)
1306 */
1307
1308#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1309#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1310#define FBC_CONTROL 0x03208
1311#define FBC_CTL_EN (1<<31)
1312#define FBC_CTL_PERIODIC (1<<30)
1313#define FBC_CTL_INTERVAL_SHIFT (16)
1314#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 1315#define FBC_CTL_C3_IDLE (1<<13)
585fb111 1316#define FBC_CTL_STRIDE_SHIFT (5)
82f34496 1317#define FBC_CTL_FENCENO_SHIFT (0)
585fb111
JB
1318#define FBC_COMMAND 0x0320c
1319#define FBC_CMD_COMPRESS (1<<0)
1320#define FBC_STATUS 0x03210
1321#define FBC_STAT_COMPRESSING (1<<31)
1322#define FBC_STAT_COMPRESSED (1<<30)
1323#define FBC_STAT_MODIFIED (1<<29)
82f34496 1324#define FBC_STAT_CURRENT_LINE_SHIFT (0)
585fb111
JB
1325#define FBC_CONTROL2 0x03214
1326#define FBC_CTL_FENCE_DBL (0<<4)
1327#define FBC_CTL_IDLE_IMM (0<<2)
1328#define FBC_CTL_IDLE_FULL (1<<2)
1329#define FBC_CTL_IDLE_LINE (2<<2)
1330#define FBC_CTL_IDLE_DEBUG (3<<2)
1331#define FBC_CTL_CPU_FENCE (1<<1)
7f2cf220 1332#define FBC_CTL_PLANE(plane) ((plane)<<0)
f64f1726 1333#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
80824003 1334#define FBC_TAG 0x03300
585fb111
JB
1335
1336#define FBC_LL_SIZE (1536)
1337
74dff282
JB
1338/* Framebuffer compression for GM45+ */
1339#define DPFC_CB_BASE 0x3200
1340#define DPFC_CONTROL 0x3208
1341#define DPFC_CTL_EN (1<<31)
7f2cf220
VS
1342#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1343#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
74dff282 1344#define DPFC_CTL_FENCE_EN (1<<29)
abe959c7 1345#define IVB_DPFC_CTL_FENCE_EN (1<<28)
9ce9d069 1346#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
1347#define DPFC_SR_EN (1<<10)
1348#define DPFC_CTL_LIMIT_1X (0<<6)
1349#define DPFC_CTL_LIMIT_2X (1<<6)
1350#define DPFC_CTL_LIMIT_4X (2<<6)
1351#define DPFC_RECOMP_CTL 0x320c
1352#define DPFC_RECOMP_STALL_EN (1<<27)
1353#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1354#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1355#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1356#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1357#define DPFC_STATUS 0x3210
1358#define DPFC_INVAL_SEG_SHIFT (16)
1359#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1360#define DPFC_COMP_SEG_SHIFT (0)
1361#define DPFC_COMP_SEG_MASK (0x000003ff)
1362#define DPFC_STATUS2 0x3214
1363#define DPFC_FENCE_YOFF 0x3218
1364#define DPFC_CHICKEN 0x3224
1365#define DPFC_HT_MODIFY (1<<31)
1366
b52eb4dc
ZY
1367/* Framebuffer compression for Ironlake */
1368#define ILK_DPFC_CB_BASE 0x43200
1369#define ILK_DPFC_CONTROL 0x43208
1370/* The bit 28-8 is reserved */
1371#define DPFC_RESERVED (0x1FFFFF00)
1372#define ILK_DPFC_RECOMP_CTL 0x4320c
1373#define ILK_DPFC_STATUS 0x43210
1374#define ILK_DPFC_FENCE_YOFF 0x43218
1375#define ILK_DPFC_CHICKEN 0x43224
1376#define ILK_FBC_RT_BASE 0x2128
1377#define ILK_FBC_RT_VALID (1<<0)
abe959c7 1378#define SNB_FBC_FRONT_BUFFER (1<<1)
b52eb4dc
ZY
1379
1380#define ILK_DISPLAY_CHICKEN1 0x42000
1381#define ILK_FBCQ_DIS (1<<22)
0206e353 1382#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 1383
b52eb4dc 1384
9c04f015
YL
1385/*
1386 * Framebuffer compression for Sandybridge
1387 *
1388 * The following two registers are of type GTTMMADR
1389 */
1390#define SNB_DPFC_CTL_SA 0x100100
1391#define SNB_CPU_FENCE_ENABLE (1<<29)
1392#define DPFC_CPU_FENCE_OFFSET 0x100104
1393
abe959c7
RV
1394/* Framebuffer compression for Ivybridge */
1395#define IVB_FBC_RT_BASE 0x7020
1396
42db64ef
PZ
1397#define IPS_CTL 0x43408
1398#define IPS_ENABLE (1 << 31)
9c04f015 1399
fd3da6c9
RV
1400#define MSG_FBC_REND_STATE 0x50380
1401#define FBC_REND_NUKE (1<<2)
1402#define FBC_REND_CACHE_CLEAN (1<<1)
1403
585fb111
JB
1404/*
1405 * GPIO regs
1406 */
1407#define GPIOA 0x5010
1408#define GPIOB 0x5014
1409#define GPIOC 0x5018
1410#define GPIOD 0x501c
1411#define GPIOE 0x5020
1412#define GPIOF 0x5024
1413#define GPIOG 0x5028
1414#define GPIOH 0x502c
1415# define GPIO_CLOCK_DIR_MASK (1 << 0)
1416# define GPIO_CLOCK_DIR_IN (0 << 1)
1417# define GPIO_CLOCK_DIR_OUT (1 << 1)
1418# define GPIO_CLOCK_VAL_MASK (1 << 2)
1419# define GPIO_CLOCK_VAL_OUT (1 << 3)
1420# define GPIO_CLOCK_VAL_IN (1 << 4)
1421# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1422# define GPIO_DATA_DIR_MASK (1 << 8)
1423# define GPIO_DATA_DIR_IN (0 << 9)
1424# define GPIO_DATA_DIR_OUT (1 << 9)
1425# define GPIO_DATA_VAL_MASK (1 << 10)
1426# define GPIO_DATA_VAL_OUT (1 << 11)
1427# define GPIO_DATA_VAL_IN (1 << 12)
1428# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1429
f899fc64
CW
1430#define GMBUS0 0x5100 /* clock/port select */
1431#define GMBUS_RATE_100KHZ (0<<8)
1432#define GMBUS_RATE_50KHZ (1<<8)
1433#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1434#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1435#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1436#define GMBUS_PORT_DISABLED 0
1437#define GMBUS_PORT_SSC 1
1438#define GMBUS_PORT_VGADDC 2
1439#define GMBUS_PORT_PANEL 3
c0c35329 1440#define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
f899fc64
CW
1441#define GMBUS_PORT_DPC 4 /* HDMIC */
1442#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
e4fd17af
DK
1443#define GMBUS_PORT_DPD 6 /* HDMID */
1444#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
2ed06c93 1445#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
f899fc64
CW
1446#define GMBUS1 0x5104 /* command/status */
1447#define GMBUS_SW_CLR_INT (1<<31)
1448#define GMBUS_SW_RDY (1<<30)
1449#define GMBUS_ENT (1<<29) /* enable timeout */
1450#define GMBUS_CYCLE_NONE (0<<25)
1451#define GMBUS_CYCLE_WAIT (1<<25)
1452#define GMBUS_CYCLE_INDEX (2<<25)
1453#define GMBUS_CYCLE_STOP (4<<25)
1454#define GMBUS_BYTE_COUNT_SHIFT 16
1455#define GMBUS_SLAVE_INDEX_SHIFT 8
1456#define GMBUS_SLAVE_ADDR_SHIFT 1
1457#define GMBUS_SLAVE_READ (1<<0)
1458#define GMBUS_SLAVE_WRITE (0<<0)
1459#define GMBUS2 0x5108 /* status */
1460#define GMBUS_INUSE (1<<15)
1461#define GMBUS_HW_WAIT_PHASE (1<<14)
1462#define GMBUS_STALL_TIMEOUT (1<<13)
1463#define GMBUS_INT (1<<12)
1464#define GMBUS_HW_RDY (1<<11)
1465#define GMBUS_SATOER (1<<10)
1466#define GMBUS_ACTIVE (1<<9)
1467#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1468#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1469#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1470#define GMBUS_NAK_EN (1<<3)
1471#define GMBUS_IDLE_EN (1<<2)
1472#define GMBUS_HW_WAIT_EN (1<<1)
1473#define GMBUS_HW_RDY_EN (1<<0)
1474#define GMBUS5 0x5120 /* byte index */
1475#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 1476
585fb111
JB
1477/*
1478 * Clock control & power management
1479 */
a57c774a
AK
1480#define DPLL_A_OFFSET 0x6014
1481#define DPLL_B_OFFSET 0x6018
84fd4f4e 1482#define CHV_DPLL_C_OFFSET 0x6030
5c969aa7
DL
1483#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1484 dev_priv->info.display_mmio_offset)
585fb111
JB
1485
1486#define VGA0 0x6000
1487#define VGA1 0x6004
1488#define VGA_PD 0x6010
1489#define VGA0_PD_P2_DIV_4 (1 << 7)
1490#define VGA0_PD_P1_DIV_2 (1 << 5)
1491#define VGA0_PD_P1_SHIFT 0
1492#define VGA0_PD_P1_MASK (0x1f << 0)
1493#define VGA1_PD_P2_DIV_4 (1 << 15)
1494#define VGA1_PD_P1_DIV_2 (1 << 13)
1495#define VGA1_PD_P1_SHIFT 8
1496#define VGA1_PD_P1_MASK (0x1f << 8)
585fb111 1497#define DPLL_VCO_ENABLE (1 << 31)
4a33e48d
DV
1498#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1499#define DPLL_DVO_2X_MODE (1 << 30)
25eb05fc 1500#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
585fb111 1501#define DPLL_SYNCLOCK_ENABLE (1 << 29)
25eb05fc 1502#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
585fb111
JB
1503#define DPLL_VGA_MODE_DIS (1 << 28)
1504#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1505#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1506#define DPLL_MODE_MASK (3 << 26)
1507#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1508#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1509#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1510#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1511#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1512#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 1513#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
a0c4da24 1514#define DPLL_LOCK_VLV (1<<15)
598fac6b 1515#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
25eb05fc 1516#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
9d556c99 1517#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
598fac6b
DV
1518#define DPLL_PORTC_READY_MASK (0xf << 4)
1519#define DPLL_PORTB_READY_MASK (0xf)
585fb111 1520
585fb111 1521#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
00fc31b7
CML
1522
1523/* Additional CHV pll/phy registers */
1524#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1525#define DPLL_PORTD_READY_MASK (0xf)
076ed3b2
CML
1526#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1527#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1528 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1529#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1530 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1531#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1532#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1533
585fb111
JB
1534/*
1535 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1536 * this field (only one bit may be set).
1537 */
1538#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1539#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 1540#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
1541/* i830, required in DVO non-gang */
1542#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1543#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1544#define PLL_REF_INPUT_DREFCLK (0 << 13)
1545#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1546#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1547#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1548#define PLL_REF_INPUT_MASK (3 << 13)
1549#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 1550/* Ironlake */
b9055052
ZW
1551# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1552# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1553# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1554# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1555# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1556
585fb111
JB
1557/*
1558 * Parallel to Serial Load Pulse phase selection.
1559 * Selects the phase for the 10X DPLL clock for the PCIe
1560 * digital display port. The range is 4 to 13; 10 or more
1561 * is just a flip delay. The default is 6
1562 */
1563#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1564#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1565/*
1566 * SDVO multiplier for 945G/GM. Not used on 965.
1567 */
1568#define SDVO_MULTIPLIER_MASK 0x000000ff
1569#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1570#define SDVO_MULTIPLIER_SHIFT_VGA 0
a57c774a
AK
1571
1572#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1573#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
84fd4f4e 1574#define CHV_DPLL_C_MD_OFFSET 0x603c
5c969aa7
DL
1575#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1576 dev_priv->info.display_mmio_offset)
a57c774a 1577
585fb111
JB
1578/*
1579 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1580 *
1581 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1582 */
1583#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1584#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1585/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1586#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1587#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1588/*
1589 * SDVO/UDI pixel multiplier.
1590 *
1591 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1592 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1593 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1594 * dummy bytes in the datastream at an increased clock rate, with both sides of
1595 * the link knowing how many bytes are fill.
1596 *
1597 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1598 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1599 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1600 * through an SDVO command.
1601 *
1602 * This register field has values of multiplication factor minus 1, with
1603 * a maximum multiplier of 5 for SDVO.
1604 */
1605#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1606#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1607/*
1608 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1609 * This best be set to the default value (3) or the CRT won't work. No,
1610 * I don't entirely understand what this does...
1611 */
1612#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1613#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
25eb05fc 1614
9db4a9c7
JB
1615#define _FPA0 0x06040
1616#define _FPA1 0x06044
1617#define _FPB0 0x06048
1618#define _FPB1 0x0604c
1619#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1620#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 1621#define FP_N_DIV_MASK 0x003f0000
f2b115e6 1622#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
1623#define FP_N_DIV_SHIFT 16
1624#define FP_M1_DIV_MASK 0x00003f00
1625#define FP_M1_DIV_SHIFT 8
1626#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 1627#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
1628#define FP_M2_DIV_SHIFT 0
1629#define DPLL_TEST 0x606c
1630#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1631#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1632#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1633#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1634#define DPLLB_TEST_N_BYPASS (1 << 19)
1635#define DPLLB_TEST_M_BYPASS (1 << 18)
1636#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1637#define DPLLA_TEST_N_BYPASS (1 << 3)
1638#define DPLLA_TEST_M_BYPASS (1 << 2)
1639#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1640#define D_STATE 0x6104
dc96e9b8 1641#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
1642#define DSTATE_PLL_D3_OFF (1<<3)
1643#define DSTATE_GFX_CLOCK_GATING (1<<1)
1644#define DSTATE_DOT_CLOCK_GATING (1<<0)
5c969aa7 1645#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
652c393a
JB
1646# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1647# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1648# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1649# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1650# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1651# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1652# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1653# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1654# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1655# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1656# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1657# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1658# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1659# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1660# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1661# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1662# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1663# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1664# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1665# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1666# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1667# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1668# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1669# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1670# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1671# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1672# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1673# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1674/**
1675 * This bit must be set on the 830 to prevent hangs when turning off the
1676 * overlay scaler.
1677 */
1678# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1679# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1680# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1681# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1682# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1683
1684#define RENCLK_GATE_D1 0x6204
1685# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1686# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1687# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1688# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1689# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1690# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1691# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1692# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1693# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1694/** This bit must be unset on 855,865 */
1695# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1696# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1697# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1698# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1699/** This bit must be set on 855,865. */
1700# define SV_CLOCK_GATE_DISABLE (1 << 0)
1701# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1702# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1703# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1704# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1705# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1706# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1707# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1708# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1709# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1710# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1711# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1712# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1713# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1714# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1715# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1716# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1717# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1718
1719# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1720/** This bit must always be set on 965G/965GM */
1721# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1722# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1723# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1724# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1725# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1726# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1727/** This bit must always be set on 965G */
1728# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1729# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1730# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1731# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1732# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1733# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1734# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1735# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1736# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1737# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1738# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1739# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1740# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1741# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1742# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1743# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1744# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1745# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1746# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1747
1748#define RENCLK_GATE_D2 0x6208
1749#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1750#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1751#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1752#define RAMCLK_GATE_D 0x6210 /* CRL only */
1753#define DEUC 0x6214 /* CRL only */
585fb111 1754
d88b2270 1755#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
ceb04246
JB
1756#define FW_CSPWRDWNEN (1<<15)
1757
e0d8d59b
VS
1758#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1759
24eb2d59
CML
1760#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1761#define CDCLK_FREQ_SHIFT 4
1762#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1763#define CZCLK_FREQ_MASK 0xf
1764#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1765
585fb111
JB
1766/*
1767 * Palette regs
1768 */
a57c774a
AK
1769#define PALETTE_A_OFFSET 0xa000
1770#define PALETTE_B_OFFSET 0xa800
84fd4f4e 1771#define CHV_PALETTE_C_OFFSET 0xc000
5c969aa7
DL
1772#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1773 dev_priv->info.display_mmio_offset)
585fb111 1774
673a394b
EA
1775/* MCH MMIO space */
1776
1777/*
1778 * MCHBAR mirror.
1779 *
1780 * This mirrors the MCHBAR MMIO space whose location is determined by
1781 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1782 * every way. It is not accessible from the CP register read instructions.
1783 *
515b2392
PZ
1784 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1785 * just read.
673a394b
EA
1786 */
1787#define MCHBAR_MIRROR_BASE 0x10000
1788
1398261a
YL
1789#define MCHBAR_MIRROR_BASE_SNB 0x140000
1790
3ebecd07 1791/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
153b4b95 1792#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
3ebecd07 1793
673a394b
EA
1794/** 915-945 and GM965 MCH register controlling DRAM channel access */
1795#define DCC 0x10200
1796#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1797#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1798#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1799#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1800#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1801#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1802
95534263
LP
1803/** Pineview MCH register contains DDR3 setting */
1804#define CSHRDDR3CTL 0x101a8
1805#define CSHRDDR3CTL_DDR3 (1 << 2)
1806
673a394b
EA
1807/** 965 MCH register controlling DRAM channel configuration */
1808#define C0DRB3 0x10206
1809#define C1DRB3 0x10606
1810
f691e2f4
DV
1811/** snb MCH registers for reading the DRAM channel configuration */
1812#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1813#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1814#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1815#define MAD_DIMM_ECC_MASK (0x3 << 24)
1816#define MAD_DIMM_ECC_OFF (0x0 << 24)
1817#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1818#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1819#define MAD_DIMM_ECC_ON (0x3 << 24)
1820#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1821#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1822#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1823#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1824#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1825#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1826#define MAD_DIMM_A_SELECT (0x1 << 16)
1827/* DIMM sizes are in multiples of 256mb. */
1828#define MAD_DIMM_B_SIZE_SHIFT 8
1829#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1830#define MAD_DIMM_A_SIZE_SHIFT 0
1831#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1832
1d7aaa0c
DV
1833/** snb MCH registers for priority tuning */
1834#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1835#define MCH_SSKPD_WM0_MASK 0x3f
1836#define MCH_SSKPD_WM0_VAL 0xc
f691e2f4 1837
ec013e7f
JB
1838#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1839
b11248df
KP
1840/* Clocking configuration register */
1841#define CLKCFG 0x10c00
7662c8bd 1842#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1843#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1844#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1845#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1846#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1847#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1848/* Note, below two are guess */
b11248df 1849#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1850#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1851#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1852#define CLKCFG_MEM_533 (1 << 4)
1853#define CLKCFG_MEM_667 (2 << 4)
1854#define CLKCFG_MEM_800 (3 << 4)
1855#define CLKCFG_MEM_MASK (7 << 4)
1856
ea056c14
JB
1857#define TSC1 0x11001
1858#define TSE (1<<0)
7648fa99
JB
1859#define TR1 0x11006
1860#define TSFS 0x11020
1861#define TSFS_SLOPE_MASK 0x0000ff00
1862#define TSFS_SLOPE_SHIFT 8
1863#define TSFS_INTR_MASK 0x000000ff
1864
f97108d1
JB
1865#define CRSTANDVID 0x11100
1866#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1867#define PXVFREQ_PX_MASK 0x7f000000
1868#define PXVFREQ_PX_SHIFT 24
1869#define VIDFREQ_BASE 0x11110
1870#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1871#define VIDFREQ2 0x11114
1872#define VIDFREQ3 0x11118
1873#define VIDFREQ4 0x1111c
1874#define VIDFREQ_P0_MASK 0x1f000000
1875#define VIDFREQ_P0_SHIFT 24
1876#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1877#define VIDFREQ_P0_CSCLK_SHIFT 20
1878#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1879#define VIDFREQ_P0_CRCLK_SHIFT 16
1880#define VIDFREQ_P1_MASK 0x00001f00
1881#define VIDFREQ_P1_SHIFT 8
1882#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1883#define VIDFREQ_P1_CSCLK_SHIFT 4
1884#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1885#define INTTOEXT_BASE_ILK 0x11300
1886#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1887#define INTTOEXT_MAP3_SHIFT 24
1888#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1889#define INTTOEXT_MAP2_SHIFT 16
1890#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1891#define INTTOEXT_MAP1_SHIFT 8
1892#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1893#define INTTOEXT_MAP0_SHIFT 0
1894#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1895#define MEMSWCTL 0x11170 /* Ironlake only */
1896#define MEMCTL_CMD_MASK 0xe000
1897#define MEMCTL_CMD_SHIFT 13
1898#define MEMCTL_CMD_RCLK_OFF 0
1899#define MEMCTL_CMD_RCLK_ON 1
1900#define MEMCTL_CMD_CHFREQ 2
1901#define MEMCTL_CMD_CHVID 3
1902#define MEMCTL_CMD_VMMOFF 4
1903#define MEMCTL_CMD_VMMON 5
1904#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1905 when command complete */
1906#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1907#define MEMCTL_FREQ_SHIFT 8
1908#define MEMCTL_SFCAVM (1<<7)
1909#define MEMCTL_TGT_VID_MASK 0x007f
1910#define MEMIHYST 0x1117c
1911#define MEMINTREN 0x11180 /* 16 bits */
1912#define MEMINT_RSEXIT_EN (1<<8)
1913#define MEMINT_CX_SUPR_EN (1<<7)
1914#define MEMINT_CONT_BUSY_EN (1<<6)
1915#define MEMINT_AVG_BUSY_EN (1<<5)
1916#define MEMINT_EVAL_CHG_EN (1<<4)
1917#define MEMINT_MON_IDLE_EN (1<<3)
1918#define MEMINT_UP_EVAL_EN (1<<2)
1919#define MEMINT_DOWN_EVAL_EN (1<<1)
1920#define MEMINT_SW_CMD_EN (1<<0)
1921#define MEMINTRSTR 0x11182 /* 16 bits */
1922#define MEM_RSEXIT_MASK 0xc000
1923#define MEM_RSEXIT_SHIFT 14
1924#define MEM_CONT_BUSY_MASK 0x3000
1925#define MEM_CONT_BUSY_SHIFT 12
1926#define MEM_AVG_BUSY_MASK 0x0c00
1927#define MEM_AVG_BUSY_SHIFT 10
1928#define MEM_EVAL_CHG_MASK 0x0300
1929#define MEM_EVAL_BUSY_SHIFT 8
1930#define MEM_MON_IDLE_MASK 0x00c0
1931#define MEM_MON_IDLE_SHIFT 6
1932#define MEM_UP_EVAL_MASK 0x0030
1933#define MEM_UP_EVAL_SHIFT 4
1934#define MEM_DOWN_EVAL_MASK 0x000c
1935#define MEM_DOWN_EVAL_SHIFT 2
1936#define MEM_SW_CMD_MASK 0x0003
1937#define MEM_INT_STEER_GFX 0
1938#define MEM_INT_STEER_CMR 1
1939#define MEM_INT_STEER_SMI 2
1940#define MEM_INT_STEER_SCI 3
1941#define MEMINTRSTS 0x11184
1942#define MEMINT_RSEXIT (1<<7)
1943#define MEMINT_CONT_BUSY (1<<6)
1944#define MEMINT_AVG_BUSY (1<<5)
1945#define MEMINT_EVAL_CHG (1<<4)
1946#define MEMINT_MON_IDLE (1<<3)
1947#define MEMINT_UP_EVAL (1<<2)
1948#define MEMINT_DOWN_EVAL (1<<1)
1949#define MEMINT_SW_CMD (1<<0)
1950#define MEMMODECTL 0x11190
1951#define MEMMODE_BOOST_EN (1<<31)
1952#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1953#define MEMMODE_BOOST_FREQ_SHIFT 24
1954#define MEMMODE_IDLE_MODE_MASK 0x00030000
1955#define MEMMODE_IDLE_MODE_SHIFT 16
1956#define MEMMODE_IDLE_MODE_EVAL 0
1957#define MEMMODE_IDLE_MODE_CONT 1
1958#define MEMMODE_HWIDLE_EN (1<<15)
1959#define MEMMODE_SWMODE_EN (1<<14)
1960#define MEMMODE_RCLK_GATE (1<<13)
1961#define MEMMODE_HW_UPDATE (1<<12)
1962#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1963#define MEMMODE_FSTART_SHIFT 8
1964#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1965#define MEMMODE_FMAX_SHIFT 4
1966#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1967#define RCBMAXAVG 0x1119c
1968#define MEMSWCTL2 0x1119e /* Cantiga only */
1969#define SWMEMCMD_RENDER_OFF (0 << 13)
1970#define SWMEMCMD_RENDER_ON (1 << 13)
1971#define SWMEMCMD_SWFREQ (2 << 13)
1972#define SWMEMCMD_TARVID (3 << 13)
1973#define SWMEMCMD_VRM_OFF (4 << 13)
1974#define SWMEMCMD_VRM_ON (5 << 13)
1975#define CMDSTS (1<<12)
1976#define SFCAVM (1<<11)
1977#define SWFREQ_MASK 0x0380 /* P0-7 */
1978#define SWFREQ_SHIFT 7
1979#define TARVID_MASK 0x001f
1980#define MEMSTAT_CTG 0x111a0
1981#define RCBMINAVG 0x111a0
1982#define RCUPEI 0x111b0
1983#define RCDNEI 0x111b4
88271da3
JB
1984#define RSTDBYCTL 0x111b8
1985#define RS1EN (1<<31)
1986#define RS2EN (1<<30)
1987#define RS3EN (1<<29)
1988#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1989#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1990#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1991#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1992#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1993#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1994#define RSX_STATUS_MASK (7<<20)
1995#define RSX_STATUS_ON (0<<20)
1996#define RSX_STATUS_RC1 (1<<20)
1997#define RSX_STATUS_RC1E (2<<20)
1998#define RSX_STATUS_RS1 (3<<20)
1999#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2000#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2001#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2002#define RSX_STATUS_RSVD2 (7<<20)
2003#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2004#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2005#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2006#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2007#define RS1CONTSAV_MASK (3<<14)
2008#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2009#define RS1CONTSAV_RSVD (1<<14)
2010#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2011#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2012#define NORMSLEXLAT_MASK (3<<12)
2013#define SLOW_RS123 (0<<12)
2014#define SLOW_RS23 (1<<12)
2015#define SLOW_RS3 (2<<12)
2016#define NORMAL_RS123 (3<<12)
2017#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2018#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2019#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2020#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2021#define RS_CSTATE_MASK (3<<4)
2022#define RS_CSTATE_C367_RS1 (0<<4)
2023#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2024#define RS_CSTATE_RSVD (2<<4)
2025#define RS_CSTATE_C367_RS2 (3<<4)
2026#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2027#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
2028#define VIDCTL 0x111c0
2029#define VIDSTS 0x111c8
2030#define VIDSTART 0x111cc /* 8 bits */
2031#define MEMSTAT_ILK 0x111f8
2032#define MEMSTAT_VID_MASK 0x7f00
2033#define MEMSTAT_VID_SHIFT 8
2034#define MEMSTAT_PSTATE_MASK 0x00f8
2035#define MEMSTAT_PSTATE_SHIFT 3
2036#define MEMSTAT_MON_ACTV (1<<2)
2037#define MEMSTAT_SRC_CTL_MASK 0x0003
2038#define MEMSTAT_SRC_CTL_CORE 0
2039#define MEMSTAT_SRC_CTL_TRB 1
2040#define MEMSTAT_SRC_CTL_THM 2
2041#define MEMSTAT_SRC_CTL_STDBY 3
2042#define RCPREVBSYTUPAVG 0x113b8
2043#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
2044#define PMMISC 0x11214
2045#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
2046#define SDEW 0x1124c
2047#define CSIEW0 0x11250
2048#define CSIEW1 0x11254
2049#define CSIEW2 0x11258
2050#define PEW 0x1125c
2051#define DEW 0x11270
2052#define MCHAFE 0x112c0
2053#define CSIEC 0x112e0
2054#define DMIEC 0x112e4
2055#define DDREC 0x112e8
2056#define PEG0EC 0x112ec
2057#define PEG1EC 0x112f0
2058#define GFXEC 0x112f4
2059#define RPPREVBSYTUPAVG 0x113b8
2060#define RPPREVBSYTDNAVG 0x113bc
2061#define ECR 0x11600
2062#define ECR_GPFE (1<<31)
2063#define ECR_IMONE (1<<30)
2064#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2065#define OGW0 0x11608
2066#define OGW1 0x1160c
2067#define EG0 0x11610
2068#define EG1 0x11614
2069#define EG2 0x11618
2070#define EG3 0x1161c
2071#define EG4 0x11620
2072#define EG5 0x11624
2073#define EG6 0x11628
2074#define EG7 0x1162c
2075#define PXW 0x11664
2076#define PXWL 0x11680
2077#define LCFUSE02 0x116c0
2078#define LCFUSE_HIV_MASK 0x000000ff
2079#define CSIPLL0 0x12c10
2080#define DDRMPLL1 0X12c20
7d57382e
EA
2081#define PEG_BAND_GAP_DATA 0x14d68
2082
c4de7b0f
CW
2083#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2084#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2085#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2086
153b4b95
BW
2087#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2088#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2089#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
3b8d8d91 2090
aa40d6bb
ZN
2091/*
2092 * Logical Context regs
2093 */
2094#define CCID 0x2180
2095#define CCID_EN (1<<0)
e8016055
VS
2096/*
2097 * Notes on SNB/IVB/VLV context size:
2098 * - Power context is saved elsewhere (LLC or stolen)
2099 * - Ring/execlist context is saved on SNB, not on IVB
2100 * - Extended context size already includes render context size
2101 * - We always need to follow the extended context size.
2102 * SNB BSpec has comments indicating that we should use the
2103 * render context size instead if execlists are disabled, but
2104 * based on empirical testing that's just nonsense.
2105 * - Pipelined/VF state is saved on SNB/IVB respectively
2106 * - GT1 size just indicates how much of render context
2107 * doesn't need saving on GT1
2108 */
fe1cc68f
BW
2109#define CXT_SIZE 0x21a0
2110#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2111#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2112#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2113#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2114#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
e8016055 2115#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
fe1cc68f
BW
2116 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2117 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
4f91dd6f 2118#define GEN7_CXT_SIZE 0x21a8
6a4ea124
BW
2119#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2120#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
4f91dd6f
BW
2121#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2122#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2123#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2124#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
e8016055 2125#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
4f91dd6f 2126 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
a0de80a0
BW
2127/* Haswell does have the CXT_SIZE register however it does not appear to be
2128 * valid. Now, docs explain in dwords what is in the context object. The full
2129 * size is 70720 bytes, however, the power context and execlist context will
2130 * never be saved (power context is stored elsewhere, and execlists don't work
2131 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2132 */
2133#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
8897644a
BW
2134/* Same as Haswell, but 72064 bytes now. */
2135#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2136
fe1cc68f 2137
e454a05d
JB
2138#define VLV_CLK_CTL2 0x101104
2139#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2140
585fb111
JB
2141/*
2142 * Overlay regs
2143 */
2144
2145#define OVADD 0x30000
2146#define DOVSTA 0x30008
2147#define OC_BUF (0x3<<20)
2148#define OGAMC5 0x30010
2149#define OGAMC4 0x30014
2150#define OGAMC3 0x30018
2151#define OGAMC2 0x3001c
2152#define OGAMC1 0x30020
2153#define OGAMC0 0x30024
2154
2155/*
2156 * Display engine regs
2157 */
2158
8bf1e9f1 2159/* Pipe A CRC regs */
a57c774a 2160#define _PIPE_CRC_CTL_A 0x60050
8bf1e9f1 2161#define PIPE_CRC_ENABLE (1 << 31)
b4437a41 2162/* ivb+ source selection */
8bf1e9f1
SH
2163#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2164#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2165#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
b4437a41 2166/* ilk+ source selection */
5a6b5c84
DV
2167#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2168#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2169#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2170/* embedded DP port on the north display block, reserved on ivb */
2171#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2172#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
b4437a41
DV
2173/* vlv source selection */
2174#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2175#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2176#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2177/* with DP port the pipe source is invalid */
2178#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2179#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2180#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2181/* gen3+ source selection */
2182#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2183#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2184#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2185/* with DP/TV port the pipe source is invalid */
2186#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2187#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2188#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2189#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2190#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2191/* gen2 doesn't have source selection bits */
52f843f6 2192#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
b4437a41 2193
5a6b5c84
DV
2194#define _PIPE_CRC_RES_1_A_IVB 0x60064
2195#define _PIPE_CRC_RES_2_A_IVB 0x60068
2196#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2197#define _PIPE_CRC_RES_4_A_IVB 0x60070
2198#define _PIPE_CRC_RES_5_A_IVB 0x60074
2199
a57c774a
AK
2200#define _PIPE_CRC_RES_RED_A 0x60060
2201#define _PIPE_CRC_RES_GREEN_A 0x60064
2202#define _PIPE_CRC_RES_BLUE_A 0x60068
2203#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2204#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
8bf1e9f1
SH
2205
2206/* Pipe B CRC regs */
5a6b5c84
DV
2207#define _PIPE_CRC_RES_1_B_IVB 0x61064
2208#define _PIPE_CRC_RES_2_B_IVB 0x61068
2209#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2210#define _PIPE_CRC_RES_4_B_IVB 0x61070
2211#define _PIPE_CRC_RES_5_B_IVB 0x61074
8bf1e9f1 2212
a57c774a 2213#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
8bf1e9f1 2214#define PIPE_CRC_RES_1_IVB(pipe) \
a57c774a 2215 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
8bf1e9f1 2216#define PIPE_CRC_RES_2_IVB(pipe) \
a57c774a 2217 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
8bf1e9f1 2218#define PIPE_CRC_RES_3_IVB(pipe) \
a57c774a 2219 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
8bf1e9f1 2220#define PIPE_CRC_RES_4_IVB(pipe) \
a57c774a 2221 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
8bf1e9f1 2222#define PIPE_CRC_RES_5_IVB(pipe) \
a57c774a 2223 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
8bf1e9f1 2224
0b5c5ed0 2225#define PIPE_CRC_RES_RED(pipe) \
a57c774a 2226 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
0b5c5ed0 2227#define PIPE_CRC_RES_GREEN(pipe) \
a57c774a 2228 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
0b5c5ed0 2229#define PIPE_CRC_RES_BLUE(pipe) \
a57c774a 2230 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
0b5c5ed0 2231#define PIPE_CRC_RES_RES1_I915(pipe) \
a57c774a 2232 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
0b5c5ed0 2233#define PIPE_CRC_RES_RES2_G4X(pipe) \
a57c774a 2234 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
5a6b5c84 2235
585fb111 2236/* Pipe A timing regs */
a57c774a
AK
2237#define _HTOTAL_A 0x60000
2238#define _HBLANK_A 0x60004
2239#define _HSYNC_A 0x60008
2240#define _VTOTAL_A 0x6000c
2241#define _VBLANK_A 0x60010
2242#define _VSYNC_A 0x60014
2243#define _PIPEASRC 0x6001c
2244#define _BCLRPAT_A 0x60020
2245#define _VSYNCSHIFT_A 0x60028
585fb111
JB
2246
2247/* Pipe B timing regs */
a57c774a
AK
2248#define _HTOTAL_B 0x61000
2249#define _HBLANK_B 0x61004
2250#define _HSYNC_B 0x61008
2251#define _VTOTAL_B 0x6100c
2252#define _VBLANK_B 0x61010
2253#define _VSYNC_B 0x61014
2254#define _PIPEBSRC 0x6101c
2255#define _BCLRPAT_B 0x61020
2256#define _VSYNCSHIFT_B 0x61028
2257
2258#define TRANSCODER_A_OFFSET 0x60000
2259#define TRANSCODER_B_OFFSET 0x61000
2260#define TRANSCODER_C_OFFSET 0x62000
84fd4f4e 2261#define CHV_TRANSCODER_C_OFFSET 0x63000
a57c774a
AK
2262#define TRANSCODER_EDP_OFFSET 0x6f000
2263
5c969aa7
DL
2264#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2265 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2266 dev_priv->info.display_mmio_offset)
a57c774a
AK
2267
2268#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2269#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2270#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2271#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2272#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2273#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2274#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2275#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2276#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
5eddb70b 2277
ed8546ac
BW
2278/* HSW+ eDP PSR registers */
2279#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
18b5992c 2280#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
2b28bb1b
RV
2281#define EDP_PSR_ENABLE (1<<31)
2282#define EDP_PSR_LINK_DISABLE (0<<27)
2283#define EDP_PSR_LINK_STANDBY (1<<27)
2284#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2285#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2286#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2287#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2288#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2289#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2290#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2291#define EDP_PSR_TP1_TP2_SEL (0<<11)
2292#define EDP_PSR_TP1_TP3_SEL (1<<11)
2293#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2294#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2295#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2296#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2297#define EDP_PSR_TP1_TIME_500us (0<<4)
2298#define EDP_PSR_TP1_TIME_100us (1<<4)
2299#define EDP_PSR_TP1_TIME_2500us (2<<4)
2300#define EDP_PSR_TP1_TIME_0us (3<<4)
2301#define EDP_PSR_IDLE_FRAME_SHIFT 0
2302
18b5992c
BW
2303#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2304#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
2b28bb1b 2305#define EDP_PSR_DPCD_COMMAND 0x80060000
18b5992c 2306#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
2b28bb1b 2307#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
18b5992c
BW
2308#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2309#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2310#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
2b28bb1b 2311
18b5992c 2312#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
2b28bb1b 2313#define EDP_PSR_STATUS_STATE_MASK (7<<29)
e91fd8c6
RV
2314#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2315#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2316#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2317#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2318#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2319#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2320#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2321#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2322#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2323#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2324#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2325#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2326#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2327#define EDP_PSR_STATUS_COUNT_SHIFT 16
2328#define EDP_PSR_STATUS_COUNT_MASK 0xf
2329#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2330#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2331#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2332#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2333#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2334#define EDP_PSR_STATUS_IDLE_MASK 0xf
2335
18b5992c 2336#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
e91fd8c6 2337#define EDP_PSR_PERF_CNT_MASK 0xffffff
2b28bb1b 2338
18b5992c 2339#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
2b28bb1b
RV
2340#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2341#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2342#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2343
585fb111
JB
2344/* VGA port control */
2345#define ADPA 0x61100
ebc0fd88 2346#define PCH_ADPA 0xe1100
540a8950 2347#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
ebc0fd88 2348
585fb111
JB
2349#define ADPA_DAC_ENABLE (1<<31)
2350#define ADPA_DAC_DISABLE 0
2351#define ADPA_PIPE_SELECT_MASK (1<<30)
2352#define ADPA_PIPE_A_SELECT 0
2353#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 2354#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
ebc0fd88
DV
2355/* CPT uses bits 29:30 for pch transcoder select */
2356#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2357#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2358#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2359#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2360#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2361#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2362#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2363#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2364#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2365#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2366#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2367#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2368#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2369#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2370#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2371#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2372#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2373#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2374#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
585fb111
JB
2375#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2376#define ADPA_SETS_HVPOLARITY 0
60222c0c 2377#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
585fb111 2378#define ADPA_VSYNC_CNTL_ENABLE 0
60222c0c 2379#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
585fb111
JB
2380#define ADPA_HSYNC_CNTL_ENABLE 0
2381#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2382#define ADPA_VSYNC_ACTIVE_LOW 0
2383#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2384#define ADPA_HSYNC_ACTIVE_LOW 0
2385#define ADPA_DPMS_MASK (~(3<<10))
2386#define ADPA_DPMS_ON (0<<10)
2387#define ADPA_DPMS_SUSPEND (1<<10)
2388#define ADPA_DPMS_STANDBY (2<<10)
2389#define ADPA_DPMS_OFF (3<<10)
2390
939fe4d7 2391
585fb111 2392/* Hotplug control (945+ only) */
5c969aa7 2393#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
26739f12
DV
2394#define PORTB_HOTPLUG_INT_EN (1 << 29)
2395#define PORTC_HOTPLUG_INT_EN (1 << 28)
2396#define PORTD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
2397#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2398#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2399#define TV_HOTPLUG_INT_EN (1 << 18)
2400#define CRT_HOTPLUG_INT_EN (1 << 9)
e5868a31
EE
2401#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2402 PORTC_HOTPLUG_INT_EN | \
2403 PORTD_HOTPLUG_INT_EN | \
2404 SDVOC_HOTPLUG_INT_EN | \
2405 SDVOB_HOTPLUG_INT_EN | \
2406 CRT_HOTPLUG_INT_EN)
585fb111 2407#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
2408#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2409/* must use period 64 on GM45 according to docs */
2410#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2411#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2412#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2413#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2414#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2415#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2416#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2417#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2418#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2419#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2420#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2421#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111 2422
5c969aa7 2423#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
0ce99f74
DV
2424/*
2425 * HDMI/DP bits are gen4+
2426 *
2427 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2428 * Please check the detailed lore in the commit message for for experimental
2429 * evidence.
2430 */
232a6ee9
TP
2431#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2432#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2433#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2434/* VLV DP/HDMI bits again match Bspec */
2435#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2436#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2437#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
26739f12
DV
2438#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2439#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2440#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
084b612e 2441/* CRT/TV common between gen3+ */
585fb111
JB
2442#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2443#define TV_HOTPLUG_INT_STATUS (1 << 10)
2444#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2445#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2446#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2447#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
4aeebd74
DV
2448#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2449#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2450#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
bfbdb420
ID
2451#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2452
084b612e
CW
2453/* SDVO is different across gen3/4 */
2454#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2455#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
4f7fd709
DV
2456/*
2457 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2458 * since reality corrobates that they're the same as on gen3. But keep these
2459 * bits here (and the comment!) to help any other lost wanderers back onto the
2460 * right tracks.
2461 */
084b612e
CW
2462#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2463#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2464#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2465#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
e5868a31
EE
2466#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2467 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2468 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2469 PORTB_HOTPLUG_INT_STATUS | \
2470 PORTC_HOTPLUG_INT_STATUS | \
2471 PORTD_HOTPLUG_INT_STATUS)
e5868a31
EE
2472
2473#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2474 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2475 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2476 PORTB_HOTPLUG_INT_STATUS | \
2477 PORTC_HOTPLUG_INT_STATUS | \
2478 PORTD_HOTPLUG_INT_STATUS)
585fb111 2479
c20cd312
PZ
2480/* SDVO and HDMI port control.
2481 * The same register may be used for SDVO or HDMI */
2482#define GEN3_SDVOB 0x61140
2483#define GEN3_SDVOC 0x61160
2484#define GEN4_HDMIB GEN3_SDVOB
2485#define GEN4_HDMIC GEN3_SDVOC
9418c1f1 2486#define CHV_HDMID 0x6116C
c20cd312
PZ
2487#define PCH_SDVOB 0xe1140
2488#define PCH_HDMIB PCH_SDVOB
2489#define PCH_HDMIC 0xe1150
2490#define PCH_HDMID 0xe1160
2491
84093603
DV
2492#define PORT_DFT_I9XX 0x61150
2493#define DC_BALANCE_RESET (1 << 25)
2494#define PORT_DFT2_G4X 0x61154
2495#define DC_BALANCE_RESET_VLV (1 << 31)
2496#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2497#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2498#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2499
c20cd312
PZ
2500/* Gen 3 SDVO bits: */
2501#define SDVO_ENABLE (1 << 31)
dc0fa718
PZ
2502#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2503#define SDVO_PIPE_SEL_MASK (1 << 30)
c20cd312
PZ
2504#define SDVO_PIPE_B_SELECT (1 << 30)
2505#define SDVO_STALL_SELECT (1 << 29)
2506#define SDVO_INTERRUPT_ENABLE (1 << 26)
585fb111
JB
2507/**
2508 * 915G/GM SDVO pixel multiplier.
585fb111 2509 * Programmed value is multiplier - 1, up to 5x.
585fb111
JB
2510 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2511 */
c20cd312 2512#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
585fb111 2513#define SDVO_PORT_MULTIPLY_SHIFT 23
c20cd312
PZ
2514#define SDVO_PHASE_SELECT_MASK (15 << 19)
2515#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2516#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2517#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2518#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2519#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2520#define SDVO_DETECTED (1 << 2)
585fb111 2521/* Bits to be preserved when writing */
c20cd312
PZ
2522#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2523 SDVO_INTERRUPT_ENABLE)
2524#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2525
2526/* Gen 4 SDVO/HDMI bits: */
4f3a8bc7 2527#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
18442d08 2528#define SDVO_COLOR_FORMAT_MASK (7 << 26)
c20cd312
PZ
2529#define SDVO_ENCODING_SDVO (0 << 10)
2530#define SDVO_ENCODING_HDMI (2 << 10)
dc0fa718
PZ
2531#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2532#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
4f3a8bc7 2533#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
c20cd312
PZ
2534#define SDVO_AUDIO_ENABLE (1 << 6)
2535/* VSYNC/HSYNC bits new with 965, default is to be set */
2536#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2537#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2538
2539/* Gen 5 (IBX) SDVO/HDMI bits: */
4f3a8bc7 2540#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
c20cd312
PZ
2541#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2542
2543/* Gen 6 (CPT) SDVO/HDMI bits: */
dc0fa718
PZ
2544#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2545#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
c20cd312 2546
44f37d1f
CML
2547/* CHV SDVO/HDMI bits: */
2548#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2549#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2550
585fb111
JB
2551
2552/* DVO port control */
2553#define DVOA 0x61120
2554#define DVOB 0x61140
2555#define DVOC 0x61160
2556#define DVO_ENABLE (1 << 31)
2557#define DVO_PIPE_B_SELECT (1 << 30)
2558#define DVO_PIPE_STALL_UNUSED (0 << 28)
2559#define DVO_PIPE_STALL (1 << 28)
2560#define DVO_PIPE_STALL_TV (2 << 28)
2561#define DVO_PIPE_STALL_MASK (3 << 28)
2562#define DVO_USE_VGA_SYNC (1 << 15)
2563#define DVO_DATA_ORDER_I740 (0 << 14)
2564#define DVO_DATA_ORDER_FP (1 << 14)
2565#define DVO_VSYNC_DISABLE (1 << 11)
2566#define DVO_HSYNC_DISABLE (1 << 10)
2567#define DVO_VSYNC_TRISTATE (1 << 9)
2568#define DVO_HSYNC_TRISTATE (1 << 8)
2569#define DVO_BORDER_ENABLE (1 << 7)
2570#define DVO_DATA_ORDER_GBRG (1 << 6)
2571#define DVO_DATA_ORDER_RGGB (0 << 6)
2572#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2573#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2574#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2575#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2576#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2577#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2578#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2579#define DVO_PRESERVE_MASK (0x7<<24)
2580#define DVOA_SRCDIM 0x61124
2581#define DVOB_SRCDIM 0x61144
2582#define DVOC_SRCDIM 0x61164
2583#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2584#define DVO_SRCDIM_VERTICAL_SHIFT 0
2585
2586/* LVDS port control */
2587#define LVDS 0x61180
2588/*
2589 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2590 * the DPLL semantics change when the LVDS is assigned to that pipe.
2591 */
2592#define LVDS_PORT_EN (1 << 31)
2593/* Selects pipe B for LVDS data. Must be set on pre-965. */
2594#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 2595#define LVDS_PIPE_MASK (1 << 30)
1519b995 2596#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
2597/* LVDS dithering flag on 965/g4x platform */
2598#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
2599/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2600#define LVDS_VSYNC_POLARITY (1 << 21)
2601#define LVDS_HSYNC_POLARITY (1 << 20)
2602
a3e17eb8
ZY
2603/* Enable border for unscaled (or aspect-scaled) display */
2604#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
2605/*
2606 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2607 * pixel.
2608 */
2609#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2610#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2611#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2612/*
2613 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2614 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2615 * on.
2616 */
2617#define LVDS_A3_POWER_MASK (3 << 6)
2618#define LVDS_A3_POWER_DOWN (0 << 6)
2619#define LVDS_A3_POWER_UP (3 << 6)
2620/*
2621 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2622 * is set.
2623 */
2624#define LVDS_CLKB_POWER_MASK (3 << 4)
2625#define LVDS_CLKB_POWER_DOWN (0 << 4)
2626#define LVDS_CLKB_POWER_UP (3 << 4)
2627/*
2628 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2629 * setting for whether we are in dual-channel mode. The B3 pair will
2630 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2631 */
2632#define LVDS_B0B3_POWER_MASK (3 << 2)
2633#define LVDS_B0B3_POWER_DOWN (0 << 2)
2634#define LVDS_B0B3_POWER_UP (3 << 2)
2635
3c17fe4b
DH
2636/* Video Data Island Packet control */
2637#define VIDEO_DIP_DATA 0x61178
adf00b26
PZ
2638/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2639 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2640 * of the infoframe structure specified by CEA-861. */
2641#define VIDEO_DIP_DATA_SIZE 32
2b28bb1b 2642#define VIDEO_DIP_VSC_DATA_SIZE 36
3c17fe4b 2643#define VIDEO_DIP_CTL 0x61170
2da8af54 2644/* Pre HSW: */
3c17fe4b 2645#define VIDEO_DIP_ENABLE (1 << 31)
822cdc52 2646#define VIDEO_DIP_PORT(port) ((port) << 29)
3e6e6395 2647#define VIDEO_DIP_PORT_MASK (3 << 29)
0dd87d20 2648#define VIDEO_DIP_ENABLE_GCP (1 << 25)
3c17fe4b
DH
2649#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2650#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
0dd87d20 2651#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
3c17fe4b
DH
2652#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2653#define VIDEO_DIP_SELECT_AVI (0 << 19)
2654#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2655#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 2656#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
2657#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2658#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2659#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
60c5ea2d 2660#define VIDEO_DIP_FREQ_MASK (3 << 16)
2da8af54 2661/* HSW and later: */
0dd87d20
PZ
2662#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2663#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
2da8af54 2664#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
0dd87d20
PZ
2665#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2666#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
2da8af54 2667#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
3c17fe4b 2668
585fb111
JB
2669/* Panel power sequencing */
2670#define PP_STATUS 0x61200
2671#define PP_ON (1 << 31)
2672/*
2673 * Indicates that all dependencies of the panel are on:
2674 *
2675 * - PLL enabled
2676 * - pipe enabled
2677 * - LVDS/DVOB/DVOC on
2678 */
2679#define PP_READY (1 << 30)
2680#define PP_SEQUENCE_NONE (0 << 28)
99ea7127
KP
2681#define PP_SEQUENCE_POWER_UP (1 << 28)
2682#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2683#define PP_SEQUENCE_MASK (3 << 28)
2684#define PP_SEQUENCE_SHIFT 28
01cb9ea6 2685#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
01cb9ea6 2686#define PP_SEQUENCE_STATE_MASK 0x0000000f
99ea7127
KP
2687#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2688#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2689#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2690#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2691#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2692#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2693#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2694#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2695#define PP_SEQUENCE_STATE_RESET (0xf << 0)
585fb111
JB
2696#define PP_CONTROL 0x61204
2697#define POWER_TARGET_ON (1 << 0)
2698#define PP_ON_DELAYS 0x61208
2699#define PP_OFF_DELAYS 0x6120c
2700#define PP_DIVISOR 0x61210
2701
2702/* Panel fitting */
5c969aa7 2703#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
585fb111
JB
2704#define PFIT_ENABLE (1 << 31)
2705#define PFIT_PIPE_MASK (3 << 29)
2706#define PFIT_PIPE_SHIFT 29
2707#define VERT_INTERP_DISABLE (0 << 10)
2708#define VERT_INTERP_BILINEAR (1 << 10)
2709#define VERT_INTERP_MASK (3 << 10)
2710#define VERT_AUTO_SCALE (1 << 9)
2711#define HORIZ_INTERP_DISABLE (0 << 6)
2712#define HORIZ_INTERP_BILINEAR (1 << 6)
2713#define HORIZ_INTERP_MASK (3 << 6)
2714#define HORIZ_AUTO_SCALE (1 << 5)
2715#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
2716#define PFIT_FILTER_FUZZY (0 << 24)
2717#define PFIT_SCALING_AUTO (0 << 26)
2718#define PFIT_SCALING_PROGRAMMED (1 << 26)
2719#define PFIT_SCALING_PILLAR (2 << 26)
2720#define PFIT_SCALING_LETTER (3 << 26)
5c969aa7 2721#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
3fbe18d6
ZY
2722/* Pre-965 */
2723#define PFIT_VERT_SCALE_SHIFT 20
2724#define PFIT_VERT_SCALE_MASK 0xfff00000
2725#define PFIT_HORIZ_SCALE_SHIFT 4
2726#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2727/* 965+ */
2728#define PFIT_VERT_SCALE_SHIFT_965 16
2729#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2730#define PFIT_HORIZ_SCALE_SHIFT_965 0
2731#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2732
5c969aa7 2733#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
585fb111 2734
5c969aa7
DL
2735#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2736#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
07bf139b
JB
2737#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2738 _VLV_BLC_PWM_CTL2_B)
2739
5c969aa7
DL
2740#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2741#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
07bf139b
JB
2742#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2743 _VLV_BLC_PWM_CTL_B)
2744
5c969aa7
DL
2745#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2746#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
07bf139b
JB
2747#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2748 _VLV_BLC_HIST_CTL_B)
2749
585fb111 2750/* Backlight control */
5c969aa7 2751#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
7cf41601
DV
2752#define BLM_PWM_ENABLE (1 << 31)
2753#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2754#define BLM_PIPE_SELECT (1 << 29)
2755#define BLM_PIPE_SELECT_IVB (3 << 29)
2756#define BLM_PIPE_A (0 << 29)
2757#define BLM_PIPE_B (1 << 29)
2758#define BLM_PIPE_C (2 << 29) /* ivb + */
35ffda48
JN
2759#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2760#define BLM_TRANSCODER_B BLM_PIPE_B
2761#define BLM_TRANSCODER_C BLM_PIPE_C
2762#define BLM_TRANSCODER_EDP (3 << 29)
7cf41601
DV
2763#define BLM_PIPE(pipe) ((pipe) << 29)
2764#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2765#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2766#define BLM_PHASE_IN_ENABLE (1 << 25)
2767#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2768#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2769#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2770#define BLM_PHASE_IN_COUNT_SHIFT (8)
2771#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2772#define BLM_PHASE_IN_INCR_SHIFT (0)
2773#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
5c969aa7 2774#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
ba3820ad
TI
2775/*
2776 * This is the most significant 15 bits of the number of backlight cycles in a
2777 * complete cycle of the modulated backlight control.
2778 *
2779 * The actual value is this field multiplied by two.
2780 */
7cf41601
DV
2781#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2782#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2783#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
585fb111
JB
2784/*
2785 * This is the number of cycles out of the backlight modulation cycle for which
2786 * the backlight is on.
2787 *
2788 * This field must be no greater than the number of cycles in the complete
2789 * backlight modulation cycle.
2790 */
2791#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2792#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
534b5a53
DV
2793#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2794#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
585fb111 2795
5c969aa7 2796#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
0eb96d6e 2797
7cf41601
DV
2798/* New registers for PCH-split platforms. Safe where new bits show up, the
2799 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2800#define BLC_PWM_CPU_CTL2 0x48250
2801#define BLC_PWM_CPU_CTL 0x48254
2802
be256dc7
PZ
2803#define HSW_BLC_PWM2_CTL 0x48350
2804
7cf41601
DV
2805/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2806 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2807#define BLC_PWM_PCH_CTL1 0xc8250
4b4147c3 2808#define BLM_PCH_PWM_ENABLE (1 << 31)
7cf41601
DV
2809#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2810#define BLM_PCH_POLARITY (1 << 29)
2811#define BLC_PWM_PCH_CTL2 0xc8254
2812
be256dc7
PZ
2813#define UTIL_PIN_CTL 0x48400
2814#define UTIL_PIN_ENABLE (1 << 31)
2815
2816#define PCH_GTC_CTL 0xe7000
2817#define PCH_GTC_ENABLE (1 << 31)
2818
585fb111
JB
2819/* TV port control */
2820#define TV_CTL 0x68000
2821/** Enables the TV encoder */
2822# define TV_ENC_ENABLE (1 << 31)
2823/** Sources the TV encoder input from pipe B instead of A. */
2824# define TV_ENC_PIPEB_SELECT (1 << 30)
2825/** Outputs composite video (DAC A only) */
2826# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2827/** Outputs SVideo video (DAC B/C) */
2828# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2829/** Outputs Component video (DAC A/B/C) */
2830# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2831/** Outputs Composite and SVideo (DAC A/B/C) */
2832# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2833# define TV_TRILEVEL_SYNC (1 << 21)
2834/** Enables slow sync generation (945GM only) */
2835# define TV_SLOW_SYNC (1 << 20)
2836/** Selects 4x oversampling for 480i and 576p */
2837# define TV_OVERSAMPLE_4X (0 << 18)
2838/** Selects 2x oversampling for 720p and 1080i */
2839# define TV_OVERSAMPLE_2X (1 << 18)
2840/** Selects no oversampling for 1080p */
2841# define TV_OVERSAMPLE_NONE (2 << 18)
2842/** Selects 8x oversampling */
2843# define TV_OVERSAMPLE_8X (3 << 18)
2844/** Selects progressive mode rather than interlaced */
2845# define TV_PROGRESSIVE (1 << 17)
2846/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2847# define TV_PAL_BURST (1 << 16)
2848/** Field for setting delay of Y compared to C */
2849# define TV_YC_SKEW_MASK (7 << 12)
2850/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2851# define TV_ENC_SDP_FIX (1 << 11)
2852/**
2853 * Enables a fix for the 915GM only.
2854 *
2855 * Not sure what it does.
2856 */
2857# define TV_ENC_C0_FIX (1 << 10)
2858/** Bits that must be preserved by software */
d2d9f232 2859# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
2860# define TV_FUSE_STATE_MASK (3 << 4)
2861/** Read-only state that reports all features enabled */
2862# define TV_FUSE_STATE_ENABLED (0 << 4)
2863/** Read-only state that reports that Macrovision is disabled in hardware*/
2864# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2865/** Read-only state that reports that TV-out is disabled in hardware. */
2866# define TV_FUSE_STATE_DISABLED (2 << 4)
2867/** Normal operation */
2868# define TV_TEST_MODE_NORMAL (0 << 0)
2869/** Encoder test pattern 1 - combo pattern */
2870# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2871/** Encoder test pattern 2 - full screen vertical 75% color bars */
2872# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2873/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2874# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2875/** Encoder test pattern 4 - random noise */
2876# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2877/** Encoder test pattern 5 - linear color ramps */
2878# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2879/**
2880 * This test mode forces the DACs to 50% of full output.
2881 *
2882 * This is used for load detection in combination with TVDAC_SENSE_MASK
2883 */
2884# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2885# define TV_TEST_MODE_MASK (7 << 0)
2886
2887#define TV_DAC 0x68004
b8ed2a4f 2888# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
2889/**
2890 * Reports that DAC state change logic has reported change (RO).
2891 *
2892 * This gets cleared when TV_DAC_STATE_EN is cleared
2893*/
2894# define TVDAC_STATE_CHG (1 << 31)
2895# define TVDAC_SENSE_MASK (7 << 28)
2896/** Reports that DAC A voltage is above the detect threshold */
2897# define TVDAC_A_SENSE (1 << 30)
2898/** Reports that DAC B voltage is above the detect threshold */
2899# define TVDAC_B_SENSE (1 << 29)
2900/** Reports that DAC C voltage is above the detect threshold */
2901# define TVDAC_C_SENSE (1 << 28)
2902/**
2903 * Enables DAC state detection logic, for load-based TV detection.
2904 *
2905 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2906 * to off, for load detection to work.
2907 */
2908# define TVDAC_STATE_CHG_EN (1 << 27)
2909/** Sets the DAC A sense value to high */
2910# define TVDAC_A_SENSE_CTL (1 << 26)
2911/** Sets the DAC B sense value to high */
2912# define TVDAC_B_SENSE_CTL (1 << 25)
2913/** Sets the DAC C sense value to high */
2914# define TVDAC_C_SENSE_CTL (1 << 24)
2915/** Overrides the ENC_ENABLE and DAC voltage levels */
2916# define DAC_CTL_OVERRIDE (1 << 7)
2917/** Sets the slew rate. Must be preserved in software */
2918# define ENC_TVDAC_SLEW_FAST (1 << 6)
2919# define DAC_A_1_3_V (0 << 4)
2920# define DAC_A_1_1_V (1 << 4)
2921# define DAC_A_0_7_V (2 << 4)
cb66c692 2922# define DAC_A_MASK (3 << 4)
585fb111
JB
2923# define DAC_B_1_3_V (0 << 2)
2924# define DAC_B_1_1_V (1 << 2)
2925# define DAC_B_0_7_V (2 << 2)
cb66c692 2926# define DAC_B_MASK (3 << 2)
585fb111
JB
2927# define DAC_C_1_3_V (0 << 0)
2928# define DAC_C_1_1_V (1 << 0)
2929# define DAC_C_0_7_V (2 << 0)
cb66c692 2930# define DAC_C_MASK (3 << 0)
585fb111
JB
2931
2932/**
2933 * CSC coefficients are stored in a floating point format with 9 bits of
2934 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2935 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2936 * -1 (0x3) being the only legal negative value.
2937 */
2938#define TV_CSC_Y 0x68010
2939# define TV_RY_MASK 0x07ff0000
2940# define TV_RY_SHIFT 16
2941# define TV_GY_MASK 0x00000fff
2942# define TV_GY_SHIFT 0
2943
2944#define TV_CSC_Y2 0x68014
2945# define TV_BY_MASK 0x07ff0000
2946# define TV_BY_SHIFT 16
2947/**
2948 * Y attenuation for component video.
2949 *
2950 * Stored in 1.9 fixed point.
2951 */
2952# define TV_AY_MASK 0x000003ff
2953# define TV_AY_SHIFT 0
2954
2955#define TV_CSC_U 0x68018
2956# define TV_RU_MASK 0x07ff0000
2957# define TV_RU_SHIFT 16
2958# define TV_GU_MASK 0x000007ff
2959# define TV_GU_SHIFT 0
2960
2961#define TV_CSC_U2 0x6801c
2962# define TV_BU_MASK 0x07ff0000
2963# define TV_BU_SHIFT 16
2964/**
2965 * U attenuation for component video.
2966 *
2967 * Stored in 1.9 fixed point.
2968 */
2969# define TV_AU_MASK 0x000003ff
2970# define TV_AU_SHIFT 0
2971
2972#define TV_CSC_V 0x68020
2973# define TV_RV_MASK 0x0fff0000
2974# define TV_RV_SHIFT 16
2975# define TV_GV_MASK 0x000007ff
2976# define TV_GV_SHIFT 0
2977
2978#define TV_CSC_V2 0x68024
2979# define TV_BV_MASK 0x07ff0000
2980# define TV_BV_SHIFT 16
2981/**
2982 * V attenuation for component video.
2983 *
2984 * Stored in 1.9 fixed point.
2985 */
2986# define TV_AV_MASK 0x000007ff
2987# define TV_AV_SHIFT 0
2988
2989#define TV_CLR_KNOBS 0x68028
2990/** 2s-complement brightness adjustment */
2991# define TV_BRIGHTNESS_MASK 0xff000000
2992# define TV_BRIGHTNESS_SHIFT 24
2993/** Contrast adjustment, as a 2.6 unsigned floating point number */
2994# define TV_CONTRAST_MASK 0x00ff0000
2995# define TV_CONTRAST_SHIFT 16
2996/** Saturation adjustment, as a 2.6 unsigned floating point number */
2997# define TV_SATURATION_MASK 0x0000ff00
2998# define TV_SATURATION_SHIFT 8
2999/** Hue adjustment, as an integer phase angle in degrees */
3000# define TV_HUE_MASK 0x000000ff
3001# define TV_HUE_SHIFT 0
3002
3003#define TV_CLR_LEVEL 0x6802c
3004/** Controls the DAC level for black */
3005# define TV_BLACK_LEVEL_MASK 0x01ff0000
3006# define TV_BLACK_LEVEL_SHIFT 16
3007/** Controls the DAC level for blanking */
3008# define TV_BLANK_LEVEL_MASK 0x000001ff
3009# define TV_BLANK_LEVEL_SHIFT 0
3010
3011#define TV_H_CTL_1 0x68030
3012/** Number of pixels in the hsync. */
3013# define TV_HSYNC_END_MASK 0x1fff0000
3014# define TV_HSYNC_END_SHIFT 16
3015/** Total number of pixels minus one in the line (display and blanking). */
3016# define TV_HTOTAL_MASK 0x00001fff
3017# define TV_HTOTAL_SHIFT 0
3018
3019#define TV_H_CTL_2 0x68034
3020/** Enables the colorburst (needed for non-component color) */
3021# define TV_BURST_ENA (1 << 31)
3022/** Offset of the colorburst from the start of hsync, in pixels minus one. */
3023# define TV_HBURST_START_SHIFT 16
3024# define TV_HBURST_START_MASK 0x1fff0000
3025/** Length of the colorburst */
3026# define TV_HBURST_LEN_SHIFT 0
3027# define TV_HBURST_LEN_MASK 0x0001fff
3028
3029#define TV_H_CTL_3 0x68038
3030/** End of hblank, measured in pixels minus one from start of hsync */
3031# define TV_HBLANK_END_SHIFT 16
3032# define TV_HBLANK_END_MASK 0x1fff0000
3033/** Start of hblank, measured in pixels minus one from start of hsync */
3034# define TV_HBLANK_START_SHIFT 0
3035# define TV_HBLANK_START_MASK 0x0001fff
3036
3037#define TV_V_CTL_1 0x6803c
3038/** XXX */
3039# define TV_NBR_END_SHIFT 16
3040# define TV_NBR_END_MASK 0x07ff0000
3041/** XXX */
3042# define TV_VI_END_F1_SHIFT 8
3043# define TV_VI_END_F1_MASK 0x00003f00
3044/** XXX */
3045# define TV_VI_END_F2_SHIFT 0
3046# define TV_VI_END_F2_MASK 0x0000003f
3047
3048#define TV_V_CTL_2 0x68040
3049/** Length of vsync, in half lines */
3050# define TV_VSYNC_LEN_MASK 0x07ff0000
3051# define TV_VSYNC_LEN_SHIFT 16
3052/** Offset of the start of vsync in field 1, measured in one less than the
3053 * number of half lines.
3054 */
3055# define TV_VSYNC_START_F1_MASK 0x00007f00
3056# define TV_VSYNC_START_F1_SHIFT 8
3057/**
3058 * Offset of the start of vsync in field 2, measured in one less than the
3059 * number of half lines.
3060 */
3061# define TV_VSYNC_START_F2_MASK 0x0000007f
3062# define TV_VSYNC_START_F2_SHIFT 0
3063
3064#define TV_V_CTL_3 0x68044
3065/** Enables generation of the equalization signal */
3066# define TV_EQUAL_ENA (1 << 31)
3067/** Length of vsync, in half lines */
3068# define TV_VEQ_LEN_MASK 0x007f0000
3069# define TV_VEQ_LEN_SHIFT 16
3070/** Offset of the start of equalization in field 1, measured in one less than
3071 * the number of half lines.
3072 */
3073# define TV_VEQ_START_F1_MASK 0x0007f00
3074# define TV_VEQ_START_F1_SHIFT 8
3075/**
3076 * Offset of the start of equalization in field 2, measured in one less than
3077 * the number of half lines.
3078 */
3079# define TV_VEQ_START_F2_MASK 0x000007f
3080# define TV_VEQ_START_F2_SHIFT 0
3081
3082#define TV_V_CTL_4 0x68048
3083/**
3084 * Offset to start of vertical colorburst, measured in one less than the
3085 * number of lines from vertical start.
3086 */
3087# define TV_VBURST_START_F1_MASK 0x003f0000
3088# define TV_VBURST_START_F1_SHIFT 16
3089/**
3090 * Offset to the end of vertical colorburst, measured in one less than the
3091 * number of lines from the start of NBR.
3092 */
3093# define TV_VBURST_END_F1_MASK 0x000000ff
3094# define TV_VBURST_END_F1_SHIFT 0
3095
3096#define TV_V_CTL_5 0x6804c
3097/**
3098 * Offset to start of vertical colorburst, measured in one less than the
3099 * number of lines from vertical start.
3100 */
3101# define TV_VBURST_START_F2_MASK 0x003f0000
3102# define TV_VBURST_START_F2_SHIFT 16
3103/**
3104 * Offset to the end of vertical colorburst, measured in one less than the
3105 * number of lines from the start of NBR.
3106 */
3107# define TV_VBURST_END_F2_MASK 0x000000ff
3108# define TV_VBURST_END_F2_SHIFT 0
3109
3110#define TV_V_CTL_6 0x68050
3111/**
3112 * Offset to start of vertical colorburst, measured in one less than the
3113 * number of lines from vertical start.
3114 */
3115# define TV_VBURST_START_F3_MASK 0x003f0000
3116# define TV_VBURST_START_F3_SHIFT 16
3117/**
3118 * Offset to the end of vertical colorburst, measured in one less than the
3119 * number of lines from the start of NBR.
3120 */
3121# define TV_VBURST_END_F3_MASK 0x000000ff
3122# define TV_VBURST_END_F3_SHIFT 0
3123
3124#define TV_V_CTL_7 0x68054
3125/**
3126 * Offset to start of vertical colorburst, measured in one less than the
3127 * number of lines from vertical start.
3128 */
3129# define TV_VBURST_START_F4_MASK 0x003f0000
3130# define TV_VBURST_START_F4_SHIFT 16
3131/**
3132 * Offset to the end of vertical colorburst, measured in one less than the
3133 * number of lines from the start of NBR.
3134 */
3135# define TV_VBURST_END_F4_MASK 0x000000ff
3136# define TV_VBURST_END_F4_SHIFT 0
3137
3138#define TV_SC_CTL_1 0x68060
3139/** Turns on the first subcarrier phase generation DDA */
3140# define TV_SC_DDA1_EN (1 << 31)
3141/** Turns on the first subcarrier phase generation DDA */
3142# define TV_SC_DDA2_EN (1 << 30)
3143/** Turns on the first subcarrier phase generation DDA */
3144# define TV_SC_DDA3_EN (1 << 29)
3145/** Sets the subcarrier DDA to reset frequency every other field */
3146# define TV_SC_RESET_EVERY_2 (0 << 24)
3147/** Sets the subcarrier DDA to reset frequency every fourth field */
3148# define TV_SC_RESET_EVERY_4 (1 << 24)
3149/** Sets the subcarrier DDA to reset frequency every eighth field */
3150# define TV_SC_RESET_EVERY_8 (2 << 24)
3151/** Sets the subcarrier DDA to never reset the frequency */
3152# define TV_SC_RESET_NEVER (3 << 24)
3153/** Sets the peak amplitude of the colorburst.*/
3154# define TV_BURST_LEVEL_MASK 0x00ff0000
3155# define TV_BURST_LEVEL_SHIFT 16
3156/** Sets the increment of the first subcarrier phase generation DDA */
3157# define TV_SCDDA1_INC_MASK 0x00000fff
3158# define TV_SCDDA1_INC_SHIFT 0
3159
3160#define TV_SC_CTL_2 0x68064
3161/** Sets the rollover for the second subcarrier phase generation DDA */
3162# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3163# define TV_SCDDA2_SIZE_SHIFT 16
3164/** Sets the increent of the second subcarrier phase generation DDA */
3165# define TV_SCDDA2_INC_MASK 0x00007fff
3166# define TV_SCDDA2_INC_SHIFT 0
3167
3168#define TV_SC_CTL_3 0x68068
3169/** Sets the rollover for the third subcarrier phase generation DDA */
3170# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3171# define TV_SCDDA3_SIZE_SHIFT 16
3172/** Sets the increent of the third subcarrier phase generation DDA */
3173# define TV_SCDDA3_INC_MASK 0x00007fff
3174# define TV_SCDDA3_INC_SHIFT 0
3175
3176#define TV_WIN_POS 0x68070
3177/** X coordinate of the display from the start of horizontal active */
3178# define TV_XPOS_MASK 0x1fff0000
3179# define TV_XPOS_SHIFT 16
3180/** Y coordinate of the display from the start of vertical active (NBR) */
3181# define TV_YPOS_MASK 0x00000fff
3182# define TV_YPOS_SHIFT 0
3183
3184#define TV_WIN_SIZE 0x68074
3185/** Horizontal size of the display window, measured in pixels*/
3186# define TV_XSIZE_MASK 0x1fff0000
3187# define TV_XSIZE_SHIFT 16
3188/**
3189 * Vertical size of the display window, measured in pixels.
3190 *
3191 * Must be even for interlaced modes.
3192 */
3193# define TV_YSIZE_MASK 0x00000fff
3194# define TV_YSIZE_SHIFT 0
3195
3196#define TV_FILTER_CTL_1 0x68080
3197/**
3198 * Enables automatic scaling calculation.
3199 *
3200 * If set, the rest of the registers are ignored, and the calculated values can
3201 * be read back from the register.
3202 */
3203# define TV_AUTO_SCALE (1 << 31)
3204/**
3205 * Disables the vertical filter.
3206 *
3207 * This is required on modes more than 1024 pixels wide */
3208# define TV_V_FILTER_BYPASS (1 << 29)
3209/** Enables adaptive vertical filtering */
3210# define TV_VADAPT (1 << 28)
3211# define TV_VADAPT_MODE_MASK (3 << 26)
3212/** Selects the least adaptive vertical filtering mode */
3213# define TV_VADAPT_MODE_LEAST (0 << 26)
3214/** Selects the moderately adaptive vertical filtering mode */
3215# define TV_VADAPT_MODE_MODERATE (1 << 26)
3216/** Selects the most adaptive vertical filtering mode */
3217# define TV_VADAPT_MODE_MOST (3 << 26)
3218/**
3219 * Sets the horizontal scaling factor.
3220 *
3221 * This should be the fractional part of the horizontal scaling factor divided
3222 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3223 *
3224 * (src width - 1) / ((oversample * dest width) - 1)
3225 */
3226# define TV_HSCALE_FRAC_MASK 0x00003fff
3227# define TV_HSCALE_FRAC_SHIFT 0
3228
3229#define TV_FILTER_CTL_2 0x68084
3230/**
3231 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3232 *
3233 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3234 */
3235# define TV_VSCALE_INT_MASK 0x00038000
3236# define TV_VSCALE_INT_SHIFT 15
3237/**
3238 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3239 *
3240 * \sa TV_VSCALE_INT_MASK
3241 */
3242# define TV_VSCALE_FRAC_MASK 0x00007fff
3243# define TV_VSCALE_FRAC_SHIFT 0
3244
3245#define TV_FILTER_CTL_3 0x68088
3246/**
3247 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3248 *
3249 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3250 *
3251 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3252 */
3253# define TV_VSCALE_IP_INT_MASK 0x00038000
3254# define TV_VSCALE_IP_INT_SHIFT 15
3255/**
3256 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3257 *
3258 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3259 *
3260 * \sa TV_VSCALE_IP_INT_MASK
3261 */
3262# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3263# define TV_VSCALE_IP_FRAC_SHIFT 0
3264
3265#define TV_CC_CONTROL 0x68090
3266# define TV_CC_ENABLE (1 << 31)
3267/**
3268 * Specifies which field to send the CC data in.
3269 *
3270 * CC data is usually sent in field 0.
3271 */
3272# define TV_CC_FID_MASK (1 << 27)
3273# define TV_CC_FID_SHIFT 27
3274/** Sets the horizontal position of the CC data. Usually 135. */
3275# define TV_CC_HOFF_MASK 0x03ff0000
3276# define TV_CC_HOFF_SHIFT 16
3277/** Sets the vertical position of the CC data. Usually 21 */
3278# define TV_CC_LINE_MASK 0x0000003f
3279# define TV_CC_LINE_SHIFT 0
3280
3281#define TV_CC_DATA 0x68094
3282# define TV_CC_RDY (1 << 31)
3283/** Second word of CC data to be transmitted. */
3284# define TV_CC_DATA_2_MASK 0x007f0000
3285# define TV_CC_DATA_2_SHIFT 16
3286/** First word of CC data to be transmitted. */
3287# define TV_CC_DATA_1_MASK 0x0000007f
3288# define TV_CC_DATA_1_SHIFT 0
3289
3290#define TV_H_LUMA_0 0x68100
3291#define TV_H_LUMA_59 0x681ec
3292#define TV_H_CHROMA_0 0x68200
3293#define TV_H_CHROMA_59 0x682ec
3294#define TV_V_LUMA_0 0x68300
3295#define TV_V_LUMA_42 0x683a8
3296#define TV_V_CHROMA_0 0x68400
3297#define TV_V_CHROMA_42 0x684a8
3298
040d87f1 3299/* Display Port */
32f9d658 3300#define DP_A 0x64000 /* eDP */
040d87f1
KP
3301#define DP_B 0x64100
3302#define DP_C 0x64200
3303#define DP_D 0x64300
3304
3305#define DP_PORT_EN (1 << 31)
3306#define DP_PIPEB_SELECT (1 << 30)
47a05eca 3307#define DP_PIPE_MASK (1 << 30)
44f37d1f
CML
3308#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3309#define DP_PIPE_MASK_CHV (3 << 16)
47a05eca 3310
040d87f1
KP
3311/* Link training mode - select a suitable mode for each stage */
3312#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3313#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3314#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3315#define DP_LINK_TRAIN_OFF (3 << 28)
3316#define DP_LINK_TRAIN_MASK (3 << 28)
3317#define DP_LINK_TRAIN_SHIFT 28
3318
8db9d77b
ZW
3319/* CPT Link training mode */
3320#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3321#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3322#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3323#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3324#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3325#define DP_LINK_TRAIN_SHIFT_CPT 8
3326
040d87f1
KP
3327/* Signal voltages. These are mostly controlled by the other end */
3328#define DP_VOLTAGE_0_4 (0 << 25)
3329#define DP_VOLTAGE_0_6 (1 << 25)
3330#define DP_VOLTAGE_0_8 (2 << 25)
3331#define DP_VOLTAGE_1_2 (3 << 25)
3332#define DP_VOLTAGE_MASK (7 << 25)
3333#define DP_VOLTAGE_SHIFT 25
3334
3335/* Signal pre-emphasis levels, like voltages, the other end tells us what
3336 * they want
3337 */
3338#define DP_PRE_EMPHASIS_0 (0 << 22)
3339#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3340#define DP_PRE_EMPHASIS_6 (2 << 22)
3341#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3342#define DP_PRE_EMPHASIS_MASK (7 << 22)
3343#define DP_PRE_EMPHASIS_SHIFT 22
3344
3345/* How many wires to use. I guess 3 was too hard */
17aa6be9 3346#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
040d87f1
KP
3347#define DP_PORT_WIDTH_MASK (7 << 19)
3348
3349/* Mystic DPCD version 1.1 special mode */
3350#define DP_ENHANCED_FRAMING (1 << 18)
3351
32f9d658
ZW
3352/* eDP */
3353#define DP_PLL_FREQ_270MHZ (0 << 16)
3354#define DP_PLL_FREQ_160MHZ (1 << 16)
3355#define DP_PLL_FREQ_MASK (3 << 16)
3356
040d87f1
KP
3357/** locked once port is enabled */
3358#define DP_PORT_REVERSAL (1 << 15)
3359
32f9d658
ZW
3360/* eDP */
3361#define DP_PLL_ENABLE (1 << 14)
3362
040d87f1
KP
3363/** sends the clock on lane 15 of the PEG for debug */
3364#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3365
3366#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 3367#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
3368
3369/** limit RGB values to avoid confusing TVs */
3370#define DP_COLOR_RANGE_16_235 (1 << 8)
3371
3372/** Turn on the audio link */
3373#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3374
3375/** vs and hs sync polarity */
3376#define DP_SYNC_VS_HIGH (1 << 4)
3377#define DP_SYNC_HS_HIGH (1 << 3)
3378
3379/** A fantasy */
3380#define DP_DETECTED (1 << 2)
3381
3382/** The aux channel provides a way to talk to the
3383 * signal sink for DDC etc. Max packet size supported
3384 * is 20 bytes in each direction, hence the 5 fixed
3385 * data registers
3386 */
32f9d658
ZW
3387#define DPA_AUX_CH_CTL 0x64010
3388#define DPA_AUX_CH_DATA1 0x64014
3389#define DPA_AUX_CH_DATA2 0x64018
3390#define DPA_AUX_CH_DATA3 0x6401c
3391#define DPA_AUX_CH_DATA4 0x64020
3392#define DPA_AUX_CH_DATA5 0x64024
3393
040d87f1
KP
3394#define DPB_AUX_CH_CTL 0x64110
3395#define DPB_AUX_CH_DATA1 0x64114
3396#define DPB_AUX_CH_DATA2 0x64118
3397#define DPB_AUX_CH_DATA3 0x6411c
3398#define DPB_AUX_CH_DATA4 0x64120
3399#define DPB_AUX_CH_DATA5 0x64124
3400
3401#define DPC_AUX_CH_CTL 0x64210
3402#define DPC_AUX_CH_DATA1 0x64214
3403#define DPC_AUX_CH_DATA2 0x64218
3404#define DPC_AUX_CH_DATA3 0x6421c
3405#define DPC_AUX_CH_DATA4 0x64220
3406#define DPC_AUX_CH_DATA5 0x64224
3407
3408#define DPD_AUX_CH_CTL 0x64310
3409#define DPD_AUX_CH_DATA1 0x64314
3410#define DPD_AUX_CH_DATA2 0x64318
3411#define DPD_AUX_CH_DATA3 0x6431c
3412#define DPD_AUX_CH_DATA4 0x64320
3413#define DPD_AUX_CH_DATA5 0x64324
3414
3415#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3416#define DP_AUX_CH_CTL_DONE (1 << 30)
3417#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3418#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3419#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3420#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3421#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3422#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3423#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3424#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3425#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3426#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3427#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3428#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3429#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3430#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3431#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3432#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3433#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3434#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3435#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3436
3437/*
3438 * Computing GMCH M and N values for the Display Port link
3439 *
3440 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3441 *
3442 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3443 *
3444 * The GMCH value is used internally
3445 *
3446 * bytes_per_pixel is the number of bytes coming out of the plane,
3447 * which is after the LUTs, so we want the bytes for our color format.
3448 * For our current usage, this is always 3, one byte for R, G and B.
3449 */
e3b95f1e
DV
3450#define _PIPEA_DATA_M_G4X 0x70050
3451#define _PIPEB_DATA_M_G4X 0x71050
040d87f1
KP
3452
3453/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
a65851af 3454#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
72419203 3455#define TU_SIZE_SHIFT 25
a65851af 3456#define TU_SIZE_MASK (0x3f << 25)
040d87f1 3457
a65851af
VS
3458#define DATA_LINK_M_N_MASK (0xffffff)
3459#define DATA_LINK_N_MAX (0x800000)
040d87f1 3460
e3b95f1e
DV
3461#define _PIPEA_DATA_N_G4X 0x70054
3462#define _PIPEB_DATA_N_G4X 0x71054
040d87f1
KP
3463#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3464
3465/*
3466 * Computing Link M and N values for the Display Port link
3467 *
3468 * Link M / N = pixel_clock / ls_clk
3469 *
3470 * (the DP spec calls pixel_clock the 'strm_clk')
3471 *
3472 * The Link value is transmitted in the Main Stream
3473 * Attributes and VB-ID.
3474 */
3475
e3b95f1e
DV
3476#define _PIPEA_LINK_M_G4X 0x70060
3477#define _PIPEB_LINK_M_G4X 0x71060
040d87f1
KP
3478#define PIPEA_DP_LINK_M_MASK (0xffffff)
3479
e3b95f1e
DV
3480#define _PIPEA_LINK_N_G4X 0x70064
3481#define _PIPEB_LINK_N_G4X 0x71064
040d87f1
KP
3482#define PIPEA_DP_LINK_N_MASK (0xffffff)
3483
e3b95f1e
DV
3484#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3485#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3486#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3487#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
9db4a9c7 3488
585fb111
JB
3489/* Display & cursor control */
3490
3491/* Pipe A */
a57c774a 3492#define _PIPEADSL 0x70000
837ba00f
PZ
3493#define DSL_LINEMASK_GEN2 0x00000fff
3494#define DSL_LINEMASK_GEN3 0x00001fff
a57c774a 3495#define _PIPEACONF 0x70008
5eddb70b
CW
3496#define PIPECONF_ENABLE (1<<31)
3497#define PIPECONF_DISABLE 0
3498#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 3499#define I965_PIPECONF_ACTIVE (1<<30)
b6ec10b3 3500#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
f47166d2 3501#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
5eddb70b
CW
3502#define PIPECONF_SINGLE_WIDE 0
3503#define PIPECONF_PIPE_UNLOCKED 0
3504#define PIPECONF_PIPE_LOCKED (1<<25)
3505#define PIPECONF_PALETTE 0
3506#define PIPECONF_GAMMA (1<<24)
585fb111 3507#define PIPECONF_FORCE_BORDER (1<<25)
59df7b17 3508#define PIPECONF_INTERLACE_MASK (7 << 21)
ee2b0b38 3509#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
d442ae18
DV
3510/* Note that pre-gen3 does not support interlaced display directly. Panel
3511 * fitting must be disabled on pre-ilk for interlaced. */
3512#define PIPECONF_PROGRESSIVE (0 << 21)
3513#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3514#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3515#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3516#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3517/* Ironlake and later have a complete new set of values for interlaced. PFIT
3518 * means panel fitter required, PF means progressive fetch, DBL means power
3519 * saving pixel doubling. */
3520#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3521#define PIPECONF_INTERLACED_ILK (3 << 21)
3522#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3523#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
1bd1bd80 3524#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
439d7ac0 3525#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
652c393a 3526#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
3685a8f3 3527#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
dfd07d72
DV
3528#define PIPECONF_BPC_MASK (0x7 << 5)
3529#define PIPECONF_8BPC (0<<5)
3530#define PIPECONF_10BPC (1<<5)
3531#define PIPECONF_6BPC (2<<5)
3532#define PIPECONF_12BPC (3<<5)
4f0d1aff
JB
3533#define PIPECONF_DITHER_EN (1<<4)
3534#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3535#define PIPECONF_DITHER_TYPE_SP (0<<2)
3536#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3537#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3538#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
a57c774a 3539#define _PIPEASTAT 0x70024
585fb111 3540#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
579a9b0e 3541#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
585fb111
JB
3542#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3543#define PIPE_CRC_DONE_ENABLE (1UL<<28)
8cc96e7c 3544#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
585fb111 3545#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
c46ce4d7 3546#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
585fb111
JB
3547#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3548#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3549#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3550#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
c70af1e4 3551#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
585fb111
JB
3552#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3553#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3554#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
10c59c51 3555#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
8cc96e7c 3556#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
585fb111
JB
3557#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3558#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
8cc96e7c 3559#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
585fb111 3560#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
c46ce4d7 3561#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
585fb111 3562#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
579a9b0e
ID
3563#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3564#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
585fb111
JB
3565#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3566#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
8cc96e7c 3567#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
585fb111 3568#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
579a9b0e 3569#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
585fb111
JB
3570#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3571#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3572#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3573#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3574#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
10c59c51 3575#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
8cc96e7c 3576#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
585fb111
JB
3577#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3578#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
10c59c51 3579#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
8cc96e7c 3580#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
585fb111
JB
3581#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3582#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
8cc96e7c 3583#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
585fb111 3584#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
8cc96e7c 3585#define PIPE_HBLANK_INT_STATUS (1UL<<0)
585fb111
JB
3586#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3587
755e9019
ID
3588#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3589#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3590
84fd4f4e
RB
3591#define PIPE_A_OFFSET 0x70000
3592#define PIPE_B_OFFSET 0x71000
3593#define PIPE_C_OFFSET 0x72000
3594#define CHV_PIPE_C_OFFSET 0x74000
a57c774a
AK
3595/*
3596 * There's actually no pipe EDP. Some pipe registers have
3597 * simply shifted from the pipe to the transcoder, while
3598 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3599 * to access such registers in transcoder EDP.
3600 */
3601#define PIPE_EDP_OFFSET 0x7f000
3602
5c969aa7
DL
3603#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3604 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3605 dev_priv->info.display_mmio_offset)
a57c774a
AK
3606
3607#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3608#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3609#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3610#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3611#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
5eddb70b 3612
756f85cf
PZ
3613#define _PIPE_MISC_A 0x70030
3614#define _PIPE_MISC_B 0x71030
3615#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3616#define PIPEMISC_DITHER_8_BPC (0<<5)
3617#define PIPEMISC_DITHER_10_BPC (1<<5)
3618#define PIPEMISC_DITHER_6_BPC (2<<5)
3619#define PIPEMISC_DITHER_12_BPC (3<<5)
3620#define PIPEMISC_DITHER_ENABLE (1<<4)
3621#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3622#define PIPEMISC_DITHER_TYPE_SP (0<<2)
a57c774a 3623#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
756f85cf 3624
b41fbda1 3625#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
7983117f 3626#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
c46ce4d7
JB
3627#define PIPEB_HLINE_INT_EN (1<<28)
3628#define PIPEB_VBLANK_INT_EN (1<<27)
579a9b0e
ID
3629#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3630#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3631#define PLANEB_FLIP_DONE_INT_EN (1<<24)
f3c67fdd 3632#define PIPE_PSR_INT_EN (1<<22)
7983117f 3633#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
c46ce4d7
JB
3634#define PIPEA_HLINE_INT_EN (1<<20)
3635#define PIPEA_VBLANK_INT_EN (1<<19)
579a9b0e
ID
3636#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3637#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
c46ce4d7 3638#define PLANEA_FLIPDONE_INT_EN (1<<16)
f3c67fdd
VS
3639#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3640#define PIPEC_HLINE_INT_EN (1<<12)
3641#define PIPEC_VBLANK_INT_EN (1<<11)
3642#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3643#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3644#define PLANEC_FLIPDONE_INT_EN (1<<8)
c46ce4d7 3645
bf67a6fd
VS
3646#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3647#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3648#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3649#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3650#define CURSORC_INVALID_GTT_INT_EN (1<<24)
c46ce4d7
JB
3651#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3652#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3653#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3654#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3655#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3656#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3657#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3658#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3659#define DPINVGTT_EN_MASK 0xff0000
bf67a6fd
VS
3660#define DPINVGTT_EN_MASK_CHV 0xfff0000
3661#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3662#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3663#define PLANEC_INVALID_GTT_STATUS (1<<9)
3664#define CURSORC_INVALID_GTT_STATUS (1<<8)
c46ce4d7
JB
3665#define CURSORB_INVALID_GTT_STATUS (1<<7)
3666#define CURSORA_INVALID_GTT_STATUS (1<<6)
3667#define SPRITED_INVALID_GTT_STATUS (1<<5)
3668#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3669#define PLANEB_INVALID_GTT_STATUS (1<<3)
3670#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3671#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3672#define PLANEA_INVALID_GTT_STATUS (1<<0)
3673#define DPINVGTT_STATUS_MASK 0xff
bf67a6fd 3674#define DPINVGTT_STATUS_MASK_CHV 0xfff
c46ce4d7 3675
585fb111
JB
3676#define DSPARB 0x70030
3677#define DSPARB_CSTART_MASK (0x7f << 7)
3678#define DSPARB_CSTART_SHIFT 7
3679#define DSPARB_BSTART_MASK (0x7f)
3680#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
3681#define DSPARB_BEND_SHIFT 9 /* on 855 */
3682#define DSPARB_AEND_SHIFT 0
3683
5c969aa7 3684#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
0e442c60 3685#define DSPFW_SR_SHIFT 23
0206e353 3686#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 3687#define DSPFW_CURSORB_SHIFT 16
d4294342 3688#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 3689#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
3690#define DSPFW_PLANEB_MASK (0x7f<<8)
3691#define DSPFW_PLANEA_MASK (0x7f)
5c969aa7 3692#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
0e442c60 3693#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 3694#define DSPFW_CURSORA_SHIFT 8
d4294342 3695#define DSPFW_PLANEC_MASK (0x7f)
5c969aa7 3696#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
0e442c60
JB
3697#define DSPFW_HPLL_SR_EN (1<<31)
3698#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 3699#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
3700#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3701#define DSPFW_HPLL_CURSOR_SHIFT 16
3702#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3703#define DSPFW_HPLL_SR_MASK (0x1ff)
5c969aa7
DL
3704#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3705#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
7662c8bd 3706
12a3c055
GB
3707/* drain latency register values*/
3708#define DRAIN_LATENCY_PRECISION_32 32
3709#define DRAIN_LATENCY_PRECISION_16 16
8f6d8ee9 3710#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
12a3c055
GB
3711#define DDL_CURSORA_PRECISION_32 (1<<31)
3712#define DDL_CURSORA_PRECISION_16 (0<<31)
3713#define DDL_CURSORA_SHIFT 24
c294c545
VS
3714#define DDL_SPRITEB_PRECISION_32 (1<<23)
3715#define DDL_SPRITEB_PRECISION_16 (0<<23)
3716#define DDL_SPRITEB_SHIFT 16
3717#define DDL_SPRITEA_PRECISION_32 (1<<15)
3718#define DDL_SPRITEA_PRECISION_16 (0<<15)
3719#define DDL_SPRITEA_SHIFT 8
12a3c055
GB
3720#define DDL_PLANEA_PRECISION_32 (1<<7)
3721#define DDL_PLANEA_PRECISION_16 (0<<7)
c294c545
VS
3722#define DDL_PLANEA_SHIFT 0
3723
8f6d8ee9 3724#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
12a3c055
GB
3725#define DDL_CURSORB_PRECISION_32 (1<<31)
3726#define DDL_CURSORB_PRECISION_16 (0<<31)
3727#define DDL_CURSORB_SHIFT 24
c294c545
VS
3728#define DDL_SPRITED_PRECISION_32 (1<<23)
3729#define DDL_SPRITED_PRECISION_16 (0<<23)
3730#define DDL_SPRITED_SHIFT 16
3731#define DDL_SPRITEC_PRECISION_32 (1<<15)
3732#define DDL_SPRITEC_PRECISION_16 (0<<15)
3733#define DDL_SPRITEC_SHIFT 8
12a3c055
GB
3734#define DDL_PLANEB_PRECISION_32 (1<<7)
3735#define DDL_PLANEB_PRECISION_16 (0<<7)
c294c545
VS
3736#define DDL_PLANEB_SHIFT 0
3737
3738#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3739#define DDL_CURSORC_PRECISION_32 (1<<31)
3740#define DDL_CURSORC_PRECISION_16 (0<<31)
3741#define DDL_CURSORC_SHIFT 24
3742#define DDL_SPRITEF_PRECISION_32 (1<<23)
3743#define DDL_SPRITEF_PRECISION_16 (0<<23)
3744#define DDL_SPRITEF_SHIFT 16
3745#define DDL_SPRITEE_PRECISION_32 (1<<15)
3746#define DDL_SPRITEE_PRECISION_16 (0<<15)
3747#define DDL_SPRITEE_SHIFT 8
3748#define DDL_PLANEC_PRECISION_32 (1<<7)
3749#define DDL_PLANEC_PRECISION_16 (0<<7)
3750#define DDL_PLANEC_SHIFT 0
12a3c055 3751
7662c8bd 3752/* FIFO watermark sizes etc */
0e442c60 3753#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
3754#define I915_FIFO_LINE_SIZE 64
3755#define I830_FIFO_LINE_SIZE 32
0e442c60 3756
ceb04246 3757#define VALLEYVIEW_FIFO_SIZE 255
0e442c60 3758#define G4X_FIFO_SIZE 127
1b07e04e
ZY
3759#define I965_FIFO_SIZE 512
3760#define I945_FIFO_SIZE 127
7662c8bd 3761#define I915_FIFO_SIZE 95
dff33cfc 3762#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 3763#define I830_FIFO_SIZE 95
0e442c60 3764
ceb04246 3765#define VALLEYVIEW_MAX_WM 0xff
0e442c60 3766#define G4X_MAX_WM 0x3f
7662c8bd
SL
3767#define I915_MAX_WM 0x3f
3768
f2b115e6
AJ
3769#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3770#define PINEVIEW_FIFO_LINE_SIZE 64
3771#define PINEVIEW_MAX_WM 0x1ff
3772#define PINEVIEW_DFT_WM 0x3f
3773#define PINEVIEW_DFT_HPLLOFF_WM 0
3774#define PINEVIEW_GUARD_WM 10
3775#define PINEVIEW_CURSOR_FIFO 64
3776#define PINEVIEW_CURSOR_MAX_WM 0x3f
3777#define PINEVIEW_CURSOR_DFT_WM 0
3778#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 3779
ceb04246 3780#define VALLEYVIEW_CURSOR_MAX_WM 64
4fe5e611
ZY
3781#define I965_CURSOR_FIFO 64
3782#define I965_CURSOR_MAX_WM 32
3783#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
3784
3785/* define the Watermark register on Ironlake */
3786#define WM0_PIPEA_ILK 0x45100
1996d624 3787#define WM0_PIPE_PLANE_MASK (0xffff<<16)
7f8a8569 3788#define WM0_PIPE_PLANE_SHIFT 16
1996d624 3789#define WM0_PIPE_SPRITE_MASK (0xff<<8)
7f8a8569 3790#define WM0_PIPE_SPRITE_SHIFT 8
1996d624 3791#define WM0_PIPE_CURSOR_MASK (0xff)
7f8a8569
ZW
3792
3793#define WM0_PIPEB_ILK 0x45104
d6c892df 3794#define WM0_PIPEC_IVB 0x45200
7f8a8569
ZW
3795#define WM1_LP_ILK 0x45108
3796#define WM1_LP_SR_EN (1<<31)
3797#define WM1_LP_LATENCY_SHIFT 24
3798#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
3799#define WM1_LP_FBC_MASK (0xf<<20)
3800#define WM1_LP_FBC_SHIFT 20
416f4727 3801#define WM1_LP_FBC_SHIFT_BDW 19
1996d624 3802#define WM1_LP_SR_MASK (0x7ff<<8)
7f8a8569 3803#define WM1_LP_SR_SHIFT 8
1996d624 3804#define WM1_LP_CURSOR_MASK (0xff)
dd8849c8
JB
3805#define WM2_LP_ILK 0x4510c
3806#define WM2_LP_EN (1<<31)
3807#define WM3_LP_ILK 0x45110
3808#define WM3_LP_EN (1<<31)
3809#define WM1S_LP_ILK 0x45120
b840d907
JB
3810#define WM2S_LP_IVB 0x45124
3811#define WM3S_LP_IVB 0x45128
dd8849c8 3812#define WM1S_LP_EN (1<<31)
7f8a8569 3813
cca32e9a
PZ
3814#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3815 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3816 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3817
7f8a8569
ZW
3818/* Memory latency timer register */
3819#define MLTR_ILK 0x11222
b79d4990
JB
3820#define MLTR_WM1_SHIFT 0
3821#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
3822/* the unit of memory self-refresh latency time is 0.5us */
3823#define ILK_SRLT_MASK 0x3f
3824
1398261a
YL
3825
3826/* the address where we get all kinds of latency value */
3827#define SSKPD 0x5d10
3828#define SSKPD_WM_MASK 0x3f
3829#define SSKPD_WM0_SHIFT 0
3830#define SSKPD_WM1_SHIFT 8
3831#define SSKPD_WM2_SHIFT 16
3832#define SSKPD_WM3_SHIFT 24
3833
585fb111
JB
3834/*
3835 * The two pipe frame counter registers are not synchronized, so
3836 * reading a stable value is somewhat tricky. The following code
3837 * should work:
3838 *
3839 * do {
3840 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3841 * PIPE_FRAME_HIGH_SHIFT;
3842 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3843 * PIPE_FRAME_LOW_SHIFT);
3844 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3845 * PIPE_FRAME_HIGH_SHIFT);
3846 * } while (high1 != high2);
3847 * frame = (high1 << 8) | low1;
3848 */
25a2e2d0 3849#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
3850#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3851#define PIPE_FRAME_HIGH_SHIFT 0
25a2e2d0 3852#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
3853#define PIPE_FRAME_LOW_MASK 0xff000000
3854#define PIPE_FRAME_LOW_SHIFT 24
3855#define PIPE_PIXEL_MASK 0x00ffffff
3856#define PIPE_PIXEL_SHIFT 0
9880b7a5 3857/* GM45+ just has to be different */
eb6008ad
RB
3858#define _PIPEA_FRMCOUNT_GM45 0x70040
3859#define _PIPEA_FLIPCOUNT_GM45 0x70044
3860#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
585fb111
JB
3861
3862/* Cursor A & B regs */
5efb3e28 3863#define _CURACNTR 0x70080
14b60391
JB
3864/* Old style CUR*CNTR flags (desktop 8xx) */
3865#define CURSOR_ENABLE 0x80000000
3866#define CURSOR_GAMMA_ENABLE 0x40000000
3867#define CURSOR_STRIDE_MASK 0x30000000
86d3efce 3868#define CURSOR_PIPE_CSC_ENABLE (1<<24)
14b60391
JB
3869#define CURSOR_FORMAT_SHIFT 24
3870#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3871#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3872#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3873#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3874#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3875#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3876/* New style CUR*CNTR flags */
3877#define CURSOR_MODE 0x27
585fb111 3878#define CURSOR_MODE_DISABLE 0x00
4726e0b0
SK
3879#define CURSOR_MODE_128_32B_AX 0x02
3880#define CURSOR_MODE_256_32B_AX 0x03
585fb111 3881#define CURSOR_MODE_64_32B_AX 0x07
4726e0b0
SK
3882#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3883#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
585fb111 3884#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
3885#define MCURSOR_PIPE_SELECT (1 << 28)
3886#define MCURSOR_PIPE_A 0x00
3887#define MCURSOR_PIPE_B (1 << 28)
585fb111 3888#define MCURSOR_GAMMA_ENABLE (1 << 26)
1f5d76db 3889#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
5efb3e28
VS
3890#define _CURABASE 0x70084
3891#define _CURAPOS 0x70088
585fb111
JB
3892#define CURSOR_POS_MASK 0x007FF
3893#define CURSOR_POS_SIGN 0x8000
3894#define CURSOR_X_SHIFT 0
3895#define CURSOR_Y_SHIFT 16
14b60391 3896#define CURSIZE 0x700a0
5efb3e28
VS
3897#define _CURBCNTR 0x700c0
3898#define _CURBBASE 0x700c4
3899#define _CURBPOS 0x700c8
585fb111 3900
65a21cd6
JB
3901#define _CURBCNTR_IVB 0x71080
3902#define _CURBBASE_IVB 0x71084
3903#define _CURBPOS_IVB 0x71088
3904
5efb3e28
VS
3905#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
3906 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
3907 dev_priv->info.display_mmio_offset)
3908
3909#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
3910#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
3911#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
c4a1d9e4 3912
5efb3e28
VS
3913#define CURSOR_A_OFFSET 0x70080
3914#define CURSOR_B_OFFSET 0x700c0
3915#define CHV_CURSOR_C_OFFSET 0x700e0
3916#define IVB_CURSOR_B_OFFSET 0x71080
3917#define IVB_CURSOR_C_OFFSET 0x72080
65a21cd6 3918
585fb111 3919/* Display A control */
a57c774a 3920#define _DSPACNTR 0x70180
585fb111
JB
3921#define DISPLAY_PLANE_ENABLE (1<<31)
3922#define DISPLAY_PLANE_DISABLE 0
3923#define DISPPLANE_GAMMA_ENABLE (1<<30)
3924#define DISPPLANE_GAMMA_DISABLE 0
3925#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
57779d06 3926#define DISPPLANE_YUV422 (0x0<<26)
585fb111 3927#define DISPPLANE_8BPP (0x2<<26)
57779d06
VS
3928#define DISPPLANE_BGRA555 (0x3<<26)
3929#define DISPPLANE_BGRX555 (0x4<<26)
3930#define DISPPLANE_BGRX565 (0x5<<26)
3931#define DISPPLANE_BGRX888 (0x6<<26)
3932#define DISPPLANE_BGRA888 (0x7<<26)
3933#define DISPPLANE_RGBX101010 (0x8<<26)
3934#define DISPPLANE_RGBA101010 (0x9<<26)
3935#define DISPPLANE_BGRX101010 (0xa<<26)
3936#define DISPPLANE_RGBX161616 (0xc<<26)
3937#define DISPPLANE_RGBX888 (0xe<<26)
3938#define DISPPLANE_RGBA888 (0xf<<26)
585fb111
JB
3939#define DISPPLANE_STEREO_ENABLE (1<<25)
3940#define DISPPLANE_STEREO_DISABLE 0
86d3efce 3941#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
b24e7179
JB
3942#define DISPPLANE_SEL_PIPE_SHIFT 24
3943#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 3944#define DISPPLANE_SEL_PIPE_A 0
b24e7179 3945#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
3946#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3947#define DISPPLANE_SRC_KEY_DISABLE 0
3948#define DISPPLANE_LINE_DOUBLE (1<<20)
3949#define DISPPLANE_NO_LINE_DOUBLE 0
3950#define DISPPLANE_STEREO_POLARITY_FIRST 0
3951#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 3952#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 3953#define DISPPLANE_TILED (1<<10)
a57c774a
AK
3954#define _DSPAADDR 0x70184
3955#define _DSPASTRIDE 0x70188
3956#define _DSPAPOS 0x7018C /* reserved */
3957#define _DSPASIZE 0x70190
3958#define _DSPASURF 0x7019C /* 965+ only */
3959#define _DSPATILEOFF 0x701A4 /* 965+ only */
3960#define _DSPAOFFSET 0x701A4 /* HSW */
3961#define _DSPASURFLIVE 0x701AC
3962
3963#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3964#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3965#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3966#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3967#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3968#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3969#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
e506a0c6 3970#define DSPLINOFF(plane) DSPADDR(plane)
a57c774a
AK
3971#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3972#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
5eddb70b 3973
446f2545
AR
3974/* Display/Sprite base address macros */
3975#define DISP_BASEADDR_MASK (0xfffff000)
3976#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3977#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
446f2545 3978
585fb111 3979/* VBIOS flags */
5c969aa7
DL
3980#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3981#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3982#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3983#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3984#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3985#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3986#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3987#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3988#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3989#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3990#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3991#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3992#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
585fb111
JB
3993
3994/* Pipe B */
5c969aa7
DL
3995#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3996#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3997#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
25a2e2d0
VS
3998#define _PIPEBFRAMEHIGH 0x71040
3999#define _PIPEBFRAMEPIXEL 0x71044
5c969aa7
DL
4000#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4001#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
9880b7a5 4002
585fb111
JB
4003
4004/* Display B control */
5c969aa7 4005#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
585fb111
JB
4006#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4007#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4008#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4009#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
5c969aa7
DL
4010#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4011#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4012#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4013#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4014#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4015#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4016#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4017#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
585fb111 4018
b840d907
JB
4019/* Sprite A control */
4020#define _DVSACNTR 0x72180
4021#define DVS_ENABLE (1<<31)
4022#define DVS_GAMMA_ENABLE (1<<30)
4023#define DVS_PIXFORMAT_MASK (3<<25)
4024#define DVS_FORMAT_YUV422 (0<<25)
4025#define DVS_FORMAT_RGBX101010 (1<<25)
4026#define DVS_FORMAT_RGBX888 (2<<25)
4027#define DVS_FORMAT_RGBX161616 (3<<25)
86d3efce 4028#define DVS_PIPE_CSC_ENABLE (1<<24)
b840d907 4029#define DVS_SOURCE_KEY (1<<22)
ab2f9df1 4030#define DVS_RGB_ORDER_XBGR (1<<20)
b840d907
JB
4031#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4032#define DVS_YUV_ORDER_YUYV (0<<16)
4033#define DVS_YUV_ORDER_UYVY (1<<16)
4034#define DVS_YUV_ORDER_YVYU (2<<16)
4035#define DVS_YUV_ORDER_VYUY (3<<16)
4036#define DVS_DEST_KEY (1<<2)
4037#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4038#define DVS_TILED (1<<10)
4039#define _DVSALINOFF 0x72184
4040#define _DVSASTRIDE 0x72188
4041#define _DVSAPOS 0x7218c
4042#define _DVSASIZE 0x72190
4043#define _DVSAKEYVAL 0x72194
4044#define _DVSAKEYMSK 0x72198
4045#define _DVSASURF 0x7219c
4046#define _DVSAKEYMAXVAL 0x721a0
4047#define _DVSATILEOFF 0x721a4
4048#define _DVSASURFLIVE 0x721ac
4049#define _DVSASCALE 0x72204
4050#define DVS_SCALE_ENABLE (1<<31)
4051#define DVS_FILTER_MASK (3<<29)
4052#define DVS_FILTER_MEDIUM (0<<29)
4053#define DVS_FILTER_ENHANCING (1<<29)
4054#define DVS_FILTER_SOFTENING (2<<29)
4055#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4056#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4057#define _DVSAGAMC 0x72300
4058
4059#define _DVSBCNTR 0x73180
4060#define _DVSBLINOFF 0x73184
4061#define _DVSBSTRIDE 0x73188
4062#define _DVSBPOS 0x7318c
4063#define _DVSBSIZE 0x73190
4064#define _DVSBKEYVAL 0x73194
4065#define _DVSBKEYMSK 0x73198
4066#define _DVSBSURF 0x7319c
4067#define _DVSBKEYMAXVAL 0x731a0
4068#define _DVSBTILEOFF 0x731a4
4069#define _DVSBSURFLIVE 0x731ac
4070#define _DVSBSCALE 0x73204
4071#define _DVSBGAMC 0x73300
4072
4073#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4074#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4075#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4076#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4077#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
8ea30864 4078#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
b840d907
JB
4079#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4080#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4081#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
8ea30864
JB
4082#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4083#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
32ae46bf 4084#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
b840d907
JB
4085
4086#define _SPRA_CTL 0x70280
4087#define SPRITE_ENABLE (1<<31)
4088#define SPRITE_GAMMA_ENABLE (1<<30)
4089#define SPRITE_PIXFORMAT_MASK (7<<25)
4090#define SPRITE_FORMAT_YUV422 (0<<25)
4091#define SPRITE_FORMAT_RGBX101010 (1<<25)
4092#define SPRITE_FORMAT_RGBX888 (2<<25)
4093#define SPRITE_FORMAT_RGBX161616 (3<<25)
4094#define SPRITE_FORMAT_YUV444 (4<<25)
4095#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
86d3efce 4096#define SPRITE_PIPE_CSC_ENABLE (1<<24)
b840d907
JB
4097#define SPRITE_SOURCE_KEY (1<<22)
4098#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4099#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4100#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4101#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4102#define SPRITE_YUV_ORDER_YUYV (0<<16)
4103#define SPRITE_YUV_ORDER_UYVY (1<<16)
4104#define SPRITE_YUV_ORDER_YVYU (2<<16)
4105#define SPRITE_YUV_ORDER_VYUY (3<<16)
4106#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4107#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4108#define SPRITE_TILED (1<<10)
4109#define SPRITE_DEST_KEY (1<<2)
4110#define _SPRA_LINOFF 0x70284
4111#define _SPRA_STRIDE 0x70288
4112#define _SPRA_POS 0x7028c
4113#define _SPRA_SIZE 0x70290
4114#define _SPRA_KEYVAL 0x70294
4115#define _SPRA_KEYMSK 0x70298
4116#define _SPRA_SURF 0x7029c
4117#define _SPRA_KEYMAX 0x702a0
4118#define _SPRA_TILEOFF 0x702a4
c54173a8 4119#define _SPRA_OFFSET 0x702a4
32ae46bf 4120#define _SPRA_SURFLIVE 0x702ac
b840d907
JB
4121#define _SPRA_SCALE 0x70304
4122#define SPRITE_SCALE_ENABLE (1<<31)
4123#define SPRITE_FILTER_MASK (3<<29)
4124#define SPRITE_FILTER_MEDIUM (0<<29)
4125#define SPRITE_FILTER_ENHANCING (1<<29)
4126#define SPRITE_FILTER_SOFTENING (2<<29)
4127#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4128#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4129#define _SPRA_GAMC 0x70400
4130
4131#define _SPRB_CTL 0x71280
4132#define _SPRB_LINOFF 0x71284
4133#define _SPRB_STRIDE 0x71288
4134#define _SPRB_POS 0x7128c
4135#define _SPRB_SIZE 0x71290
4136#define _SPRB_KEYVAL 0x71294
4137#define _SPRB_KEYMSK 0x71298
4138#define _SPRB_SURF 0x7129c
4139#define _SPRB_KEYMAX 0x712a0
4140#define _SPRB_TILEOFF 0x712a4
c54173a8 4141#define _SPRB_OFFSET 0x712a4
32ae46bf 4142#define _SPRB_SURFLIVE 0x712ac
b840d907
JB
4143#define _SPRB_SCALE 0x71304
4144#define _SPRB_GAMC 0x71400
4145
4146#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4147#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4148#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4149#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4150#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4151#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4152#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4153#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4154#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4155#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
c54173a8 4156#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
b840d907
JB
4157#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4158#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
32ae46bf 4159#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
b840d907 4160
921c3b67 4161#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
7f1f3851 4162#define SP_ENABLE (1<<31)
4ea67bc7 4163#define SP_GAMMA_ENABLE (1<<30)
7f1f3851
JB
4164#define SP_PIXFORMAT_MASK (0xf<<26)
4165#define SP_FORMAT_YUV422 (0<<26)
4166#define SP_FORMAT_BGR565 (5<<26)
4167#define SP_FORMAT_BGRX8888 (6<<26)
4168#define SP_FORMAT_BGRA8888 (7<<26)
4169#define SP_FORMAT_RGBX1010102 (8<<26)
4170#define SP_FORMAT_RGBA1010102 (9<<26)
4171#define SP_FORMAT_RGBX8888 (0xe<<26)
4172#define SP_FORMAT_RGBA8888 (0xf<<26)
4173#define SP_SOURCE_KEY (1<<22)
4174#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4175#define SP_YUV_ORDER_YUYV (0<<16)
4176#define SP_YUV_ORDER_UYVY (1<<16)
4177#define SP_YUV_ORDER_YVYU (2<<16)
4178#define SP_YUV_ORDER_VYUY (3<<16)
4179#define SP_TILED (1<<10)
921c3b67
VS
4180#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4181#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4182#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4183#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4184#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4185#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4186#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4187#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4188#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4189#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4190#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
4191
4192#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4193#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4194#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4195#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4196#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4197#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4198#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4199#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4200#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4201#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4202#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4203#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
7f1f3851
JB
4204
4205#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4206#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4207#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4208#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4209#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4210#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4211#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4212#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4213#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4214#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4215#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4216#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4217
585fb111
JB
4218/* VBIOS regs */
4219#define VGACNTRL 0x71400
4220# define VGA_DISP_DISABLE (1 << 31)
4221# define VGA_2X_MODE (1 << 30)
4222# define VGA_PIPE_B_SELECT (1 << 29)
4223
766aa1c4
VS
4224#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4225
f2b115e6 4226/* Ironlake */
b9055052
ZW
4227
4228#define CPU_VGACNTRL 0x41000
4229
4230#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4231#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4232#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4233#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4234#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4235#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4236#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4237#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4238#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4239
4240/* refresh rate hardware control */
4241#define RR_HW_CTL 0x45300
4242#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4243#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4244
4245#define FDI_PLL_BIOS_0 0x46000
021357ac 4246#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
4247#define FDI_PLL_BIOS_1 0x46004
4248#define FDI_PLL_BIOS_2 0x46008
4249#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4250#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4251#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4252
8956c8bb
EA
4253#define PCH_3DCGDIS0 0x46020
4254# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4255# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4256
06f37751
EA
4257#define PCH_3DCGDIS1 0x46024
4258# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4259
b9055052
ZW
4260#define FDI_PLL_FREQ_CTL 0x46030
4261#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4262#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4263#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4264
4265
a57c774a 4266#define _PIPEA_DATA_M1 0x60030
5eddb70b 4267#define PIPE_DATA_M1_OFFSET 0
a57c774a 4268#define _PIPEA_DATA_N1 0x60034
5eddb70b 4269#define PIPE_DATA_N1_OFFSET 0
b9055052 4270
a57c774a 4271#define _PIPEA_DATA_M2 0x60038
5eddb70b 4272#define PIPE_DATA_M2_OFFSET 0
a57c774a 4273#define _PIPEA_DATA_N2 0x6003c
5eddb70b 4274#define PIPE_DATA_N2_OFFSET 0
b9055052 4275
a57c774a 4276#define _PIPEA_LINK_M1 0x60040
5eddb70b 4277#define PIPE_LINK_M1_OFFSET 0
a57c774a 4278#define _PIPEA_LINK_N1 0x60044
5eddb70b 4279#define PIPE_LINK_N1_OFFSET 0
b9055052 4280
a57c774a 4281#define _PIPEA_LINK_M2 0x60048
5eddb70b 4282#define PIPE_LINK_M2_OFFSET 0
a57c774a 4283#define _PIPEA_LINK_N2 0x6004c
5eddb70b 4284#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
4285
4286/* PIPEB timing regs are same start from 0x61000 */
4287
a57c774a
AK
4288#define _PIPEB_DATA_M1 0x61030
4289#define _PIPEB_DATA_N1 0x61034
4290#define _PIPEB_DATA_M2 0x61038
4291#define _PIPEB_DATA_N2 0x6103c
4292#define _PIPEB_LINK_M1 0x61040
4293#define _PIPEB_LINK_N1 0x61044
4294#define _PIPEB_LINK_M2 0x61048
4295#define _PIPEB_LINK_N2 0x6104c
4296
4297#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4298#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4299#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4300#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4301#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4302#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4303#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4304#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
b9055052
ZW
4305
4306/* CPU panel fitter */
9db4a9c7
JB
4307/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4308#define _PFA_CTL_1 0x68080
4309#define _PFB_CTL_1 0x68880
b9055052 4310#define PF_ENABLE (1<<31)
13888d78
PZ
4311#define PF_PIPE_SEL_MASK_IVB (3<<29)
4312#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
b1f60b70
ZW
4313#define PF_FILTER_MASK (3<<23)
4314#define PF_FILTER_PROGRAMMED (0<<23)
4315#define PF_FILTER_MED_3x3 (1<<23)
4316#define PF_FILTER_EDGE_ENHANCE (2<<23)
4317#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
4318#define _PFA_WIN_SZ 0x68074
4319#define _PFB_WIN_SZ 0x68874
4320#define _PFA_WIN_POS 0x68070
4321#define _PFB_WIN_POS 0x68870
4322#define _PFA_VSCALE 0x68084
4323#define _PFB_VSCALE 0x68884
4324#define _PFA_HSCALE 0x68090
4325#define _PFB_HSCALE 0x68890
4326
4327#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4328#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4329#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4330#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4331#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
4332
4333/* legacy palette */
9db4a9c7
JB
4334#define _LGC_PALETTE_A 0x4a000
4335#define _LGC_PALETTE_B 0x4a800
4336#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052 4337
42db64ef
PZ
4338#define _GAMMA_MODE_A 0x4a480
4339#define _GAMMA_MODE_B 0x4ac80
4340#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4341#define GAMMA_MODE_MODE_MASK (3 << 0)
3eff4faa
DV
4342#define GAMMA_MODE_MODE_8BIT (0 << 0)
4343#define GAMMA_MODE_MODE_10BIT (1 << 0)
4344#define GAMMA_MODE_MODE_12BIT (2 << 0)
42db64ef
PZ
4345#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4346
b9055052
ZW
4347/* interrupts */
4348#define DE_MASTER_IRQ_CONTROL (1 << 31)
4349#define DE_SPRITEB_FLIP_DONE (1 << 29)
4350#define DE_SPRITEA_FLIP_DONE (1 << 28)
4351#define DE_PLANEB_FLIP_DONE (1 << 27)
4352#define DE_PLANEA_FLIP_DONE (1 << 26)
40da17c2 4353#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
b9055052
ZW
4354#define DE_PCU_EVENT (1 << 25)
4355#define DE_GTT_FAULT (1 << 24)
4356#define DE_POISON (1 << 23)
4357#define DE_PERFORM_COUNTER (1 << 22)
4358#define DE_PCH_EVENT (1 << 21)
4359#define DE_AUX_CHANNEL_A (1 << 20)
4360#define DE_DP_A_HOTPLUG (1 << 19)
4361#define DE_GSE (1 << 18)
4362#define DE_PIPEB_VBLANK (1 << 15)
4363#define DE_PIPEB_EVEN_FIELD (1 << 14)
4364#define DE_PIPEB_ODD_FIELD (1 << 13)
4365#define DE_PIPEB_LINE_COMPARE (1 << 12)
4366#define DE_PIPEB_VSYNC (1 << 11)
5b3a856b 4367#define DE_PIPEB_CRC_DONE (1 << 10)
b9055052
ZW
4368#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4369#define DE_PIPEA_VBLANK (1 << 7)
40da17c2 4370#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
b9055052
ZW
4371#define DE_PIPEA_EVEN_FIELD (1 << 6)
4372#define DE_PIPEA_ODD_FIELD (1 << 5)
4373#define DE_PIPEA_LINE_COMPARE (1 << 4)
4374#define DE_PIPEA_VSYNC (1 << 3)
5b3a856b 4375#define DE_PIPEA_CRC_DONE (1 << 2)
40da17c2 4376#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
b9055052 4377#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
40da17c2 4378#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
b9055052 4379
b1f14ad0 4380/* More Ivybridge lolz */
8664281b 4381#define DE_ERR_INT_IVB (1<<30)
b1f14ad0
JB
4382#define DE_GSE_IVB (1<<29)
4383#define DE_PCH_EVENT_IVB (1<<28)
4384#define DE_DP_A_HOTPLUG_IVB (1<<27)
4385#define DE_AUX_CHANNEL_A_IVB (1<<26)
b615b57a
CW
4386#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4387#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4388#define DE_PIPEC_VBLANK_IVB (1<<10)
b1f14ad0 4389#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
b1f14ad0 4390#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
b1f14ad0 4391#define DE_PIPEB_VBLANK_IVB (1<<5)
b615b57a
CW
4392#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4393#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
40da17c2 4394#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
b1f14ad0 4395#define DE_PIPEA_VBLANK_IVB (1<<0)
b518421f
PZ
4396#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4397
7eea1ddf
JB
4398#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4399#define MASTER_INTERRUPT_ENABLE (1<<31)
4400
b9055052
ZW
4401#define DEISR 0x44000
4402#define DEIMR 0x44004
4403#define DEIIR 0x44008
4404#define DEIER 0x4400c
4405
b9055052
ZW
4406#define GTISR 0x44010
4407#define GTIMR 0x44014
4408#define GTIIR 0x44018
4409#define GTIER 0x4401c
4410
abd58f01
BW
4411#define GEN8_MASTER_IRQ 0x44200
4412#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4413#define GEN8_PCU_IRQ (1<<30)
4414#define GEN8_DE_PCH_IRQ (1<<23)
4415#define GEN8_DE_MISC_IRQ (1<<22)
4416#define GEN8_DE_PORT_IRQ (1<<20)
4417#define GEN8_DE_PIPE_C_IRQ (1<<18)
4418#define GEN8_DE_PIPE_B_IRQ (1<<17)
4419#define GEN8_DE_PIPE_A_IRQ (1<<16)
c42664cc 4420#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
abd58f01 4421#define GEN8_GT_VECS_IRQ (1<<6)
0961021a 4422#define GEN8_GT_PM_IRQ (1<<4)
abd58f01
BW
4423#define GEN8_GT_VCS2_IRQ (1<<3)
4424#define GEN8_GT_VCS1_IRQ (1<<2)
4425#define GEN8_GT_BCS_IRQ (1<<1)
4426#define GEN8_GT_RCS_IRQ (1<<0)
abd58f01
BW
4427
4428#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4429#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4430#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4431#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4432
4433#define GEN8_BCS_IRQ_SHIFT 16
4434#define GEN8_RCS_IRQ_SHIFT 0
4435#define GEN8_VCS2_IRQ_SHIFT 16
4436#define GEN8_VCS1_IRQ_SHIFT 0
4437#define GEN8_VECS_IRQ_SHIFT 0
4438
4439#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4440#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4441#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4442#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
38d83c96 4443#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
abd58f01
BW
4444#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4445#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4446#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4447#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4448#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4449#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
d0e1f1cb 4450#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
abd58f01
BW
4451#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4452#define GEN8_PIPE_VSYNC (1 << 1)
4453#define GEN8_PIPE_VBLANK (1 << 0)
30100f2b
DV
4454#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4455 (GEN8_PIPE_CURSOR_FAULT | \
4456 GEN8_PIPE_SPRITE_FAULT | \
4457 GEN8_PIPE_PRIMARY_FAULT)
abd58f01
BW
4458
4459#define GEN8_DE_PORT_ISR 0x44440
4460#define GEN8_DE_PORT_IMR 0x44444
4461#define GEN8_DE_PORT_IIR 0x44448
4462#define GEN8_DE_PORT_IER 0x4444c
6d766f02
DV
4463#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4464#define GEN8_AUX_CHANNEL_A (1 << 0)
abd58f01
BW
4465
4466#define GEN8_DE_MISC_ISR 0x44460
4467#define GEN8_DE_MISC_IMR 0x44464
4468#define GEN8_DE_MISC_IIR 0x44468
4469#define GEN8_DE_MISC_IER 0x4446c
4470#define GEN8_DE_MISC_GSE (1 << 27)
4471
4472#define GEN8_PCU_ISR 0x444e0
4473#define GEN8_PCU_IMR 0x444e4
4474#define GEN8_PCU_IIR 0x444e8
4475#define GEN8_PCU_IER 0x444ec
4476
7f8a8569 4477#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
4478/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4479#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
4480#define ILK_DPARB_GATE (1<<22)
4481#define ILK_VSDPFD_FULL (1<<21)
e3589908
DL
4482#define FUSE_STRAP 0x42014
4483#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4484#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4485#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4486#define ILK_HDCP_DISABLE (1 << 25)
4487#define ILK_eDP_A_DISABLE (1 << 24)
4488#define HSW_CDCLK_LIMIT (1 << 24)
4489#define ILK_DESKTOP (1 << 23)
231e54f6
DL
4490
4491#define ILK_DSPCLK_GATE_D 0x42020
4492#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4493#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4494#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4495#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4496#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
7f8a8569 4497
116ac8d2
EA
4498#define IVB_CHICKEN3 0x4200c
4499# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4500# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4501
90a88643 4502#define CHICKEN_PAR1_1 0x42080
fe4ab3ce 4503#define DPA_MASK_VBLANK_SRD (1 << 15)
90a88643
PZ
4504#define FORCE_ARB_IDLE_PLANES (1 << 14)
4505
fe4ab3ce
BW
4506#define _CHICKEN_PIPESL_1_A 0x420b0
4507#define _CHICKEN_PIPESL_1_B 0x420b4
8f670bb1
VS
4508#define HSW_FBCQ_DIS (1 << 22)
4509#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
fe4ab3ce
BW
4510#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4511
553bd149
ZW
4512#define DISP_ARB_CTL 0x45000
4513#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 4514#define DISP_FBC_WM_DIS (1<<15)
ac9545fd
VS
4515#define DISP_ARB_CTL2 0x45004
4516#define DISP_DATA_PARTITION_5_6 (1<<6)
88a2b2a3
BW
4517#define GEN7_MSG_CTL 0x45010
4518#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4519#define WAIT_FOR_PCH_FLR_ACK (1<<0)
6ba844b0
DV
4520#define HSW_NDE_RSTWRN_OPT 0x46408
4521#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
553bd149 4522
e4e0c058 4523/* GEN7 chicken */
d71de14d
KG
4524#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4525# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
a75f3628
BW
4526#define COMMON_SLICE_CHICKEN2 0x7014
4527# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
d71de14d 4528
031994ee
VS
4529#define GEN7_L3SQCREG1 0xB010
4530#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4531
e4e0c058 4532#define GEN7_L3CNTLREG1 0xB01C
1af8452f 4533#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
d0cf5ead 4534#define GEN7_L3AGDIS (1<<19)
e4e0c058
ED
4535
4536#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4537#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4538
61939d97
JB
4539#define GEN7_L3SQCREG4 0xb034
4540#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4541
63801f21
BW
4542/* GEN8 chicken */
4543#define HDC_CHICKEN0 0x7300
4544#define HDC_FORCE_NON_COHERENT (1<<4)
4545
db099c8f
ED
4546/* WaCatErrorRejectionIssue */
4547#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4548#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4549
f3fc4884
FJ
4550#define HSW_SCRATCH1 0xb038
4551#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4552
b9055052
ZW
4553/* PCH */
4554
23e81d69 4555/* south display engine interrupt: IBX */
776ad806
JB
4556#define SDE_AUDIO_POWER_D (1 << 27)
4557#define SDE_AUDIO_POWER_C (1 << 26)
4558#define SDE_AUDIO_POWER_B (1 << 25)
4559#define SDE_AUDIO_POWER_SHIFT (25)
4560#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4561#define SDE_GMBUS (1 << 24)
4562#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4563#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4564#define SDE_AUDIO_HDCP_MASK (3 << 22)
4565#define SDE_AUDIO_TRANSB (1 << 21)
4566#define SDE_AUDIO_TRANSA (1 << 20)
4567#define SDE_AUDIO_TRANS_MASK (3 << 20)
4568#define SDE_POISON (1 << 19)
4569/* 18 reserved */
4570#define SDE_FDI_RXB (1 << 17)
4571#define SDE_FDI_RXA (1 << 16)
4572#define SDE_FDI_MASK (3 << 16)
4573#define SDE_AUXD (1 << 15)
4574#define SDE_AUXC (1 << 14)
4575#define SDE_AUXB (1 << 13)
4576#define SDE_AUX_MASK (7 << 13)
4577/* 12 reserved */
b9055052
ZW
4578#define SDE_CRT_HOTPLUG (1 << 11)
4579#define SDE_PORTD_HOTPLUG (1 << 10)
4580#define SDE_PORTC_HOTPLUG (1 << 9)
4581#define SDE_PORTB_HOTPLUG (1 << 8)
4582#define SDE_SDVOB_HOTPLUG (1 << 6)
e5868a31
EE
4583#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4584 SDE_SDVOB_HOTPLUG | \
4585 SDE_PORTB_HOTPLUG | \
4586 SDE_PORTC_HOTPLUG | \
4587 SDE_PORTD_HOTPLUG)
776ad806
JB
4588#define SDE_TRANSB_CRC_DONE (1 << 5)
4589#define SDE_TRANSB_CRC_ERR (1 << 4)
4590#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4591#define SDE_TRANSA_CRC_DONE (1 << 2)
4592#define SDE_TRANSA_CRC_ERR (1 << 1)
4593#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4594#define SDE_TRANS_MASK (0x3f)
23e81d69
AJ
4595
4596/* south display engine interrupt: CPT/PPT */
4597#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4598#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4599#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4600#define SDE_AUDIO_POWER_SHIFT_CPT 29
4601#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4602#define SDE_AUXD_CPT (1 << 27)
4603#define SDE_AUXC_CPT (1 << 26)
4604#define SDE_AUXB_CPT (1 << 25)
4605#define SDE_AUX_MASK_CPT (7 << 25)
8db9d77b
ZW
4606#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4607#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4608#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
23e81d69 4609#define SDE_CRT_HOTPLUG_CPT (1 << 19)
73c352a2 4610#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
2d7b8366 4611#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
73c352a2 4612 SDE_SDVOB_HOTPLUG_CPT | \
2d7b8366
YL
4613 SDE_PORTD_HOTPLUG_CPT | \
4614 SDE_PORTC_HOTPLUG_CPT | \
4615 SDE_PORTB_HOTPLUG_CPT)
23e81d69 4616#define SDE_GMBUS_CPT (1 << 17)
8664281b 4617#define SDE_ERROR_CPT (1 << 16)
23e81d69
AJ
4618#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4619#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4620#define SDE_FDI_RXC_CPT (1 << 8)
4621#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4622#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4623#define SDE_FDI_RXB_CPT (1 << 4)
4624#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4625#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4626#define SDE_FDI_RXA_CPT (1 << 0)
4627#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4628 SDE_AUDIO_CP_REQ_B_CPT | \
4629 SDE_AUDIO_CP_REQ_A_CPT)
4630#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4631 SDE_AUDIO_CP_CHG_B_CPT | \
4632 SDE_AUDIO_CP_CHG_A_CPT)
4633#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4634 SDE_FDI_RXB_CPT | \
4635 SDE_FDI_RXA_CPT)
b9055052
ZW
4636
4637#define SDEISR 0xc4000
4638#define SDEIMR 0xc4004
4639#define SDEIIR 0xc4008
4640#define SDEIER 0xc400c
4641
8664281b 4642#define SERR_INT 0xc4040
de032bf4 4643#define SERR_INT_POISON (1<<31)
8664281b
PZ
4644#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4645#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4646#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
1dd246fb 4647#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
8664281b 4648
b9055052 4649/* digital port hotplug */
7fe0b973 4650#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
4651#define PORTD_HOTPLUG_ENABLE (1 << 20)
4652#define PORTD_PULSE_DURATION_2ms (0)
4653#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4654#define PORTD_PULSE_DURATION_6ms (2 << 18)
4655#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 4656#define PORTD_PULSE_DURATION_MASK (3 << 18)
b696519e
DL
4657#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4658#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4659#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4660#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
b9055052
ZW
4661#define PORTC_HOTPLUG_ENABLE (1 << 12)
4662#define PORTC_PULSE_DURATION_2ms (0)
4663#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4664#define PORTC_PULSE_DURATION_6ms (2 << 10)
4665#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 4666#define PORTC_PULSE_DURATION_MASK (3 << 10)
b696519e
DL
4667#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4668#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4669#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4670#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
b9055052
ZW
4671#define PORTB_HOTPLUG_ENABLE (1 << 4)
4672#define PORTB_PULSE_DURATION_2ms (0)
4673#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4674#define PORTB_PULSE_DURATION_6ms (2 << 2)
4675#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 4676#define PORTB_PULSE_DURATION_MASK (3 << 2)
b696519e
DL
4677#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4678#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4679#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4680#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
b9055052
ZW
4681
4682#define PCH_GPIOA 0xc5010
4683#define PCH_GPIOB 0xc5014
4684#define PCH_GPIOC 0xc5018
4685#define PCH_GPIOD 0xc501c
4686#define PCH_GPIOE 0xc5020
4687#define PCH_GPIOF 0xc5024
4688
f0217c42
EA
4689#define PCH_GMBUS0 0xc5100
4690#define PCH_GMBUS1 0xc5104
4691#define PCH_GMBUS2 0xc5108
4692#define PCH_GMBUS3 0xc510c
4693#define PCH_GMBUS4 0xc5110
4694#define PCH_GMBUS5 0xc5120
4695
9db4a9c7
JB
4696#define _PCH_DPLL_A 0xc6014
4697#define _PCH_DPLL_B 0xc6018
e9a632a5 4698#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
b9055052 4699
9db4a9c7 4700#define _PCH_FPA0 0xc6040
c1858123 4701#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
4702#define _PCH_FPA1 0xc6044
4703#define _PCH_FPB0 0xc6048
4704#define _PCH_FPB1 0xc604c
e9a632a5
DV
4705#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4706#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
b9055052
ZW
4707
4708#define PCH_DPLL_TEST 0xc606c
4709
4710#define PCH_DREF_CONTROL 0xC6200
4711#define DREF_CONTROL_MASK 0x7fc3
4712#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4713#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4714#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4715#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4716#define DREF_SSC_SOURCE_DISABLE (0<<11)
4717#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 4718#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
4719#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4720#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4721#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 4722#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
4723#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4724#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 4725#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
4726#define DREF_SSC4_DOWNSPREAD (0<<6)
4727#define DREF_SSC4_CENTERSPREAD (1<<6)
4728#define DREF_SSC1_DISABLE (0<<1)
4729#define DREF_SSC1_ENABLE (1<<1)
4730#define DREF_SSC4_DISABLE (0)
4731#define DREF_SSC4_ENABLE (1)
4732
4733#define PCH_RAWCLK_FREQ 0xc6204
4734#define FDL_TP1_TIMER_SHIFT 12
4735#define FDL_TP1_TIMER_MASK (3<<12)
4736#define FDL_TP2_TIMER_SHIFT 10
4737#define FDL_TP2_TIMER_MASK (3<<10)
4738#define RAWCLK_FREQ_MASK 0x3ff
4739
4740#define PCH_DPLL_TMR_CFG 0xc6208
4741
4742#define PCH_SSC4_PARMS 0xc6210
4743#define PCH_SSC4_AUX_PARMS 0xc6214
4744
8db9d77b 4745#define PCH_DPLL_SEL 0xc7000
11887397
DV
4746#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4747#define TRANS_DPLLA_SEL(pipe) 0
4748#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
8db9d77b 4749
b9055052
ZW
4750/* transcoder */
4751
275f01b2
DV
4752#define _PCH_TRANS_HTOTAL_A 0xe0000
4753#define TRANS_HTOTAL_SHIFT 16
4754#define TRANS_HACTIVE_SHIFT 0
4755#define _PCH_TRANS_HBLANK_A 0xe0004
4756#define TRANS_HBLANK_END_SHIFT 16
4757#define TRANS_HBLANK_START_SHIFT 0
4758#define _PCH_TRANS_HSYNC_A 0xe0008
4759#define TRANS_HSYNC_END_SHIFT 16
4760#define TRANS_HSYNC_START_SHIFT 0
4761#define _PCH_TRANS_VTOTAL_A 0xe000c
4762#define TRANS_VTOTAL_SHIFT 16
4763#define TRANS_VACTIVE_SHIFT 0
4764#define _PCH_TRANS_VBLANK_A 0xe0010
4765#define TRANS_VBLANK_END_SHIFT 16
4766#define TRANS_VBLANK_START_SHIFT 0
4767#define _PCH_TRANS_VSYNC_A 0xe0014
4768#define TRANS_VSYNC_END_SHIFT 16
4769#define TRANS_VSYNC_START_SHIFT 0
4770#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
b9055052 4771
e3b95f1e
DV
4772#define _PCH_TRANSA_DATA_M1 0xe0030
4773#define _PCH_TRANSA_DATA_N1 0xe0034
4774#define _PCH_TRANSA_DATA_M2 0xe0038
4775#define _PCH_TRANSA_DATA_N2 0xe003c
4776#define _PCH_TRANSA_LINK_M1 0xe0040
4777#define _PCH_TRANSA_LINK_N1 0xe0044
4778#define _PCH_TRANSA_LINK_M2 0xe0048
4779#define _PCH_TRANSA_LINK_N2 0xe004c
9db4a9c7 4780
b055c8f3
JB
4781/* Per-transcoder DIP controls */
4782
4783#define _VIDEO_DIP_CTL_A 0xe0200
4784#define _VIDEO_DIP_DATA_A 0xe0208
4785#define _VIDEO_DIP_GCP_A 0xe0210
4786
4787#define _VIDEO_DIP_CTL_B 0xe1200
4788#define _VIDEO_DIP_DATA_B 0xe1208
4789#define _VIDEO_DIP_GCP_B 0xe1210
4790
4791#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4792#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4793#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4794
b906487c
VS
4795#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4796#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4797#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
90b107c8 4798
b906487c
VS
4799#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4800#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4801#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
90b107c8
SK
4802
4803#define VLV_TVIDEO_DIP_CTL(pipe) \
4804 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4805#define VLV_TVIDEO_DIP_DATA(pipe) \
4806 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4807#define VLV_TVIDEO_DIP_GCP(pipe) \
4808 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4809
8c5f5f7c
ED
4810/* Haswell DIP controls */
4811#define HSW_VIDEO_DIP_CTL_A 0x60200
4812#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4813#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4814#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4815#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4816#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4817#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4818#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4819#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4820#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4821#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4822#define HSW_VIDEO_DIP_GCP_A 0x60210
4823
4824#define HSW_VIDEO_DIP_CTL_B 0x61200
4825#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4826#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4827#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4828#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4829#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4830#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4831#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4832#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4833#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4834#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4835#define HSW_VIDEO_DIP_GCP_B 0x61210
4836
7d9bcebe 4837#define HSW_TVIDEO_DIP_CTL(trans) \
a57c774a 4838 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
7d9bcebe 4839#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
a57c774a 4840 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
c8bb75af 4841#define HSW_TVIDEO_DIP_VS_DATA(trans) \
a57c774a 4842 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
7d9bcebe 4843#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
a57c774a 4844 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
7d9bcebe 4845#define HSW_TVIDEO_DIP_GCP(trans) \
a57c774a 4846 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
7d9bcebe 4847#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
a57c774a 4848 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
8c5f5f7c 4849
3f51e471
RV
4850#define HSW_STEREO_3D_CTL_A 0x70020
4851#define S3D_ENABLE (1<<31)
4852#define HSW_STEREO_3D_CTL_B 0x71020
4853
4854#define HSW_STEREO_3D_CTL(trans) \
a57c774a 4855 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
3f51e471 4856
275f01b2
DV
4857#define _PCH_TRANS_HTOTAL_B 0xe1000
4858#define _PCH_TRANS_HBLANK_B 0xe1004
4859#define _PCH_TRANS_HSYNC_B 0xe1008
4860#define _PCH_TRANS_VTOTAL_B 0xe100c
4861#define _PCH_TRANS_VBLANK_B 0xe1010
4862#define _PCH_TRANS_VSYNC_B 0xe1014
4863#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
4864
4865#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4866#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4867#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4868#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4869#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4870#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4871#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4872 _PCH_TRANS_VSYNCSHIFT_B)
9db4a9c7 4873
e3b95f1e
DV
4874#define _PCH_TRANSB_DATA_M1 0xe1030
4875#define _PCH_TRANSB_DATA_N1 0xe1034
4876#define _PCH_TRANSB_DATA_M2 0xe1038
4877#define _PCH_TRANSB_DATA_N2 0xe103c
4878#define _PCH_TRANSB_LINK_M1 0xe1040
4879#define _PCH_TRANSB_LINK_N1 0xe1044
4880#define _PCH_TRANSB_LINK_M2 0xe1048
4881#define _PCH_TRANSB_LINK_N2 0xe104c
4882
4883#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4884#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4885#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4886#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4887#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4888#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4889#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4890#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
9db4a9c7 4891
ab9412ba
DV
4892#define _PCH_TRANSACONF 0xf0008
4893#define _PCH_TRANSBCONF 0xf1008
4894#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4895#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
b9055052
ZW
4896#define TRANS_DISABLE (0<<31)
4897#define TRANS_ENABLE (1<<31)
4898#define TRANS_STATE_MASK (1<<30)
4899#define TRANS_STATE_DISABLE (0<<30)
4900#define TRANS_STATE_ENABLE (1<<30)
4901#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4902#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4903#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4904#define TRANS_FSYNC_DELAY_HB4 (3<<27)
5f7f726d 4905#define TRANS_INTERLACE_MASK (7<<21)
b9055052 4906#define TRANS_PROGRESSIVE (0<<21)
5f7f726d 4907#define TRANS_INTERLACED (3<<21)
7c26e5c6 4908#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
b9055052
ZW
4909#define TRANS_8BPC (0<<5)
4910#define TRANS_10BPC (1<<5)
4911#define TRANS_6BPC (2<<5)
4912#define TRANS_12BPC (3<<5)
4913
ce40141f
DV
4914#define _TRANSA_CHICKEN1 0xf0060
4915#define _TRANSB_CHICKEN1 0xf1060
4916#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4917#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
3bcf603f
JB
4918#define _TRANSA_CHICKEN2 0xf0064
4919#define _TRANSB_CHICKEN2 0xf1064
4920#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
dc4bd2d1
PZ
4921#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4922#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4923#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4924#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4925#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
3bcf603f 4926
291427f5
JB
4927#define SOUTH_CHICKEN1 0xc2000
4928#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4929#define FDIA_PHASE_SYNC_SHIFT_EN 18
01a415fd
DV
4930#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4931#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4932#define FDI_BC_BIFURCATION_SELECT (1 << 12)
645c62a5 4933#define SOUTH_CHICKEN2 0xc2004
dde86e2d
PZ
4934#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4935#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4936#define DPLS_EDP_PPS_FIX_DIS (1<<0)
645c62a5 4937
9db4a9c7
JB
4938#define _FDI_RXA_CHICKEN 0xc200c
4939#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
4940#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4941#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 4942#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 4943
382b0936 4944#define SOUTH_DSPCLK_GATE_D 0xc2020
cd664078 4945#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
382b0936 4946#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
cd664078 4947#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
17a303ec 4948#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
382b0936 4949
b9055052 4950/* CPU: FDI_TX */
9db4a9c7
JB
4951#define _FDI_TXA_CTL 0x60100
4952#define _FDI_TXB_CTL 0x61100
4953#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
4954#define FDI_TX_DISABLE (0<<31)
4955#define FDI_TX_ENABLE (1<<31)
4956#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4957#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4958#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4959#define FDI_LINK_TRAIN_NONE (3<<28)
4960#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4961#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4962#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4963#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4964#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4965#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4966#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4967#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
4968/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4969 SNB has different settings. */
4970/* SNB A-stepping */
4971#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4972#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4973#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4974#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4975/* SNB B-stepping */
4976#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4977#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4978#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4979#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4980#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
627eb5a3
DV
4981#define FDI_DP_PORT_WIDTH_SHIFT 19
4982#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4983#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
b9055052 4984#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 4985/* Ironlake: hardwired to 1 */
b9055052 4986#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
4987
4988/* Ivybridge has different bits for lolz */
4989#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4990#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4991#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4992#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4993
b9055052 4994/* both Tx and Rx */
c4f9c4c2 4995#define FDI_COMPOSITE_SYNC (1<<11)
357555c0 4996#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
4997#define FDI_SCRAMBLING_ENABLE (0<<7)
4998#define FDI_SCRAMBLING_DISABLE (1<<7)
4999
5000/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
5001#define _FDI_RXA_CTL 0xf000c
5002#define _FDI_RXB_CTL 0xf100c
5003#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 5004#define FDI_RX_ENABLE (1<<31)
b9055052 5005/* train, dp width same as FDI_TX */
357555c0
JB
5006#define FDI_FS_ERRC_ENABLE (1<<27)
5007#define FDI_FE_ERRC_ENABLE (1<<26)
68d18ad7 5008#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
b9055052
ZW
5009#define FDI_8BPC (0<<16)
5010#define FDI_10BPC (1<<16)
5011#define FDI_6BPC (2<<16)
5012#define FDI_12BPC (3<<16)
3e68320e 5013#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
b9055052
ZW
5014#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
5015#define FDI_RX_PLL_ENABLE (1<<13)
5016#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
5017#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
5018#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
5019#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
5020#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 5021#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
5022/* CPT */
5023#define FDI_AUTO_TRAINING (1<<10)
5024#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
5025#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
5026#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
5027#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
5028#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 5029
04945641
PZ
5030#define _FDI_RXA_MISC 0xf0010
5031#define _FDI_RXB_MISC 0xf1010
5032#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
5033#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5034#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5035#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5036#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5037#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5038#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5039#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5040
9db4a9c7
JB
5041#define _FDI_RXA_TUSIZE1 0xf0030
5042#define _FDI_RXA_TUSIZE2 0xf0038
5043#define _FDI_RXB_TUSIZE1 0xf1030
5044#define _FDI_RXB_TUSIZE2 0xf1038
9db4a9c7
JB
5045#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5046#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
5047
5048/* FDI_RX interrupt register format */
5049#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5050#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5051#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5052#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5053#define FDI_RX_FS_CODE_ERR (1<<6)
5054#define FDI_RX_FE_CODE_ERR (1<<5)
5055#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5056#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5057#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5058#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5059#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5060
9db4a9c7
JB
5061#define _FDI_RXA_IIR 0xf0014
5062#define _FDI_RXA_IMR 0xf0018
5063#define _FDI_RXB_IIR 0xf1014
5064#define _FDI_RXB_IMR 0xf1018
5065#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5066#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
5067
5068#define FDI_PLL_CTL_1 0xfe000
5069#define FDI_PLL_CTL_2 0xfe004
5070
b9055052
ZW
5071#define PCH_LVDS 0xe1180
5072#define LVDS_DETECTED (1 << 1)
5073
98364379 5074/* vlv has 2 sets of panel control regs. */
f12c47b2
VS
5075#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5076#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5077#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
a24c144c
JN
5078#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5079#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
f12c47b2
VS
5080#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5081#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
5082
5083#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5084#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5085#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5086#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5087#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
98364379 5088
453c5420
JB
5089#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5090#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5091#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5092 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5093#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5094 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5095#define VLV_PIPE_PP_DIVISOR(pipe) \
5096 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5097
b9055052
ZW
5098#define PCH_PP_STATUS 0xc7200
5099#define PCH_PP_CONTROL 0xc7204
4a655f04 5100#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 5101#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
5102#define EDP_FORCE_VDD (1 << 3)
5103#define EDP_BLC_ENABLE (1 << 2)
5104#define PANEL_POWER_RESET (1 << 1)
5105#define PANEL_POWER_OFF (0 << 0)
5106#define PANEL_POWER_ON (1 << 0)
5107#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
5108#define PANEL_PORT_SELECT_MASK (3 << 30)
5109#define PANEL_PORT_SELECT_LVDS (0 << 30)
5110#define PANEL_PORT_SELECT_DPA (1 << 30)
f01eca2e
KP
5111#define PANEL_PORT_SELECT_DPC (2 << 30)
5112#define PANEL_PORT_SELECT_DPD (3 << 30)
5113#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5114#define PANEL_POWER_UP_DELAY_SHIFT 16
5115#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5116#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5117
b9055052 5118#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
5119#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5120#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5121#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5122#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5123
b9055052 5124#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
5125#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5126#define PP_REFERENCE_DIVIDER_SHIFT 8
5127#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5128#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 5129
5eb08b69
ZW
5130#define PCH_DP_B 0xe4100
5131#define PCH_DPB_AUX_CH_CTL 0xe4110
5132#define PCH_DPB_AUX_CH_DATA1 0xe4114
5133#define PCH_DPB_AUX_CH_DATA2 0xe4118
5134#define PCH_DPB_AUX_CH_DATA3 0xe411c
5135#define PCH_DPB_AUX_CH_DATA4 0xe4120
5136#define PCH_DPB_AUX_CH_DATA5 0xe4124
5137
5138#define PCH_DP_C 0xe4200
5139#define PCH_DPC_AUX_CH_CTL 0xe4210
5140#define PCH_DPC_AUX_CH_DATA1 0xe4214
5141#define PCH_DPC_AUX_CH_DATA2 0xe4218
5142#define PCH_DPC_AUX_CH_DATA3 0xe421c
5143#define PCH_DPC_AUX_CH_DATA4 0xe4220
5144#define PCH_DPC_AUX_CH_DATA5 0xe4224
5145
5146#define PCH_DP_D 0xe4300
5147#define PCH_DPD_AUX_CH_CTL 0xe4310
5148#define PCH_DPD_AUX_CH_DATA1 0xe4314
5149#define PCH_DPD_AUX_CH_DATA2 0xe4318
5150#define PCH_DPD_AUX_CH_DATA3 0xe431c
5151#define PCH_DPD_AUX_CH_DATA4 0xe4320
5152#define PCH_DPD_AUX_CH_DATA5 0xe4324
5153
8db9d77b
ZW
5154/* CPT */
5155#define PORT_TRANS_A_SEL_CPT 0
5156#define PORT_TRANS_B_SEL_CPT (1<<29)
5157#define PORT_TRANS_C_SEL_CPT (2<<29)
5158#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 5159#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
19d8fe15
DV
5160#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5161#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
71485e0a
VS
5162#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
5163#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
8db9d77b
ZW
5164
5165#define TRANS_DP_CTL_A 0xe0300
5166#define TRANS_DP_CTL_B 0xe1300
5167#define TRANS_DP_CTL_C 0xe2300
23670b32 5168#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
8db9d77b
ZW
5169#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5170#define TRANS_DP_PORT_SEL_B (0<<29)
5171#define TRANS_DP_PORT_SEL_C (1<<29)
5172#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 5173#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
5174#define TRANS_DP_PORT_SEL_MASK (3<<29)
5175#define TRANS_DP_AUDIO_ONLY (1<<26)
5176#define TRANS_DP_ENH_FRAMING (1<<18)
5177#define TRANS_DP_8BPC (0<<9)
5178#define TRANS_DP_10BPC (1<<9)
5179#define TRANS_DP_6BPC (2<<9)
5180#define TRANS_DP_12BPC (3<<9)
220cad3c 5181#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
5182#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5183#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5184#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5185#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 5186#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
5187
5188/* SNB eDP training params */
5189/* SNB A-stepping */
5190#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5191#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5192#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5193#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5194/* SNB B-stepping */
3c5a62b5
YL
5195#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5196#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5197#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5198#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5199#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
5200#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5201
1a2eb460
KP
5202/* IVB */
5203#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5204#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5205#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5206#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5207#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5208#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
77fa4cbd 5209#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
1a2eb460
KP
5210
5211/* legacy values */
5212#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5213#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5214#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5215#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5216#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5217
5218#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5219
9e72b46c
ID
5220#define VLV_PMWGICZ 0x1300a4
5221
cae5852d 5222#define FORCEWAKE 0xA18C
575155a9
JB
5223#define FORCEWAKE_VLV 0x1300b0
5224#define FORCEWAKE_ACK_VLV 0x1300b4
ed5de399
JB
5225#define FORCEWAKE_MEDIA_VLV 0x1300b8
5226#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
e7911c48 5227#define FORCEWAKE_ACK_HSW 0x130044
eb43f4af 5228#define FORCEWAKE_ACK 0x130090
d62b4892 5229#define VLV_GTLC_WAKE_CTRL 0x130090
981a5aea
ID
5230#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5231#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5232#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5233
d62b4892 5234#define VLV_GTLC_PW_STATUS 0x130094
981a5aea
ID
5235#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5236#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5237#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5238#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
8d715f00 5239#define FORCEWAKE_MT 0xa188 /* multi-threaded */
c5836c27
CW
5240#define FORCEWAKE_KERNEL 0x1
5241#define FORCEWAKE_USER 0x2
8d715f00
KP
5242#define FORCEWAKE_MT_ACK 0x130040
5243#define ECOBUS 0xa180
5244#define FORCEWAKE_MT_ENABLE (1<<5)
9e72b46c 5245#define VLV_SPAREG2H 0xA194
8fd26859 5246
dd202c6d 5247#define GTFIFODBG 0x120000
90f256b5
VS
5248#define GT_FIFO_SBDROPERR (1<<6)
5249#define GT_FIFO_BLOBDROPERR (1<<5)
5250#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5251#define GT_FIFO_DROPERR (1<<3)
dd202c6d
BW
5252#define GT_FIFO_OVFERR (1<<2)
5253#define GT_FIFO_IAWRERR (1<<1)
5254#define GT_FIFO_IARDERR (1<<0)
5255
46520e2b
VS
5256#define GTFIFOCTL 0x120008
5257#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
95736720 5258#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 5259
05e21cc4
BW
5260#define HSW_IDICR 0x9008
5261#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5262#define HSW_EDRAM_PRESENT 0x120010
5263
80e829fa
DV
5264#define GEN6_UCGCTL1 0x9400
5265# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
de4a8bd1 5266# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
80e829fa 5267
406478dc 5268#define GEN6_UCGCTL2 0x9404
0f846f81 5269# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
6edaa7fc 5270# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
eae66b50 5271# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
406478dc 5272# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
9ca1d10d 5273# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
406478dc 5274
9e72b46c
ID
5275#define GEN6_UCGCTL3 0x9408
5276
e3f33d46
JB
5277#define GEN7_UCGCTL4 0x940c
5278#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5279
9e72b46c
ID
5280#define GEN6_RCGCTL1 0x9410
5281#define GEN6_RCGCTL2 0x9414
5282#define GEN6_RSTCTL 0x9420
5283
4f1ca9e9
VS
5284#define GEN8_UCGCTL6 0x9430
5285#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5286
9e72b46c 5287#define GEN6_GFXPAUSE 0xA000
3b8d8d91 5288#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
5289#define GEN6_TURBO_DISABLE (1<<31)
5290#define GEN6_FREQUENCY(x) ((x)<<25)
92bd1bf0 5291#define HSW_FREQUENCY(x) ((x)<<24)
8fd26859
CW
5292#define GEN6_OFFSET(x) ((x)<<19)
5293#define GEN6_AGGRESSIVE_TURBO (0<<15)
5294#define GEN6_RC_VIDEO_FREQ 0xA00C
5295#define GEN6_RC_CONTROL 0xA090
5296#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5297#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5298#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5299#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5300#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
6b88f295 5301#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
0a073b84 5302#define GEN7_RC_CTL_TO_MODE (1<<28)
8fd26859
CW
5303#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5304#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5305#define GEN6_RP_DOWN_TIMEOUT 0xA010
5306#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 5307#define GEN6_RPSTAT1 0xA01C
ccab5c82 5308#define GEN6_CAGF_SHIFT 8
f82855d3 5309#define HSW_CAGF_SHIFT 7
ccab5c82 5310#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
f82855d3 5311#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
8fd26859
CW
5312#define GEN6_RP_CONTROL 0xA024
5313#define GEN6_RP_MEDIA_TURBO (1<<11)
6ed55ee7
BW
5314#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5315#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5316#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5317#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5318#define GEN6_RP_MEDIA_SW_MODE (0<<9)
8fd26859
CW
5319#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5320#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
5321#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5322#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5323#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
dd75fdc8 5324#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
ccab5c82 5325#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
5326#define GEN6_RP_UP_THRESHOLD 0xA02C
5327#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
5328#define GEN6_RP_CUR_UP_EI 0xA050
5329#define GEN6_CURICONT_MASK 0xffffff
5330#define GEN6_RP_CUR_UP 0xA054
5331#define GEN6_CURBSYTAVG_MASK 0xffffff
5332#define GEN6_RP_PREV_UP 0xA058
5333#define GEN6_RP_CUR_DOWN_EI 0xA05C
5334#define GEN6_CURIAVG_MASK 0xffffff
5335#define GEN6_RP_CUR_DOWN 0xA060
5336#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
5337#define GEN6_RP_UP_EI 0xA068
5338#define GEN6_RP_DOWN_EI 0xA06C
5339#define GEN6_RP_IDLE_HYSTERSIS 0xA070
9e72b46c
ID
5340#define GEN6_RPDEUHWTC 0xA080
5341#define GEN6_RPDEUC 0xA084
5342#define GEN6_RPDEUCSW 0xA088
8fd26859
CW
5343#define GEN6_RC_STATE 0xA094
5344#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5345#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5346#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5347#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5348#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5349#define GEN6_RC_SLEEP 0xA0B0
9e72b46c 5350#define GEN6_RCUBMABDTMR 0xA0B0
8fd26859
CW
5351#define GEN6_RC1e_THRESHOLD 0xA0B4
5352#define GEN6_RC6_THRESHOLD 0xA0B8
5353#define GEN6_RC6p_THRESHOLD 0xA0BC
9e72b46c 5354#define VLV_RCEDATA 0xA0BC
8fd26859 5355#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 5356#define GEN6_PMINTRMSK 0xA168
baccd458 5357#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
9e72b46c 5358#define VLV_PWRDWNUPCTL 0xA294
8fd26859
CW
5359
5360#define GEN6_PMISR 0x44020
4912d041 5361#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
5362#define GEN6_PMIIR 0x44028
5363#define GEN6_PMIER 0x4402C
5364#define GEN6_PM_MBOX_EVENT (1<<25)
5365#define GEN6_PM_THERMAL_EVENT (1<<24)
5366#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5367#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5368#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5369#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5370#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4848405c 5371#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
4912d041
BW
5372 GEN6_PM_RP_DOWN_THRESHOLD | \
5373 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859 5374
9e72b46c
ID
5375#define GEN7_GT_SCRATCH_BASE 0x4F100
5376#define GEN7_GT_SCRATCH_REG_NUM 8
5377
76c3552f
D
5378#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5379#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5380#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5381
cce66a28 5382#define GEN6_GT_GFX_RC6_LOCKED 0x138104
49798eb2
JB
5383#define VLV_COUNTER_CONTROL 0x138104
5384#define VLV_COUNT_RANGE_HIGH (1<<15)
5385#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5386#define VLV_RENDER_RC6_COUNT_EN (1<<0)
cce66a28 5387#define GEN6_GT_GFX_RC6 0x138108
9cc19be5
ID
5388#define VLV_GT_RENDER_RC6 0x138108
5389#define VLV_GT_MEDIA_RC6 0x13810C
5390
cce66a28
BW
5391#define GEN6_GT_GFX_RC6p 0x13810C
5392#define GEN6_GT_GFX_RC6pp 0x138110
5393
8fd26859
CW
5394#define GEN6_PCODE_MAILBOX 0x138124
5395#define GEN6_PCODE_READY (1<<31)
a6044e23 5396#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
5397#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5398#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
31643d54
BW
5399#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5400#define GEN6_PCODE_READ_RC6VIDS 0x5
515b2392
PZ
5401#define GEN6_PCODE_READ_D_COMP 0x10
5402#define GEN6_PCODE_WRITE_D_COMP 0x11
7083e050
BW
5403#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5404#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
2a114cc1 5405#define DISPLAY_IPS_CONTROL 0x19
8fd26859 5406#define GEN6_PCODE_DATA 0x138128
23b2f8bb 5407#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
3ebecd07 5408#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
8fd26859 5409
4d85529d
BW
5410#define GEN6_GT_CORE_STATUS 0x138060
5411#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5412#define GEN6_RCn_MASK 7
5413#define GEN6_RC0 0
5414#define GEN6_RC3 2
5415#define GEN6_RC6 3
5416#define GEN6_RC7 4
5417
e3689190
BW
5418#define GEN7_MISCCPCTL (0x9424)
5419#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5420
5421/* IVYBRIDGE DPF */
5422#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
35a85ac6 5423#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
e3689190
BW
5424#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5425#define GEN7_PARITY_ERROR_VALID (1<<13)
5426#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5427#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5428#define GEN7_PARITY_ERROR_ROW(reg) \
5429 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5430#define GEN7_PARITY_ERROR_BANK(reg) \
5431 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5432#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5433 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5434#define GEN7_L3CDERRST1_ENABLE (1<<7)
5435
b9524a1e 5436#define GEN7_L3LOG_BASE 0xB070
35a85ac6 5437#define HSW_L3LOG_BASE_SLICE1 0xB270
b9524a1e
BW
5438#define GEN7_L3LOG_SIZE 0x80
5439
12f3382b
JB
5440#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5441#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5442#define GEN7_MAX_PS_THREAD_DEP (8<<12)
4c2e7a5f 5443#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
12f3382b
JB
5444#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5445
c8966e10
KG
5446#define GEN8_ROW_CHICKEN 0xe4f0
5447#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
1411e6a5 5448#define STALL_DOP_GATING_DISABLE (1<<5)
c8966e10 5449
8ab43976
JB
5450#define GEN7_ROW_CHICKEN2 0xe4f4
5451#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5452#define DOP_CLOCK_GATING_DISABLE (1<<0)
5453
f3fc4884
FJ
5454#define HSW_ROW_CHICKEN3 0xe49c
5455#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5456
fd392b60
BW
5457#define HALF_SLICE_CHICKEN3 0xe184
5458#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
bf66347c 5459#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
fd392b60 5460
5c969aa7 5461#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
e0dac65e
WF
5462#define INTEL_AUDIO_DEVCL 0x808629FB
5463#define INTEL_AUDIO_DEVBLC 0x80862801
5464#define INTEL_AUDIO_DEVCTG 0x80862802
5465
5466#define G4X_AUD_CNTL_ST 0x620B4
5467#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5468#define G4X_ELDV_DEVCTG (1 << 14)
5469#define G4X_ELD_ADDR (0xf << 5)
5470#define G4X_ELD_ACK (1 << 4)
5471#define G4X_HDMIW_HDMIEDID 0x6210C
5472
1202b4c6 5473#define IBX_HDMIW_HDMIEDID_A 0xE2050
9b138a83
WX
5474#define IBX_HDMIW_HDMIEDID_B 0xE2150
5475#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5476 IBX_HDMIW_HDMIEDID_A, \
5477 IBX_HDMIW_HDMIEDID_B)
1202b4c6 5478#define IBX_AUD_CNTL_ST_A 0xE20B4
9b138a83
WX
5479#define IBX_AUD_CNTL_ST_B 0xE21B4
5480#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5481 IBX_AUD_CNTL_ST_A, \
5482 IBX_AUD_CNTL_ST_B)
1202b4c6
WF
5483#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5484#define IBX_ELD_ADDRESS (0x1f << 5)
5485#define IBX_ELD_ACK (1 << 4)
5486#define IBX_AUD_CNTL_ST2 0xE20C0
5487#define IBX_ELD_VALIDB (1 << 0)
5488#define IBX_CP_READYB (1 << 1)
5489
5490#define CPT_HDMIW_HDMIEDID_A 0xE5050
9b138a83
WX
5491#define CPT_HDMIW_HDMIEDID_B 0xE5150
5492#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5493 CPT_HDMIW_HDMIEDID_A, \
5494 CPT_HDMIW_HDMIEDID_B)
1202b4c6 5495#define CPT_AUD_CNTL_ST_A 0xE50B4
9b138a83
WX
5496#define CPT_AUD_CNTL_ST_B 0xE51B4
5497#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5498 CPT_AUD_CNTL_ST_A, \
5499 CPT_AUD_CNTL_ST_B)
1202b4c6 5500#define CPT_AUD_CNTRL_ST2 0xE50C0
e0dac65e 5501
9ca2fe73
ML
5502#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5503#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5504#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5505 VLV_HDMIW_HDMIEDID_A, \
5506 VLV_HDMIW_HDMIEDID_B)
5507#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5508#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5509#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5510 VLV_AUD_CNTL_ST_A, \
5511 VLV_AUD_CNTL_ST_B)
5512#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5513
ae662d31
EA
5514/* These are the 4 32-bit write offset registers for each stream
5515 * output buffer. It determines the offset from the
5516 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5517 */
5518#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5519
b6daa025 5520#define IBX_AUD_CONFIG_A 0xe2000
9b138a83
WX
5521#define IBX_AUD_CONFIG_B 0xe2100
5522#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5523 IBX_AUD_CONFIG_A, \
5524 IBX_AUD_CONFIG_B)
b6daa025 5525#define CPT_AUD_CONFIG_A 0xe5000
9b138a83
WX
5526#define CPT_AUD_CONFIG_B 0xe5100
5527#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5528 CPT_AUD_CONFIG_A, \
5529 CPT_AUD_CONFIG_B)
9ca2fe73
ML
5530#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5531#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5532#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5533 VLV_AUD_CONFIG_A, \
5534 VLV_AUD_CONFIG_B)
5535
b6daa025
WF
5536#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5537#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5538#define AUD_CONFIG_UPPER_N_SHIFT 20
5539#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5540#define AUD_CONFIG_LOWER_N_SHIFT 4
5541#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5542#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
1a91510d
JN
5543#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5544#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5545#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5546#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5547#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5548#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5549#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5550#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5551#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5552#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5553#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
b6daa025
WF
5554#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5555
9a78b6cc
WX
5556/* HSW Audio */
5557#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5558#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5559#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5560 HSW_AUD_CONFIG_A, \
5561 HSW_AUD_CONFIG_B)
5562
5563#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5564#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5565#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5566 HSW_AUD_MISC_CTRL_A, \
5567 HSW_AUD_MISC_CTRL_B)
5568
5569#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5570#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5571#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5572 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5573 HSW_AUD_DIP_ELD_CTRL_ST_B)
5574
5575/* Audio Digital Converter */
5576#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5577#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5578#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5579 HSW_AUD_DIG_CNVT_1, \
5580 HSW_AUD_DIG_CNVT_2)
9b138a83 5581#define DIP_PORT_SEL_MASK 0x3
9a78b6cc
WX
5582
5583#define HSW_AUD_EDID_DATA_A 0x65050
5584#define HSW_AUD_EDID_DATA_B 0x65150
5585#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5586 HSW_AUD_EDID_DATA_A, \
5587 HSW_AUD_EDID_DATA_B)
5588
5589#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5590#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5591#define AUDIO_INACTIVE_C (1<<11)
5592#define AUDIO_INACTIVE_B (1<<7)
5593#define AUDIO_INACTIVE_A (1<<3)
5594#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5595#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5596#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5597#define AUDIO_ELD_VALID_A (1<<0)
5598#define AUDIO_ELD_VALID_B (1<<4)
5599#define AUDIO_ELD_VALID_C (1<<8)
5600#define AUDIO_CP_READY_A (1<<1)
5601#define AUDIO_CP_READY_B (1<<5)
5602#define AUDIO_CP_READY_C (1<<9)
5603
9eb3a752 5604/* HSW Power Wells */
fa42e23c
PZ
5605#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5606#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5607#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5608#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
6aedd1f5
PZ
5609#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5610#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
5e49cea6 5611#define HSW_PWR_WELL_CTL5 0x45410
9eb3a752
ED
5612#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5613#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
5e49cea6
PZ
5614#define HSW_PWR_WELL_FORCE_ON (1<<19)
5615#define HSW_PWR_WELL_CTL6 0x45414
9eb3a752 5616
e7e104c3 5617/* Per-pipe DDI Function Control */
ad80a810
PZ
5618#define TRANS_DDI_FUNC_CTL_A 0x60400
5619#define TRANS_DDI_FUNC_CTL_B 0x61400
5620#define TRANS_DDI_FUNC_CTL_C 0x62400
5621#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
a57c774a
AK
5622#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5623
ad80a810 5624#define TRANS_DDI_FUNC_ENABLE (1<<31)
e7e104c3 5625/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
ad80a810
PZ
5626#define TRANS_DDI_PORT_MASK (7<<28)
5627#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5628#define TRANS_DDI_PORT_NONE (0<<28)
5629#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5630#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5631#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5632#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5633#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5634#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5635#define TRANS_DDI_BPC_MASK (7<<20)
5636#define TRANS_DDI_BPC_8 (0<<20)
5637#define TRANS_DDI_BPC_10 (1<<20)
5638#define TRANS_DDI_BPC_6 (2<<20)
5639#define TRANS_DDI_BPC_12 (3<<20)
5640#define TRANS_DDI_PVSYNC (1<<17)
5641#define TRANS_DDI_PHSYNC (1<<16)
5642#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5643#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5644#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5645#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5646#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5647#define TRANS_DDI_BFI_ENABLE (1<<4)
e7e104c3 5648
0e87f667
ED
5649/* DisplayPort Transport Control */
5650#define DP_TP_CTL_A 0x64040
5651#define DP_TP_CTL_B 0x64140
5e49cea6
PZ
5652#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5653#define DP_TP_CTL_ENABLE (1<<31)
5654#define DP_TP_CTL_MODE_SST (0<<27)
5655#define DP_TP_CTL_MODE_MST (1<<27)
0e87f667 5656#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
5e49cea6 5657#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
0e87f667
ED
5658#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5659#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5660#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
d6c0d722
PZ
5661#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5662#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
5e49cea6 5663#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
d6c0d722 5664#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
0e87f667 5665
e411b2c1
ED
5666/* DisplayPort Transport Status */
5667#define DP_TP_STATUS_A 0x64044
5668#define DP_TP_STATUS_B 0x64144
5e49cea6 5669#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
d6c0d722 5670#define DP_TP_STATUS_IDLE_DONE (1<<25)
e411b2c1
ED
5671#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5672
03f896a1
ED
5673/* DDI Buffer Control */
5674#define DDI_BUF_CTL_A 0x64000
5675#define DDI_BUF_CTL_B 0x64100
5e49cea6
PZ
5676#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5677#define DDI_BUF_CTL_ENABLE (1<<31)
8f93f4f1 5678/* Haswell */
03f896a1 5679#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
5e49cea6 5680#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
03f896a1 5681#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
5e49cea6 5682#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
03f896a1 5683#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
5e49cea6 5684#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
03f896a1
ED
5685#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5686#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
5e49cea6 5687#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
8f93f4f1
PZ
5688/* Broadwell */
5689#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5690#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5691#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5692#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5693#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5694#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5695#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5696#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5697#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
5e49cea6 5698#define DDI_BUF_EMP_MASK (0xf<<24)
876a8cdf 5699#define DDI_BUF_PORT_REVERSAL (1<<16)
5e49cea6 5700#define DDI_BUF_IS_IDLE (1<<7)
79935fca 5701#define DDI_A_4_LANES (1<<4)
17aa6be9 5702#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
03f896a1
ED
5703#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5704
bb879a44
ED
5705/* DDI Buffer Translations */
5706#define DDI_BUF_TRANS_A 0x64E00
5707#define DDI_BUF_TRANS_B 0x64E60
5e49cea6 5708#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
bb879a44 5709
7501a4d8
ED
5710/* Sideband Interface (SBI) is programmed indirectly, via
5711 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5712 * which contains the payload */
5e49cea6
PZ
5713#define SBI_ADDR 0xC6000
5714#define SBI_DATA 0xC6004
7501a4d8 5715#define SBI_CTL_STAT 0xC6008
988d6ee8
PZ
5716#define SBI_CTL_DEST_ICLK (0x0<<16)
5717#define SBI_CTL_DEST_MPHY (0x1<<16)
5718#define SBI_CTL_OP_IORD (0x2<<8)
5719#define SBI_CTL_OP_IOWR (0x3<<8)
7501a4d8
ED
5720#define SBI_CTL_OP_CRRD (0x6<<8)
5721#define SBI_CTL_OP_CRWR (0x7<<8)
5722#define SBI_RESPONSE_FAIL (0x1<<1)
5e49cea6
PZ
5723#define SBI_RESPONSE_SUCCESS (0x0<<1)
5724#define SBI_BUSY (0x1<<0)
5725#define SBI_READY (0x0<<0)
52f025ef 5726
ccf1c867 5727/* SBI offsets */
5e49cea6 5728#define SBI_SSCDIVINTPHASE6 0x0600
ccf1c867
ED
5729#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5730#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5731#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5732#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
5e49cea6 5733#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
ccf1c867 5734#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
5e49cea6 5735#define SBI_SSCCTL 0x020c
ccf1c867 5736#define SBI_SSCCTL6 0x060C
dde86e2d 5737#define SBI_SSCCTL_PATHALT (1<<3)
5e49cea6 5738#define SBI_SSCCTL_DISABLE (1<<0)
ccf1c867
ED
5739#define SBI_SSCAUXDIV6 0x0610
5740#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
5e49cea6 5741#define SBI_DBUFF0 0x2a00
2fa86a1f
PZ
5742#define SBI_GEN0 0x1f00
5743#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
ccf1c867 5744
52f025ef 5745/* LPT PIXCLK_GATE */
5e49cea6 5746#define PIXCLK_GATE 0xC6020
745ca3be
PZ
5747#define PIXCLK_GATE_UNGATE (1<<0)
5748#define PIXCLK_GATE_GATE (0<<0)
52f025ef 5749
e93ea06a 5750/* SPLL */
5e49cea6 5751#define SPLL_CTL 0x46020
e93ea06a 5752#define SPLL_PLL_ENABLE (1<<31)
39bc66c9
DL
5753#define SPLL_PLL_SSC (1<<28)
5754#define SPLL_PLL_NON_SSC (2<<28)
11578553
JB
5755#define SPLL_PLL_LCPLL (3<<28)
5756#define SPLL_PLL_REF_MASK (3<<28)
5e49cea6
PZ
5757#define SPLL_PLL_FREQ_810MHz (0<<26)
5758#define SPLL_PLL_FREQ_1350MHz (1<<26)
11578553
JB
5759#define SPLL_PLL_FREQ_2700MHz (2<<26)
5760#define SPLL_PLL_FREQ_MASK (3<<26)
e93ea06a 5761
4dffc404 5762/* WRPLL */
5e49cea6
PZ
5763#define WRPLL_CTL1 0x46040
5764#define WRPLL_CTL2 0x46060
5765#define WRPLL_PLL_ENABLE (1<<31)
5766#define WRPLL_PLL_SELECT_SSC (0x01<<28)
39bc66c9 5767#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
4dffc404 5768#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
ef4d084f 5769/* WRPLL divider programming */
5e49cea6 5770#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
11578553 5771#define WRPLL_DIVIDER_REF_MASK (0xff)
5e49cea6 5772#define WRPLL_DIVIDER_POST(x) ((x)<<8)
11578553
JB
5773#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5774#define WRPLL_DIVIDER_POST_SHIFT 8
5e49cea6 5775#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
11578553
JB
5776#define WRPLL_DIVIDER_FB_SHIFT 16
5777#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
4dffc404 5778
fec9181c
ED
5779/* Port clock selection */
5780#define PORT_CLK_SEL_A 0x46100
5781#define PORT_CLK_SEL_B 0x46104
5e49cea6 5782#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
fec9181c
ED
5783#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5784#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5785#define PORT_CLK_SEL_LCPLL_810 (2<<29)
5e49cea6 5786#define PORT_CLK_SEL_SPLL (3<<29)
fec9181c
ED
5787#define PORT_CLK_SEL_WRPLL1 (4<<29)
5788#define PORT_CLK_SEL_WRPLL2 (5<<29)
6441ab5f 5789#define PORT_CLK_SEL_NONE (7<<29)
11578553 5790#define PORT_CLK_SEL_MASK (7<<29)
fec9181c 5791
bb523fc0
PZ
5792/* Transcoder clock selection */
5793#define TRANS_CLK_SEL_A 0x46140
5794#define TRANS_CLK_SEL_B 0x46144
5795#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5796/* For each transcoder, we need to select the corresponding port clock */
5797#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5798#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
fec9181c 5799
a57c774a
AK
5800#define TRANSA_MSA_MISC 0x60410
5801#define TRANSB_MSA_MISC 0x61410
5802#define TRANSC_MSA_MISC 0x62410
5803#define TRANS_EDP_MSA_MISC 0x6f410
5804#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5805
c9809791
PZ
5806#define TRANS_MSA_SYNC_CLK (1<<0)
5807#define TRANS_MSA_6_BPC (0<<5)
5808#define TRANS_MSA_8_BPC (1<<5)
5809#define TRANS_MSA_10_BPC (2<<5)
5810#define TRANS_MSA_12_BPC (3<<5)
5811#define TRANS_MSA_16_BPC (4<<5)
dae84799 5812
90e8d31c 5813/* LCPLL Control */
5e49cea6 5814#define LCPLL_CTL 0x130040
90e8d31c
ED
5815#define LCPLL_PLL_DISABLE (1<<31)
5816#define LCPLL_PLL_LOCK (1<<30)
79f689aa
PZ
5817#define LCPLL_CLK_FREQ_MASK (3<<26)
5818#define LCPLL_CLK_FREQ_450 (0<<26)
e39bf98a
PZ
5819#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5820#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5821#define LCPLL_CLK_FREQ_675_BDW (3<<26)
5e49cea6 5822#define LCPLL_CD_CLOCK_DISABLE (1<<25)
90e8d31c 5823#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
be256dc7 5824#define LCPLL_POWER_DOWN_ALLOW (1<<22)
79f689aa 5825#define LCPLL_CD_SOURCE_FCLK (1<<21)
be256dc7
PZ
5826#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5827
5828#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5829#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5830#define D_COMP_COMP_FORCE (1<<8)
5831#define D_COMP_COMP_DISABLE (1<<0)
90e8d31c 5832
69e94b7e
ED
5833/* Pipe WM_LINETIME - watermark line time */
5834#define PIPE_WM_LINETIME_A 0x45270
5835#define PIPE_WM_LINETIME_B 0x45274
5e49cea6
PZ
5836#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5837 PIPE_WM_LINETIME_B)
5838#define PIPE_WM_LINETIME_MASK (0x1ff)
5839#define PIPE_WM_LINETIME_TIME(x) ((x))
69e94b7e 5840#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
5e49cea6 5841#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
96d6e350
ED
5842
5843/* SFUSE_STRAP */
5e49cea6 5844#define SFUSE_STRAP 0xc2014
658ac4c6
DL
5845#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5846#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
96d6e350
ED
5847#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5848#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5849#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5850
801bcfff
PZ
5851#define WM_MISC 0x45260
5852#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5853
1544d9d5
ED
5854#define WM_DBG 0x45280
5855#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5856#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5857#define WM_DBG_DISALLOW_SPRITE (1<<2)
5858
86d3efce
VS
5859/* pipe CSC */
5860#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5861#define _PIPE_A_CSC_COEFF_BY 0x49014
5862#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5863#define _PIPE_A_CSC_COEFF_BU 0x4901c
5864#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5865#define _PIPE_A_CSC_COEFF_BV 0x49024
5866#define _PIPE_A_CSC_MODE 0x49028
29a397ba
VS
5867#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5868#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5869#define CSC_MODE_YUV_TO_RGB (1 << 0)
86d3efce
VS
5870#define _PIPE_A_CSC_PREOFF_HI 0x49030
5871#define _PIPE_A_CSC_PREOFF_ME 0x49034
5872#define _PIPE_A_CSC_PREOFF_LO 0x49038
5873#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5874#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5875#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5876
5877#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5878#define _PIPE_B_CSC_COEFF_BY 0x49114
5879#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5880#define _PIPE_B_CSC_COEFF_BU 0x4911c
5881#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5882#define _PIPE_B_CSC_COEFF_BV 0x49124
5883#define _PIPE_B_CSC_MODE 0x49128
5884#define _PIPE_B_CSC_PREOFF_HI 0x49130
5885#define _PIPE_B_CSC_PREOFF_ME 0x49134
5886#define _PIPE_B_CSC_PREOFF_LO 0x49138
5887#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5888#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5889#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5890
86d3efce
VS
5891#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5892#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5893#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5894#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5895#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5896#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5897#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5898#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5899#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5900#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5901#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5902#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5903#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5904
3230bf14
JN
5905/* VLV MIPI registers */
5906
5907#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5908#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5909#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5910#define DPI_ENABLE (1 << 31) /* A + B */
5911#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5912#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5913#define DUAL_LINK_MODE_MASK (1 << 26)
5914#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5915#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5916#define DITHERING_ENABLE (1 << 25) /* A + B */
5917#define FLOPPED_HSTX (1 << 23)
5918#define DE_INVERT (1 << 19) /* XXX */
5919#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5920#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5921#define AFE_LATCHOUT (1 << 17)
5922#define LP_OUTPUT_HOLD (1 << 16)
5923#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5924#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5925#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5926#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5927#define CSB_SHIFT 9
5928#define CSB_MASK (3 << 9)
5929#define CSB_20MHZ (0 << 9)
5930#define CSB_10MHZ (1 << 9)
5931#define CSB_40MHZ (2 << 9)
5932#define BANDGAP_MASK (1 << 8)
5933#define BANDGAP_PNW_CIRCUIT (0 << 8)
5934#define BANDGAP_LNC_CIRCUIT (1 << 8)
5935#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5936#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5937#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5938#define TEARING_EFFECT_SHIFT 2 /* A + B */
5939#define TEARING_EFFECT_MASK (3 << 2)
5940#define TEARING_EFFECT_OFF (0 << 2)
5941#define TEARING_EFFECT_DSI (1 << 2)
5942#define TEARING_EFFECT_GPIO (2 << 2)
5943#define LANE_CONFIGURATION_SHIFT 0
5944#define LANE_CONFIGURATION_MASK (3 << 0)
5945#define LANE_CONFIGURATION_4LANE (0 << 0)
5946#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5947#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5948
5949#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5950#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5951#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5952#define TEARING_EFFECT_DELAY_SHIFT 0
5953#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5954
5955/* XXX: all bits reserved */
5956#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5957
5958/* MIPI DSI Controller and D-PHY registers */
5959
5960#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5961#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5962#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5963#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5964#define ULPS_STATE_MASK (3 << 1)
5965#define ULPS_STATE_ENTER (2 << 1)
5966#define ULPS_STATE_EXIT (1 << 1)
5967#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5968#define DEVICE_READY (1 << 0)
5969
5970#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5971#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5972#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5973#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5974#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5975#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5976#define TEARING_EFFECT (1 << 31)
5977#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5978#define GEN_READ_DATA_AVAIL (1 << 29)
5979#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5980#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5981#define RX_PROT_VIOLATION (1 << 26)
5982#define RX_INVALID_TX_LENGTH (1 << 25)
5983#define ACK_WITH_NO_ERROR (1 << 24)
5984#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5985#define LP_RX_TIMEOUT (1 << 22)
5986#define HS_TX_TIMEOUT (1 << 21)
5987#define DPI_FIFO_UNDERRUN (1 << 20)
5988#define LOW_CONTENTION (1 << 19)
5989#define HIGH_CONTENTION (1 << 18)
5990#define TXDSI_VC_ID_INVALID (1 << 17)
5991#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5992#define TXCHECKSUM_ERROR (1 << 15)
5993#define TXECC_MULTIBIT_ERROR (1 << 14)
5994#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5995#define TXFALSE_CONTROL_ERROR (1 << 12)
5996#define RXDSI_VC_ID_INVALID (1 << 11)
5997#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5998#define RXCHECKSUM_ERROR (1 << 9)
5999#define RXECC_MULTIBIT_ERROR (1 << 8)
6000#define RXECC_SINGLE_BIT_ERROR (1 << 7)
6001#define RXFALSE_CONTROL_ERROR (1 << 6)
6002#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
6003#define RX_LP_TX_SYNC_ERROR (1 << 4)
6004#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
6005#define RXEOT_SYNC_ERROR (1 << 2)
6006#define RXSOT_SYNC_ERROR (1 << 1)
6007#define RXSOT_ERROR (1 << 0)
6008
6009#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
6010#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
6011#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
6012#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
6013#define CMD_MODE_NOT_SUPPORTED (0 << 13)
6014#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
6015#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
6016#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
6017#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
6018#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
6019#define VID_MODE_FORMAT_MASK (0xf << 7)
6020#define VID_MODE_NOT_SUPPORTED (0 << 7)
6021#define VID_MODE_FORMAT_RGB565 (1 << 7)
6022#define VID_MODE_FORMAT_RGB666 (2 << 7)
6023#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
6024#define VID_MODE_FORMAT_RGB888 (4 << 7)
6025#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
6026#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
6027#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
6028#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
6029#define DATA_LANES_PRG_REG_SHIFT 0
6030#define DATA_LANES_PRG_REG_MASK (7 << 0)
6031
6032#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
6033#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
6034#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
6035#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6036
6037#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
6038#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
6039#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
6040#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6041
6042#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
6043#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
6044#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
6045#define TURN_AROUND_TIMEOUT_MASK 0x3f
6046
6047#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
6048#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
6049#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
6050#define DEVICE_RESET_TIMER_MASK 0xffff
6051
6052#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
6053#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
6054#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
6055#define VERTICAL_ADDRESS_SHIFT 16
6056#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6057#define HORIZONTAL_ADDRESS_SHIFT 0
6058#define HORIZONTAL_ADDRESS_MASK 0xffff
6059
6060#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
6061#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
6062#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
6063#define DBI_FIFO_EMPTY_HALF (0 << 0)
6064#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6065#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6066
6067/* regs below are bits 15:0 */
6068#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
6069#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
6070#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
6071
6072#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
6073#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
6074#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
6075
6076#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
6077#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
6078#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
6079
6080#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
6081#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
6082#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
6083
6084#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
6085#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
6086#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
6087
6088#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
6089#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
6090#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
6091
6092#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
6093#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
6094#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
6095
6096#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
6097#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
6098#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
6099/* regs above are bits 15:0 */
6100
6101#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
6102#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
6103#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
6104#define DPI_LP_MODE (1 << 6)
6105#define BACKLIGHT_OFF (1 << 5)
6106#define BACKLIGHT_ON (1 << 4)
6107#define COLOR_MODE_OFF (1 << 3)
6108#define COLOR_MODE_ON (1 << 2)
6109#define TURN_ON (1 << 1)
6110#define SHUTDOWN (1 << 0)
6111
6112#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
6113#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
6114#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
6115#define COMMAND_BYTE_SHIFT 0
6116#define COMMAND_BYTE_MASK (0x3f << 0)
6117
6118#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
6119#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
6120#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
6121#define MASTER_INIT_TIMER_SHIFT 0
6122#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6123
6124#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
6125#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
6126#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
6127#define MAX_RETURN_PKT_SIZE_SHIFT 0
6128#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6129
6130#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
6131#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
6132#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6133#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6134#define DISABLE_VIDEO_BTA (1 << 3)
6135#define IP_TG_CONFIG (1 << 2)
6136#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6137#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6138#define VIDEO_MODE_BURST (3 << 0)
6139
6140#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
6141#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
6142#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
6143#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6144#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6145#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6146#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6147#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6148#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6149#define CLOCKSTOP (1 << 1)
6150#define EOT_DISABLE (1 << 0)
6151
6152#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
6153#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
6154#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
6155#define LP_BYTECLK_SHIFT 0
6156#define LP_BYTECLK_MASK (0xffff << 0)
6157
6158/* bits 31:0 */
6159#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
6160#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
6161#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
6162
6163/* bits 31:0 */
6164#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6165#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6166#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6167
6168#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6169#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6170#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6171#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6172#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6173#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6174#define LONG_PACKET_WORD_COUNT_SHIFT 8
6175#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6176#define SHORT_PACKET_PARAM_SHIFT 8
6177#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6178#define VIRTUAL_CHANNEL_SHIFT 6
6179#define VIRTUAL_CHANNEL_MASK (3 << 6)
6180#define DATA_TYPE_SHIFT 0
6181#define DATA_TYPE_MASK (3f << 0)
6182/* data type values, see include/video/mipi_display.h */
6183
6184#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6185#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6186#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6187#define DPI_FIFO_EMPTY (1 << 28)
6188#define DBI_FIFO_EMPTY (1 << 27)
6189#define LP_CTRL_FIFO_EMPTY (1 << 26)
6190#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6191#define LP_CTRL_FIFO_FULL (1 << 24)
6192#define HS_CTRL_FIFO_EMPTY (1 << 18)
6193#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6194#define HS_CTRL_FIFO_FULL (1 << 16)
6195#define LP_DATA_FIFO_EMPTY (1 << 10)
6196#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6197#define LP_DATA_FIFO_FULL (1 << 8)
6198#define HS_DATA_FIFO_EMPTY (1 << 2)
6199#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6200#define HS_DATA_FIFO_FULL (1 << 0)
6201
6202#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6203#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6204#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6205#define DBI_HS_LP_MODE_MASK (1 << 0)
6206#define DBI_LP_MODE (1 << 0)
6207#define DBI_HS_MODE (0 << 0)
6208
6209#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6210#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6211#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6212#define EXIT_ZERO_COUNT_SHIFT 24
6213#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6214#define TRAIL_COUNT_SHIFT 16
6215#define TRAIL_COUNT_MASK (0x1f << 16)
6216#define CLK_ZERO_COUNT_SHIFT 8
6217#define CLK_ZERO_COUNT_MASK (0xff << 8)
6218#define PREPARE_COUNT_SHIFT 0
6219#define PREPARE_COUNT_MASK (0x3f << 0)
6220
6221/* bits 31:0 */
6222#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6223#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6224#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6225
6226#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6227#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6228#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6229#define LP_HS_SSW_CNT_SHIFT 16
6230#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6231#define HS_LP_PWR_SW_CNT_SHIFT 0
6232#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6233
6234#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6235#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6236#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6237#define STOP_STATE_STALL_COUNTER_SHIFT 0
6238#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6239
6240#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6241#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6242#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6243#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6244#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6245#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6246#define RX_CONTENTION_DETECTED (1 << 0)
6247
6248/* XXX: only pipe A ?!? */
6249#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6250#define DBI_TYPEC_ENABLE (1 << 31)
6251#define DBI_TYPEC_WIP (1 << 30)
6252#define DBI_TYPEC_OPTION_SHIFT 28
6253#define DBI_TYPEC_OPTION_MASK (3 << 28)
6254#define DBI_TYPEC_FREQ_SHIFT 24
6255#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6256#define DBI_TYPEC_OVERRIDE (1 << 8)
6257#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6258#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6259
6260
6261/* MIPI adapter registers */
6262
6263#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6264#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6265#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6266#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6267#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6268#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6269#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6270#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6271#define READ_REQUEST_PRIORITY_SHIFT 3
6272#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6273#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6274#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6275#define RGB_FLIP_TO_BGR (1 << 2)
6276
6277#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6278#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6279#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6280#define DATA_MEM_ADDRESS_SHIFT 5
6281#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6282#define DATA_VALID (1 << 0)
6283
6284#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6285#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6286#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6287#define DATA_LENGTH_SHIFT 0
6288#define DATA_LENGTH_MASK (0xfffff << 0)
6289
6290#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6291#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6292#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6293#define COMMAND_MEM_ADDRESS_SHIFT 5
6294#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6295#define AUTO_PWG_ENABLE (1 << 2)
6296#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6297#define COMMAND_VALID (1 << 0)
6298
6299#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6300#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6301#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6302#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6303#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6304
6305#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6306#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6307#define MIPI_READ_DATA_RETURN(pipe, n) \
6308 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6309
6310#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6311#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6312#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6313#define READ_DATA_VALID(n) (1 << (n))
6314
a57c774a 6315/* For UMS only (deprecated): */
5c969aa7
DL
6316#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6317#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6318#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6319#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6320#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6321#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
a57c774a 6322
585fb111 6323#endif /* _I915_REG_H_ */
This page took 1.104904 seconds and 5 git commands to generate.