drm/i915: Remove implied length of 2 from GFX_OP_PIPE_CONTROL #define.
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_reg.h
CommitLineData
585fb111
JB
1/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
5eddb70b
CW
28#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
29
585fb111
JB
30/*
31 * The Bridge device's PCI config space has information about the
32 * fb aperture size and the amount of pre-reserved memory.
95375b7f
DV
33 * This is all handled in the intel-gtt.ko module. i915.ko only
34 * cares about the vga bit for the vga rbiter.
585fb111
JB
35 */
36#define INTEL_GMCH_CTRL 0x52
28d52043 37#define INTEL_GMCH_VGA_DISABLE (1 << 1)
14bc490b 38
585fb111
JB
39/* PCI config space */
40
41#define HPLLCC 0xc0 /* 855 only */
652c393a 42#define GC_CLOCK_CONTROL_MASK (0xf << 0)
585fb111
JB
43#define GC_CLOCK_133_200 (0 << 0)
44#define GC_CLOCK_100_200 (1 << 0)
45#define GC_CLOCK_100_133 (2 << 0)
46#define GC_CLOCK_166_250 (3 << 0)
f97108d1 47#define GCFGC2 0xda
585fb111
JB
48#define GCFGC 0xf0 /* 915+ only */
49#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
50#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
51#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
52#define GC_DISPLAY_CLOCK_MASK (7 << 4)
652c393a
JB
53#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
54#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
55#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
56#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
57#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
58#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
60#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
61#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
62#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
63#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
64#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
65#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
66#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
67#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
68#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
585fb111 72#define LBB 0xf4
eeccdcac
KG
73
74/* Graphics reset regs */
0573ed4a
KG
75#define I965_GDRST 0xc0 /* PCI config register */
76#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
eeccdcac
KG
77#define GRDOM_FULL (0<<2)
78#define GRDOM_RENDER (1<<2)
79#define GRDOM_MEDIA (3<<2)
585fb111 80
07b7ddd9
JB
81#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
82#define GEN6_MBC_SNPCR_SHIFT 21
83#define GEN6_MBC_SNPCR_MASK (3<<21)
84#define GEN6_MBC_SNPCR_MAX (0<<21)
85#define GEN6_MBC_SNPCR_MED (1<<21)
86#define GEN6_MBC_SNPCR_LOW (2<<21)
87#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
88
cff458c2
EA
89#define GEN6_GDRST 0x941c
90#define GEN6_GRDOM_FULL (1 << 0)
91#define GEN6_GRDOM_RENDER (1 << 1)
92#define GEN6_GRDOM_MEDIA (1 << 2)
93#define GEN6_GRDOM_BLT (1 << 3)
94
585fb111
JB
95/* VGA stuff */
96
97#define VGA_ST01_MDA 0x3ba
98#define VGA_ST01_CGA 0x3da
99
100#define VGA_MSR_WRITE 0x3c2
101#define VGA_MSR_READ 0x3cc
102#define VGA_MSR_MEM_EN (1<<1)
103#define VGA_MSR_CGA_MODE (1<<0)
104
105#define VGA_SR_INDEX 0x3c4
106#define VGA_SR_DATA 0x3c5
107
108#define VGA_AR_INDEX 0x3c0
109#define VGA_AR_VID_EN (1<<5)
110#define VGA_AR_DATA_WRITE 0x3c0
111#define VGA_AR_DATA_READ 0x3c1
112
113#define VGA_GR_INDEX 0x3ce
114#define VGA_GR_DATA 0x3cf
115/* GR05 */
116#define VGA_GR_MEM_READ_MODE_SHIFT 3
117#define VGA_GR_MEM_READ_MODE_PLANE 1
118/* GR06 */
119#define VGA_GR_MEM_MODE_MASK 0xc
120#define VGA_GR_MEM_MODE_SHIFT 2
121#define VGA_GR_MEM_A0000_AFFFF 0
122#define VGA_GR_MEM_A0000_BFFFF 1
123#define VGA_GR_MEM_B0000_B7FFF 2
124#define VGA_GR_MEM_B0000_BFFFF 3
125
126#define VGA_DACMASK 0x3c6
127#define VGA_DACRX 0x3c7
128#define VGA_DACWX 0x3c8
129#define VGA_DACDATA 0x3c9
130
131#define VGA_CR_INDEX_MDA 0x3b4
132#define VGA_CR_DATA_MDA 0x3b5
133#define VGA_CR_INDEX_CGA 0x3d4
134#define VGA_CR_DATA_CGA 0x3d5
135
136/*
137 * Memory interface instructions used by the kernel
138 */
139#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
140
141#define MI_NOOP MI_INSTR(0, 0)
142#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
143#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
02e792fb 144#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
585fb111
JB
145#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
146#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
147#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
148#define MI_FLUSH MI_INSTR(0x04, 0)
149#define MI_READ_FLUSH (1 << 0)
150#define MI_EXE_FLUSH (1 << 1)
151#define MI_NO_WRITE_FLUSH (1 << 2)
152#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
153#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
1cafd347 154#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
585fb111 155#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
88271da3
JB
156#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
157#define MI_SUSPEND_FLUSH_EN (1<<0)
585fb111 158#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
0206e353 159#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
02e792fb
DV
160#define MI_OVERLAY_CONTINUE (0x0<<21)
161#define MI_OVERLAY_ON (0x1<<21)
162#define MI_OVERLAY_OFF (0x2<<21)
585fb111 163#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
6b95a207 164#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
1afe3e9d 165#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
6b95a207 166#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
aa40d6bb
ZN
167#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
168#define MI_MM_SPACE_GTT (1<<8)
169#define MI_MM_SPACE_PHYSICAL (0<<8)
170#define MI_SAVE_EXT_STATE_EN (1<<3)
171#define MI_RESTORE_EXT_STATE_EN (1<<2)
88271da3 172#define MI_FORCE_RESTORE (1<<1)
aa40d6bb 173#define MI_RESTORE_INHIBIT (1<<0)
585fb111
JB
174#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
175#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
176#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
177#define MI_STORE_DWORD_INDEX_SHIFT 2
c6642782
DV
178/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
179 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
180 * simply ignores the register load under certain conditions.
181 * - One can actually load arbitrary many arbitrary registers: Simply issue x
182 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
183 */
184#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*x-1)
71a77e07
CW
185#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
186#define MI_INVALIDATE_TLB (1<<18)
187#define MI_INVALIDATE_BSD (1<<7)
585fb111
JB
188#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
189#define MI_BATCH_NON_SECURE (1)
190#define MI_BATCH_NON_SECURE_I965 (1<<8)
191#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
1ec14ad3
CW
192#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
193#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
194#define MI_SEMAPHORE_UPDATE (1<<21)
195#define MI_SEMAPHORE_COMPARE (1<<20)
196#define MI_SEMAPHORE_REGISTER (1<<18)
c8c99b0f
BW
197#define MI_SEMAPHORE_SYNC_RV (2<<16)
198#define MI_SEMAPHORE_SYNC_RB (0<<16)
199#define MI_SEMAPHORE_SYNC_VR (0<<16)
200#define MI_SEMAPHORE_SYNC_VB (2<<16)
201#define MI_SEMAPHORE_SYNC_BR (2<<16)
202#define MI_SEMAPHORE_SYNC_BV (0<<16)
203#define MI_SEMAPHORE_SYNC_INVALID (1<<0)
585fb111
JB
204/*
205 * 3D instructions used by the kernel
206 */
207#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
208
209#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
210#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
211#define SC_UPDATE_SCISSOR (0x1<<1)
212#define SC_ENABLE_MASK (0x1<<0)
213#define SC_ENABLE (0x1<<0)
214#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
215#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
216#define SCI_YMIN_MASK (0xffff<<16)
217#define SCI_XMIN_MASK (0xffff<<0)
218#define SCI_YMAX_MASK (0xffff<<16)
219#define SCI_XMAX_MASK (0xffff<<0)
220#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
221#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
222#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
223#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
224#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
225#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
226#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
227#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
228#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
229#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
230#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
231#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
232#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
233#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
234#define BLT_DEPTH_8 (0<<24)
235#define BLT_DEPTH_16_565 (1<<24)
236#define BLT_DEPTH_16_1555 (2<<24)
237#define BLT_DEPTH_32 (3<<24)
238#define BLT_ROP_GXCOPY (0xcc<<16)
239#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
240#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
241#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
242#define ASYNC_FLIP (1<<22)
243#define DISPLAY_PLANE_A (0<<20)
244#define DISPLAY_PLANE_B (1<<20)
fcbc34e4 245#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
e552eb70
JB
246#define PIPE_CONTROL_QW_WRITE (1<<14)
247#define PIPE_CONTROL_DEPTH_STALL (1<<13)
248#define PIPE_CONTROL_WC_FLUSH (1<<12)
249#define PIPE_CONTROL_IS_FLUSH (1<<11) /* MBZ on Ironlake */
250#define PIPE_CONTROL_TC_FLUSH (1<<10) /* GM45+ only */
251#define PIPE_CONTROL_ISP_DIS (1<<9)
252#define PIPE_CONTROL_NOTIFY (1<<8)
253#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
254#define PIPE_CONTROL_STALL_EN (1<<1) /* in addr word, Ironlake+ only */
585fb111 255
dc96e9b8
CW
256
257/*
258 * Reset registers
259 */
260#define DEBUG_RESET_I830 0x6070
261#define DEBUG_RESET_FULL (1<<7)
262#define DEBUG_RESET_RENDER (1<<8)
263#define DEBUG_RESET_DISPLAY (1<<9)
264
265
585fb111 266/*
de151cf6 267 * Fence registers
585fb111 268 */
de151cf6 269#define FENCE_REG_830_0 0x2000
dc529a4f 270#define FENCE_REG_945_8 0x3000
de151cf6
JB
271#define I830_FENCE_START_MASK 0x07f80000
272#define I830_FENCE_TILING_Y_SHIFT 12
0f973f27 273#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
de151cf6
JB
274#define I830_FENCE_PITCH_SHIFT 4
275#define I830_FENCE_REG_VALID (1<<0)
c36a2a6d 276#define I915_FENCE_MAX_PITCH_VAL 4
e76a16de 277#define I830_FENCE_MAX_PITCH_VAL 6
8d7773a3 278#define I830_FENCE_MAX_SIZE_VAL (1<<8)
de151cf6
JB
279
280#define I915_FENCE_START_MASK 0x0ff00000
0f973f27 281#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
585fb111 282
de151cf6
JB
283#define FENCE_REG_965_0 0x03000
284#define I965_FENCE_PITCH_SHIFT 2
285#define I965_FENCE_TILING_Y_SHIFT 1
286#define I965_FENCE_REG_VALID (1<<0)
8d7773a3 287#define I965_FENCE_MAX_PITCH_VAL 0x0400
de151cf6 288
4e901fdc
EA
289#define FENCE_REG_SANDYBRIDGE_0 0x100000
290#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
291
de151cf6
JB
292/*
293 * Instruction and interrupt control regs
294 */
63eeaf38 295#define PGTBL_ER 0x02024
333e9fe9
DV
296#define RENDER_RING_BASE 0x02000
297#define BSD_RING_BASE 0x04000
298#define GEN6_BSD_RING_BASE 0x12000
549f7365 299#define BLT_RING_BASE 0x22000
3d281d8c
DV
300#define RING_TAIL(base) ((base)+0x30)
301#define RING_HEAD(base) ((base)+0x34)
302#define RING_START(base) ((base)+0x38)
303#define RING_CTL(base) ((base)+0x3c)
1ec14ad3
CW
304#define RING_SYNC_0(base) ((base)+0x40)
305#define RING_SYNC_1(base) ((base)+0x44)
c8c99b0f
BW
306#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
307#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
308#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
309#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
310#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
311#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
8fd26859 312#define RING_MAX_IDLE(base) ((base)+0x54)
3d281d8c
DV
313#define RING_HWS_PGA(base) ((base)+0x80)
314#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
4593010b
EA
315#define RENDER_HWS_PGA_GEN7 (0x04080)
316#define BSD_HWS_PGA_GEN7 (0x04180)
317#define BLT_HWS_PGA_GEN7 (0x04280)
3d281d8c 318#define RING_ACTHD(base) ((base)+0x74)
1ec14ad3 319#define RING_NOPID(base) ((base)+0x94)
0f46832f 320#define RING_IMR(base) ((base)+0xa8)
585fb111
JB
321#define TAIL_ADDR 0x001FFFF8
322#define HEAD_WRAP_COUNT 0xFFE00000
323#define HEAD_WRAP_ONE 0x00200000
324#define HEAD_ADDR 0x001FFFFC
325#define RING_NR_PAGES 0x001FF000
326#define RING_REPORT_MASK 0x00000006
327#define RING_REPORT_64K 0x00000002
328#define RING_REPORT_128K 0x00000004
329#define RING_NO_REPORT 0x00000000
330#define RING_VALID_MASK 0x00000001
331#define RING_VALID 0x00000001
332#define RING_INVALID 0x00000000
4b60e5cb
CW
333#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
334#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
1ec14ad3 335#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
8168bd48
CW
336#if 0
337#define PRB0_TAIL 0x02030
338#define PRB0_HEAD 0x02034
339#define PRB0_START 0x02038
340#define PRB0_CTL 0x0203c
585fb111
JB
341#define PRB1_TAIL 0x02040 /* 915+ only */
342#define PRB1_HEAD 0x02044 /* 915+ only */
343#define PRB1_START 0x02048 /* 915+ only */
344#define PRB1_CTL 0x0204c /* 915+ only */
8168bd48 345#endif
63eeaf38
JB
346#define IPEIR_I965 0x02064
347#define IPEHR_I965 0x02068
348#define INSTDONE_I965 0x0206c
349#define INSTPS 0x02070 /* 965+ only */
350#define INSTDONE1 0x0207c /* 965+ only */
585fb111
JB
351#define ACTHD_I965 0x02074
352#define HWS_PGA 0x02080
353#define HWS_ADDRESS_MASK 0xfffff000
354#define HWS_START_ADDRESS_SHIFT 4
97f5ab66
JB
355#define PWRCTXA 0x2088 /* 965GM+ only */
356#define PWRCTX_EN (1<<0)
585fb111 357#define IPEIR 0x02088
63eeaf38
JB
358#define IPEHR 0x0208c
359#define INSTDONE 0x02090
585fb111
JB
360#define NOPID 0x02094
361#define HWSTAM 0x02098
add354dd
CW
362#define VCS_INSTDONE 0x1206C
363#define VCS_IPEIR 0x12064
364#define VCS_IPEHR 0x12068
365#define VCS_ACTHD 0x12074
1d8f38f4
CW
366#define BCS_INSTDONE 0x2206C
367#define BCS_IPEIR 0x22064
368#define BCS_IPEHR 0x22068
369#define BCS_ACTHD 0x22074
71cf39b1 370
f406839f
CW
371#define ERROR_GEN6 0x040a0
372
de6e2eaf
EA
373/* GM45+ chicken bits -- debug workaround bits that may be required
374 * for various sorts of correct behavior. The top 16 bits of each are
375 * the enables for writing to the corresponding low bit.
376 */
377#define _3D_CHICKEN 0x02084
378#define _3D_CHICKEN2 0x0208c
379/* Disables pipelining of read flushes past the SF-WIZ interface.
380 * Required on all Ironlake steppings according to the B-Spec, but the
381 * particular danger of not doing so is not specified.
382 */
383# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
384#define _3D_CHICKEN3 0x02090
385
71cf39b1
EA
386#define MI_MODE 0x0209c
387# define VS_TIMER_DISPATCH (1 << 6)
a69ffdbf 388# define MI_FLUSH_ENABLE (1 << 11)
71cf39b1 389
1ec14ad3 390#define GFX_MODE 0x02520
b095cd0a 391#define GFX_MODE_GEN7 0x0229c
1ec14ad3
CW
392#define GFX_RUN_LIST_ENABLE (1<<15)
393#define GFX_TLB_INVALIDATE_ALWAYS (1<<13)
394#define GFX_SURFACE_FAULT_ENABLE (1<<12)
395#define GFX_REPLAY_MODE (1<<11)
396#define GFX_PSMI_GRANULARITY (1<<10)
397#define GFX_PPGTT_ENABLE (1<<9)
398
b095cd0a
JB
399#define GFX_MODE_ENABLE(bit) (((bit) << 16) | (bit))
400#define GFX_MODE_DISABLE(bit) (((bit) << 16) | (0))
401
585fb111
JB
402#define SCPD0 0x0209c /* 915+ only */
403#define IER 0x020a0
404#define IIR 0x020a4
405#define IMR 0x020a8
406#define ISR 0x020ac
407#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
408#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
409#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
f97108d1 410#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
585fb111
JB
411#define I915_HWB_OOM_INTERRUPT (1<<13)
412#define I915_SYNC_STATUS_INTERRUPT (1<<12)
413#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
414#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
415#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
416#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
417#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
418#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
419#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
420#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
421#define I915_DEBUG_INTERRUPT (1<<2)
422#define I915_USER_INTERRUPT (1<<1)
423#define I915_ASLE_INTERRUPT (1<<0)
d1b851fc 424#define I915_BSD_USER_INTERRUPT (1<<25)
585fb111
JB
425#define EIR 0x020b0
426#define EMR 0x020b4
427#define ESR 0x020b8
63eeaf38
JB
428#define GM45_ERROR_PAGE_TABLE (1<<5)
429#define GM45_ERROR_MEM_PRIV (1<<4)
430#define I915_ERROR_PAGE_TABLE (1<<4)
431#define GM45_ERROR_CP_PRIV (1<<3)
432#define I915_ERROR_MEMORY_REFRESH (1<<1)
433#define I915_ERROR_INSTRUCTION (1<<0)
585fb111 434#define INSTPM 0x020c0
ee980b80 435#define INSTPM_SELF_EN (1<<12) /* 915GM only */
8692d00e
CW
436#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
437 will not assert AGPBUSY# and will only
438 be delivered when out of C3. */
585fb111
JB
439#define ACTHD 0x020c8
440#define FW_BLC 0x020d8
8692d00e 441#define FW_BLC2 0x020dc
585fb111 442#define FW_BLC_SELF 0x020e0 /* 915+ only */
ee980b80
LP
443#define FW_BLC_SELF_EN_MASK (1<<31)
444#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
445#define FW_BLC_SELF_EN (1<<15) /* 945 only */
7662c8bd
SL
446#define MM_BURST_LENGTH 0x00700000
447#define MM_FIFO_WATERMARK 0x0001F000
448#define LM_BURST_LENGTH 0x00000700
449#define LM_FIFO_WATERMARK 0x0000001F
585fb111 450#define MI_ARB_STATE 0x020e4 /* 915+ only */
45503ded
KP
451#define MI_ARB_MASK_SHIFT 16 /* shift for enable bits */
452
453/* Make render/texture TLB fetches lower priorty than associated data
454 * fetches. This is not turned on by default
455 */
456#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
457
458/* Isoch request wait on GTT enable (Display A/B/C streams).
459 * Make isoch requests stall on the TLB update. May cause
460 * display underruns (test mode only)
461 */
462#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
463
464/* Block grant count for isoch requests when block count is
465 * set to a finite value.
466 */
467#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
468#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
469#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
470#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
471#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
472
473/* Enable render writes to complete in C2/C3/C4 power states.
474 * If this isn't enabled, render writes are prevented in low
475 * power states. That seems bad to me.
476 */
477#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
478
479/* This acknowledges an async flip immediately instead
480 * of waiting for 2TLB fetches.
481 */
482#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
483
484/* Enables non-sequential data reads through arbiter
485 */
0206e353 486#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
45503ded
KP
487
488/* Disable FSB snooping of cacheable write cycles from binner/render
489 * command stream
490 */
491#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
492
493/* Arbiter time slice for non-isoch streams */
494#define MI_ARB_TIME_SLICE_MASK (7 << 5)
495#define MI_ARB_TIME_SLICE_1 (0 << 5)
496#define MI_ARB_TIME_SLICE_2 (1 << 5)
497#define MI_ARB_TIME_SLICE_4 (2 << 5)
498#define MI_ARB_TIME_SLICE_6 (3 << 5)
499#define MI_ARB_TIME_SLICE_8 (4 << 5)
500#define MI_ARB_TIME_SLICE_10 (5 << 5)
501#define MI_ARB_TIME_SLICE_14 (6 << 5)
502#define MI_ARB_TIME_SLICE_16 (7 << 5)
503
504/* Low priority grace period page size */
505#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
506#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
507
508/* Disable display A/B trickle feed */
509#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
510
511/* Set display plane priority */
512#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
513#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
514
585fb111
JB
515#define CACHE_MODE_0 0x02120 /* 915+ only */
516#define CM0_MASK_SHIFT 16
517#define CM0_IZ_OPT_DISABLE (1<<6)
518#define CM0_ZR_OPT_DISABLE (1<<5)
519#define CM0_DEPTH_EVICT_DISABLE (1<<4)
520#define CM0_COLOR_EVICT_DISABLE (1<<3)
521#define CM0_DEPTH_WRITE_DISABLE (1<<1)
522#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
9df30794 523#define BB_ADDR 0x02140 /* 8 bytes */
585fb111 524#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
1afe3e9d
JB
525#define ECOSKPD 0x021d0
526#define ECO_GATING_CX_ONLY (1<<3)
527#define ECO_FLIP_DONE (1<<0)
585fb111 528
a1786bd2
ZW
529/* GEN6 interrupt control */
530#define GEN6_RENDER_HWSTAM 0x2098
531#define GEN6_RENDER_IMR 0x20a8
532#define GEN6_RENDER_CONTEXT_SWITCH_INTERRUPT (1 << 8)
533#define GEN6_RENDER_PPGTT_PAGE_FAULT (1 << 7)
7aa69d2e 534#define GEN6_RENDER_TIMEOUT_COUNTER_EXPIRED (1 << 6)
a1786bd2
ZW
535#define GEN6_RENDER_L3_PARITY_ERROR (1 << 5)
536#define GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT (1 << 4)
537#define GEN6_RENDER_COMMAND_PARSER_MASTER_ERROR (1 << 3)
538#define GEN6_RENDER_SYNC_STATUS (1 << 2)
539#define GEN6_RENDER_DEBUG_INTERRUPT (1 << 1)
540#define GEN6_RENDER_USER_INTERRUPT (1 << 0)
541
542#define GEN6_BLITTER_HWSTAM 0x22098
543#define GEN6_BLITTER_IMR 0x220a8
544#define GEN6_BLITTER_MI_FLUSH_DW_NOTIFY_INTERRUPT (1 << 26)
545#define GEN6_BLITTER_COMMAND_PARSER_MASTER_ERROR (1 << 25)
546#define GEN6_BLITTER_SYNC_STATUS (1 << 24)
547#define GEN6_BLITTER_USER_INTERRUPT (1 << 22)
881f47b6 548
4efe0708
JB
549#define GEN6_BLITTER_ECOSKPD 0x221d0
550#define GEN6_BLITTER_LOCK_SHIFT 16
551#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
552
881f47b6
XH
553#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
554#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK (1 << 16)
555#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE (1 << 0)
556#define GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE 0
557#define GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR (1 << 3)
558
ec6a890d 559#define GEN6_BSD_HWSTAM 0x12098
881f47b6 560#define GEN6_BSD_IMR 0x120a8
1ec14ad3 561#define GEN6_BSD_USER_INTERRUPT (1 << 12)
881f47b6
XH
562
563#define GEN6_BSD_RNCID 0x12198
564
585fb111
JB
565/*
566 * Framebuffer compression (915+ only)
567 */
568
569#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
570#define FBC_LL_BASE 0x03204 /* 4k page aligned */
571#define FBC_CONTROL 0x03208
572#define FBC_CTL_EN (1<<31)
573#define FBC_CTL_PERIODIC (1<<30)
574#define FBC_CTL_INTERVAL_SHIFT (16)
575#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
49677901 576#define FBC_CTL_C3_IDLE (1<<13)
585fb111
JB
577#define FBC_CTL_STRIDE_SHIFT (5)
578#define FBC_CTL_FENCENO (1<<0)
579#define FBC_COMMAND 0x0320c
580#define FBC_CMD_COMPRESS (1<<0)
581#define FBC_STATUS 0x03210
582#define FBC_STAT_COMPRESSING (1<<31)
583#define FBC_STAT_COMPRESSED (1<<30)
584#define FBC_STAT_MODIFIED (1<<29)
585#define FBC_STAT_CURRENT_LINE (1<<0)
586#define FBC_CONTROL2 0x03214
587#define FBC_CTL_FENCE_DBL (0<<4)
588#define FBC_CTL_IDLE_IMM (0<<2)
589#define FBC_CTL_IDLE_FULL (1<<2)
590#define FBC_CTL_IDLE_LINE (2<<2)
591#define FBC_CTL_IDLE_DEBUG (3<<2)
592#define FBC_CTL_CPU_FENCE (1<<1)
593#define FBC_CTL_PLANEA (0<<0)
594#define FBC_CTL_PLANEB (1<<0)
595#define FBC_FENCE_OFF 0x0321b
80824003 596#define FBC_TAG 0x03300
585fb111
JB
597
598#define FBC_LL_SIZE (1536)
599
74dff282
JB
600/* Framebuffer compression for GM45+ */
601#define DPFC_CB_BASE 0x3200
602#define DPFC_CONTROL 0x3208
603#define DPFC_CTL_EN (1<<31)
604#define DPFC_CTL_PLANEA (0<<30)
605#define DPFC_CTL_PLANEB (1<<30)
606#define DPFC_CTL_FENCE_EN (1<<29)
9ce9d069 607#define DPFC_CTL_PERSISTENT_MODE (1<<25)
74dff282
JB
608#define DPFC_SR_EN (1<<10)
609#define DPFC_CTL_LIMIT_1X (0<<6)
610#define DPFC_CTL_LIMIT_2X (1<<6)
611#define DPFC_CTL_LIMIT_4X (2<<6)
612#define DPFC_RECOMP_CTL 0x320c
613#define DPFC_RECOMP_STALL_EN (1<<27)
614#define DPFC_RECOMP_STALL_WM_SHIFT (16)
615#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
616#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
617#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
618#define DPFC_STATUS 0x3210
619#define DPFC_INVAL_SEG_SHIFT (16)
620#define DPFC_INVAL_SEG_MASK (0x07ff0000)
621#define DPFC_COMP_SEG_SHIFT (0)
622#define DPFC_COMP_SEG_MASK (0x000003ff)
623#define DPFC_STATUS2 0x3214
624#define DPFC_FENCE_YOFF 0x3218
625#define DPFC_CHICKEN 0x3224
626#define DPFC_HT_MODIFY (1<<31)
627
b52eb4dc
ZY
628/* Framebuffer compression for Ironlake */
629#define ILK_DPFC_CB_BASE 0x43200
630#define ILK_DPFC_CONTROL 0x43208
631/* The bit 28-8 is reserved */
632#define DPFC_RESERVED (0x1FFFFF00)
633#define ILK_DPFC_RECOMP_CTL 0x4320c
634#define ILK_DPFC_STATUS 0x43210
635#define ILK_DPFC_FENCE_YOFF 0x43218
636#define ILK_DPFC_CHICKEN 0x43224
637#define ILK_FBC_RT_BASE 0x2128
638#define ILK_FBC_RT_VALID (1<<0)
639
640#define ILK_DISPLAY_CHICKEN1 0x42000
641#define ILK_FBCQ_DIS (1<<22)
0206e353 642#define ILK_PABSTRETCH_DIS (1<<21)
1398261a 643
b52eb4dc 644
9c04f015
YL
645/*
646 * Framebuffer compression for Sandybridge
647 *
648 * The following two registers are of type GTTMMADR
649 */
650#define SNB_DPFC_CTL_SA 0x100100
651#define SNB_CPU_FENCE_ENABLE (1<<29)
652#define DPFC_CPU_FENCE_OFFSET 0x100104
653
654
585fb111
JB
655/*
656 * GPIO regs
657 */
658#define GPIOA 0x5010
659#define GPIOB 0x5014
660#define GPIOC 0x5018
661#define GPIOD 0x501c
662#define GPIOE 0x5020
663#define GPIOF 0x5024
664#define GPIOG 0x5028
665#define GPIOH 0x502c
666# define GPIO_CLOCK_DIR_MASK (1 << 0)
667# define GPIO_CLOCK_DIR_IN (0 << 1)
668# define GPIO_CLOCK_DIR_OUT (1 << 1)
669# define GPIO_CLOCK_VAL_MASK (1 << 2)
670# define GPIO_CLOCK_VAL_OUT (1 << 3)
671# define GPIO_CLOCK_VAL_IN (1 << 4)
672# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
673# define GPIO_DATA_DIR_MASK (1 << 8)
674# define GPIO_DATA_DIR_IN (0 << 9)
675# define GPIO_DATA_DIR_OUT (1 << 9)
676# define GPIO_DATA_VAL_MASK (1 << 10)
677# define GPIO_DATA_VAL_OUT (1 << 11)
678# define GPIO_DATA_VAL_IN (1 << 12)
679# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
680
f899fc64
CW
681#define GMBUS0 0x5100 /* clock/port select */
682#define GMBUS_RATE_100KHZ (0<<8)
683#define GMBUS_RATE_50KHZ (1<<8)
684#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
685#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
686#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
687#define GMBUS_PORT_DISABLED 0
688#define GMBUS_PORT_SSC 1
689#define GMBUS_PORT_VGADDC 2
690#define GMBUS_PORT_PANEL 3
691#define GMBUS_PORT_DPC 4 /* HDMIC */
692#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
693 /* 6 reserved */
694#define GMBUS_PORT_DPD 7 /* HDMID */
695#define GMBUS_NUM_PORTS 8
696#define GMBUS1 0x5104 /* command/status */
697#define GMBUS_SW_CLR_INT (1<<31)
698#define GMBUS_SW_RDY (1<<30)
699#define GMBUS_ENT (1<<29) /* enable timeout */
700#define GMBUS_CYCLE_NONE (0<<25)
701#define GMBUS_CYCLE_WAIT (1<<25)
702#define GMBUS_CYCLE_INDEX (2<<25)
703#define GMBUS_CYCLE_STOP (4<<25)
704#define GMBUS_BYTE_COUNT_SHIFT 16
705#define GMBUS_SLAVE_INDEX_SHIFT 8
706#define GMBUS_SLAVE_ADDR_SHIFT 1
707#define GMBUS_SLAVE_READ (1<<0)
708#define GMBUS_SLAVE_WRITE (0<<0)
709#define GMBUS2 0x5108 /* status */
710#define GMBUS_INUSE (1<<15)
711#define GMBUS_HW_WAIT_PHASE (1<<14)
712#define GMBUS_STALL_TIMEOUT (1<<13)
713#define GMBUS_INT (1<<12)
714#define GMBUS_HW_RDY (1<<11)
715#define GMBUS_SATOER (1<<10)
716#define GMBUS_ACTIVE (1<<9)
717#define GMBUS3 0x510c /* data buffer bytes 3-0 */
718#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
719#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
720#define GMBUS_NAK_EN (1<<3)
721#define GMBUS_IDLE_EN (1<<2)
722#define GMBUS_HW_WAIT_EN (1<<1)
723#define GMBUS_HW_RDY_EN (1<<0)
724#define GMBUS5 0x5120 /* byte index */
725#define GMBUS_2BYTE_INDEX_EN (1<<31)
f0217c42 726
585fb111
JB
727/*
728 * Clock control & power management
729 */
730
731#define VGA0 0x6000
732#define VGA1 0x6004
733#define VGA_PD 0x6010
734#define VGA0_PD_P2_DIV_4 (1 << 7)
735#define VGA0_PD_P1_DIV_2 (1 << 5)
736#define VGA0_PD_P1_SHIFT 0
737#define VGA0_PD_P1_MASK (0x1f << 0)
738#define VGA1_PD_P2_DIV_4 (1 << 15)
739#define VGA1_PD_P1_DIV_2 (1 << 13)
740#define VGA1_PD_P1_SHIFT 8
741#define VGA1_PD_P1_MASK (0x1f << 8)
9db4a9c7
JB
742#define _DPLL_A 0x06014
743#define _DPLL_B 0x06018
744#define DPLL(pipe) _PIPE(pipe, _DPLL_A, _DPLL_B)
585fb111
JB
745#define DPLL_VCO_ENABLE (1 << 31)
746#define DPLL_DVO_HIGH_SPEED (1 << 30)
747#define DPLL_SYNCLOCK_ENABLE (1 << 29)
748#define DPLL_VGA_MODE_DIS (1 << 28)
749#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
750#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
751#define DPLL_MODE_MASK (3 << 26)
752#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
753#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
754#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
755#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
756#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
757#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
f2b115e6 758#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
585fb111 759
585fb111
JB
760#define SRX_INDEX 0x3c4
761#define SRX_DATA 0x3c5
762#define SR01 1
763#define SR01_SCREEN_OFF (1<<5)
764
765#define PPCR 0x61204
766#define PPCR_ON (1<<0)
767
768#define DVOB 0x61140
769#define DVOB_ON (1<<31)
770#define DVOC 0x61160
771#define DVOC_ON (1<<31)
772#define LVDS 0x61180
773#define LVDS_ON (1<<31)
774
585fb111
JB
775/* Scratch pad debug 0 reg:
776 */
777#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
778/*
779 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
780 * this field (only one bit may be set).
781 */
782#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
783#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
f2b115e6 784#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
585fb111
JB
785/* i830, required in DVO non-gang */
786#define PLL_P2_DIVIDE_BY_4 (1 << 23)
787#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
788#define PLL_REF_INPUT_DREFCLK (0 << 13)
789#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
790#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
791#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
792#define PLL_REF_INPUT_MASK (3 << 13)
793#define PLL_LOAD_PULSE_PHASE_SHIFT 9
f2b115e6 794/* Ironlake */
b9055052
ZW
795# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
796# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
797# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
798# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
799# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
800
585fb111
JB
801/*
802 * Parallel to Serial Load Pulse phase selection.
803 * Selects the phase for the 10X DPLL clock for the PCIe
804 * digital display port. The range is 4 to 13; 10 or more
805 * is just a flip delay. The default is 6
806 */
807#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
808#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
809/*
810 * SDVO multiplier for 945G/GM. Not used on 965.
811 */
812#define SDVO_MULTIPLIER_MASK 0x000000ff
813#define SDVO_MULTIPLIER_SHIFT_HIRES 4
814#define SDVO_MULTIPLIER_SHIFT_VGA 0
9db4a9c7 815#define _DPLL_A_MD 0x0601c /* 965+ only */
585fb111
JB
816/*
817 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
818 *
819 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
820 */
821#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
822#define DPLL_MD_UDI_DIVIDER_SHIFT 24
823/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
824#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
825#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
826/*
827 * SDVO/UDI pixel multiplier.
828 *
829 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
830 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
831 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
832 * dummy bytes in the datastream at an increased clock rate, with both sides of
833 * the link knowing how many bytes are fill.
834 *
835 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
836 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
837 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
838 * through an SDVO command.
839 *
840 * This register field has values of multiplication factor minus 1, with
841 * a maximum multiplier of 5 for SDVO.
842 */
843#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
844#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
845/*
846 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
847 * This best be set to the default value (3) or the CRT won't work. No,
848 * I don't entirely understand what this does...
849 */
850#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
851#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
9db4a9c7
JB
852#define _DPLL_B_MD 0x06020 /* 965+ only */
853#define DPLL_MD(pipe) _PIPE(pipe, _DPLL_A_MD, _DPLL_B_MD)
854#define _FPA0 0x06040
855#define _FPA1 0x06044
856#define _FPB0 0x06048
857#define _FPB1 0x0604c
858#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
859#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
585fb111 860#define FP_N_DIV_MASK 0x003f0000
f2b115e6 861#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
585fb111
JB
862#define FP_N_DIV_SHIFT 16
863#define FP_M1_DIV_MASK 0x00003f00
864#define FP_M1_DIV_SHIFT 8
865#define FP_M2_DIV_MASK 0x0000003f
f2b115e6 866#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
585fb111
JB
867#define FP_M2_DIV_SHIFT 0
868#define DPLL_TEST 0x606c
869#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
870#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
871#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
872#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
873#define DPLLB_TEST_N_BYPASS (1 << 19)
874#define DPLLB_TEST_M_BYPASS (1 << 18)
875#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
876#define DPLLA_TEST_N_BYPASS (1 << 3)
877#define DPLLA_TEST_M_BYPASS (1 << 2)
878#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
879#define D_STATE 0x6104
dc96e9b8 880#define DSTATE_GFX_RESET_I830 (1<<6)
652c393a
JB
881#define DSTATE_PLL_D3_OFF (1<<3)
882#define DSTATE_GFX_CLOCK_GATING (1<<1)
883#define DSTATE_DOT_CLOCK_GATING (1<<0)
884#define DSPCLK_GATE_D 0x6200
885# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
886# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
887# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
888# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
889# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
890# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
891# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
892# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
893# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
894# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
895# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
896# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
897# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
898# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
899# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
900# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
901# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
902# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
903# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
904# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
905# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
906# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
907# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
908# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
909# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
910# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
911# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
912# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
913/**
914 * This bit must be set on the 830 to prevent hangs when turning off the
915 * overlay scaler.
916 */
917# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
918# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
919# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
920# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
921# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
922
923#define RENCLK_GATE_D1 0x6204
924# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
925# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
926# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
927# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
928# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
929# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
930# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
931# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
932# define MAG_CLOCK_GATE_DISABLE (1 << 5)
933/** This bit must be unset on 855,865 */
934# define MECI_CLOCK_GATE_DISABLE (1 << 4)
935# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
936# define MEC_CLOCK_GATE_DISABLE (1 << 2)
937# define MECO_CLOCK_GATE_DISABLE (1 << 1)
938/** This bit must be set on 855,865. */
939# define SV_CLOCK_GATE_DISABLE (1 << 0)
940# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
941# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
942# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
943# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
944# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
945# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
946# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
947# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
948# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
949# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
950# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
951# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
952# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
953# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
954# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
955# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
956# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
957
958# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
959/** This bit must always be set on 965G/965GM */
960# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
961# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
962# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
963# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
964# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
965# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
966/** This bit must always be set on 965G */
967# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
968# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
969# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
970# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
971# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
972# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
973# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
974# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
975# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
976# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
977# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
978# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
979# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
980# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
981# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
982# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
983# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
984# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
985# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
986
987#define RENCLK_GATE_D2 0x6208
988#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
989#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
990#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
991#define RAMCLK_GATE_D 0x6210 /* CRL only */
992#define DEUC 0x6214 /* CRL only */
585fb111
JB
993
994/*
995 * Palette regs
996 */
997
9db4a9c7
JB
998#define _PALETTE_A 0x0a000
999#define _PALETTE_B 0x0a800
1000#define PALETTE(pipe) _PIPE(pipe, _PALETTE_A, _PALETTE_B)
585fb111 1001
673a394b
EA
1002/* MCH MMIO space */
1003
1004/*
1005 * MCHBAR mirror.
1006 *
1007 * This mirrors the MCHBAR MMIO space whose location is determined by
1008 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1009 * every way. It is not accessible from the CP register read instructions.
1010 *
1011 */
1012#define MCHBAR_MIRROR_BASE 0x10000
1013
1398261a
YL
1014#define MCHBAR_MIRROR_BASE_SNB 0x140000
1015
673a394b
EA
1016/** 915-945 and GM965 MCH register controlling DRAM channel access */
1017#define DCC 0x10200
1018#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1019#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1020#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1021#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1022#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
a7f014f2 1023#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
673a394b 1024
95534263
LP
1025/** Pineview MCH register contains DDR3 setting */
1026#define CSHRDDR3CTL 0x101a8
1027#define CSHRDDR3CTL_DDR3 (1 << 2)
1028
673a394b
EA
1029/** 965 MCH register controlling DRAM channel configuration */
1030#define C0DRB3 0x10206
1031#define C1DRB3 0x10606
1032
b11248df
KP
1033/* Clocking configuration register */
1034#define CLKCFG 0x10c00
7662c8bd 1035#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
b11248df
KP
1036#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1037#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1038#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1039#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1040#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
7662c8bd 1041/* Note, below two are guess */
b11248df 1042#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
7662c8bd 1043#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
b11248df 1044#define CLKCFG_FSB_MASK (7 << 0)
7662c8bd
SL
1045#define CLKCFG_MEM_533 (1 << 4)
1046#define CLKCFG_MEM_667 (2 << 4)
1047#define CLKCFG_MEM_800 (3 << 4)
1048#define CLKCFG_MEM_MASK (7 << 4)
1049
ea056c14
JB
1050#define TSC1 0x11001
1051#define TSE (1<<0)
7648fa99
JB
1052#define TR1 0x11006
1053#define TSFS 0x11020
1054#define TSFS_SLOPE_MASK 0x0000ff00
1055#define TSFS_SLOPE_SHIFT 8
1056#define TSFS_INTR_MASK 0x000000ff
1057
f97108d1
JB
1058#define CRSTANDVID 0x11100
1059#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1060#define PXVFREQ_PX_MASK 0x7f000000
1061#define PXVFREQ_PX_SHIFT 24
1062#define VIDFREQ_BASE 0x11110
1063#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1064#define VIDFREQ2 0x11114
1065#define VIDFREQ3 0x11118
1066#define VIDFREQ4 0x1111c
1067#define VIDFREQ_P0_MASK 0x1f000000
1068#define VIDFREQ_P0_SHIFT 24
1069#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1070#define VIDFREQ_P0_CSCLK_SHIFT 20
1071#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1072#define VIDFREQ_P0_CRCLK_SHIFT 16
1073#define VIDFREQ_P1_MASK 0x00001f00
1074#define VIDFREQ_P1_SHIFT 8
1075#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1076#define VIDFREQ_P1_CSCLK_SHIFT 4
1077#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1078#define INTTOEXT_BASE_ILK 0x11300
1079#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1080#define INTTOEXT_MAP3_SHIFT 24
1081#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1082#define INTTOEXT_MAP2_SHIFT 16
1083#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1084#define INTTOEXT_MAP1_SHIFT 8
1085#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1086#define INTTOEXT_MAP0_SHIFT 0
1087#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1088#define MEMSWCTL 0x11170 /* Ironlake only */
1089#define MEMCTL_CMD_MASK 0xe000
1090#define MEMCTL_CMD_SHIFT 13
1091#define MEMCTL_CMD_RCLK_OFF 0
1092#define MEMCTL_CMD_RCLK_ON 1
1093#define MEMCTL_CMD_CHFREQ 2
1094#define MEMCTL_CMD_CHVID 3
1095#define MEMCTL_CMD_VMMOFF 4
1096#define MEMCTL_CMD_VMMON 5
1097#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1098 when command complete */
1099#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1100#define MEMCTL_FREQ_SHIFT 8
1101#define MEMCTL_SFCAVM (1<<7)
1102#define MEMCTL_TGT_VID_MASK 0x007f
1103#define MEMIHYST 0x1117c
1104#define MEMINTREN 0x11180 /* 16 bits */
1105#define MEMINT_RSEXIT_EN (1<<8)
1106#define MEMINT_CX_SUPR_EN (1<<7)
1107#define MEMINT_CONT_BUSY_EN (1<<6)
1108#define MEMINT_AVG_BUSY_EN (1<<5)
1109#define MEMINT_EVAL_CHG_EN (1<<4)
1110#define MEMINT_MON_IDLE_EN (1<<3)
1111#define MEMINT_UP_EVAL_EN (1<<2)
1112#define MEMINT_DOWN_EVAL_EN (1<<1)
1113#define MEMINT_SW_CMD_EN (1<<0)
1114#define MEMINTRSTR 0x11182 /* 16 bits */
1115#define MEM_RSEXIT_MASK 0xc000
1116#define MEM_RSEXIT_SHIFT 14
1117#define MEM_CONT_BUSY_MASK 0x3000
1118#define MEM_CONT_BUSY_SHIFT 12
1119#define MEM_AVG_BUSY_MASK 0x0c00
1120#define MEM_AVG_BUSY_SHIFT 10
1121#define MEM_EVAL_CHG_MASK 0x0300
1122#define MEM_EVAL_BUSY_SHIFT 8
1123#define MEM_MON_IDLE_MASK 0x00c0
1124#define MEM_MON_IDLE_SHIFT 6
1125#define MEM_UP_EVAL_MASK 0x0030
1126#define MEM_UP_EVAL_SHIFT 4
1127#define MEM_DOWN_EVAL_MASK 0x000c
1128#define MEM_DOWN_EVAL_SHIFT 2
1129#define MEM_SW_CMD_MASK 0x0003
1130#define MEM_INT_STEER_GFX 0
1131#define MEM_INT_STEER_CMR 1
1132#define MEM_INT_STEER_SMI 2
1133#define MEM_INT_STEER_SCI 3
1134#define MEMINTRSTS 0x11184
1135#define MEMINT_RSEXIT (1<<7)
1136#define MEMINT_CONT_BUSY (1<<6)
1137#define MEMINT_AVG_BUSY (1<<5)
1138#define MEMINT_EVAL_CHG (1<<4)
1139#define MEMINT_MON_IDLE (1<<3)
1140#define MEMINT_UP_EVAL (1<<2)
1141#define MEMINT_DOWN_EVAL (1<<1)
1142#define MEMINT_SW_CMD (1<<0)
1143#define MEMMODECTL 0x11190
1144#define MEMMODE_BOOST_EN (1<<31)
1145#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1146#define MEMMODE_BOOST_FREQ_SHIFT 24
1147#define MEMMODE_IDLE_MODE_MASK 0x00030000
1148#define MEMMODE_IDLE_MODE_SHIFT 16
1149#define MEMMODE_IDLE_MODE_EVAL 0
1150#define MEMMODE_IDLE_MODE_CONT 1
1151#define MEMMODE_HWIDLE_EN (1<<15)
1152#define MEMMODE_SWMODE_EN (1<<14)
1153#define MEMMODE_RCLK_GATE (1<<13)
1154#define MEMMODE_HW_UPDATE (1<<12)
1155#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1156#define MEMMODE_FSTART_SHIFT 8
1157#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1158#define MEMMODE_FMAX_SHIFT 4
1159#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1160#define RCBMAXAVG 0x1119c
1161#define MEMSWCTL2 0x1119e /* Cantiga only */
1162#define SWMEMCMD_RENDER_OFF (0 << 13)
1163#define SWMEMCMD_RENDER_ON (1 << 13)
1164#define SWMEMCMD_SWFREQ (2 << 13)
1165#define SWMEMCMD_TARVID (3 << 13)
1166#define SWMEMCMD_VRM_OFF (4 << 13)
1167#define SWMEMCMD_VRM_ON (5 << 13)
1168#define CMDSTS (1<<12)
1169#define SFCAVM (1<<11)
1170#define SWFREQ_MASK 0x0380 /* P0-7 */
1171#define SWFREQ_SHIFT 7
1172#define TARVID_MASK 0x001f
1173#define MEMSTAT_CTG 0x111a0
1174#define RCBMINAVG 0x111a0
1175#define RCUPEI 0x111b0
1176#define RCDNEI 0x111b4
88271da3
JB
1177#define RSTDBYCTL 0x111b8
1178#define RS1EN (1<<31)
1179#define RS2EN (1<<30)
1180#define RS3EN (1<<29)
1181#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1182#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1183#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1184#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1185#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1186#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1187#define RSX_STATUS_MASK (7<<20)
1188#define RSX_STATUS_ON (0<<20)
1189#define RSX_STATUS_RC1 (1<<20)
1190#define RSX_STATUS_RC1E (2<<20)
1191#define RSX_STATUS_RS1 (3<<20)
1192#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1193#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1194#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1195#define RSX_STATUS_RSVD2 (7<<20)
1196#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1197#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1198#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1199#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1200#define RS1CONTSAV_MASK (3<<14)
1201#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1202#define RS1CONTSAV_RSVD (1<<14)
1203#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1204#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1205#define NORMSLEXLAT_MASK (3<<12)
1206#define SLOW_RS123 (0<<12)
1207#define SLOW_RS23 (1<<12)
1208#define SLOW_RS3 (2<<12)
1209#define NORMAL_RS123 (3<<12)
1210#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1211#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1212#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1213#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1214#define RS_CSTATE_MASK (3<<4)
1215#define RS_CSTATE_C367_RS1 (0<<4)
1216#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1217#define RS_CSTATE_RSVD (2<<4)
1218#define RS_CSTATE_C367_RS2 (3<<4)
1219#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1220#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
f97108d1
JB
1221#define VIDCTL 0x111c0
1222#define VIDSTS 0x111c8
1223#define VIDSTART 0x111cc /* 8 bits */
1224#define MEMSTAT_ILK 0x111f8
1225#define MEMSTAT_VID_MASK 0x7f00
1226#define MEMSTAT_VID_SHIFT 8
1227#define MEMSTAT_PSTATE_MASK 0x00f8
1228#define MEMSTAT_PSTATE_SHIFT 3
1229#define MEMSTAT_MON_ACTV (1<<2)
1230#define MEMSTAT_SRC_CTL_MASK 0x0003
1231#define MEMSTAT_SRC_CTL_CORE 0
1232#define MEMSTAT_SRC_CTL_TRB 1
1233#define MEMSTAT_SRC_CTL_THM 2
1234#define MEMSTAT_SRC_CTL_STDBY 3
1235#define RCPREVBSYTUPAVG 0x113b8
1236#define RCPREVBSYTDNAVG 0x113bc
ea056c14
JB
1237#define PMMISC 0x11214
1238#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
7648fa99
JB
1239#define SDEW 0x1124c
1240#define CSIEW0 0x11250
1241#define CSIEW1 0x11254
1242#define CSIEW2 0x11258
1243#define PEW 0x1125c
1244#define DEW 0x11270
1245#define MCHAFE 0x112c0
1246#define CSIEC 0x112e0
1247#define DMIEC 0x112e4
1248#define DDREC 0x112e8
1249#define PEG0EC 0x112ec
1250#define PEG1EC 0x112f0
1251#define GFXEC 0x112f4
1252#define RPPREVBSYTUPAVG 0x113b8
1253#define RPPREVBSYTDNAVG 0x113bc
1254#define ECR 0x11600
1255#define ECR_GPFE (1<<31)
1256#define ECR_IMONE (1<<30)
1257#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1258#define OGW0 0x11608
1259#define OGW1 0x1160c
1260#define EG0 0x11610
1261#define EG1 0x11614
1262#define EG2 0x11618
1263#define EG3 0x1161c
1264#define EG4 0x11620
1265#define EG5 0x11624
1266#define EG6 0x11628
1267#define EG7 0x1162c
1268#define PXW 0x11664
1269#define PXWL 0x11680
1270#define LCFUSE02 0x116c0
1271#define LCFUSE_HIV_MASK 0x000000ff
1272#define CSIPLL0 0x12c10
1273#define DDRMPLL1 0X12c20
7d57382e
EA
1274#define PEG_BAND_GAP_DATA 0x14d68
1275
3b8d8d91
JB
1276#define GEN6_GT_PERF_STATUS 0x145948
1277#define GEN6_RP_STATE_LIMITS 0x145994
1278#define GEN6_RP_STATE_CAP 0x145998
1279
aa40d6bb
ZN
1280/*
1281 * Logical Context regs
1282 */
1283#define CCID 0x2180
1284#define CCID_EN (1<<0)
585fb111
JB
1285/*
1286 * Overlay regs
1287 */
1288
1289#define OVADD 0x30000
1290#define DOVSTA 0x30008
1291#define OC_BUF (0x3<<20)
1292#define OGAMC5 0x30010
1293#define OGAMC4 0x30014
1294#define OGAMC3 0x30018
1295#define OGAMC2 0x3001c
1296#define OGAMC1 0x30020
1297#define OGAMC0 0x30024
1298
1299/*
1300 * Display engine regs
1301 */
1302
1303/* Pipe A timing regs */
9db4a9c7
JB
1304#define _HTOTAL_A 0x60000
1305#define _HBLANK_A 0x60004
1306#define _HSYNC_A 0x60008
1307#define _VTOTAL_A 0x6000c
1308#define _VBLANK_A 0x60010
1309#define _VSYNC_A 0x60014
1310#define _PIPEASRC 0x6001c
1311#define _BCLRPAT_A 0x60020
585fb111
JB
1312
1313/* Pipe B timing regs */
9db4a9c7
JB
1314#define _HTOTAL_B 0x61000
1315#define _HBLANK_B 0x61004
1316#define _HSYNC_B 0x61008
1317#define _VTOTAL_B 0x6100c
1318#define _VBLANK_B 0x61010
1319#define _VSYNC_B 0x61014
1320#define _PIPEBSRC 0x6101c
1321#define _BCLRPAT_B 0x61020
1322
1323#define HTOTAL(pipe) _PIPE(pipe, _HTOTAL_A, _HTOTAL_B)
1324#define HBLANK(pipe) _PIPE(pipe, _HBLANK_A, _HBLANK_B)
1325#define HSYNC(pipe) _PIPE(pipe, _HSYNC_A, _HSYNC_B)
1326#define VTOTAL(pipe) _PIPE(pipe, _VTOTAL_A, _VTOTAL_B)
1327#define VBLANK(pipe) _PIPE(pipe, _VBLANK_A, _VBLANK_B)
1328#define VSYNC(pipe) _PIPE(pipe, _VSYNC_A, _VSYNC_B)
1329#define BCLRPAT(pipe) _PIPE(pipe, _BCLRPAT_A, _BCLRPAT_B)
5eddb70b 1330
585fb111
JB
1331/* VGA port control */
1332#define ADPA 0x61100
1333#define ADPA_DAC_ENABLE (1<<31)
1334#define ADPA_DAC_DISABLE 0
1335#define ADPA_PIPE_SELECT_MASK (1<<30)
1336#define ADPA_PIPE_A_SELECT 0
1337#define ADPA_PIPE_B_SELECT (1<<30)
1519b995 1338#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
585fb111
JB
1339#define ADPA_USE_VGA_HVPOLARITY (1<<15)
1340#define ADPA_SETS_HVPOLARITY 0
1341#define ADPA_VSYNC_CNTL_DISABLE (1<<11)
1342#define ADPA_VSYNC_CNTL_ENABLE 0
1343#define ADPA_HSYNC_CNTL_DISABLE (1<<10)
1344#define ADPA_HSYNC_CNTL_ENABLE 0
1345#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
1346#define ADPA_VSYNC_ACTIVE_LOW 0
1347#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
1348#define ADPA_HSYNC_ACTIVE_LOW 0
1349#define ADPA_DPMS_MASK (~(3<<10))
1350#define ADPA_DPMS_ON (0<<10)
1351#define ADPA_DPMS_SUSPEND (1<<10)
1352#define ADPA_DPMS_STANDBY (2<<10)
1353#define ADPA_DPMS_OFF (3<<10)
1354
939fe4d7 1355
585fb111
JB
1356/* Hotplug control (945+ only) */
1357#define PORT_HOTPLUG_EN 0x61110
7d57382e 1358#define HDMIB_HOTPLUG_INT_EN (1 << 29)
040d87f1 1359#define DPB_HOTPLUG_INT_EN (1 << 29)
7d57382e 1360#define HDMIC_HOTPLUG_INT_EN (1 << 28)
040d87f1 1361#define DPC_HOTPLUG_INT_EN (1 << 28)
7d57382e 1362#define HDMID_HOTPLUG_INT_EN (1 << 27)
040d87f1 1363#define DPD_HOTPLUG_INT_EN (1 << 27)
585fb111
JB
1364#define SDVOB_HOTPLUG_INT_EN (1 << 26)
1365#define SDVOC_HOTPLUG_INT_EN (1 << 25)
1366#define TV_HOTPLUG_INT_EN (1 << 18)
1367#define CRT_HOTPLUG_INT_EN (1 << 9)
1368#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
771cb081
ZY
1369#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
1370/* must use period 64 on GM45 according to docs */
1371#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
1372#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
1373#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
1374#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
1375#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
1376#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
1377#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
1378#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
1379#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
1380#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
1381#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
1382#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
585fb111
JB
1383
1384#define PORT_HOTPLUG_STAT 0x61114
7d57382e 1385#define HDMIB_HOTPLUG_INT_STATUS (1 << 29)
040d87f1 1386#define DPB_HOTPLUG_INT_STATUS (1 << 29)
7d57382e 1387#define HDMIC_HOTPLUG_INT_STATUS (1 << 28)
040d87f1 1388#define DPC_HOTPLUG_INT_STATUS (1 << 28)
7d57382e 1389#define HDMID_HOTPLUG_INT_STATUS (1 << 27)
040d87f1 1390#define DPD_HOTPLUG_INT_STATUS (1 << 27)
585fb111
JB
1391#define CRT_HOTPLUG_INT_STATUS (1 << 11)
1392#define TV_HOTPLUG_INT_STATUS (1 << 10)
1393#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
1394#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
1395#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
1396#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
1397#define SDVOC_HOTPLUG_INT_STATUS (1 << 7)
1398#define SDVOB_HOTPLUG_INT_STATUS (1 << 6)
1399
1400/* SDVO port control */
1401#define SDVOB 0x61140
1402#define SDVOC 0x61160
1403#define SDVO_ENABLE (1 << 31)
1404#define SDVO_PIPE_B_SELECT (1 << 30)
1405#define SDVO_STALL_SELECT (1 << 29)
1406#define SDVO_INTERRUPT_ENABLE (1 << 26)
1407/**
1408 * 915G/GM SDVO pixel multiplier.
1409 *
1410 * Programmed value is multiplier - 1, up to 5x.
1411 *
1412 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
1413 */
1414#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
1415#define SDVO_PORT_MULTIPLY_SHIFT 23
1416#define SDVO_PHASE_SELECT_MASK (15 << 19)
1417#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
1418#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
1419#define SDVOC_GANG_MODE (1 << 16)
7d57382e
EA
1420#define SDVO_ENCODING_SDVO (0x0 << 10)
1421#define SDVO_ENCODING_HDMI (0x2 << 10)
1422/** Requird for HDMI operation */
1423#define SDVO_NULL_PACKETS_DURING_VSYNC (1 << 9)
e953fd7b 1424#define SDVO_COLOR_RANGE_16_235 (1 << 8)
585fb111 1425#define SDVO_BORDER_ENABLE (1 << 7)
7d57382e
EA
1426#define SDVO_AUDIO_ENABLE (1 << 6)
1427/** New with 965, default is to be set */
1428#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
1429/** New with 965, default is to be set */
1430#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
585fb111
JB
1431#define SDVOB_PCIE_CONCURRENCY (1 << 3)
1432#define SDVO_DETECTED (1 << 2)
1433/* Bits to be preserved when writing */
1434#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | (1 << 26))
1435#define SDVOC_PRESERVE_MASK ((1 << 17) | (1 << 26))
1436
1437/* DVO port control */
1438#define DVOA 0x61120
1439#define DVOB 0x61140
1440#define DVOC 0x61160
1441#define DVO_ENABLE (1 << 31)
1442#define DVO_PIPE_B_SELECT (1 << 30)
1443#define DVO_PIPE_STALL_UNUSED (0 << 28)
1444#define DVO_PIPE_STALL (1 << 28)
1445#define DVO_PIPE_STALL_TV (2 << 28)
1446#define DVO_PIPE_STALL_MASK (3 << 28)
1447#define DVO_USE_VGA_SYNC (1 << 15)
1448#define DVO_DATA_ORDER_I740 (0 << 14)
1449#define DVO_DATA_ORDER_FP (1 << 14)
1450#define DVO_VSYNC_DISABLE (1 << 11)
1451#define DVO_HSYNC_DISABLE (1 << 10)
1452#define DVO_VSYNC_TRISTATE (1 << 9)
1453#define DVO_HSYNC_TRISTATE (1 << 8)
1454#define DVO_BORDER_ENABLE (1 << 7)
1455#define DVO_DATA_ORDER_GBRG (1 << 6)
1456#define DVO_DATA_ORDER_RGGB (0 << 6)
1457#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
1458#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
1459#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
1460#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
1461#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
1462#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
1463#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
1464#define DVO_PRESERVE_MASK (0x7<<24)
1465#define DVOA_SRCDIM 0x61124
1466#define DVOB_SRCDIM 0x61144
1467#define DVOC_SRCDIM 0x61164
1468#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
1469#define DVO_SRCDIM_VERTICAL_SHIFT 0
1470
1471/* LVDS port control */
1472#define LVDS 0x61180
1473/*
1474 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
1475 * the DPLL semantics change when the LVDS is assigned to that pipe.
1476 */
1477#define LVDS_PORT_EN (1 << 31)
1478/* Selects pipe B for LVDS data. Must be set on pre-965. */
1479#define LVDS_PIPEB_SELECT (1 << 30)
47a05eca 1480#define LVDS_PIPE_MASK (1 << 30)
1519b995 1481#define LVDS_PIPE(pipe) ((pipe) << 30)
898822ce
ZY
1482/* LVDS dithering flag on 965/g4x platform */
1483#define LVDS_ENABLE_DITHER (1 << 25)
aa9b500d
BF
1484/* LVDS sync polarity flags. Set to invert (i.e. negative) */
1485#define LVDS_VSYNC_POLARITY (1 << 21)
1486#define LVDS_HSYNC_POLARITY (1 << 20)
1487
a3e17eb8
ZY
1488/* Enable border for unscaled (or aspect-scaled) display */
1489#define LVDS_BORDER_ENABLE (1 << 15)
585fb111
JB
1490/*
1491 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
1492 * pixel.
1493 */
1494#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
1495#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
1496#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
1497/*
1498 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
1499 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
1500 * on.
1501 */
1502#define LVDS_A3_POWER_MASK (3 << 6)
1503#define LVDS_A3_POWER_DOWN (0 << 6)
1504#define LVDS_A3_POWER_UP (3 << 6)
1505/*
1506 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
1507 * is set.
1508 */
1509#define LVDS_CLKB_POWER_MASK (3 << 4)
1510#define LVDS_CLKB_POWER_DOWN (0 << 4)
1511#define LVDS_CLKB_POWER_UP (3 << 4)
1512/*
1513 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
1514 * setting for whether we are in dual-channel mode. The B3 pair will
1515 * additionally only be powered up when LVDS_A3_POWER_UP is set.
1516 */
1517#define LVDS_B0B3_POWER_MASK (3 << 2)
1518#define LVDS_B0B3_POWER_DOWN (0 << 2)
1519#define LVDS_B0B3_POWER_UP (3 << 2)
1520
3c17fe4b
DH
1521/* Video Data Island Packet control */
1522#define VIDEO_DIP_DATA 0x61178
1523#define VIDEO_DIP_CTL 0x61170
1524#define VIDEO_DIP_ENABLE (1 << 31)
1525#define VIDEO_DIP_PORT_B (1 << 29)
1526#define VIDEO_DIP_PORT_C (2 << 29)
1527#define VIDEO_DIP_ENABLE_AVI (1 << 21)
1528#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
1529#define VIDEO_DIP_ENABLE_SPD (8 << 21)
1530#define VIDEO_DIP_SELECT_AVI (0 << 19)
1531#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
1532#define VIDEO_DIP_SELECT_SPD (3 << 19)
45187ace 1533#define VIDEO_DIP_SELECT_MASK (3 << 19)
3c17fe4b
DH
1534#define VIDEO_DIP_FREQ_ONCE (0 << 16)
1535#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
1536#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
1537
585fb111
JB
1538/* Panel power sequencing */
1539#define PP_STATUS 0x61200
1540#define PP_ON (1 << 31)
1541/*
1542 * Indicates that all dependencies of the panel are on:
1543 *
1544 * - PLL enabled
1545 * - pipe enabled
1546 * - LVDS/DVOB/DVOC on
1547 */
1548#define PP_READY (1 << 30)
1549#define PP_SEQUENCE_NONE (0 << 28)
1550#define PP_SEQUENCE_ON (1 << 28)
1551#define PP_SEQUENCE_OFF (2 << 28)
1552#define PP_SEQUENCE_MASK 0x30000000
01cb9ea6
JB
1553#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
1554#define PP_SEQUENCE_STATE_ON_IDLE (1 << 3)
1555#define PP_SEQUENCE_STATE_MASK 0x0000000f
585fb111
JB
1556#define PP_CONTROL 0x61204
1557#define POWER_TARGET_ON (1 << 0)
1558#define PP_ON_DELAYS 0x61208
1559#define PP_OFF_DELAYS 0x6120c
1560#define PP_DIVISOR 0x61210
1561
1562/* Panel fitting */
1563#define PFIT_CONTROL 0x61230
1564#define PFIT_ENABLE (1 << 31)
1565#define PFIT_PIPE_MASK (3 << 29)
1566#define PFIT_PIPE_SHIFT 29
1567#define VERT_INTERP_DISABLE (0 << 10)
1568#define VERT_INTERP_BILINEAR (1 << 10)
1569#define VERT_INTERP_MASK (3 << 10)
1570#define VERT_AUTO_SCALE (1 << 9)
1571#define HORIZ_INTERP_DISABLE (0 << 6)
1572#define HORIZ_INTERP_BILINEAR (1 << 6)
1573#define HORIZ_INTERP_MASK (3 << 6)
1574#define HORIZ_AUTO_SCALE (1 << 5)
1575#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
3fbe18d6
ZY
1576#define PFIT_FILTER_FUZZY (0 << 24)
1577#define PFIT_SCALING_AUTO (0 << 26)
1578#define PFIT_SCALING_PROGRAMMED (1 << 26)
1579#define PFIT_SCALING_PILLAR (2 << 26)
1580#define PFIT_SCALING_LETTER (3 << 26)
585fb111
JB
1581#define PFIT_PGM_RATIOS 0x61234
1582#define PFIT_VERT_SCALE_MASK 0xfff00000
1583#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3fbe18d6
ZY
1584/* Pre-965 */
1585#define PFIT_VERT_SCALE_SHIFT 20
1586#define PFIT_VERT_SCALE_MASK 0xfff00000
1587#define PFIT_HORIZ_SCALE_SHIFT 4
1588#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
1589/* 965+ */
1590#define PFIT_VERT_SCALE_SHIFT_965 16
1591#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
1592#define PFIT_HORIZ_SCALE_SHIFT_965 0
1593#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
1594
585fb111
JB
1595#define PFIT_AUTO_RATIOS 0x61238
1596
1597/* Backlight control */
1598#define BLC_PWM_CTL 0x61254
ba3820ad 1599#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
585fb111 1600#define BLC_PWM_CTL2 0x61250 /* 965+ only */
ba3820ad
TI
1601#define BLM_COMBINATION_MODE (1 << 30)
1602/*
1603 * This is the most significant 15 bits of the number of backlight cycles in a
1604 * complete cycle of the modulated backlight control.
1605 *
1606 * The actual value is this field multiplied by two.
1607 */
1608#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
1609#define BLM_LEGACY_MODE (1 << 16)
585fb111
JB
1610/*
1611 * This is the number of cycles out of the backlight modulation cycle for which
1612 * the backlight is on.
1613 *
1614 * This field must be no greater than the number of cycles in the complete
1615 * backlight modulation cycle.
1616 */
1617#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
1618#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
1619
0eb96d6e
JB
1620#define BLC_HIST_CTL 0x61260
1621
585fb111
JB
1622/* TV port control */
1623#define TV_CTL 0x68000
1624/** Enables the TV encoder */
1625# define TV_ENC_ENABLE (1 << 31)
1626/** Sources the TV encoder input from pipe B instead of A. */
1627# define TV_ENC_PIPEB_SELECT (1 << 30)
1628/** Outputs composite video (DAC A only) */
1629# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
1630/** Outputs SVideo video (DAC B/C) */
1631# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
1632/** Outputs Component video (DAC A/B/C) */
1633# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
1634/** Outputs Composite and SVideo (DAC A/B/C) */
1635# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
1636# define TV_TRILEVEL_SYNC (1 << 21)
1637/** Enables slow sync generation (945GM only) */
1638# define TV_SLOW_SYNC (1 << 20)
1639/** Selects 4x oversampling for 480i and 576p */
1640# define TV_OVERSAMPLE_4X (0 << 18)
1641/** Selects 2x oversampling for 720p and 1080i */
1642# define TV_OVERSAMPLE_2X (1 << 18)
1643/** Selects no oversampling for 1080p */
1644# define TV_OVERSAMPLE_NONE (2 << 18)
1645/** Selects 8x oversampling */
1646# define TV_OVERSAMPLE_8X (3 << 18)
1647/** Selects progressive mode rather than interlaced */
1648# define TV_PROGRESSIVE (1 << 17)
1649/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
1650# define TV_PAL_BURST (1 << 16)
1651/** Field for setting delay of Y compared to C */
1652# define TV_YC_SKEW_MASK (7 << 12)
1653/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
1654# define TV_ENC_SDP_FIX (1 << 11)
1655/**
1656 * Enables a fix for the 915GM only.
1657 *
1658 * Not sure what it does.
1659 */
1660# define TV_ENC_C0_FIX (1 << 10)
1661/** Bits that must be preserved by software */
d2d9f232 1662# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
585fb111
JB
1663# define TV_FUSE_STATE_MASK (3 << 4)
1664/** Read-only state that reports all features enabled */
1665# define TV_FUSE_STATE_ENABLED (0 << 4)
1666/** Read-only state that reports that Macrovision is disabled in hardware*/
1667# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
1668/** Read-only state that reports that TV-out is disabled in hardware. */
1669# define TV_FUSE_STATE_DISABLED (2 << 4)
1670/** Normal operation */
1671# define TV_TEST_MODE_NORMAL (0 << 0)
1672/** Encoder test pattern 1 - combo pattern */
1673# define TV_TEST_MODE_PATTERN_1 (1 << 0)
1674/** Encoder test pattern 2 - full screen vertical 75% color bars */
1675# define TV_TEST_MODE_PATTERN_2 (2 << 0)
1676/** Encoder test pattern 3 - full screen horizontal 75% color bars */
1677# define TV_TEST_MODE_PATTERN_3 (3 << 0)
1678/** Encoder test pattern 4 - random noise */
1679# define TV_TEST_MODE_PATTERN_4 (4 << 0)
1680/** Encoder test pattern 5 - linear color ramps */
1681# define TV_TEST_MODE_PATTERN_5 (5 << 0)
1682/**
1683 * This test mode forces the DACs to 50% of full output.
1684 *
1685 * This is used for load detection in combination with TVDAC_SENSE_MASK
1686 */
1687# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
1688# define TV_TEST_MODE_MASK (7 << 0)
1689
1690#define TV_DAC 0x68004
b8ed2a4f 1691# define TV_DAC_SAVE 0x00ffff00
585fb111
JB
1692/**
1693 * Reports that DAC state change logic has reported change (RO).
1694 *
1695 * This gets cleared when TV_DAC_STATE_EN is cleared
1696*/
1697# define TVDAC_STATE_CHG (1 << 31)
1698# define TVDAC_SENSE_MASK (7 << 28)
1699/** Reports that DAC A voltage is above the detect threshold */
1700# define TVDAC_A_SENSE (1 << 30)
1701/** Reports that DAC B voltage is above the detect threshold */
1702# define TVDAC_B_SENSE (1 << 29)
1703/** Reports that DAC C voltage is above the detect threshold */
1704# define TVDAC_C_SENSE (1 << 28)
1705/**
1706 * Enables DAC state detection logic, for load-based TV detection.
1707 *
1708 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
1709 * to off, for load detection to work.
1710 */
1711# define TVDAC_STATE_CHG_EN (1 << 27)
1712/** Sets the DAC A sense value to high */
1713# define TVDAC_A_SENSE_CTL (1 << 26)
1714/** Sets the DAC B sense value to high */
1715# define TVDAC_B_SENSE_CTL (1 << 25)
1716/** Sets the DAC C sense value to high */
1717# define TVDAC_C_SENSE_CTL (1 << 24)
1718/** Overrides the ENC_ENABLE and DAC voltage levels */
1719# define DAC_CTL_OVERRIDE (1 << 7)
1720/** Sets the slew rate. Must be preserved in software */
1721# define ENC_TVDAC_SLEW_FAST (1 << 6)
1722# define DAC_A_1_3_V (0 << 4)
1723# define DAC_A_1_1_V (1 << 4)
1724# define DAC_A_0_7_V (2 << 4)
cb66c692 1725# define DAC_A_MASK (3 << 4)
585fb111
JB
1726# define DAC_B_1_3_V (0 << 2)
1727# define DAC_B_1_1_V (1 << 2)
1728# define DAC_B_0_7_V (2 << 2)
cb66c692 1729# define DAC_B_MASK (3 << 2)
585fb111
JB
1730# define DAC_C_1_3_V (0 << 0)
1731# define DAC_C_1_1_V (1 << 0)
1732# define DAC_C_0_7_V (2 << 0)
cb66c692 1733# define DAC_C_MASK (3 << 0)
585fb111
JB
1734
1735/**
1736 * CSC coefficients are stored in a floating point format with 9 bits of
1737 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
1738 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
1739 * -1 (0x3) being the only legal negative value.
1740 */
1741#define TV_CSC_Y 0x68010
1742# define TV_RY_MASK 0x07ff0000
1743# define TV_RY_SHIFT 16
1744# define TV_GY_MASK 0x00000fff
1745# define TV_GY_SHIFT 0
1746
1747#define TV_CSC_Y2 0x68014
1748# define TV_BY_MASK 0x07ff0000
1749# define TV_BY_SHIFT 16
1750/**
1751 * Y attenuation for component video.
1752 *
1753 * Stored in 1.9 fixed point.
1754 */
1755# define TV_AY_MASK 0x000003ff
1756# define TV_AY_SHIFT 0
1757
1758#define TV_CSC_U 0x68018
1759# define TV_RU_MASK 0x07ff0000
1760# define TV_RU_SHIFT 16
1761# define TV_GU_MASK 0x000007ff
1762# define TV_GU_SHIFT 0
1763
1764#define TV_CSC_U2 0x6801c
1765# define TV_BU_MASK 0x07ff0000
1766# define TV_BU_SHIFT 16
1767/**
1768 * U attenuation for component video.
1769 *
1770 * Stored in 1.9 fixed point.
1771 */
1772# define TV_AU_MASK 0x000003ff
1773# define TV_AU_SHIFT 0
1774
1775#define TV_CSC_V 0x68020
1776# define TV_RV_MASK 0x0fff0000
1777# define TV_RV_SHIFT 16
1778# define TV_GV_MASK 0x000007ff
1779# define TV_GV_SHIFT 0
1780
1781#define TV_CSC_V2 0x68024
1782# define TV_BV_MASK 0x07ff0000
1783# define TV_BV_SHIFT 16
1784/**
1785 * V attenuation for component video.
1786 *
1787 * Stored in 1.9 fixed point.
1788 */
1789# define TV_AV_MASK 0x000007ff
1790# define TV_AV_SHIFT 0
1791
1792#define TV_CLR_KNOBS 0x68028
1793/** 2s-complement brightness adjustment */
1794# define TV_BRIGHTNESS_MASK 0xff000000
1795# define TV_BRIGHTNESS_SHIFT 24
1796/** Contrast adjustment, as a 2.6 unsigned floating point number */
1797# define TV_CONTRAST_MASK 0x00ff0000
1798# define TV_CONTRAST_SHIFT 16
1799/** Saturation adjustment, as a 2.6 unsigned floating point number */
1800# define TV_SATURATION_MASK 0x0000ff00
1801# define TV_SATURATION_SHIFT 8
1802/** Hue adjustment, as an integer phase angle in degrees */
1803# define TV_HUE_MASK 0x000000ff
1804# define TV_HUE_SHIFT 0
1805
1806#define TV_CLR_LEVEL 0x6802c
1807/** Controls the DAC level for black */
1808# define TV_BLACK_LEVEL_MASK 0x01ff0000
1809# define TV_BLACK_LEVEL_SHIFT 16
1810/** Controls the DAC level for blanking */
1811# define TV_BLANK_LEVEL_MASK 0x000001ff
1812# define TV_BLANK_LEVEL_SHIFT 0
1813
1814#define TV_H_CTL_1 0x68030
1815/** Number of pixels in the hsync. */
1816# define TV_HSYNC_END_MASK 0x1fff0000
1817# define TV_HSYNC_END_SHIFT 16
1818/** Total number of pixels minus one in the line (display and blanking). */
1819# define TV_HTOTAL_MASK 0x00001fff
1820# define TV_HTOTAL_SHIFT 0
1821
1822#define TV_H_CTL_2 0x68034
1823/** Enables the colorburst (needed for non-component color) */
1824# define TV_BURST_ENA (1 << 31)
1825/** Offset of the colorburst from the start of hsync, in pixels minus one. */
1826# define TV_HBURST_START_SHIFT 16
1827# define TV_HBURST_START_MASK 0x1fff0000
1828/** Length of the colorburst */
1829# define TV_HBURST_LEN_SHIFT 0
1830# define TV_HBURST_LEN_MASK 0x0001fff
1831
1832#define TV_H_CTL_3 0x68038
1833/** End of hblank, measured in pixels minus one from start of hsync */
1834# define TV_HBLANK_END_SHIFT 16
1835# define TV_HBLANK_END_MASK 0x1fff0000
1836/** Start of hblank, measured in pixels minus one from start of hsync */
1837# define TV_HBLANK_START_SHIFT 0
1838# define TV_HBLANK_START_MASK 0x0001fff
1839
1840#define TV_V_CTL_1 0x6803c
1841/** XXX */
1842# define TV_NBR_END_SHIFT 16
1843# define TV_NBR_END_MASK 0x07ff0000
1844/** XXX */
1845# define TV_VI_END_F1_SHIFT 8
1846# define TV_VI_END_F1_MASK 0x00003f00
1847/** XXX */
1848# define TV_VI_END_F2_SHIFT 0
1849# define TV_VI_END_F2_MASK 0x0000003f
1850
1851#define TV_V_CTL_2 0x68040
1852/** Length of vsync, in half lines */
1853# define TV_VSYNC_LEN_MASK 0x07ff0000
1854# define TV_VSYNC_LEN_SHIFT 16
1855/** Offset of the start of vsync in field 1, measured in one less than the
1856 * number of half lines.
1857 */
1858# define TV_VSYNC_START_F1_MASK 0x00007f00
1859# define TV_VSYNC_START_F1_SHIFT 8
1860/**
1861 * Offset of the start of vsync in field 2, measured in one less than the
1862 * number of half lines.
1863 */
1864# define TV_VSYNC_START_F2_MASK 0x0000007f
1865# define TV_VSYNC_START_F2_SHIFT 0
1866
1867#define TV_V_CTL_3 0x68044
1868/** Enables generation of the equalization signal */
1869# define TV_EQUAL_ENA (1 << 31)
1870/** Length of vsync, in half lines */
1871# define TV_VEQ_LEN_MASK 0x007f0000
1872# define TV_VEQ_LEN_SHIFT 16
1873/** Offset of the start of equalization in field 1, measured in one less than
1874 * the number of half lines.
1875 */
1876# define TV_VEQ_START_F1_MASK 0x0007f00
1877# define TV_VEQ_START_F1_SHIFT 8
1878/**
1879 * Offset of the start of equalization in field 2, measured in one less than
1880 * the number of half lines.
1881 */
1882# define TV_VEQ_START_F2_MASK 0x000007f
1883# define TV_VEQ_START_F2_SHIFT 0
1884
1885#define TV_V_CTL_4 0x68048
1886/**
1887 * Offset to start of vertical colorburst, measured in one less than the
1888 * number of lines from vertical start.
1889 */
1890# define TV_VBURST_START_F1_MASK 0x003f0000
1891# define TV_VBURST_START_F1_SHIFT 16
1892/**
1893 * Offset to the end of vertical colorburst, measured in one less than the
1894 * number of lines from the start of NBR.
1895 */
1896# define TV_VBURST_END_F1_MASK 0x000000ff
1897# define TV_VBURST_END_F1_SHIFT 0
1898
1899#define TV_V_CTL_5 0x6804c
1900/**
1901 * Offset to start of vertical colorburst, measured in one less than the
1902 * number of lines from vertical start.
1903 */
1904# define TV_VBURST_START_F2_MASK 0x003f0000
1905# define TV_VBURST_START_F2_SHIFT 16
1906/**
1907 * Offset to the end of vertical colorburst, measured in one less than the
1908 * number of lines from the start of NBR.
1909 */
1910# define TV_VBURST_END_F2_MASK 0x000000ff
1911# define TV_VBURST_END_F2_SHIFT 0
1912
1913#define TV_V_CTL_6 0x68050
1914/**
1915 * Offset to start of vertical colorburst, measured in one less than the
1916 * number of lines from vertical start.
1917 */
1918# define TV_VBURST_START_F3_MASK 0x003f0000
1919# define TV_VBURST_START_F3_SHIFT 16
1920/**
1921 * Offset to the end of vertical colorburst, measured in one less than the
1922 * number of lines from the start of NBR.
1923 */
1924# define TV_VBURST_END_F3_MASK 0x000000ff
1925# define TV_VBURST_END_F3_SHIFT 0
1926
1927#define TV_V_CTL_7 0x68054
1928/**
1929 * Offset to start of vertical colorburst, measured in one less than the
1930 * number of lines from vertical start.
1931 */
1932# define TV_VBURST_START_F4_MASK 0x003f0000
1933# define TV_VBURST_START_F4_SHIFT 16
1934/**
1935 * Offset to the end of vertical colorburst, measured in one less than the
1936 * number of lines from the start of NBR.
1937 */
1938# define TV_VBURST_END_F4_MASK 0x000000ff
1939# define TV_VBURST_END_F4_SHIFT 0
1940
1941#define TV_SC_CTL_1 0x68060
1942/** Turns on the first subcarrier phase generation DDA */
1943# define TV_SC_DDA1_EN (1 << 31)
1944/** Turns on the first subcarrier phase generation DDA */
1945# define TV_SC_DDA2_EN (1 << 30)
1946/** Turns on the first subcarrier phase generation DDA */
1947# define TV_SC_DDA3_EN (1 << 29)
1948/** Sets the subcarrier DDA to reset frequency every other field */
1949# define TV_SC_RESET_EVERY_2 (0 << 24)
1950/** Sets the subcarrier DDA to reset frequency every fourth field */
1951# define TV_SC_RESET_EVERY_4 (1 << 24)
1952/** Sets the subcarrier DDA to reset frequency every eighth field */
1953# define TV_SC_RESET_EVERY_8 (2 << 24)
1954/** Sets the subcarrier DDA to never reset the frequency */
1955# define TV_SC_RESET_NEVER (3 << 24)
1956/** Sets the peak amplitude of the colorburst.*/
1957# define TV_BURST_LEVEL_MASK 0x00ff0000
1958# define TV_BURST_LEVEL_SHIFT 16
1959/** Sets the increment of the first subcarrier phase generation DDA */
1960# define TV_SCDDA1_INC_MASK 0x00000fff
1961# define TV_SCDDA1_INC_SHIFT 0
1962
1963#define TV_SC_CTL_2 0x68064
1964/** Sets the rollover for the second subcarrier phase generation DDA */
1965# define TV_SCDDA2_SIZE_MASK 0x7fff0000
1966# define TV_SCDDA2_SIZE_SHIFT 16
1967/** Sets the increent of the second subcarrier phase generation DDA */
1968# define TV_SCDDA2_INC_MASK 0x00007fff
1969# define TV_SCDDA2_INC_SHIFT 0
1970
1971#define TV_SC_CTL_3 0x68068
1972/** Sets the rollover for the third subcarrier phase generation DDA */
1973# define TV_SCDDA3_SIZE_MASK 0x7fff0000
1974# define TV_SCDDA3_SIZE_SHIFT 16
1975/** Sets the increent of the third subcarrier phase generation DDA */
1976# define TV_SCDDA3_INC_MASK 0x00007fff
1977# define TV_SCDDA3_INC_SHIFT 0
1978
1979#define TV_WIN_POS 0x68070
1980/** X coordinate of the display from the start of horizontal active */
1981# define TV_XPOS_MASK 0x1fff0000
1982# define TV_XPOS_SHIFT 16
1983/** Y coordinate of the display from the start of vertical active (NBR) */
1984# define TV_YPOS_MASK 0x00000fff
1985# define TV_YPOS_SHIFT 0
1986
1987#define TV_WIN_SIZE 0x68074
1988/** Horizontal size of the display window, measured in pixels*/
1989# define TV_XSIZE_MASK 0x1fff0000
1990# define TV_XSIZE_SHIFT 16
1991/**
1992 * Vertical size of the display window, measured in pixels.
1993 *
1994 * Must be even for interlaced modes.
1995 */
1996# define TV_YSIZE_MASK 0x00000fff
1997# define TV_YSIZE_SHIFT 0
1998
1999#define TV_FILTER_CTL_1 0x68080
2000/**
2001 * Enables automatic scaling calculation.
2002 *
2003 * If set, the rest of the registers are ignored, and the calculated values can
2004 * be read back from the register.
2005 */
2006# define TV_AUTO_SCALE (1 << 31)
2007/**
2008 * Disables the vertical filter.
2009 *
2010 * This is required on modes more than 1024 pixels wide */
2011# define TV_V_FILTER_BYPASS (1 << 29)
2012/** Enables adaptive vertical filtering */
2013# define TV_VADAPT (1 << 28)
2014# define TV_VADAPT_MODE_MASK (3 << 26)
2015/** Selects the least adaptive vertical filtering mode */
2016# define TV_VADAPT_MODE_LEAST (0 << 26)
2017/** Selects the moderately adaptive vertical filtering mode */
2018# define TV_VADAPT_MODE_MODERATE (1 << 26)
2019/** Selects the most adaptive vertical filtering mode */
2020# define TV_VADAPT_MODE_MOST (3 << 26)
2021/**
2022 * Sets the horizontal scaling factor.
2023 *
2024 * This should be the fractional part of the horizontal scaling factor divided
2025 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
2026 *
2027 * (src width - 1) / ((oversample * dest width) - 1)
2028 */
2029# define TV_HSCALE_FRAC_MASK 0x00003fff
2030# define TV_HSCALE_FRAC_SHIFT 0
2031
2032#define TV_FILTER_CTL_2 0x68084
2033/**
2034 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2035 *
2036 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
2037 */
2038# define TV_VSCALE_INT_MASK 0x00038000
2039# define TV_VSCALE_INT_SHIFT 15
2040/**
2041 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2042 *
2043 * \sa TV_VSCALE_INT_MASK
2044 */
2045# define TV_VSCALE_FRAC_MASK 0x00007fff
2046# define TV_VSCALE_FRAC_SHIFT 0
2047
2048#define TV_FILTER_CTL_3 0x68088
2049/**
2050 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
2051 *
2052 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
2053 *
2054 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2055 */
2056# define TV_VSCALE_IP_INT_MASK 0x00038000
2057# define TV_VSCALE_IP_INT_SHIFT 15
2058/**
2059 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
2060 *
2061 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
2062 *
2063 * \sa TV_VSCALE_IP_INT_MASK
2064 */
2065# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
2066# define TV_VSCALE_IP_FRAC_SHIFT 0
2067
2068#define TV_CC_CONTROL 0x68090
2069# define TV_CC_ENABLE (1 << 31)
2070/**
2071 * Specifies which field to send the CC data in.
2072 *
2073 * CC data is usually sent in field 0.
2074 */
2075# define TV_CC_FID_MASK (1 << 27)
2076# define TV_CC_FID_SHIFT 27
2077/** Sets the horizontal position of the CC data. Usually 135. */
2078# define TV_CC_HOFF_MASK 0x03ff0000
2079# define TV_CC_HOFF_SHIFT 16
2080/** Sets the vertical position of the CC data. Usually 21 */
2081# define TV_CC_LINE_MASK 0x0000003f
2082# define TV_CC_LINE_SHIFT 0
2083
2084#define TV_CC_DATA 0x68094
2085# define TV_CC_RDY (1 << 31)
2086/** Second word of CC data to be transmitted. */
2087# define TV_CC_DATA_2_MASK 0x007f0000
2088# define TV_CC_DATA_2_SHIFT 16
2089/** First word of CC data to be transmitted. */
2090# define TV_CC_DATA_1_MASK 0x0000007f
2091# define TV_CC_DATA_1_SHIFT 0
2092
2093#define TV_H_LUMA_0 0x68100
2094#define TV_H_LUMA_59 0x681ec
2095#define TV_H_CHROMA_0 0x68200
2096#define TV_H_CHROMA_59 0x682ec
2097#define TV_V_LUMA_0 0x68300
2098#define TV_V_LUMA_42 0x683a8
2099#define TV_V_CHROMA_0 0x68400
2100#define TV_V_CHROMA_42 0x684a8
2101
040d87f1 2102/* Display Port */
32f9d658 2103#define DP_A 0x64000 /* eDP */
040d87f1
KP
2104#define DP_B 0x64100
2105#define DP_C 0x64200
2106#define DP_D 0x64300
2107
2108#define DP_PORT_EN (1 << 31)
2109#define DP_PIPEB_SELECT (1 << 30)
47a05eca
JB
2110#define DP_PIPE_MASK (1 << 30)
2111
040d87f1
KP
2112/* Link training mode - select a suitable mode for each stage */
2113#define DP_LINK_TRAIN_PAT_1 (0 << 28)
2114#define DP_LINK_TRAIN_PAT_2 (1 << 28)
2115#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
2116#define DP_LINK_TRAIN_OFF (3 << 28)
2117#define DP_LINK_TRAIN_MASK (3 << 28)
2118#define DP_LINK_TRAIN_SHIFT 28
2119
8db9d77b
ZW
2120/* CPT Link training mode */
2121#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
2122#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
2123#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
2124#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
2125#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
2126#define DP_LINK_TRAIN_SHIFT_CPT 8
2127
040d87f1
KP
2128/* Signal voltages. These are mostly controlled by the other end */
2129#define DP_VOLTAGE_0_4 (0 << 25)
2130#define DP_VOLTAGE_0_6 (1 << 25)
2131#define DP_VOLTAGE_0_8 (2 << 25)
2132#define DP_VOLTAGE_1_2 (3 << 25)
2133#define DP_VOLTAGE_MASK (7 << 25)
2134#define DP_VOLTAGE_SHIFT 25
2135
2136/* Signal pre-emphasis levels, like voltages, the other end tells us what
2137 * they want
2138 */
2139#define DP_PRE_EMPHASIS_0 (0 << 22)
2140#define DP_PRE_EMPHASIS_3_5 (1 << 22)
2141#define DP_PRE_EMPHASIS_6 (2 << 22)
2142#define DP_PRE_EMPHASIS_9_5 (3 << 22)
2143#define DP_PRE_EMPHASIS_MASK (7 << 22)
2144#define DP_PRE_EMPHASIS_SHIFT 22
2145
2146/* How many wires to use. I guess 3 was too hard */
2147#define DP_PORT_WIDTH_1 (0 << 19)
2148#define DP_PORT_WIDTH_2 (1 << 19)
2149#define DP_PORT_WIDTH_4 (3 << 19)
2150#define DP_PORT_WIDTH_MASK (7 << 19)
2151
2152/* Mystic DPCD version 1.1 special mode */
2153#define DP_ENHANCED_FRAMING (1 << 18)
2154
32f9d658
ZW
2155/* eDP */
2156#define DP_PLL_FREQ_270MHZ (0 << 16)
2157#define DP_PLL_FREQ_160MHZ (1 << 16)
2158#define DP_PLL_FREQ_MASK (3 << 16)
2159
040d87f1
KP
2160/** locked once port is enabled */
2161#define DP_PORT_REVERSAL (1 << 15)
2162
32f9d658
ZW
2163/* eDP */
2164#define DP_PLL_ENABLE (1 << 14)
2165
040d87f1
KP
2166/** sends the clock on lane 15 of the PEG for debug */
2167#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
2168
2169#define DP_SCRAMBLING_DISABLE (1 << 12)
f2b115e6 2170#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
040d87f1
KP
2171
2172/** limit RGB values to avoid confusing TVs */
2173#define DP_COLOR_RANGE_16_235 (1 << 8)
2174
2175/** Turn on the audio link */
2176#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
2177
2178/** vs and hs sync polarity */
2179#define DP_SYNC_VS_HIGH (1 << 4)
2180#define DP_SYNC_HS_HIGH (1 << 3)
2181
2182/** A fantasy */
2183#define DP_DETECTED (1 << 2)
2184
2185/** The aux channel provides a way to talk to the
2186 * signal sink for DDC etc. Max packet size supported
2187 * is 20 bytes in each direction, hence the 5 fixed
2188 * data registers
2189 */
32f9d658
ZW
2190#define DPA_AUX_CH_CTL 0x64010
2191#define DPA_AUX_CH_DATA1 0x64014
2192#define DPA_AUX_CH_DATA2 0x64018
2193#define DPA_AUX_CH_DATA3 0x6401c
2194#define DPA_AUX_CH_DATA4 0x64020
2195#define DPA_AUX_CH_DATA5 0x64024
2196
040d87f1
KP
2197#define DPB_AUX_CH_CTL 0x64110
2198#define DPB_AUX_CH_DATA1 0x64114
2199#define DPB_AUX_CH_DATA2 0x64118
2200#define DPB_AUX_CH_DATA3 0x6411c
2201#define DPB_AUX_CH_DATA4 0x64120
2202#define DPB_AUX_CH_DATA5 0x64124
2203
2204#define DPC_AUX_CH_CTL 0x64210
2205#define DPC_AUX_CH_DATA1 0x64214
2206#define DPC_AUX_CH_DATA2 0x64218
2207#define DPC_AUX_CH_DATA3 0x6421c
2208#define DPC_AUX_CH_DATA4 0x64220
2209#define DPC_AUX_CH_DATA5 0x64224
2210
2211#define DPD_AUX_CH_CTL 0x64310
2212#define DPD_AUX_CH_DATA1 0x64314
2213#define DPD_AUX_CH_DATA2 0x64318
2214#define DPD_AUX_CH_DATA3 0x6431c
2215#define DPD_AUX_CH_DATA4 0x64320
2216#define DPD_AUX_CH_DATA5 0x64324
2217
2218#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
2219#define DP_AUX_CH_CTL_DONE (1 << 30)
2220#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
2221#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
2222#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
2223#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
2224#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
2225#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
2226#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
2227#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
2228#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
2229#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
2230#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
2231#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
2232#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
2233#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
2234#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
2235#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
2236#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
2237#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
2238#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
2239
2240/*
2241 * Computing GMCH M and N values for the Display Port link
2242 *
2243 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
2244 *
2245 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
2246 *
2247 * The GMCH value is used internally
2248 *
2249 * bytes_per_pixel is the number of bytes coming out of the plane,
2250 * which is after the LUTs, so we want the bytes for our color format.
2251 * For our current usage, this is always 3, one byte for R, G and B.
2252 */
9db4a9c7
JB
2253#define _PIPEA_GMCH_DATA_M 0x70050
2254#define _PIPEB_GMCH_DATA_M 0x71050
040d87f1
KP
2255
2256/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
2257#define PIPE_GMCH_DATA_M_TU_SIZE_MASK (0x3f << 25)
2258#define PIPE_GMCH_DATA_M_TU_SIZE_SHIFT 25
2259
2260#define PIPE_GMCH_DATA_M_MASK (0xffffff)
2261
9db4a9c7
JB
2262#define _PIPEA_GMCH_DATA_N 0x70054
2263#define _PIPEB_GMCH_DATA_N 0x71054
040d87f1
KP
2264#define PIPE_GMCH_DATA_N_MASK (0xffffff)
2265
2266/*
2267 * Computing Link M and N values for the Display Port link
2268 *
2269 * Link M / N = pixel_clock / ls_clk
2270 *
2271 * (the DP spec calls pixel_clock the 'strm_clk')
2272 *
2273 * The Link value is transmitted in the Main Stream
2274 * Attributes and VB-ID.
2275 */
2276
9db4a9c7
JB
2277#define _PIPEA_DP_LINK_M 0x70060
2278#define _PIPEB_DP_LINK_M 0x71060
040d87f1
KP
2279#define PIPEA_DP_LINK_M_MASK (0xffffff)
2280
9db4a9c7
JB
2281#define _PIPEA_DP_LINK_N 0x70064
2282#define _PIPEB_DP_LINK_N 0x71064
040d87f1
KP
2283#define PIPEA_DP_LINK_N_MASK (0xffffff)
2284
9db4a9c7
JB
2285#define PIPE_GMCH_DATA_M(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_M, _PIPEB_GMCH_DATA_M)
2286#define PIPE_GMCH_DATA_N(pipe) _PIPE(pipe, _PIPEA_GMCH_DATA_N, _PIPEB_GMCH_DATA_N)
2287#define PIPE_DP_LINK_M(pipe) _PIPE(pipe, _PIPEA_DP_LINK_M, _PIPEB_DP_LINK_M)
2288#define PIPE_DP_LINK_N(pipe) _PIPE(pipe, _PIPEA_DP_LINK_N, _PIPEB_DP_LINK_N)
2289
585fb111
JB
2290/* Display & cursor control */
2291
2292/* Pipe A */
9db4a9c7 2293#define _PIPEADSL 0x70000
58e10eb9 2294#define DSL_LINEMASK 0x00000fff
9db4a9c7 2295#define _PIPEACONF 0x70008
5eddb70b
CW
2296#define PIPECONF_ENABLE (1<<31)
2297#define PIPECONF_DISABLE 0
2298#define PIPECONF_DOUBLE_WIDE (1<<30)
585fb111 2299#define I965_PIPECONF_ACTIVE (1<<30)
5eddb70b
CW
2300#define PIPECONF_SINGLE_WIDE 0
2301#define PIPECONF_PIPE_UNLOCKED 0
2302#define PIPECONF_PIPE_LOCKED (1<<25)
2303#define PIPECONF_PALETTE 0
2304#define PIPECONF_GAMMA (1<<24)
585fb111
JB
2305#define PIPECONF_FORCE_BORDER (1<<25)
2306#define PIPECONF_PROGRESSIVE (0 << 21)
2307#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
2308#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21)
652c393a 2309#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
4f0d1aff
JB
2310#define PIPECONF_BPP_MASK (0x000000e0)
2311#define PIPECONF_BPP_8 (0<<5)
2312#define PIPECONF_BPP_10 (1<<5)
2313#define PIPECONF_BPP_6 (2<<5)
2314#define PIPECONF_BPP_12 (3<<5)
2315#define PIPECONF_DITHER_EN (1<<4)
2316#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
2317#define PIPECONF_DITHER_TYPE_SP (0<<2)
2318#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
2319#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
2320#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
9db4a9c7 2321#define _PIPEASTAT 0x70024
585fb111
JB
2322#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
2323#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
2324#define PIPE_CRC_DONE_ENABLE (1UL<<28)
2325#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
2326#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
2327#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
2328#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
2329#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
2330#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
2331#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
2332#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
2333#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
2334#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
2335#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
2336#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
2337#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
2338#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
2339#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
2340#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
2341#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
2342#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
2343#define PIPE_DPST_EVENT_STATUS (1UL<<7)
2344#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
2345#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
2346#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
2347#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
2348#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
2349#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
2350#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
58e10eb9 2351#define PIPE_BPC_MASK (7 << 5) /* Ironlake */
58a27471
ZW
2352#define PIPE_8BPC (0 << 5)
2353#define PIPE_10BPC (1 << 5)
2354#define PIPE_6BPC (2 << 5)
2355#define PIPE_12BPC (3 << 5)
585fb111 2356
9db4a9c7
JB
2357#define PIPESRC(pipe) _PIPE(pipe, _PIPEASRC, _PIPEBSRC)
2358#define PIPECONF(pipe) _PIPE(pipe, _PIPEACONF, _PIPEBCONF)
2359#define PIPEDSL(pipe) _PIPE(pipe, _PIPEADSL, _PIPEBDSL)
2360#define PIPEFRAME(pipe) _PIPE(pipe, _PIPEAFRAMEHIGH, _PIPEBFRAMEHIGH)
2361#define PIPEFRAMEPIXEL(pipe) _PIPE(pipe, _PIPEAFRAMEPIXEL, _PIPEBFRAMEPIXEL)
2362#define PIPESTAT(pipe) _PIPE(pipe, _PIPEASTAT, _PIPEBSTAT)
5eddb70b 2363
585fb111
JB
2364#define DSPARB 0x70030
2365#define DSPARB_CSTART_MASK (0x7f << 7)
2366#define DSPARB_CSTART_SHIFT 7
2367#define DSPARB_BSTART_MASK (0x7f)
2368#define DSPARB_BSTART_SHIFT 0
7662c8bd
SL
2369#define DSPARB_BEND_SHIFT 9 /* on 855 */
2370#define DSPARB_AEND_SHIFT 0
2371
2372#define DSPFW1 0x70034
0e442c60 2373#define DSPFW_SR_SHIFT 23
0206e353 2374#define DSPFW_SR_MASK (0x1ff<<23)
0e442c60 2375#define DSPFW_CURSORB_SHIFT 16
d4294342 2376#define DSPFW_CURSORB_MASK (0x3f<<16)
0e442c60 2377#define DSPFW_PLANEB_SHIFT 8
d4294342
ZY
2378#define DSPFW_PLANEB_MASK (0x7f<<8)
2379#define DSPFW_PLANEA_MASK (0x7f)
7662c8bd 2380#define DSPFW2 0x70038
0e442c60 2381#define DSPFW_CURSORA_MASK 0x00003f00
21bd770b 2382#define DSPFW_CURSORA_SHIFT 8
d4294342 2383#define DSPFW_PLANEC_MASK (0x7f)
7662c8bd 2384#define DSPFW3 0x7003c
0e442c60
JB
2385#define DSPFW_HPLL_SR_EN (1<<31)
2386#define DSPFW_CURSOR_SR_SHIFT 24
f2b115e6 2387#define PINEVIEW_SELF_REFRESH_EN (1<<30)
d4294342
ZY
2388#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
2389#define DSPFW_HPLL_CURSOR_SHIFT 16
2390#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
2391#define DSPFW_HPLL_SR_MASK (0x1ff)
7662c8bd
SL
2392
2393/* FIFO watermark sizes etc */
0e442c60 2394#define G4X_FIFO_LINE_SIZE 64
7662c8bd
SL
2395#define I915_FIFO_LINE_SIZE 64
2396#define I830_FIFO_LINE_SIZE 32
0e442c60
JB
2397
2398#define G4X_FIFO_SIZE 127
1b07e04e
ZY
2399#define I965_FIFO_SIZE 512
2400#define I945_FIFO_SIZE 127
7662c8bd 2401#define I915_FIFO_SIZE 95
dff33cfc 2402#define I855GM_FIFO_SIZE 127 /* In cachelines */
7662c8bd 2403#define I830_FIFO_SIZE 95
0e442c60
JB
2404
2405#define G4X_MAX_WM 0x3f
7662c8bd
SL
2406#define I915_MAX_WM 0x3f
2407
f2b115e6
AJ
2408#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
2409#define PINEVIEW_FIFO_LINE_SIZE 64
2410#define PINEVIEW_MAX_WM 0x1ff
2411#define PINEVIEW_DFT_WM 0x3f
2412#define PINEVIEW_DFT_HPLLOFF_WM 0
2413#define PINEVIEW_GUARD_WM 10
2414#define PINEVIEW_CURSOR_FIFO 64
2415#define PINEVIEW_CURSOR_MAX_WM 0x3f
2416#define PINEVIEW_CURSOR_DFT_WM 0
2417#define PINEVIEW_CURSOR_GUARD_WM 5
7662c8bd 2418
4fe5e611
ZY
2419#define I965_CURSOR_FIFO 64
2420#define I965_CURSOR_MAX_WM 32
2421#define I965_CURSOR_DFT_WM 8
7f8a8569
ZW
2422
2423/* define the Watermark register on Ironlake */
2424#define WM0_PIPEA_ILK 0x45100
2425#define WM0_PIPE_PLANE_MASK (0x7f<<16)
2426#define WM0_PIPE_PLANE_SHIFT 16
2427#define WM0_PIPE_SPRITE_MASK (0x3f<<8)
2428#define WM0_PIPE_SPRITE_SHIFT 8
2429#define WM0_PIPE_CURSOR_MASK (0x1f)
2430
2431#define WM0_PIPEB_ILK 0x45104
2432#define WM1_LP_ILK 0x45108
2433#define WM1_LP_SR_EN (1<<31)
2434#define WM1_LP_LATENCY_SHIFT 24
2435#define WM1_LP_LATENCY_MASK (0x7f<<24)
4ed765f9
CW
2436#define WM1_LP_FBC_MASK (0xf<<20)
2437#define WM1_LP_FBC_SHIFT 20
7f8a8569
ZW
2438#define WM1_LP_SR_MASK (0x1ff<<8)
2439#define WM1_LP_SR_SHIFT 8
2440#define WM1_LP_CURSOR_MASK (0x3f)
dd8849c8
JB
2441#define WM2_LP_ILK 0x4510c
2442#define WM2_LP_EN (1<<31)
2443#define WM3_LP_ILK 0x45110
2444#define WM3_LP_EN (1<<31)
2445#define WM1S_LP_ILK 0x45120
2446#define WM1S_LP_EN (1<<31)
7f8a8569
ZW
2447
2448/* Memory latency timer register */
2449#define MLTR_ILK 0x11222
b79d4990
JB
2450#define MLTR_WM1_SHIFT 0
2451#define MLTR_WM2_SHIFT 8
7f8a8569
ZW
2452/* the unit of memory self-refresh latency time is 0.5us */
2453#define ILK_SRLT_MASK 0x3f
b79d4990
JB
2454#define ILK_LATENCY(shift) (I915_READ(MLTR_ILK) >> (shift) & ILK_SRLT_MASK)
2455#define ILK_READ_WM1_LATENCY() ILK_LATENCY(MLTR_WM1_SHIFT)
2456#define ILK_READ_WM2_LATENCY() ILK_LATENCY(MLTR_WM2_SHIFT)
7f8a8569
ZW
2457
2458/* define the fifo size on Ironlake */
2459#define ILK_DISPLAY_FIFO 128
2460#define ILK_DISPLAY_MAXWM 64
2461#define ILK_DISPLAY_DFTWM 8
c936f44d
ZY
2462#define ILK_CURSOR_FIFO 32
2463#define ILK_CURSOR_MAXWM 16
2464#define ILK_CURSOR_DFTWM 8
7f8a8569
ZW
2465
2466#define ILK_DISPLAY_SR_FIFO 512
2467#define ILK_DISPLAY_MAX_SRWM 0x1ff
2468#define ILK_DISPLAY_DFT_SRWM 0x3f
2469#define ILK_CURSOR_SR_FIFO 64
2470#define ILK_CURSOR_MAX_SRWM 0x3f
2471#define ILK_CURSOR_DFT_SRWM 8
2472
2473#define ILK_FIFO_LINE_SIZE 64
2474
1398261a
YL
2475/* define the WM info on Sandybridge */
2476#define SNB_DISPLAY_FIFO 128
2477#define SNB_DISPLAY_MAXWM 0x7f /* bit 16:22 */
2478#define SNB_DISPLAY_DFTWM 8
2479#define SNB_CURSOR_FIFO 32
2480#define SNB_CURSOR_MAXWM 0x1f /* bit 4:0 */
2481#define SNB_CURSOR_DFTWM 8
2482
2483#define SNB_DISPLAY_SR_FIFO 512
2484#define SNB_DISPLAY_MAX_SRWM 0x1ff /* bit 16:8 */
2485#define SNB_DISPLAY_DFT_SRWM 0x3f
2486#define SNB_CURSOR_SR_FIFO 64
2487#define SNB_CURSOR_MAX_SRWM 0x3f /* bit 5:0 */
2488#define SNB_CURSOR_DFT_SRWM 8
2489
2490#define SNB_FBC_MAX_SRWM 0xf /* bit 23:20 */
2491
2492#define SNB_FIFO_LINE_SIZE 64
2493
2494
2495/* the address where we get all kinds of latency value */
2496#define SSKPD 0x5d10
2497#define SSKPD_WM_MASK 0x3f
2498#define SSKPD_WM0_SHIFT 0
2499#define SSKPD_WM1_SHIFT 8
2500#define SSKPD_WM2_SHIFT 16
2501#define SSKPD_WM3_SHIFT 24
2502
2503#define SNB_LATENCY(shift) (I915_READ(MCHBAR_MIRROR_BASE_SNB + SSKPD) >> (shift) & SSKPD_WM_MASK)
2504#define SNB_READ_WM0_LATENCY() SNB_LATENCY(SSKPD_WM0_SHIFT)
2505#define SNB_READ_WM1_LATENCY() SNB_LATENCY(SSKPD_WM1_SHIFT)
2506#define SNB_READ_WM2_LATENCY() SNB_LATENCY(SSKPD_WM2_SHIFT)
2507#define SNB_READ_WM3_LATENCY() SNB_LATENCY(SSKPD_WM3_SHIFT)
2508
585fb111
JB
2509/*
2510 * The two pipe frame counter registers are not synchronized, so
2511 * reading a stable value is somewhat tricky. The following code
2512 * should work:
2513 *
2514 * do {
2515 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2516 * PIPE_FRAME_HIGH_SHIFT;
2517 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
2518 * PIPE_FRAME_LOW_SHIFT);
2519 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
2520 * PIPE_FRAME_HIGH_SHIFT);
2521 * } while (high1 != high2);
2522 * frame = (high1 << 8) | low1;
2523 */
9db4a9c7 2524#define _PIPEAFRAMEHIGH 0x70040
585fb111
JB
2525#define PIPE_FRAME_HIGH_MASK 0x0000ffff
2526#define PIPE_FRAME_HIGH_SHIFT 0
9db4a9c7 2527#define _PIPEAFRAMEPIXEL 0x70044
585fb111
JB
2528#define PIPE_FRAME_LOW_MASK 0xff000000
2529#define PIPE_FRAME_LOW_SHIFT 24
2530#define PIPE_PIXEL_MASK 0x00ffffff
2531#define PIPE_PIXEL_SHIFT 0
9880b7a5 2532/* GM45+ just has to be different */
9db4a9c7
JB
2533#define _PIPEA_FRMCOUNT_GM45 0x70040
2534#define _PIPEA_FLIPCOUNT_GM45 0x70044
2535#define PIPE_FRMCOUNT_GM45(pipe) _PIPE(pipe, _PIPEA_FRMCOUNT_GM45, _PIPEB_FRMCOUNT_GM45)
585fb111
JB
2536
2537/* Cursor A & B regs */
9db4a9c7 2538#define _CURACNTR 0x70080
14b60391
JB
2539/* Old style CUR*CNTR flags (desktop 8xx) */
2540#define CURSOR_ENABLE 0x80000000
2541#define CURSOR_GAMMA_ENABLE 0x40000000
2542#define CURSOR_STRIDE_MASK 0x30000000
2543#define CURSOR_FORMAT_SHIFT 24
2544#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
2545#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
2546#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
2547#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
2548#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
2549#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
2550/* New style CUR*CNTR flags */
2551#define CURSOR_MODE 0x27
585fb111
JB
2552#define CURSOR_MODE_DISABLE 0x00
2553#define CURSOR_MODE_64_32B_AX 0x07
2554#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
14b60391
JB
2555#define MCURSOR_PIPE_SELECT (1 << 28)
2556#define MCURSOR_PIPE_A 0x00
2557#define MCURSOR_PIPE_B (1 << 28)
585fb111 2558#define MCURSOR_GAMMA_ENABLE (1 << 26)
9db4a9c7
JB
2559#define _CURABASE 0x70084
2560#define _CURAPOS 0x70088
585fb111
JB
2561#define CURSOR_POS_MASK 0x007FF
2562#define CURSOR_POS_SIGN 0x8000
2563#define CURSOR_X_SHIFT 0
2564#define CURSOR_Y_SHIFT 16
14b60391 2565#define CURSIZE 0x700a0
9db4a9c7
JB
2566#define _CURBCNTR 0x700c0
2567#define _CURBBASE 0x700c4
2568#define _CURBPOS 0x700c8
585fb111 2569
9db4a9c7
JB
2570#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
2571#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
2572#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
c4a1d9e4 2573
585fb111 2574/* Display A control */
9db4a9c7 2575#define _DSPACNTR 0x70180
585fb111
JB
2576#define DISPLAY_PLANE_ENABLE (1<<31)
2577#define DISPLAY_PLANE_DISABLE 0
2578#define DISPPLANE_GAMMA_ENABLE (1<<30)
2579#define DISPPLANE_GAMMA_DISABLE 0
2580#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
2581#define DISPPLANE_8BPP (0x2<<26)
2582#define DISPPLANE_15_16BPP (0x4<<26)
2583#define DISPPLANE_16BPP (0x5<<26)
2584#define DISPPLANE_32BPP_NO_ALPHA (0x6<<26)
2585#define DISPPLANE_32BPP (0x7<<26)
a4f45cf1 2586#define DISPPLANE_32BPP_30BIT_NO_ALPHA (0xa<<26)
585fb111
JB
2587#define DISPPLANE_STEREO_ENABLE (1<<25)
2588#define DISPPLANE_STEREO_DISABLE 0
b24e7179
JB
2589#define DISPPLANE_SEL_PIPE_SHIFT 24
2590#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111 2591#define DISPPLANE_SEL_PIPE_A 0
b24e7179 2592#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
585fb111
JB
2593#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
2594#define DISPPLANE_SRC_KEY_DISABLE 0
2595#define DISPPLANE_LINE_DOUBLE (1<<20)
2596#define DISPPLANE_NO_LINE_DOUBLE 0
2597#define DISPPLANE_STEREO_POLARITY_FIRST 0
2598#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
f2b115e6 2599#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
f544847f 2600#define DISPPLANE_TILED (1<<10)
9db4a9c7
JB
2601#define _DSPAADDR 0x70184
2602#define _DSPASTRIDE 0x70188
2603#define _DSPAPOS 0x7018C /* reserved */
2604#define _DSPASIZE 0x70190
2605#define _DSPASURF 0x7019C /* 965+ only */
2606#define _DSPATILEOFF 0x701A4 /* 965+ only */
2607
2608#define DSPCNTR(plane) _PIPE(plane, _DSPACNTR, _DSPBCNTR)
2609#define DSPADDR(plane) _PIPE(plane, _DSPAADDR, _DSPBADDR)
2610#define DSPSTRIDE(plane) _PIPE(plane, _DSPASTRIDE, _DSPBSTRIDE)
2611#define DSPPOS(plane) _PIPE(plane, _DSPAPOS, _DSPBPOS)
2612#define DSPSIZE(plane) _PIPE(plane, _DSPASIZE, _DSPBSIZE)
2613#define DSPSURF(plane) _PIPE(plane, _DSPASURF, _DSPBSURF)
2614#define DSPTILEOFF(plane) _PIPE(plane, _DSPATILEOFF, _DSPBTILEOFF)
5eddb70b 2615
585fb111
JB
2616/* VBIOS flags */
2617#define SWF00 0x71410
2618#define SWF01 0x71414
2619#define SWF02 0x71418
2620#define SWF03 0x7141c
2621#define SWF04 0x71420
2622#define SWF05 0x71424
2623#define SWF06 0x71428
2624#define SWF10 0x70410
2625#define SWF11 0x70414
2626#define SWF14 0x71420
2627#define SWF30 0x72414
2628#define SWF31 0x72418
2629#define SWF32 0x7241c
2630
2631/* Pipe B */
9db4a9c7
JB
2632#define _PIPEBDSL 0x71000
2633#define _PIPEBCONF 0x71008
2634#define _PIPEBSTAT 0x71024
2635#define _PIPEBFRAMEHIGH 0x71040
2636#define _PIPEBFRAMEPIXEL 0x71044
2637#define _PIPEB_FRMCOUNT_GM45 0x71040
2638#define _PIPEB_FLIPCOUNT_GM45 0x71044
9880b7a5 2639
585fb111
JB
2640
2641/* Display B control */
9db4a9c7 2642#define _DSPBCNTR 0x71180
585fb111
JB
2643#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
2644#define DISPPLANE_ALPHA_TRANS_DISABLE 0
2645#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
2646#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
9db4a9c7
JB
2647#define _DSPBADDR 0x71184
2648#define _DSPBSTRIDE 0x71188
2649#define _DSPBPOS 0x7118C
2650#define _DSPBSIZE 0x71190
2651#define _DSPBSURF 0x7119C
2652#define _DSPBTILEOFF 0x711A4
585fb111
JB
2653
2654/* VBIOS regs */
2655#define VGACNTRL 0x71400
2656# define VGA_DISP_DISABLE (1 << 31)
2657# define VGA_2X_MODE (1 << 30)
2658# define VGA_PIPE_B_SELECT (1 << 29)
2659
f2b115e6 2660/* Ironlake */
b9055052
ZW
2661
2662#define CPU_VGACNTRL 0x41000
2663
2664#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
2665#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
2666#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
2667#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
2668#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
2669#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
2670#define DIGITAL_PORTA_NO_DETECT (0 << 0)
2671#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
2672#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
2673
2674/* refresh rate hardware control */
2675#define RR_HW_CTL 0x45300
2676#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
2677#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
2678
2679#define FDI_PLL_BIOS_0 0x46000
021357ac 2680#define FDI_PLL_FB_CLOCK_MASK 0xff
b9055052
ZW
2681#define FDI_PLL_BIOS_1 0x46004
2682#define FDI_PLL_BIOS_2 0x46008
2683#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
2684#define DISPLAY_PORT_PLL_BIOS_1 0x46010
2685#define DISPLAY_PORT_PLL_BIOS_2 0x46014
2686
8956c8bb 2687#define PCH_DSPCLK_GATE_D 0x42020
1ffa325b
JB
2688# define DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2689# define DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
8956c8bb
EA
2690# define DPFDUNIT_CLOCK_GATE_DISABLE (1 << 7)
2691# define DPARBUNIT_CLOCK_GATE_DISABLE (1 << 5)
2692
2693#define PCH_3DCGDIS0 0x46020
2694# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
2695# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
2696
06f37751
EA
2697#define PCH_3DCGDIS1 0x46024
2698# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
2699
b9055052
ZW
2700#define FDI_PLL_FREQ_CTL 0x46030
2701#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
2702#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
2703#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
2704
2705
9db4a9c7 2706#define _PIPEA_DATA_M1 0x60030
b9055052
ZW
2707#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
2708#define TU_SIZE_MASK 0x7e000000
5eddb70b 2709#define PIPE_DATA_M1_OFFSET 0
9db4a9c7 2710#define _PIPEA_DATA_N1 0x60034
5eddb70b 2711#define PIPE_DATA_N1_OFFSET 0
b9055052 2712
9db4a9c7 2713#define _PIPEA_DATA_M2 0x60038
5eddb70b 2714#define PIPE_DATA_M2_OFFSET 0
9db4a9c7 2715#define _PIPEA_DATA_N2 0x6003c
5eddb70b 2716#define PIPE_DATA_N2_OFFSET 0
b9055052 2717
9db4a9c7 2718#define _PIPEA_LINK_M1 0x60040
5eddb70b 2719#define PIPE_LINK_M1_OFFSET 0
9db4a9c7 2720#define _PIPEA_LINK_N1 0x60044
5eddb70b 2721#define PIPE_LINK_N1_OFFSET 0
b9055052 2722
9db4a9c7 2723#define _PIPEA_LINK_M2 0x60048
5eddb70b 2724#define PIPE_LINK_M2_OFFSET 0
9db4a9c7 2725#define _PIPEA_LINK_N2 0x6004c
5eddb70b 2726#define PIPE_LINK_N2_OFFSET 0
b9055052
ZW
2727
2728/* PIPEB timing regs are same start from 0x61000 */
2729
9db4a9c7
JB
2730#define _PIPEB_DATA_M1 0x61030
2731#define _PIPEB_DATA_N1 0x61034
b9055052 2732
9db4a9c7
JB
2733#define _PIPEB_DATA_M2 0x61038
2734#define _PIPEB_DATA_N2 0x6103c
b9055052 2735
9db4a9c7
JB
2736#define _PIPEB_LINK_M1 0x61040
2737#define _PIPEB_LINK_N1 0x61044
b9055052 2738
9db4a9c7
JB
2739#define _PIPEB_LINK_M2 0x61048
2740#define _PIPEB_LINK_N2 0x6104c
5eddb70b 2741
9db4a9c7
JB
2742#define PIPE_DATA_M1(pipe) _PIPE(pipe, _PIPEA_DATA_M1, _PIPEB_DATA_M1)
2743#define PIPE_DATA_N1(pipe) _PIPE(pipe, _PIPEA_DATA_N1, _PIPEB_DATA_N1)
2744#define PIPE_DATA_M2(pipe) _PIPE(pipe, _PIPEA_DATA_M2, _PIPEB_DATA_M2)
2745#define PIPE_DATA_N2(pipe) _PIPE(pipe, _PIPEA_DATA_N2, _PIPEB_DATA_N2)
2746#define PIPE_LINK_M1(pipe) _PIPE(pipe, _PIPEA_LINK_M1, _PIPEB_LINK_M1)
2747#define PIPE_LINK_N1(pipe) _PIPE(pipe, _PIPEA_LINK_N1, _PIPEB_LINK_N1)
2748#define PIPE_LINK_M2(pipe) _PIPE(pipe, _PIPEA_LINK_M2, _PIPEB_LINK_M2)
2749#define PIPE_LINK_N2(pipe) _PIPE(pipe, _PIPEA_LINK_N2, _PIPEB_LINK_N2)
b9055052
ZW
2750
2751/* CPU panel fitter */
9db4a9c7
JB
2752/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
2753#define _PFA_CTL_1 0x68080
2754#define _PFB_CTL_1 0x68880
b9055052 2755#define PF_ENABLE (1<<31)
b1f60b70
ZW
2756#define PF_FILTER_MASK (3<<23)
2757#define PF_FILTER_PROGRAMMED (0<<23)
2758#define PF_FILTER_MED_3x3 (1<<23)
2759#define PF_FILTER_EDGE_ENHANCE (2<<23)
2760#define PF_FILTER_EDGE_SOFTEN (3<<23)
9db4a9c7
JB
2761#define _PFA_WIN_SZ 0x68074
2762#define _PFB_WIN_SZ 0x68874
2763#define _PFA_WIN_POS 0x68070
2764#define _PFB_WIN_POS 0x68870
2765#define _PFA_VSCALE 0x68084
2766#define _PFB_VSCALE 0x68884
2767#define _PFA_HSCALE 0x68090
2768#define _PFB_HSCALE 0x68890
2769
2770#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
2771#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
2772#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
2773#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
2774#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
b9055052
ZW
2775
2776/* legacy palette */
9db4a9c7
JB
2777#define _LGC_PALETTE_A 0x4a000
2778#define _LGC_PALETTE_B 0x4a800
2779#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
b9055052
ZW
2780
2781/* interrupts */
2782#define DE_MASTER_IRQ_CONTROL (1 << 31)
2783#define DE_SPRITEB_FLIP_DONE (1 << 29)
2784#define DE_SPRITEA_FLIP_DONE (1 << 28)
2785#define DE_PLANEB_FLIP_DONE (1 << 27)
2786#define DE_PLANEA_FLIP_DONE (1 << 26)
2787#define DE_PCU_EVENT (1 << 25)
2788#define DE_GTT_FAULT (1 << 24)
2789#define DE_POISON (1 << 23)
2790#define DE_PERFORM_COUNTER (1 << 22)
2791#define DE_PCH_EVENT (1 << 21)
2792#define DE_AUX_CHANNEL_A (1 << 20)
2793#define DE_DP_A_HOTPLUG (1 << 19)
2794#define DE_GSE (1 << 18)
2795#define DE_PIPEB_VBLANK (1 << 15)
2796#define DE_PIPEB_EVEN_FIELD (1 << 14)
2797#define DE_PIPEB_ODD_FIELD (1 << 13)
2798#define DE_PIPEB_LINE_COMPARE (1 << 12)
2799#define DE_PIPEB_VSYNC (1 << 11)
2800#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
2801#define DE_PIPEA_VBLANK (1 << 7)
2802#define DE_PIPEA_EVEN_FIELD (1 << 6)
2803#define DE_PIPEA_ODD_FIELD (1 << 5)
2804#define DE_PIPEA_LINE_COMPARE (1 << 4)
2805#define DE_PIPEA_VSYNC (1 << 3)
2806#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
2807
b1f14ad0
JB
2808/* More Ivybridge lolz */
2809#define DE_ERR_DEBUG_IVB (1<<30)
2810#define DE_GSE_IVB (1<<29)
2811#define DE_PCH_EVENT_IVB (1<<28)
2812#define DE_DP_A_HOTPLUG_IVB (1<<27)
2813#define DE_AUX_CHANNEL_A_IVB (1<<26)
2814#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
2815#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
2816#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
2817#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
2818#define DE_PIPEB_VBLANK_IVB (1<<5)
2819#define DE_PIPEA_VBLANK_IVB (1<<0)
2820
b9055052
ZW
2821#define DEISR 0x44000
2822#define DEIMR 0x44004
2823#define DEIIR 0x44008
2824#define DEIER 0x4400c
2825
2826/* GT interrupt */
e552eb70 2827#define GT_PIPE_NOTIFY (1 << 4)
b9055052
ZW
2828#define GT_SYNC_STATUS (1 << 2)
2829#define GT_USER_INTERRUPT (1 << 0)
d1b851fc 2830#define GT_BSD_USER_INTERRUPT (1 << 5)
881f47b6 2831#define GT_GEN6_BSD_USER_INTERRUPT (1 << 12)
549f7365 2832#define GT_BLT_USER_INTERRUPT (1 << 22)
b9055052
ZW
2833
2834#define GTISR 0x44010
2835#define GTIMR 0x44014
2836#define GTIIR 0x44018
2837#define GTIER 0x4401c
2838
7f8a8569 2839#define ILK_DISPLAY_CHICKEN2 0x42004
67e92af0
EA
2840/* Required on all Ironlake and Sandybridge according to the B-Spec. */
2841#define ILK_ELPIN_409_SELECT (1 << 25)
7f8a8569
ZW
2842#define ILK_DPARB_GATE (1<<22)
2843#define ILK_VSDPFD_FULL (1<<21)
4d302442
CW
2844#define ILK_DISPLAY_CHICKEN_FUSES 0x42014
2845#define ILK_INTERNAL_GRAPHICS_DISABLE (1<<31)
2846#define ILK_INTERNAL_DISPLAY_DISABLE (1<<30)
2847#define ILK_DISPLAY_DEBUG_DISABLE (1<<29)
2848#define ILK_HDCP_DISABLE (1<<25)
2849#define ILK_eDP_A_DISABLE (1<<24)
2850#define ILK_DESKTOP (1<<23)
7f8a8569 2851#define ILK_DSPCLK_GATE 0x42020
28963a3e 2852#define IVB_VRHUNIT_CLK_GATE (1<<28)
7f8a8569 2853#define ILK_DPARB_CLK_GATE (1<<5)
1398261a
YL
2854#define ILK_DPFD_CLK_GATE (1<<7)
2855
b52eb4dc
ZY
2856/* According to spec this bit 7/8/9 of 0x42020 should be set to enable FBC */
2857#define ILK_CLK_FBC (1<<7)
2858#define ILK_DPFC_DIS1 (1<<8)
2859#define ILK_DPFC_DIS2 (1<<9)
7f8a8569 2860
553bd149
ZW
2861#define DISP_ARB_CTL 0x45000
2862#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
7f8a8569 2863#define DISP_FBC_WM_DIS (1<<15)
553bd149 2864
b9055052
ZW
2865/* PCH */
2866
2867/* south display engine interrupt */
776ad806
JB
2868#define SDE_AUDIO_POWER_D (1 << 27)
2869#define SDE_AUDIO_POWER_C (1 << 26)
2870#define SDE_AUDIO_POWER_B (1 << 25)
2871#define SDE_AUDIO_POWER_SHIFT (25)
2872#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
2873#define SDE_GMBUS (1 << 24)
2874#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
2875#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
2876#define SDE_AUDIO_HDCP_MASK (3 << 22)
2877#define SDE_AUDIO_TRANSB (1 << 21)
2878#define SDE_AUDIO_TRANSA (1 << 20)
2879#define SDE_AUDIO_TRANS_MASK (3 << 20)
2880#define SDE_POISON (1 << 19)
2881/* 18 reserved */
2882#define SDE_FDI_RXB (1 << 17)
2883#define SDE_FDI_RXA (1 << 16)
2884#define SDE_FDI_MASK (3 << 16)
2885#define SDE_AUXD (1 << 15)
2886#define SDE_AUXC (1 << 14)
2887#define SDE_AUXB (1 << 13)
2888#define SDE_AUX_MASK (7 << 13)
2889/* 12 reserved */
b9055052
ZW
2890#define SDE_CRT_HOTPLUG (1 << 11)
2891#define SDE_PORTD_HOTPLUG (1 << 10)
2892#define SDE_PORTC_HOTPLUG (1 << 9)
2893#define SDE_PORTB_HOTPLUG (1 << 8)
2894#define SDE_SDVOB_HOTPLUG (1 << 6)
c650156a 2895#define SDE_HOTPLUG_MASK (0xf << 8)
776ad806
JB
2896#define SDE_TRANSB_CRC_DONE (1 << 5)
2897#define SDE_TRANSB_CRC_ERR (1 << 4)
2898#define SDE_TRANSB_FIFO_UNDER (1 << 3)
2899#define SDE_TRANSA_CRC_DONE (1 << 2)
2900#define SDE_TRANSA_CRC_ERR (1 << 1)
2901#define SDE_TRANSA_FIFO_UNDER (1 << 0)
2902#define SDE_TRANS_MASK (0x3f)
8db9d77b
ZW
2903/* CPT */
2904#define SDE_CRT_HOTPLUG_CPT (1 << 19)
2905#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
2906#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
2907#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
2d7b8366
YL
2908#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
2909 SDE_PORTD_HOTPLUG_CPT | \
2910 SDE_PORTC_HOTPLUG_CPT | \
2911 SDE_PORTB_HOTPLUG_CPT)
b9055052
ZW
2912
2913#define SDEISR 0xc4000
2914#define SDEIMR 0xc4004
2915#define SDEIIR 0xc4008
2916#define SDEIER 0xc400c
2917
2918/* digital port hotplug */
7fe0b973 2919#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
b9055052
ZW
2920#define PORTD_HOTPLUG_ENABLE (1 << 20)
2921#define PORTD_PULSE_DURATION_2ms (0)
2922#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
2923#define PORTD_PULSE_DURATION_6ms (2 << 18)
2924#define PORTD_PULSE_DURATION_100ms (3 << 18)
7fe0b973 2925#define PORTD_PULSE_DURATION_MASK (3 << 18)
b9055052
ZW
2926#define PORTD_HOTPLUG_NO_DETECT (0)
2927#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
2928#define PORTD_HOTPLUG_LONG_DETECT (1 << 17)
2929#define PORTC_HOTPLUG_ENABLE (1 << 12)
2930#define PORTC_PULSE_DURATION_2ms (0)
2931#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
2932#define PORTC_PULSE_DURATION_6ms (2 << 10)
2933#define PORTC_PULSE_DURATION_100ms (3 << 10)
7fe0b973 2934#define PORTC_PULSE_DURATION_MASK (3 << 10)
b9055052
ZW
2935#define PORTC_HOTPLUG_NO_DETECT (0)
2936#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
2937#define PORTC_HOTPLUG_LONG_DETECT (1 << 9)
2938#define PORTB_HOTPLUG_ENABLE (1 << 4)
2939#define PORTB_PULSE_DURATION_2ms (0)
2940#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
2941#define PORTB_PULSE_DURATION_6ms (2 << 2)
2942#define PORTB_PULSE_DURATION_100ms (3 << 2)
7fe0b973 2943#define PORTB_PULSE_DURATION_MASK (3 << 2)
b9055052
ZW
2944#define PORTB_HOTPLUG_NO_DETECT (0)
2945#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
2946#define PORTB_HOTPLUG_LONG_DETECT (1 << 1)
2947
2948#define PCH_GPIOA 0xc5010
2949#define PCH_GPIOB 0xc5014
2950#define PCH_GPIOC 0xc5018
2951#define PCH_GPIOD 0xc501c
2952#define PCH_GPIOE 0xc5020
2953#define PCH_GPIOF 0xc5024
2954
f0217c42
EA
2955#define PCH_GMBUS0 0xc5100
2956#define PCH_GMBUS1 0xc5104
2957#define PCH_GMBUS2 0xc5108
2958#define PCH_GMBUS3 0xc510c
2959#define PCH_GMBUS4 0xc5110
2960#define PCH_GMBUS5 0xc5120
2961
9db4a9c7
JB
2962#define _PCH_DPLL_A 0xc6014
2963#define _PCH_DPLL_B 0xc6018
2964#define PCH_DPLL(pipe) _PIPE(pipe, _PCH_DPLL_A, _PCH_DPLL_B)
b9055052 2965
9db4a9c7 2966#define _PCH_FPA0 0xc6040
c1858123 2967#define FP_CB_TUNE (0x3<<22)
9db4a9c7
JB
2968#define _PCH_FPA1 0xc6044
2969#define _PCH_FPB0 0xc6048
2970#define _PCH_FPB1 0xc604c
2971#define PCH_FP0(pipe) _PIPE(pipe, _PCH_FPA0, _PCH_FPB0)
2972#define PCH_FP1(pipe) _PIPE(pipe, _PCH_FPA1, _PCH_FPB1)
b9055052
ZW
2973
2974#define PCH_DPLL_TEST 0xc606c
2975
2976#define PCH_DREF_CONTROL 0xC6200
2977#define DREF_CONTROL_MASK 0x7fc3
2978#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
2979#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
2980#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
2981#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
2982#define DREF_SSC_SOURCE_DISABLE (0<<11)
2983#define DREF_SSC_SOURCE_ENABLE (2<<11)
c038e51e 2984#define DREF_SSC_SOURCE_MASK (3<<11)
b9055052
ZW
2985#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
2986#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
2987#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
c038e51e 2988#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
b9055052
ZW
2989#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
2990#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
92f2584a 2991#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
b9055052
ZW
2992#define DREF_SSC4_DOWNSPREAD (0<<6)
2993#define DREF_SSC4_CENTERSPREAD (1<<6)
2994#define DREF_SSC1_DISABLE (0<<1)
2995#define DREF_SSC1_ENABLE (1<<1)
2996#define DREF_SSC4_DISABLE (0)
2997#define DREF_SSC4_ENABLE (1)
2998
2999#define PCH_RAWCLK_FREQ 0xc6204
3000#define FDL_TP1_TIMER_SHIFT 12
3001#define FDL_TP1_TIMER_MASK (3<<12)
3002#define FDL_TP2_TIMER_SHIFT 10
3003#define FDL_TP2_TIMER_MASK (3<<10)
3004#define RAWCLK_FREQ_MASK 0x3ff
3005
3006#define PCH_DPLL_TMR_CFG 0xc6208
3007
3008#define PCH_SSC4_PARMS 0xc6210
3009#define PCH_SSC4_AUX_PARMS 0xc6214
3010
8db9d77b
ZW
3011#define PCH_DPLL_SEL 0xc7000
3012#define TRANSA_DPLL_ENABLE (1<<3)
3013#define TRANSA_DPLLB_SEL (1<<0)
3014#define TRANSA_DPLLA_SEL 0
3015#define TRANSB_DPLL_ENABLE (1<<7)
3016#define TRANSB_DPLLB_SEL (1<<4)
3017#define TRANSB_DPLLA_SEL (0)
3018#define TRANSC_DPLL_ENABLE (1<<11)
3019#define TRANSC_DPLLB_SEL (1<<8)
3020#define TRANSC_DPLLA_SEL (0)
3021
b9055052
ZW
3022/* transcoder */
3023
9db4a9c7 3024#define _TRANS_HTOTAL_A 0xe0000
b9055052
ZW
3025#define TRANS_HTOTAL_SHIFT 16
3026#define TRANS_HACTIVE_SHIFT 0
9db4a9c7 3027#define _TRANS_HBLANK_A 0xe0004
b9055052
ZW
3028#define TRANS_HBLANK_END_SHIFT 16
3029#define TRANS_HBLANK_START_SHIFT 0
9db4a9c7 3030#define _TRANS_HSYNC_A 0xe0008
b9055052
ZW
3031#define TRANS_HSYNC_END_SHIFT 16
3032#define TRANS_HSYNC_START_SHIFT 0
9db4a9c7 3033#define _TRANS_VTOTAL_A 0xe000c
b9055052
ZW
3034#define TRANS_VTOTAL_SHIFT 16
3035#define TRANS_VACTIVE_SHIFT 0
9db4a9c7 3036#define _TRANS_VBLANK_A 0xe0010
b9055052
ZW
3037#define TRANS_VBLANK_END_SHIFT 16
3038#define TRANS_VBLANK_START_SHIFT 0
9db4a9c7 3039#define _TRANS_VSYNC_A 0xe0014
b9055052
ZW
3040#define TRANS_VSYNC_END_SHIFT 16
3041#define TRANS_VSYNC_START_SHIFT 0
3042
9db4a9c7
JB
3043#define _TRANSA_DATA_M1 0xe0030
3044#define _TRANSA_DATA_N1 0xe0034
3045#define _TRANSA_DATA_M2 0xe0038
3046#define _TRANSA_DATA_N2 0xe003c
3047#define _TRANSA_DP_LINK_M1 0xe0040
3048#define _TRANSA_DP_LINK_N1 0xe0044
3049#define _TRANSA_DP_LINK_M2 0xe0048
3050#define _TRANSA_DP_LINK_N2 0xe004c
3051
b055c8f3
JB
3052/* Per-transcoder DIP controls */
3053
3054#define _VIDEO_DIP_CTL_A 0xe0200
3055#define _VIDEO_DIP_DATA_A 0xe0208
3056#define _VIDEO_DIP_GCP_A 0xe0210
3057
3058#define _VIDEO_DIP_CTL_B 0xe1200
3059#define _VIDEO_DIP_DATA_B 0xe1208
3060#define _VIDEO_DIP_GCP_B 0xe1210
3061
3062#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
3063#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
3064#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
3065
9db4a9c7
JB
3066#define _TRANS_HTOTAL_B 0xe1000
3067#define _TRANS_HBLANK_B 0xe1004
3068#define _TRANS_HSYNC_B 0xe1008
3069#define _TRANS_VTOTAL_B 0xe100c
3070#define _TRANS_VBLANK_B 0xe1010
3071#define _TRANS_VSYNC_B 0xe1014
3072
3073#define TRANS_HTOTAL(pipe) _PIPE(pipe, _TRANS_HTOTAL_A, _TRANS_HTOTAL_B)
3074#define TRANS_HBLANK(pipe) _PIPE(pipe, _TRANS_HBLANK_A, _TRANS_HBLANK_B)
3075#define TRANS_HSYNC(pipe) _PIPE(pipe, _TRANS_HSYNC_A, _TRANS_HSYNC_B)
3076#define TRANS_VTOTAL(pipe) _PIPE(pipe, _TRANS_VTOTAL_A, _TRANS_VTOTAL_B)
3077#define TRANS_VBLANK(pipe) _PIPE(pipe, _TRANS_VBLANK_A, _TRANS_VBLANK_B)
3078#define TRANS_VSYNC(pipe) _PIPE(pipe, _TRANS_VSYNC_A, _TRANS_VSYNC_B)
3079
3080#define _TRANSB_DATA_M1 0xe1030
3081#define _TRANSB_DATA_N1 0xe1034
3082#define _TRANSB_DATA_M2 0xe1038
3083#define _TRANSB_DATA_N2 0xe103c
3084#define _TRANSB_DP_LINK_M1 0xe1040
3085#define _TRANSB_DP_LINK_N1 0xe1044
3086#define _TRANSB_DP_LINK_M2 0xe1048
3087#define _TRANSB_DP_LINK_N2 0xe104c
3088
3089#define TRANSDATA_M1(pipe) _PIPE(pipe, _TRANSA_DATA_M1, _TRANSB_DATA_M1)
3090#define TRANSDATA_N1(pipe) _PIPE(pipe, _TRANSA_DATA_N1, _TRANSB_DATA_N1)
3091#define TRANSDATA_M2(pipe) _PIPE(pipe, _TRANSA_DATA_M2, _TRANSB_DATA_M2)
3092#define TRANSDATA_N2(pipe) _PIPE(pipe, _TRANSA_DATA_N2, _TRANSB_DATA_N2)
3093#define TRANSDPLINK_M1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M1, _TRANSB_DP_LINK_M1)
3094#define TRANSDPLINK_N1(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N1, _TRANSB_DP_LINK_N1)
3095#define TRANSDPLINK_M2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_M2, _TRANSB_DP_LINK_M2)
3096#define TRANSDPLINK_N2(pipe) _PIPE(pipe, _TRANSA_DP_LINK_N2, _TRANSB_DP_LINK_N2)
3097
3098#define _TRANSACONF 0xf0008
3099#define _TRANSBCONF 0xf1008
3100#define TRANSCONF(plane) _PIPE(plane, _TRANSACONF, _TRANSBCONF)
b9055052
ZW
3101#define TRANS_DISABLE (0<<31)
3102#define TRANS_ENABLE (1<<31)
3103#define TRANS_STATE_MASK (1<<30)
3104#define TRANS_STATE_DISABLE (0<<30)
3105#define TRANS_STATE_ENABLE (1<<30)
3106#define TRANS_FSYNC_DELAY_HB1 (0<<27)
3107#define TRANS_FSYNC_DELAY_HB2 (1<<27)
3108#define TRANS_FSYNC_DELAY_HB3 (2<<27)
3109#define TRANS_FSYNC_DELAY_HB4 (3<<27)
3110#define TRANS_DP_AUDIO_ONLY (1<<26)
3111#define TRANS_DP_VIDEO_AUDIO (0<<26)
3112#define TRANS_PROGRESSIVE (0<<21)
3113#define TRANS_8BPC (0<<5)
3114#define TRANS_10BPC (1<<5)
3115#define TRANS_6BPC (2<<5)
3116#define TRANS_12BPC (3<<5)
3117
3bcf603f
JB
3118#define _TRANSA_CHICKEN2 0xf0064
3119#define _TRANSB_CHICKEN2 0xf1064
3120#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
3121#define TRANS_AUTOTRAIN_GEN_STALL_DIS (1<<31)
3122
291427f5
JB
3123#define SOUTH_CHICKEN1 0xc2000
3124#define FDIA_PHASE_SYNC_SHIFT_OVR 19
3125#define FDIA_PHASE_SYNC_SHIFT_EN 18
3126#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
3127#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
645c62a5
JB
3128#define SOUTH_CHICKEN2 0xc2004
3129#define DPLS_EDP_PPS_FIX_DIS (1<<0)
3130
9db4a9c7
JB
3131#define _FDI_RXA_CHICKEN 0xc200c
3132#define _FDI_RXB_CHICKEN 0xc2010
6f06ce18
JB
3133#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
3134#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
9db4a9c7 3135#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
b9055052 3136
382b0936
JB
3137#define SOUTH_DSPCLK_GATE_D 0xc2020
3138#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
3139
b9055052 3140/* CPU: FDI_TX */
9db4a9c7
JB
3141#define _FDI_TXA_CTL 0x60100
3142#define _FDI_TXB_CTL 0x61100
3143#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
b9055052
ZW
3144#define FDI_TX_DISABLE (0<<31)
3145#define FDI_TX_ENABLE (1<<31)
3146#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
3147#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
3148#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
3149#define FDI_LINK_TRAIN_NONE (3<<28)
3150#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
3151#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
3152#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
3153#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
3154#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
3155#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
3156#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
3157#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
8db9d77b
ZW
3158/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
3159 SNB has different settings. */
3160/* SNB A-stepping */
3161#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3162#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3163#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3164#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3165/* SNB B-stepping */
3166#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
3167#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
3168#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
3169#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
3170#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
b9055052
ZW
3171#define FDI_DP_PORT_WIDTH_X1 (0<<19)
3172#define FDI_DP_PORT_WIDTH_X2 (1<<19)
3173#define FDI_DP_PORT_WIDTH_X3 (2<<19)
3174#define FDI_DP_PORT_WIDTH_X4 (3<<19)
3175#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
f2b115e6 3176/* Ironlake: hardwired to 1 */
b9055052 3177#define FDI_TX_PLL_ENABLE (1<<14)
357555c0
JB
3178
3179/* Ivybridge has different bits for lolz */
3180#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
3181#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
3182#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
3183#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
3184
b9055052 3185/* both Tx and Rx */
357555c0 3186#define FDI_LINK_TRAIN_AUTO (1<<10)
b9055052
ZW
3187#define FDI_SCRAMBLING_ENABLE (0<<7)
3188#define FDI_SCRAMBLING_DISABLE (1<<7)
3189
3190/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
9db4a9c7
JB
3191#define _FDI_RXA_CTL 0xf000c
3192#define _FDI_RXB_CTL 0xf100c
3193#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
b9055052 3194#define FDI_RX_ENABLE (1<<31)
b9055052 3195/* train, dp width same as FDI_TX */
357555c0
JB
3196#define FDI_FS_ERRC_ENABLE (1<<27)
3197#define FDI_FE_ERRC_ENABLE (1<<26)
b9055052
ZW
3198#define FDI_DP_PORT_WIDTH_X8 (7<<19)
3199#define FDI_8BPC (0<<16)
3200#define FDI_10BPC (1<<16)
3201#define FDI_6BPC (2<<16)
3202#define FDI_12BPC (3<<16)
3203#define FDI_LINK_REVERSE_OVERWRITE (1<<15)
3204#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
3205#define FDI_RX_PLL_ENABLE (1<<13)
3206#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
3207#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
3208#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
3209#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
3210#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
5eddb70b 3211#define FDI_PCDCLK (1<<4)
8db9d77b
ZW
3212/* CPT */
3213#define FDI_AUTO_TRAINING (1<<10)
3214#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
3215#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
3216#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
3217#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
3218#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
b9055052 3219
9db4a9c7
JB
3220#define _FDI_RXA_MISC 0xf0010
3221#define _FDI_RXB_MISC 0xf1010
3222#define _FDI_RXA_TUSIZE1 0xf0030
3223#define _FDI_RXA_TUSIZE2 0xf0038
3224#define _FDI_RXB_TUSIZE1 0xf1030
3225#define _FDI_RXB_TUSIZE2 0xf1038
3226#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
3227#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
3228#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
b9055052
ZW
3229
3230/* FDI_RX interrupt register format */
3231#define FDI_RX_INTER_LANE_ALIGN (1<<10)
3232#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
3233#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
3234#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
3235#define FDI_RX_FS_CODE_ERR (1<<6)
3236#define FDI_RX_FE_CODE_ERR (1<<5)
3237#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
3238#define FDI_RX_HDCP_LINK_FAIL (1<<3)
3239#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
3240#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
3241#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
3242
9db4a9c7
JB
3243#define _FDI_RXA_IIR 0xf0014
3244#define _FDI_RXA_IMR 0xf0018
3245#define _FDI_RXB_IIR 0xf1014
3246#define _FDI_RXB_IMR 0xf1018
3247#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
3248#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
b9055052
ZW
3249
3250#define FDI_PLL_CTL_1 0xfe000
3251#define FDI_PLL_CTL_2 0xfe004
3252
3253/* CRT */
3254#define PCH_ADPA 0xe1100
3255#define ADPA_TRANS_SELECT_MASK (1<<30)
3256#define ADPA_TRANS_A_SELECT 0
3257#define ADPA_TRANS_B_SELECT (1<<30)
3258#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3259#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3260#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3261#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3262#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3263#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3264#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3265#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3266#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3267#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3268#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3269#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3270#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3271#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3272#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3273#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3274#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3275#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3276#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
3277
3278/* or SDVOB */
3279#define HDMIB 0xe1140
3280#define PORT_ENABLE (1 << 31)
3281#define TRANSCODER_A (0)
3282#define TRANSCODER_B (1 << 30)
1519b995 3283#define TRANSCODER(pipe) ((pipe) << 30)
47a05eca 3284#define TRANSCODER_MASK (1 << 30)
b9055052
ZW
3285#define COLOR_FORMAT_8bpc (0)
3286#define COLOR_FORMAT_12bpc (3 << 26)
3287#define SDVOB_HOTPLUG_ENABLE (1 << 23)
3288#define SDVO_ENCODING (0)
3289#define TMDS_ENCODING (2 << 10)
3290#define NULL_PACKET_VSYNC_ENABLE (1 << 9)
467b200d
ZW
3291/* CPT */
3292#define HDMI_MODE_SELECT (1 << 9)
3293#define DVI_MODE_SELECT (0)
b9055052
ZW
3294#define SDVOB_BORDER_ENABLE (1 << 7)
3295#define AUDIO_ENABLE (1 << 6)
3296#define VSYNC_ACTIVE_HIGH (1 << 4)
3297#define HSYNC_ACTIVE_HIGH (1 << 3)
3298#define PORT_DETECTED (1 << 2)
3299
461ed3ca
ZY
3300/* PCH SDVOB multiplex with HDMIB */
3301#define PCH_SDVOB HDMIB
3302
b9055052
ZW
3303#define HDMIC 0xe1150
3304#define HDMID 0xe1160
3305
3306#define PCH_LVDS 0xe1180
3307#define LVDS_DETECTED (1 << 1)
3308
3309#define BLC_PWM_CPU_CTL2 0x48250
3310#define PWM_ENABLE (1 << 31)
3311#define PWM_PIPE_A (0 << 29)
3312#define PWM_PIPE_B (1 << 29)
3313#define BLC_PWM_CPU_CTL 0x48254
3314
3315#define BLC_PWM_PCH_CTL1 0xc8250
3316#define PWM_PCH_ENABLE (1 << 31)
3317#define PWM_POLARITY_ACTIVE_LOW (1 << 29)
3318#define PWM_POLARITY_ACTIVE_HIGH (0 << 29)
3319#define PWM_POLARITY_ACTIVE_LOW2 (1 << 28)
3320#define PWM_POLARITY_ACTIVE_HIGH2 (0 << 28)
3321
3322#define BLC_PWM_PCH_CTL2 0xc8254
3323
3324#define PCH_PP_STATUS 0xc7200
3325#define PCH_PP_CONTROL 0xc7204
4a655f04 3326#define PANEL_UNLOCK_REGS (0xabcd << 16)
1c0ae80a 3327#define PANEL_UNLOCK_MASK (0xffff << 16)
b9055052
ZW
3328#define EDP_FORCE_VDD (1 << 3)
3329#define EDP_BLC_ENABLE (1 << 2)
3330#define PANEL_POWER_RESET (1 << 1)
3331#define PANEL_POWER_OFF (0 << 0)
3332#define PANEL_POWER_ON (1 << 0)
3333#define PCH_PP_ON_DELAYS 0xc7208
f01eca2e
KP
3334#define PANEL_PORT_SELECT_MASK (3 << 30)
3335#define PANEL_PORT_SELECT_LVDS (0 << 30)
3336#define PANEL_PORT_SELECT_DPA (1 << 30)
b9055052 3337#define EDP_PANEL (1 << 30)
f01eca2e
KP
3338#define PANEL_PORT_SELECT_DPC (2 << 30)
3339#define PANEL_PORT_SELECT_DPD (3 << 30)
3340#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
3341#define PANEL_POWER_UP_DELAY_SHIFT 16
3342#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
3343#define PANEL_LIGHT_ON_DELAY_SHIFT 0
3344
b9055052 3345#define PCH_PP_OFF_DELAYS 0xc720c
f01eca2e
KP
3346#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
3347#define PANEL_POWER_DOWN_DELAY_SHIFT 16
3348#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
3349#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
3350
b9055052 3351#define PCH_PP_DIVISOR 0xc7210
f01eca2e
KP
3352#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
3353#define PP_REFERENCE_DIVIDER_SHIFT 8
3354#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
3355#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
b9055052 3356
5eb08b69
ZW
3357#define PCH_DP_B 0xe4100
3358#define PCH_DPB_AUX_CH_CTL 0xe4110
3359#define PCH_DPB_AUX_CH_DATA1 0xe4114
3360#define PCH_DPB_AUX_CH_DATA2 0xe4118
3361#define PCH_DPB_AUX_CH_DATA3 0xe411c
3362#define PCH_DPB_AUX_CH_DATA4 0xe4120
3363#define PCH_DPB_AUX_CH_DATA5 0xe4124
3364
3365#define PCH_DP_C 0xe4200
3366#define PCH_DPC_AUX_CH_CTL 0xe4210
3367#define PCH_DPC_AUX_CH_DATA1 0xe4214
3368#define PCH_DPC_AUX_CH_DATA2 0xe4218
3369#define PCH_DPC_AUX_CH_DATA3 0xe421c
3370#define PCH_DPC_AUX_CH_DATA4 0xe4220
3371#define PCH_DPC_AUX_CH_DATA5 0xe4224
3372
3373#define PCH_DP_D 0xe4300
3374#define PCH_DPD_AUX_CH_CTL 0xe4310
3375#define PCH_DPD_AUX_CH_DATA1 0xe4314
3376#define PCH_DPD_AUX_CH_DATA2 0xe4318
3377#define PCH_DPD_AUX_CH_DATA3 0xe431c
3378#define PCH_DPD_AUX_CH_DATA4 0xe4320
3379#define PCH_DPD_AUX_CH_DATA5 0xe4324
3380
8db9d77b
ZW
3381/* CPT */
3382#define PORT_TRANS_A_SEL_CPT 0
3383#define PORT_TRANS_B_SEL_CPT (1<<29)
3384#define PORT_TRANS_C_SEL_CPT (2<<29)
3385#define PORT_TRANS_SEL_MASK (3<<29)
1519b995 3386#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
8db9d77b
ZW
3387
3388#define TRANS_DP_CTL_A 0xe0300
3389#define TRANS_DP_CTL_B 0xe1300
3390#define TRANS_DP_CTL_C 0xe2300
5eddb70b 3391#define TRANS_DP_CTL(pipe) (TRANS_DP_CTL_A + (pipe) * 0x01000)
8db9d77b
ZW
3392#define TRANS_DP_OUTPUT_ENABLE (1<<31)
3393#define TRANS_DP_PORT_SEL_B (0<<29)
3394#define TRANS_DP_PORT_SEL_C (1<<29)
3395#define TRANS_DP_PORT_SEL_D (2<<29)
cb3543c6 3396#define TRANS_DP_PORT_SEL_NONE (3<<29)
8db9d77b
ZW
3397#define TRANS_DP_PORT_SEL_MASK (3<<29)
3398#define TRANS_DP_AUDIO_ONLY (1<<26)
3399#define TRANS_DP_ENH_FRAMING (1<<18)
3400#define TRANS_DP_8BPC (0<<9)
3401#define TRANS_DP_10BPC (1<<9)
3402#define TRANS_DP_6BPC (2<<9)
3403#define TRANS_DP_12BPC (3<<9)
220cad3c 3404#define TRANS_DP_BPC_MASK (3<<9)
8db9d77b
ZW
3405#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
3406#define TRANS_DP_VSYNC_ACTIVE_LOW 0
3407#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
3408#define TRANS_DP_HSYNC_ACTIVE_LOW 0
94113cec 3409#define TRANS_DP_SYNC_MASK (3<<3)
8db9d77b
ZW
3410
3411/* SNB eDP training params */
3412/* SNB A-stepping */
3413#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
3414#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
3415#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
3416#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
3417/* SNB B-stepping */
3c5a62b5
YL
3418#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
3419#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
3420#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
3421#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
3422#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
8db9d77b
ZW
3423#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
3424
cae5852d 3425#define FORCEWAKE 0xA18C
eb43f4af 3426#define FORCEWAKE_ACK 0x130090
8fd26859 3427
91355834 3428#define GT_FIFO_FREE_ENTRIES 0x120008
95736720 3429#define GT_FIFO_NUM_RESERVED_ENTRIES 20
91355834 3430
3b8d8d91 3431#define GEN6_RPNSWREQ 0xA008
8fd26859
CW
3432#define GEN6_TURBO_DISABLE (1<<31)
3433#define GEN6_FREQUENCY(x) ((x)<<25)
3434#define GEN6_OFFSET(x) ((x)<<19)
3435#define GEN6_AGGRESSIVE_TURBO (0<<15)
3436#define GEN6_RC_VIDEO_FREQ 0xA00C
3437#define GEN6_RC_CONTROL 0xA090
3438#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
3439#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
3440#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
3441#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
3442#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
3443#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
3444#define GEN6_RC_CTL_HW_ENABLE (1<<31)
3445#define GEN6_RP_DOWN_TIMEOUT 0xA010
3446#define GEN6_RP_INTERRUPT_LIMITS 0xA014
3b8d8d91 3447#define GEN6_RPSTAT1 0xA01C
ccab5c82
JB
3448#define GEN6_CAGF_SHIFT 8
3449#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
8fd26859
CW
3450#define GEN6_RP_CONTROL 0xA024
3451#define GEN6_RP_MEDIA_TURBO (1<<11)
3452#define GEN6_RP_USE_NORMAL_FREQ (1<<9)
3453#define GEN6_RP_MEDIA_IS_GFX (1<<8)
3454#define GEN6_RP_ENABLE (1<<7)
ccab5c82
JB
3455#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
3456#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
3457#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
3458#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
8fd26859
CW
3459#define GEN6_RP_UP_THRESHOLD 0xA02C
3460#define GEN6_RP_DOWN_THRESHOLD 0xA030
ccab5c82
JB
3461#define GEN6_RP_CUR_UP_EI 0xA050
3462#define GEN6_CURICONT_MASK 0xffffff
3463#define GEN6_RP_CUR_UP 0xA054
3464#define GEN6_CURBSYTAVG_MASK 0xffffff
3465#define GEN6_RP_PREV_UP 0xA058
3466#define GEN6_RP_CUR_DOWN_EI 0xA05C
3467#define GEN6_CURIAVG_MASK 0xffffff
3468#define GEN6_RP_CUR_DOWN 0xA060
3469#define GEN6_RP_PREV_DOWN 0xA064
8fd26859
CW
3470#define GEN6_RP_UP_EI 0xA068
3471#define GEN6_RP_DOWN_EI 0xA06C
3472#define GEN6_RP_IDLE_HYSTERSIS 0xA070
3473#define GEN6_RC_STATE 0xA094
3474#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
3475#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
3476#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
3477#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
3478#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
3479#define GEN6_RC_SLEEP 0xA0B0
3480#define GEN6_RC1e_THRESHOLD 0xA0B4
3481#define GEN6_RC6_THRESHOLD 0xA0B8
3482#define GEN6_RC6p_THRESHOLD 0xA0BC
3483#define GEN6_RC6pp_THRESHOLD 0xA0C0
3b8d8d91 3484#define GEN6_PMINTRMSK 0xA168
8fd26859
CW
3485
3486#define GEN6_PMISR 0x44020
4912d041 3487#define GEN6_PMIMR 0x44024 /* rps_lock */
8fd26859
CW
3488#define GEN6_PMIIR 0x44028
3489#define GEN6_PMIER 0x4402C
3490#define GEN6_PM_MBOX_EVENT (1<<25)
3491#define GEN6_PM_THERMAL_EVENT (1<<24)
3492#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
3493#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
3494#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
3495#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
3496#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
4912d041
BW
3497#define GEN6_PM_DEFERRED_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
3498 GEN6_PM_RP_DOWN_THRESHOLD | \
3499 GEN6_PM_RP_DOWN_TIMEOUT)
8fd26859
CW
3500
3501#define GEN6_PCODE_MAILBOX 0x138124
3502#define GEN6_PCODE_READY (1<<31)
a6044e23 3503#define GEN6_READ_OC_PARAMS 0xc
23b2f8bb
JB
3504#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
3505#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
8fd26859 3506#define GEN6_PCODE_DATA 0x138128
23b2f8bb 3507#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
8fd26859 3508
e0dac65e
WF
3509#define G4X_AUD_VID_DID 0x62020
3510#define INTEL_AUDIO_DEVCL 0x808629FB
3511#define INTEL_AUDIO_DEVBLC 0x80862801
3512#define INTEL_AUDIO_DEVCTG 0x80862802
3513
3514#define G4X_AUD_CNTL_ST 0x620B4
3515#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
3516#define G4X_ELDV_DEVCTG (1 << 14)
3517#define G4X_ELD_ADDR (0xf << 5)
3518#define G4X_ELD_ACK (1 << 4)
3519#define G4X_HDMIW_HDMIEDID 0x6210C
3520
3521#define GEN5_HDMIW_HDMIEDID_A 0xE2050
3522#define GEN5_AUD_CNTL_ST_A 0xE20B4
3523#define GEN5_ELD_BUFFER_SIZE (0x1f << 10)
3524#define GEN5_ELD_ADDRESS (0x1f << 5)
3525#define GEN5_ELD_ACK (1 << 4)
3526#define GEN5_AUD_CNTL_ST2 0xE20C0
3527#define GEN5_ELD_VALIDB (1 << 0)
3528#define GEN5_CP_READYB (1 << 1)
3529
3530#define GEN7_HDMIW_HDMIEDID_A 0xE5050
3531#define GEN7_AUD_CNTRL_ST_A 0xE50B4
3532#define GEN7_AUD_CNTRL_ST2 0xE50C0
3533
585fb111 3534#endif /* _I915_REG_H_ */
This page took 0.635123 seconds and 5 git commands to generate.