drm/i915: Enable Resource Streamer state save/restore on MI_SET_CONTEXT
[deliverable/linux.git] / drivers / gpu / drm / i915 / i915_sysfs.c
CommitLineData
0136db58
BW
1/*
2 * Copyright © 2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28#include <linux/device.h>
29#include <linux/module.h>
30#include <linux/stat.h>
31#include <linux/sysfs.h>
84bc7581 32#include "intel_drv.h"
0136db58
BW
33#include "i915_drv.h"
34
5bdebb18 35#define dev_to_drm_minor(d) dev_get_drvdata((d))
14c8d110 36
5ab3633d 37#ifdef CONFIG_PM
0136db58
BW
38static u32 calc_residency(struct drm_device *dev, const u32 reg)
39{
40 struct drm_i915_private *dev_priv = dev->dev_private;
41 u64 raw_time; /* 32b value may overflow during fixed point math */
e454a05d 42 u64 units = 128ULL, div = 100000ULL, bias = 100ULL;
c8c8fb33 43 u32 ret;
0136db58
BW
44
45 if (!intel_enable_rc6(dev))
46 return 0;
47
c8c8fb33
PZ
48 intel_runtime_pm_get(dev_priv);
49
542a6b20 50 /* On VLV and CHV, residency time is in CZ units rather than 1.28us */
e454a05d 51 if (IS_VALLEYVIEW(dev)) {
f78ae63f 52 u32 clk_reg, czcount_30ns;
e454a05d 53
542a6b20 54 if (IS_CHERRYVIEW(dev))
f78ae63f 55 clk_reg = CHV_CLK_CTL1;
542a6b20 56 else
f78ae63f 57 clk_reg = VLV_CLK_CTL2;
542a6b20 58
f78ae63f 59 czcount_30ns = I915_READ(clk_reg) >> CLK_CTL2_CZCOUNT_30NS_SHIFT;
542a6b20
MK
60
61 if (!czcount_30ns) {
62 WARN(!czcount_30ns, "bogus CZ count value");
c8c8fb33
PZ
63 ret = 0;
64 goto out;
e454a05d 65 }
542a6b20 66
66c826a1 67 if (IS_CHERRYVIEW(dev) && czcount_30ns == 1) {
542a6b20 68 /* Special case for 320Mhz */
66c826a1
ID
69 div = 10000000ULL;
70 units = 3125ULL;
71 } else {
72 czcount_30ns += 1;
73 div = 1000000ULL;
74 units = DIV_ROUND_UP_ULL(30ULL * bias, czcount_30ns);
542a6b20
MK
75 }
76
e454a05d
JB
77 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
78 units <<= 8;
79
542a6b20 80 div = div * bias;
e454a05d
JB
81 }
82
83 raw_time = I915_READ(reg) * units;
c8c8fb33
PZ
84 ret = DIV_ROUND_UP_ULL(raw_time, div);
85
86out:
87 intel_runtime_pm_put(dev_priv);
88 return ret;
0136db58
BW
89}
90
91static ssize_t
dbdfd8e9 92show_rc6_mask(struct device *kdev, struct device_attribute *attr, char *buf)
0136db58 93{
14c8d110 94 struct drm_minor *dminor = dev_to_drm_minor(kdev);
3e2a1556 95 return snprintf(buf, PAGE_SIZE, "%x\n", intel_enable_rc6(dminor->dev));
0136db58
BW
96}
97
98static ssize_t
dbdfd8e9 99show_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
0136db58 100{
5bdebb18 101 struct drm_minor *dminor = dev_get_drvdata(kdev);
0136db58 102 u32 rc6_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6);
3e2a1556 103 return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
0136db58
BW
104}
105
106static ssize_t
dbdfd8e9 107show_rc6p_ms(struct device *kdev, struct device_attribute *attr, char *buf)
0136db58 108{
14c8d110 109 struct drm_minor *dminor = dev_to_drm_minor(kdev);
0136db58 110 u32 rc6p_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6p);
3e2a1556 111 return snprintf(buf, PAGE_SIZE, "%u\n", rc6p_residency);
0136db58
BW
112}
113
114static ssize_t
dbdfd8e9 115show_rc6pp_ms(struct device *kdev, struct device_attribute *attr, char *buf)
0136db58 116{
14c8d110 117 struct drm_minor *dminor = dev_to_drm_minor(kdev);
0136db58 118 u32 rc6pp_residency = calc_residency(dminor->dev, GEN6_GT_GFX_RC6pp);
3e2a1556 119 return snprintf(buf, PAGE_SIZE, "%u\n", rc6pp_residency);
0136db58
BW
120}
121
626ad6f3
VS
122static ssize_t
123show_media_rc6_ms(struct device *kdev, struct device_attribute *attr, char *buf)
124{
125 struct drm_minor *dminor = dev_get_drvdata(kdev);
126 u32 rc6_residency = calc_residency(dminor->dev, VLV_GT_MEDIA_RC6);
127 return snprintf(buf, PAGE_SIZE, "%u\n", rc6_residency);
128}
129
0136db58
BW
130static DEVICE_ATTR(rc6_enable, S_IRUGO, show_rc6_mask, NULL);
131static DEVICE_ATTR(rc6_residency_ms, S_IRUGO, show_rc6_ms, NULL);
132static DEVICE_ATTR(rc6p_residency_ms, S_IRUGO, show_rc6p_ms, NULL);
133static DEVICE_ATTR(rc6pp_residency_ms, S_IRUGO, show_rc6pp_ms, NULL);
626ad6f3 134static DEVICE_ATTR(media_rc6_residency_ms, S_IRUGO, show_media_rc6_ms, NULL);
0136db58
BW
135
136static struct attribute *rc6_attrs[] = {
137 &dev_attr_rc6_enable.attr,
138 &dev_attr_rc6_residency_ms.attr,
0136db58
BW
139 NULL
140};
141
142static struct attribute_group rc6_attr_group = {
143 .name = power_group_name,
144 .attrs = rc6_attrs
145};
58abf1da
RV
146
147static struct attribute *rc6p_attrs[] = {
148 &dev_attr_rc6p_residency_ms.attr,
149 &dev_attr_rc6pp_residency_ms.attr,
150 NULL
151};
152
153static struct attribute_group rc6p_attr_group = {
154 .name = power_group_name,
155 .attrs = rc6p_attrs
156};
626ad6f3
VS
157
158static struct attribute *media_rc6_attrs[] = {
159 &dev_attr_media_rc6_residency_ms.attr,
160 NULL
161};
162
163static struct attribute_group media_rc6_attr_group = {
164 .name = power_group_name,
165 .attrs = media_rc6_attrs
166};
8c3f929b 167#endif
0136db58 168
84bc7581
BW
169static int l3_access_valid(struct drm_device *dev, loff_t offset)
170{
040d2baa 171 if (!HAS_L3_DPF(dev))
84bc7581
BW
172 return -EPERM;
173
174 if (offset % 4 != 0)
175 return -EINVAL;
176
177 if (offset >= GEN7_L3LOG_SIZE)
178 return -ENXIO;
179
180 return 0;
181}
182
183static ssize_t
184i915_l3_read(struct file *filp, struct kobject *kobj,
185 struct bin_attribute *attr, char *buf,
186 loff_t offset, size_t count)
187{
188 struct device *dev = container_of(kobj, struct device, kobj);
14c8d110 189 struct drm_minor *dminor = dev_to_drm_minor(dev);
84bc7581
BW
190 struct drm_device *drm_dev = dminor->dev;
191 struct drm_i915_private *dev_priv = drm_dev->dev_private;
35a85ac6 192 int slice = (int)(uintptr_t)attr->private;
3ccfd19d 193 int ret;
84bc7581 194
1c3dcd1c
BW
195 count = round_down(count, 4);
196
84bc7581
BW
197 ret = l3_access_valid(drm_dev, offset);
198 if (ret)
199 return ret;
200
e5ad4026 201 count = min_t(size_t, GEN7_L3LOG_SIZE - offset, count);
33618ea5 202
84bc7581
BW
203 ret = i915_mutex_lock_interruptible(drm_dev);
204 if (ret)
205 return ret;
206
3ccfd19d
BW
207 if (dev_priv->l3_parity.remap_info[slice])
208 memcpy(buf,
209 dev_priv->l3_parity.remap_info[slice] + (offset/4),
210 count);
211 else
212 memset(buf, 0, count);
84bc7581 213
84bc7581
BW
214 mutex_unlock(&drm_dev->struct_mutex);
215
1c966dd2 216 return count;
84bc7581
BW
217}
218
219static ssize_t
220i915_l3_write(struct file *filp, struct kobject *kobj,
221 struct bin_attribute *attr, char *buf,
222 loff_t offset, size_t count)
223{
224 struct device *dev = container_of(kobj, struct device, kobj);
14c8d110 225 struct drm_minor *dminor = dev_to_drm_minor(dev);
84bc7581
BW
226 struct drm_device *drm_dev = dminor->dev;
227 struct drm_i915_private *dev_priv = drm_dev->dev_private;
273497e5 228 struct intel_context *ctx;
84bc7581 229 u32 *temp = NULL; /* Just here to make handling failures easy */
35a85ac6 230 int slice = (int)(uintptr_t)attr->private;
84bc7581
BW
231 int ret;
232
8245be31
BW
233 if (!HAS_HW_CONTEXTS(drm_dev))
234 return -ENXIO;
235
84bc7581
BW
236 ret = l3_access_valid(drm_dev, offset);
237 if (ret)
238 return ret;
239
240 ret = i915_mutex_lock_interruptible(drm_dev);
241 if (ret)
242 return ret;
243
35a85ac6 244 if (!dev_priv->l3_parity.remap_info[slice]) {
84bc7581
BW
245 temp = kzalloc(GEN7_L3LOG_SIZE, GFP_KERNEL);
246 if (!temp) {
247 mutex_unlock(&drm_dev->struct_mutex);
248 return -ENOMEM;
249 }
250 }
251
252 ret = i915_gpu_idle(drm_dev);
253 if (ret) {
254 kfree(temp);
255 mutex_unlock(&drm_dev->struct_mutex);
256 return ret;
257 }
258
259 /* TODO: Ideally we really want a GPU reset here to make sure errors
260 * aren't propagated. Since I cannot find a stable way to reset the GPU
261 * at this point it is left as a TODO.
262 */
263 if (temp)
35a85ac6 264 dev_priv->l3_parity.remap_info[slice] = temp;
84bc7581 265
35a85ac6 266 memcpy(dev_priv->l3_parity.remap_info[slice] + (offset/4), buf, count);
84bc7581 267
3ccfd19d
BW
268 /* NB: We defer the remapping until we switch to the context */
269 list_for_each_entry(ctx, &dev_priv->context_list, link)
270 ctx->remap_slice |= (1<<slice);
84bc7581
BW
271
272 mutex_unlock(&drm_dev->struct_mutex);
273
274 return count;
275}
276
277static struct bin_attribute dpf_attrs = {
278 .attr = {.name = "l3_parity", .mode = (S_IRUSR | S_IWUSR)},
279 .size = GEN7_L3LOG_SIZE,
280 .read = i915_l3_read,
281 .write = i915_l3_write,
35a85ac6
BW
282 .mmap = NULL,
283 .private = (void *)0
284};
285
286static struct bin_attribute dpf_attrs_1 = {
287 .attr = {.name = "l3_parity_slice_1", .mode = (S_IRUSR | S_IWUSR)},
288 .size = GEN7_L3LOG_SIZE,
289 .read = i915_l3_read,
290 .write = i915_l3_write,
291 .mmap = NULL,
292 .private = (void *)1
84bc7581
BW
293};
294
c8c972eb 295static ssize_t gt_act_freq_mhz_show(struct device *kdev,
df6eedc8
BW
296 struct device_attribute *attr, char *buf)
297{
14c8d110 298 struct drm_minor *minor = dev_to_drm_minor(kdev);
df6eedc8
BW
299 struct drm_device *dev = minor->dev;
300 struct drm_i915_private *dev_priv = dev->dev_private;
301 int ret;
302
5c9669ce
TR
303 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
304
d46c0517
ID
305 intel_runtime_pm_get(dev_priv);
306
4fc688ce 307 mutex_lock(&dev_priv->rps.hw_lock);
177006a1
JB
308 if (IS_VALLEYVIEW(dev_priv->dev)) {
309 u32 freq;
64936258 310 freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
7c59a9c1 311 ret = intel_gpu_freq(dev_priv, (freq >> 8) & 0xff);
c8c972eb
VS
312 } else {
313 u32 rpstat = I915_READ(GEN6_RPSTAT1);
ed64d66f
AG
314 if (IS_GEN9(dev_priv))
315 ret = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
316 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
c8c972eb
VS
317 ret = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
318 else
319 ret = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
7c59a9c1 320 ret = intel_gpu_freq(dev_priv, ret);
c8c972eb
VS
321 }
322 mutex_unlock(&dev_priv->rps.hw_lock);
323
324 intel_runtime_pm_put(dev_priv);
325
326 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
327}
328
329static ssize_t gt_cur_freq_mhz_show(struct device *kdev,
330 struct device_attribute *attr, char *buf)
331{
332 struct drm_minor *minor = dev_to_drm_minor(kdev);
333 struct drm_device *dev = minor->dev;
334 struct drm_i915_private *dev_priv = dev->dev_private;
335 int ret;
336
337 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
338
339 intel_runtime_pm_get(dev_priv);
340
341 mutex_lock(&dev_priv->rps.hw_lock);
7c59a9c1 342 ret = intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq);
4fc688ce 343 mutex_unlock(&dev_priv->rps.hw_lock);
df6eedc8 344
d46c0517
ID
345 intel_runtime_pm_put(dev_priv);
346
3e2a1556 347 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
df6eedc8
BW
348}
349
97e4eed7
CW
350static ssize_t vlv_rpe_freq_mhz_show(struct device *kdev,
351 struct device_attribute *attr, char *buf)
352{
14c8d110 353 struct drm_minor *minor = dev_to_drm_minor(kdev);
97e4eed7
CW
354 struct drm_device *dev = minor->dev;
355 struct drm_i915_private *dev_priv = dev->dev_private;
356
7c59a9c1
VS
357 return snprintf(buf, PAGE_SIZE,
358 "%d\n",
359 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
97e4eed7
CW
360}
361
df6eedc8
BW
362static ssize_t gt_max_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
363{
14c8d110 364 struct drm_minor *minor = dev_to_drm_minor(kdev);
df6eedc8
BW
365 struct drm_device *dev = minor->dev;
366 struct drm_i915_private *dev_priv = dev->dev_private;
367 int ret;
368
5c9669ce
TR
369 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
370
4fc688ce 371 mutex_lock(&dev_priv->rps.hw_lock);
7c59a9c1 372 ret = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
4fc688ce 373 mutex_unlock(&dev_priv->rps.hw_lock);
df6eedc8 374
3e2a1556 375 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
df6eedc8
BW
376}
377
46ddf194
BW
378static ssize_t gt_max_freq_mhz_store(struct device *kdev,
379 struct device_attribute *attr,
380 const char *buf, size_t count)
381{
14c8d110 382 struct drm_minor *minor = dev_to_drm_minor(kdev);
46ddf194
BW
383 struct drm_device *dev = minor->dev;
384 struct drm_i915_private *dev_priv = dev->dev_private;
2a5913a8 385 u32 val;
46ddf194
BW
386 ssize_t ret;
387
388 ret = kstrtou32(buf, 0, &val);
389 if (ret)
390 return ret;
391
5c9669ce
TR
392 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
393
4fc688ce 394 mutex_lock(&dev_priv->rps.hw_lock);
46ddf194 395
7c59a9c1 396 val = intel_freq_opcode(dev_priv, val);
46ddf194 397
2a5913a8
BW
398 if (val < dev_priv->rps.min_freq ||
399 val > dev_priv->rps.max_freq ||
b39fb297 400 val < dev_priv->rps.min_freq_softlimit) {
4fc688ce 401 mutex_unlock(&dev_priv->rps.hw_lock);
46ddf194
BW
402 return -EINVAL;
403 }
404
2a5913a8 405 if (val > dev_priv->rps.rp0_freq)
31c77388 406 DRM_DEBUG("User requested overclocking to %d\n",
7c59a9c1 407 intel_gpu_freq(dev_priv, val));
31c77388 408
b39fb297 409 dev_priv->rps.max_freq_softlimit = val;
6917c7b9 410
f745a80e
VS
411 val = clamp_t(int, dev_priv->rps.cur_freq,
412 dev_priv->rps.min_freq_softlimit,
413 dev_priv->rps.max_freq_softlimit);
414
415 /* We still need *_set_rps to process the new max_delay and
416 * update the interrupt limits and PMINTRMSK even though
417 * frequency request may be unchanged. */
ffe02b40 418 intel_set_rps(dev, val);
46ddf194 419
4fc688ce 420 mutex_unlock(&dev_priv->rps.hw_lock);
46ddf194
BW
421
422 return count;
423}
424
df6eedc8
BW
425static ssize_t gt_min_freq_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
426{
14c8d110 427 struct drm_minor *minor = dev_to_drm_minor(kdev);
df6eedc8
BW
428 struct drm_device *dev = minor->dev;
429 struct drm_i915_private *dev_priv = dev->dev_private;
430 int ret;
431
5c9669ce
TR
432 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
433
4fc688ce 434 mutex_lock(&dev_priv->rps.hw_lock);
7c59a9c1 435 ret = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
4fc688ce 436 mutex_unlock(&dev_priv->rps.hw_lock);
df6eedc8 437
3e2a1556 438 return snprintf(buf, PAGE_SIZE, "%d\n", ret);
df6eedc8
BW
439}
440
46ddf194
BW
441static ssize_t gt_min_freq_mhz_store(struct device *kdev,
442 struct device_attribute *attr,
443 const char *buf, size_t count)
444{
14c8d110 445 struct drm_minor *minor = dev_to_drm_minor(kdev);
46ddf194
BW
446 struct drm_device *dev = minor->dev;
447 struct drm_i915_private *dev_priv = dev->dev_private;
2a5913a8 448 u32 val;
46ddf194
BW
449 ssize_t ret;
450
451 ret = kstrtou32(buf, 0, &val);
452 if (ret)
453 return ret;
454
5c9669ce
TR
455 flush_delayed_work(&dev_priv->rps.delayed_resume_work);
456
4fc688ce 457 mutex_lock(&dev_priv->rps.hw_lock);
46ddf194 458
7c59a9c1 459 val = intel_freq_opcode(dev_priv, val);
0a073b84 460
2a5913a8
BW
461 if (val < dev_priv->rps.min_freq ||
462 val > dev_priv->rps.max_freq ||
463 val > dev_priv->rps.max_freq_softlimit) {
4fc688ce 464 mutex_unlock(&dev_priv->rps.hw_lock);
46ddf194
BW
465 return -EINVAL;
466 }
467
b39fb297 468 dev_priv->rps.min_freq_softlimit = val;
6917c7b9 469
f745a80e
VS
470 val = clamp_t(int, dev_priv->rps.cur_freq,
471 dev_priv->rps.min_freq_softlimit,
472 dev_priv->rps.max_freq_softlimit);
473
474 /* We still need *_set_rps to process the new min_delay and
475 * update the interrupt limits and PMINTRMSK even though
476 * frequency request may be unchanged. */
ffe02b40 477 intel_set_rps(dev, val);
46ddf194 478
4fc688ce 479 mutex_unlock(&dev_priv->rps.hw_lock);
46ddf194
BW
480
481 return count;
482
483}
484
c8c972eb 485static DEVICE_ATTR(gt_act_freq_mhz, S_IRUGO, gt_act_freq_mhz_show, NULL);
df6eedc8 486static DEVICE_ATTR(gt_cur_freq_mhz, S_IRUGO, gt_cur_freq_mhz_show, NULL);
46ddf194
BW
487static DEVICE_ATTR(gt_max_freq_mhz, S_IRUGO | S_IWUSR, gt_max_freq_mhz_show, gt_max_freq_mhz_store);
488static DEVICE_ATTR(gt_min_freq_mhz, S_IRUGO | S_IWUSR, gt_min_freq_mhz_show, gt_min_freq_mhz_store);
df6eedc8 489
97e4eed7 490static DEVICE_ATTR(vlv_rpe_freq_mhz, S_IRUGO, vlv_rpe_freq_mhz_show, NULL);
ac6ae347
BW
491
492static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf);
493static DEVICE_ATTR(gt_RP0_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
494static DEVICE_ATTR(gt_RP1_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
495static DEVICE_ATTR(gt_RPn_freq_mhz, S_IRUGO, gt_rp_mhz_show, NULL);
496
497/* For now we have a static number of RP states */
498static ssize_t gt_rp_mhz_show(struct device *kdev, struct device_attribute *attr, char *buf)
499{
14c8d110 500 struct drm_minor *minor = dev_to_drm_minor(kdev);
ac6ae347
BW
501 struct drm_device *dev = minor->dev;
502 struct drm_i915_private *dev_priv = dev->dev_private;
bc4d91f6 503 u32 val;
ac6ae347 504
bc4d91f6
AG
505 if (attr == &dev_attr_gt_RP0_freq_mhz)
506 val = intel_gpu_freq(dev_priv, dev_priv->rps.rp0_freq);
507 else if (attr == &dev_attr_gt_RP1_freq_mhz)
508 val = intel_gpu_freq(dev_priv, dev_priv->rps.rp1_freq);
509 else if (attr == &dev_attr_gt_RPn_freq_mhz)
510 val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq);
511 else
ac6ae347 512 BUG();
bc4d91f6 513
3e2a1556 514 return snprintf(buf, PAGE_SIZE, "%d\n", val);
ac6ae347
BW
515}
516
df6eedc8 517static const struct attribute *gen6_attrs[] = {
c8c972eb 518 &dev_attr_gt_act_freq_mhz.attr,
df6eedc8
BW
519 &dev_attr_gt_cur_freq_mhz.attr,
520 &dev_attr_gt_max_freq_mhz.attr,
521 &dev_attr_gt_min_freq_mhz.attr,
ac6ae347
BW
522 &dev_attr_gt_RP0_freq_mhz.attr,
523 &dev_attr_gt_RP1_freq_mhz.attr,
524 &dev_attr_gt_RPn_freq_mhz.attr,
df6eedc8
BW
525 NULL,
526};
527
97e4eed7 528static const struct attribute *vlv_attrs[] = {
c8c972eb 529 &dev_attr_gt_act_freq_mhz.attr,
97e4eed7
CW
530 &dev_attr_gt_cur_freq_mhz.attr,
531 &dev_attr_gt_max_freq_mhz.attr,
532 &dev_attr_gt_min_freq_mhz.attr,
74c4f62b
D
533 &dev_attr_gt_RP0_freq_mhz.attr,
534 &dev_attr_gt_RP1_freq_mhz.attr,
535 &dev_attr_gt_RPn_freq_mhz.attr,
97e4eed7
CW
536 &dev_attr_vlv_rpe_freq_mhz.attr,
537 NULL,
538};
539
ef86ddce
MK
540static ssize_t error_state_read(struct file *filp, struct kobject *kobj,
541 struct bin_attribute *attr, char *buf,
542 loff_t off, size_t count)
543{
544
545 struct device *kdev = container_of(kobj, struct device, kobj);
14c8d110 546 struct drm_minor *minor = dev_to_drm_minor(kdev);
ef86ddce
MK
547 struct drm_device *dev = minor->dev;
548 struct i915_error_state_file_priv error_priv;
549 struct drm_i915_error_state_buf error_str;
550 ssize_t ret_count = 0;
551 int ret;
552
553 memset(&error_priv, 0, sizeof(error_priv));
554
0a4cd7c8 555 ret = i915_error_state_buf_init(&error_str, to_i915(dev), count, off);
ef86ddce
MK
556 if (ret)
557 return ret;
558
559 error_priv.dev = dev;
560 i915_error_state_get(dev, &error_priv);
561
562 ret = i915_error_state_to_str(&error_str, &error_priv);
563 if (ret)
564 goto out;
565
566 ret_count = count < error_str.bytes ? count : error_str.bytes;
567
568 memcpy(buf, error_str.buf, ret_count);
569out:
570 i915_error_state_put(&error_priv);
571 i915_error_state_buf_release(&error_str);
572
573 return ret ?: ret_count;
574}
575
576static ssize_t error_state_write(struct file *file, struct kobject *kobj,
577 struct bin_attribute *attr, char *buf,
578 loff_t off, size_t count)
579{
580 struct device *kdev = container_of(kobj, struct device, kobj);
14c8d110 581 struct drm_minor *minor = dev_to_drm_minor(kdev);
ef86ddce
MK
582 struct drm_device *dev = minor->dev;
583 int ret;
584
585 DRM_DEBUG_DRIVER("Resetting error state\n");
586
587 ret = mutex_lock_interruptible(&dev->struct_mutex);
588 if (ret)
589 return ret;
590
591 i915_destroy_error_state(dev);
592 mutex_unlock(&dev->struct_mutex);
593
594 return count;
595}
596
597static struct bin_attribute error_state_attr = {
598 .attr.name = "error",
599 .attr.mode = S_IRUSR | S_IWUSR,
600 .size = 0,
601 .read = error_state_read,
602 .write = error_state_write,
603};
604
0136db58
BW
605void i915_setup_sysfs(struct drm_device *dev)
606{
607 int ret;
608
8c3f929b 609#ifdef CONFIG_PM
58abf1da 610 if (HAS_RC6(dev)) {
5bdebb18 611 ret = sysfs_merge_group(&dev->primary->kdev->kobj,
112abd29
DV
612 &rc6_attr_group);
613 if (ret)
614 DRM_ERROR("RC6 residency sysfs setup failed\n");
615 }
58abf1da
RV
616 if (HAS_RC6p(dev)) {
617 ret = sysfs_merge_group(&dev->primary->kdev->kobj,
618 &rc6p_attr_group);
619 if (ret)
620 DRM_ERROR("RC6p residency sysfs setup failed\n");
621 }
626ad6f3
VS
622 if (IS_VALLEYVIEW(dev)) {
623 ret = sysfs_merge_group(&dev->primary->kdev->kobj,
624 &media_rc6_attr_group);
625 if (ret)
626 DRM_ERROR("Media RC6 residency sysfs setup failed\n");
627 }
8c3f929b 628#endif
040d2baa 629 if (HAS_L3_DPF(dev)) {
5bdebb18 630 ret = device_create_bin_file(dev->primary->kdev, &dpf_attrs);
112abd29
DV
631 if (ret)
632 DRM_ERROR("l3 parity sysfs setup failed\n");
35a85ac6
BW
633
634 if (NUM_L3_SLICES(dev) > 1) {
5bdebb18 635 ret = device_create_bin_file(dev->primary->kdev,
35a85ac6
BW
636 &dpf_attrs_1);
637 if (ret)
638 DRM_ERROR("l3 parity slice 1 setup failed\n");
639 }
112abd29 640 }
df6eedc8 641
97e4eed7
CW
642 ret = 0;
643 if (IS_VALLEYVIEW(dev))
5bdebb18 644 ret = sysfs_create_files(&dev->primary->kdev->kobj, vlv_attrs);
97e4eed7 645 else if (INTEL_INFO(dev)->gen >= 6)
5bdebb18 646 ret = sysfs_create_files(&dev->primary->kdev->kobj, gen6_attrs);
97e4eed7
CW
647 if (ret)
648 DRM_ERROR("RPS sysfs setup failed\n");
ef86ddce 649
5bdebb18 650 ret = sysfs_create_bin_file(&dev->primary->kdev->kobj,
ef86ddce
MK
651 &error_state_attr);
652 if (ret)
653 DRM_ERROR("error_state sysfs setup failed\n");
0136db58
BW
654}
655
656void i915_teardown_sysfs(struct drm_device *dev)
657{
5bdebb18 658 sysfs_remove_bin_file(&dev->primary->kdev->kobj, &error_state_attr);
97e4eed7 659 if (IS_VALLEYVIEW(dev))
5bdebb18 660 sysfs_remove_files(&dev->primary->kdev->kobj, vlv_attrs);
97e4eed7 661 else
5bdebb18
DA
662 sysfs_remove_files(&dev->primary->kdev->kobj, gen6_attrs);
663 device_remove_bin_file(dev->primary->kdev, &dpf_attrs_1);
664 device_remove_bin_file(dev->primary->kdev, &dpf_attrs);
853c70e8 665#ifdef CONFIG_PM
5bdebb18 666 sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6_attr_group);
58abf1da 667 sysfs_unmerge_group(&dev->primary->kdev->kobj, &rc6p_attr_group);
853c70e8 668#endif
0136db58 669}
This page took 0.245157 seconds and 5 git commands to generate.